Integrated
Device
Technology

High Performance CMOS
DATA BOOK
1988

Product Selector and Cross Reference Guides
Technology/Capabilities
Quality and ReliabilityStatic RAMs
Dual-Port RAMs
FIFO Memories
Digital Signal Processing (DSP)
Bit-Slice Microprocessor Devices (MICROSLICE ${ }^{\text {™ }}$ ) and EDC
Reduced Instruction Set Computer (RISC) Processors
Logic Devices
Data Conversion
E²PROMS-Electrically Erasable Programmable Read Only $^{2}$Memories
Subsystems Modules
Application and Technical Notes
Package Diagram Outlines


## Integrated DeviceTechnolozy,Inc.

## HIGH-SPEED CMOS DATA BOOK

## CONTENTS OVERVIEW

The block diagram on the cover of this book pictorially illustrates the multiple product lines offered by Integrated Device Technology, a recognized leader in high-speed CMOS technology. IDT's broad line of products enables us to provide a complete CMOS solution to designers of high-performance digital systems. Our products include industry standard devices as well as products with speed, lower-power, package and/or architectural benefits that allow the designer to achieve significantly improved system performance.

Use this book to find ordering Information: Start with the Ordering Information chart at the back of each datasheet, or Cross Reference Guides (p 1-13) along with Package Diagram Outlines ( $p$ 15-3), to compose the complete IDT part number. Reference data on our Technology Capabilities and Quality Commitments are included in separate sections $(2,3)$ respectively).

Use this book to find product data: Start with the Table of Contents, organized either alphanumerically by product line (pii) or numerically across all products (pxiv); for a more complete summary of product line offerings, use the Product Selector Guide (p 1-2). These indexes will direct you to the page on which the complete technical data sheet can be found, and may in some cases refer you to related Application or Technical Notes (p 14-1). Data sheets may be of the following type:
ADVANCE INFORMATION - contain initial descriptions, subject to change, for productsthat are in development, including features and block diagrams.
PRELIMINARY - contain descriptions for products soon to be or recently released to production, including features, pinouts and block diagrams. Timing data are based on simulation or initial characterization and are subject to change upon full characterization.
FINAL-contain minimum and maximum limits specified over the complete supply and temperature range for full production devices.

New Products, product performance enhancements, additional package types and new product families are being introduced frequently. Please contact your local IDT sales representative or 1-800-IDT CMOS to determine latest device specifications, package types and product availability.

Note: Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. IDT does not assume any responsibility for use of any circuitry described other than the circuitry embodied in an IDT product. The Company makes no representations that circuitry described herin is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other rights, of Integrated Device Technology, Inc.

## LIFE SUPPORT POLICY

Integrated Device Technology's products are not authorized for use as critical components in life support device or systems unless a specific written agreement pertaining to such intended use is executed between the manufacturer and an officer of IDT.

1. Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose fallure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the fallure of the life support device or system, or to affect its safety or effectiveness.

CEMOS, BiCEMOS, MICROSLICE, Flexishift and SPC are trademarks of Integrated Device Technology, Inc.
SPC (Serial Protocol Channel) has a patent pending.
FAST is a trademark of Fairchild Semiconductor Co.

## TABLE OF CONTENTS

CONTENTS PAGE
Contents Overview .....  1
Disclaimer
Life Support Policy
Table of Contents
Alphanumeric Listing by Product Line ..... ii
Numerical Index ..... xiv
Product Selector and Cross Reference Guides
Part Number Description ..... 1-1
Product Selector Guide ..... 1-2
Cross Reference Guides
Static RAM ..... 1-13
EEPROM ..... 1-23
MICROSLICE and EDC ..... 1-24
Digital Signal Processing ..... 1-25
Data Conversion ..... 1-28
Subsystems ..... 1-29
Technology/Capabilitles
IDT...Leading the CMOS Future ..... 2-1
IDT Military and DESC-SMD Program ..... 2-2
Radiation Hardened Technology ..... 2-3
IDT Leading Edge CEMOS Technology ..... 2-4
Surface Mount Technology ..... 2-6
State-of-the-Art Facilities and Capabilities ..... 2-7
Superior Quality and Reliability ..... 2-8
Quality and Rellability
IDT Commitment to Quality ..... 3-1
Summary of Monolithic Hermetic Product Processing Flow ..... 3-2
Summary of Plastic Product Processing Flow ..... 3-5
Radiation Tolerant/Enhanced Products for Radiation Environments ..... 3-9
Static RAMs
IDT6167 16K (16K x 1) CMOS SRAM (Power Down) (14-74, 14-200, 14-253) ..... 4-1
IDT6168 16K (4K x 4) CMOS SRAM (Power Down) (14-253) ..... 4-11
IDT71681 16K ( $4 \mathrm{~K} \times 4$ ) CMOS SRAM (Separate I/O-Output Follows Input at Write (14-36, 14-74, 14-253)) ..... 4-22
IDT71682 16K (4K x 4) CMOS SRAM (Separate I/O-Output High Z at Write) (14-36, 14-74, 14-253) ..... 4-22
IDT6116 16K (2K x 8) CMOS SRAM (14-74, 14-253) ..... 4-33
IDT7187 $64 \mathrm{~K}(64 \mathrm{~K} \times 1)$ CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-44
IDT100490 $64 \mathrm{~K}(64 \mathrm{~K} \times 1)$ BiCMOS SRAM with ECL I/O ..... 4-52
IDT7188 64K (16K x 4) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-57
IDT6198 64K (16K x 4) CMOS SRAM (with Output Enable) (14-74, 14-253) ..... 4-65
IDT7198 $64 \mathrm{~K}(16 \mathrm{~K} \times 4) \mathrm{CMOS}$ SRAM ( $2 \overline{\mathrm{CE}}$ and $\overline{\mathrm{OE}}$ ) (14-74, 14-253) ..... 4-74
IDT71981 64K (16K x 4) CMOS SRAM (Separate I/O-Output Follows Input at Write) (14-36, 14-74, 14-253) ..... 4-84
IDT71982 $64 \mathrm{~K}(16 \mathrm{~K} \times 4$ ) CMOS SRAM (Separate I/O-Output High $Z$ at Write) (14-36, 14-74, 14-253) ..... 4-84
IDT7164 64K (8K x 8) CMOS SRAM (Power Down) (14-74, 14-207, 14-253) ..... 4-94
IDT7186 64K (4K x 16) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-103
IDT8M628 128K (8K x 16) CMOS SRAM ..... 13-99
IDT8MP628 128K ( $8 \mathrm{~K} \times 16$ ) CMOS SRAM (Plastic SIP) ..... 13-80
IDT7MP564 80K ( $16 \mathrm{~K} \times 5$ ) CMOS SRAM (Plastic SIP) ..... 13-29
IDT71257 256K (256K x 1) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-113
IDT7MP156 256K (256K x 1) CMOS SRAM (Plastic SIP) ..... 13-17
IDT7MC156 256K x 1 CMOS SRAM (Ceramic SIP) ..... 13-3
IDT71258 256K (64K x 4) CMOS SRAM (14-74, 14-253) ..... 4-124
IDT61298 256K (64K x 4) CMOS SRAM (with Output Enable) (14-74, 14-253) ..... 4-133
IDT71281 $256 \mathrm{~K}(64 \mathrm{~K} \times 4$ ) CMOS SRAM (Separate I/O-Output Follows Input at Write) (14-36, 14-74, 14-253) ..... 4-143
IDT71282 256K (64K x 4) CMOS SRAM (Separate I/O-Output High Z at Write) (14-36, 14-74, 14-253) ..... 4-143

## TABLE OF CONTENTS (CONT'D)

CONTENTSStatic RAMs (Cont'd.)
IDT7MP456 256K (64K x 4) CMOS SRAM (Plastic SIP) ..... 13-23
IDT71256 (32K x 8) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-153
IDT8M856 256K (32K x 8) Low-Power CMOS SRAM ..... 13-113
IDT7M656 256K (16K x 16) CMOS SRAM ..... 13-48
IDT8MP656 256K (16K $\times 16$ ) CMOS SRAM (Piastic SIP) ..... 13-80
IDT8M656 256K (16K x 16) CMOS SRAM ..... 13-99
DT7M812 512K ( $64 \mathrm{~K} \times 8$ ) CMOS SRAM ..... 13-57
IDT7M912 512K ( $64 \mathrm{~K} \times 9$ ) CMOS SRAM ..... 13-57
IDT8M612 512K (32K $\times 16$ ) CMOS SRAM ..... 13-92
IDT8MP612 512K (32K x 16) CMOS SRAM (Plastic SIP) ..... 13-74
IDT7MC4032 512K (16K x 32) CMOS SRAM (Ceramic Dual SIP) ..... 13-15
IDT71027 1 Megabit (1024 x 1) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-168
IDT7MC4001 1 Megabit (1024K x 1) CMOS SRAM w/Separate I/O (Ceramic SIP) ..... 13-9
IDT71028 1 Megabit (256K x 4) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-171
IDT71024 1 Megabit (128K x 8) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-173
IDT8M824 1 Megabit (128K $\times 8$ ) CMOS SRAM ..... 13-107
IDT8MP824 1 Megabit ( $128 \mathrm{~K} \times 8$ ) CMOS SRAM (Plastic SIP) ..... 13-86
IDT7M624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-41
IDT7MB624 1 Megabit (64K x 16) CMOS SRAM (Plastic DIP) ..... 13-1
IDT8M624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-92
IDT8MP624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM (Plastic SIP) ..... 13-74
IDT7M4017 2 Megabit ( $64 \mathrm{~K} \times 32$ ) CMOS SRAM ..... 13-72
IDT7MP4008 4 Megabit ( $512 \mathrm{~K} \times 8$ ) CMOS SRAM (Plastic SIP) ..... 13-35
IDT7M4016 4 Megabit ( $256 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-70
Application Specific Memories
IDT6178 $16 \mathrm{~K}(4 \mathrm{~K} \times 4)$ CMOS Cache-Tag SRAM (14-47, 14-264, 14-268) ..... 4-184
IDT7174 $64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) CMOS Cache-Tag SRAM (14-47, 14-264, 14-268) ..... 4-186
IDT7165 $64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) Resettable CMOS SRAM (14-74, 14-207, 14-253) ..... 4-196
IDT71C65 $64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) SRAM (Resettable CMOS I/O) (14-74, 14-207, 14-253) ..... 4-206
IDT71501 64K ( $64 \mathrm{~K} \times 1$ 1) CMOS Synchronous RAM ..... 4-215
IDT7MP6025 512K (64K x 8) Synchronous SRAM (Plastic SIP) ..... 13-123
IDT7M6001 Dual, Multiplexed $16 \mathrm{~K} \times 20$ SRAM ..... 13-197
IDT7M824 1 Megabit ( $128 \mathrm{~K} \times 8$ ) Registered and Buffered SRAM Subsystem Family ..... 13-168
IDT71502 $64 \mathrm{~K}(4 \mathrm{~K} \times 16)$ CMOS Registered RAM (for Writable Control Stores) (14-154, 14-197) ..... 4-224
IDT7M6032 $16 \mathrm{~K} \times 32$ High-Speed Writable Control Store w/SPC (14-154) ..... 13-199
IDT7MB6042 $8 \mathrm{~K} \times 112$ High-Speed Writable Control Store w/SPC (14-154) ..... 13-121
Dual-Port RAMs
IDT7130
8 K ( 1 Kx 8 ) Dual-Port RAM (MASTER) (14-9, 14-68, 14-74, 14-253, 14-260) ..... 5-1
IDT7140 8 K ( 1 Kx 8 ) Dual-Port RAM (SLAVE) (14-9, 14-68, 14-74, 14-253, 14-260) . ..... 5-1
IDT7132 16K (2K x 8) Dual-Port RAM (MASTER) (14-9, 14-68, 14-74, 14-253, 14-260) ..... 5-16
IDT7142 16K (2K x 8) Dual-Port RAM (SLAVE) (14-9, 14-74, 14-253) ..... 5-16
IDT71321 16K (2K x 8) Dual-Port RAM (MASTER w/Interrupts) (14-9, 14-74, 14-253, 14-260) ..... 5-29
IDT71421 16K (2K x 8) Dual-Port RAM (SLAVE w/Interrupts) (14-9, 14-74, 14-253, 14-260) ..... 5-29
IDT71322 $16 \mathrm{~K}(2 \mathrm{~K} \times 8$ ) Dual-Port RAM (w/Semaphores) (14-9, 14-74, 14-139, 14-253) ..... 5-44
IDT7133 32K (2K x 16) Dual-Port RAM (MASTER) (14-9, 14-68, 14-74, 14-253, 14-260) ..... 5-56
IDT7143 32K (2K x 16) Dual-Port RAM (SLAVE) (14-9, 14-74, 14-253) ..... 5-56
IDT7134 32K (4K x 8) Dual-Port RAM (14-9, 14-68, 14-74, 14-253) ..... 5-69
IDT71342 32K (4K x 8) Dual-Port RAM (w/Semaphores) (14-9, 14-74, 14-139, 14-253) ..... 5-77
IDT7M134 64K (8K x 8) Dual-Port RAM (14-9, 14-68, 14-74) ..... 13-125
IDT7M135 128K (16K x 8) Dual-Port RAM (14-9, 14-68, 14-74) ..... 13-125
IDT7M137 256K (32K x 8) Dual-Port RAM (14-9, 14-68, 14-74) ..... 13-135
IDT7M144 $64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) Dual-Port RAM (SLAVE) (14-9, 14-68, 14-74) ..... 13-142
IDT7M145 $128 \mathrm{~K}(16 \mathrm{~K} \times 8$ ) Dual-Port RAM (SLAVE) (14-9, 14-68, 14-74) ..... 13-142

## TABLE OF CONTENTS (CONT'D)

CONTENTS PAGE
FIFO Memorles
IDT7200 $256 \times 9$ FIFO (14-1, 14-193, 14-251, 14-254, 14-257) ..... 6-1
IDT7201A $512 \times 9$ FIFO (14-1, 14-193, 14-251, 14-254, 14-257) ..... 6-1
IDT7202A $1 \mathrm{~K} \times 9$ FIFO (14-1, 14-193, 14-251, 14-254, 14-257) ..... 6-14
IDT72021 $1 \mathrm{~K} \times 9$ FIFO (with Output Enable and Flag) ..... 6-27
IDT7203 2K x 9 FIFO (14-1, 14-193, 14-251, 14-254, 14-257) ..... 6-28
IDT7204 4 K x 9 FIFO (14-1, 14-193, 14-251, 14-254, 14-257) ..... 6-28
IDT72041 $4 \mathrm{~K} \times 9$ FIFO (with Output Enable and Flag) ..... 6-41
IDT7205 $8 \mathrm{~K} \times 9$ FIFO ..... 6-42
IDT72103 2K x 9 Parallel-Serial FIFO (14-146) ..... 6-43
IDT72104 $4 \mathrm{~K} \times 9$ Parallel-Serial FIFO (14-146) ..... 6-43
IDT72401 $64 \times 4$ FIFO ..... 6-69
IDT72402 $64 \times 5$ FIFO ..... 6-69
IDT72403 $64 \times 4$ FIFO with Output Enable ..... 6-69
IDT72404 $64 \times 5$ FIFO with Output Enable ..... 6-69
IDT72413 $64 \times 5$ FIFO (with Flags) ..... 6-80
IDT7252 BiFIFO ..... 6-91
IDT7M203 2K x 9 FIFO ..... 13-146
IDT7M204 $4 \mathrm{~K} \times 9$ FIFO ..... 13-146
IDT7M205 8K $\times 9$ FIFO (14-1, 14-254, 14-257) ..... 13-157
IDT7M206 16K x 9 FIFO (14-1, 14-254, 14-257) ..... 13-157
Digital Signal Processing (DSP)
IDT7209 $12 \times 12$ Parallel Multiplier-Accumulator (14-193) ..... 7-1
IDT7210 $16 \times 16$ Parallel Multiplier-Accumulator (14-193) ..... 7-9
IDT7243 $16 \times 16$ Parallel Multiplier-Accumulator (19-Bit Output) (14-193) ..... 7-9
IDT7212 $12 \times 12$ Parallel Multiplier ..... 7-20
IDT7213 $12 \times 12$ Parallel Multiplier (Single Clock) ..... 7-20
IDT721264 32-/64-Bit IEEE Floating-Point Multiplier (14-30, 14-95) ..... 7-30
IDT721265 32-/64-Bit IEEE Floating-Point ALU (14-30, 14-95) ..... 7-30
IDT7216 $16 \times 16$ Parallel Multiplier (14-30) ..... 7-55
IDT7217 $16 \times 16$ Parallel Multiplier (Single Clock) (14-30) ..... 7-55
IDT7317 $16 \times 16$ Parallel Multiplier (32-Bit Output) ..... 7-66
IDT7320 16-Bit Eight-level Pipeline Register ..... 7-68
IDT7381 16-Bit Cascadable ALU ..... 7-70
Bit-Slice Microprocessor Devices (MICROSLICE ${ }^{\text {™ }}$ ) and Error Detection and Correction
Bit-Slice Microprocessor Devices (MICROSLICE)
IDT39C01 4-Bit Microprocessor Slice (14-56) ..... 8-1
IDT39C02 Carry-Lookahead Generator ..... 8-12
IDT39C03 4-Bit Microprocessor Slice (14-56) ..... 8-16
IDT39C09 4-Bit Sequencer ..... 8-48
IDT39C11 4-Bit Sequencer ..... 8-48
IDT39C10 12-Bit Sequencer (14-56, 14-197) ..... 8-63
IDT39C203 4-Bit Microprocessor Slice (14-56) ..... 8-74
IDT39C705 $16 \times 4$ Dual-Port RAM ..... 8-110
IDT39C707 $16 \times 4$ Dual-Port RAM ..... 8-110
IDT49C25 ..... 8-117
IDT49C401 16-Bit Microprocessor Slice ..... 8-129
IDT49C402 16-Bit Microprocessor Slice (14-41, 14-56, 14-197, 14-200, 14-203) ..... 8-139
IDT49C403 16-Bit Microprocessor Slice w/SPC (14-41, 14-56, 14-154, 14-197) ..... 8-150
IDT49C404 32-Bit Microprogram Microprocessor w/SPC (14-86, 14-111, 14-154) ..... 8-182
IDT49C410 16-Bit Sequencer (14-56, 14-86, 14-197, 14-200) ..... 8-196
IDT49C411 20-Bit Interruptable Sequencer w/SPC (14-154) ..... 8-208
Error Detection and Correction
IDT39C60 16-Bit Cascadable EDC (14-22) ..... 8-209
IDT49C460 32-Bit Cascadable EDC (14-22) ..... 8-235

# TABLE OF CONTENTS (CONT'D) 

CONTENTS PAGE
Reduced Instruction Set Computer (RISC) Processors
IDT79R2000 RISC CPU Processor ..... 9-1
IDT79R2010 RISC Floating-Point Accelerator (FPA) ..... 9-10
IDT79R2020 RISC CPU Write Buffer ..... 9-15
Logic Devices
IDT29FCT52Non-Inverting Octal Register Transceiver (14-209)10-1
IDT29FCT53 Inverting Octal Register Transceiver (14-209) ..... 10-1
IDT29FCT520 Multilevel Pipeline Register (14-209) ..... 10-6
IDT29FCT521 Multilevel Pipeline Register (14-209) ..... 10-6
IDT39C8XXX IDT39C8XXX Family ..... 10-11
IDT39C821 10-Bit Non-Inverting Register (14-209) ..... 10-164
IDT39C822 10-Bit Inverting Register (14-209) ..... 10-164
IDT39C823 9-Bit Non-Inverting Register (14-209) ..... 10-164
IDT39C824 9 -Bit Inverting Register (14-209) ..... 10-164
IDT39C825 8-Bit Non-Inverting Register (14-209) ..... 10-164
IDT39C826 8-Bit Inverting Register (14-209) ..... 10-164
DT39C827 10-Bit Non-Inverting Buffer (14-209) ..... 10-171
IDT39C828 $10-$ Bit Inverting Buffer (14-209) ..... 10-171
IDT39C841 10-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT39C842 10 -Bit Inverting Latch (14-209) ..... 10-185
[DT39C843 9-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT39C844 9 -Bit Inverting Latch (14-209) ..... 10-185
IDT39C845 8-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT39C846 8 -Bit Inverting Latch (14-209) ..... 10-185
[DT39C861 10-Bit Non-Inverting Transceiver (14-209) ..... 10-192
IDT39C862 10-Bit Inverting Transceiver (14-209) ..... 10-192
IDT39C863 9-Bit Non-Inverting Transceiver (14-209) ..... 10-192
IDT39C864 9 -Bit Inverting Transceiver (14-209) ..... 10-192
IDT49FCT601 16-Bit Bidirectional Latch (14-209) ..... 10-12
IDT49FCT618 16-Bit Register with SPC (14-154, 14-209) ..... 10-13
IDT49FCT661 16-Bit Synchronous Binary Counter (14-209) ..... 10-29
IDT49FCT818 Octal Register with SPC (14-154, 14-209) ..... 10-30
IDT54/74FCT138 1-of-8 Decoder (14-209) ..... 10-43
IDT54/74FCT139 Dual 1-of-4 Decoder (14-209) ..... 10-48
IDT54/74FCT161 Synchronous Binary Counter w/Asynchronous Master Reset (14-209) ..... 10-52
IDT54/74FCT163 Synchronous Binary Counter w/Synchronous Reset (14-209) ..... 10-52
IDT54/74FCT182 Carry-Lookahead Generator (14-209) ..... 10-57
IDT54/74FCT191 Up/Down Binary Counter w/Preset and Ripple Clock (14-209) ..... 10-62
IDT54/74FCT193 Up/Down Binary Counter w/Separate Up/Down Clocks (14-209) ..... 10-67
IDT54/74FCT240 Inverting Octal Buffer/Line Driver (14-209) ..... 10-72
IDT54/74FCT241 Non-Inverting Octal Buffer/Line Driver (14-209) ..... 10-76
IDT54/74FCT244 Non-Inverting Octal Buffer/Line Driver (14-209) ..... 10-76
IDT54/74FCT245 Non-Inverting Octal Bidirectional Transceiver (14-209) ..... 10-82
IDT54/74FCT273 Octal D Flip-Flop w/Buffered Asynchronous Master Reset (14-209) ..... 10-86
IDT54/74FCT299 Universal Shift Register w/Common Parallel I/O Pins (14-209) ..... 10-90
IDT54/74FCT373 Octal Transparent Latch (14-209) ..... 10-95
IDT54/74FCT374 Non-Inverting Octal D Flip-Flop (14-209) ..... 10-99
IDT54/74FCT377 Octal D Flip-Flop w/Clock Enable (14-209) ..... 10-103
IDT54/74FCT399 Quad Dual-Port Register (14-209) ..... 10-107
IDT54/74FCT521 8 -Bit Comparator (14-209) ..... 10-113
IDT54/74FCT533 Octal Transparent Latch (14-209) ..... 10-117
IDT54/74FCT534 Octal D Flip-Flop (14-209) ..... 10-121
IDT54/74FCT540 Inverting Octal Buffer (14-209) ..... 10-125
IDT54/74FCT541 Non-Inverting Octal Buffer (14-209) ..... 10-125
IDT54/74FCT543 Octal Latched Transceiver (14-209) ..... 10-129
IDT54/74FCT573 Octal Transparent Latch (14-209) ..... 10-135
IDT54/74FCT574 Octal D Register (14-209) ..... 10-139
IDT54/74FCT640 Inverting Octal Bidirectional Transceiver (14-209) ..... 10-143

# TABLE OF CONTENTS (CONT'D) 

CONTENTS ..... PAGE
Logic Devices (Cont'd.)
IDT54/74FCT645 Octal Bidirectional Transceiver (14-209) ..... 10-147
IDT54/74FCT646 Non-Inverting Octal Register Transceiver (14-209) ..... 10-151
IDT54/74FCT648 Inverting Octal Register Transceiver (14-209) ..... 10-151
IDT54/74FCT651 Inverting Octal Register Transceiver (14-209) ..... 10-157
IDT54/74FCT652 Non-Inverting Octal Register Transceiver (14-209) ..... 10-157
IDT54/74FCT821 10-Bit Non-Inverting Register (14-209) ..... 10-164
IDT54/74FCT822 10-Bit Inverting Register (14-209) ..... 10-164
IDT54/74FCT823 9-Bit Non-Inverting Register (14-209) ..... 10-164
IDT54/74FCT824 9-Bit Inverting Register (14-209) ..... 10-164
IDT54/74FCT825 8-Bit Non-Inverting Register (14-209) ..... 10-164
IDT54/74FCT826 8-Bit Inverting Register (14-209) ..... 10-164
IDT54/74FCT827 10-Bit Non-Inverting Buffer (14-209) ..... 10-171
IDT54/74FCT828 10-Bit Inverting Buffer (14-209) ..... 10-171
IDT54/74FCT833 8-Bit Transceiver w/Parity (14-209) ..... 10-177
IDT54/74FCT834 8 -Bit Transceiver w/Parity (14-209) ..... 10-177
IDT54/74FCT841 10-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT54/74FCT842 10-Bit Inverting Latch (14-209) ..... 10-185
IDT54/74FCT843 9-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT54/74FCT844 9 -Bit Inverting Latch (14-209) ..... 10-185
IDT54/74FCT845 8-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT54/74FCT846 8-Bit Inverting Latch (14-209) ..... 10-185
IDT54/74FCT853 8-Bit Transceiver w/Parity (14-209) ..... 10-177
IDT54/74FCT854 8-Bit Transceiver w/Parity (14-209) ..... 10-177
IDT54/74FCT861 10-Bit Non-Inverting Transceiver (14-209) ..... 10-192
IDT54/74FCT862 10-Bit Inverting Transceiver (14-209) ..... 10-192
IDT54/74FCT863 9-Bit Non-Inverting Transceiver (14-209) ..... 10-192
IDT54/74FCT864 9-Bit Inverting Transceiver (14-209) ..... 10-192
1-of-8 Decoder (14-209) ..... 10-198
IDT54AHCT139 Dual 1-of-4 Decoder (14-209) ..... 10-202
IDT54AHCT161 Synchronous Binary Counter w/Asynchronous Master Reset (14-209) ..... 10-206
IDT54AHCT163 Synchronous Binary Counter w/Synchronous Reset (14-209) ..... 10-206
IDT54AHCT182 Carry-Lookahead Generator (14-209) ..... 10-211
IDT54AHCT191 Up/Down Binary Counter w/Asynchronous Presetting (14-209) ..... 10-216
IDT54AHCT193 Up/Down Binary Counter w/Separate Up/Down Clocks (14-209) ..... 10-220
IDT54AHCT240 Inverting Octal Buffer/Line Driver (14-209) ..... 10-225
IDT54AHCT244 Non-Inverting Octal Buffer/Line Driver (14-209) ..... 10-229
IDT54AHCT245 Octal Bidirectional Transceiver (14-209) ..... 10-233
IDT54AHCT273 Octal D Flip-Flop (14-209) ..... 10-237
IDT54AHCT299 Universal Shift Register (14-209) ..... 10-241
IDT54AHCT373 Octal Transparent Latch (14-209) ..... 10-245
IDT54AHCT374 Non-Inverting Octal D Flip-Flop (14-209) ..... 10-249
IDT54AHCT377 Octal D Flip-Flop w/Clock Enable (14-209) ..... 10-253
IDT54AHCT521 8-Bit Comparator (14-209) ..... 10-257
IDT54AHCT533 Octal Transparent Latch (14-209) ..... 10-261
IDT54AHCT534 Inverting Octal D Flip-Flop (14-209) ..... 10-265
IDT54AHCT573 Octal Transparent Latch (14-209) ..... 10-269
IDT54AHCT574 Octal D Register (14-209) ..... 10-273
IDT54AHCT640 Inverting Octal Bidirectional Transceiver (14-209) ..... 10-277
IDT54AHCT645 Non-Inverting Octal Bidirectional Transceiver (14-209) ..... 10-281
Common Waveform Page ..... 10-285
Data Conversion
IDT75C188-Bit Video DAC (14-266)11-1
IDT75C19 9-Bit Video DAC (14-266) ..... 11-12
IDT75MB38 Triple 8-Bit Video DAC Module (14-266) ..... 11-23
IDT75C458 Triple 8-Bit Palette DAC ..... 11-29
IDT75C48 8-Bit Flash ADC ..... 11-42
IDT75C58 8-Bit Flash ADC w/Overflow Output ..... 11-50
IDT75M48 8-Bit Flash ADC Module ..... 11-58
IDT75M49

## TABLE OF CONTENTS (CONT'D)

CONTENTS -PAGEEEPROMs-Electrically Erasable Programmable Read Only Memories
IDT78C16A 16K (2K x 8) EEPROM ..... 12-1
IDT78C18A 16K (2K x 8) EEPROM w/SPC (14-154) ..... 12-10
IDT78M64 $8 \mathrm{~K} \times 8$ EEPROM Module ..... 12-22
DT78C64A $64 \mathrm{~K}(8 \mathrm{~K} \times 8)$ EEPROM ..... 12-30
IDT78C464A $\quad 64 \mathrm{~K}(8 \mathrm{~K} \times 8)$ Registered EEPROM ..... 12-32
IDT78C564A $\quad 64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) Registered EEPROM w/SPC (14-154) ..... 12-34
IDT78C256A 256K (32K x 8) EEPROM ..... 12-36
IDT78C4256A $256 \mathrm{~K}(32 \mathrm{~K} \times 8$ ) Registered EEPROM ..... 12-38
IDT78C5256A $\quad 256 \mathrm{~K}(32 \mathrm{~K} \times 8$ ) Registered EEPROM w/SPC (14-154) ..... 12-40
Subsystems Modules
Subsystem Ordering Information Page
Static RAM Modules
IDT7MB624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM (Plastic DIP) ..... 13-1
IDT7MC156 $256 \mathrm{~K} \times 1$ CMOS SRAM (Ceramic SIP) ..... 13-3
IDT7MC4001 1 Megabit (1024K x 1) CMOS SRAM w/Separate I/O (Ceramic SIP) ..... 13-9
IDT7MC4032 512 K ( $16 \mathrm{~K} \times 32$ ) CMOS SRAM (Ceramic Dual SIP) ..... 13-15
IDT7MP156 256K (256K $\times$ 1) CMOS SRAM (Plastic SIP) ..... 13-17
IDT7MP456 256K (64K $\times 4$ ) CMOS SRAM (Plastic SIP) ..... 13-23
IDT7MP564 80K (16K x 5) CMOS SRAM (Plastic SIP) ..... 13-29
IDT7MP4008 4 Megabit ( $512 \mathrm{~K} \times 8$ ) CMOS SRAM (Plastic SIP) ..... 13-35
IDT7M624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-41
IDT7M656 256K (16K x 16) CMOS SRAM ..... 13-48
IDT7M812 $512 \mathrm{~K}(64 \mathrm{~K} \times 8)$ CMOS SRAM ..... 13-57
IDT7M856 256K (32K $\times 8$-Bit) CMOS Static RAM ..... 13-63
IDT7M912 ..... 13-57
IDT7M4016 4 Megabit ( $256 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-70
IDT7M4017 2 Megabit ( $64 \mathrm{~K} \times 32$ ) CMOS SRAM ..... 13-72
IDT8MP612 512K (32K x 16) CMOS SRAM (Plastic SIP) ..... 13-74
IDT8MP624 1 Megabit (64K x 16) CMOS SRAM (Plastic SIP) ..... 13-74
IDT8MP628 128 K ( $8 \mathrm{~K} \times 16$ ) CMOS SRAM (Plastic SIP) ..... 13-80
IDT8MP656 256K (16K x 16) CMOS SRAM (Plastic SIP) ..... 13-80
IDT8MP824 1 Megabit (128K x 8) CMOS SRAM (Plastic SIP) ..... 13-86
IDT8M612 512 K ( $32 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-92
IDT8M624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-92
IDT8M628 $\quad 128 \mathrm{~K}(8 \mathrm{~K} \times 16)$ CMOS SRAM ..... 13-99
IDT8M656 256K (16K $\times 16$ ) CMOS SRAM ..... 13-99
IDT8M824 1 Megabit (128K x 8) CMOS SRAM ..... 13-107
IDT8M856 256K (32K x 8) Low-Power CMOS SRAM ..... 13-113
Dual-Port RAM, FIFO and Application Specific Memory Modules
IDT7MB6042 $\quad 8 \mathrm{~K} \times 112$ High-Speed Writable Control Store w/SPC (14-154) ..... 13-121
IDT7MP6025 512K ( $64 \mathrm{~K} \times 8$ ) Synchronous SRAM (Plastic SIP) ..... 13-123
IDT7M134 $64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) Dual-Port RAM (14-9, 14-68, 14-260) ..... 13-125
IDT7M135 128K ( $16 \mathrm{~K} \times 8$ ) Dual-Port RAM (14-9, 14-68, 14-260) ..... 13-125
IDT7M13 256K (32K x 8) Dual-Port RAM (14-9, 14-68, 14-260) ..... 13-135
IDT7M144 $64 \mathrm{~K}(8 \mathrm{~K} \mathrm{x} \mathrm{8)} \mathrm{Dual-Port} \mathrm{RAM} \mathrm{(SLAVE)} \mathrm{(14-9}, \mathrm{14-68}, \mathrm{14-260)}$ ..... 13-142
IDT7M145 128K ( $16 \mathrm{~K} \times 8$ ) Dual-Port RAM (SLAVE) (14-9, 14-68, 14-260) ..... 13-142
IDT7M203 CMOS Parallel In-Out FIFO Module $2 \mathrm{~K} \times 9$-Bit \& 4K x 9-Bit ..... 13-146
IDT7M204 CMOS Parallel In-Out FIFO Module $2 \mathrm{~K} \times 9$-Bit \& $4 \mathrm{~K} \times 9$-Bit ..... 13-146
IDT7M205 $8 \mathrm{~K} \times 9$ FIFO (14-1, 14-254, 14-257) ..... 13-157
IDT7M206 $16 \mathrm{~K} \times 9$ FIFO (14-1, 14-254, 14-257) ..... 13-157
IDT7M824 1 Megabit (128K x 8) Registered and Buffered SRAM Subsystem Family ..... 13-168
IDT7M820 128K $\times 8$ SRAM w/Latched Address, Latched Data In, Latched Data Out ..... 13-172
IDT7M821 128K x 8 SRAM w/Latched Address, Registered Data In, Registered Data Out ..... 13-175 ..... 13-178
128K $\times 8$ SRAM w/Latched Address, Registered Data In, Latched Data Out
128K $\times 8$ SRAM w/Latched Address, Registered Data In, Latched Data Out IDT7M822
128K $\times 8$ SRAM w/Latched Address, Latched Data In, Registered Data Out ..... 13-181

128K x 8 SRAM w/Registered Address, Registered Data In, Registered Data Out

128K x 8 SRAM w/Registered Address, Registered Data In, Registered Data Out .....  ..... 13-184 .....  ..... 13-184
128K x 8 SRAM w/Registered Address, Registered Data In, Latched Data Out
128K x 8 SRAM w/Registered Address, Registered Data In, Latched Data Out ..... 13-187 ..... 13-187
IDT7M825
IDT7M825
128K $\times 8$ SRAM w/Registered Address, Latched Data In, Registered Data Out ..... 13-190
IDT7M827
128K x 8 SRAM w/Registered Address, Latched Data In, Latched Data Out ..... 13-193

## TABLE OF CONTENTS (CONT'D)

CONTENTSSubsystems Modules (Cont'd.)
IDT75M48 8-Bit Flash ADC ..... 11-58
IDT75M49 9-Bit Flash ADC ..... 11-59
IDT75MB38 . Triple 8-Bit Video DAC Module (14-266) ..... 11-23
IDT7M6001 Dual, Multiplexed 16K x 20 SRAM ..... 13-197
IDT7M6032 $16 \mathrm{~K} \times 32$ High-Speed Writable Control Store w/SPC (14-154) ..... 13-199
IDT78M64 8K x 8 EEPROM ..... 12-22
Application and Technical Notes
Application Notes
AN-01 Understanding the IDT7201/7202 FIFO ..... 14-1
AN-02 Dual-Port RAMs Simplify Communications in Computer Systems (Rev. 1) ..... 14-9
AN-03 Trust Your Data with a High-Speed CMOS 16-, 32- or 64-Bit EDC ..... 14-22
AN-04 High-Speed CMOS TTL-Compatible Number-Crunching Elements for Fixed- and Floating-Point Arithmetic ..... 14-30
AN-05 Separate I/O RAMs Increase Speed and Reduce Part Count ..... 14-36
AN-06 16-Bit CMOS Slices - New Building Blocks Maintain Microcode Compatibility Yet Increase Performance ..... 14-41
AN-07 Cache Tag RAM Chips Simplify Cache Memory Design ..... 14-47
AN-08 CMOS Breathes New Life Into Bit-Slice ..... 14-56
AN-09 Dual-Port RAMs Yield Bit-Slice Designs Without Microcode ..... 14-68
AN-10 Low-Power and Battery Back-Up Operation of CMOS Static RAMs ..... 14-74
AN-11 A Powerful New Architecture for a 32-Bit Bit-Slice Microprocessor ..... 14-86
AN-12 Using the IDT721264/65 Floating-Point Chip Set ..... 14-95
AN-13 The IDT49C404 32-Bit Microprogram Microprocessor ..... 14-111
AN-14 Dual-Port RAMs with Semaphore Arbitration ..... 14-139
AN-15 Using the IDT72103/04 Serial-Parallel FIFO ..... 14-146
AN-16 SPC Provides Board and System Level Testing Through a Serial Scan Technique ..... 14-154
AN-17 FIR Filter Implementation Using FIFOs \& MACs ..... 14-193
AN-18 High-Performance Controllers Need Microprogramming ..... 14-197
Technical Notes
TN-02 Build a 20 MIP Data Processing Unit ..... 14-200
TN-03 Using the IDT49C402A ALU ..... 14-203
TN-04 Using High-Speed 8K x 8 RAMs ..... 14-207
TN-05 FCT-Fast, CMOS, TTL-Compatible Logic ..... 14-209
TN-06 Designing with FIFOs ..... 14-251
TN-07 Fast RAMs Give Lowest Power ..... 14-253
TN-08 Operating FIFOs on Full and Empty Boundary Conditions ..... 14-254
TN-09 Cascading FIFOs or FIFO Modules ..... 14-257
TN-10 Dual-Port RAM Address Arbitration Metastability Testing ..... 14-260
TN-11 Cache Timing for the 68020 ..... 14-264
TN-12 Using IDT's Video DACs in 5V Only Systems ..... 14-266
TN-13 Cache Timing for the 80386 ..... 14-268
Package Diagram Outlines
Thermal Performance Data of IDT Packages ..... 15-1
Package Diagram Outline Indexes ..... 15-3
Package Diagram Outlines ..... 15-7

## NUMERIC TABLE OF CONTENTS

PART \# ..... PAGE

100490 29FCT52 29FCT52029FCT52129FCT5339C01
64K ( $64 \mathrm{~K} \times 1$ ) BiCMOS SRAM with ECL I/O ..... 4-52
Non-Inverting Octal Register Transceiver ..... 10-1
Multilevel Pipeline Register. ..... 10-6
Multilevel Pipeline Register ..... 10-6
Inverting Octal Register Transceiver ..... 10-1
4-Bit Microprocessor Slice ..... 8-1
Carry-Lookahead Generator ..... 8-12
4-Bit Microprocessor Slice ..... 8-16
4-Bit Sequencer ..... 8-48
12-Bit Sequencer ..... 8-63
4-Bit Sequencer ..... 8-48
4-Bit Microprocessor Slice ..... 8-74
16-Bit Cascadable EDC ..... 8-209
$16 \times 4$ Dual-Port RAM ..... 8-110
$16 \times 4$ Dual-Port RAM ..... 8-110
39C8XXX Family ..... 10-11
Microcycle Length Controller ..... 8-117
16-Bit Microprocessor Slice ..... 8-129
16-Bit Microprocessor Slice ..... 8-139
16-Bit Microprocessor Slice w/SPC ..... 8-150
32-Bit Microprocessor Slice w/SPC ..... 8-182
16-Bit Sequencer ..... 8-196
20-Bit Interruptable Sequencer w/SPC ..... 8-208
32-Bit Cascadable EDC ..... 8-235
16-Bit Bidirectional Latch ..... 10-12
16-Bit Register with SPC ..... 10-13
16-Bit Synchronous Binary Counter ..... 10-29
Octal Register with SPC ..... 10-30
1-of-8 Decoder ..... 10-43
Dual 1-of-4 Decoder ..... 10-48
Synchronous Binary Counter w/Asynchronous Master Reset ..... 10-52
Synchronous Binary Counter w/Synchronous Reset ..... 10-52
Carry-Lookahead Generator ..... 10-57
Up/Down Binary Counter w/Preset and Ripple Clock ..... 10-62
Up/Down Binary Counter w/Separate Up/Down Clocks ..... 10-67
Inverting Octal Buffer/Line Driver ..... 10-72
Non-Inverting Octal Buffer/Line Driver ..... 10-76
Non-Inverting Octal Buffer/Line Driver ..... 10-76
Non-Inverting Octal Bidirectional Transceiver ..... 10-82
Octal D Flip-Flop w/Buffered Asynchronous Master Reset ..... 10-86
Universal Shift Register w/Common Parallel I/O Pins ..... 10-90
Octal Transparent Latch ..... 10-95
Non-Inverting Octal D Flip-Flop ..... 10-99
Octal D Flip-Flop w/Clock Enable ..... 10-103
Quad Dual-Port Register ..... 10-107
8-Bit Comparator ..... 10-113
Octal Transparent Latch ..... 10-117
Octal D Flip-Flop ..... 10-121
Inverting Octal Buffer ..... 10-125
Non-Inverting Octal Buffer ..... 10-125
Octal Latched Transceiver ..... 10-129
Octal Transparent Latch ..... 10-135
Octal D Register ..... 10-139
Inverting Octal Bidirectional Transceiver ..... 10-143
Octal Bidirectional Transceiver ..... 10-147
Non-Inverting Octal Buffer ..... 10-151
Inverting Octal Register Transceiver ..... 10-151
Inverting Octal Register Transceiver ..... 10-157

## NUMERIC TABLE OF CONTENTS (CON'T.)

PART \# PAGE54/74FCT65254/74FCT82154/74FCT82254/74FCT82354/74FCT82454/74FCT82554/74FCT82654/74FCT827
54/74FCT82854/74FCT83354/74FCT83454/74FCT841
54/74FCT84254/74FCT843
54/74FCT844
54/74FCT845
54/74FCT846
54/74FCT853
54/74FCT854
54/74FCT861
54/74FCT86254/74FCT86354/74FCT86454AHCT138
54AHCT13954AHCT161
54AHCT163
54AHCT182
54AHCT19154AHCT193
54AHCT240
54AHCT244
54AHCT24554AHCT27354AHCT299
54АНСТ373
54AHCT374
54AHCT377
54AHCT521
54AHCT533
54AHCT534
54AHCT573
54AHCT574
54AHCT640
54AHCT6456116
612986167
6168
6178
619871024
71027
7102871256
7125771258
71281
Non-Inverting Octal Register Transceiver ..... 10-157
10-Bit Non-Inverting Register ..... 10-164
10-Bit Inverting Register ..... 10-164
9-Bit Non-Inverting Register ..... 10-164
9-Bit Inverting Register ..... 10-164
8-Bit Non-Inverting Register ..... 10-164
8-Bit Inverting Register ..... 10-164
10-Bit Non-Inverting Buffer ..... 10-171
10-Bit Inverting Buffer ..... 10-171
8-Bit Transceiver w/Parity ..... 10-177
8-Bit Transceiver w/Parity ..... 10-177
10-Bit Non-Inverting Latch ..... 10-185
10-Bit Inverting Latch ..... 10-185
9-Bit Non-Inverting Latch ..... 10-185
9-Bit Inverting Latch ..... 10-185
8-Bit Non-Inverting Latch ..... 10-185
8-Bit Inverting Latch ..... 10-185
8-Bit Transceiver w/Parity ..... 10-177
8-Bit Transceiver w/Parity ..... 10-177
10-Bit Non-Inverting Transceiver ..... 10-192
10-Bit Inverting Transceiver ..... 10-192
9-Bit Non-Inverting Transceiver ..... 10-192
9-Bit Inverting Transceiver ..... 10-192
1-of-8 Decoder ..... 10-198
Dual 1-of-4 Decoder ..... 10-202
Synchronous Binary Counter w/Asynchronous Master Reset ..... 10-206
Synchronous Binary Counter w/Synchronous Reset ..... 10-206
Carry-Lookahead Generator ..... 10-211
Up/Down Binary Counter w/Asynchronous Presetting ..... 10-216
Up/Down Binary Counter w/Separate Up/Down Clocks ..... 10-220
Inverting Octal Buffer/Line Driver ..... 10-225
Non-Inverting Octal Buffer/Line Driver ..... 10-229
Octal Bidirectional Transceiver ..... 10-233
Octal D Flip-Flop ..... 10-237
Universal Shift Register ..... 10-241
Octal Transparent Latch ..... 10-245
Non-Inverting Octal D Flip-Fiop ..... 10-249
Octal D Flip-Flop w/Clock Enable ..... 10-253
8-Bit Comparator ..... 10-257
Octal Transparent Latch ..... 10-261
Inverting Octal D Flip-Flop ..... 10-265
Octal Transparent Latch ..... 10-269
Octal D Register ..... 10-273
Inverting Octal Bidirectional Transceiver ..... 10-277
Non-Inverting Octal Bidirectional Transceiver ..... 10-281
16K (2K x 8) CMOS SRAM ..... 4-33
256K (64K $\times 4$ ) CMOS SRAM (with Output Enable) ..... 4-133
16K (16K x 1) CMOS SRAM (Power Down) ..... 4-1
16K (4K x 4) CMOS SRAM (Power Down) ..... 4-11
16K ( $4 \mathrm{~K} \times 4$ ) CMOS Cache-Tag SRAM ..... 4-184
64K (16K x 4) CMOS SRAM (with Output Enable) ..... 4-65
1 Megabit ( $128 \mathrm{~K} \times 8$ ) CMOS SRAM (Power Down) ..... 4-173
1 Megabit (1024K x 1) CMOS SRAM (Power Down) ..... 4-168
1 Megabit (256K x 4) CMOS SRAM (Power Down) ..... 4-171
256K (32K x 8) CMOS SRAM (Power Down) ..... 4-153
256K (256K x 1) CMOS SRAM (Power Down) ..... 4-113
256K (64K x 4) CMOS SRAM ..... 4-124
CMOS SRAM (Separate I/O-Output Follows Input at Write) ..... 4-143

## NUMERIC TABLE OF CONTENTS (CON'T.)

PART \# ..... PAGE
712827130713271321
8K (1K x 8) Dual-Port RAM (MASTER) ..... 5-1
16K ( $2 \mathrm{~K} \times 8$ ) Dual-Port RAM (MASTER) ..... 5-16
16K (2K x 8) Dual-Port RAM (MASTER w/Interrupts) ..... 5-29
16K (2K x 8) Dual-Port RAM (w/Semaphores) ..... 5-44
32K ( $2 \mathrm{~K} \times 16$ ) Dual-Port RAM (MASTER) ..... 5-56
32K ( $4 \mathrm{~K} \times 8$ ) Dual-Port RAM ..... 5-69
32K (4K $\times 8$ ) Dual-Port RAM (w/Semaphores) ..... 5-77
8 K ( $1 \mathrm{~K} \times 8$ ) Dual-Port RAM (SLAVE) ..... 5-1
16K (2K $\times 8$ ) Dual-Port RAM (SLAVE) ..... 5-16
16K (2K x 8) Dual-Port RAM (SLAVE w/Interrupts) ..... 5-29
32K (2K x 16) Dual-Port RAM (SLAVE) ..... 5-56
64K ( $64 \mathrm{~K} \times 1$ ) CMOS Synchronous RAM ..... 4-215
$64 \mathrm{~K}(4 \mathrm{~K} \times 16)$ CMOS Registered RAM (for Writable Control Stores) ..... 4-224
64K (8K x 8) CMOS SRAM (Power Down) ..... 4-94
64 K ( $8 \mathrm{~K} \times 8$ ) Resettable CMOS SRAM ..... 4-196
16K ( $4 \mathrm{~K} \times 4$ ) CMOS SRAM (Separate I/O-Output Follows Input at Write) ..... 4-22
$16 \mathrm{~K}(4 \mathrm{~K} \times 4)$ CMOS SRAM (Separate I/O-Output High Z at Write) ..... 4-22
$64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) CMOS Cache-Tag SRAM ..... 4-186
$64 \mathrm{~K}(4 \mathrm{~K} \times 16)$ CMOS SRAM (Power Down) ..... 4-103
$64 \mathrm{~K}(64 \mathrm{~K} \times 1$ ) CMOS SRAM (Power Down) ..... 4-44
$64 \mathrm{~K}(16 \mathrm{~K} \times 4$ ) CMOS SRAM (Power Down) ..... 4-57
$64 \mathrm{~K}(16 \mathrm{~K} \times 4) \mathrm{CMOS}$ SRAM ( $2 \overline{\mathrm{CS}}$ and $\overline{\mathrm{OE}}$ ) ..... 4-74
$64 \mathrm{~K}(16 \mathrm{~K} \times 4)$ CMOS SRAM (Separate I/O-Output Follows Input at Write) ..... 4-84
64K (16K x 4) CMOS SRAM (Separate I/O-Output High Z at Write) ..... 4-84
64K (8K x 8) SRAM (Resettable CMOS I/O) ..... 4-206
$256 \times 9$ FIFO ..... 6-1
$512 \times 9$ FIFO ..... 6-1
$1 \mathrm{~K} \times 9$ FIFO (with Output Enable and Flag) ..... 6-27
$1 \mathrm{~K} \times 9$ FIFO ..... 6-14
2K x 9 FIFO ..... 6-28
$4 \mathrm{~K} \times 9$ FIFO ..... 6-28
$4 \mathrm{~K} \times 9$ FIFO (with Output Enable and Flag) ..... 6-41
$8 \mathrm{~K} \times 9$ FIFO ..... 6-42
$12 \times 12$ Parallel Multiplier-Accumulator ..... 7-1
$16 \times 16$ Parallel Multiplier-Accumulator ..... 7-9
2K x 9 Parallel-Serial FIFO ..... 6-43
$4 \mathrm{~K} \times 9$ Parallel-Serial FIFO ..... 6-43
$12 \times 12$ Parallel Multiplier ..... 7-20
32-/64-Bit IEEE Floating-Point Multiplier ..... 7-30
32-/64-Bit IEEE Floating-Point ALU ..... 7-30
$12 \times 12$ Parallel Multiplier (Single Clock) ..... 7-20
$16 \times 16$ Parallel Multiplier ..... 7-55
$16 \times 16$ Parallel Multiplier (Single Clock) ..... 7-55
$64 \times 4$ FIFO ..... 6-69
$64 \times 5$ FIFO ..... 6-69
$64 \times 4$ FIFO with Output Enable ..... 6-69
$64 \times 5$ FIFO with Output Enable ..... 6-69
$64 \times 5$ FIFO (with Flags) ..... 6-80
$16 \times 16$ Parallel Multiplier-Accumulator (19-Bit Output) ..... 7-9
BiFIFO ..... 6-91
$16 \times 16$ Parallel Multiplier (32-Bit Output) ..... 7-66
1-Bit CMOS Eight-level Pipeline Register ..... 7-68
16-Bit Cascadable ALU ..... 7-70
8-Bit Video DAC ..... 11-1
9-Bit Video DAC ..... 11-12
Triple 8-Bit PaletteDAC ..... 11-29
75 C 48

## NUMERIC TABLE OF CONTENTS (CON'T.)

PART \# ..... PAGE
75C58 8-Bit Flash ADC w/Overflow Output ..... 11-50
75M48 8-Bit Flash ADC ..... 11-58
75M4975MB38
CMOS 9-Bit Flash ADC ..... 11-5978C16ATriple 8-Bit Video DAC11-23
16K (2K x 8) EEPROM ..... 12-1
78C18A 16K (2K x 8) EEPROM w/SPC ..... 12-1078C256A78C4256A
256K (32K x 8) EEPROM ..... 12-36
256K (32K x 8) Registered EEPROM ..... 12-38
78C464A78C5256A64K ( $8 \mathrm{~K} \times 8$ ) Registered EEPROM12-32
256K (32K x 8) Registered EEPROM w/SPC ..... 12-40
78C564A 64K ( $8 \mathrm{~K} \times 8$ ) Registered EEPROM w/SPC ..... 12-34
78C64A78 M 6479R2000
$64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) EEPROM ..... 12-30
$8 \mathrm{~K} \times 8$ EEPROM ..... 12-22
RISC CPU Processor ..... 9-1
RISC Floating-Point Accelerator (FPA) ..... 9-10
79R2010
RISC CPU Write Buffer ..... 9-15
64K (8K x 8) Dual-Port RAM ..... 13-125
128K (16K x 8) Dual-Port RAM ..... 13-125
7M1347M1357M1377M1447M1457M2037M2047M2057M2067M4016256K ( $32 \mathrm{~K} \times 8$ ) Dual-Port RAM13-135
64K ( $8 \mathrm{~K} \times 8$ ) Dual-Port RAM (SLAVE) ..... 13-142
128 K ( $16 \mathrm{~K} \times 8$ ) Dual-Port RAM (SLAVE) ..... 13-142
CMOS Parallel In-Out FIFO Module $2 \mathrm{~K} \times 9$-Bit \& $4 \mathrm{~K} \times 9$-Bit ..... 13-146
CMOS Parallel In-Out FIFO Module $2 \mathrm{~K} \times 9$-Bit $\& 4 \mathrm{~K} \times 9$-Bit ..... 13-146
$8 \mathrm{~K} \times 9$ FIFO ..... 13-157
16K x 9 FIFO ..... 13-157
4 Megabit ( $256 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-70
7M4017 2 Megabit ( $64 \mathrm{~K} \times 32$ ) CMOS SRAM ..... 13-72
7M6001 Dual, Multiplexed $16 \mathrm{~K} \times 20$ SRAM ..... 13-1977M60327M6247M6567M8127M8207M8217M8227M8237M8247M825
16K x 32 High-Speed Writable Control Store w/SPC ..... 13-199
1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-41
256K (16K x 16) CMOS SRAM ..... 13-48
$512 \mathrm{~K}(64 \mathrm{~K} \times 8$ ) CMOS SRAM ..... 13-57
128K x 8 SRAM w/Latched Address, Latched Data In, Latched Data Out ..... 13-172
128K x 8 SRAM w/Latched Address, Registered Data In, Registered Data Out ..... 13-175
128K x 8 SRAM w/Latched Address, Registered Data In, Latched Data Out ..... 13-178
128K x 8 SRAM w/Latched Address, Latched Data In, Registered Data Out ..... 13-181
1 Megabit (128K x 8) Registered and Buffered SRAM Subsystem Family ..... 13-168
128K x 8 SRAM w/Registered Address, Registered Data In, Registered Data Out ..... 13-184
128K x 8 SRAM w/Registered Address, Registered Data In, Latched Data Out ..... 13-187
7M826
128K $\times 8$ SRAM w/Registered Address, Latched Data In, Registered Data Out ..... 13-190
128K x 8 SRAM w/Registered Address, Latched Data In, Latched Data Out ..... 13-193
256K (32K x 8-Bit) CMOS SRAM Module ..... 13-63
512K (64K x 9) CMOS SRAM ..... 13-57
High-Speed Writable Control Store w/SPC ..... 13-121
1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM (Plastic DIP) ..... 13-1
$256 \mathrm{~K} \times 1$ CMOS SRAM (Ceramic SIP) ..... 13-3
1 Megabit ( $1024 \times 1$ ) CMOS SRAM w/Separate I/O (Ceramic SIP) ..... 13-9
512K (16K x 32) CMOS SRAM (Ceramic Dual SIP) ..... 13-15
256K (256K x 1) CMOS SRAM (Plastic SIP) ..... 13-17
4 Megabit ( $512 \mathrm{~K} \times 8$ ) CMOS SRAM (Plastic SIP) ..... 13-35
256K (64K x 4) CMOS SRAM (Plastic SIP) ..... 13-23
80K ( $16 \mathrm{~K} \times 5$ ) CMOS SRAM (Plastic SIP) ..... 13-29
512K ( $64 \mathrm{~K} \times 8$ ) Synchronous SRAM (Plastic SIP) ..... 13-123
512K (32K x 16) CMOS SRAM ..... 13-92
1 Megabit (64K x 16) CMOS SRAM ..... 13-92
128 K ( $8 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-99
256K (16K x 16) CMOS SRAM ..... 13-99
1 Megabit (128K x 8) CMOS SRAM ..... 13-107

## NUMERIC TABLE OF CONTENTS (CON'T.)

256K (16K x 16) CMOS SRAM (Plastic SIP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 1-801 Megabit ( $128 \mathrm{~K} \times 8$ ) CMOS SRAM (Plastic SIP)13-86
Product Selector and Cross Reference Guides
Technology/aqpabllies
Qualty and Rellabllty
Static RAMs
Dumbor BAMs
Flpo Memories
Digital Signal Processing (DSP)
Bitsice Microprocessor Devices (MICROSMICE ${ }^{\text {TM }}$ ) and EDC
Reduced Instruction Set Computer (RISC) Processors
Logic Devices
Data ConversionE2PRONSEPectically Easable Programmable Read OnlyMemonies
Subsytems Modules
Application and Techmical Notes
Package Dagram Ounines


## PART NUMBER DESCRIPTION

IDT's part number identifies the basic product, speed, power, package(s) available, operating temperature and processing grade. Each data sheet has a detailed description, using the part number, on ordering the proper product for the user's application. The part number is comprised of a series of alpha-numeric characters:

1. An "IDT" corporate identifier for Integrated Device Technology, Inc.
2. A basic device part number composed of alpha-numeric characters.
3. A device power identifier, composed of one or two alpha characters, is used to identify the power options. In most cases, the following alpha characters are used:
" S " or "SA" is used for the standard product's power.
" $L$ " or "LA" is used for lower power than the standard product.
4. A device speed identifier, when applicable, is either alpha characters, such as " $A$ " or " $B$ ", or numbers, such as 20 or 45 . The speed units, depending on the product, are in nanoseconds or megahertz.
5. A package identifier, composed of one or two alpha characters. The data sheet should be consulted to determine the packages available and the package identifiers for that particular product.
6. A temperature/process identifier. The product is available in either the commercial or military temperature range, processed to a commercial specification, or the product is available in the military temperature range with full compliance to MIL-STD-883. Many of IDT's products have burn-in included as part of the standard commercial process flow.
7. A special process identifier, composed of alpha characters, is used for products which require radiation enhancement (RE) or tolerance (RT).

Example:


[^0]
## High－Speed CMOS MICROSLICE ${ }^{\text {m }}$ Products

－CMOS microprogrammable bit－slice microprocessor family
－CMOS Error Detection and Correction product family
－IDT49C000 products offer dramatically improved system performance through new innovative architectures
－IDT39C000 products are pin－compatible，performance－ enhanced 2900 family replacements
－Meets or exceeds bipolar speeds and output drive at a small fraction of the power consumption
－Sequential letter suffix designates $20 \%-40 \%$ speed upgrade
－Instruction set／operation codes functionally identical to 2900 family

| Part Number |  | Description | Replaces | $\begin{aligned} & \text { Oper. Power (max.) } \\ & \text { (mW) } \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Com＇l． |  | MII． |
|  | IDT39C01C IDT39C01D IDT39C01E |  | 4－Bit $\mu$ P Slice | $\begin{aligned} & \text { Am2901B,C; Am29C01C; } \\ & \text { CY7C901 } \end{aligned}$ | $\begin{aligned} & 157 \\ & 184 \\ & 210 \end{aligned}$ | $\begin{aligned} & 192 \\ & 220 \\ & 247 \\ & \hline \end{aligned}$ |
|  | IDT39C03A IDT39C03B | 4－Bit $\mu$ P Slice | Am2903A | 265 | 330 |
|  | IDT39C203 <br> IDT39C203A | 4－Bit $\mu$ P Slice | Am29203 | 265 | 330 |
|  | IDT49C401 <br> IDT49C401A | 16－Bit $\mu \mathrm{P}$ Slice | IM14X2901B | 945 | 1200 |
|  | $\begin{aligned} & \text { IDT49C402 } \\ & \text { IDT49C402A } \end{aligned}$ | 16－Bit $\mu \mathrm{P}$ Slice，Quad 2901 with 8 additional destination functions and a $64 \times 16$ dual－port memory capacity | Four 2901s \＆One 2902； Am29C101；CY7C9101； WSI59016 | 945 | 1200 |
|  | IDT49C403 <br> IDT49C403A | 16－Bit $\mu \mathrm{P}$ Slice，Quad 2903／29203 with $64 \times 16$ register file， 4 Q－registers，word／ BYTE control，BYTE swap，cascadable | Four 2903／29203s \＆ One 2902 | 1180 | 1375 |
|  | $\begin{aligned} & \text { IDT49C404 } \\ & \text { IDT49C404A } \end{aligned}$ | 32－Bit $\mu$ P Slice，3－port device with 32－Bit ALU， $64 \times 32$ register file，cascadable funnel shifter，priority encoder，merge logic and mask generator | Two Am29334s \＆ One Am29332 | 1500 | 2000 |
|  | IDT39C09A IDT39C09B | 4－Bit Sequencer | Am2909A；CY7C909 | 236 | 302 |
|  | IDT39C10B IDT39C10C | 12－Bit Sequencer with 33－Deep Stack | Am2910A；CY7C910 | 395 | 495 |
|  | IDT39C11A IDT39C11B | 4－Bit Sequencer | Am2911A；CY7C911 | 236 | 302 |
|  | $\begin{aligned} & \text { IDT49C410 } \\ & \text { IDT49C410A } \end{aligned}$ | 16－Bit Sequencer with 33－Deep Stack | $\begin{aligned} & \text { Am2910; Am29C10; } \\ & \text { CY7C910 } \end{aligned}$ | 395 | 495 |
| 峾 | IDT39C705A IDT39C705B | $16 \times 4$ Register File Extension | Am29705A | 210 | 275 |
| $\begin{gathered} \text { 心i } \\ \underset{\sim}{\mathbf{u}} \end{gathered}$ | IDT39C707 <br> IDT39C707A | $16 \times 4$ Register File Extension | Am29707 | 210 | 275 |
| 号 | IDT39C60 <br> IDT39C60－1 <br> IDT39C60A | 16－Bit Cascadable Error Detection Correction Unit | Am2960，－1，A；N2960； MC74F2960，－1，A | 446 | 550 |
|  | IDT49C460 IDT49C460A IDT49C460B | 32－Bit Cascadable Error Detection Correction Unit | DP8402; 74AS632; <br> ALS632 | 500 | 690 |
| $\begin{aligned} & \hline \text { 罦 } \\ & \hline \end{aligned}$ | IDT39C02A | Carry Lookahead Generator | Am2902A | 30 | 30 |
|  | IDT49C25 | Microcycle Length Controller | Am2925 | 30 | 30 |

## High-Speed CMOS Static RAMs

- Extremely fast access times
- Low power consumption
- 2 V data retention battery backup on all low-power devices
- Three-state outputs
- 'M' type ceramic RAM modules are built with monolithic RAMs in LCC packages surface mounted onto multilayered, co-fired ceramic substrates using IDT's highreliability vapor phase reflow soldering process
- 'MP' type commercial plastic modules are built using IDT monolithic RAMs in SMD plastic packages, surface mounted onto epoxy laminate (FR4) substrates
$\left.\begin{array}{llllll}\hline & \text { Description }\end{array}\right)$


## High-Speed GMOS Static RAMs (continued)

| Part Number | Description | Max. Mil. | ed (ns) Com'l. |  | $\begin{gathered} (\text { max. }) \\ \text { Standby } \\ (\mathrm{mW}) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MODULES |  |  |  |  |  |
| IDT7MP564 | $80 \mathrm{~K}(16 \mathrm{~K} \times 5)$ static RAM module (plastic SIP) | - | 15 | 550 | 110 |
| IDT8MP628 | $128 \mathrm{~K}(8 \mathrm{~K} \times 16)$ plastic SIP RAM module | - | 40 | 1650 | 165 |
| IDT8M628 | 128 K ( $8 \mathrm{~K} \times 16$ ) RAM module with monolithic pinout | 50 | 40 | 1650 | 220 |
| IDT7MP156 | $256 \mathrm{~K}(256 \mathrm{~K} \times 1)$ plastic SIP RAM module | - | 25 | 1375 | 330 |
| IDT7MC156 | 256 K ( $256 \mathrm{~K} \times 1$ ) static RAM module (ceramic SIP) | - | 25 | 1485 | 330 |
| IDT7MP456 | $256 \mathrm{~K}(64 \mathrm{~K} \times 4)$ plastic SIP RAM module | - | 25 | 1705 | 330 |
| IDT7M856 | $256 \mathrm{~K}(32 \mathrm{~K} \times 8)$ RAM module with monolithic pinout | 50 | 40 | 2090 | 440 |
| IDT8M856 | $256 \mathrm{~K}(32 \mathrm{~K} \times 8)$ RAM module with monolithic pinout (low-power) | 55 | 45 | 880 | 66 |
| IDT8MP656 | $256 \mathrm{~K}(16 \mathrm{~K} \times 16)$ plastic SIP RAM module | - | 40 | 1870 | 330 |
| IDT8M656 | 256K (16K $\times 16$ ) RAM module with monolithic pinout | 60 | 40 | 1870 | 440 |
| IDT7M656 | $256 \mathrm{~K}(16 \mathrm{~K} \times 16,32 \mathrm{~K} \times 8,64 \mathrm{~K} \times 4$ ) RAM module customer configurable organization | 25 | 15 | 7040 | 85 |
| IDT7M812 | $512 \mathrm{~K}(64 \mathrm{~K} \times 8)$ RAM module offering maximum addressable memory required by 8 -Bit MPs | 35 | 25 | 5280 | 880 |
| IDT7M912 | $512 \mathrm{~K}(64 \mathrm{~K} \times 9)$ RAM module offering maximum addressable memory required by 8 -Bit MPs | 35 | 25 | 5940 | 990 |
| IDT8MP612 | $512 \mathrm{~K}(32 \mathrm{~K} \times 16)$ plastic SIP RAM module | - | 40 | 1650 | 165 |
| IDT8M612 | 512 K ( $32 \mathrm{~K} \times 16$ ) RAM module with monolithic pinout | 60 | 40 | 1650 | 275 |
| IDT7MC4032 | $512 \mathrm{~K}(16 \mathrm{~K} \times 32)$ RAM module with separate I/O (ceramic dual SIP) | - | 30 | 5940 | 660 |
| IDT7MC4001 | 1 Megabit ( $1024 \mathrm{~K} \times 1$ ) static RAM module (ceramic SIP) | - | TBD | 1348 | 330 |
| IDT8MP824 | 1 Megabit ( $128 \mathrm{~K} \times 8$ ) plastic SIP RAM module | - | 40 | 1210 | 440 |
| IDT8M824 | 1 Megabit ( $128 \mathrm{~K} \times 8$ ) RAM module with monolithic pinout | 60 | 40 | 1210 | 550 |
| IDT8MP624 | 1 Megabit ( $64 \mathrm{~K} \times 16$ ) plastic SIP RAM module | - | 40 | 1925 | 440 |
| IDT8M624 | 1 Megabit ( $64 \mathrm{~K} \times 16$ ) RAM module with monolithic pinout | 60 | 40 | 1925 | 495 |
| IDT7MB624 | 1 Megabit ( $64 \mathrm{~K} \times 16,128 \mathrm{~K} \times 8,256 \mathrm{~K} \times 4$ ) plastic RAM module - customer configurable organization | - | 25 | 10725 | 1320 |
| IDT7M624 | 1 Megabit ( $64 \mathrm{~K} \times 16,128 \mathrm{~K} \times 8,256 \mathrm{~K} \times 4$ ) RAM module - customer configurable organization | 35 | 25 | 10725 | 1320 |
| IDT7M4017 | 2 Megabit ( $64 \mathrm{~K} \times 32$ ) RAM module | 60 | 40 | TBD | TBD |
| IDT7MP4008 | 4 Megabit ( $512 \mathrm{~K} \times 8$ ) static RAM module (plastic SIP) | - | 40 | 2585 | 380 |
| IDT7M4016 | 4 Megabit ( $256 \mathrm{~K} \times 16$ ) RAM module | - | 45 | TBD | TBD |
| IDT7MP6025 | $512 \mathrm{~K}(64 \mathrm{~K} \times 8)$ registered static RAM module | - | 25 MHz | TBD | TBD |
| IDT7M824 | 1 Megabit ( $128 \mathrm{~K} \times 8$ ) RAM module with registered buffered/latched addresses and I/Os | 60 | 45 | 2640 | 935 |
| IDT7M6001 | $32 \mathrm{~K} \times 20$ double buffered RAM module with registered, multiplexed address | 20 MHz | 25 MHz | TBD | TBD |
| IDT7M6032 | $16 \mathrm{~K} \times 32$ high-speed writable control store with SPC ${ }^{\text {TM }}$ | TBD | TBD | TBD | TBD |
| IDT7MB6042 | $8 \mathrm{~K} \times 112$ high-speed writable control store with SPC ${ }^{\text {TM }}$ | - | TBD | TBD | TBD |

## High-Speed CMOS Dual-Port RAMs

- High-speed, low-power
- Independent read or write access to any memory location from either port
- Each port has separate controls, address and I/O
- On-chip port arbitration logic
- Fully asynchronous operation from either port
- $\overline{\text { INT }}$ and $\overline{\text { BUSY }}$ flags (BUSY only in IDT7132/7142)
- Automatic power-down feature controlled by $\overline{\mathrm{CE}}$
- $2 V$ data retention battery back-up on all low-power devices
- Dual-port RAM modulès built with IDT monolithic dualport RAMs in LCC packages, surface mounted to multilayered, co-fired ceramic substrates using IDT's highreliability vapor phase reflow soldering process

| Part Number | Description |  | d (ns) Com'l. |  | ypical) <br> Standby (mW) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IDT7130 | $8 \mathrm{~K}(1 \mathrm{~K} \times 8)$ replaces Synertek SY2130 | 45 | 35 | 325 | 1 |
| IDT7140 | $8 \mathrm{~K}(1 \mathrm{~K} \times 8)$ functions as slave with IDT7130 to provide 16 -Bit words or wider; pin compatible with IDT7130 | 45 | 35 | 325 | 1 |
| 1DT7132 | $16 \mathrm{~K}(2 \mathrm{~K} \times 8)$ fastest available speeds in this industry standard product; now multiple sourced | 45 | 35 | 325 | 1 |
| IDT7142 | $16 \mathrm{~K}(2 \mathrm{~K} \times 8)$ functions as slave with IDT7132 to provide 16-Bit words or wider; pin compatible with IDT7132 | 45 | 35 | 325 | 1 |
| IDT71321 | 16K (2K $\times 8$ ) high-speed dual-port with interrupt output (MASTER) | 45 | 35 | 325 | 1 |
| IDT71421 | $16 \mathrm{~K}(2 \mathrm{~K} \times 8)$ functions as slave with IDT71321 to provide 16-Bit words or wider; pin compatible with IDT71321 | 45 | 35 | 325 | 1 |
| IDT71322 | $16 \mathrm{~K}(2 \mathrm{~K} \times 8)$ with Semaphore | 45 | 45 | 500 | 1 |
| IDT7133 | $32 \mathrm{~K}(2 \mathrm{~K} \times 16)$ | 70 | 55 | 375 | 1 |
| IDT7143 | $32 \mathrm{~K}(2 \mathrm{~K} \times 16)$ functions as slave with IDT7133 to provide 32-Bit words or wider | 70 | 55 | 375 | 1 |
| IDT7134 | $32 \mathrm{~K}(4 \mathrm{~K} \times 8)$ high-speed operation in system where on-chip arbitration is not needed | 45 | 45 | 500 | 1 |
| IDT71342 | $32 \mathrm{~K}(4 \mathrm{~K} \times 8)$ with Semaphore | 45 | 45 | 500 | 1 |
| IDT7M134 | $64 \mathrm{~K}(8 \mathrm{~K} \times 8)$ dual-port RAM module | 60 | 45 | 950 | 20 |
| IDT7M144 | $64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) functions as slave with IDT7M134 to provide 16-Bit words or wider; pin compatible with IDT7M134 | 60 | 45 | 950 | 20 |
| IDT7M135 | $128 \mathrm{~K}(16 \mathrm{~K} \times 8)$ dual-port RAM module | 60 | 45 | 1600 | 50 |
| IDT7M145 | $128 \mathrm{~K}(16 \mathrm{~K} \times 8)$ functions as slave with IDT7M135 to provide 16 -Bit words or wider; pin compatible with IDT7M135 | 60 | 45 | 1600 | 50 |
| IDT7M137 | $256 \mathrm{~K}(32 \mathrm{~K} \times 8$ ) dual-port RAM module where on-chip arbitration is not needed | 60 | 55 | 1800 | 60 |

## High-Speed CMOS FIFOs

- Extremely fast access and cycle times
- Low power consumption
- Asynchronous and simultaneous read and write
- Fully expandable in depth and width
- Single read and write line operation - IDT7200 family
- Empty, Full and Half-Full status flags - IDT7200 family
- Six pin-compatible versions of varying depth - IDT7200 family
- Master/slave multiprocessing applications
- Bidirectional and rate buffer applications
- Auto retransmit capability - IDT7200 family
- FIFO modules are built with IDT monolithic FIFOs in LCC packages, surface mounted to a multilayer, co-fired ceramic substrate using IDT's high-reliability vapor phase reflow soldering process

| Part Number | Description | Max. Speed (ns) <br> Mil. | Max. Power (mW) <br> Mil. |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Com'l. |  |  |  |

- High speed, low power
- Highly integrated LSI building blocks
- Very fast 50 MHz components

| Part Number | Description | Max. Speed (ns) <br> Mil. |  | Max. Power (mW). <br> Com | Mil. |
| :--- | :--- | :---: | :---: | :---: | :---: |

## High-Speed CMOS ParalleI Multipler-Accumulators

- High speed, low power
- Parallel multiplier-accumulators with selectable accumulation, rounding and preloading
- Extended product output for multiple accumulations
- Preload function allows output register to be preset
- All devices perform subtraction and double precision addition and multiplication
- Inputs and outputs directly TL-compatible

| Part Number | Description | Max. Speed (ns) <br> Mil. <br> Com'l. | Max. Power (mW) <br> Mil. | Com'l. |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
| IDT7209 | $12 \times 12$-Bit-pin and functionally compatible with <br> TRW TDC1009J | 55 | 45 | 1000 | 750 |
| IDT7210 | $16 \times 16$-Bit-w with 35-Bit output; pin and functionally <br> compatible with TRW TDC1010J | 40 | 35 | 1450 | 1250 |
| IDT7243 | $16 \times 16$-Bit-with 19-Bit output; pin and functionally <br> compatible with TRW TDC1043 | 55 | 45 | 790 | 690 |

## High-Speed GMOS Parallel Multipliers

- High speed, low power
- Configured for easy array expansion
- User-controlled option for transparent output register mode
- Round control for rounding the MSP
- Inputs and outputs directly TTL-compatible
- Three-state output controls and separate register enables

| Part Number | Description | Max. Speed (ns) <br> Mil. <br> Com'l. | Max. Power (mW) <br> Mil. |
| :--- | :--- | :--- | :---: | ---: | :---: |
| Com'l. |  |  |  |

## High-Speed GMOS Floating Point Products

- High speed, low power - 500mW typical
- Advanced CEMOS technology
- Full IEEE standard 754 conformance
- Single 5V supply

| Part Number | Description | Max. Speed (MFLOP) <br> Mil. |  | Com'I. | Max. Power (mW) <br> Mil. |
| :--- | :--- | ---: | ---: | ---: | ---: |
|  |  |  |  |  |  |

## High-Speed CMOS Data Conversion Products

- High speed - low power
- Available in military and commercial temperature ranges
- Produced with advanced CEMOS high-performance technology


## VIDEO DACs

- IDT75C18 is pin and function compatible with TRW 1018 with half the power consumption
- IDT75C19 is world's first CMOS 9-Bit Video DAC
- IDT75C458 PaletteDAC ${ }^{\text {TM }}$ is pin and function compatible with Brooktree BT458
- IDT75MB38 is a triple 8 -Bit, 125 MHz module with onboard voltage reference


## FLASH AID CONVERTERS

- IDT75C48 is pin and function compatible with TRW 1048 with half the power consumption, on-chip Error Detection and Correction, extended analog input range and improved output characteristics
- IDT75C58 has enhanced features such as overflow output and three-state control which allows stacking two devices for 9 -Bit resolution
- IDT75M48 is a complete Flash ADC module product with input buffer amplifier, reference voltage generator and optimized layout and decoupling
- IDT75M49 is a complete 9-Bit ADC module using two IDT75C58 devices

|  | Part Number | Description | Replaces | Power (mW) |
| :---: | :---: | :---: | :---: | :---: |
| U | IDT75C18 | 8 -Bit, 125 MHz Video DAC with ECL inputs | TDC1018 | 400 |
|  | IDT75C19 | World's first 9-Bit, 125MHz Video DAC | - | 400 |
|  | IDT75MB38 | Triple 8-Bit, 125 MHz Video DAC Module | BT109, TDC1318 | 1500 |
|  | IDT75C458 | Triple 8-Bit, 125MHz PaletteDAC ${ }^{\text {™ }}$ | BT458 | 1000 |
| 花 | IDT75C48 | 8-Bit, 20MHz Flash ADC | TDC1048 | 500 |
|  | IDT75C58 | $8 \cdot \mathrm{Bit}, 20 \mathrm{MHz}$ Flash ADC with Overflow output | - | 500 |
|  | IDT75M48 | Complete 8-Bit, 20MHz Flash Module using IDT75C48 | - | 800 |
|  | IDT75M49 | $9 \cdot \mathrm{Bit}, 20 \mathrm{MHz}$ Flash Module using two IDT75C58s | - | 1200 |

## High-Speed GMOS E2 PROMs

- Fast access times
- Internal address and data input latches
- Minimum endurance of 10,000 write cycles per byte
- Endurance failure rate $<0.1 \%$ per 1,000 cycles
- Serial access versions with SPC ${ }^{T M}$ (IDT78C18A, IDT78C68A, IDT78C258A)
- On-chip timer, latches, charge pump
- Write protection circuitry, $\mathrm{V}_{\mathrm{CC}}$ lockout for $\mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}$
- 5 volt operation
- DATA polling

| Part Number | Description | Max. Speed (ns) <br> Mil. <br> Com'l. | Power (typical) <br> Oper. <br> Standby <br> $(\mathbf{m W})$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| (mW) |  |  |  |

## High-Speed CMOS Logic Products

- FCTXXXXA devices $35 \%-50 \%$ faster than FAST $^{\top M}$ with equivalent output drive but at dramatically lower CMOS power over full temperature and voltage supply extremes
- FCT devices same speed and output drive as FAST ${ }^{\text {TM }}$, but at dramatically lower CMOS power
- 54/74FCT8XXA devices same speed and output drive as 29800, but at dramatically lower CMOS power
- 54/74FCT8XXB devices $32 \% \cdot 38 \%$ faster than 29800 with equivalent output drive, but at dramatically lower CMOS power
- Both CMOS and TTL output compatible (eliminates need for pull-up resistors when driving CMOS static RAMs)
- Substantially lower input current levels than FAST ${ }^{\text {TM }}$ or ALS ( $5 \mu$ A max.)
- JEDEC standard pinout for DIP and LCC
- Pin-compatible with industry standard MSI logic
- Devices formerly designated 39CXXX are now designated 54/74FCT8XXA or 29FCTXXX

| Part Number | Description |  | (ns) Com'l. |  | ypical) Standby $(\mu \mathrm{W})$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IDT29FCT52A | Octal Registered Transceiver | 11.0 | 10.0 | 10.0 | 5.0 |
| IDT29FCT53A | Octal Registered Transceiver | 11.0 | 10.0 | 10.0 | 5.0 |
| IDT29FCT52B | Octal Registered Transceiver | 7.2 | 6.5 | 10.0 | 5.0 |
| IDT29FCT53B | Octal Registered Transceiver | 7.2 | 6.5 | 10.0 | 5.0 |
| IDT29FCT520A | Multilevel Pipeline Register | 16.0 | 14.0 | 10.0 | 5.0 |
| IDT29FCT521A | Multilevel Pipeline Register | 16.0 | 14.0 | 10.0 | 5.0 |
| IDT49FCT601 | 16-Bit Bidirectional Latch w/Byte-Swap | - | - | 20.0 | 10.0 |
| IDT49FCT618 | 16-Bit Register with SPC ${ }^{\text {TM }}$ | 14.0 | 12.5 | 20.0 | 5.0 |
| IDT49FCT661 | 16-Bit Synchronous Binary Counter | - | - | 20.0 | 10.0 |
| IDT49FCT818A | Octal Register with SPC ${ }^{\text {TM }}$ | 11.0 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT138A | 1-of-8 Decoder | 7.8 | 5.8 | 10.0 | 5.0 |
| IDT54/74FCT139A | Dual 1-of-4 Decoder | 7.8 | 5.9 | 10.0 | 5.0 |
| IDT54/74FCT161A | Synchronous Binary Counter | 7.5 | 7.2 | 10.0 | 5.0 |
| IDT54/74FCT163A | Synchronous Binary Counter | 7.5 | 7.2 | 10.0 | 5.0 |
| IDT54/74FCT182A | Carry Lookahead Generator | 10.7 | 6.5 | 10.0 | 5.0 |
| IDT54/74FCT191A | Up/Down Binary Counter | 10.5 | 7.8 | 10.0 | 5.0 |
| IDT54/74FCT193A | Up/Down Binary Counter | 6.9 | 6.5 | 10.0 | 5.0 |
| IDT54/74FCT240A | Octal Buffer | 5.1 | 4.8 | 10.0 | 5.0 |
| IDT54/74FCT241A | Octal Buffer | 4.8 | 4.5 | 10.0 | 5.0 |
| IDT54/74FCT244A | Octal Buffer | 4.8 | 4.5 | 10.0 | 5.0 |
| IDT54/74FCT245A | Octal Bidirectional Transceiver | 4.9 | 4.6 | 10.0 | 5.0 |
| IDT54/74FCT273A | Octal D Flip.Flop | 8.3 | 7.2 | 10.0 | 5.0 |
| IDT54/74FCT299A | Octal Universal Shift Register | 9.5 | 7.2 | 10.0 | 5.0 |
| IDT54/74FCT373A | Octal Transparent Latch | 5.6 | 5.2 | 10.0 | 5.0 |
| IDT54/74FCT374A | Octal D Flip-Flop | 7.2 | 6.5 | 10.0 | 5.0 |
| IDT54/74FCT377A | Octal D Flip-Flop | 8.3 | 7.2 | 10.0 | 5.0 |
| IDT54/74FCT399A | Quad Dual-Port Register | 7.5 | 7.0 | 10.0 | 5.0 |
| IDT54/74FCT521A | 8-Bit Comparator | 9.5 | 7.2 | 10.0 | 5.0 |
| IDT54/74FCT533A | Octal Transparent Latch | 5.6 | 5.2 | 10.0 | 5.0 |
| IDT54/74FCT534A | Octal D Flip-Flop | 7.2 | 6.5 | 10.0 | 5.0 |
| IDT54/74FCT540A | Octal Inverting Buffer | - | - | 10.0 | 5.0 |
| IDT54/74FCT541A | Octal Non-inverting Buffer | - | - | 10.0 | 5.0 |
| IDT54/74FCT543A | Octal Non-inverting Latched Transceiver | 7.7 | 6.3 | 10.0 | 5.0 |
| IDT54/74FCT573A | Octal Transparent Latch | 5.6 | 5.2 | 10.0 | 5.0 |
| IDT54/74FCT574A | Octal D Register | 7.2 | 6.5 | 10.0 | 5.0 |
|  |  |  |  |  | Continued |

## High-Speed CMOS Logic Products (continued)

| Part Number | Description | Max. Speed (ns) Mil. Com'l. |  | Power (typical) |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Oper. <br> (mW) | $\begin{aligned} & \text { Standby } \\ & (\mu W) \end{aligned}$ |
| IDT54/74FCT640A | Octal Bidirectional Transceiver | 5.3 | 5.0 | 10.0 | 5.0 |
| IDT54/74FCT645A | Octal Bidirectional Transceiver | 4.9 | 4.6 | 10.0 | 5.0 |
| IDT54/74FCT646A | Octal Non-inverting Registered Transceiver | 7.7 | 6.3 | 10.0 | 5.0 |
| IDT54/74FCT648A | Octal Inverting Registered Transceiver | 6.3 | 5.6 | 10.0 | 5.0 |
| IDT54/74FCT651A | Octal Non-inverting Registered Transceiver | - | - | 10.0 | 5.0 |
| IDT54/74FCT652A | Octal Inverting Registered Transceiver | - | - | 10.0 | 5.0 |
| IDT54/74FCT821A | 10-Bit Non-inverting Register | 12.0 | 12.0 | 10.0 | 5.0 |
| IDT54/74FCT822A | 10-Bit Inverting Register | 12.0 | 12.0 | 10.0 | 5.0 |
| IDT54/74FCT823A | 9-Bit Non-inverting Register | 12.0 | 12.0 | 10.0 | 5.0 |
| IDT54/74FCT824A | 9-Bit Inverting Register | 12.0 | 12.0 | 10.0 | 5.0 |
| IDT54/74FCT825A | 8-Bit Non-inverting Register | 12.0 | 12.0 | 10.0 | 5.0 |
| IDT54/74FCT826A | 8-Bit Inverting Register | 12.0 | 12.0 | 10.0 | 5.0 |
| IDT54/74FCT827A | 10-Bit Non-inverting Buffer | 10.0 | 8.0 | 10.0 | 5.0 |
| IDT54/74FCT828A | 10-Bit Inverting Buffer | 9.5 | 7.5 | 10.0 | 5.0 |
| IDT54/74FCT833A | 8-Bit Transceiver w/Parity | 14.0 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT834A | 8-Bit Transceiver w/Parity | 14.0 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT841A | 10-Bit Non-inverting Latch | 11.0 | 9.5 | 10.0 | 5.0 |
| IDT54/74FCT842A | 10-Bit Inverting Latch | 12.0 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT843A | 9-Bit Non-inverting Latch | 11.0 | 9.5 | 10.0 | 5.0 |
| IDT54/74FCT844A | 9-Bit Inverting Latch | 12.0 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT845A | 8-Bit Non-inverting Latch | 11.0 | 9.5 | 10.0 | 5.0 |
| IDT54/74FCT846A | 8-Bit Inverting Latch | 12.0 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT853A | 8-Bit Transceiver w/Parity | 14.0 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT854A | 8-Bit Transceiver w/Parity | 14.0 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT861A | 10-Bit Non-inverting Transceiver | 10.0 | 8.0 | 10.0 | 5.0 |
| IDT54/74FCT862A | 10-Bit Inverting Transceiver | 9.5 | 7.5 | 10.0 | 5.0 |
| IDT54/74FCT863A | 9-Bit Non-inverting Transceiver | 10.0 | 8.0 | 10.0 | 5.0 |
| IDT54/74FCT864A | 9-Bit Inverting Transceiver | 9.5 | 8.5 | 10.0 | 5.0 |
| IDT54/74FCT138 | 1-of.8 Decoder | 12.0 | 9.0 | 10.0 | 5.0 |
| IDT54/74FCT139 | Dual 1-of-4 Decoder | 12.0 | 9.0 | 10.0 | 5.0 |
| IDT54/74FCT161 | Synchronous Binary Counter | 11.5 | 11.0 | 10.0 | 5.0 |
| IDT54/74FCT163 | Synchronous Binary Counter | 11.5 | 11.0 | 10.0 | 5.0 |
| IDT54/74FCT182 | Carry Lookahead Generator | 16.5 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT191 | Up/Down Binary Counter | 16.0 | 12.0 | 10.0 | 5.0 |
| IDT54/74FCT193 | Up/Down Binary Counter | 10.5 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT240 | Octal Buffer | 9.0 | 8.0 | 10.0 | 5.0 |
| IDT54/74FCT241 | Octal Buffer | 7.0 | 6.5 | 10.0 | 5.0 |
| IDT54/74FCT244 | Octal Buffer | 7.0 | 6.5 | 10.0 | 5.0 |
| IDT54/74FCT245 | Octal Bidirectional Transceiver | 7.5 | 7.0 | 10.0 | 5.0 |
| IDT54/74FCT273 | Octal D Flip-Flop | 15.0 | 13.0 | 10.0 | 5.0 |
| IDT54/74FCT299 | Octal Universal Shift Register | 14.0 | 10.0 | 10.0 | 5.0 |
| IDT54/74FCT373 | Octal Transparent Latch | 8.5 | 8.0 | 10.0 | 5.0 |
| IDT54i74FCT374 | Octal D Flip-Flop | 11.0 | 10.0 | 10.0 | 5.0 |

## High-Speed GMOS Logic Products (continued)

$\left.\begin{array}{llllll}\hline & & & \text { Power (typical) } \\ \text { Standby } \\ \text { ( } \mu \text { W) }\end{array}\right)$

## High-Speed CMOS Logic Products (continued)

| Part Number | Description |  | (ns) Com'l. |  | ypical) Standby ( $\mu \mathrm{W}$ ) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IDT54AHCT161 | Synchronous Binary Counter | 20.0 | - | 3.5 | 5.0 |
| IDT54AHCT163 | Synchronous Binary Counter | 20.0 | - | 3.5 | 5.0 |
| IDT54AHCT182 | Carry Lookahead Generator | 20.5 | - | 3.5 | 5.0 |
| IDT54AHCT191 | Up/Down Binary Counter | 22.0 | - | 3.5 | 5.0 |
| IDT54AHCT193 | Up/Down Binary Counter | 19.0 | - | 3.5 | 5.0 |
| IDT54AHCT240 | Octal Buffer | 12.0 | - | 3.5 | 5.0 |
| IDT54AHCT244 | Octal Buffer | 13.0 | - | 3.5 | 5.0 |
| IDT54AHCT245 | Octal Bidirectional Transceiver | 15.0 | - | 3.5 | 5.0 |
| IDT54AHCT273 | Octal D Flip-Flop | 17.0 | - | 3.5 | 5.0 |
| IDT54AHCT299 | Universal Shift Register | 17.0 | - | 3.5 | 5.0 |
| IDT54AHCT373 | Octal Transparent Latch | 19.0 | - | 3.5 | 5.0 |
| IDT54AHCT374 | Octal D Flip-Flop | 18.0 | - | 3.5 | 5.0 |
| IDT54AHCT377 | Octal D Flip-Flop | 20.0 | - | 3.5 | 5.0 |
| IDT54AHCT521 | 8-Bit Comparator | 17.0 | - | 3.5 | 5.0 |
| IDT54AHCT533 | Octal Transparent Latch | 24.0 | - | 3.5 | 5.0 |
| IDT54AHCT534 | Octal D Flip-Flop | 18.0 | - | 3.5 | 5.0 |
| IDT54AHCT573 | Octal Transparent Latch | 15.0 | - | 3.5 | 5.0 |
| IDT54AHCT574 | Octal D Register | 15.0 | - | 3.5 | 5.0 |
| IDT54AHCT640 | Octal Bidirectional Transceiver | 14.0 | - | 3.5 | 5.0 |
| IDT54AHCT645 | Octal Bidirectional Transceiver | 15.0 | - | 3.5 | 5.0 |


| AMD | IDT | AMD CONT. | IDT | AMD CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AM2167-35DC | IDT6167SA35D | AM99C641-45LCB | IDT7187L45L22 | AM9128-90/BUC | IDT6116SA90L32B |
| AM2168-55PCB | IDT6168SA55P | AM2167-55PC | IDT6167SA55P | AM99C641-70DEB | IDT7187L70CM |
| AM99C641-25DC | IDT187L25C | AM2169-50LEB | IDT6169SA45LM | AM2168-45DEB | IDT6168SA45DM |
| AM2167-35DCB | IDT6167SA35D | AM99C641-45LE | IDT1187L45L22M | AM99C641-70LC | IDT7187L70122 |
| AM2168-70/BRA | IDT6168SA70DB | AM2167-70/BRA | IDT6167SA70DB | AM2168-45LE | IDT6168SA45LM |
| AM99C641-25DCB | IDT7187L25C | AM2169-50PC | IDT6169SA45P | AM99C164-35x | ID77188L35x |
| AM2167-35LC | IDT6167SA35L | AM99C641-45LEB | IDT187L45L22M | AM99C641-70LCB | IDT7187L70L22 |
| AM2168-70/BUC | IDT6168SA70LB | AM2167-70/BUC | IDT6167SA70LB | AM2168-45LEB | IDT6168SA45LM |
| AM99C641-25LC | IDT7187L25L22 | AM2169-50PCB | IDT6169SA45P | AM99C164-45x | IDT7188L45x |
| AM2167-35LCB | IDT6167SA35L | AM99C641-45PC | IDT7187L45P | AM99C641-70LE | IDT187L70ㄴ2M |
| AM2168-70DE | IDT6168SA70DM | AM2167-70DC | IDT6167SA70D | AM2168-45PC | IDT6168SA45P |
| AM99C641-25LCB | IDT7187L25L22 | AM2169-70/BRA | IDT6169SA55DB | AM99C164-55x | IDT188L55x |
| AM2167-35PC | IDT6167SA35P | AM99C641-45PCB | IDT7187L45P | AM99C641-70LEB | IDT7187L70122M |
| AM2168-70DEB | IDT6168SA70DM | AM2167-70DCB | IDT6167SA70D | AM2168-45PCB | IDT6168SA45P |
| AM99C641-25PC | IDT7187L25P | AM2169-70DE | IDT6169SA55DM | AM99C164-70x | IDT188L70x |
| AM2168-70LE | IDT6168SA70LM | AM2167-70DE | IDT6167SA70DM | AM2168-55/BRA | IDT6168SA55DB |
| AM99C641-25PCB | IDT7187L25P | AM2169-70DEB | IDT6169SA55DM | AM99C641-70РCB | IDT7187L70P |
| AM2167-45/BRA | IDT6167SA45DB | AM99C641-55/LMC | IDT187L55L22B | AM2168-55/BUC | IDT6168SA55LB |
| AM2168-70LEB | IDT6168SA70LM | AM2167-70DEB | IDT6167SA70DM | AM99C165-35x | IDT6198L35x |
| AM99C641-35DC | IDT187L35C | AM2169-70LE | IDT6169SA55LM | AM2168-55DC | IDT6168SA55D |
| AM2167-45/BUC | IDT6167SA45LB | AM99C641-55DC | IDT7187L55C | AM99C165-45x | IDT6198L45x |
| AM99C641-35DCB | IDT7187L25C | AM2167-70LC | IDT6167SA70L | AM99C68-45/BRA | IDT6168LA45DB |
| AM2167-45DC | IDT6167SA45D | AM2169-70LEB | IDT6169SA55LM | AM2168-55DCB | IDT6168SA55D |
| AM2169-40DC | IDT6169SA35D | AM99C641-55DCB | IDT7187L55C | AM99C165-55x | IDT6198L55x |
| AM99C641-35LC | IDT7187L35L22 | AM2167-70PC | IDT6167SA70P | AM99C68-45DC | 1DT6168LA45D |
| AM2167-45DCB | IDT6167SA45D | AM99C641-55DE | IDT7187L55CM | AM2168-55DE | IDT6168SA55DM |
| AM2169-40DCB | IDT6169SA35D | AM2167-70PCB | IDT6167SA70P | AM99C165-70x | IDT6198L70x |
| AM99C641-35LCB | IDT7187L35L22 | AM9128-12/BJA | IDT6116SA120DB | AM99C68-45DCB | IDT6168LA45D |
| AM2167-45DE | IDT6167SA45DM | AM99C641-55DEB | IDT7187L55CM | AM2168-55DEB | IDT6168SA55DM |
| AM2169-40LC | IDT6169SA35L | AM9128-12/BUC | IDT6116SA120L32B | AM99C68-45PC | IDT6168LA45P |
| AM99C641-35PC | IDT7187L35P | AM99C641-55LC | IDT7187L55L22 | AM2168-55LE | IDT6168SA55LM |
| AM2167-45DEB | IDT6167SA45DM | AM2168-35DC | IDT6168SA35D | AM99C328-45x | IDT1256L45x |
| AM2169-40LCB | IDT6169SA35L | AM9128-15/BJA | IDT6116SA150DB | AM99C68-45PCB | IDT6168LA45P |
| AM99C641-35PCB | IDT7187L35P | AM99C641-55LCB | IDT7187L55L22 | AM2168-55LEB | IDT6168SA55LM |
| AM2167-45LC | IDT6167SA45L | AM2168-35DCB | IDT6168SA35D | AM99C328-55x | IDT71256L55x |
| AM2169-40PC | IDT6169SA35P | AM9128-15/BUC | IDT6116SA150L32B | AM99C68-55/BRA | IDT6168LA55DB |
| AM99C641-45/BWA | IDT7187L45CB | AM99C641-55LE | IDT187L55L22M | AM2168-55PC | IDT6168SA55P |
| AM2167-45PC | IDT6167SA45P | AM2168-35LC | IDT6168SA35L | AM99C328-70x | ID71256L.70x |
| AM2169-40PCB | IDT6169SA35P | AM9128-70DC | IDT6116SA70D | AM99C68-55DC | IDT6168LA55D |
| AM99C641-45/LMC | IDT187L45L22B | AM99C641-55LEB | IDT7187L55L22M | AM99C68-55DCB | IDT6168LA55D |
| AM2167-55/BRA | IDT6167SA55DB | AM2168-35LCB | IDT6168SA35L | AM99C88-12/BXC | IDT7164L120DB |
| AM2169-50/BRA | IDT6169SA45DB | AM9128-70DCB | IDT6116SA70D | AM99CS88-12/BXC | IDT7164L120DB |
| AM99C641-45DC | IDT7187L45C | AM99C641-55PC | IDT7187L55P | AM99C68-55DMB | IDT6168LA55DB |
| AM2167-55/BUC | IDT6167SA55LB | AM2168-35PC | IDT6168SA35P | AM99C88-15/BUC | IDT7164L150L32B |
| AM2169-50DC | IDT61695A45D | AM9128-70DE | IDT6116SA70DM | AM99CS88-15/BUC | IDT7164L150L32B |
| AM99C641-45DCB | IDT187L45C | AM99C641-55PCB | IDT187L55P | AM99C68-55PC | IDT6168LA55P |
| AM2167-55DC | IDT6167SA55D | AM2168-35PCB | IDT6168SA35P | AM99C88-15/BXC | IDT7164L100DB |
| AM2169-50DCB | IDT61693A45D | AM9128-70DEB | IDT6116SA70DM | AM99CS88-15/BXC | IDT7164L150DB |
| AM99C641-45DE | IDT7187L45CM | AM99C641-70/BWA | IDT7187L70CB | AM99C68-55PCB | IDT6168LA55P |
| AM2167-55DE | IDT6167SA55DM | AM2168-45/BRA | IDT6168SA45DB | AM99C88-20/BUC | IDT7164L200DB |
| AM2169-50DE | IDT6169SA45DM | AM9128-70LC | IDT6116SA70L32 | AM99CS88-20/BUC | IDT7164L200L32B |
| AM99C641-45DEB | IDT7187L45CM | AM99C641-70/LMC | IDT7187L70L22B | AM99C68-70/BRA | IDT6168LA70DB |
| AM2167-55DEB | IDT6167SA55DM | AM2168-45/BUC | IDT6168SA45LB | AM99C88-20/BXC | IDT7164L200L32B |
| AM2169-50DEB | IDT6169SA45DM | AM9128-70LCB | IDT6116SA70L32 | AM99C588-20/BXC | IDT7164L2000B |
| AM99C641-45LC | IDT7187L45L22 | AM99C641-70DC | IDT187L70C | AM99C68-70DC | IDT6168LA70D |
| AM2167-55LC | IDT6167SA55L | AM2168-45DC | IDT6168SA45D | AM99C88-70/BUC | IDT164L70L32B |
| AM2169-50LE | IDT6169SA45LM | AM9128-70PC | IDT6116SA70P | AM99CS88-70/BUC | IDT7164L70L32B |
| NOTES: <br> A lower case " $x$ "" indicates the packages of the AMD part are unknown." <br> All AM99 series parts have 2 Volt data retention capability. |  | AM99C641-70DCB <br> AM2168-45DCB | IDT187L70C <br> IDT6168SA45D | AM99C68-70DCB AM99C88-70/BXC | IDT6168LA70D IDT7164L70L32B |
|  |  | AM A1128-90/BJA | IDT6116SA90DB | AM99C88-70/BXC AM99CS88-70/BXC | IDT164L70DB |
|  |  | AM99C641-70DE | IDT187L70CM |  | IDT6168LA70D |
|  |  | AM2168-45DE | IDT6168SA45DM | AM99C88-70DC |  |


| AMD CONT. | IDT | LATTICE | IDT | LATTICE CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AM99C68-70PC | IDT6168LA70P | SR16K4-25P | IDT6168SA25P | SR64K4-45CB | IDT7188SA45C |
| AM99C88-70DCB | IDT164L70D | SR16K8-40R | IDT6116SA35L | SR16K4-40PB | IDT6168SA35P |
| AM99C88H-35x | IDT7164L35x | SR64K1-45PB | IDT7187S45P | SR64E4-40P | IDT6198S35P |
| AM99C68-70PCB | IDT6168LA70P | SR16K4-25PB | IDT6168SA25P | SR64K4-45CM | IDT188SA45CB |
| AM99C88-70DE | IDT164L70DM | SR16K8-40RB | IDT6116SA35L | SR16K4-40R | IDT6168SA35L |
| AM99C88H-45/x | IDT7164L45xB | SR64K1-45R | IDT7187S45L | SR64E4-40P | IDT6198S35P |
| AM99C88-70DEB | IDT164L70DM | SR16K4-30C | IDT6168SA25D | SR64K4-45CMB | IDT7188SA45CB |
| AM99CL68-45/BRA | IDT6168LA45DB | SR16K8-40RM | IDT6116SA35LB | SR16K4-40RB | IDT6168SA35L |
| AM99C88-70LC | IDT7164L70L32 | SR64K1-45RB | IDT7187S45L | SR64E4-40R | IDT6198S35L |
| AM2130-10/BUC | IDT7130S100L52B* | SR16K4-30CB | IDT6168SA25D | SR64K4-45P | IDT7188SA45P |
| AM99CL68-45DC | IDT6168LA45D | SR16K8-40RMB | IDT6116SA35LB | SR16K4-40RM | IDT6168SA35LB |
| AM99C88-70LCB | IDT7164L70L32 | SR64K1-45RM | IDT7187S45LB | SR64E4-40RB | IDT6198S35L |
| AM2130-10/BXC | IDT7130S100CB | SR16K4-30CM | IDT6168SA25DB | SR64K4-45PB | IDT7188SA45P |
| AM99CL68-45DCB | IDT6168LA45D | SR16K8-40C | IDT6116SA35D | SR16K4-40RMB | IDT6168SA35LB |
| AM99C88-70LE | IDT7164L70L32M | SR64K1-45RMB | IDT7187S45LB | SR64E4-40RM | IDT6198S35LB |
| AM2130-10DC | IDT7130S100C | SR16K4-30CMB | IDT6168SA25DB | SR64K4-55C | IDT7188SA55C |
| AM99CL68-45PC | IDT6168LA45P | SR16K8-45CB | IDT6116SA45D | SR16K4-45C | IDT6168SA45D |
| AM99C88-70LEB | IDT7164L70L32M | SR64K1-55C | IDT7187S55C | SR64E4-40RMB | IDT6198S35LB |
| AM2130-10DCB | IDT7130S100C | SR16K4-30P | IDT6168SA25P | SR64K4-55CB | IDT7188SA55C |
| AM99CL68-45PCB | IDT6168LA45P | SR16K8-45CM | IDT6116SA45DB | SR16K4-45CB | IDT6168SA45D |
| AM99CL88-10/BUC | IDT7164L.85L32B | SR64K1-55CB | IDT7187S55C | SR64E4-45C | IDT6198S45C |
| AM2130-10JC | IDT7130S100J* | SR16K4-30PB | IDT6168SA25P | SR64K4-55CM | IDT7188SA55CB |
| AM99CL68-55/BRA | IDT6168LA55DB | SR16K8-45CMB | IDT6116SA45DB | SR16K4-45CM | IDT6168SA45DB |
| AM99CL88-10/BXC | IDT7164L85DB | SR64K1-55CM | IDT7187S55CB | SR64E4-45CB | IDT6198S45C |
| AM2130-10LC | IDT7130S100L52* | SR16K4-30R | IDT6168SA25L | SR64K4-55CMB | IDT7188SA55CB |
| AM99CL68-55DC | IDT6168LA55D | SR16K8-45P | IDT6116SA45P | SR16K4-45CMB | IDT6168SA45DB |
| AM99CL88-12/BUC | IDT7164L85L32B | SR64K1-55CMB | IDT7187S55CB | SR64E4-45CM | IDT6198S45CB |
| AM2130-10LCB | IDT7130S100L52* | SR16K4-30RB | IDT6168SA25L | SR64K4-55P | IDT7188SA55P |
| AM99CL68-55DCB | IDT6168LA55D | SR16K8-45PB | IDT6116SA45P | SR16K4-45P | IDT6168SA45P |
| AM99CL88-12/BXC | IDT7164L85DB | SR64K1-55P | IDT7187S55P | SR64E4-45CMB | IDT6198S45CB |
| AM2130-10PC | IDT7130S100P | SR16K4-30RM | IDT6168SA25LB | SR64K4-55PB | IDT7188SA55P |
| AM99CL68-55PC | IDT6168LA55P | SR16K8-45R | IDT6116SA45L | SR16K4-45PB | IDT6168SA45P |
| AM99CL88-15/BUC | IDT7164L85L32B | SR64K1-55PB | IDT7187S55P | SR64E4-45P | IDT6198S45P |
| AM2130-10PCB | IDT7130S100P | SR16K4-30RMB | IDT6168SA25LB | SR16K4-45R | IDT6168SA45L |
| AM99CL68-55PCB | IDT6168LA55P | SR16K8-45RB | IDT6116SA45L | SR64E4-45P | IDT6198S45P |
| AM99CL88-15/BXC | IDT7164L85DB | SR64K1-55R | IDT7187S55L | SR64K8-35P | IDT7164S35P |
| AM2130-12/BUC | IDT7130S120L52B* | SR16K4-35C | IDT6168SA35D | SR16K4-45RB | IDT6168SA45L |
| AM99CL68-70/BRA | IDT6168LA70DB | SR16K8-45RM | IDT6116SA45LB | SR64E4-45R | IDT6198S45L |
| AM99CL88-70/BUC | IDT7164L70L32B | SR64K1-55RB | IDT7187S55L | SR64K8-35PB | IDT7164S35P |
| AM2130-12/BXC | IDT7130S120CB | SR16K4-35CB | IDT6168SA35D | SR16K4-45RM | IDT6168SA45LB |
| AM99CL68-70DC | IDT6168LA70D | SR16K8-45RMB | IDT6116SA45LB | SR64E4-45RB | IDT6198S45L. |
| AM99CL88-70/BXC | IDT7164L70DB | SR64K1-55RM | IDT7187S55LB | SR64K8-40C | IDT7164S35C |
| AM2130-70/BXC | IDT7130S70CB | SR16K4-35CM | IDT6168SA35DB | SR16K4-45RMB | IDT6168SA45LB |
| AM99CL68-70DCB | IDT6168LA70D | SR64K1-55RMB | IDT187S55LB | SR64E4-45RM | IDT6198S45LB |
| AM99CL88-70DC | IDT7164L70D | SR16K4-35CMB | IDT6168SA35DB | SR64K8-40CB | IDT7164S35C |
| AM2130-70DC | IDT7130S70C | SR256K1-x | IDT1257x | SR64E4-45RMB | IDT6198S45LB |
| AM99CL68-70PC | IDT6168LA70P | SR16K4-35P | IDT6168SA35P | SR64K8-40CM | IDT7164S35CB |
| AM99CL88-70DCB | IDT7164L70D | SR64K4-35P | IDT7188SA35P | SR16K8-30C | IDT6116SA30D |
| AM2130-70DCB | IDT7130S70C | SR16K4-35PB | IDT6168SA35P | SR64E4-55C | IDT6198S55C |
| AM99CL68-70PCB | IDT6168LA70P | SR256K4-X | IDT71258x | SR64K8-40CMB | IDT7164S35CB |
| AM99CL88-70LC | IDT7164L70L32 | SR64K4-35PB | IDT7188SA35P | SR16K8-30CB | IDT6116SA30D |
| AM2130-70JC | IDT7130S70J* | SR16K4-35R | IDT6168SA35L | SR64E4-55CB | IDT6198S55C |
| AM99CL88-70LCB | IDT7164L70L32 | SR64K4-40C | IDT7188SA35C | SR64K8-40P | IDT7164S35P |
| AM2130-70LC | IDT7130S70L52* | SR16K4-35RB | IDT6168SA35L | SR16K8-30CM | IDT6116SA30DB |
| AM99C88-10/BUC | IDT7164L100L32B | SR256K8-x | IDT71256x | SR64E4-55CM | IDT6198S55CB |
| AM99CS88-10/BUC | IDT7164L100L32B | SR64K4-40CB | IDT7188SA35C | SR64K8-40PB | IDT7164S35P |
| AM2130-70LCB | IDT7130S70L52* | SR16K4-35RM | IDT6168SA35LB | SR16K8-30CMB | IDT6116SA30DB |
| AM99C88-10/BXC | IDT7164L100DB | SR64K4-40CM | IDT7188SA35CB | SR64E4-55CMB | IDT6198S55CB |
| AM99CS88-10/BXC | IDT7164L100DB | SR16K4-35RMB | IDT6168SA35LB | SR64K8-40R | IDT7164S35L32 |
| AM2130-70PC | IDT7130S70P | SR64E4-35P | IDT6198S35P | SR16K8-30P | IDT6116SA30P |
| AM99C88-12/BUC | IDT7164L120L32B | SR64K4-40CMB | IDT7188SA35CB | SR64E4-55P | IDT6198S55P |
| AM99CS88-12/BUC | IDT7164L120L32B | SR16K4-40C | IDT6168SA35D | SR64K8-40RB | IDT7164S35L32 |
| AM2130-70PCB | IDT7130S70P | SR64E4-35P | IDT6198S35P | SR16K8-30PB | IDT6116SA30P |
|  |  | SR64K4-40P | IDT188SA35P | SR64E4-55PB | IDT6198S55P |
| NOTES: <br> A lower case " $x$ " indicates the packages of the AMD part are unknown. <br> All AM99 series parts have 2 Volt data retention capability. <br> An asterisk "*" indicates the IDT part is NOT pin for pin compatible. |  | SR16K4-40CB | IDT6168SA35D | SR64K8-40RM | IDT7164S35L32B |
|  |  | SR64E4-40C | IDT6198S35C | SR16K8-30R | IDT6116SA30L. |
|  |  | SR64K4-40PB | IDT7188SA35P | SR64E4-55R | IDT6198S55L |
|  |  | SR16K4-40CM | IDT6168SA35DB | SR64K8-40RMB | IDT7164S35L32B |
|  |  | SR64E4-40CB | IDT6198S35C | SR16K8-30RB | IDT6116SA30L |
|  |  | SR64K4-40R | IDT7188SA35L | SR64E4-55RB | IDT6198S55L |
|  |  | SR16K4-40CMB | IDT6168SA35DB | SR64K8-45C | IDT7164S45C |
|  |  | SR64E4-40CM | IDT6198S35CB | SR16K8-30RM | IDT6116SA30LB |
|  |  | SR64K4-40RMB | IDT7188SA35LB | SR64E4-55RM | IDT6198S55LB |
|  |  | SR16K4-40P | IDT6168SA35P | SR64K8-45CB | IDT7164S45C |
|  |  | SR64E4-40CMB | IDT6198S35CB | SR16K8-30RMB | IDT6116SA30LB |


| LATTICE CONT. | IDT | CYPRESS CONT. | IDT | CYPRESS CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SR64E4-55RMB | IDT6198S55LB | CY7C161-35LC* | IDT71981S35L | CY7C166L-45DC | IDT6198L45C |
| SR64K8-45CM | IDT164S45CB | CY7C164L-35PC | IDT7188L35P | CY7C132-35DC | IDT7132S35C |
| SR16K8-35C | IDT6116SA35D | CY7C128-35DC | IDT6116SA35D | CY7C162L-35DMB* | IDT1982L35CB |
| SR64K8-45CMB | IDT7164S45CB | CY7C161-35PC* | IDT71981S35P | CY7C166L-45DMB | IDT6198L45CB |
| SR16K8-35CB | IDT6116SA35D | CY7C164L-45DC | IDT7188L45C | CY7C132-35LC | IDT7132S35L52 |
| SR64K1-35C | IDT7187S35C | CY7C128-35DMB | IDT6116SA35DB | CY7C162L-35LC* | IDT71982L35L |
| SR64K8-45P | IDT7164S45P | CY7C161-45DC* | IDT71981S45C | CY7C166L-45LC | IDT6198L45L |
| SR16K8-35CM | IDT6116SA35DB | CY7C164L-45DMB | IDT7188L45CB | CY7C132-35PC | IDT7132S35P |
| SR64K1-35CB | IDT7187S35C | CY7C128-35LC | IDT6116SA35L24 | CY7C162L-35LMB* | IDT1982L35LB |
| SR64K8-45PB | IDT7164S45P | CY7C161-45DMB* | IDT1981S45CB | CY7C166L-45LMB | IDT6198L45LB |
| SR16K8-35CMB | IDT6116SA35DB | CY7C164L-45LC | IDT7188L35L | CY7C132-45DC | IDT132S45C |
| SR64K1-35CM | IDT7187S35CM | CY7C128-35LMB | IDT6116SA35L24B | CY7C162L-45DC* | IDT71982L45C |
| SR64K8-45R | IDT7164S45L32 | CY7C161-45LC* | ID71981S45L | CY7C166L-45PC | IDT6198L45P |
| SR16K8-35P | IDT6116SA35P | CY7C164L-45LMB | IDT188L45LB | CY7C132-45LC | IDT7132S45L52 |
| SR64K1-35CMB | IDT7187S35CM | CY7C128-35PC | IDT6116SA35P | CY7C162L-45DMB* | ID771982L45CB |
| SR64K8-45RB | IDT164S45L32 | CY7C161-45LMB* | IDT71981S45LB | CY7C132-45PC | IDT7132S45P |
| SR16K8-35PB | IDT6116SA35P | CY7C164L-45PC | IDT7188L45P | CY7C162L-45LC* | IDT71982L45L |
| SR64K1-35P | IDT7187S35P | CY7C128-35SC | IDT6116SA35SO | CY7C167-25PC | IDT6167SA25P |
| SR64K8-45RM | IDT7164S45L32B | CY7C161L-25DC* | IDT71981L25C | CY7C132-55DC | IDT132S55C |
| SR16K8-35R | IDT6116SA35L | CY7C128-45DC | IDT6116SA45D | CY7C162L-45LMB* | ID771982L45LB |
| SR64K1-35PB | 1DT7187S35P | CY7C161L-35DC* | IDT71981L35C | CY7C167-25DC | IDT6167SA25D |
| SR64K8-45RMB | IDT164S45L32B | CY7C166-25DC | IDT6198S25C | CY7C132-55LC | IDT7132S55L52 |
| SR16K8-35RB | IDT6116SA35L | CY7C128-45DMB | IDT6116SA45DB | CY7C167-25LC | IDT6167SA25L |
| SR64K1-35R | IDT7187S35L | CY7C161L-35DMB* | IDT71981L35CB | CY7C132-55PC | IDT7132S55P |
| SR64K8-55C | ID77164S55C | CY7C166-25PC | JDT6198S25P | CY7C164-25DC | ID7188S25C |
| SR16K8-35RM | IDT6116SA35LB | CY7C128-45LC | IDT6116SA45L24 | CY7C167-35PC | IDT6167SA35P |
| SR64K1-35RB | 1D7187S35L | CY7C161L-35LC* | IDT71981L35L24 | CY7C164-25PC | IDT7188S25P |
| SR64K8-55CB | IDT7164S55C | CY7C166-35DC | IDT6198S35C | CY7C167-35DC | IDT6167SA35D |
| SR16K8-35RMB | IDT6116SA35LB | CY7C128-45LMB | IDT6116SA45L24B | CY7C140-45DC | IDT140S45C |
| SR64K1-35RM | ID7187S35LM | CY7C161L-35LMB* | IDT71981L35L24B | CY7C164-35DC | IDT7188S35C |
| SR64K8-55CM | IDT7164S55CB | CY7C166-35DMB | IDT6198S35CB | CY7C167-35LC | IDT6167SA35L |
| SR16K8-40C | IDT6116SA35D | CY7C128-45PC | IDT6116SA45P | CY7C140-45LC | IDT7140S45L52 |
| SR64K1-35RMB | ID7187S35LM | CY7C161L-45DC* | IDT198LS45C | CY7C164-35DMB | IDT7188S35CB |
| SR64K8-55CMB | ID7164S55CB | CY7C166-35LC | 1DT6198S35L | CY7C167-35DMB | IDT6167SA35DB |
| SR16K8-40CB | IDT6116SA35D | CY7C128-45SC | IDT6116SA45SO | CY7C140-45PC | IDT140S45P |
| SR64K1-45C | 1DT7187S45C | CY7C161L-45DMB* | ID71981L45CB | CY7C164-35LC | IDT7188S35L |
| SR64K8-55P | IDT7164S55P | CY7C166-35LMB | IDT6198S35LB | CY7C167-35LMB | IDT6167SA35LB |
| SR16K8-40CM | IDT6116SA35DB | CY7C128-55DC | IDT6116SA55D | CY7C140-55DC | IDT140S55C |
| SR64K1-45CB | IDT7187S45C | CY7C161L-45LC* | IDT71981L45L24 | CY7C164-35LMB | IDT7188S35LB |
| SR64K8-55PB | IDT7164S55P | CY7C166-35PC | IDT6198S35P | CY7C167-45PC | IDT6167SA45P |
| SR16K8-40CMB | IDT6116SA35DB | CY7C128-55DMB | IDT6116SA55DB | CY7C140-55LC | IDT7140S55L52 |
| SR64K1-45CM | IDT187S45CM | CY7C161L-45LMB* | IDT71981L45L24B | CY7C164-35PC | IDT7188S35P |
| SR64K8-55R | IDT7164S55L32 | CY7C166-45DC | IDT6198S45C | CY7C167-45DC | IDT6167SA45D |
| SR16K8-40P | IDT6116SA35P | CY7C128-55LC | IDT6116SA55L24 | CY7C140-55PC | IDT7140S55P |
| SR64K1-45CMB | IDT7187S45CM | CY7C166-45DMB | IDT6198S45CB | CY7C164-45DC | IDT188S45C |
| SR64K8-55RB | IDT7164S55L32 | CY7C128-55LMB | IDT6116SA55L24B | CY7C167-45LC | IDT6167SA45L |
| SR16K8-40PB | IDT6116SA35P | CY7C162-25DC* | IDT71982S25C | CY7C164-45DMB | IDT7188S45CB |
| SR64K1-45P | IDT7187S45P | CY7C166-45LC | IDT6198S45L | CY7C167-45DMB | IDT6167SA45DB |
| SR64K8-55RM | IDT7164S55L32B | CY7C128-55PC | IDT6116SA55P | CY7C142-35DC | IDT142S35C |
| SR64K8-55RMB | IDT7164S55L32B | CY7C162-35DC* | ID71982S35C | CY7C164-45LC | IDT7188S35L |
|  |  | CY7C166-45LMB | IDT6198S45LB | CY7C167-45LMB | IDT6167SA45LB |
| CYPRESS | IDT | CY7C128-55SC | IDT6116SA55SO | CY7C142-35L.C | IDT7142S35L52 |
|  |  | CY7C166-45PC | IDT6198S45P | CY7C167L-25DC | IDT6167LA25D |
| CY7C161-25DC* | IDT71981S25C | CY7C162-35LC* | IDT71982S35L | CY7C142-35PC | IDT7142S35P |
| CY7C164L-35DMB | IDT7188L35CB | CY7C166L-25DC | IDT6198L25C | CY7C164-45PC | IDT7188S45P |
| CY7C128-25LC | IDT6116SA25L24 | CY7C130-45DC | IDT7130S45C | CY7C167L-25LC | IDT6167LA25L |
| CY7C161-35DC* | IDT1981S35C | CY7C162-35LMB* | IDT1982S35LB | CY7C142-45DC | IDT7142S45C |
| CY7C164L-35LC | IDT7188L35L | CY7C166L-25PC | IDT6198L25P | CY7C164L-25DC | IDT7188L25C |
| CY7C128-25PC |  | CY7C130-45LC | IDT7130S45L52 | CY7C167L-25PC | IDT6167LA25P |
| CY7C161-35DMB* | IDT1981S35CB | CY7C162-45DC* | IDT71982S45C | CY7C142-45LC | IDT7142S45L52 |
| CY7C164L-35LMB | IDT7188L35LB | CY7C166L-35DC | IDT6198L35C | CY7C164L-25PC | IDT188L25P |
| CY7C128-25SC | IDT6116SA25SO | CY7C130-45PC | IDT7130S45P | CY7C167L-35DC | IDT6167LA35D |
| NOTES: <br> A lower case " $x$ " indicates the packages of the AMD part are unknown. <br> All AM99 series parts have 2 Volt data retention capability. <br> An asterisk "*" indicates the IDT part is NOT pin for pin compatible. |  |  |  | CY7C142-45PC | IDT142S45P |
|  |  | CY7C166L-35DMB CY7C130-55DC | IDT6198L35CB IDT7130S55C | CY7C164L-35DC CY7C167L-35LC | IDT7188L35C IDT6167LA35L |
|  |  | CY7C162-45LC* | IDT71982S45L | CY7C142-55DC | IDT142S55C |
|  |  | CY7C166L-35LC | IDT6198L35L | CY7C167L-35PC | IDT6167LA35P |
|  |  | CY7C130-55LC | IDT7130S55L52 | CY7C142-55LC | IDT7142S55L52 |
|  |  | CY7C162-45LMB* | ID71982S45LB | CY7C142-55PC | IDT142S55P |
|  |  | CY7C166L-35LMB | IDT6198L35LB | CY7C168-25DC | IDT6168SA25D |
|  |  | $130-55 \mathrm{PC}$ | IDT7130S55P | CY7C171-45LC | IDT71681SA45L <br> IDT7164S35D |
|  |  | CY7C166L-35PC | IDT6198L35P | CY7C168-25LC | IDT6168SA25L |
|  |  | CY7C162L-35DC* | IDT1982L35C | CY7C171-45LMB | IDT71681SA45LB |


| CYPRESS CONT. | IDT | CYPRESS CONT. | IDT | CYPRESS CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CY7C186-35PC <br> CY7C168-25PC <br> CY7C171-45PC <br> CY7C186-45DC <br> CY7C168-25SC <br> CY7C171L-25DC <br> CY7C186-45DMB <br> CY7C168-35DC <br> CY7C171L-25LC <br> CY7C186-45PC <br> CY7C168-35DMB <br> CY7C171L-25PC <br> CY7C186-55DC <br> CY7C168-35LC <br> CY7C171L-35DC <br> CY7C186-55DMB <br> CY7C168-35LMB <br> CY7C171L-35LC <br> CY7C186-55PC <br> CY7C168-35PC <br> CY7C171L-35PC <br> CY7C186L-35DC <br> CY7C168-35SC <br> CY7C186L-35PC <br> CY7C168-45DC <br> CY7C172-25DC <br> CY7C186L-45DC <br> CY7C168-45DMB <br> CY7C172-25LC <br> CY7C186L-45DMB <br> CY7C168-45LC <br> CY7C172-25PC <br> CY7C186L-45PC <br> CY7C168-45LMB <br> CY7C172-35DC <br> CY7C186L-55DC <br> CY7C168-45PC <br> CY7C172-35DMB <br> CY7C186L-55DMB <br> CY7C168-45SC <br> CY7C172-35LC <br> CY7C186L-55PC <br> CY7C168L-25DC <br> CY7C172-35LMB <br> CY7C168L-25LC <br> CY7C172-35PC <br> CY7C187-25DC <br> CY7C168L-25PC <br> CY7C172-45DC <br> CY7C187-25PC <br> CY7C168L-25SC <br> CY7C172-45DMB <br> CY7C187-35DC <br> CY7C168L-35DC <br> CY7C172-45LC <br> CY7C187-35DMB <br> CY7C168L-35LC <br> CY7C172-45LMB <br> CY7C187-35LC <br> CY7C168L-35PC <br> CY7C172-45PC <br> CY7C187-35LMB <br> CY7C168L-35SC | IDT7164S35P | CY7C172L-25DC | IDT71682LA25D | CY7C171-35LC | IDT71681SA35L |
|  | IDT6168SA25P | CY7C187-35PC | IDT7187S35P | CY7C185L-55DMB | IDT7164L55DB |
|  | IDT71681SA45P | CY7C172L-25LC | IDT71682LA25L | CY7C194-45DMB | IDT71258S45TB |
|  | IDT7164S45D | CY7C187-45DC | IDT7187S45D | CY7C171-35LMB | IDT71681SA35LB |
|  | IDT6168SA25SO | CY7C169-25DC | IDT6169SA25D | CY7C185L-55LC | IDT7164L55L28 |
|  | IDT71681LA25D | CY7C172L-25PC | IDT71682LA25P | CY7C171-35PC | IDT71681SA35P |
|  | IDT7164S45DB | CY7C187-45DMB | IDT7187S45DB | CY7C185L-55LMB | IDT7164L55L28B |
|  | IDT6168SA35D | CY7C169-25LC | IDT6169SA25L | CY7C197-35DC | IDT71257S35T |
|  | IDT71681LA25L | CY7C172L-35DC | IDT71682LA35D | CY7C171-45DC | IDT71681SA45D |
|  | IDT7164S45P | CY7C187-45LC | IDT7187S45L | CY7C185L-55PC | IDT7164L55P |
|  | IDT6168SA35DB | CY7C169-25PC | IDT6169SA25P | CY7C197-45DC | IDT71257S45T |
|  | IDT71681LA25P | CY7C172L-35LC | IDT71682LA35L | CY7C171-45DMB | IDT71681SA45DB |
|  | IDT7164S55D | CY7C187-45LMB | IDT7187S45LB | CY7C197-45DMB | IDT71257S45TB |
|  | IDT6168SA35L | CY7C169-35DC | IDT6169SA35D |  |  |
|  | IDT71681LA35D | CY7C172L-35PC | IDT71682LA35P | MATRA-HARRIS | IDT |
|  | IDT6168SA35LB | CY7C169-35DMB | IDT6169SA35DB | HM1-2064-2 | IDT7164L150DM |
|  | IDT71681LA35L | CY7C187L-25DC | IDT7187L25D | HM4-65261C-2 | IDT6167SA100LM |
|  | IDT7164S55P | CY7C169-35LC | IDT6169SA35L | HM1-65728N-5 | IDT6116SA55D |
|  | IDT6168SA35P | CY7C185-35DC | IDT7164S35D | HM1-2064-5 | IDT7164L70D |
|  | IDT71681LA35P | CY7C187L-25PC | IDT7187L25P | HM4-65261C-5 | IDT6167SA55L |
|  | IDT7164L35D | CY7C169-35LMB | IDT6169SA35LB | HM3-65728K-5 | IDT6116SA35TP |
|  | IDT6168SA35SO | CY7C185-35PC | IDT7164S35P | HM1-2064-8. | IDT7164L150DB |
|  | IDT7164L35P | CY7C187L-35DC | IDT7187L35D | HM4-65261C-8 | IDT6167SA100LB |
|  | IDT6168SA45D | CY7C169-35PC | IDT6169SA35P | HM3-65728M-5 | IDT6116SA45TP |
|  | IDT71682SA25D | CY7C185-45DC | IDT7164S45D | HM3-2064-5 | IDT7164L70P |
|  | IDT7164L45D | CY7C187L-35DMB | IDT7187L35DB | HM4-65261S-2 | IDT6167SA70LM |
|  | IDT6168SA45DB | CY7C169-40DC | IDT6169SA35D | HM3-65728N-5 | IDT6116SA55TP |
|  | IDT71682SA25L | CY7C185-45DMB | IDT164S45DB | НМЗ-2064U-5 | IDT7164L70P |
|  | IDT7164L45DB | CY7C187L-35LC | IDT187L35L | HM4-65261S-5 | IDT6167SA55L |
|  | IDT6168SA45L | CY7C169-40DMB | IDT6169SA35DB | HM4-65728K-5 | IDT6116SA35L24 |
|  | IDT71682SA25P | CY7C185-45LC | IDT164S45L28 | HM4-2064-2 | IDT7164L150L32M |
|  | IDT7164L45P | CY7C187L-35LMB | IDT7187L35LB | HM4-65261S-8 | IDT6167SA70LB |
|  | IDT6168SA45LB | CY7C169-40LC | IDT6169SA35L | HM4-65728M-2 | IDT6116SA45L24M |
|  | IDT71682SA35D | CY7C185-45LMB | IDT7164S45L28B | HM4-2064-5 | IDT7164L70L32 |
|  | IDT7164L55D | CY7C187L-35PC | IDT187L35P | HM1-65728M-5 | IDT6116SA45L24 |
|  | IDT6168SA45P | CY7C169-40LMB | IDT6169SA35LB |  | IDT7164L150L32B |
|  | IDT71682SA35DB | CY7C185-45PC | IDT164S45P | HM1-65263-2 | IDT6167LA55DM |
|  | IDT7164L55DB | CY7C187L-45DC | IDT187L45D | HM1-65728N-2 | IDT6116SA55L24M |
|  | IDT6168SA45SO | CY7C169-40PC | IDT6169SA35P | HMT-2064-5 | IDT7164L70SO |
|  | IDT71682SA35L | CY7C185-55DC | IDT7164S55D | HM1-65263-5 | IDT6167LA45D |
|  | IDT7164L55P | CY7C187L-45DMB | IDT7187L45DB | HM1-65728N-5 | IDT6116SA55L24 |
|  | IDT6168LA25D | CY7C169L-25DC | IDT6169LA25D | HMT-2064U-5 | IDT7164L70S0 |
|  | IDT71682SA35LB | CY7C185-55DMB | IDT7164S55DB | HM3-65263-5 | IDT6167LA45P |
|  | IDT6168LA25L | CY7C187L-45LC | IDT7187L45L | HM4-65263-2 | IDT6167LA55LM |
|  | IDT71682SA35P | CY7C169L-25LC | IDT6169LA25L | HM1-65767H-5 | IDT6167SA25D |
|  | IDT7187S25D | CY7C185-55LC | IDT7164S55L28 | HM1-6116-2 | IDT6116SA90DM |
|  | IDT6168LA25P | CY7C187L-45LMB | IDT7187L45LB | HM4-65263-5 | IDT6167LA45L |
|  | IDT71682SA45D | CY7C169L-25PC | IDT6169LA25P | HM1-65767K-2 | IDT6167SA35DM |
|  | IDT7187S25P | CY7C185-55LMB | IDT7164S55L28B | HM1-6116-5 | IDT6116SA90D |
|  | IDT6168LA25SO | CY7C187L-45PC | IDT7187L45P | HM1-65767K-5 | IDT6167SA35D |
|  | IDT71682SA45DB | CY7C169L-35DC | IDT6169LA35D | HM1-6116-8 | IDT6116SA120DB |
|  | IDT7187S35D | CY7C185-55PC | IDT7164S55P | HM1-65641-2 | IDT7164L85DM |
|  | IDT6168LA35D | CY7C169L-35LC | IDT6169LA35L | HM1-65767K-8 | IDT6167SA35DB |
|  | IDT71682SA45L | CY7C185L-35DC | IDT7164L35D | HM1-6116L-2 | IDT6116LA90DM |
|  | IDT7187S35D8 | CY7C198-45DC | IDT71256S45D | HM1-65641-5 | IDT7164L55D |
|  | IDT6168LA35L | CY7C169L-35PC | IDT6169LA35P | HM1-65767M-2 | IDT6167SA45DM |
|  | IDT71682SA45LB | CY7C185L-35PC | IDT7164L35P | HM1-6116L-5 | IDT6116LA90D |
|  | IDT187S35L | CY7C198-45PC | IDT71256S45P | HM1-65641-8 | IDT7164L85DB |
|  | IDT6168LA35P | CY7C185L-45DC | IDT7164L45D | HM1-65767M-5 | IDT6167SA45D |
|  | IDT71682SA45P | CY7C198-55DC | IDT71256S55D | HM1-6116L-8 | IDT6116LA120DB |
|  | IDT7187S35LB | CY7C171-25DC | IDT71681SA25D | HM1-65641S-2 | IDT7164L55DM |
|  | IDT6168LA35SO | CY7C185L-45DMB | IDT7164L45DB | HM1-65767M-8 | IDT6167SA45DB |
| NOTES: <br> A lower case " $x$ " indicates the speed and/or package of the part are unknown." <br> *The CY7C161/162 come in a 300 mil package vs. 400 mil IDT71981/982. |  | CY7C198-55DMB | IDT71256S55DB | HM3-6116-5 | IDT6116SA90P |
|  |  | CY7C171-25LC | IDT71681SA25L | HM1-65641S-5 | IDT7164L45D |
|  |  | CY7C185L-45LC | IDT7164L45L28 | HM3-65767H-5 | IDT6167SA25P |
|  |  | CY7C198-55PC | IDT71256S55P | HM3-6116L-5 | IDT6116LA90P |
|  |  | CY7C171-25PC <br> CY7C185L-45LMB | IDT71681SA25P <br> IDT7164L45L28B | HM1-65641S-8 | IDT7164L55DB |
|  |  | CY7C185L-45LMB | IDT7164L45L28B | HM3-65767K-5 | IDT6167SA35P |
|  |  | CY7C171-35DC | IDT71681SA35D | HM4-6116-2 | IDT6116SA90L32M |
|  |  | CY7C185L-45PC | IDT7164L45P | HM3-65641-5 | IDT7164L55P |
|  |  | CY7C194-35DC | IDT71258S35T | HM3-65767M-5 | IDT6167SA45P |
|  |  | CY7C171-35DMB | IDT71681SA35DB | HM4-6116-5 | IDT6116SA90L32 |
|  |  | CY7C185L-55DC | IDT7164L55D | HM4-65641-2 | IDT7164L85L32M |
|  |  | CY7C194-45DC | IDT71258S45T |  |  |


| MATRA-HARRIS CONT. | IDT | MATRA-HARRIS CONT. | IDT | PERFORMANCE CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| HM4-6116-8 <br> HM4-65641-5 <br> HM4-65767K-2 <br> HM4-6116L-2 <br> HM4-65641-8 <br> HM4-65767K-5 <br> HM4-6116L-5 <br> HM4-65767K-8 <br> HM1-65681-2 HM4-65767M-2 <br> HM1-65161-2 <br> HM1-65681-5 <br> HM4-65767M-5 <br> HM1-65161-5 <br> HM1-65681-8 <br> HM4-65767M-8 <br> HM1-65161-8 <br> HM1-65681B-2 <br> HM3-65161-5 <br> HM1-65681B-5 HM1-65768H-5 <br> HM4-65161-2 <br> HM1-65681C-2 <br> HM1-65768K-2 <br> HM4-65161-5 <br> HM1-65681C-5 <br> HM1-65768K-5 HM4-65161-8 <br> HM1-65681C-8 <br> HM1-65768K-8 <br> HM1-65681S-2 HM1-65768M-2 <br> HM1-65768M-2 HM1-65163-2 <br> HM1-65681S-5 <br> HM1-65768M-5 <br> HM1-65163-5 <br> HM1-65681S-8 <br> HM1-65768M-8 <br> HM1-65163-8 <br> HM3-65681-5 <br> HM3-65768H-5 <br> HM3-65163-5 <br> HM3-65681B-5 <br> HM4-65163-2 <br> HM3-65681C-5 <br> HM3-65768M-5 <br> HM4-65163-5 <br> HM3-65681S-5 <br> HM4-65768H-5 <br> HM4-65163-8 <br> HM4-65681-2 <br> HM4-65768K-2 $4-65681-5$ <br> HM4-65768K-5 <br> HM1-65261-2 <br> HM4-65681-8 <br> HM4-65768K-8 <br> HM1-65261-5 <br> HM4-65681B-2 <br> HM4-65768M-2 <br> HM4-65681B-5 | IDT6116SA120L32B | HM4-65768M-5 | IDT6168SA45L | P4C168-35LMB | IDT6168SA35LB |
|  | IDT7164L55L32 | HM1-65261B-2 | IDT6167LA70DM | P4C1681L-35CMB | IDT71681LA35DB |
|  | IDT6167SA35LM | HM4-65681C-2 | IDT6168SA85LM | P4C116-35CC | IDT6116SA35TD |
|  | IDT6116LA90L32M | HM4-65768M-8 | IDT6168SA45LB | P4C168-35PC | IDT6168SA35P |
|  | IDT7164L85L32B | HM1-65261B-5 | IDT6167LA55D | P4C1681L-35LC | T71681LA35L |
|  | IDT6167SA35L | HM4-65681C-5 | IDT6168SA55L | P4C116-35CM | IDT6116SA35TDM |
|  | IDT6116LA90L32 | HM1-65261B-8 | IDT6167LA70DB | P4C168-45CM | IDT6168SA45DM |
|  | IDT6167SA35LB | HM4-65681C-8 | IDT6168SA85LB | P4C1681L-35LM | IDT71681LA35LM |
|  | IDT6168LA85DM | HM1-65769H-5 | IDT6169SA25D | P4C116-35CMB | IDT6116SA35TDB |
|  | IDT6167SA45LM | HM1-65261C-2 | IDT6167SA100DM | P4C168-45CMB | IDT6168SA45CB |
|  | IDT6116LA90DM | HM4-65681S-2 | IDT6168SA70LM | P4C1681L-35LMB | D71681LA35LB |
|  | IDT6168LA55D | HM1-65769K-2 | IDT6169SA35DM | C116-35LC | DT6116SA35L24 |
|  | IDT6167SA45L | HM1-65261C-5 | IDT6167SA55D | P4C168-45LM | IDT6168SA45LM |
|  | IDT6116LA70D | HM4-65681S-5 | IDT6168SA55L | P4C1681L-35PC | IDT71681LA35P |
|  | IDT6168LA85DB | HM1-65769K-5 | IDT6169SA35D | P4C116-35LM | IDT6116SA35L24M |
|  | IDT6167SA45LB | HM1-65261C-8 | IDT6167SA100DB | P4C1681L-45CC | 771681LA45D |
|  | IDT6116LA90DB | HM4-65681S-8 | IDT6168SA70LB | P4C116-35LMB | IDT6116SA35L24B |
|  | IDT6168LA70DM | HM1-65769K-8 | IDT6169SA35DB | P4C168-45LMB | T6168SA45LB |
|  | IDT6116LA70P | HM1-65261S-2 | IDT6167SA70DM | P4C1681L-45CM | IDT71681LA45DM |
|  | IDT6168LA55D | HM1-65769M-2 | IDT6169SA45DM | P4C116-35PC | T6116SA35TP |
|  | IDT6168SA25D | HM1-65261S-5 | IDT6167SA55D | P4C168L-20CC | T6168LA20D |
|  | IDT6116LA90L32M | HM1-65682-2 | IDT6168LA55DM | P4C1681L-45CMB | ID71681LA45CB |
|  | IDT6168SA85DM | HM1-65769M-5 | IDT6169SA45D | P4C116L-25CC | T6116LA25TD |
|  | IDT6168SA35DM | HM1-65261S-8 | IDT6167SA70DB | P4C168L-20LC | IDT6168LA20L |
|  | IDT6116LA70L32 | HM1-65682-5 | IDT6168LA45D | P4C1681L-45LC | IDT71681LA45L |
|  | IDT6168SA55D | HM1-65769M-8 | IDT6169SA45D | P4C116L-25LC | T6116LA25L2 |
|  | 1DT6168SA35D | НМЗ-65261-5 | IDT6167LA55P | P4C168L-20PC | IDT6168LA20P |
|  | IDT6116LA90L32B | HM1-65682-8 | IDT6168LA45DB | P4C1681L-45LM | ID71681LA45LM |
|  | IDT6168SA85DB | HM3-65769H-5 | IDT6169SA25P | P4C116L-25PC | IDT6116LA25TP |
|  | IDT6168SA35DB | HM3-65261B-5 | IDT6167LA55P | P4C168L-25CC | T6168LA25D |
|  | IDT6168SA70DM | HM3-65682-5 | IDT6168LA45P | P4C1681L-45LMB | IDT1681LA45LB |
|  | IDT6168SA45DM | HM3-65769K-5 | IDT6169SA35P | P4C116L-30CC | IDT6116LA30TD |
|  | IDT6116LA85DM | HM3-65261C-5 | IDT6167SA55P | P4C168L-25CM | IDT6168LA25DM |
|  | IDT6168SA55D | HM4-65682-2 | IDT6168LA55LM | P4C1681L-45PC | IDT71681LA45P |
|  | IDT6168SA45D | HM3-65769M-5 | IDT6169SA45P | P4C116L-30LC | IDT6116LA30L24 |
|  | IDT6116LA55D | HM3-65261S-5 | IDT6167SA55P | P4C168L-25CMB | IDT6168LA25DB |
|  | IDT6168SA70DB | HM4-65682-5 | IDT6168LA45L | P4C116L-30PC | IDT6116LA30TP |
|  | IDT6168SA45DB | HM4-65769H-5 | IDT6169SA25L | P4C168L-25LC | IDT6168LA25L |
|  | IDT6116LA85DB | HM4-65261-2 | IDT6167LA85LM | P4C1682-20CC | IDT71682SA20D |
|  | IDT6168LA55P | HM4-65682-8 | IDT6168LA55LB | P4C116L-35CC | IDT6116LA35TD |
|  | IDT6168SA25P | HM4-65769K-2 | IDT6169SA35LM | P4C168L-25LM | IDT6168LA25LM |
|  | IDT6116LA45P | HM4-65261-5 | IDT6167LA55L | P4C1682-20LC | T71682SA20L |
|  | IDT6168LA55P | HM4-65769K-5 | IDT6169SA35L | P4C116L-35CM | IDT6116LA35TDM |
|  | IDT6168SA35P | HM4-65261-8 | IDT6167LA85LB | P4C168L-25LMB | IDT6168LA25LB |
|  | IDT6116LA55LM | HM1-65728K-5 | IDT6116SA35D | P4C1682-20PC | IDT71682SA20P |
|  | IDT6168SA55P | HM4-65769K-8 | IDT6169SA35LB | P4C116L-35CMB | T6116LA35TDB |
|  | IDT6168SA45P | HM4-65261B-2 | IDT6167LA70LM | P4C168L-25PC | IDT6168LA25P |
|  | IDT6116LA45L | HM1-65728M-2 | IDT6116SA45DM | P4C1682-25CC | IDT6116LA35L24 |
|  | IDT6168SA55P | HM4-65769M-2 | IDT6169SA45LM | P4C168L-35CC | IDT6168LA35D |
|  | IDT6168SA25L | HM4-65261B-5 | IDT6167LA55L | P4C1682-25CM | IDT71682SA25DM |
|  | IDT6116LA45LB | HM1-65728M-5 | IDT6116SA45D | P4C116L-35LM | T6116LA35L24M |
|  | IDT6168LA85LM | HM4-65769M-5 | IDT6169SA45L | P4C168L-35CM | DT6168LA35DM |
|  | IDT6168SA35LMHM | HM4-65261B-8 | IDT6167LA70LB | P4C1682-25CMB | IDT71682SA25DB |
|  | IDT6168LA55L | HM1-65728N-2 | IDT6116SA55DM | P4C116L-35LMB | IDT6116LA35L24B |
|  | IDT6168SA35L | HM4-65769M-8 | IDT6169SA45LB | P4C168L-35CM | T6168LA35DB |
|  | IDT6168LA85LB | PERFORMANCE | IDT | P4C116L-35PC | IDT6116LA35TP |
|  | IDT6168SA35LB |  |  | P4C168L-35LC | DT6168LA35L |
|  | IDT6167LA55D |  |  | P4C1682-25LM | IDT71682SA25LM |
|  | IDT6168LA70LM | P4C168-35CC | IDT6168SA35D | P4C168L-35LM | IDT6168LA35LM |
|  | IDT6168SA45LM | P4C1681L-25LM | IDT71681LA25LM | P4C1682-25LMB | IDT71682SA25LB |
|  | IDT6167LA85DB | P4C116-25LC | IDT6116SA25L24 | P4C164-30CC | IDT7164S30TC |
|  | IDT6168LA55L | P4C168-35CM | IDT6168SA35DM | P4C168L-35LMB | IDT6168LA35LB |
| NOTES: <br> A lower case " $x$ " indicates the speed and/or package of the part are unknown." <br> *The CY7C161/162 come in a 300 mil package vs. 400 mil IDT71981/982. |  | P4C1681L-25LMB | IDT1681LA25LB |  | IDT7164S30L28 |
|  |  | P4C116-25PC | IDT6116SA25TP IDT6168SA35DB | $\begin{aligned} & \text { P4C164-30LC } \\ & \text { P4C168L-35PC } \end{aligned}$ | $\begin{aligned} & \text { IDT7164S30L28 } \\ & \text { IDT6168LA35P } \end{aligned}$ |
|  |  | P4C168-35CMB | IDT6168SA35D | P4C1682-35CC | IDT71682SA35D |
|  |  | P4C116-30CC |  | P4C164-30PC | IDT7164S30TP |
|  |  | P4C168-35LC | IDT6168SA35L | P4C168L-45CM | IDT6168LA45DM |
|  |  | P4C1681L-35CC | IDT71681LA35D | P4C1682-35CM | IDT71682SA35DM |
|  |  | P4C116-30LC | IDT6116SA30L24 | P4C164-35CC | IDT7164S35TC |
|  |  | P4C168-35LM | IDT6168SA35LM | P4C168L-45CMB | IDT6168LA45CB |
|  |  | P4C1681L-35CM | IDT71681LA35DM | 4C1682-35CMB | IDT71682SA35DB |
|  |  | P4C116-30PC | IDT6116SA30TP | 4C164-35CM | IDT7164S35TCM |


| PERFORMANCE CONT. | IDT | PERFORMANCE CONT. | IDT | PERFORMANCE CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| P4C1682-35LC | IDT71682SA35L | P4C164L-45LM | IDT7164L45L28M | P4C198L-55LMB | IDT6198L55LB |
| 4C164-35CMB | IDT7164S35TCB | P4C1681-45CMB | IDT71681SA45CB | P4C187L-2LC | 87L25L22 |
| P4C168L-45LMB | IDT6168LA45LB | P4C1682L-35CM | IDT71682LA35DM | P4C188L-45PC | IDT7188L45P |
| P4C1682-35LM | IDT71682SA35LM | P4C164L-45LMB | 1DT7164L45L28B | P4C187L-30CM | IDT7187L30CM |
| P4C164-35LC | IDT7164S30L28 | P4C1681-45LC | ID771681SA45L | P4C188L-55CM | IDT7188L55CM |
| P4C1682-35LMB | IDT71682SA35LB | P4C1682L-35CMB | IDT71682LA35DB | P4C1981-25CC | IDT71981S25C |
| P4C164-35LM | IDT7164S35L28M | P4C1681-45LM | IDT71681SA45LM | P4C187L-30CMB | IDT7187L30CB |
| P4C1681-20CC | IDT71681SA20D | P4C1682L-35LC | IDT71682LA35L | P4C188L-55CMB | IDT7188L55CB |
| P4C1682-35PC | IDT71682SA35P | P4C168-20CC | IDT6168SA20D | P4C1981-25LC | IDT1981S25L |
| P4C164-35LMB | IDT7164S35L28B | P4C1681-45LMB | IDT71681SA45LB | P4C187L-30LM | IDT187L30L22M |
| P4C1681-20LC | IDT1681SA20L | P4C1682L-35LM | IDT1682LA35LM | P4C188L-55LM | 10T7188L55LM |
| P4C1682-45CC | IDT71682SA45D | P4C168-20LC | IDT6168SA20L | P4C1981-30CC | 1DT71981S30C |
| P4C164-35PC | IDT7164S35TP | P4C1681-45PC | IDT71681SA45P | P4C187L-30LMB | IDT7187L35L22B |
| P4C1681-20PC | IDT71681SA2OP | P4C1682L-35LMB | IDT71682LA35LB | P4C188L-55LMB | IDT7188L55LB |
| P4C1682-45CM | ID71682SA45DM | P4C168-20PC | IDT6168SA20P | P4C1981-30CM | IDT1981S30CM |
| P4C164-45CM | IDT7164S45TCM | P4C1681L-20CC | IDT71681LA20D | P4C187L-35CM | IDT7187L35CM |
| P4C1681-25CC | IDT71681SA25D | P4C1682L-35PC | IDT71682LA35P | P4C1981-30CMB | IDT71981S30CB |
| P4C1682-45CMB | IDT71682SA45CB | P4C168-25CC | IDT6168SA25D | P4C187L-35CMB | IDT7187L35CB |
| P4C164-45CMB | IDT7164S45TCB | P4C1681L-20LC | IDT71681LA20L | P4C198-25CC | IDT6198S25C |
| P4C1681-25CM | IDT71681SA25DM | P4C1682L-45CC | IDT1682LA45D | P4C1981-30LC | IDT71981S30L |
| P4C1682-45LC | IDT71682SA45L | P4C168-25CM | IDT6168SA25DM | P4C187L-35LM | IDT7187L30L22M |
| P4C164-45LM | ID7164S45L28M | P4C1681L-20PC | IDT1681LA20P | P4C198-25LC | IDT6198S25L |
| P4C1681-25CMB | IDT71681SA25DB | P4C1682L-45CM | IDT71682LA45DM | P4C1981-30LM | IDT1981S30LM |
| P4C1682-45LM | IDT71682SA45LM | P4C168-25CMB | IDT6168SA25DB | P4C187L-35LMB | IDT187L35L22B |
| P4C164-45LMB | ID7164S45L28B | P4C1681L-25CC | IDT71681LA25D | P4C198-25PC | IDT6198S25P |
| P4C1681-25LC | IDT71681SA25L | P4C1682L-45CMB | IDT71682LA45CB | P4C1981-30LMB | IDT1981S30LB |
| P4C1682-45LMB | IDT71682SA45LB | P4C168-25LC | IDT6168SA25L | P4C198-30CC | IDT6198S30C |
| P4C164L-30CC | IDT7164L30TC | P4C1681L-25CM | IDT71681LA25DM | P4C1981-35CC | IDT71981S35C |
| P4C1681-25LM | IDT1681SA25LM | P4C1682L-45LC | IDT71682LA45L | P4C188-25CC | IDT7188S25C |
| P4C1682-45PC | IDT71682SA45P | P4C168-25LM | IDT6168SA25LM | P4C198-30CM | IDT6198S30CM |
| P4C164L-30LC | IDT7164L30L28 | P4C1681L-25CMB | IDT71681LA25DB | P4C1981-35CM | IDT1981S35CM |
| P4C1681-25LMB | ID71681SA25LB | P4C1682L-45LM | IDT71682LA45LM | P4C188-25LC | IDT7188S25L |
| P4C1682L-20CC | IDT71682LA20D | P4C168-25LMB | IDT6168SA25LB | P4C198-30CMB | IDT6198S30CB |
| P4C164L-30PC | IDT164L30TP | P4C1681L-25LC | IDT71681LA25L | P4C1981-35CMB | IDT71981S35CB |
| P4C1681-25PC | IDT71681SA25P | P4C1682L-45LMB | IDT71682LA45LB | P4C188-25PC | IDT7188S25P |
| P4C1682L-20LC | IDT71682LA20L | P4C168-25PC | IDT6168SA25P | P4C198-30LC | IDT6198S30L |
| P4C164L-35CC | IDT7164L35TC | P4C1682L-45PC | IDT71682LA45P | P4C1981-35LC | IDT71981S35L |
| P4C1681-35CC | IDT71681SA35D | P4C187-25CC | IDT7187S25C | P4C188-30CC | IDT7188S30C |
| P4C1682L-20PC | IDT71682LA20P | P4C188L-35CC | IDT7188L35C | P4C198-30LM | IDT6198S30LM |
| P4C164L-35CM | IDT7164L35TCM | P4C198L-35LMB | IDT6198L35L | P4C1981-35LM | IDT1981S35LM |
| P4C1681-35CM | IDT71681SA35DM | P4C187-25PC | IDT187S25P | P4C188-30CM | IDT7188S30CM |
| P4C1682L-25CC | IDT71682LA25D | P4C188L-35CM | IDT7188L35CM | P4C198-30LMB | IDT6198S30LB |
| P4C164L-35CMB | IDT7164L35TCB | P4C198L-35PC | IDT6198L35P | P4C1981-35LMB | IDT71981S35LB |
| P4C1681-35CMB | IDT71681SA35DB | P4C187-2LC | IDT7187S25L22 | P4C188-30CMB | IDT7188S30CB |
| P4C1682L-25CM | ID71682LA25DM | P4C188L-35CMB | IDT188L35CB | P4C198-30PC | IDT6198S30PC |
| P4C164L-35LC | IDT164L30L28 | P4C198L-45CC | IDT6198L45C | P4C1981-45C | IDT71981S45C |
| P4C1681-35LC | IDT1681SA35L | P4C187-30CM | ID7187S30CM | P4C188-30LC | IDT7188S30L |
| P4C1682L-25CMB | IDT71682LA25DB | P4C188L-35LC | IDT7188L35L | P4C198-35CC | IDT6198S35C |
| P4C164L-35LM | IDT7164L35L28M | P4C198L-45CM | IDT6198L45CM | P4C1981-45CM | IDT71981S45CM |
| P4C1681-35LM | ID71681SA35LM | P4C187-30CMB | IDT7187S30CB | P4C188-30LM | IDT7188S30LM |
| P4C1682L-25LC | IDT71682LA25L | P4C188L-35LM | IDT7188L35LM | P4C198-35CM | IDT6198S35CM |
| P4C164L-35LMB | IDT164L35L28B | P4C198L-45CMB | IDT6198L45CB | P4C1981-45CMB | IDT1981S45CB |
| P4C1681-35LMB | IDT71681SA35LB | P4C187-30LM | IDT7187S30L22M | P4C188-30LMB | 1DT7188530LB |
| P4C1682L-25LM | ID71682LA25LM | P4C188L-35LMB | IDT7188L35LB | P4C198-35CMB | IDT6198S35CB |
| P4C164L-35PC | IDT7164L35TP | P4C198L-45LC | IDT6198L45L | P4C1981-45LC | IDT71981S45L |
| P4C1681-35PC | IDT71681SA35P | P4C187-30LMB | IDT7187S35L22B | P4C188-30PC | IDT7188S30P |
| P4C1682L-25LMB | IDT71682LA25LB | P4C188L-35PC | IDT188L35P | P4C198-35LC | IDT6198S35L |
| P4C164L-45CM | IDT7164L45TCM | P4C198L-45LM | IDT6198L45LM | P4C1981-45LM | IDT71981S45LM |
| P4C1681-45CC | IDT71681SA45D | P4C187-35CM | ID7187S35CM | P4C188-35CC | ID7188S35C |
| P4C1682L-25PC | IDT71682LA25P | P4C188L-45CC | IDT188L45C | P4C198-35LM | IDT6198S35LM |
| P4C164L-45CMB | IDT7164L45TCB | P4C198L-45LMB | IDT6198L45LB | P4C1981-45LMB | ID71981S45LB |
| P4C1681-45CM | IDT71681SA45DM | P4C187-35CMB | IDT7187S35CB | P4C188-35CM | IDT7188S35CM |
| P4C1682L-35CC | IDT71682LA35D | P4C188L-45CM | IDT7188L45CM | P4C198-35LMB | IDT6198S35LB |
| NOTES: <br> A lower case " $x$ " indicates the speed and/or package of the part are unknown." <br> *The CY7C161/162 come in a 300 mil package vs. 400 mil IDT71981/982. |  | P4C198L-45PC | IDT6198L45P <br> IDT7187S30L22M | P4C188-35CMB | IDT71981S55CM <br> IDT7188S35CB |
|  |  | P4C188L-45CMB | IDT7188L45CB | P4C198-35PC | IDT6198S35P |
|  |  | P4C198L-55CM | IDT6198L55CM | P4C1981-55CMB | IDT71981S55CB |
|  |  | P4C187-35LMB | IDT187S35L22B | P4C188-35LC | IDT7188S35L |
|  |  | P4C188L-45LC | IDT7188L45L | P4C198-45CC | IDT6198S45C |
|  |  | P4C198L-55CMB | IDT6198L55CB | P4C1981-55LM | IDT71981S55LM |
|  |  | P4C187L-25CC | IDT187L25C | P4C188-35LM | IDT7188S35LM |
|  |  | P4C188L-45LM | IDT7188L45LM | P4C198-45CM | IDT6198S45CM |
|  |  | P4C198L-55LM | IDT6198L55LM | P4C1981-55LMB | IDT1981S55LB |
|  |  | P4C187L-25PC | IDT7187L25P | P4C188-35LMB | IDT7188S35LB |
|  |  | P4C188L-45LMB | IDT7188L45LB | P4C198-45CMB | IDT6198S45CB |


| PERFORMANCE CONT. | IDT | PERFORMANCE CONT. | IDT | PERFORMANCE CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| P4C1981L-25CC | IDT71981L25C | P4C198L-35LM | IDT6198L35LM | P4C198AL-45CC | IDT7198L45C |
| P4C188-35PC | IDT7188S35P | P4C1981L-55LMB | IDT71981L55LB | P4C1982L-25LC | IDT71982L25L |
| P4C198-45LC | IDT6198S45L | P4C1982-25CC | IDT71982S25C | P4C198A-35CM | IDT7198S35CM |
| P4C1981L-25LC | IDT71981L25L | P4C1982L-35LC | IDT71982L35L | P4C198AL-45CM | IDT7198L45CM |
| 4C188-45CC | IDT7188S45C | P4C198A-45LM | IDT7198S45LM | P4C1982L-30CC | IDT71982L30C |
| P4C198-45LM | IDT6198S45LM | P4C1982-25LC | IDT71982S25L | P4C198A-35CMB | IDT7198S35CB |
| P4C1981L-30CC | IDT71981L30C | P4C1982L-35LM | IDT71982L35LM | P4C198AL-45CMB | IDT7198L45CB |
| P4C188-45CM | IDT7188S45CM | P4C198A-45LMB | IDT7198S45LB | P4C1982L-30CM | IDT71982L30CM |
| P4C198-45LMB | IDT6198S45LB | P4C1982-30CC | IDT71982S30C | P4C198A-35LC | IDT7198S35L |
| P4C1981L-30CM | IDT71981L30CM | P4C1982L-35LMB | IDT71982L35LB | P4C198AL-45LC | IDT7198L45L |
| P4C188-45CMB | IDT7188S45CB | P4C198A-45PC | IDT7198S45P | P4C1982L-30CMB | IDT71982L30CB |
| P4C198-45PC | IDT6198S45P | P4C1982-30CM | IDT71982S30CM | P4C198A-35LM | IDT7198S35LM |
| P4C1981L-30CMB | IDT71981L30CB | P4C1982L-45CC | IDT71982L45C | P4C198AL-45LM | IDT7198L45LM |
| P4C188-45LC | IDT7188S45L | P4C198A-55CM | IDT7198S55CM | P4C1982L-30LC | IDT71982L30L |
| P4C198-55CM | IDT6198S55CM | P4C1982-30CMB | IDT71982S30CB | P4C198A-35LMB | IDT7198S35LB |
| P4C1981L-30LC | IDT71981L30L | P4C1982L-45CM | IDT71982L45CM | P4C198AL-45LMB | IDT7198L45LB |
| P4C188-45LM | IDT7188S45LM | P4C198A-55CMB | IDT7198S55CB | P4C1982L-30LM | IDT71982L30LM |
| P4C198-55CMB | IDT6198S55CB | P4C1982-30LC | IDT71982S30L | P4C198A-35PC | IDT7198S35P |
| P4C1981L-30LM | IDT71981L30LM | P4C1982L-45CMB | IDT71982L45CB | P4C198AL-45PC | IDT7198L45P |
| P4C188-45LMB | IDT7188S45LB | P4C198A-55LM | IDT7198S55LM | P4C1982L-30LMB | IDT71982L30LB |
| P4C198-55LM | IDT6198S55LM | P4C1982-30LM | IDT71982S30LM | P4C198A-45CC | IDT7198S45C |
| P4C1981L-30LMB | IDT71981L30LB | P4C1982L-45LC | IDT71982L45L | P4C198AL-55CM | IDT7198L55CM |
| P4C188-45PC | IDT7188S45P | P4C198A-55LMB | IDT7198S55LB | P4C1982L-35CC | IDT71982L35C |
| P4C198-55LMB | IDT6198S55LB | P4C1982-30LMB | IDT71982S30LB | P4C198A-45CM | IDT7198S45CM |
| P4C1981L-35CC | IDT71981L35C | P4C1982L-45LM | IDT71982L45LM | P4C198AL-55CMB | IDT7198L55CB |
| P4C188-55CM | IDT7188S55CM | P4C198AL-25CC | IDT7198L25C | P4C1982L-35CM | IDT71982L35CM |
| P4C198L-25CC | IDT6198L25C | P4C1982-35CC | IDT71982S35C | P4C198A-45CMB | IDT7198S45CB |
| P4C1981L-35CM | IDT71981L35CM | P4C1982L-45LMB | IDT71982L45LB | P4C198AL-55LM | IDT7198L55LM |
| P4C188-55CMB | IDT7188S55CB | P4C198AL-25LC | IDT7198L25L | P4C1982L-35CMB | IDT71982L35CB |
| P4C198L-25LC | IDT6198L25L | P4C1982-35CM | IDT71982S35CM | P4C198A-45LC | IDT7198S45L |
| P4C1981L-35CMB | IDT71981L35CB | P4C1982L-55CM | IDT71982L55CM | P4C198AL-55LMB | IDT7198L55LB |
| P4C188-55LM | IDT7188S55LM | P4C198AL-25PC | IDT7198L25P |  |  |
| P4C198L-25PC | IDT6198L25P | P4C1982-35CMB | IDT71982S35CB | FUJITSU | IDT |
| P4C1981L-35LC | IDT71981L35L | P4C1982L-55CMB | IDT71982L55CB |  |  |
| P4C188-55LMB | IDT7188S55LB | P4C198AL-30CC | IDT7198L30C | MB81C67-35 | IDT6167SA35P |
| P4C198L-30CC | IDT6198L30C | P4C1982-35LC | IDT71982S35L | MB81C69A-25C | IDT6169SA25L |
| P4C1981L-35LM | IDT71981L35LM | P4C1982L-55LM | IDT71982L55LM | MB81C78-45 | IDT164S45P |
| P4C188L-25CC | IDT7188L25C | P4C198AL-30CM | IDT7198L30CM | MB81C67-45 | IDT6167SA45P |
| P4C198L-30CM | IDT6198L30CM | P4C1982-35LM | IDT71982S35LM | MB81C69A-25P | IDT6169SA25P |
| P4C1981L-35LMB | IDT71981L35LB | P4C1982L-55LMB | IDT71982L55LB | MB81C78-55 | IDT7164S55P |
| P4C188L-25LC | IDT7188L25L | P4C198AL-30CMB | IDT7198L30CB | MB81C67-45-W | IDT6167SA45xM |
| P4C198L-30CMB | IDT6198L30CB | P4C1982-35LMB | IDT71982S35LB | MB81C69A-25Z | IDT6169SA25D |
| P4C1981L-45CC | IDT71981L45C | P4C198AL-30LC | IDT7198L30L | MB81C78-70 | IDT7164S70P |
| P4C188L-25PC | IDT7188L25P | P4C1982-45CC | IDT71982S45C | MB81C67-55 | IDT6167SA55P |
| P4C198L-30LC | IDT6198L30L | P4C198A-25CC | IDT7198S25C | MB81C69A-30C | IDT6169SA25L |
| P4C1981L-45CM | IDT71981L45CM | P4C198AL-30LM | IDT7198L30LM | MB81C67-55-W | IDT6167SA55xM |
| P4C188L-30CC | ID77188L30C | P4C1982-45CM | JDT71982S45CM | MB81C69A-30P | IDT6169SA25P |
| P4C198L-30LM | IDT6198L30LM | P4C198A-25LC | IDT7198S25L | MB81C78A-35CV | IDT7164S35L22 |
| P4C1981L-45CMB | IDT71981L45CB | P4C198AL-30LMB | IDT7198L30LB | MB81C69A-30Z | IDT6169SA25D |
| P4C188L-30CM | IDT7188L30CM | P4C1982-45CMB | IDT71982S45CB | MB81C78A-35P | IDT7164S35P |
| P4C198L-30LMB | IDT6198L30LB | P4C198A-25PC | IDT7198S25P | MB81C68-35C | IDT6168SA35L |
| P4C1981L-45LC | IDT71981L45L | P4C198AL-30PC | IDT7198L30P | MB81C69A-35C | IDT6169SA35L |
| P4C188L-30CMB | IDT7188L30CB | P4C1982-45LC | IDT71982S45L | MB81C78A-35PF | IDT7164S35SO |
| P4C198L-30PC | IDT6198L30P | P4C198A-30CC | IDT7198S30C | MB81C68-35P | IDT6168SA35P |
| P4C1981L-45LM | IDT71981L45LM | P4C198AL-35CC | IDT7198L35C | MB81C69A-35P | IDT6169SA35P |
| P4C188L-30LC | IDT7188L30L | P4C1982-45LM | IDT71982S45LM | MB81C68-35Z | IDT6168SA35D |
| P4C198L-35CC | IDT6198L35C | P4C198A-30CM | IDT7198S30CM | MB81C69A-35Z | IDT6169SA35D |
| P4C1981L-45LMB | IDT71981L45LB | P4C198AL-35CM | IDT7198L35CM | MB8416A-12x | IDT6116LA90P |
| P4C188L-30LM | IDT7188L30LM | P4C1982-45LMB | IDT71982S45LB | MB81C68-45-W | IDT6168SA45xM |
| P4C198L-35CM | IDT6198L35CM | P4C198A-30CMB | IDT7198S30CB | MB8416A-12x | IDT6116LA90D |
| P4C1981L-55CM | IDT71981L55CM | P4C198AL-35CMB | IDT7198L35CB | MB81C68-45C | IDT6168SA45L |
| P4C188L-30LMB | IDT7188L30LB | P4C1982-55CM | IDT71982S55CM | MB81C71-35 | IDT7187S35P |
| P4C198L-35CMB | IDT6198L35CB | P4C198A-30LC | IDT7198S30L | MB8416A-12x | IDT6116LA90TP |
| P4C1981L-55CMB P4C188L-30PC | IDT71981L55CB | P4C198AL-35LC | IDT7198L35L | MB81C68-45P | IDT6168SA45P |
| P4C188L-30PC | IDT7188L30P | P4C1982-55CMB | IDT71982S55CB | MB81C71-45C | IDT7187S45L22 |
| P4C198L-35LC | IDT6198L35L | P4C198A-30LM | IDT7198S30LM | MB81C68-45Z | IDT6168SA45D |
| P4C1981L-55LM | IDT71981L55LM | P4C198AL-35LM | IDT7198L35LM | M881C71-45Z | IDT7187S45D |
| NOTES: <br> A lower case " $x$ " indicates the speed and/or package of the part are unknown." <br> *The CY7C161/162 come in a 300 mil package vs. 400 mil IDT71981/982. |  | P4C1982-55LM | IDT71982S55LM | MB84256-10 | IDT71256L70L |
|  |  | P4C198A-30LMB | IDT7198S30LB | MB81C68-55-W | IDT6168SA55xM |
|  |  | P4C198AL-35LMB | IDT7198L35LB | MB81C71-55C | IDT7187S55L22 |
|  |  | P4C1982-55LMB | IDT71982S55LB | MB84256-10 | IDT71256L70P |
|  |  | P4C198A-30PC | IDT7198S30P | MB81C71-55Z | IDT7187S55D |
|  |  | P4C198AL-35PC | IDT7198L35P | MB84256-10 | IDT71256L70SO |
|  |  | $\begin{aligned} & \text { P4C1982L-25CC } \\ & \text { P4C198A-35CC } \end{aligned}$ | IDT71982L25C IDT7198S35C | MB81C68A-25C | IDT6168SA25L |


| FUJITSU CONT. | IDT | HARRIS CONT. | IDT | HITACHI CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MB81C68A-25P <br> MB81C74-25x <br> MB8464-15-W <br> MB81C68A-25Z <br> MB81C74-35x <br> M88464-15-W <br> MB81C68A-30C <br> MB8464-20-W <br> MB81C68A-30P <br> MB81C75-35 <br> MB8464-20-W <br> MB81C68A-30Z <br> MB81C75-45 <br> MB81C68A-35C <br> MB81C75-55 <br> MB8464A-10-W <br> MB81C68A-35P <br> MB8464A-10-W <br> MB81C68A-35Z <br> MB81C81-45 <br> MB8464A-15-W <br> MB81C81-55 <br> MB8464A-15-W <br> MB8464A-70x <br> MB81C84-45 <br> MB8464A-70x <br> MB81C84-55 <br> MB8464A-70x | IDT6168SA25P | HM1-65642-8 <br> HM1-65162C-8 <br> HM4-65642-8 <br> HM1-65262-8 <br> HM1-65262B-8 | IDT7164L150DB | HM6789 | IDT6198S25C |
|  |  |  | IDT6116SA90DB | HM6268LP-35 | IDT6168LA35P |
|  | IDT7188S25x <br> IDT7164S150DM <br> IDT6168SA25D <br> IDT7188S35x |  | IDT7164L150L32B | HM6789-30 | IDT6198S30C |
|  |  |  | IDT6167SA70DB | HM6268P-25 | IDT6168SA25P |
|  |  |  | IDT6167SA70DB | HM6268P-35 | IDT6168SA35P |
|  | IDT7164S150L32M IDT6168SA25L | HITACHI | IDT | INMOS | IDT |
|  | IDT7164S200DM IDT6168SA25P |  |  |  |  |
|  |  | HM6116-2 <br> HM62256LFP-10SL | IDT6116SA90D <br> IDT71256L70P | IMS1400P-35 | IDT6167SA35P |
|  |  |  |  | IMS1420W-45 | IDT6168SA45L |
|  |  | HM6287CG-45 | IDT7187S45L | IMS1600W-70 | IDT7187S70L |
|  | IDT7164S200L32M IDT6168SA25D | HM6116FP-2 | IDT6116SA90F | IMS1400P-45 | IDT6167SA45P |
|  | IDT7198S45P | HM62256LFP-8 | IDT71256L70SO | IMS1420W-55 | IDT6168SA55L |
|  | IDT6168SA35L | HM6287CG-55 | IDT7187S55L | IMS1600W-70M | IDT7187S70LB |
|  | IDT7198S55P | HM6116LFP-2 | IDT6116LA90SO | IMS1400P-55 | IDT6167SA55P |
|  | IDT7164L100DM | HM62256LP-10SL | IDT71256L70P | IMS1420W-55M | IDT6168SA55LB |
|  | IDT6168SA35P | HM6287CG-70 | IDT7187S70L | IMS1400P-70L | IDT6167LA55P |
|  | IDT7164L100L32M | HM6116LP-2 | IDT6116LA90P | IMS1420W-70M | IDT6168SA70LB |
|  | IDT6168SA35D | HM62256LP-8 | IDT71256L70P | IMS1601S-55 | IDT7187L55C |
|  | IDT71257S45P | HM6287LP-45 | IDT7187L45P | IMS1400S-45 | IDT6167SA45D |
|  | IDT7164L150DM | HM6116P-2 | IDT6116SA90P | IMS1601S-70 | IDT7187L70C |
|  | IDT71257S55P | HM62256P-8 | IDT71256S70P | IMS1400S-45M | IDT6167SA45DB |
|  | IDT7164L150L32M | HM6287LP-55 | IDT7187L55P | IMS1421S-40 | IDT71681SA35C |
|  | IDT7164L70L32 | HM6287LP-70 | IDT7187L70P | IMS1601W-55 | IDT7187L55L |
|  | IDT71258S45P | HM6116ALP-12 | IDT6116LA90P | IMS1400S-55 | IDT6167SA55D |
|  | IDT7164L70P IDT71258S55P | HM6264FP-10 | IDT7164S70SO | IMS1421S-50 | IDT71681SA45C |
|  |  | HM6287P-45 | IDT7187S45P | IMS1601W-70 | IDT7187L70L |
|  | $\begin{aligned} & \text { IDT71258S55P } \\ & \text { IDT7164L70SO } \end{aligned}$ | HM6116ALSP-12 | IDT6116LA90TP | IMS1400S-55M | IDT6167SA55DB |
|  | IDT | HM6264LFP-10HM6287P-55 | $\begin{aligned} & \text { IDT7164L70SO } \\ & \text { IDT7187S55P } \end{aligned}$ | IMS1421W-40 | IDT71681SA35L |
| FAIRCHILD |  |  |  | IMS1400S-70M | IDT6167SA70DB |
|  |  | $\begin{aligned} & \text { HM6116AP-12 } \\ & \text { HM6264LFP-10L } \end{aligned}$ | IDT6116LA90P IDT7164L70SO | IMS1421W-50 IMS1620S-45 | IDT71681SA45L |
| $\begin{aligned} & \text { F1600DC45 } \\ & \text { F1600DMQB70 } \\ & \text { F1601DC70 } \end{aligned}$ |  | HM6287P-70 | IDT7187S70P | IMS1400W-35 | IDT6167SA35L |
|  | IDT7187S70CB <br> IDT7187L70C | HM6116ASP-12 | IDT6116LA90TP | IMS1620S-55 | IDT7188S55C |
| F1600LC45 | IDT7187S45L | HM6264LP-10 | IDT7164L70P | IMS1400W-45 | IDT6167SA45L |
| F1600LC70 |  | HM6264LP-10L | IDT7164L70P | IMS1423P-25 | IDT6168SA25P |
| F1601DMQB55 | IDT7187L55CB | HM6288P-35 | IDT7188S35P | IMS1620S-55M | IDT7188555CB |
| F1600DC55 |  | HM6167H-45 | IDT6167SA45D | IMS1400W-45M | IDT6167SA45LB |
| F1600LMQB70 | IDT7187S70LB | HM6264LP-10SL | IDT7164L70P | IMS1423P-35 | IDT6168SA35P |
| F1601DMQB70 |  | HM6288P-45 | IDT7188S45P | IMS1620S-70 | IDT7188S70C |
| F1600DMQB55 | IDT7187S55CB | HM6167H-55 | IDT6167SA55D | IMS1400W-55 | IDT6167SA55L |
| F1601LC55 |  | HM6264P-10 | IDT7164S70P | IMS1423P-45 | IDT6168SA45P |
| F1600LC55 | IDT7187S55L | HM6288P-55 | IDT7188S55P | IMS1620S-70M | IDT7188S70CB |
| F1601DC45 |  | HM6167HCG-45 | IDT6167SA45L | IMS1400W-55M | IDT6167SA55LB |
| F1601LC70 | IDT7187L70L | HM6167HCG-55 | IDT6167SA55L | IMS1423S-25 | IDT6168SA25D |
| F1600LMQB55 | IDT7187S55LBIDT7187L45L | HM6264AFP-12 | IDT7164S70SO | IMS1400W-70M | IDT6167SA70LB |
| F1601LC45 |  | HM65256AP-12 | IDT1256S70P | IMS1423S-35 | IDT6168SA35D |
| F1601LMQB55 | IDT7187L45L IDT7187L55LB | HM6167HLP-45 | IDT6167LA45P | IMS1624S-45 | IDT7198S45C |
| F1600DC70 | IDT7187S70C | HM6264ALFP-12 | IDT7164L70SO | IMS1423S-35M | IDT6168SA35DB |
| F1601DC55 | $\begin{aligned} & \text { IDT7187L55C } \\ & \text { IDT7187L70LB } \end{aligned}$ | HM6167HLP-55 | IDT6167LA55P | IMS1624S-55 | IDT7198S55C |
| F1601LMQB70 |  | HM6264ALSP-12 | IDT7164L70TC | IMS1403P-25 | IDT6167SA25P |
| HARRIS | IDT | $\begin{aligned} & \text { HM6716 } \\ & \text { HM6167HP-45 } \end{aligned}$ | IDT6116SA25TD | IMS1423S-45 | IDT6168SA45D |
|  |  |  | IDT6167SA45P | IMS1624S-55M | IDT7198S55CB |
|  | IDT6116SA120DB | HM6264ASP-12 | IDT7164S70TC | IMS1403P-35 IMS1423S-45M | IDT6167SA35P IDT6168SA45DB |
| $\begin{aligned} & \text { HM1-6516B-8 } \\ & \text { HM1-65162S-5 } \end{aligned}$ |  | HM6167HP-55 | IDT6116SA30TD IDT6167SA55P | $\begin{aligned} & \text { IMS1423S-45M } \\ & \text { IMS1624S-70 } \end{aligned}$ | IDT6168SA45DB <br> IDT7198S70C |
| HM4-65262-8 | IDT6167SA70LB | HM6267CG-35 | IDT6167SA35L | IMS1403P-45 | IDT6167SA45P |
| HM4-65162-8 | IDT6116LA90DB | HM6787 | IDT7187S25C | IMS1423S-55M | IDT6168SA55LB |
| HM4-65262B-8 | IDT6167SA70LB | HM6168H-45 | IDT6168SA45D | IMS1624S-70M | IDT7198S70CB |
| HM1-65162-8 | IDT6116LA90DB | HM6267CG-45 | IDT6167SA45L | IMS1403P-55 | IDT6167SA55P |
| HM4-65162C-8 | IDT6116SA9OLB <br> IDT6116LA70DB | HM6787-30 | IDT7187S230C | IMS1423W-25 | IDT6168SA25L |
| HM1-65162B-8 |  | HM6168H-55 | IDT6168SA55D | IMS1624W-45 | IDT7198S45L |
| HM4-65162S-5 | IDT6116LA55L | HM6267LP-35 | IDT6167LA35P | IMS1403S-25 | IDT6167SA25D |
| NOTES: <br> A lower case " $x$ " indicates the speed and/or package of the part are unknown." <br> *The CY7C161/162 come in a 300 mil package vs. 400 mil IDT71981/982. |  | $\begin{aligned} & \text { HM6787CG } \\ & \text { HM6168HLP-45 } \end{aligned}$ | IDT7187S25L22 | IMS1423W-35 | IDT6168SA35L |
|  |  | IDT6168LA45P | IMS1624W-55 | IDT7198S55L |
|  |  | HM6267LP-45 | IDT6167LA45P | IMS1403S-35 | IDT6167SA35D |
|  |  | HM6787CG-30 | IDT7187S30L22 | IMS1423W-35M | IDT6168SA35LB |
|  |  | HM6168HLP-55 | IDT6168LA55P | IMS1624W-55M | IDT7198S55LB |
|  |  | HM6267P-35 | IDT6167SA35P | IMS1403S-45 | IDT6167SA45D |
|  |  | HM6168HP-45 | IDT6168SA45P | IMS1423W-45 | IDT6168SA45L |
|  |  | HM6267P-45 | IDT6167SA45P | IMS1624W-70 | IDT7198S70L |
|  |  | HM6788 | IDT7188S25C | IMS1403S-55 | IDT6167SA55D |
|  |  | HM6168HP-55 | IDT6168SA55P | IMS1423W-45M | IDT6168SA45LB |
|  |  | HM6268LP-25 | IDT6168LA25P | IMS1624W-70M |  |


| INMOS CONT. | IDT | MOTOROLA | IDT | SARATOGA CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IMS1403W-25 <br> IMS1423W-55M <br> IMS1403W-35 <br> IMS1630S-45 <br> IMS1403W-45 <br> IMS1433x-35 <br> IMS1630S-55 <br> IMS1403W-55 <br> IMS1630S-70 <br> IMS1600S-45 <br> IMS1420P-45 <br> IMS1600S-55 <br> IMS1800x-35 <br> IMS1420P-55 <br> IMS1600S-55M <br> IMS1420P-70L <br> IMS1600S-70 <br> IMS1820P-35 <br> IMS1420S-45 <br> IMS1600S-70M <br> IMS1820P-45 <br> IMS1420S-55 <br> IMS1600W-45 <br> IMS1820P-55 <br> IMS1420S-55M <br> IMS1600W-55 <br> IMS1420S-70M <br> IMS1600W-55M <br> IMS1830x-45 | IDT6167SA25L IDT6168SA55LB | MCM2016P70 MCM6168P55 | IDT6116SA70P <br> IDT6168SA55P |  | IDT71682L25D IDT6168SA25D |
|  |  |  |  | SSM6168-25 |  |
|  | IDT6167SA35L | MCM6287P25 | IDT7187S25P | SSM7188-25 | IDT7188S25C |
|  | IDT7164S45D | MCM6168P70 | IDT6168SA70P | SSM6168L-20 | IDT6168LA20D |
|  | IDT6167SA45L | MCM2167P45 | IDT6167SA45P | SSM7161-25 | IDT71981S25C |
|  | IDT6116SA35 | MCM6288P25 | IDT7188S25P | SSM7188L-25 | IDT7188L25C |
|  | IDT7164S55D | MCM2167P55 | IDT6167SA55P | SSM6168L-25 | IDT6168LA25D |
|  | IDT6167SA55L | MCM6268P25 | IDT6168SA25P | SSM7161L-25 | IDT71981L25C |
|  | IDT7164S70D | MCM6288P35 | IDT7188S35P | SSM7198-25 | IDT7198S25C |
|  | IDT7187S45C | MCM2167P70 | IDT6167SA70P | SSM7198L-25 | IDT7198L25C |
|  | IDT6168SA45P | MCM6268P35 | IDT6168SA35P |  | IDT |
|  | IDT7187S55C | MCM6288P45 MCM6268P45 | IDT7188S45P |  |  |
|  | IDT71257S35x |  | IDT6168SA45P |  |  |
|  | IDT6168SA55P | MCM6164P45 MCM6268P55 | IDT7164S45P IDT6168SA55P | CXK5416P-35 IDT6168LA35P <br> CXK5814P-35 IDT6116LA35TP |  |
|  | IDT7187S55CB |  |  |  |  |  |
|  | IDT6168LA55P | MCM6164P55 MCM6164P70 | IDT7164S55P | $\begin{aligned} & \text { CXK5814P-35 } \\ & \text { CXK58256P-10 } \end{aligned}$ | IDT71256L70P |
|  | IDT187S70C <br> IDT71258S35P |  |  | $\begin{aligned} & \text { CXK58256P-10 } \\ & \text { CXK5416P-45 } \end{aligned}$ | IDT6168LA45P |
|  |  | NEC | IDT | CXK5814P-45 | IDT6116LA45TP |
|  | IDT6168SA45D |  |  | $\begin{aligned} & \text { CXK58256M-10 } \\ & \text { CXK5416P-55 } \end{aligned}$ | IDT71256L70SO IDT6168LA55P |
|  | IDT187S70CB | 5PD4311C-35 |  |  |  |
|  | IDT71258S45P |  | IDT6167SA35P | CXK5814P-55 | IDT6116LA55TP |
|  | IDT6168SA55D | $\begin{aligned} & \text { 5PD43256G-10 } \\ & \text { 5PD4362C-45 } \end{aligned}$ | IDT71256S70SO | CXK5864AP-70L | IDT7164L70P |
|  | IDT7187S45L |  | IDT7188SA45P IDT6167SA45P | CXK5464P-45 | IDT7188L45P |
|  | IDT71258S55P | 5PD4311C-45 |  | CXK5818PN-10 | IDT6116L90P |
|  | IDT6168SA55DB | 5PD43256G-10L | IDT6167SA45P <br> IDT71256L70SO | CXK5864AM-70L | IDT7164L70SO |
|  | IDT7187S55L | 5PD4362C-55 |  | CXK5464P-55 | IDT7188L55P |
|  |  | 5PD4311C-55 |  |  | IDT6116L90SO |
|  | IDT7187S55LB <br> IDT71256S45x | 5PD4362C-70 | IDT7188SA70P | CXK5818M-10 CXK5464P-70 |  |
|  |  | 5PD4311D-35 | IDT6167SA35D <br> IDT7187S45P | CXK5464P-70 | IDT7164L45P IDT7164L55P |
| MITSUBISHI | IDT | $\begin{aligned} & \text { 5PD4311D-45 } \\ & \text { 5PD4361C-45L } \end{aligned}$5PD4364C-12 |  | CXK5865P-55L |  |
|  |  |  | IDT6167SA45D <br> IDT7187L45P | VITELIC | IDT |
| M5M21C67P-35 | IDT6167LA35P |  | IDT164S70P IDT6167SA55D |  |  |
| M5M5178P-45 | IDT7164L45P | $\begin{aligned} & \text { 5PD4364C-12 } \\ & \text { 5PD4311D-55 } \end{aligned}$ | IDT6167SA55D | V61C16P35 | IDT6116SA35P |
| M5M5188AP-25 | IDT7188L25P | 5PD4361C-55 | IDT7187S55P | V61C34P90 | IDT71322S90P |
| M5M21C67P-45 | IDT6167LA45P | 5PD4364C-12L | IDT164L70P | V61C67P35 | IDT6167SA35P |
| M5M5178P-55 | IDT7164L55P | 5PD4361C-55L | IDT7187L55P | V61C16P35L | IDT6116LA35P |
| M5M5188AP-35 | IDT7188L35P | 5PD4364G-12 | IDT764S70SO | V61C67P35L | IDT6167LA35P |
| M5M21C67P-55 | IDT6167LA55P | 5PD4314C-35 5PD4361C-70 | IDT6168SA35P IDT187S70P | V61C16P45 | IDT6116SA45P |
| M5M5188P-45 | IDT7188L45P | 5PD4361C-70 | IDT18764L | V61C62P45 | IDT7188S45P |
| M5M5187AD-25 | IDT7187L25L22 | 5PD4364G-12L 5PD4314C-45 | IDT7164L70SO | V61C67P45 | IDT6167SA45P |
| M5M5188P-55 | IDT7188L55P | 5PD4314C-45 | IDT6168SA45P | V61C16P45L | IDT6116LA45P |
| M5M21C68P-35 | IDT6168LA35P | 5PD4361C-70L | IDT7187L70P | V61C62P45L | IDT7188L45P |
| M5M5187AD-35 | IDT7187L35L22 | 5PD4314C-55 5PD4361K-40 | IDT6168SA55P | V61C67P45L | IDT6167LA45P |
| M5M21C68P-45 | IDT6168LA45P | 5PD4361K-40 | IDT7187S35L22 | V61C16P55 | IDT6116SA55P |
| M5M5187AP-25 | IDT7187L25P | 5PD446C | IDT6116LA70P | V61C62P55 | IDT7188S55P |
| M5M5257P-35 | IDT71257S35P | 5PD4361K-45 | IDT7187S45L22 | V61C67P55 | IDT6167SA55P |
| M5M21C68P-55 | IDT6168LA55P | 5PD43256C-10 | IDT71256S70P | V61C16P55L | IDT6116LA55P |
| M5M5187AP-35 | IDT7187L35P | 5PD4361K-55 | IDT7187S55L22 | V61C62P55L | IDT7188L55P |
| M5M5257P-45 | IDT71257S45P | 5PD4464C-x | IDT7164L70P | V61C67P55L | IDT6167LA55P |
| M5M5187P-45 | IDT7187L45P | 5PD43256C-10L $\text { 5PD } 4464 G-x$ | IDT71256L70P IDT7164L70SO | V61C16S35 | IDT6116SA35TP |
| M5M5257P-55 | IDT71257S55P | 5PD4464G-X | IDT7164L70SO | V61C62P70 | IDT7188570P |
| M5M5165FP-70 M5M5187P-55 | IDT7187L55P | SARATOGA | IDT | V61C16S35L | IDT6116LA35TP |
| M5M5165FP-70L | IDT7164L70SO |  |  | V61C62P30 | IDT7188L70P. |
| M5M5258P-35 | IDT71258S35P | SSM6116-25 | IDT6116SA25TD | V61C16S45 | IDT6116SA45TP |
| M5M5188AD-25 | IDT7188L25L22 | SSM6171-20 | IDT71681S20D | V61C68P35L | IDT6168LA35P |
| M5M5258P-45 | IDT71258S45P | SSM7162-25 | IDT71982S25C | V61C16S45L | IDT6116LA45TP |
| M5M5188AD-35 | IDT7188L35L22 | SSM6116L-25 SSM6171-25 | IDT6116LA25TD | V61C64P45 | IDT7164S45P |
| M5M5258P-55 | IDT71258S55P | SSM6171-25 | IDT71681S25D | V61C68P45 | IDT6168SA45P |
| MOTOROLA | IDT | SSM6171L-20 | IDT71681L20D | V61C16S55 | IDT6116SA55TP |
|  |  | SSM6167-20 | IDT6167SA20D | V61C64P45L | IDT7164L45P |
| MCM2016P45 | IDT6116SA45P | SSM6171L-25 | IDT71681L25D | V61C16S55L | IDT6116LA55TP |
| MCM6168P35 | IDT6168SA35P | SSM7164-25 | IDT7164S25TC | V61C64P55 | IDT7164S55P |
| MCM6287P35 | IDT7187S35P | SSM6167-25 | IDT6167SA25D | V61C68P55 | IDT6168SA55P |
| MCM2016P55 | IDT6116SA55P | SSM7164L-25 | IDT7164L25TC | V61C64P55L | IDT7164L55P |
| MCM6168P45 | IDT6168SA45P | SSM6167L-20 | IDT6167LA20D | V61C68P55L | IDT6168LA55P |
| MCM6287P45 | IDT7187S45P | SSM6172-20 | IDT71682S20D | V61C32P70 | IDT7132SA70P |
| NOTES: |  | SSM6167L-25 | IDT6167LA25D | V61C64P70 | IDT7164S70P |
| A lower case " $x$ " indicates the speed and/or package of the part are unknown." <br> *The CY7C161/162 come in a 300 mil package vs. 400 mil IDT71981/982. |  | SSM7187-25 | IT187525C | V61C32P70L | IDT7132LA70P |
|  |  | $\begin{aligned} & \text { SSM7187-25 } \\ & \text { SSM6172L-20 } \end{aligned}$ | IDT7187S25C IDT71682L20D | V61C64P70L | IDT7164L70P |
|  |  | SSM7187L-25 | IDT7187L25C | V61C32P90 | IDT7132SA90P |
|  |  | SSM6168-20 | IDT6168SA20D | V61C32P90L | IDT7132LA90P |


| VTI | IDT |
| :---: | :---: |
| VT16H4-35 | IDT71981-35 |
| VT20C69-20 | IDT6169SA20P |
| VT132-55 | IDT7132SA55D |
| VT16H4-45 | IDT71981-45 |
| VT20C69-25 | IDT6169SA25P |
| VT7132-70 | IDT7132SA70D |
| VT16H4-55 | IDT71981-55 |
| VT20C69-35 | IDT6169SA35P |
| VT7132-90 | IDT132SA90D |
| VT20C69-45 | IDT6169SA45P |
| VT7132A-35 | IDT7132SA35D |
| VT20C18-20 | ITD6116SA20TP |
| VT7132A-45 | IDT7132SA45D |
| VT20C18-25 | ITD6116SA25TP |
| VT2130 | IDT7130SA100P |
| VT20C18-35 | ITD6116SA35TP |
| VT142-55 | IDT7142SA55D |
| VT65KS4-25 | IDT188S25P |
| VT142-70 | IDT7142SA70D |
| VT20C19-20 | IDT6120SA20TP |
| VT65KS4-35CC | IDT7188S35C |
| VT7142-90 | IDT7142SA90D |
| VT20C19-25 | IDT6120SA25TP |
| VT65KS4-45CC | IDT188S45C |
| VT7142A-35 | ID77142SA35D |
| VT20C19-35 | IDT6120SA35TP |
| VT65KS4-55CC | IDT188S55C |
| VT7142A-45 | IDT7142SA45D |
| VT20C68-20 | IDT6168SA20P |
| VT20C68-25 | 1DT6168SA25P |
| VT20C68-35 | IDT6168SA35P |
| VT20C68-45 | IDT6168SA45P |

NOTES:
A lower case " $x$ " indicates the speed and/or package of the part are unknown."
*The CY7C161/162 come in a 300 mil package vs. 400 mil IDT71981/982.

## EEPROMs CROSS REFERENCE GUIDE

| AMTEL | IDT |
| :---: | :---: |
| AT28C16A-15 | IDT78C16A-150 |
| AT28C16A-20 | IDT78C16A-200 |
| AT28C16A-25 | IDT78C16A-250 |
| AT28C16A-30 | IDT78C16A-300 |
| AT28C16A-35 | IDT78C16A-350 |
| EXEL | IDT |
| XLS2816AL-250 | IDT78C16A-250 |
| XLS2816AL-300 | IDT78C16A-300 |
| XLS2816AL-350 | IDT78C16A-350 |
| SEEQ | IDT |
| 2816A-200 | IDT78C16A-200 |
| 2816A-250 | ID778C16A-250 |
| 2816A-300 | IDT78C16A-300 |
| 2816A-350 | IDT78C16A-350 |
| XICOR | IDT |
| X2816A-20 | IDT78C16A-200 |
| X2816A-25 | IDT78C16A-250 |
| X2816A-30 | IDT78C16A-300 |
| X2816A-35 | IDT78C16A-350 |



| FUNCTIONAL REPLACEMENTS |  | AMD | IDT | AMD CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CYPRESS | IDT | Am2901C/BQA Am2901C/BUC Am2901C/BYC | IDT39C01CDB IDT39C01CLB | $\begin{aligned} & \text { Am2960-1LC } \\ & \text { Am2960-1JC } \\ & \text { Am2960-1JCB } \end{aligned}$ | IDT39C60-1L <br> IDT39C60-1J <br> IDT39C60-1J |
| 7C901-23DC7C901-23PC7C901-27DMB7C901-27LMB7C901-31DC | IDT39C01DD IDT39C01DP IDT39C01DDB IDT39C01DLB IDT39C01CD |  |  |  |  |
|  |  | $\begin{aligned} & \text { Am2901CDC } \\ & \text { Am2901CDCB } \end{aligned}$ | IDT39C01CD IDT39C01CD | Am2960-1DC | IDT39C60-1C |
|  |  |  | IDT39C01CD | Am2960-1DCB <br> Am2960ADC | IDT39C60-1C <br> IDT39C60AC |
|  |  |  | IDT39C01CP | Am2960ADCB | IDT39C60AC |
| 7C901-31DC |  | Am2901CPC Am2901CPCB | IDT39C01CP IDT39C03ACB | Am2960APC | IDT39C60AP |
| 7C901-31JC | IDT39C01CP | Am2903A/BXC Am2903A/BYC |  | Am2960APCB | IDT39C60AP |
| 7C901-32DMB | IDT39C01CDB |  |  | Am29705/BXA | IDT39C705ADB |
| 7C901-32LMB | IDT39C01CLB | Am2903A/BYC Am2903A/LMC | IDT39C03ALB IDT39C03AC | Am29705/BYA |  |
| 7C909-30DC | IDT39CO9BD | Am2903ADC Am2903ADCB | IDT39C03AC | Am29705/B3C | IDT39C705ALB |
| $7 \mathrm{CCO09-30DMB}$ | IDT39C09BDB | Am2903ADCB Am2903ALC | IDT39C03AL | Am29705DCB | IDT39C705AD |
| $7 \mathrm{7C909-30PC}$ | IDT39C09BP | Am2909A/BXA | IDT39C09ADB | Am29705LC | IDT39C705AL |
| $7 \mathrm{C} 909-40 \mathrm{DC}$ | IDT39C09AD |  |  | Am29705PC | IDT39C705AP |
| 7C909-40DMB | IDT39C09ADB | Am2909A/BYA Am2909A/B3C | IDT39C̄O9ALB | Am29705PCB | IDT39C705AP |
| 7C909-40LMB | IDT39C09ALB | Am2909A/B3C Am2909ADC | IDT39C09ADIDT39C09AD | Am29707DC | IDT39C707D |
| 7C910-40DC | IDT39C10CD | Am2909ADCB <br> Am2909ALC |  | Am29707DCB | IDT39C707D |
| 7C910-40JC | IDT39C10CJ |  | IDT39C09AD | Am29707LC | IDT39C707L |
| 7C910-40PC | IDT39C10CP | Am2909APCB | IDT39C09AP IDT39C10BDB IDT39C10BLB | Am29707PC <br> Am29707PCB | IDT39C707P IDT39C707P |
| 7C910-46DMB | IDT39C10CDB |  |  |  |  |
| $7 C 910-50 D C$ IDT39C10BD <br> 7 7910-50JC IDT39C10BJ |  | Am2910A/BUC |  | TI | IDT |
| 7C910-50PC | IDT39C10BP |  |  |  |  |
| 7C910-51DMB | IDT39C108DB | Am2910ADCB | IDT39C10BD | SN54/74ALS632A/3/4/5JD | IDT49C460G |
| 7C910-51LMB | IDT39C10BLB | Am2910ALC | IDT39C10BL |  | IDT49C460XC |
| 7C9101-30DC | IDT49C401AC | Am2910APC | IDT39C10BP | SN54/74ALS632A/3/4/5FN | IDT49C460J |
| - | IDT49C402AXC | Am2910APCB | IDT39C10BP | SN54/74ALS632BJD | IDT49C460AG IDT49C460AXC |
| 7C9101-30GC7C9101-30JC7C9101-30PC | - | Am29C10A-10DC | IDT39C10BD | SN54/74ALS632BFN | IDT49C460AJ |
|  | IDT49C402AL | Am290C10A-10PCB | IDT39C10BP | SN54/74AS632AJD | IDT49C460AG |
|  | IDT49C401AC IDT49C402AG | Am29C101DC | IDT49C401C | SN54/74AS632AFN | IDT49C460AJ |
|  | IDT49C402AXC |  | IDT49C402G |  |  |
| ${ }^{7} \mathrm{C} 9101-35 \mathrm{DMB}$ | IDT49C401ACB | ${ }^{\text {Am29C101PC }}$ | IDT49C401C | MOTOROLA | IDT |
|  |  |  | IDT49C402G |  |  |
| 7C9101-35GMB <br> 7C9101-35LMB <br> 7C9101-40DC |  | Am29C101JC | IDT49C402XC | MC74F2960J | IDT39C60P |
|  | IDT49C402ALB |  |  | MC74F2960-1J | IDT39C60-1P |
|  | IDT49C401C | Am2911A/BRA | IDT39C11ADB | MC74F2960AJ | IDT39C60AP |
|  | IDT49C402G |  | IDT39C11ALB | NATIONAL | IDT |
| 7C9101-40GC | - | Am2911ADC Am2911ADCB Am2911ALC | IDT39C11AD |  |  |
| $\begin{aligned} & \text { 7C9101-40JC } \\ & 7 \mathrm{C} 9101-40 \mathrm{PC} \end{aligned}$ |  |  | IDT39C11AL IDT39C11AP | DP8402AD | IDT49C460XC |
|  | IDT49C401CIDT49C402G | $\begin{aligned} & \text { Am2911ALC } \\ & \text { Am2911APC } \end{aligned}$ |  | DP8402AV | IDT49C460J |
|  |  | Am2911APCB | IDT39C11AP | DP8403D | IDT49C460XC |
| 7C9101-45DMB | IDT49C401CB | Am29203/BXCAm29203DC |  |  | IDT49C460G |
|  |  |  | IDT39C203C | DP8404D | IDT49C460X |
|  | IDT49C402XCB | $\begin{aligned} & \text { Am29203DCB } \\ & \text { Am2960/BUC } \end{aligned}$ | IDT39C203C |  | IDT49C460G |
|  |  | Am2960/BXCAm2960DC | IDT39C60CB | DP8404V | IDT49C460J |
| 7C9101-45GMB <br> 7C9101-45LMB <br> 7C911-30DC | IDT49C402LB |  | IDT39C60C | DP8405D | IDT49C460XC IDT49C460G |
| 7C911-30DC 7C911-30DMB | IDT39C11BD <br> IDT39C11BDB | $\begin{aligned} & \text { Am2960DC } \\ & \text { Am2960DCB } \end{aligned}$ | IDT39C60L |  |  |
| 7C911-30PC | IDT39C11BP IDT39C11AD | Am2960LC |  | SIGNETICS | IDT |
| 7C911-40DMB |  | Am2960PC <br> Am2960PCB <br> Am2960JC | IDT39C60J IDT39C60J | N2960 | IDT39C60P |
| $\begin{aligned} & \text { 7C911-40LMB } \\ & 7 \mathrm{C} 911-40 \mathrm{PC} \end{aligned}$ | IDT39C11ALB IDT39C11AP | Am2960JC Am2960JCB |  |  |  |
| NOTE: <br> BOLD FACE ITEMS ARE FUNCTIONAL REPLACEMENTS. |  | $\begin{aligned} & \text { Am2960-1/BUC } \\ & \text { Am2960-1/BYC } \\ & \text { Am22900-1PC } \\ & \text { Am2960-1PCB } \end{aligned}$ | IDT39C60-1LB |  |  |
|  |  |  |  |  |  |
|  |  | IDT39C60-1P |  |  |  |
|  |  | IDT39C60-1P |  |  |  |



| AMD | IDT | ANALOG CONT. | IDT | CYPRESS CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 29C509/BXC | 7209 | ADSP-1009SD | 7209L170CB | 7C403-15DMB | 72403L15DB |
| 29C509/BXC | 7209L90CB | ADSP-1009TD | 7209L170CB | 7C403-15LC | 72403L15L |
| 29C509DC | 7209L70C | ADSP-1012 | 7212 | 7C403-15LMB | 72403L15LB |
| 29510 | 7210 | ADSP-1012 | 7212 | 7C403-15PC | 72403L15P |
| 29510DC | 7210L75C | ADSP-1012JD | 7212L115C | 7C403-25DC | 72403L25D |
| 29510DCB | 7210L75C | ADSP-1012KD | 7212LL.115C | 7C403-25DMB | 72403L25DB |
| 29510XC | 7210LU | ADSP-1012SD | 7212L140CB | 7C403-25LC | 72403L25L |
| 29L510/BXC | 7210L120CB | ADSP-1012TD | 7212L140CB | 7C403-25LMB | 72403L25LB |
| 29L510DC | 7210L100C | ADSP-1010 | 7210 | 7C403-25PC | 72403L25P |
| 29L510DCB | 7210L.100C | ADSP-1010AKD | 7210L75C | 7C404 | 72404 |
| 29516 | 7216 | ADSP-1010AKG | 7210L75G | 7C404-10DC | 72404L10D |
| 29516/BYC | 7216L75FB | ADSP-1010.JD | 7210L165C | 7C404-10DMB | 72404L10DB |
| 29516/DMC | 7216L75CB | ADSP-1010JG | 7210L165G | 7C404-10LC | 72404L10L |
| 29516ADC | 7216L35C | ADSP-1010KD | 7210L165C | 7C404-10LMB | 72404L10LB |
| 29516ADCB | 7216L35C | ADSP-1010KG | 7210L165G | 7C404-10PC | 72404L10P |
| 29516ALC | 7216L35L | ADSP-1010SD | 7210L200CB | 7C404-15DC | 72404L15D |
| 29516AXC | 7216LU | ADSP-1010SG | 7210L200GB | 7C404-15DMB | 72404L15DB |
| 29516DC | 7216L65C | ADSP-1010TD | 7210L200CB | 7C404-15LC | 72404L15L |
| 29516DCB | 7216L65C | ADSP-1010TG | 7210L200GB | 7C404-15LMB | 72404L15LB |
| 29516LC | 7216L65L | ADSP-1016 | 7216 | 7C404-15PC | 72404L.15P |
| 29516XC | 7216LU | ADSP-1016AKD | 7216L75C | 7C404-25DC | 72404L25D |
| 29L516/BXC | 7216L90CB | ADSP-1016AKG | 7216L75G | 7C404-25DMB | 72404L25DB |
| 29L516/BYC | 7216L90FB | ADSP-1016JD | 7216L140C | 7C404-25LC | 72404L25L |
| 29L516DC | 7216L90C | ADSP-1016JG | 7216L140G | 7C404-25LMB | 72404L25LB |
| 29L516DCB | 7216L90C | ADSP-1016KD | 7216L140C | 7C404-25PC | 72404L25P |
| 29L516JC | 7216L90J | ADSP-1016KG | 7216L140G | $7 \mathrm{C510}$ | 7210 |
| 29L516LC | 7216L90L | ADSP-1016SD | 7216L185CB | 7C510-45DC | 7210L45D |
| 29L516LMB | 7216L90LB | ADSP-1016SG | 7216L185GB | 7C510-45GC | 7210L45G |
| 29L516PC | 7216L90P | ADSP-1016TD | 7216L120CB | 7C510-45LC | 7210L45L |
| 29L516PCB | 7216L90P | ADSP-1016TG | 7216L120GB | 7C510-45PC | 7210L.45P |
| $\begin{aligned} & 29 L 516 \times C \\ & 29517 \end{aligned}$ | 7217 |  |  | $\begin{aligned} & 7 \mathrm{C} 510-55 \mathrm{DC} \\ & 7 \mathrm{C} 510-55 \mathrm{DMB} \end{aligned}$ | 7210L55D |
|  |  | CYPRESS | IDT |  | $7210 L 55 D B$ |
| 29517/BYC | 7217L75FB |  |  | 7C510-55GC | $\begin{aligned} & \text { 7210L55G } \\ & \text { 7210L55GB } \end{aligned}$ |
| 29517/DMC | 7217L75CB | 7C401 | 72401 |  |  |
| 29517/LMC | 7217L75LB |  |  | 7C510-55LC | $7210 L 55 \mathrm{~L}$ |
| 29517ADC | 7217L35C | 7C401-10DC $7 \mathrm{C} 401-10 \mathrm{DMB}$ | 72401L10D | 7C510-55LMB | 7210L55LB |
| 29517ALC | 7217L35L | 7C401-10DMB <br> 7C401-10LC | 74201L10DB <br> 72401110 L | 7C510-55PC | 7210L55P |
| 29517AXC | 7217LU | 7C401-10LC | 72401L10L | 7C510-65DC | 7210L65D |
| 29517DC | 7217L65C | 7C401-10LMB | 72401L10LB | 7C510-65DMB | 7210L65DB |
| 29517DCB | 7217L65C | 7C401-10PC | 72401L10P | 7C510-65GC | 7210L65G |
| 29517LC | 7217L65L | 7C401-15DC | 72401L15D | 7C510-65GMB | 7210L65GB |
| 29517XC | 7217LU | 7C401-15DMB | 72401L15DB | 7C510-65LC | 7210L65L |
| 29L517/BXC | 7217L90CB | 7C401-15LC | 72401L15L | 7C510-65LMB | 7210L65LB |
| 29L517DC | 7217L90C | 7C401-15LMB | 72401L15LB | 7C510-65PC | 7210L65P |
| 29L517DCB | 7217L90C | 7C401-15PC | 72401L15P | 7C510-75DC | 7210L75D |
| 29L517JC | 7217 L 90 J | 7C402 | $72402$ | 7C510-75DMB | 7210L75DB |
| 29L517LC | 7217L90L | 7C402-10DC | 72402L10D | $7 \mathrm{C} 510-75 \mathrm{GC}$ | $7210 \mathrm{~L} 75 \mathrm{G}$ |
| 29L517LMB | 72176L90LB | 7C402-10DMB | 72402L10DE | 7C510-75GMB | 7210L75GB |
| 29L517PC | 7217L90P | 7C402-10LC | 72402L10L | 7C510-75LC | 7210L75L |
| 29L517PCB | 7217L90P | 7C402-10LMB | 72402L10LB | 7C510-75LMB | $7210 \mathrm{~L} 75 \mathrm{LB}$ |
| 29L517XC | 7217LU | 7C402-10PC | $\begin{aligned} & \text { 72402L10P } \\ & \text { 72402L15D } \end{aligned}$ | 7C510-75PC | 7210 L 75 P |
| ANALOG DEVICES | IDT | 7C402-15DMB | 72402L15DB | $7 C 516$ $7 C 516-38 D C$ | 7216 7216L35D |
|  |  | 7C402-15LC | 72402 L 15 L | 7C516-38GC | 7216L35G |
| ADSP-1009 <br> ADSP-1009.JD <br> ADSP-1009KD |  | $\begin{aligned} & \text { 7C402-15PC } \\ & 7 \mathrm{C} 403 \end{aligned}$ | 72402L15LB | 7C516-38LC | 7216L35L |
|  |  |  | 72402L15P | 7C516-38PC | 7216L35P |
|  | 7209L135C |  | 72403 | 7C516-42DMB | 7216L40DB |
|  |  | $\begin{aligned} & \text { 7C403 } \\ & \text { 7C403-10DC } \\ & \text { 7C403-10DMB } \end{aligned}$ | 72403L100B | 7C516-42GMB | 7216L40GB |
| NOTE: |  | 7C403-10LC | 72403L10L | 7C516-45DC | 7216L45D |
|  |  | 7C403-10LMB | 72403L10LB | 7C516-45GC | 7216L45G |
| BOLD FACE ITEMS ARE |  | 7C403-10PC | 72403L10P | 7C516-45LC | 7216L45L |
| FUNCTIONAL REPLACEMENTS |  | 7C403-15DC | 72403L15D |  |  |



| TRW CONT. | IDT | WEITEK | IDT | WEITEK CONT. | IDT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TMC2009C1A | 7209L170LB | WTL2010 | 7210 | WTL2017CLCC | 7217L35L |
| TMC2009C1C | 7209L135L | WTL2010AGCD | 7210L65G | WTL2017CLMC | 7217L45LB |
| TMC2009C1F | 7209L120LB | WTL2010AGMD | 7210L75GB | WTL2017GCD | 7217L90G |
| TMC2009C1G | 7209L135L | WTL2010AJC | 7210L65C | WTL2017GMD | 7217L120GB |
| TMC2009J3A | 7209L170CB | WTL2010AJC | 7210L65C | WTL2017JC | 7217L90C |
| TMC2009J3C | 7209L135C | WTL2010AJM | 7210L75CB | WTL2017JM | 7217L120CB |
| TMC2009J3F | 7209L120CB | WTL2010ALCC | 7210L65L | WTL2017LCC | 7217L90L |
| TMC2009J3G | 7209L135C | WTL2010ALMC | 7210L75LB | WTL2017LMC | 7217L120LB |
| TMC2010 | 7210 | WTL2010BGCD | 7210L45G | WTL1264 | 721264 |
| TMC2010C1C | 7210L165L | WTL2010BGMD | 7210L55GB | WTL1264GCD | 721264L60G |
| TMC2010C1C | 7210L200LB | WTL2010BJC | 7210L45C | WTL1265 | 721265 |
| TMC2010C1F | 7210L200LB | WTL2010BJM | 7210L55CB | WTL1265GCD | 721265L60G |
|  |  |  |  |  |  |
| TMC2010J3A | 7210L200CB | WTL2010BLMC | 7210L55LB |  |  |
|  |  |  |  |  |  |
| TMC2010J3F | 7210L200CB | WTL2010GMD | 7210L120GB |  |  |
|  |  |  |  |  |  |
| TMC2110 | 7210 | WTL2010JM | 7210L120CB |  |  |
|  |  |  |  |  |  |
| TMC2110C1C | 7210L120LB | WTL2010LMC | 7210L120LB |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
| TMC2110J3C 7210L120CB WTL2016AJC 7216L65C |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
| TMC2009C1F 7209L120LB WTL2016CGMD 7216L45GB |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
| TMC2010 7210 WTL2016GMD 7216L120GB |  |  |  |  |  |
| TMC2010C1C 7210L165L WTL2016JC 7216L90C |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
| TMC2010C1G 7210L165L WTL2016LMC 7216L120LB |  |  |  |  |  |
| TMC2010J3A 7210L200CB WTL2017 7217 |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
| TMC2110C1F 7210L120LB WTL2017BGCD $7217 L 45 G$ |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
| TMC2110J3G 7210L100C |  | WTL2017BLMC $7217 L 55 L B$ <br> WTL17L35G  |  |  |  |
|  |  | WTL2017CGMD | 7217L45GB |  |  |
| BOLD FACE ITEMS ARE |  | WTL2017CJC WTL2017CJM | 7217L35C 7217 L 45 CB |  |  |
| FUNCTIONAL REPLACEMENTS |  | WTLZ017CJM | 7217L45CB |  |  |

## DATA CONVERSION CROSS REFERENCE GUIDE

| EXACT PIN REPLACEMENTS |  |
| :---: | :---: |
| TRW | IDT |
| TDC1018 <br> TDC1048 | IDT75C18 IDT75C48 |
| HONEYWELL | IDT |
| HDAC10180 | IDT75C18 |
| SONY | IDT |
| CXA1096P | IDT78C48 |
| BROOKTREE | IDT |
| BT458 | IDT78C458 |
| FUNCTIONAL EQUIVALENTS |  |
| PART NO. | IDT |
| AD9700 <br> AD9768 <br> BT101 <br> BT102 <br> BT106 <br> BT108 <br> CA3308 <br> CX20052 <br> EDH-10605 <br> EDH-10805 <br> HA19209 <br> HA19210 <br> MB40548 <br> MC10318 <br> MC10319 <br> MN0605 <br> MNO805 <br> MP7683 <br> MP7684 <br> PNA7518 <br> RGB-DAC83 <br> SDA8005 <br> SP9768 <br> T1595 <br> TML1080 <br> TML1840 <br> VDAC-0605 <br> VDAC-0805H <br> VDAC-888E <br> VDAC-888T | ID754C18 <br> IDT5C18 <br> IDT75C18 <br> IDT75C18 <br> IDT75C18 <br> IDT75C18 <br> IDT75C48 <br> IDT75C48 <br> IDT75C18 <br> IDT75C18 <br> ID75C48 <br> IDT75C48 <br> IDT75C48 <br> IDT75C48 <br> IDT75C48 <br> IDT5C18 <br> IDT75C18 <br> IDT75C48 <br> IDT5548 <br> IDT75C18 <br> IDT78C18 <br> IDT75C18 <br> IDT75C18 <br> DT75C48 <br> IDT75C48 <br> IDT75C18 <br> IDT75C18 <br> IDT75C18 <br> IDT75C18 <br> IDT75C18 |

# SUBSYSTEMS CROSS REFERENCE GUIDE 

| EDI |  | IDT |
| :---: | :---: | :---: |
| EDH8M8128C100 <br> EDH8M8128C120 <br> EDH8M8128C150 <br> EDH8M8128C100CB* <br> EDH8M8128C120CB* <br> EDH8M8128C150CB* <br> EDH81H256C-55 <br> EDH81H256C-70 <br> EDH816H64C-55* <br> EDH816H64C-70* <br> EDH84H64C-55 <br> EDH84H64C-70 <br> EDH8808HC-55* <br> EDH8808HC-70* <br> EDH8808A-10* <br> EDH8808A-12* <br> EDH8808A-15* <br> EDH8808C-10* <br> EDH8808C-12* <br> EDH8808C-15* <br> EDH8808CL-20* <br> EDH8808CL-25* <br> EDH8808AL-20* <br> EDH8808AL-25* <br> EDH8832C-12 <br> EDH8832C-15 <br> EDH8832C-20 <br> EDH8832C-12* <br> EDH8832C-15* <br> EDH8832C-20* <br> EDH8832HC-70* <br> EDH8832HC-85* |  | 8M824L100C |
|  |  | 8M824L100C |
|  |  | 8M824L100C |
|  |  | 8M824S100CB |
|  |  | 8M824S100CB |
|  |  | 8M824S100CB |
|  |  | 8M156S55CS |
|  |  | 8M156S70CS |
|  |  | 7M624S55CB |
|  |  | 7M624S65CB |
|  |  | 8MP456S55S |
|  |  | 8MP456S70S |
|  |  | 8M864L55CB |
|  |  | 8M864L75CB |
|  |  | 7M864L85CB |
|  |  | 7 M 864 L 120 CB |
|  |  | 7M864L150CB |
|  |  | 8M864L85CB |
|  |  | 8M864L120CB |
|  |  | 8M864L150CB |
|  |  | 8M864L150CB |
|  |  | 8M864L150CB |
|  |  | 7M864L150CB |
|  |  | 7M864L150CB |
|  |  | 8M856L85C |
|  |  | 8M856L85C |
|  |  | 8M856L85C |
|  |  | 8M856L100CB |
|  |  | 8M856L100CB |
|  |  | 8M856L100CB |
|  |  | 7 M 856 S65CB |
|  |  | 7M856S75CB |
| DENSE PAC |  | IDT |
| DPS1024-XXX <br> DPS1026-XXX <br> DPS1027-XXX <br> DPS16X5-XXX <br> DPS257-XXX <br> DPS32H8-XXX <br> DPS40256-XXX <br> DPS41257-XXX <br> DPS41288-XXX <br> DPS6432-XXX <br> DPS8645-XXX <br> DPS8088-XXX |  | 7M624 |
|  |  | 7M624 |
|  |  | 7M624 |
|  |  | 8MP564 |
|  |  | 7M656 |
|  |  | 7M856 |
|  |  | 8 M 856 |
|  |  | 8M856 |
|  |  | 8M824 |
|  |  | 7M4017 |
|  |  | 8MP456 |
|  |  | 7M864 |
| OTHER VENDORS |  | IDT |
| MOSEL | MS88128 | 8M824 |
| ZYREL | Z108 | 8M824 |
| NEC | MC-120 | 8M824 |
| HITACHI | HM66204 | 8M824 |

*MILITARY RAMS
NOTE:
BOLD FACE ITEMS ARE
FUNCTIONAL REPLACEMENTS

## Product Selector and Cross Reference Cuides

## Technology/Capabilities

## Quality and peliablity

Static PAMs
Dual-poriRAMs
FMo Memories
Dighal Signal Processing (DSP)
But-Sice Microprocessor Devices (MiCROSLICE ${ }^{\text {TM }}$ ) and EDC
Peduced Instuction Set Computer (RISC) Processors
Loglic Devices
Data Conversion
E2pROMS-Electrically Erasable Programmable Read Only Memories

Subsystems Modules
Applicakion and Technical Notes
Package Diagram Outines

## IDT...LEADING THE CMOS FUTURE

A major revolution is taking place in the semiconductor industry today. A new technology is rapidly displacing older NMOS and bipolar technologies as the workhorse of the $80^{\prime}$ s and beyond. That technology is high-speed CMOS. Integrated Device Technology, a company totally predicated on and dedicated to implementing high-performance CMOS products, is on the leading edge of this dramatic change.

Beginning with the introduction of the industry's fastest CMOS $2 \mathrm{~K} \times 8$ static RAM, IDT has grown into a company with multiple divisions producing a wide range of high-speed CMOS circuits that are, in almost every case, the fastest available. These advanced products are produced with IDT's proprietary CEMOS ${ }^{\text {TM }}$ technology, a twin-well dry-etched, stepper-aligned process utilizing progressively smaller dimensions.

From inception, our product strategy has been to apply the advantages of our extremely fast CEMOS technology to produce the integrated circuit elements required to implement highperformance digital systems. IDT's goal is to provide the circuits necessary to create systems which are far superior to previous generations in performance, reliability, cost, weight, and size. Many of our innovative product designs offer higher levels of integration, advanced architectures, higher density packaging, and system enhancement features that are establishing tomorrow's industry standards. The company is committed to providing its customers with an ever-expanding series of these high-speed, lower-power IC solutions to system design needs.

IDT's commitment, however, extends beyond state-of-the-art technology and advanced products to providing the highest level
of customer service and satisfaction in the industry. Producing products to exacting quality standards that provide excellent, longterm reliability is given the same level of importance and priority as device performance. IDT is also dedicated to delivering these highquality advanced products on time. The company would like to be known not only for its technological capabilities, but also for providing its customers with quick, responsive and courteous service.

IDT's product families are available in both commercial and military grades. As a bonus, commercial customers obtain the benefits of military processing disciplines, established to meet or exceed the stringent criteria of the applicable military specifications.

IDT is the leading U.S. supplier of high-speed CMOS circuits. The company's high-performance static RAMs, logic, DSP, MICROSLICE ${ }^{\text {TM }}$ bit-slice microprocessor products, data conversion devices, Electrically Erasable PROMs, and modular subsystem assemblies complement each other to provide high-speed CMOS solutions to a wide range of applications and systems.

Dedicated to maintaining its leadership position as a state-of-the-art IC manufactuer, IDT will continue to focus on maintaining its technology edge as well as developing a broader range of innovative products. New products and speed enhancements are continuously being added to each of the existing product families and additional product lines will be introduced. Contact your IDT field representative or factory marketing at 1-800-IDT-CMOS to determine the latest product offerings. If you're building state-of-theart equipment, IDT may be able to solve some of your design problems.

## IDT MILITARY AND DESC-SMD PROGRAM

IDT is a leading supplier of military, high-speed CMOS circuits. The company's high-performance static RAMs, Logic, DSP, Microprocessor, Data Conversion, Electrically Erasable memories and Modular Subsystem product lines complement each other to provide high-speed CMOS solutions to a wide range of military applications and systems. Each product line offers products which are fully compliant to the latest revision of MIL-STD-883. In addition, IDT offers radiation tolerant, as well as enhanced, products.

IDT has an active program to have a Defense Electronic Supply Center (DESC) listing for Standard Military Drawings (SMD) of its products. The SMD program allows standardization of militarized products and reduction of the proliferation of nonstandard source
control drawings. This program will go far toward reducing the need for each defense contractor to make separate specification control drawings for purchased parts. IDT plans to have SMDs for many of its product offerings. Presently, IDT has 22 devices which are listed or pending listing. The devices are from IDT's SRAM, DSP, Logic and Microprocessor product lines. Additional devices are being added from those product lines as well as from Data Conversion and EEPROMs. IDT expects the number of SMDs to be over 50 in 1988. Users should contact either IDT or DESC for current status of products in the SMD program.

| SMD |  |
| :--- | :--- |
| SRAM | IDT |
| $5962-86705$ | IDT6168 |
| $5962-85525$ | IDT164 |
| 84066 | IT6116 |
| $5962-84132$ | IDT6167 |
| $5962-86015$ | IDT7187 |
| $5962-8689$ |  |
| $5962-88875$ | IDT198 |
| $5962-87002$ | IDT71307140 |
| $5962-88552$ | IDT132/7142 |
| DSP | IDT71256 |
| $5962-87531$ | IDT |
| $5962-86873$ | IDT201 |
| $5962-86846$ | IDT216 |
| LOGGIC | IDT72404 |
| $5962-87630$ | IDT |
| $5962-87629$ | IDT54FCT244 |
| $5962-86862$ | ID54FCT245 |
| $5962-87644$ | IT54FCT299 |
| $5966-87628$ | IDT54FCT373 |
| $5962-87627$ | ID54FCT374 |
| $5962-87654$ | IDT54FCT377 |
| $5962-87656$ | IDT54FCT138 |
| MICROPROCESSOR | ID54FCT240 |
| $5962-87708$ | IDT54FCT273 |

## RADIATION HARDENED TECHNOLOGY

IDT manufactures and supplies radiation hardened products for military/aerospace applications. Utilizing special processing and starting materials, IDT's radiation hardened devices are able to survive in hostile radiation environments. In total dose, dose rate and environments where single event upset is of concern, IDT products are designed to continue functioning without loss of performance. IDT can supply all of its products on these processes.

Total Dose radiation testing is performed in-house on an ARACOR X-Ray system. External facilities are utilized for device research on gamma cell, LINAC and other radiation equipment. IDT has an ongoing research and development program for improving radiation handling capabilities (See "IDT Radiation Tolerant/Enhanced Products for Radiation Environments" in Section 3) of IDT products/processes.

## IDT LEADING EDGE CEMOS TECHNOLOGY

## HIGH-PERFORMANCE CEMOS

CEMOS ${ }^{\text {™ }}$ (the " $E$ " stands for enhanced) is a state-of-the-art proprietary CMOS technology initially developed and continually refined by IDT to be at the leading-edge of new high-speed CMOS processes. It incorporates the best characteristics of traditional CMOS, including low power, high noise immunity and wide operating temperature range; it also achieves speed and output drive equal or superior to bipolar Schottky TTL.
The company has been producing CEMOS products in large volume for over six years. During this time, CEMOS technology has
been re-engineered and refined from the original 2.5 micron CEMOS 1 to the present CEMOS III direct step-on-wafer, dry etch process providing gate lengths as small as submicron (Figure 1). Continual advancement of CEMOS technology allows IDT to implement progressively higher levels of integration and achieve increasingly faster speeds maintaining the company's established position as the leader in high-speed CMOS integrated circuits.

CEMOS is a technology designed to optimize high-speed, lowpower and dense integration of advanced architecture VLSI and memory products.


CEMOS IV = CEMOS ill - scaled process optimized for high-speed logic.

Figure 1.

## DUAL-WELL STRUCTURES

CEMOS is constructed using an advanced dual-well, or twinwell, process architecture (Figure 2) to optimize the overall characteristics of a high-performance CMOS process. CMOS processes using only "P-Wells" result in inferior P (or N ) channel transistors or compromised $\mathrm{P} / \mathrm{N}$ channels. This compromise is largely eliminated by utilizing both a deep underlying main "well" (in this case a "P-Well" in "N-substrate") and by altering the doping profile nearer the surface of the P-channel transistor regions. The latter region becomes the "N-Well" of the dual-well process. This technique allows the fabrication of high-performance transistors in both polarities.

The industry now recognizes that the best combination of balanced capabilities is achieved using this dual-well approach. This construction technique supresses punch-through, minimizes junc-
tion capacitance and transistor body effects and allows extremely fast speeds. In addition, it significantly reduces soft errors induced by high-energy alpha particles in fine line geometry memory products.

## ELECTROSTATIC DISCHARGE (ESD) PROTECTION

Another traditional limitation associated with many MOS and bipolar products is electrostatic discharge induced failures. This problem has also been solved by a combination of IDT's CEMOS process and proper circuit design. All IDT products incorporate proprietary ESD protection circuitry on all inputs and outputs to ensure that they are insensitive to repeated application of ESD stress and do not exhibit the degradation found in other MOS or bipolar products which can eventually result in product failure.


Figure 2.

## ALPHA PARTICLES

Random alpha particles can cause memory cells to temporarily lose their contents or suffer a "soft error." Traveling with high energy levels, alpha particles penetrate deep into an integrated chip. As they burrow into the silicon, they leave a trail of free electronhole pairs in their wake.

The cause of alpha particles in well documented and understood in the industry. IDT has considered various techniques to protect the cells from this hazardous occurrence. These techniques include dual-well structures (Figures 2 \& 3) and a polymeric compound for die coating. Presently, a polymeric compound is used in many of IDT's SRAMs; however, the specific technique used may vary and change from device generation to the next as the industry and IDT improve the alpha particle protection technology.

## LATCHUP IMMUNITY

A combination of careful design layout, selective use of guard rings and proprietary techniques have resulted in virtual elimination of latchup problems often associated with older CMOS processes (Figure 4). The use of NPN and N-channel I/O devices eliminates hole injection latchup. Double guard ring structures are utilized on all input and output circuits to absorb injected electrons. These effectively cut off the current paths into the internal circuits to essentially isolate I/O circuits. Compared to older CMOS processes which exhibit latchup characteristics with trigger currents form 10-20mA, IDT products inhibit latchup at trigger currents substantially greater than 700 mA .

## IDT CEMOS

 Built-In High Alpha Particle Immunity

Figure 3.

IDT CEMOS
Latchup Suppression


Figure 4.

## SURFACE MOUNT TECHNOLOGY

To take full advantage of the low-power aspect of CMOS, and obtain two to three times the space savings, CMOS products should be used as SMDs (surface mount devices). However, most integrated circuits sold today are still packaged in the traditional DIP (dual in-line package) configuration and there is a tremendous support industry to handle thru-board assembly.

Determined to utilize CMOS advantages, IDT re-invented the DIP. This was accomplished by developing multilayered substrates (either co-fired ceramic or glass filled epoxy FR-4) with dual in-line (DIP) or single in-line (SIP) pins. An advanced vapor phase reflow surface mount technology was also developed after exhaustive evaluation proved vapor phase reflow to be the most efficient method of heat transfer and to produce the most reliable solder connections available.

Products that are to be interconnected to form larger electronic elements are electrically tested, environmentally screened, performance selected and then thermally matched to the appropriate ceramic or glass filled epoxy substrates. After modular assembly, the finished product is $100 \%$ re-tested to ensure that it completely performs to the specifications required.

As a result, IDT produces extraordinarily dense, high-speed combinations of monolithic ICs as complex subsystem modular assemblies. These modules convert SMDs to user-friendly DIPs/ SIPs providing customers with the density advantages of surface mount in a format compatible with their extensive, thru-board, assembly expertise.

## STATE-OF-THE-ART FACILITIES AND CAPABILITIES

Integrated Device Technology is headquartered in Santa Clara, California - the heart of the "Silicon Valley." The company's operations are housed in five facilities totaling close to 400,000 square feet. These facilities incorporate all aspects of business from research and development to design, wafer fabrication, assembly, environmental screening, test and administration. Inhouse capabilities incorporate scanning electron microscope (SEM) evaluation, particle impact noise detection (PIND), plastic packaging, military and commercial testing, burn-in, life test and a full complement of environmental screening equipment.

IDT's 54,000 square foot Corporate Headquarters houses technology and product research and development. Teams equipped with state-of-the-art computerized design and analytical tools conduct the continuous research and development required to push CEMOS technology forward and to create future product lines. This facility contains a 10,000 square foot Class 10 (no more than 10 particles larger than 0.2 micron per cubic foot) wafer fabrication clean room used to produce the Microprocessor, DSP and Logic product families, as well as support R\&D.

Located adjacent to the headquarter facility, forming an IDT corporate campus, is a 100,000 square foot two-building complex that houses the DSP Division and Microprocessor product line. Design and product teams, along with administrative functions, are situated in these buildings.

A second small wafer fabrication area, used for research and development, is also located at this site. This facility houses its own design tools, laboratories, test and burn-in facilities and in-house plastic assembly.

IDT's Subsystem Division is housed in a third Santa Clara location, only a few blocks away from the other sites. This 37,000 square foot facility contains the development and product teams that produce IDT's FCT, AHCT, IDT39C800 logic families and modular assemblies. Included at this facility are a quick turnaround hermetic package assembly line and an advanced vapor phase reflow surface mounting module assembly area.

IDT's largest facility is located in Salinas, California, about an hour away from Santa Clara. This is the Static RAM Division's headquarters, a 100,000 square foot facility located on a 14 acre site. Constructed in 1985, this facility houses an ultra-modern 25,000 square foot high-volume wafer fabrication area measured
at Class 2-to-3 clean room conditions (a maximum of 2 to 3 particles per cubic foot of 0.2 micron or larger). Careful design and construction created a clean room environment far beyond the average of U.S. fab areas (Class 100), capable of producing large volumes of very high-density submicron geometry, fast static RAMs. This facility also houses shipping areas for IDT's leadership family of CMOS static RAMs. This site has future expansion capabilities to accomodate a 250,000 square foot complex.

IDT's Packaging and Assembly Process Development teams are located at the Corporate Headquarters in Santa Clara. To keep pace with the development of new products and to enhance the IDT philosophy of "Innovation," these teams have ultra modern, integrated and correspondingly sophisticated equipment and environments at their disposal. All manufacturing is completed in dedicated clean room areas (Class 10K minimum), with all preseal operations accomplished under Class 100 Laminar Flow Hoods.

Development of assembly materials, processes and equipment is accomplished in these two facilities under a fully operational production environment to ensure reliability and repeatable product. The Hermetic Manufacturing and Process Development team is currently producing custom products to the strict requirements of MIL-STD-883. The fully automated plastic facility is currently producing high volumes of USA manufactured product while developing state-of-the-art surface mount technology, patterned after MIL-STD-883.

To extend these philosophies while maintaining strict control of our processes, IDT has acquired an operational Assembly and Test facility located in Penang, Malaysia. This facility is being upgraded to USA standards and will be fully operational mid-1988. As in the USA facility, all assemblies will be accomplished under laminar flow conditions (Class 100) until the silicon is encased in its final packaging. All products in this facility will be manufactured to the quality control requirements of MIL-STD-883.

IDT's facilities total nearly 400,000 square feet of floor space and house three wafer fabrication clean rooms, four assembly lines, five test areas and four burn-in areas. All of these facilities are aimed at increasing our manufacturing productivity to supply ever larger volumes of high-performance, cost-effective leadership CMOS products.

## SUPERIOR QUALITY AND RELIABILITY

Maintaining the highest standards of quality in the industry on all products is the basis of Integrated Device Technology's manufacturing systems and procedures. From inception, quality and reliability are built into all of IDT's products. Quality is "designed in" at every stage of manufacturing-as opposed to being "tested-in" later-in order to ensure impeccable performance.

Dedicated commitment to fine workmanship, along with development of rigid controls throughout wafer fab, device assembly and electrical test, create inherently reliable products. Incoming materials and chemicals are subjected to careful inspections. Quality monitors, or inspections, are performed throughout the manufacturing flow.

IDT military grade monolithic hermetic products are designed to meet or exceed the demanding Class B reliability levels of MIL-STD-883 and MIL-M-38510.

Product flow and test procedures for all monolithic hermetic military grade products are in accordance with the latest revision and notice of MIL-STD-883. State-of-the-art production techniques and computer-based test procedures are coupled with tight controls and inspections to ensure that products meet the requirements for $100 \%$ screening. Routine quality conformance lot testing is performed as defined in MIL-STD-883, Methods 5004 and 5005.

For module assemblies, additional screening of the fully assembled substrates is performed to assure package integrity and
mechanical reliability. One-hundred percent electrical tests are performed on the finished module to ensure compliance with the defined "subsystem" specifications.

By maintaining these high standards and rigid controls throughout every step of the manufacturing process, IDT ensures that commercial, industrial and military grade products consistently meet customer requirements for quality, reliability and performance.

## SPECIAL PROGRAMS

Class S. IDT also has all manufacturing, screening and test capabilities in-house (except X-ray and some Group D tests) to perform complete Class S processing per MIL-STD-883 on all IDT products and has supplied Class $S$ products on several programs.

Radiation Hardened. IDT has developed and supplied several levels of radiation hardened products for military/aerospace applications to perform at various levels of dose rate, total dose, single event upset (SEU), upset and latchup. IDT products maintain nearly their same high-performance levels built to these special process requirements. The company has in-house radiationtesting capability used both in process development and testing of deliverable product. IDT also has a separate group within the company dedicated to supplying products for radiation hardened applications and to continue research and development of process and products to further improve radiation hardening capabilities.
Product Selector and Cross Reference Guides
Technology/Capabilites
Quality and Reliability
Static PAMs
Dual-Port RAMs
FIFO Memories
Digital Signal Processing (DSP)
Bit-Sice Microprocessor Devices (MICROSLICE ${ }^{\text {TM }}$ ) and EDC
Reducedinstruction Set Computer (RISC) Processors
Logic Devices
Data Conversion
E2PRONS-Electrically Erasable Programmable Read OnlyMemories
Subsystems Modules
Application and Technical Notes
Package Diagram Outlines

## MILITARY DATA SHEET PARAMETRIC TEST

For compliant MIL-STD-883 products, IDT tests all electrical parameters except those parameters which are footnoted in the data sheet as being guaranteed by design or as a summation of other parameters. There are no electrical tests performed in production or at Group A sample tests for those particular electrical parameters.

In this 1988 Data Book, IDT has identified the electrical parameters which are guaranteed by design. However, there were omissions is some of the data sheets and the following electrical parameters should have had a footnote identifying them as being untested but guaranteed by design.

| PART NUMBER | PARAMETER |
| :--- | :--- |
| IDT39C01C/D/E | $\begin{array}{l}\text { Cycle Time and Clock Characteristics: } \\ \text { Read-Modify-Write Cycle, Maximum Clock } \\ \\ \\ \text { Frequency to shift Q, Min. Clock Period }\end{array}$ |
| IDT39C03A/39C03B | $\begin{array}{l}V_{1 H}, V_{\text {IL }}, \text { Min. clock lowtime, Min. clock high } \\ \text { time, Min. time CP and WE both low to }\end{array}$ |
|  | write, Multiply Instructions table, Divide In- |
|  | structions table, Sign magnitude to two's |
| complement conversion table, single |  |$\}$


| IDT49C402/A | $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{IL}}$; Cycle time and clock characteristics: Read-modify-write cycle, Max. clock frequency to shift $Q$, Min. clock period |
| :---: | :---: |
| IDT49C403/A | $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{IL}}$, Multiply Instructions table, BCD Instructions table, sign magnitude to two's complement conversion table, Divide Instruction table, single length normalization table |
| IDT49C460/A/B | Combinational Propagation Delays: Gen- <br>  Internal control mode LE DIAG (to DATA Di-31 $^{1}$ ), Internal control mode DATA $0-31$ (to DATA ${ }_{0-31}$ ) |
| IDT7200S/L | $\mathrm{t}_{\text {RLZ }}, t_{\text {WLZ }}, t_{\text {RHZ }}, t_{\text {RPE }}, t_{\text {WPF }}$ |
| IDT7201SA/LA | $\mathrm{t}_{\text {RLZ }}, \mathrm{t}_{\text {WLZ }}, \mathrm{t}_{\text {RHZ }}, t_{\text {RPE }}, t_{\text {WPF }}$ |
| IDT7202SA/LA | $t_{\text {RLZ }}, t_{\text {WLZ }}, t_{\text {RHZ }}, t_{\text {RPE }}, t_{\text {WPF }}$ |
| IDT7203S/L | $t_{\text {RLZ }}, t_{\text {WLZ }}, t_{\text {RHZ }}, t_{\text {RPE }}, t_{\text {WPF }}$ |
| IDT72103 | $t_{\mathrm{RLZ}}, \mathrm{t}_{\mathrm{WLZ}}, \mathrm{t}_{\mathrm{RHZ}}, \mathrm{t}_{\mathrm{PD} 1}, \mathrm{t}_{\mathrm{PD} 2}, \mathrm{t}_{\mathrm{SOHZ}}, \mathrm{t}_{\mathrm{SOLZ}}, \mathrm{t}_{\mathrm{OEHZ}}$, toelz |
| IDT72401 | $t_{\text {SIR }}, t_{\text {HIR }}, t_{\text {SOR }}, t_{\text {IPH }}, t_{\text {OPH }}$ |
| IDT72402 | $t_{\text {SIR }}, t_{\text {HIR }}, t_{\text {SOR }}, t_{\text {IPH }}, t_{\text {OPH }}$ |
| IDT72403 | $t_{\text {SIR }}, t_{\text {HIR }}, t_{\text {SOR }}, t_{\text {HZOE }}, t_{\text {IPH }}, t_{\text {OPH }}$ |
| IDT72404 | $t_{\text {SIR }}, t_{\text {HIR }}, t_{\text {SOR }}, t_{\text {HZOE }}, t_{\text {IPH }}, t_{\text {OPH }}$ |
| IDT72413 | $t_{\text {IPH }}, t_{\text {OPH }}, t_{\text {ORD }}, t_{\text {PHZ }}, t_{\text {PLZ }}, t_{\text {PZL }}, t_{\text {PZH }}$ |
| IDT75C18 | $\mathrm{C}_{\text {REF }}, \mathrm{C}_{1}, \mathrm{~V}_{\mathrm{OCP}}, \mathrm{V}_{\text {OCN }}, \mathrm{R}_{\mathrm{O}}, \mathrm{C}_{\mathrm{O}}, \mathrm{F}_{\mathrm{S}}, \mathrm{t}_{\mathrm{PWL}}$, $t_{\text {PWH }}, t_{H}, t_{\text {Sl }}, t_{\text {RI }}$, BWR, TCG, DG, GC, GI, GE, $\mathrm{FT}_{\mathrm{C}}$, PSRR (with 60 Hz ripple), $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{IH}}$, VICM |
| IDT75C19 | $\mathrm{C}_{\text {REF }}, \mathrm{C}_{1}, \mathrm{~V}_{\text {OCP }}, \mathrm{V}_{\text {OCN }}, \mathrm{R}_{\mathrm{O}}, \mathrm{C}_{\mathrm{O}}, \mathrm{F}_{\mathrm{S}}, \mathrm{t}_{\text {PWL }}$, $t_{\text {PWH }}, t_{H}, t_{\text {Sl }}, t_{\text {RI }}$, BWR, TCG, DG, GC, GI, $\mathrm{GE}, \mathrm{FT}_{\mathrm{C}}$, PSRR (with 60 Hz ripple), $\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{H}}$, VIcm |
| IDT75C458 | $\mathrm{t}_{\text {clit }}, \mathrm{t}_{\mathrm{VT}}, \mathrm{t}_{\mathrm{s}}, \mathrm{T}_{\text {SI }}, \mathrm{FT}, \mathrm{G}_{\mathrm{E}}, \mathrm{CT}$ |
| IDT75C48 | $\mathrm{R}_{\text {IN }}, \mathrm{C}_{\text {IN }}, \mathrm{C}_{\mathrm{l}}, \mathrm{T}_{\text {co }}, \mathrm{T}_{\text {TR }}, \mathrm{E}_{\text {AP }}, V_{\text {IL }}, V_{\text {IH }}$ |
| IDT75C58 | $t_{H z}, t_{L z}, t_{z H}, t_{z L}, R_{I N}, C_{I N}, I_{o z}, C_{l}, C_{0}, T_{c o}$, TtR, EAP |

## IDT QUALITY CONFORMANCE PROGRAM

## A COMMITMENT TO QUALITY

Integrated Device Technology's monolithic and modular assembly products are designed, manufactured and tested in accordance with the strict controls and procedures required by Military Standards. The documentation, design and manufacturing criteria of the Quality and Reliability Assurance Program were developed and are being maintained to the most current revisions of MIL-M-38510 and MIL-STD-883 requirements.

Product flow and test procedures for all Class B monolithic hermetic Military Grade microcircuits are in full compliance with paragraph 1.2.1 of MIL-STD-883. State-of-the-art production techniques and computer-based test procedures are coupled with stringent controls and inspections to ensure that products meet the requirements for $100 \%$ screening and quality conformance tests as defined in MIL-STD-883, Methods 5004 and 5005.

Product flow and test procedures for all modular hermetic products are fully compliant with the MIL-STD-883 test procedures for electronic module assemblies on ceramic substrates.

Product flow and test procedures for all plastic and commercial hermetic products are in accordance with industry practices for producing highly reliable microcircuits to ensure that products meet the IDT requirements for $100 \%$ screening and quality conformance tests.

By maintaining these high standards and rigid controls throughout every step of the manufacturing process, IDT ensures that our products consistently meet customer requirements for quality, reliability and performance.

## SUMMARY

## MONOLITHIC HERMETIC PACKAGE PROCESSING FLOW ${ }^{(1)}$

Refer to the Monolithic Hermetic Package Processing Flow diagram. All test methods refer to MIL-STD-883 unless otherwise stated.

1. Wafer Fabrication: Humidity, temperature and particulate contamination levels are controlled and maintained according to criteria patterned after Federal Standard 209, Clean Room and Workstation Requirements. All critical workstations are maintained at Class 100 levels or better. Wafers from each wafer fabrication area are subjected to Scanning Electron Microscope analysis on a periodic basis.
2. Die-Sort Visual Inspection: Wafers arecut and separated and the individual die are $100 \%$ visually inspected to strict IDT defined internal criteria.
3. Die Shear Monitor: To ensure die attach integrity, product samples are routinely subjected to a shear strength test per Method 2019.
4. Wire Bond Monitor: Products samples are routinely subjected to a strength test per Method 2011, Condition D, to ensure the integrity of the lead bond process.
5. Pre-Cap Visual: Before the completed package is sealed, $100 \%$ of the product is visually inspected to Method 2010, Condition B criteria.
6. Environmental Conditioning: $100 \%$ of the sealed product is subjected to environmental stress tests. These thermal and mechanical stress tests are designed to eliminate units with marginal seal, die attach or lead bond integrity.
7. Hermetic Testing: $100 \%$ of the hermetic packages are subjected to fine and gross leak seal tests to eliminate marginally sealed units or units whose seals may have become defective as a result of environmental conditioning tests.
8. Pre-Burn-In Electrical Test: Each product is $100 \%$ electrically tested at an ambient temperature of $+25^{\circ} \mathrm{C}$ to IDT data sheet or the customer specification.
9. Burn-In: $100 \%$ of the Military Grade product is burned-in under dynamic electrical conditions to the time and temperature requirements of Method 1015, Condition D. Except for the time, Commercial Grade product is burned-in to the same conditions as Military Grade devices.
10. Post-Burn-In Electrical: After burn-in, 100\% of the Class B Military Grade product is electrically tested to IDT data sheet or customer specifications over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range. Commercial Grade products are sample tested to the applicable temperature extremes.
11. Mark: All product is marked with product type and lot code indentifiers. MIL-STD-883 compliant Military Grade products are identified with the required compliant code letter.
12. Quality Conformance Tests: Samples of the Military Grade product which have been processed to the $100 \%$ screening tests of Method 5004 are routinely subjected to the quality conformance requirements of Method 5005.

## NOTE:

1. For quality requirements beyond Class B levels such as SEM analysis, X-Ray inspection, Particle Impact Noise Reduction (PIND) test, Class S screening or other customer specified screening flows, please contact your Integrated Device Technology sales representative.

Monolithic Hermetic Package Processing Flow


## Monolithic Hermetic Package Final Processing Flow

| Operation | MIL-STD-883 Test Method | Military Compliant | Commercial |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Military Temp. Range | Commercial Temp. Range |
| Burn-In | $1015 / \mathrm{D} \text { at }+125^{\circ} \mathrm{C}$ <br> Min. or Equivalent | $\begin{aligned} & \text { 100\% } \\ & 160 \text { Hours } \end{aligned}$ | 100\% 16 Hours | 100\% 16 Hours |
| Post Burn-in Electrical: Static (DC), Functional and Switching (AC) ${ }^{(2)}$ | IDT Spec. | $\begin{aligned} & 100 \% \\ & +25,-55 \& \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 100 \% \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 100 \% \\ & +70^{\circ} \mathrm{C} \end{aligned}$ |
| Percent Defective Allowed (PDA) ${ }^{(4)}$ | 5004 or IDT Spec. | 5\% | 10\% | 10\% |
| Group A Electrical: Static (DC), Functional and Switching (AC) ${ }^{(2)}$ | 5005 \& IDT Spec. | $\begin{aligned} & \text { Sample } \\ & -55 \&+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \text { Sample } \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & \text { Sample } \\ & +70^{\circ} \mathrm{C} \end{aligned}$ |
| Mark/Lead Straighten | IDT Spec. | 100\% | 100\% | 100\% |
| $+25^{\circ} \mathrm{C}$ Electrical ${ }^{(2)}$ | IDT Spec. | 100\% ${ }^{(5)}$ | 100\% | 100\% |
| Final Visual/Pack | IDT Spec. | 100\% | 100\% | 100\% |
| Quality Conformance Inspection | 5005 (Group B, C, D) | Yes | - | - |
| Quality Shipping Inspection (Visual/Plant Clearance) | IDT Spec. | Sample | Sample | Sample |

## NOTES:

1. All screens are $100 \%$ unless otherwise noted.
2. All electrical test programs are per the applicable IDT test specification.
3. This hermeticity sample is performed after all lead finish operations.
4. If a lot fails the $5 \%$ PDA but is $\leq 10 \%$, the lot may be resubmitted to burn-in one time only to the same time and temperature conditions as first submission. The subsequent post burn-in electrical test at $+25^{\circ} \mathrm{C}$ will be performed to a PDA of $3 \%$.
5. IDT performs a $100 \%$ electrical test at $+25^{\circ} \mathrm{C}$ with a $2 \%$ PDA limit at this point to satisfy group A requirements, and considers this to be equivalent to the group A requirement of an LTPD of 2 , with an accept number of 0 . If a lot fails the $2 \%$ PDA limit, it may be rescreened one time only to a tightened PDA limit of $1.5 \%$.
6. 

Quality sample inspection

## SUMMARY

## MONOLITHIC PLASTIC PACKAGE PROCESSING FLOW

Refer to the Monolithic Plastic Package Processing Flow diagram. All test methods refer to MIL-STD-883 unless otherwise stated.

1. Wafer Fabrication: Humidity, temperature and particulate contamination levels are controlled and maintained according to criteria patterned after Federal Standard 209, Clean Room and Workstation Requirements. All critical workstations are maintained at Class 100 levels or better. Topside silicon nitride passivation is applied to all wafers for better moisture barrier characteristics.
Wafers from each wafer fabrication area are subjected to scanning electron microscope analysis on a periodic basis.
2. Die-Sort Visual Inspection: Wafers are cut and separated and the individual die are $100 \%$ visually inspected to strict internal criteria.
3. Die Push Test: To ensure die attach integrity, product samples are routinely subjected to die push tests.
4. Wire Bond Monitor: Product samples are routinely subjected to wire bond pull tests to ensure the integrity of the lead bond process.
5. Pre-cap VIsual: Before the package is molded, $100 \%$ of the product is visually inspected to criteria patterned after MIL-STD-883, Method 2010, Condition B.
6. Post Mold Cure: Plastic encapsulated devices are baked to insure an optimum plastic seal so as to enhance moisture barrier characteristics.
7. Pre-Burn-In Electrical: Each product is $100 \%$ electrically tested at an ambient temperature of $+25^{\circ} \mathrm{C}$ to IDT data sheet or the customer specification.
8. Burn-In: Except for MSI Logic family devices where it may be obtained as an option, all Commercial Grade plastic package products are burned-in 16 hours at $+125^{\circ} \mathrm{C}$ (or equivalent), utilizing the same burn-in circuit conditions as the Military Grade product.
9. Post-Burn-In Electrical: After burn-in, $100 \%$ of the plastic product is electrically tested to IDT data sheet or customer specifications at the maximum temperature extreme. The minimum temperature extreme is tested periodically on an audit basis.
10. Mark: All product is marked with product type and lot code identifiers.
11. Quality Conformance Inspection: Samples of the plastic product which have been processed to $100 \%$ screening requirements are subjected to the Periodic Quality Conformance Inspection Program. Where indicated the test methods are patterned after MIL-STD-883 criteria.


## NOTES:

$125^{\circ} \mathrm{C}$ 16 HRS. MINIMUM (OR EQUIVALENT) EXCEPT MSI LOGIC FAMILY DEVICES (FCT, AND 39C800),
ON WHICH IT MAY BE OBTAINED AS AN OPTION

1) All screens are $100 \%$ unless otherwise noted.
2) All electrical test programs are per the applicable IDT test specification.
3) IDT performs a $100 \%$ electrical test at $+25^{\circ} \mathrm{C}$ with a $5 \%$ PDA limit at this point.
4) Q = Quality sample inspection

## SUMMARY

## MODULE ASSEMBLY HERMETIC PACKAGE PROCESSING FLOW ${ }^{(1)}$

Refer to the Module Assembly Hermetic Package Processing Flow diagram. All test method's refer to MIL-STD-883 unless otherwise stated.

## Components

1. Military Grade Class B monolithic microcircuit products utilized in Module Assembly products are manufactured and screened in compliance with the applicable demanding criteria of MIL-STD-883. (See the Monolithic Hermetic Package Processing Flow diagram.)
2. Commercial Grade monolithic microcircuit products utilized in Module Assembly products differ from Military Grade only in the burn-in time and electrical test temperatures.
3. Passive components such as chip capacitors are obtained from qualified vendors to the applicable military and IDT specifications.

## Modules

1. Module Assembly: The active and passive components and substrates used in the assembly of modules must pass incoming inspection requirements. The components are then mounted onto the substrate using the reflow solder vapor phase technique.
2. Pre-Burn-In Electrical Test: Each module is $100 \%$ electrically tested at an ambient temperature of $+25^{\circ} \mathrm{C}$ to IDT data sheet or the customer specification.
3. Burn-In: $100 \%$ of Military Grade module product is burned-in under the dynamic electrical conditions of Method 1015, Condition D, for $44 \pm 4$ hours at a $T_{A}$ of $+125^{\circ} \mathrm{C}$. Commercial Grade module products do not require burn-in.
4. Post-Burn-In Electrical: After burn-in, $100 \%$ of the Class B Military Grade product is electrically tested to IDT data sheet or customer specifications over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range. Commercial Grade products are sample tested to the applicable temperature extremes.
5. PDA Calculation: A PDA (Percent Defective Allowed) of $5 \%$ is imposed on all Military module products for the $25^{\circ} \mathrm{C}$ parameters after completion of burn-in.
6. Mark: All product is marked with product type and lot code identifiers. MIL-STD-883 compliant Military Grade products are identified with the required compliancy code letter.
7. Quality Conformance Tests: Samples of the Military Grade product which have been processed to $100 \%$ screening tests are routinely subjected to the Quality Conformance Inspection requirements of MIL-STD-883 applicable to Module Assembly products.
8. External Visual: Product is $100 \%$ visually inspected prior to shipment to the applicable criteria for modules as required by MIL-STD-883.

## NOTE:

1. For quality requirements beyond Class B levels, such as SEM analysis, X-ray inspection, Particle Impact Noise Detection (PIND) test, Class S screening or other customer specified screening flows, please contact your Integrated Device Technology sales representative.

Module Assembly Hermetic Package Processing Flow


SEE FINAL PROCESSING FLOW ON PAGE 3-8 FOR REMAINDER OF OPERATIONS AND NOTES

## Module Assembly Hermetlc Package Final Processing Flow

| Operation | MIL-STD-883 Test Method | Milltary Compliant | Commercial |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Military Temp. Range | Commercial Temp. Range |
| Burn-In | 1015/D at $+125^{\circ} \mathrm{C}$ Min. or Equivalent | $\begin{aligned} & 100 \% \\ & 44 \pm 4 \text { Hours } \end{aligned}$ | - | - |
| Post Bum-in Electrical: Static (DC), Functional and Switching (AC) ${ }^{(2)}$ | IDT Spec. | $\begin{aligned} & 100 \% \\ & +25,-55 \& \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 100 \% \\ & +125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & 100 \% \\ & +70^{\circ} \mathrm{C} \end{aligned}$ |
| Percent Defective Allowed (PDA) ${ }^{(3)}$ | 5004 | 5\% | - | - |
| Group A Electrical: Static (DC), Functional and Switching (AC) ${ }^{(2)}$ | IDT Spec. | $\begin{aligned} & \text { Sample } \\ & -55 \&+125^{\circ} \mathrm{C} \end{aligned}$ | Sample $+125^{\circ} \mathrm{C}$ | $\begin{aligned} & \text { Sample } \\ & +70^{\circ} \mathrm{C} \end{aligned}$ |
| Mark/Lead Straighten | IDT Spec. | 100\% | 100\% | 100\% |
| $+25^{\circ} \mathrm{C}$ Electrical ${ }^{(2)}$ | IDT Spec. | 100\% ${ }^{(4)}$ | 100\% | 100\% |
| Final Visual/Pack | IDT Spec. | 100\% | 100\% | 100\% |
| Quality Conformance Inspection | (Note 5) | Yes | - | - |
| Quality Shipping Inspection (Visual/Plant Clearance) | IDT Spec. | Sample | Sample | Sample |

## NOTES:

1. All screens are $100 \%$ unless otherwise noted.
2. All electrical test programs are per the applicable IDT test specification.
3. If a lot fails the $5 \%$ PDA but is $\leq 10 \%$, the lot may be resubmitted to burn-in one time only to the same time and temperature conditions as first submission. The subsequent post burn-in electrical test at $+25^{\circ} \mathrm{C}$ will be performed to a PDA of $3 \%$.
4. IDT performs a $100 \%$ electrical test at $+25^{\circ} \mathrm{C}$ with a $2 \%$ PDA limit at this point to satisfy group $A$ requirements, and considers this to be equivalent to the group A requirement of an LTPD of 2 , with an accept number of 0 . If a lot fails the $2 \%$ PDA limit, it may be rescreened one time only to a tightened PDA limit of $1.5 \%$.
5. IDT presently utilizes $Q C I$ tests patterned after method 5005. A new method for module products is under development by the military.
6. 

## RADIATION TOLERANT/ENHANCED/HARDENED PRODUCTS FOR RADIATION ENVIRONMENTS

## INTRODUCTION

The need for high-performance CMOS integrated circuits in military and space systems is more critical today than ever before. The lower power dissipation that is achieved using CMOS technology, along with the high complexity and density levels, makes CMOS the nearly ideal component for all types of applications.

Systems designed for military or space applications are intended for environments where high levels of radiation may be encountered. The implication of a device failure within a military or space system clearly is critical. IDT has made a significant contribution toward providing reliable radiation-tolerant systems by offering integrated circuits with enhanced radiation tolerance. Radiation environments, IDT process enhancements and device tolerance levels achieved are described below.

## THE RADIATION ENVIRONMENT

There are four different types of radiation environments that are of concern to builders of military and space systems. These environments and their effects on the device operation, summarized in Figure 1, are as follows:

Total Dose Accumulation refers to the total amount of accumulated gamma rays experienced by the devices in the system, and is measured in RADS(SI) for radiation units experienced at the silicon level. The physical effect of gamma rays on semiconductor devices is to cause threshold shifts (Vt shifts) of both the active transistors as well as the parasitic field transistors. Threshold voltages decrease as total dose is accumulated; at some point, the device will begin to exhibit parametric failures as the input/output and supply currents increase. At higher radiation accumulation levels, functional failures occur. In memory circuits, however, functional failures due to memory cell failure often occur first.

Burst Radiation or Dose Rate refers to the amount of radiation, usually photons or electrons, experienced by devices in the system due to a pulse event, and is measured in RADS(SI) per second. The effect of a high dose rate or burst of radiation on CMOS integrated circuits is to cause temporary upset of logic states and/or CMOS latch-up. Latch-up can cause permanent damage to the device.

Single Event Upset (SEU) is a transient logic state change caused by high-energy ions, such as energetic cosmic rays, striking the integrated circuits. As the ion passes through the silicon, charge is created either through ionization or direct nuclear collision. If collected by a circuit node, this excess charge can cause a change in logic state of the circuit. Dynamic nodes that are not actively held at a particular logic state (dynamic RAM cells for example) are the most susceptible. These upsets are transient, but can cause system failures known as "soft errors."

Neutron Irradiation will cause structural damage to the silicon lattice which may lead to device leakage and, ultimately, functional failure.

| RADIATION <br> CATEGORY | PRIMARY <br> PARTICLE | SOURCE | EFFECT |
| :---: | :---: | :---: | :---: |
| Total Dose | Gamma | Space or <br> Nuclear <br> Event | Permanent |
| DoseRate | Photons | Nuclear <br> Event | Temporary <br> Upset of Logic <br> State or <br> Latch-Up |
| SEU | Cosmic <br> Rays | Space | Temporary <br> Upset of <br> Logic State |
| Neutron | Neutrons | Nuclear <br> Event | Device Leakage <br> Due to Silicon <br> Lattice Damage |

Figure 1.

## DEVICE ENHANCEMENTS

Of the four radiation environments above, IDT has taken considerable data on the first two, Total Dose Accumulation and Dose Rate. IDT has developed a process that significantly improves the radiation tolerance of its devices within these environments. Prevention of SEU failures is usually accomplished by system-level considerations, such as error checking and correction (ECC) circuitry, since the occurrance of SEUs is not particularly dependent on process technology. Through IDT's customer contracts, SEU data has been gathered on some devices. Little is yet known about the effects of neutron-induced damage. For more information on SEU testing, contact IDT's Radiation Hardened Product Group.

Figure 2 itemizes some of the enhancements that IDT has made to its standard process in creating a radiation enhanced process. The use of epi substrate material provides a lower substrate resistance environment to create latch-up free CMOS structures. Field and gate oxides are less susceptible to radiation damage (i.e., "hardened") by modifying the process architecture to allow lowertemperature processing. Device implants and Vts have been adjusted allowing more Vt margin.

|  | STANDARD | ENHANCED |
| :--- | :---: | :---: |
| Substrate Materlal | $\mathrm{n}-$ | n - epi $/ \mathrm{n}+$ |
| Field Oxide | std | hardened |
| Gate Oxide | std | hardened |
| $\mathrm{Vt}, \mathrm{n}$ | 0.75 volts | 1.0 volts |
| $\mathrm{Vt} p$, | -0.75 volts | -0.6 volts |
| Process Temperature <br> Post Gate Oxide | $1000^{\circ} \mathrm{C}$ | $900^{\circ} \mathrm{C}$ |

Figure 2.

## RADIATION HARDNESS CATEGORIES

With the process enhancements described above, IDT offers integrated circuits with varying grades of radiation tolerance, or radiation "hardness," shown in Figure 3. The level of radiation hardness is defined by IDT as follows:

- Radiation Enhanced integrated circuits are defined as being able to withstand a total dose of 30K RADs(Si) [memory devices,

100K RADs(Si) capability for non-memory products] without failure.

- Radiation Tolerant integrated circuits are defined as being able to withstand a total dose of 10K RADs(Si) without failure. Standard IDT products can be expected to exhibit radiation tolerance of (withstand) a total dose of $4 \mathrm{~K}-6 \mathrm{~K}$ RADs(Si) without failure.

| TYPE OF RADIATION | UNITS | MEMORY | PRODUCT TYPES MEMORY + LOGIC | LOGIC | $\begin{gathered} \text { IDT } \\ \text { PROCESS } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total Dose | K RADs(Si) Rate: 10 K RADs(Si)/min. | $\begin{aligned} & \leq 6 K \\ & >10 \mathrm{~K} \\ & >30 \mathrm{~K} \end{aligned}$ | $\begin{aligned} & \leq 6 \mathrm{~K} \\ & >10 \mathrm{~K} \\ & >30 \mathrm{~K} \end{aligned}$ | $\begin{aligned} & \leq 15 \mathrm{~K} \\ & >10 \mathrm{~K} \\ & >30 \mathrm{~K} \end{aligned}$ | Standard Tolerant Enhanced |
| Dose Rate (Latchup) | RADs(Si)/sec. pulse width $=50 \mathrm{~ns}$ | $\begin{aligned} & 1.0 \mathrm{E} 8 \\ & 1.0 \mathrm{E} 8 \\ & >2.4 \mathrm{E} 10 \end{aligned}$ | >2.4E10 $\qquad$ No Latchup- | $>2.4 \mathrm{E} 10$ | Standard Tolerant Enhanced |

Figure 3.

Integrated Device Technology now offers devices processed to each of these radiation tolerant levels across the full product line.

The appropriate part number corresponding to these radiation hardness categories is defined in Figure 4.


Figure 4.

Please contact your local IDT sales representative or factory marketing to determine availability and price of any IDT product processed in accordance with one of these levels of radiation hardness.

## CONCLUSION

There has been widespread interest within the military and space community in IDT's CMOS product line for its radiation
hardness levels, as well as its high-performance and low power dissipation. To serve this growing need for CMOS circuits that must operate in a radiation environment, IDT has created a separate group within the company to concentrate on supplying products for these applications. Continuing research and development of process and products, including the use of in-house radiation testing capability, will allow Integrated Device Technology to offer continuously increasing levels of radiation-tolerant solutions.
Product Selector and Cross Reterence Guides
Technology/Capabilites
Qually and Reliability
Static RAMs
Dual-Pon BAMs
FHO Memones
Dightal Signal Processing (DSP)
Sit-Sice Microprocesson Devices (MCROSLICE ${ }^{\text {min }}$ ) and EDC
Reduced Instuction Se: Computer (RSC) Processor:
Logic Devices
Data Conversion
E2PROMS.Eectucally Erasablo Programmable Read OnlyMemories
Subsystens ModulesApplication and Technical Notes
Package Diagram Outlnes

## SRAM INTRODUCTION

Integrated Device Technology is the major U.S. supplier of highperformance Static Random Access Memories. Leading edge CEMOS and BiCEMOS process technology, coupled with advanced design techniques, enables IDT to supply our military and commercial customers with production volumes of the industry's fastest SRAMs. IDT is committed to providing our customers with early access to innovative circuit designs, taking full advantage of this advanced process technology. This results in the broadest range of SRAM speeds, densities and organizations available in today's market.

Integrated with performance leadership at IDT is a commitment to provide our customers with a wide selection of SRAM organizations. $16 \mathrm{~K}, 64 \mathrm{~K}$ and 256 K devices are offered in $\times 1, \times 4$ and $\times 8$ organizations. This year, these offerings will be expanded to include $\times 16$ and $\times 9$ devices, as well as 1 Megabit densities. To further match IDT SRAMs with system architectural needs, several devices are available with separate inputs and outputs, additional control features and functions.

Leadership products offered by IDT include BiCEMOS devices, incorporating both TTL and ECL compatible inputs and outputs, as well as CEMOS devices offering true CMOS I/O levels. These products confirm our charter to offer technology to system designers in its most friendly and usable form

Our intensive and innovative process technology development effort has resulted in truly outstanding advances in device performance. Over the past 7 years, as an example, our $2 \mathrm{~K} \times 8$ SRAM has been redesigned in successively advanced CEMOS processes,
progressing from $2 \mu$ geometries to less than $1 \mu$. This resulted in access time being improved by about a factor of 10 , to the currently available 15 nanosecond devices. This continuing dedication to advancement will result in 1 Megabit CEMOS devices and 256 K bit BiCEMOS devices this year.

IDT's advanced SRAMs are available in a wide variety of packages, ranging from commercial surface mount through DIPs and LCCs to military flatpacks. This continually expanding package offering is in direct response to critical second-level interconnect issues confronting today's system designer. Our commitment to technology extends to advanced, cost-effective packaging techniques.

Both commercial and military versions of all IDT SRAMs are available. Our military devices are manufactured and processed strictly in conformance with all the administrative, processing and performance requirements of MIL-STD-883. Having anticipated increased military radiation resistance requirements, all devices are also offered with special radiation resistant processing and guarantees. As a leading supplier of military SRAMs, IDT provides performance and quality levels second to none. Our commercial products, in fact, share most processing steps with military devices.
IDT's continuing commitment to cutting edge technology and performance will assure the availability of SRAMs most compatible with the exacting needs of today's systems. Look to IDT SRAMs for performance, technology, quality and imaginative solutions to memory system problems.

## TABLE OF CONTENTS

CONTENTS ..... PAGE
Static RAMs
IDT6167
IDT6168
IDT71681
IDT71682
IDT6116
IDT7187
IDT100490
IDT7188
IDT619816K (16K x 1) CMOS SRAM (Power Down) (14-74, 14-200, 14-253)4-1
16K (4K x 4) CMOS SRAM (Power Down) (14-253) ..... 4-11
16K ( $4 \mathrm{~K} \times 4$ ) CMOS SRAM (Separate I/O-Output Follows Input at Write (14-36, 14-74, 14-253)) ..... 4-22
$16 \mathrm{~K}(4 \mathrm{~K} \times 4)$ CMOS SRAM (Separate I/O-Output High Z at Write) (14-36, 14-74, 14-253) ..... 4-22
$16 \mathrm{~K}(2 \mathrm{~K} \times 8$ ) CMOS SRAM (14-74, 14-253) ..... 4-33
64K (64K x 1) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-44
$64 \mathrm{~K}(64 \mathrm{~K} \times 1)$ BiCMOS SRAM with ECL I/O ..... 4-52
$64 \mathrm{~K}(16 \mathrm{~K} \times 4)$ CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-57
$64 \mathrm{~K}(16 \mathrm{~K} x 4)$ CMOS SRAM (with Output Enable) (14-74, 14-253) ..... 4-65
IDT7198 $64 \mathrm{~K}(16 \mathrm{~K} \times 4) \mathrm{CMOS}$ SRAM ( $2 \overline{\mathrm{CE}}$ and $\overline{\mathrm{OE}}$ ) $(14-74,14-253)$ ..... 4-74
IDT71981 $64 \mathrm{~K}(16 \mathrm{~K} \times 4)$ CMOS SRAM (Separate I/O-Output Follows Input at Write) (14-36, 14-74, 14-253) ..... 4-84
IDT71982 $64 \mathrm{~K}(16 \mathrm{~K} x 4)$ CMOS SRAM (Separate I/O-Output High Z at Write) (14-36, 14-74, 14-253) ..... 4-84
IDT7164$64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) CMOS SRAM (Power Down) (14-74, 14-207, 14-253)4-94
IDT7186 $64 \mathrm{~K}(4 \mathrm{~K} \times 16)$ CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-103IDT8M628
$128 \mathrm{~K}(8 \mathrm{~K} \times 16)$ CMOS SRAM ..... 13-99
IDT8MP628128K (8K $\times 16$ ) CMOS SRAM (Plastic SIP)13-80
IDT7MP564 80 K ( $16 \mathrm{~K} \times 5$ ) CMOS SRAM (Plastic SIP) ..... 13-29
IDT71257
IDT7MP156
256K (256K $\times 1$ ) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-113
256K (256K x 1) CMOS SRAM (Plastic SIP) ..... 13-17
IDT7MC156 256K x 1 CMOS SRAM (Ceramic SIP) ..... 13-3
IDT71258
IDT61298
4-124
256K ( $64 \mathrm{~K} \times 4$ ) CMOS SRAM (14-74, 14-253)4-133
IDT71281 ..... 4-143
$256 \mathrm{~K}(64 \mathrm{~K} \times 4)$ CMOS SRAM (Separate I/O-Output Follows Input at Write) (14-36, 14-74, 14-253)256K ( $64 \mathrm{~K} \times 4$ ) CMOS SRAM (with Output Enable) (14-74, 14-253)
IDT71282
IDT7MP456
4-143
256K (64K x 4) CMOS SRAM (Separate I/O-Output High Z at Write) (14-36, 14-74, 14-253)13-23
IDT71256
IDT8M856256K (64K x 4) CMOS SRAM (Plastic SIP)
4-153
(32K x 8) CMOS SRAM (Power Down) (14-74, 14-253)13-113
IDT7M656 ..... 13-48256K (32K x 8) Low-Power CMOS SRAM
IDT8MP656 256K (16K x 16) CMOS SRAM (Plastic SIP) ..... 13-80
IDT8M656
256K (16K x 16) CMOS SRAM ..... 13-99
IDT7M812 $512 \mathrm{~K}(64 \mathrm{~K} \times 8$ ) CMOS SRAM ..... 13-57
IDT7M912. $512 \mathrm{~K}(64 \mathrm{~K} \times 9$ ) CMOS SRAM ..... 13-57
IDT8M612 512K (32K x 16) CMOS SRAM ..... 13-92
IDT8MP612 512K (32K x 16) CMOS SRAM (Plastic SIP) ..... 13-74
IDT7MC4032 512 K (16K x 32) CMOS SRAM (Ceramic Dual SIP) ..... 13-15
IDT71027 1 Megabit ( $1024 \times 1$ ) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-168
IDT7MC4001 1 Megabit (1024K x 1) CMOS SRAM w/Separate I/O (Ceramic SIP) ..... 13-9
IDT71028 1 Megabit (256K x 4) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-171
IDT71024 1 Megabit (128K x 8) CMOS SRAM (Power Down) (14-74, 14-253) ..... 4-173
IDT8M824 1 Megabit (128K x 8) CMOS SRAM ..... 13-107
IDT8MP824 1 Megabit (128K x 8) CMOS SRAM (Plastic SIP) ..... 13-86
IDT7M624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-41
IDT7MB624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM (Plastic DIP) ..... 13-1
IDT8M624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-92
IDT8MP624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM (Plastic SIP) ..... 13-74
IDT7M4017 2 Megabit ( $64 \mathrm{~K} \times 32$ ) CMOS SRAM ..... 13-72
IDT7MP4008 4 Megabit ( $512 \mathrm{~K} \times 8$ ) CMOS SRAM (Plastic SIP) ..... 13-35
IDT7M4016 4 Megabit ( $256 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-70
Application Specific Memories
IDT6178 $\quad 16 \mathrm{~K}(4 \mathrm{~K} \times 4)$ CMOS Cache-Tag SRAM (14-47, 14-264, 14-268) ..... 4-184
IDT7174 64K ( $8 \mathrm{~K} \times 8$ ) CMOS Cache-Tag SRAM (14-47, 14-264, 14-268) ..... 4-186
IDT7165 $64 \mathrm{~K}(8 \mathrm{~K} \times 8)$ Resettable CMOS SRAM (14-74, 14-207, 14-253) ..... 4-196
IDT71C65 $64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) SRAM (Resettable CMOS I/O) (14-74, 14-207, 14-253) ..... 4-206
IDT71501 $64 \mathrm{~K}(64 \mathrm{~K} \times 1$ ) CMOS Synchronous RAM ..... 4-215
IDT7MP6025 512 K ( $64 \mathrm{~K} \times 8$ ) Synchronous SRAM (Plastic SIP) ..... 13-123
IDT7M6001 Dual, Multiplexed 16K x 20 SRAM ..... 13-197
IDT7M824 1 Megabit ( $128 \mathrm{~K} \times 8$ ) Registered and Buffered SRAM Subsystem Family ..... 13-168
IDT71502 $64 \mathrm{~K}(4 \mathrm{~K} \times 16)$ CMOS Registered RAM (for Writable Control Stores) (14-154, 14-197) ..... 4-224
IDT7M6032 $16 \mathrm{~K} \times 32$ High-Speed Writable Control Store w/SPC (14-154) ..... 13-199
IDT7MB6042

13-121

## FEATURES:

- High-speed (equal access and cycle time)
- Military: 15/20/25/35/45/55/70/85/100ns (max.)
- Commercial: 12/15/20/25/35ns (max.)
- Low power consumption
- IDT6167SA

Active: 200mW (typ.)
Standby:100 W (typ.)

- IDT6167LA

Active: 150mW (typ.)
Standby: $10 \mu \mathrm{~W}$ (typ.)

- Battery backup operation-2V data retention voltage (IDT6167LA only)
- Available in 20-pin CERDIP and plastic DIP, 20-pin Flatpack or CERPACK, 20-pin SOIC and 20-pin leadless chip carrier
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- CEMOS process virtually eliminates alpha particle soft-error rates
- Separate data input and output
- Single 5V ( $\pm 10 \%$ ) power supply
- Input and output directly TTL-compatible
- Three-state output
- Static operation: no clocks or refresh required
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-84132 is pending listing on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT6167 is a 16,384 -bit high-speed static RAM organized as $16 \mathrm{~K} \times 1$. The part is fabricated using IDT's high-performance, highreliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective alternative to bipolar and fast NMOS memories.

Access times as fast as 12 ns are available with maximum power consumption of only 660 mW . The circuit also offers a reduced power standby mode. When $\overline{\mathrm{CS}}$ goes high, the circuit will automatically go to, and remain in, a standby mode as long as $\overline{\mathrm{CS}}$ remains high. In the standby mode, the device consumes less than $10 \mu \mathrm{~W}$, typically. This capability provides significant system-level power and cooling savings. The low-power (LA) version also offers a battery backup data retention capability where the circuit typically consumes only $1 \mu \mathrm{~W}$ operating off a 2 V battery.

All inputs and the output of the IDT6167 are TTL-compatible and operate from a single 5 V supply, thus simplifying system designs. Fully static asynchronous circuitry is used, which requires no clocks or refreshing for operation, and provides equal access and cycle times for ease of use.

The IDT6167 is packaged in a space-saving 20 -pin, 300 mil Plastic DIP or CERDIP, plastic 20-pin SOIC, 20-pin flatpack or CERPACK and 20-pin leadless chip carrier, providing high boardlevel packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DIP/SOIC/FLATPACK/CERPACK TOP VIEW


LCC TOP VIEW

LOGIC SYMBOL


PIN NAMES

| $A_{0}-A_{13}$ | Address Inputs | $D_{\mathbb{N}}$ | DATA $_{\text {IN }}$ |
| :--- | :--- | :--- | :--- |
| $\overline{C S}$ | Chip Select | DOUT | DATAouT |
| $\overline{W E}$ | Write Enable | GND | Ground |
| $V_{C C}$ | Power |  |  |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}($ min. $)=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\text {cC }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITION |  |  | DT6167S |  |  | T6167L |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. |  | MAX. |  |  | MAX. |  |
| $\mid 14$ | Input Leakage Current | $V_{C C}=M a x ., V_{\mathbb{L}}=G N D$ to $V_{C C}$ | MIL. COM'L. |  | - | 10 5 | - | - | 5 2 | $\mu \mathrm{A}$ |
| $\\| \mathrm{LO}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M a x . \\ & C S \end{aligned}=V_{I H}, V_{\text {OUT }}=G N D \text { to } V_{C C} .$ | MIL. COM'L. |  | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | 5 2 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA} \mathrm{CCC},=\mathrm{Min}$. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | 2.4 | - | - | 2.4 | - - - |  | V |

NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}, V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{L C}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | 6167SA12 ${ }^{(4)}$ 6167LA12 ${ }^{(4)}$ COM'L. MIL. | $\begin{array}{\|l\|} \hline 6167 S A 15 \\ \text { 6167LA15 } \\ \text { COM'L. MIL } \end{array}$ | $\begin{aligned} & \text { 6167SA20/25 } \\ & \text { 6167LA20/25 } \\ & \text { COM'L. MIL } \end{aligned}$ | $\begin{array}{r} \text { 6167SA35 } \\ \text { 6167LA35 } \\ \text { COM'L. MIL. } \end{array}$ | $\begin{array}{\|l\|} \hline 6167 S A 455^{(5)} \\ \text { 6167LA4555 } \\ \text { COM'L. MIL. } \end{array}$ | $\begin{aligned} & 6167 \text { SA55 }{ }^{(5)} \\ & \text { 6167LA55 }{ }^{(5)} \\ & \text { COM'L. MIL. } \end{aligned}$ | $\begin{array}{\|l\|} \hline 6167 S A 70^{(5)} \\ \text { 6167LA70 } \\ \text { COM'L. MIL. } \\ \hline \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICCl | Operating Power <br> Supply Current $\overline{C S}=V_{1 L}$ <br> Outputs Open, <br> $V_{c c}=M a x$., $t=0^{(3)}$ | SA | 90 - | $90 \quad 90$ | $90 \quad 90$ | $90 \quad 90$ | - 90 | - 90 | - 90 | mA |
|  |  | LA | 55 \% - | 5560 | 5560 | 5560 | - 60 | - 60 | - 60 |  |
| $\mathrm{l}_{\mathrm{CC2}}$ | Dynamic <br> Operating Current <br> $\overline{C S}=V_{l L}$ <br> Outputs Open, <br> $\mathrm{V}_{\mathrm{Cc}}=\mathrm{Max}$., <br> $f=f_{\text {MAX }}{ }^{(3)}$ | SA | $120$ | 100120 | 100 110/100 | 100100 | - 100 | - 100 | - 100 | mA |
|  |  | LA | 100 \% | 8590 | 80/70 85/75 | $65 \quad 70$ | - 65 | - 60 | - 60 |  |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current (TTL Level) $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{H}}$. $V_{C C}=M a x$., Outputs Open $f=\hbar_{\text {max }}{ }^{(3)}$ | SA | 45 \# | $45 \quad 50$ | $35 \quad 35$ | $35 \quad 35$ | - 35 | - 35 | - 35 | mA |
|  |  | LA | $35 \%$ | $35 \quad 35$ | 30/25 30/25 | $20 \quad 20$ | - 20 | - 20 | - 15 |  |
| $\mathrm{I}_{\text {S81 }}$ | Full Standby Power Supply Current (CMOS Level)$\begin{aligned} & \overline{C S} \geq V_{H C}, \\ & V_{C C}=M a x . \\ & V_{I N} \geq V_{H C} \text { or } \\ & V_{I N} \leq V_{L C} \quad f=0^{(3)} \\ & \hline \end{aligned}$ | SA | 10\% | 510 | 510 | $5 \quad 10$ | - 10 | - 10 | $-10$ | mA |
|  |  | LA | 0.9 - | 0.92 | $0.05 \quad 2 / 0.9$ | 0.050 .9 | $-\quad 0.9$ | - 0.9 | - 0.9 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. Also available: 85 ns and 100 ns Military devices
3. $f=f_{\text {MAX }}$ (All Inputs cycling at $f=1 / t_{\mathrm{RC}}$ ). $f=0$ means no address control lines change.
4. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
5. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

DATA RETENTION CHARACTERISTICS
(L Version Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP. ${ }^{(1)}$ |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | V cc @ | $\mathrm{V}_{\mathrm{cc}}$ @ |  |  |
|  |  |  |  | 2.0 V | 3.0 V | 2.0 V | 3.0 V |  |
| $V_{\text {DR }}$ | $V_{C C}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V. |
| $I_{\text {ccor }}$ | Data Retention Current | $\begin{array}{l\|c\|} \hline \mathrm{CS} \geq \mathrm{V}_{\mathrm{HC}} \\ \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \text { or } \leq \mathrm{V}_{\mathrm{LC}} \\ \text { MIL. } \\ \text { COM'L. } \end{array}$ |  |  | - | 0.5 | 1.0 | 200 | 300 | $\mu \mathrm{A}$ |
|  |  |  |  | - | 0.5 | 1.0 | 20 | 30 |  |  |
| ${ }^{\text {char }}$ | Chip Deselect to Data Retention Time |  |  | 0 |  |  |  |  | ns |  |
| $t_{R}{ }^{(3)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(2)}$ |  |  |  |  | ns |  |
| $1 \mathrm{lu}^{(13)}$ | Input Leakage Current |  |  | - |  |  |  |  | $\mu \mathrm{A}$ |  |

## NOTES:

1. $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $t_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW VCc DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$ and $t_{o w}$ )

[^1]AC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{array}{r} \text { 6167SA12(1) } \\ \text { 6167LA12 } \\ \text { MIN. MAX. } \end{array}$ | $\begin{gathered} \text { 6167SA15 } \\ \text { 6167LA15 } \\ \text { MIN. MAX. } \end{gathered}$ |  | 6167SA20/25 6167LA20/25 MIN. MAX. |  | 6167SA35/45 ${ }^{(2)}$ <br> 6167LA35/45 ${ }^{(2)}$ <br> MIN. MAX. |  | $\begin{aligned} & \text { 6167SA55 (2) } 70^{(2)} \\ & \text { 6167LA55 }{ }^{(2)} / 70^{(2)} \\ & \text { MIN. MAX. } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 12 \% | 15 | - | 20/25 | - | 35/45 | - | 55/70 | - | ns |
| ${ }^{\text {t }}$ AA | Address Access Time | $\bigcirc 12$ | - | 15 | - | 20/25 | - | 35/45 | - | 55/70 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | - \% 12 | - | 15 | - | 20/25 | - | 35/45 | - | 55/70 | ns |
| ${ }^{\text {t }} \mathrm{OH}$ | Output Hold from Address Change | 3 - - | 3 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{Lz}}$ | Chip Deselect to Output in Low $\mathbf{Z}^{(3)}$ | 3. $\quad$ : | 3 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{HZ}}$ | Chip Select to Output in High $Z^{(3)}$ | \% 8 | - | 10 | - | 10 | - | 15/30 | - | 40 | ns |
| $t_{\text {PU }}$ | Chip Select to Power Up Time ${ }^{(3)}$ | \% | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time ${ }^{(3)}$ | + +12 | - | 15 | - | 20/25 | - | 35 | - | 55/70 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only. Also available: 85 and 100 ns Military devices.
3. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1,2)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,3)}$


## NOTES:

1. WE is High for READ Cycle.
2. $\overline{C S}$ is low for READ cycle.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state voltage with specified loading in Figure 2.
5. All READ cycle timings are referenced from the last valid address to the first transitioning address.

## AC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE $N_{C C}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { 6167SA12(1) } \\ & \text { 6167LA12 } \\ & \text { MIN. } \text { MAX. } \end{aligned}$ | 6167SA156167LA15MIN. MAX. |  | $\begin{aligned} & \text { 6167SA20/25 } \\ & \text { 6167LA20/25 } \end{aligned}$ <br> MIN MAX. |  | $\begin{array}{\|l\|} \hline 6167 S A 35 / 45^{(2)} \\ \text { 6167LA35/45 (2) } \\ \text { MIN. MAX. } \end{array}$ |  | $\begin{aligned} & \text { 6167SA55 }{ }^{(2) / 70^{(2)}} \\ & \text { 6167LA555 (2) } 70^{(2)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ w | Write Cycle Time | 12 \% ${ }^{\text {\% }}$ | 15 | - | 20/20 | - | 30/45 | - | 55/70 | - | ns |
| $\mathrm{t}_{\mathrm{cw}}$ | Chip Select to End of Write | 12 \% | 15 | - | 15/20 | - | 30/40 | - | 45/55 | - | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Valid to End of Write | 12 \% | 15 | - | 15/20 | - | 30/40 | - | 45/55 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 \% - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {wp }}$ | Write Pulse Width | 12 \% - | 13 | - | 15/20 | - | 30 | - | 35/40 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 \%. - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {bw }}$ | Data Valid to End of Write | $10 \%$ - | 12 | - | 13/15 | - | 20/25 | - | 25/30 | - | ns |
| $\mathrm{t}_{\text {DH }}$ | Data Hold Time | 0\% | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{wz}}$ | Write Enable to Output in High $\mathrm{Z}^{(3)}$ | - 8 | - | 10 | - | 10 | - | 15/30 | - | 40 | ns |
| ${ }_{\text {tow }}$ | Output Active from End of Write ${ }^{(3)}$ | 0\% - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only. Also available: 85 and 100 ns Military devices.
3. This parameter guaranteed but not tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 , ( $\overline{\text { WE }}$ CONTROLLED TIMING) ${ }^{(1,2,3)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 , ( $\overline{\mathrm{CS}}$ CONTROLLED TIMING) ${ }^{(1,2,3,4)}$


NOTES:

1. WE or $\overline{\mathrm{CS}}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{w P}$ ) of a low $\overline{C S}$ and a low WE.
3. $t_{\text {WR }}$ is measured from the earlier of CS or WE going high to the end of the write cycle.
4. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in the high impedance state.
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).

## NORMALIZED TYPICAL DC AND AC CHARACTERISTICS




Icc vs. Temperature

$I_{S B}$ vs. Supply Voltage

$I_{\text {sB1 }}$ vs. Supply Voltage

$\mathbf{I}_{\mathrm{SB} 1}$ vs. Temperature


Icc vs. Supply Voltage

$\mathbf{l}_{\mathrm{SB}}$ vs. Temperature



NORMALIZED TYPICAL DC AND AC CHARACTERISTICS





TRUTH TABLE

| MODE | CS | $\overline{\text { WE }}$ | OUTPUT | POWER |
| :---: | :---: | :---: | :---: | :---: |
| Standby | H | X | High Z | Standby |
| Read | L | H | DATA $_{\text {OUT }}$ | Active |
| Write | L | L | High Z | Active |

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 7 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF |

NOTE:

1. This parameter is determined by device characterization and is not production tested.

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
Plastic DIP
CERDIP
Leadless Chip Carrier
Small Outline IC
CERPACK
Flatpack

Standard Power
Low Power
16 K (16K $\times 1$-Bit) CMOS Static RAM

## FEATURES:

- High-speed (equal access and cycle time)
- Military: 15/20/25/35/45/55/70/85/100ns (max.)
- Commercial: 15/20/25/35ns (max.)
- Low power consumption
- IDT6168SA

Active: 225mW (typ.)
Standby: 100 $\mu \mathrm{W}$ (typ.)

- IDT6168LA

Active: 225mW (typ.)
Standby: $10 \mu \mathrm{~W}$ (typ.)

- Battery backup operation-2V data retention voltage (IDT6168LA only)
- Available in high-density 20-pin CERDIP and plastic DIP, 20 -pin SOIC, 20-pin Flatpack and CERPACK and 20-pin leadless chip carrier
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- CEMOS process virtually eliminates alpha particle soft-error rates
- Bidirectional data input and output
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Input and output directly TTL-compatible
- Three-state outputs
- Static operation: no clocks or refresh required
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-86705 is listed on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT6168 is a 16,384-bit high-speed static RAM organized as $4 \mathrm{~K} \times 4$. It is fabricated using IDT's high-performance, high-reliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost effective alternative to bipolar and fast NMOS memories.

Access times as fast as 15 ns are available with maximum power consumption of only 550 mW . The circuit also offers a reduced power standby mode. When $\overline{\mathrm{CS}}$ goes high, the circuit will automatically go to, and remain in, a standby mode as long as $\overline{C S}$ remains high. In the standby mode, the device consumes less than $10 \mu \mathrm{~W}$, typically. This capability provides significant system-level power and cooling savings. The low-power (LA) version also offers a battery backup data retention capability where the circuit typically consumes only $1 \mu \mathrm{~W}$ operating off a 2 V battery.

All inputs and outputs of the IDT6168 are TTL-compatible and operate from a single 5 V supply, thus simplifying system designs. Fully static asynchronous circuitry is used, which requires no clocks or refreshing for operation, and provides equal access and cycle times for ease of use.

The IDT6168 is packaged in either a space saving 20-pin, 300 mil CERDIP or plastic DIP, 20-pin flatpack or CERPACK, 20-pin SOIC, or 20-pin leadless chip carrier, providing high board-level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## LOGIC SYMBOL



## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DIP/SOIC/FLATPACK/CERPACK
TOP VIEW

PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{11}$ | Address Inputs | $\mathrm{I} / \mathrm{O}_{1}-1 / \mathrm{O}_{4}$ | Data Input/Output |
| :--- | :--- | :--- | :--- |
| $\overline{\mathrm{CS}}$ | Chip Select | $\mathrm{V}_{\mathrm{CC}}$ | Power |
| $\overline{\mathrm{WE}}$ | Write Enable | GND | Ground |

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.


RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | HAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| V $_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT6168SA |  |  | IDT6168LA |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{ILIL}_{\mathrm{LI}}$ | Input Leakage Current | $V_{C C}=$ Max., $V_{\text {IN }}=G N D$ to $V_{C C}$ | MIL. COM'L. | - | - | $\begin{gathered} 10 \\ 2 \end{gathered}$ | - | - | 5 2 | $\mu \mathrm{A}$ |
| $\mathrm{HLO}_{\mathrm{LO}}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M a x . \\ & C S=V_{I H}, V_{\text {OUT }}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. COM'L. | - | - | $\begin{gathered} 10 \\ 2 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | 2.4 | - | - | 2.4 | - | - | V |

## NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

## DC ELECTRICAL CHARACTERISTICS ${ }^{\text {(1) }}$

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{L C}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$


## NOTES:

1. All values are maximum guaranteed values.
2. Also available 85 and 100 ns military devices.
3. $f=f_{\text {MAX }}$ (All inputs except Chip Select cycling at $f=1 / \mathrm{thC}_{\text {R }}$ ) $f=0$ means no address or control lines change.
4. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

DATA RETENTION CHARACTERISTICS (LA Version Only)

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | $\begin{aligned} & \text { 6168LA } \\ & \text { TYP (1) } \end{aligned}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DR }}$ | $\mathrm{V}_{\mathrm{CC}}$ for Retention Data | $\begin{aligned} & \overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{I N}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \text { or } \leq 0.2 \mathrm{~V} \end{aligned}$ |  | 2.0 | - | - | V |
| $I_{\text {cCor }}$ | Data Retention Current |  | MIL. | - | $\begin{aligned} & 0.5^{(2)} \\ & 1.0^{(3)} \end{aligned}$ | $\begin{aligned} & 100^{(2)} \\ & 150^{(3)} \end{aligned}$ | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | $\begin{aligned} & 0.5^{(2)} \\ & 1.0^{(3)} \end{aligned}$ | $\begin{aligned} & 20^{(2)} \\ & 30^{(3)} \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(5)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | - | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(5)}$ | Operation Recovery Time |  |  | $t_{\text {RC }}{ }^{(2)}$ |  |  | ns |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. at $V_{c c}=2 V$
3. at $V_{C C}=3 V$
4. $t_{\mathrm{RC}}=$ Read Cycle Time
5. This parameter is guaranteed but not tested.

## LOW V ${ }_{C C}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{H Z}, t_{\mathrm{LZ}}, \mathrm{t}_{\mathrm{WZ}}$ and $\mathrm{t}_{\mathrm{W}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { 6168SA15 } \\ & \text { 6168LA15 } \end{aligned}$ |  | $\begin{aligned} & \text { 6168SA20/25 } \\ & \text { 6168LA20/25 } \end{aligned}$ |  | $\begin{aligned} & \text { 6168SA35/45 } \\ & \text { 6168LA35/45 } \end{aligned}$ |  | $\begin{aligned} & \text { 6168SA55 }{ }^{(1)} \\ & 6168 \text { LA55 }^{(1)} \end{aligned}$ |  | $\begin{aligned} & \text { 6168SA70 } \\ & 6168 L A 70^{(1)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 15 | - | 20/25 | - | 35/45 | - | 55. | - | 70 | - | ns |
| $t_{A A}$ | Address Access Time | - | 15 | - | 20/25 | - | 35/45 | - | 55 | - | 70 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | - | 15 | - | 20/25 | - | 35/45 | - | 55 | - | 70 | ns |
| ${ }_{\mathrm{OH}}$ | Output Hold from Address Change | 3 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {LI }}$ | Chip Select to Output in Low $Z^{(2)}$ | 3 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\mathrm{HZ}}$ | Chip Deselect to Output in High $Z^{(2)}$ | - | 8 | - | 10 | - | 15 | - | 25 | - | 30 | ns |
| $t_{\text {PU }}$ | Chip Select to Power Up Time ${ }^{(2)}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {PD }}$ | Chip Deselect to Power Down Time ${ }^{(2)}$ | - | 15 | - | 20/25 | - | 35/40 | - | 50 | - | 60 | ns |
| $t_{\text {RCS }}$ | Read Command Set-up Time | -5 | - | -5 | - | -5 | - | -5 | - | -5 | - | ns |
| $\mathrm{t}_{\mathrm{RCH}}$ | Read Command Hold Time | -5 | - | -5 | - | -5 | - | -5 | - | -5 | - | ns |

NOTES:

1. $-55^{\circ} \mathrm{C}$ to $-125^{\circ} \mathrm{C}$ temperature range only. Also available 85 and 100 ns military devices.
2. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1,2)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,3)}$


## NOTES:

1. WE is High for READ Cycle.
2. CZS is low for READ cycle.
3. Address valid prior to or coincident with $\overline{C S}$ transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state voltage with specified loading in Figure 2.
5. All READ cycle timings are referenced from the last valid address to the first transitioning address.
6. This parameter is guaranteed and not $100 \%$ tested.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{C C}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { 6168SA15 } \\ & \text { 6168LA15 } \end{aligned}$ |  | $\begin{aligned} & \text { 6168SA20/25 } \\ & \text { 6168LA20/25 } \end{aligned}$ |  | $\begin{aligned} & \text { 6168SA35/45(1) } \\ & \text { 6168LA35/45 (1) } \end{aligned}$ |  | $\begin{array}{l\|} \hline 6168 S A 55^{(1)} \\ \text { 6168LA55 } \end{array}$ |  | $\begin{aligned} & \text { 6168SA7O(1) } \\ & 6168 \mathrm{LA} 0^{(1)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | min. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{w c}$ | Write Cycle Time | 15 | - | 20 | - | 30/40 | - | 50. | - | 60 | - | ns |
| $\mathrm{t}_{\mathrm{cw}}$ | Chip Select to End of Write | 15 | - | 20 | - | 30/40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 15 | - | 20 | - | 30/40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 15 | - | 20 | - | 30/40 | - | 50 | - | 60 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {dw }}$ | Data Valid to End of Write | 9 | - | 13 | - | 17/20 | - | 20 | - | 25 | - | ns |
| ${ }^{\text {t }}$ DH | Data Hold Time | 3 | - | 3 | - | 3 | - | 3 | - | 3 | - | ns |
| $t_{\text {wz }}$ | Write Enable to Output in HighZ ${ }^{(2)}$ | - | 6 | - | 7 | - | 13/20 | - | 25 | - | 30 | ns |
| ${ }_{\text {tow }}$ | Output Active from End of Write ${ }^{(2)}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

NOTES:

1. $-55^{\circ} \mathrm{C}$ to $-125^{\circ} \mathrm{C}$ temperature range only. Also available 85 and 100 ns military devices.
2. This parameter is guaranteed but not tested.
timing Waveform of write cycle no. 1, (产e Controlled timing) ${ }^{(1,2,3)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 , ( $\overline{\text { CS }}$ CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{W P}$ or $t_{\mathrm{CW}}$ ) of a low $\overline{C S}$ and a low WE.
3. $t_{W R}$ is measured from the earlier of CS or WE going high to the end of the write cycle.
4. During this period, the I/O pins are in the output state, and input signals should not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).

TRUTH TABLE

| MODE | $\overline{\mathbf{C S}}$ | $\overline{\text { WE }}$ | OUTPUT | POWER |
| :--- | :---: | :---: | :--- | :--- |
| Standby | H | X | High Z | Standby |
| Read | L | H | Dout | Active |
| Write | L | L | $\mathrm{D}_{\text {IN }}$ | Active |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right.$ )

| SYMBOL | PARAMETER $^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 7. | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF |

NOTE:

1. This parameter is determined by device characterization, but is not production tested.

## NORMALIZED TYPICAL DC AND AC CHARACTERISTICS








NORMALIZED TYPICAL DC AND AC CHARACTERISTICS






## ORDERING INFORMATION



## FEATURES:

- Separate data inputs and outputs
- IDT71681SA/LA: outputs track inputs during write mode
- IDT71682/SA/LA: high impedance outputs during write mode
- High-speed (equal access and cycle time)
- Military: 25/35/45/55/70/85/100ns (max.)
- Commercial: 20/25/35/45ns (max.)
- Low power consumption
- IDT71681/2SA

Active: 225mW (typ.)
Standby: 100 ww (typ.)

- IDT71681/2LA

Active: 225mW (typ.)
Standby: 10 $\mu \mathrm{w}$ (typ.)

- Battery backup operation-2V data retention (L version only)
- High-density 24-pin 300-mil CERDIP and plastic DIP, 24-pin Flatpack and CERPACK, 24-pin SOIC and 28-pin leadless chip carrier
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- CEMOS process virtually eliminates alpha particle soft-error rates
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible
- Three-state output
- Static operation: no clocks or refresh required
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71681/IDT71682 are 16,384-bit high-speed static RAMs organized as $4 \mathrm{~K} \times 4$. They are fabricated using IDT's highperformance, high-reliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost effective alternative to bipolar and fast NMOS memories.

Access times as fast as 20 ns are available, with maximum power consumption of only 550 mW . These circuits also offer a reduced power standby mode (Iss). When $\overline{\mathrm{CS}}$ goes high, the circuit will automatically go to, and remain in, this standby mode as long as $\overline{\mathrm{CS}}$ remains high. In the ultra-low-power standby mode ( $\mathrm{I}_{\text {sB1 }}$ ), the devices consume less than $10 \mu \mathrm{~W}$, typically. This capability provides significant system-level power and cooling savings. The lowpower (L) versions also offer a battery backup data retention capability where the circuit typically consumes only $1 \mu \mathrm{~W}$ operating off a 2 V battery.

All inputs and outputs of the IDT71681/IDT71682 are TTLcompatible and operate from a single 5 V supply, thus simplifying system designs. Fully static asynchronous circuitry is used, which requires no clocks or refreshing for operation, and provides equal access and cycle times for ease of use.

The IDT71681/IDT71682 are packaged in either space-saving 24 -pin 300 mil DIPs, SOICs, Flatpacks, CERPACKS, or 28 -pin leadless chip carriers, providing high board-level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## LOGIC SYMBOL



FUNCTIONAL BLOCK DIAGRAM


PIN CONFIGURATIONS


## PIN NAMES

| $A_{0}-A_{11}$ | Address Inputs | $D_{1}-D_{4}$ | DATA $_{\text {IN }}$ |
| :--- | :--- | :--- | :--- |
| $\overline{C S}$ | Chip Select | $Y_{1}-Y_{4}$ | DATA $_{\text {OUT }}$ |
| $\overline{W E}$ | Write Enable | GND | Ground |
| $V_{C C}$ | Power |  |  |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| lour | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{H}}$ | input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{I}}$ | input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT71681SA IDT71682SA |  |  | IDT71681LA IDT71682LA |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. |  | MAX. | MIN. |  | MAX. |  |
| $\\|_{1}$ | Input Leakage Current | $V_{C C}=M_{\text {ax }} ., V_{\text {K }}=G N D$ to $V_{C C}$ | MIL. COM'L | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | 5 2 | $\mu \mathrm{A}$ |
| 1 LO | Output Leakage Current | $\begin{aligned} & V_{C C}=M_{a x} . \\ & C S=V_{I H}, V_{O U T}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. COM'L | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $V_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}^{\prime}=-4 \mathrm{~mA}, \mathrm{~V}_{C C}=\mathrm{Min}$. |  | 2.4 | - | - | 2.4 | - | - | V |

## NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$


## NOTES:

1. All values are maximum guaranteed values.
2. Also available: 85 ns and 100 ns Military devices.
3. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{\mathrm{RC}} \cdot f=0$ means no input lines change.
4. " $x$ " in part numbers indicates power rating (SA or LA).
5. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
6. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

DATA RETENTION CHARACTERISTICS
(LVersion Only)

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT71681LA - IDT71682LA |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
| $V_{\text {DR }}$ | $V_{C C}$ for Data Retention |  |  | 2.0 | - | - | V |
| ${ }^{\prime} \mathrm{CCDR}$ | Data Retention Current |  |  | - | 0.5 1.0 (2) | $100^{(2)}$ $1500^{(3)}$ | $\mu \mathrm{A}$ |
|  |  |  |  | - | $\begin{aligned} & 0.5^{(2)} \\ & 1.0^{(3)} \end{aligned}$ | $\begin{aligned} & 20^{(2)} \\ & 30^{(3)} \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{tcDig}^{(5)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | - | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(5)}$ | Operation Recovery Time |  |  | $t_{\text {RC }}{ }^{(4)}$ | - | - | ns |

NOTES:

1. $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. at $V_{C C}=2 V$
3. at $\mathrm{V}_{C C}=3 \mathrm{~V}$
4. $\mathrm{t}_{\mathrm{RC}}=$ Read Cycle Time
5. This parameter is guaranteed but not tested.

## LOW $V_{C c}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$ and $\left.t_{O W}\right)$

[^2]AC ELECTRICAL CHARACTERISTICS ${ }^{(4)} \mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & 71681 \times 20^{(1)} \\ & 71682 \times 20^{(1)} \end{aligned}$ |  | $\begin{aligned} & 71681 \times 25 \\ & 71682 \times 25 \end{aligned}$ |  | $\begin{aligned} & 71681 \times 35 \\ & 71682 \times 35 \end{aligned}$ |  | $\begin{aligned} & 71681 \times 45 \\ & 71682 \times 45 \end{aligned}$ |  | $\begin{aligned} & 71681 \times 55^{(2)} \\ & 71682 \times 55^{(2)} \end{aligned}$ |  | $\begin{aligned} & 71681 \times 70^{(2)} \\ & 71682 \times 70^{(2)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 20 | - | 25 | - | 35 | - | 45 | - | 55 | - | 70 | - | ns |
| $t_{A A}$ | Address Access Time | - | 20 | - | 25 | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\text {Acs }}$ | Chip Select Access Time | - | 20 | - | 25 | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {Lz }}$ | Chip Select to Output in Low $\mathrm{Z}^{(3)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\mathrm{Hz}}$ | Chip Deselect to Output in High $\mathbf{Z}^{(3)}$ | - | 10 | - | 10 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $t_{\text {Pu }}$ | Chip Select to Power Up Time ${ }^{(3)}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time ${ }^{(3)}$ | - | 20 | - | 25 | - | 35 | - | 40 | - | 50 | - | 60 | ns |
| $t_{\text {RCS }}$ | Read Command Set-Up Time | -5 | - | -5 | - | -5 | - | -5 | - | -5 | - | -5 | - | ns |
| $\mathrm{t}_{\mathrm{BCH}}$ | Read Command Hold Time | -5 | - | -5 | - | -5 | - | -5 | - | -5 | - | -5 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed but not tested.
4. " $x$ " in part numbers represents SA or LA.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1,2)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,3)}$


NOTES:

1. WE is High for READ Cycle.
2. CS is low for READ cycle.
3. Address valid prior to or coincident with CS transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state voltage with specified loading in Figure 2.
5. All READ cycle timings are referenced from the last valid address to the first transitioning address.

AC ELECTRICAL CHARACTERISTICS ${ }^{(4)} N_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & 71681 \times 20^{(1)} \\ & 71682 \times 20^{(1)} \end{aligned}$ |  | $\begin{aligned} & 71681 \times 25 \\ & 71682 \times 25 \end{aligned}$ |  | $\begin{aligned} & 71681 \times 35 \\ & 71682 \times 35 \end{aligned}$ |  | $\begin{aligned} & 71681 \times 45 \\ & 71682 \times 45 \end{aligned}$ |  | $\begin{aligned} & 71681 \times 55^{(2)} \\ & 71682 \times 55^{(2)} \end{aligned}$ |  | $\begin{aligned} & 71681 \times 70^{(2)} \\ & 71682 \times 70^{(2)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {wc }}$ | Write Cycle Time | 20 | - | 20 | - | 30 | - | 40 | - | 50 | - | 60 | - | ns |
| ${ }^{\text {t }}$ cw | Chip Select to End of Write | 20 | - | 20 | - | 30 | - | 40 | - | 50 | - | 60 | - | ns |
| ${ }_{\text {t }}{ }_{\text {W }}$ | Address Valid to End of Write | 20 | - | 20 | - | 30 | - | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 20 | - | 20 | - | 25 | - | 30 | - | 35 | - | 40 | - | ns |
| ${ }^{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {DW }}$ | Data Valid to End of Write | 13 | - | 13 | - | 17 | - | 20 | - | 20 | - | 25 | - | ns |
| ${ }_{\text {t }}$ | Data Hold Time | 3 | - | 3 | - | 3 | - | 3 | - | 3 | - | 3 | - | ns |
| ${ }^{\text {try }}$ | Data Valid to Output Valid (71681 only) ${ }^{(3)}$ | - | 20 | - | 25 | - | 30 | - | 35 | - | 35 | - | 40 | ns |
| ${ }^{\text {tw }}$ w | Write Enable to Output Valid (71681 only) (3) | - | 20 | - | 25 | - | 30 | - | 35 | - | 35 | - | 40 | ns |
| ${ }^{\text {t }}$ wz | Write Enable to Output in HIGH Z (71682 only) ${ }^{(3)}$ | - | 7 | - | 7 | - | 13 | - | 20 | - | 25 | - | 30 | ns |
| ${ }^{\text {tow }}$ | Output Active from End of Write ( 71682 only) ${ }^{(3)}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
${ }_{3}$. This parameter guaranteed but not tested.
3. " $x$ " in part numbers represents SA or LA.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED) ${ }^{(1)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED) ${ }^{(1)}$


NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. If CS goes high simultaneously with WE high, the outputs remain in the high impedance state.
3. All write cycle timings are referenced from the last valid address to the first transitioning address.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state voltage with specified loading in Figure 2.
5. For IDT71681 only.
6. For IDT71682 only.

TRUTH TABLE

| MODE | $\overline{\mathrm{CS}}$ | $\overline{\mathrm{WE}}$ | OUTPUT | POWER |
| :--- | :---: | :---: | :--- | :--- |
| Standby | H | X | High Z | Standby |
| Read | L | H | DouT | Active |
| Write $^{(1)}$ | L | L | DN | Active |
| Write $^{(2)}$ | L | L | High Z | Active |

NOTES:

1. For IDT71681 only.
2. For IDT71682 only.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}^{\prime}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=\mathrm{OV}$ | 8 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

## NORMALIZED TYPICAL DC AND AC CHARACTERISTICS



NORMALIZED TYPICAL DC AND AC CHARACTERISTICS






## ORDERING INFORMATION





## FEATURES:

- High-speed
- Military: 25/30/35/45/55/70/90/120/150ns (max.)
- Commercial: 15/20/25/30/35/45ns (max.)
- Low-power operation
- IDT6116SA

Active: 180mW (typ.)
Standby: $100 \mu \mathrm{~W}$ (typ.)

- IDT6116LA

Active: 160 mW (typ.)
Standby: $20 \mu \mathrm{~W}$ (typ.)

- Battery backup operation-2V data retention voltage (LA version only)
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- CEMOS process virtually eliminates alpha particle soft-error rates
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Input and output directly TL-compatible
- Static operation: no clocks or refresh required
- Available in standard 24-pin DIP, 24-pin THINDIP and plastic DIP, 24-, 28- and 32-pin LCC, 24-pin SOIC and 24-lead CERPACK and Flatpack
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 84036 is listed on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT6116SA/LA is a 16,384 -bit high-speed static RAM organized as $2 \mathrm{~K} \times 8$. It is fabricated using IDT's high-performance, high-reliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective alternative to bipolar and fast NMOS memories.

Access times as fast as $25 n s$ are available with maximum power consumption of only 666 mW . The circuit also offers a reduced power standby mode. When $\overline{\mathrm{CS}}$ goes high, the circuit will automatically go to, and remain in, a standby power mode as long as $\overline{C S}$ remains high. In the standby mode, the low-power device consumes less than $20 \mu \mathrm{~W}$ typically. This capability provides significant system level power and cooling savings. The low-power (LA) version also offers a battery backup data retention capability where the circuit typically consumes only $1 \mu \mathrm{~W}$ to $4 \mu \mathrm{~W}$ operating off a 2 V battery.

All inputs and outputs of the IDT6116SA/LA are TTL-compatible and operation is from a single 5 V supply, simplifying system designs. Fully static asynchronous circuitry is used, requiring no clocks or refreshing for operation, providing equal access and cycle times for ease of use.

The IDT6116SA/LA is packaged in 24-pin 600 and 300 mil plastic or ceramic DIP, 24-, 28- and 32-pin leadless chip carriers, 24-lead CERPACK and flatpack, and a 24 -lead gull-wing SOIC, providing high board-level packing densities.

Military grade product is manufactured in compliance to the latest version of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## PIN CONFIGURATION



DIP/SOIC/FLATPACK/CERPACK TOP VIEW

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



| $A_{0}-A_{10}$ | Address | $\overline{W E}$ | Write Enable |
| :--- | :--- | :--- | :--- |
| $I / O_{1}-I / O_{8}$ | Data Input/Output | $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{C S}$ | Chip Select | GND | Ground |
| $\mathrm{V}_{C C}$ | Power |  |  |

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.


## 32-PIN LCC TOP VIEW

## LOGIC SYMBOL



RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | 3.5 | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-1.0^{(1)}$ | - | 0.8 | V |
| $\mathrm{C}_{\mathrm{L}}$ | Output Load | - | - | 30 | pF |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT6116SA |  |  | IDT6116LA |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | M |  | MAX. | MIN. | TYP. | x. |  |
| \|l| | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{CC}}$ | MIL. COM'L. | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{L}}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M a x . \\ & C S=V_{\text {IH }}, V_{\text {OUT }}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. COM'L. | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ |  | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage ${ }^{\text {- }}$ | $\mathrm{IOL}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | 2.4 | - | - | 2.4 | - | - | V |

NOTE:

1. Typical limits are at $V_{c C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{L C}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | $\begin{aligned} & 6116 \mathrm{SA15} 5^{(2)} / 20^{(2)}(2) \\ & 6116 \mathrm{LA} 15^{(2)} / 20^{(2)} \\ & \text { COM'L. MIL. } \end{aligned}$ | 6116SA 6116LA COM'L. | $\begin{aligned} & 25 / 30 \\ & 25 / 30 \\ & \text { MIL. } \end{aligned}$ | $\begin{array}{\|c\|} \hline 6116 \\ 6116 \\ \text { COM' } \\ \hline \end{array}$ | $\begin{aligned} & \text { A335 } \\ & - \text { A35 } \\ & - \text { MIL } \end{aligned}$ | 6116SA 6116LA COM'L. | $\begin{array}{r} 45 / 55 \\ 45 / 55 \\ \text { MIL. } \end{array}$ | 6116SA 6116LA COM'L | $\begin{aligned} & \hline \text { A70/90 } \\ & \text { 470/90 } \\ & -\quad \text { MIL. } \end{aligned}$ | 6116SA 6116LA COM'L. | $\begin{gathered} 0 / 150^{(3)} \\ 0 / 150^{(3)} \\ \text { MIL. } \end{gathered}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CO} 1}$ | Operating Power <br> Supply Current CS $=V_{\mathrm{L}}$. <br> Outputs Open, <br> $V_{C C}=$ Max., $f=0$ | SA | 120/110 \%... ${ }^{\text {\% }}$ | 100/80 | 110 | 80 | 90 | 80/- | 90 | - | 90 | - | 90 |  |
|  |  | LA | 110/100\%\% $\square_{\text {\% }}$ | 90/75 | 105 | 75 | 85 | 75/- | 85 | - | 85 | - | 85 |  |
| $\mathrm{I}_{\mathrm{CC2}}$ | Dynamic Operating <br> Current <br> $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}}$. <br> Outputs Open, <br> $V_{C C}=$ Max., <br> $f=f_{\text {MAX }}{ }^{(4)}$ | SA | 140/130\%\%\% \% \% | 120/110 | 135 | 100 | 115 | 100/- | 100 | - | 100 | - | 100/90 |  |
|  |  | LA | 130/120) | 110/105 | 125 | 95 | 105 | 90/- | 95/90 | - | 90/85 | - | 85 |  |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current (TTL Level) $\overline{C S} \geq V_{1 H}$. $V_{C C}=$ Max., Outputs Open, $f=f_{\text {MAX }}{ }^{(4)}$ | SA |  | 40/35 | 45 |  | 35 | 25/- | 25 | - | 25 | - | 25 |  |
|  |  | LA | 35 | 35/30 | 40 | 25 | 30 | 20/- | 20 | - | 20/15 | - | 15 |  |
| $\mathrm{l}_{\text {SB1 }}$ | Full Standby Power Supply Current (CMOS Level) $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{HC}}$, $V_{c c}=$ Max., $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}}$ or $\mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}}, \mathrm{f}=0$ | SA |  |  | 10 |  | 10 | 2/- |  | - | 10 | - | 10 | mA |
|  |  | LA | $\text { \#. } 0.1$ | 0.1 | 0.9 |  | 0.9 | 0.1/- |  | - | 0.9 | - | 0.9 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
4. $f_{M A X}=1 / t_{R C}$

## DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES

(LA Version Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | MIN. | TYP. ${ }^{(1)}$ |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} \mathrm{Vcc}_{\mathrm{cc} @}^{2.0 \mathrm{~V}} \\ 3.0 \mathrm{~V} \end{gathered}$ | $\underbrace{V_{c c}}_{2.0 \mathrm{~V}}$ | $\begin{aligned} & \text { @ } \\ & \text { 3.0V } \end{aligned}$ |  |
| $\mathrm{V}_{\mathrm{DR}}$ | $\mathrm{V}_{\text {cC }}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $I_{\text {cCDR }}$ | Data Retention Current | $\begin{array}{l\|l\|}  & \text { MIL. } \\ \hline & \text { COM'L. } \\ \hline \overline{C S} \geq \mathrm{V}_{\mathrm{HC}} \quad \text { or } \leq \mathrm{V}_{\mathrm{LC}} & \\ \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\ \hline \end{array}$ |  | - |  | 1.5 | 200 | 300 | $\mu \mathrm{A}$ |
|  |  |  |  | - |  | 1.5 |  | 30 |  |
| $\mathrm{t}_{\mathrm{CDR}^{(3)}}$ | Chip Deselect to Data Retention Time |  |  | 0 | - |  |  |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(3)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(2)}$ | - |  | - |  | ns |
| $1 \mathrm{LLI}^{\prime}$ | Input Leakage Current |  |  | - | - |  | 2 |  | $\mu \mathrm{A}$ |

## NOTES:

1. $T_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $t_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed, but not tested.

## LOW VCc DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Rimes | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{cLZ}}, \mathrm{t}_{\mathrm{OHZ}}$, $t_{\text {whz }} \mathbf{t}_{\text {chz }}$, tow $^{(0)}$
*Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | 6116SA15/20(1) 6116LA15/20(1) | 6116SA25/306116LA25/30 |  | 6116SA35/45 <br> 6116LA35/45 |  | $\begin{array}{\|l\|} \hline \text { 6116SA55 } \\ \text { 6116LA55 } \end{array}$ |  | $\begin{aligned} & \hline \text { 6116SA70/90 } \\ & \text { 6116LA70/90 } \end{aligned}$ |  | 6116SA120/1506116LA120/150 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {R }}$ | Read Cycle Time | 15/20 \% \% | 25/30 | - | 35/45 | - | 55 | - | 70/90 | - | 120/150 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | - \%15/20 | - | 25/30 | - | 35/45 | - | 55 | - | 70/90 | - | 120/150 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | - 15/20 | - | 25/30 | - | 35/45 | - | 50 | - | 65/90 | - | 120/150 | ns |
| ${ }^{\text {t }}$ LZ | Chip Select to Output in Low $Z^{(3)}$ |  | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {tee }}$ | Output Enable to Output Valid | - \% $\quad$ \% 10 | - | 16/18 | - | 20/25 | - | 40 | - | 50/65 | - | 80/100 | ns |
| ${ }^{\text {tolz }}$ | Output Enable to Output in Low $Z^{(3)}$ | 0 \% \% \% - $^{\text {- }}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {chz }}$ | Chip Deselect to Output in High $Z^{(3)}$ | - | - | 16/18 | - | 20/25 | - | 30 | - | 35/40 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ | Output Disable to Output in High $Z^{(3)}$ | 8/12 |  | 16/18 | - | 20/25 |  | 30 | - | 35/40 | - | 40 | ns |
| ${ }^{\text {toh }}$ | Output Hold from Address Change | 得碞 - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


## NOTES:

1. WE is high for read cycle.
2. Transition is measured $\pm 500 \mathrm{mV}$ from steady state with 5 pF load (including scope and jig).

TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. WE is high for read cycle.
2. Device is continuously selected, $\overline{C S}=V_{1 L}$.
3. Address valid prior to or coincident with $\overline{C S}$ transition low.
4. $\overline{O E}=V_{\mathrm{IL}}$
5. Transition is measured $\pm 500 \mathrm{mV}$ from steady state with 5 pF load (including scope and jig).

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { 6116SA15/20(1) } \\ & 6116 \mathrm{LA15/20}(1) \end{aligned}$ | $\begin{aligned} & \text { 6116SA25/30 } \\ & \text { 6116LA25/30 } \end{aligned}$ |  | 6116SA35/456116LA35/45 |  | $\begin{aligned} & \text { 6116SA555(2) } \\ & \text { 6116LA55(2) } \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 6116 S A 70 / 90^{(2)} \\ 6116 L A 70 / 90^{(2)} \end{array}$ |  | $\begin{array}{\|l\|} \hline 6116 S A 120 / 150^{(2)} \\ 6116 \mathrm{LA} 120 / 150^{(2)} \end{array}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. MAX. | min. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {twc }}$ | Write Cycle Time | 15/20 \% | 25/30 | - | 35/45 | - | 55 | - | 70/90 | - | 120/150 | - | ns |
| ${ }^{\text {cw }}$ | Chip Select to End of Write | 14/15 \% \% \% | 17/20 | - | 25/30 | - | 40 | - | 40/55 | - | 70/90 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 14/15 \% \% \% | 17/20 | - | 25/30 | - | 45 | - | 65/80 | - | 105/120 | - | ns |
| $\mathrm{t}_{\text {AS }}$ | Address Set-up Time | 0 \% ${ }^{\text {\% }}$ 为 | 0 | - | 0 | - | 5 | - | 15 | - | 20 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 10/12 ${ }^{\text {\%/M\%}}$ / $=$ | 15 | - | 20/25 | - | 40 | - | 40/55 | - | 70/90 | - | ns |
| ${ }^{\text {W }}$ \% | Write Recovery Time | 0 - | 0 | - | 0 | - | 5 | - | 5 | - | 5/10 | - | ns |
| $\mathrm{t}_{\mathrm{OHz}}$ | Output Disable to Output in High $\mathbf{Z}^{(3)}$ | - \% \% \% ${ }^{8 / 12}$ | - | 16/18 | - | 20/25 | - | 30 | - | 35/40 | - | 40 | ns |
| $t_{\text {whz }}$ | Write to Output in High $Z^{(3)}$ | - $)^{7 / 10}$ |  | 16/18 | - | 20/25 | - | 30 | - | 35/40 | - | 40 | ns |
| ${ }_{\text {t }}$ w | Data to Write Time Overlap | 10/12\% - | 15 | - | ${ }_{1}^{15 / 20}$ | - | 25 | - | 30 | - | 35/40 | - | ns |
| $t_{\text {dH }}$ | Data Hold from Write Time | O\% | 0 | - | 0 | - | 5 | - | 5 | - | 5/10 | - | ns |
| tow | Output Active from End of Write ${ }^{(3)}$ | 0\% - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed but not tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 , (WE CONTROLLED TIMING) ${ }^{(1,2,3, \pi}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, ( $\overline{\mathrm{CS}}$ CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. WE must be high during all address transitions.
2. A write occurs during the overlap (tcw or twa) of a low CS and a low WE.
3. $t_{\text {wR }}$ is measured from the earlier of $\overline{C S}$ or WE going high to the end of the write cycle.
4. During this period, the I/O pins are in the output state, and the input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 500 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).
7. If $\overline{O E}$ is low during a $W E$ controlled write cycle, the write pulse width must be the larger of $t_{w p}$ or ( $t_{W H Z}+t_{D W}$ ) to allow the $I / O$ drivers to turn off and data to be placed on the bus for the required $\mathrm{t}_{\mathrm{DW}}$. If $\overline{O E}$ is high during aWE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\text {wp }}$.

## NORMALIZED TYPICAL DC AND AC CHARACTERISTICS



NORMALIZED TYPICAL DC AND AC CHARACTERISTICS


TRUTH TABLE

| MODE | $\overline{\mathrm{CS}}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{WE}}$ | $\mathrm{I} / \mathrm{O}$ |
| :--- | :---: | :---: | :---: | :---: |
| Standby | H | X | X | High Z |
| Read | L | L | H | DATA out |
| Read | L | H | H | High Z |
| Write | L | X | L | DATA |

PINOUT CONFIGURATION
16K CMOS SRAM
IDT6116 (2K x 8)

| FUNCTION | LOGIC <br> SYMBOL | $\begin{gathered} 24 \text { DIP/ } \\ \text { SOIC/ } \\ \text { LCC/ } \\ \text { FLATPACK } \end{gathered}$ | N NUMB | 32 LCC |
| :---: | :---: | :---: | :---: | :---: |
| Address Line | $A_{7}$ | 1 | 1 | 4 |
| Address Line | $A_{6}$ | 2 | 2 | 5 |
| Address Line | $\mathrm{A}_{5}$ | 3 | 3 | 6 |
| Address Line | $\mathrm{A}_{4}$ | 4 | 4 | 7 |
| Address Line | $\mathrm{A}_{3}$ | 5 | 5 | 8 |
| Address Line | $\mathrm{A}_{2}$ | 6 | 6 | 9 |
| Address Line | $A_{1}$ | 7 | 9 | 10 |
| Address Line | $A_{0}$ | 8 | 10 | 11 |
| Input/Output | $1 / O_{1}$ | 9 | 11 | 13 |
| Input/Output | $1 / \mathrm{O}_{2}$ | 10 | 12 | 14 |
| Input/Output | $1 / \mathrm{O}_{3}$ | 11 | 13 | 15 |
| Power Ground | GND | 12 | 14 | 16 |
| Input/Output | $1 / \mathrm{O}_{4}$ | 13 | 15 | 18 |
| Input/Output | $1 / 0_{5}$ | 14 | 16 | 19 |
| Input/Output | $1 / \mathrm{O}_{8}$ | 15 | 17 | 20 |
| Input/Output | $1 / O_{7}$ | 16 | 18 | 21 |
| Input/Output | $1 / \mathrm{O}_{8}$ | 17 | 19 | 22 |
| Chip Select/ Data Retention | $\overline{\text { CS }}$ | 18 | 20 | 23 |
| Address Line | $\mathrm{A}_{10}$ | 19 | 23 | 24 |
| Output Enable | $\overline{O E}$ | 20 | 24 | 25 |
| Write Enable | $\overline{W E}$ | 21 | 25 | 26 |
| Address Line | $\mathrm{A}_{9}$ | 22 | 26 | 28 |
| Address Line | $\mathrm{A}_{8}$ | 23 | 27 | 29 |
| Power Supply | $\mathrm{V}_{c c}$ | 24 | 28 | 32 |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 8 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OU}}=\mathrm{OV}$ | 8 | pF |

1. This parameter is determined by device characterization, but is not production tested.

## THERMAL RESISTANCE (Typical)

| PACKAGE | $\begin{aligned} & \text { PIN } \\ & \text { COUNT } \\ & \hline \end{aligned}$ | $\theta_{\text {JA }}$ | $\theta_{\mathrm{Jc}}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| 300 MIL PLASTIC DIP | 24 | 54-58 | 28-32 | $\stackrel{\circ}{\mathrm{W}} \mathrm{C} / 1$ |
| 600 MIL PLASTIC DIP | 24 | 53-56 | 25-30 |  |
| 300 MIL CERDIP | 24 | 48-52 | 24-28 |  |
| 600 MIL CERDIP | 24 | 50-55 | 17-25 |  |
| FLATPACK | 24 | 85-90 | 24-28 |  |
| LCC | 24 | 85-110 | 30-45 |  |
| LCC | 28 | 85-90 | 28-35 |  |
| LCC | 32 | 80-90 | 25-35 |  |
| SOIC | 24 | 45-70 | 25-30 |  |

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
Plastic THINDIP
Plastic DIP ( 600 MIL )
THINDIP (CERDIP)
CERDIP ( (600 MIL)
Leadless Chip Carrier (Indicate 24-. 28- or
32-pin)
Small Outine IC
CERPACK
Flatpack


Low Power
Standard Power
16 K ( $2 \mathrm{~K} \times 8$-Bit) Static RAM

## FEATURES:

- High speed (equal access and cycle time)
- Military: 25/30/35/45/55/70/85ns (max.)
- Commercial: 15/20/25/30/35/45ns (max.)
- Low power consumption
- IDT7187S

Active: 300 mW (typ.)
Standby: 100 $\mu \mathrm{w}$ (typ.)

- IDT7187L

Active: 250 mW (typ.)
Standby: $30 \mu \mathrm{w}$ (typ.)

- Battery backup operation-2V data retention (L version only)
- JEDEC standard high-density 22-pin plastic and hermetic DIP, 24-pin plastic SOIC, 22-pin and 28-pin leadless chip carrier and 24-pin flatpack and CERPACK
- Produced with advanced CEMOS ${ }^{\text {M }}$ high-performance technology
- Separate data input and output
- Input and output directly TTL-compatible
- Three-state output
- Static operation: no clocks or refresh required
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-86015 is pending listing on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT7187 is a 65,536-bithigh-speed static RAM organized as $64 \mathrm{~K} \times 1$. It is fabricated using IDT's high-performance, high-reliability technology, CEMOS. Access times as fast as 15 ns are available with maximum power consumption of 880 mW .

Both the standard (S) and low-power (L) versions of the IDT7187 provide two standby modes - $I_{\mathrm{SB}}$ and $I_{\mathrm{SB} 1 \text {. I }}$ Is provides low-power operation ( 358 mW max.); IsB1 provides ultra-low-power operation ( 5 mW max.). The low-power (L) version also provides the capability for data retention using battery backup. When using a 2 V battery, the circuit typically consumes only $30 \mu \mathrm{~W}$.

Ease of system design is achieved by the IDT7187 with full asynchronous operation, along with matching access and cycle times. The device is packaged in an industry standard 22-pin, 300 mil plastic or hermetic DIP, 24-pin plastic SOIC, 22- and 28-pin leadless chip carriers, or 24-pin flatpack or CERPACK.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## LOGIC SYMBOL



## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS




PIN NAMES

| $A_{0}-A_{15}$ | Address Inputs | DATA $_{\text {IN }}$ | Data Input |
| :--- | :--- | :--- | :--- |
| $\overline{\mathrm{CS}}$ | Chip Select | DATA $_{\text {OUT }}$ | Data Output |
| $\overline{\mathrm{WE}}$ | Write Enable | GND | Ground |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |  |  |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OuT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

FLATPACK/CERPACK TOP VIEW


SOIC TOP VIEW


RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING

TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V CC |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT7187S |  |  | IDT7187L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ابا14 | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{CC}}$ | MIL. COM'L | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | $\begin{aligned} & V_{\mathrm{VC}}=\mathrm{Max} \\ & \mathrm{CS}=\mathrm{V}_{\mathrm{IH}}, V_{\mathrm{OUT}}=\mathrm{GND} \text { to } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | MIL. COM'L. |  | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $V_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | - | -- | 0.5 | - | - | 0.5 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}, \mathrm{~V}_{C C}=$ Min. |  | 2.4 | - | - | 2.4 | - | - | $v$ |

NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | $7187 S 15$ <br> $7187 L 15$ <br> COM'L. MIL. | $7187 S 20$ <br> 7187L20 <br> COM'L.MIL. | $\begin{gathered} 7187 \mathrm{S25} \\ 7187 \mathrm{L25} \\ \text { COM'L.MIL. } \end{gathered}$ | $\begin{aligned} & \hline 7187 \mathrm{~S} 30 / 35 \\ & 7187 \mathrm{~L} 30 / 35 \end{aligned}$ |  | $\begin{aligned} & 7187 \mathrm{~S} 45 / 55(3) \\ & 7187 \mathrm{~L} 45 / 55^{(3)} \end{aligned}$ |  | $\begin{aligned} & \hline 7187 S 70 \\ & 7187 \mathrm{~L} 70 \end{aligned}$ | 7187585 718725 | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | COM'L. | MIL. | COM'L. | MIL. | СОм'L. MIL. | СОM'L.MIL. |  |
| ICCl | Operating Power Supply Current $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IL}}$. Outputs Open $V_{\mathrm{Cc}}=$ Max. . $f=0^{(2)}$ | S | 135 - | $120 \quad 140$ | $90 \quad 105$ | 90 | 105 | 90 | 105 | - 105 | - 105 |  |
|  |  | L | 115 - | 105. 125 | $70 \quad 85$ | 70 | 85 | 70 | 85 | - 85 | - 85 |  |
| $\mathrm{I}_{\mathrm{cc} 2}$ | Dynamic <br> Operating Current $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{LL}} .$ <br> Outputs Open, <br> $\mathrm{V}_{\mathrm{Cc}}=$ Max., $f=f_{\operatorname{MAX}}{ }^{(2)}$ | S | 165 - | 150\%170 | $120 \quad 130$ | 110 | 120 | 110 | 120 | - 120 | - 120 |  |
|  |  | L | $150-$ | $\begin{array}{cc} 135 & 155 \\ \hline \end{array}$ | $100 \quad 110$ | 95/90 | 110/100 | 85 | 95 | - 90 | - 90 |  |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current (TTL Level) $\overline{C S} \geq \mathrm{V}_{\mathrm{H}}$, $V_{C c}=$ Max., Outputs Open $f=f_{\text {MAX }}{ }^{(2)}$ | S | $65 \xrightarrow{\text { \% }}$ | \% 6065 | $55 \quad 55$ | 45 | 50 | 45 | 50 | - 50 | - 50 |  |
|  |  | L | $55 \%$ \% | 5055 | $45 \quad 50$ | 40/35 | 45/40 | 30/25 | 35/30 | - 28 | - 28 |  |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current (CMOS Level)$\begin{aligned} & \overline{C S} \geq V_{H C}, \\ & V_{C C}=M a x ., \\ & V_{I N} \geq V_{H C} \text { or } \\ & V_{I N} \leq V_{L C}, i=0^{(2)} \\ & \hline \end{aligned}$ | S | $25$ | $20 \quad 25$ | $15 \quad 20$ | 15 | 20 | 15 | 20 | - 20 | - 20 |  |
|  |  | L | 2.5 - | $1.0 \quad 2.0$ | 0.31 .5 | 0.3 | 1.5 | 0.3 | 1.5 | - 1.5 | - 1.5 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. $f=f_{\text {MAX }}$ (All inputs except Chip Select cycling at $f=1 / t_{\text {RC }}$ ). $f=0$ means no address or control lines change.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

## DATA RETENTION CHARACTERISTICS

(LVersion Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP |  | MA |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{aligned} & V_{c c} \\ & 2.0 \mathrm{~V} \end{aligned}$ | ${ }_{3.0 \mathrm{~V}}^{@}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}} \\ & 2.0 \mathrm{~V} \end{aligned}$ | ${ }_{3.0 \mathrm{~V}}^{@}$ |  |
| $V_{\text {DR }}$ | $V_{c c}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $I_{\text {ccor }}$ | Data Retention Current | $\begin{array}{l\|l\|} \hline \overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{HC}} \\ \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \text { or } \leq \mathrm{V}_{\mathrm{LC}} & \begin{array}{l} \mathrm{MIL} . \\ \mathrm{COM}^{\prime} \mathrm{L} \end{array} \\ \hline \end{array}$ |  | - | 10 10 | 15 15 | 600 150 | 900 225 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - |  |  |  | ns |
| $t_{R}{ }^{(3)}$ | Operation Recovery Time |  |  | $t_{R C}{ }^{(2)}$ | - |  |  |  | ns |
| $\mathrm{IIL}^{\text {( }}{ }^{(3)}$ | Input Leakage Current |  |  | - | - |  | 2 |  | $\mu \mathrm{A}$ |

NOTES:

1. $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $t_{R C}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW V ${ }_{\text {CC }}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{H Z}, t_{1 Z}, t_{W Z}$ and $t_{O W}$ )

[^3]AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & 7187 S 15^{(1)} / 20 \\ & 7187 \text { L15 }^{(1)} / 20 \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{aligned} & 7187 S 25 / 30 \\ & 7187 L 25 / 30 \end{aligned}$ |  | $\begin{aligned} & \text { 7187S35/45 } \\ & 7187 \mathrm{~L} 35 / 45 \end{aligned}$ |  | $\begin{array}{\|l\|l\|} \hline 7187 S 55^{(2)} \\ 7187 L 55^{(2)} \end{array}$ |  | $\begin{aligned} & 7187570^{(2)} \\ & 7187570^{(2)} \end{aligned}$ |  | $\begin{aligned} & 7187 S 85^{(2)} \\ & 7187 \mathrm{~L} 85^{(2)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 15/20 \% $\quad$ - | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | - | ns |
| $t_{A A}$ | Address Access Time | \% $15 / 20$ | - | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | - \% $\quad$ 15/20 | - | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 - - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{L Z}$ | Chip Select to Output in Low $Z^{(3)}$ | 5 \% - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {HZ }}$ | Chip Deselect to Output in High $Z^{(3)}$ | - 718 | - | 20/25 | - | 25/30 | - | 30 | - | 30 | - | 40 | ns |
| $t_{\text {PU }}$ | Chip Select to Power Up Time (3) | O\%\% | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{P D}$ | Chip Deselect to Power Down Time ${ }^{(3)}$ | \% ${ }_{\text {\% }}$ | - | 20/30 | - | 30/35 | - | 35 | - | 35 | - | 40 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed but not tested.

## TIMING WAVEFORM OF READ CYCLE NO. $1^{(1,2)}$



TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,3)}$


## NOTES:

1. WE is High for READ Cycle.
2. $\overline{C S}$ is low for READ cycle.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state voltage with specified loading in Figure 2.
5. All READ cycle timings are referenced from the last valid address to the first transitioning address.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \$ 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \hline 7187 \mathrm{~S} 15^{(1) / 20} \\ & 7187 \mathrm{~L} 15^{(1)} / 20 \end{aligned}$ | $\begin{aligned} & \hline 7187 \mathrm{~S} 25 / 30 \\ & 7187 \mathrm{~L} 25 / 30 \end{aligned}$ |  | $\begin{aligned} & 7187 S 35 / 45 \\ & 7187 \mathrm{~L} 35 / 45 \end{aligned}$ |  | $\begin{aligned} & 7187 S 55^{(2)} \\ & 7187 \mathrm{~L} 55^{(2)} \end{aligned}$ |  | $\begin{aligned} & 7187570^{(2)} \\ & 7187 L 70^{(2)} \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 7187 S 85^{(2)} \\ 7187 \mathrm{~L} 5^{(2)} \end{array}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {wc }}$ | Write Cycle Time | 13/17 \% | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | - | ns |
| $\mathrm{t}_{\mathrm{c}} \mathrm{w}$ | Chip Select to End of Write | 13/17 \% | 20/25 | - | 30/40 | - | 50 | - | 55 | - | 65 | - | ns |
| $\mathrm{t}_{\mathrm{AW}}$ | Address Valid to End of Write | 13/17 \% : | 20/25 | - | 30/40 | - | 50 | - | 55 | - | 65 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 \%. - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {wp }}$ | Write Pulse Width | 13/17*... - | 20 | - | 25/30 | - | 35 | - | 40 | - | 45 | - | ns |
| ${ }^{\text {WR }}$ | Write Recovery Time | 0\% \% - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {DW }}$ | Data Valid to End of Write | 8/10, - | 15/20 | - | 20/25 | - | 25 | - | 30 | - | 35 | - | ns |
| $t_{\text {DH }}$ | Data Hold Time | O\% - - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {wz }}$ | Write Enable to Output in High $\mathrm{Z}^{(3)}$ | \%. | - | 20/25 | - | 25/30 | - | 30 | - | 30 | - | 40 | ns |
| tow | Output Active from End of Write ${ }^{(3)}$ | 0. - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed but not tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1, ( $\overline{\text { WE }}$ CONTROLLED TIMING) ${ }^{(1,2,3)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, ( $\overline{\text { CS }}$ CONTROLLED TIMING) ${ }^{(1,2,3,4)}$


NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{\text {wA }}$ ) of a low $\overline{C S}$ and a low WE.
3. $t_{W R}$ is measured from the earlier of $\overline{C S}$ or WE going high to the end of the write cycle.
4. If the $\overline{C S}$ low transition occurs simultaneously with or after the $W E$ low transition, the outputs remain in the high impedance state.
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).

## TRUTH TABLE

| MODE | $\overline{\text { CS }}$ | $\overline{\text { WE }}$ | OUTPUT | POWER |
| :--- | :---: | :---: | :--- | :--- |
| Standby | H | X | High Z | Standby |
| Read | L | H | Dour | Active |
| Write | L | L | High Z | Active |

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=\mathrm{OV}$ | 8 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | pF |

NOTE:

1. This parameter is determined by device characterization, but is not production tested.

## ORDERING INFORMATION



## FEATURES:

- 65,536-words x 1-bit organization
- Low power dissipation: 320mW (typ.)
- Fully compatible with 100 K logic level
- Address access time: 15/20ns (max.)
- Write pulse width: 10 ns (min.)
- Open emitter output for ease of memory expansion
- Static operation: no clocks or refresh required
- Separate data input and output
- JEDEC standard high-density 22-pin plastic and sidebraze DIP and 24-pin Small Outline IC


## DESCRIPTION:

The IDT100490 is a 100 K compatible 65,536 -bit high-speed BiCEMOS ${ }^{\text {TM }}$ ECL static RAM organized as $64 \mathrm{~K} \times 1$.

The IDT100490 is available with address access times as fast as 15 ns with a typical power consumption of only 320 mW . This product offers the advantages of low-power operation, without sacrificing speed, by integrating a dense high-speed CMOS static RAM with internal level conversion. This allows the designer to reduce package count in an ECL system without increasing either power dissipation or access time.

Designed for very high-speed applications, the IDT100490 is fully compatible with standard ECL 100K logic levels and offers extremely fast access times. The address access time of 15 ns and write pulse width of $10 n s$ assure that operations of this BiCEMOS part will be as fast as those available with less dense parts requiring external address decoding.

The IDT100490 is fabricated using IDT's high-performance, high-reliability BiCEMOS technology. Operating power dissipation is extremely low compared with most ECL-compatible bipolar devices, lowering power supply and cooling requirements.

PIN CONFIGURATIONS


FUNCTIONAL BLOCK DIAGRAM


BiCEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{\text {(1) }}$

| SYMBOL | RATING |  | Value | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect to GND |  | + 0.5 to -7.0 | V |
| $\mathrm{T}_{\text {A }}$ | Operating Temperature |  | 0 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias |  | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | Hermetic | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Plastic | -55 to +125 | ${ }^{\circ}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation |  | 1.0 | W |
| lout | DC Output Current (Output High) |  | -50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{t}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER $^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | - | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | - | 6 | pF |

TRUTH TABLE ${ }^{(1)}$

| $\overline{\text { CS }}$ | WE | DATA OUT | FUNCTION |
| :---: | :---: | :---: | :--- |
| H | X | L | Deselected |
| L | H | RAM Data | Read |
| L | L | L | Write |

NOTE:

1. $\mathrm{H}=$ High, $\mathrm{L}=$ Low, $\mathrm{X}=$ Don't Care

DC ELECTRICAL CHARACTERISTICS
( $\mathrm{V}_{\text {EE }}=-4.5 \mathrm{~V}, \mathrm{RL}=50 \Omega$ to $-2.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0$ to $+85^{\circ} \mathrm{C}$, air flow exceeding $2 \mathrm{~m} / \mathrm{sec}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS |  | MIN. (B) | TYP. ${ }^{(1)}$ | MAX. (A) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {IHA }}$ or $\mathrm{V}_{\text {ILB }}$ |  | -1025 | -955 | -880 | mV |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IHA }}$ or $\mathrm{V}_{\text {ILB }}$ |  | -1810 | -1715 | -1620 | mV |
| $\mathrm{V}_{\mathrm{OHC}}$ | Output Threshold HIGH Voltage | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IHB }}$ or $\mathrm{V}_{\text {ILA }}$ |  | -1035 | - | - | mV |
| $\mathrm{V}_{\text {OLC }}$ | Output Threshold LOW Voltage | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {HB }}$ or $\mathrm{V}_{\text {ILA }}$ |  | - | - | -1610 | mV |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | Guaranteed Input Voltage High/Low for All Inputs |  | -1165 | - | -880 | mV |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Voltage | Guaranteed Input Voltage High/Low for All Inputs |  | -1810 | - | -1475 | mV |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IHA}}$ |  | - | - | 220 | $\mu \mathrm{A}$ |
| IL | Input LOW Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {LLB }}$ | CS | 0.5 | - | 170 | $\mu \mathrm{A}$ |
|  |  |  | Others | -50 | - | - | $\mu \mathrm{A}$ |
| IEE | Supply Current | All inputs and outputs open |  | -120 | -70 | - | mA |

NOTE:

1. Typical parameters are specified at $\mathrm{V}_{\mathrm{EE}}=-4.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and maximum loading.

LOAD CONDITION


## INPUT PULSE


$t_{R}=t_{F}=2.0 n s$ typ.

AC ELECTRICAL CHARACTERISTICS $N_{E E}=-4.5 \mathrm{~V} \pm 5 \%, T_{A}=0$ to $+85^{\circ} \mathrm{C}$, air flow exceeding $2 \mathrm{~m} / \mathrm{sec}$ )

| SYMBOL | PARAMETER | TEST CONDITION | IDT100490S15 MIN. MAX. |  | IDT100490S20MIN. MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | - | - | 10 | - | 10 | ns |
| $t_{\text {RCS }}$ | Chip Select Recovery Time | - | - | 10 | - | 10 | ns |
| $t_{A A}$ | Address Access Time .. | - | - | 15 | - | 20 | ns |

TIMING WAVEFORM OF READ CYCLE NO. 1


TIMING WAVEFORM OF READ CYCLE NO. 2


RISE/FALL TIME

| SYMBOL | PARAMETER | TEST CONDITION | MIN. | $\begin{aligned} & \text { IDT100490 } \\ & \text { TYP. } \end{aligned}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {R }}$ | Output Rise Time | - | - | 2 | - | ns |
| $t_{F}$ | Output Fall Time | - | - | 2 | - | ns |

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\text {EE }}=-4.5 \mathrm{~V} \pm 5 \%, T_{A}=0$ to $+85^{\circ} \mathrm{C}$, air flow exceeding $2 \mathrm{~m} / \mathrm{sec}$ )

| SYMBOL | PARAMETER | TEST CONDITION | $\begin{aligned} & \text { ID } \\ & \text { MIN. } \end{aligned}$ | 15 MAX. |  | $\begin{aligned} & 20 \\ & \text { MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |
| $t_{\text {w }}$ | Write Pulse Width | $\mathrm{t}_{\text {WSA }}=$ minimum | 10 | - | 15 | - | ns |
| $t_{\text {wSD }}$ | Data Set-up Time | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {WHD }}$ | Data Hold Time | - | 3 | - | 4 | - | ns |
| ${ }_{\text {W }}^{\text {WSA }}$ | Address Set-up Time | $\mathrm{t}_{\mathrm{w}}=$ minimum | 2 | - | 3 | - | ns |
| $t_{\text {wha }}$ | Address Hold Time | - | 3 | - | 4 | - | ns |
| $t_{\text {wscs }}$ | Chip Select Set-up Time | - | 2 | - | 3 | - | ns |
| $t_{\text {WHCS }}$ | Chip Select Hold Time | - | 3 | - | 4 | - | ns |
| ${ }^{\text {w }}$ w | Write Disable Time | - | - | 10 | - | 10 | ns |
| $t_{\text {WR }}$ | Write Recovery Time | - | - | 18 | - | 23 | ns |

## TIMING WAVEFORM OF WRITE CYCLE



## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Plastic DIP
Sidebraze DIP Small Outline IC
\} Speed in Nanoseconds
Standard Power
64 K ( $64 \mathrm{~K} \times 1$-Bit) BiCMOS ECL Static RAM


> CMOS STATIC RAM $64 \mathrm{~K}(16 \mathrm{~K} \times 4-\mathrm{BIT})$

## IDT7188S IDT7188L

## FEATURES:

- High-speed (equal access and cycle times)
- Military: 20/25/30/35/45/55/70/85ns (max.)
- Commercial: 15/20/25/30/35/45ns (max.)
- Low power consumption
- IDT7188S

Active: 350 mW (typ.)
Standby: 100 $\mu \mathrm{W}$ (typ.)

- IDT7188L

Active: 300 mW (typ.)
Standby: $30 \mu \mathrm{~W}$ (typ.)

- Battery backup operation-2V data retention (L version only)
- Available in high-density industry standard 22-pin, 300 mil ceramic and plastic DIP, 24-pin SOIC, 24-pin Flatpack and CERPACK
- Produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- Single 5V ( $\pm 10 \%$ ) power supply
- Inputs/outputs TTL-compatible
- Three-state outputs
- Static operation: no clocks or refresh required
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7188 is a 65,536 -bit high-speed static RAM organized as $16 \mathrm{~K} \times 4$. It is fabricated using IDT's high-performance, highreliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost effective approach for memory intensive applications.

Access times as fast as 15 ns are available, with typical power consumption of only 300 mW . The IDT7188 offers a reduced power standby mode, IsB1, which enables the designer to greatly reduce device power requirements. This capability significantly decreases system power and cooling levels, while greatly enhancing system reliability. The low-power version (L) version also offers a battery backup data retention capability where the circuit typically consumes only $30 \mu \mathrm{~W}$ operating from a 2 V battery.

All inputs and outputs are TTL-compatible and operate from a single 5 V supply. Fully static asynchronous circuitry, along with matching access and cycle times, favor the simplified system design approach.

The IDT7 188 is packaged in 22-pin, 300 mil ceramic and plastic DIPs, 24-pin SOICs, flatpacks and CERPACKs, providing excellent board-level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## LOGIC SYMBOL



FUNCTIONAL BLOCK DIAGRAM


## PIN CONFIGURATIONS



DIP
TOP VIEW


RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{H}}$ | Input High Voltage | 2.2 | $\ddots-$ | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {CC }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT7188S |  |  | IDT7188L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIL. |  |  | 10 | - |  |  |  |
| \|lı | Input Leakage Current | $V_{C C}=M a x ., V_{\text {IN }}=G N D$ to $V_{C C}$ | COM'L. | - | - | 5 | - | - | 2 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}} \mathrm{l}$ | Output Leakage Current | $V_{C C}=M a x .$ | MIL. COM'L | - |  | $10$ | - | - | $5$ | $\mu \mathrm{A}$ |
| $V_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{lOH}=-4 \mathrm{~mA}, \mathrm{~V}_{C C}=$ Min. |  | 2.4 | - | - | 2.4 | - | - | V |

NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | 7188 S 15 <br> $7188 L 15$ <br> COM'L. MIL. | 7188 S 20 7188 L 20 COM'L. MIL. | 7188 S 25 <br> 7188 L 25 <br> COM'L. MIL. |  | $\begin{aligned} & 7188 \mathrm{~S} 30 / 35 \\ & 7188 \mathrm{~L} 30 / 35 \\ & \text { COM'L. MIL. } \end{aligned}$ |  | $\begin{aligned} & 7188 \mathrm{~S} 45 / 55^{(3)} \\ & 7188 L 45 / 55^{(3)} \\ & \text { COM'L. MIL } \end{aligned}$ |  | $\begin{array}{\|c\|} \hline 7188 \mathrm{S70} \\ 7188 \mathrm{~L} 70 \\ \text { COM'L. MIL } \\ \hline \end{array}$ | 7188 S 85 <br> $7188 L 85$ <br> COM'L. MIL. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CCl}}$ | Operating Power Supply Current $\overline{C S}=V_{L}$. Outputs Open $v_{\mathrm{CC}}=$ Max., $f=0^{(2)}$ | S | 135 - | 120\% 140 | 100 | 125 | 100 | 110 | 100 | 110 | - 110 | - 110 | mA |
|  |  | L | 115 - |  | 85 | 110 | 85 | 95 | 85 | 95 | - 95 | - 95 |  |
| ${ }^{\text {cce2 }}$ | Dynamic <br> Operating Current <br> $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IL}}$, <br> Outputs Open, <br> $V_{\mathrm{Cc}}=$ Max., <br> $f=f_{\text {MAX }}{ }^{(2)}$ | S | 175 - | 150\%/ 170 | 135 | 155 | 125 | 140 | 125 | 140 | - 140 | - 140 |  |
|  |  | L | 160 | 140\% 155 | 125 | 145 | 115/105 | 125/115 | 100 | 110 | - 110 | - 105 |  |
| $\mathrm{I}_{\text {SB }}$ | $\begin{aligned} & \text { Standby Power } \\ & \text { Supply Current } \\ & (T L \text { Level) } \\ & \overline{C S} \geq V_{\text {IH }}, \\ & V_{C C}=\text { Max., } \\ & \text { Outputs Open } \\ & f=f_{\text {MAX }}{ }^{(2)} \\ & \hline \end{aligned}$ | S | 75 - | $60 \quad 70$ | 55 | 60 | 50/45 | 55/50 | 45 | 50 | - 50 | - 50 |  |
|  |  | L | $65-$ | 5060 | 45 | 50 | 40/35 | 45/40 | 30 | 35 | - 35 | - 35 |  |
| ${ }^{\text {SB } 1}$ | Full Standby <br> Power Supply <br> Current (CMOS <br> Level) $\begin{aligned} & C S \geq V_{H C}, \\ & V_{C C}=M a x ., \\ & V_{I N} \geq V_{H C} \text { or } \\ & V_{I N} \leq V_{L C} \\ & f=0(2) \end{aligned}$ | S | $25 .$ | $20 \quad 25$ |  | 20 | 15 | 20 | 15 | 20 | - 20 | - 20 |  |
|  |  | L | $2.5-$ | 1.02 .0 | 0.5 | 1.5 | 0.5 | 1.5 | 0.5 | 1.5 | - 1.5 | - 1.5 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{\mathrm{RC}} \cdot f=0$ means no input lines change.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES
(L Version Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP. ${ }^{(1)}$ |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} V_{\mathrm{cc}} @ \\ 2.0 \mathrm{~V}{ }_{3.0 \mathrm{~V}} \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{cc}} @ \\ 2.0 \mathrm{~V}{ }_{3.0 \mathrm{~V}} \end{gathered}$ |  |  |
| $V_{\text {OR }}$ | $V_{\text {cc }}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $l_{\text {ccopr }}$ | Data Retention Current | $\begin{aligned} & \overline{C E} \geq V_{H C} \\ & V_{I N} \geq V_{H C} \text { or } \leq V_{L C} \end{aligned}$ | MiL. | - |  | 15 | 600 | 900 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - |  | 15 | 150 | 225 |  |
| ${ }^{\mathrm{CDRR}^{(3)}}$ | Chip Deselect to Data Retention Time |  |  | 0 | - |  | - |  | ns |
| $t_{R}{ }^{(3)}$ | Operation Recovery Time |  |  | $t_{\text {RC }}{ }^{(2)}$ | - |  | - |  | ns |
| $\\|_{\text {LI }}{ }^{(3)}$ | Input Leakage Current |  |  | - | - |  | 2 |  | $\mu \mathrm{A}$ |

NOTES:

1. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
2. $\mathrm{t}_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW V ${ }_{C C}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$ and $t_{W W}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $N_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$. All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & 7188 \mathrm{~S} 15^{(1)} \\ & 7188 \mathrm{~L} 15^{(1)} \end{aligned}$ |  | $\begin{aligned} & 7188{\mathrm{~S} 20^{(4)}}^{7188 L 20^{(4)}} \end{aligned}$ |  | $\begin{aligned} & 7188525 / 30 \\ & 7188 L 25 / 30 \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 7188 \mathrm{~S} 35 / 45 \\ 7188 \mathrm{~L} 5 / 45 \end{array}$ |  | $\begin{array}{\|l\|} \hline 7188 S 55 / 70^{(2)} \\ 7188 \mathrm{~L} 55 / 70^{(2)} \end{array}$ |  | $\begin{aligned} & \hline 71888_{85}^{(2)} \\ & 7188 \mathrm{~L} 85^{(2)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 15 | - | 20 | - | 25/30 | - | 35/45 | - | 55/70 | - | 85 | - | ns |
| $t_{A A}$ | Address Access Time | - | 15 |  | \% 20 | - | 25/30 | - | 35/45 | - | 55/70 | - | 85 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | - | 15 | - | \% 20 | - | 25/30 | - | 35/45 | - | 55/70 | - | 85 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{L}}$ | Chip Selection to Output in Low $\mathbf{Z}^{(3)}$ | 5 | $\stackrel{3}{*}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\mathrm{Hz}}$ | Chip Deselect to Output in High $\mathbf{Z}^{(3)}$ | -\% |  | - | 8 | - | 10/13 | - | 15 | - | 20/25 | - | 30 | ns |
| $t_{\text {PU }}$ | Chip Select to Power Up Time ${ }^{(3)}$ |  | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time ${ }^{(3)}$ | - | 15 | - | 20 | - | 25/30 | - | 35/45 | - | 55/70 | - | 85 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $-70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $-125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed but not tested.
4. Preliminary data only for military devices.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1,2)}$


TIMING WAVEFORM OF READ CYCLE NO. $\mathbf{2}^{(1,3)}$


NOTES:

1. WE is high for READ Cycle.
2. $\overline{C S}$ is low for READ cycle.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state voltage.

5 All READ cycle timings are referenced from the last valid address to the first transitioning address.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { 7188S15(1) } \\ & 7188 L 15\left({ }^{(1)}\right. \end{aligned}$ | $\begin{aligned} & 7188 S_{20}{ }^{(4)} \\ & 7188 L 20^{(4)} \end{aligned}$ | $\begin{aligned} & 7188 \mathrm{~S} 25 / 30 \\ & 7188 \mathrm{~L} 25 / 30 \end{aligned}$ |  | $\begin{aligned} & 7188 \mathrm{~S} 35 / 45 \\ & 7188 \mathrm{~L} 35 / 45 \end{aligned}$ |  | $\begin{aligned} & 7188555 / 70^{(2)} \\ & 7188 \mathrm{~L} 55 / 70^{(2)} \end{aligned}$ |  | $\begin{aligned} & 7188 S 85^{(2)} \\ & 7188 L 85^{(2)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 14 | 17 | 20/25 | - | 30/40 | - | 50/60 | - | 75 | - | ns |
| $\mathrm{t}_{\mathrm{cw}}$ | Chip Select to End of Write | 14 | 17 | 20/25 | - | 25/35 | - | 50/60 | - | 75 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 14 | $17 \quad \stackrel{3}{\text { a }}$ | 20/25 | - | 25/35 | - | 50/60 | - | 75 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | 0 \% \% ${ }^{+}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 14 | 47\%** | 20/25 | - | 25/35 | - | 50/60 | - | 75 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 | 0 | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| tow | Data Valid to End of Write | 8 \% \% | 10 | 13/15 | - | 15/20 | - | 25/30 | - | 35 | - | ns |
| $t_{\text {DH }}$ | Data Hold Time | $0 \%$ - | 0 | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {wz }}$ | Write Enable to Output in High ${ }^{(3)}$ | 6 | 7 | - | 7/10 | - | 10/15 | - | 25/30 | - | 40 | ns |
| tow | Output Active from End of Writs ${ }^{(3)}$ | 5 | 5 | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $-70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $-125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed but not tested.
4. Preliminary data only for military devices.

TIMING WAVEFORM OF WRITE CYCLE NO. 1, (要E CONTROLLED TIMING) ${ }^{(1,2,3)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, ( $\overline{C S}$ CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. WE or CS must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{w}_{\mathrm{wp}}$ ) of a low CS and a low WE.
3. $\mathrm{t}_{\text {WR }}$ is measured from the earlier of CS or WE going high to the end of the write cycle.
4. During this period, the $I / O$ pins are in the output state, and input signals should not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

## TRUTH TABLE

| MODE | $\overline{\text { CS }}$ | $\overline{\text { WE }}$ | I/O | POWER |
| :--- | :---: | :---: | :--- | :--- |
| Standby | H | X | High Z | Standby |
| Read | L | H | DouT | Active |
| Write | L | L | $\mathrm{D}_{\text {IN }}$ | Active |

CAPACITANCE ( $T_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 6 | pF |

NOTE:

1. This parameter is determined by device characterization, but is not production tested.

## ORDERING INFORMATION



## FEATURES:

- Output Enable ( $\overline{\mathrm{OE}})$ pin available for added system flexibility
- High-speed (equal access and cycle times)
- Military: 20/25/30/35/45/55/70/85ns (max.)
- Commercial: 15/20/25/30/35/45ns (max.)
- Low-power consumption
- IDT6198S

Active: 350 mW (typ.)
Standby: $100 \mu \mathrm{~W}$ (typ.)

- IDT6198L

Active: 300 mW (typ.)
Standby: $30 \mu \mathrm{~W}$ (typ.)

- JEDEC compatible pinout
- Battery back-up operation-2V data retention (L version only)
- 24-pin THINDIP, 24-pin plastic DIP, high-density 28-pin leadless chip carrier and 24-pin SOIC
- Produced with advanced CEMOS ${ }^{\mathrm{TM}}$ technology
- Bidirectional data inputs and outputs
- Inputs/Outputs TTL-compatible
- Three-state outputs
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT6198 is a 65,536-bit high-speed static RAM organized as $16 \mathrm{~K} \times 4$. It is fabricated using IDT's high-performance, high-reliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides a costeffective approach for memory intensive applications.
The IDT6198 features two memory control functions: chip select $(\overline{\mathrm{CS}})$ and output enable ( $\overline{\mathrm{OE}}$ ). These two functions greatly enhance the IDT6198's overall flexibility in high-speed memory applications.

Access times as fast as 15 ns are available, with typical power consumption of only 300 mW . The IDT6198 offers a reduced power standby mode, I ${ }_{\text {SB1 }}$, which enables the designer to considerably reduce device power requirements. This capability significantly decreases system power and cooling levels, while greatly enhancing system reliability. The low-power version (L) also offers a battery backup data retention capability where the circuit typically consumes only $30 \mu \mathrm{~W}$ when operating from a 2 volt battery.

All inputs and outputs are a TTL-compatible and operate from a single 5 volt supply. Fully static asynchronous circuitry, along with matching access and cycle times, favor the simplified system design approach.

The IDT6198 is packaged in either a 24-pin THINDIP, 24-pin plastic DIP, 28-pin leadless chip carrier or 24-pin small outline IC, providing improved board-level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



LOGIC SYMBOL

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.


PIN NAMES

| $A_{0-13}$ | Address Inputs |
| :--- | :--- |
| $\overline{C S}$ | Chip Select |
| $\overline{W E}$ | Write Enable |
| $\overline{O E}$ | Output Enable |
| $I / O_{1-4}$ | Data Input/Output |
| $V_{C C}$ | Power |
| $G N D$ | Ground |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}$ min. $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING

TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT6198S |  |  | IDT6198L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \|l| | Input Leakage Current | $V_{C C}=$ Max.,$V_{\text {IN }}=G N D$ to $V_{C C}$ |  |  |  |  |  |  |  |  |
|  |  |  | MIL. | - | - | 10 | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | - | 5 | - | - | 2 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{L}}$ | Output Leakage Current | $V_{C C}=$ Max. | MIL. | - | - | 10 | - | - | 5 | $\mu \mathrm{A}$ |
|  |  | $\overline{C S}=V_{\text {IH }} \cdot V_{\text {OUT }}=G N D$ to $V_{C C}$ | COM'L. | - | - | 5 | - | - | 2 | $\mu \mathrm{A}$ |
| $V_{O L}$ | Output Low Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, V_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, V_{\mathrm{CC}}=\mathrm{Min} . \end{aligned}$ |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  |  |  | - | - | 0.4 | - | - | 0.4 | $v$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Righ Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}, V_{C C}=$ Min. |  | 2.4 | - | - | 2.4 | - | - | V |

NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | $\begin{array}{\|l\|} \hline 6198 S 15^{(2,5)} \\ 6198 L 15^{(2,5)} \\ \text { COM'L. MIL. } \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 6198 S 20^{(2)} \\ 6198 L 20^{(2)} \\ \text { COM'L. MIL. } \end{array}$ |  |  | $\begin{aligned} & 6198 S 30 / 35 \\ & 6198 L 30 / 35 \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 6198 S 45 / 555^{(4)} \\ 6198 L 45 / 55\left({ }^{4}\right) \end{array}$ |  | $\begin{aligned} & 6198 S 70^{(4)} / 85^{(4)} \\ & 6198 L 70^{(4)} / 85^{(4)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | СОм' | MIL. | COM'L. | MIL | СОМ'L | MIL. | COM'L. | MIL. |  |
| lcCl | Operating Power <br> Supply Current <br> CS $=V_{I L}$. <br> Outputs Open, <br> $V_{C C}=M a x ., f^{\prime}=0^{(3)}$ | S | 135 | $120 \% 140$ | 100 | 125 | 100 | 110 | 100 | 110 | - | 110 |  |
|  |  | L | 115 | 105 \% 125 | 85 | 110 | 85 | 95 | 85 | 95 | - | 95 |  |
| $\mathrm{I}_{\mathrm{Cc} 2}$ | Dynamic Operating Current, $\overline{C S}=V_{L}$, Outputs Open, $\mathrm{K}_{\mathrm{cc}}=\mathrm{Max}$. . $\mathrm{f}=\mathrm{f}_{\text {MAX }}{ }^{(3)}$ | S | 175 | 150:170 | 135 | 155 | 125 | 140 | 125 | 140 | - | 140 |  |
|  |  | L | 160 | 140155 | 125 | 145 | 115/105 | 125/115 | 100 | 110 | - | 110/105 |  |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current <br> (TTL Level) <br> $\overline{C S} \geq \mathrm{V}_{\mathrm{H}}$. <br> $V_{C C}=$ Max. <br> Outputs Open $f=f_{\text {MAX }}{ }^{(3)}$ | S | 75 - | $60 \quad 70$ | 55 | 60 | 50/45 | 55/50 | 45 | 50 | - | 50 |  |
|  |  | L | 65 | $50 \quad 60$ | 45 | 50 | 40/35 | 45/40 | 30 | 35 | - | 35 |  |
| $\mathrm{I}_{\text {SB } 1}$ | Full Standby Power Supply Current (CMOS Level) $\overline{C S} \geq \mathrm{V}_{\mathrm{HC}}$. $V_{c c}=$ Max., $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}}$ or $V_{1 N} \leq V_{1 C}, f=0^{(3)}$ | S | 25. | $20 \quad 25$ | 15 | 20 | 15 | 20 | 15 | 20 | - | 20 |  |
|  |  | L | 25. | 1.02 .0 | 0.5 | 1.5 | 0.5 | 1.5 | 0.5 | 1.5 | - | 1.5 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. Preliminary data for Military devices only.
3. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{\mathrm{RC}} \cdot f=0$ means no input lines change.
4. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
5. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.

## DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES

(L Version Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$


NOTES:

1. $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $t_{\mathrm{RC}}=$ Read Cycle Time.
3. This parameter is guaranteed but not tested.

## LOW $\mathrm{V}_{\mathrm{cc}}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{CLZ}}, \mathrm{t}_{\mathrm{OHZ}}$, $\mathbf{t}_{\mathrm{wHz}}, \mathrm{t}_{\mathrm{cHz}}, \mathrm{t}_{\mathrm{ow}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{array}{\|l\|} \hline 6198 S 155^{(1)} \\ 6198 L 15(1) \end{array}$ |  | $\begin{aligned} & 6198 S 20 \\ & 6198 \mathrm{~L} 20 \end{aligned}$ |  | $\begin{aligned} & 6198 \mathrm{~S} 25 \\ & 6198 \mathrm{~L} 25 \end{aligned}$ |  | $\begin{aligned} & 6198 \mathrm{~S} 30 / 35 \\ & 6198 \mathrm{~L} 30 / 35 \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 6198 \mathrm{~S} 45 / 55^{(2)} \\ 6198 \mathrm{~L} 45 / 55^{(2)} \end{array}$ |  | $\begin{aligned} & 6198 S 70^{(2)} / 85{ }^{(2)} \\ & 6198170^{(2) / 85} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {R }}$ | Read Cycle Time | 15 | - |  |  | 25 | - | 30/35 | - | 45/55 | - | 70/85 | - | ns |
| $t_{A A}$ | Address Access Time | - | 15 | - |  | - | 25 | - | 30/35 | - | 45/55 | - | 70/85 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | - | 15 |  |  | - | 25 | - | 30/35 | - | 45/55 | - | 70/85 | ns |
| ${ }_{\text {ctz }}$ | Chip Select to Output in Low $\mathrm{Z}^{(3)}$ | 5 | - | 5 \% |  | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid | - | 12 | $\stackrel{\text { S }}{ }$ | 15 | - | 15 | - | 20 | - | 25/35 | - | 45/55 | ns |
| $\mathrm{t}_{\text {OLZ }}$ | Output Enable to Output in Low $\mathrm{Z}^{(3)}$ | 5 | $\cdots$ | . 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{CHz}}$ | Chip Select to Output in High $Z^{(3)}$ | - | \% | - | 8 | - | 10 | - | 13/15 | - | 15/20 | - | 25/30 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ | Output Disable to Output in High $\mathbf{Z}^{(3)}$ |  | \% $7 \times$ | - | 8 | - | 15 | - | 15 | - | 15/20 | - | 25/30 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5.3 | * $\stackrel{\text { k }}{ }$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{PU}}$ | Chip Select to Power Up Time ${ }^{(3)}$ |  | 莐- | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time ${ }^{(3)}$ | $\stackrel{\text {, }}{ }$ | 15 | - | 20 | - | 25 | - | 30/35 | - | 45/55 | - | 70/85 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{I L}$.
3. Address valid prior to or coincident with $\mathbf{C S}$ transition low.
4. $\overline{O E}=V_{1 L}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { 6198S15(1) } \\ & 6198 L 15^{(1)} \end{aligned}$ | $\begin{aligned} & 6198 S 20^{(4)} \\ & 6198 L 20^{(4)} \end{aligned}$ | $\begin{aligned} & 6198 \mathrm{~S} 25 \\ & 6198 \mathrm{~L} 25 \end{aligned}$ |  | $\begin{aligned} & 6198 \mathrm{~S} 30 / 35 \\ & 6198 \mathrm{~L} 30 / 35 \end{aligned}$ |  | $\begin{aligned} & 6198 \mathrm{~S} 45 / 55^{(2)} \\ & 6198 \mathrm{~L} 45 / 55^{(2)} \end{aligned}$ |  | $\begin{aligned} & 6198 S 70^{(2)} / 85^{(2)} \\ & 6198 \mathrm{LT} 0^{(2)} / 85^{(2)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. MAX. | MIN. MAX. |  |  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ w | Write Cycle Time | 14 | 17 \% | 20 | - | 25/30 | - | 40/50 | - | 60/75 | - | ns |
| $\mathrm{t}_{\mathrm{c}}{ }_{\text {w }}$ | Chip Select to End of Write | 14 | 17\%\% | 20 | - | 25 | - | 35/50 | - | 60/75 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 14 | $17 . \%$ - | 20 | - | 25 | - | 35/50 | - | 60/75 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | 0. ${ }^{\text {\% }}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {wP }}$ | Write Pulse Width | 14 | $\stackrel{17}{ }$ | 20 | - | 25 | - | 35/50 | - | 60/75 | - | ns |
| $t_{\text {wn }}$ | Write Recovery Time | 0 \% | 0 | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{WHz}}$ | Write Enable to Output in High $\mathbf{Z}^{(3)}$ | - \% ${ }^{6}$ | 7 | - | 7 | - | 10 | - | 15/25 | - | 30/40 | ns |
| $\mathrm{t}_{\text {DW }}$ | Data Valid to End of Write | 8 \% | 10 | 13 | - | 15 | - | 20/25 | - | 30/35 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time | 0\%\% - | 0 | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| tow | Output Active from End of Write ${ }^{(3)}$ | 5 - | 5 - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed but not tested.
4. Preliminary data only for military devices.

TIMING WAVEFORM OF WRITE CYCLE NO. 1, ( $\overline{\text { WE }}$ CONTROLLED TIMING) ${ }^{(1,2,3,7)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, ( $\overline{\mathrm{CS}}$ CONTROLLED TIMING) ${ }^{(1,2,3,5,8)}$


## NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{cW}}$ or $\mathrm{t}_{\mathrm{WP}}$ ) of a low $\overline{C S}$ and a low $W E$.
3. $\mathbf{t}_{\text {WA }}$ is measured from the earlier of CS or WE going high to the end of the write cycle.
4. During this period, the $I / O$ pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.
7. If OE is low during a WE controlled write cycle, the write pulse width must be the larger of $\mathrm{t}_{\mathrm{WP}}$ or ( $\mathrm{t}_{\mathrm{WHZ}}+\mathrm{t}_{\mathrm{DW}}$ ) to allow the $\mathrm{I} / \mathrm{O}$ drivers to turn off and data to be placed on the bus for the required $\mathrm{t}_{\mathrm{DW}}$. If $\overline{O E}$ is high during an WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{\text {wp }}$.
8. $\overline{O E}=V_{i H}$

TRUTH TABLE

| MODE | $\overline{C S}$ | $\overline{W E}$ | $\overline{\mathrm{OE}}$ | $\mathrm{I} / \mathrm{O}$ | POWER |
| :--- | :---: | :---: | :---: | :--- | :--- |
| Standby | H | X | X | High Z | Standby |
| Read | L | H | L | $\mathrm{D}_{\text {OUT }}$ | Active |
| Write | L | L | X | $\mathrm{D}_{\text {IN }}$ | Active |
| Read | L | H | H | High Z | Active |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 7 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 7 | pF |

## NOTE:

1. This parameter is determined by device characterization, but is not production tested.

## ORDERING INFORMATION

| IDT |  | $\frac{A}{\text { Power }}$ | $\frac{999}{\text { Speed }}$ |  |  | Blank <br> B <br> C P L SO Y | Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ ) <br> Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) <br> Compliant to MIL-STD-883, Class B <br> Sidebraze THINDIP ( 300 mil ) <br> Plastic DIP <br> Leadless Chip Carrier <br> Small Outline IC (Gull Wing) <br> Small Outline IC (J-bend) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | $\begin{aligned} & 15 \\ & 20 \\ & 25 \\ & 30 \\ & 35 \\ & 45 \\ & 55 \\ & 70 \\ & 85 \end{aligned}$ | $\left.\begin{array}{l}\text { Commercial Only } \\ \begin{array}{l}\text { Military Only } \\ \text { Military Only } \\ \text { Military Only }\end{array}\end{array}\right\}$ Speed in Nanoseconds |
|  |  |  |  |  |  | S | Standard Power <br> Low Power |
|  |  |  |  |  |  |  | 16K x 4-Bit |

## CMOS STATIC RAMS

## FEATURES:

- Fast Output Enable ( $\overline{\mathrm{OE}}$ ) pin available for added system flexibility
- Multiple Chip Selects ( $\overline{\mathrm{CS}}_{1}, \overline{\mathrm{CS}}_{2}$ ) simplify system design and operation
- High speed (equal access and cycle times)
- Military: 20/25/30/35/45/55/70/85ns (max.)
- Commercial: 15/20/25/30/35/45ns (max.)
- Low power consumption
- IDT7198S

Active: 350 mW (typ.)
Standby: 100 $\mu \mathrm{w}$ (typ.)

- IDT7198L

Active: 300 mW (typ.)
Standby: $30 \mu \mathrm{w}$ (typ.)

- Battery back-up operation-2V data retention (L version only)
- 24-pin THINDIP, 24-pin plastic DIP, high-density 28-pin leadless chip carrier, 24-pin SOIC, flatpack and CERPACK
- Produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- Bidirectional data inputs and outputs
- Inputs/outputs TTL-compatible
- Three-state outputs
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-86859 is pending listing on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT7198 is a 65,536 bit high-speed static RAM organized as $16 \mathrm{~K} \times 4$. It is fabricated using IDT's high-performance, highreliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost effective approach for memory intensive applications.

The IDT7198 features three memory control functions: Chip Select $1\left(\overline{\mathrm{CS}}_{1}\right)$, Chip Select $2\left(\overline{\mathrm{CS}}_{2}\right)$ and Output Enable ( $\left.\overline{\mathrm{OE}}\right)$. These three functions greatly enhance the IDT7198's overall flexibility in high-speed memory applications.

Access times as fast as 15 ns are available, with typical power consumption of only 300 mW . The IDT7198 offers a reduced power standby mode, $\mathrm{I}_{\text {se1 }}$, which enables the designer to considerably reduce device power requirements. This capability significantly decreases system power and cooling levels, while greatly enhancing system reliability. The low-power version (L) also offers a battery backup data retention capability where the circuit typically consumes only $30 \mu \mathrm{~W}$ when operating from a 2 V battery.

All inputs and outputs are TTL-compatible and operate from a single 5 volt supply. Fully static asynchronous circuitry, along with matching access and cycle times, favor the simplified system design approach.

The IDT7198 is packaged in either a 24-pin ceramic DIP, 24-pin plastic DIP, 28-pin leadless chip carrier, 24-pin SOIC and 24-pin flatpack or CERPACK, providing improved board-level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## MEMORY CONTROL:

The IDT7198 64K high-speed CEMOS static RAM incorporates two additional memory control features (an extra chip select and an output enable pin) which offer additional benefits in many system memory applications.

The dual chip select feature ( $\overline{\mathrm{CS}}_{1}, \overline{\mathrm{CS}}_{2}$ ) now brings the convenience of improved system speeds to the large memory designer by reducing the external logic required to perform decoding. Since external decoding logic is reduced, board space is saved, system speed is enhanced by approximately $10-20 \mathrm{~ns}$ and system reliability improves as a result of lower parts count. (See technical note 1 "Using Two Chip Selects on the IDT7198.")

Both chip selects, Chip Select $1\left(\overline{\mathrm{CS}}_{1}\right)$ and Chip Select $2\left(\overline{\mathrm{CS}}_{2}\right)$, must be in the active-low state to select the memory. If either chip select is pulled high, the memory will be deselected and remain in the standby mode.

The fast output enable function $(\overline{\mathrm{OE}})$ is also a highly desirable feature of the IDT7198 high-speed common I/O static RAM. This function is designed to eliminate problems associated with data bus contention by allowing the data outputs to be controlled independent of either chip select. Its speed permits further decreases in overall read cycle timing.

These added memory control features provide improved system design flexibility, along with overall system speed performance enhancements.

PIN CONFIGURATION


DIP/SOIC/FLATPACK/CERPACK TOP VIEW


LOGIC SYMBOL


PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{13}$ | Address Inputs | $\overline{\mathrm{OE}}$ | Output Enable |
| :--- | :--- | :--- | :--- |
| $\overline{\mathrm{CS}}_{1}$ | Chip Select 1 | $\mathrm{I} / \mathrm{O}_{1}-1 / \mathrm{O}_{4}$ | Data 1/O |
| $\overline{\mathrm{CS}}_{2}$ | Chip Select 2 | $\mathrm{V}_{\mathrm{CC}}$ | Power |
| $\overline{\mathrm{WE}}$ | Write Enable | GND | Ground |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| l OUT | DC Output Current | $50^{\circ}$ | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATiNGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{LL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING

TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V Cc |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT7198S |  |  | IDT7198L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIL | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{IN}}=G N D$ to $\mathrm{V}_{\text {cc }}$ | MIL. COM'L. | - | - | $\begin{gathered} \hline 10 \\ 5 \end{gathered}$ | - | - | 5 2 | $\mu \mathrm{A}$ |
| HLO | Output Leakage Current | $\begin{aligned} & V_{C C}=M_{a x} . \\ & C S=V_{I H} \cdot V_{O U T}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. COM'L. | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{C C}=\mathrm{Min}$. |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | 2.4 | - | - | 2.4 | - | - | V |

NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | $7198 S 15$$7198 L 15$COM'L. MIL. | $\begin{array}{\|c\|} \hline 7198 \mathrm{~S} 20 \\ 7198 \mathrm{~L} 20 \\ \text { COM'L.MIL. } \end{array}$ | $7198 S 25$ <br> $7198 L 25$ <br> COM’L.MIL. | $\begin{aligned} & \hline 7198 \mathrm{~S} 30 / 35 \\ & 7198 \mathrm{~L} 30 / 35 \end{aligned}$ |  | $\begin{aligned} & 7198 S 45 / 55^{(3)} \\ & 7198 L 45 / 55^{(3)} \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 7198 S 700^{(3)} \\ 7198 L 70^{(3)} \end{array}$ | $\begin{aligned} & \hline 7198 S 85(3) \\ & 7198 L 85^{(3)} \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | COM'L. | MIL. | COM'L | MIL | COM'L MIL. | COM'LMIL. |  |
| ${ }^{\text {ccal }}$ | Operating Power Supply Current $\overline{C S}=V_{\mathrm{IL}}$. <br> Outputs Open $V_{C C}=$ Max., $f=0^{(2)}$ | S | 135 - | 120140 | 100125 | 100 | 110 | 100 | 110 | - 110 | - 110 | mA |
|  |  | L | 115 - | $105 \quad 125$ | $85 \quad 110$ | 85 | 95 | 85 | 95 | - 95 | - 95 |  |
| $\mathrm{I}_{\mathrm{CC} 2}$ | Dynamic <br> Operating Current $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}},$ <br> Outputs Open, <br> $V_{c c}=$ Max., $f=f_{\operatorname{MAX}}(2)$ | S | 175 - | 150 \% 170 | 135155 | 125 | 140 | 125 | 140 | - 140 | - 140 | mA |
|  |  | L | 160 - | 140. 155 | 125145 | 115/105 | 125/115 | 100 | 110 | - 110 | - 105 |  |
| ${ }^{\text {SB }}$ | Standby Power Supply Current (TTL Level) $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{H}}$. $V_{C c}=$ Max. , Outputs Open $f=f_{\text {MAX }}{ }^{(2)}$ | S | 75 - | $60 \quad 70$ | 5560 | 50/45 | 55/50 | 45 | 50 | - 50 | - 50 | mA |
|  |  | L | 65. - - | 5060 | $45 \quad 50$ | 40/35 | 45/40 | 30 | 35 | - 35 | - 35 |  |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current (CMOS Level) $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{HC}}$, $V_{C C}=$ Max., $V_{\mathbb{I N}} \geq V_{H C}$ or $V_{i N} \leq V_{L C}, f=0^{(2)}$ | S | 25 - | $20 \quad 25$ | $15 \quad 20$ | 15 | 20 | 15 | 20 | - 20 | - 20 |  |
|  |  | L | 2.5 - | $1.0 \quad 2.0$ | 0.51 .5 | 0.5 | 1.5 | 0.5 | 1.5 | - 1.5 | - 1.5 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{\text {RC. }} f=0$ means no input lines change.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES
(LVersionOnly) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP |  | MA |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}} \\ & 2.0 \mathrm{VC} \end{aligned}$ | $\stackrel{@}{3.0 V}$ | $\mathrm{V}_{\mathrm{ccc}}$ | ${ }_{3.0 \mathrm{~V}}^{\varrho}$ |  |
| $V_{\text {DR }}$ | VCC for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $I_{\text {ccor }}$ | Data Retention Current | MIL. COM'L.$\begin{aligned} & \overline{C S} \geq V_{H C} \\ & V_{I N} \geq V_{H C} \text { or } \leq V_{L C} \end{aligned}$ |  | - | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | 600 150 | $\begin{aligned} & 900 \\ & 225 \end{aligned}$ | $\mu \mathrm{A}$ |
| ${ }^{t} \mathrm{COR}^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - |  |  |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(3)}$ | Operation Recovery Time |  |  | $t_{\text {RC }}{ }^{(2)}$ | - |  |  |  | ns |
| $\mathrm{IH}^{(13)}$ | Input Leakage Current |  |  | - | - |  |  |  | $\mu \mathrm{A}$ |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $t_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW VCC DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\boldsymbol{t}_{\mathrm{cLZ1}, 2}, \mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{CHz1}, 2,} \mathrm{t}_{\mathrm{OHZ}}$, $t_{\text {ow }}$ and $\mathrm{t}_{\mathrm{WHz}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $N_{c c}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\left[\begin{array}{l} 7198 S 155^{(1)} / 20^{(5)} \\ 7198 L 15{ }^{(1)} / 20^{(5)} \\ \text { MIN. MAX. } \end{array}\right.$ | 7198S 7198 L MIN. | $\begin{gathered} \hline 25 / 30 \\ 25 / 30 \\ \text { MAX. } \end{gathered}$ | $\begin{aligned} & 7198 \\ & 71981 \end{aligned}$ MIN. | $\begin{gathered} 35 / 45 \\ 35 / 45 \\ \text { MAX. } \end{gathered}$ | $\begin{aligned} & 71989 \\ & 71981 \\ & \text { MIN. } \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathbf{S 5 5} 5^{(2)} \\ & \text { L55 } \\ & \text { MAX. } \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} 7198 \\ 7198 \end{array}$ MIN. | $\begin{aligned} & \mathbf{S 7 0}(2) \\ & L 70^{(2)} \\ & \text { MAX. } \end{aligned}$ | $\begin{array}{r} 7198 \\ 7198 \\ \text { MIN. } \\ \hline \end{array}$ | $\begin{gathered} \hline \mathbf{S 8 5 ^ { ( 2 ) }} \\ \text { L85 } \\ \text { MAX. } \end{gathered}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 15/20 , \% | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | - | ns |
| $t_{A A}$ | Address Access Time | - 15/20 | - | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | ns |
| $t_{\text {ACS } 1.2}$ | Chip Select-1, 2 Access Time ${ }^{(3)}$ | - 15/20 | - | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | ns |
| $t_{\text {CLI2 }, 2}$ | Chip Select-1, 2 to Output in Low $Z^{(4)}$ | 5 - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {toE }}$ | Output Enable to Output Valid | - $\quad . \quad 12 / 15$ | - | 15/20 | - | 20/25 | - | 35 | - | 45 | - | 55 | ns |
| ${ }_{\text {tozz }}$ | Output Enable to Output in Low $Z^{(4)}$ | 5 \% ${ }^{\text {and }}$ - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {chz1, } 2}$ | Chip Select-1, 2 to Output in High Z ${ }^{(4)}$ | - \% . \% $7 / 8$ | - | 10/13 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| ${ }^{\text {tohz }}$ | Output Disable to Output in High $Z^{(4)}$ | - $\quad 7 / 8$ | - | 15 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5\%, - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {PU }}$ | Chip Select to Power Up Time (4) | 0.\% - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time ${ }^{(4)}$ | $\stackrel{\square}{\square} \times 15 / 20$ | - | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. Both chip selects must be active low for the device to be selected.
4. This parameter guaranteed but not tested.
5. Preliminary data only for military devices.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\mathrm{CS}_{1}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{CS}}_{2}=\mathrm{V}_{\mathrm{IL}}$.
3. Address valid prior to or coincident with $\mathrm{CS}_{1}$ and or $\mathrm{CS}_{2}$ transition low.
4. $\overline{O E}=V_{\mathrm{IL}}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \hline 7198 \\ & 7198 \\ & \text { MIN. } \end{aligned}$ | $\begin{gathered} \hline 5^{(1)} / 20^{(5)} \\ 5^{(1)} / 20^{(5)} \\ \text { MAX. } \end{gathered}$ | $\begin{aligned} & 7198 \mathrm{~S} 25 / 30 \\ & 7198 \mathrm{~L} 5 / 30 \end{aligned}$ |  | 7198S35/457198L35/45 |  | $\begin{array}{\|l\|} \hline 7198 S 55^{(2)} \\ 7198 \mathrm{~L} 55^{(2)} \end{array}$ |  | $\begin{aligned} & 7198570^{(2)} \\ & 7198 \mathrm{~L} 70^{(2)} \end{aligned}$ |  | $\begin{array}{l\|} \hline 7198 S 85^{(2)} \\ 7198 L 85^{(2)} \\ \hline \end{array}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ c | Write Cycle Time | 13/17 | - | 20/25 | - | 30/40 | - | 50 | - | 60 | - | 75 | - | ns |
| $t_{\text {cwi, } 2}$ | Chip Select to End of Write ${ }^{(3)}$ | 13/17 | - | 20/25 | - | 25/35 | - | 50 | - | 60 | - | 75 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 13/17 | - | 20/25 | - | 25/35 | - | 50 | - | 60 | - | 75 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 |  | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {wp }}$ | Write Pulse Width | 13/17 | \% - | 20/25 | - | 25/35 | - | 50 | - | 60 | - | 75 | - | ns |
| $t_{\text {wh1, } 2}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {WHZ }}$ | Write Enable to Output High Z ${ }^{(4)}$ | - | 6/7 | - | 7/10 | - | 10/15 | - | 25 | - | 30 | - | 40 | ns |
| $t_{\text {dw }}$ | Data Valid to End of Write | 8/10. | - | 13/15 | - | 15/20 | - | 25 | - | 30 | - | 35 | - | ns |
| ${ }^{\text {t }}$ D | Data Hold Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {ow }}$ | Output Active from End of Write ${ }^{(4)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. Both chip selects must be active low for the device to be selected.
4. This parameter guaranteed but not tested.
5. Preliminary data only for military devices.

TIMING WAVEFORM OF WRITE CYCLE NO. 1, (WE CONTROLLED TIMING) ${ }^{(1,2,3,7)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, ( $\overline{C S}$ CONTROLLED TIMING) ${ }^{(1,2,3,5,8)}$


## NOTES:

1. WE, $\overline{C S} \overline{1}_{1}$ or $\overline{C S}_{2}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{W P}$ ) of a low $\mathrm{CS}_{1}$, a low $\mathrm{CS}_{2}$ and a low WE.
3. $t_{W R}$ is measured from the earlier of $\overline{C S}_{1}, \overline{C S}_{2}$ or WE going high to the end of the write cycle.
4. During this period, the I/O pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.
7. If $\overline{O E}$ is low during a WE controlled write cycle, the write pulse width must be the greater of $t_{W P}$ or ( $t_{W H Z}+t_{D W}$ ) to allow the I/O drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{\text {Wp }}$.
8. $\overline{O E}=V_{I H}$

## TRUTH TABLE

| MODE | $\overline{\mathrm{CS}}_{1}$ | $\overline{C S}_{2}$ | $\overline{\text { WE }}$ | $\overline{O E}$ | 1/0 | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standby | H | X | x | x | High Z | Standby |
| Standby | X | H | X | x | High Z | Standby |
| Read | L | L | H | L | Dout | Active |
| Write | L | L | L | X | $\mathrm{D}_{\text {IN }}$ | Active |
| Read | L | L | H | H | High Z | Active |

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, f=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER | (1) | CONDITIONS | MAX. |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=\mathrm{OV}$ | 7 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF | NOTE:

1. This parameter is determined by device characterization, but is not production tested.

## ORDERING INFORMATION


Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Miitary $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B

Plastic DIP
Sidebraze DIP
Leadless Chip Carrier
Small Outine IC (Gull Wing)
Small Outtine IC ( $J$-bend)
CERPACK
Flatpack
$\left.\begin{array}{l}\text { Commercial Only } \\ \\ \begin{array}{l}\text { Military Only } \\ \text { Military Only } \\ \text { Military Only }\end{array} \\ \begin{array}{l}\text { Standard Power } \\ \text { Low Power } \\ 64 \mathrm{~K} \text { (16K x 4-Bit) }\end{array}\end{array}\right\}$ Speed in Nanoseconds

## FEATURES:

- Separate data inputs and outputs
- IDT71981S/L: outputs track inputs during write mode
- IDT71982S/L: high impedance outputs during write mode
- High speed (equal access and cycle time)
- Military: 20/25/30/35/45/55/70/85ns (max.)
- Commercial: 15/20/25/30/35/45ns (max.)
- Low power consumption
- IDT71981/2S

Active: 350 mW (typ.)
Standby: 100 ww (typ.)

- IDT71981/2L

Active: 300 mW (typ.)
Standby: $30 \mu \mathrm{w}$ (typ.)

- Battery backup operation-2V data retention (L version only)
- High-density 28-pin hermetic and plastic DIP, 28-pin leadless chip carrier
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible
- Three-state output
- Static operation: no clocks or refresh required
- Military product compliant to MIL-STD-883, Class B


## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DIP
TOP VIEW
LOGIC SYMBOL


## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.


PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{13}$ | Address Inputs | $\mathrm{D}_{1}-\mathrm{D}_{4}$ | DATA $_{\text {IN }}$ |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{CS}}_{1}, \overline{\mathrm{CS}}_{2}$ | Chip Selects | $Y_{1}-Y_{4}$ | DATAOUT |
| $\overline{\text { WE }}$ | Write Enable | GND | Ground |
| $\overline{\mathrm{OE}}$ | Output Enable | $\mathrm{V}_{\text {cc }}$ | Power |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING

TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $C C$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT71981/2S |  |  | IDT71981/2L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |
| الا | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ to $\mathrm{V}_{\text {CC }}$ | MIL. СОМ'L. | $\overline{-}$ | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & \hline 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| 1 Lol | Output Leakage Current | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Max} \\ & \mathrm{CS}=\mathrm{V}_{\mathrm{IH}}, V_{\mathrm{OUT}}=\mathrm{GND} \text { to } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | MIL. COM'L. | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  | $\mathrm{I}_{\mathrm{LL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOL}=-4 \mathrm{~mA}, \mathrm{~V}_{C C}=\mathrm{Min}$. |  | 2.4 | - | - | 2.4 | - | - | V |

## NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

## DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{L C}=0.2 \mathrm{~V}, V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | $\begin{array}{\|l\|} \hline 71981 / 2 S 15 \\ 71981 / 2 L 15 \\ \text { COM'L MIL } \end{array}$ | $\begin{aligned} & 71981 / 2 S 20 \\ & 71981 / 2 L 20 \\ & \text { COM'L.MIL. } \end{aligned}$ | $\begin{array}{\|l\|} \hline 71981 / 2 S 25 \\ 71981 / 2 L 25 \\ \text { COM'LMIL } \end{array}$ | 71981/2S30/35 71981/2L30/35 COM'L. MIL. |  | $\begin{gathered} 3 / 55^{(3)} \\ 5 / 55^{(3)} \\ \text { MIL. } \end{gathered}$ | $\begin{array}{\|l\|} \hline 71981 / 2 S 70 \\ 71981 / 2 \mathrm{~L} 70 \\ \text { COM'L. MIL. } \end{array}$ | 71981/2S85 71981/2L85 COM'L.MIL. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{1} \mathrm{CO}$ | Operating Power <br> Supply Current <br> $\overline{C S}=V_{L L}$. <br> Outputs Open <br> $V_{\text {cc }}=$ Max. . <br> $f=0^{(2)}$ | S | 135 - | 120140 | $100 \quad 125$ | 100110 | 100 | 110 | - 110 | - 110 | mA |
|  |  | L | 115 - | 105\% 125 | $85 \quad 110$ | 8595 | 85 | 95 | - 95 | - 95 |  |
| $\mathrm{I}_{\text {cc2 }}$ | Dynamic <br> Operating Current <br> $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}}$. <br> Outputs Open, <br> $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$., <br> $f=f_{\text {MAX }}{ }^{(2)}$ | S | 175 - | $150.170$ | 135155 | 125140 | 125 | 140 | - 140 | - 140 | mA |
|  |  | L | 160 - | 140 155 | $125 \quad 145$ | 115/105 125/115 | 100 | 110 | - 110 | - 105i |  |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current (TTL Level) $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{L}}$, $V_{\text {cc }}=$ Max., Outputs Open$f=f_{\operatorname{MAX}}(2)$ | S | $75 \sim$ | 8 | 5560 | 50/45 55/50 | 45 | 50 | - 50 | - 50 | mA |
|  |  | L | $65$ | 5060 | $45 \quad 50$ | 40/35 45/40 | 30 | 35 | - 35 | - 35 |  |
| $\mathrm{I}_{\text {SB } 1}$ | Full Standby Power Supply Current (CMOS Level) <br> $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{HC}}$. <br> $V_{C C}=$ Max. <br> $V_{\mathbb{N}} \geq V_{H C}$ or $V_{\mathbb{I N}} \leq V_{L C}, f=0^{(2)}$ | S | $25-$ | $20 \quad 25$ | 1520 | $15 \quad 20$ | 15 | 20 | - 20 | - 20 |  |
|  |  | L | 2.5 - | 1.02 .0 | 0.51 .5 | 0.51 .5 | 0.5 | 1.5 | - 1.5 | - 1.5 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{\mathrm{RC}} . f=0$ means no input lines change.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES
(L Version Only) $\mathrm{V}_{\mathrm{C}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{Cc}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | MIN. | TYP. ${ }^{(1)}$ |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} \mathrm{V}_{\mathrm{cc}} @ \\ 2.0 \mathrm{~V} \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{cc}} @ \\ 2.0 \mathrm{~V} \quad 3.0 \mathrm{~V} \end{gathered}$ |  |  |
| $V_{\text {DR }}$ | $V_{\text {cc }}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $l_{\text {cCDR }}$ | Data Retention Current | MIL. COM'L.$\begin{aligned} & \overline{C S} \geq V_{H C} \\ & V_{\mathbb{N}} \geq V_{H C} \text { or } \leq V_{L C} \end{aligned}$ |  | - |  | $\begin{aligned} & 15 \\ & 15 \end{aligned}$ | 600 150 | $\begin{aligned} & 900 \\ & 225 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - |  |  |  | ns |
| $t_{R}{ }^{(3)}$ | Operation Recovery Time |  |  | $t_{R C}{ }^{(2)}$ | - |  |  |  | ns |
| $\\|_{\mathrm{L}} \mathrm{l}^{(3)}$ | Input Leakage Current |  |  | - | - |  | 2 |  | $\mu \mathrm{A}$ |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $t_{R C}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW V $V_{c c}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise and Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{\text {CLZ }}, 2, t_{\text {OLZ }}, t_{\text {chzi, }}^{2}, t_{\text {OHZ }}$, $\mathrm{t}_{\mathrm{ow}}$ and $\mathrm{t}_{\mathrm{wHz}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{array}{\|l\|} \hline 71981 / 2 S 15^{(1)} / 20 \\ 71981 / 2 L 15^{(1)} / 20 \\ \text { MIN. MAX. } \end{array}$ | 71981/2S25/3071981/2L25/30MIN. MAX. |  | $\begin{aligned} & 71981 / 2 S 35 / 45 \\ & 71981 / 2 \mathrm{~L} 35 / 45 \\ & \text { MIN. MAX. } \end{aligned}$ |  | $71981 / 2 S 55^{(2)}$$71981 / 2 L 55^{(2)}$MIN. MAX. |  | $71981 / 2 S 70^{(2)}$$71981 / 2 L 70^{(2)}$MIN. MAX. |  | $\begin{aligned} & 71981 / 2 S 85^{(2)} \\ & 71981 / 2 L 85 \\ & \text { MIN. MAX. } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 15/20 < \% | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | - | ns |
| $t_{A A}$ | Address Access Time | \%.15/20 | - | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | ns |
| ${ }^{\text {t }}$ ACS1.2 | Chip Select-1, 2 Access Time ${ }^{(3)}$ | \%. $15 / 20$ | - | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | ns |
| ${ }^{\text {ctiz1. } 2}$ | Chip Select-1, 2 to Output in Low Z ${ }^{(4)}$ | 5 - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {toe }}$ | Output Enable to Output Valid | - 12, 12/15 | - | 15/20 | - | 20/25 | - | 35 | - | 45 | - | 55 | ns |
| ${ }^{\text {t }}$ OLZ | Output Enable to Output in Low Z (4) | 5 \% | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {CHZ1, } 2}$ | Chip Select-1, 2 to Output in High Z ${ }^{(4)}$ | - \%... 718 |  | 10/13 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OHz}}$ | Output Disable to Output in High Z ${ }^{(4)}$ | $-7{ }^{\text {and }} 778$ | - | 15 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5\%\% - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {PU }}$ | Chip Select to Power Up Time (4) | 0\% \#. | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time ${ }^{(4)}$ | \%.... 15 \% | - | 25/30 | - | 35/45 | - | 55 | - | 70 | - | 85 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only. Data for 20 ns devices is preliminary for military temperature range.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. Both chip selects must be active low for the device to be selected.
4. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}_{1}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{CS}}_{2}=\mathrm{V}_{\mathrm{IL}}$.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}_{1}$, and or $\overline{\mathrm{CS}}_{2}$ transition low.
4. $\overline{O E}=V_{L}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.
6. This parameter is guaranteed but not tested.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{array}{\|l\|} \hline 71981 / 2 \text { S15 } \\ 71981 / 20 \\ 71981 / 2 L 15^{(1)} / 20 \\ \text { MIN. MAX. } \end{array}$ | $\left\lvert\, \begin{aligned} & 71981 / 2 S 25 / 30 \\ & 71981 / 2 L 25 / 30 \\ & \text { MIN. MAX. } \end{aligned}\right.$ |  | $\begin{array}{\|l\|} 71981 / 2 S 35 / 45 \\ 71981 / 2 L 35 / 45 \end{array}$ |  | $71981 / 2 S 55^{(2)}$$71981 / 25^{(2)}$MIN MAX |  | $71981 / 2570^{(2)}$$71981 / 2 L 70^{(2)}$MIN. MAX. |  | $71981 / 2 S 85^{(2)}$$71981 / 2 L 85^{(2)}$MIN. MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ c | Write Cycle Time | 13/17 \% - | 20/25 | - | 30/40 | - | 50 | - | 60 | - | 75 | - | ns |
| $\mathrm{t}_{\mathrm{cW} 1,2}$ | Chip Select to End of Write | 13/17 | 20/25 | - | 25/35 | - | 50 | - | 60 | - | 75 | - | ns |
| $\mathrm{t}_{\mathrm{AW}}$ | Address Valid to End of Write | 13/17 | 20/25 | - | 25/35 | - | 50 | - | 60 | - | 75 | - | ns |
| $\mathrm{t}_{\text {AS }}$ | Address Set-up Time | $0 \quad . \quad$ - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {wP }}$ | Write Pulse Width | 13/17 . . - | 20/25 | - | 25/35 | - | 50 | - | 60 | - | 75 | - | ns |
| ${ }^{\text {WhB1. } 2}$ | Write Recovery Time. | 0 . | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {WHZ }}$ | Write Enable to Output High $Z^{(3,5)}$ | 67 | - | 7/10 | - | 10/15 | - | 25 | - | 30 | - | 40 | ns |
| $\mathrm{t}_{\text {DW }}$ | Data Valid to End of Write | 8/10 \% . | 13/15 | - | 15/20 | - | 25 | - | 30 | - | 35 | - | ns |
| $t_{\text {DH }}$ | Data Hold Time | 0 \%... | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {tow }}$ | Output Active from End of Write (3.5) | 5 \% - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {IY }}$ | Data Valid to Output Valid ${ }^{(3,4)}$ | -\%. ${ }^{\text {\% }}$ 12/15 | - | 20/25 | - | 30/35 | - | 40 | - | 45 | - | 50 | ns |
| $t_{\text {wr }}$ | Write Enable to Output Valid ${ }^{(3,4)}$ | . $12 / 15$ | - | 20/25 | - | 30/35 | + | 40 | - | 45 | - | 50 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only. Data for 20 ns devices is preliminary for military temperature range.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperaturo range only.
3. This parameter guaranteed but not tested.
4. For IDT71981S/L only.
5. For IDT71982S/L only.
timing waveform of write cycle no. 1 ( $\overline{\text { WE }}$ CONTROLLED timing) ${ }^{(1)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 ( $\overline{C S}$ CONTROLLED TIMING) ${ }^{(1,5)}$


## TIMING WAVEFORM OF WRITE CYCLE NO. 3 ( $\overline{\text { WE }}$ CONTROLLED, $\overline{O E}$ LOW) ${ }^{(1,5)}$



NOTES:

1. WE or $\mathrm{CS}_{1}$, or $\mathrm{CS}_{2}$ must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{wP}}$ ) of a low WE , a low $\mathrm{CS}_{1}$ and a low $\mathrm{CS}_{2}$.
3. $t_{W R}$ is measured from the earlier of $\mathrm{CS}_{1}, \overline{\mathrm{CS}}_{2}$ or $W E$ going high to the end of the write cycle.
4. If the $\mathrm{CS}_{1}$ and or $\mathrm{CS}_{2}$ low transition occurs simultaneously with the WE low transitions or after the WE transition, outputs remain in a high impedance state.
5. $\overline{O E}$ is continuously low ( $\overline{O E}=V_{L L}$ ).
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.
7. For IDT71981 only.
8. For IDT71982 only.
9. DATA $_{\text {out }}=$ DATA $_{\text {IN }}$

## TRUTH TABLE

| MODE | $\overline{\mathrm{CS}}_{\mathbf{1}}$ | $\overline{\mathrm{CS}}_{\mathbf{2}}$ | $\overline{\mathrm{WE}}$ | $\overline{\mathrm{OE}}$ | OUTPUT | POWER |
| :--- | :---: | :---: | :---: | :---: | :--- | :--- |
| Standby | H | X | X | X | High Z | Standby |
| Standby | X | H | X | X | High Z | Standby |
| Read | L | L | H | L | Dur | Active |
| Write (1) | L | L | L | L | $\mathrm{D}_{\text {IN }}$ | Active |
| Write (1) | L | L | L | H | High Z | Active |
| Write (2) | L | L | L | X | High Z | Active |
| Read | L | L | H | H | High Z | Active |

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |  |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=\mathrm{OV}$ | 7 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 7 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

NOTES:

1. For IDT71981 only.
2. For IDT71982 only.

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B

Plastic DIP (300 mil)
Sidebraze DIP ( 400 mil)
Leadless Chip Carrier
$\left.\begin{array}{l}\text { Commercial Only } \\ \begin{array}{l}\text { Military Only } \\ \text { Military Only } \\ \text { Military Only }\end{array}\end{array}\right\}$ Speed in Nanoseconds
Standard Power
Low Power
64K (16K $\times 4$-Bit)
64 K (16K $\times 4$-Bit) High Impedance Outputs


## FEATURES:

- High-speed address/chip select access time
- Military: 35/45/55/70/85/100/120/150/200ns (max.)
- Commercial: 30/35/45ns (max.)
- Low power consumption
- IDT7164S

Active: 300 mW (typ.)
Standby: $100 \mu \mathrm{w}$ (typ.)

- IDT7164L

Active: 250mW (typ.)
Standby: 30 $\mathbf{\mu w}$ (typ.)

- Battery backup operation-2V data retention voltage (L Version only)
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- Single 5 V ( $\pm 10 \%$ ) power supply
- Input and output directly TTL-compatible
- Three-state output
- Static operation: no clocks or refresh required
- Available in standard 28 -pin DIP ( 600 mil), 28-pin THINDIP ( 300 mil), 28-pin LCC, 32 -pin LCC and PLCC and 28 -pin SOIC
- Pin-compatible with standard 64K static RAM and EPROM
- Military product available compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-85525 is pending listing on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT7164 is a 65,536 bit high-speed static RAM organized as $8 \mathrm{~K} \times 8$. It is fabricated using IDT's high-performance, high-reliability CEMOS technology.

Address access times as fast as 30 ns are available with typical power consumption of only 250 mW . The circuit also offers a reduced power standby mode. When $\overline{\mathrm{CS}}_{1}$ goes high or $\mathrm{CS}_{2}$ goes low, the circuit will automatically go to, and remain in, a low-power standby mode. In the full standby mode, the low-power device typically consumes less than $30 \mu \mathrm{~W}$. The low-power (L) version also offers a battery backup data retention capability where the circuit typically consumes only $10 \mu \mathrm{~W}$ operating off a 2 V battery.

All inputs and outputs of the IDT7164 are TTL-compatible and operation is from a single 5V supply, simplifying system designs. Fully static asynchronous circuitry is used, requiring no clocks or refreshing for operation.

The IDT7164 is packaged in a $28-\mathrm{pin}, 300 \mathrm{mil}$ THINDIP; 28-pin, 600 mil DIP; 32-pin LCC and PLCC and 28 -pin LCC and SOIC, providing high board-level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability:

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS




## LOGIC SYMBOL



PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{12}$ | Address | $\overline{\mathrm{WE}}$ | Write Enable |
| :--- | :--- | :--- | :--- |
| $\mathrm{I} / \mathrm{O}_{1}-\mathrm{I} / \mathrm{O}_{8}$ | Data Input/Output | $\overline{\mathrm{OE}}$ | Output Enable |
| $\mathrm{CS}_{1}$ | Chip Select | GND | Ground |
| $\mathrm{CS}_{2}$ | Chip Select | $\mathrm{V}_{\mathrm{CC}}$ | Power |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{H}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT7164S |  |  | IDT7164L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |
| 11 | Input Leakage Current | $V_{C C}=M a x ., V_{\text {IN }}=G N D$ to $V_{C C}$ | MIL. СОМ'L. | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M_{a x} . \\ & C S_{1}=V_{I H} \cdot V_{\text {OUT }}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. СОМ'L. | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | 2.4 | - | - | 2.4 | - | - | V |

NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

## DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | IDT7164S30 IDT7164L30 СОM'L. MIL. |  | IDT7164S35 IDT7164L35 COM'L. MIL. |  | IDT7164S45 IDT7164L45 COM'L. MIL. |  | IDT7164S55 IDr7164L55 COM'L. MIL. |  | IDT7164S70 IDT7164L70 COM'L. MIL. |  | IDT7164S85 ${ }^{(2)}$ IDT7164L85 ${ }^{(2)}$ COM'L. MIL. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcc1}$ | Operating Power Supply Current, $\mathrm{CS}_{1}=\mathrm{V}_{16}$, Outputs Open, $\mathrm{CS}_{2}=\mathrm{V}_{\mathrm{H}}$ $V_{C C}=$ Max. $^{\prime}, f=0^{(3)}$ | S | 90 | - | 90 | 100 | 90 | 100 | - | 100 | - | 100 | - | 100 |  |
|  |  | L | 80 | - | 80 | 90 | 80 | 90 | - | 90 | - | 90 | - | 90 |  |
| $\mathrm{I}_{\text {cc2 }}$ | Dynamic Operating Current $\mathrm{CS}_{1}=\mathrm{V}_{1 \mathrm{~L}}$. Outputs Open, $\mathrm{CS}_{2}=\mathrm{V}_{1+} \mathrm{V}_{\mathrm{CC}}=$ Max. , $\mathrm{f}=\mathrm{f}_{\text {MAX }}{ }^{(3)}$ | S | 160 | - | 150 | 160 | 150 | 160 | - | 160 | - | 160 | - | 160 |  |
|  |  | L | 140 | - | 130 | 140 | 120 | 130 | - | 125 | - | 120 | - | 120 |  |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current (TTL Level), $f=f_{\text {MAX }}{ }^{(3)}$ $\mathrm{CS}_{1} \geq \mathrm{V}_{\mathrm{IH}}$, or $\mathrm{CS}_{2} \geq \mathrm{V}_{\mathrm{IL}}$ $\mathrm{V}_{\mathrm{CC}}=$ Max., Outputs Open | S | 20 | - | 20 | 20 | 20 | 20 | - | 20 | - | 20 | - | 20 |  |
|  |  | L | 3 | - | 3 | 5 | 3 | 5 | - | 5 | - | 5 | - | 5 |  |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current (СMOS Level) $f=0^{(3)}$ <br> 1. $\mathrm{CS}_{1} \geq \mathrm{V}_{\mathrm{HC}}$ and $\mathrm{CS}_{2} \geq \mathrm{V}_{\mathrm{HC}}$ <br> 2. $\mathrm{CS}_{2} \leq \mathrm{V}_{\mathrm{LC}}, V_{\mathrm{CC}}=$ Max. | S | 15 | - | 15 | 20 | 15 | 20 | - | 20 | - | 20 | - | 20 |  |
|  |  | L | 0.2 | - | 0.2 | 1.0 | 0.2 | 1.0 | - | 1.0 | - | 1.0 | - | 1.0 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. Also available: $100,120,150$ and 200 ns military devices.
3. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{R C} f=0$ means no input lines change.

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES
(LVersion Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. ${ }^{(1)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} \mathrm{V}_{\mathrm{Vc}} @ \\ 2.0 \mathrm{~V} \end{gathered}$ | $\mathrm{V}_{\mathrm{cc}}^{@_{3.0 \mathrm{~V}}}$ |  |
| $V_{\text {DR }}$ | $V_{C C}$ for Data Retention | - | 2.0 | - - | - - | V |
| $I_{\text {ccor }}$ | Data Retention Current | $\begin{aligned} & \text { 1. } \overline{C S}_{1} \geq V_{H C}, C_{2} \geq V_{H C} \\ & \text { 2. } \mathrm{CS}_{2} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | $\begin{array}{ll}10 & 15 \\ 10 & 15\end{array}$ | $\begin{array}{cc}200 & 300 \\ 60 & 90\end{array}$ | $\mu \mathrm{A}$ |
| ${ }^{\text {c }}$ CDR | Chip Deselect to Data Retention Time |  | 0 | - | - | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Operation Recovery Time |  | $t_{\text {RC }}{ }^{(2)}$ | - | - | ns |
| $\mid \mathrm{ILI}^{(3)}$ | Input Leakage Current |  | - | - | 2 | $\mu \mathrm{A}$ |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $\mathrm{t}_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW V $\mathrm{C}_{\mathrm{C}}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels |
| :--- |
| Input Rise/Fall Times |
| Input Timing Reference Levels |
| Output Reference Levels |
| Output Load |

GND to 3.0 V
5 ns
1.5 V
1.5 V
See Figures 1 and 2


Figure 1. Output Load


Figure 2. Output Load (for $\boldsymbol{t}_{\mathrm{CLZ} 1,2}, \mathrm{t}_{\mathrm{OLZ}},{ }^{\boldsymbol{t}_{\mathrm{CHZ}}, 2, t_{\mathrm{OHZ}}}$, $\mathbf{t}_{\text {ow }}, \mathbf{t}_{\text {whz }}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\left\lvert\, \begin{aligned} & 7164 S 30^{(1,6)} \\ & 7164 \mathrm{~L} 30^{(1, ~ 6)} \\ & \text { MIN. MAX. } \end{aligned}\right.$ |  | $\begin{array}{r} 7164 \mathrm{~S} 35^{(5)} \\ 7164 \mathrm{~L} 5^{(5)} \\ \text { MIN. MAX. } \end{array}$ |  | $\begin{array}{\|c\|} \hline 7164 S 45 \\ 7164 \mathrm{~L} 45 \\ \text { MIN. MAX. } \\ \hline \end{array}$ |  | $\begin{array}{r} 7164 \mathrm{~S} 55^{(2)} \\ 7164 \mathrm{~L} 55^{(2)} \\ \text { MIN. MAX. } \end{array}$ |  | $\begin{aligned} & 7164 S 70^{(2)} \\ & 7164 L 70^{(2)} \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{gathered} 7164 S 85^{(2)} \\ 7164 \mathrm{LE} 5^{(2)} \\ \text { MIN. MAX. } \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 30 | - | 35 | - | 45 | - | 55 | - | 70 | - | 85 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | - | 30 | - | 35 | - | 45 | - | 55 | - | 70 | - | 85 | ns |
| $\mathrm{t}_{\text {ACSI, } 2}$ | Chip Select-1, 2 Access Time ${ }^{(3)}$ | - | $35^{(6)}$ | - | $40^{(5)}$ | - | 45 | - | 55 | - | 70 | - | 85 | ns |
| $\mathrm{t}_{\mathrm{CLZ1,2}}$ | Chip Select-1, 2 to Output in Low $\mathrm{Z}^{(4)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {OE }}$ | Output Enable to Output Valid | - | 15 | - | 20 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| $\mathrm{tanz}^{\text {OLI }}$ | Output Enable to Output in Low $\mathbf{Z}^{(4)}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ1,2}}$ | Chip Select-1, 2 to Output in High $Z^{(4)}$ | - | 15 | - | 15 | - | 20 | - | 25 | - | 30 | - | 35 | ns |
| $\mathrm{t}_{\mathrm{OHz}}$ | Output Disable to Output in High $\mathrm{Z}^{(4)}$ | - | 15 | - | 15 | - | 20 | - | 25 | - | 30 | - | 35 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{PU}}$ | Chip Select to Power Up Time ${ }^{(4)}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Select to Power Down Time ${ }^{(4)}$ | - | 30 | - | 35 | - | 45 | - | 55 | - | 70 | - | 85 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only. Also available: $100,120,150$ and 200 ns military devices.
3. Both chip selects must be active for the device to be selected.
4. This parameter guaranteed but not tested.
5. $t_{\text {ACS1 }}=35 \mathrm{~ns}, t_{\text {ACS2 }}=40 \mathrm{~ns}$
6. $t_{A C S 1}=30 \mathrm{~ns}, \mathrm{t}_{\mathrm{ACS} 2}=35 \mathrm{~ns}$

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\mathrm{CS}_{1}=\mathrm{V}_{\mathrm{IL}} \mathrm{CS}_{2}=\mathrm{V}_{\mathrm{IH}}$.
3. Address valid prior to or coincident with $\overline{C S}$, transition low and $\mathrm{CS}_{2}$ transition high.
4. $\overline{O E}=V_{i L}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $7164 S 30^{(1)}$ <br> $7164 L 30^{(1)}$ <br> MIN |  | $7164 \mathrm{S35}$7164 L 35 |  | $\begin{aligned} & 7164 S 45 \\ & 7164 L 45 \end{aligned}$ |  | $\begin{aligned} & 7164 S 55^{(2)} \\ & 7164 \mathrm{~L} 55^{(2)} \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 7164 S 70^{(2)} \\ 7164 L 70^{(2)} \end{array}$ |  | $\begin{array}{\|l\|} \hline 7164 S 85^{(2)} \\ 7164 L 85^{(2)} \end{array}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 30 | - | 35 | - | 45 | - | 55 | - | 70 | - | 85 | - | ns |
| $\mathrm{t}_{\text {cwi, } 2}$ | Chip Select to End of Write | 25 | - | 30 | - | 40 | - | 50 | - | 60 | - | 75 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 25 | - | 30 | - | 40 | - | 50 | - | 60 | - | 75 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 25 | - | 30 | - | 40 | - | 50 | - | 60 | - | 75 | - | ns |
| ${ }^{\text {t }}$ WR1 | Write Recovery Time ( $\mathrm{CS}_{1}, \mathrm{WE}$ ) | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WR2 }}$ | Write Recovery Time ( $\mathrm{CS}_{2}$ ) | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {WHZ }}$ | Write Enable to Output High ${ }^{(3)}$ | - | 12 | - | 15 | - | 20 | - | 25 | - | 30 | - | 35 | ns |
| $t_{\text {bw }}$ | Data to Write Time Overlap | 13 | - | 15 | - | 20 | - | 25 | - | 30 | - | 35 | - | ns |
| $t_{\text {dH }}$ | Data Hold from Write Time ${ }^{(4)}$ | 3/5 | - | 3/5 | - | 3/5 | - | 3/5 | - | 3/5 | - | 3/5 | - | ns |
| tow | Output Active from End of Write ${ }^{(3)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only. Also available: $100,120,150$ and 200 ns military devices.
3. This parameter guaranteed but not tested.
4. With respect to $\mathrm{CS}_{1}, W E=30 \mathrm{~ns}, \mathrm{CS}_{2}=5 \mathrm{~ns}$

TIMING WAVEFORM OF WRITE CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF WRITE CYCLE NO. $2^{(1.6)}$


1. WE must be high during all address transitions.
2. A write occurs during the overlap ( $t_{W}$ ) of a low $\overline{\mathrm{CS}}_{1}$ and a high $\mathrm{CS}_{2}$.
3. $t_{\text {WR1,2 }}$ is measured from the earlier of $\overline{C S}_{1}$ or $\overline{W E}$ going high or $\mathrm{CS}_{2}$ going low to the end of write cycle.
4. During this period, $\mathrm{I} / \mathrm{O}$ pins are in the output state so that the input signals must not be applied.
5. If the $\overline{C S}{ }_{1}$ low transition or $\mathrm{CS}_{2}$ high transition occurs simultaneously with the $\bar{W} E$ low transitions or after the WE transition, outputs remain in a high impedance state.
6. $\overline{O E}$ is continuously low ( $\overline{O E}=V_{1 L}$ ).
7. DATA $_{\text {OUT }}$ is the same phase of write data of this write cycle.
8. If $\mathrm{CS}_{1}$ is low and $\mathrm{CS}_{2}$ is high during this period, I/O pins are in the output state. Data input signals must not be applied.
9. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, f=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER | (1) | CONDITIONS | MAX. |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 8 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

TRUTH TABLE

| WE | $\mathrm{CS}_{1}$ | $\mathrm{CS}_{2}$ | OE | 1/0 | MODE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| x | H | X | X | HIGH Z | Standby ( $\mathrm{I}_{\mathrm{SB}}$ ) |
| x | X | L | X | HIGH Z | Standby (IsB) |
| X | $\mathrm{V}_{\mathrm{HC}}$ | $\begin{aligned} & V_{H C} \text { or } \\ & V_{1 C} \end{aligned}$ | X | HIGH Z | Standby ( $\mathrm{l}_{\text {S } 1}$ ) |
| X | X | $\mathrm{V}_{\mathrm{LC}}$ | X | HIGH Z | Standby (1s81) |
| H | L | H | H | HIGH Z | Output disable |
| H | L | H | L | Dout | Read |
| L | L | H | X | $\mathrm{D}_{\mathrm{IN}}$ | Write |

NOTE:

1. $\mathrm{CS}_{2}$ will power-down $\overline{\mathrm{CS}}_{1}$, but $\overline{\mathrm{CS}}$, will not power-down $\mathrm{CS}_{2}$.

## ORDERING INFORMATION




## FEATURES:

- 16-bit word width, with separate control of upper and lower bytes
- High-speed access
- Military: 55/70/85ns (max.)
- Commercial: 45/55ns (max.)
- Low power consumption
- IDT7186S

Active: 400 mW (typ.)
Standby: 100 $\mu \mathrm{W}$ (typ.)

- IDT7186L

Active: 300 mW (typ.)
Standby: $30 \mu \mathrm{~W}$ (typ.)

- Separate upper-byte and lower-byte control for multiplexed bus compatibility
- JEDEC compatible pinout
- Battery backup operation-2V data retention
- Available in 40 -pin, 600 mil plastic and sidebraze DIP
- TTL-compatible
- Single 5V ( $\pm 10 \%$ ) power supply
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7186 is an extremely high-speed $4 \mathrm{~K} \times 16$-bit static RAM designed for use in wide-word systems where high speed, low power and board density are of the utmost importance.

The IDT7186 uses sixteen bidirectional input/output lines to provide simultaneous access to all bits in a word and has two byte enable lines to allow the upper and lower byte of a word to be accessed either together or independently. A high-speed output enable pin allows designers to turn on the IDT7186's outputs at a speed much higher than the already fast address access time and achieve a considerable throughput advantage. An automatic power down feature, controlled by $\overline{C E}$, permits the on-chip circuitry to enter a very low standby mode.

Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ high-performance technology, the IDT7186 typically operates on only 300 mW of power at maximum access times as fast as $45 n$. Low-power (L) versions offer battery backup data retention capability, typically consuming $30 \mu \mathrm{~W}$ from a 2 V battery.

The IDT7186 is packaged in either a sidebraze or plastic 40-pin DIP. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DIP
TOP VIEW

## PIN NAMES

| $A_{0}-A_{11}$ | Addresses |
| :--- | :--- |
| $I / O_{0}-I / O_{15}$ | Data Input/Output |
| $\overline{\mathrm{CE}}$ | Chip Enable |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{UB}}$ | Upper Byte Enable |
| $\overline{\mathrm{LB}}$ | Lower Byte Enable |
| GND | Ground |
| $V_{\mathrm{CC}}$ | Power |

ABSOLUTE MAXIMUM RATINGS ${ }^{\text {(1) }}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

LOGIC SYMBOL


RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{LL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING

TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | Vcc |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT7186S |  | 1DT7186L |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| $\left\|{ }_{14}\right\|$ | Input Leakage Current | $V_{C C}=M a x ., V_{\text {IN }}=G N D$ to $V_{C C}$ | MIL. | - | 10 | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| \|Lol | Output Leakage Current | $V_{c c}$ Max.$\stackrel{C E}{C E}=V_{I H}, V_{O U T}=G N D \text { to } V_{C C}$ | MIL. | - | 10 | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{aligned} & I_{O L}=6 \mathrm{~mA}, V_{C C}=\mathrm{Min} . \\ & I_{O L}=8 \mathrm{~mA}, V_{C C}=\mathrm{Min} . \end{aligned}$ |  | - | 0.4 | - | 0.4 | V |
|  |  |  |  | - | 0.5 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | 2.4 | - | 2.4 | - | V |

## DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | $\begin{array}{r} \text { IDT7186S45 } \\ \text { IDT7186L45 } \\ \hline \end{array}$ |  | IDT7186S55 IDT7186L55 |  | IDT7186S70 1DT7186L70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COM'L | MIL. | COM'L | MIL. | COM'L | MIL. |  |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Operating Power Supply Current $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}$, Outputs Open,$V_{C C}=\text { Max. }, f=0^{(2)}$ | S | 130 | - | 130 | 150 | 130 | 150 | mA |
|  |  | L | 115 | - | 115 | 135 | 115 | 135 | mA |
| ${ }^{1} \mathrm{CO} 2$ | Dynamic Operating Current $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{iL}}$, Outputs Open, $V_{C C}=$ Max. $^{\prime} f=f_{\text {MAX }}{ }^{(2)}$ | S | 160 | - | 160 | 190 | 160 | 190 | mA |
|  |  | 1 | 140 | - | 140 | 170 | 140 | 170 | mA |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current (TTL Level) $\overline{\mathrm{CE}} \geq \mathrm{V}_{\mathrm{IH}}$ $V_{c c}=$ Max.,$f=f_{\text {MAX }}{ }^{(2)}$ Outputs Open | S | 40 | - | 40 | 40 | 40 | 40 | mA |
|  |  | L. | 6 | - | 6 | 6 | 6 | 6 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current (CMOS Level)$\begin{aligned} & C E \geq V_{\mathrm{HC}}, V_{\mathrm{VN}} \leq V_{\mathrm{LC}} \text { or } V_{\mathrm{IN}} \geq V_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{CC}}=\text { Max., } f=0 \text { (2) } \end{aligned}$ | S | 15 | - | 15 | 20 | 15 | 20 | mA |
|  |  | L | 0.5 | - | 0.5 | 1.5 | 0.5 | 1.5 | mA |

NOTES:

1. All values are maximum guaranteed values.
2. At $f=f_{\text {MAX }}$, address and data input are cycling at the maximum frequency of read cycles of $1 / \mathrm{thc}_{\mathrm{rc}} \cdot \mathrm{f}=0$ means no input lines change.

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES
(L Version Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | MIN. | TYP. ${ }^{11}$ |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Vcc @ | $\mathrm{V}_{\text {cc }}$ @ |  |  |
|  |  |  |  | 2.0 V |  |  | 3.0 V |  |
| $V_{\text {DR }}$ | $\mathrm{V}_{\mathrm{cc}}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| ICCDR | Data Retention Current | $\begin{aligned} & \overline{\mathrm{CE}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} \text { or } \leq V_{\mathrm{LC}} \end{aligned}$ | MIL. COM'L |  | - | - | - | 600 200 | $\begin{aligned} & 900 \\ & 300 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | - | - | - | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(3)}$ | Operation Recovery Time |  |  | $t_{\text {RC }}{ }^{(2)}$ | - | - | - | - | ns |
| $\mathrm{ll}_{\mathrm{LI}}{ }^{(3)}$ | Input Leakage Current |  |  | - | - | - | 2 | 2 | $\mu \mathrm{A}$ |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $t_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW V $\mathrm{V}_{\mathrm{cc}}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 s |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathbf{t}_{\mathrm{ow}}, \mathrm{t}_{\mathrm{wHz}}, \mathrm{t}_{\mathrm{CHz}}, \mathrm{t}_{\mathrm{cIZ}}$, $\mathrm{t}_{\mathrm{BHZ}}, \mathrm{t}_{\mathrm{BLZ}}, \mathrm{t}_{\mathrm{OHZ}}, \mathrm{t}_{\mathrm{OLZ}}$ )

[^4]AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT7186S45 (1) } \\ & \text { IDT7186L45 (1) } \end{aligned}$ |  | IDT7186S55 IDT7186L55 |  | IDT7186S70 IDT7186L70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 45 | - | 55 | - | 70 | - | ns |
| $\mathrm{t}_{\mathrm{AA}}$ | Address Access Time | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\text {ACE }}$ | Chip Enable Access Time | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\text {AB }}$ | Upper/Lower Byte Enable Access Time | - | 20 | - | 25 | - | 30 | ns |
| ${ }_{\text {t }}^{\text {clz }}$ | Chip Enable to Output in Low $\mathrm{Z}^{(2)}$ | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{BLZ}}$ | Upper/Lower Byte Enable to Output in Low $\mathbf{Z}^{(2)}$ | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OLz}}$ | Output'Enable to Output in Low $\mathbf{Z}^{(2)}$ | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {t }}$ CHZ | Chip Disable to Output in High $\mathbf{Z}^{(2)}$ | - | 20 | - | 25 | - | 30 | ns |
| ${ }^{\text {tohz }}$ | Output Disable to Output in High $\mathbf{Z}^{(2)}$ | - | 20 | - | 25 | - | 30 | ns |
| ${ }^{\text {t }}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{BHZ}}$ | Upper/Lower Byte Enable to Output in High $\mathbf{Z}^{(2)}$ | - | 20 | - | 25 | - | 30 | ns |
| ${ }_{\text {t }}$ | Chip Enable to Power Up Time | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Disable to Power Down Time | - | 45 | - | 55 | - | 70 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. 2 (Continuously Enabled Read) ${ }^{(1,2,4,6)}$


TIMING WAVEFORM OF READ CYCLE NO. 3 (高E Controlled Read W/Power-Up/Down Timing) ${ }^{(1,3,4,6)}$


## NOTES:

1. WE is High for Read Cyche.
2. Device is continuously selected, $\overline{C E}=V_{\mathrm{IL}}$.
3. Address valid prior to or coincident with $\overline{C E}$ transition low.
4. $\overline{O E}=V_{i L}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with 5 pf load (including scope and jig).
6. $\overline{U B}$ or $\left[B=V_{\mathrm{IL}}\right.$

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | IDT7186S45 ${ }^{(1)}$ IDT7186L45 (1) |  | IDT7186S55 <br> IDT7186L55 |  | IDT7186S70 <br> IDT7186L70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| ${ }_{\text {wc }}$ | Write Cycle Time | 45 | - | 55 | - | 70 | - | ns |
| ${ }^{\text {cW }}$ | Chip Enable to End of Write | 40 | - | 50 | - | 60 | - | ns |
| $t_{B W}$ | Upper/Lower Byte Enable to End of Write | 40 | - | 50 | - | 60 | - | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Valid to End of Write | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {wP }}$ | Write Pulse Width | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {whz }}$ | Write to Output in High $\mathbf{Z}^{(2)}$ | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\text {DW }}$ | Data Set-up Time | 20 | - | 25 | - | 30 | - | ns |
| ${ }^{\text {t }}$ DH | Data Hold from Write Time | 3 | - | 3 | - | 3 | - | ns |
| tow | Output Active from End of Write (2) | 5 | - | 5 | - | 5 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 , ( $\overline{\text { WE }}$ CONTROLLED TIMING) ${ }^{(1,2,3,7,8)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, (CE CONTROLLED TIMING) ${ }^{(1,2,3,5,8)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 3 , ( $\overline{\mathrm{UB}}$ or $\overline{\mathrm{LB}}$ CONTROLLED TIMING) ${ }^{(1,2,3,5,9)}$

notes:

1. WE, CE, or both $\overline{U B}$ or $[\bar{B}$ must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{BW}}, \mathrm{t}_{\mathrm{CW}}$ or $\mathrm{t}_{\mathrm{WP}}$ ) of a low UB or $[B$, a low $\overline{C E}$ and a low $\overline{W E}$.
3. $t_{W R}$ is measured from the earlier of $U B, L B, C E$ or $W E$ going high to the end of the write cycle.
4. During this period, the $1 / O$ pins are in the output state, and input signals must not be applied.
5. If the CE, UB, or $\overline{L B}$ low transition occurs simultaneously with or after the WE low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).
7. If OE is low during a WE controlled write cycle, the write pulse width must be the larger of $\mathrm{t}_{\mathrm{wp}}$ or ( $\mathrm{t}_{\mathrm{wz}}+\mathrm{t}_{\mathrm{w}}$ ) to allow the $\mathrm{I} / \mathrm{O}$ drivers to turn off and data to be placed on the bus for the required $\mathrm{t}_{\mathrm{DW}}$. If $\overline{\mathrm{OE}}$ is high during an WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{\text {wp }}$.
8. UB or $\left[\bar{B}=V_{\mathrm{IL}}\right.$
9. $\overline{C E}=V_{\mathrm{LL}}$

TRUTH TABLE ${ }^{(1)}$

| INPUTS |  |  |  |  | OUTPUTS |  | MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CE | WE | OE | DE | [8 | $1 / O_{8}-1 / O_{15}$ | $1 / O_{0}-1 / 0_{7}$ |  |
| H | X | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | Deselected, Powered Down |
| L | X | X | H | H | Hi-Z | Hi-Z | Both Bytes Deselected |
| L | L | X | L | H | DATA $_{\text {IN }}$ | Hi-Z | Write to Upper Byte Only |
| L | L | X | H | L | Hi -Z | DATA $_{\text {IN }}$ | Write to Lower Byte Only |
| L | L | X | L | L | DATA $_{\text {IN }}$ | DATA $_{\text {IN }}$ | Write to Both Bytes (Word Write) |
| L | H | L | L | H | DATA ${ }_{\text {out }}$ | $\mathrm{Hi}-\mathrm{Z}$ | Read Upper Byte Only |
| L | H | L | H | L | Hi -Z | DATA $_{\text {out }}$ | Read Lower Byte Only |
| L | H | L | L | L | DATA ${ }_{\text {OUT }}$ | DATA ${ }_{\text {out }}$ | Read Both Bytes (Word Read) |
| L | H | H | X | X | $\mathrm{Hi}-\mathrm{Z}$ | Hi-Z | Outputs Disabled |

NOTES:

1. $\mathrm{H}=$ High, $\mathrm{L}=$ Low, $\mathrm{X}=$ Don't Care, $\mathrm{Hi}-\mathrm{Z}=$ High Impedance

## ORDERING INFORMATION


Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$

| Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ |
| :--- |
| Compliant to MIL-STD-883, Class B, |
| Plastic DIP <br> Sidebraze DIP |
| Commercial Only |
| Standard Power |
| Low Power |
| $64 \mathrm{~K}(4 \mathrm{~K} \times 16-$ Bit $)$ |



CMOS STATIC RAM

## FEATURES:

- 81,920-bit CMOS static RAM module with decoupling capacitor
- High speed: 20ns max.
- Low power consumption: 1.1W typ.
- IDT7MP564 package options reduce overall height
- Utilizes IDT6167s-high-performance 16K RAMs produced with advanced CEMOS ${ }^{\text {m }}$
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MP564 is an 80 K ( $16,384 \times 5$-bit) high-speed CMOS static RAM constructed on an epoxy laminate substrate using 5 IDT6167 ( $16,384 \times 1$-bit) CMOS static RAMs in plastic surface mount packages. Extremely fast speeds can be achieved with this technique due to use of the IDT6167 RAMs, fabricated in IDT's high-performance, high-reliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest 16K static RAMs available.

The IDT7MP564 is avallable with access times as fast as 20ns, with maximum power consumption of only 2.2 watts. The circuit also offers a reduced power standby mode. When CS goes high, the circuit automatically goes to, and remains in, a standby mode as long as $\overline{C S}$ reffains high, consuming only 963 mW maximum. Substantially lower power levels can be achieved in the $I_{\text {SB1 }}$ mode (less than 138 mW max.).

All inputs and outputs of the IDT7MP564 are TTL-compatible and operate from a single 5 V supply, thus simplifying system designs. Fülly asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATION




SIDE VIEW
CEMOS is a trademark of Integrated Device Technology, Inc.

CMOS STATIC RAM 256K (256K x 1-BIT)

## PRELIMINARY IDT71257S IDT71257L

## FEATURES:

- High-speed (equal access and cycle time)
- Military: 35/45/55/70ns (max.)
- Commercial: 25/35/45/55ns (max.)
- Low-power operation
- IDT71257S Active: 400 mW (typ.) Standby: $400 \mu \mathrm{~W}$ (typ.)
- IDT71257L

Active: 350 mW (typ.)
Standby: $100 \mu \mathrm{~W}$ (typ.)

- Battery backup operation-2V data retention (L version only)
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- Single 5 V ( $\pm 10 \%$ ) power supply
- Input and output directly TTL-compatible
- Static operation: no clocks or refresh required
- Available in high-density industry standard 24 -pin, 300 mil DIP and 24-pin SOIC
- Three-state outputs
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71257 is a 262,144-bit high-speed static RAM organized as $256 \mathrm{~K} \times 1$. It is fabricated using IDT's high-performance, high-reliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective alternative to bipolar and fast NMOS memories.

Access times as fast as 25 ns are available with typical power consumption of only 350 mW . The IDT71257 offers a reduced power standby mode, Ise1, which enables the designer to greatly reduce device power requirements. This capability provides significant system level power and cooling savings. The low-power (L) version also offers a battery backup data retention capability where the circuit typically consumes only $100 \mu \mathrm{~W}$ operation off a 2 V battery.

All inputs and outputs of the IDT71257 are TTL-compatible and operation is from a single 5 V supply, simplifying system designs. Fully static asynchronous circuitry is used, requiring no clocks or refreshing for operation, providing equal access and cycle times for ease of use.

The IDT71257 is packaged in a 24-pin 300 mil DIP and a 24 -pin SOIC, providing high board-level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.



PIN NAMES

| $A_{0}-A_{17}$ | Addresses |
| :--- | :--- |
| $D_{I N}$ | Data Input |
| $\overline{C S}$ | Chip Select |
| $\overline{\text { WE }}$ | Write Enable |
| $D_{\text {OUT }}$ | Data Output |
| $G N D$ | Ground |
| $V_{C C}$ | Power |

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| IOUT | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

DC ELECTRICAL CHARACTERISTICS $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \| 1 | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{CC}}$ | MIL. COM'L | MIN. | MAX. | MIN. |  |  |
|  |  |  |  | - | 10 | - | 5 | $\mu \mathrm{A}$ |
|  |  |  |  | - | 5 | - | 2 |  |
| $\mathrm{IL}_{\mathrm{LO}} \mathrm{l}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M_{a x} . \\ & C S=V_{I H}, V_{O U T}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. COMㄴ. | - | 10 | - | 5 | $\mu \mathrm{A}$ |
|  |  |  |  | - | 5 | - | 2 |  |
| $V_{\text {OL }}$ | Output Low Voltage | $\begin{aligned} & I_{\mathrm{OL}}=8 \mathrm{~mA}, V_{C C}=\mathrm{Min} . \\ & I_{\mathrm{OL}}=10 \mathrm{~mA}, V_{C C}=\mathrm{Min} . \end{aligned}$ |  | - | 0.4 | - | 0.4 | V |
|  |  |  |  | - | 0.5 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=$ Min. |  | 2.4 | - | 2.4 | - | V |

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$

| SYMBOL | PARAMETER | POWER | FUNCTION | IDT71257S25 IDT71257L25 |  | $\begin{aligned} & \text { IDT71257S35 }{ }^{(4)} \\ & \text { IDT71257L35 } \end{aligned}$ |  | IDT71257S45 IDT71257L45 |  | IDT71257S55IDT71257L55 |  | $\begin{aligned} & \text { IDT71257S70 } \\ & \text { IDT71257L70 } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. MIL. |  |
| $\mathrm{lcC1}$ | Operating Power <br> Supply Current $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IL}} .$ <br> Outputs Open, $V_{c c}=\operatorname{Max.,~} \mathbf{f}=0^{(3)}$ | S | READ | 60 | - | 50 | 60 | 50 | 60 | 50 | 60 | - 60 | mA |
|  |  |  | WRITE ${ }^{(2)}$ | 110 | - | 100 | 110 | 100 | 110 | 100 | 110 | - 110 |  |
|  |  | L | READ | 40 | - | 30 | 40 | 30 | 40 | 30 | 40 | - 40 |  |
|  |  |  | WRITE ${ }^{(2)}$ | 100 | - | 90 | 100 | 90 | 100 | 90 | 100 | - 100 |  |
| $\mathrm{lcc2}$ | Dynamic Operating Current $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{LL}} .$ <br> Outputs Open, $V_{C C}=\operatorname{Max} ., f=f_{M A X}{ }^{(3)}$ | S | READ | 160 | - | 150 | 160 | 150 | 160 | 150 | 160 | - 160 | mA |
|  |  |  | WRITE ${ }^{(2)}$ | 160 | - | 150 | 160 | 150 | 160 | 150 | 160 | - 160 |  |
|  |  | L | READ | 140 | - | 130 | 140 | 130 | 140 | 130 | 140 | - 140 |  |
|  |  |  | WRITE ${ }^{(2)}$ | 140 | - | 130 | 140 | 130 | 140 | 130 | 140 | - 140 |  |
| $I_{\text {SB }}$ | Standby Power <br> Supply Current <br> (TTL Level) $\begin{aligned} & \overline{C S} \geq V_{H}, \\ & V_{C C}=\text { Max. } \end{aligned}$ <br> Outputs Open, $f=f_{\text {MAX }}{ }^{(3)}$ | S |  | 35 | - | 35 | 35 | 35 | 35 | 35 | 35 | - 35 | mA |
|  |  | L |  | 20 | - | 20 | 20 | 20 | 20 | 20 | 20 | - 20 |  |
| $I_{\text {SB1 }}$ | Full Standby Power Supply Current (CMOS Level)$\begin{aligned} & \overline{C S} \geq V_{H C}, V_{C C}=\text { Max. } \\ & f=0^{(3)} \end{aligned}$ | S |  | 30 | - | 30 | 35 | 30 | 35 | 30 | 35 | - 35 |  |
|  |  | L |  | 1.5 | - | 1.5 | 4.5 | 1.5 | 4.5 | 1.5 | 4.5 | - 4.5 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. Write cycle current specifications are included to aid in the design of extremely sensitive applications. It should be noted that in most systems the ratio of read cycles to write cycles is extremely high. When comparing these figures to those on other data sheets, we recommend that the read cycle data is used (especially where "Average" current consumption figures are specified).
3. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{R C} . f=0$ means no input lines change.
4. Preliminary data for military devices only.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER $^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 11 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 11 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

TRUTH TABLE ( $\left.\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$

| $\overline{\mathrm{WE}}$ | $\overline{\mathbf{C S}}$ | OUTPUT | MODE |
| :---: | :---: | :---: | :--- |
| X | H | $\mathrm{Hi}-\mathrm{Z}$ | Standby ( $\mathrm{I}_{\mathrm{SB}}$ ) |
| X | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{Hi}-\mathrm{Z}$ | Standby ( $\mathrm{ISB1}$ ) |
| H | L | $\mathrm{D}_{\text {OUT }}$ | Read |
| L | L | $\mathrm{Hi}-\mathrm{Z}$ | Write |

NOTE:

1. $H=V_{\mathbb{H}}, L=V_{\mathbb{L}}, X=$ Don't Care

## DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES

(LVersion Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | MIN. | TYP. ${ }^{(1)}$ |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} V_{c i} \\ 2.0 \mathrm{~V} \end{gathered}$ | ${ }_{3.0 \mathrm{~V}}$ | $\begin{gathered} V_{c c} \\ 2.0 \mathrm{~V} \end{gathered}$ | ${ }_{3.0 \mathrm{~V}}$ |  |
| $V_{\text {DR }}$ | $V_{\text {cc }}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $l_{\text {cCDR }}$ | Data Retention Current | $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{HC}}$ | MIL. | - | 50 | 75 | 2000 | 3000 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | 50 | 75 | 500 | 750 |  |
| ${ }^{\text {t }}{ }_{\text {cor }}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | - | - | - | ns |
| $t_{\text {R }}{ }^{(3)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(2)}$ | - | - | - | - | ns |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $t_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed, but not tested.

## LOW $\mathrm{V}_{\mathrm{CC}}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{cLZ}}, \mathrm{t}_{\mathrm{OHZ}}$, $\mathbf{t}_{\text {WHZ }} \mathbf{t}_{\mathbf{C H Z}}, \mathrm{t}_{\mathrm{OW}}$ )

AC ELECTRICAL CHARACTERISTICS $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT71257S25(1) } \\ & \text { IDT71257L25 } \end{aligned}$ |  | $\begin{aligned} & \text { IDT71257S35 } \\ & \text { IDT71257L35 } \end{aligned}$ |  | IDT71257S45 IDT71257L45 |  | $\begin{aligned} & \text { IDT71257S55 } \\ & \text { IDT71257L55 } \end{aligned}$ |  | $\begin{aligned} & \text { IDT71257S70(2) } \\ & \text { IDT71257L70 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 25 | - | 35 | - | 45 | - | 55 | - | 70 | - | ns |
| ${ }^{\text {t }}{ }_{\text {A }}$ | Address Access Time | - | 25 | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | - | 30 | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\mathrm{CLZ}}$ | Chip Select to Output in Low $Z^{(3)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {PU }}$ | Chip Select to Power Up Time ${ }^{(3)}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time ${ }^{(3)}$ | - | 25 | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| ${ }^{\text {che }}$ | Chip Deselect to Output in High ${ }^{(3)}$ | - | 13 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| ${ }^{\text {OH }}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3)}$


## NOTES:

1. WE is high for read cycle.
2. Device is continuously selected, $\overline{C S}=V_{1 L}$.
3. Address valid prior to or coincident with $\bar{C} \bar{S}$ transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with 5 pF load (including scope and jig).

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT71257S25 } \\ & \text { IDT71257 } \\ & \text { MIN. MAX. } \end{aligned}$ | IDT71257S35 IDT71257L35 MIN. MAX. | IDT71257S45 IDT71257L45 MIN. MAX. | IDT71257S55 IDT71257L55 MIN. MAX. | $\begin{aligned} & \text { IDT71257S70(2) } \\ & \text { IDT71257L70 } \\ & \text { MIN. MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 20 | 30 - | 40 | 50 | 60 | ns |
| ${ }^{\text {t }}$ cw | Chip Select to End of Write | 20 | 30 | 40 | 50 | 60 | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 20 | 30 | 40 | 50 | 60 | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | 0 | 0 | 0 | 0 | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 20 | 30 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\text {WR }}$ | Write Recovery Time | 0 | 0 | 0 | 0 | 0 | ns |
| $t_{\text {whz }}$ | Write Enable to Output in High Z ${ }^{(3)}$ | 13 | - 15 | - 20 | - 25 | 30 | ns |
| $t_{\text {dw }}$ | Data Valid to End of Write | 15 | 20 | 25 | 30 | 35 | ns |
| ${ }^{\text {t }}$ D | Data Hold Time | 0 | 0 - | 0 | 0 | 0 | ns |
| $t_{\text {ow }}$ | Output Active from End of Write ${ }^{(3)}$ | 5 - | 5 - | 5 - | 5 | 5 - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed but not tested.

TIMING WAVEFORM OF WRITE CYCLE NO. $1^{(1,2,3)}$ (WE CONTROLLED TIMING)


TIMING WAVEFORM OF WRITE CYCLE NO. $2^{(1,2,3,4)}$ (CS CONTROLLED TIMING)


## NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( tcw or twf ) of a low $\overline{\mathrm{CS}}$ and a low $\overline{W E}$.
3. $t_{W R}$ is measured from the earlier of CS or WE going high to the end of the write cycle.
4. If the CS low transition occurs simultaneous with or after the WE low transition, the outputs remain in the high impedance state.
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).

## ORDERING INFORMATION



Integrated Device Technology.Inc.

## FEATURES:

- High-density 256 K ( $256 \mathrm{~K} \times 1$ ) CMOS static RAM module
- Cost-effective plastic surface mounted RAM packages on an epoxy laminate (FR4) substrate
- Available in 28-pin SIP (single in-line package) for maximum space saving
- Fast access times: 25ns (max.) over commercial temperature
- Low power consumption
- Dynamic: less than 600mW (typ.)
- Full standby: less than 30mW (typ.)
- Utilizes IDT7187 high-performance 64K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION

The IDT7MP156 is a 256 K (256K $\times$ 1-bit) high-speed static RAM module constructed on an epoxy laminate surface using four IDT7187 64K $\times 1$ static RAMs in surface mount packages. Extremely fast speeds can be achieved with this technique due to use of 64 K static RAMs fabricated in IDT's high-performance, high-reliability CEMOS technology.

The 7MP family of surface mounted SIP technology is a costeffective solution allowing for very high packing density. The IDT7MP156 is offered infa 28 -pin SIP (single in-line package). The IDT7MP156 can be mounted on 200 mil centers, yielding 1.25 megabits of memory in les's than 3 square inches of board space.

The IDT7MP156 is avaliable with maximum access times as fast as 25 ns with maximum power consumption of 1.8 watts. The module also offersa full standby mode of 440 mW (max.).

All inputs and outputs of the IDT7MP156 are TTL-compatible and operate from ä single 5 V supply. Fully asynchronous circuitry is used requiring no clocks or refreshing for operation, and providing equalaccess and cycle times for ease of use.

PIN CONFIGURATION


SIP
TOP VIEW
NOTE:

1. For module dimensions, plese refer to module drawing M11 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.

PIN NAMES

| $A_{0}-A_{15}$ | Address Lines |
| :--- | :--- |
| $\mathrm{D}_{\mathrm{N}}$ | Data Input |
| $\mathrm{D}_{0} \mathrm{uT}$ | Data Output |
| $\overline{C E}_{0-3}$ | Chip Enable |
| $\mathrm{WE}_{0-3}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |
| $\mathbf{G N D}$ | Ground |



## FEATURES:

- High-density $256 \mathrm{~K}(256 \mathrm{~K} \times 1)$ CMOS static RAM module
- Surface mounted LCC components mounted on a co-fired ceramic substrate
- Available in low profile 28-pin ceramic SIP (single in-line package) for maximum space saving
- Fast access times: 25ns (max.) over commercial temperature
- Low power consumption
- Dynamic: less than 600 mW (typ.)
- Full standby: less than 30 mW (typ.)
- Utilizes IDT7187s high-performance 64K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MC156 is a 256 K ( $256 \mathrm{~K} \times 1$-bit) high-speed static RAM module constructed on a co-fired ceramic substrate using four IDT7187 64K x 1 static RAMs in surface mount packages.

The 7MC family of ceramic SIPs offers the optimum in packing density and profile height. The IDT7MC156 is offered in a 28 -pin ceramic SIP (single in-line package). At only 350 mils high, this low profile package is ideal for systems with minimal board spacing. Surface mount SIP technology also yields very high packing density, allowing greater than three IDT7MC156 modules to be

## 4

 stacked per inch of board space.The IDT7MC156 is available with maximum access times as fast as 25 ns and maximum power consumption of 1.8 watts. The module also offers a full standby mode of 440 mW (max.).

All inputs and outputs of the IDT7MC156 are TTL-compatible and operate from a síngle 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access times for ease of use.

## PIN CONFIGURATION

## FUNGTIONAL BLOCK DIAGRAM



## NOTE:

1. For module dimensions, please refer to module drawing M16 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.

PIN NAMES

| $A_{0}-A_{15}$ | Address Lines |
| :--- | :--- |
| $D_{\mathbb{N}}$ | Data Input |
| $D_{0 u T}$ | Data Output |
| $\overline{C S}_{0-3}$ | Chip Enable |
| $W_{0-3}$ | Write Enable |
| $V_{C C}$ | Power |
| GND | Ground |

CMOS STATIC RAM 256K (64K x 4-BIT)

## PRELIMINARY IDT71258S IDT71258L

## FEATURES:

- High-speed (equal access and cycle time)
- Military: 35/45/55/70ns (max.)
- Commercial: 25/35/45/55/ns (max.)
- Low-power operation
- IDT71258S

Active: 400 mW (typ.)
Standby: $400 \mu \mathrm{~W}$ (typ.)

- IDT71258L

Active: 350mW (typ.)
Standby: $100 \mu \mathrm{~W}$ (typ.)

- Battery backup operation-2V data retention (L. version only)
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology.
- Single 5V ( $\pm 10 \%$ ) power supply
- Input and output directly TTL-compatible
- Static operation: no clocks or refresh required
- Available in high-density industry standard 24 -pin, 300 mil DIP and 24 -pin SOIC
- Three-state outputs
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71258 is a 262,144-bit high-speed static RAM organized as $64 \mathrm{~K} \times 4$. It is fabricated using IDT's high-performance, high-reliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a costeffective alternative to bipolar and fast NMOS memories.

Access times as fast as 25 ns are available with typical power consumption of only 350 mW . The IDT71258 offers a reduced power standby mode, Issi, which enables the designer to greatly reduce device power requirements. This capability provides significant system level power and cooling savings. The low-power (L) version also offers a battery backup data retention capability where the circuit typically consumes only $100 \mu \mathrm{~W}$ operation off a 2 V battery.

All inputs and outputs of the IDT71258 are TTL-compatible and operation is from a single 5 V supply, simplifying system designs. Fully static asynchronous circuitry is used, requiring no clocks or refreshing for operation, providing equal access and cycle times for ease of use.

The IDT71258 is packaged in a 24-pin 300 mil DIP and a 24 -pin SOIC providing high board-level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## PIN CONFIGURATION



## DIP/SOIC

TOP VIEW
PIN NAMES

| $A_{0}-A_{15}$ | Addresses |
| :--- | :--- |
| $1 / O_{1}-I / O_{4}$ | Data Input/Output |
| $\overline{C S}$ | Chip Select |
| $\overline{W E}$ | Write Enable |
| $G N D$ | Ground |
| $V_{C C}$ | Power |

CEMOS is a trademark of Integrated Device Technology, Inc.

LOGIC SYMBOL


RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | Vcc |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{ll}}=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT71258S |  | IDT71258L |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ILIL | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{Cc}}$ | MIL. | - | 10 | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | 5 | - | 2 |  |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | $\begin{aligned} & V_{\mathrm{CC}}=M_{a x .} . \\ & C S=V_{I H} \cdot V_{O U T}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. | - | 10 | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | 5 | - | 2 |  |
| $V_{\text {OL }}$ | Output Low Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \end{aligned}$ |  | - | 0.4 | - | 0.4 | V |
|  |  |  |  | - | 0.5 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{loH}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | 2.4 | - | 2.4 | - | V |

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)} \quad \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | FUNCTION | IDT712 IDT712 COM'L | $\begin{aligned} & 8 S 25 \\ & 8 \mathrm{LL25} \\ & \text { MIL. } \end{aligned}$ | $\left\lvert\, \begin{aligned} & \text { IDT712 } \\ & \text { IDT712 } \\ & \text { COM' } \end{aligned}\right.$ | S35 $5^{(4)}$ MIL. | $\left\lvert\, \begin{aligned} & \text { IDT712 } \\ & \text { IDT712 } \\ & \text { COM'L } \end{aligned}\right.$ | $\begin{array}{c\|} \hline 8 \mathrm{S45} \\ 8 \mathrm{8L45} \\ \text { MIL. } \end{array}$ | $\left\lvert\, \begin{aligned} & \text { IDT712 } \\ & \text { IDT712 } \\ & \text { COM'L } \end{aligned}\right.$ | $\begin{aligned} & 8 \mathrm{8S55} \\ & 8 \mathrm{L55} \\ & \text { MIL } \end{aligned}$ | $\left\lvert\, \begin{aligned} & \text { IDT71 } \\ & \text { IDT71 } \\ & \text { COM } \end{aligned}\right.$ | $\begin{aligned} & 38 S 70 \\ & 88 L 70 \end{aligned}$ MIL. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICCl | Operating Power Supply Current $\overline{C S}=V_{L}$, Outputs Open, $V_{C C}=$ Max., $f=0^{(3)}$ | S | READ | 60 | - | 50 | 60 | 50 | 60 | 50 | 60 | - | 60 | mA |
|  |  |  | WRITE ${ }^{(2)}$ | 110 | - | 100 | 110 | 100 | 110 | 100 | 110 | - | 110 |  |
|  |  | L | READ | 40 | - | 30 | 40 | 30 | 40 | 30 | 40 | - | 40 |  |
|  |  |  | WRITE ${ }^{(2)}$ | 100 | - | 90 | 100 | 90 | 100 | 90 | 100 | - | 100 |  |
| $\mathrm{I}_{\mathrm{CO} 2}$ | Dynamic Operating <br> Current $\overline{C S}=V_{\mathrm{LL}} .$ <br> Outputs Open, $v_{C C}=M a x ., f=f_{M A X}{ }^{(3)}$ | S | READ | 160 | - | 150 | 160 | 150 | 160 | 150 | 160 | - | 160 | mA |
|  |  |  | WRITE ${ }^{(2)}$ | 160 | - | 150 | 160 | 150 | 160 | 150 | 160 | - | 160 |  |
|  |  | L | READ | 140 | - | 130 | 140 | 130 | 140 | 130 | 140 | - | 140 |  |
|  |  |  | WRITE ${ }^{(2)}$ | 140 | - | 130 | 140 | 130 | 140 | 130 | 140 | - | 140 |  |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current (TTL Leve!) $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{IH}}$, $V_{C C}=$ Max., Outputs Open $f=f_{\text {MAX }}{ }^{(3)}$ | S | - | 35 | - | 35 | 35 | 35 | 35 | 35 | 35 | - | 35 | mA |
|  |  | L | - | 20 | - | 20 | 20 | 20 | 20 | 20 | 20 | - | 20 |  |
| $\mathrm{I}_{\text {S81 }}$ | Full Standby Power Supply Current (CMOS Level) $\overline{C S} \geq V_{H C}, V_{C C}=$ Max.$f=0^{(3)}$ | S | - | 30 | - | 30 | 35 | 30 | 35 | 30 | 35 | - | 35 | mA |
|  |  | L | - |  | - | 1.5 | 4.5 | 1.5 | 4.5 | 1.5 | 4.5 | - | 4.5 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. Write cycle current specifications are included to aid in the design of extremely sensitive applications. It should be noted that in most systems the ratio of read cycles to write cycles is extremely high. When comparing these figures to those on other data sheets, we recommend that the read cycle data is used (especially where "Average" current consumption figures are specified).
3. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $/ \mathrm{t}_{\mathrm{Rc}} . \mathrm{f}=0$ means no input lines change.
4. Preliminary data for military devices only.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER(1) | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {iN }}$ | inpuit Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | $1 i$ | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 11 | pF |

## NOTE:

1. This parameter is determined by device characterization but is butproduction tested.

TRUTH TABLE $\left(\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$

| $\overline{W E}$ | $\overline{C S}$ | $\mathbf{I / O}$ | MODE |
| :--- | :---: | :---: | :--- |
| X | H | $\mathrm{Hi}-\mathrm{Z}$ | Standby (ISB) |
| X | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{Hi}-\mathrm{Z}$ | Standby (ISB1) |
| H | L | $\mathrm{D}_{\text {OUT }}$ | Read |
| L | L | $\mathrm{D}_{\text {IN }}$ | Write |

NOTE:

1. $\mathrm{H}=\mathrm{V}_{\mathrm{H}}, \mathrm{L}=\mathrm{V}_{\mathrm{L}}, \mathrm{X}=$ DON'T CARE

## DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES

(LVersion Only) $V_{L C}=0.2 \mathrm{~V}, V_{H C}=V_{C C}-0.2 \mathrm{~V}$


NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $t_{R C}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW V ${ }_{C C}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 \& 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{clz}}, \mathrm{t}_{\mathrm{OHZ}}$, $\mathrm{t}_{\mathrm{WHz}} \mathrm{t}_{\mathrm{CHZ}}$, towd
*Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{v}_{\mathrm{cC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges

| SYMBOL | PARAMETER | $\begin{array}{\|l\|} \hline \text { IDT71258S25 } \\ \text { IDT } \\ \text { IDT71258L25 } \\ \text { MIN. MAX. } \end{array}$ |  | IDT71258S35 IDT71258L35 |  | IDT71258S45 IDT71258L45 |  | IDT71258S55 IDT71258L55 |  | $\begin{aligned} & \text { IDT71258S70(2) } \\ & \text { IDT71258L70 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 25 | - | 35 | - | 45 | - | 55 | - | 70 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | - | 25 | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | - | 30 | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\mathrm{CLZ}}$ | Chip Select to Output in Low $Z^{(3)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {PU }}$ | Chip Select to Power Up Time ${ }^{(3)}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{PD}}$ | Chip Deselect to Power Down Time ${ }^{(3)}$ | - | 25 | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Chip Deselect to Output in High $\mathbf{Z}^{(3)}$ | - | 13 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed, but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3)}$


## NOTES:

1. WE is high for read cycle.
2. Device is continuously selected, $\overline{C S}=V_{I L}$.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with 5 pF load (including scope and jig).

AC ELECTRICAL CHARACTERISTICS $\mathrm{V}_{\mathrm{cC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges

| SYMBOL | PARAMETER | $\begin{array}{\|l\|} \hline \text { IDT71258S25 (i) } \\ \text { 1DT71258L25 (1) } \\ \text { MIN. MAX. } \end{array}$ | IDT71258S35 IDT71258L35 MIN. MAX. | IDT71258S45 IDT71258L45 MIN. MAX. | IDT71258S55 IDT71258L55 MIN. MAX. | $\begin{aligned} & \text { IDT71258S70(2) } \\ & \text { IDT71258L70 } \\ & \text { MIN. MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |
| ${ }^{\text {tw }}$ | Write Cycle Time | 20 | 30 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\text {cw }}$ | Chip Select to End of Write | 20 | 30 | 40 | 50 | 60 | ns |
| ${ }_{\text {t }}{ }_{\text {aw }}$ | Address Valid to End of Write | 20 | 30 | 40 | 50 | 60 | ns |
| ${ }_{\text {t }}{ }_{\text {AS }}$ | Address Set-up Time | 0 | 0 | 0 | 0 | 0 | ns |
| ${ }^{\text {twp }}$ | Write Pulse Width | 20 | 30 | 40 | 50 | 60 | ns |
| $t_{\text {Wh }}$ | Write Recovery Time | 0 | 0 | 0 | 0 | 0 | ns |
| ${ }^{\text {t }}$ WHz | Write Enable to Output in High $\mathbf{Z}^{(3)}$ | 13 | - 15 | - 20 | - 25 | 30 | ns |
| ${ }^{\text {t }}$ W | Data Valid to End of Write | 15 | 20 | 25 - | 30 | 35 | ns |
| ${ }_{\text {t }}$ | Data Hold Time | 0 | 0 | 0 | 0 | 0 | ns |
| ${ }^{\text {tow }}$ | Output Active from End of Write ${ }^{(3)}$ | 5 | 5 | 5 | 5 | 5 | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed, but not tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1, (WE CONTROLLED TIMING) ${ }^{(1,2,3,6)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, ( $\overline{\mathrm{CS}}$ CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. $\overline{W E}$ or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( tcw or tw ) of a low $\overline{\mathrm{CS}}$ and a low WE.
3. $\mathrm{t}_{\mathrm{w}}$ is measured from the earlier of $\overline{C S}$ or $\overline{W E}$ going high to the end of the write cycle.
4. During this period, the $I / O$ pins are in the output state, and input signals must not be applied.
5. If the $\overline{C S}$ low transition occurs simultaneously with or after the $\overline{W E}$ low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).

## ORDERING INFORMATION


Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$, Class B
Compliant with MIL-STD-883,
Sidebraze DIP
Small Outine IC
Commercial Only Speed in Nanoseconds
Military Only
Low Power
Standard Power
256 K ( $64 \mathrm{~K} \times 4$-Bit) Static RAM

## FEATURES:

- Fast Output Enable ( $\overline{\mathrm{OE}}$ ) pin available for added system flexibility
- High speed (equal access and cycle times)
- Military: 35/45/55/70ns (max.)
- Commercial: 25/35/45/55ns (max.)
- Low power consumption
- IDT61298S

Active: 400 mW (typ.)
Standby: 400 ww (typ.)

- IDT61298L

Active: 350 mW (typ.)
Standby: $100 \mu \mathrm{w}$ (typ.)

- Battery back-up operation-2V data retention (L version only)
- JEDEC standard pinout
- 28-pin sidebraze DIP
- Produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- Bidirectional data inputs and outputs
- Inputs/Outputs TTL-compatible
- Three-state outputs
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT61298 is a 262, 144-bit high-speed static RAM organized as $64 \mathrm{~K} \times 4$. It is fabricated using IDT's high-performance, high-reliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost effective approach for memory intensive applications.

The IDT61298 features two memory control functions: Chip Select ( $\overline{\mathrm{CS}}$ ) and Output Enable ( $\overline{\mathrm{OE} \text { ). These two functions greatly }}$ enhance the IDT61298's overall flexibility in high-speed memory applications.

Access times as fast as $25 n s$ are available with typical power consumption of only 350 mW . The IDT61298 offers a reduced power standby mode, $\mathrm{I}_{\text {SB1 }}$, which enables the designer to considerably reduce device power requirements. This capability significantly decreases system power and cooling levels, while greatly enhancing system reliability. The low-power (L) version also offers a battery backup data retention capability where the circuit typically consumes only $100 \mu \mathrm{~W}$ when operating from a 2 V battery.

All inputs and outputs are TTL-compatible and the device operates from a single 5 volt supply. Fully static asynchronous circuitry, along with matching access and cycle times, favor the simplified system design approach.

The IDT61298 is packaged in a 28-pin sidebraze THINDIP providing improved board-level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



LOGIC SYMBOL


PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{15}$ | Address Inputs | $\mathrm{I} / \mathrm{O}_{1-4}$ | Data Input/Output |
| :--- | :--- | :--- | :--- |
| $\overline{\mathrm{CS}}$ | Chip Select | Vcc | Power |
| $\overline{\mathrm{WE}}$ | Write Enable | GND | Ground |
| $\overline{\mathrm{OE}}$ | Output Enable |  |  |

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| louT | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING

TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT61298S |  |  | IDT61298L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |
| 11.1 | Input Leakage Current | $V_{C C}=M_{\text {axx }} ., V_{\mathbb{I N}}=G N D$ to $V_{C C}$ | COM'L. |  | - | 5 |  | - | 2 | $\mu \mathrm{A}$ |
| $\mathrm{IL}_{\mathrm{LO}} \mathrm{l}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M a x . ~^{C S}=V_{\mathrm{IH}}, V_{\text {OUT }}=G N D \text { to } V_{C C} \\ & \end{aligned}$ | MIL. COM'L. | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{C C}=\mathrm{Min}$. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $1 \mathrm{CL}=-4 \mathrm{~mA}, \mathrm{~V}_{C C}=\mathrm{Min}$. |  | 2.4 | - | - | 2.4 | - | - | V |

## NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)} \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | FUNCTION | IDT61298S25 IDT61298L25 | $\begin{aligned} & \text { IDT61298S355(2) } \\ & \text { IDT61298L35 } \end{aligned}$ |  | $\begin{array}{\|l\|} \text { IDT61298S45 } \\ \text { IDT61298L45 } \end{array}$ |  | IDT61298S55 |  | $\begin{array}{\|l} \text { IDT61298S70 } \\ \text { IDT61298L70 } \\ \hline \end{array}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | COM'L. MIL | COM'L. | MIL. | COM'L | MIL | COM'L | MIL. | COM'L | MIL. |  |
| $\mathrm{lcCl}_{1}$ | Operating Power <br> Supply Current $\overline{\mathrm{CS}}=V_{\mathrm{IL}} .$ <br> Outputs Open, $V_{c c}=\text { Max. }, f=0^{(3)}$ | S | READ | 60 - |  | 60 | 50 | 60 | 50 | 60 | - | 60 | mA |
|  |  |  | WRITE ${ }^{(4)}$ | 110 - | 100 | 110 | 100 | 110 | 100 | 110 | - | 110 |  |
|  |  | 1 | READ | 40 - | \% $30 \%$ | 40 | 30 | 40 | 30 | 40 | - | 40 |  |
|  |  |  | WRITE (4) | 100 - | 90\% | 100 | 90 | 100 | 90 | 100 | - | 100 |  |
| $\mathrm{I}_{\mathrm{CC2}}$ | Dynamic Operating Current $\overline{C S}=V_{L}$, Outputs Open,$V_{C C}=\text { Max. }^{\prime} f=f_{\text {MAX }}{ }^{(3)}$ | S | READ | 160 - | \% 150 | 160 | 150 | 160 | 150 | 160 | - | 160 | mA |
|  |  |  | WRITE (4) | 160 - | +150 | 160 | 150 | 160 | 150 | 160 | - | 160 |  |
|  |  | L | READ | 140 | \% 130 | 140 | 130 | 140 | 130 | 140 | - | 140 |  |
|  |  |  | WRITE (4) | 140 | $\stackrel{130}{ }$ | 140 | 130 | 140 | 130 | 140 | - | 140 |  |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current (TTL Level) $\overline{C S} \geq V_{\mathrm{IH}}$ $v_{C C}=\operatorname{Max} ., f=f_{\text {MAX }}{ }^{(3)}$ <br> Outputs Open. | S |  | $35$ | + 35 | 35 | 35 | 35 | 35 | 35 | - | 35 | mA |
|  |  | L |  | 20 | 20 | 20 | 20 | 20 | 20 | 20 | - | 20 |  |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current (CMOS Level)$\begin{aligned} & \overline{C S} \geq V_{H C} \\ & V_{C C}=M a x ., f=0^{(3)} \end{aligned}$ | S |  |  | 30 | 35 | 30 | 35 | 30 | 35 | - | 35 | mA |
|  |  | L |  | 1.5 - | 1.5 | 4.5 | 1.5 | 4.5 | 1.5 | 4.5 | - | 4.5 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. Preliminary data for military devices only.
3. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{\mathrm{tc}} . f=0$ means no input lines change.
4. Write cycle current specifications are included to aid in the design of extremely sensitive applications. It should be noted that in most systems the ratio of read cycles to write cycles is extremely high. When calculating total current consumption, the designer should weight these figures by the percentage of "On" time as well as the anticipated ratio of read to write cycles (usually greater than $90 \%$ ).

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES
(LVersion Only) $V_{H C}=V_{C C}-0.2 V$


NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $\mathrm{t}_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW V $\mathrm{V}_{\mathrm{C}}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $5 n \mathrm{n}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{cLZ}}, \mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{CHZ}}, \mathrm{t}_{\mathrm{OHZ}}$, $t_{\text {ow }}$ and $\mathrm{t}_{\text {whz }}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{array}{r} 61298 S 25^{(1)} \\ 61298 L 25(1) \\ \text { MIN. MAX. } \end{array}$ |  | $\begin{aligned} & 61298 \mathrm{Sa5}^{(4)} \\ & 61298 \mathrm{~L} 5^{(4)} \\ & \text { MIN. MAX. } \\ & \hline \end{aligned}$ |  | $\begin{gathered} 61298 S 45 \\ 61298 L 45 \\ \text { MIN. MAX. } \\ \hline \end{gathered}$ |  | $61298 S 55$$61298 L 55$MIN. MAX. |  | $\begin{aligned} & 61298570^{(2)} \\ & 61298 L 70^{(2)} \\ & \text { MIN. MAX. } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RC }}$ | Read Cycle Time | 25 | -' | $3{ }^{3}$ |  | 45 | - | 55 | - | 70 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | - | 25 | \% \% |  | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | - | 30 | \% | 35 | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {CLI }}{ }^{(3)}$ | Chip Select to Output in Low Z | 5 | - | $\stackrel{5}{4}$ | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {OE }}$ | Output Enable to Output Valid | - | 15 \% | - | 25 | - | 30 | - | 35 | - | 45 | ns |
| ${ }^{\mathrm{taxz}^{(3)}}$ | Output Enable to Output in Low Z | 5 | - | \% 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ}}{ }^{(3)}$ | Chip Select to Output in High Z | - | 13 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}{ }^{(3)}$ | Output Disable to Output in High Z | - | 13. | - | 15 | - | 15 | - | 20 | - | 25 | ns |
| ${ }^{\text {toH }}$ | Output Hold from Address Change | 5 | \% | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{PU}}{ }^{(3)}$ | Chip Select to Power Up Time | 0 | \% | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {PD }}{ }^{(3)}$ | Chip Deselect to Power Down Time | - | \% 25 | - | 35 | - | 45 | - | 55 | - | 70 | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed but not tested.
4. Preliminary data for military devices only.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{\text {IL }}$.
3. Address valid prior to or coincident with CS transition low.
4. $\overline{O E}=V_{\mathrm{L}}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & 61298 S 25^{(1)} \\ & 61298 L 25^{(1)} \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{aligned} & 61298 S 355^{(4)} \\ & 61298 L 35{ }^{(4)} \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & 61298 S 45 \\ & 61298 \text { L.45 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | 61298555 <br> 61298L55 <br> MIN. MAX. |  | $\begin{aligned} & 61298570^{(2)} \\ & 61298 L 70^{(2)} \\ & \text { MIN. MAX. } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {wC }}$ | Write Cycle Time | 20 | \% 30 | - | 40 | - | 50 | - | 60 | - | ns |
| ${ }^{\text {cw }}$ | Chip Select to End of Write | 20 | \% 30 : | - | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 20 - | \% 30 | - | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | $0-\infty$ | \% $\%$ | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 20 --\% | \% 30 | - | 40 | - | 50 | - | 60 | - | ns |
| ${ }^{\text {WR }}$ | Write Recovery Time | 0 \% | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WHZ }}{ }^{(3)}$ | Write Enable to Output in High Z | 13 \% | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\text {DW }}$ | Data Valid to End of Write | 15 芜紋 | 20 | - | 25 | - | 30 | - | 35 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time | 0 \% \% | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {OW }}$ (3) | Output Active from End of Write | 5 \% \% - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed but not tested.
4. Preliminary data for military devices only.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 , ( $\overline{\text { WE CONTROLLED TIMING) }}{ }^{(1,2,3,7}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 , ( $\overline{\text { CS }}$ CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. $\overline{\mathrm{WE}}$ or $\overline{\mathrm{CS}}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{c W}$ or $t_{W P}$ ) of a low $\overline{C S}$ and a low $\overline{W E}$.
3. twr is measured from the earlier of $\overline{C S}$ or $\overline{W E}$ going high to the end of the write cycle.
4. During this period, the $1 / O$ pins are in the output state, and input signals must not be applied.
5. If the $\overline{C S}$ low transition occurs simultaneously with or after the $\overline{W E}$ low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).
7. If $\overline{O E}$ is low during a $\overline{W E}$ controlled write cycle, the write pulse width must be the larger of $t_{W P}$ or ( $\left.t_{W H Z}+t_{D W}\right)$ to allow the l/O drivers to turn off and data to be placed on the bus for the required $t_{\mathrm{DW}}$. If $\overline{O E}$ is high during a $\overline{W E}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp.

## TRUTH TABLE

| MODE | $\overline{\mathrm{CS}}$ | $\overline{\text { WE }}$ | $\overline{\mathrm{OE}}$ | I/O | POWER |
| :--- | :---: | :---: | :---: | :--- | :--- |
| Standby | H | X | X | High Z | Standby |
| Read | L | H | L | $\mathrm{D}_{\text {Out }}$ | Active |
| Write | L | L | X | $\mathrm{D}_{\text {IN }}$ | Active |
| Read | L | H | H | High Z | Active |

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 11 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 11 | PF |

## NOTE:

1. This parameter is determined by device characterization but is not production tested.

## ORDERING INFORMATION



> CMOS STATIC RAMS $256 \mathrm{~K}(64 \mathrm{~K} \times 4-\mathrm{BIT})$

## DESCRIPTION:

The IDT71281/IDT71282 are 262,144-bit high-speed static RAMs organized as $64 \mathrm{~K} \times 4$. They are fabricated using IDT's highperformance, high-reliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost effective alternative to bipolar and fast NMOS memories.

Access times as fast as 25 ns are available with typical power consumption of only 350 mW . These circuits also offer a reduced power standby mode (IsB). When CS goes high, the circuit will automatically go to, and remain in, this standby mode. The ultra-low-power standby mode capability provides significant systemlevel power and cooling savings. The low-power (L) versions also offer a battery backup data retention capability where the circuit typically consumes only $100 \mu \mathrm{~W}$ operating off a 2 V battery.

All inputs and outputs of the IDT71281/IDT71282 are TTL-compatible and operate from a single 5 V supply, thus simplifying system designs. Fully static asynchronous circuitry is used, which requires no clocks or refreshing for operation, and provides equal access and cycle times for ease of use.

The IDT71281/IDT71282 are packaged in 28-pin sidebraze DIPs, providing high board-level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FEATURES:

- Separate data inputs and outputs
- IDT71281S/L: outputs track inputs during write mode
- IDT71282S/L: high impedance outputs during write mode
- High speed (equal access and cycle time)
- Military: 35/45/55/70ns (max.)
- Commercial: 25/35/45/55ns (max.)
- Low power consumption
- IDT71281/2S

Active: 400 mW (typ.)
Standby: $400 \mu \mathrm{w}$ (typ.)

- IDT71281/2L

Active: 350 mW (typ.)
Standby: $100 \mu \mathrm{w}$ (typ.)

- Battery backup operation-2V data retention (L version only)
- High-density 28 -pin DIP
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- Single 5V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Three-state output
- Static operation: no clocks or refresh required
- Military product compliant to MIL-STD-883, Class B


## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



ABSOLUTE MAXIMUM RATINGS ${ }^{\text {(1) }}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GNL | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

PIN NAMES

| $A_{0}-A_{15}$ | Address Inputs | $D_{1}-D_{4}$ | DATA $_{\text {IN }}$ |
| :--- | :--- | :--- | :--- |
| $\overline{C S}$ | Chip Select | $Y_{1}-Y_{4}$ | DATA $_{\text {out }}$ |
| $\overline{W E}$ | Write Enable | $G N D$ | Ground |
| $V_{C C}$ | Power |  |  |

LOGIC SYMBOL


RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| V CC | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}($ min. $)=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS (for all speeds)
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT71281/2S |  |  | IDT71281/2L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | TYP. ${ }^{(1)}$ | MAX. | MIN. |  | MAX. |  |
| \|l| | Input Leakage Current | $V_{C C}=M a x ., V_{\text {IN }}=G N D$ to $V_{C C}$ | MIL. COM'L | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | 5 2 | $\mu \mathrm{A}$ |
| \| $\mathrm{L}_{\mathrm{L}} \mathrm{l}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M_{a x} . \\ & C S=V_{\text {HH }}, V_{\text {OUT }}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. COM'L | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | 5 2 | $\mu \mathrm{A}$ |
| $V_{\text {OL }}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=$ Min. |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=\mathrm{Min}$. |  | - | - | 0.4 | - | - | 0.4 | v |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | 2.4 | - | - | 2.4 | - | - | V |

NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

## DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{L C}=0.2 \mathrm{~V}, V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | FUNCTION | $\begin{aligned} & 71281 / 2 S 25 \\ & 71281 / 2125 \\ & \text { COM'L. MIL. } \end{aligned}$ | $\begin{aligned} & \text { 71281/2S35 (2) } \\ & 71281 / 2 L 35^{(2)} \\ & \text { COM'L. MIL. } \end{aligned}$ | $\begin{aligned} & 71281 / 2 S 45 \\ & 71281 / 2 L 45 \end{aligned}$ |  | $\begin{aligned} & 71281 / 2555 \\ & 71281 / 2 L 55 \end{aligned}$ |  | $\begin{aligned} & 71281 / 2570 \\ & 71281 / 2 L 70 \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | COM'L. | MIL | COM'L. | MIL | COM | MIL. |  |
| ICCl | Operating Power <br> Supply Current $\overline{C S}=V_{\mathrm{IL}} .$ <br> Outputs Open, $V_{c C}=M a x ., f=0^{(2)}$ | S | READ | 60 | $50 \quad 60$ | 50 | 60 | 50 | 60 | - | 60 | mA |
|  |  |  | WRITE ${ }^{(4)}$ | 130 | $120 \times 130 \%$ | 120 | 130 | 120 | 130 | - | 130 |  |
|  |  | L | READ | 40 | 30 , 40 | 30 | 40 | 30 | 40 | - | 40 |  |
|  |  |  | WRITE ${ }^{(4)}$ | 120 | 110 " 120 | 110 | 120 | 110 | 120 | - | 120 |  |
| $\mathrm{I}_{\mathrm{cc} 2}$ | Dynamic Operating <br> Current $\overline{C S}=V_{\mathrm{LL}} .$ <br> Outputs Open, $V_{C C}=M a x, f=f_{M A X}{ }^{(2)}$ | S | READ | 160 | 150:. 160 | 150 | 160 | 150 | 160 | - | 160 | mA |
|  |  |  | WRITE ${ }^{(4)}$ | 170 - | 160 . 170 | 160 | 170 | 160 | 170 | - | 170 |  |
|  |  | L | READ | 140 | $130 \% 140$ | 130 | 140 | 130 | 140 | - | 140 |  |
|  |  |  | WRITE ${ }^{(4)}$ | 150 | $140 \quad 150$ | 140 | 150 | 140 | 150 | - | 150 |  |
| $\mathrm{I}_{\mathrm{SB}}$ | Standby Power <br> Supply Current <br> (TTL Level). $\overline{C S} \geq V_{H}, V_{C C}=\text { Max. }$ <br> Outputs Open, $f=f_{\operatorname{MAX}}{ }^{(2)}$ | S |  | 35 \% | 3535 | 35 | 35 | 35 | 35 | - | 35 | mA |
|  |  | L |  |  | $20 \quad 20$ | 20 | 20 | 20 | 20 | - | 20 |  |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current (CMOS Level).$\begin{aligned} & \overline{C S} \geq V_{H C}, V_{C C}=M a x . \\ & f=0^{(2)} \end{aligned}$ | S |  | 30.. ${ }^{\text {a }}$ - | $30 \quad 35$ | 30 | 35 | 30 | 35 | - | 35 | mA |
|  |  | L |  | 1.5 - | 1.54 .5 | 1.5 | 4.5 | 1.5 | 4.5 | - | 4.5 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. Preliminary data for military devices only.
3. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{R C} \cdot f=0$ means no input lines change.
4. Write cycle current specifications are included to aid in the design of extremely sensitve applications. It should be noted that, in most systems, the ratio of read cycles to write cycles is extremely high. When calculating total current consumption, the designer should weight these figures by the percentage of "On" time as well as the anticipated ratio of read to write cycles (usually greater than $90 \%$ ).

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES
(LVersion Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP |  | MA |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | ${ }_{2.0 \mathrm{VCc}}^{\mathrm{V}_{\mathrm{cc}}}$ | ${ }_{3.0 \mathrm{~V}}$ | ${ }_{2.0 \mathrm{~V}}^{\mathrm{V}_{\mathrm{cc}}}$ | @ 3.0 V |  |
| $V_{\text {DR }}$ | $V_{\text {cc }}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $l_{\text {cCDR }}$ | Data Retention Current | $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{HC}}$ |  | - | 50 50 |  | 2000 500 | $\begin{gathered} 3000 \\ 750 \end{gathered}$ | $\mu \mathrm{A}$ |
| $t_{\text {COR }}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - |  |  |  | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(3)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(2)}$ | - |  |  |  | ns |
| $\mathrm{HLI}^{\text {( }}{ }^{(3)}$ | Input Leakage Current |  |  | - | - |  |  |  | $\mu \mathrm{A}$ |

NOTES:

1. $T_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $t_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW $\mathrm{V}_{\mathrm{CC}}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{\mathrm{CLZ}}, \mathrm{t}_{\mathrm{CHZ}}, \mathrm{t}_{\mathrm{ow}}$ and $\mathrm{t}_{\mathrm{WHZ}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$. All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & 71281 / 2 S 25{ }^{(1)} \\ & 71281 / 2 L 25{ }^{\text {(1) }} \end{aligned}$ |  | $\begin{aligned} & 71281 / 2 S 35^{(5)} \\ & 71281 / 2\left\lfloor 35^{(5)}\right. \end{aligned}$ |  | $\begin{aligned} & 71281 / 2 S 45 \\ & 71281 / 2 L 45 \end{aligned}$ |  | 71281/2S55$71281 / 2 L 55$ |  | $\begin{array}{\|c} \hline 71281 / 2570^{(2)} \\ 71281 / 2 L 70^{(2)} \\ \hline \end{array}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 25 | - | 35 | - | 45 | - | 55 | - | 70 | - | ns |
| $t_{A A}$ | Address Access Time | - | 25 | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time ${ }^{(3)}$ | - | 30. | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| ${ }^{\text {t }} \mathrm{CLZ}$ | Chip Select to Output in Low $\mathbf{Z}^{(4)}$ | 5 | $\cdots$ | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {t }} \mathrm{CHz}$ | Chip Select to Output in High $\mathbf{Z}^{(4)}$ | - | 13 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| ${ }^{\text {toh }}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {PU }}$ | Chip Select to Power Up Time ${ }^{(4)}$ | 0. | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time ${ }^{(4)}$ | - | 25 | - | 35 | - | 45 | - | 55 | - | 70 | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. Both chip selects must be active low for the device to be selected.
4. This parameter guaranteed but not tested.
5. Preliminary data for military devices only.

## TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$



TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3)}$


NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{tL}}$.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & 71281 / 2 S 25^{(1)} \\ & 71281 / 2 L 25 \text { (1) } \end{aligned}$ |  | $\begin{aligned} & 71281 / 2 \mathrm{~S} 35^{(7)} \\ & 71281 / 2 \mathrm{~L} 35^{(7)} \end{aligned}$ |  | $\begin{aligned} & 71281 / 2 S 45 \\ & 71281 / 2 L 45 \end{aligned}$ |  | $\begin{aligned} & 71281 / 2 S 55 \\ & 71281 / 2 L 55 \end{aligned}$ |  | $\begin{gathered} 71281 / 2 S 70^{(2)} \\ 71281 / 2 L 70^{(2)} \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ c | Write Cycle Time | 20 | - | 30 | - | 40 | - | 50 | - | 60 | - | ns |
| $\mathrm{t}_{\mathrm{CW}}$ | Chip Select to End of Write ${ }^{(3)}$ | 20 | - | 30 | $\stackrel{+}{*}$ | 40 | - | 50 | - | 60 | - | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Valid to End of Write | 20 | - | 30 | - | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 |  | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 20 | - | 30. | - | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WHZ }}$ | Write Enable to Output in High Z ${ }^{(4,6)}$ | - | 13 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $t_{\text {DW }}$ | Data Valid to End of Write | 15 | $\rightarrow$ | 20 | - | 25 | - | 30 | - | 35 | - | ns |
| $t_{\text {DH }}$ | Data Hold Time | 0 | $-$ | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| tow | Output Active from End of Write ${ }^{(4,6)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {IY }}$. | Data Valid to Output Valid (4,5) | - | 20 | - | 30 | - | 35 | - | 40 | - | 45 | ns |
| $t_{\text {WY }}$ | Write Enable to Output Valid ${ }^{(4,5)}$ | - | 20 | - | 30 | - | 35 | - | 40 | - | 45 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. Both chip selects must be active low for the device to be selected.
4. This parameter guaranteed but not tested.
5. For IDT71281S/L only.
6. For IDT71282S/L only.
7. Preliminary data for military devices only.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 , (WE CONTROLLED TIMING) ${ }^{(1,2,3)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, ( $\overline{C S}$ CONTROLLED TIMING) ${ }^{(1,2,3,4)}$


NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{\mathrm{cW}}$ or $\mathrm{t}_{\mathrm{WP}}$ ) of a low $\overline{C S}$, and a low WE.
3. $t_{\text {WR }}$ is measured from the earlier of CS or WE going high to the end of the write cycle.
4. If the $\overline{C S}$ low transition occurs simultaneously with or after the WE low transition, the outputs remain in the high impedance state (IDT71282 only).
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).
6. IDT71282 only.
7. IDT71281 only.

## TRUTH TABLE

| MODE | $\overline{\text { CS }}$ | $\overline{\text { WE }}$ | OUTPUT | POWER |
| :---: | :---: | :---: | :--- | :---: |
| Standby | H | X | High Z | Standby |
| Read | L | H | Dout | Active |
| Write (1) | L | L | DiN $^{\text {(1 }}$ | Active |
| Write ${ }^{(2)}$ | L | L | High Z | Active |

NOTES:

1. For IDT71281 only.
2. For IDT71282 only.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER | (1) | CONDITIONS | MAX. |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Unput Capacitance | $\mathrm{V}_{\mathbb{I}}=\mathrm{OV}$ | 11 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 11 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

## ORDERING INFORMATION




## FEATURES:

- High-density 256K (64K $\times 4$ ) CMOS static RAM module
- Cost-effective plastic surface mounted RAM packages on an epoxy laminate (FR4) substrate
- Available in 28-pin SIP (single in-line package) for maximum space saving
- Fast access times: $25 n \mathrm{~ns}$ (max.) over commercial temperature
- Low power consumption
-Dynamic: less than 1.2W (typ.)
-Full standby: less than 30 mW (typ.)
- Utilizes IDT7187 high-performance 64K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MP456 is a 256 K ( $64 \mathrm{~K} \times 4$-bit) high-speed static RAM module constructed on an epoxy laminate surface using four IDT7187 64K x 1 static RAMs in plastic surface mount packages. Extremely fast speeds can be achieved with this technique due to the use of 64K static RAMs fabricated in IDT's high-performance, high-reliability CEMOS technology .

The 7MP family of surface mounted SIP technology is a costeffective solution allowing for very high packing density. The IDT7MP456 is offered in a 28-pin SIP. The IDT7MP456 can be mounted on 200 mil Centers, yielding 1.25 megabits of memory in less than 3 square inches of board space.

The IDT7MP456 is available with maximum access times as fast as 25 ns , with maximum power consumption of 3.3 watts. The module also offers a full standby mode of 440 mW (max.).

All inputs and outputs of the IDTMP456 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation and providing equal access and cycle times for ease of use.

PIN CONFIGURATION


NOTE:

1. For module dimensions, please refer to module drawing M11 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.
PIN NAMES

| $A_{0}-A_{15}$ | Address Inputs |
| :--- | :--- |
| $\overline{C E}$ | Chip Enable |
| $\mathbf{W E}$ | Write Enable |
| $D_{1 N_{0}}-D_{I_{3}}$ | Data Input |
| $D_{O U T}-D_{O U T 3}$ | Data Output |
| $V_{C C}$ | Power |
| $G N D$ | Ground |

## DESCRIPTION:

The IDT71256 is a 262,144-bit high-speed static RAM organized as $32 \mathrm{~K} \times 8$. It is fabricated using IDT's high-performance, highreliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective alternative to bipolar and fast NMOS memories.

Address access times as fast as 35ns are available with power consumption of only 300 mW (typ.). The circuit also offers a reduced power standby mode. When $\overline{\mathrm{CS}}$ goes high, the circuit will automatically go to, and remain in, a low-power standby mode as long as $\overline{\mathrm{CS}}$ remains high. In the full standby mode, the low-power device consumes less than $15 \mu \mathrm{~W}$, typically. This capability provides significant system level power and cooling savings. The lowpower (L) version also offers a battery backup data retention capability where the circuit typically consumes only $5 \mu \mathrm{~W}$ when operating off a 2 V battery.

All inputs and outputs of the IDT71256 are TTL-compatible and operation is from a single 5 V supply, simplifying system designs. Fully static asynchronous circuitry is used, requiring no clocks or refreshing for operation, providing equal access and cycle times for ease of use.

The IDT71256 is packaged in a 28 -pin SOIC, a 28 -pin 600 mil CERDIP or plastic DIP and 32 -pin leadless chip carrier and PLCC, providing high board-level packing densities.

The IDT71256 military RAM is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FEATURES:

- High-speed address/chip select time
- Military: 45/55/70/85ns (max.)
- Commercial: 35/45/55/70ns (max.)
- Low-power operation
- IDT71256S

Active: 300 mW (typ.)
Standby: $200 \mu \mathrm{~W}$ (typ.)

- IDT71256L

Active: 250 mW (typ.)
Standby: $15 \mu \mathrm{~W}$ (typ.)

- Battery Backup operation-2V data retention
- Produced with advanced high-performance CEMOS ${ }^{\text {TM }}$ technology
- Single 5 V ( $\pm 10 \%$ ) power supply
- Input and output directly TTL-compatible
- Static operation: no clocks or refresh required
- Available in standard 28-pin CERDIP and plastic DIP ( 600 mil), 28-pin SOIC and 32-pin LCC and PLCC
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-88552 is pending listing on this function. Refer to Section 2/page 2-4.


## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATIONS



## LOGIC SYMBOL



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.


PIN NAMES

| $A_{0}-A_{14}$ | Addresses |
| :--- | :--- |
| $I / O_{1}-I / O_{8}$ | Data Input/Output |
| $\overline{C S}$ | Chip Select |
| $\overline{W E}$ | Write Enable |
| $\overline{\overline{O E}}$ | Output Enable |
| $G N D$ | Ground |
| $V_{C C}$ | Power |

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{HH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

DC ELECTRICAL CHARACTERISTICS $v_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{v}_{\mathrm{LC}}=0.2 \mathrm{v}, \mathrm{v}_{\mathrm{HC}}=\mathrm{v}_{\mathrm{CC}}-0.2 \mathrm{v}$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT71256S |  | IDT71256L |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| \|l|l | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=$ Max.; $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ to $\mathrm{V}_{\text {cc }}$ | MIL. | - | 10 | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | 5 | - | 2 | $\mu \mathrm{A}$ |
| $\mathrm{IL}_{\mathrm{LO}}$ | Output Leakage Current | $V_{c C}=$ Max. | MIL. | - | 10 | - | 5 | $\mu \mathrm{A}$ |
|  |  | $\overline{C S}=V_{H H} \cdot V_{\text {OUT }}=G N D$ to $V_{C C}$ | COM'L. | - | 5 | - | 2 | $\mu \mathrm{A}$ |
| $V_{\text {OL }}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | 0.4 | - | 0.4 | V |
|  |  | $\mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | 0.5 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | 2.4 | - | 2.4 | - | V |

DC ELECTRICAL CHARACTERISTICS ${ }^{(1,3)} \mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | FUNCTION | $\begin{aligned} & \text { IDT71 } \\ & \text { COM } \end{aligned}$ | $\begin{aligned} & 6 \times 35 \\ & \text { MIL. } \end{aligned}$ | $\begin{aligned} & \text { IDT712 } \\ & \text { COM’L } \end{aligned}$ | $\begin{aligned} & 6 \times 45 \\ & \text { MIL } \end{aligned}$ | IDT712 СОM'L | $\begin{gathered} 56 \times 55 \\ \text { MIL } \end{gathered}$ | IDT71 COM'L | $\begin{aligned} & 6 \times 70 \\ & \text { MIL. } \end{aligned}$ | $\begin{aligned} & \text { IDT7 } \\ & \text { COM } \end{aligned}$ | $\begin{aligned} & 56 \times 85 \\ & \text { MIL } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {ccol }}$ | Operating Power <br> Supply Current $\overline{C S}=V_{I L}$. <br> Outputs Open, $V_{c c}=\text { Max. }, f=0$ | S | READ | 30 | - | 30 | 40 | 30 | 40 | 30 | 40 | - | 40 | mA |
|  |  |  | WRITE ${ }^{(2)}$ | 90 | - | 90 | 100 | 90 | 100 | 90 | 100 | - | 100 |  |
|  |  | L | READ | 15 | - | 15 | 20 | 15 | 20 | 15 | 20 | - | 20 |  |
|  |  |  | WRITE(2) | 80 | - | 80 | 90 | 80 | 90 | 80 | 90 | - | 90 |  |
| lcce | Dynamic Operating <br> Current $\overline{C S}=V_{1 L},$ <br> Outputs Open, $V_{C C}=\operatorname{Max}, f=f_{\text {MAX }}{ }^{(4)}$ | S | READ | 155 | - | 140 | 150 | 140 | 150 | 140 | 150 | - | 150 | mA |
|  |  |  | WRITE(2) | 150 | - | 140 | 150 | 140 | 150 | 140 | 150 | - | 150 |  |
|  |  | L | READ | 135 | - | 110 | 120 | 90 | 100 | 75 | 85 | - | 70 |  |
|  |  |  | WRITE(2) | 130 | - | 115 | 125 | 105 | 115 | 95 | 105 | - | 90 |  |
| $I_{\text {SB }}$ | Standby Power Supply Current (TTL Level)$\begin{aligned} & \overline{C S} \geq V_{I H}, f=f_{\text {MAX }}{ }^{(4)} \\ & V_{C C}=\text { Max. } \\ & \text { Outputs Open. } \end{aligned}$ | S |  | 20 | - | 20 | 20 | 20 | 20 | 20 | 20 | - | 20 | mA |
|  |  | L |  | 3 | - | 3 | 3 | 3 | 3 | 3 | 3 | - | 3 |  |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current (CMOS Level)$\overline{C S} \geq V_{H C} . f=0$$V_{C C}=\operatorname{Max} .$ | S |  | 15 | - | 15 | 20 | 15 | 20 | 15 | 20 | - | 20 | mA |
|  |  | L |  | 0.4 | - | 0.4 | 1.5 | 0.4 | 1.5 | 0.4 | 1.5 | - | 1.5 |  |

NOTES:

1. All values are maximum guaranteed values.
2. Write cycle current specifications are included to aid in the design of extremely sensitive applications. It should be noted that in most systems the ratio of Read cycles to Write cycles is extremely high. When calculating total current consumption, the designer should weight these figures by the percentage of "On" time as well as the anticipated ratio of Read to Write cycles (usually greater than $90 \%$ ).
3. " $x$ " in part numbers indicates power rating ( S or L ).
4. $f_{\text {MAX }}=1 / /_{\text {RC }}$

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES
(L Version Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP. ${ }^{(1)}$ |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} \mathrm{V}_{\mathrm{cc}} @ \\ 2.0 \mathrm{~V}{ }^{3.0 \mathrm{~V}} \end{gathered}$ |  | ${ }_{3.0 \mathrm{~V}}^{\varrho}$ |  |
| $V_{\text {DR }}$ | $V_{\text {cc }}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $\mathrm{I}_{\text {ccor }}$ | Data Retention Current | $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{HC}} \quad \left\lvert\, \begin{aligned} & \text { MIL. } \\ & \text { COM'L. }\end{aligned}\right.$ |  | - | - | - | 500 120 | $\begin{aligned} & 800 \\ & 200 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | - | - | - | ns |
| $t_{\text {R }}{ }^{(3)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(2)}$ | - | - | - | - | ns |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $t_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW $V_{C c}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OLz}}, \mathrm{t}_{\mathrm{CLZ}}, \mathrm{t}_{\mathrm{OHZ}}$, $\left.{ }^{( }{ }_{\mathbf{W H z}}, \mathrm{t}_{\mathrm{CHZ}}, \mathrm{t}_{\mathrm{OW}}\right)$

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $N_{c c}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT71256S35(1) } \\ & \text { IDT71256L35 (1) } \\ & \text { MIN. MAX. } \end{aligned}$ | IDT71256S45 IDT71256L45 MIN. MAX | IDT71256S55 IDT71256L55 MIN. MAX. | $\begin{array}{\|l\|} \hline \text { IDT71256S70 } \\ \text { IDT71256L70 } \\ \text { MIN. MAX. } \end{array}$ | $\begin{array}{\|l\|} \hline \text { IDT71256S85 (2) } \\ \text { IDT71256L85 } \\ \text { MIN. MAX. } \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |
| $t_{\text {R }}$ | Read Cycle Time | 35 | 45 | 55 | 70 | 85 | ns |
| $t_{\text {AA }}$ | Address Access Time | 35 | 45 | 55 | 70 | 85 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | 35 | 45 | 55 | 70 | 85 | ns |
| $\mathrm{t}_{\mathrm{CLZ}}$ | Chip Select to Output in Low $\mathrm{Z}^{(3)}$ | 5 | 5 | 5 | 5 | 5 | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid | 15 | 20 | 25 | 30 | 35 | ns |
| $t_{\text {OLZ }}$ | Output Enable to Output in Low $\mathbf{Z}^{(3)}$ | 0 | 0 | 0 | 0 | 0 | ns |
| $\mathrm{t}_{\mathrm{CHz}}$ | Chip Deselect to Output in High $Z^{(3)}$ | 15 | 20 | 25 | 30 | 35 | ns |
| $\mathrm{t}_{\mathrm{OHz}}$ | Output Disable to Output in High $\mathrm{Z}^{(3)}$ | 15 | 20 | 25 | 30 | 35 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | 5 | 5 | 5 | 5 - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed, but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. $\bar{W}$ is High for Read Cycle.
2. Device is continuously selected, $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{iL}}$.
3. Address valid prior to or coincident with $\overline{C S}$ transition low.
4. $\overline{\mathrm{OE}}=V_{\mathrm{IL}}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with 5 pF load (including scope and jig).

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | IDT71256S35 (1) IDT71256L35 ${ }^{(1)}$ MIN. MAX. |  | IDT71256S45 IDT71256L45 |  | IDT71256S55IDT71256L55 |  | $\begin{aligned} & \text { IDT71256S70 } \\ & \text { IDT71256L70 } \end{aligned}$ |  | IDT71256S85 (2) IDT71256L85 ${ }^{(2)}$ MIN. MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 35 | - | 45 | - | 55 | - | 70 | - | 85 | - | ns |
| ${ }_{\text {taw }}$ | Chip Select to End of Write | 30 | - | 40 | - | 50 | - | 60 | - | 70 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 30 | - | 40 | - | 50 | - | 60 | - | 70 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 30 | - | 35 | - | 40 | - | 45 | - | 50 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {whz }}$ | Write to Output in High $\mathbf{Z}^{(3)}$ | - | 15 | - | 20 | - | 25 | - | 30 | - | 35 | ns |
| tow | Data to Write Time Overlap | 15 | - | 20 | - | 25 | - | 30 | - | 35 | - | ns |
| $t_{\text {dH }}$ | Data Hold from Write Time | 3 | - | 3 | - | 3 | - | 3 | - | 3 | - | ns |
| tow | Output Active from End of Write ${ }^{(3)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed, but not tested.



TIMING WAVEFORM OF WRITE CYCLE NO. 2, (VE CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. $\overline{W E}$ must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{cW}}$ or $\mathrm{t}_{\mathrm{WP}}$ ) of a low CS and a low WE .
3. $t_{W R}$ is measured from the earlier of CS or WE going high to the end of the write cycle.
4. During this period, the I/O pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).
7. If $\overline{O E}$ is low during a $\overline{W E}$ controlled write cycle, the write pulse width must be the larger of $\mathrm{t}_{\mathrm{WP}}$ or ( $\mathrm{t}_{\mathrm{WZ}}+\mathrm{t}_{\mathrm{DW}}$ ) to allow the $1 / O$ drivers to turn off and datato be placed on the bus for the required $t_{D W}$. If $O E$ is high during aWE controlled write cycle, this requirement does notapply and the write pulse can be as short as the specified $\mathrm{t}_{\text {wp }}$.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |  |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 11 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 11 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

TRUTH TABLE $v_{L C}=0.2 \mathrm{~V}, \mathrm{v}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| $\overline{\mathrm{WE}}$ | $\overline{\mathbf{C S}}$ | $\overline{\mathrm{OE}}$ | $\mathrm{I} / \mathrm{O}$ | FUNCTION |
| :---: | :---: | :---: | :---: | :--- |
| X | H | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby (ISB) |
| X | $\mathrm{V}_{\mathrm{HC}}$ | X | $\mathrm{Hi}-\mathrm{Z}$ | Standby (ISB1) |
| H | L | H | $\mathrm{Hi}-\mathrm{Z}$ | Output Disable |
| H | L | L | DATAOuT | Read |
| L | L | X | DATA $_{\text {IN }}$ | Write |

NOTE:

1. $H=V_{\mathbb{H}}, L=V_{\mathrm{LL}}, X=$ DON'T CARE

## ORDERING INFORMATION



## FEATURES:

- High-density 256 K ( $32 \mathrm{~K} \times 8$-bit) CMOS static RAM module
- Equivalent to JEDEC standard for future monolithic $32 \mathrm{~K} \times 8$ static RAMs
- High-speed-45ns (max.) commercial; 55ns (max.) military
- Low power consumption; typically less than 225 mW operating, less than $500 \mu \mathrm{~W}$ in full standby
- Utilizes IDT7164s-high-performance 64K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Pin-compatible with IDT7M864 (8K x 8 SRAM module)
- Offered in the JEDEC standard 28 -pin, 600 mil wide ceramic sidebraze DIP
- Single 5V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT8M856 is a 256 K ( $32,768 \times 8$-bit) high-speed static RAM constructed on a co-fired ceramic substrate using four IDT7164 $(8,192 \times 8)$ static RAMs in leadless chip carriers. Functional equivalence to proposed monolithic 256K static RAMs is achieved by utilization of an on-board decoder circuit that interprets the higher order address $\mathrm{A}_{13}$ and $\mathrm{A}_{14}$ to select one of the four $8 \mathrm{~K} \times 8$ RAMs. Extremely fast speeds can be achieved with this technique due to use of 64 K static RAMs and the decoder fabricated in IDT's highperformance, high-reliability CEMOS technology.

The IDT8M856 is available with maximum access times as fast as 45 ns for commercial and 55 ns for military temperature ranges, with maximum power consumption of only 825 mW . The circuit also offers a substantially low-power standby mode. When $\overline{C S}$ goes high, the circuit will automatically go to a standby mode with power consumption of only 83 mW (max.).

The IDT8M856 is offered in a 28-pin, 600 mil center sidebraze DIP. This provides four times the density of the IDT7M864 ( $8 \mathrm{~K} \times 8$ module) in the same socket, with only minor pin assignment changes. In addition, the JEDEC standard for 256 K monolithic pinouts has been adhered to, allowing for compatibility with 256 K monolithics.
All inputs and outputs of the IDT8M856 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring noclocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## PIN CONFIGURATION

|  |  | 28 |
| :--- | :--- | :--- | :--- |

FUNCTIONAL BLOCK DIAGRAM


PIN NAMES

## NOTE:

* For module dimensions, please refer to module drawing M1 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.

| $\mathrm{A}_{0}-A_{14}$ | Addresses | $\overline{\mathrm{WE}}$ | Write Enable |
| :--- | :--- | :--- | :--- |
| $\mathrm{I} / \mathrm{O}_{1}-\mathrm{I} / \mathrm{O}_{8}$ | Data Input/Output | $\overline{\mathrm{OE}}$ | Output Enable |
| CS | Chip Select | GND | Ground |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |  |  |



## FEATURES:

- High-density 256 K -bit CMOS static RAM module
- Customer-configured to $16 \mathrm{~K} \times 16,32 \mathrm{~K} \times 8$ or $64 \mathrm{~K} \times 4$
- Fast access times
- Military: 20ns
- Commercial: 15ns
- Low power consumption
- Active: 3.2 mW (typ.) (in $16 \mathrm{~K} \times 16$ organization)
- Standby: 0.16mW (typ.)
- Utilizes 16 IDT6167s high-performance $16 \mathrm{~K} \times 1$ CMOS static RAMs produced with IDT's advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Offered in 40-pin, 900 mil center sidebraze DIP, achieving very high memory density
- Single 5V ( $\pm 10 \%$ ) power supply
- Dual Vcc and GND pins for maximum noise immunity
- Inputs and outputs directly TTL-compatible
- Module available with semiconductor components compliant to MIL-STD-883, Class B.


## DESCRIPTION:

The IDT7M656 is a 256 K -bit high-speed CMOS static RAM constructed on a multilayered ceramic substrate using 16 IDT6167 (16Kx1) static RAMs in leadless chip carriers. Making 4 chip select lines available (one for each group of 4 RAMs) allows the user to configure the memory into a $16 \mathrm{~K} \times 16,32 \mathrm{Kx} 8$ or $64 \mathrm{~K} \times 4$ organization. In addition, extremely high speeds are achievable by the use of IDT6167s fabricated in IDT's high-performance, high-reliability technology, CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides some of the fastest 16 K static RAMs avaitable.

The IDT7M656 is available with access times as fast as 15 ns commercial and 20 ns military temperature range, with maximum operating power consumption of only 7.9 W (significantly less if organized $32 \mathrm{~K} \times 8$ or $64 \mathrm{~K} \times 4$ ). The RAM module also offers a maximum standby power mode of 3.0 W and a maximum full standby mode of 176 mW .

The IDT7M656 is offered in a high-density 40-pin, 900 mil center sidebraze DIP to take full advantage of the compact IDT6167s in leadless chip carriers.

All inputs and outputs of the IDT7M656 are TT,-compatible and operate from a single 5 V supply. (NOTE: Both Vce pins need to be connected to the 5V supply and both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is ussed requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

PIN CONFIGURATION


TOP VIEW

1. For module dimensions, please refer to module drawing M5 in the packaging section.

## FUNCTIONAL BLOCK DIAGRAM



PIN NAMES

| $A_{x x}$ | Addresses | $D_{x x}$ | DATA $_{\text {IN/OuT }}$ |
| :--- | :--- | :--- | :--- |
| $\overline{C S}_{x x}$ | Chip Selects | $V_{C C}$ | Power |
| $W_{x x}$ | Write Enable | GND | Ground |

## FEATURES:

- High-density $256 \mathrm{~K} / 128 \mathrm{~K}$ CMOS static RAM modules
- $16 \mathrm{~K} \times 16$ organization (IDT8MP656S) with $8 \mathrm{~K} \times 16$ option (IDT8MP628)
- Upper byte $\left(1 / O_{9-16}\right)$ and lower byte $\left(1 / \mathrm{O}_{1-8}\right)$ separated control
- Flexibility in application
- Fast access times
- 40ns (max.)
- Low power consumption
- Active: less than 825mW (typ. in 16K x 16 organization)
- Standby: less than 20 mW (typ.)
- Cost-effective plastic surface mounted RAM packages on an epoxy laminate (FR4) substrate
- Offered in an SIP (single in-line) package for maximum space-savings
- Utilizes IDT7164s - high-performance 64 K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT8MP656S/IDT8MP628S are 256K/128K-bit high-speed CMOS static RAMs constructed on an epoxy laminate substrate using four IDT7164 8K $\times 8$ static RAMs (IDT8MP656S) or two IDT7164 static RAMs (IDT8MP628S) in plastic surface mount packages.

Functional equivalence to proposed monolithic static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $\mathrm{A}_{13}$ to select one of the two $8 \mathrm{~K} \times 16$ RAMs as the by-16 output and using $\overline{L B}$ and $\overline{U B}$ as two extra chip select functions for lower byte ( $\left(/ \mathrm{O}_{1+8}\right)$ and upper byte $\left(/ / \mathrm{O}_{9-16}\right)$ control, respectively. (On the IDT8MP628S $8 \mathrm{~K} \times 16$ option, $\mathrm{A}_{13}$ needs to be externally grounded for proper operation.) Extremely high speeds are achievable by the use of IDT7164s, fabricated in IDT's highperformance, hightreliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest $256 \mathrm{~K} / 128 \mathrm{~K}$ static RAMs available.

The 1DT8MP656S/IDT8MP628S are available with maximum operating power consumption of only 1.8W (IDT8MP656S $16 \mathrm{~K} \times 16$ option). The modules also offer a full standby mode of 330 mW (max.).
The IDT8MP656S/IDT8MP628S are offered in a 40 -pin plastic SIP, For the JEDEC standard 40-pin DIP, refer to the IDT8M656S/ IDT8M628S.

All inputs and outputs of the IDT8MP656S/IDT8MP628S are 4 TTL-compatible and operate from a single 5 V supply. (NOTE: Both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.


CEMOS is a trademark of Integrated Device Technology, Inc.

## CMOS STATIC RAM MODULE

## FEATURES:

- High-density $256 \mathrm{~K} / 128 \mathrm{~K}$-bit CMOS static RAM modules
- $16 \mathrm{~K} \times 16$ organization (IDT8M656) with $8 \mathrm{~K} \times 16$ option (IDT8M628)
- Upper byte ( $1 / \mathrm{O}_{9-18}$ ) and lower byte ( $/\left(\mathrm{O}_{1-8}\right.$ ) separated control - Flexibility in application
- Equivalent to JEDEC standard for future monolithic $16 \mathrm{~K} \times 16 / 8 \mathrm{~K} \times 16$ static RAMs
- High-speed
- Military: 50ns (max.)
- Commercial: 40ns (max.)
- Low power consumption: typically less than 825 mW operating (IDT8M656), less than 40 mW in standby
- Utilizes IDT7164s - high-performance 64 K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Offered in the JEDEC standard 40 -pin, 600 mil wide ceramic sidebraze DIP
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold tempera) tures for all AC and DC parameters


## DESCRIPTION:

The IDT8M656S/IDT8M628S are $256 \mathrm{~K} / 128 \mathrm{~K}$-bit high-speed CMOS static RAMs constructed on a multi-layered ceramic substrate using four IDT7164 8K x 8 static RAMs (IDT8M656S) or two IDT7164 static RAMs (IDT8M628S) in leadless chip carriers.

Functional equivalence to proposed monolithic static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $\mathrm{A}_{13}$ to select one of the two $8 \mathrm{~K} \times 16$ RAMs as the by-16 output and using $\overline{\mathrm{LB}}$ and $\overline{\mathrm{UB}}$ as two extra chip select functions for lower byte ( $/ \mathrm{O}_{1-8}$ ) and upper byte ( $/ / \mathrm{O}_{9-16}$ ) control, respectively. (On the IDT8M628S 8K x 16 option, $\mathrm{A}_{13}$ needs to be externally grounded for proper operation.) Extremely high speeds are achievable by the use of IDT7164s fabricated in IDT's highperformance, high-reliability CEMOS technology. This state-of-the-art technology combined with innovative circuit design techniques, provides the fastest $256 \mathrm{~K} / 128 \mathrm{~K}$ static RAMs available.
The IDT8M656S/IDT8M628S are available with access times as fast as 40 ns over the commercial temperature range, with maximum operating power consumption of only 1.98W (IDT8M656S $16 \mathrm{~K} x 16$ option). The module also offers a full standby mode of 440 mW (max.).
The 1 DT8M656S/IDT8M628S are offered in a high-density 40 -pin, 600 mil center sidebraze DIP to take full advantage of the compact IDT7164s in leadless chip carriers.
Aill inputs and outputs of the IDT8M656S/IDT8M628S are TTLcompatible and operate from a single 5 V supply. (NOTE: Both VCC
4 pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class $B$, making them ideally suited to applications demanding the highest level of performance and reliability.


CEMOS is a trademark of Integrated Device Technology, Inc.

## FEATURES:

- High-density 512K-bit CMOS static RAM module
- $64 \mathrm{~K} \times 8$ (IDT7M812) or $64 \mathrm{~K} \times 9$ (IDT7M912) configuration
- Fast access times
- Military: 35ns (max.)
- Commercial: 25ns (max.)
- Low power consumption
- Active: 2.4 W (typ. in $64 \mathrm{~K} \times 8$ organization)
- Standby: $240 \mu \mathrm{~W}$ (typ. in $64 \mathrm{~K} \times 8$ organization)
- Utilizes 8 (IDT7M812) or 9 (IDT7M912) IDT7187 highperformance $64 \mathrm{~K} \times 1$ CMOS static RAMs produced with IDT's advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Available in 40-pin, 600 mil center sidebraze DIP, achieving very high memory density
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Dual $V_{\mathrm{cc}}$ and GND pins for maximum noise immunity
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components . compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT7M812/IDT7M912 are 512K-bit high-speed CMOS static RAMs constructed on a multi-layered ceramic substrate using 8 IDT718764K $\times 1$ static RAMs (IDT7M812) or 9 IDT7 187 static RAMs (IDT7M912) in leadless chip carriers. Extremely high speeds are achievable by the use of IDT7187s fabricated in IDT's highperformance, high-reliability technology, CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest 64 K static RAMs available.

The IDT7M812/IDT7M912 are available with access times as fast as 25 ns commercial and 35 ns military temperature range, with maximum operating power consumption of only 6.9 W (IDT7M912, $64 \mathrm{~K} \times 9$ option). The module also offers a standby power mode of less than 3.2W (max.) and a full standby mode of 1.2W (max.).

The IDT7M812/IDT7M912 are offered in a high-density 40-pin, 600 mil center sidebraze DIP to take full advantage of the compact IDT7187s in leadless chip carriers. The IDT7M912 ( $64 \mathrm{~K} \times 9$ ) option can provide more flexibility in system application for error detection, parity bit, etc.

All inputs and outputs of the IDT7M812/IDT7M912 are TTLcompatible and operate from a single 5 V supply. (NOTE: Both $\mathrm{V}_{\mathrm{CC}}$ pins need to be connected to the 5V supply and both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing access and cycles times for ease of use.

- All IDT military module semiconductor components are compliant to the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.


## PIN CONFIGURATION



NOTES:

1. Both $\mathrm{V}_{\mathrm{cc}}$ pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.
2. Pin 18 is $\mathrm{D}_{8}$ and pin 23 is $\mathrm{Y}_{8}$ in $64 \mathrm{~K} \times 9$ (IDT7M912) option and both 18 and 23 are NC in $64 \mathrm{~K} \times 8$ (IDT7M812) option.
3. For module dimensions, please refer to module drawing M 4 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.


## FEATURES:

- High-density 32 bit word 512 K (16K $\times 32$ ) static RAM module
- Available in low profile 88-pin sidebraze dual ceramic SIP (single in-line package)
- Separate I/O
- Fast access time: 30ns (max.)
- Surface mounted LCC components mounted on a co-fired ceramic substrate
- High impedance outputs during write mode
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled in IDT's high reliability vapor phase solder reflow process
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs/outputs directly TTL-compatible
- Multiple GND pins for maximum noise immunity


## DESCRIPTION:

The IDT7MC4032 is a 32 -bit wide $512 \mathrm{~K}(16 \mathrm{~K} \times 32$ ) static RAM module with separate I/O constructed on a co-fired ceramic substrate using eight IDT71982 16K $\times 4$ static RAMs in leadless chip carriers. Extremely fast speeds can be achieved due to the use of 64 K static RAMs fabricated in IDT's high-performance, high-reliability CEMOS ${ }^{\text {TM }}$ technology. The IDT7MC4032 is available with access time as fast as 30 ns , with minimal power consumption.

The 7MC family of ceramic SIPs offers the optimum is packing density and profile height. The IDT7MC4032 is packaged in a 88 -pin dual ceramic SIP: The dual row configuration allows 88 pins to be placed on a packagetess than 4.5 inches long and .27 inches wide. At only 520 mils high, this profile package is ideal for systems with minimum board spacing. Extremely high packing density can also be achiêved atlowing four IDT7MC4032 modules to be stacked perinch pf board space.

All inputs and outputs of the IDT7MC4032 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used; requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.


## FEATURES:

- One full megabit of static RAM in popular 1,024K x 1 configuration
- High-speed access
- Military: 55/70/90ns (max.)
- Commercial: 45/55/70ns (max.)
- Low power consumption
- IDT71027S

Active: 500 mW (typ.)
Standby: 5mW (typ.)

- IDT71027L

Active: 500 mW (typ.)
Standby: 200 $\mu \mathrm{W}$ (typ.)

- Battery backup operation-2V data retention
- Available in 28-pin DIP
- TTL-compatible
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71027 is an extremely high-density ( $1,024 \mathrm{~K} \times 1$-bit) highspeed static RAM designed for use in systems where fast computation, low power and board density are of the utmost importance.

The IDT71027 uses individual input and output lines to provide fast read and write access to all memory locations. This function allows designers to fully utilize the IDT71027's already fast 45ns address access time to achieve a considerable throughput advantage. An automatic power down feature, controlled by $\overline{\mathrm{CS}}$, permits the on-chip circuitry to enter a very low standby power mode and be brought back into operation at a speed equal to the address access time.

Fabricated using IDT's CEMOS ${ }^{\text {™ }}$ high-performance technology, the IDT71027 typically operates on only 500 mW of power at maximum access times as fast as $45 n \mathrm{n}$. Low-power (L) versions offer battery backup data retention capability, typically consuming $200 \mu \mathrm{~W}$ from a 2 V battery.

All inputs and outputs of the IDT71027 are TTL-compatible and the device operates from a standard 5 V supply, simplifying system design. The IDT71027 is packaged in a 28 -pin DIP.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATION

## LOGIC SYMBOL



TRUTH TABLE ${ }^{(1)}$

| $\overline{\mathrm{CS}}$ | $\overline{\text { WE }}$ | OUTPUT | MODE |
| :---: | :---: | :---: | :--- |
| $H$ | X | $\mathrm{Hi}-\mathrm{Z}$ | Deselected |
| L | H | D OUT | Read |
| L | L | $\mathrm{Hi}-\mathrm{Z}$ | Write |

NOTE:

1. $\mathrm{H}=\mathrm{High}, \mathrm{L}=\mathrm{L}$ ow, $\mathrm{X}=$ Don't Care, $\mathrm{Hi}-\mathrm{Z}=$ High-Impedance

1 MEGABIT (1024K x 1-BIT) CMOS STATIC RAM

PRELIMINARY IDT7MC4001
SIP MODULE

## FEATURES:

- High-density 1 megabit (1024K x 1) CMOS static RAM module
- Surface mounted LCC components mounted on a co-fired ceramic substrate
- Available in low profile 30-pin ceramic SIP (single in-line package) for maximum space saving
- Fast access times: 35ns (max.)
- Separate I/O lines
- Low power consumption
- Dynamic: 1.35W (max.)
- Full standby: 330 mW (max.)
- Single $5 \mathrm{~V}( \pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MC4001 is a 1 megabit ( $1024 \mathrm{~K} \times 1$-bit) high-speed static RAM module with separate I/O. The module is constructed on a co-fired ceramic substrate using four IDT71257 256K x 1 static RAMs in surface mount packages.

The 7MC family of ceramic SIPs offers the optimum in packing density and profile height. The IDT7MC4001 is offered in a 30-pin ceramic SIP (single in-line package). At only 420 mils high, this low profile package is ideal for systems with minimal board spacing. Surface mount SIP technology also yields very high packing density, allowing five IDT7MC4001 modules to be stacked per inch of board space.

The IDT7MC4001 is available with maximum access times as fast as 35 ns , with maximum power consumption of 1.35 watts. The module also offers a full standby mode of 330 mW (max.).

All inputs and outputs of the IDT7MC4001 are TTL-compatible and operate from a single 5V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access times for ease of use.

## PIN CONFIGURATION

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc. 1 MEG (256K x 4-BIT)

## FEATURES:

- One full megabit of static RAM in popular $256 \mathrm{~K} \times 4$ configuration
- High-speed access
- Military: 55/70/90ns (max.)
- Commercial: 45/55/70ns (max.)
- Low power consumption
- IDT71028S

Active: 500 mW (typ.)
Standby: 5mW (typ.)

- IDT71028L

Active: 500 mW (typ.)
Standby: 200 W (typ.)

- Battery back-up operation-2V data retention
- Available in 28-pin DIP
- TTL-compatible
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71028 is an extremely high-density (256K x 4-bit), highspeed static RAM designed for use in systems where fast computation, low power and board density are of the utmost importance.

The IDT71028 uses four bidirectional input/output lines to provide simultaneous access to all bits in a word and has a high-speed 45ns address access time to achieve a considerable throughput advantage. An automatic power down feature, controlled by CS , permits the on-chip circuitry to enter a very low standby power mode and be brought back into operation at a speed equal to the address access time.

Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ high-performance technology, the IDT71028 typically operates on only 500 mW of power at maximum access times as fast as 45 ns . Low-power (L) versions offer battery backup data retention capability, typically consuming $200 \mu \mathrm{~W}$ from a 2 V battery.

All inputs and outputs of the IDT71028 are TTL-compatible and the device operates from a standard 5 V supply, simplifying system design. The IDT71028 is packaged in a 28 -pin DIP.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



LOGIC SYMBOL


TRUTH TABLE

| $\overline{\mathrm{CS}}$ | $\overline{\mathrm{OE}}$ | WE | $\mathrm{I} / \mathrm{O}_{1}-\mathrm{I} / \mathrm{O}_{4}$ | FUNCTION |
| :---: | :---: | :---: | :---: | :--- |
| H | X | X | High Z | Deselected, Powered Down (ISB) |
| L | H | H | High Z | Outputs Disabled |
| L | L | H | Dout | Read Data from RAM |
| L | X | L | High Z | Write Data to RAM |

NOTE:

1. $\mathrm{H}=$ High, $\mathrm{L}=$ Low, $\mathrm{X}=$ Don't Care, High $\mathrm{Z}=$ High Impedance

## FEATURES:

- One full megabit of static RAM in popular $128 \mathrm{~K} \times 8$ configuration
- Two chip selects plus Output Enable pin
- High-speed access
- Military: 55/70/90ns (max.)
- Commercial: 45/55/70ns (max.)
- Low power consumption
- IDT71024S

Active: 500 mW (typ.)
Standby: 5mW (typ.)

- IDT71024L

Active: 500 mW (typ.)
Standby: 200 W (typ.)

- Battery back-up operation-2V data retention
- Available in 32-pin, 600 mil DIP
- TTL-compatible
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71024 is an extremely high-density $128 \mathrm{~K} \times 8$-bit highspeed static RAM designed for use in systems where fast computation, low power and board density are of the utmost importance.

The IDT71024 uses eight bidirectional input/output lines to provide simultaneous access to all bits in a word and has an output enable ( $\overline{\mathrm{OE}}$ ) pin which operates as fast as $25 n \mathrm{~ns}$. This function allows designers to access the IDT71024 at speeds much higher than the already fast 45 ns address access time to achieve a considerable throughput advantage. An automatic power down feature permits the on-chip circuitry to enter a very low standby power mode and be brought back into operation at a speed equal to the address access time.

Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ high-performance technology, the IDT71024 typically operates on only 500 mW of power at maximum access times as fast as 45 ns. Low-power (L) versions offer battery backup data retention capability, typically consuming $200 \mu \mathrm{~W}$ from a 2 V battery.
All inputs and outputs of the IDT7 1024 are TTL-compatible and the device operates from a standard 5 V supply, simplifying system design. The IDT71024 is packaged in a 32 -pin DIP.
Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATION



DIP
TOP VIEW

## LOGIC SYMBOL

## TRUTH TABLE

| INPUTS |  |  |  | OUTPUTS | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| WE | $\overline{C S}_{1}$ | $\mathrm{CS}_{2}$ | OE | $1 / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ |  |
| x | H | x | x | High Z | Deselected |
| X | X | L | X | High Z | Deselected |
| H | L | H | H | High Z | Outputs disabled |
| H | L | H | L | D OUT | Read data from RAM |
| L | L | H | X | High Z | Write data to RAM |

NOTE:

1. $\mathrm{H}=$ High, $\mathrm{L}=$ Low, $\mathrm{X}=$ Don't Care, High $\mathrm{Z}=$ High Impedance

## FEATURES:

- High-density 1024 K ( $128 \mathrm{~K} \times 8$ ) CMOS static RAM module
- Equivalent to JEDEC standard for future monolithic $128 \mathrm{~K} \times 8$ static RAMs
- High-speed
- Military: 60ns (max.)
- Commercial: 40ns (max.)
- Low power consumption
- Active: less than 550 mW (typ.)
- Standby: less than 20 mW (typ.)
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Offered in the JEDEC standard 32-pin, 600 mil wide ceramic sidebraze DIP
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT8M824S is a1024K ( $131,072 \times 8$-bit) high-speed static RAM constructed on a co-fired ceramic substrate using four IDT71256 32K x 8 static RAMs in leadless chip carriers. Functional equivalence to proposed monolithic one megabit static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $A_{15}$ and $A_{18}$ to select one of the four $32 \mathrm{~K} \times 8$ RAMs. Extremely fast speeds can be achieved with this technique due to use of 256K static RAMs and the decoder fabricated in IDT's high-performance, high-reliability CEMOS technology.

The IDT8M824S is avallable with maximum access times as fast as 40 ns for commercial temperature range, with maximum power consumption of 1.2 watts. The module offers a full standby mode of 440 mW (max.).

The IDT8M824S is offered in a 32-pin, 600 mil center sidebraze DIP, adhering to JEDEC standards for one megabit monolithic pinouts, allowing for compatibility with future monolithics.

All inputs and outputs of the IDT8M824S are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiling no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.
All IBT military module semiconductor components are manufactured in compliance to the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## PIN CONFIGURATION



1. For module dimensions, please refer to module drawing M2 in the packaging section.

## PIN NAMES

| $A_{0-16}$ | Addresses. |
| :--- | :--- |
| $I / O_{0-8}$ | Data Input/Output |
| $\overline{C S}$ | Chip Select |
| $V_{\text {CC }}$ | Power |


| $\overline{W E}$ | Write Enable |
| :--- | :--- |
| $\overline{\mathrm{OE}}$ | Output Enable |
| GND | Ground |

CEMOS is a trademark of Integrated Device Technology, Inc.

# 1 MEGABIT (128K x 8-BIT) CMOS STATIC RAM PLASTIC SIP MODULE 

## FEATURES:

- High-density 1024K (128K x 8) CMOS static RAM module
- Fast access time
- 40ns (max.) over commercial temperature range
- Low power consumption
- Active: less than 500 mW (typ.)
- Standby: less than 8mW (typ.)
- Cost-effective plastic surface-mounted RAM packages on an epoxy laminate (FR4) substrate
- Offered in a SIP (single in-line package) for maximum spacesaving
- Utilizes IDT71256s - high-performance 256K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT8MP824S is a1024K (131, $072 \times 8$-bit) high-speed static RAM constructed on an epoxy laminate substrate using four IDT71256 32K $\times 8$ static RAMs in plastic surface mount packages. Functional equivalence to proposed monolithic one megabit static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $\mathrm{A}_{15}$ and $\mathrm{A}_{16}$ to select one of the four 32K x 8 RAMs. Extremely fast speeds can be achieved with this technique due to use of 256 K static RAMs and the decoder fabricated in IDT's high-performance, high-reliability CEMOS technology.

The IDT8MP824S is available with maximum access times as fast as 40 ns over the commercial temperature range, with maximum operating power consumption of 825 mW . The module also offers a full standby mode of 330 mW (max.).

The IDT8MP824S is offered in a 30 -pin SIP. For the 32-pin JEDEC standare DIP, refer to the IDT8M824S.

All inputs and outputs of the IDT8MP824S are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

## PIN CONFIGURATION




PIN NAMES

| $A_{0-16}$ | Addresses |
| :--- | :--- |
| $I / O_{1-8}$ | Data Input/Output |
| $\overline{C S}$ | Chip Select |
| $V_{C C}$ | Power |
| $\overline{W E}$ | Write Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| GND | Ground |

1. For module dimensions, please refer to module drawing M12 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.

## FEATURES:

- High-density 1024K-bit CMOS static RAM module
- Customer-configured to $\mathbf{6 4 K} \times 16,128 \mathrm{~K} \times 8$ or $256 \mathrm{~K} \times 4$
- Fast access times
- Military: 35ns (max.)
- Commercial: 25ns (max.)
- Low power consumption
- Active: 4.8 W (typ. in $64 \mathrm{~K} \times 16$ organization)
- Standby: 1.6 mW (typ.)
- Utilizes 16 IDT7187 high-performance $64 \mathrm{~K} \times 1$ CMOS static RAMs produced with IDT's advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Offered in 40-pin, 900 mil center sidebraze DIP, achieving very high memory density
- Pin-compatible with IDT7M656 (256K RAM module)
- Single 5V( $\pm 10 \%$ ) power supply
- Dual GND pins for maximum noise immunity
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperactud tures for all AC and DC parameters


## PIN CONFIGURATION



## DESCRIPTION:

The IDT7M624 is a 1024K-bit high-speed CMOS static RAM constructed on a multi-layered ceramic substrate using 16 IDT7187 64K x 1 static RAMs in leadless chip carriers. Making four chip select lines available (one for each group of 4 RAMs) allows the user to configure the memory into a $64 \mathrm{~K} \times 16,128 \mathrm{~K} \times 8$ or $256 \mathrm{~K} x$ 4 organization. In addition, extremely high speeds are achievable by the use of IDT7187s fabricated in IDT's high-performance, highreliability technology, CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest 64 K static RAMs available.

The IDT7M624 is available with access times as fast as 25ns commercial and 35 ns military temperature range, with maximum operating power consumption of only 12.3 W (significantly less if organized $128 \mathrm{~K} \times 8$ or $256 \mathrm{~K} \times 4$ ). The module also offers a standby power mode of 5.7 W (max.) and a full standby mode of 1.7 W (max.).

The IDT7M624 is offered in a 40-pin, 900 mil center sidebraze DIP to take advantage of the compact IDT7187s in leadless chip carriers.
All inputs and outputs of the IDT7M624 are TTL-compatible and operate from a single 5 V supply. (NOTE: Both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access times for ease of use.

All IDT military module semiconductor components are compliant with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

FUNCTIONAL BLOCK DIAGRAM


## NOTES:

1. Both GND pins need to be grounded for proper operation.
2. For module dimensions, please refer to module drawing M6 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.

## FEATURES:

- High-density 1024 K -bit CMOS static RAM module
- Customer-configured to $64 \mathrm{~K} \times 16,128 \mathrm{~K} \times 8$ or. $256 \mathrm{~K} \times 4$
- Fast access times
- 25 ns (max.)
- Low power consumption
- Active: 4.8W (typ.) (in $64 \mathrm{~K} \times 16$ organization)
- Standby: 1.6 mW (typ.)
- Utilizes 16 IDT7187 high-performance $64 \mathrm{~K} \times 1$ CMOS static RAMs produced with IDT's advanced CEMOS ${ }^{1 m}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Offered in 40-pin, 900 mil center plastic DIP, achieving very high memory density
- Cost-effective plastic surface mounted RAM packages on an epoxy laminate (FR4) substrate


## DESCRIPTION:

The IDT7MB624 is a 1024 K -bit high-speed CMOS static RAM constructed on an epoxy laminate substrate using 16 IDT7187 ( $64 \mathrm{~K} \times 1$ ) static RAMs in plastic surface mount packages. Making four chip select lines available (one for each group of 4 RAMs) allows the user to configure the memory into a $64 \mathrm{~K} \times 16,128 \mathrm{~K} \times 8$ or 256K $\times 4$ organization. In addition, extremely high speeds are achievable by the use of IDT7187s fabricated in IDT's highperformance, high-reliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest 64 K static RAMs available.

The IDT7MB624 is available with access times as fast as 25 ns over the commercial temperature range, with maximum operating power consumption of only 9.6 W (significantly less if organized $128 \mathrm{~K} \times 8$ or $256 \mathrm{~K} \times 4$ ). The module also offers a standby power mode of $4,4 \mathrm{~W}$ (max.) and a full standby mode of 1.7 W (max.).

The IDT7MB624 is offered in a high-density 40-pin, 900 mil center plastic DIP to take full advantage of the compact IDT7187s in plastic suiface mount packages.

All inputs and outputs of the IDT7MB624 are TTL-compatible and operate from a single 5 V supply. (NOTE: Both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access times for ease of use.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## 1 MEGABIT ( $64 \mathrm{~K} \times 16$-BIT) \& 512K (32K x 16-BIT) CMOS STATIC RAM MODULE

IDT8M624S
IDT8M612S

## FEATURES:

- High-density $1024 \mathrm{~K} / 512 \mathrm{~K}$-bit CMOS static RAM module
- $64 \mathrm{~K} \times 16$ organization (IDT8M624S) with 32K x 16 option (IDT8M612S)
- Upper byte ( $/ \mathrm{IO}_{9-18}$ ) and lower byte ( $/ \mathrm{O}_{1-8}$ ) separated control - Allows flexibility in application
- Equivalent to JEDEC standard for future monolithic. $64 \mathrm{~K} \times 16 /$ 32K $\times 16$ static RAMs
- High speed, 40 ns (max.) over commercial temperature range
- Low power consumption
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Offered in the JEDEC standard 40-pin, 600 mil wide ceramic sidebraze DIP
- Single 5V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT8M624S/IDT8M612S are 1024K/512K-bit high-speed CMOS static RAMs constructed on a multi-layered ceramicsubstrate using four IDT7125632K x 8 static RAMs (IDT8M624S) or two IDT71256 static RAMs (IDT8M612S) in leadless chip carriers. Functional equivalence to proposed monolithic static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $A_{15}$ to select one of the two $32 \mathrm{~K} \times 16$ RAMs as the by-16 output and using $\overline{\mathrm{LB}}$ and $\overline{\mathrm{UB}}$ as two extra chip select functions for lower byte $\left(1 / \mathrm{O}_{1-8}\right)$ and upper byte ( $/ / \mathrm{O}_{9-16}$ ) control, respectively. (On the IDT8M612S $32 \mathrm{~K} x 16$ option, $\mathrm{A}_{15}$ needs to be externally grounded for proper operation.) Extremely high speeds are achievable by the use of IDT71256s fabricated in IDT's highperformance, high-reliability technology, CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest $1024 \mathrm{~K} / 512 \mathrm{~K}$ static RAMs available.

The IDT8M624SIIDT8M612S are available with access times as fast as 40 ns commercial and 60 ns military temperature range, with maximum operating power consumption of only 1.8 W (max.IDT8M624S $64 \mathrm{~K} \times 16$ option). The module also offers a full standby mode of 440 mW (max.).

- The IDT8M624S/IDT8MP612S are offered in a high-density 40-pin, 600 mil center sidebraze DIP to take full advantage of the compact IDT71256s in leadless chip carriers.
- All inputs and outputs of the IDT8M624S/IDT8M612S are TTLcompatible and operate from a single 5 V supply. (NOTE: Both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class B , making them ideally suited to applications demanding the highest level of performance and reliability.

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## FEATURES:

- High-density $1024 \mathrm{~K} / 512 \mathrm{~K}-$ bit CMOS static RAM module
- $64 \mathrm{~K} \times 16$ organization (IDT8MP624) with $32 \mathrm{~K} \times 16$ option (IDT8MP612)
- Upper byte ( $\left(1 / \mathrm{O}_{9-18}\right.$ ) and lower byte ( $\left(1 / \mathrm{O}_{1-8}\right)$ separated control - Allows flexibility in application
- Fast access time: 40ns (max.)
- Low power consumption
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Offered in a SIP (single in-line) package for maximum space-savings
- Cost-effective plastic surface-mounted RAM packages on an epoxy laminate (FR4) substrate
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT8MP624S/IDT8MP612S are $1024 \mathrm{~K} / 512 \mathrm{~K}$ high-speed CMOS static RAMs constructed on an epoxy laminate substrate using four IDT71256 32K x 8 static RAMs (IDT8MP624S) or two IDT71256 static RAMs (IDT8MP612S) in plastic surface-mount packages. Functional equivalence to proposed monolithic static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $\mathrm{A}_{15}$ to select one of the two $32 \mathrm{~K} \times 16$ RAMs as the by- 16 output and using $\overline{\text { LB }}$ and UB as two extra chip select functions for lower byte ( $1 / \mathrm{O}_{1-8}$ ) and upper byte ( $/ \mathrm{O}_{9-16}$ ) control, respectively. (On the IDT8MP612S 32K $\times 16$ option, $A_{15}$ needs to be externally grounded for proper operation.) Extremely high speeds are achieved by the use of IDT71256s fabricated in IDT's high-performance, high-reliability technology, CEMOS. This state-of-the-art tectinology, combined with innovative circuit design techniques, provides the fastest $1024 \mathrm{~K} / 512 \mathrm{~K}$ static RAMs available.

TheIDT8MP624S/IDT8MP612S are available with access times as fastas 40 ns over the commercial temperature range, with maximump operating power consumption of only 1.8 W ( $64 \mathrm{~K} \times 16$ option). The module also offers a full standby mode of 330 mW (max.)
*The IDT8MP624S/IDT8MP612S are offered in a 40-pin plastic SIP package. For the 40-pin JEDEC standard DIP, refer to the IDT8M624S/IDT8M612S.

All inputs and outputs of the IDT8MP624S/IDT8MP612S are TTL-compatible and operate from a single 5 V supply. (NOTE: Both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.


CEMOS is a trademark of Integrated Device Technology, Inc. CMOS STATIC RAM MODULE

## ADVANCE INFORMATION IDT7M4017

Integrated Device Technology. Inc.

## FEATURES:

- High-density 2 megabit ( $64 \mathrm{~K} \times 32$ ) CMOS static RAM module
- Fast access times
- Military: 60ns (max.)
- Commercial: 45ns (max.)
- Individual byte selects
- Upper and lower word write enables
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Available in 60 -pin, 600 mil wide ceramic sidebraze DIP
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B

The IDT7M4017 is a 2 megabit ( $64 \mathrm{~K} \times 32$ ) high-speed static RAM module constructed on a co-fired ceramic substrate using eight IDT71256 32K $\times 8$ static RAMs in leadless chip carriers. On-board decoders use $A_{15}$ to select the upper or lower bank of RAMs. Four chip selects control individual byte selection. Extremely fast speeds can be achieved due to use of 256K static RAMs and the decoder fabricated in IDT's high-performance, high-reliability CEMOS technology.

The IDT7M4017 is offered in a $60-\mathrm{pin}, 600$ mil center sidebraze DIP which enables two megabits of memory to be placed in less than 1.9 square inches of board space.

The IDT7M4017 is avallable with fast access times over the commercial and military temperature ranges; with minimal power consumption. The circuit also offers a reduced power standby mode. When $\overline{\mathrm{CS}}$ goes high, the circuit will automatically go to a substantially lower power mode.

All inputs and outputs of the IDT7M4017 are TTL-compatible and operate from asingle 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance with MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## DESCRIPTION:

## FUNCTIONAL BLOCK DIAGRAM

$64 \mathrm{~K} \times 32$ RAM



DATA
CEMOS is a trademark of Integrated Device Technology, Inc.

## FEATURES:

- High-density 4 megabit ( $512 \mathrm{~K} \times 8$ ) CMOS static RAM module
- Cost-effective plastic surface mounted RAM packages on an epoxy laminate (FR4) substrate
- Available in 36-pin SIP (single in-line package) for maximum space saving
- Fast access times
- 45ns (max.)
- Low power consumption
- Dynamic: 2.6W (max.)
- Full standby: 1.9 (max.)
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MP4008 is a 4 megabit ( $512 \mathrm{~K} \times 8$-bit) high-speed static RAM module constructed on an epoxy laminate surface using sixteen IDT71256 32K x 8 static RAMs in plastic surface mount packages. Extremely fast speeds can be achieved with this technique due to the use of 256 K static RAMs fabricated in IDT's highperformance, high-reliability CEMOS technology.

The 7MP family of surface mounted SIP technology is a costeffective solution allowing for very high packing density. The IDT7MP4008 is offered in a 36-pin SIP. The 7MP4008 can be stacked on 300 mil centers, yielding greater than 12 megabits of RAM in less than 5 squarestiches of board space.

The IDT7MP4008 is ayailable with maximum access times as fast as 45 ns with maximum power consumption of 2.6 watts. The IDT7MP4008 also offers a full standby mode of 1.9 W (max.).

All inputs and outputs of the IDT7MP4008 are TTL-compatible and operate from a single 5V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation and providing equataccess and cycle times for ease of use.

## PIN CONFIGURATION



SIP
SIDE VIEW


PIN NAMES

| PIN NAMES |
| :--- |
| $A_{0-18}$ Addresses <br> $\mathrm{I} / \mathrm{O}_{0-7}$ Data Inputs/Outputs <br> $\overline{\mathrm{OE}}$ Output Enable <br> $\overline{W E}$ Write Enable <br> $\overline{M S}$ Module Select <br> $V_{\mathrm{CC}}$ Power <br> GND Ground |

## NOTE:

1. For module dimensions, please refer to module drawing M17 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc. CMOS STATIC RAM MODULE

## ADVANCE INFORMATION IDT7M4016

## DESCRIPTION:

The IDT7M4016 is a 4-megabit high-speed CMOS static RAM module constructed on a multi-layered ceramic substrate using sixteen IDT71257 (256K x 1) static RAMs in leadless chip carriers. The IDT7M4016 is an upgrade from the IDT7M624 (1024K RAM module) offering four times the memory density in the same size package. Making four chip select lines available (one for each group of four RAMS) allows the user to configure the memory into a $256 \mathrm{~K} \times 16,512 \mathrm{~K} \times 8$ or $1024 \mathrm{~K} \times 4$ organization. In addition, extremely high speeds are achievable by the use of IDT71257s, fabricated in IDT's high-performance, high-reliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest 256 K static RAMs available.
The IDT7M4016 is packaged in a 48-pin, 900 mil center sidebraze DIP to take advantage of the compact leadless chip carriers. This enables four megabits of static RAM memory to be placed in less than 2.2 square inches of board space.

All inputs and outputs of the IDT7M4016 are TTL-compatible and operate from a single 5V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.
All IDT military module semiconductor components are compliant to the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

CMOS STATIC RAM 16 K (4K x 4-BIT) CACHE-TAG RAM

## ADVANCE INFORMATION IDT6178S

## FEATURES:

- High-speed address access time
- Military: 15ns
- Commercial: 12ns
- High-speed comparison time
- Military: 15ns
- Commercial: 12ns
- Low power consumption
- IDT6178S

Active: 300 mW (typ.)

- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- Input and output TTL-compatible
- Three-state output
- Static operation: no clocks or refresh required
- Military product compliant to MIL-STD-883, Class B.


## DESCRIPTION:

The IDT6178 is a high-speed cache address comparator subsystem consisting of a 16,384 -bit static RAM organized as $4 \mathrm{~K} \times 4$. Cycle Time and Compare Access Time are equal. The IDT6178 features an onboard 4-bit comparator that compares RAM contents and current input data. The result is an active high level on the MATCH pin. The MATCH pins of several IDT6178s can be nanded together to provide enabling acknowledging signals to the data cache or processor.

The IDT6178 is fabricated using IDT's high-performance, highreliability technology-CEMOS ${ }^{\text {TM }}$. Address-to-compare access times as fast as 12ns are available, with Tag Data-to-compare access times as fast as 12 ns .

All inputs and outputs of the IDT6178 are TTL-compatible and operate from a single 5V supply. Fully static asynchronous circuitry is used, which requires no clocks or refreshing for operation.

The IDT6178 is packaged in either a 22-pin, 300 mil plastic or ceramic DIP and military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



DIP
TOP VIEW

## LOGIC SYMBOL



TRUTH TABLE ${ }^{(1)}$

| $\overline{W E}$ | $\overline{O E}$ | $\overline{C L R}$ | MATCH | $\mathbf{D O}_{\mathbf{0}}-\mathbf{D O}_{\mathbf{3}}$ | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :--- |
| X | X | L | L | X | Reset |
| H | H | H | H | Data In | Compare, equal |
| H | H | H | L | Data In | Compare, not equal |
| L | X | H | L | Data In | Write |
| H | L | H | L | Data Out | Read |

NOTE:

1. $\mathrm{H}=$ High, $\mathrm{L}=$ Low, $\mathrm{X}=$ Don't Care

CMOS STATIC RAM 64 K ( $8 \mathrm{~K} \times 8$-BIT) CACHE-TAG RAM

## FEATURES:

- High-speed address to MATCH comparison time
- Military: 45/55ns (max.)
- Commercial: 37/45ns (max.)
- High-speed address access time
- Military: 45/55ns (max.)
- Commercial: 35/45ns (max.)
- High-speed chip select access time
- Military: 25/30ns (max.)
- Commercial: 20/25ns (max.)
- Low-power operation
- IDT7174S

Active: 300 mW (typ.)

- High-speed asynchronous RAM Clear on Pin 1 (Reset Cycle Time $=2 \times t_{\text {AA }}$ )
- MATCH Output on Pin 26
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- Single 5V ( $\pm 10 \%$ ) power supply
- Input and output directly TTL-compatible
- Three-state output
- Static operation: no clocks or refresh required
- Standard 28 -pin DIP ( 600 mil and 300 mil ), 28-pin SOIC, 32-pin LCC and PLCC
- Military product compliant to MIL-STD-883, Class, B


## DESCRIPTION:

The IDT7174 is a high-speed cache address comparator subsystem consisting of a 65,536 -bit static RAM organized as $8 \mathrm{~K} \times 8$ and an 8 -bit comparator. A single IDT7 174 can map 8 K cache words into a 1 megabyte address space by comparing 20 bits of address organized as 13 word cache address bits and 7 upper address bits. Two IDT7174s can be combined to provide 28 bits of address comparison, etc. The IDT7174 also provides a single RAM clear control, which clears all words in the intemal RAM to zero when activated. This allows the tag bits for all locations to be cleared at power-on or system-reset, a requirement for cache comparator systems. The IDT7174 can also be used as an $8 \mathrm{~K} \times 8$ high-speed static RAM.

The IDT7174 is fabricated using IDT's high-performance, highreliability technology-CEMOS. Address access times as fast as 35 ns , chip select times of 20 ns and address-to-comparison times of 37 ns are available with maximum power consumption of 825 mW .

All inputs and outputs of the IDT7174 are TTL-compatible and the device operates from a single 5 V supply. Fully static asynchronous circuitry is used, requiring no clocks or refreshing for operation.

The IDT7174 is packaged in a $28-\mathrm{pin}$ DIP ( 600 mil and 300 mil), a 28-pin SOIC and 32-pin LCC and PLCC, providing high board level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



LOGIC SYMBOL

| $A_{0}$ |  |
| :---: | :---: |
| $A_{1}$ | $\mathrm{l} / \mathrm{O}_{1}$ |
| $A_{2}$ | $\mathrm{I} / \mathrm{O}_{2}$ |
| $A_{3}$ | $\mathrm{l} / \mathrm{O}_{3}$ |
| $\mathrm{A}_{4}$ | $1 / \mathrm{O}_{4}$ |
| $\mathrm{A}_{5}$ | $1 / \mathrm{O}_{5}$ |
| $A_{6}$ | $1 / O_{6}$ |
| $\mathrm{A}_{7}$ | $\mathrm{l} / \mathrm{O}_{7}$ |
| $A_{8}$$A_{9}$ | $1 / \mathrm{O}_{8}$ |
|  | MATCH |
| $\mathrm{A}_{10}$ |  |
| $A_{11}$ | RESET |
| $A_{12}$ | CS |
|  | OE |
|  | WE |

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.


LCC/PLCC TOP VIEW

PIN NAMES

| $A_{0-12}$ | Address | $\overline{\mathrm{WE}}$ | Write Enable |  |  |  |
| :--- | :--- | :---: | :--- | :---: | :---: | :---: |
| $\mathrm{I} / \mathrm{O}_{1-8}$ | Data Input/Output | $\overline{\mathrm{OE}}$ | Output Enable |  |  |  |
| $\overline{\mathrm{CS}}$ | Chip Select | GND | Ground |  |  |  |
| $\overline{\text { RESET }}$ | Memory Reset |  |  |  | $V_{C C}$ | Power |
| MATCH | Data/Memory Match (Open Drain) |  |  |  |  |  |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{H}}$ | Input High Voltage ${ }^{(1)}$ | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IHR }}$ | $\overline{\text { RESET }}$ <br> Voltage | $2.5^{(2)}$ | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input High Low Voltage | $-0.5^{(3)}$ | - | 0.8 | V |

NOTES:

1. All inputs except RESET.
2. When using bipolar devices to drive the $\overline{\text { RESET input, a pullup resistor }}$ of $1 \mathrm{k} \Omega-10 \mathrm{k} \Omega$ is usually required to assure this voltage.
3. $\mathrm{V}_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT7174S |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| الا | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{CC}}$ | MIL. COM'L. | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{L}}$ | Output Leakage Current ${ }^{(2)}$ | $\begin{aligned} & V_{C C}=M_{a x} . \\ & C S=V_{\text {IH }}, V_{O U T}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. COM'L. | - | - | $\begin{gathered} 10 \\ 5 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ |
| $V_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=18 \mathrm{~mA} \mathrm{MATCH}$ | MIL. | - | - | 0.5 | V |
|  |  | $\mathrm{l}_{\text {OL }}=22 \mathrm{~mA} \mathrm{MATCH}$ | COM'L. | - | - | 0.5 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. (All outputs except MATCH) |  | - | - | 0.5 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{C C}=$ Min. (All outputs except MATCH) |  | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, V_{C C}=\mathrm{Min} . \\ & \text { (Except MATCH) } \end{aligned}$ |  | 2.4 | - | - | V |

## NOTES:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.
2. Data and MATCH

## DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$

$V_{c C}=5.0 \mathrm{~V} \pm 10 \%$

|  | PARAMETER | IDT7174S35 |  | IDT7174S45 |  | IDT7174S55 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL |  | COM'L. | MIL. | COM'L. | MIL. | Сом'L. | MIL. |  |
| lcCl | Operating Power Supply Current Outputs Open, $V_{C C}=\text { Max., } f=0$ | 110 | - | 110 | 125 | - | 125 | mA |
| $\mathrm{I}_{\mathrm{cc} 2}$ | Dynamic Operating Current Outputs Open, $V_{C C}=M_{\text {ax., }} f=f_{\text {Max }}$ | 150 | - | 140 | 150 | - | 145 | mA |

NOTE:

1. All values are maximum guaranteed values.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1.2 \& 3$ |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{CLZ}} \mathrm{t}_{\mathrm{OL}}, \mathrm{t}_{\mathrm{CHZ}}, \mathrm{t}_{\mathrm{OHZ}}$, $t_{\text {ow }}, t_{\text {whz }}$ )


Figure 3. Output Load for MATCH


Figure 4. Example of Cache Memory System Block Diagram
NOTES:

1. For more information, see application note AN-07 "Cache-Tag RAM Chips Simplify Cache Memory Design".
2. $R_{L}=200 \Omega$ (commercial) or $270 \Omega$ (military)

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | IDT7174S35 ${ }^{(1)}$ |  | IDT7174S45 |  | IDT7174S55 (2) |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 35 | - | 45 | - | 55 | - | ns |
| ${ }^{\text {c }}$ cw | Chip Select to End of Write | 20 | - | 25 | - | 30 | - | ns |
| ${ }_{\text {t }}{ }_{\text {AW }}$ | Address Valid to End of Write | 30 | - | 40 | - | 50 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {w }}$ \% | Write Pulse Width | 30 | - | 40 | - | 50 | - | ns |
| ${ }_{\text {t }}$ W | Write Recovery Time ( $\overline{\text { CS }}, \overline{\mathrm{WE}}$ ) | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {whz }}$ | Write Enable to Output in High Z ${ }^{(3)}$ | - | 15 | - | 20 | - | 25 | ns |
| ${ }_{\text {t }}{ }_{\text {w }}$ | Data to Write Time Overlap | 15 | - | 20 | - | 25 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold From Write Time | 2 | - | 2 | - | 2 | - | ns |
| ${ }_{\text {tow }}$ | Output Active from End of Write ${ }^{(3)}$ | 5 | - | 5 | - | 5 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF WRITE CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF WRITE CYCLE NO. $2^{(1,6)}$


## NOTES:

1. WE must be high during all address transitions.
2. A write occurs during the overlap ( $t_{\text {wP }}$ ) of a low WE and a low CS.
3. $t_{W R}$ is measured from the earlier of $\overline{C S}$ or $\overline{W E}$ going high to the end of the write cycle.
4. During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
5. If the CS low transition occurs simultaneously with the WE low transitions or after the WE transition, outputs remain in a high impedance state.
6. $\overline{O E}$ is continuously low $\left(\overline{O E}=V_{I L}\right)$.
7. DATA
8. If $\overline{C S}$ is low during this period, I/O pins are in the output state. Data input signals of opposite phase to the outputs must not be applied to them.
9. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

AC ELECTRICAL CHARACTERISTICS $N_{c c}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | IDT7174S35 (1) |  | IDT7174S45 |  | IDT7174S55 (2) |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| MATCH |  |  |  |  |  |  |  |  |
| $t_{\text {ADM }}$ | Address to MATCH Valid | - | 37 | - | 45 | - | 55 | ns |
| $\mathrm{t}_{\text {CSM }}$ | Chip Select to MATCH Valid | - | 20 | - | 25 | - | 30 | ns |
| $t_{\text {cSMHI }}$ | Chip Deselect to MATCH High | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\text {DAM }}$ | Data Input to MATCH Valid | - | 28 | - | $3 \times 35$ | - | 45 | ns |
| $t_{\text {OEMHI }}$ | $\overline{\text { OE L L }}$ L to MATCH High | - | 25 | - | 35 | - | 45 | ns |
| $\mathrm{t}_{\text {OEM }}$ | $\overline{\mathrm{OE}}$ High to MATCH Valid | - | 25 | - | 35 | - | 45 | ns |
| $t_{\text {WEMHI }}$ | WE Low to MATCH High | - | 25 | - | 35 | - | 45 | ns |
| $\mathrm{t}_{\text {WEM }}$ | $\overline{\text { WE }}$ High to MATCH Valid | - | 25 | - | 35 | - | 45 | ns |
| $\mathrm{t}_{\text {RSMHI }}$ | RESET Low to MATCH High | - | 25 | - | 35 | - | 45 | ns |
| $t_{\text {MHA }}$ | MATCH Valid Hold From Address | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {MHD }}$ | MATCH Valid Hold From Data | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

## MATCH TIMING



AC ELECTRICAL CHARACTERISTICS $N_{C C}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | IDT7174S35 ${ }^{(1)}$ |  | IDT7174S45 |  | IDT7174S55 ${ }^{(2)}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| RESET |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RSPW }}$ | RESET Pulse Width ${ }^{(3)}$ | 65 | - | 80 | - | 100 | - | ns |
| $\mathrm{t}_{\text {RSRC }}$ | $\overline{\text { RESET High to WE Low }}$ | 5 | - | 10 | - | 10 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. Recommended duty cycle $10 \%$ maximum.

## RESET TIMING



CAPACITANCE ${ }^{(1)}\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | (1) | CONDITIONS | MAX. |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Unput Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 8 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | pF |

NOTE:

1. This parameter is determined by device characterization, but is not production tested.

TRUTH TABLE

| $\overline{\text { WE }}$ | $\overline{\mathrm{CS}}$ | $\overline{\mathrm{OE}}$ | $\overline{\text { RESET }}$ | MATCH | I/O | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| X | X | X | L | H | - | Reset all bits to low |
| X | H | X | H | H | High Z | Deselect chip |
| H | L | H | H | L | $D_{\text {IN }}$ | No MATCH |
| H | L | H | H | H | $D_{\text {iN }}$ | MATCH |
| H | L | L | H | H | D $_{\text {OUT }}$ | Read |
| L | L | X | H | H | $D_{\text {IN }}$ | Write |



Figure 4.

AC ELECTRICAL CHARACTERISTICS $\left(V_{C C}=5.0 \mathrm{~V} \pm 10 \%\right.$, All Temperature Ranges)

| SYMBOL | PARAMETER | IDT7174S35 (1) |  | IDT7174S45 |  | IDT7174S55 (2) |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 35 | - | 45 | - | 55 | - | ns |
| $t_{A A}$ | Address Access Time | - | 35 | - | 45 | - | 55 | ns |
| $t_{A C S}$ | Chip Select Access Time | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{CLZ}}$ | Chip Select to Output in Low Z | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{OE}}$ | Output Enable to Output Valid | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OLZ}}$ | Output Enable to Output in Low Z (3) | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Chip Select to Output in High $Z^{(3)}$ | - | 15 | - | 20 | - | 25 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ | Output Disable to Output in High $Z^{(3)}$ | - | 15 | - | 20 | - | 25 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed but not tested

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. $\overline{W E}$ is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{\mathrm{IL}}$.
3. Address valid prior to or coincident with CS transition low.
4. $\overline{O E}=V_{\mathrm{IL}}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

## ORDERING INFORMATION


Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B,
Method 5004

Plastic DIP
THINDIP (Sidebraze)
CERDIP
Plastic Leaded Chip Carrier
Leadless Chip Carrier
Small Outline IC
$\left.\begin{array}{l}\text { Commercial Only } \\ \text { Military Only }\end{array}\right\}$ Speed in Nanoseconds

Standard Power

64 K ( $8 \mathrm{~K} \times 8$-Bit) Cache-Tag RAM

## FEATURES:

- High-speed asynchronous RAM clear on Pin 1 (clears all RAM bits to 0 , reset cycle time $=2 \times t_{\text {AA }}$ )
- High-speed address access time
- Military: 35/45/55ns (max.)
- Commercial: 30/35/45/55ns (max.)
- High-speed chip select ( $\overline{\mathrm{CS}}_{1}$ ) time
- Military: 20/25/30/35ns (max.)
- Commercial: 15/20/25/30ns (max.)
- Low-power operation
- IDT7165S

Active: 300 mW (typ.)
Standby: $100 \mu \mathrm{~W}$ (typ.)

- IDT7165L

Active:250mW (typ.)
Standby: $30 \mu \mathrm{~W}$ (typ.)

- Battery backup operation-2V data retention voltage (IDT7165L only)
- Produced with CEMOS ${ }^{\text {TM }}$ high-performance technology
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Input and output directly TTL-compatible
- Three-state output
- Static operation: no clocks or refresh required
- Standard 28 -pin, 600 mil DIP, 300 mil DIP, 28-pin SOIC, 32-pin LCC and PLCC
- Military product is compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7165 is a high-speed 65,536-bit static RAM, organized $8 \mathrm{~K} \times 8$, with reset function. The RESET pin provides a single RAM clear control which clears all words in the internal RAM to zero when activated. This allows the memory bits for all locations to be cleared at power-on or system reset, or for a fast clear to be available to graphics, histogramming and other designs where a byte-by-byte RAM clear would cause noticeable system speed degradation.

This product is fabricated using IDT's high-performance, highreliability CEMOS technology. Address access time of 30 ns and chip select ( $\overline{C S}_{1}$ ) time of 15 ns are available with maximum power consumption of only 770 mW . This circuit also offers a reduced power standby mode. When $\mathrm{CS}_{2}$ goes low, the circuit will automatically go to and remain in a low-power standby mode. In the full standby mode, the low-power device typically consumes less than $30 \mu \mathrm{~W}$. The low-power (L) version also offers a battery backup data retention capability where the circuit typically consumes only $10 \mu \mathrm{~W}$ operating from a 2 V battery.
All inputs and outputs of the IDT7165 are TTL-compatible and the device operates from a single 5 V supply, simplifying system designs. Fully static asynchronous circuitry is used, so no clocks or refreshing operation is required.

The IDT7 165 is packaged in a 28 -pin 300 or 600 mil DIP, 28-pin SOIC, and 32 -pin LCC and PLCC, providing high board level densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to the military temperature applications which require instant destruction of sensitive RAM data and demand the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## LOGIC SYMBOL

| $\begin{aligned} & A_{0} \\ & A_{1} \\ & A_{2} \end{aligned}$ |  |
| :---: | :---: |
|  | $1 / \mathrm{O}_{1}$ |
|  | $1 / \mathrm{O}_{2}$ |
| $A_{3}$$A_{4}$ | $1 / \mathrm{O}_{3}$ |
|  | $1 / \mathrm{O}_{4}$ |
| $\mathrm{A}_{5}$ | $1 / \mathrm{O}_{5}$ |
| $A_{6}$$A_{7}$ | $1 / \mathrm{O}_{6}$ |
|  | $1 / \mathrm{O}_{7}$ |
| $\mathrm{A}_{8} \quad 1 / \mathrm{O}_{8}$ |  |
| $\mathrm{A}_{9}$ | RESET |
| $\mathrm{A}_{10}$ | RESET |
| $\mathrm{A}_{11}$ | CS ${ }_{1}$ |
| $A_{12}$ | $\mathrm{CS}_{2}$ |
|  | $\overline{O E}$ |
|  | WE |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.


## PIN NAMES

| $\mathrm{A}_{0-12}$ | Address | $\overline{\mathrm{WE}}$ | Write Enable |
| :--- | :--- | :--- | :--- |
| $\mathrm{I} / \mathrm{O}_{1-8}$ | Data Input/Output | $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{CS}}_{1}, \mathrm{CS}_{2}$ | Chip Select | GND | Ground |
| $\overline{\text { RESET }}$ | Memory Reset | $\mathrm{V}_{\mathrm{CC}}$ | Power |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage ${ }^{(1)}$ | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{HRR}}$ | RESET Input High <br> Voltage | $2.5^{(2)}$ | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(3)}$ | - | 0.8 | V |

## NOTES:

1. All inputs except $\overline{\text { RESET. }}$
2. When using bipolar devices to drive the $\overline{\text { RESET }}$ input, a pullup resistor of $1 \mathrm{k} \Omega-10 \mathrm{k} \Omega$ is usually required to assure this voltage.
3. $\mathrm{V}_{\mathrm{LL}}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT7165S |  |  | IDT7165L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{1}{ }^{1}$ | Input Leakage Current | $V_{C C}=M a x ., V_{\text {IN }}=G N D$ to $V_{C C}$ | MIL. COM'L. | - | - | 10 5 | - | - | 5 2 | $\mu \mathrm{A}$ |
| $\mathrm{HL}_{\mathrm{L}}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M a x . \\ & C S=V_{\mathrm{IH}}, V_{\text {OUT }}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. COM'L. | - | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | - | $\begin{aligned} & 5 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ |
| $V_{O L}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{lOH}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | 2.4 | - | - | 2.4 | - | - | V |

NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

## DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | IDT7165S/L30 |  | IDT7165S/L35 |  | IDT7165S/L45 |  | IDT7165S/L55 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL |  |  | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL | COM'L. | MIL. |  |
| $\mathrm{ICC1}^{(2)}$ | Operating Power Supply Current Outputs Open,$V_{C C}=M a x ., f=0$ | S | 90 | - | 90 | 100 | 90 | 100 | 90 | 100 | mA |
|  |  | L | 80 | - | 80 | 90 | 80 | 90 | 80 | 90 |  |
| $\mathrm{ICC2}^{(2)}$ | Dynamic Operating Current Outputs Open,$V_{C C}=\operatorname{Max} ., f=f_{\text {MAX }}$ | S | 160 | - | 150 | 160 | 150 | 160 | 150 | 160 | mA |
|  |  | L | 140 | - | 130 | 140 | 120 | 130 | 115 | 125 |  |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current (TLL Level) $\overline{\mathrm{CS}}_{1} \geq \mathrm{V}_{1 \mathrm{H}}$. <br> $\mathrm{CS}_{2} \leq \mathrm{V}_{\mathrm{LL}}$, and $\overline{\text { RESET }} \geq \mathrm{V}_{\mathrm{H}}$ <br> $V_{C c}=$ Max., Outputs Open | S | 20 | - | 20 | 20 | 20 | 20 | 20 | 20 | mA |
|  |  | L | 3 | - | 3 | 5 | 3 | 5 | 3 | 5 |  |
| $\mathrm{I}_{\text {S81 }}$ | Full Standby Power Supply Current (CMOS Level) $\mathrm{CS}_{2} \leq \mathrm{V}_{\mathrm{LC}}$ and $\overline{\mathrm{RESET}} \geq \mathrm{V}_{\mathrm{HC}}$. $V_{c c}=$ Max. | S | 15 | - | 15 | 20 | 15 | 20 | 15 | 20 | mA |
|  |  | L | 0.2 | - | 0.2 | 1 | 0.2 | 1 | 0.2 | 1 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. $\mathrm{CS}_{2}=\mathrm{V}_{\mathrm{H}}$

## DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES

(L Version Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP. ${ }^{(1)}$ |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\frac{V_{\mathrm{Vcc}}^{@}}{2.0 \mathrm{~V}}$ | $\begin{gathered} \mathrm{V}_{\mathrm{ccc}} @ \\ 2.0 \mathrm{o} \\ \hline .0 \mathrm{~V} \end{gathered}$ |  |  |
| $V_{\text {DR }}$ | $V_{\text {cc }}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $I_{\text {CCDR }}$ | Data Retention Current | $\begin{aligned} & \mathrm{CS}_{2} \leq \mathrm{V}_{\mathrm{LC}} \text { and } \\ & \mathrm{RESET} \geq \mathrm{V}_{\mathrm{HC}} \end{aligned}$ | MIL. | - |  | 15 | 200 | 300 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - |  | 15 |  | 90 |  |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - |  |  | - | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(3)}$ | Operation Recovery Time |  |  | $t_{\text {AC }}{ }^{(2)}$ | - |  |  | - | ns |
| $\mathrm{ILIL}^{(3)}$ | Input Leakage Current |  |  | - | - |  |  | 2 | $\mu \mathrm{A}$ |

## NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $\mathrm{t}_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW V ${ }_{C C}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1 \& 2$ |



FIgure 1. Output Load


Figure 2. Output Load
 ${ }^{\text {ohz }},{ }^{\mathrm{t}_{\mathrm{OW}}, \mathrm{t}_{\mathrm{wHz}}}$

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{Ec}}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{array}{r} \text { IDT7165S30 (1) } \\ \text { IDT7165L30 (1) } \\ \text { MIN. } \text { MAX. } \end{array}$ |  | IDT7165S35IDT7165L35 |  | IDT7165S45IDT7165L45 |  | IDT7165S55 IDT7165L55 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {t }}$ C | Read Cycle Time | 30 | - | 35 | - | 45 | - | 55 | - | ns |
| ${ }^{\text {t }}{ }_{\text {A }}$ | Address Access Time | - | 30 | - | 35 | - | 45 | - | 55 | ns |
| $\mathrm{t}_{\text {ACS } 1}$ | Chip Select-1 Access Time ${ }^{(2)}$ | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\text {ACS2 }}$ | Chip Select-2 Access Time ${ }^{(2)}$ | - | 35 | - | 40 | - | 45 | - | 55 | ns |
| ${ }_{\text {ctz1 }}$ | Chip Select-1 to Output in Low $Z^{(3)}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }_{\text {cl72 }}$ | Chip Select-2 to Output in Low $Z^{(3)}$ | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OE}}$ | Output Enable to Output Valid | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\text {Oz }}$ | Output Enable to Output in Low Z ${ }^{(3)}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {CHZ1 }}$ | Chip Select-1 to Output in High $Z^{(3)}$ | - | 15 | - | 15 | - | 20 | - | 25 | ns |
| ${ }^{\text {t }} \mathrm{CHZ} 2$ | Chip Select-2 to Output in High $Z^{(3)}$ | - | 15 | - | 15 | - | 20 | - | 25 | ns |
| ${ }^{\text {t }}$ OHZ | Output Disable to Output in High $Z^{(3)}$ | - | 15 | - | 15 | - | 20 | - | 25 | ns |
| ${ }^{\text {t }} \mathrm{OH}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{PU}}$ | Chip Select to Power Up Time ${ }^{(3)}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Select to Power Down Time (3) | - | 30 | - | 35 | - | 45 | - | 55 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. Both chip selects must be active for the device to be selected.
3. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. $\bar{W} E$ is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}_{1}=V_{\mathbb{I L}}, C S_{2}=V_{\mathbb{I H}}$.
3. Addresses valid prior to or coincident with $\overline{C S}{ }_{1}$ transition low and $\mathrm{CS}_{2}$ transition high.
4. $\overline{O E}=V_{I L}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT7165S30(1) } \\ & \text { IDT7165L30 (1) } \\ & \text { MIN. MAX. } \end{aligned}$ |  | IDT7165S35IDT7165L35 |  | IDT7165S45IDT7165L45 |  | IDT7165S55IDT7165L55 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {t }}$ wc | Write Cycle Time | 30 | - | 35 | - | 45 | - | 55 | - | ns |
| ${ }^{\text {t }}{ }_{\text {cw }}$ | Chip Select-1 to End of Write | 20 | - | 20 | - | 25 | - | 30 | - | ns |
| ${ }^{\text {t }}$ WW2 | Chip Select-2 to End of Write | 25 | - | 30 | - | 40 | - | 50 | - | ns |
| ${ }^{\text {t }}{ }_{\text {AW }}$ | Address Valid to End of Write | 25 | - | 30 | - | 40 | - | 50 | - | ns |
| ${ }_{\text {t }}^{\text {AS }}$ | Address Setup Time | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {wp }}$ | Write Pulse Width | 25 | - | 30 | - | 40 | - | 50 | - | ns |
| $t_{\text {wR1 }}$ | Write Recovery Time ( $\left.\overline{C S}_{1}, \overline{\mathrm{WE}}\right)$ | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {WR2 }}$ | Write Recovery Time ( $\mathrm{CS}_{2}$ ) | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {W }}$ WHZ | Write Enable to Output in High ${ }^{(2)}$ | - | 12 | - | 15 | - | 20 | - | 25 | ns |
| $\mathrm{t}_{\text {dw }}$ | Data to Write Time Overlap | 13 | - | 15 | - | 20 | - | 25 | - | ns |
| ${ }^{\text {t }}{ }_{\text {DH1 }}$ | Data Hold From Write Time ( $\overline{\mathrm{CS}}_{1}$ ) | 3 | - | 3 | - | 3 | - | 3 | - | ns |
| ${ }_{\text {t }{ }_{\text {H2 }}}$ | Data Hold From Write Time ( $\mathrm{CS}_{2}$ ) | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| tow | Output Active from End of Write (2) | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF WRITE CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF WRITE CYCLE NO. $2^{(1,6)}$


NOTES:

1. $\overline{W E}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{W P}$ ) of a low $\overline{W E}$, a low $\overline{C S}_{1}$ and a high $\mathrm{CS}_{2}$.
3. $t_{\text {WR1,2 }}$ is measured from the earlier of $\overline{C S}_{1}$ or $\overline{W E}$ going high or $\mathrm{CS}_{2}$ going low to the end of the write cycle.
4. During this period, l/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
5. If the $\overline{C S}_{1}$ low transition or $\mathrm{CS}_{2}$ high transition occurs simultaneously with the $\bar{W} E$ low transitions or after the $\overline{W E}$ transition, outputs remain in a high impedance state.
6. $\overline{\mathrm{OE}}$ is continuously low $\left(\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}\right)$.
7. DATA Out is the same phase of write data of this write cycle.
8. If $\mathrm{CS}_{1}$ is low and $\mathrm{CS}_{2}$ is high during this period, $1 / O$ pins are in the output state. Data input signals of opposite phase to the outputs must not be applied to them.
9. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT7165S30 }^{(1)} \\ & \text { IDT7165L30 } \end{aligned}$ | IDT7165S35IDT7165L35 |  | IDT7165S45IDT7165L45 |  | IDT7165555 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RESET |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RSPW }}$ | Reset Pulse Width (2) | 55 - | 65 | - | 80 | - | 100 | - | ns |
| $\mathrm{t}_{\text {RSRC }}$ | Reset High to $\overline{\mathrm{WE}}$ Low | 5 - | 5 | - | 10 | - | 10 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. Recommended duty cycle $=10 \%$ maximum.

## RESET TIMING



CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER $^{(1)}$ | CONDITIONS | MAX | UNIT |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}_{\mathrm{N}}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 8 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | pF |

## NOTE:

1. This parameter is determined by device characterization, but is not production tested.

TRUTH TABLE
$\left(\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\right)$

| $\overline{\mathrm{WE}}$ | $\overline{\mathrm{CS}}_{\mathbf{1}}$ | $\mathrm{CS}_{\mathbf{2}}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{RESET}}$ | $\mathrm{I} / \mathrm{O}$ | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| X | X | X | X | L | - | Reset all bits to low |
| X | H | X | X | H | Z | Deselect chip |
| X | X | L | X | H | Z | Deselect power down |
| X | $\mathrm{V}_{\mathrm{HC}}$ | X | X | H | Z | Deselect chip |
| X | X | $\mathrm{V}_{\mathrm{LC}}$ | X | $\mathrm{V}_{\mathrm{HC}}$ | Z | CMOS deselect <br> power down (1) |
| H | L | H | H | H | Z | Output disable |
| H | L | H | L | H | $\mathrm{D}_{\text {OUT }}$ | Read |
| L | L | H | X | H | $\mathrm{D}_{\text {IN }}$ | Write |

NOTE:

1. $\mathrm{CS}_{2}$ will power down $\overline{\mathrm{CS}}_{1}$, but $\overline{\mathrm{CS}}_{1}$ will not power down $\mathrm{CS}_{2}$.


Figure 3.

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B, Method 5004

Plastic DIP
THINDIP (Sidebraze)
CERDIP
Small Outline IC
Plastic Leaded Chip Carrier Leadless Chip Carrier

Commercial Only $\}$ speed in Nanoseconds
Low Power
Standard Power

64K (8K $\times 8$-Bit) Static RAM


## FEATURES:

- Input and output directly CMOS-compatible
- High-speed (equal access and cycle time)
- Military: 35/45/55ns (max.)
- Commercial: 30/35/45ns (max.)
- Low-power operation
- IDT71C65S

Active: 300 mW (typ.)
Standby: $100 \mu \mathrm{~W}$ (typ.)

- IDT71C65L

Active: 250 mW (typ.)
Standby: $30 \mu \mathrm{~W}$ (typ.)

- Battery backup operation-2V data retention (L version only)
- Produced with advanced CEMOS ${ }^{\text {M }}$ high-performance technology
- Single $5 \mathrm{~V}( \pm 10 \%$ ) power supply
- Static operation: no clocks or refresh required
- Available in standard 28 -pin, 300 mil THINDIP; 28-pin, 600 mil plastic DIP; 28-pin SOIC and 32-pin LCC
- Three-state outputs
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71C65 is a 65,536 -bit high-speed static RAM organized as $8 \mathrm{~K} \times 8$. Inputs and outputs are compatible with industry standard CMOS input and output voltage levels.

This product is fabricated using IDT's high-performance, highreliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective alternative to bipolar and fast NMOS memories. An address access time of 30 ns and a chip select ( $\overline{\mathrm{CS}}_{1}$ ) time of 15 ns are available with typical power consumption of only 250 mW . This circuit also offers a reduced power standby mode. In the full standby mode, the low-power device consumes less than $30 \mu \mathrm{~W}$ typically. The low-power (L) version also offers a battery backup data retention capability where the circuit typically consumes only $80 \mu \mathrm{~W}$ operation off a 2 V battery.

All inputs and outputs of the IDT71C65 are CMOS-compatible and operation is from a single 5 V supply, simplifying system designs. Fully static asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

The IDT71C65 is packaged in a 28 -pin, 300 mil THINDIP; 600 mil plastic DIP; a 32 -pin LCC and a 28 -pin SOIC, providing high board level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## LOGIC SYMBOL



## FUNCTIONAL BLOCK DIAGRAM



CEMÓS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{t}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER $^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 8 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND(2) | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. All inputs and $V_{C C}$ pin. Data pins $I / O_{1}-I / O_{8}$ must not be taken above $V_{C C}+1.0 V$.


PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{12}$ | Address | $\overline{\mathrm{OE}}$ | Output Enable |
| :--- | :--- | :--- | :--- |
| $\mathrm{I} / \mathrm{O}_{1}-\mathrm{I} / \mathrm{O}_{8}$ | Data Input/Output | $\overline{\mathrm{AESET}}{ }^{(1)}$ | Memory Reset |
| $\overline{C S}_{1}, \mathrm{CS}_{2}$ | Chip Select | GND | Ground |
| WE | Write Enable | Vcc | Power |

NOTE:

1. A $1 \mathrm{~K} \Omega$ pull-up resistor on the RESET input is required for added noise immunity.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $V_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | $70 \%$ of $\mathrm{V}_{\mathrm{CC}}$ | - | $5.5^{(2)}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | $30 \%$ of $\mathrm{V}_{\mathrm{CC}}$ | V |

NOTES:

1. $\mathrm{V}_{\mathrm{lL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .
2. If $\mathrm{V}_{\mathrm{IH}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$, there is risk of latch up.

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | VCc |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT71C65S |  | IDT71C65L |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ال\| | Input Leakage Current | $V_{c c}=M a x ., V_{\text {IN }}=G N D$ to $V_{C c}$ | MIL. COM'L. | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | 5 2 | $\mu \mathrm{A}$ |
| ILol | Output Leakage Current | $\begin{aligned} & V_{\mathrm{CC}}=M a x . \\ & C S_{1}=V_{\mathrm{H}}, V_{\mathrm{OUT}}=G N D \text { to } V_{\mathrm{CC}} \end{aligned}$ | MIL. COM'L. | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | - | 5 2 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{aligned} & l_{\mathrm{OL}}=50 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \end{aligned}$ |  | - | 0.1 | - | 0.1 | V |
|  |  |  | MIL. | - | 0.44 | - | 0.44 | V |
|  |  |  | COM'L. | - | 0.5 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A}, \mathrm{~V} \mathrm{VC}=4.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ |  | 4.4 | - | 4.4 | - | V |
|  |  |  | COM'L. | 3.7 | - | 3.7 | - | V |
|  |  |  | MIL. | 3.8 | - | 3.8 | - | V |

DC ELECTRICAL CHARACTERISTICS
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{CC}}-0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{lL}}=0.8 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | IDT71C65S30 IDT71C65L30 |  | IDT71C65S35 IDT71C65L35 |  | IDT71C65S45 IDT71C65L45 |  | IDT71C65S55 IDT71C65L55 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lccil}^{(2)}$ | Operating Power Supply Current$V_{c C}=M a x ., f=0^{(3)}$ | S | 95 | - | 95 | 105 | 95 | 105 | - | 105 | mA |
|  |  | L | 85 | - | 85 | 95 | 85 | 95 | - | 95 |  |
| $\mathrm{ICC2}^{(2)}$ | Dynamic Operating Current <br> Outputs Open; $V_{C C}=$ Max., $f=f_{\text {MAX }}{ }^{(3)}$ | S | 160 | - | 160 | 170 | 160 | 170 | - | 170 | mA |
|  |  | L | 135 | - | 125 | 135 | 115 | 125 | - | 120 |  |
| ${ }^{\text {SB }}$ | Standby Power Supply Current <br> 1) $C S_{2} \leq V_{L L}$, and RESET $\geq V_{H}, f=f_{\text {max }}{ }^{(3)}$ <br> 2) $\mathrm{CS}_{1} \geq \mathrm{V}_{\mathrm{H}}, V_{\mathrm{CC}}=$ Max., Outputs Open, <br> $\mathrm{CS}_{2} \geq \mathrm{V}_{\mathrm{IH}}, f=f_{\text {MAX }}{ }^{(3)}$, RESET $\geq V_{I H}$ | S | 20 | - | 20 | 20 | 20 | 20 | - | 20 | mA |
|  |  | L | 3 | - | 3 | 5 | 3 | 5 | - | 5 |  |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current <br> 1) $\mathrm{CS}_{2} \leq V_{\mathrm{Lc}}$. $\mathrm{RESET} \geq \mathrm{V}_{\mathrm{HC}, \mathrm{f}} \mathrm{f}=0^{(3)}$ <br> 2) $\mathrm{CS}_{1} \geq \mathrm{V}_{\mathrm{HC}}, \mathrm{CS}_{2} \geq \mathrm{V}_{\mathrm{HC}}$. . . $f=0^{(3)}$ | $s$ | 15 | - | 15 | 20 | 15 | 20 | - | 20 | mA |
|  |  | L | 0.2 | - | 0.2 | 1 | 0.2 | 1 | - | 1 |  |

## NOTES:

1. All values are maximum guaranteed values.
2. $C S_{2}=V_{I H}, C_{1}=V_{\mathrm{LL}}$
3. At $f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{\text {RC }} \cdot \mathbf{f}=0$ means no input lines change.

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES
(L Version Only) $V_{L C}=0.2 \mathrm{~V}, V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP. ${ }^{(1)}$ |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{aligned} & V_{c c} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $@_{3.0 \mathrm{~V}}$ | $\begin{aligned} & V_{c c} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\stackrel{@}{3.0 V}^{\circ}$ |  |
| $V_{\text {DR }}$ | $V_{\text {cc }}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| lccir | Data Retention Current | 1) RESET $\geq V_{H C}, \overline{C S}_{1} \geq V_{H C}$. $\mathrm{CS}_{2} \geq \mathrm{V}_{\mathrm{HC}}$ <br> 2) $\mathrm{CS}_{2} \leq \mathrm{V}_{\mathrm{LC}}$. $\mathrm{RESET} \geq \mathrm{V}_{\mathrm{HC}}$ | MIL. | - | 10 | 15 | 200 | 300 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | 10 | 15 | 60 | 90 |  |
| ${ }^{\text {cha }}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | - | - | - | ns |
| $\mathrm{t}_{\mathrm{R}}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(2)}$ | - | - | - | - | ns |
| \|LI | Input Leakage Current ${ }^{(3)}$ |  |  | - | - | - |  | 2 | $\mu \mathrm{A}$ |

NOTES:

1. $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $\mathrm{t}_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.
4. During data retention all I/O pins have to be $\leq \mathrm{V}_{\mathrm{LC}}$ or $\geq \mathrm{V}_{\mathrm{HC}}$ but $\leq \mathrm{V}_{\mathrm{CC}}$.

## LOW V ${ }_{\text {CC }}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

Input Pulse Levels Input Rise/Fall Times Input Timing Reference Levels Output Reference Levels Output Load

GND to $V_{C C}$
5 ns
2.5 V
2.5 V

See Figures 1 and 2


Figure 1. Output Load


Figure 2. Output Load (for $\mathbf{t}_{\mathbf{c L z 1}}, \mathrm{t}_{\mathrm{CLZ}}, \mathrm{t}_{\mathrm{OL}}, \mathrm{t}_{\mathbf{C H Z 1}}, \mathrm{t}_{\mathbf{c H z z}}$, $\mathbf{t}_{\text {OHZ }}{ }^{\text {o }}$ ow, ${ }^{\text {Whz }}$ )

[^5]AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%$; All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT7 } \\ & \text { IDT7 } \end{aligned}$ | $\begin{aligned} & 30(1) \\ & 30 \end{aligned}$ | $\begin{array}{r} \text { IDT } \\ \text { IDT } \end{array}$ | $\begin{aligned} & \text { S35 } \\ & 255 \end{aligned}$ | $\begin{array}{r} \text { ID1 } \\ \text { ID1 } \\ \text { MIN. } \end{array}$ | $\begin{aligned} & 345 \\ & .45 \\ & \text { MAX. } \end{aligned}$ | IDT7 <br> iDT7 <br> MIN. | $\begin{aligned} & 55^{(4)} \\ & .55^{(4)} \\ & \text { MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 30 | - | 35 | - | 45 | - | 55 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | - | 30 | - | 35 | - | 45 | - | 55 | ns |
| $t_{\text {ACS } 1}$ | Chip Select 1 Access Time ${ }^{(2)}$ | - | 20 | - | 25 | - | 35 | - | 40 | ns |
| $t_{\text {ACS2 }}$ | Chip Select 2 Access Time ${ }^{(2)}$ | - | 35 | - | 40 | - | 45 | - | 55 | ns |
| $\mathrm{t}_{\text {clil }}$ | Chip Select 1 to Output in Low $Z^{(3)}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }_{\text {t }}$ | Chip Select 2 to Output in Low $Z^{(3)}$ | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OE}}$ | Output Enable to Output Valid | - | 20 | - | 25 | - | 35 | - | 40 | ns |
| $\mathrm{taz}^{\text {O }}$ | Output Enable to Output in Low $Z^{(3)}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ} 1}$ | Chip Select 1 to Output in High $Z^{(3)}$ | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| ${ }^{\text {chenz2 }}$ | Chip Select 2 to Output in High $Z^{(3)}$ | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OHz}}$ | Output Disable to Output in High $\mathbf{Z}^{(3)}$ | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $t^{\text {OH }}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{PU}}$ | Chip Select to Power Up Time ${ }^{(3)}$ | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time ${ }^{(3)}$ | - | 30 | - | 35 | - | 45 | - | 55 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. Both chip selects must be active for the device to be selected.
3. This parameter is guaranteed but not tested.
4. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}_{1}=\mathrm{V}_{\mathrm{L}}, \mathrm{CS}_{2}=\mathrm{V}_{\mathrm{IH}}$.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}_{1}$ transition low and $\mathrm{CS}_{2}$ transition high.
4. $\overline{O E}=V_{L L}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | 1DT71C65S30 (1)IDT71C65L30 |  | $\begin{aligned} & \text { IDT71C65S35 } \\ & \text { IDT71C65L35 } \end{aligned}$ |  | IDT71C65S45 IDT71C65L45 |  | IDT71C65S55IDT71C65L55 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {we }}$ | Write Cycle Time | 30 | - | 35 | - | 45 | - | 55 | - | ns |
| $\mathrm{t}_{\text {cwi }}$ | Chip Select 1 to End of Write | 20 | - | 20 | - | 25 | - | 30 | - | ns |
| $\mathrm{t}_{\text {cw }}$ | Chip Select 2 to End of Write | 25 | - | 30 | - | 40 | - | 50 | - | ns |
| ${ }^{\text {t }}$ AW | Address Valid to End of Write | 25 | - | 30 | - | 40 | - | 50 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {twP }}$ | Write Pulse Width | 25 | - | 30 | - | 40 | - | 50 | - | ns |
| ${ }_{\text {WR1 }}$ | Write Recovery Time ( $\mathrm{CS}_{1}, \mathrm{WE}$ ) | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WR2 }}$ | Write Recovery Time ( $\mathrm{CS}_{2}$ ) | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{WHZ}}$ | Write Enable to Output In High $\mathbf{Z}^{(3)}$ | - | 10 | - | 12 | - | 15 | - | 20 | ns |
| $t_{\text {dw }}$ | Data to Write Time Overlap | 15 | - | 18 | - | 25 | - | 30 | - | ns |
| ${ }_{\text {thl }}$ | Data Hold From Write Time ( $\mathrm{CS}_{1}, \mathrm{WE}$ ) | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{DH} 2}$ | Data Hold From Write Time ( $\mathrm{CS}_{2}$ ) | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }_{\text {ow }}$ | Output Active from End of Write ${ }^{(3)}$ | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF WRITE CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF WRITE CYCLE NO. $2^{(1,6)}$


AC ELECTRICAL CHARACTERISTICS $N_{C C}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)


NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. $A 1 K \Omega$ pull-up resistor to $V_{C C}$ on the RESET pin is required for added noise immunity.
4. Maximum $10 \%$ duty cycle applies.

## RESET TIMING



## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B

Plastic DIP
Sidebraze THINDIP
Leadless Chip Carrier
Small Outline IC
$\left.\begin{array}{l}\text { Commercial Only } \\ \text { Military Only }\end{array}\right\}$ Speed in Nanoseconds
Standard Power
Low Power

64K ( $8 \mathrm{~K} \times 8$-Bit) CMOS I/O Resettable RAM


## FEATURES:

- Internal pipeline registers on Address, Data and control lines
- Very fast write cycle time
- High-speed
- Military: 45ns (max.)
- Commercial: 35/45ns (max.)
- Low power consumption: 385mW (typ.)
- All inputs/outputs TTL-compatible ( $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ @ lot $=8 \mathrm{~mA}$ )
- Separate, latched data input and output
- Three-state output
- Available in JEDEC standard 24-pin, 300 mil Sidebraze and Plastic DIP, 24-pin, 300 mil SOIC and 28 -pin LCC
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71501 is a high-speed $64 \mathrm{~K} \times 1$ static RAM synchronized with pipeline registers on the Address, Data, Chip Select (CS) and Write Enable (WE) pins. This product is designed to assist in the design of pipelined processing systems by removing the need for external pipeline registers. The internal registers offer speed improvements through higher integration of system functions.

Read cycle times are as fast as $35 n \mathrm{n}$, with higher speed Output Enable (OE) and Clock to Valid Data Output functions to enable the high-speed system designer the maximum throughput possible in an efficient large-memory pipelined system. Write cycles are as fast as 25 ns . Fabricated using IDT's CEMOS high-performance technology, these devices typically operate on 385 mW of power.

The IDT71501 is packaged in industry standard 24-pin, 300 mil plastic and ceramic DIPs, as well as a 28 -pin leadless chip carrier (LCC) and a 24 -lead, 300 mil gullwing SOIC.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.


RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 8 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | pF |

## NOTE:

1. This parameter is determined by device characterization but is not production tested.

DC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ( $V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ )

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT71501S |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | MIL. COM'L | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | $\mu \mathrm{A}$ |
| 1 LO | Output Leakage Current | $\begin{aligned} & \overline{C S}=V_{I H}, V_{\text {OUT }}=O V \text { to } V_{C C} \\ & V_{C C}=M a x . \end{aligned}$ | MIL. COM'L. | - | $\begin{gathered} 10 \\ 5 \end{gathered}$ | $\mu \mathrm{A}$ |
| lcc | Operating Power Supply Current | $\begin{aligned} & \overline{C S}=V_{\text {LI }} \text {. Output Open } \\ & V_{\mathrm{CC}}=\text { Max. } . \end{aligned}$ | MIL. COM'L | - | $\begin{aligned} & 140 \\ & 125 \end{aligned}$ | mA |
| $\mathrm{ICC2}$ | Dynamic Operating Current | Min. Duty Cycle $=100 \%$ <br> $V_{C C}=$ Max., Output Open | MIL. COM'L | - | $\begin{aligned} & 140 \\ & 125 \end{aligned}$ | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | - | 0.4 | V |
|  |  | $\mathrm{IOL}=10 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=$ Min. |  | - | 0.5 |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{ld} 2=-4 \mathrm{~mA}, \mathrm{~V}_{C C}=$ Min. |  | 2.4 | - | V |

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1 \& 2$ |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{OHz}}$ )
*Including scope and jig.

## AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| SYMBOL | PARAMETER | MIN. | MAX. | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |
| $t_{\text {cP }}$ | Clock Period (Read Cycle Time) | 35 | - | 45 | - | ns |
| $\mathbf{t}_{\text {ch }}$ | Clock High Time | 7 | - | 7 | - | ns |
| ${ }_{\text {t }}$ | Clock Low Time | 7 | - | 7 | - | ns |
| $t_{s}$ | Data, Address, $\overline{\text { WE, }}$ CS Set-up Time | 5 | - | 5 | - | ns |
| $t_{\text {H }}$ | Data, Address, WE, $\overline{C S}$ Hold Time | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OLZ}}$ | Output Low $\mathrm{Z} \mathrm{Time}{ }^{(1,2)}$ | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ | Output High Z Time ${ }^{(1,2)}$ | - | 15 | - | 20 | ns |
| $\mathrm{t}_{\mathrm{PVD}}$ | Prop. Delay, CLK to Valid Data Out | 13 | - | 18 | - | ns |
| $\mathrm{t}_{\mathrm{col}}$ | Clock to Output in Low $Z^{(2)}$ | 0 | - | 0 | - | ns |
| ${ }^{\text {cor }}$ | Clock to Output in High $\mathbf{Z}^{(2)}$ | - | 20 | - | 25 | ns |

NOTES:

1. Transition is measured $\pm 200 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1 and 2 ).
2. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE ${ }^{(1)}$


NOTE:

1. The device must be selected by a $\overline{\mathrm{CS}}$ level for the conditions above to take place.

AC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| SYMBOL | PARAMETER | $\text { MIN. }{ }_{\text {IDT71501S35 }}$ | MAX. | MIN. IDT71501S45 | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |
| $t_{\text {cP }}$ | Clock Period (Write Cycle Time) | 25 | - | 35 | - | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock High Time | 7 | - | 7 | - | ns |
| $\mathrm{t}_{\mathrm{CL}}$ | Clock Low Time | 7 | - | 7 | - | ns |
| $t_{s}$ | Data, Address, $\overline{\text { WE, }} \overline{C S}$ Set-up Time | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Data, Address, $\overline{\mathrm{WE}}, \overline{\mathrm{CS}}$ Hold Time | 5 | - | 5 | - | ns |

## TIMING WAVEFORM OF WRITE CYCLE



NOTES:

1. Either $\overline{C S}$ or WE can be used to trigger a write cycle, provided that the other signal is low at the same time.
2. When a write is terminated, either CS or WE must become high at least one $t_{s}$ before the next rising edge of CLK.

## TRUTH TABLE

| MODE | INPUT BEFORE CLK $\dagger^{-}$ |  |  |  |  | AFTER CLK_ 5 Dout |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{A}_{0-15}$ | $\overline{\mathrm{CS}}$ | $\mathrm{D}_{\text {IN }}$ | WE | $\overline{O E}$ |  |
| Read | ADDR | L | X | H | L | Data |
| Write | ADDR | L | Data | L | X | High Z |
| Deselect | X | H | X | X | X | High Z |
| Disable | X | X | X | X | H | High Z |

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ Compliant to MIL-STD-883, Class B

Plastic DIP
Sidebraze DIP
Small Outline IC
LCC
Commercial Only Speed in Nanoseconds
Standard Power
$64 \mathrm{~K}(64 \mathrm{~K} \times 1$-Bit) CMOS Synchronous RAM


## FEATURES:

- $64 \mathrm{~K} \times 8$ fully synchronous memory
- High-speed-20MHz read cycle time
- 16-bit synchronous address input
- 8-bit synchronous data input
- Synchronous chip select and write enable
- Separate clock enable for each register
- Low standby power
- Onboard decoupling capacitors
- Available in 43-pin SIP (single in-line package) configuration
- 2 Ground and $2 V_{c c}$ pins


## DESCRIPTION:

The IDT7MP6025 is a $64 \mathrm{~K} \times 8$ synchronous RAM with edge triggered registers on the address lines, data-in bus, data-out bus, chip select and write enable. The edge triggered register of the 16 address lines features an independent clock enable that allows the address register to be selectively loaded. The address register will be loaded on the low-to-high transition of the clock when the clock enable line is low and will hold its current contents on the low-tohigh transition of the clock when the clock enable is high. Similarly, the 8-bit data-in register will be loaded with new data on the low-tohigh transition of the clock when the data-in clock enable is low and will hold its contents when the data-in clock enable is hight. The data-out register will receive new data from the $64 \mathrm{~K} \times 8$ RAM when the clock enable line is low and will hold its data when the clock enable line is high at the low-to-high transition of the clock: All
clock enables, as well as address and data inputs, must meet the appropriate set-up and hold times with respect to the clock.

The eight data output bits are enabled when the output enable is low and are in the high-impedance state when the output enable is high. The chip select and write enable signals are also registered in D flip-flops. These two flip-flops are loaded with new data on each low-to-high transition of the clock. The chip select is passed directly from the Q output of the D-type flip-flop to the $64 \mathrm{~K} \times 8$ RAM. The write enable signal is gated with the clock signal to generate a delayed write enable pulse./n essence, this gives the output of the address register time to settle and internally select the appropriate byte of RAM before the write enable goes low to write new data into the RAM. Thus, the low-to-high transition of the clock causes the chip select and write enable flip-flops to be loaded with new data and immediately deselects a previous write by means of the clock going high. The data lines to the RAM and the address lines to the RAM may indeed change to new values based on the low-to-high transition of theclock. When the clock goes from high-to-low, if the chip select is low and the write enable is low, a write cycle is begun and the data at the RAM data inputs will be written into the selected address. If the write enable is high or the chip enable is high, data will not be written into the memory.

One of the features of this configuration of memory that have registers on all of the address lines, data input lines and data output lines as well as the control lines, is to provide the highest possible clock rate in the system. All that is necessary is that the data, address, chip select, write enable and clock enables signals meet the required set-up and hold time with respect to the clock. In this manner, fully asynchronous operation is achieved. The IDT7MP6025 is offered as a compact, cost-effective 43-pin plastic SIP module.

## 4

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

DUAL MULTIPLEXED 16K x 20 SYNCHRONOUS STATIC RAM MODULE

## FEATURES:

- Dual $16 \mathrm{~K} \times 20$ synchronous RAM
- Edge triggered data input and data output registers
- Edge triggered data address registers
- Two address register sources individually selectable
- Separate chip select and write enables to each memory array
- Individual clock lines to each register
- Dual high-performance $16 \mathrm{~K} \times 20$ memories
- Unique ping-pong operation capability
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Available in compact 92-pin ceramic sidebraze QIP (quad in-line) package
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Military modules available with semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M6001 is a dual multiplexed $16 \mathrm{~K} \times 20$ synchronous RAM module. It utilizes ten IDT71981 high-speed synchronous memories, along with the appropriate input data, output data and address registers. The device features the ability to be used in a ping-pong mode. That is, data can be loaded into one memory array at one address and be read from the other memory array at a
different address. This allows systems to be built that can perform fast Fourier Transforms in either a decimation-in-time or a decima-tion-in-frequency configuration. Data read from Memory 1 can be synchronously loaded into its output register, while data can be written into a different location in Memory 2. Similarly, data can be read from Memory 1 and Memory 2 in parallel from two different addresses and can be written into Memory 1 and Memory 2 at unique addresses. Registers at the data input and data output provide fully synchronous pipelined operation. The two memory systems are 20 bits wide and have multiplexed data input and data output bits from the module data pins. By taking advantage of the speed of the registers, data on the pins can run at a speed twice that of the memory. That is, both output registers can be read or both input registers can be loaded in a single memory cycle.

Two address sources are available to each address register to the RAM. Address Source A or Address Source B may be selected to load the edge triggered register for the $16 \mathrm{~K} \times 20$-bit memory. The IDT54/74FCT399 is used for the two input multiplexer and address registers for each $16 \mathrm{~K} \times 20$ memory. All inputs and outputs of the IDT7M4017 are TTL-compatible and operate from a single 5 V supply.

The IDT7M6001 is offered as a compact 92-pin quad in-line (QIP) ceramic module. It is constructed using ceramic LCC components on a multilayer co-fired ceramic substrate and occupies only 4.2 square inches of board space.
All IDT military module semiconductor components are compliant to the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.


# 1 MEGABIT ( $128 \mathrm{~K} \times 8$ ) REGISTERED/BUFFERED/ LATCHED CMOS STATIC RAM SUBSYSTEMS 

## FEATURES:

- High-density 1024K-bit (128K x 8-bit) CMOS static RAM modules with registered/buffered/latched addresses and I/Os
- High-speed registered access time:
- Military temperature range: 60ns (max.)
- Commercial temperature range: 50ns (max.)
- 20 MHz read cycle time
- Low power consumption (typ.)
- Active: 1.5W
- Standby: 75mW
- Low input capacitance (typ.): input 20pF; output 25pF
- High output drive ( min .): lol $=48 \mathrm{~mW}$; lон $=-15 \mathrm{~mA}$
- Available in 64-pin, 900 mil centre sidebraze DIP (with LCCs on both sides), achieving very high memory density
- Module select output
- Separate inputs and outputs
- Clear data and clock enables on all registers
- Address, input and outputs on separate clocks or latch enables
- Registered write enable
- Internal bypass capacitors for minimizing power supply noise
- TTL-compatible; single $5 \mathrm{~V}( \pm 10 \%$ ) power supply
- Five GND pins for maximum noise immunity, five $V_{c c}$ pins
- Military grade module available with semiconductor components compliant to the latest revision of MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M824 family is a set of 1024K-bit ( $128 \mathrm{~K} \times 8$-bit) highspeed CMOS static RAM modules with registered/buffered/ latched addresses and I/Os. They are constructed on co-fired, multi-layered ceramic substrates with sidebrazed leads using 16 IDT71981 (16K x 4) static RAMs, IDT logic devices and decoupling capacitors. Devices in leadless chip carriers are mounted top and bottom for maximum density.

Extremely high speeds are achievable by the use of IDT71981s and logic devices fabricated in IDT's high-performance, highreliability CEMOS ${ }^{\text {TM }}$ technology. This state-of-the-art technology, combined with innovative cifcuit design techniques, provides the fastest circuits possible. The IDT7M824 has registered access times of 50 ns (max) over the commercial temperature range and can be operated with cycle times as fast as 20 MHz .

Designing with this device can be very flexible because of such features as module select output and clock enables on all registers, registered write enable and 8-bit separate inputs and outputs. Because of the proprietary IDT49C801, the modules are cascadable in terms of depth with no additional external decoding. The write enable can be turned off when the module is deselected. Immunity to noise has been extended with such features as 8 -bit separate inputs and outputs; addresses, inputs, and outputs on separate clocks; internal decoupling capacitors; five ground pins and five Vcc pins.

The semiconductor components used on all IDT military modules are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.


CEMOS is a trademark of Integrated Device Technology, Inc.

## FEATURES:

- 4K $\times$ 16-bit RAM with register at output, serial load and readback
- Designed for microprogram writable control store
- Serial Protocol Channel (SPC) allows load and readout of RAM over a 4-wire channel
- RAM address counter speeds RAM load, readout
- Outputs may be programmed to be registered or non-registered in groups of 8 bits
- Initialize register allows initial microword selection
- Synchronous and asynchronous output enables allow for depth expansion and bus driving
- Breakpoint comparator supports system diagnostics
- Parity check on outputs for high-reliability designs
- High-speed (address set-up before clock)
- Military: 45/55ns (max.)
-Commercial: 35/45ns (max.)
- Built in CMOS for low power consumption
- Inputs and outputs directly TTL-compatible
- Standard 48-pin DIP
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71502 Registered RAM is designed expressly for efficient use in writable control stores. This 65,536 -bit high-speed static RAM is organized as $4 \mathrm{~K} \times 16$ bits with a high-speed register at the RAM outputs and serial load and readback capability using the IDT Serial Protocol Channel (SPC). Its architecture is optimized for microprogram writable control store use. Hardware is provided for software test and debug, parity checking and serial microcode load at initialization.

The IDT71502 is available with address set-up before clock times as fast as 35 ns with a maximum power consumption of only 900 mW .

All inputs and outputs of the IDT71502 are TTL-compatible and the device operates from a single 5V supply. Fully static, asynchronous circuitry is used, requiring no clocks (with the exception of the register clock) or refreshing for operation.

The IDT71502 is fabricated using IDT's high-performance, high-reliability technology-CEMOS ${ }^{\text {TM }}$. This technology gives the IDT71502 the combination of low power, high speed and high density that makes it a cost-effective alternative to bipolar and NMOS devices such as registered PROMs.

The IDT71502 is packaged in a 48 -pin, 600 mil DIP, providing high board level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

PIN CONFIGURATION


PIN NAMES

| NAME | FUNCTION |
| :--- | :--- |
| $A_{0-11}$ | Address |
| $\mathrm{I}_{0-15}$ | Data Input/Output |
| $\overline{\mathrm{CS}}_{0-2}$ | Chip Select |
| $\overline{W E}$ | Write Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\text { SOE }}$ | Synchronous Output Enable |
| CLK | Clock (to register) |
| $\overline{\mathrm{INTT}}$ | Initialize |
| BKPT | Breakpoint Detect |
| PAR | Parity |
| SI | SPC Serial DATA ${ }_{\text {IN }}{ }^{(1)}$ |
| SO | SPC Serial DATA ${ }_{\text {OUT }}{ }^{(1)}$ |
| SCLK | SPC Clock ${ }^{(1)}$ |
| C/D | SPC Command/Data ${ }^{(1)}$ |
| GND | Ground |
| $V_{\text {CC }}$ | Power |

NOTE:

1. The Serial Protocol Channel (SPC) is discussed at length in IDT Application Note 16.

TRUTH TABLE - READ/WRITE OPERATIONS STANDARD PIPELINED MODE

| MODE | $\overline{C S}$ | $\overline{W E}$ | $\overline{O E}$ | $\overline{\text { SOE }}$ | CLK | I/O OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselected | H | X | L | X | F | High Z |
| Read | L | H | H | X | X | High Z |
| Read | L | H | L | H | F | High Z |
| Read | L | H | L | L | F | DATA $_{\text {OUT }}$ @ Address |
| Write | L | L | X | X | X | DATA IN $_{\text {IN }}$ @ Address |

## TRUTH TABLE - SPC OPERATIONS

| MODE | C/D | SCLK | FUNCTION |
| :---: | :---: | :---: | :--- |
| Command | $H$ | $\mathcal{F}$ | Shift bit into command register |
| Data | L | $\mathcal{F}$ | Shift bit into data register |
| Execute | $\mathcal{Z}$ | - | Execute command during time <br> between C/D and SCLK |

## LOGIC SYMBOL

| A ${ }_{0}$$A_{1}$ | $\begin{aligned} & \mathrm{I} / \mathrm{O}_{0} \\ & \mathrm{I} / \mathrm{O}_{1} \end{aligned}$ |
| :---: | :---: |
|  |  |
|  |  |
| $\mathrm{A}_{2}$ | $1 / \mathrm{O}_{2}$ |
| $\mathrm{A}_{4}$ | $1 / \mathrm{O}_{3}$ |
|  | $1 / \mathrm{O}_{4}$ |
| $A_{5}$$A_{6}$ | $1 / \mathrm{O}_{5}$ |
|  | $1 / \mathrm{O}_{6}$ |
| $\mathrm{A}_{7} \quad 1 / \mathrm{O}_{7}$ |  |
| $\begin{array}{ll}\mathrm{A}_{8} & 1 / \mathrm{O}_{8} \\ \mathrm{Ag}_{9} & \mathrm{I} \mathrm{O}_{9}\end{array}$ |  |
|  |  |  |
| A 10 | $1 / \mathrm{O}_{10}$ |
| $\mathrm{A}_{11} \quad 1 / \mathrm{O}_{11}$ |  |
| $\overline{\mathrm{CS}}_{0}$ | $1 / O_{12}$ |
| $\mathrm{CS}_{1} \quad 1 / \mathrm{O}_{13}$ |  |
| $\overline{\mathrm{CS}}_{2} \quad 1 / \mathrm{O}_{14}$ |  |
| SOE |  |
|  |  |  |
| INITCLK | PARBKPT |
|  |  |
| WE |  |
| SI | SO |
|  |  |
| C/D |  |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BiAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.5 | 1.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ${ }^{(1)}\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 11 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 11 | pF |

## NOTE:

1. This parameter is determined by device characterization but is not production tested.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5(1)$ | - | 0.8 | V |

NOTE:

1. $V_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $\mathbf{c c}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT71502S |  |  | IDT71502L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ILl |  |  |  | MIN. |  |  |  |  |  |  |
|  | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {., }} \mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ to $\mathrm{V}_{\text {cc }}$ | MIL. | - | - | 10 | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | - | 5 | - | - | 2 |  |
| IL | Output Leakage Current | $\begin{aligned} & V_{C C}=M_{a x} . \\ & C S=V_{\mathrm{HH}}, V_{O U T}=G N D \text { to } V_{C C} \end{aligned}$ | MIL. | - | - | 10 | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | - | 5 | - | - | 2 |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage (2) | $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=\mathrm{Min}$. |  | - | - | 0.5 | - | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage ${ }^{(2)}$ | $\mathrm{I}_{O H}=-8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. |  | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage, BKPT | $\mathrm{lOL}=24 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | - | - | 0.5 | - | - | 0.5 | V |

## NOTES:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.
2. All outputs except BKPT, which is open drain.

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | POWER | $\begin{aligned} & \text { IDT71502S35 }{ }^{(2)} \\ & \text { 1DT71502L35 } \end{aligned}$ |  | IDT71502S45 IDT71502L45 |  | $\begin{aligned} & \text { IDT71502S55 (3) } \\ & \text { IDT71502L55 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COM'L | MIL. | COM'L | MIL | COM'L. | MIL. |  |
| $\mathrm{lcci}^{\text {che }}$ | Operating Power Supply Current $\overline{C S}=V_{\mathrm{IL}}$, Outputs Open, $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{t}=0$ | $s$ | - | - | - | - | - | - | mA |
|  |  | $L$ | - | - | - | - | - | - |  |
| $\mathrm{I}_{\mathrm{cc} 2}$ | Dynamic Operating Current $\overline{C S}=V_{\mathrm{L}}$, Outputs Open, $\mathrm{V}_{\mathrm{CC}}=$ Max., $f=f_{\text {MAX }}$ | S | - | - | - | - | - | - | mA |
|  |  | L | - | - | - | - | - | - |  |

## NOTES:

1. All values are guaranteed maximums.
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 V \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT71502S35(1) } \\ & \text { IDT71502L35 } \end{aligned}$ |  | IDT71502S45 |  | $\begin{aligned} & \text { IDT71502S55 (2) } \\ & \text { IDT71502L55 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 50 | - | 65 | - | 80 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 35 | - | 45 | - | 55 | - | ns |
| $t_{\text {cs }}$ | Chip Select Set-up Time | 15 | - | 18 | - | 20 | - | ns |
| $t_{s}$ | Set-up Time: SOE | 15 | - | 18 | - | 20 | - | ns |
| $t_{\text {AH }}$ | Address Hold Time | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Chip Select Hold Time | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time: SOE | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{CD}}$ | Clock to Output Delay | - | 15 | - | 20 | - | 25 | ns |
| $\mathrm{t}_{\text {cWH }}$ | Clock Width, High | 20 | - | 25 | - | 30 | - | ns |
| $\mathrm{t}_{\text {cwl }}$ | Clock Width, Low | 20 | - | 25 | - | 30 | - | ns |
| $\mathrm{t}_{\text {AAN }}$ | Address Access Time, Non-Pipelined | - | 50 | - | 65 | - | 80 | ns |
| $\mathrm{t}_{\text {OE }}$ | Asynchronous Output Enable Time | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{0 \mathrm{z}}$ | Asynchronous Output Disable Time ${ }^{(3)}$ | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\text {SOE }}$ | Synchronous Output Enable Time | - | 25 | - | 30 | - | 35 | ns |
| $\mathrm{t}_{\text {SOZ }}$ | Synchronous Output Disable Time ${ }^{(3)}$ | - | 25 | - | 30 | - | 35 | ns |
| $\mathrm{t}_{\text {INIT }}$ | Initialize to Output Delay | - | 60 | - | 75 | - | 90 | ns |
| $\mathrm{t}_{18}$ | Initialize Recovery Time | 50. | - | 60 | - | 75 | - | ns |
| $t_{\text {w }}$ | Initialize Pulse Width | 50 | - | 60 | - | 75 | - | ns |
| $\mathrm{t}_{\text {BPR }}$ | Breakpoint Delay From Register | - | 40 | - | 50 | - | 60 | ns |
| $\mathrm{t}_{\text {BPA }}$ | Breakpoint Delay From Address | - | 40 | - | 50 | - | 60 | ns |
| $\mathrm{t}_{\text {PAR }}$ | Parity Generation Time | - | 50 | - | 60 | - | 75 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. This parameter guaranteed but not tested.


Integrated Device Technology.Inc.

CMOS STATIC RAM 64 K ( 4 K x 16-BIT) REGISTERED RAM w/SPC" ${ }^{\text {" }}$

## FEATURES:

- 4 K $\times 16$-bit RAM with register at output, serial load and readback
- Designed for microprogram writable control store
- Serial Protocol Channel (SPC) allows load and readout of RAM over a 4-wire channel
- RAM address counter speeds RAM load, readout
- Outputs may be programmed to be registered or non-registered in groups of 8 bits
- Initialize register allows initial microword selection
- Synchronous and asynchronous output enables allow for depth expansion and bus driving
- Breakpoint comparator supports system diagnostics
- Parity check on outputs for high-reliability designs
- High-speed (address set-up before clock)
- Military: 45/55ns (max.)
-Commercial: 35/45ns (max.)
- Built in CMOS for low power consumption
- Inputs and outputs directly TTL-compatible
- Standard 48-pin DIP
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71502 Registered RAM is designed expressly for efficient use in writable control stores. This 65,536 -bit high-speed static RAM is organized as $4 \mathrm{~K} \times 16$ bits with a high-speed register at the RAM outputs and serial load and readback capability using the IDT Serial Protocol Channel (SPC). Its architecture is optimized for microprogram writable control store use. Hardware is provided for software test and debug, parity checking and serial microcode load at initialization.

The IDT71502 is available with address set-up before clock times as fast as 35 ns with a maximum power consumption of only 900 mW .

All inputs and outputs of the IDT71502 are TTL-compatible and the device operates from a single 5 V supply. Fully static, asynchronous circuitry is used, requiring no clocks (with the exception of the register clock) or refreshing for operation.

The IDT71502 is fabricated using IDT's high-performance, high-reliability technology-CEMOS ${ }^{\top}$. This technology gives the IDT71502 the combination of low power, high speed and high density that makes it a cost-effective alternative to bipolar and NMOS devices such as registered PROMs.

The IDT71502 is packaged in a 48 -pin, 600 mil DIP, providing high board level packing densities.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

## MILITARY AND COMMERCIAL TEMPERATURE RANGES

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT71502S35 } \\ & \text { IDT71502L35 } \end{aligned}$ |  | IDT71502S45 IDT71502L45 |  | $\begin{aligned} & \text { IDT71502S55 } \\ & \text { IDT71502L55 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| RAM WRITE CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {WC }}$ | RAM Write Cycle Time | 50 | - | 65 | - | 80 | - | ns |
| $t_{\text {WAS }}$ | RAM Write Address Set-up Time | 0 | - | 0 | - | 9\% | - | ns |
| $t_{\text {WP }}$ | RAM Write Pulse Width | 40 | - | 50 | - |  | - | ns |
| $t_{\text {DW }}$ | RAM Write Data Set-up Before End Of Write | 20 | - | $\text { 落: } 25$ | $\geqslant \geqslant$ |  | - | ns |
| $t_{\text {w }}{ }^{\text {W }}$ | Chip Select To End Of Write | 40 | \% \% \% | 莨 5.50 | - | 60 | - | ns |
| $t_{\text {WDH }}$ | RAM Write Data Hold Time | 0 | * - * | 0 | - | 0 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 5 | - | 5 | - | 5 | - | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

## TIMING WAVEFORM OF WRITE CYCLE ${ }^{(1)}$



NOTE:

1. A write occurs during the overlap of both $\overline{C S}$ and $W E$ low.

AC ELECTRICAL CHARACTERISTICS $N_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT71502S35(1) } \\ & \text { IDT71502L35 } \end{aligned}$ |  | IDT71502S45 IDT71502L45 |  | $\begin{aligned} & \text { IDT71502S55 (2) } \\ & \text { IDT71502L55 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. |  | MIN. | MAX. | MIN. | MAX. |  |
| TRACE WRITE CYCLE |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {twc }}$ | Trace Write Cycle Time | 50 | - | 60 | - | 75 | - | ns |
| ${ }^{\text {t }}{ }_{\text {twDS }}$ | Trace Write Data Set-up Time | 10 | - | 12 | - | ${ }^{15}$ | - | ns |
| ${ }^{\text {twDH }}$ | Trace Write Data Hold Time | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {tws }}$ | Trace Write Enable Set-up Time | 10 | - | \% 12 | * | 15 | - | ns |
| $\mathrm{t}_{\text {TCS }}$ | Trace Write Chip Select Set-up Time | 10 | , \% | \% 12 | - | 15 | - | ns |
| $\mathrm{t}_{\text {TWH }}$ | Trace Write Enable Hold Time | 0 | -* | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {TCH }}$ | Trace Write Chip Select Hold Time | 0 | - | 0 | - | 0 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

## TIMING WAVEFORM OF TRACE WRITE CYCLE ${ }^{(1)}$



NOTE:

1. A write occurs if both $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WE}}$ are low at the clock low-to-high transition

## AC TEST CONDITIONS (Read and Write Cycles)

Input Pulse Levels
Input Rise/Fall Times
Input Timing Reference Levels
Output Reference Levels
Output Load Output Load
GND to 3.0 V
5 ns
1.5 V
1.5 V
See Figures 1 and 2


Figure 1. Output Load


Figure 2. Output Load (for BKPT pin)
*Includes scope and jig.

SPC AC ELECTRICAL CHARACTERISTICS ${ }^{(1)} \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges

| SYMBOL | PARAMETER | IDT71502S/L ${ }^{(1)}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $t_{\text {sCLK }}$ | SCLK Period | 100 | - | ns |
| $t_{\text {scw }}$ | SCLK Pulse Width | 40 | - | ns |
| $\mathrm{t}_{\text {sDS }}$ | Serial Data Set-up Time | 20 | - | ns |
| $t_{\text {SDH }}$ | Serial Data Hold Time | 0 | - | ns |
| $\mathrm{t}_{\text {SCD }}$ | Clock to serial Data Output Delay | - | 50 | ns |
| $t_{\text {SPD }}$ | Serial Data-In-to-Out Delay, Stub Mode | - | 40 | ns |
| ${ }^{\text {c/MLH }}$ | Command/Data Set-up Time, Low-to-High ${ }^{(2)}$ | 20 | - | ns |
| $\mathrm{t}_{\text {CMHL }}$ | Command Set-up Time, High-to-Low (Execution Time) ${ }^{(2)}$ | 40 | - | ns |
| $\mathrm{t}_{\mathrm{CMH}}$ | Command/Data Hold Time ${ }^{(2)}$ | 20 | - | ns |

NOTES:

1. These specifications apply to all speed grades of the product.
2. $\mathrm{C} / \overline{\mathrm{D}}$ cannot change while CLOCK is high.

TIMING WAVEFORM OF SPC CHANNEL


AC TEST CONDITIONS (SPC)

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 3 |



Figure 3. Output Load for Serial Output
*Includes scope and jig.

## SPC FUNCTIONAL BLOCK DIAGRAM



## SPC COMMAND FORMAT

| 7 | 4 |  | 0 |
| :---: | :---: | :---: | :---: |
| SPC Command Code <br> 4 bits | SPC Register Code <br> 4 bits |  |  |

SPC COMMAND CODES

| COMMAND <br> CODE | READ/WRITE <br> FUNCTION | ACTION | NOTES |
| :---: | :---: | :--- | :--- |
| 0 | Read | Read Register | Uses Register Select Field |
| 1 | Write | Write Register | Uses Register Select Field |
| 2 | Read | Read Register and Increment Initialize Counter | Serial RAM Read |
| 3 | Write | Write and Increment Initialize Counter | Serial RAM Write |
| $4-C$ | - | Reserved (No-Op) |  |
| D | Write | Stub Diagnostic | Broadcast Commands |
| E | Write | Serial Diagnostic | Serial Commands |
| F | - | No-Op | Guaranteed No-Op |

## SPC REGISTER CODES

| REGISTER <br> CODE | READ/WRITE <br> FUNCTION | REGISTER | NOTES |
| :---: | :---: | :--- | :---: |
| 0 | R/W | Initialize Counter | - |
| 1 | R/W | RAM Output | - |
| 2 | R/W | Pipeline Register | - |
| 3 | R/W | Break Mask Register | - |
| 4 | R/W | Break Data Register | - |
| 5 | R/W | Set-up + Status Register | Break Multiplexer, Trace Mode, etc. |
| 6 | Rd Only | $Y_{15}-Y_{0}$ (Data Pins) | Data Pins of Chip |
| 7 | Rd Only | RAM Address | Address Going into RAM |
| $8-F$ | - | Reserved (unused) | - |

REGISTERED RAM DATA FLOW BLOCK DIAGRAM


## SET-UP REGISTER FORMAT

| BIT | NAME | TYPE ${ }^{(1)}$ | FUNCTION | POWER-UP Value |
| :---: | :---: | :---: | :---: | :---: |
| 15 | $\overline{C E}$ | RO | Chip Enable State: NOR of All Chip Enable Pins | 0 |
| 14 | $\overline{\text { SOE FF }}$ | RO | $\overline{\text { SOE }}$ FF State: 1 = Output Enabled, $0=$ Output Disabled | 0 |
| 13 | $\overline{\text { SOE Pin }}$ | RO |  | 0 |
| 12 | $\overline{\mathrm{OE}}$ Pin | RO | $\overline{\mathrm{OE}}$ Pin State: $1=$ High, $0=$ Low | 0 |
| 11 | $\overline{\text { WE }}$ Pin | RO |  | 0 |
| 10 | $\overline{\text { INIT Pin }}$ | RO | $\overline{\text { INIT Pin State: }} 1=$ High, $0=$ Low | 0 |
| 9 | BP Compare | RO | Breakpoint Comparator Output: 1 = Compare Valid | 0 |
| 8 | BP Pin | RO | BP Pin State: $1=$ High, $0=$ Low | 0 |
| 7 | $\overline{\overline{C S}_{1}}$ Level | R/W | $0=\overline{\mathrm{CS}}_{1}$ is Low Active; $1=\mathrm{CS}_{1}$ is High Active | 0 |
| 6 | $\overline{\mathrm{CS}}_{0}$ Level | R/Wं | $0=\overline{\mathrm{CS}}_{0}$ is Low Active; $1=\mathrm{CS}_{0}$ is High Active | 0 |
| 5 | Non-Reg High | R/W | Set Pipeline Register Bits 15-8 to Flow-Through Mode | 0 |
| 4 | Non-Reg Low | R/W | Set Pipeline Register Bits 7-0 to Flow-Through Mode | 0 |
| 3 | - | - | (Unused) | 0 |
| 2 | BC Address | R/W | $0=$ Breakpoint on Pipeline Register Output, $1=$ Breakpoint on RAM Address Inputs | 0 |
| 1 | BC Pipelined | RNW | Set Breakpoint Output MUX for Pipeline FF Output | 0 |
| 0 | Trace Mode | R/W | Set for Trace Mode: $Y_{15-0}$ to Pipeline Register, Pipeline Register to RAM, Initialize Counter as Address, Write with Clock Pulse | 0 |

## NOTE:

1. RO means Read Only. R/W means Read/Write.

## GENERAL DESCRIPTION

The IDT71502 Registered RAM consists of a $4 \mathrm{~K} \times 16$-bit RAM plus a 16-bit pipeline register and is designed for microcode writable control store use. A serial shift register system, the Serial Protocol Channel (SPC), is included on-chip for serial load and read-back of the RAM data. A RAM address counter is also provided to speed up RAM load and read-back. The SPC serial shift register is also configured to be used as a diagnostic register. The shift register can read all status conditions on the chip such as the RAM output, pipeline register output, data output pin state and RAM load/read counter value. A breakpoint comparator is included to support the diagnostic function. This breakpoint comparator can be used to detect a particular bit pattern in the RAM address or pipeline register outputs.

The IDT71502 Registered RAM includes features to support control store applications. These include synchronous output enable and an initialize register for selecting the initial value of the pipeline register. A parity output is provided which indicates the parity of the contents of the pipeline register. The parity output can be used to provide parity check control for high-reliability systems.

The IDT71502 Registered RAM can also be used as a trace RAM for recording external data. In this mode, the data I/O pins are inputs and data is clocked into the RAM using the Initialize register as the address counter. The Trace mode, in combination with the breakpoint comparator, allows the IDT71502 Registered RAM to be used as a one-chip logic analyzer.

## RAM Operation

After power up, and in its typical operating mode, the IDT71502 Registered RAM is set for pipelined read and direct (non-pipelined) write. Data may be directly written into the RAM by driving the address and data inputs and strobing the Write Enable input. Data is read from the RAM by driving the address lines and clocking the pipeline register.

The RAM may also be read and written by the Serial Protocol Channel (SPC). This is the typical path for loading the RAM after power up.

## Serial Protocol Channel

The Serial Protocol Channel (SPC) logic consists of a 16-bit data shift register, an 8-bit command register and clock logic consisting of gates and a flip-flop. A block diagram of the command decode logic is shown for reference. The command decode logic decodes and executes the command in the command shift register using the clock from the clock logic. The command is divided into two four-bit fields. The most significant four bits of the command register define the command to be executed: read, write, etc. The least significant four bits define the register to be read or written. (NOTE: The data to the SPC is shifted in LSB first.)

The SPC is connected to the outside world through four wires. These wires consist of serial data in and out, a shift clock and a command/data line. When the command/data line is high, commands are shifted from the serial data into the command register by the clock. When the command/data line is low, data is shifted into the data shift register by the clock. When the command/data line transitions from high (command) to low (data), a clock pulse is generated internally to the command decode logic. This pulse lasts from the beginning of the high-to-low transition to the next serial clock pulse and is used to execute the command in the command register.

Two of the defined commands are Serial and Stub. These commands control a latch which determines the source of the serial data out in the command mode. The Serial command causes the data output to be taken from the last stage of the command shift
register. This is the normal operating mode, where all the shift registers in a system are connected into one long shift register. The SPC logic in the IDT71502 is automatically set to the Serial mode by power up. The Stub command sets the latch and causes the serial output data to be taken from the serial input. In this mode, the serial data is passed directly from one chip to the next so that all command registers have the same data at their serial inputs. This allows a broadcast mode where all command registers in a system can be loaded with the same command at the same time.

SPC commands cause data to be written into registers or read from various points on the chip. The SPC commands for the IDT71502 Registered RAM are shown in the SPC Command Codes and SPC Register Codes tables. The 8-bit command is divided into two 4 -bit fields. The four most significant bits define the read or write function and the least significant four bits select a register to be read or written.

## RAM Load/Readback Logic

A detailed block diagram of the IDT71502 Registered RAM, showing the various internal registers and the load and readback paths, is shown in the Registered RAM Data Flow Block Diagram. In addition to the logic shown in the Functional Block Diagram on the first page of the data sheet, there is an Initialize Counter for loading and initializing the RAM, Break Data and Mask registers for the Breakpoint Comparator and multiplexers at the input to the Pipeline register for allowing data from the data I/O pins to be clocked into the Pipeline register in the Trace mode before being written into the RAM. The data flow block diagram also shows the various multiplexers for routing data for breakpoint and readback use.

## Initialize Counter

The Initialize Counter provides the initial address to the RAM after reset of the part. A pulse applied to the Initialize pin causes the Initialize Counter to be gated to the RAM address and the RAM data to be preset into the pipeline register. This provides an initial value in the pipeline register before the first clock pulse arrives. The Initialize Counter can be reset to zero at power up of the chip and can be loaded with a value other than zero by the SPC. Once loaded with a value by the SPC, this value is used in further chip reset operations.

## Set-up Register

The Set-up Register is a 16-bit register used to set the chip operating mode and to read back chip operating status conditions. A command word written into the Set-up Register sets 7 latches which control the chip operating conditions. Reading the Set-up Register provides the current status of these 7 latches and various other signals on the chip. At power up, the 7 latches are cleared to zero and the Initialize counter is cleared to zero. The format of the Set-up Register is shown in the Set-up Register Format table.

The Set-up Register has 7 latches which determine the operating mode of the chip. These are $\overline{\mathrm{CS}}_{1}, \overline{\mathrm{CS}}_{0}$, Non-Reg High, NonReg Low, BC RAM, Break Pipe and Trace. The $\overline{\mathrm{CS}}_{1}$ and $\overline{\mathrm{CS}}_{0}$ bits determine the polarity of the $\overline{\mathrm{CS}}_{1}$ and $\overline{\mathrm{CS}}_{0}$ chip enables. The NonReg High and Low bits set the upper and lower bytes of the Pipeline Register to a flow-through mode, respectively. The BC RAM bit determines the source of the data for breakpoint comparison, either the Pipeline Register or the RAM address. The Break Pipe latch switches the breakpoint pin multiplexer from the comparator to the buffer flip-flop. The trace latch sets the chip into the Trace mode.

## Power Up State

Power up is defined as taking $V_{c c}$ from below 1.0 volts to 5.0 volts nominal. This generates power up reset, an internal signal which resets several registers on the chip. After power up, the IDT71502 is in the following state:

- Set-up Register cleared to zero
- Initialize Counter cleared to zero
- Breakpoint Mask Register cleared to equal (Breakpoint output high)
- $\overline{\text { SOE Flip-Flop cleared to outputs off }}$

Note that taking $V_{c c}$ from 5.0 volts to 2.0 volts and back to 5.0 volts will not cause power up reset.

## Set-up Register: Programmable Chip Enable

The chip enable function is programmable by bits in the Set-up Register. The logic for this is shown in Figure 1. The bits in the Setup Register define the active state of each chip enable: high or low. This allows up to four RAMs to be cascaded in depth with no external decoders required ( $16 \mathrm{~K} \times 16$ bits of RAM).


Figure 1. Chip Enable Logic Block Diagram

## Set-up Register: Non-Registered Outputs

Two bits of the Set-up Register, Non-Reg Hi and Non-Reg Lo, can be set to cause the Pipeline Register bits 15-9 and 7-0, respectively, to be set to the flow-through mode. In the flow-through mode, both latches of the register are open and the register acts like a simple buffer with its output following its input. This allows the user to have some non-registered bits in microcode applications. The output circuit consisting of the Pipeline Register, the Synchronous Output Enable (SOE), and the Output Enable (OE), has some special logic to support this mode, as shown in Figure 2.

Also, activating the Initialize pin causes the Pipeline Register to be put in the flow-through mode. Figure 2 shows the Pipeline Register as two latches operated in the MASTER/SLAVE configuration. The clock input will cause the latch pair to work as a register. If the Initialize pin is activated, both registers will be placed in the flowthrough mode by the OR gates. Also, if either Non-Reg bit is set, its corresponding 8 -bit portion of the register will be placed in the flow-through mode.


Figure 2. Output Logic Block Diagram

When in the flow-through mode, the output enable flip-flop for that half must also be in the flow-through mode for external chip expansion to work properly. A non-registered RAM bit must be enabled by a non-registered output enable, while a registered bit
must be enabled by a synchronous output enable. This is done by using the non-registered bit to control a multiplexer which selects between the $\overline{S O E}$ flip-flop input and output as the source of the output enable.

## REGISTERED RAM DATA FLOW BLOCK DIAGRAM




Figure 4. Trace Mode Sequence Timing Diagram


Figure 5. Trace Mode Clock Timing Diagram

## Parity Output

The Parity Output pin is generated from a 16-bit parity tree, as shown in the Parity Tree Logic Block Diagram (Figure6). Even parity is used. Parity is generated on the contents of the Pipeline Register. The parity output driver is three-state and is enabled by the SOE Flip-Flop to allow depth expansion of the parity output.

The Parity Output always reflects the parity of the registered value. Additional flip-flops and multiplexers are included in the
parity tree to cover the case of non-registered outputs. If one or both bytes of the Pipeline Register are set to the Non-Registered mode, a flip-flop pipeline delay is added to the corresponding byte parity chain to make the result of that byte parity calculation the same as if the Pipeline Register was not in the Non-Pipelined mode.


Figure 6. Parity Tree Logic Block Diagram

## REGISTERED RAM APPLICATIONS

## Using the Registered RAM in Writable Control Stores

The IDT71502 Registered RAM is designed expressly for efficient use in writable control stores. A simplified block diagram of a

16-bit microprogram-controlled system using the IDT71502 is shown in Writable Control Store Using Registered RAM (Figure 7). The system shown uses four IDT71502 Registered RAM chips to provide $4 \mathrm{~K} \times 64$ bits of microcode writable control store.

16-BIT DATA BUS


Figure 7. Writable Control Store Using Registered RAM

## Using the Parity Output

The parity output can be used in conjunction with an additional IDT71502 Registered RAM to provide parity checking for control stores. This is shown in the Parity Check in a Writable Control Store System (Figure 8) block diagram. The parity output driver is gated
by the SOE Flip-Flop. This allows simple depth expansion of the parity function by paralleling the parity outputs in the same manner as the data outputs, as shown in the Parity Check in a Depth Expanded Writable Control Store System (Figure 9) block diagram.


Figure 8. Parity Check in a Writable Control Store System


Figure 9. Parity Check in a Depth Expanded Writable Control Store System

## Using Trace Mode as a Logic Analyzer

The Trace mode allows the IDT71502 to be used as an on-board logic analyzer for system diagnostics. It is particularly powerful when used in conjunction with the Breakpoint function. In the Trace mode, data is recorded in sequential locations in the RAM as controlled by the Trace Counter. Since the incoming data is clocked into the pipeline register, the set-up and hold times are short and compatible with capturing changing bus data, for example. A block diagram of a system with an IDT71502 used in the Trace mode is shown in Diagnostic Bus Monitoring Using Trace Mode (Figure 10).

The Breakpoint outputs from the IDT71502 devices in a system can be used to control the Trace mode writing. The Breakpoint
outputs are open drain types which provide a wire-AND function when connected together to a single pull-up resistor. By tying the Breakpoint outputs for the writable control store RAMs and the trace RAM, a breakpoint comparison can be made over the full microcode word plus the data bus contents. This comparison can be used to enable the trace write so that only data which occurred at the Breakpoint times is recorded. This allows recording the data that was on the bus during each instance of an I/O write, for example.


Figure 10. Diagnostic Bus Monitoring Using Trace Mode

## Serial Loading of the IDT71502 Using the SPC

In order to use the IDT71502 in writable control store applications, it must be loaded with the microprogram before use. This is done using the Serial Protocol Channel (SPC). Loading the RAM over the SPC can be done in several ways. The microcode can be loaded from a central microprocessor, which can perform both microcode load and system diagnostics at power up, or it can be loaded using dedicated load logic.
An example of a design of this dedicated load logic is shown in the Microcode Load Logic Example (Figure :11). The purpose of this example is to show how one goes about designing this logic. This example shows an approach which loads the RAMs with data from a single EPROM. The load logic gets the SPC command and
data information from the EPROM. It is controlled by single byte instructions from the same EPROM. The format of these instructions is shown in Microcode Load Logic Instruction Formats (Figure 12), and a map of the typical contents of the EPROM is shown in Microcode Load EPROM Memory Map (Figure 13).

The load logic consists of a 16-bit address counter, an 8-bit shift register, a 4-bit byte counter and a PAL containing a 2-bit instruction register. The logic in the PAL interprets the 2-bit load instructions to cause bytes of command or data information to be loaded into the IDT74FCT299 shift register and shifted to the SPC. The two IDT74FCT161 counters are used to count the bytes being sent and the 8 bits in each byte.


END OF LOAD

Figure 11. Microcode Load Logic Example


Figure 12. Microcode Load Logic Instruction Formats


Figure 13. Microcode Load EPROM Memory Map

## ORDERING INFORMATION




16K x 32 WRITABLE CONTROL STORE STATIC RAM MODULE

## ADVANCE INFORMATION IDT7M6032

fashion. The device has the serial data-in and serial data-output bits connected to form a 32-bit Serial Protocol Channel register. The module features four separate output enables, one for each of the IDT49FCT818 registers. Thus, the Y outputs from the IDT49FCT818 registers may be enabled or put into the high-impedance state on individual 8 -bit boundaries. The Command/Data (C/D), Serial Shift Clock (SCLK) and Parallel Clock (PCLK) are all bus organized across the four IDT49FCT818 registers. The thirtytwo register output bits, eight from each device, are separately brought out to form a 32-bit wide pipeline register on the Writable Control Store.

In normal operation, data from the 32-bit wide memory is loaded into the IDT49FCT818 registers on the low-to-high transition of PCLK. Reading and writing of the memory by means of the Serial Protocol Channel is performed in the normal fashion using the IDT49FCT818. That is, the data to be loaded can be shifted in the serial data input by using the SCLK and a load command executed by shifting the proper command word in the serial data input when the C/D line is in the command mode. This command will then be executed by manipulating the $\mathrm{C} / \overline{\mathrm{D}}$ line and SCLK line in the desired fashion. Data is then written into the RAM by bringing the write enable line on the RAM memory from the high state to the low state and back to the high state.
4 The IDT7M6032 is offered in a compact 64 -pin 600 mil wide ceramic dual in-line module. It is constructed using ceramic LCC components on a multilayer co-fired ceramic substrate and occupies less than 2 square inches of board space.

The semiconductor components used on all IDT military modules are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## FEATURES:

- $16 \mathrm{~K} \times 32$ high-performance Writable Control Store (WCS)
- Serial Protocol Channel (SPC ${ }^{\text {TM }}$ ) -reading, writing and interrogation
- 4 byte/wide output enables
- Separate chip select, write enable and output enable memory controls
- High fanout pipeline register
- Fully width expandable
- Designed for high-speed writable control store applications
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Compact 64-pin ceramic sidebraze DIP
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible
- Military modules available with semiconductor components manufactured in compliance to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M6032 is a $16 \mathrm{~K} \times 32$-bit Writable Control Store (WCS) RAM and pipeline register. It features eight IDT7198 16K $\times 4$ highperformance static RAMs and four IDT49FCT818 Serial Protocol Channel (SPC) registers. These devices are arranged to form the $16 \mathrm{~K} \times 32$ Writable Control Store RAM with Serial Protocol Channel for loading of the memory. The address lines, chip select, write enable and output enable of the RAMs are all bused together to form one large $16 \mathrm{~K} \times 32$ memory. Each eight outputs of the RAM are connected to the D inputs of an IDT49FCT818 in the normal


CEMOS and SPC are trademarks of Integrated Device Technology, Inc.


## FEATURES:

- 8K x 112 high-performance Writable Control Store (WCS)
- Serial Protocol Channel (SPC ${ }^{\text {M }}$ ) - reading, writing and interrogation
- High fanout pipeline register
- Width expandable
- Designed for high-speed writable control store applications
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Compact quad in-line module
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MB6042 is an $8 \mathrm{~K} \times 112$-bit Writable Control Store (WCS) RAM and pipeline register. It features fourteen $8 \mathrm{~K} \times 8$ IDT7164 high-performance static RAMs and fourteen IDT49FCT818 Serial Protocol Channel (SPC) registers. These devices are arranged to form the $8 \mathrm{~K} \times 112$ Writable Control Store RAM with Serial Protocol Channel for loading of the memory. Each eight
outputs of the RAM are connected to the $D$ inputs of an IDT49FCT818 in the normal fashion. The device has the serial data-in and serial data-output bits connected to form a 112-bit Serial Protocol Channel register. The command/data ( $C / \bar{D}$ ) and Serial Shift Clock (SCLK) are all bus organized across the fourteen IDT49FCT818 registers. The 112 register output bits, 8 from each device, are separately brought out to form a 112-bit wide pipeline register on the Writable Control Store.

In normal operation, data from the 112-bit wide memory is loaded into the IDT49FCT818 registers on the low-to-high transition of PCLK. Reading and writing of the memory by means of the Serial Protocol Channel are performed using the protocol of the IDT49FCT818. (For details of this operation, please refer to the IDT49FCT818 data sheet.) The data to be loaded can be shifted in the serial data input by using the SCLK and a load command executed by shifting the proper command word in the serial data input when the C/D tine is in the command mode. This command will then be executed by manipulating the C/D line and SCLK line in the desired fashion. Data is then written into the RAM by bringing the write enable line on the RAM memory from the high state to the low state and back to the high state.
The IDT7MB6042 is offered as a compact, cost-effective plastic quad In-line module and occupies less than 9 square inches of board space.

FUNCTIONAL BLOCK DIAGRAM


CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

## Product Selector and Cross Reference Guides

Technology/Capabilities
Quality and Peliability
Static RAMs
Dual-Port RAMs
FIFO Memories
Digital Signal Processing (DSP)
Bit-Sice Microprocessor Devices (MICROSLICE ${ }^{\text {min }}$ ) and EDC
Reduced Instruction Set Computer (RISC) Processors
Logic Devices
Data Conversion
E2PROMS-Electrically Erasable Programmable Read Only Memories

Subsystems Modules
Application and Technical Notes
Package Diagram Outlines

## DUAL-PORT RAMS

Integrated Device Technology has emerged as the leading Dual-Port RAM supplier by combining advanced CEMOS technology with innovative circuit design. With system performance advantages as a goal, we have brought system design expertise together with circuit and technology expertise in defining dual-port RAM products. Our dual-port memories are now industry standards.

The synergistic relationship between advanced process technology, system expertise and unique design capability add value beyond that normally achieved. As an example, our dual-port memories provide arbitration along with a completely tested solution to the metastability problem. Various arbitration techniques are available to the designer to prevent contention and system wait states. On-chip hardware arbitration, "semaphore" token passing
or software arbitration allow the most efficient memory to be selected for each application. At IDT, innovation counts only when it provides system advantages to the user.

Both commercial and military versions of all IDT memories are available. Our military devices are manufactured and processed strictly in conformance with all the administrative processing and performance requirements of MIL-STD-883. Because we anticipated increased military radiation resistance requirements, all devices are also offered with special radiation resistant processing and guarantees. As the leading supplier of military specialty RAMs, IDT provides performance and quality levels second to none.

Our commercial dual-port memories, in fact, share most processing steps with military devices.

## TABLE OF CONTENTS

CONTENTS PAGE
Dual-Port RAMs
IDT7130 8K (1Kx8) Dual-Port RAM (MASTER) (14-9, 14-68, 14-74, 14-253, 14-260) ..... 5-1
IDT7140 8K (1Kx8) Dual-Port RAM (SLAVE) (14-9, 14-68, 14-74, 14-253, 14-260) ..... 5-1
IDT7132 16K (2K x 8) Dual-Port RAM (MASTER) (14-9, 14-68, 14-74, 14-253, 14-260) ..... 5-16
IDT7142 16K (2K x 8) Dual-Port RAM (SLAVE) (14-9, 14-74, 14-253) ..... 5-16
DT71321 16K (2K x 8) Dual-Port RAM (MASTER w/Interrupts) (14-9, 14-74, 14-253, 14-260) ..... 5-29
IDT71421 16K (2K x 8) Dual-Port RAM (SLAVE w/Interrupts) (14-9, 14-74, 14-253, 14-260) ..... 5-29
IDT71322 16K (2K x 8) Dual-Port RAM (w/Semaphores) (14-9, 14-74, 14-139, 14-253) ..... 5-44
IDT7133 32K (2K x 16) Dual-Port RAM (MASTER) (14-9, 14-68, 14-74, 14-253, 14-260) ..... 5-56
IDT7143 32K (2K x 16) Dual-Port RAM (SLAVE) (14-9, 14-74, 14-253) ..... 5-56
IDT7134 32K (4K x 8) Dual-Port RAM (14-9, 14-68, 14-74, 14-253) ..... 5-69
IDT71342 32K (4K x 8) Dual-Port RAM (w/Semaphores) (14-9, 14-74, 14-139, 14-253) ..... 5-77
IDT7M134 64K ( $8 \mathrm{~K} \times 8$ ) Dual-Port RAM (14-9, 14-68, 14-74) ..... 13-125
IDT7M135 128K ( $16 \mathrm{~K} \times 8$ ) Dual-Port RAM (14-9, 14-68, 14-74) ..... 13-125
IDT7M137 256K (32K x 8) Dual-Port RAM (14-9, 14-68, 14-74) ..... 13-135
IDT7M144 $64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) Dual-Port RAM (SLAVE) (14-9, 14-68, 14-74) ..... 13-142
IDT7M145 128 K ( $16 \mathrm{~K} \times 8$ ) Dual-Port RAM (SLAVE) (14-9, 14-68, 14-74) ..... 13-142


## FEATURES:

- High-speed access
- Military: 45/55/70/90/100/120ns (max.)
- Commercial: 35/45/55/70/90/100ns (max.)
- Low-power operation
- IDT7130/40SA

Active: 325mW (typ.)
Standby: 5mW (typ.)

- IDT7130/40LA

Active: 325mW (typ.)
Standby: 1mW (typ.)

- MASTER IDT7130 easily expands data bus width to 16-or-morebits using SLAVE IDT7140
- On-chip port arbitration logic (IDT7130 only)
- $\overline{\text { BUSY }}$ output flag on IDT7130; $\overline{\text { BUSY }}$ input on IDT7140
- INT flag for port-to-port communication
- Fully asynchronous operation from either port
- Battery backup operation-2V data retention
- TTL-compatible, single $5 \mathrm{~V} \pm 10 \%$ power supply
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-86875 is pending listing on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT7130/IDT7140 are high-speed 1K $\times 8$ dual-port static RAMs. The IDT7130 is designed to be used as a stand-alone 8-bit dual-port RAM or as a "MASTER" dual-port RAM together with the IDT7140 "SLAVE" dual-port in 16-bit-or-more word width systems. Using the IDT MASTER/SLAVE dual-port RAM approach in 16-or-more-bit memory system applications results in full-speed, errorfree operation without the need for additional discrete logic.

Both devices provide two independent ports with separate control, address and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by $\overline{\mathrm{CE}}$, permits the on-chip circuitry of each port to enter a very low standby power mode.

Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ high-performance technology, these devices typically operate on only 325 mW of power at maximum access times as fast as 35 ns. Low-power (LA) versions offer battery backup data retention capability, with each dual-port typically consuming $200 \mu \mathrm{~W}$ from a 2 V battery.

The IDT7130/7140 devices are packaged in 48-pin sidebraze or plastic DIPs, 48- or 52 -pin LCCs, 52 -pin PLCCs, and 48 -lead flatpacks.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



## NOTES:

1. IDT7130 (MASTER): BUSY is open drain output and requires pullup resistor. IDT7140 (SLAVE): BUSY is input.
2. Open drain output: requires pullup resistor.

## PIN CONFIGURATIONS



48-PIN LCC/FLATPACK
TOP VIEW


ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.5 | 1.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

## NOTE:

1. $\mathrm{V}_{\mathrm{IL}}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING

 TEMPERATURE AND SUPPLY VOLTAGE| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\text {CC }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE $\left(V_{C c}=5.0 \mathrm{~V} \pm 10 \%\right)$

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7130SAIDT7140SAMIN. $\quad$ MAX. |  | $\begin{aligned} & \text { IDT7130LA } \\ & \text { IDT7140LA } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{HL}_{\mathrm{L}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\text {LO }}$ | Output Leakage Current | $\overline{C E}=V_{\text {IH }}, V_{\text {OUT }}=O V$ to $V_{\text {CC }}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage ( $1 / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ ) | $\mathrm{IOL}=4.0 \mathrm{~mA}$ | - | 0.4 | - | 0.4 | V |
| $V_{\text {OL }}$ | Open Drain Output Low Voltage (BUSY, $\overline{N T}$ ) | $\mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}$ | - | 0.5 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 | - | 2.4 | - | V |

DC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(1)}\left(V_{C C}=5.0 \mathrm{~V} \pm 10 \%\right)$

| SYMBOL | PARAMETER | TEST CONDITION | VERSION | $\left\|\begin{array}{l} 7130 \times 35^{(2)} \\ 7140 \times 35^{(2)} \end{array}\right\|$ |  | $\begin{array}{\|l\|} \hline 7130 \times 45 \\ 7140 \times 45 \\ \hline \end{array}$ |  | $\begin{array}{\|} 7130 \times 55 \\ 7140 \times 55 \\ \hline \end{array}$ |  | $\begin{array}{\|l\|} \hline 7130 \times 70 \\ 7140 \times 70 \\ \hline \end{array}$ |  | $\begin{aligned} & 7130 \times 90 \\ & 7140 \times 90 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 7130 \times 100 / 120^{(3)} \\ & 7140 \times 100 / 120^{(3)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | TYP. | MAX. | TYP. M | MAX. | TYP. | MAX. | TYP.M | MAX. | TYP. | MAX. | TYP. | MAX. |  |
|  | Dynamic Operating | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}$ | MIL. $\begin{array}{rr}\text { SA } \\ & \text { LA }\end{array}$ | - | - | 75 | $\begin{array}{r} 230 \\ 185 \\ \hline \end{array}$ |  |  | $\begin{array}{r} 65 \\ 65 \\ \hline \end{array}$ | $\begin{array}{r} 225 \\ 180 \\ \hline \end{array}$ | 65 | $\begin{array}{r} 200 \\ 160 \\ \hline \end{array}$ | $\begin{aligned} & 65 \\ & 65 \\ & \hline \end{aligned}$ | $\begin{aligned} & 190 \\ & 155 \\ & \hline \end{aligned}$ |  |
| lcc | Active) | $f=f_{\text {MAX }}{ }^{(4)}$ | COM'L. SA | $\begin{aligned} & 75 \\ & 75 \\ & \hline \end{aligned}$ | $\begin{aligned} & 195 \\ & 155 \end{aligned}$ | $\begin{aligned} & 75 \\ & 75 \end{aligned}$ |  | $\begin{aligned} & 65 \\ & 65 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 65 \\ & 65 \\ & \hline \end{aligned}$ | $\begin{array}{r} 180 \\ 135 \\ \hline \end{array}$ | 65 |  | $\begin{aligned} & 65 \\ & 65 \\ & \hline \end{aligned}$ | $\begin{aligned} & 180 \\ & 130 \\ & \hline \end{aligned}$ |  |
|  | Standby Current (Both Ports-TTL | $\overline{C E}_{L}$ and $\overline{C E}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{H}}$ | MIL. SA | - | - |  | $\begin{array}{r} 65 \\ 55 \\ \hline \end{array}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 65 \\ & 55 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 65 \\ & 55 \\ & \hline \end{aligned}$ | 25 25 | $\begin{aligned} & 65 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 65 \\ & 45 \\ & \hline \end{aligned}$ | mA |
| ${ }_{\text {SB1 }}$ | Level Inputs) | $f=\mathbf{f}_{\text {MAX }}{ }^{(4)}$ | COM'L. SA | $\begin{array}{r} 25 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & 65 \\ & 45 \\ & \hline \end{aligned}$ | 25 25 | $\begin{array}{r} 65 \\ 45 \\ \hline \end{array}$ | 25 | $\begin{aligned} & 65 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{array}{r} 25 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & 60 \\ & 40 \\ & \hline \end{aligned}$ | 25 25 | $\begin{aligned} & 55 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{array}{r} 25 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & 55 \\ & 35 \\ & \hline \end{aligned}$ |  |
|  | Standby Current | $\overline{\mathrm{CE}}_{\mathrm{L}} \text { or } \overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}$ | MIL. SA | - | - | 40 | $\begin{aligned} & 135 \\ & 110 \\ & \hline \end{aligned}$ | 40 | $\begin{aligned} & 135 \\ & 110 \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 135 \\ & 110 \end{aligned}$ | 40 | $\begin{aligned} & 125 \\ & 100 \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \end{aligned}$ | $\begin{aligned} & 125 \\ & 100 \end{aligned}$ |  |
| SB2 | Level Inputs) | $\text { Open, } f=f_{\text {MAX }}{ }^{(4)}$ | COM'L. SA | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{gathered} 130 \\ 95 \\ \hline \end{gathered}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{gathered} 120 \\ 85 \\ \hline \end{gathered}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{gathered} 115 \\ 85 \end{gathered}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 75 \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 75 \\ & \hline \end{aligned}$ |  |
|  | Full Standby Current | Both Ports $\overline{C E}_{\mathrm{L}}$ and $\overline{C E}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ | MIL. SA | - | - | 1.0 0.2 | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | 1.0 | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\begin{aligned} & \hline 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ |  |
|  | CMOS Level Inputs) | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{C C}-0.2 V \text { or } \\ & V_{I N} \leq 0.2 V, f=0(4) \end{aligned}$ | COM'L. SA | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{gathered} 15 \\ 4 \end{gathered}$ | 1.0 0.2 | $\begin{gathered} 15 \\ 4 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{gathered} 15 \\ 4 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{gathered} 15 \\ 4 \end{gathered}$ | 1.0 | $\begin{gathered} 15 \\ 4 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 4.0 \end{aligned}$ |  |
|  | Full Standby Current (One Port-All | One Port $\overline{C E}_{L}$ or $\overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or | MIL. SA | - | - | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{gathered} 125 \\ 95 \end{gathered}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{aligned} & 120 \\ & 90 \end{aligned}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{gathered} 115 \\ 85 \end{gathered}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{aligned} & 110 \\ & 80 \end{aligned}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{gathered} 110 \\ 80 \end{gathered}$ |  |
|  |  | Active Port Outputs Open, $f=f_{\text {MAX }}{ }^{(4)}$ | COM'L. LA |  | $\begin{gathered} 115 \\ 90 \end{gathered}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{aligned} & 105 \\ & 80 \end{aligned}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{aligned} & 100 \\ & 75 \end{aligned}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{aligned} & 100 \\ & 75 \end{aligned}$ | 40 | $\begin{aligned} & 95 \\ & 70 \end{aligned}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{aligned} & 95 \\ & 70 \end{aligned}$ |  |

## NOTES:

1. $x$ in part numbers indicates power rating (SA or LA).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
4. $f_{M A X}=1 / t_{R C}=$ All inputs cycling at $f=1 / t_{R C}$ (except Output Enable). $f=0$ means no address or controllines change. Applies only to inputs at CMOS level standby. ${ }_{\text {SB3 }}$.

DATA RETENTION CHARACTERISTICS (L Version Only)

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT7130LA/IDT7140LA |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D R}$ | $V_{\text {cc }}$ for Data Retention | $V_{C C}=2.0 \mathrm{~V}, \overline{\mathrm{CE}} \geq \mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}$ |  | 2.0 | - | - | V |
| $l_{\text {CCDR }}$ | Data Retention Current |  | MIL. | - | 100 | 4000 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | 100 | 1500 | $\mu \mathrm{A}$ |
| $t_{C D R}{ }^{(3)}$ | Chip Deselect to Data Retention Time | $\mathrm{V}_{\mathbb{I}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathbb{N}} \leq 0.2 \mathrm{~V}$ |  | 0 | - | - | ns |
| $t_{R}{ }^{(3)}$ | Operation Recovery Time |  |  | $t_{\text {RC }}{ }^{(2)}$ | - | - | ns |

NOTES:

1. $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $t_{R C}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1,2 \& 3$ |



Figure 1. Output Load


Figure 2. Output Load (for $t_{\mathrm{HZ}}, \mathrm{t}_{\mathrm{LZ}}, \mathrm{t}_{\mathrm{WZ}}$, and $\mathrm{t}_{\mathrm{ow}}$ )


Figure 3. $\overline{\mathrm{BUSY}}$ and $\overline{\mathrm{NT}}$ Output Load

[^6]
## AC ELECTRICAL CHARACTERISTICS OVER THE

## OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

| SYMBOL | PARAMETER | $\begin{aligned} & 7130 \times 35^{(2)} \\ & 7140 \times 35^{(2)} \\ & \hline \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 7130 \times 45 \\ 7140 \times 45 \end{array}$ |  | $\begin{aligned} & 7130 \times 55 \\ & 7140 \times 55 \end{aligned}$ |  | $\begin{aligned} & 7130 \times 70 \\ & 7140 \times 70 \end{aligned}$ |  | $\begin{array}{r} 7130 \times 90 \\ 7140 \times 90 \end{array}$ |  | $\begin{aligned} & 7130 \times 100 / 120^{(3)} \\ & 7140 \times 100 / 120^{(3)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 35 | - | 45 | - | 55 | - | 70 | - | 90 | - | 100/120 | - | ns |
| ${ }^{\text {A }}$ A | Address Access Time | - | 35 | - | 45 | - | 55 | - | 70 | - | 90 | - | 100/120 | ns |
| $t_{\text {ACE }}$ | Chip Enable Access Time | - | 35 | - | 45 | - | 55 | - | 70 | - | 90 | - | 100/120 | ns |
| $t_{\text {AOE }}$ | Output Enable Access Time | - | 25 | - | 30 | - | 35 | - | 40 | - | 40 | - | 40/60 | ns |
| ${ }^{\text {t }}$ | Output Hold From Address Change | 0 | - | 0 | - | 0 | - | 0 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{L}}$ | Output Low 2 Time (1, 4) | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {Hz }}$ | Output High Z Time (1.4) | - | 15 | - | 20 | - | 30 | - | 35 | - | 40 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{Pu}}$ | Chip Enable to Power Up Time ${ }^{(4)}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Disable to Power Down Time (4) | - | 50 | - | 50 | - | 50 | - | 50 | - | 50 | - | 50 | ns |

## NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1,2 and 3 ).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
4. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. 1 , EITHER SIDE ${ }^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE ${ }^{(1,3)}$


NOTES:

1. $\mathrm{R} \overline{\mathrm{W}}$ is high for Read Cycles.
2. Device is continuously enabled, $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{iL}}$.
3. Addresses valid prior to or coincident with $\overline{\mathrm{CE}}$ transition low.
4. $\overline{O E}=V_{L L}$

## AC ELECTRICAL CHARACTERISTICS OVER THE

 OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(6)}$| SYMBOL | PARAMETER | $\begin{aligned} & 7130 \times 35^{(2)} \\ & 7140 \times 35^{(2)} \end{aligned}$ |  | $\begin{array}{r} 7130 \times 45 \\ 7140 \times 45 \end{array}$ |  | $\begin{aligned} & 7130 \times 55 \\ & 7140 \times 55 \end{aligned}$ |  | $\begin{aligned} & 7130 \times 70 \\ & 7140 \times 70 \end{aligned}$ |  | $\begin{aligned} & 7130 \times 90 \\ & 7140 \times 90 \end{aligned}$ |  | $\begin{aligned} & 7130 \times 100 / 120^{(3)} \\ & 7140 \times 100 / 120^{(3)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {twc }}$ | Write Cycle Time ${ }^{(5)}$ | 35 | - | 45 | - | 55 | - | 70 | - | 90 | - | 100/120 | - | ns |
| $\mathrm{t}_{\mathrm{EW}}$ | Chip Enable to End of Write | 30 | - | 35 | - | 40 | - | 50 | - | 85 | - | 90/100 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 30 | - | 35 | - | 40 | - | 50 | - | 85 | - | 90/100 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0. | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 30 | - | 35 | - | 40 | - | 50 | - | 55 | - | 55/65 | - | ns |
| ${ }^{\text {t }}$ WR | Write Recovery Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {dw }}$ | Data Valid to End of Write | 20 | - | 20 | - | 20 | - | 30 | - | 40 | - | 40 | - | ns |
| $\mathrm{t}_{\mathrm{Hz}}$ | Output High Z Time ${ }^{(1,4)}$ | - | 15 | - | 20 | - | 30 | - | 35 | - | 40 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {t }}$ W | Write Enabled to Output in High Z $(1,4)$ | - | 15 | - | 20 | - | 30 | - | 35 | - | 40 | - | 40/50 | ns |
| tow | Output Active From End of Write (1,4) | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

## NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1,2 and 3 ).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
4. This parameter guaranteed but not tested.
5. For MASTER/SLAVE combination, $t_{W C}=t_{B A A}+t_{W P}$.
6. " $x$ " in part numbers indicates power rating ( S or L ).

TIMING WAVEFORM OF WRITE CYCLE NO. 1 , (R/W CONTROLLED TIMING) ${ }^{(1,2,3,7)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, (高 CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. $R \bar{W}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{E W}$ or $t_{\text {WP }}$ ) of a low $\overline{C E}$ and a low $R \bar{W}$.
3. $t_{\text {WR }}$ is measured from the earlier of $\overline{C E}$ or $R \bar{W}$ going high to the end of the write cycle.
4. During this period, the $I / O$ pins are in the output state and input signals must not be applied.
5. If the $\overline{C E}$ low transition occurs simultaneously with or after the $\mathrm{R} \overline{\mathrm{W}}$ low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 500 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).
7. If $\overline{O E}$ is low during a $R \bar{W}$ controlled write cycle, the write pulse width must be the larger of $t_{W P}$ or $t_{W Z}+t_{D W}$ to allow the $I / O$ drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during an $R \bar{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{\text {wp }}$.

## AC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(8)}$


| BUSY | IMING |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {WB }}$ | Write to $\overline{\mathrm{BUSY}}{ }^{(3,6)}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {w }}$ W | Write Hold After $\overline{\text { BUSY }}{ }^{(7)}$ | 20 | - | 20 | - | 20 | - | 20 |  | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\text {BAA }}$ | $\overline{\text { BUSY }}$ Access Time to Address | - | 35 | - | 35 | - | 45 | - | 45 | - | 45 | - | 50/60 | ns |
| $\mathrm{t}_{\text {BDA }}$ | $\overline{\text { BUSY }}$ Disable Time to Address | - | 30 | - | 35 | - | 40 | - | 40 | - | 45 | - | 50/60 | ns |
| ${ }^{\text {t }}$ BAC | $\overline{\text { BUSY }}$ Access Time to Chip Enable | - | 30 | - | 30 | - | 35 | - | 35 | - | 45 | - | 50/60 | ns |
| $t_{\text {b }}$ | BUSY Disable Time to Chip Enable | - | 25 | - | 25 | - | 30 | - | 30 | - | 45 | - | 50/60 | ns |
| ${ }^{\text {t }}$ WDD | Write Pulse to Data Delay ${ }^{(4)}$ | - | 60 | - | 70 | - | 80 | - | 90 | - | 100 | - | 120/140 | ns |
| $t_{\text {DDD }}$ | Write Data Valid to Read Data Delay ${ }^{(4)}$ | - | 35 | - | 45 | - | 55 | - | 70 | - | 90 | - | 100/120 | ns |
| $\mathrm{t}_{\text {APS }}$ | Arbitration Priority Set-up Time | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {BDD }}$ | BUSY Disable to Valid Data (5) | - | Note 5 | - | Note 5 | - | Note 5 | - | Note 5 | - | Note 5 | - | Note 5 | ns |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. For SLAVE part (IDT7140) only.
4. Port-to-port delay through RAM cells from writing port to reading port.
5. $t_{B D D}$ is a calculated parameter and is the greater of $0, t_{\text {WDD }}-t_{\text {WP }}$ (actual) or $t_{D D D} t_{D W}$ (actual).
6. To ensure that the write cycle is inhibited during contention.
7. To ensure that a write cycle is completed after contention.
8. " $x$ " in part numbers indicates power rating ( S or L ).

TIMING WAVEFORM OF READ WITH $\overline{B U S Y}$


TIMING WAVEFORM OF WRITE WITH BUSY


CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 11 | PF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 11 | PF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

TIMING WAVEFORM OF CONTENTION CYCLE NO. 1, $\overline{\text { CE }}$ ARBITRATION
$\overline{\mathrm{CE}}_{\mathrm{L}}$ VALID FIRST:

$\overline{C E}_{\mathrm{R}}$ VALID FIRST:


TIMING WAVEFORM OF CONTENTION CYCLE NO. 2, ADDRESS VALID ARBITRATION ${ }^{(1)}$
LEFT ADDRESS VALID FIRST:


RIGHT ADDRESS VALID FIRST:


NOTE:

1. $\overline{\mathrm{CE}}_{\mathrm{L}}=\overline{\mathrm{CE}}_{\mathrm{R}}=\mathrm{V}_{\mathrm{LI}}$

## AC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

| SYMBOL | PARAMETER | $\begin{aligned} & 7130 \times 35^{(1)} \\ & 7140 \times 35^{(1)} \\ & \text { MIN. } \quad \text { MAX. } \end{aligned}$ | $\begin{gathered} 7130 \times 45 \\ 7140 \times 45 \\ \text { MIN. MAX. } \end{gathered}$ | $\begin{aligned} & 7130 \times 55 \\ & 7140 \times 55 \end{aligned}$ |  | $\begin{aligned} & 7130 \times 70 \\ & 7140 \times 70 \end{aligned}$ |  | $\begin{aligned} & 7130 \times 90 \\ & 7140 \times 90 \end{aligned}$ |  | $\begin{gathered} 7130 \times 100 / 120^{(2)} \\ 7140 \times 100 / 120^{(2)} \\ \text { MIN. MAX. } \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INTERRUPT TIMING |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | 0 | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {wh }}$ | Write Recovery Time | 0 | 0 | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }_{\text {INS }}$ | Interrupt Set Time | 35 | 40 | - | 45 | - | 50 | - | 55 | - | 60770 | ns |
| ${ }_{\text {t }}$ | Interrupt Reset Time | 35 | 40 | - | 45 | - | 50 | - | 55 | - | 60/70 | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

TIMING WAVEFORM OF INTERRUPT MODE ${ }^{(1,2)}$
LEFT SIDE SETS $\overline{\operatorname{INT}}_{\mathrm{R}}$ :


RIGHT SIDE CLEARS $\overline{\operatorname{INT}}_{\mathrm{R}}$ :


NOTES:

1. $\overline{C E}_{\mathrm{L}}=\overline{\mathrm{CE}}_{\mathrm{R}}=\mathrm{V}_{\mathrm{L}}$
2. $\overline{\mathrm{N} T_{\mathrm{L}}}$ and $\overline{\mathrm{N} \mathrm{N}_{\mathrm{R}}}$ are reset to $\mathrm{V}_{\mathrm{OH}}$ during power up.

## TIMING WAVEFORM OF INTERRUPT MODE ${ }^{(1,2)}$

RIGHT SIDE SETS $\overline{I N T}_{\mathrm{L}}$ :


LEFT SIDE CLEARS $\overline{\text { INTL: }}$


NOTES:

1. $\overline{\mathrm{CE}}_{\mathrm{L}}=\overline{\mathrm{CE}}_{\mathrm{R}}=\mathrm{V}_{\mathrm{L}}$
2. $\mathbb{N T} T_{\mathrm{R}}$ and $\mathbb{N T} T_{\mathrm{L}}$ are reset (high) during power up.

## 16-BIT MASTER/SLAVE DUAL-PORT MEMORY SYSTEMS



NOTE:

1. No arbitration in IDT7140 (SLAVE). $\overline{\text { BUSY-IN }}$ inhibits write in IDT7 140 (SLAVE).

## FUNCTIONAL DESCRIPTION:

The IDT7130/40 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The ID T7130/40 has an automatic power down feature controlled by $\overline{\mathrm{CE}}$. The $\overline{\mathrm{CE}}$ controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{C E}$ high). When a port is enabled, access to the entire memory array is permitted. Each port has its own Output Enable control (OE). In the read mode, the port's OE turns on the output drivers when set LOW. Non-contention READ/WRITE conditions are illustrated in Table I.

The interrupt flag (INT) permits communication between ports or systems. If the user chooses to use the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag (INT $L$ ) is set when the right port writes to memory location 3FE (HEX). The left port clears the interrupt by reading address location $3 F E$. Likewise, the right port interrupt fiag $\left({ }^{\left(N T_{R}\right.}\right)$ is set when the left port writes to memory location $3 F F$ (HEX) and to clear the interrupt flag ( $\left(\overline{N T}_{R}\right)$, the right port must read the memory location 3FF. The message ( 8 bits) at 3FE or 3 FF is userdefined. If the interrupt function is not used, address locations 3FE and 3FF are not used as mail boxes, but as part of the random access memory. Refer to Table II for the interrupt operation.

## ARBITRATION LOGIC, <br> FUNCTIONAL DESCRIPTION:

The arbitration logic will resolve an address match or a chip enable match down to 5 ns minimum and determine which port has access. In all cases, an active BUSY flag will be set for the delayed port.

The $\overline{B U S Y}$ flags are provided for the situation when both ports simultaneously access the same memory location. When this situation occurs, on-chip arbitration logic will determine which port has access and sets the delayed port's BUSY flag. BUSY is set at speeds that permit the processor to hold the operation and its respective address and data. It is important to note that the operation is invalid for the port that has BUSY set LOW. The delayed port will have access when BUSY goes inactive.

Contention occurs when both left and right ports are active and both addresses match. When this situation occurs, the on-chip arbitration logic determines access. Two modes of arbitration are provided: (1) if the addresses match and are valid before $\overline{\mathrm{CE}}$, onchip control logic arbitrates between $\overline{\mathrm{CE}}_{\mathrm{L}}$ and $\overline{\mathrm{CE}}_{\mathrm{R}}$ for access; or (2) if the CEs are low before an address match, on-chip control logic arbitrates between the left and right addresses for access (refer to Table III). In either mode of arbitration, the delayed port's BUSY flag is set and will reset when the port granted access completes its operation.

## DATA BUS WIDTH EXPANSION, MASTER/SLAVE DESCRIPTION:

Expanding the data bus width to sixteen-or-more-bits in a dualport RAM system implies that several chips will be active at the same time. If each chip includes a hardware arbitrator, and the addresses for each chip arrive at the same time, it is possible that one will activate its $\overline{B U S Y}_{L}$ while another activates its $\overline{B U S Y}_{R}$ signal. Both sides are now busy and the CPUs will wait indefinitely for their port to become free.

To avoid this "Busy Lock-Out" problem, IDT has developed a MASTER/SLAVE approach where only one hardware arbitrator, in the MASTER, is used. The SLAVE has BUSY inputs which allow an interface to the MASTER with no external components and with a speed advantage over other systems.

When expanding dual-port RAMs in width, the writing of the SLAVE RAMs must be delayed, until after the BUSY input has settled. Otherwise, the SLAVE chip may begin a write cycle during a contention situation. Conversely, the write pulse must extend a hold time past BUSY to ensure that a write takes place after the contention is resolved. This timing is inherent in all dual-port memory systems where more than one chip is active at the same time.

The write pulse to the SLAVE should be delayed by the maximum arbitration time of the MASTER. If, then, a contention occurs, the write to the SLAVE will be inhibited due to BUSY from the MASTER.

## TRUTH TABLES

TABLE I-NON-CONTENTION
READ/WRITE CONTROL ${ }^{(4)}$

| LEFT OR RIGHT PORT ${ }^{(1)}$ |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| R/W | $\overline{C E}$ | $\overline{O E}$ | D0-7 |  |
| X | H | X | Z | Port Disabled and in Power Down Mode, $\mathrm{I}_{\mathrm{SB} 2}$ or $\mathrm{I}_{\mathrm{SB} 4}$ |
| X | H | X | Z | $\begin{aligned} & \overline{\mathrm{CE}}_{\mathrm{R}}=\overline{\mathrm{CE}}_{\mathrm{L}}=\mathrm{H}, \text { Power Down } \\ & \text { Mode, } \mathrm{I}_{\mathrm{SB} 1} \text { or } \mathrm{I}_{\mathrm{SB}} \end{aligned}$ |
| $L$ | L | X | DATA $_{\text {IN }}$ | Data on Port Written Into Memory ${ }^{(2)}$ |
| H | L | L | DATA out | Data in Memory Output on Port ${ }^{(3)}$ |
| H | L | H | z | High Impedance Outputs |

NOTES:

1. $A_{O L}-A_{9 L} \neq A_{O R}-A_{\theta R}$
2. If $\overline{B U S Y}=\mathrm{L}$, data is not written.
3. If $\overline{B U S Y}=L$, data may not be valid, see $t_{\text {WDD }}$ and $t_{\text {DOD }}$ timing.
4. $H=H I G H, L=L O W, X=$ DON'T CARE, $Z=$ HIGH IMPEDANCE

TABLE II-INTERRUPT FLAG ${ }^{(1,4)}$

| LEFT PORT |  |  |  |  | RIGHT PORT |  |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R} / \bar{W}_{\mathrm{L}}$ | $\overline{C E}_{L}$ | $\overline{\mathrm{O}} \mathrm{E}_{\mathrm{L}}$ | $A_{0 L}-A_{9 L}$ | $\overline{\mathrm{INT}_{L}}$ | $\mathrm{R} / \bar{W}_{\text {R }}$ | $\overline{\mathrm{CE}}_{\mathrm{R}}$ | $\overline{\mathrm{OE}}_{\mathrm{R}}$ | $A_{0 L}-A_{\text {gR }}$ | $\overline{\mathrm{INT}}_{\mathrm{R}}$ |  |
| L | L | X | 3FF | X | X | X | X | X | $L^{(2)}$ | Set Right $\overline{N T T}_{\text {R }}$ Flag |
| X | X | X | X | X | X | L | L | 3FF | $H^{(3)}$ | Reset Right ${\overline{N T} T_{R} \text { Flag }}^{\text {F }}$ |
| X | X | X | X | $L^{(3)}$ | L | L | X | 3FE | X | Set Left $\overline{N T}_{\text {L }}$ Flag |
| X | L | L | 3 FE | $H^{(2)}$ | X | X | X | X | X | Reset Left $\overline{N T} T_{L}$ Flag |

NOTES:

1. Assumes $\overline{B U S Y_{L}}=\overline{B U S Y}_{R}=H$.
2. If $\overline{B U S Y}_{R}=L$, then $N C$.
3. If $\overline{B U S Y_{L}}=L$, then $N C$.
4. $H=H I G H, L=L O W, X=D O N T$ CARE, NC $=$ NO CHANGE

TABLE III-ARBITRATION ${ }^{(2)}$

| LEFT PORT |  | RIGHT PORT |  | FLAGS (1) |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{CE}} \mathrm{L}^{\text {L }}$ | $\mathrm{A}_{0 L}-\mathrm{A}_{9 L}$ | $\overline{\mathbf{C E}}_{\mathrm{R}}$ | $\mathrm{A}_{0 \mathrm{~L}}-\mathrm{A}_{9 R}$ | $\overline{\mathrm{BUSY}} \overline{\mathrm{Y}}_{\text {L }}$ | $\overline{\text { BuSY }}_{\text {R }}$ |  |
| H | $X$ | H | X | H | H | No Contention |
| L | Any | H | X | H | H | No Contention |
| H | X | L | Any | H | H | No Contention |
| L | $\pm A_{0 R}-A_{9 R}$ | L | $\pm$ AOL - ${ }_{\text {Ag }}$ | H | H | No Contention |
| ADDRESS ARBITRATION WITH CE LOW BEFORE ADDRESS MATCH |  |  |  |  |  |  |
| L | LV5R | L | LV5R | H | L | L-Port Wins |
| L | RV5L | L | RV5L | L | H | R-Port Wins |
| L | Same | L | Same | H | L | Arbitration Resolved |
| L | Same | L | Same | L | H | Arbitration Resolved |
| $\overline{\overline{C E}}$ ARBITRATION WITH ADDRESS MATCH BEFORE $\overline{C E}$ |  |  |  |  |  |  |
| LL5R | $=A_{\text {OR }}-A_{9 R}$ | LL5R | $=A 0 L-A_{\text {gl }}$ | H | L | L-Port Wins |
| RL5L | $=A_{O R}-A_{9 R}$ | RL5L | $=A_{0 L}-A_{\text {gl }}$ | L | H | R-Port Wins |
| LW5R | $=A_{\text {OR }}-A_{9 R}$ | LW5R | $=A_{0 L}-A_{9 L}$ | H | L | Arbitration Resolved |
| LW5R | $=A_{O R}-A_{9 R}$ | LW5R | $=A_{O L}-A_{G L}$ | L | H | Arbitration Resolved |

## NOTE:

1. $\overline{\text { INT }}$ Flags Don't Care.
2. $X=$ DON'T CARE, $L=$ LOW, $H=H I G H$

LV5R $=$ Left Address Valid $\geq 5$ ns before right address.
RV5L $=$ Right Address Valid $\geq 5$ ns before left address.

Same $=$ Left and Right Addresses match within 5 ns of each other.
LL5R $=$ Left $\overline{C E}=L O W \geq 5 n s$ before Right $\overline{C E}$.
RL5L $=$ Right $\overline{C E}=$ LOW $\geq 5$ ns before Left $\overline{C E}$.
LW5R $=$ Left and Right $\overline{C E}=$ LOW within 5 ns of each other.

## ORDERING INFORMATION


Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B

Plastic DIP
Sidebraze DIP
Plastic Leaded Chip Carrier
48 -Pin Leadless Chip Carrier
52-Pin Leadless Chip Carrier Flatpack
$\left.\begin{array}{l}\text { Commercial Only } \\ \text { Military Only }\end{array}\right\}$ Speed in Nanoseconds

## Low Power

Standard Power
8 K ( $1 \mathrm{~K} \times 8$-Bit) MASTER Dual-Port RAM 8 K ( $1 \mathrm{~K} \times 8$-Bit) SLAVE Dual-Port RAM


## FEATURES:

- High-speed access
- Military: 45/55/70/90/100/120ns (max.)
- Commercial: 35/45/55/70/90/100ns (max.)
- Low-power operation
- IDT7132/42SA

Active: 325 mW (typ.)
Standby: 5mW (typ.)

- IDT7132/42LA

Active: 325mW (typ.)
Standby: 1 mW (typ.)

- MASTER IDT7132 easily expands data bus width to 16 -or-more bits using SLAVE IDT7142
- On-chip port arbitration logic (IDT7132 only)
- $\overline{B U S Y}$ output flag on IDT7132; $\overline{B U S Y}$ input on IDT7142
- Fully asynchronous operation from either port
- Battery backup operation-2V data retention
- TTL-compatible, single $5 \mathrm{~V} \pm 10 \%$ power supply
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87002 is pending listing on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT7132/IDT7142 are high-speed 2K x 8 dual-port static RAMs. The IDT7132 is designed to be used as a stand-alone 8-bit dual-port RAM or as a "MASTER" dual-port RAM together with the IDT7142 "SLAVE" dual-port in 16-bit-or-more word width systems. Using the IDT MASTER/SLAVE dual-port RAM approach in 16-or-more-bit memory system applications results in full-speed, errorfree operation without the need for additional discrete logic.

Both devices provide two independent ports with separate control, address and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by $\overline{C E}$, permits the on-chip circuitry of each port to enter a very low standby power mode.

Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ high-performance technology, these devices typically operate on only 325 mW of power at maximum access times as fast as 35 ns . Low-power (LA) versions offer battery backup data retention capability, with each dual-port typically consuming $200 \mu \mathrm{~W}$ from a 2 V battery.

The IDT7132/7142 devices are packaged in a 48-pin sidebraze or plastic DIP, 48 - or 52 -pin LCC, 52 -pin PLCC, and a 48 -lead flatpack.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



NOTES:

1. IDT7132 (MASTER): BUSY is open drain output and requires pullup resistor. IDT7142 (SLAVE): BUSY is input.

CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS




RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | $\mathrm{V}_{\text {CC }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $V_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for puise width less than 20 ns .

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.5 | 1.5 | W |
| louT | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## DC ELECTRICAL CHARACTERISTICS OVER THE <br> OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE (VCC $=5.0 \mathrm{~V} \pm 10 \%)$

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7132SAIDT7142SAMIN. $\quad$ MAX. |  | IDT7132LA <br> IDT7142LA <br> MIN. <br> MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \|l|l | Input Leakage Current | $\mathrm{V}_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{C C}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | $\overline{\mathrm{CE}}=\mathrm{V}_{\text {H }}, \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {CC }}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage ( $1 / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ ) | $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ | - | 0.4 | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Open Drain Output Low Voltage (BUSY) | $\mathrm{IOL}^{\text {a }}=16 \mathrm{~mA}$ | - | 0.5 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 | - | 2.4 | - | V |

## DC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(1)}\left(V_{C C}=5.0 \mathrm{~V} \pm 10 \%\right)$

| SYMBOL | PARAMETER | TEST CONDITION | VERSION | $\begin{aligned} & 7132 \times 35^{(2)} \\ & 7142 \times 35^{(2)} \\ & \hline \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 7132 \times 45 \\ 7142 \times 45 \\ \hline \end{array}$ |  | $\begin{array}{\|l\|} \hline 7132 \times 55 \\ 7142 \times 55 \\ \hline \end{array}$ |  | $\begin{array}{\|l\|} \hline 7132 \times 70 \\ 7142 \times 70 \end{array}$ |  | $\begin{array}{\|l\|} \hline 7132 \times 90 \\ 7142 \times 90 \\ \hline \end{array}$ |  | $7132 \times 100 / 120^{(3)}$ <br> $7142 \times 100 / 120^{(3)}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | TYP. | MAX. | TYP. | MAX. | TYP. | MAX. | TYP.M | AX. | YP. | MAX. | TYP. | MAX. |  |
| Icc | Dynamic Operating Current (Both Ports Active) | $\begin{aligned} & \overline{C E}=V_{\text {IL }} \\ & \text { Outputs open } \\ & \bar{f}=f_{\text {MAX }}(4) \end{aligned}$ | MIL. SA | - | - |  | $\begin{array}{r} 230 \\ 185 \\ \hline \end{array}$ | 65 | $\begin{aligned} & 230 \\ & 185 \end{aligned}$ | $\begin{aligned} & 65 \\ & 65 \end{aligned}$ | $\begin{array}{r} 225 \\ 180 \\ \hline \end{array}$ | $\begin{aligned} & 65 \\ & 65 \\ & \hline \end{aligned}$ | $\begin{array}{r} 200 \\ 160 \\ \hline \end{array}$ | $\begin{aligned} & 65 \\ & 65 \\ & \hline \end{aligned}$ | $\begin{aligned} & 190 \\ & 155 \\ & \hline \end{aligned}$ |  |
|  |  |  | COM'L. SA | 75 | $\begin{array}{r} 195 \\ 155 \end{array}$ |  |  | 65 | $\begin{aligned} & 180 \\ & 140 \\ & \hline \end{aligned}$ | $\begin{aligned} & 65 \\ & 65 \\ & 65 \end{aligned}$ | $\begin{array}{r} 180 \\ 135 \\ \hline \end{array}$ | 65 | $\begin{aligned} & 100 \\ & 130 \\ & 130 \end{aligned}$ | $\begin{aligned} & 65 \\ & 65 \\ & \hline \end{aligned}$ | $\begin{array}{r} 180 \\ 130 \\ \hline \end{array}$ | ma |
| $\mathrm{I}_{\text {S81 }}$ | Standby Current (Both Ports - TTL Level Inputs) | $\overline{C E}_{L_{L}} \text { and } \overline{\mathrm{f}}_{\mathrm{MAX}(4)} \geq V_{\mathrm{IH}}$ | MIL. SA | - | - |  | $\begin{aligned} & 65 \\ & 55 \\ & \hline \end{aligned}$ | 25 25 | $\begin{aligned} & 65 \\ & 55 \\ & \hline \end{aligned}$ | 25 | $\begin{aligned} & 65 \\ & 55 \\ & \hline \end{aligned}$ | 25 | $\begin{aligned} & 65 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | 65 45 |  |
|  |  |  | COM'L. SA | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 65 \\ & 45 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 65 \\ & \hline 45 \end{aligned}$ | 25 25 | $\begin{aligned} & 65 \\ & 55 \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{array}{r} 60 \\ 40 \\ \hline \end{array}$ | 25 25 | $\begin{aligned} & 55 \\ & 35 \\ & 35 \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | 55 <br> 35 |  |
| $\mathrm{I}_{\text {SB2 }}$ | Standby Current (One Port-TTL Level Inputs) | $\overline{\mathrm{CE}}_{\mathrm{L}}$ or $\overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}$Active Port Outputs Active PortOpen, $f=f_{\text {max }}(4)$ | MIL. SA | - | - |  | $\begin{aligned} & 135 \\ & 110 \\ & \hline \end{aligned}$ | 40 | $\begin{aligned} & 135 \\ & 110 \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 135 \\ & 110 \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | 125 100 |  |
|  |  |  | COM'L. SA | 40 40 | $\begin{aligned} & 130 \\ & 95 \end{aligned}$ | 40 40 | $\begin{array}{r} 120 \\ \hline 85 \\ \hline \end{array}$ | 40 | $\begin{gathered} 115 \\ 85 \end{gathered}$ | 40 40 | $\begin{gathered} 110 \\ 185 \\ 85 \end{gathered}$ | 40 | $\begin{gathered} 110 \\ 75 \\ \hline \end{gathered}$ | $\begin{aligned} & 40 \\ & \hline 40 \\ & 40 \end{aligned}$ | 110 75 |  |
| ${ }^{\text {SB3 }}$ | Full Standby Current (Both Ports-All CMOS Level Inputs) | Both Ports $\overline{C E}_{L}$ and $\overline{C E}_{R} \geq V_{C C}-0.2 V$ <br> $\mathrm{V}_{\mathrm{N}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathbb{N}} \leq 0.2 \mathrm{~V}, \mathrm{f}=0^{(4)}$ | MIL. SA | - | - | 1.0 0.2 | $\begin{aligned} & 30 \\ & 10 \\ & 10 \end{aligned}$ | 1.0 0.2 | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | 1.0 0.2 | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | 1.0 0.2 | $\begin{aligned} & 30 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | 30 10 | mA |
|  |  |  | COM'L. SA | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{gathered} 15 \\ 4 \end{gathered}$ | 1.0 <br> 0.2 | $\begin{gathered} 15 \\ 4 \end{gathered}$ | 1.0 0.2 | $\begin{gathered} 15 \\ 4 \end{gathered}$ | $\begin{aligned} & 1.00 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 4 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{gathered} 15 \\ 4 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | 15 <br> 4.0 |  |
| $\mathrm{I}_{\text {SB4 }}$ | Full Standby Current (One Port-All CMOS Level Inputs) | One Port $\overline{C E}_{\mathrm{L}}$ or $\overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ $\mathrm{V}_{\mathrm{N}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or $V_{I_{N}} \leq 0.2 V$ <br> Active Port Outputs Open, $f=f_{\text {MAX }}(4)$ | MIL. SA | - | - | 40 | $\begin{gathered} 125 \\ 95 \end{gathered}$ | 40 | $\begin{gathered} 120 \\ 90 \end{gathered}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{gathered} 115 \\ 85 \end{gathered}$ |  | $\begin{gathered} 110 \\ 80 \end{gathered}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{aligned} & 110 \\ & 80 \end{aligned}$ |  |
|  |  |  | COM'L. LA |  | $\begin{aligned} & 115 \\ & 90 \end{aligned}$ | 40 | $\begin{gathered} 105 \\ 80 \end{gathered}$ | 40 35 | $\begin{aligned} & 100 \\ & 75 \end{aligned}$ | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | $\begin{gathered} 100 \\ 75 \end{gathered}$ | 40 |  | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ | 95 |  |

## NOTES:

1. $x$ in part numbers indicates power rating (SA or LA).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
4. $f_{M A X}=$ All inputs cycling at $f=1 / t_{R C}$ (except Output Enable). $f=0$ means no address or control lines change. Applies only to input at CMOS level standby, $I_{\text {SB3 }}$.

DATA RETENTION CHARACTERISTICS (LA Version Only)

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT7132LA/IDT7142LA |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | TYP. ${ }^{(1)}$ | MAX. |  |
| $V_{\text {DR }}$ | $\mathrm{V}_{\text {cC }}$ for Data Retention | $\begin{aligned} & V_{C C}=2.0 \mathrm{~V}, \overline{C E} \geq V_{C C}-0.2 \mathrm{~V} \\ & V_{\mathbb{N}} \geq V_{C C}-0.2 \mathrm{~V} \text { or } V_{\mathbb{N}} \leq 0.2 \mathrm{~V} \end{aligned}$ |  | 2.0 | - | - | V |
|  | Data Retention Current |  | MIL. | - | 100 | 4000 | $\mu \mathrm{A}$ |
| ICCD |  |  | COM'L. | - | 100 | 1500 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{CDR}^{(3)}}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | - | ns |
| $t_{R^{(3)}}$ | Operation Recovery Time |  |  | $t_{R C}{ }^{(2)}$ | - | - | ns |

NOTES:

1. $V_{C C}=2 V, T_{A}=+25^{\circ} \mathrm{C}$
2. $t_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1,2 \& 3$ |



Figure 1. Output Load


Figure 2. Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$, and $t_{o w)}$


Figure 3. $\overline{\text { BUSY }}$ Output
Load
(IDT7132 only)

[^7]
## AC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(5)}$

| SYMBOL | PARAMETER | $\begin{aligned} & 7112 \times 35^{(2)} \\ & 7142 \times 35^{(2)} \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & 7132 \times 45 \\ & 7142 \times 45 \end{aligned}$ |  | $\begin{aligned} & 7132 \times 55 \\ & 7142 \times 55 \end{aligned}$ |  | $\begin{aligned} & 7132 \times 70 \\ & 7142 \times 70 \end{aligned}$ |  | $\begin{aligned} & 7132 \times 90 \\ & 7142 \times 90 \end{aligned}$ |  | $\begin{aligned} & 7132 \times 100 / 120^{(3)} \\ & 7142 \times 100 / 120^{(3)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 35 | - | 45 | - | 55 | - | 70 | - | 90 | - | 100/120 | -- | ns |
| ${ }^{\text {A }}$ A | Address Access Time | - | 35 | - | 45 | - | 55 | - | 70 | - | 90 | - | 100/120 | ns |
| $t_{\text {ACE }}$ | Chip Enable Access Time | - | 35 | - | 45 | - | 55 | - | 70 | - | 90 | - | 100/120 | ns |
| $\mathrm{t}_{\text {AOE }}$ | Output Enable Access Time | - | 25 | - | 30 | - | 35 | - | 40 | - | 40 | - | 40/60 | ns |
| ${ }^{\text {toh }}$ | Output Hold From Address Change | 0 | - | 0 | - | 0 | - | 0 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{Lz}}$ | Output Low Z Time (1.4) | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\mathrm{Hz}}$ | Output High Z Time (1, 4) | - | 15 | - | 20 | - | 30 | - | 35 | - | 40 | - | 40 | ns |
| $t_{\text {pu }}$ | Chip Enable to Power Up Time (4) | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Disable to Power Down Time ${ }^{(4)}$ | - | 50 | - | 50 | - | 50 | - | 50 | - | 50 | - | 50 | ns |

## NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1,2 and 3 ).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
4. This parameter guaranteed but not tested.
5. " $x$ " in part numbers indicates power rating (SA or LA).

TIMING WAVEFORM OF READ CYCLE NO. 1 , EITHER SIDE ${ }^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE ${ }^{(1,3)}$


## NOTES:

1. $\mathrm{R} / \bar{W}$ is high for Read Cycles.
2. Device is continuously enabled, $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{LL}}$.
3. Addresses valid prior to or coincident with $\overline{\mathrm{CE}}$ transition low.
4. $\overline{O E}=V_{L}$

## AC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(6)}$

| SYMBOL | PARAMETER | $\begin{aligned} & 7132 \times 35^{(2)} \\ & 7122 \times 35^{(2)} \\ & \end{aligned}$ | 713 714 MIN. | $\begin{aligned} & \times 45 \\ & \times 45 \\ & \text { MAX. } \end{aligned}$ | $\begin{array}{r} 713 \\ 714 \\ \text { MIN. } \end{array}$ | $\begin{aligned} & \times 55 \\ & \times 55 \\ & \text { MAX. } \end{aligned}$ |  | $\begin{aligned} & \times 70 \\ & \times 70 \\ & \text { MAX. } \end{aligned}$ | 713 714 MIN. | $\begin{aligned} & \times 90 \\ & \times 90 \\ & \text { MAX. } \end{aligned}$ | $\begin{array}{\|c} 7132 \times 1 \\ 7142 \times 1 \\ \text { MIN. } \end{array}$ | $\begin{aligned} & 9 / 120^{(3)} \\ & \hline 1120^{(3)} \\ & \text { MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ c | Write Cycle Time ${ }^{(5)}$ | 35 | 45 | - | 55 | - | 70 | - | 90 | - | 100/120 |  | ns |
| $t_{\text {EW }}$ | Chip Enable to End of Write | 30 | 35 |  | 40 | - | 50 | - | 85 | - | 90/100 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 30 | 35 | - | 40 | - | 50 | - | 85 | - | 90/100 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {wp }}$ | Write Pulse Width | 30 | 35 | - | 40 | - | 50 | - | 55 | - | 55/65 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {DW }}$ | Data Valid to End of Write | 20 | 20 | - | 20 | - | 30 | - | 40 | - | 40 | - | ns |
| $\mathrm{t}_{\mathrm{Hz}}$ | Output High Z Time ${ }^{(1,4)}$ | 15 | - | 20 | - | 30 | - | 35 | - | 40 | - | 40 | ns |
| ${ }^{\text {t }} \mathrm{H}$ | Data Hold Time | 0 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {wz }}$ | Write Enabled to Output in High Z $(1,4)$ | - 15 | - | 20 |  | 30 |  | 35 | - | 40 | - | 40/50 | ns |
| $\mathrm{t}_{\text {ow }}$ | Output Active From End of Write $(1,4)$ | 0 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1, 2 and 3).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
4. This parameter guaranteed but not tested.
5. For MASTER/SLAVE combination, $t_{W C}=t_{B A A}+t_{W P}$.
6. " $x$ " in part numbers indicates power rating (SA or LA).

TIMING WAVEFORM OF WRITE CYCLE NO. 1 , (R/W CONTROLLED TIMING) ${ }^{(3,2,3,7)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, ( $\overline{\text { CE }}$ CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. $\mathrm{R} \overline{\bar{W}}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{E W}$ or $t_{W P}$ ) of a low $\overline{C E}$ and a low $R \bar{W}$.
3. $\mathbf{t}_{W R}$ is measured from the earlier of $C E$ or $R / W$ going high to the end of the write cycle.
4. During this period, the I/O pins are in the output state and input signals must not be applied.
5. If the $\overline{C E}$ low transition occurs simultaneously with or after the $\mathrm{R} \bar{W}$ low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 500 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).
7. If $\overline{O E}$ is low during a $R \bar{W}$ controlled write cycle, the write pulse width must be the larger of $t_{W P}$ or ( $t_{W Z}+t_{D W}$ ) to allow the $I / O$ drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during an $R \bar{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{\text {wP }}$.

AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

| SYMBOL | PARAMETER | $\begin{aligned} & 7132 \times 35^{(1)} \\ & 7142 \times 35^{(1)} \\ & \text { MIN. MAX. } \end{aligned}$ | $7132 \times 45$$7142 \times 45$MIN. MAX. |  | $\begin{array}{r} 7132 \times 55 \\ 7142 \times 55 \\ \text { MIN. MAX. } \\ \hline \end{array}$ |  | $\begin{array}{r} 7132 \times 70 \\ 7142 \times 70 \\ \text { MIN. MAX. } \end{array}$ |  | $\begin{aligned} & 7132 \times 90 \\ & 7142 \times 90 \end{aligned}$ |  | $7132 \times 100 / 120^{(2)}$ <br> $7142 \times 100 / 120^{(2)}$ <br> MIN. <br> MAX.$\|$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BUSY TIMING |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ ( ${ }_{\text {e }}$ | Write to $\overline{\text { BUSY }}^{(3,6)}$ | 0 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {wH }}$ | Write Hold After $\overline{\mathrm{BUSY}}^{(7)}$ | 20 | 20 | - | 20 |  | 20 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\text {BAA }}$ | $\overline{\text { BUSY }}$ Access Time to Address | 35 | - | 35 | - | 45 | - | 45 | - | 45 | - | 50/60 | ns |
| $\mathrm{t}_{\text {BDA }}$ | $\overline{\text { BUSY }}$ Disable Time to Address | 30 | - | 35 | - | 40 | - | 40 | - | 45 | - | 50/60 | ns |
| $\mathrm{t}_{\text {BAC }}$ | BUSY Access Time to Chip Enable | 30 | - | 30 | - | 35 | - | 35 | - | 45 | - | 50/60 | ns |
| $\mathrm{t}_{\mathrm{BDC}}$ | BUSY Disable Time to Chip Enable | - 25 | - | 25 | - | 30 | - | 30 | - | 45 | - | 50/60 | ns |
| $t_{\text {WDD }}$ | Write Pulse to Data Delay ${ }^{(4)}$ | 60 | - | 70 | - | 80 | - | 90 | - | 100 | - | 120/140 | ns |
| $t_{\text {DDD }}$ | Write Data Valid to Read Data Delay ${ }^{(4)}$ | - 35 |  | 45 | - | 55 | - | 70 | - | 90 | - | 100/120 | ns |
| $t_{\text {BDD }}$ | BUSY Disable to Valid Data ${ }^{(5)}$ | - Note 5 |  | Note 5 |  | Note 5 |  | Note 5 |  | Note 5 | - | Note 5 | ns |
| ${ }_{\text {t }}^{\text {APS }}$ | Arbitration Priority Set-up Time | 5 - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. For SLAVE part (IDT7142) only.
4. Port-to-port delay through RAM cells from writing port to reading port.
5. $t_{B D D}$ is a calculated parameter and is the greater of $0, t_{W D D}-t_{W P}$ (actual) or $t_{D D D}-t_{D W}$ (actual).
6. To ensure that the write cycle is inhibited during contention.
7. To ensure that a write cycle is completed after contention.
8. " $x$ " in part numbers indicates power rating (SA or LA).

TIMING WAVEFORM OF READ WITH $\overline{B U S Y}$


TIMING WAVEFORM OF WRITE WITH BUSY


TIMING WAVEFORM OF CONTENTION CYCLE NO. 1, $\overline{\text { CE ARBITRATION }}$
$\overline{C E}_{L}$ VALID FIRST:

$\overline{C E}_{\mathrm{R}}$ VALID FIRST:


TIMING WAVEFORM OF CONTENTION CYCLE NO. 2, ADDRESS VALID ARBITRATION ${ }^{\text {(1) }}$

LEFT ADDRESS VALID FIRST:


RIGHT ADDRESS VALID FIRST:

## NOTE:



1. $\overline{C E}_{\mathrm{L}}=\overline{\mathrm{CE}}_{\mathrm{R}}=\mathrm{V}_{\mathrm{LL}}$

## 16-BIT MASTER/SLAVE DUAL-PORT MEMORY SYSTEMS



NOTE:

1. No arbitration in IDT7142 (SLAVE). $\overline{8 U S Y}-$ IN inhibits write in IDT7142 (SLAVE).

## FUNCTIONAL DESCRIPTION:

The IDT7132/42 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. These devices have an automatic power-down feature controlled by $\overline{\mathrm{CE}}$. The $\overline{\mathrm{CE}}$ controls on-chip power-down circuitry that permits the respective port to go into a standby mode when not selected (CE high). When a port is enabled, access to the entire memory array is permitted. Each port has its own Output Enable control (OE). In the read mode, the port's OE turns on the output drivers when set LOW. Non-contention READ/WRITE conditions are illustrated in Table I.

## ARBITRATION LOGIC, FUNCTIONAL DESCRIPTION:

The arbitration logic will resolve an address match or a chip enable match down to 5 ns minimum and determine which port has access. In all cases, an active BUSY flag will be set for the delayed port.

The $\overline{\text { BUSY }}$ flags are provided for the situation when both ports simultaneously access the same memory location. When this situation occurs, on-chip arbitration logic will determine which port has access and sets the delayed port's BUSY flag. BUSY is set at speeds that permit the processor to hold the operation and its respective address and data. It is important to note that the operation is invalid for the port that has BUSY set LOW. The delayed port will have access when BUSY goes inactive.

Contention occurs when both left and right ports are active and both addresses match. When this situation occurs, the on-chip arbitration logic determines access. Two modes of arbitration are provided: (1) if the addresses match and are valid before $\overline{C E}$, onchip control logic arbitrates between $\mathrm{CE}_{\mathrm{L}}$ and $\mathrm{CE}_{\mathrm{R}}$ for access; or (2)
if the CEs are low before an address match, on-chip control logic arbitrates between the left and right addresses for access (refer to Table II). In either mode of arbitration, the delayed port's BUSY flag is set and will reset when the port granted access completes its operation.

## DATA BUS WIDTH EXPANSION, MASTER/SLAVE DESCRIPTION:

Expanding the data bus width to sixteen-or-more-bits in a dualport RAM system implies that several chips will be active at the same time. If each chip includes a hardware arbitrator, and the addresses for each chip arrive at the same time, it is possible that one will activate its $\overline{B U S Y}_{L}$ while another activates its $\overline{B U S Y}_{A}$ signal. Both sides are now busy and the CPUs will wait indefinitely for their port to become free.

To avoid this "Busy Lock-Out" problem, IDT has developed a MASTER/SLAVE approach where only one hardware arbitrator, in the MASTER, is used. The SLAVE has BUSY inputs which allow an interface to the MASTER with no external components and with a speed advantage over other systems.

When expanding dual-port RAMs in width, the writing of the SLAVE RAMs must be delayed, until after the BUSY input has settled. Otherwise, the SLAVE chip may begin a write cycle during a contention situation. Conversely, the write pulse must extend a hold time past $\overline{B U S Y}$ to ensure that a write cycle takes place after the contention is resolved. This timing is inherent in all dual-port memory systems where more than one chip is active at the same time.

The write pulse to the SLAVE should be delayed by the maximum arbitration time of the MASTER. If, then, a contention occurs, the write to the SLAVE will be inhibited due to BUSY from the MASTER

## TRUTH TABLES

TABLE I-NON-CONTENTION
READ/WRITE CONTROL

| LEFT OR RIGHT PORT ${ }^{(1)}$ |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| R/W | $\overline{C E}$ | $\overline{\mathrm{OE}}$ | $\mathrm{D}_{0-7}$ |  |
| X | H | X | Z | Port Disabled and in Power Down Mode, $\mathrm{I}_{\mathrm{SB} 2}$ or $\mathrm{I}_{\mathrm{SB} 4}$ |
| X | H | X | Z | $\overline{\mathrm{CE}}_{\mathrm{R}}=\overline{\mathrm{CE}}_{\mathrm{L}}=\mathrm{H}$, Power Down Mode, $\mathrm{I}_{\mathrm{SB} 1}$ or $\mathrm{I}_{\mathrm{SB} 3}$ |
| L | L | X | DATA ${ }_{\text {IN }}$ | Data on Port Written Into Memory ${ }^{(2)}$ |
| H | L | L | DATAOUT | Data in Memory Output on Port ${ }^{(3)}$ |
| H | L | H | Z | High Impedance Outputs |

## NOTES:

1. $A O L-A_{10 L} \neq A_{O R}-A_{1 O R}$
2. If $\overline{B U S Y}=L$, data is not written.
3. If $\overline{B U S Y}=L$, data may not be valid, see $t_{\text {WDD }}$ and $t_{B D D}$ timing. H = HIGH, L = LOW, $X=$ DON'T CARE, $Z=$ HIGH IMPEDANCE


CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{I N}=0 \mathrm{~V}$ | 11 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 11 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

TABLE II-ARBITRATION ${ }^{(2)}$

| LEFT PORT |  | RIGHT PORT |  | FLAGS (1) |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{C E}_{L}$ | $A_{0 L}-A_{10 L}$ | $\overline{\mathrm{CE}} \mathrm{F}_{\text {R }}$ | $A_{0 R}-A_{10 R}$ | $\overline{\text { BuSY }}_{\text {L }}$ | $\overline{\text { BUSY }}_{\text {R }}$ |  |
| H | X | H | X | H | H | No Contention |
| L | Any | H | X | H | H | No Contention |
| H | X | L | Any | H | H | No Contention |
| L | $\neq A_{\text {OR }}-A_{10 R}$ | L | \# A0L - Atol | H | H | No Contention |
| ADDRESS ARBITRATION WITH CE LOW BEFORE ADDRESS MATCH |  |  |  |  |  |  |
| L | LV5R | L | LV5R | H | L | L-Port Wins |
| L | RV5L | L | RV5L | L | H | R-Port Wins |
| L | Same | L | Same | H | L | Arbitration Resolved |
| L | Same | L | Same | L | H | Arbitration Resolved |
| $\overline{\text { CE ARBITRATION WITH ADDRESS MATCH BEFORE }}$ CE |  |  |  |  |  |  |
| LL.5R | $=A_{\text {OR }}-A_{10 R}$ | LL5R | $=A_{0 L}-A_{10 L}$ | H | L | L-Port Wins |
| RL5L | $=A_{0 R}-A_{10 R}$ | RL5L | $=A_{0 L}-A_{10 L}$ | L | H | R-Port Wins |
| LW5R | $=A_{\text {OR }}-A_{\text {POR }}$ | LW5R | $=A_{O L}-A_{10 L}$ | H | L | Arbitration Resolved |
| LW5R | $=A_{O R}-A_{10 R}$ | LW5R | $=A_{0 L}-A_{10 L}$ | L | H | Arbitration Resolved |

NOTE:

1. $X=$ DON'T CARE, $L=$ LOW, $H=H I G H$
2. LV5R $=$ Left Address Valid $\geq 5$ ns before right address.

RV5L $=$ Right Address Valid $\geq 5$ ns before left address.
Same $=$ Left and Right Addresses match within 5 ns of each other.
LL5R $=$ Left $\overline{C E}=L O W \geq 5 n s$ before Right $\overline{C E}$.
RL5L $=$ Right $\overline{C E}=\operatorname{LOW} \geq 5$ ns before Left $\overline{C E}$.
LW5R $=$ Left and Right CE $=$ LOW within 5 ns of each other.

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
Plastic DIP
Sidebraze DIP ( 600 mil)
Plastic Leaded Chip Carrier
Leadless Chip Carrier-indicate 48- or 52-pin Flatpack
$\left.\begin{array}{l}\text { Commercial Only } \\ \text { Military Only }\end{array}\right\}$ Speed in Nanoseconds

Low Power
Standard Power
16K (2K x 8-Bit) MASTER Dual-Port RAM 16 K ( $2 \mathrm{~K} \times 8$-Bit) SLAVE Dual-Port RAM


## FEATURES:

- High-speed access
- Military: 45/55/70ns (max.)
- Commercial: 35/45/55ns (max.)
- Low-power operation
- IDT71321/421SA

Active: 325mW (typ.)
Standby: 5mW (typ.)

- IDT71321/421LA

Active: 325mW (typ.)
Standby: 1 mW (typ.)

- Two INT flags for port-to-port communications
- MASTER IDT71321 easily expands data bus width to 16-or-more-bits using SLAVE IDT71421
- On-chip port arbitration logic (IDT71321 only)
- $\overline{\text { BUSY }}$ output flag on IDT71321; $\overline{B U S Y}$ input on IDT71421
- Fully asynchronous operation from either port
- Battery backup operation-2V data retention
- TTL-compatible, single $5 \mathrm{~V} \pm 10 \%$ power supply
- Available in popular hermetic and plastic packages
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7 1321/IDT71421 are high-speed $2 \mathrm{~K} \times 8$ dual-port static RAMs with internal interrupt logic for interprocessor communications. The IDT71321 is designed to be used as a stand-alone 8-bit dual-port RAM or as a "MASTER" dual-port RAM, together with the IDT71421 "SLAVE" dual-port, in 16-bit-or-more word width systems. Using the IDT MASTER/SLAVE dual-port RAM approach in 16-or-more-bit memory system applications results in full-speed, error-free operation without the need for additional discrete logic.

Both devices provide two independent ports with separate control, address and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by $\overline{\mathrm{CE}}$, permits the on-chip circuitry of each port to enter a very low standby power mode.

Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ high-performance technology, these devices typically operate on only 325 mW of power at maximum access times as fast as 35 ns. Low-power (LA) version's offer battery backup data retention capability with each port typically consuming $200 \mu \mathrm{~W}$ from a 2V battery.

The IDT7 1321/71421 devices are packaged in 52-pin LCCs and PLCCs. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



NOTES:

1. IDT71321 (MASTER): $\overline{B U S Y}$ is open drain output and requires pullup resistor. IDT71421 (SLAVE): $\overline{\text { BUSY }}$ is input.
2. Open drain output: requires pullup resistor.

CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.5 | 1.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {c }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $V_{\mathrm{iL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

DC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ( $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ )

| SYMBOL | PARAMETER | TEST CONDITION | IDT71321SA <br> IDT71421SA |  | $\begin{aligned} & \text { IDT71321LA } \\ & \text { IDT71421L } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{HL}_{4}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{VN}}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {CC }}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{IL}_{\mathrm{LO}}$ | Output Leakage Current | $\overline{C E}=V_{\text {IH }}, V_{\text {OUT }}=O V$ to $V_{C C}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage ( $1 / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ ) | $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ | - | 0.4 | - | 0.4 | V |
| $V_{\text {OL }}$ | Open Drain Output Low Voltage ( $\overline{B U S Y} / \overline{N T}$ ) | $\mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA}$ | - | 0.5 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voitage | $\mathrm{IOH}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 | - | 2.4 | - | V |

DC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(1)}\left({ }^{(1)}=5.0 \mathrm{~V} \pm 10 \%\right)$

| SYMBOL | PARAMETER | TEST CONDITION | VERSION |  | $\begin{aligned} & 71321 \times 35^{(2)} \\ & 71421 \times 35^{(2)} \end{aligned}$ |  | $\begin{aligned} & 71321 \times 45 \\ & 71421 \times 45 \end{aligned}$ |  | $\begin{aligned} & 71321 \times 55 \\ & 71421 \times 55 \end{aligned}$ |  | $\begin{aligned} & 71321 \times 70^{(3)} \\ & 71421 \times 70^{(3)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | TYP. ${ }^{(4)}$ | MAX. | TYP. ${ }^{(4)}$ | MAX. | TYP. ${ }^{(4)}$ | MAX. | TYP. ${ }^{(4)}$ | MAX. |  |
| $\mathrm{I}_{\mathrm{cc}}$ | Dynamic Operating Current (Both Ports Active) | $\begin{aligned} & \overline{\mathrm{CE}}=V_{\mathrm{IL}} \\ & \text { Outputs } \\ & \mathrm{f}=\mathrm{f}_{\text {MAX }}(5) \end{aligned}$ | MIL. | $\begin{array}{\|l\|} \hline \text { SA } \\ \hline \text { LA } \end{array}$ | - | - | $\begin{aligned} & 75 \\ & 75 \\ & \hline \end{aligned}$ | $\begin{aligned} & 230 \\ & 185 \end{aligned}$ | $\begin{aligned} & 65 \\ & 65 \\ & \hline \end{aligned}$ | $\begin{aligned} & 230 \\ & 185 \\ & \hline \end{aligned}$ | $\begin{aligned} & 65 \\ & 65 \\ & \hline \end{aligned}$ | 225 180 | mA |
|  |  |  | COM'L. | $\begin{array}{\|c} \hline \text { SA } \\ L A \end{array}$ | $\begin{aligned} & 75 \\ & 75 \end{aligned}$ | $\begin{aligned} & 195 \\ & 155 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 75 \\ & \hline \end{aligned}$ | $\begin{aligned} & 190 \\ & 145 \end{aligned}$ | $\begin{aligned} & 65 \\ & 65 \\ & 65 \end{aligned}$ | $\begin{aligned} & 180 \\ & 140 \\ & 140 \end{aligned}$ | - | - |  |
| $\mathrm{I}_{\text {SB1 }}$ | Standby Current (Both Ports-TTL Level Inputs) | $\begin{aligned} & \overline{C E}_{\mathrm{L}} \text { and } \overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{H}} \\ & \mathrm{f}=\mathrm{f}_{\text {MAX }}^{(5)} \end{aligned}$ | MIL. | $\begin{array}{\|l\|} \hline \text { SA } \\ \text { LA } \\ \hline \end{array}$ | - | - | 25 25 | $\begin{aligned} & 65 \\ & 55 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 65 \\ & 55 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | 65 55 | mA |
|  |  |  | COM'L. | $\begin{array}{\|l} \hline \text { SA } \\ \text { } \end{array}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 65 \\ & 45 \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 65 \\ & 45 \end{aligned}$ | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 65 \\ & 45 \\ & \hline \end{aligned}$ | - | - |  |
| $\mathrm{I}_{\mathrm{SB2}}$ | Standby Current (One Port-TTL Level Inputs) | $\begin{aligned} & \overline{\mathrm{CE}}_{\mathrm{L}} \text { or } \overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{H}} \\ & \text { Active Port Outputs } \\ & \text { Open, } \mathrm{f}=\mathrm{f}_{\text {MAX }}{ }^{(5)} \end{aligned}$ | MIL. | $\begin{array}{\|l\|} \hline \text { SA } \\ \text { LA } \\ \hline \end{array}$ | - | - | 40 40 | 135 110 | 40 40 | $\begin{aligned} & 135 \\ & 110 \\ & \hline \end{aligned}$ | 40 40 | 135 110 | mA |
|  |  |  | COM'L. | $\begin{array}{\|l\|} \hline S A \\ \hline A \\ \hline \end{array}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{gathered} 130 \\ 95 \\ \hline \end{gathered}$ | $\begin{aligned} & 40 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{gathered} 120 \\ 85 \end{gathered}$ | $\begin{array}{r} 40 \\ 40 \\ \hline \end{array}$ | $\begin{gathered} 115 \\ 85 \\ \hline \end{gathered}$ | - | - |  |
| $\mathrm{I}_{\text {SB3 }}$ | Full Standby Current (Both Ports - All CMOS Level Inputs) | Both Ports $\overline{\mathrm{CE}}_{\mathrm{L}}$ and$\begin{aligned} & \overline{C E}_{R} \geq V_{C C}-0.2 V \\ & V_{I N} \geq V_{C C}-0.2 V \text { or } \\ & V_{\mathbb{N}} \leq 0.2 V, f=0(5) \\ & \hline \end{aligned}$ | MIL. | $\begin{gathered} \text { SA } \\ \text { LA } \end{gathered}$ | - | - | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | 30 10 | mA |
|  |  |  | COM'L | $\begin{aligned} & S A \\ & L A \\ & L \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 15 \\ 4.0 \end{array}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 15 \\ 4.0 \end{array}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 4.0 \end{aligned}$ | - | - |  |
| $\mathrm{I}_{\text {BB4 }}$ | Full Standby Current (One Port-All CMOS Level Inputs) | One Port $\overline{C E}_{L}$ or $\overline{C E}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ $\mathrm{V}_{\mathbb{N}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or $V_{i N} \leq 0.2 \mathrm{~V}$ <br> Active Port Outputs Open, $f=$ max $^{(5)}$ | MIL. | $\left\|\begin{array}{l} S A \\ L A \end{array}\right\|$ | - | - | 40 35 | $\begin{gathered} 125 \\ 95 \end{gathered}$ | 40 35 | $\begin{aligned} & 120 \\ & 90 \end{aligned}$ | 40 35 | $\begin{gathered} 110 \\ 80 \end{gathered}$ | mA |
|  |  |  | COM'L. | $\left\lvert\, \begin{aligned} & \text { SA } \\ & L A \end{aligned}\right.$ | 40 35 | $\begin{gathered} 115 \\ 90 \end{gathered}$ | 40 35 | $\begin{gathered} 115 \\ 80 \end{gathered}$ | 40 35 | $\begin{aligned} & 100 \\ & 75 \end{aligned}$ |  | - |  |

## NOTES:

1. " $x$ " in part numbers indicates power rating (SA or LA).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
4. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
5. $f_{M A X}=1 / t_{R C}=$ Allinputs cycling at $f=1 / t_{R C}$ (except Output Enable). $f=0$ means no address or control lines change. Applies only to inputs at CMOS level standby $\mathrm{l}_{\text {SB3 }}$.

DATA RETENTION CHARACTERISTICS (LVersion Only)

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT71321LA/IDT71421LA |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DR }}$ | $\mathrm{V}_{\mathrm{CC}}$ for Data Retention | $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}, \overline{\mathrm{CE}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |  | 2.0 | - | - | V |
| ICCDR | Data Retention Current |  | MIL. | - | 100 | 4000 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | 100 | 1500 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(3)}$ | Chip Deselect to Data Retention Time | $V_{\text {IN }} \geq V_{C C}-0.2 \mathrm{~V}$ or $V_{\text {IN }} \leq 0.2 \mathrm{~V}$ |  | 0 | - | - | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(3)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(2)}$ | - | - | ns |

## NOTES:

1. $V_{C C}=2 V_{\cdot} T_{A}=+25^{\circ} \mathrm{C}$
2. $\mathrm{t}_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1,2 \& 3$ |



Figure 1. Output Load


Figure 2. Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$, and $t_{o W}$ )


Figure 3. $\overline{\text { BUSY }}$ and $\overline{\text { INT }}$ Output Load

* Including scope and jig.


## AC ELECTRICAL CHARACTERISTICS OVER THE <br> OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

| SYMBOL | PARAMETER | $\begin{aligned} & 71321 \text { SA/LA35 } \\ & 71421 \text { (2) } \\ & 7142 / L A 35^{(2)} \\ & \text { MIN. MAX. } \end{aligned}$ | 71321SA/LA45 71421SA/LA45 MIN. MAX. | $\begin{array}{r} 71321 \text { SA/LA55 } \\ 71421 \text { SA/LA55 } \\ \text { MIN. } \quad \text { MAX. } \\ \hline \end{array}$ | $\begin{array}{\|r\|r\|} \hline 71321 \text { SA/LA70 } \\ \text { 71421SA/LA70 } \\ \text { (3) } \\ \text { MIN. } & \text { MAX. } \\ \hline \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 35 | 45 | 55 | 70 | ns |
| ${ }^{\text {t }}$ A | Address Access Time | 35 | 45 | 55 | 70 | ns |
| $t_{\text {ACE }}$ | Chip Enable Access Time | 35 | 45 | 55 | 70 | ns |
| $\mathrm{t}_{\text {AOE }}$ | Output Enable Access Time | 25 | 30 | 35 | 40 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold From Address Change | 0 | 0 | 0 | 0 | ns |
| $\mathrm{t}_{\mathrm{Lz}}$ | Output Low Z Time (1, 4) | 5 | 5 | 5 | 5 | ns |
| $t_{\text {Hz }}$ | Output High Z Time (1, 4) | 15 | 20 | 30 | 35 | ns |
| $t_{\text {PU }}$ | Chip Enable to Power Up Time ${ }^{(4)}$ | 0 | 0 | 0 | 0 | ns |
| $t_{\text {PD }}$ | Chip Disable to Power Down Time (4) | 50 | 50 | 50 | - 50 | ns |

## NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1,2 and 3).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
4. This parameter guaranteed but not tested.

## TIMING WAVEFORM OF READ CYCLE NO. 1 , EITHER SIDE ${ }^{(1,2,4)}$



TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE ${ }^{(1,3)}$


NOTES:

1. $\mathrm{R} / \overline{\mathrm{W}}$ is high for Read Cycles.
2. Device is continuously enabled, $\overline{C E}=V_{L L}$.
3. Addresses valid prior to, or coincident with, $\overline{\mathrm{CE}}$ transition low.
4. $\overline{\mathrm{OE}}=V_{\mathrm{IL}}$

## AC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

| SYMBOL | PARAMETER | $\begin{aligned} & \text { 71321SA/LA355 } \\ & 71421 \text { (2) } \end{aligned}$MIN. MAX. |  | 71321SA/LA45 71421SA/LA45 MIN. MAX. |  | 71321 SA/LA55 71421SA/LA55 |  | $\begin{aligned} & \text { 71321SA/LA70 } \\ & 71421 \mathrm{SA} / \mathrm{LA} 70^{(3)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {wc }}$ | Write Cycle Time ${ }^{(5)}$ | 35 | - | 45 | - | 55 | - | 70 | - | ns |
| $\mathrm{t}_{\mathrm{EW}}$ | Chip Enable to End of Write | 30 | - | 35 | - | 40 | - | 50 | - | ns |
| ${ }^{\text {t }}{ }_{\text {AW }}$ | Address Valid to End of Write | 30 | - | 35 | - | 40 | - | 50 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 30 | - | 35 | - | 40 | - | 50 | - | ns |
| $\mathrm{t}_{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {dw }}$ | Data Valid to End of Write | 20 | - | 20 | - | 20 | - | 30 | - | ns |
| $\mathrm{t}_{\mathrm{HZ}}$ | Output High Z Time (1.4) | - | 15 | - | 20 | - | 30 | - | 35 | ns |
| $t_{\text {DH }}$ | Data Hold Time | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {twz }}$ | Write Enabled to Output in High Z $(1,4)$ | - | 15 | - | 20 | - | 30 | - | 35 | ns |
| tow | Output Active From End of Write (1,4) | 0 | - | 0 | - | 0 | - | 0 | - | ns |

NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high voltage with load (Figures 1,2 and 3 ).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
4. This parameter guaranteed but not tested.
5. For MASTER/SLAVE combination, $t_{W C}=t_{B A A}+t_{\text {WP }}$.

TIMING WAVEFORM OF WRITE CYCLE NO. $1, \mathrm{R} / \overline{\mathrm{W}}$ CONTROLLED TIMING $(1,2,3, \eta$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, $\overline{\text { CE }}$ CONTROLLED TIMING $(1,2,3,5)$


## NOTES:

1. $\overline{\text { WE }}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{E W}$ or $t_{W P}$ ) of a low $C E$ and a low $R \bar{N}$.
3. $t_{W R}$ is measured from the earlier of CE or $R / W$ going high to the end of write cycle.
4. During this period, the $I / O$ pins are in the output state, and input signals must not be applied.
5. If the $\overline{C E}$ low transition occurs simultaneously with or after the $\mathrm{R} \overline{\bar{W}}$ low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 500 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. If $\overline{O E}$ is low during a $R \bar{W}$ controlled write cycle, the write pulse must be the larger of $t_{w P}$ or ( $t_{W Z}+t_{D W}$ ) to allow the I/O drivers to turn off data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during an $R / \mathbb{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{w p}$.

## AC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

| SYMBOL | PARAMETER | $\begin{aligned} & 7132 \\ & 7142 \\ & \text { MIN. } \end{aligned}$ | $\begin{aligned} & \text { ILA35(1) } \\ & \text { LLA35 } \\ & \text { MAX. } \end{aligned}$ | $\begin{aligned} & \text { 71321SA/LA45 } \\ & 71421 \text { SA/LA45 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | 71321SA/LA55 <br> 71421SA/LA55 MIN. |  | $\begin{aligned} & 71321 \mathrm{SA} / \mathrm{LA} 70^{(2)} \\ & 71421 \mathrm{SA} / \mathrm{LA} 70^{(2)} \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BUSY TIMING |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {wB }}$ | Write to $\overline{\mathrm{BUSY}}{ }^{(3,6)}$ | 0 | - | 0 | - | -10 | - | -10 | - | ns |
| $t_{\text {wh }}$ | Write Hold After $\overline{\text { BUSY }}{ }^{(7)}$ | 20 | - | 20 | - | 20 |  | 20 | - | ns |
| $t_{\text {BAA }}$ | $\overline{\text { BUSY }}$ Access Time to Address | - | 35 | - | 35 | - | 45 | - | 45 | ns |
| $\mathrm{t}_{\text {BDA }}$ | BUSY Disable Time to Address | - | 30 | - | 35 | - | 40 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{BAC}}$ | BUSY Access Time to Chip Enable | - | 30 | - | 30 | - | 35 | - | 35 | ns |
| $\mathrm{t}_{\mathrm{BDC}}$ | BUSY Disable Time to Chip Enable | - | 25 | - | 25 | - | 30 | - | 30 | ns |
| $\mathrm{t}_{\text {WDD }}$ | Write Pulse to Data Delay ${ }^{(4)}$ | - | 60 | - | 70 | - | 80 | - | 90 | ns |
| ${ }^{\text {D DDD }}$ | Write Data Valid to Read Data Delay (4) | - | 35 | - | 45 | - | 55 | - | 70 | ns |
| ${ }^{\text {APS }}$ | Arbitration Priority Set-up Time | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {BDD }}$ | BUSY Disable to Valid Data (5) | - | Note 5 | - | Note 5 | - | Note 5 | - | Note 5 | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.
3. For SLAVE part (IDT71421) only.
4. Port-to-port delay through RAM cells from writing port to reading port.
5. $t_{B D D}$ is a calculated parameter and is the greater of $0, t_{W D D}-t_{W P}$ (actual) or $t_{D D D}-t_{D W}$ (actual).
6. To ensure that the write cycle is inhibited during contention.
7. To ensure that a write cycle is completed after contention.

## TIMING WAVEFORM OF READ WITH BUSY



TIMING WAVEFORM OF WRITE WITH $\overline{B U S Y}$


TIMING WAVEFORM OF CONTENTION CYCLE NO. 1, $\overline{\text { CE ARBITRATION }}$
$\overline{C E}_{\mathrm{L}}$ VALID FIRST:

$\overline{C E}_{\mathbf{R}}$ VALID FIRST:


TIMING WAVEFORM OF CONTENTION CYCLE NO. 2, ADDRESS VALID ARBITRATION ${ }^{(1)}$

LEFT ADDRESS VALID FIRST:


RIGHT ADDRESS VALID FIRST:

NOTE:


1. $\overline{\mathrm{CE}}_{\mathrm{L}}=\overline{\mathrm{CE}}_{\mathrm{R}}=\mathrm{V}_{\mathrm{LL}}$

AC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

| SYMBOL | PARAMETER | $\begin{aligned} & 71321 \text { SA/LA355 } \\ & 71421 \mathrm{l}) \\ & 7142 / \mathrm{LA} 5^{(1)} \\ & \text { MIN. } \quad \text { MAX. } \\ & \hline \end{aligned}$ | 71321 SA/LA45 71421 SA/LA45 MIN. MAX | 71321SA/LA55 71421SA/LA55 MIN. MAX. | $\begin{aligned} & \hline 71321 S A / L A 70^{(2)} \\ & 71421 S A / L A 70^{(2)} \\ & \text { MIN. } \quad \text { MAX. } \\ & \hline \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INTERRUPT TIMING |  |  |  |  |  |  |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | 0 | 0 | 0 | ns |
| $t_{\text {wr }}$ | Write Recovery Time | 0 | 0 | 0 | 0 | ns |
| $\mathrm{t}_{\text {INS }}$ | Interrupt Set Time | 35 | 40 | 45 | 50 | ns |
| $\mathrm{t}_{\text {INR }}$ | Interrupt Reset Time | 35 | 40 | 45 | 50 | ns |

NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range only.

TIMING WAVEFORM OF INTERRUPT MODE ${ }^{(1,2)}$
LEFT SIDE SETS $\overline{N T}_{\mathrm{R}}$ :


RIGHT SIDE CLEARS INT $_{\mathrm{R}}$ :


NOTES:

1. $\overline{C E}_{L}=\overline{C E}_{\mathrm{R}}=\mathrm{V}_{\mathrm{L}}$
2. ${\overline{\mathrm{N}} \mathrm{N}_{\mathrm{L}}}^{\text {and }}{\overline{\mathrm{N}} \mathrm{T}_{\mathrm{A}}}^{\mathrm{L}}$ are reset to $\mathrm{V}_{\mathrm{OH}}$ during power up.

## TIMING WAVEFORM OF INTERRUPT MODE ${ }^{(1,2)}$

RIGHT SIDE SETS TNTL :


LEFT SIDE CLEARS $\overline{N T}_{\mathrm{L}}$ :


NOTES:

1. $\mathrm{CE}_{\mathrm{L}}=\mathrm{CE}_{\mathrm{R}}=\mathrm{V}_{\mathrm{L}}$
2. $\mathbb{N} T_{\mathrm{R}}$ and $\mathbb{N} T_{\mathrm{L}}$ are reset (high) during power up.

## 16-BIT MASTER/SLAVE DUAL-PORT MEMORY SYSTEMS



NOTE:

1. No arbitration in IDT71421 (SLAVE). $\bar{B} \overline{S Y Y}-1 N$ inhibits write in IDT71421 (SLAVE).

## FUNCTIONAL DESCRIPTION:

The IDT71321/421 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. These devices have an automatic power down feature controlled by $\overline{C E}$. The $\overline{C E}$ controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected (CE high). When a port is enabled, access to the entire memory array is permitted. Each port has its own Output Enable control (OE). In the read mode, the port's OE turns on the output drivers when set LOW. Non-contention READ/WRITE conditions are illustrated in Table I.

The interrupt flag (INT) permits communication between ports or systems. If the user chooses to use the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag (INTL) is set when the right port writes to memory location 7FE (HEX). The left port clears the interrupt by reading address location 7FE. Likewise, the right port interrupt flag $\left(\overline{I N T}_{\mathrm{R}}\right)$ is set when the left port writes to memory location 7FF (HEX) and to clear the interrupt flag ( $\mathrm{INT}_{\mathrm{R}}$ ), the right port must read the memory location 7FF. The message ( 8 bits) at 7FE or 7FF is userdefined. If the interrupt function is not used, address locations 7FE and 7FF are not used as mail boxes but as part of the random access memory. Refer to Table II for the interrupt operation.

## ARBITRATION LOGIC, FUNCTIONAL DESCRIPTION:

The arbitration logic will resolve an address match or a chip enable match down to 5 ns minimum and determine which port has access. In all cases, an active BUSY flag will be set for the delayed port.

The BUSY flags are provided for the situation when both ports simultaneously access the same memory location. When this situation occurs, on-chip arbitration logic will determine which port has access and sets the delayed port's BUSY flag. $\overline{B U S Y}$ is set at speeds that permit the processor to hold the operation and its respective address and data. It is important to note that the operation is invalid for the port that has BUSY set LOW. The delayed port will have access when BUSY goes inactive.

Contention occurs when both left and right ports are active and both addresses match. When this situation occurs, the on-chip arbitration logic determines access. Two modes of arbitration are provided: (1) if the addresses match and are valid before $\overline{C E}$, onchip control logic arbitrates between $\overline{\mathrm{CE}}_{\mathrm{L}}$ and $\overline{\mathrm{CE}}_{\mathrm{R}}$ for access; or (2) if the CEs are low before an address match, on-chip control logic arbitrates between the left and right addresses for access (refer to Table III). In either mode of arbitration, the delayed port's BUSY flag is set and will reset when the port granted access completes its operation.

## DATA BUS WIDTH EXPANSION, MASTER/SLAVE DESCRIPTION:

Expanding the data bus width to sixteen-or-more-bits in a dualport RAM system implies that several chips will be active at the same time. If each chip includes a hardware arbitrator, and the addresses for each chip arrive at the same time, it is possible that one will activate its L BUSY while another activates its R BUSY signal. Both sides are now busy and the CPUs will wait indefinitely for their port to become free.

To avoid this "Busy Lock-Out" problem, IDT has developed a MASTER/SLAVE approach where only one hardware arbitrator, in the MASTER, is used. The SLAVE has BUSY inputs which allow an interface to the MASTER with no external components and with a speed advantage over other systems.

When expanding dual-port RAMs in width, the writing of the SLAVE RAMs must be delayed until after the BUSY input has settled. Otherwise, the SLAVE chip may begin a write cycle during a contention situation. Conversely, the write pulse must extend a hold time past $\overline{B U S Y}$ to ensure that a write cycle takes place after the contention is resolved. This timing is inherent in all dual-port memory systems where more than one chip is active at the same time.

The write pulse to the SLAVE should be delayed by the maximum arbitration time of the MASTER. If, then, a contention occurs, the write to the SLAVE will be inhibited due to BUSY from the MASTER.

## TRUTH TABLES

TABLE I-NON-CONTENTION READ/WRITE CONTROL ${ }^{(4)}$

| LEFT OR RIGHT PORT ${ }^{(1)}$ |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| R/W | $\overline{C E}$ | $\overline{O E}$ | $\mathrm{D}_{0-7}$ |  |
| X | H | X | Z | Port Disabled and in Power Down Mode, $\mathrm{I}_{\mathrm{SB2}}$ or $\mathrm{I}_{\mathrm{SB4}}$ |
| X | H | X | Z | $\overline{\mathrm{CE}}_{\mathrm{R}}=\overline{\mathrm{CE}}_{\mathrm{L}}=\mathrm{H}$, Power Down Mode, $\mathrm{I}_{\text {SB } 1}$ or $\mathrm{I}_{\text {SB3 }}$ |
| L | L | X | DATA $_{\text {IN }}$ | Data on Port Written Into Memory ${ }^{\left({ }^{(2)}\right.}$ |
| H | L | L | DATA OUT | Data in Memory Output on Port ${ }^{(3)}$ |
| H | L | H | $z$ | High Impedance Outputs |

## NOTES:

1. $A_{O L}-A_{1 O L} \neq A_{O R}-A_{1 O R}$
2. If $\overline{\mathrm{BUSY}}=\mathrm{L}$, data is not written.
3. If $\overline{B U S Y}=L$, data may not be valid, see $t_{W D D}$ and $t_{B D D}$ timing.
4. $\mathrm{H}=\mathrm{HIGH}, \mathrm{L}=$ LOW, $\mathrm{X}=$ DON'T CARE, $\mathrm{Z}=$ HIGH IMPEDANCE

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | (1) | CONDITIONS | MAX. |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 11 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 11 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

TABLE II-INTERRUPT FLAG ${ }^{(1,4)}$

| LEFT PORT |  |  |  |  | RIGHT PORT |  |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R} / \bar{W}_{L}$ | $\overline{\mathbf{C E}}_{\text {L }}$ | $\overline{O E}_{L}$ | $\mathrm{A}_{0 \mathrm{~L}}-\mathrm{A}_{10 \mathrm{~L}}$ | $\overline{\mathbf{I N T}}_{\text {L }}$ | $\mathrm{R} / \bar{W}_{\mathrm{R}}$ | $\overline{\mathrm{CE}}_{\mathrm{R}}$ | $\overline{\mathrm{OE}}_{\mathrm{R}}$ | $A_{0 L}-A_{10 R}$ | $\overline{\mathrm{INT}}_{\mathrm{R}}$ |  |
| L | L | X | 7FF | X | X | X | X | X | $L^{(2)}$ | Set Right $\overline{N T}_{\text {R }}$ Flag |
| X | X | X | X | X | X | L | L | 7FF | $\mathrm{H}^{(3)}$ | Reset Right $\overline{\mathrm{INT}}_{\mathrm{R}}$ Flag |
| X | X | X | X | $L^{(3)}$ | L | L | X | 7FE | X | Set Left INTL Flag. |
| X | L | L | 7FE | $H^{(2)}$ | X | X | X | X | X | Reset Left $\overline{N T} \mathrm{~T}_{\text {L }}$ Flag |

NOTES:

1. Assumes ${\overline{B U S Y_{L}}}={\overline{B U S Y_{R}}}_{R}=\mathrm{H}$.
2. If $\overline{B U S Y_{L}}=L$, then $N C$.
3. If $\overline{B U S Y}_{\mathrm{R}}=\mathrm{L}$, then $N C$.
4. $\mathrm{H}=\mathrm{HIGH}, \mathrm{L}=\mathrm{LOW}, \mathrm{X}=\mathrm{DON}$ 'T CARE, $\mathrm{NC}=$ NO CHANGE

TABLE III-ARBITRATION ${ }^{(2)}$

| LEFT PORT |  | RIGHT PORT |  | FLAGS (1) |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{C E}_{L}$ | $\mathrm{A}_{0 \mathrm{~L}}-\mathrm{A}_{10 \mathrm{~L}}$ | $\overline{\mathrm{CE}}_{\mathrm{F}}$ | $A_{0 L}-A_{10 R}$ | $\overline{\text { BUSY }}_{\text {L }}$ | $\overline{\operatorname{BUSY}}_{\mathrm{R}}$ |  |
| H | X | H | X | H | H | No Contention |
| L | Any | H | X | H | H | No Contention |
| H | X | L | Any | H | H | No Contention |
| L | \# $A_{\text {OR }}-A_{10 R}$ | L | * A0L-A10L | H | H | No Contention |
| ADDRESS ARBITRATION WITH CE LOW BEFORE ADDRESS MATCH |  |  |  |  |  |  |
| L | LV5R | L | LV5R | H | L | L-Port Wins |
| L | RV5L | L | RV5L | L | H | R-Port Wins |
| L | Same | L | Same | H | L | Arbitration Resolved |
| L | Same | L | Same | L | H | Arbitration Resolved |
| $\overline{\text { CE ARBITRATION WITH ADDRESS MATCH BEFORE }} \overline{\text { CE }}$ |  |  |  |  |  |  |
| LL5R | $=A_{\text {OR }}-A_{10 R}$ | LL5R | $=A_{0 L}-A_{10 L}$ | H | L | L-Port Wins |
| RL5L | $=A_{0 R}-A_{10 R}$ | RL5L | $=A_{0 L}-A_{1 O L}$ | L | H | R-Port Wins |
| LW5R | $=A_{0 R}-A_{10 R}$ | LW5R | $=A_{0 L}-A_{10 L}$ | H | L | Arbitration Resolved |
| LW5R | $=A_{O R}-A_{10 R}$ | LW5R | $=A_{0 L}-A_{10 L}$ | L | H | Arbitration Resolved |

## NOTES:

1. INT Flags Don't Care.
2. $X=$ DON'T CARE, $L=L O W, H=H I G H$

LV5R $=$ Left Address Valid $\geq 5$ ns before right address.
RV5L $=$ Right Address Valid $\geq 5$ ns before left address.
Same $=$ Left and Right Addresses match within 5 ns of each other.
LL5R $=$ Left $C E=L O W \geq 5$ ns before Right $C E$.
$\mathrm{RL} 5 \mathrm{~L}=$ Right $C E=L O W \geq 5$ ns before Left $C E$.
LW5R $=$ Left and Right $\overline{C E}=$ LOW within 5 ns of each other.

## ORDERING INFORMATION



16 K (2K $\times 8$-Bit) MASTER Dual-Port RAM w/ Interrupt
16K (2K x 8-Bit) SLAVE Dual-Port RAM w/ Interrupt

CMOS DUAL-PORT RAM 16 K (2K x 8-BIT) WITH SEMAPHORE

## PRELIMINARY IDT71322S IDT71322L

## FEATURES:

- High-speed access
- Military: 45/55/70ns (max.)
- Commercial: 45/55/70ns (max.)
- Low-power operation
- IDT71322S

Active: 500 mW (typ.)
Standby: 5mW (typ.)

- IDT71322L

Active: 500 mW (typ.)
Standby: 1mW (typ.)

- Fully asynchronous operation from either port
- Full on-chip hardware support of semaphore signalling between ports
- Battery backup operation-2V data retention
- TTL-compatible, single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Available in a variety of plastic and hermetic packages for both through hole and surface mount applications
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71322 is an extremely high-speed $2 \mathrm{~K} \times 8$ dual-port static RAM with full on-chip hardware support of semaphore signalling between the two ports.
The IDT71322 provides two independent ports with separate control, address and I/O pins that permit independent, asynchronous access for reads and writes to any location in memory. To assist in arbitrating between ports, a fully independent semaphore logic block is provided. This block contains unassigned flags which can be accessed by either side; however, only one side can control the flag at anytime. An automatic power down feature, controlled by CE and SEM, permits the on-chip circuitry of each port to enter a very low standby power mode.

Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ high-performance technology, this device typically operates on only 500 mW of power at maximum access times as fast as 45 ns . Low-power (L) versions offer battery backup data retention capability, with each port typically consuming $200 \mu \mathrm{~W}$ from a 2 V battery.

The IDT71322 is packaged in a 48-pin sidebraze or plastic DIP or 52-pin LCC and PLCC. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | ${ }^{(1)}$ | CONDITIONS | MAX. |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Unput Capacitance | $\mathrm{V}_{\text {IN }}=O \mathrm{~V}$ | 11 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 11 | pF |

NOTE:

1. This parameter is determined by device characteristics, but is not production tested.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.5 | 1.5 | W |
| lout | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {HH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}(\mathrm{min})=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

DC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE $N_{C C}=5.0 \mathrm{~V} \pm 10 \%$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT71322S |  | IDT71322L |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| \|ll | Input Leakage Current | $V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {CC }}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $V_{0}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=6 \mathrm{~mA}$ | - | 0.4 | - | 0.4 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ | - | 0.5 | - | 0.5 |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}$ | 2.4 | - | 2.4 | - | V |

DC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(1)}\left(V_{C C}=5.0 \mathrm{~V} \pm 10 \%\right)$

| SYMBOL | PARAMETER | TEST CONDITION | VERSION |  | IDT71322x45 |  | IDT71322x55 |  | IDT71322x70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | TYP. ${ }^{(2)}$ | MAX. | TYP! ${ }^{(2)}$ | MAX. | TYP. ${ }^{(2)}$ | MAX. |  |
| Icc | Dynamic Operating Current (Both Ports Active) | $\begin{aligned} & \hline \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}} \\ & \text { Outputs Open } \\ & \overrightarrow{\mathrm{SEM}}=\text { Don't Care } \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}{ }^{(3)} \end{aligned}$ | MIL. | S | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & 240 \\ & 200 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & 230 \\ & 180 \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & 230 \\ & 180 \end{aligned}$ | mA |
|  |  |  | COM'L. | S | $\begin{aligned} & 170 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 200 \\ & 160 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 200 \\ & 160 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 200 \\ & 160 \\ & \hline \end{aligned}$ |  |
| ICCl | Dynamic Operating Current (Semaphores Both Sides) | $\begin{aligned} & \overline{C E}=V_{i H} \\ & \overline{S E M}=V_{i L} \\ & \text { Outputs Open } \\ & f=f_{\text {MAX }}^{(3)} \end{aligned}$ | MIL. | ${ }_{\text {S }}$ | $\begin{aligned} & 85 \\ & 85 \end{aligned}$ | $\begin{aligned} & 130 \\ & 110 \end{aligned}$ | $\begin{aligned} & 85 \\ & 85 \end{aligned}$ | $\begin{aligned} & 130 \\ & 110 \end{aligned}$ | $\begin{aligned} & 85 \\ & 85 \end{aligned}$ | $\begin{aligned} & 130 \\ & 110 \end{aligned}$ | mA |
|  |  |  | COM'L. | S | 85 85 | $\begin{aligned} & 130 \\ & 100 \\ & \hline \end{aligned}$ | 85 85 | $\begin{aligned} & 130 \\ & 100 \end{aligned}$ | $\begin{aligned} & 85 \\ & 85 \end{aligned}$ | $\begin{aligned} & 130 \\ & 100 \end{aligned}$ |  |
| $\mathrm{I}_{\text {SB } 1}$ | Standby Current (Both Ports -TTL Level Inputs) | $\overline{\mathrm{CE}}_{\mathrm{L}}$ or $\overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}$ $\overline{\operatorname{SEM}}_{\mathrm{P}}=\overline{\operatorname{SEM}}_{\mathrm{L}} \geq V_{\text {H }}$ $f=f_{\text {MAX }}{ }^{(3)}$ | MIL. | S | 25 25 | 70 50 | 25 25 | 70 50 | 25 25 | 70 50 | mA |
|  |  |  | COM'L. | L | 25 25 | 70 40 | 25 25 | 70 40 | 25 25 | 70 40 |  |
| $\mathrm{I}_{\text {SB2 }}$ | Standby Current (One Port-TTL Level Inputs) | $\overline{\mathrm{CE}}_{\mathrm{L}}$ or $\overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}$ Active Port Outputs Open, $f=$ max $^{(3)}$ $\overline{S E M}_{\mathrm{R}}=\overline{\operatorname{SEM}}_{\mathrm{L}}=\mathrm{V}_{\mathrm{IH}}$ | MIL. | S | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 160 \\ & 130 \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 120 \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 120 \\ & \hline \end{aligned}$ | mA |
|  |  |  | COM'L. | S | $\begin{array}{r} 50 \\ 50 \\ \hline \end{array}$ | $\begin{array}{r} 130 \\ 100 \\ \hline \end{array}$ | $\begin{array}{r} 50 \\ -50 \\ \hline \end{array}$ | $\begin{aligned} & 130 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{array}{r} 50 \\ 50 \end{array}$ | $\begin{aligned} & 130 \\ & 100 \\ & \hline \end{aligned}$ |  |
| $\mathrm{I}_{\text {SB3 }}$ | Full Standby Current (Both Ports-All CMOS Level Inputs) | Both Ports $\overline{\mathrm{CE}}_{\mathrm{L}}$ and <br> $\overline{C E}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or <br> $V_{\mathrm{IN}_{1}} \leq 0.2 \mathrm{~V}$, <br> $\overline{S E M}_{R}=\overline{S E M}_{L}=$ <br> $\mathrm{V}_{\mathrm{cc}}-0.2 \mathrm{~V}, \mathrm{f}=\mathrm{o}^{(3)}$ | MIL. | S | ${ }^{1} .2$ | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\begin{gathered} 1 \\ 0.2 \end{gathered}$ | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\begin{gathered} 1 \\ 0.2 \end{gathered}$ | 30 10 | mA |
|  |  |  | COM'L. | S | $\begin{gathered} 1 \\ 0.2 \end{gathered}$ | $\begin{gathered} 15 \\ 4 \end{gathered}$ | $\begin{gathered} 1 \\ 0.2 \end{gathered}$ | $\begin{gathered} 15 \\ 4 \end{gathered}$ | $\begin{gathered} 1 \\ 0.2 \end{gathered}$ | 15 4 |  |
| $\mathrm{I}_{\text {SB4 }}$ | Full Standby Current (One Port-All CMOS Level Inputs) | One Port $\overline{C E}_{L}$ or <br> $\overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ <br> $V_{\mathrm{IN}} \geq V_{\mathrm{CC}}-0.2 \mathrm{~V}$ or <br> $\mathrm{V}_{\mathbb{N}} \leq 0.2 \mathrm{~V}$. <br> Active Port Outputs <br> Open, $f=f_{\text {MAX }}{ }^{(3)}$ | MIL. | S | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | $\begin{aligned} & 130 \\ & 100 \end{aligned}$ | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | 120 90 | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | 120 90 | mA |
|  |  |  | COM'L. | S | $\begin{aligned} & 45 \\ & 45 \end{aligned}$ | $\begin{gathered} 110 \\ 90 \end{gathered}$ | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | $\begin{gathered} 110 \\ 90 \end{gathered}$ | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | $\begin{gathered} 110 \\ 90 \end{gathered}$ |  |

## NOTES:

1. $x$ in part numbers indicates power rating ( $S$ or $L$ ).
2. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
3. $f_{\text {MAX }}=1 / /_{\mathrm{RC}}=$ All inputs cycling atf $=1 / /_{\mathrm{RC}}$ (except Output Enable). $\mathrm{f}=0$ means no address or control lines change. Applies only to inputs at CMOS level standby, IsB3.

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES
(L Version Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP. (1) |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{V}_{\mathrm{cc} @}^{3.0 \mathrm{~V}}$ | $\mathrm{V}_{\mathrm{cc}} \mathrm{@}_{3.0 \mathrm{~V}}$ |  |  |
| $\mathrm{V}_{\mathrm{DR}}$ | $V_{\text {cc }}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $l_{\text {ccor }}$ | Data Retention Current | $\begin{aligned} & \overline{C S} \geq V_{H C} \\ & V_{I N} \geq V_{H C} \text { or } \leq V_{L C} \end{aligned}$ | MIL. | - | - | - | 4000 | TBD | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | - | - | 1500 | TBD |  |
| ${ }^{\text {c }} \mathrm{CDR}^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | - | - | - | ns |
| $t_{\text {R }}{ }^{(3)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(2)}$ | - | - | - | - | ns |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $t_{\mathrm{RC}}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW $V_{C C}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1 \& 2$ |



Figure 1. Output Load


Figure 2. Output Load (for $t_{L Z}, t_{H Z}, t_{W Z}, t_{o w}$ )

[^8]
## AC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

| SYMBOL | PARAMETER | IDT71322S45IDT71322L45 |  | IDT71322S55IDT71322L55 |  | $\begin{aligned} & \text { IDT71322S70 } \\ & \text { IDT71322L70 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 45 | - | 55 | - | 70 | - | ns |
| ${ }^{\text {t }}$ A | Address Access Time | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {ACE }}$ | Chip Enable Access Time ${ }^{(3)}$ | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\text {AOE }}$ | Output Enable Access Time | - | 25 | - | 30 | - | 40 | ns |
| ${ }^{\text {toh }}$ | Output Hold From Address Change | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{Lz}}$ | Output Low Z Time ${ }^{(1,2)}$ | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {t }} \mathrm{Hz}$ | Output High Z Time ${ }^{(1,2)}$ | - | 25 | - | 30 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{PU}}$ | Chip Enable to Power Up Time ${ }^{(2)}$ | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Disable to Power Down Time ${ }^{(2)}$ | - | 50 | - | 50 | - | 50 | ns |
| $\mathrm{t}_{\text {SOP }}$ | Sem Fig update Pulse ( $\overline{\mathrm{OE}}$ or $\overline{\text { SEM }}$ ) | 15 | - | 20 | - | 20 | - | ns |

NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1 and 2 ).
2. This parameter is guaranteed but not tested.
3. To access RAM, $\overline{C E}=V_{L L}, \overline{S E M}=V_{H H}$. To access semaphore, $\overline{C E}=V_{I H}, \overline{S E M}=V_{I L}$.

## TIMING WAVEFORM OF READ CYCLE NO. 1, EITHER SIDE ${ }^{(1,2,4)}$



TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE ${ }^{(1,3)}$


NOTES:

1. $\mathrm{R} \overline{\mathrm{W}}$ is high for Read Cycles.
2. Device is continuously enabled, $\overline{C E}=V_{L L}$. This waveform cannot be used for semaphore reads.
3. Addresses valid prior to or coincident with $\overline{\mathrm{CE}}$ transition low.
4. $\overline{O E}=V_{\mathrm{LL}}$
5. To access RAM, $\overline{C E}=V_{I L}, \overline{S E M}=V_{I H}$. To access semaphore, $\overline{C E}=V_{I H}, \overline{S E M}=V_{I L}$.

## AC ELECTRICAL CHARACTERISTICS OVER THE

 OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

## NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1 and 2 ).
2. This parameter is guaranteed but not tested.
3. To access $R A M, \overline{C E}=V_{L}, \overline{S E M}=V_{I H}$. To access semaphore, $\overline{C E}=V_{H}, \overline{S E M}=V_{L L}$. Either condition must be valid for the entire $t_{E W}$ time.

TIMING WAVEFORM OF WRITE CYCLE NO. 1, R/ $\bar{W}$ CONTROLLED TIMING ${ }^{(1,2,3,7)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, $\overline{\text { CE }}$ CONTROLLED TIMING ${ }^{(1,2,3,5,9)}$


NOTES:

1. $\mathrm{R} \bar{W}$ must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{EW}}$ or $\mathrm{t}_{\mathrm{WP}}$ ) of a low CE or SEM and a low R $\bar{W}$.
3. $\mathrm{t}_{\text {WR }}$ is measured from the earlier of $\overline{C E}$ or $\mathrm{R} / \bar{W}$ (or SEM or $\mathrm{R} \bar{W}$ ) going high to the end of write cycle.
4. During this period, the $I / O$ pins are in the output state, and input signals must not be applied.
5. If the $\overline{\mathrm{CE}}$ or $\overline{\mathrm{SEM}}$ low transition occurs simultaneously with or after the $\mathrm{R} \overline{\mathrm{N}}$ low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 500 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig).
7. If $\overline{\mathrm{OE}}$ is low during a $\mathrm{R} \bar{W}$ controlled write cycle, the write pulse width must be the larger of twp or (twz $+t_{D W}$ ) to allow the I/O drivers to turn off and data to be placed on the bus for the required $\mathrm{t}_{\mathrm{DW}}$. If $\overline{\mathrm{DE}}$ is high during an $\mathrm{R} / \bar{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{\text {wP }}$.
8. To access RAM, $\overline{C E}=V_{L L}, \overline{S E M}=V_{I H}$. To access semaphore, $\overline{C E}=V_{I H}, \overline{S E M}=V_{L L}$. Either condition must be valid for the entire $t_{E W}$ time.
9. $\overline{O E}=V_{l l}$

## TIMING WAVEFORM OF SEMAPHORE READ AFTER WRITE TIMING, EITHER SIDE ${ }^{(1)}$



## NOTE:

1. $\overline{C E}=V_{H}$ for the duration of the above timing (both write and read cycle).

## TIMING WAVEFORM OF SEMAPHORE CONTENTION ${ }^{(1,3,4)}$



NOTES:

1. $\mathrm{D}_{\mathrm{OR}}=\mathrm{D}_{\mathrm{OL}}=\mathrm{V}_{\mathrm{LL}}, \overline{\mathrm{CE}}_{\mathrm{R}}=\overline{\mathrm{CE}}_{\mathrm{L}}=\mathrm{V}_{\mathrm{IH}}$, Semaphore Flag is released from both sides (reads as ones from both sides) at cycle start.
2. Either side " $A$ " = left and side " $B$ " = right, or side " $A$ " = right and side " $B$ " = left.
3. This parameter is measured from the point where $\mathrm{R} \bar{W}_{A}$ or $\overline{\operatorname{SEM}}_{\mathrm{A}}$ goes high until $\mathrm{R} \bar{W}_{B}$ or $\overline{\operatorname{SEM}}_{B}$ goes high.
4. If $\mathrm{t}_{\mathrm{SPS}}$ is violated, the semaphore will fall positively to one side or the other, but there is no guarantee which side will obtain the flag.

## FUNCTIONAL DESCRIPTION

The IDT71322 is an extremely fast dual-port 2K x 8 CMOS static RAM with an additional 8 address locations dedicated to binary semaphore flags. These flags allow either processor on the left or right side of the dual-port RAM to claim a privilege over the other processor for functions defined by the system designer's software. As an example, the semaphore can be used by one processor to inhibit the other from accessing a portion of the dual-port RAM or any other shared resource.

The dual-port RAM features a fast access time, and both ports are completely independent of each other. This means that the activity on the left port in no way slows the access time of the right port. Both ports are identical in function to standard CMOS static RAM and can be read from, or written to, at the same time with the only possible conflict arising from the simultaneous writing of, or a simultaneous READ/WRITE of, a non-semaphore location. Semaphores are protected against such ambiguous situations and may be used by the system program to avoid any conflicts in the nonsemaphore portion of the dual-port RAM. These devices have an automatic power-down feature controlled by $\overline{C E}$, the dual-port RAM enable, and SEM, the semaphore enable. The CE and SEM pins control on-chip power down circuitry that permits the respective port to go into standby mode when not selected. This is the condition which is shown in Table I where $\overline{\mathrm{CE}}$ and $\overline{\text { SEM }}$ are both high.

Systems which can best use the IDT71322 contain multiple processors or controllers and are typically very high-speed systems which are software controlled or software intensive. These systems can benefit from a performance increase offered by the IDT71322's hardware semaphores, which provide a lockout mechanism without requiring complex programming.

Software handshaking between processors offers the maximum in system flexibility by permitting shared resources to be allocated in varying configurations. The IDT71322 does not use its semaphore flags to control any resources through hardware, thus allowing the system designer total flexibility in system architecture.

An advantage of using semaphores rather than the more common methods of hardware arbitration is that wait states are never incurred in either processor. This can prove to be a major advantage in very high-speed systems.

## HOW THE SEMAPHORE FLAGS WORK

The semaphore logic is a set of eight latches which are independent of the dual-port RAM. These latches can be used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphores provide a hardware assist for a use assignment method called "Token Passing Allocation." In this method, the state of a semaphore latch is used as a token indicating that a shared resource is in use. If the left processor wants to use this resource, it requests the token by setting the latch. This processor then verifies its success in setting the latch by reading it. If it was successful, it proceeds to assume control over the shared resource. If it was not successful in setting the latch, it determines that the right side processor had set the latch first, has the token and is using the shared resource. The left processor can then either repeatedly request that semaphore's status or remove its request for that semaphore to perform another task and occasionally attempt again to gain control of the token via the set and test sequence. Once the right side has relinquished the token, the left side should succeed in gaining control.

The semaphore flags are active low. A token is requested by writing a zero into a semaphore latch and is released when the same side writes a one to that latch.

The eight semaphore flags reside within the IDT71322 in a
separate memory space from the dual-port RAM. This address space is accessed by placing a low input on the $\overline{\text { SEM }}$ pin (which acts as a chip select for the semaphore flags) and using the other control pins (Address, $\overline{\mathrm{OE}}$, and $\mathrm{R} / \overline{\mathrm{W}}$ ) as they would be used in accessing a standard static RAM. Each of the flags has a unique address which can be accessed by either side through address pins $A_{0}-A_{2}$. When accessing the semaphores, none of the other address pins has any effect.

When writing to a semaphore, only data pin $D_{0}$ is used. If a low level is written into an unused semaphore location, that flag will be set to a zero on that side and a one on the other (see Table II). That semaphore can now only be modified by the side showing the zero. When a one is written into the same location from the same side, the flag will be set to a one for both sides (unless a semaphore request from the other side is pending) and then can be written to by both sides. The fact that the side which is able to write a zero into a semaphore subsequently locks out writes from the other side is what makes semaphore flags useful in interprocessor communications. (A thorough discussion on the use of this feature follows shortly.) A zero written into the same location from the other side will be stored in the semaphore request latch for that side until the semaphore is freed by the first side.

When a semaphore flag is read, its value is spread into all data bits so that a flag that is a one reads as a one in all data bits and a flag containing a zero reads as all zeros. The read value is latched into one side's output register when that side's semaphore select ( $\overline{\mathrm{SEM}}$ ) and output enable ( $\overline{\mathrm{OE}}$ ) signals go active. This serves to disallow the semaphore from changing state in the middle of a read cycle due to a write cycle from the other side. Because of this latch, a repeated read of a semaphore in a test loop must cause either signal ( $\overline{\mathrm{SEM}}$ or $\overline{\mathrm{OE}}$ ) to go inactive or the output will never change.

A sequence of WRITE/READ must be used by the semaphore in order to guarantee that no system level contention will occur. A processor requests access to shared resources by attempting to write a zero into a semaphore location. If the semaphore is already in use, the semaphore request latch will contain a zero, yet the semaphore flag will appear as a one, a fact which the processor will verify by the subsequent read (see Table II). As an example, assume a processor writes a zero to the left port at a free semaphore location. On a subsequent read, the processor will verify that it has written successfully to that location and will assume control over the resource in question. Meanwhile, if a processor on the right side attempts to write a zero to the same semaphore flag it will fail, as will be verified by the fact that a one will be read from that semaphore on the right side during a subsequent read. Had a sequence of READ/WRITE been used instead, system contention problems could have occurred during the gap between the read and write cycles.

It is important to note that a failed semaphore request must be followed by either repeated reads or by writing a one into the same location. The reason for this is easily understood by looking at the simple logic diagram of the semaphore flag in Figure 3. Two semaphore request latches feed into a semaphore flag. Whichever latch is first to present a zero to the semaphore flag will force its side of the semaphore flag low and the other side high. This condition will continue until a one is written to the same semaphore request latch. Should the other side's semaphore request latch have been written to a zero in the meantime, the semaphore flag will flip over to the other side as soon as a one is written into the first side's request latch. The second side's flag will now stay low until its semaphore request latch is written to a one. From this it is easy to understand that, if a semaphore is requested and the processor which requested it no longer needs the resource, the entire system can hang up until a one is written into that semaphore request latch.

TABLE I-NON-CONTENTION READ/WRITE CONTROL

| LEFT OR RIGHT PORT ${ }^{(1)}$ |  |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| R/W | $\overline{C E}$ | $\overline{\text { SEM }}$ | $\overrightarrow{O E}$ | D0-7 |  |
| X | H | H | X | Z | Port Disabled and in Power Down Mode |
| H | H | L | L | DATA ${ }_{\text {OUT }}$ | Data in Semaphore Flag Output on Port |
| x | X | X | H | z | Output Disabled |
| 5 | H | L | X | DATA $_{\text {IN }}$ | Port Data Bit $D_{0}$ Written Into Semaphore Flag |
| H | L | H | L | DATA out | Data In Memory Output on Port |
| L | L | H | X | $\mathrm{DATA}_{\text {IN }}$ | Data On Port Written Into Memory |
| X | L | L | x | - | Not Allowed |

NOTE:

1. $A_{O L}-A_{1 O L} \neq A_{O R}-A_{1 O R}$

H = HIGH, L = LOW, $X=$ DON'T CARE, $Z=$ HIGH IMPEDANCE
$J=$ Low-to-High transition

TABLE II-EXAMPLE OF SEMAPHORE PROCUREMENT SEQUENCE ${ }^{(1)}$

| FUNCTION | $D_{0}-D_{7}$ LEFT | $D_{0}-D_{7}$ RIGHT | STATUS |
| :--- | :---: | :---: | :--- |
| No Action | 1 | 1 | Semaphore free |
| Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token |
| Right Port Writes "0" to Semaphore | 0 | 1 | No change. Right side has no write <br> access to semaphore |
| Left Port Writes "1" to Semaphore | 1 | 0 | Right port obtains semaphore token |
| Left Port Writes "0" to Semaphore | 1 | 0 | No change. Left port has no write <br> access to semaphore |
| Right Port Writes "1" to Semaphore | 0 | 1 | Left port obtains semaphore token |
| Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free |
| Right Port Writes "0" to Semaphore | 1 | 0 | Right port has semaphore token |
| Right Port Writes "1" to Semaphore | 1 | 1 | Semaphore free |
| Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token |
| Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free |

NOTE:

1. This table denotes a sequence of events for only one of the eight semaphores on the IDT71322.

The critical case of semaphore timing is when both sides request a single token by attempting to write a zero into it at the same time. The semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives the token. If one side is earlier than the other in making the request, the first side to make the request will receive the token. If both requests arrive at the same time, the assignment will be arbitrarily made to one port or the other.

One caution that should be noted when using semaphores is that semaphores alone do not guarantee that access to a resource is secure. As with any powerful programming technique, if semaphores are misused or misinterpreted, a software error can easily happen. Code integrity is of the utmost importance when semaphores are used instead of slower, more restrictive hardware intensive schemes.

Initialization of the semaphores is not automatic and must be handled via the initialization program at power-up. Since any semaphore request flag which contains a zero must be reset to a one, all semaphores on both sides should have a one written into them at initialization from both sides to assure that they will be free when needed.

## USING SEMAPHORES - Some Examples

Perhaps the simplest application of semaphores is their application as resource markers for the IDT71322's dual-port RAM. Say the $2 \mathrm{~K} \times 8$ RAM was to be divided into two $1 \mathrm{~K} \times 8$ blocks which were to be dedicated at any one time to servicing either the left or right port. Semaphore 0 could be used to indicate the side which would control the lower section of memory, and Semaphore 1 could be defined as the indicator for the upper section of memory.

To take a resource, in this example the lower 1 K of dual-port RAM, the processor on the left port could write and then read a zero into Semaphore 0 . If this task were successfully completed (a zero was read back rather than a one), the left processor would assume control of the lower 1K. Meanwhile, the right processor would attempt to perform the same function. Since this processor was attempting to gain control of the resource after the left processor, it would read back a one in response to the zero it had attempted to write into Semaphore 0. At this point, the software could choose to try and gain control of the second 1 K section by writing, then read-
ing a zero into Semaphore 1. If it succeeded in gaining control, it would lock out the left side.

Once the left side was finished with its task, it would write a one to Semaphore 0 and may then try to gain access to Semaphore 1. If Semaphore 1 was still occupied by the right side, the left side could undo its semaphore request and perform other tasks until it was able to write, then read a zero into Semaphore 1. If the right processor performs a similar task with Semaphore 0, this protocol would allow the two processors to swap 1 K blocks of dual-port RAM with each other.

The blocks do not have to be any particular size and can even be variable, depending upon the complexity of the software using the semaphore flags. All eight semaphores could be used to divide the dual-port RAM or other shared resources into eight parts. Semaphores can even be assigned different meanings on different sides rather than being given a common meaning as was shown in the example above.

Semaphores are a useful form of arbitration in systems like disk interfaces where the CPU must be locked out of a section of memory during a transfer and the I/O device cannot tolerate any wait states. With the use of semaphores, once the two devices had determined which memory area was "off limits" to the CPU, both the CPU and the I/O devices could access their assigned portions of memory continuously without any wait states.

Semaphores are also useful in applications where no memory "WAIT" state is available on one or both sides. Once a semaphore handshake has been performed, both processors can access their assigned RAM segments at full speed.

Another application is in the area of complex data structures. In this case, block arbitration is very important. For this application one processor may be responsible for building and updating a data structure. The other processor then reads and interprets that data structure. If the interpreting processor reads an incomplete data structure, a major error condition may exist. Therefore, some sort of arbitration must be used between the two different processors. The building processor arbitrates for the block, locks it and then is able to go in and update the data structure. When the update is completed, the data structure block is released. This allows the interpreting processor to come back and read the complete data structure, thereby guaranteeing a consistent data structure.


FIGURE 3. IDT71322 Semaphore Logic

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B

Plastic DIP
Sidebraze DIP
Plastic Leaded Chip Carrier Leadless Chip Carrier

Speed in Nanoseconds

Low Power
Standard Power
16K (2K $\times 8$-Bit) Dual-Port RAM w/Semaphore CMOS DUAL-PORT RAMS 32K (2K x 16-BIT)

## PRELIMINARY IDT7133S/L IDT7143S/L

## FEATURES:

- High-speed access
- Military: 70/90ns (max.)
- Commercial: 55/70/90ns (max.)
- Low-power operation
- IDT7133/43S

Active: 375 mW (typ.)
Standby: 5mW (typ.)

- IDT7133/43L

Active: 375mW (typ.)
Standby: 1mW (typ.)

- Versatile control for write: separate write control for lower and upper byte of each port
- MASTER IDT7133 easily expands data bus width to 32 bits or more using SLAVE IDT7143
- On-chip port arbitration logic (IDT7133 only)
- $\overline{\text { BUSY output flag on IDT7133; } \overline{B U S Y} \text { input on IDT7143 }}$
- Fully asynchronous operation from either port
- Battery backup operation-2V data retention
- TTL-compatible, single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Available in 68-pin PGA, DIP ( 600 mil, 70 mil centers), LCC and PLCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7133/7143 are high-speed 2K $\times 16$ dual-port static RAMs. The IDT7133 is designed to be used as a stand-alone 16-bit dual-port RAM or as a "MASTER" dual-port RAM together with the IDT7143 "SLAVE" dual-port in 32-bit-or-more word width systems. Using the IDT MASTER/SLAVE dual-port RAM approach in 16-bit-or-wider memory system applications results in full-speed, errorfree operation without the need for additional discrete logic.

Both devices provide two independent ports with separate control, address and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by $\overline{\mathrm{CE}}$, permits the on-chip circuitry of each port to enter a very low standby power mode.

Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ high-performance technology, these devices typically operate on only 375 mW of power at maximum access times as fast as 55 ns. Low-power (L) versions offer battery backup data retention capability, with each port typically consuming 1 mW from a 2 V battery.

The IDT7133/7143 devices have identical pinouts. Each is packaged in a 68-pin PGA, 68-pin LCC, 68-pin PLCC, and 70 mil center DIPs.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## NOTES:

1. Both $\mathrm{V}_{\mathrm{Cc}}$ pins must be connected to the supply to assure reliable operation
2. Both GND pins must be connected to the supply to assure reliable operation.
3. $\mathrm{UB}=$ Upper Byte, $\mathrm{LB}=$ Lower Byte.



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 2.0 | 2.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE (Either port, $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 10 \%$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7133SIDT7143S |  | $\begin{aligned} & \text { IDT7133L } \\ & \text { IDT7143L } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{HLL}^{1}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{lt}_{\mathrm{LO}} \mathrm{l}$ | Output Leakage Current | $\overline{C E}=V_{\text {IH }}, V_{\text {OUT }}=0 V$ to $V_{\text {CC }}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage ( $1 / \mathrm{O}_{0}-1 / \mathrm{O}_{15}$ ) | $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ | - | 0.4 | - | 0.4 | V |
| $V_{\text {OL }}$ | Open Drain Output Low Voltage (BUSY) | $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}$ | - | 0.5 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 | - | 2.4 | - | v |

DC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(4)}\left(V_{C C}=5.0 \mathrm{~V} \pm 10 \%\right)$

| SYMBOL | PARAMETER | TEST CONDITION | VERSION |  | $\begin{aligned} & \text { IDT7133×55 }{ }^{(1)} \\ & \text { IDT7143×55 } \end{aligned}$ |  | $\begin{aligned} & \text { IDT7133×70 } \\ & \text { IDT7143×70 } \end{aligned}$ |  | IDT7133x90 <br> IDT7143×90 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | TYP. ${ }^{(2)}$ | MAX. | TYP. ${ }^{(2)}$ | MAX. | TYP. ${ }^{(2)}$ | MAX. |  |
| $I_{c c}$ | Dynamic Operating Current (Both Ports Active) | $\begin{aligned} & \overline{C E}=V_{\text {IL }} \\ & \text { Outputs Open } \\ & \mathrm{f}=\mathbf{f}_{\text {MAX }}{ }^{(3)} \end{aligned}$ | MIL. | S | - | - | $\begin{aligned} & 75 \\ & 75 \\ & \hline \end{aligned}$ | $\begin{aligned} & 260 \\ & 240 \\ & \hline \end{aligned}$ | $\begin{array}{r} 75 \\ 75 \\ \hline \end{array}$ | 260 <br> 240 | mA |
|  |  |  | СОМ'L. | S | $\begin{aligned} & 75 \\ & 75 \end{aligned}$ | $\begin{aligned} & 240 \\ & 220 \\ & \hline \end{aligned}$ | $\begin{array}{r} 75 \\ 75 \\ \hline \end{array}$ | $\begin{aligned} & 240 \\ & 220 \\ & \hline \end{aligned}$ | $\begin{array}{r} 75 \\ \quad 75 \\ \hline \end{array}$ | $\begin{aligned} & 235 \\ & 215 \\ & \hline \end{aligned}$ |  |
| $\mathrm{I}_{\text {SB1 }}$ | Standby Current (Both Ports - TTL Level Inputs) | $\begin{aligned} & \overline{C E}_{L_{\text {and }}} \overline{\mathrm{CE}}_{\mathrm{f}} \geq \mathrm{f}_{\text {Max }}\left({ }^{(3)}\right. \end{aligned}$ | MIL. | S | - | - | 25 25 | 75 65 | 25 25 | 75 65 | mA |
|  |  |  | СОМ'L. | S | 25 25 | $\begin{aligned} & 70 \\ & 60 \\ & \hline \end{aligned}$ | 25 25 | 70 60 | 25 25 | 65 55 |  |
| $\mathrm{I}_{\text {SB2 }}$ | Standby Current (One Port-TTL Level Inputs) | $\begin{aligned} & \overline{\mathrm{CE}}_{\mathrm{L}} \text { or } \overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{1 \mathrm{H}} \\ & \mathrm{f}=\mathrm{f}_{\text {Max }}(3) \\ & \text { Active Port Outputs } \\ & \text { Open } \end{aligned}$ | MIL. | S | - | - | 50 50 | $\begin{aligned} & 170 \\ & 150 \\ & \hline \end{aligned}$ | 50 50 | 170 <br> 150 | mA |
|  |  |  | COM'L. | S | $\begin{array}{r} 50 \\ 50 \\ \hline \end{array}$ | $\begin{aligned} & 150 \\ & 130 \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 130 \end{aligned}$ | $\begin{array}{r} 50 \\ 50 \\ \hline \end{array}$ | $\begin{aligned} & 145 \\ & 125 \end{aligned}$ |  |
| $\mathrm{I}_{\text {SB3 }}$ | Full Standby Current (Both Ports - CMOS Level Inputs) | $\begin{array}{\|l\|} \hline \text { Both Ports } C E_{L} \text { and } \\ C E_{\mathrm{F}} \geq V_{C C}-0.2 \mathrm{~V} \\ V_{\mathbb{N}} \geq V_{C C}-0.2 \mathrm{~V} \text { or } \\ V_{\mathbb{I N}}^{\leq} \leq 0.2 \mathrm{~V} \\ \mathbf{f}=0 \\ \hline \end{array}$ | MIL. | S | - | - | ${ }^{1} \cdot 2$ | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\begin{gathered} 1 \\ 0.2 \end{gathered}$ | 30 10 | mA |
|  |  |  | COM'L. | $\begin{aligned} & \mathrm{S} \\ & \mathrm{~L} \end{aligned}$ | $\begin{gathered} 1 \\ 0.2 \end{gathered}$ | $\begin{gathered} 15 \\ 4 \end{gathered}$ | $\begin{gathered} 1 \\ 0.2 \end{gathered}$ | $\begin{gathered} 15 \\ 4 \end{gathered}$ | ${ }_{0.2}^{1}$ | 15 4 |  |
| $\mathrm{I}_{\text {SB4 }}$ | Full Standby Current (One Port-All CMOS Level Inputs) | $\begin{array}{\|l\|} \hline \text { One Port }^{\overline{C E}_{\mathrm{L}} \text { or }} \\ \overline{C E}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{N}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \text { or } \\ \mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V} \\ \mathrm{f}=\mathrm{f}_{\text {Max }}^{(3)} \\ \text { Active Port Outputs } \\ \text { Open } \end{array}$ | MIL. | $\begin{aligned} & \mathrm{S} \\ & \mathrm{~L} \end{aligned}$ | - | - | 45 40 | $\begin{array}{r}160 \\ 140 \\ \hline\end{array}$ |  | $\begin{aligned} & 155 \\ & 135 \\ & \hline \end{aligned}$ | mA |
|  |  |  | COM'L. | S | 45 40 | 140 120 | 45 40 | $\begin{aligned} & 140 \\ & 120 \end{aligned}$ | $\begin{aligned} & 45 \\ & 40 \end{aligned}$ | $\begin{aligned} & 135 \\ & 115 \end{aligned}$ |  |

## NOTES:

1. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
2. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
3. At $f=f_{\text {MAX }}$ address and data inputs are cycling at the maximum frequency of read cycles of $1 / t_{\text {RC }} . f=0$ means no input lines change.
4. " $x$ " in part numbers indicates power rating ( S or L ).

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES ${ }^{(1)}$
(L Version Only) $V_{L C}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | IDT7 MIN. | $\begin{aligned} & 143 \mathrm{~S} / \mathrm{L} \\ & \text { MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DR }}$ | $V_{\text {CC }}$ for Data Retention | $\begin{aligned} & V_{\mathrm{CC}}=2.0 \mathrm{~V} \\ & \mathrm{CE} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \geq V_{H C} \text { or } \leq V_{\mathrm{LC}} \end{aligned}$ |  | 2.0 | - | V |
| ICCDR | Data Retention Current |  | MIL. | - | 4000 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | 1500 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(3)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(2)}$ | - | ns |
| $\mathrm{l}^{(3)}$ | Input Leakage Current |  |  | - | 2 | $\mu \mathrm{A}$ |

NOTES:

1. $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. $\mathrm{t}_{\mathrm{RC}}=$ Read Cycle Time.
3. This parameter is guaranteed but not tested.

## LOW V ${ }_{c c}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1,2, \& 3$ |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{LZ}}, \mathrm{t}_{\mathrm{HZ}}, \mathrm{t}_{\mathrm{WZ}}, \mathrm{t}_{\mathrm{ow}}$ )


Figure 3. $\overline{\text { BUSY }}$ Output Load
(IDT7133 only)

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT7133S/L55 (2) } \\ & \text { IDT133SS/L5 (2) } \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{gathered} \text { IDT7133S/L70 } \\ \text { IDT7143S/L70 } \\ \text { MIN. } \text { MAX. } \end{gathered}$ |  | IDT7133S/L90IDT7143S/L90MIN. $\quad$ MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RC }}$ | Read Cycle Time | 55 | - | 70 | - | 90 | - | ns |
| ${ }^{\text {t }}$ A | Address Access Time | - | 55 | - | 70 | - | 90 | ns |
| ${ }^{\text {t }}$ ACE | Chip Enable Access Time | - | 55 | - | 70 | - | 90 | ns |
| $\mathrm{t}_{\text {AOE }}$ | Output Enable Access Time | - | 35 | - | 40 | - | 40 | ns |
| ${ }^{\text {t }}$ | Output Hold From Address Change | 0 | - | 0 | - | 10 | - | ns |
| ${ }_{\text {t }}$ | Output Low Z Time ${ }^{(1,3)}$ | 5 | - | 5 | - | 5 | - | ns |
| $t_{H Z}$ | Output High $\mathrm{Z} \mathrm{Time}{ }^{(1,3)}$ | - | 30 | - | 35 | - | 40. | ns |
| $t_{\text {PU }}$ | Chip Enable to Power Up Time ${ }^{(3)}$ | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Disable to Power Down Time ${ }^{(3)}$ | - | 50 | - | 50 | - | 50 | ns |

## NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (see Figures 1,2 \& 3 ).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. 1, EITHER SIDE ${ }^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE ${ }^{(1,3)}$


NOTES:

1. $\mathrm{R} \overline{\mathrm{W}}$ is high for Read Cycles.
2. Device is continuously enabled, $\overline{C E}=V_{I L}$.
3. Addresses valid prior to or coincident with $\overline{\mathrm{CE}}$ transition low.
4. $\overline{O E}=V_{L}$

AC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT7133S/L55 (2) } \\ & \text { IDT7143S/L55 (2) } \\ & \text { MIN. MAX. } \end{aligned}$ |  | IDT7133S/L70 MIN. IDT7143S/L70$\qquad$ |  | IDT7133S/L90IDT7143S/L90MIN. $\quad$ MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time ${ }^{(4)}$ | 55 | - | 70 | - | 90 | - | ns |
| ${ }^{\text {tew }}$ | Chip Enable to End of Write | 40 | - | 50 | - | 85 | - | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Valid to End of Write | 40 | - | 50 | - | 85 | - | ns |
| $t_{\text {AS }}$ | Address Setup Time | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {t }}$ ( ${ }_{\text {P }}$ | Write Pulse Width | 40 | - | 50 | - | 55 | - | ns |
| $\mathrm{t}_{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {DW }}$ | Data Valid to End of Write | 20 | - | 25 | - | 30 | - | ns |
| $t_{\text {Hz }}$ | Output High Z Time ${ }^{(1,3)}$ | - | 20 | - | 25 | - | 25 | ns |
| $t_{\text {DH }}$ | Data Hold Time | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {wz }}$ | Write Enable to Output in High ${ }^{(1,3)}$ | - | 20 | - | 25 | - | 25 | ns |
| ${ }^{\text {tow }}$ | Output Active From End of Write ${ }^{(1,3)}$ | 0 | - | 0 | - | 0 | - | ns |

NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (see Figures 1.2 \& 3).
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. This parameter is guaranteed but not tested.
4. For MASTER/SLAVE combination, $t_{W C}=t_{B A A}+t_{W R}+t_{W P}$.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (R/W CONTROLLED TIMING) ${ }^{(1,2,3,7)}$


WRITE CYCLE NO. 2 ( $\overline{\text { CE }}$ CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. $\mathrm{R} / \overline{\mathrm{W}}$ or $\overline{\mathrm{CE}}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{E W}$ or $t_{\text {WP }}$ ) of a low $\overline{C E}$ and a low $R \bar{W}$.
3. $t_{W R}$ is measured from the earlier of $\overline{C E}$ or $R \bar{W}$ going high to the end of write cycle.
4. During this period, the I/O pins are in the output state, and input signals must not be applied.
5. If the $\overline{C E}$ low transition occurs simultaneously with or after the $\mathrm{R} \overline{\mathrm{W}}$ low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 500 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. If $\overline{O E}$ is low during a $R \bar{W}$ controlled write cycle, the write pulse width must be the larger of $t_{W P}$ or ( $t_{W Z}+t_{D W}$ ) to allow the I/O drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during an $R \bar{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\text {WP }}$.
8. $R \bar{W}$ for either upper or lower byte.

## AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| SYMBOL | PARAMETER | IDT7133S/L55 ${ }^{(2)}$ IDT7143S/L55 ${ }^{(2)}$ MIN. |  | $\begin{gathered} \text { IDT7133S/L70 } \\ \text { IDT7143S/L70 } \\ \text { MIN. MAX. } \end{gathered}$ |  | $\begin{aligned} & \text { IDT7133S/L90 } \\ & \text { IDT7143S/L90 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BUSY TIMING |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {WB }}$ | Write to $\overline{\text { BUSY }}{ }^{(1,5)}$ | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{WH}}$ | Write Hold After $\overline{\operatorname{BUSY}}{ }^{(1,6)}$ | 30 | - | 30 | - | 30 | - | ns |
| $t_{\text {BAA }}$ | BUSY Access Time to Address | - | 50 | - | 55 | - | 55 | ns |
| $t_{\text {BDA }}$ | $\overline{\text { BUSY }}$ Disable Time to Address | - | 40 | - | 45 | - | 45 | ns |
| $\mathrm{t}_{\mathrm{BAC}}$ | $\overline{\text { BUSY }}$ Access Time to Chip Enable | - | 35 | - | 35 | - | 45 | ns |
| $t_{B D C}$ | BUSY Disable Time to Chip Enable | - | 30 | - | 30 | - | 45 | ns |
| $t_{\text {wDD }}$ | Write Pulse to Data Delay ${ }^{(3)}$ | - | 80 | - | 90 | - | 100 | ns |
| $\mathrm{t}_{\text {DOD }}$ | Write Data Valid to Read Data Delay ${ }^{(3)}$ | - | 55 | - | 70 | - | 90 | ns |
| $t_{\text {BDD }}$ | BUSY Disable to Valid Data ${ }^{(4)}$ | - | Note 4 | - | Note 4 | - | Note 4 | ns |
| $t_{\text {APS }}$ | Arbitration Priority Set Up Time | 5 | - | 5 | - | 10 | - | ns |

## NOTES:

1. For SLAVE part (IDT7143) only.
2. $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range only.
3. Port to port delay through RAM cells from writing port to reading port.
4. $t_{B D D}$ is calculated parameter and is greater of $0, t_{\text {WDD }}-t_{W P}$ (actual) or $t_{D D D}-t_{D W}$ (actual).
5. To ensure that the write cycle is inhibited during contention.
6. To ensure that a write cycle is completed after contention.

TIMING WAVEFORM OF READ WITH BUSY


## TIMING WAVEFORM OF WRITE WITH BUSY



TIMING WAVEFORM OF CONTENTION CYCLE NO. 1, CE ARBITRATION
$\overline{C E}_{\mathrm{L}}$ VALID FIRST:

$\overline{C E}_{\mathbf{R}}$ VALID FIRST:


TIMING WAVEFORM OF CONTENTION CYCLE NO. 2, ADDRESS VALID ARBITRATION ${ }^{(1)}$
LEFT ADDRESS VALID FIRST:


RIGHT ADDRESS VALID FIRST:


NOTE:

1. $\overline{C E}_{\mathrm{L}}=C E_{\mathrm{R}}=\mathrm{V}_{\mathrm{L}}$

## FUNCTIONAL DESCRIPTION:

The IDT7133/43 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The devices have an automatic power down feature controlled by $\overline{\mathrm{CE}}$. The $\overline{\mathrm{CE}}$ controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected (CE high). When a port is enabled, access to the entire memory array is permitted. Each port has its own Output Enable control (OE). In the read mode, the port's $\overline{O E}$ turns on the output drivers when set LOW. Non-contention READ/WRITE conditions are illustrated in Table I.

## ARBITRATION LOGIC, <br> FUNCTIONAL DESCRIPTION:

The arbitration logic will resolve an address match or a chip enable match down to 5 ns minimum and determine which port has access. In all cases, an active BUSY flag will be set for the delayed port.

The $\overline{B U S Y}$ flags are provided for the situation when both ports simultaneously access the same memory location. When this situation occurs, on-chip arbitration logic will determine which port has access and sets the delayed port's $\overline{B U S Y}$ flag. $\overline{B U S Y}$ is set at speeds that permit the processor to hold the operation and its respective address and data. It is important to note that the operation is invalid for the port that has BUSY set LOW. The delayed port will have access when $\overline{B U S Y}$ goes inactive.

Contention occurs when both left and right ports are active and both addresses match. When this situation occurs, the on-chip arbitration logic determines access. Two modes of arbitration are provided: (1) if the addresses match and are valid before $\overline{C E}$, onchip control logic arbitrates between $\overline{\mathrm{CE}}_{\mathrm{L}}$ and $\overline{\mathrm{CE}}_{\mathrm{R}}$ for access; or (2) if the $\overline{\mathrm{CE}}$ s are low before an address match, on-chip control logic
arbitrates between the left and right addresses for access (refer to Table II). In either mode of arbitration, the delayed port's BUSY flag is set and will reset when the port granted access completes its operation.

## DATA BUS WIDTH EXPANSION, MASTER/SLAVE DESCRIPTION:

Expanding the data bus width to 32 bits or more in a dual-port RAM system implies that several chips will be active at the same time. If each chip includes a hardware arbitrator, and the addresses for each chip arrive at the same time, it is possible that one will activate its $\overline{B U S Y_{L}}$ while another activates its $\overline{B U S Y}_{R}$ signal. Both sides are now busy and the CPUs will wait indefinitely for their port to become free.

To avoid this "Busy Lock-Out" problem, IDT has developed a MASTER/SLAVE approach where only one hardware arbitrator, in the MASTER, is used. The SLAVE has BUSY inputs which allow an interface to the MASTER with no external components and with a speed advantage over other systems.

When expanding dual-port RAMs in width, the writing of the SLAVE RAMs must be delayed until after the $\overline{B U S Y}$ input has settled. Otherwise, the SLAVE chip may begin a write cycle during a contention situation. Conversely, the write pulse must extend a hold time past BUSY to ensure that a write cycle takes place after the contention is resolved. This timing is inherent in all dual-port memory systems where more than one chip is active at the same time.

The write pulse to the SLAVE should be delayed by the maximum arbitration time of the MASTER. If, then, a contention occurs, the write to the SLAVE will be inhibited due to BUSY from the MASTER.

TABLE I-NON-CONTENTION READ/WRITE CONTROL ${ }^{(4)}$

| LEFT OR RIGHT PORT (1) |  |  |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R/ $\bar{W}_{\text {LB }}$ | $\mathrm{R} / \overline{\mathrm{W}}_{\mathrm{UB}}$ | $\overline{C E}$ | $\overline{\text { OE }}$ | $1 / \mathrm{O}_{0-7}$ | $1 / \mathrm{O}_{8-15}$ |  |
| $\times$ | X | H | X | Z | Z | Port Disabled and in Power Down mode, $\mathrm{I}_{\text {SB2 }}$ or $\mathrm{I}_{\text {SB } 4}$ |
| X | X | H | X | Z | Z | $\overline{\mathrm{CE}}_{\mathrm{R}}=\overline{\mathrm{CE}}_{\mathrm{L}}=\mathrm{H}$, Power Down Mode, $\mathrm{I}_{\text {SB } 1}$ or $\mathrm{I}_{\text {SB3 }}$ |
| L | L | L | X | DATA $_{\text {IN }}$ | DATA $_{\text {IN }}$ | Data on Lower Byte and Upper Byte Written into Memory ${ }^{(2)}$ |
| L | H | L | L | DATA $_{\text {IN }}$ | DATA ${ }_{\text {out }}$ | Data on Lower Byte Written into Memory, ${ }^{(2)}$ Data in Memory Output on Upper Byte ${ }^{(3)}$ |
| H | L | L | L | DATA $_{\text {OUT }}$ | DATA $_{\text {IN }}$ | Data in Memory Output on Lower Byte ${ }^{(3)}$ Data on Upper Byte Written into Memory ${ }^{(2)}$ |
| L | H | L | H | DATA $_{\text {IN }}$ | Z | Data on Lower Byte Written into Memory ${ }^{(2)}$ |
| H | L | L | H | Z | DATA $_{\text {IN }}$ | Data on Upper Byte Written into Memory ${ }^{(2)}$ |
| H | H | L | L | DATA OUT | DATAout | Data in Memory Output on Lower Byte and Upper Byte ${ }^{(3)}$ |
| H | H | L | H | Z | Z | High Impedance Outputs |

## NOTES:

1. $A_{O L}-A_{1 O L} \neq A_{O R}-A_{10 R}$
2. If $\overline{B U S Y}=L$, data is not written.
3. If $\overline{B U S Y}=L$, data may not be valid, see $t_{\text {WDD }}$ and $t_{D D D}$ timing.
4. $\mathrm{H}=$ High, $\mathrm{L}=$ Low, $\mathrm{X}=$ Don't Care, $\mathrm{Z}=$ High Impedance, $\mathrm{LB}=$ Lower Byte, $\mathrm{UB}=$ Upper Byte

## TABLE II-ARBITRATION

| LEFT PORT |  | RIGHT PORT |  | FLAGS ${ }^{(1)}$ |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathbf{C E}}_{\mathrm{L}}$ | $A_{0 L}-A_{10 L}$ | $\overline{\mathrm{CE}}_{\mathrm{R}}$ | $A_{0 R}-A_{10 R}$ | $\overline{\mathrm{BUSY}_{\text {L }}}$ | $\overline{\text { BUSY }}_{\text {R }}$ |  |
| H | X | H | $x$ | H | H | No Contention |
| L | Any | H | X | H | H | No Contention |
| H | X | L | Any | H | H | No Contention |
| L | $\neq A_{\text {OR }}-A_{10 R}$ | L | $\neq \mathrm{AOL}_{-} \mathrm{A}_{10 \mathrm{~L}}$ | H | H | No Contention |
| ADDRESS ARBITRATION WITH $\overline{\text { CE }}$ LOW BEFORE ADDRESS MATCH |  |  |  |  |  |  |
| L | LV5R | L | LV5R | H | L | L-Port Wins |
| L | RV5L | L | RV5L | L | H | R-Port Wins |
| L | Same | L | Same | H | L | Arbitration Resolved |
| L | Same | L | Same | L | H | Arbitration Resolved |
|  |  |  |  |  |  |  |
| LL5R | $=A_{\text {OR }}-A_{\text {tiOR }}$ | LL5R | $=A_{0 L}-A_{10 L}$ | H | L | L-Port Wins |
| RL5L | $=A_{O R}-A_{10 R}$ | RL5L | $=A_{0 L}-A_{10 L}$ | L | H | R-Port Wins |
| LW5R | $=A_{O R}-A_{\text {tOR }}$ | LW5R | $=A_{0 L}-A_{10 L}$ | H | L | Arbitration Resolved |
| LW5R | $=A_{O R}-A_{10 R}$ | LW5R | $=A_{0 L}-A_{10 L}$ | L | H | Arbitration Resolved |

## NOTE:

1. $X=$ Don't Care, $L=$ Low, $H=$ High

LV5R $=$ Left Address Valid $\geq 5$ ns before right address
RV5L $=$ Right Address Valid $\geq 5$ ns before left address
Same $=$ Left and Right Address match within 5ns of each other
$\operatorname{LL5R}=$ Left $\overline{\mathrm{CE}}=\mathrm{LOW} \geq 5$ ns before Right $\overline{\mathrm{CE}}$
RL5L $=$ Right $\overline{C E}=L O W \geq 5$ ns before Left $\overline{C E}$
LW5R $=$ Left and Right $\overline{C E}=$ LOW within 5 ns of each other

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 11 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Input/Output <br> Capacitance | $\mathrm{V}_{\mathrm{VO}}=0 \mathrm{~V}$ | 11 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

## 32-BIT MASTER/SLAVE DUAL-PORT MEMORY SYSTEMS



NOTE:

1. No arbitration in IDT7143 (SLAVE). $\overline{B U S Y}-I N$ inhibits write in IDT7143 (SLAVE).

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) Compliant to MIL-STD-883, Class B

Sidebraze Shrink-DIP
Plastic Leaded Chip Carrier
Leadless Chip Carrier
Pin Grid Array
Commercial Only $\}$ Speed in Nanoseconds

Low Power
Standard Power
32K (2K x 16-Bit) MASTER Dual-Port RAM
32K (2K x 16-Bit) SLAVE Dual-Port RAM


## FEATURES:

- High-speed access
- Military: 45/55/70ns (max.)
- Commercial: 45/55/70ns (max.)
- Low-power operation
- IDT7134S

Active: 500 mW (typ.)
Standby: 5mW (typ.)

- IDT7134L

Active: 500 mW (typ.)
Standby: 1mW (typ.)

- Fully asynchronous operation from either port
- Battery backup operation-2V data retention
- TTL-compatible; single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Available in several popular hermetic and plastic packages
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7134 is an extremely high-speed 4K $\times 8$ dual-port static RAM designed to be used in systems where on-chip hardware port arbitration is not needed. This part lends itself to those systems which cannot tolerate wait states or are designed to be able to externally arbitrate or withstand contention when both sides simultaneously access the same dual-port RAM location.

The IDT7134 provides two independent ports with separate control, address and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. It is the user's responsibility to ensure data integrity when simultaneously accessing the same memory location from both ports. An automatic power down feature, controlled by $\overline{\mathrm{CE}}$, permits the on-chip circuitry of each port to enter a very low standby power mode.

Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ high-performance technology, these dual-ports typically operate on only 500 mW of power at maximum access times as fast as 45 ns. Low-power (L) versions offer battery backup data retention capability, with each port typically consuming $200 \mu \mathrm{~W}$ from a 2 V battery.

The IDT7134 is packaged in either a sidebraze or plastic 48-pin DIP and 52-pin LCC and PLCC. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.5 | 1.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.


LCC/PLCC TOP VIEW

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER $^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 11 | pF |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Capacitance | $\mathrm{V}_{\mathrm{OUT}}=\mathrm{OV}$ | 11 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {CC }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

## NOTE:

1. $\mathrm{V}_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

DC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE ( $\mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V} \pm 10 \%$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7134S |  | IDT7134L |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL |  |  | MIN. | MAX. | MIN. | MAX. |  |
| $\mathrm{IIL}_{\mathrm{L}}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | $\overline{C E}=V_{\text {IH }}, V_{\text {OUT }}=O V$ to $V_{C C}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=6 \mathrm{~mA}$ | - | 0.4 | - | 0.4 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ | - | 0.5 | - | 0.5 |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 | - | 2.4 | - | V |

DC ELECTRICAL CHARACTERISTICS OVER THE
OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(1)}\left({ }^{(1)}=5.0 \mathrm{~V} \pm 10 \%\right)$

| SYMBOL | PARAMETER | TEST CONDITION | VERSION |  | IDT7134×45 |  | IDT7134×55 |  | IDT7134×70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | MAX. | TYP. ${ }^{\text {. }}$ | MAX. |  | MAX. |  |
| lcc | Dynamic Operating Current (Both Ports Active) | $\begin{aligned} & \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}} \\ & \text { Outputs Open } \\ & \mathrm{f}=\mathrm{f}_{\text {MAX }}{ }^{(3)} \end{aligned}$ | MIL. | S | $\begin{array}{r} 100 \\ 100 \\ \hline \end{array}$ | $\begin{array}{r} 240 \\ 200 \\ \hline \end{array}$ | $\begin{array}{r} 100 \\ 100 \\ \hline \end{array}$ | $\begin{aligned} & 230 \\ & 180 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ | $\begin{aligned} & 230 \\ & 180 \end{aligned}$ | mA |
|  |  |  | COM'L. | S | $\begin{array}{r} 100 \\ 100 \\ \hline \end{array}$ | $\begin{array}{r} 200 \\ 160 \\ \hline \end{array}$ | $\begin{array}{r} 100 \\ 100 \\ \hline \end{array}$ | $\begin{array}{r} 200 \\ 160 \\ \hline \end{array}$ | $\begin{array}{r} 100 \\ 100 \\ \hline \end{array}$ | $\begin{aligned} & 200 \\ & 160 \\ & \hline \end{aligned}$ |  |
| ${ }^{\text {SB1 }}$ | Standby Current (Both Ports - TTL Level Inputs) | $\begin{aligned} & \overline{C E}_{L} \text { and } \overline{C E}_{R} \geq V_{H} \\ & f=f_{\max ^{(3)}} \end{aligned}$ | MIL. | S | 25 25 | 70 50 | $\begin{array}{r} 25 \\ 25 \\ \hline \end{array}$ | 70 50 | $\begin{aligned} & 25 \\ & 25 \\ & \hline \end{aligned}$ | 70 <br> 50 | mA |
|  |  |  | COM'L. | S | 25 25 | 70 40 | $\begin{array}{r} 25 \\ 25 \\ \hline \end{array}$ | 70 40 | $\begin{array}{r} 25 \\ 25 \\ \hline \end{array}$ | 70 40 |  |
| $\mathrm{I}_{\text {SB2 }}$ | Standby Current (One Port-TTL Level Inputs) | $\overline{\mathrm{CE}}_{\mathrm{L}}$ or $\overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{H}}$ Active Port Outputs Open, $\mathrm{f}=\mathrm{f}_{\mathrm{MAX}}{ }^{(3)}$ | MIL. | S | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 160 \\ & 130 \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{array}{r} 150 \\ 120 \\ \hline \end{array}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 150 \\ & 120 \\ & \hline \end{aligned}$ | mA |
|  |  |  | COM'L. | L | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 100 \\ & \hline \end{aligned}$ |  |
| ${ }^{\text {ISB3 }}$ | Full Standby Current (Both Ports-All CMOS Level Inputs) | Both Ports $\overline{\mathrm{CE}}_{\mathrm{L}}$ and$\begin{aligned} & \overline{C E}_{R} \geq V_{C C}-0.2 \mathrm{~V} \\ & V_{\mathbb{N}} \geq V_{C C}-0.2 \mathrm{~V} \text { or } \\ & V_{\mathbb{N}} \leq 0.2 \mathrm{~V}, \mathrm{f}=\mathrm{o}^{(3)} \end{aligned}$ | MIL. | L | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | 30 10 | mA |
|  |  |  | COM'L. | S | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | 15 <br> 4.0 |  |
| $\mathrm{I}_{\text {SB4 }}$ | Full Standby Current (One Port-All CMOS Level Inputs) | One Port $\overline{C E}_{L}$ or $\overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ $V_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V}$, <br> Active Port Outputs Open, $f=f_{\text {MAX }}{ }^{(3)}$ | MIL. | S | 50 45 | $\begin{aligned} & 130 \\ & 100 \end{aligned}$ | 50 45 | $\begin{aligned} & 120 \\ & 90 \end{aligned}$ | 50 45 | 120 90 | mA |
|  |  |  | COM'L. | L | 45 45 | $\begin{aligned} & 110 \\ & 90 \end{aligned}$ | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | $\begin{gathered} 110 \\ 90 \end{gathered}$ | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | $\begin{aligned} & 110 \\ & 90 \end{aligned}$ |  |

## NOTES:

1. " $x$ " in part number indicates power rating ( $S$ or $L$ ).
2. $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
3. $f_{\text {MAX }}=1 / t_{\text {RC }}=$ All inputs cycling at $f=1 / t_{\text {RC }}$ (except Output Enable). $f=0$ means no address or control lines change. Applies only to inputs at CMOS level standy $\mathrm{I}_{\mathrm{SB} 3}$.

DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES ${ }^{(1)}$
(L Version Only) $V_{L C}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP. |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $\mathrm{V}_{\text {cc }}$ @ |  |  |
| $V_{\text {DR }}$ | $V_{\text {cC }}$ for Data Retention | $\begin{aligned} & \overline{C E} \geq V_{H C} \\ & V_{\mathbb{N}} \geq V_{H C} \text { or } \leq V_{L C} \end{aligned}$ |  |  | 2.0 | - | - | - | - | V |
| $I_{\text {CCDR }}$ | Data Retention Current |  | MIL. | - | - | - | 4000 | TBD | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - | - | - | 1500 | TBD |  |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | - | - | - | ns |
| $\mathrm{t}_{\mathrm{R}}{ }^{(3)}$ | Operation Recovery Time |  |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(2)}$ | - | - | - | - | ns |

NOTES:

1. $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $t_{R C}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW $V_{C C}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1 \& 2$ |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{LZ}}, \mathrm{t}_{\mathrm{HZ}}, \mathrm{t}_{\mathrm{WZ}}, \mathrm{t}_{\mathrm{ow}}$ )
*Including scope and jig.

AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT7134S45 } \\ & \text { IDT7134L45 } \end{aligned}$ |  | $\begin{aligned} & \text { IDT7134S55 } \\ & \text { IDT7134L55 } \end{aligned}$ |  | $\begin{aligned} & \text { IDT7134S70 } \\ & \text { IDT7134L70 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {BC }}$ | Read Cycle Time | 45 | - | 55 | - | 70 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {ACE }}$ | Chip Enable Access Time | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {AOE }}$ | Output Enable Access Time | - | 25 | - | 30 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold From Address Change | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {LZ }}$ | Output Low Z Time ${ }^{(1,2)}$ | 5 | - | 5 | - | 5 | - | ns |
| $t_{H Z}$ | Output High Z Time ${ }^{(1,2)}$ | - | 25 | - | 30 | - | 40 | ns |
| $t_{\text {Pu }}$ | Chip Enable to Power Up Time ${ }^{(2)}$ | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Disable to Power Down Time ${ }^{(2)}$ | - | 50 | - | 50 | - | 50 | ns |

NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1 and 2 ).
2. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. 1, EITHER SIDE ${ }^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE (1,3)


NOTES:

1. $\mathrm{R} \bar{W}$ is high for Read Cycles.
2. Device is continuously enabled, $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}$.
3. Addresses valid prior to or coincident with $\overline{\mathrm{C}}$ transition low.
4. $\overline{O E}=V_{I L}$

## AC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| SYMBOL | PARAMETER | IDT7134S45IDT7134L45 |  | $\begin{aligned} & \text { IDT7134S55 } \\ & \text { IDT7134L55 } \end{aligned}$ |  | IDT7134S70IDT7134L70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {wc }}$ | Write Cycle Time | 45 | - | 55 | - | 70 | - | ns |
| $\mathrm{t}_{\text {EW }}$ | Chip Enable to End of Write | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {twp }}$ | Write Pulse Width | 40 | - | 50 | - | 60 | - | ns |
| ${ }^{\text {wh }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {dw }}$ | Data Valid to End of Write | 20 | - | 25 | - | 30 | - | ns |
| $t_{\mathrm{HZ}}$ | Output High Z Time ${ }^{(1,2)}$ | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time | 3 | - | 3 | - | 3 | - | ns |
| $t_{\text {wz }}$ | Write Enabled to Output in High $Z^{(1,2)}$ | - | 20 | - | 25 | - | 30 | ns |
| tow | Output Active From End of Write ${ }^{(1,2)}$ | 0 | - | 0 | - | 0 | - | ns |

NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1 and 2 ).
2. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1, R/W CONTROLLED TIMING ${ }^{(1,2,3,7)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2, $\overline{\text { CE }}$ CONTROLLED TIMING $(1,2,3,5)$


## NOTES:

1. $\mathrm{R} \overline{\mathrm{N}}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{E W}$ or $t_{W P}$ ) of a low $\overline{C E}$ and a low $R \overline{\mathcal{W}}$.
3. $t_{W R}$ is measured from the earlier of $\overline{C E}$ or $R \bar{W}$ going high to the end of write cycle.
4. During this period, the $1 / O$ pins are in the output state, and input signals must not be applied.
5. If the $\overline{C E}$ low transition occurs simultaneously with or after the $\mathrm{R} \overline{\mathrm{W}}$ low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and $j i g$ ). This parameter is sampled and not $100 \%$ tested.
7. If $\overline{O E}$ is low during a $R \bar{W}$ controlled write cycle, the write pulse width must be the larger of $t_{w P}$ or ( $t_{W Z}+t_{D W}$ ) to allow the I/O drivers to turn off data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during an $R / \bar{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{\text {wp }}$.

## FUNCTIONAL DESCRIPTION:

The IDT7134 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. These devices have an automatic power down feature controlled by $\overline{C E}$. The $\overline{C E}$ controls on-chip power down circuitry that permits the respective port to go into standby mode when not selected (CE high). When a port is enabled, access to the entire memory array is permitted. Each port has its own Output Enable control ( $\overline{\mathrm{OE}}$ ). In the read mode, the port's $\overline{\mathrm{OE}}$ turns on the output drivers when set LOW. Non-contention READ/WRITE conditions are illustrated in the table below.

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
Plastic DIP
Sidebraze DIP
PLCC
LCC

Speed in Nanoseconds

Low Power
Standard Power

32K (4K x 8-Bit) Dual-Port RAM


## FEATURES:

- High-speed access
- Military: 45/55/70ns (max.)
- Commercial: 45/55/70ns (max.)
- Low-power operation
- IDT71342S

Active: 500 mW (typ.)
Standby: 5mW (typ.)

- IDT71342L

Active: 500 mW (typ.)
Standby: 1mW (typ.)

- Fully asynchronous operation from either port
- Full on-chip hardware support of semaphore signalling between ports
- Battery backup operation-2V data retention
- TTL-compatible; single +5 V ( $\pm 10 \%$ ) power supply
- Available in popular hermetic and plastic packáges
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT71342 is an extremely high-speed $4 \mathrm{~K} \times 8$ dual-port static RAM with full on-chip hardware support of semaphore signalling between the two ports.

The IDT71342 provides two independent ports with separate control, address and I/O pins that permit independent, asynchronous access for reads and writes to any location in memory. To assist in arbitrating between ports, a fully independent semaphore logic block is provided. This block contains unassigned flags which can be accessed by either side; however, only one side can control the flag at any time. An automatic power down feature, controlled by $\overline{C E}$ and $\overline{S E M}$, permits the on-chip circuitry of each port to enter a very low standby power mode (both $\overline{\mathrm{CE}}$ and $\overline{\mathrm{SEM}}$ high).

Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ high-performance technology this device typically operates on only 500 mW of power at maximum access times as fast as $45 n$ n. Low-power (L) versions offer battery backup data retention capability, with each port typically consuming $200 \mu \mathrm{~W}$ from a 2 V battery. The device is packaged in either a hermetic 52-pin leadless chip carrier or a 52-pin PLCC.

The IDT71342 military devices are manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



LCC/PLCC
TOP VIEW

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.5 | 1.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 11 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 11 | pF |

NOTE:

1. This parameter is determined by device characterization but is not production tested.

## RECOMMENDED OPERATING

TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## DC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ( $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ )

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | TEST CONDITONS | MIN. | MAX. | MIN. | MAX. |  |
| $\mid \mathrm{LII}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | $\overline{C E}=V_{1 H}, V_{\text {OUT }}=0 V$ to $V_{\text {CC }}$ | - | 10 | - | 5 | $\mu \mathrm{A}$ |
| $V_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=6 \mathrm{~mA}$ | - | 0.4 | - | 0.4 | V |
|  |  | $\mathrm{loL}^{2}=8 \mathrm{~mA}$ | - | 0.5 | - | 0.5 |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 | - | 2.4 | - | V |

DC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE ${ }^{(1)}\left(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%\right)$

| SYMBOL | PARAMETER | TEST CONDITION | VERSION |  | IDT71342×45 |  | IDT71342×55 |  | IDT71342x70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | TYP. ${ }^{(2)}$ | MAX. | TYP. | MAX. | TYP. | MAX. |  |
| lcc | Dynamic Operating Current (Both Ports Active) | $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{V}}$ | MIL. | S | 100 100 | $\begin{array}{r} 240 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{array}{r} 230 \\ 180 \\ \hline \end{array}$ | $\begin{array}{r} 100 \\ 100 \\ \hline \end{array}$ | $\begin{aligned} & 230 \\ & 180 \\ & \hline \end{aligned}$ | mA |
|  |  | $\begin{aligned} & \text { SEM = } \mathrm{f}=\mathrm{f}_{\text {MAX }^{(3)}} \end{aligned}$ | COM'L. | S | $\begin{array}{r} 170 \\ 100 \\ \hline \end{array}$ | $\begin{array}{r} 200 \\ 160 \\ \hline \end{array}$ | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{array}{r} 200 \\ 160 \\ \hline \end{array}$ | $\begin{array}{r} 100 \\ 100 \\ \hline \end{array}$ | $\begin{aligned} & 200 \\ & 160 \\ & \hline \end{aligned}$ |  |
| $\mathrm{l}_{\mathrm{CC} 1}$ | Dynamic Operating Current (Semaphores Both Sides) | $\begin{aligned} & \overline{C E}=V_{H H} \\ & \overline{S E M}=V_{I L} \\ & \text { Outputs } \\ & f=f_{\text {MAX }}{ }^{(3)} \end{aligned}$ | MIL. | S | $\begin{aligned} & 85 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{array}{r} 130 \\ 110 \\ \hline \end{array}$ | $\begin{aligned} & 85 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{array}{r} 130 \\ 110 \\ \hline \end{array}$ | $\begin{aligned} & 85 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{array}{r} 130 \\ 110 \\ \hline \end{array}$ | mA |
|  |  |  | COM'L. | S | $\begin{aligned} & 85 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{array}{r} 130 \\ 100 \\ \hline \end{array}$ | $\begin{aligned} & 85 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{array}{r} 130 \\ 100 \end{array}$ | $\begin{aligned} & 85 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 100 \\ & \hline \end{aligned}$ |  |
| $\mathrm{I}_{\text {SB } 1}$ | Standby Current (Both Ports - TTL Level Inputs) | $\begin{aligned} & \overline{C E}_{L} \text { or } \overline{C E}_{R} \geq V_{H} \\ & \overline{S E M}_{L}=\overline{S E M}_{R} \geq V_{I H} \\ & f=f_{\text {MAX }^{(3)}} \end{aligned}$ | MIL. | S | 25 25 | 70 50 | 25 25 | 70 <br> 50 | 25 25 | 70 <br> 50 | mA |
|  |  |  | COM'L. | L | 25 25 | 70 40 | 25 25 | 70 40 | 25 25 | 70 40 |  |
| $\mathrm{I}_{\text {SB2 }}$ | Standby Current (One Port-TTL Level Inputs) | $\overline{\mathrm{CE}}_{\mathrm{L}}$ or $\overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}$ Active Port Outputs Open, $f=f_{\text {MAX }}{ }^{(3)}$ $\overline{\operatorname{SEM}}_{\mathrm{L}}=\overline{\operatorname{SEM}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{IH}}$ | MIL. | S | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 160 \\ & 130 \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 150 \\ & 120 \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 150 \\ & 120 \end{aligned}$ | mA |
|  |  |  | COM'L. | S | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 130 \\ & 100 \end{aligned}$ | 50 50 | $\begin{aligned} & 130 \\ & 100 \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 130 \\ & 100 \end{aligned}$ |  |
| $\mathrm{I}_{\text {SB3 }}$ | Full Standby Current (Both Ports All CMOS Level Inputs) | Both Ports $\overline{\mathrm{CE}}_{\mathrm{L}}$ and $\overline{C E}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{N}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ or <br> $\mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V}$ <br> $\overline{\operatorname{SEM}}_{\mathrm{L}}=\overline{\mathrm{SEM}}_{\mathrm{R}} \geq$ <br> $\mathrm{V}_{\text {CC }}-0.2 \mathrm{~V}, \mathrm{f}=0^{(3)}$ | MIL. | S | 1.0 0.2 | 30 10 | 1.0 0.2 | 30 10 | 1.0 0.2 | 30 10 | mA |
|  |  |  | COM'L. | S | 1.0 0.2 | $\begin{aligned} & 15 \\ & 4.0 \end{aligned}$ | 1.0 0.2 | $\begin{aligned} & 15 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 15 \\ & 4.0 \end{aligned}$ |  |
| ${ }^{\text {SB4 }}$ | Full Standby Current (One Port-All CMOS Level Inputs) | One Port $\overline{\mathrm{CE}}_{\mathrm{L}}$ or $\overline{C E}_{R} \geq V_{C C}-0.2 V$ $V_{\mathbb{N}} \geq V_{\mathrm{CC}}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V}$. <br> Active Port Outputs Open, $f=f_{\text {MAX }}{ }^{(3)}$ | MIL. | S | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | $\begin{aligned} & 130 \\ & 100 \end{aligned}$ | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | $\begin{aligned} & 120 \\ & 90 \end{aligned}$ | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | 120 90 | mA |
|  |  |  | COM'L | S | 45 45 | $\begin{gathered} 110 \\ 90 \end{gathered}$ | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | $\begin{gathered} 110 \\ 90 \end{gathered}$ | $\begin{aligned} & 50 \\ & 45 \end{aligned}$ | $\begin{gathered} 110 \\ 90 \end{gathered}$ |  |

## NOTES:

1. " $\mathrm{X}^{\mathrm{n}}$ in part numbers indicates power rating ( S or L ).
2. $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
3. $f_{\text {MAX }}=1 / \mathrm{t}_{\mathrm{RC}}=$ All inputs cycling at $\mathrm{f}=1 / \mathrm{t}_{\mathrm{RC}}$ (except Output Enable). $\mathrm{f}=0$ means no address or control lines change. Applies only to inputs at CMOS level standby, IsB3.

## DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES ${ }^{(1)}$

(L Version Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP. |  | $\frac{\text { MAX. }}{\mathrm{V}_{\text {c }}}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{aligned} & V_{c} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\varrho_{3.0 \mathrm{~V}}$ | $\begin{aligned} & V_{c o} \\ & 2.0 \mathrm{~V} \end{aligned}$ |  |  |
| $V_{D R}$ | $\mathrm{V}_{\mathrm{CC}}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| $I_{\text {ccor }}$ | Data Retention Current | $\begin{aligned} & \overline{C S} \geq V_{H C} \\ & V_{I N} \geq V_{H C} \text { or } \leq V_{L C} \end{aligned}$ | MIL. | - | - | - | 4000 | TBD | $\mu \mathrm{A}$ |
|  |  |  | СОM'L. | - | - | - | 4000 | TBD |  |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - | - | - | - | ns |
| $t_{R}{ }^{(3)}$ | Operation Recovery Time |  |  | $t_{\text {RC }}{ }^{(2)}$ | - | - | - | - | ns |

NOTES:

1. $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $t_{R C}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

## LOW V $c c$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1 \& 2$ |



Figure 1. Output Load


Figure 2. Output Load (for $t_{L Z}, t_{H Z}, t_{W Z}, t_{\text {ow }}$ )

* Including scope and jig.


## AC ELECTRICAL CHARACTERISTICS OVER THE <br> OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT71342S45 } \\ & \text { IDT71342L45 } \end{aligned}$ |  | IDT71342S55IDT71342L55 |  | $\begin{aligned} & \text { IDT71342S70 } \\ & \text { IDT71342L70 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {R }}$ | Read Cycle Time | 45 | - | 55 | - | 70 | - | ns |
| ${ }^{t}{ }_{\text {A }}$ | Address Access Time | - | 45 | - | 55 | - | 70 | ns |
| ${ }^{\text {A }}$ ACE | Chip Enable Access Time ${ }^{(3)}$ | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\mathrm{AOE}}$ | Output Enable Access Time | - | 25 | - | 30 | - | 40 | ns |
| ${ }^{\text {t }}$ | Output Hold From Address Change | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {L }} \mathrm{H}$ | Output Low Z Time (1, 2) | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {Hz }}$ | Output High Z Time (1, 2) | - | 25 | - | 30 | - | 40 | ns |
| $t_{\text {PU }}$ | Chip Enable to Power Up Time (2) | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Disable to Power Down Time ${ }^{(2)}$ | - | 50 | - | 50 | - | 50 | ns |
| $\mathrm{t}_{\text {SOP }}$ | Sem Flg update Pulse ( $\overline{\mathrm{OE}}$ or $\overline{\text { SEM }}$ ) | 15 | - | 20 | - | 20 | - | ns |

## NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1 and 2).
2. This parameter is guaranteed but not tested.
3. To access RAM, $\overline{C E}=V_{I L}, \overline{S E M}=V_{H}$. To access semaphore; $\overline{C E}=V_{I H}$. $\overline{\operatorname{SEM}}=V_{I L}$.

TIMING WAVEFORM OF READ CYCLE NO. 1 , EITHER SIDE ${ }^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE ${ }^{(1,3)}$


NOTES:

1. $\mathrm{R} \overline{\mathrm{W}}$ is high for Read Cycles.
2. Device is continuously enabled, $\overline{C E}=V_{\mathrm{L}}$. This waveform cannot be used for semaphore reads.
3. Addresses valid prior to or coincident with $\overline{\mathrm{CE}}$ transition low.
4. $\overline{O E}=V_{\mathrm{LL}}$
5. To access RAM, $\overline{C E}=V_{I L}, \overline{S E M}=V_{I H}$. To access semaphore, $\overline{C E}=V_{I H}, \overline{S E M}=V_{I L}$.

## AC ELECTRICAL CHARACTERISTICS OVER THE

OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT71342S45 } \\ & \text { IDT71342L45 } \end{aligned}$ |  | IDT71342S55IDT71342L55 |  | $\begin{aligned} & \hline \text { IDT71342S70 } \\ & \text { IDT71342L70 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 45 | - | 55 | - | 70 | - | ns |
| $\mathrm{t}_{\mathrm{EW}}$ | Chip Enable to End of Write ${ }^{(3)}$ | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {dw }}$ | Data Valid to End of Write | 20 | - | 25 | - | 30 | - | ns |
| ${ }_{\text {t }}{ }^{\text {z }}$ | Output High Z Time (1,2) | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time | 3 | - | 3 | - | 3 | - | ns |
| $t_{\text {Wz }}$ | Write Enable to Output in High Z (1,2) | - | 20 | - | 25 | - | 30 | ns |
| tow | Output Active From End of Write (1,2) | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {SWR }}$ | $\overline{\text { SEM }}$ Flag Write to Read Time | 10 | - | 10 | - | 10 | - | ns |
| ${ }^{\text {t }}$ SPS | SEM Flag Contention Window | 10 | - | 10 | - | 10 | - | ns |

NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from low or high impedance voltage with load (Figures 1 and 2 ).
2. This parameter is guaranteed but not tested.
3. To access $R A M, \overline{C E}=V_{L L}, \overline{S E M}=V_{I H}$ To access semaphore, $\overline{C E}=V_{I H}, \overline{S E M}=V_{L L}$. This condition must be valid for entire $t_{E W}$ time.


TIMING WAVEFORM OF WRITE CYCLE NO. 2, $\overline{\text { CE }}$ CONTROLLED TIMING ${ }^{(1,2,3,5,9)}$


## NOTES:

1. $\mathrm{R} / \overline{\mathrm{W}}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{E W}$ or $t_{W P}$ ) of a low $\overline{C E}$ or $\overline{S E M}$ and a low $R \bar{W}$.
3. $t_{W R}$ is measured from the earlier of $\overline{C E}$ or $R / \bar{W}$ (or SEM or $R / \bar{W}$ ). going high to the end of write cycle.
4. During this period, the $I / O$ pins are in the output state, and input signals must not be applied.
5. If the $\overline{\mathrm{CE}}$ or $\overline{\mathrm{SEM}}$ low transition occurs simultaneously with or after the $\mathrm{R} \overline{\mathrm{N}}$ low transition, the outputs remain in the high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. If $\overline{O E}$ is low during a $R \bar{W}$ controlled write cycle, the write pulse width must be the larger of twP or (twz + tow) to allow the I/O drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during an $R \bar{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{\text {WP }}$.
8. To access $R A M, \overline{C E}=V_{I L}, \overline{S E M}=V_{I H}$. To access semaphore, $\overline{C E}=V_{I H}, \overline{S E M}=V_{I L}$. Either condition must be valid for the entire $t_{E W}$ time.
9. $\overline{O E}=V_{\mathbb{I L}}$

TIMING WAVEFORM OF SEMAPHORE READ AFTER WRITE TIMING, EITHER SIDE (1)


NOTE:

1. $\overline{C E}=V_{H}$ for the duration of the above timing (both write and read cycle).

## TIMING WAVEFORM OF SEMAPHORE CONTENTION



## NOTES:

1. $\mathrm{D}_{\mathrm{OR}}=\mathrm{D}_{\mathrm{OL}}=\mathrm{V}_{\mathrm{IL}}, \overline{\mathrm{CE}}_{\mathrm{R}}=\overline{C E}_{\mathrm{L}}=\mathrm{V}_{\mathrm{H}}$, semaphore Flag is released from both sides (reads as ones from both sides) at cycle start.
2. Either side " $A$ " = left and side " $B$ " $=$ right, or side " $A$ " = right and side " $B$ " $=$ left.
3. This parameter is measured from the point where $\mathrm{R} \bar{W}_{A}$ or $\overline{\operatorname{SEM}}_{A}$ goes high until $\mathrm{R} \bar{W}_{B}$ or $\overline{\operatorname{SEM}}_{B}$ goes high.
4. If $t_{\text {SPS }}$ is violated, the semaphore will fall positively to one side or the other, but there is no guarantee which side will obtain the flag.

## FUNCTIONAL DESCRIPTION

The IDT71342 is an extremely fast dual-port $4 \mathrm{~K} \times 8$ CMOS static RAM with an additional 8 address locations dedicated to binary semaphore flags. These flags allow either processor on the left or right side of the dual-port RAM to claim a privilege over the other processor for functions defined by the system designer's software. As an example, the semaphore can be used by one processor to inhibit the other from accessing a portion of the dual-port RAM or any other shared resource.

The dual-port RAM features a fast access time, and both ports are completely independent of each other. This means that the activity on the left port in no way slows the access time of the right port. Both ports are identical in function to standard CMOS static RAMs and can be read from, or written to, at the same time with the only possible conflict arising from the simultaneous writing of, or a simultaneous READ/WRITE of, a non-semaphore location. Semaphores are protected against such ambiguous situations and may be used by the system program to avoid any conflicts in the nonsemaphore portion of the dual-port RAM. These devices have an automatic power-down feature controlled by $\overline{C E}$, the dual-port RAM enable, and SEM, the semaphore enable. The $\overline{\text { CE }}$ and $\overline{\text { SEM }}$ pins control on-chip power down circuitry that permits the respective port to go into standby mode when not selected. This is the condition which is shown in Table I where CE and SEM are both high.

Systems which can best use the IDT71342 contain multiple processors or controllers and are typically very high-speed systems which are software controlled or software intensive. These systems can benefit from a performance increase offered by the IDT71342's hardware semaphores, which provide a lockout mechanism without requiring complex programming.

Software handshaking between processors offers the maximum in system flexibility by permitting shared resources to be allocated in varying configurations. The IDT71342 does not use its semaphore flags to control any resources through hardware, thus allowing the system designer total flexibility in system architecture.

An advantage of using semaphores rather than the more common methods of hardware arbitration is that wait states are never incurred in either processor. This can prove to be a major advantage in very high-speed systems.

## HOW THE SEMAPHORE FLAGS WORK

The semaphore logic is a set of eight latches which are independent of the dual-port RAM. These latches can be used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphores provide a hardware assist for a use assignment method called "Token Passing Allocation." In this method, the state of a semaphore latch is used as a token indicating that a shared resource is in use. If the left processor wants to use this resource, it requests the token by setting the latch. This processor then verifies its success in setting the latch by reading it. If it was successful, it proceeds to assume control over the shared resource. If it was not successful in setting the latch, it determines that the right side processor had set the latch first, has the token and is using the shared resource. The left processor can then either repeatedly request that semaphore's status or remove its request for that semaphore to perform another task and occasionally attempt again to gain control of the token via the set and test sequence. Once the right side has relinquished the token, the left side should succeed in gaining control.

The semaphore flags are active low. A token is requested by writing a zero into a semaphore latch and is released when the same side writes a one to that latch.

The eight semaphore flags reside within the IDT71342 in a separate memory space from the dual-port RAM. This address space is accessed by placing a low input on the $\overline{\text { SEM }}$ pin (which acts as a chip select for the semaphore flags) and using the other control pins (Address, $\overline{O E}$, and $R \bar{W}$ ) as they would be used in accessing a standard static RAM. Each of the flags has a unique address which can be accessed by either side through address pins $A_{0}-A_{2}$. When accessing the semaphores, none of the other address pins has any effect.

When writing to a semaphore, only data pin $D_{0}$ is used. If a low level is written into an unused semaphore location, that flag will be set to a zero on that side and a one on the other (see Table II). That semaphore can now only be modified by the side showing the zero. When a one is written into the same location from the same side, the flag will be set to a one for both sides (unless a semaphore request from the other side is pending) and then can be written to by both sides. The fact that the side which is able to write a zero into a semaphore subsequently locks out writes from the other side is what makes semaphore flags useful in interprocessor communications. (A thorough discussion on the use of this feature follows shortly.) A zero written into the same location from the other side will be stored in the semaphore request latch for that side until the semaphore is freed by the first side.

When a semaphore flag is read, its value is spread into all data bits so that a flag that is a one reads as a one in all data bits and a flag containing a zero reads as all zeros. The read value is latched into one side's output register when that side's semaphore select ( $\overline{\mathrm{SEM}}$ ) and output enable ( $\overline{\mathrm{OE}}$ ) signals go active. This serves to disallow the semaphore from changing state in the middle of a read cycle due to a write cycle from the other side. Because of this latch, a repeated read of a semaphore in a test loop must cause either signal ( $\overline{S E M}$ or $\overline{O E}$ ) to go inactive or the output will never change.

A sequence of WRITE/READ must beused by the semaphore in order to guarantee that no system level contention will occur. A processor requests access to shared resources by attempting to write a zero into a semaphore location. If the semaphore is already in use, the semaphore request latch will contain a zero, yet the semaphore flag will appear as a one, a fact which the processor will verify by the subsequent read (see Table II). As an example, assume a processor writes a zero to the left port at a free semaphore location. On a subsequent read, the processor will verify that it has written successfully to that location and will assume control over the resource in question. Meanwhile, if a processor on the right side attempts to write a zero to the same semaphore flag it will fail, as will be verified by the fact that a one will be read from that semaphore on the right side during a subsequent read. Had a sequence of READ/WRITE been used instead, system contention problems could have occurred during the gap between the read and write cycles.
It is important to note that a failed semaphore request must be followed by either repeated reads or by writing a one into the same location. The reason for this is easily understood by looking at the simple logic diagram of the semaphore flag in Figure 3. Two semaphore request latches feed into a semaphore flag. Whichever latch is first to present a zero to the semaphore flag will force its side of the semaphore flag low and the other side high. This condition will continue until a one is written to the same semaphore request latch. Should the other side's semaphore request latch have been written to a zero in the meantime, the semaphore flag will flip over to the other side as soon as a one is written into the first side's request latch. The second side's flag will now stay low until its semaphore request latch is written to a one. From this it is easy to understand that, if a semaphore is requested and the processor which requested it no longer needs the resource, the entire system can hang up until a one is written into that semaphore request latch.

TABLE I-NON-CONTENTION READ/WRITE CONTROL

| LEFT OR RIGHT PORT ${ }^{(1)}$ |  |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| R/W | $\overline{C E}$ | $\overline{\text { SEM }}$ | $\overline{O E}$ | D0-7 |  |
| X | H | H | X | Z | Port Disabled and in Power Down Mode |
| H | H | L | L | DATAout | Data in Semaphore Flag Output on Port |
| X | X | x | H | z | Output Disabled |
| 5 | H | L | X | DATA $_{\text {IN }}$ | Port Data Bit $D_{0}$ Written Into Semaphore Flag |
| H | L | H | L | DATA out | Data In Memory Output on Port |
| L | L | H | X | DATA $_{\text {IN }}$ | Data On Port Written Into Memory |
| X | L | L | X | - | Not Allowed |

NOTE:

1. $A_{O L}-A_{1 O L} \neq A_{O R}-A_{1 O R}$
$\mathrm{H}=\mathrm{HIGH}, \mathrm{L}=$ LOW, $\mathrm{X}=$ DON'T CARE, $\mathrm{Z}=$ HIGH IMPEDANCE
$\mathcal{f}=$ Low-to-High transition

TABLE II-EXAMPLE SEMAPHORE PROCUREMENT SEQUENCE

| FUNCTION | $D_{0}-D_{7}$ LEFT | $D_{0}-D_{7}$ RIGHT |  |
| :--- | :---: | :---: | :--- |
| No Action | 1 | 1 | STATUS |
| Left Port Writes "0" to Semaphore | 0 | 1 | Semaphore free |
| Right Port Writes "0" to Semaphore | 0 | 1 | No change. Right side has no write <br> access to semaphore |
| Left Port Writes "1" to Semaphore | 1 | 0 | Right port obtains semaphore token |
| Left Port Writes "0" to Semaphore | 1 | 0 | No change. Left port has no write <br> access to semaphore |
| Right Port Writes "1" to Semaphore | 0 | 1 | Left port obtains semaphore token |
| Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free |
| Right Port Writes "0" to Semaphore | 1 | 0 | Right port has semaphore token |
| Right Port Writes "1" to Semaphore | 1 | 1 | Semaphore free |
| Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token |
| Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free |

NOTE:

1. This table denotes a sequence of events for only one of the eight semaphores on the IDT71342.

The critical case of semaphore timing is when both sides request a single token by attempting to write a zero into it at the same time. The semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives the token. If one side is earlier than the other in making the request, the first side to make the request will receive the token. If both requests arrive at the same time, the assignment will be arbitrarily made to one port or the other.

One caution that should be noted when using semaphores is that semaphores alone do not guarantee that access to a resource is secure. As with any powerful programming technique, if semaphores are misused or misinterpreted, a software error can easily happen. Code integrity is of the utmost importance when semaphores are used instead of slower, more restrictive hardware intensive schemes.

Initialization of the semaphores is not automatic and must be handled via the initialization program at power up. Since any semaphore request flag which contains a zero must be reset to a one, all semaphores on both sides should have a one written into them at initialization from both sides to assure that they will be free when needed.

## USING SEMAPHORES-Some Examples

Perhaps the simplest application of semaphores is their application as resource markers for the IDT71342's dual-port RAM. Say the $4 \mathrm{~K} \times 8$ RAM was to be divided into two $2 \mathrm{~K} \times 8$ blocks which were to be dedicated at any one time to servicing either the left or right port. Semaphore 0 could be used to indicate the side which would control the lower section of memory, and Semaphore 1 could be defined as the indicator for the upper section of memory.
To take a resource, in this example the lower 2 K of dual-port RAM, the processor on the left port could write and then read a zero into Semaphore 0 . If this task were successfully completed (a zero was read back rather than a one), the left processor would assume control of the lower 2K. Meanwhile, the right processor would attempt to perform the same function. Since this processor was attempting to gain control of the resource after the left processor, it would read back a one in response to the zero it had attempted to write into Semaphore 0 . At this point, the software could choose to try and gain control of the second 2 K section by writing, then read-
ing a zero into Semaphore 1. If it succeeded in gaining control, it would lock out the left side.

Once the left side was finished with its task, it would write a one to Semaphore 0 and may then try to gainaccess to Semaphore 1. If Semaphore 1 was still occupied by the right side, the left side could undo its semaphore request and perform other tasks until it was able to write, then read a zero into Semaphore 1. If the right processor performs a similar task with Semaphore 0, this protocol would allow the two processors to swap 2K blocks of dual-port RAM with each other.

The blocks do not have to be any particular size and can even be variable, depending upon the complexity of the software using the semaphore flags. All eight semaphores could be used to divide the dual-port RAM or other shared resources into eight parts. Semaphores can even be assigned different meanings on different sides rather than being given a common meaning as was shown in the example above.

Semaphores are a useful form of arbitration in systems like disk interfaces where the CPU must be locked out of a section of memory during a transfer and the I/O device cannot tolerate any wait states. With the use of semaphores, once the two devices had determined which memory area was "off limits" to the CPU, both the CPU and the I/O devices could access their assigned portions of memory continuously without any wait states.

Semaphores are also useful in applications where no memory "WAIT" state is available on one or both sides. Once a semaphore handshake has been performed, both processors can access their assigned RAM segments at full speed.

Another application is in the area of complex data structures. In this case, block arbitration is very important. For this application one processor may be responsible for building and updating a data structure. The other processor then reads and interprets that data structure. If the interpreting processor reads an incomplete data structure, a major error condition may exist. Therefore, some sort of arbitration must be used between the two different processors. The building processor arbitrates for the block, locks it and then is able to go in and update the datastructure. When the update is completed, the data structure block is released. This allows the interpreting processor to come back and read the complete data structure, thereby guaranteeing a consistent data structure.


FIGURE 3. IDT71342 Semaphore Logic

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B

PLCC
LCC

Speed in Nanoseconds

Low Power
Standard Power
32K (4K $\times 8$-Bit) Dual-Port RAM w/Semaphore


CMOS DUAL-PORT RAM
IDT7M134S MODULE 64K (8K x 8-BIT) \& IDT7M135S 128 K (16K x 8-BIT)

## FEATURES:

- High-density $64 \mathrm{~K} / 128 \mathrm{~K}$-bit CMOS dual-port RAM modules
- 16K $\times 8$ organization (IDT7M135) with $8 \mathrm{~K} \times 8$ option (IDT7M134)
- Low power consumption
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- On-chip port arbitration logic
- BUSY flags
- Fully asynchronous operation from either port
- Single 5 V ( $\pm 10 \%$ ) power supply
- Dual $V_{C C}$ and GND pins for maximum noise immunity
- On-chip pull up resistors for open-drain $\overline{B U S Y}$ flag option
- Inputs and outputs'directly TTL-compatible
- Fully static operation
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT7M134/135 are 64K/128K-bit high-speed CMOS dualport static RAM modules constructed on a multi-layered ceramic
substrate using four IDT7132 $2 \mathrm{~K} \times 8$ dual-port RAMs (IDT7M134) or eight IDT7132 dual-port RAMs (IDT7M135) in leadless chip carriers. Dual-port function is achieved by utilization of the two on-board IDT54/74FCT138 decoder circuits that interpret the higher order addresses $A_{L 11-13}$ and $A_{R 11-13}$ to select one of the eight $2 \mathrm{~K} \times 8$ dual-port RAMs. (On IDT7M134 8K x 8 option, the $\mathrm{A}_{\text {L13 }}$ and $A_{R 13}$ need to be externally grounded and the selection becomes one of the four $2 \mathrm{~K} \times 8$ dual-port RAMs.) Extremely high speeds are achieved in this fashion due to the use of the IDT7132 dual-port RAM, fabricated in IDT's high-performance CEMOS technology.

The IDT7M134/135 provide two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in the memory. The BUSY flags are provided for the situation when both ports simultaneously access the same memory location. The on-chip arbitration logic will determine which port has access and sets the BUSY flag of the delayed port. $\overline{B U S Y}$ is set at speeds that permit the processor to hold the operation and its respective address and data. The delayed port will have access when BUSY goes high (inactive).

The IDT7M134/135 are available with access times as fast as 45 ns commercial and 60 ns military temperature range, with operating power consumption of only $2.1 \mathrm{~W} / 3.5 \mathrm{~W}$ (max.). The module also offers a standby power mode of $1.4 \mathrm{~W} / 2.8 \mathrm{~W}$ (max.) and a full standby mode of $660 \mathrm{~mW} / 1.3 \mathrm{~W}$ (max.).

- All IDT military module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.


## PIN CONFIGURATION



1. Both $\mathrm{V}_{\mathrm{cc}}$ pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.
2. On $8 \mathrm{~K} \times 8$ IDT7M134 option $\mathrm{A}_{13 L}$ and $\mathrm{A}_{13 \mathrm{R}}$ need to be externally connected to ground for proper operation.
3. For module dimensions, please refer to module drawing M7 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.

## FEATURES:

- High-density 256K-bit CMOS dual-port RAM module
- $32 \mathrm{~K} \times 8$ organization
- Low power consumption
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Battery backup operation-2V data retention
- Fully asynchronous operation from either port
- Single $5 V( \pm 10 \%)$ power supply
- Dual $V_{\mathrm{cc}}$ and GND pins for maximum noise immunity
- Inputs and outputs directly TTL-compatible
- Fully static operation
- Modules available with semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M137 is a 256K-bit high-speed CMOS dual-port static RAM module constructed on a multi-layered ceramic substrate using eight IDT7134 dual-port RAMs in leadless chip carriers. The full 32 K bytes of dual-port RAM are directly addressable by utilization of the two on-board IDT54/74FCT138 decoder circuits that interpret the higher order addresses $A_{L 12-14}$ and $A_{\text {R12-14 }}$ to select one of the eight $4 \mathrm{~K} \times 8$ dual-port RAMs. Extremely high speeds are achieved in this fashion due to the use of the IDT7134 dual-port RAM, fabricated in IDT's high-performance CEMOS technology.

The IDT7M137 provldes two ports with separate control, address and I/O pins that permit independent, asynchronous access for reads or writes to any location in the memory. The IDT7M137 is designed to be used in systems where on-chip hardware port arbitration is not needed. It is the user's responsibility to ensure data integrity when simultaneously accessing the same memory location from both ports.

The IDT7M137 is available with access times as fast as 55 ns commerclal and 60 ns military temperature range, with operating power consumption of only 4 W (max.) The modules also offer a standby power mode of 3.6 W (max.) and full standby mode of 1.3 W (max.).
All IDT military module semiconductor components are manufactured in compliance to the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## PIN CONFIGURATION



## PIN NAMES

| LEFT PORT | RIGHT PORT | NAMES |
| :---: | :---: | :---: |
| $\overline{C E}$ | $\overline{\mathrm{CE}} \mathrm{R}^{\text {chen }}$ | Chip Enable |
| $\mathrm{R} / \mathrm{W}_{\mathrm{L}}$ | $\mathrm{R} / \mathrm{W}_{\mathrm{R}}$ | Read/Write Enable |
| $\overline{\mathrm{O}} \mathrm{E}_{\mathrm{L}}$ | $\bar{O} E_{R}$ | Output Enable |
| $\mathrm{A}_{\text {OL-14L }}$ | $\mathrm{A}_{\text {OR-44R }}$ | Address |
| $1 / O_{\text {OL-7L }}$ | $1 / O_{\text {OR-7R }}$ | Data Input/Output |
| $V_{C C}$ |  | Power |
| GND |  | Ground |

## NOTES:

1. Both Vcc pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.
2. On 16K $\times 8$ IDT7M136 option, $A_{14 L}$ and $A_{14 R}$ need to be externally connected to ground for proper operation.
3. For module dimensions, please refer to module drawing M7 in the packaging section.

> CMOS SLAVE DUAL-PORT. RAM MODULE 64K (8K x 8-BIT) \& $128 \mathrm{~K}(16 \mathrm{~K} \times 8-\mathrm{BIT})$

## FEATURES:

- High-density 64K/128K-bit CMOS SLAVE dual-port RAM modules
- Easily expands data bus width to 16 -or-more-bits when used with MASTER IDT7M134 or IDT7M135
- $16 \mathrm{~K} \times 8$ organization (IDT7M145) or $8 \mathrm{~K} \times 8$ option (IDT7M144)
- High-speed access
- Military: 60ns (max.)
- Commercial: 45ns (max.)
- Low power operation
- Active: 950mW (typ.) (IDT7M144)
- Standby: 20mW (typ.) (IDT7M144)
- $\overline{B U S Y}$ input flags
- Fully asynchronous operation from either port
- Fully static operation
- Dual $\mathrm{V}_{\mathrm{cc}}$ and GND pins for maximum noise immunity
- Inputs and outputs directly TTL-compatible
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Modules available with semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M144/145 are 64K/128K-bit high-speed CEMOS ${ }^{\text {TM }}$ SLAVE dual-port static RAM modules constructed on a multilayered, co-fired, ceramic substrate using four IDT7142 $2 \mathrm{~K} \times 8$ SLAVE dual-port RAMs (IDT7M144) or eight IDT7142 SLAVE dualport RAMs (IDT7M145) in leadless chip carriers. Dual-port function is achieved by utilization of the two on-board IDT54/74FCT138 decoder circuits that interpret the higher order addresses $\mathrm{A}_{\mathrm{L11-13}}$ and $A_{\text {R11-13 }}$ to select one of the eight $2 \mathrm{~K} \times 8$ dual-port RAMs. (On IDT7M144 8K x 8 option, the $A_{L 13}$ and $A_{R 13}$ need to be externally grounded and the selection becomes one of the four $2 \mathrm{~K} \times 8$ dual-port RAMs.)

The IDT7M144/145 are designed as "SLAVE" dual-port RAM modules to be used together with the IDT7M135/135 "MASTER" dual-port RAM modules in 16-or-more-bit systems, whereas the IDT7M134/135 are designed to be used as stand-alone 8-bit dualport RAM modules, Using the IDT MASTER/SLAVE dual-port RAM module approach in 16-or-more-bit memory system applications results in full speed operation without the need for additional discrete logic.

Both SLAVE IDT7M144/145 and MASTER IDT7M134/135 modules provide two ports with separate control, address and I/O pins that permit independent asynchronous access for reads or writes to any location in the memory. The BUSY flags are provided for the situation when both ports simultaneously access the same memory location. $\overline{B U S Y}$ is set at speeds that permit the processor to hold the operation and its respective address and data. The delayed port will have access when BUSY goes high (inactive). The BUSY pins are outputs on the MASTER and inputs on the SLAVE.

## PIN NAMES

| LEFT PORT | RIGHT PORT |  |
| :--- | :--- | :--- |
| $\overline{C E}_{L}$ | $\overline{C E}_{R}$ | NAMES |
| $R / W_{L}$ | $R / W_{R}$ | Read/Write Enable |
| $\bar{O} E_{L}$ | $\overline{O E}_{R}$ | Output Enable |
| $\overline{B U S Y}_{L}$ | $\overline{B U S Y}_{R}$ | Busy Flag |
| $A_{0 L}-A_{13 L}$ | $A_{O R}-A_{13 R}$ | Address |
| $1 / O_{0 L}-1 / O_{7 L}$ | $1 / O_{O R}-1 / O_{7 R}$ | Data Input/Output |
| $V_{C C}$ |  | Power |
| $G N D$ |  | Ground |

NOTES:

1. Both $V_{C C}$ pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.
2. On $8 \mathrm{~K} \times 8$ IDT7M134 option, $\mathrm{A}_{13 L}$ and $\mathrm{A}_{13 R}$ need to be externally connected to ground for proper operation.
3. IDT7M134/135 (MASTER): BUSY is open drain output and requires pull up resistor. IDT7M144/145 (SLAVE): BUSY is input.
4. For module dimensions, please refer to module drawing M7 in the packaging section.

Product Selector and Cross Relerence Guides

## Technology/Capabinies

Quality and Peliability
Static RAMS
Dualmporpanll
FIFO Memories
Digital Signal Processing (DSP)
Bit-Sice Microprocessor Devices (MiOROSLICE ${ }^{\text {min }}$ ) and EDC
Reduced instuction Set Computer (ASC) Processors
Logic Devices
Data Conversion
ERPROMS-Electrically Erasable Programmalule Read Only Memories

Subsystems Modules
Application and Technical Notes
Package Diagram Oufines

## FIFO MEMORIES

Integration of IDT's high-speed static RAM technology with internal support logic yields high-performance, high-density FIFO memories. A FIFO is used as a memory buffer between two asynchronous systems with simultaneous read/write access. The data rate between the two systems can be regulated by monitoring the status flags and throttling the read and write accesses. Since these FIFOs are built with an internal RAM pointer architecture, there is no fall-through time between a write to a memory location and a read from that memory location. System performance is significantly improved over the shift register-based architecture of previous FIFO designs which are handicapped with long fall-through times.

IDT offers the widest selection of monolithic FIFOs, ranging from shallow $64 \times 4$ and $64 \times 5$ to the high-density $4 \mathrm{~K} \times 9$. Shallow FIFOs regulate data flow in tightly coupled computational engines. High density FIFOs store large data blocks in networking, telecommunication and data storage systems. The IDT7200 FIFO family ( $256 \times 9$ through the $4 \mathrm{~K} \times 9$ FIFOs) are all pin and function
compatible, making density upgrades simple. All IDT FIFOs can be cascaded to greater word depths and expanded to greater word widths with no external support logic.

A variety of packages are available: standard plastic DIP and CERDIP, surface mount ceramic LCC, PLCC and SOIC and highreliability Flatpack. Increasing board density is the overwhelming goal of the IDT's package development efforts, as demonstrated by the introduction of the 300 mil THINDIP.
The Parallel-Serial FIFO incorporates a serial input and a serial output shifter for serial-to-parallel bus interface. The Parallel-Serial FIFO also offers six status flags for flexible data throttling.

FIFO modules, composed of four LCC devices mounted on a multi-layer co-fired ceramic substrate, increase densities to $16 \mathrm{~K} \times 9$ which are pin-compatible with current monolithic versions.
IDT is committed to offering FIFOs of increasing density and speed and enhanced architectural innovations, such as Flexishift and the BiFIFO, for easier system interface.

## TABLE OF CONTENTS

CONTENTS PAGE
FIFO Memories
IDT7200$256 \times 9$ FIFO (14-1, 14-193, 14-251, 14-254, 14-257)6-1
IDT7201A $512 \times 9$ FIFO (14-1, 14-193, 14-251, 14-254, 14-257) ..... 6-1
IDT7202A $1 \mathrm{~K} \times 9$ FIFO (14-1, 14-193, 14-251, 14-254, 14-257) ..... 6-14
IDT72021 $1 \mathrm{~K} \times 9$ FIFO (with Output Enable and Flag) ..... 6-27
IDT7203 2K x 9 FIFO (14-1, 14-193, 14-251, 14-254, 14-257) ..... 6-28
IDT7204 $4 \mathrm{~K} \times 9$ FIFO (14-1, 14-193, 14-251, 14-254, 14-257) ..... 6-28
IDT72041 $4 \mathrm{~K} \times 9$ FIFO (with Output Enable and Flag) ..... 6-41
IDT7205$8 \mathrm{~K} \times 9$ FIFO6-42
IDT72103
2K x 9 Parallel-Serial FIFO (14-146) ..... 6-43
IDT72104 4K x 9 Parallel-Serial FIFO (14-146) ..... 6-43
IDT72401 $64 \times 4$ FIFO ..... 6-69
IDT72402IDT72403$64 \times 5$ FIFO .6-69IDT72404$64 \times 4$ FIFO with Output Enable6-69
$64 \times 5$ FIFO with Output Enable ..... 6-69IDT72413
$64 \times 5$ FIFO (with Flags) ..... 6-80IDT7252BiFIFO6-91
IDT7M203 2K x 9 FIFO ..... 13-146
DT7M204
IDTM204 4K $\times 9$ FIFO ..... 13-146
IDT7M205 8K x 9 FIFO (14-1, 14-254, 14-257) ..... 13-157
IDT7M206 16K x 9 FIFO (14-1, 14-254, 14-257) ..... 13-157

CMOS PARALLEL FIRST-IN/FIRST-OUT FIFO $256 \times 9$-BIT \& $512 \times 9$-BIT

## DESCRIPTION:

The IDT7200/7201A are dual-port memories that utilize a special First-In/First-Out algorithm that loads and empties data on a first-in/first-out basis. The devices use Full and Empty flags to prevent data overflow and underflow and expansion logic to allow for unlimited expansion capability in both word size and depth.

The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the devices through the use of the Write $(\bar{W})$ and Read $(\bar{R})$ pins. The devices have a read/write cycle time of $35 \mathrm{~ns}(28.5 \mathrm{MHz})$.

The devices utilize a 9-bit wide data array to allow for control and parity bits at the user's option. This feature is especially useful in data communications applications where it is necessary to use a parity bit for transmission/reception error checking. It also features a Retransmit ( $\overline{\mathrm{RT}}$ ) capability that allows for reset of the read pointer to its initial position when RT is pulsed low to allow for retransmis-

## FEATURES:

- First-In/First-Out dual-port memory
- $256 \times 9$ organization (IDT7200)
- $512 \times 9$ organization (IDT7201A)
- Low power consumption
- Ultra high speed - 35ns cycle time ( 28.5 MHz )
- Asynchronous and simultaneous read and write
- Fully expandable by both word depth and/or bit width
- IDT7200 and IDT7201A are pin and functionally compatible with Mostek MK4501, but with Half-Full Flag capability in single device mode
- Master/Slave multiprocessing applications
- Bidirectional and rate buffer applications
- Empty and Full warning flags
- Auto retransmit capability
- High-performance CEMOS ${ }^{\text {TM }}$ technology
- Available in plastic DIP, CERDIP, 300 mil sidebraze THINDIP, LCC, PLCC and Flatpack
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87531 is pending listing on this function. Refer to Section 2/page 2-4. sion from the beginning of data. A Half-Full Flag is available in the single device mode and width expansion modes.

The IDT7200/1A are fabricated using IDT's high-speed CEMOS technology. They are designed for those applications requiring asynchronous and simultaneous read/writes in multiprocessing and rate buffer applications.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

PIN CONFIGURATIONS


ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +155 | ${ }^{\circ} \mathrm{C}$ |
| louT | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{C C}$ | Military <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| $V_{\mathrm{CC}}$ | Commercial <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{H}}$ | Input High <br> Voltage Commercial | 2.0 | - | - | V |
| $\mathrm{V}_{\text {IH }}$ | Input High <br> Voltage Military | 2.2 | - | - | V |
| $\mathrm{V}_{\text {LL }}{ }^{(1)}$ | Input Low <br> Voltage <br> Commercial <br> and Military | - | - | 0.8 | V |

NOTE:

1. 1.5 V undershoots are allowed for 10 ns once per cycle.

DC ELECTRICAL CHARACTERISTICS
(Commercial: $V_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7200S/L IDT7201SA/LA COMMERCIAL$t_{A}=25,35 \mathrm{~ns}$ |  |  | IDT7200S/L IDT7201SA/LA MILITARY$t_{A}=30,40 \mathrm{~ns}$ |  |  | IDT7200S/L IDT7201SA/LA COMMERCIAL$\begin{gathered} t_{\mathrm{A}}=50,65, \\ 80,120 \mathrm{~ns} \end{gathered}$ |  |  | IDT7200S/L IDT7201SA/LA MILITARY$\begin{gathered} t_{A}=50,65, \\ 80,120 \mathrm{~ns} \end{gathered}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| $L_{L 1}{ }^{(1)}$ | Input Leakage Current (Any Input) | -1 | - | 1 | -10 | - | 10 | -1 | - | 1 | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}^{(2)}$ | Output Leakage Current | -10 | - | 10 | -10 | - | 10 | -10 | - | 10 | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic "1" Voltage $\mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Logic "0" Voltage $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{ICC1}^{(3)}$ | Active Power Supply Current | - | - | 125 | - | - | 140 | - | 50 | 80 | - | 70 | 100 | mA |
| $\mathrm{ICCO}^{(3)}$ | Average Standby Current $\left(\bar{R}=W=\overline{R S}=\bar{F} / R T=V_{I H}\right.$ | - | - | 15 | - | - | 20 | - | 5 | 8 | - | 8 | 15 | mA |
| $\mathrm{ICC3}^{(L)}{ }^{(3)}$ | Power Down Current <br> (All Input $=V_{C C}-0.2 \mathrm{~V}$ ) | - | - | 500 | - | - | 900 | - | - | 500 | - | - | 900 | $\mu \mathrm{A}$ |
| $\mathrm{ICC3}^{(S)}{ }^{(3)}$ | Power Down Current <br> (All Input $=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ ) | - | - | 5 | - | - | 9 | - | - | 5 | - | - | 9 | mA |

## NOTES:

1. Measurements with $0.4 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$.
2. $\overline{\mathrm{R}} \geq \mathrm{V}_{\mathbb{H}}, 0.4 \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\mathrm{CC}}$
3. $I_{C C}$ measurements are made with outputs open.

AC ELECTRICAL CHARACTERISTICS
(Commercial: $V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | COM'L. <br> $7200 \times 25$ <br> $7201 \times 25$ |  | MIL. <br> $\mathbf{7 2 0 0 \times 3 0}$ <br> $7201 \times 30$ |  | $\begin{array}{r} \text { COM'L. } \\ \hline 7200 \times 35 \\ 7201 \times 35 \end{array}$ |  | MIL. <br> $7200 \times 40$ <br> $7201 \times 40$ |  | MILITARY AND COMMERCIAL |  |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{aligned} & 7200 \times 50 \\ & 7201 \times 50 \end{aligned}$ | $\begin{array}{\|l\|} \hline 7200 \times 65 \\ 7201 \times 65 \\ \hline \end{array}$ |  | 7201x80 |  | $7201 \times 120$ |  |  |
|  |  | MIN. | MAX. |  |  | MIN. | MAX. |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  | MIN. | MAX. | MIN. | MAX. |
| $t_{s}$ | Shift Frequency |  | 28.5 |  | 25 |  |  | - | 22.2 | - | 20 | - | 15 | - | 12.5 | - | 10 | - | 7 | MHz |
| $t_{\text {RC }}$ | Read Cycle Time | 35 | - | 40 | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {A }}$ | Access Time | - | 25 |  | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| $t_{\text {RR }}$ | Read Recovery Time | 10 | $\checkmark$ | 10 | - | 10 | - | 10 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $t_{\text {RPW }}$ | Read Pulse Width ${ }^{(2)}$ | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {RLZ }}$ | Read Pulse Low to Data Bus at Low Z ${ }^{(3)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 10 | - | 10 | - | 10 | - | 10 | - | ns |
| ${ }^{\text {w }}$ Lz | Write Pulse Low to Data Bus at Low $Z(3,4)$ | 5 | - | 5 | - | 10 | - | 10 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| tov | Data Valid from Read Puise High | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {RHZ }}$ | Read Pulse High to Data Bus at High $Z^{(3)}$ |  | 18 |  | 20 | - | 20 |  | 25 | - | 30 | - | 30 | - | 30 | - | 35 | ns |
| $t_{\text {wc }}$ | Write Cycle Time | 35 | - | 40 | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| ${ }^{\text {t }}$ WPW | Write Pulse Width ${ }^{(2)}$ | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {WR }}$ | Write Recovery Time | 10 | - | 10 | - | 10 | - | 10 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $t_{\text {dS }}$ | Data Set-up Time | 15 | - | 18 | - | 18 | - | 20 | - | 30 | - | 30 | - | 40 | - | 40 | - | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Data Hold Time | 0 | - | 0 | - | 0 | - | 0 | - | 5 | - | 10 | - | 10 | - | 10 | - | ns |
| $t_{\text {RSC }}$ | Reset Cycle Time | 35 | - | 40 | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {RS }}$ | Reset Pulse Width ${ }^{(2)}$ | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {RSS }}$ | Reset Set-up Time | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {RSR }}$ | Reset Recovery Time | 10 | - | 10 | - | 10 | - | 10 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $t_{\text {RTC }}$ | Retransmit Cycle Time | 35 | - | 40 | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {RT }}$ | Retransmit Pulse Width ${ }^{(2)}$ | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {RTS }}$ | Retransmit Set-up Time | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {RTR }}$ | Retransmit Recovery Time | 10 | - | 10 | - | 10 | - | 10 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\text {EfL }}$ | Reset to Empty Flag Low |  | 35 |  | 40 | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $\begin{aligned} & t_{\mathrm{HFH}}{ }_{\mathrm{t}_{\mathrm{FH}}} \\ & \hline \end{aligned}$ | Reset to Half-Full and Full Flag High | - | 35 |  | 40 | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $\mathrm{t}_{\text {REF }}$ | Read Low to Empty Flag Low | - | 25 |  | 30 | - | 30 | - | 30 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $\mathrm{t}_{\text {gFF }}$ | Read High to Full Flag High | - | 25 | - | 30 | - | 30 | - | 35 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $\mathrm{t}_{\text {RPE }}$ | Read Pulse Width After EF High | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {WEF }}$ | Write High tọ Empty Flag High | - | 25 | - | 30 | - | 30 | - | 35 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $t_{\text {WFF }}$ | Write Low to Full Flag Low | - | 25 |  | 30 | - | 30 |  | 35 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $t_{\text {WHF }}$ | Write Low to Half-Full Flag Low | - | 35 | - | 40 | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $t_{\text {RHF }}$ | Read High to Halt-Full Flag High | - | 35 | - | 40 | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| ${ }^{\text {t }}$ WPF | Write Pulse Width atter FF High | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {XOL }}$ | Read/Write to XO Low |  | 25 |  | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| ${ }^{\text {t }} \mathrm{XOH}$ | Read/Write to XO High |  | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| $\mathrm{t}_{\mathrm{x} 1}$ | $\overline{\mathrm{XI}}$ Pulse Width | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| ${ }^{\text {xid }}$ | $\overline{\mathrm{XI}}$ Recovery Time | 10 | - | 10 | - | 10 | - | 10 | - | 10 | - | 10 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{xIS}}$ | XI Set-up Time | 15 | - | 15 | - | 15 | - | 15 | - | 15 | - | 15 | - | 15 | - | 15 | - | ns |

## NOTES:

1. Timings referenced as in AC Test Conditions.
2. Pulse widths less than minimum value are not allowed.
3. Values guaranteed by design, not currently tested.
4. Only applies to read data flow-through mode.
5. " $x$ " in part rating indicates power rating (S/SA or L/LA).

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 8 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.


Figure 1. Output Load
*Includes jig and scope capacitances.
pointer is blocked from $\overline{\mathrm{R}}$ so external changes in $\overline{\mathrm{R}}$ will not affect the FIFO when it is empty.

## FIRST LOAD/RETRANSMIT ( $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ )

This is a dual-purpose input. In the Depth Expansion Mode, this pin is grounded to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by grounding the Expansion $\ln (\overline{\mathrm{X}})$.

The IDT7200/7201A can be made to retransmit data when the Retransmit enable control ( $\overline{\mathrm{RT} \text { ) input is pulsed low. A retransmit }}$ operation will set the internal read pointer to the first location and will not affect the write pointer. Read enable ( $\overline{\mathrm{R}}$ ) and Write enable
$(\bar{W})$ must be in the high state during retransmit. This feature is useful when less than 256/512 writes are performed between resets. The retransmit feature is not compatible with the Depth Expansion Mode and will affect the Half-Full Flag ( $\overline{\mathrm{HF}}$ ), depending on the relative locations of the read and write pointers.

## EXPANSION IN (XI)

This input is a dual-purpose pin. Expansion $\ln (\overline{\mathrm{X}})$ is grounded to indicate an operation in the single device mode. Expansion In ( $\overline{\mathrm{XI}}$ ) is connected to Expansion Out ( $\overline{\mathrm{XO}}$ ) of the previous device in the Depth Expansion or Daisy Chain Mode.

## OUTPUTS

## FULL FLAG ( $\overline{F F}$ )

The Full Flag ( $\overline{\mathrm{FF}}$ ) will go low, inhibiting further write operation, when the write pointer is one location from the read pointer, indicating that the device is full. If the read pointer is not moved after Reset ( $\stackrel{\rightharpoonup}{\mathrm{RS}}$ ), the Full-Flag ( $(\overrightarrow{\mathrm{FF}}$ ) will go low after 256 writes for the IDT7200 and 512 writes for the IDT7201A.

## EMPTY FLAG (EF)

The Empty Flag ( $\overline{E F}$ ) will go low, inhibiting further read operations, when the read pointer is one location from the write pointer, indicating that the device is empty. If the write pointer is not moved after Reset ( $\overline{\mathrm{RS}}$ ), the Empty Flag ( $\overline{\mathrm{EF}}$ ) will go low after 256 reads for the IDT7200 and 512 reads for the IDT7201A.

## EXPANSION OUT/HALF-FULL FLAG ( $\overline{\mathrm{XO}} / \overline{\mathrm{HF}}$ )

This is a dual-purpose output. In the single device mode, when Expansion $\ln (\overline{\mathrm{XI}})$ is grounded, this output acts as an indication of a half-full memory.

After half of the memory is filled and at the falling edge of the next write operation, the Half-Full Flag ( $\overline{\mathrm{HF}}$ ) will be set to low and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag ( $\overline{\mathrm{HF}}$ ) is then reset by the rising edge of the read operation.

In the Depth Expansion Mode, Expansion In (XI) is connected to Expansion Out (XO) of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse to the next device when the previous device reaches the last location of memory.

## DATA OUTPUTS ( $\left.Q_{0}-Q_{8}\right)$

Data outputs for 9-bit wide data. This data is in a high impedance condition whenever Read $(\overline{\mathrm{R}})$ is in a high state.


## NOTES:

1. $\overline{E F}, \overline{F F}$ and $\overline{H F}$ may change status during Reset, but flags will be valid at $t_{\text {RSC }}$.
2. $\overline{\mathrm{W}}$ and $\overline{\mathrm{R}}=\mathrm{V}_{\mathrm{IH}}$ around the rising edge of RS .

Figure 2. Reset


Figure 3. Asynchronous Write and Read Operation


Figure 4. Full Flag From Last Write to First Read


Figure 5. Empty Flag From Last Read to First Write


NOTE:

1. $\overline{\mathrm{EF}}, \overline{\mathrm{FF}}$ and $\overline{\mathrm{HF}}$ may change status during Retransmit, but flags will be valid at $\mathrm{t}_{\mathrm{RTC}}$.

Figure 6. Retransmit


Figure 7. Empty Flag Timing


Figure 8. Full Flag Timing


Figure 9. Half-Full Flag Timing

W

R

Хठ


Figure 10. Expansion Out


Figure 11. Expansion In

## OPERATING MODES

## SINGLE DEVICE MODE

A single IDT7200/7201A may be used when the application requirements are for 256/512 words or less. The IDT7200/7201A is in a Single Device Configuration when the Expansion In (XI) con-
trol input is grounded (see Figure 12). In this mode the Half-Full Flag ( $(\overline{\mathrm{HF}})$, which is an active low output, is shared with Expansion Out (XO).


Figure 12. Block Diagram of Single $512 \times 9$ FIFO

## WIDTH EXPANSION MODE

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags
( $\overline{E F}, \overline{F F}$ and $\overline{H F}$ ) can be detected from any one device. Figure 13 demonstrates an 18-bit word width by using two IDT7201As. Any word width can be attained by adding additional IDT7201As.


NOTE:

1. Flag detection is accomplished by monitoring the $\overline{F F}, \overline{E F}$ and the $\overline{H F}$ signals on either (any) device used in the width expansion configuration. Do not connect any output control signals together.

Figure 13. Block Dlagram of $512 \times 18$ FIFO Memory Used in Width Expansion Mode

## DEPTH EXPANSION (DAISY CHAIN) MODE

The IDT7200/7201A can easily be adapted to applications where the requirements are for greater than 256/512 words. Figure 14 demonstrates Depth Expansion using three IDT7200/7201As. Any depth can be attained by adding additional IDT7200/7201As. The IDT7200/7201A operates in the Depth Expansion configuration when the following conditions are met:

1. The first device must be designed by grounding the First Load (FL) control input.
2. All other devices must have $\overline{F L}$ in the high state.
3. The Expansion Out ( $\overline{\mathrm{XO}}$ ) pin of each device must be tied to the Expansion In ( $\overline{\mathrm{X}}$ ) pin of the next device. See Figure 14.
4. External logic is needed to generate a composite Full Flag ( $\overline{F F}$ ) and Empty Flag ( $\overline{E F}$ ). This requires the ORing of all $\overline{E F s}$ and ORing of all FFs (i.e. all must be set to generate the correct composite $\overline{\mathrm{FF}}$ or $\overline{\mathrm{EF}}$ ). See Figure 14.
5. The Retransmit ( $\overline{\mathrm{RT}}$ ) function and Half-Full Flag ( $\overline{\mathrm{HF}}$ ) are not available in the Depth Expansion Mode.
For additional information refer to Tech Note 9: "Cascading FIFOs or FIFO Modules".

## COMPOUND EXPANSION MODE

The two expansion techniques described above can be applied together in a straightforward manner to achieve large FIFO arrays (see Figure 15).

## BIDIRECTIONAL MODE

Applications which require data buffering between two systems (each system capable of Read and Write operations) can be achieved by pairing IDT7200/7201As as shown in Figure 16. Care must be taken to assure that the appropriate flag is monitored by
each system, (i.e., $\overline{\mathrm{FF}}$ is monitored on the device where $\bar{W}$ is used; $\overline{\mathrm{EF}}$ is monitored on the device where $\overline{\mathrm{R}}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

## DATA FLOW-THROUGH MODES

Two types of flow-through modes are permitted: a read flowthrough and write flow-through mode. For the read flow-through mode (Figure 17), the FIFO permits the reading of a single word after writing one word of data into an empty FIFO. The data is enabled on the bus in ( $t_{\text {wEF }}+t_{A}$ )ns after the rising edge of $\bar{W}$, called the first write edge, and it remains on the bus until the $\bar{R}$ line is raised from low-to-high, after which the bus would go into a threestate mode after $\mathrm{t}_{\mathrm{RHz}} \mathrm{ns}$. The $\overline{\mathrm{EF}}$ line would have a pulse showing temporary de-assertion and then would be asserted. In the interval of time that $\overline{\mathrm{R}}$ is low, more words can be written to the FIFO (the subsequent writes after the first write edge will de-assert the Empty Flag); however, the same word (written on the first write edge) presented to the output bus as the read pointer, would not be incremented when $\overline{\mathrm{R}}$ is low. On toggling $\overline{\mathrm{R}}$, the other words that are written to the FIFO will appear on the output bus as in the read cycle timings.

In the write flow-through mode (Figure 18), the FIFO permits the writing of a single word of data immediately after reading one word of data from a full FIFO. The $\overline{\mathrm{R}}$ line causes the $\overline{\mathrm{FF}}$ to be de-asserted but the $\bar{W}$ line, being low, causes it to be asserted again in anticipation of a new data word. On the rising edge of $\bar{W}$, the new word is loaded in the FIFO. The $\bar{W}$ line must be toggled when $\overline{F F}$ is not asserted to write new data in the FIFO and to increment the write pointer.

For additional information refer to Tech Note 8: "Operating FIFOs on Full and Empty Boundary Conditions" and Tech Note 6: "Designing with FIFOs."

## TABLE 1-RESET AND RETRANSMIT-

SINGLE DEVICE CONFIGURATION/WIDTH EXPANSION MODE

| MODE | INPUTS |  |  | INTERNAL STATUS |  |  | OUTPUTS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathrm{RS}}$ | $\overline{\mathbf{R T}}$ | $\overline{\mathrm{XI}}$ | Read Pointer | Write Pointer | $\overline{\mathrm{EF}}$ | $\overline{\mathrm{FF}}$ | $\overline{\mathrm{HF}}$ |  |
| Reset | 0 | X | 0 | Location Zero | Location Zero | 0 | 1 | 1 |  |
| Retransmit | 1 | 0 | 0 | Location Zero | Unchanged | X | X | X |  |
| Read/Write | 1 | $\mathbf{1}$ | 0 | Increment ${ }^{(1)}$ | Increment ${ }^{(1)}$ | X | X | X |  |

## NOTE:

1. Pointer will increment if flag is high.

## TABLE II-RESET AND FIRST LOAD TRUTH TABLE-

DEPTH EXPANSION/COMPOUND EXPANSION MODE

| MODE |  | INPUTS |  |  | INTERNAL STATUS |  | OUTPUTS |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\overline{\mathrm{FL}}$ | $\overline{\mathrm{XI}}$ | Read Pointer | Write Pointer | $\overline{\mathrm{EF}}$ | $\overline{\mathrm{FF}}$ |  |
| Reset First Device | 0 | 0 | $(1)$ | Location Zero | Location Zero | 0 | $\mathbf{1}$ |  |
| Reset All Other Devices | 0 | 1 | $(1)$ | Location Zero | Location Zero | 0 | 1 |  |
| Read/Write | 1 | X | $(1)$ | X | X | X |  |  |

## NOTES:

[^9]

6

Figure 14. Block Diagram of $1536 \times 9$ FIFO Memory (Depth Expansion)


NOTES:

1. For depth expansion block see section on Depth Expansion and Figure 14.
2. For Flag detection see section on Width Expansion and Figure 13.

Figure 15. Compound FIFO Expansion


Flgure 16. Bidirectional FIFO Mode


Figure 17. Read Data Flow-Through Mode


Figure 18. Write Data Flow-Through Mode

## ORDERING INFORMATION


Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
Plastic Dip
CERDIP
Sidebraze THINDIP
Plastic Leaded Chip Carrier
Leadless Chip Carrier
Flatpack

| Commercial Only Military Only Commercial Only Military Only | Access Time ( $t_{A}$ ) |
| :---: | :---: |
|  | Speed in Nanoseconds |

[^10]* "A" to be included for 7201 ordering part number only.


## FEATURES:

- First-In/First-Out dual-port memory
- $1024 \times 9$ organization
- Low power consumption
- Ultra high speed-35ns cycle time ( 28.5 MHz )
- Asynchronous and simultaneous read and write
- Fully expandable by both word depth and/or bit width
- Pin compatible with Mostek MK4501, but with Half-Full Flag capability
- Allows for deep word structure (1024) without expansion
- Half-Full Flag capability in single device mode
- Master/Slave multiprocessing applications
- Bidirectional and rate buffer applications
- Empty and Full warning flags
- Auto retransmit capability
- High-performance CEMOS ${ }^{\text {TM }}$ technology
- Available in Plastic DIP, CERDIP, 300 mil sidebraze THINDIP, LCC, PLCC and Flatpack
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7202A is a dual-port memory that utilizes a special First$\mathrm{In} /$ First-Out algorithm that loads and empties data on a first-in/firstout basis. The device uses Full and Empty flags to prevent data overflow and underflow and expansion logic to allow for unlimited expansion capability in both word size and depth.

The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the device through the use of the Write $(\bar{W})$ and Read $(\overline{\mathrm{R}})$ pins. The device has a read/write cycle time of $35 \mathrm{~ns}(28.5 \mathrm{MHz})$.

The device utilizes a 9-bit wide data array to allow for control and parity bits at the user's option. This feature is especially useful in data communications applications where it is necessary to use a parity bit for transmission/reception error checking. It also features a Retransmit (RT) capability that allows for reset of the read pointer to its initial position when $\overrightarrow{R T}$ is pulsed low to allow for retransmission from the beginning of data. A Half-Full Flag is available in the single device mode and width expansion modes.

The IDT7202A is fabricated using IDT's high-speed CEMOS technology. It is designed for those applications requiring asynchronous and simultaneous read/writes in multiprocessing and rate buffer applications. The $1024 \times 9$ organization of the IDT7202A allows a 1024 deep word structure without the need for expansion.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.


ABSOLUTE MAXIMUM RATINGS

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +155 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {CC }}$ | Military <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| $V_{\text {CC }}$ | Commercial <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High <br> Voltage Commercial | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input High <br> Voltage Military | 2.2 | - | - | V |
| $\mathrm{V}_{\text {LL }}{ }^{(1)}$ | Input Low <br> Voltage <br> Commercial <br> and Military | - | - | 0.8 | V |

NOTE:

1. 1.5 V undershoots are allowed for 10 ns once per cycle.

## DC ELECTRICAL CHARACTERISTICS

(Commercial: $V_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7202SA/LA COMMERCIAL $\mathrm{t}_{\mathrm{A}}=25,35 \mathrm{~ns}$ |  |  | IDT7202SA/LA MILITARY$t_{A}=30,40 \mathrm{~ns}$ |  |  | $\begin{gathered} \text { IDT7202SA/LA } \\ \text { COMMERCIAL } \\ \mathbf{t}_{\mathrm{A}}=50,65, \\ 80,120 \mathrm{~ns} \end{gathered}$ |  |  | IDT7202SA/LA MILITARY $t_{A}=50,65$,$80,120 \mathrm{~ns}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| $1 u^{(1)}$ | Input Leakage Current (Any Input) | -1 | - | 1 | -10 | - | 10 | -1 | - | 1 | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}^{(2)}$ | Output Leakage Current | -10 | - | 10 | -10 | - | 10 | -10 | - | 10 | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic "1" Voltage $\mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Logic " 0 " Voltage $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{ICCl}^{(3)}$ | Active Power Supply Current | - | - | 125 | - | - | 140 | - | 50 | 80 | - | 70 | 100 | mA |
| $\mathrm{lcca}^{(3)}$ | Average Standby Current $\left(\bar{R}=\bar{W}=\overline{\mathrm{RS}}=\overline{F L} / / \overline{R T}=V_{\mathrm{H}}\right.$ |  | - | 15 |  | - | 20 |  | 5 | 8 | - | 8 | 15 | mA |
| $\mathrm{l}_{\mathrm{CC3}}(\mathrm{~L})^{(3)}$ | Power Down Current (All Input $=V_{C C}-0.2 \mathrm{~V}$ ) | - | - | 500 | - | - | 900 |  | - | 500 | - | - | 900 | $\mu \mathrm{A}$ |
| ${ }^{\text {cos }}(\mathrm{S})^{(3)}$ | Power Down Current (All Input $=V_{C C}-0.2 \mathrm{~V}$ ) |  | - | 5 |  | - | 9 |  | - | 5 | - | - | 9 | mA |

## NOTES:

1. Measurements with $0.4 \leq V_{I N} \leq V_{C C}$.
2. $\bar{R} \geq V_{I H}, \quad 0.4 \leq V_{\text {OUT }} \leq V_{C C}$
3. $\mathrm{I}_{\mathrm{cc}}$ measurements are made with outputs open.

## AC ELECTRICAL CHARACTERISTICS

(Commercial: $V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{V}_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | COM'L. <br> $7202 \times 25$ |  | MIL  <br> $7202 \times 30$  | COM'L. <br> 7202x35 |  | MIL |  | MILITARY AND COMMERCIAL |  |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 7202x |  |  | 250 | 7202 | 2x65 | 7202x | x80 | 7202x | x120 |  |
|  |  | MIN. MAX. |  |  | MIN. MAX. | MIN. MAX. |  | MIN. MAX. |  | MIN. MAX. |  | MIN. MAX. |  | MIN. MAX. |  | MIN. MAX. |  |
| Is | Shift Frequency |  | 28.5 | - 25 | - | 22.2 |  |  | - | 20 | - | 15 | - | 12.5 | - | 10 |  | - | 7 | MHz |
| $t_{\text {R }}$ | Read Cycle Time | 35 | - | 40 - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {A }}$ | Access Time | - | 25 | - 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| $t_{\text {RR }}$ | Read Recovery Time | 10 | $\checkmark$ | 10 - | 10 | - | 10 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\text {RPW }}$ | Read Pulse Width ${ }^{(2)}$ | 25 | - | 30 - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {RLZ }}$ | Read Pulse Low to Data Bus at Low $\mathrm{Z}^{(3)}$ | 5 | - | 5 - | 5 | - | 5 | - | 10 | - | 10 | - | 10 | - | 10 | - | ns |
| $t_{\text {w }} \mathrm{z}$ | Write Pulse Low to Data Bus at Low $Z^{(3,4)}$ | 5 | $\sim$ | 5 - | 10 | - | 10 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| tov | Data Valid from Read Pulse High | 5 | - | $5{ }^{\text {a }}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{RHZ}}$ | Read Pulse High to Data Bus at High Z ${ }^{(3)}$ |  | 18 | $\stackrel{\text { a }}{ }$. 20 | - | 20 | - | 25 | - | 30 | - | 30 |  | 30 | - | 35 | ns |
| $t_{\text {wc }}$ | Write Cycle Time | 35 | - | 40, - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {WPW }}$ | Write Pulse Width ${ }^{(2)}$ | 25 | - | 30\%. | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 10 | - | 10 | 10 | - | 10 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $t_{\text {d }}$ | Data Set-up Time | 15 | $\stackrel{ }{ }$ | 18 | 18 | - | 20 | - | 30 | - | 30 | - | 40 | - | 40 | - | ns |
| $t_{\text {DH }}$ | Data Hold Time | 0 | - | 0 - | 0 | - | 0 | - | 5 | - | 10 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\text {RSC }}$ | Reset Cycle Time | 35 | - | 40 - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {RS }}$ | Reset Pulse Width ${ }^{(2)}$ | 25 | $\cdots$ | $30 \sim 1$ | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {RSS }}$ | Reset Set-up Time | 25 | - | 30\% | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {RSR }}$ | Reset Recovery Time | 10 | - | 10 | 10 | - | 10 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $t_{\text {RTC }}$ | Retransmit Cycle Time | 35 | - | 40 | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {RT }}$ | Retransmit Pulse Width ${ }^{(2)}$ | 25 | \% | 30...2- | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {RTS }}$ | Retransmit Set-up Time | 25 | - | $30 \times$ | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {RTR }}$ | Retransmit Recovery Time | 10 | - | 10\%:- | 10 | - | 10 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\text {EFL }}$ | Reset to Empty Flag Low | - | 35 | $\cdots .40$ | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $\begin{aligned} & t_{\mathrm{HFH}} \\ & { }_{\mathrm{t}_{\mathrm{FFH}}} \\ & \hline \end{aligned}$ | Reset to Half-Full and Full Flag High |  | 35 | - \# 40 | - | 45 | - | 50 | - | 65 | - | 80 |  | $400$ | - | 140 | ns |
| $\mathrm{t}_{\text {REF }}$ | Read Low to Empty Flag Low | - | 25 | 30 | - | 30 | - | 30 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $\mathrm{t}_{\text {RFF }}$ | Read High to Full Flag High | - | 25 | 30 | - | 30 | - | 35 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $\mathrm{t}_{\text {RPE }}$ | Read Pulse Width After EFF High | 25 | - | 30 . - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {WEF }}$ | Write High to Empty Flag High | - | 25 | 30 | - | 30 | - | 35 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $\mathrm{t}_{\text {WFF }}$ | Write Low to Full Flag Low | - | 25 | - 30 | - | 30 | - | 35 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $t_{\text {WHF }}$ | Write Low to Half-Full Flag Low | - | 35 | \%. 40 | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $t_{\text {RHF }}$ | Read High to Half-Full Flag High | - | 35 | - 40 | - | 45 | - | 50 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $\mathrm{t}_{\text {WPF }}$ | Write Pulse Width after FF High | 25 | - | 30 | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| ${ }^{\text {x }}$ ¢ ${ }_{\text {l }}$ | Read/Write to XO Low | - | 25 | - 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| $\mathrm{t}_{\mathrm{XOH}}$ | Read/Write to XO High | - | 25 | - 30 | - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| $t_{x}$ | $\overline{\mathrm{XI}}$ Pulse Width | 25 | - | 30 - | 35 | - | 40 | - | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| ${ }^{\text {t }}$ (IR | $\overline{\mathrm{XI}}$ Recovery Time | 10 | - | 10 - | 10 | - | 10 | - | 10 | - | 10 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{xIS}}$ | XI Set-up Time | 15 | - | 15 - | 15 | - | 15 | - | 15 | - | 15 | - | 15 | - | 15 | - | ns |

## NOTES:

1. Timings referenced as in $A C$ Test Conditions.
2. Pulse widths less than minimum value are not allowed.
3. Values guaranteed by design, not currently tested.
4. Only applies to read data flow-through mode.
5. " $x$ " in part rating indicates power rating (SA or LA).

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | CONDITIONS | MAX. | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 8 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## SIGNAL DESCRIPTIONS <br> INPUTS

DATA IN ( $\left.D_{0}-D_{8}\right)$
Data inputs for 9-bit wide data.

## CONTROLS

## RESET ( $\overline{\mathrm{RS}}$ )

Reset is accomplished whenever the Reset ( $\overline{\mathrm{RS}}$ ) input is taken to a low state. During reset, both internal read and write pointers are set to the first location. A reset is required after power up before a write operation can take place. Both the Read Enable ( $\overline{\mathrm{R}}$ ) and Write Enable ( $\bar{W}$ ) Inputs must be in the high state during the window shown in Figure 2, (I.e., $t_{\text {rss }}$ before the rising edge of $\overline{\mathrm{RS}}$ ) and should not change until $\mathrm{t}_{\mathrm{RSR}}$ after the rising edge of $\overline{\mathrm{RS}}$. Half-Full Flag ( $\overline{\mathrm{HF}}$ ) will be reset to high after Reset (RS).

## WRITE ENABLE ( $\bar{W}$ )

A write cycle is initiated on the falling edge of this input if the Full Flag ( $\overline{\mathrm{FF}}$ ) is not set. Data set-up and hold times must be adhered to with respect to the rising edge of the Write Enable ( $\overline{\mathrm{W}}$ ). Data is stored in the RAM array sequentially and independently of any ongoing read operation.

After half of the memory is filled and at the falling edge of the next write operation, the Half-Full Flag ( $\overline{\mathrm{HF}}$ ) will be set to low and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag $(\overline{\mathrm{HF}})$ is then reset by the rising edge of the read operation.

To prevent data overflow, the Full Flag ( $\overline{\mathrm{FF}}$ ) will go low, inhibiting further write operations. Upon the completion of a valid read operation, the Full Flag ( $\overline{F F}$ ) will go high after thFF , allowing a valid write to begin. When the FIFO is full, the internal write pointer is blocked from $\bar{W}$, so external changes in $\bar{W}$ will not affect the FIFO when it is full.

## READ ENABLE ( $\bar{R}$ )

A read cycle is initiated on the falling edge of the Read Enable $(\overline{\mathrm{R}})$ provided the Empty Flag ( $\overline{\mathrm{EF}}$ ) is not set. The data is accessed on a First-In/First-Out basis, independent of any ongoing write operations. After Read Enable ( $\overline{\mathrm{R}}$ ) goes high, the Data Outputs $\left(Q_{0}-Q_{8}\right)$, will return to a high impedance condition until the next Read operation. When all the data has been read from the FIFO, the Empty Flag ( $\overline{E F}$ ) will go low, allowing the "final" read cycle but inhibiting further read operations with the data outputs remaining in a high impedance state. Once a valid write operation has been accomplished, the Empty Flag ( $\overline{\mathrm{FF}}$ ) will go high after twer and a valid Read can then begin. When the FIFO is empty, the internal read


Figure 1. Output Load
*Includes jig and scope capacitances.
pointer is blocked from $\overline{\mathrm{R}}$ so external changes in $\overline{\mathrm{R}}$ will not affect the FIFO when it is empty.

## FIRST LOAD/RETRANSMIT ( $\overline{F L} / \overline{\mathrm{RT}}$ )

This is a dual-purpose input. In the Depth Expansion Mode, this pin is grounded to indicate that it is the first loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by grounding the Expansion $\ln (\overline{\mathrm{X}})$.

The IDT7202A can be made to retransmit data when the Retransmit Enable Control ( $\overline{\mathrm{RT}}$ ) input is pulsed low. A retransmit operation will set the internal read pointer to the first location and will not affect the write pointer. Read Enable ( $\overline{\mathrm{R}})$ and Write Enable $(\bar{W})$ must be in the high state during retransmit. This feature is useful when less than 1024 writes are performed between resets. The retransmit feature is not compatible with the Depth Expansion Mode and will affect the Half-Full Flag ( $(\overline{\mathrm{FF}})$, depending on the relative locations of the read and write pointers.

## EXPANSION IN ( $\overline{\mathrm{X}}$ )

This input is a dual-purpose pin. Expansion $\ln (\overline{\mathrm{X}})$ is grounded to indicate an operation in the single device mode. Expansion In ( $\overline{\mathrm{XI}}$ ) is connected to Expansion Out ( $\overline{\mathrm{XO}}$ ) of the previous device in the Depth Expansion or Daisy Chain Mode.

## OUTPUTS

## FULL FLAG ( $\overline{F F}$ )

The Full Flag ( $\overline{\mathrm{FF}}$ ) will go low, inhibiting further write operation, when the write pointer is one location from the read pointer, indicating that the device is full. If the read pointer is not moved after Reset ( $\overline{\mathrm{RS}}$ ), the Full-flag ( $\overline{\mathrm{FF}}$ ) will go low after 1024 writes.

## EMPTY FLAG ( $\overline{E F}$ )

The Empty Flag ( $\overline{E F}$ ) will go low, inhibiting further read operations, when the read pointer is one location from the write pointer, indicating that the device is empty. If the write pointer is not moved after Reset ( $\overline{\mathrm{RS}}$ ), the Empty Flag ( $\overline{\mathrm{EF}}$ ) will go low after 1024 reads.

## EXPANSION OUT/HALF-FULL FLAG ( $\overline{\mathrm{XO}} / \overline{\mathrm{HF}}$ )

This is a dual-purpose output. In the single device mode, when Expansion $\ln (\overline{\mathrm{XI}})$ is grounded, this output acts as an indication of a half-full memory.

After half of the memory is filled and at the falling edge of the next write operation, the Half-Full Flag ( $\overline{\mathrm{HF}}$ ) will be set to low and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag $(\overline{\mathrm{HF}})$ is then reset by the rising edge of the read operation.

In the Depth Expansion Mode, Expansion In ( $\overline{\mathrm{X} I})$ is connected to Expansion Out (XO) of the previous device. This output acts as a
signal to the next device in the Daisy Chain by providing a pulse to the next device when the previous device reaches the last location of memory.

## DATA OUTPUTS ( $Q_{0}-Q_{8}$ )

Data outputs for 9 -bit wide data. This data is in a high impedance condition whenever Read $(\overline{\mathrm{R}})$ is in a high state.


NOTES:

1. $\overline{E F}, \overline{F F}$ and $\overline{\mathrm{MF}}$ may change status during Reset, but flags will be valid at $\mathrm{t}_{\mathrm{RSC}}$.
2. $\bar{W}$ and $\bar{R}=V_{I H}$ around the rising edge of $R S$.

Figure 2. Reset


Figure 3. Asynchronous Write and Read Operation


Figure 4. Full Flag From Last Write to First Read


Figure 5. Empty Flag From Last Read to First Write


NOTES:

1. $\overline{E F}, \overline{F F}$ and $\overline{H F}$ may change status during Retransmit, but flags will be valid at $t_{\text {RTC }}$.

Figure 6. Retransmit


Figure 7. Empty Flag Timing


Figure 8. Full Flag Timing


Figure 9. Half-Full Flag Timing

W
$\overline{\mathbf{R}}$

XO


Figure 10. Expansion Out

XI

W


Figure 11. Expansion In

## OPERATING MODES

## SINGLE DEVICE MODE

A single IDT7202A may be used when the application requirements are for 1024 words or less. The IDT7202A is in a Single Device Configuration when the Expansion $\operatorname{In}(\overline{\mathrm{X}})$ control input is
grounded (see Figure 12). In this mode the Half-Full Flag ( $\overline{\mathrm{HF}}$ ), which is an active low output, is shared with Expansion Out (XO).


Figure 12. Block Diagram of Single $1024 \times 9$ FIFO

## WIDTH EXPANSION MODE

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags
( $\overline{\mathrm{EF}}, \overline{\mathrm{FF}}$ and $\overline{\mathrm{HF}}$ ) can be detected from any one device. Figure 13 demonstrates an 18-bit word width by using two IDT7202As. Any word width can be attained by adding additional IDT7202s.


NOTE:

1. Flag detection is accomplished by monitoring the $\overline{\mathrm{FF}}, \overline{\mathrm{EF}}$ and the $\overline{\mathrm{HF}}$ signals on either (any) device used in the width expansion configuration. Do not connect any output control signals together.

Figure 13. Block Diagram of $1024 \times 18$ FIFO Memory Used in Width Expansion Mode

## DEPTH EXPANSION (DAISY CHAIN) MODE

The IDT7202A can easily be adapted to applications where the requirements are for greater than 1024 words. Figure 14 demonstrates Depth Expansion using three IDT7202As. Any depth can be attained by adding additional IDT7202As. The IDT7202As operate in the Depth Expansion configuration when the following conditions are met:

1. The first device must be designed by grounding the First Load (FL) control input.
2. All other devices must have $\overline{F L}$ in the high state.
3. The Expansion Out ( $\overline{\mathrm{XO}}$ ) pin of each device must be tied to the Expansion In ( $\overline{\mathrm{X}}$ ) pin of the next device. See Figure 14.
4. External logic is needed to generate a composite Full Flag ( $\overline{F F}$ ) and Empty Flag (EF). This requires the ORing of all $\overline{E F s}$ and ORing of all $\overline{F F S}$ (i.e. all must be set to generate the correct composite $\overline{\mathrm{FF}}$ or $\overline{\mathrm{EF}}$ ). See Figure 14.
5. The Retransmit ( $\overline{\mathrm{RT}}$ ) function and Half-Full Flag ( $\overline{\mathrm{HF}}$ ) are not available in the Depth Expansion Mode.
For additional information refer to Tech Note 9: "Cascading FIFOs or FIFO Modules".

## COMPOUND EXPANSION MODE

The two expansion techniques described above can be applied together in a straightforward manner to achieve large FIFO arrays (see Figure 15).

## BIDIRECTIONAL MODE

Applications which require data buffering between two systems (each system capable of Read and Write operations) can be achieved by pairing IDT7202As as shown in Figure 16. Care must be taken to assure that the appropriate flag is monitored by each
system (i.e., $\overline{F F}$ is monitored on the device where $\bar{W}$ is used; $\overline{E F}$ is monitored on the device where $\bar{R}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

## DATA FLOW-THROUGH MODES

Two types of flow-through modes are permitted: a read flowthrough and write flow-through mode. For the read flow-through mode (Figure 17), the FIFO permits the reading of a single word after writing one word of data into an empty FIFO. The data is enabled on the bus in ( $t_{\text {wef }}+t_{A}$ )ns after the rising edge of $\bar{W}$, called the first write edge, and it remains on the bus until the $\overline{\mathrm{R}}$ line is raised from low-to-high, after which the bus would go into a threestate mode after $t_{\text {RHZ }} \mathrm{ns}$. The EF line would have a pulse showing temporary de-assertion and then would be asserted. In the interval of time that $\overline{\mathrm{R}}$ is low, more words can be written to the FIFO (the subsequent writes after the first write edge will de-assert the Empty Flag); however, the same word (written on the first write edge) presented to the output bus as the read pointer, would not be incremented when $\overline{\mathrm{R}}$ was low. On toggling $\overline{\mathrm{R}}$, the other words that are written to the FIFO will appear on the output bus as in the read cycle timings.

In the write flow-through mode (Figure 18), the FIFO permits the writing of a single word of data immediately after reading one word of data from a full FIFO. The $\bar{R}$ line causes the $\overline{F F}$ to be de-asserted but the $\bar{W}$ line, being low, causes it to be asserted again in anticipation of a new data word. On the rising edge of $\bar{W}$, the new word is loaded in the FIFO. The $\bar{W}$ line must be toggled when $\overline{F F}$ is not asserted to write new data in the FIFO and to increment the write pointer.

For additional information refer to Tech Note 8: "Operating FIFOs on Full and Empty Boundary Conditions" and Tech Note 6: "Designing with FIFOs".

## TABLE I-RESET AND RETRANSMIT-

SINGLE DEVICE CONFIGURATION/WIDTH EXPANSION MODE

| MODE | INPUTS |  |  | INTERNAL STATUS |  | OUTPUTS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathrm{RS}}$ | $\overline{\mathrm{RT}}$ | $\overline{\mathrm{XI}}$ | Read Pointer | Write Pointer | $\overline{\mathrm{EF}}$ | $\overline{\mathrm{FF}}$ | $\overline{\mathrm{HF}}$ |
| Reset | 0 | X | 0 | Location Zero | Location Zero | 0 | 1 | 1 |
| Retransmit | 1 | 0 | 0 | Location Zero | Unchanged | X | X | X |
| Read/Write | 1 | 1 | 0 | Increment ${ }^{(1)}$ | Increment ${ }^{(1)}$ | X | X | X |

## NOTES:

1. Pointer will increment if flag is high.

TABLE II-RESET AND FIRST LOAD TRUTH TABLE-
DEPTH EXPANSION/COMPOUND EXPANSION MODE

| MODE | INPUTS |  |  | INTERNAL STATUS |  | OUTPUTS |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathbf{R S}}$ | $\overline{\mathrm{FL}}$ | $\overline{\mathrm{XI}}$ | Read Pointer | Write Pointer | $\overline{\mathrm{EF}}$ | $\overline{\mathrm{FF}}$ |
| Reset First Device | 0 | 0 | $(1)$ | Location Zero | Location Zero | 0 | 1 |
| Reset All Other Devices | 0 | 1 | $(1)$ | Location Zero | Location Zero | 0 | 1 |
| Read/Write | 1 | X | $(1)$ | X | X | X | X |

NOTES:

1. $\overline{X I}$ is connected to $\overline{X O}$ of previous device. See Figure 14.
$\overline{\mathrm{RS}}=$ Reset Input $\overline{\mathrm{F}} / \overline{\mathrm{RT}}=$ First Load/Retransmit, $\overline{\mathrm{EF}}=$ Empty Flag Output, $\overline{\mathrm{FF}}=$ Full Flag Output, $\overline{\mathrm{XI}}=$ Expansion Input, $\overline{\mathrm{HF}}=$ Half-Full Flag Output.


Figure 14. Block Diagram of $3072 \times 9$ FIFO Memory (Depth Expansion)


NOTES:

1. For depth expansion block see section on Depth Expansion and Figure 14.
2. For Flag detection see section on Width Expansion and Figure 13.

Figure 15. Compound FIFO Expansion


Figure 16. Bidirectional FIFO Mode


Figure 17. Read Data Flow-Through Mode


Figure 18. Write Data Flow-Through Mode

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B

Plastic Dip
CERDIP
Sidebraze THINDIP
Plastic Leaded Chip Carrier
Leadless Chip Carrier
Flatpack
\(\left.$$
\begin{array}{l}\text { Commercial Only } \\
\begin{array}{l}\text { Military Only } \\
\text { Commercial Only } \\
\text { Military Only }\end{array}
$$ <br>
<br>
Standard Power <br>
Low Power <br>

1024 \times 9 -Bit FIFO\end{array}\right\}\)| Access Time $\left(t_{A}\right)$ |
| :--- |
| Speed in Nanoseconds |



## FEATURES:

- First-In/First-Out (FIFO) dual-port memory
- $1 \mathrm{Kx9}$-bit organization
- Ultra-high-speed: 25 ns access time, 35 ns cycle time $(28.5 \mathrm{MHz})$
- Fully expandable in word depth and/or width
- Asynchronous and simultaneous read and write
- Functionally equivalent to the IDT7202 but with Output Enable and Almost-Empty/Full Flag
- Four status flags: Full, Empty, Half-Full (single device mode) and Almost-Empty/Full ( $1 / 8$ or $7 / 8$ ) signal on $0,128,512,896$ and 1024-byte boundaries
- Output Enable controls the data output port
- Auto-retransmit capability
- Master/Slave multiprocesssing applications
- Video frame buffer or laser printer buffer applications
- Available in 32-pin DIP and surface mount 32-pin LCC and PLCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT72021 is a dual-port memory that utilizes a special First$\mathrm{in} /$ First-Out algorithm that loads and empties data on a first-in/firstout basis. The device has Full, Empty, Half-Full and AlmostEmpty/Full flags to prevent data overflow or underflow. Expansion logic allows wider and/or deeper FIFOs to be created using multiple devices without external logic.

The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the device through the use of Write ( $\bar{W}$ ) and Read ( $\overline{\mathrm{R}}$ ) pins. The device has a read/write access time of 25 ns and a read/write cycle time of $35 \mathrm{~ns}(28.5 \mathrm{MHz}$ ). The IDT72021 can perform asynchronous and simultaneous read and write operations.

The IDT72021 utilizes a 9-bit wide dual-port RAM array to allow for zero fall-through time and to allow the user to store tag or parity bits. This 9 -bit feature is useful in data communications applications where transmission/reception error checking is necessary. It also features a Retransmit ( $\overline{R T}$ ) capability that allows for reset of the read pointer to its initial position, when $\overline{\mathrm{RT}}$ is pulsed low, to allow for retransmission of data from the beginning. Four status flags prevent the overflow or underflow of the FIFO and permit interrupt signals to be sent to the transmitting data source.

The IDT72021 is fabricated using IDT's high-performance CEMOS ${ }^{\text {TM }}$ technology, which combines high speed and low power consumption. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, for high reliability systems.

## PIN CONFIGURATIONS



## FUNCTIONAL BLOCK DIAGRAM




## FEATURES:

- First-In/First-Out dual-port memory
- $2048 \times 9$ organization (IDT7203)
- $4096 \times 9$ organization (IDT7204)
- Low power consumption
- Active: 660mW (max.)
- Power down: 66mW (max.)
- Asynchronous and simultaneous read and write
- Fully expandable by both word depth and/or bit width
- Pin and functionally compatible with IDT7201A/7202A
- IDT7204 allows 4096 word structure without expansion
- Half-Full Flag capability in single device mode
- Master/Slave multiprocessing applications
- Bldirectional and rate buffer applications
- Empty and full warning flags
- Auto retransmit capability
- High-performance CEMOS ${ }^{\text {TM }}$ technology
- Available in CERDIP, Plastic DIP, PLCC and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7203/7204 are dual-port memories that utilize a special First-In/First-Out algorithm that loads and empties data on a first-in/first-out basis. The device uses Full and Empty flags to prevent data overflow and underflow and expansion logic to allow for unlimited expansion capability in both word size and depth.

The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the device through the use of the Write $(\bar{W})$ and Read $(\overline{\mathrm{R}})$ pins. The device has a read/write cycle time of $45 \mathrm{~ns}(22.2 \mathrm{MHz})$.

The device utilizes a 9-bit wide data array to allow for control and parity bits at the user's option. This feature is especially useful in data communications applications where it is necessary to use a parity bit for transmission/reception error checking. It also features a Retransmit ( $\overline{\mathrm{RT}}$ ) capability that allows for reset of the read pointer to its initial position when $\overline{\mathrm{RT}}$ is pulsed low to allow for retransmission from the beginning of data. A Half-Full Flag is available in the single device mode and width expansion modes.

The IDT7203/7204 is fabricated using IDT's high-speed CEMOS technology. They are designed for those applications requiring asynchronous and simultaneous read/writes in multiprocessing and rate buffer applications. The $4096 \times 9$ organization for the IDT7204 allows a 4096 deep word structure without the need for expansion.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

PIN CONFIGURATIONS

## FUNCTIONAL BLOCK DIAGRAM



## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +155 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CCM}}$ | Military Supply <br> Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CCC}}$ | Commercial <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage <br> Commercial | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage <br> Military | 2.2 | - | - | V |
| $\mathrm{V}_{\mathrm{IL}}(1)$ | Input Low Voltage <br>  <br> Military | - | - | 0.8 | V |

## NOTE:

1. 1.5 V undershoots are allowed for 10 ns once per cycle.

DC ELECTRICAL CHARACTERISTICS
(Commercial: $V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7203S/L IDT7204S/L COMMERCIAL $t_{A}=50,65,80,120 \mathrm{~ns}$ |  |  | IDT7203S/LIDT7204S/LMILITARY$t_{A}=$$50,65,80,120 \mathrm{~ns}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| $\mathrm{I}_{1}{ }^{(1)}$ | Input Leakage Current (Any Input) | -1 | - | 1 | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{IOL}^{(2)}$ | Output Leakage Current | -10 | - | 10 | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic "1" Voitage I Iout $=-2 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Logic " 0 " Voltage lout $=8 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{ICCl}^{(3)}$ | Average V ${ }_{\text {cc }}$ Power Supply Current | - | 75 | 120 | - | 100 | 150 | mA |
| $\mathrm{I}_{\mathrm{CC2}}{ }^{(3)}$ | Average Standby Current $\left(\overline{\mathrm{R}}=\overline{\mathrm{W}}=\overline{\mathrm{RST}}=\overline{\mathrm{FL}} / \overline{\mathrm{RT}}=V_{\mathrm{IH}}\right)$ | - | 8 | 12 | - | 12 | 25 | mA |
| $\left.\mathrm{ICC3}^{(L)}\right)^{(3)}$ | Power Down Current (All Input $=\mathrm{V}_{\mathrm{Cc}}-0.2 \mathrm{~V}$ ) | - | - | 2 | - | - | 4 | mA |
| $\mathrm{ICC3}^{(S)^{(3)}}$ | Power Down Current <br> (All Input $=V_{\text {CC }}-0.2 \mathrm{~V}$ ) | - | - | 8 | - | - | 12 | mA |

NOTES:

1. Measurements with $0.4 \leq \mathrm{V}_{\mathbb{I}} \leq \mathrm{V}_{\mathrm{OUT}}$.
2. $\overline{\mathrm{R}} \geq \mathrm{V}_{\mathrm{HH}}, 0.4 \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}$.
3. I $I_{C C}$ measurements are made with outputs open.

## AC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$

(Commercial: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | $\begin{aligned} & 7203 \mathrm{~S} / L 50 \\ & 7204 \mathrm{~S} / \mathrm{L} 50 \end{aligned}$ |  | $\begin{aligned} & 7203 \mathrm{~S} / \mathrm{L} 65 \\ & 7204 \mathrm{~S} / \mathrm{65} \end{aligned}$ |  | $\begin{aligned} & 7203 \mathrm{~S} / \mathrm{L} 80 \\ & 7204 \mathrm{~L} 80 \end{aligned}$ |  | $\begin{aligned} & 7203 \mathrm{~S} / \mathrm{L} 120 \\ & 7204 \mathrm{~S} / \mathrm{L} 120 \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| $\mathrm{f}_{\mathrm{s}}$ | Shift Frequency | - | 15 | - | 12.5 | - | 10 | - | 7 | MHz |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $\mathrm{t}_{\mathrm{A}}$ | Access Time | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| $t_{\text {RR }}$ | Read Recovery Time | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\text {RPW }}$ | Read Pulse Width ${ }^{(2)}$ | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {RLI }}$ | Read Pulse Low to Data Bus at Low $Z^{(3)}$ | 10 | - | 10 | - | 10 | - | 10 | - | ns |
| $t_{\text {WLZ }}$ | Write Pulse Low to Data Bus at Low Z $(3,4)$ | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\mathrm{DV}}$ | Data Valid from Read Pulse High | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{RHZ}}$ | Read Putse High to Data Bus at High $Z^{(3)}$ | - | 30 | - | 30 | - | 30 | - | '35 | ns |
| $t_{\text {wc }}$ | Write Cycle Time | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {WPW }}$ | Write Pulse Width ${ }^{(2)}$ | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {Wr }}$ | Write Recovery Time | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Set-up Time | 30 | - | 30 | - | 40 | - | 40 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time | 5 | - | 10 | - | 10 | - | 10 | - | ns |
| $t_{\text {RSC }}$ | Reset Cycle Time | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {RS }}$ | Reset Pulse Width (2) | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {RSS }}$ | Reset Set-up Time | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {RSA }}$ | Reset Recovery Time | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\text {RTC }}$ | Retransmit Cycle Time | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {RT }}$ | Retransmit Pulse Width (2) | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {RTS }}$ | Retransmit Set-up Time | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {RTR }}$ | Retransmit Recovery Time | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\text {EFL }}$ | Reset to Empty Flag Low | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $\mathrm{t}_{\mathrm{HFH},} \mathrm{t}_{\text {FFH }}$ | Reset to Half-Full and Full Flag High | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $t_{\text {REF }}$ | Read Low to Empty Flag Low | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $\mathrm{t}_{\text {RFF }}$ | Read High to Full Flag High | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $\mathrm{t}_{\text {RPE }}$ | Read Pulse Width after EF High | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {WEF }}$ | Write High to Empty Flag High | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $\mathrm{t}_{\text {WFF }}$ | Write Low to Full Flag Low | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| ${ }^{\text {t }}$ WHF | Write Low to Half-Full Flag Low | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $\mathrm{t}_{\text {RHF }}$ | Read High to Half-Full Flag Low | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $t_{\text {WPF }}$ | Write Pulse Width after $\overline{\mathrm{FF}}$ High | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| ${ }^{+} \times$ | Read/Write to $\overline{\mathrm{XO}}$ Low | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| ${ }^{\text {t }}$ | Read/Write to $\overline{\mathrm{XO}}$ High | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| $t_{\times 1}$ | $\overline{\mathrm{XI}}$ Pulse Width | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| ${ }^{\text {t }}$ XIR | $\overline{\mathrm{XI}}$ Recovery Time | 10 | - | 10 | - | 10 | - | 110 | - | ns |
| $t_{\text {xis }}$ | $\overline{\mathrm{x}}$ Set-up Time | 15 | - | 15 | - | 15 | - | 15 | - | ns |

## NOTES:

1. Timings referenced as in $A C$ Test Conditions.
2. Pulse widths less than minimum value are not allowed.
3. Values guaranteed by design, not currently tested.
4. Only applies to read dataflow-through mode.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C} . \mathrm{f}=1.0 \mathrm{MHz}\right)^{(1)}$

| SYMBOL | ITEM | CONDITIONS | MAX. | UNIT |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}{ }^{(3)}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=$ OV | 8 | pF |
| $\mathrm{C}_{\text {OUf }}{ }^{(2,3)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 12 | PF |

NOTES:

1. This parameter is sampled and not $100 \%$ tested.
2. With output deselected.
3. Characterized values, not currently tested.

## SIGNAL DESCRIPTIONS: <br> INPUTS:

DATA IN ( $\mathrm{D}_{0}-\mathrm{D}_{8}$ )
Data inputs for 9-bit wide data.

## CONTROLS:

## RESET ( $\overline{\mathrm{RS}}$ )

Reset is accomplished whenever the Reset ( $\overline{\mathrm{RS}}$ ) input is taken to a low state. During reset, both internal read and write pointers are set to the first location. A reset is required after power up before a write operation can take place. Both the Read Enable ( $\overline{\mathrm{R}}$ ) and Write Enable ( $\bar{W}$ ) inputs must be in the high state during the window shown in Figure 2 (i.e. $t_{\text {Rss }}$ before the rising edge of $\overline{\mathrm{RS}}$ ) and should not change until tras after the rising edge of $\overline{\mathrm{RS}}$. Half-Full Flag ( $\overline{\mathrm{HF}}$ ) will be reset to high after master Reset ( $\overline{\mathrm{RS}}$ ).

## WRITE ENABLE ( $\bar{W}$ )

A write cycle is initiated on the falling edge of this input if the Full Flag ( $\overline{F F}$ ) is not set. Data set-up and hold times must be adhered to with respect to the rising edge of the Write Enable $(\bar{W})$. Data is stored in the RAM array sequentially and independently of any ongoing read operation.

After half of the memory is filled, and at the falling edge of the next write operation, the Half-Full Flag ( $\overline{\mathrm{HF}}$ ) will be set to low and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag ( $\overline{\mathrm{HF}}$ ) is then reset by the rising edge of the read operation.

To prevent data overflow, the Full Flag ( $\overline{\mathrm{FF}}$ ) will go low, inhibiting further write operations. Upon the completion of a valid read operation, the Full Flag $(\overline{\mathrm{FF}})$ will go high after trff $^{\text {, allowing a valid write to }}$ begin. When the FIFO is full, the internal write pointer is blocked from $\bar{W}$, so external changes in $\bar{W}$ will not affect the FIFO when it is full.

## READ ENABLE ( $\overline{\mathrm{R}}$ )

A read cycle is initiated on the falling edge of the Read Enable $(\bar{R})$ provided the Empty Flag ( $\overline{E F}$ ) is not set. The data is accessed on a First-In/First-Out basis independent of any ongoing write operations. After Read Enable ( $\overline{\mathrm{R}}$ ) goes high, the Data Outputs ( $\mathrm{Q}_{0}$ through $Q_{8}$ ) will return to a high impedance condition until the next Read operation. When all the data has been read from the FIFO, the


Figure 1. Output Load
*Includes jig and scope capacitances.

Empty Flag ( $\overline{\mathrm{EF}}$ ) will go low, allowing the "final" read cycle but inhibiting further read operations, with the data outputs remaining in a high impedance state. Once a valid write operation has been accomplished, the Empty Flag (EF) will go high after twer and a valid Read can then begin. When the FIFO is empty, the internal read pointer is blocked from $\overline{\mathrm{R}}$ so external changes will not affect the FIFO when it is empty.

## FIRST LOAD/RETRANSMIT ( $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ )

This is a dual-purpose input. In the Depth Expansion Mode, this pin is grounded to indicate that it is the first device loaded (see Operating Modes). In the Single Device Mode, this pin acts as the retransmit input. The Single Device Mode is initiated by grounding the Expansion In ( $\overline{\mathrm{XI}})$.

The IDT7203/7204 can be made to retransmit data when the Retransmit Enable ControL ( $\overline{\mathrm{RT}}$ ) input is pulsed low. A retransmit operation will set the internal read pointer to the first location and will not affect the write pointer. Read Enable ( $\overline{\mathrm{R}}$ ) and Write Enable $(\bar{W})$ must be in the high state during retransmit. This feature is useful when less than 2048/4096 writes are performed between resets. The retransmit feature is not compatible with the Depth Expansion Mode and will affect the Half-Full Flag ( HF ) depending on the relative locations of the read and write pointers.

EXPANSION IN ( $\overline{\mathrm{XI}})$
This input is a dual-purpose pin. Expansion $\ln (\overline{\mathrm{XI}})$ is grounded to indicate an operation in the single device mode. Expansion In $(\overline{\mathrm{XI}})$ is connected to Expansion Out ( $\overline{\mathrm{XO}}$ ) of the previous device in the Depth Expansion or Daisy Chain Mode.

## OUTPUTS:

## FULL FLAG ( $\overline{F F}$ )

The Full Flag ( $\overline{F F}$ ) will go low, inhibiting further write operation, when the write pointer is one location from the read pointer, indicating that the device is full. If the read pointer is not moved after Reset $(\overline{\mathrm{RS}})$, the Full Flag ( $\overline{\mathrm{FF}}$ ) will go low after 2048 writes for the IDT7203 and 4096 writes for the IDT7204.

## EMPTY FLAG ( $\overline{E F}$ )

The Empty Flag (EF) will go low, inhibiting further read operations, when the read pointer is one location from the write pointer, indicating that the device is empty. If the write pointer is not moved after reset ( $\overline{\mathrm{RS}}$ ), the Empty Flag (EF) will go low after 2048 reads for the IDT7203 and 4096 reads for the IDT7204.

## EXPANSION OUT/HALF FULL FLAG ( $\overline{\mathrm{XO}} / \overline{\mathrm{HF}})$

This is a dual-purpose output. In the single device mode, when Expansion $\ln (\overline{\mathrm{XI}})$ is grounded, this output acts as an indication of a half-full memory.

After half of the memory is filled, and at the falling edge of the next write operation, the Half-Full Flag ( $\overline{\mathrm{HF}}$ ) will be set to low and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag ( $\overline{\mathrm{HF}}$ ) is then reset by the rising edge of the read operation.

In the Depth Expansion Mode, Expansion $\ln (\overline{\mathrm{XI}})$ is connected to Expansion Out (XO) of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse to the next device when the previous device reaches the last location of memory.

## DATA OUTPUTS $\left(Q_{0}-Q_{8}\right)$

$Q_{0}-Q_{8}$ are data outputs for 9-bit wide data. These output are in a high impedance condition whenever Read $(\overline{\mathrm{R}})$ is in a high state.


NOTES:

1. $E F, F F$ and FF may change status during Reset, but flags will be valid at $\mathrm{t}_{\text {RSc }}$.
2. $W$ and $\bar{R}=V_{I H}$ around the rising edge of $\overline{R S}$.

Figure 2. Reset


Figure 3. Asynchronous Write and Read Operation


Figure 4. Full Flag From Last Write to First Read


Figure 5. Empty Flag From Last Read to First Write


NOTE:

1. EF, FF and HF may change status during Retransmit, but flags will be valid at $\mathrm{t}_{\mathrm{RTC}}$ -

Figure 6. Retransmit


Figure 7. Empty Flag Timing


Figure 8. Full Flag Timing


Figure 9. Half-Full Flag Timing


Figure 10. Expansion Out

XI

W


Figure 11. Expansion In

## OPERATING MODES:

## SINGLE DEVICE MODE

A single IDT7203/7204 may be used when the application requirements are for 2048/4096 words or less. The IDT7203/7204 are
in a Single Device Configuration when the Expansion $\operatorname{In}(\overline{\mathrm{XI}})$ control input is grounded (see Figure 10). In this mode, the Half-Full Flag $(\overline{\mathrm{HF}})$, which is an active low output, is shared with Expansion Out (XO).


Figure 12. Block Dlagram of Single $2048 \times 9 / 4096 \times 9$ FIFO

## WIDTH EXPANSION MODE

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags ( $\mathrm{EF}, \overline{\mathrm{FF}}$ and $\overline{\mathrm{HF}}$ ) can be detected from any one device. Figure 13
demonstrates an 18 -bit word width by using two IDT7203/7204s.
Any word width can be attained by adding additional IDT7203/7204s.


NOTE:
Flag detection is accomplished by monitoring the FF, EF and AF signals on either (any) device used in the width expansion configuration. Donot connectany output control signals together.

Figure 13. Block Diagram of $2048 \times 18 / 4096 \times 18$ FIFO Memory Used In Width Expansion Mode

## DEPTH EXPANSION (DAISY CHAIN) MODE

The IDT7203/7204 can easily be adapted to applications when the requirements are for greater than 2048/4906 words. Figure 14 demonstrates Depth Expansion using three IDT7203/7204s. Any depth can be attained by adding additional IDT7203/7204. The IDT7203/7204 operates in the Depth Expansion configuration when the following conditions are met:

1. The first device must be designated by grounding the First Load ( $\overline{\mathrm{FL}}$ ) control input.
2. All other devices must have $\overline{F L}$ in the high state.
3. The Expansion Out ( $\overline{\mathrm{XO}}$ ) pin of each device must be tied to the Expansion In (XI) pin of the next device. See Figure 14.
4. External logic is needed to generate a composite Full Flag ( $\overline{\mathrm{FF}}$ ) and Empty Flag ( $\overline{E F}$ ). This requires the ORing of all $\overline{E F s}$ and ORing of all $\overline{\mathrm{FFs}}$ (i.e. all must be set to generate the correct composite $\overline{F F}$ or $\overline{E F}$ ). See Figure 14.
5. The Retransmit ( $\overline{\mathrm{RT}}$ ) function and Half-Full Flag ( $\overline{\mathrm{HF}}$ ) are not available in the Depth Expansion Mode.
For additional information, refer to Tech Note 9: "Cascading FIFOs or FIFO Modules".

## COMPOUND EXPANSION MODE

The two expansion techniques described above can be applied together in a straightforward manner to achieve large FIFO arrays (see Figure 15).

## BIDIRECTIONAL MODE

Applications which require data buffering between two systems (each system capable of Read and Write operations) can be achieved by pairing IDT7203/7204s as shown in Figure 16. Care
must be taken to assure that the appropriate flag is monitored by each systems (i.e. $\overline{\mathrm{FF}}$ is monitored on the device where $\bar{W}$ is used; $\overline{\mathrm{EF}}$ is monitored on the device where $\overline{\mathrm{R}}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

## DATA FLOW-THROUGH MODES

Two types of flow-through modes are permitted, a read flowthrough and write flow-through mode. For the read flow-through mode (Figure 17), the FIFO permits a reading of a single word after writing one word of data into an empty FIFO. The data is enabled on the bus in ( $\mathrm{t}_{\text {wEF }}+\mathrm{t}_{\mathrm{A}}$ ) ns after the rising edge of $\overline{\mathrm{W}}$, called the first write edge, and it remains on the bus until the $\bar{R}$ line is raised from low-to-high, after which the bus would go into a three-state mode after $t_{\text {RHZ }} \mathrm{ns}$. The $\overline{\mathrm{EF}}$ line would have a pulse showing temporary deassertion and then would be asserted. In the interval of time that $\overline{\mathrm{R}}$ was low, more words can be written to the FIFO (the subsequent writes after the first write edge will deassert the empty flag); however, the same word (written on the first write edge), presented to the output bus as the read pointer, would not be incremented when $\bar{R}$ is low. On toggling $\bar{R}$, the other words that were written to the FIFO will appear on the output bus as in the read cycle timings.

In the write flow-through mode (Figure 18), the FIFO permits the writing of a single word of data immediately after reading one word of data from a full FIFO. The $\bar{R}$ line causes the $\overline{F F}$ to be deasserted but the $\bar{W}$ line being low causes it to be asserted again in anticipation of a new data word. On the rising edge of $\bar{W}$, the new word is loaded in the FIFO. The $\bar{W}$ line must be toggled when $\overline{F F}$ is not asserted to write new data in the FIFO and to increment the write pointer.

For additional information, refer to Tech Note 8: "Operating FIFOs on Full and Empty Boundary Conditions" and Tech Note 6: "Designing with FIFOs".

## TRUTH TABLES

TABLE I-RESET AND RETRANSMIT-
SINGLE DEVICE CONFIGURATIONMIDTH EXPANSION MODE

| MODE | INPUTS |  |  | INTERNAL STATUS |  | OUTPUTS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathbf{R S}}$ | $\overline{\mathbf{R T}}$ | $\overline{\mathrm{XI}}$ | Read Pointer | Write Pointer | $\overline{\mathrm{EF}}$ | $\overline{\mathrm{FF}}$ | $\overline{\mathrm{HF}}$ |
| Reset | 0 | X | 0 | Location Zero | Location Zero | 0 | 1 | 1 |
| Retransmit | 1 | 0 | 0 | Location Zero | Unchanged | X | X | X |
| Read/Write | 1 | 1 | 0 | Increment $(1)$ | Increment $(1)$ | X | X | X |

## NOTE:

1. Pointer will increment if flag is high.

## TABLE II-RESET AND FIRST LOAD TRUTH TABLE-

DEPTH EXPANSION/COMPOUND EXPANSION MODE

| MODE | INPUTS |  |  | INTERNAL STATUS |  | OUTPUTS |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathbf{R S}}$ | $\overline{\mathrm{FL}}$ | $\overline{\mathrm{XI}}$ | Read Pointer | Write Pointer | $\overline{\mathrm{EF}}$ | $\overline{\mathrm{FF}}$ |
| Reset First Device | 0 | 0 | $(1)$ | Location Zero | Location Zero | 0 | 1 |
| Reset all Other Devices | 0 | 1 | $(1)$ | Location Zero | Location Zero | 0 | 1 |
| Read/Write | $\mathbf{1}$ | X | $(1)$ | X | X | X | X |

## NOTE:

1. $\overline{\mathrm{XI}}$ is connected to $\overline{\mathrm{XO}}$ of previous device. See Figure 12.
$\overline{\mathrm{RS}}=$ Reset Input, $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}=$ First Load/Retransmit, $\overline{\mathrm{EF}}=$ Empty Flag Output, $\overline{\mathrm{FF}}=$ Full Flag Output, $\overline{\mathrm{XI}}=$ Expansion Input, $\overline{\mathrm{HF}}=$ Half-Full Flag Output


Figure 14. Block Diagram of $6,144 \times 9 / 12,288 \times 9$ FIFO Memory (Depth Expansion)
t.


NOTES:

1. For depth expansion block see section on Depth Expansion and Figure 14.
2. For Flag detection see section on Width Expansion and Figure 13.

Figure 15. Compound FIFO Expansion


0

Figure 16. Bldirectional FIFO Mode


Figure 17. Read Data Flow-Through Mode


Figure 18. Write Data Flow-Through Mode

## ORDERING INFORMATION



## FEATURES:

- First-In/First-Out (FiFO) dual-port memory
- $4 \mathrm{~K} \times 9$-bit organization
- Ultra high speed: 35 ns access time, 45 ns cycle time ( 22 MHz )
- Fully expandable by both word depth and/or bit width
- Asynchronous and simultaneous read and write
- Functionally equivalent to the IDT7204 but with Output Enable and Almost-Empty/Full Fiag
- Four status flags: Full, Empty, Half-Full (single device mode) and Almost-Empty/Full ( $1 / 8$ or $7 / 8$ ) signal on $0,512,2048,3584$, and 4096-byte boundaries
- Output Enable controls the data output port
- Auto retransmit capability
- Master/Slave multiprocessing applications
- Video frame bưffer or laser printer buffer applications
- Available in 32-pin DIP and surface mount 32-pin LCC and PLCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT72041 is a dual-port memory that utilizes a special First-In/First-Out algorithm that loads and empties data on a first-in/ first-out basis. The device has Full, Empty, Half-Full and AlmostEmpty/Full flags to prevent data overflow or underflow. Expansion logic allows wider and/or deeper FIFOs to be created using multiple devices, without external logic.

The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the device through the use of the Write $(\bar{W})$ and Read $(\overline{\mathrm{R}})$ pins. The device has a read/write access time of 35 ns and a read/write cycle time of 45 ns ( 22 MHz ). The IDT72041 can perform asynchronous and simultaneous read and write operations.

The IDT72041 utilizes a 9-bit wide dual-port RAM array to allow for zero fall-through time and to allow the user to store tag or parity bits. This 9 -bit feature is useful in data communications applications where transmission/reception error checking is necessary. It also features a Retransmit ( $\overline{\mathrm{RT}}$ ) capability that allows for reset of the read pointer to its initial position, when RT is pulsed low, to allow for retransmission of data from the beginning. Four status flags prevent the overflow or underflow of the FIFO and permit interrupt signals to be sent to the transmitting data source.

The IDT72041 is fabricated using IDT's high-performance CEMOS ${ }^{\text {TM }}$ technology, which combines high speed and low power consumption. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, for high-reliability systems.

## PIN CONFIGURATIONS


LCC/PLCC
TOP VIEW

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

CMOS PARALLEL FIRSTo-IN/FIRST-OUT FIFO $8 \mathrm{~K} \times 9$-BIT

# ADVANCE INFORMATION IDT7205 

## FEATURES:

- First-In/First-Out dual-port memory
- $8 \mathrm{~K} \times 9$-bit organization
- Low power consumption
- Ultra high speed: 65 ns cycle time
- Asynchronous and simultaneous read and write
- Fully expandable by both word depth and/or bit width
- Pin-compatible with IDT7200/01/02/03/04 FIFO family
- Half-Full Flag capability in single device mode
- MASTER/SLAVE multiprocessing applications
- Bidirectional and rate buffer applications
- Empty and Full warning flags
- Auto retransmit capability
- High-performance submicron CEMOS ${ }^{\text {tM }}$ technology
- Available in 28 -pin plastic DIP, CERDIP and 32 -pin surface mount LCC and PLCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7205 is a dual-port memory that utilizes a special First-In/First-Out algorithm that loads and empties data on a first-in/firstout basis. The device uses Full and Empty flags to prevent data overflow and underflow and expansion logic to allow for unlimited expansion capability in both word size and depth.

The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the device through the use of the WRITE $(\bar{W})$ and READ $(\overline{\mathrm{R}})$ pins. The device has a read/write cycle time of $65 \mathrm{~ns}(15 \mathrm{MHz})$.

The device utilizes a 9-bit wide data array to allow for control and parity bits at the user's option. This feature is especially useful in data communications applications where it is necessary to use a parity bit for transmission/reception error checking. It also features a RETRANSMIT (RT) capability that allows for reset of the read pointer to its initial position, when RT is pulsed low, to allow for retransmission from the beginning of data. A Half-Full Flag is available in the single device mode and width expansion modes.

The IDT7205 is fabricated using IDT's high-speed CEMOS submicron technology. It is designed for those applications requiring asynchronous and simultaneous read/writes in multiprocessing and rate buffer applications. The $8 \mathrm{~K} \times 9$ organization allows a 8196 deep word structure without the need for expansion.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

PIN CONFIGURATIONS


FUNCTIONAL BLOCK DIAGRAM



# CMOS PARALLEL-SERIAL FIFO $2048 \times 9$-BIT \& $4096 \times 9$-BIT 

## FEATURES:

- 50ns parallel port access time
- 40 MHz serial input/output port frequency
- Serial-to-Parallel, Parallel-to-Serial, Serial-to-Serial and Parallel-to-Parallel operations
- Easily expandable in depth and width
- Programmable wordiengths from 4 bits to any bit width using Flexishift ${ }^{\text {TM }}$ for serial operations without using any additional components
- Multiple status flags: Full, Almost-Full ( $1 / 8$ from full), Full-MinusOne, Empty, Almost-Empty ( $1 / 8$ from empty), Empty-Plus-One and Half-Full
- Asynchronous and simultaneous read and write operations
- Dual-ported zero fall-through time architecture
- Output enable control provided for parallel output port
- Retransmit capability in single device mode
- High-performance CEMOS ${ }^{\text {TM }}$ technology
- Available in 40-pin ceramic and plastic DIP, 44-pin LCC and J-Leaded PLCC
- Military product compliant to MIL-STD-883, Class B


## APPLICATIONS:

- High-Speed Data Acquisition Systems
- Local Area Network Buffers
- Remote Telemetry Buffers
- Serial Link Buffers
- High-Speed Parallel Bus-to-Bus Serial Communications
- Magnetic Media Controilers
- Single Chip Video Frame Buffers
- FAX/Printer Buffers


## DESCRIPTION:

The IDT72103/72104 are high-speed Parallel-Serial FIFOs that are ideally suited for sérial communications, high-density media storage and local area networks.

The devices have four ports: two 9-bit parallel ports and the other two for serial input and serial output. A variety of operations can be performed: Serial-to-Parallel, Parallel-to-Serial, Serial-toSerial and Parallel-to-Parallel. The Parallel-Serial FIFOs can expand in depth or width for any of these modes.

A unique feature that enhances the bandwidth is the handling of serial wordlengths that are not a multiple of 9 . The IDT72103/72104 can be configured to handle serial wordlengths from 4 bits to words of any length using multiple devices. This feature is provided without using any additional ICs. For example, a user can configure a $4 \mathrm{~K} \times 24$ FIFO by using three devices to generate internal increments to the read/write pointers every 24 cycles.

A number of flags are provided to monitor the status of the FIFO. These include Full, Almost-Full (when the FIFO is more than $7 / 8$ full), Full-Minus-One (when the FIFO has one or zero locations left), Empty, Almost-Empty (when the FIFO is less than $1 / 8$ full), Empty-Plus-One (when there is only one or zero samples left in the FIFO) and Half-Full.

Read and Write controls are provided to permit asynchronous and simultaneous operations. An Output Enable control is provided on the parallel output port. Expansion control pins XO and XI are provided to allow cascading for deeper FIFOs.

The IDT72103/72104 are manufactured using IDT's CEMOS technology. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and Flexishift are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATION



## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| IOUT | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.


RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CCM}}$ | Military Supply <br> Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Commercial <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage <br> Commercial | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage <br> Military | 2.2 | - | - | V |
| $\mathrm{V}_{\mathrm{IL}}{ }^{(1)}$ | Input Low Voltage <br>  <br> Military | - | - | 0.8 | V |

NOTE:

1. 1.5 V undershoots are allowed for 10 ns once per cycle.

## DC ELECTRICAL CHARACTERISTICS

(Commercial: $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT72103/IDT72104 COMMERCIAL |  |  | IDT72103/IDT72104 MILITARY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |
| $\mathrm{I}_{\text {L }}(1)$ | Input Leakage Current (Any Input) | -1 | - | 1 | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{IOL}^{(2)}$ | Output Leakage Current | -10 | - | 10 | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic "1" Voltage $\mathrm{I}_{\text {Out }}=-2 \mathrm{~mA}{ }^{(5)}$ | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Logic "0" Voltage $\mathrm{I}_{\text {OUT }}=8 \mathrm{~mA}{ }^{(6)}$ | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{ICCl}^{(3)}$ | Power Supply Current | - | 90 | 140 | - | 100 | 160 | mA |
| $\mathrm{ICC2}^{(3)}$ | Average Standby Current $\left(\mathrm{K}=\mathrm{W}=\mathrm{RST}=\mathrm{FL} / \mathrm{RT}=\mathrm{V}_{\mathrm{IH}}\right)$ | - | 8 | 12 | - | 12 | 25 | mA |
| $\mathrm{ICC3}^{(\mathrm{L})^{(3,4)}}$ | Power Down Current | - | - | 2 | - | - | 4 | mA |
| $\left.\mathrm{lcc3}^{(S)}\right)^{(3,4)}$ | Power Down Current | - | - | 8 | - | - | 12 | mA |

## NOTES:

1. Measurements with $0.4 \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{OUT}}$.
2. $\overline{\mathrm{RS}}=\overline{\mathrm{F}} / \overline{\mathrm{RT}}=\overline{\mathrm{W}}=\overline{\mathrm{R}}=\mathrm{V}_{c c}-0.2 \mathrm{~V}$; all other inputs $\geq \mathrm{V}_{c c}-0.2 \mathrm{~V}$ or $\leq 0.2 \mathrm{~V}$
3. $\bar{R} \geq V_{1 H}, 0.4 \leq V_{\text {OUT }} \leq V_{C C}$
4. For SO, I IOUT $=-8 \mathrm{~mA}$.
5. Icc measurements are made with outputs open.
6. For SO, lout $=16 \mathrm{~mA}$

AC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$
(Commercial: $V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | FIGURE | $\begin{array}{r} 72103 \times 50 \\ 72104 \times 50 \\ \hline \end{array}$ |  | $\begin{aligned} & 72103 \times 65 \\ & 72104 \times 65 \end{aligned}$ |  | $\begin{aligned} & 72103 \times 80 \\ & 72104 \times 80 \end{aligned}$ |  | $\begin{aligned} & 72103 \times 120 \\ & 72104 \times 120 \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX |  |
| $\mathrm{f}_{\text {S }}$ | Parallel I/O Shitt Frequency | - | - | 15 | - | 12.5 | - | 10 | - | 7 | MHz |
| $\mathrm{f}_{\text {SOCP }}$ | Serial-Out Shift Frequency | - | - | 40 | - | 33 | - | 28 | - | 25 | MHz |
| $\mathrm{f}_{\text {SICP }}$ | Serial-In Shift Frequency | - | - | 40 | - | 33 | - | 28 | - | 25 | MHz |

## PARALLEL-OUTPUT MODE TIMINGS

| $t_{\text {A }}$ | Access Time | 23 | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {RR }}$ | Read Recovery Time | 23 | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\text {RPW }}$ | Read Pulse Width | 23 | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 23 | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| twiz | Write Pulse Low to Data Bus at Low $\mathrm{Z}^{(1)}$ | 1 | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $t_{\text {RLZ }}$ | Read Pulse Low to Data Bus at Low $Z^{(1)}$ | 23 | 10 | - | 10 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{fHZ}}$ | Read Pulse High to Data Bus at High $\mathbf{Z}^{(1)}$ | 23 | - | 30 | - | 30 | - | 35 | - | 35 | ns |
| $t_{\text {DV }}$ | Data Valid from Read Pulse High | 23 | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| PARALLEL INPUT MODE TIMINGS |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {DS }}$ | Data Set-up Time | 24 | 30 | - | 30 | - | 40 | - | 40 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time | 24 | 5 | - | 10 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\text {wc }}$ | Write Cycle Time | 24 | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| twpw | Write Pulse Width | 24 | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {WR }}$ : | Write Recovery Time | 24 | 15 | - | 15 | - | 20 | - | 20 | - | ns |

## RESET TIMINGS

| $\mathrm{t}_{\text {RSC }}$ | Reset Cycle Time | 18 | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ths | Reset Puise Width | 18 | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {RSS }}$ | Reset Set-up Time | 18 | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {RSR }}$ | Reset Recovery Time | 18 | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| RESET TO FLAGS DELAYS |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RSF1 }}$ | Reset to EF, $\overline{\text { AEF }}$ and EF+T Low | 18 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $t_{\text {tSF2 }}$ | Reset to HF, FF and FF-1 High | 18 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| RESET TO TIME DELAYED OUTPUTS-SERIAL MODE ONLY |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RSOL }}$ | Reset Going Low to $\mathrm{Q}_{0-8}$ Low | - | 35 | - | 50 | - | 65 | - | 105 | - | ns |
| $t_{\text {RSOH }}$ | Reset Going High to $\mathrm{Q}_{0-8} \mathrm{High}$ | - | 35 | - | 50 | - | 65 | - | 105 | - | ns |
| $t_{\text {RSDL }}$ | Reset Going Low to $\mathrm{D}_{0-8}$ Low | - | 35 | - | 50 | - | 65 | - | 105 | - | ns |
| RETRANSMIT TIMINGS |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RTC }}$ | Retransmit Cycle Time | 19 | 65 | - | 80 | - | 100 | - | 140 | - | ns |
| $t_{\text {RT }}$ | Retransmit Pulse Width | 19 | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {RTS }}$ | Retransmit Set-up Time | 19 | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $t_{\text {RTR }}$ | Retransmit Recovery Time | 19 | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| PARALLEL MODE FLAG PROPAGATION DELAYS |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {REF }}$ | Read Low to EF Low | 25 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $t_{\text {RFF }}$ | Read High to FF High | 26 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $\mathrm{t}_{\text {RF }}$ | Read High to Transitioning HF, AEF and FF-1 | 27 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $t_{\text {RE }}$ | Read Low to Transitioning AEF and EF+1 | 28 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $\mathrm{t}_{\text {RPE }}$ | Read Pulse Width after EF High | 1 | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {WEF }}$ | Write High to EF High | 25 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| $t_{\text {WFF }}$ | Write Low to FF Low | 26 | - | 45 | - | 60 | - | 60 | - | 60 | ns |
| ${ }^{\text {d }}$ WF | Write Low to Transitioning MF, AEF and $\mathrm{FF}-1$ | 27 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $t_{\text {WE }}$ | Write High to Transitioning AEF and EF+1 | 28 | - | 65 | - | 80 | - | 100 | - | 140 | ns |
| $t_{\text {WPF }}$ | Write Pulse Width After FF High | 2 | 50 | - | 65 | - | 80 | - | 120 | - | ns |

AC ELECTRICAL CHARACTERISTICS (Continued)
(Commercial: $V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | FIGURE | $72103 \times 50$ <br> MIN. | $72104 \times 50$ <br> MAX. | $72103 \times 65$ <br> MIN. | $72104 \times 65$ <br> MAX. | $7203 \times 80$ <br> MIN. | $72104 \times 80$ <br> MAX. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |


| DEPTH EXPANSION MODE DELAYS |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{xOL}}$ | Read/Write to XO Low | 20 | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| $\mathrm{t}_{\mathrm{XOH}}$ | Read/Write to XO High | 20 | - | 50 | - | 65 | - | 80 | - | 120 | ns |
| $t_{x_{1}}$ | XI Pulse Width | 21 | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\mathrm{XIR}}$ | XI Recovery Time | 21 | 10 | - | 10 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{x} \text { IS }}$ | XI Set-up Time | 21 | 15 | - | 15 | - | 15 | - | 15 | - | ns |
| SERIAL INPUT MODE TIMINGS |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{s} 2}$ | Serial Data In Set-up Time to SICP Rising Edge | 30 | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| $\mathrm{t}_{\mathrm{H} 2}$ | $\begin{aligned} & \text { Serial Data In Hold Time to SICP } \\ & \text { Rising Edge } \end{aligned}$ | 30 | 0 | - | 0 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{5}$ | SIX Set-up Time to SICP Rising Edge | 30 | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{54}$ | W Set-up Time to SICP Rising Edge | 30 | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{H} 4}$ | W Hold Time to SICP Rising Edge | 30 | 7 | - | 10 | - | 12 | - | 15 | - | ns |
| $\mathrm{t}_{\text {sICW }}$ | Serial In Clock Width High/Low | 30 | 10 | - | 10 | - | 15 | - | 15 | - | ns |
| $\mathrm{t}_{\text {S }}$ | SI/PI Set-up Time to SICP Rising Edge | 30 | 50 | - | 65 | - | 80 | - | 120 | - | ns |

SERIAL OUTPUT MODE TIMINGS

| ${ }^{\text {tso }}$ | SO/PO Set-up Time to SOCP Rising Edge | 29 | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {S7 }}$ | SOX Set-up Time to SOCP Rising Edge | 29 | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {S } 8}$ | $\overline{\text { F Set-up Time to SOCP Rising Edge }}$ | 29 | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{HB}}$ | R Hold Time to SOCP Rising Edge | 29 | 7 | - | 10 | - | 12 | - | 15 | - | ns |
| $\mathrm{t}_{\text {SOCW }}$ | Serial In Clock Width High/Low | 29 | 10 | - | 10 | - | 15 | - | 15 | - | ns |
| SERIAL MODE RECOVERY TIMINGS |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {REFSO }}$ | $\begin{aligned} & \text { Recovery Time SOCP After EF } \\ & \text { Goes High } \end{aligned}$ | 32 | 50 | - | 65 | - | 80 | - | 120 | - | ns |
| $\mathrm{t}_{\text {REFSI }}$ | Recovery Time SICP After FF Goes High | 32 | 15 | - | 15 | - | 20 | - | 20 | - | ns |

SERIAL MODE FLAG PROPAGATION DELAYS

| $t_{\text {SOCEF }}$ | SOCP Rising Edge (Bit 0 - First Word) to EF Low | 32 | - | 25 | - | 30 | - | 30 | - | 30 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {tsocfr }}$ | SOCP Rising Edge (Bit 0 - First Word) to FF High | 31 | - | 40 | - | 50 | - | 60 | - | 60 | ns |
| $t_{\text {SocF }}$ | SOCP Rising Edge (Bit 0 - Second Word) to FF-1, HF, AEF, EF+1 High | 31 | - | 40 | - | 50 | - | 60 | - | 60 | ns |
| $\mathrm{t}_{\text {sicef }}$ | SICP Rising Edge (Bit 0 - First Word) to EF High | 34 | - | 65 | - | 80 | - | 80 | - | 80 | ns |
| ${ }^{\text {t }}$ ICFFF | SICP Rising Edge (Bit 0 - First Word) to FF Low | 34 | - | 40 | - | 50 | - | 60 | - | 60 | ns |
| ${ }^{\text {t }}$ SICF | SICP Rising Edge (Bit 0 - Second Word) to EF+1, HF, AEF, FF-1 High | 33 | - | 65 | - | 80 | - | 80 | - | 80 | ns |

SERIAL INPUT MODE DELAYS

| $\mathrm{t}_{\text {PD1 }}$ | SICP Rising Edge to D ${ }^{(1)}$ | 30 | 5 | 20 | 5 | 25 | 5 | 30 | 5 | 35 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SERIAL OUTPUT MODE DELAYS |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {PD2 }}$ | SOCP Rising Edge to Q(1) | 29 | 5 | 20 | 5 | 25 | 5 | 30 | 5 | 30 | ns |
| $\mathrm{t}_{\text {SOHz }}$ | SOCP Rising Edge to SO at High-Z ${ }^{(1)}$ | 29 | 5 | 16 | 5 | 20 | 5 | 25 | 5 | 30 | ns |
| $\mathrm{t}_{\text {SOLZ }}$ | SOCP Rising Edge to SO at Low-Z (1) | 29 | 5 | 22 | 5 | 22 | 5 | 30 | 5 | 35 | ns |
| $t_{\text {SOPD }}$ | SOCP Rising Edge to Valid Data on SO | 29 | - | 18 | - | 22 | - | 30 | - | 35 | ns |
| OUTPUT ENABLE/DISABLE DELAYS |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {OEHZ }}$ | Output Enable to High-Z (Disable) ${ }^{(1)}$ | 22 | - | 16 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\text {OELZ }}$ | Output Enable to Low-Z (Enable) (1) | 22 | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {AOE }}$ | Output Enable to Data Valid ( $\mathrm{Q}_{0-8}$ ) | 22 | - | 22 | - | 25 | - | 30 | - | 35 | ns |

## NOTE:

1. Guaranteed by design minimum times, not tested.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 3 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 12 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.


Figure A. Output Load.
*Includes jig and scope capacitances.

## GENERAL SIGNAL DESCRIPTIONS:

## Inputs:

Data Inputs ( $\mathrm{D}_{0}-\mathrm{D}_{8}$ )
In the parallel-in mode ( $\overline{\mathrm{S}} / \mathrm{Pl}$ is connected to $\mathrm{V}_{\mathrm{Cc}}$ ) $\mathrm{D}_{0}-\mathrm{D}_{8}$ are the data inputs.

The serial input mode is selected by grounding the $\overline{\mathrm{SI}} / \mathrm{PI}$ pin.
The $\mathrm{D}_{0-8}$ lines are then outputs which are used to program the width of the serial word.

## Reset ( $\overline{\mathrm{RS}}$ )

Reset is accomplished whenever the Reset ( $\overline{\mathrm{RS}}$ ) input goes high-to-low. During reset, both internal read and write pointers are set to the first location. A reset is required after power up before a write operation can take place. Both the Read ( $\overline{\mathrm{R}}$ ) and Write $(\bar{W})$ inputs must be high during reset. Half-Full Flag (HF) will be reset to high after Reset ( $\overline{\mathrm{RS}}$ ).

## Write ( $\bar{W}$ )

A write cycle is initiated on the falling edge of Write if the Full Flag ( $\overline{\mathrm{FF}}$ ) is not set. Data set-up and hold times must be adhered to with respect to the rising edge of Write $(\bar{W})$. Data is stored in the RAM array sequentially and independently of any ongoing read operation.

To prevent data overflow, the Full Flag ( $\overline{\mathrm{FF}}$ ) will go low, inhibiting further write operations. Upon the completion of a valid read operation, the Full Flag ( $\overline{\mathrm{FF}}$ ) will go high after $\mathrm{t}_{\text {RFF }}$ allowing a valid write to begin.

## Read ( $\overline{\mathrm{R}}$ )

A read cycle is initiated on the falling edge of Read ( $\overline{\mathrm{R}}$ ), provided the Empty Flag (EF) is not set. The data is accessed on a First-In/ First-Out basis independent of any ongoing write operations. After Read $(\overline{\mathrm{R}})$ goes high, the Data Outputs $\left(\mathrm{Q}_{0-8}\right)$ will return to a highimpedance condition until the next Read operation. When all the data has been read from the FIFO, the Empty Flag (EF) will golow, inhibiting further read operations with the data outputs remaining
in a high-impedance state. Once a valid write operation has been accomplished, the Empty Flag (EF) will go high after tweF and a valid Read can then begin.

## First Load/Retransmit (FL/ $\overline{\mathrm{RT}}$ )

This is a dual-purpose output. In the Multiple Device mode, this pin is grounded to indicate that it is the first device loaded (see Operating Modes). In the Single Device mode, this pin acts as the retransmit input. The Single Device mode is initiated by grounding Expansion In (XI).

The IDT72103/4 can be made to retransmit data when the Retransmit ( $\overline{\mathrm{RT}}$ ) input is pulsed low. A retransmit operation will set the internal read pointer to the first location and will not affect the write pointer. Read ( $\overline{\mathrm{R}}$ ) and Write $(\bar{W}$ ) must be high during retransmit. This feature is useful when less than 2048/4096 writes are performed between resets. The retransmit feature is not available in the Depth Expansion mode and will affect Half-Full Flag $(\mathrm{HF})$, depending on the relative locations of the read and write pointers.
Expansion In ( $\overline{\mathrm{XI}}$ )
This input is a dual-purpose pin. Expansion $\ln (\overline{\mathrm{XI}})$ is grounded to indicate an operation in the Single Device mode. Expansion In
$(\overline{\mathrm{XI}})$ is connected to Expansion Out ( $\overline{\mathrm{XO}}$ ) of the previous device in the Depth Expansion or Daisy Chain mode.

## Output Enable ( $\overline{\mathrm{OE}}$ )

The parallel output buffers are tri-stated when $O E$ is high.

## Outputs:

## Data Outputs ( $Q_{0}-Q_{8}$ )

Data outputs for 9 -bit wide data. These outputs are in a high impedance condition wherever Read $(\overline{\mathrm{R}})$ is in a high state. Full Fiag ( $\overline{F F}$ )

Full Flag ( $\overline{\mathrm{FF}}$ ) is asserted (LOW) when the FIFO is full. When the FIFO is full, the internal write pointer will not be incremented by additional write pulses.

## Serial-In Mode

When the FIFO is loaded serially, the Serial-In Clock (SICP) asserts the Full Flag. On the second rising edge of SICP, for the last word in the FIFO, the Full Flag is asserted (LOW) and is only deasserted by a subsequent read operation. Note that when the FF is asserted, the last SICP for that word will have to be stretched as shown in Figure 33; otherwise, the data may be scrambled in the next write cycle after a word has been read from the FIFO.

## Parallel-In Mode

When the FIFO is in Parallel-In mode, the falling edge of Write asserts the Full Flag (LOW). The Full Flag is deasserted (HIGH) by subsequent read operations-either serial or parallel.

## Full-1 Flag ( $\overline{\mathrm{FF}-1}$ )

This flag is asserted (LOW) when the FIFO is one word away from being full. It remains asserted when the FIFO is full.

## Expansion Out/Half-Full Flag ( $\overline{\mathrm{XO}} / \overline{\mathrm{HF}}$ )

This is a dual-purpose output. In the Single Device mode, when Expansion $\ln (\overline{\mathrm{XI}})$ is grounded, this output acts as an indication of a half-full memory. After half of the memory is filled, and at the falling edge of the next write operation, the Half-Full Flag ( $\overline{\mathrm{HF}}$ ) will be set to low and will remain set until the difference between the write pointer and read pointer is less than or equal to one half of the total memory of the device. The Half-Full Flag ( $\overline{\mathrm{HF}})$ is then reset by the rising edge of the read operation.

In the Multiple Device mode, Expansion $\operatorname{In}(\overline{\mathrm{XI}})$ is connected to Expansion Out ( $\overline{\mathrm{XO}}$ ) of the previous device. This output acts as a signal to the next device in the Daisy Chain by providing a pulse to the next device when the previous device reaches the last location of memory.

## Almost-Empty or Almost-Full Flag ( $\overline{\mathrm{AEF}}$ )

This flag is asserted (LOW) if there are 0-255 bytes or 1793-2048 bytes in the IDT72103, $2 \mathrm{~K} \times 9$ FIFO; it is asserted if there are 0-511 or 3585-4096 bytes in the IDT72104, 4K x 9 FIFO.

## Empty+1 Flag (EF+1)

In the parallel output mode, this flag is asserted (LOW) when there is one word or less in the FIFO. It remains LOW when the FIFO is empty.

When in the serial mode, the $\overline{E F+1}$ flag operates as an $\overline{E F+2}$ Flag. The EF+1 goes LOW when the second to the last word is read from the RAM and is ready to be shifted out. The next word to be read is the next to the last word.

TABLE 1: STATUS FLAGS

| NUMBER OF WORDS <br> IN FIFO |  | FF | FF-1 | AEF | HF | EF+f(1) | EF |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2 2K | 4 K |  |  |  |  |  |  |
| 0 | O | H | H | L | H | L | L |
| 1 | 1 | H | H | L | H | L | H |
| $2-255$ | $2-511$ | H | H | L | H | H | H |
| $256-1024$ | $512-2048$ | H | H | H | H | H | H |
| $1025-1792$ | $2049-3584$ | H | H | H | L | H | H |
| $1793-2046$ | $3585-4094$ | H | H | L | L | H | H |
| 2047 | 4095 | H | L | L | L | H | H |
| 2048 | 4096 | L | L | L | L | H | H |

NOTE:

1. $\overline{E F+1}$ acts as $\overline{E F+2}$ in the serial out mode.

## Empty Flag

## Parallel-Out Mode

When the FIFO is in the Parallel-Out mode and there is only one word in the FIFO, the falling edge of the $\overline{\mathrm{R}}$ line causes the Empty

Flag ( $\overline{E F}$ ) line to be asserted (LOW). This is shown in Figure 25. The empty flag is then deasserted (HIGH) by either the rising edge of $\bar{W}$ or rising edge of SICP, as shown in Figure 25.

## Serlal-Out Mode

The use of the Empty Flag ( $\overline{E F}$ ) is important for proper serial-out operation when the FIFO is almost empty. The EF flag is asserted LOW after the first bit of the last word is shifted out. The $\overline{E F}$ flag is brought HIGH at the end of the next write ( $\bar{W}$ goes from LOW-toHIGH). In order to meet internal set-up times, the EF flag must be HIGH for a minimum period of time ( treFso ) before the first shift out of the next word. This is analogous to the read flow-through mode in parallel output operation.

For continuous shifting at the highest clock rates, certain considerations apply. If the EFgoes LOW during the serial shift of a word, it must be HIGH at least one or two serial clocks before the first bit of the next word is started. Otherwise, the clock must be stopped until EF has gone HIGH and the minimum set-up period is met. For continuous operation, the $\overline{E F}$ must be tested two clock cycles from the end of the serial word. For slower shift rates, the $\overline{\mathrm{EF}}$ can be tested just before starting to shift the first bit of the next word.

## SERIAL SIGNAL DESCRIPTIONS:

## Serlal Input (SI)

Serial data is read into the serial input register via the Serial Input. In both Depth and Serial Word Width Expansion modes, the Serial input signals of the different IDT72103/4 devices in the expansion array are connected together.

## Serial Output (SO)

Serial data is output on the serial output pin. In both Depth and Serial Word Width Expansion modes the Serial Output signals of the different IDT72103/4 devices in the expansion array are connected together. Following reset, the serial output is tri-stated until the first positive edge of the serial output clock signal. Data is clocked out Least Significant Bit first. In the Serial Width Expansion mode, the serial output is tri-stated again after the ninth bit is output.

## Serlal Input Clock (SICP)

New serial data is read into the serial input register on the rising edge of the Serial Input Clock signal. In both Depth and Serial Word Width Expansion modes, the Serial Input Clock signals of the different IDT72103/4 devices in the expansion array are connected together.

## Serial Output Clock (SOCP)

New serial data bits are read from the serial output register on the rising edge of Serial Output Clock signal. In both Depth and Serial Word Width Expansion modes, the Serial Output Clock signals of the different IDT72103/4 parts in the expansion array are connected together.

## Serial Input Expansion (SIX)

The Serial Input Expansion pin is tied high for single-device se-rial-input operation or parallel input operation. In the Serial Input Expansion mode, the SIX pin is tied high on the device that will source the lower order bits of the serial word. The device or devices that source the next higher order serial bits have their SIX pin (or pins) tied to the $D_{8}$ pin of the device that will source the next lower order bits of the serial word.

## Serlal Output Expansion (SOX)

The Serial Output Expansion pin is tied high for single-device serial-output operation or parallel output operation. In the Serial Output Expansion mode, SOX is tied high on the device that will source the lower order bits of the serial word. The device or devices that source the next higher order serial bits have their SOX pin (or pins) tied to the $Q_{8}$ pin of the device that will source the next lower order bits of the serial word. Data is clocked out Least Significant Bit first.

## Serial/Parallel Input ( $\overline{\text { SII } / P I ~) ~}$

The Serial/Parallel Input pin programs whether the IDT72103/4 accepts parallel or serial data as input. When this pin is low, the FIFO expects serial data and the $\mathrm{D}_{0}-\mathrm{D}_{8}$ pins become outputs used to program the write signal and, therefore, program the serial input word width. For instance, connecting $\mathrm{D}_{6}$ to $\bar{W}$ will program a serial word width of 7 bits; connecting $D_{7}$ to $W$ will program a serial word width of 8 bits and so on.

## Serial/Parallel Output ( $\overline{\mathbf{S O}} / \mathbf{P O}$ )

The Serial/Parallel Output pin programs whether the IDT72103/4 outputs parallel or serial data. When this pin is low, the FIFO expects serial data and the $\mathrm{Q}_{0}-\mathrm{Q}_{8}$ pins output signals used to program the read signal and, therefore, program the serial output word width.
Operating the IDT72103/4 FIFO Full and Empty Boundary Conditions

The design of the IDT72103/4 FIFOs gates out write pulses once the FIFO is full and gates out read pulses once the FIFO is empty.

Excess writes are ignored and, thus, do not overwrite valid data Excess reads produce invalid data since the outputs of the FIFO are tri-stated when the Empty Flag is asserted, but but do not read data bytes out of sequence.

The Full and Empty flags signal the full and empty boundary conditions. An internal read cycle cannot begin until the Empty Flag is deasserted and a write cannot begin until the Full Flag is deasserted (Figures 1 and 2).

If Read is low prior to the deassertion of the Empty Flag, or Write is low prior to the deassertion of the Full Flag, they cannot be allowed to go high again until an appropriate minimum read or write pulse time has elapsed (Figure $1-t_{\text {RPE }}$ and Figure 2-t wPF). Failure to observe this boundary condition timing produces interna read and write pulses of excessively short duration and may result in erratic operation.

The parallel outputs are tri-stated unless the Read signal $(\overline{\mathrm{R}})$ is low, Output Enable ( $\overline{\mathrm{OE}}$ ) is low and the Empty Flag ( $\overline{\mathrm{EF} \text { ) is }}$ deasserted (HIGH).


Figure 1. FIFO Empty Boundary Condition Timing


Figure 2. FIFO Full Boundary Condition Timing

## Parallel Operating Modes:

## Parallel Data Input

By setting $\overline{\text { SI }} / \mathrm{PIHIGH}$, the data is written into the FIFO in parallel through the $\mathrm{D}_{0-8}$ input data lines. A write cycle is initiated on the falling edge of the Write $(\bar{W})$ signal provided the Full Flag ( $\overline{F F}$ ) is not asserted. If the $\bar{W}$ signal changes from HIGH-to-LOW and the Full Flag ( $\overline{\mathrm{FF}}$ ) is already set, the write line is inhibited internally from incrementing the write pointer and no write operation occurs.

Data set-up and hold times must be met with respect to the rising edge of Write. The data is written to the RAM at the write pointer. On the rising edge of $\bar{W}$, the write pointer is incremented. Write operations can occur simultaneously or asynchronously with read operations.

## Parallel Data Output

By setting $\overline{\mathrm{SO}} / \mathrm{PO}$ HIGH, the Parallel-Out mode is chosen. A read cycle is initiated on the falling edge of Read $(\overline{\mathrm{F}})$ provided the Empty Flag is not set. The output data is accessed on a first-in/firstout basis, independent of the ongoing write operations. In the Par-allel-Out mode, as shown in Figure 23 the data is available $t_{A}$ after the falling edge of $\bar{R}$ and the output bus $Q$ goes into high impedance after $\overline{\mathrm{R}}$ goes HIGH.

Alternately, the user can access the FIFO by keeping $\overline{\mathrm{R}}$ LOW and enabling data on the bus by asserting Output Enable ( $\overline{\mathrm{OE}})$. When $\bar{R}$ is LOW, the $\overline{O E}$ signal enables data on the output bus. When $\bar{R}$ is LOW and $\overline{O E}$ is HIGH, the output bus is three-stated. When $\bar{R}$ is HIGH, the output bus is disabled irrespective of $\overline{O E}$. The enable and disable times for Output Enable are shown in Figure22.

## Single Device Mode

A single IDT72103/4 may be used when the application requirements are for 2048/4096 words or less. The IDT72103/4 is in the Single Device Configuration when the Expansion $\ln (\overline{\mathrm{XI}})$ control input is grounded. (See Figure 3.) In this mode the Half-Full Fiag $(\overline{\mathrm{HF}})$, which is an active low output, is shared with Expansion Out (XO).


Figure 3. Block Diagram of Single $2048 \times 9 / 4096 \times 9$ FIFO

## Width Expansion Mode

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags can be detected from any one device. Figure 4 demonstrates an 18-bit word width by using two IDT72103/4s. Any word width can be attained by adding additional IDT72103/4s.


NOTE:

1. Flag detection is accomplished by monitoring the $F F, E F$ and the HF signals of either (any) device used in the width expansion configuration. Do not connect any flag signals together.

Figure 4. Block Diagram of $2048 \times 18 / 4096 \times 18$ FIFO Memory Used in Width Expansion Mode

## TRUTH TABLES

TABLE 2: RESET AND RETRANSMIT-
SINGLE DEVICE CONFIGURATION/WIDTH EXPANSION MODE

| MODE | INPUTS |  |  | INTERNAL STATUS |  | OUTPUTS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RS | FL | XI | READ POINTER | WRITE POINTER | $\overline{A E F}, \mathrm{EF}, \mathrm{EF}+1$ | FF, FF-1 | HF |
| Reset | 0 | X | 0 | Location Zero | Location Zero | 0 | 1 | 1 |
| Retransmit | 1 | 0 | 0 | Location Zero | Unchanged | X | X | X |
| Read/Write | 1 | 1 | 0 | Increment (1) | Increment (1) | X | X | X |

NOTE:

1. Pointer will increment if appropriate flag is HIGH.

TABLE 3: RESET AND FIRST LOAD TRUTH TABLE-
DEPTH EXPANSION/COMPOUND EXPANSION MODE

| MODE | INPUTS |  |  | INTERNAL STATUS |  | OUTPUTS |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathrm{RS}}$ | $\overline{\mathrm{FL}}$ | $\overline{\mathrm{XI}}$ | READ POINTER | WRITE POINTER | $\overline{\mathrm{EF}}$ | $\overline{\mathrm{FF}}$ |
| Reset-First Device | 0 | 0 | $(1)$ | Location Zero | Location Zero | 0 | 1 |
| Reset all Other Devices | 0 | 1 | $(1)$ | Location Zero | Location Zero | 0 | 1 |
| Read/Write | 1 | X | $(1)$ | X | X | X | X |

NOTES:

1. $\overline{\mathrm{XI}}$ is connected to $\overline{\mathrm{XO}}$ of previous device.
2. $\overline{\mathrm{RS}}=$ Reset Input, $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}=$ First Load/Retransmit, $\overline{\mathrm{EF}}=$ Empty Flag Output, $\overline{\mathrm{FF}}=$ Full Flag Output, $\overline{\mathrm{XI}}=$ Expansion Input

## Depth Expansion (Dalsy Chaln) Mode

The IDT72103/4 can be easily adapted to applications where the requirements are for greater than 2048/4096 words. Figure 5 demonstrates Depth Expansion using three IDT72103/4s. Any depth can be attained by adding additional IDT72103/4s. The IDT72103/4 operates in the Depth Expansion configuration when the following conditions are met:

1. The first device must be designated by grounding the First Load ( $\overline{\mathrm{FL}}$ ) control input.
2. The Expansion Out ( $\overline{\mathrm{XO}}$ ) pin of each device must be tied to the Expansion In (XI) pin of the next device. See Figure 5.
3. External logic is needed to generate a composite Full Flag (FF) and Empty Flag (EF). This requires the OR-ing of all EFs and OR-ing of all $\overline{F F} s$ (i.e., all must be set to generate the correct composite FF or EF). See Figure 5.
 available in the Depth Expansion mode.
4. All other devices must have $\overline{\mathrm{FL}}$ in the high state.


NOTE:

1. $\overline{S T} / \mathrm{PI}$ and $S ర / \mathrm{PO}$ pins are tied to $V_{\mathrm{cc}}$.

Flgure 5. Block Dlagram of 6,144 $\times 9 / 12,288 \times 9$-FIFO Memory, Depth Expansion

## Bidirectional Mode

Applications which require data buffering between two systems (each system capable of Read and Write operations) can be
achieved by pairing IDT72103/4 as shown in Figure 6. Both Depth Expansion and Width Expansion may be used in this mode.


Figure 6. Bidirectional FIFO Mode

## Compound Expansion Mode

The two expansion techniques described above can be applied together in a straightforward manner to achieve large FIFO arrays (see Figure 7).


## NOTES:

1. For depth expansion block see DEPTH EXPANSION Section and Figure 5.
2. For Flag detection see WIDTH EXPANSION Section and Figure 4.

Figure 7. Compound FIFO Expansion

## Serial Operating Modes

## Serial Data Input

The Serial Input mode is selected by grounding the $\overline{\mathrm{S}} / \mathrm{PI}$ line. The $D_{0-8}$ lines are then outputs which are used to program the width of the serial word. They are taps off a digital delay line which are meant for connection to the $\bar{W}$ input. For instance, connecting $\underline{D}_{6}$ to $\bar{W}$ will program a serial word width of 7 bits, connecting $D_{7}$ to $\bar{W}$ will program a serial word width of 8 bits and so on.

By programming the serial word width, an economy of clock cycles is achieved. As an example, if the word width is 6 bits, then on every 6th clock cycle the serial data register is written in parallel into the FIFO RAM array. Thus, the possible clock cycles for an extra 3 bits of width in the RAM array are not required.

The SIX signal is used for Serial-In Expansion. When the serial word width is 9 or less, the SIX input must be tied HIGH. When more than 9 bits of serial word width is required, more than one device is required. The SIX input of the least significant device must be tied HIGH. The $\mathrm{D}_{8}$ pin of the least significant device must be tied to SIX of the next significant device. In other words, the SIX input of the most significant and intermediate devices must always be connected to the $D_{8}$ of the next least significant device.

Figure 8 shows the relationship of the SIX, SICP and $D_{0-8}$ lines. In the standalone case (Figure 8), on the first LOW-to-HIGH of SICP, the $D_{1-7}$ lines go LOW and the $D_{0}$ line remains HIGH. On the next SICP clock edge, the $D_{1}$ goes HIGH, then $D_{2}$ and so on. This continues until the $D$ line, which is connected to $\bar{W}$, goes HIGH. On
the next clock cycle, after $\bar{W}$ is HIGH, all of the D lines go LOW again and a new serial word input starts.

In the cascaded case, the first LOW-to-HIGH SICP clock edge for a serial word will cause all timed outputs (D) to go LOW except for $D_{0}$ of the least significant device. The D outputs of the least significant device will go high on consecutive clock cycles until $\mathrm{D}_{8}$. When $\mathrm{D}_{8}$ goes HIGH, the SIX of the next device goes HIGH. On the next cycle after the SIX input is brought HIGH, the Do goes HIGH; then on the next cycle $D_{1}$ and so one. A $D_{1}$ output from the most significant device is issued to create the $\bar{W}$ for all cascaded devices.

The minimum serial word width is 4 bits and the maximum is virtually unlimited.

When in the Serial mode, the Least Significant Bit of a serial stream is shifted in first. If the FIFO output is in the Parallel mode, the first serial bit will come out on $Q_{0}$. The second bit shifted in is on $Q_{1}$ and so on.

In the Serial Cascade mode, the serial input ( S ) pins must be connected together. Each of the devices then receives serial information together and uses the SIX and $\mathrm{D}_{0-8}$ lines to determine whether to store it or not.

The example shown in Figure 10 shows the interconnections for a serializing FIFO that transfers data to the internal RAM in 16-bit quantities (i.e. every 16 SICP cycles). This corresponds to incrementing the write pointer every 16 SICP cycles.

## SINGLE DEVICE SERIAL INPUT CONFIGURATION



$D_{0}=1$


W


Figure 8. Serial-In Mode Where 8-Bit Parallel Output Data is Read


Figure 9. Serlal-Input Circuitry

## SERIAL INPUT WIDTH EXPANSION



Flgure 10. Serial-In Configuration for Serial-In to Parallel-Out Data of 16 bits


NOTE:

1. All $\bar{S} I / P I$ pins are tied to $V_{C C}$ and $\overline{S O} / P O$ pins are tied to $G N D . \overline{O E}$ is tied $H I G H$. For $\overline{F F}$ and $\overline{E F}$ connections see Figure 17.

Figure 11. An 8K x 8 Serial-In, Parallel-Out FIFO

## SERIAL INPUT WITH WIDTH AND DEPTH EXPANSION



NOTE:

1. All $\overline{S I} / P \mathrm{PI}$ pins is tied to $\mathrm{GND} . \overline{\mathrm{SO}} / \mathrm{PO}$ is tied to $\mathrm{V}_{\mathrm{CC}}$. For $\overline{\mathrm{FF}}$ and $\overline{\mathrm{EF}}$ connections see Figure 17.

Figure 12. An $8 \mathrm{~K} \times 24$ Serial-In, Parallel-Out FIFO Using Six IDT72104s

## Serlal Data Output

The Serial Output mode is selected by setting the $\overline{\mathrm{SO}} / \mathrm{PO}$ line low. When in the Serial-Out mode, one of the $Q_{0-8}$ lines should be used to control the $\bar{R}$ signal. In the Serial-Out mode, the $\mathrm{Q}_{0-8}$ are taps off a digital delay line. By selecting one of these taps and connecting it to the $\overline{\mathrm{R}}$ input, the width of the serial word to be read and shifted is programmed. For instance, if the $Q_{5}$ line is connected to the $\overline{\mathbf{R}}$ input, on every sixth clock cycle a new word is read from the FIFO RAM array and begins to be shifted out. The serial word is shifted out Least Significant Bit first. If the input mode of the FIFO is parallel, the information that was written into the $D_{0}$ bit will come out as the fist bit of the serial word. The second bit of the serial stream will be the $D_{1}$ bit and so on.

In the standalone case, the SOX line is tied HIGH and not used. On the first LOW-to-HIGH of the SOCP clock, all of the Q outputs except for $Q_{0}$ go LOW and a new serial word is started. On the next clock cycle, $Q_{1}$ will go HIGH, $Q_{2}$ on the next clock and so on, as shown in Figure 13. This continues until the $Q$ line, which is connected to $\bar{R}$, goes HIGH at which point all of the $Q$ lines go LOW on the next clock and a new serial word is started.

In the cascaded case, word widths of more than 9 bits can be achieved by using more than one device. By tying the SOX line of the least significant device HIGH and the SOX of the subsequent devices to $Q_{8}$ of the previous devices, a cascaded serial word is achieved. On the first LOW-to-HIGH clock edge of SOCP, all the lines go LOW except for $Q_{0}$. Just as in the standalone case, on each consecutive clock cycle, each Q line goes HIGH in order of least to most significant. When $Q_{8}$ (which is connected to the SOX input of the next device) goes HIGH, the $\mathrm{D}_{0}$ of that device goes HIGH, thus cascading from one device to the next. The Qline of the most significant device, which programs the serial word width, is connected to all $\overline{\mathrm{R}}$ inputs.

The Serial Data Output (SO) of each device in the serial word must be tied together. Since the SO pin is three-statable, only the device which is currently shifting out is enabled and driving the 1-bit bus.

Figure 15 shows an example of the interconnections for a 16 -bit serialized FIFO.

## SINGLE DEVICE SERIAL OUTPUT CONFIGURATION



Figure 13. Serial-Out Configuration Where Input Data is Loaded In 8-Bit Quantities and Read Out Serially


Figure 14. Serlal-Output Circultry

## SERIAL-OUT WIDTH EXPANSION



SOCP



Figure 15. Serial Output for 16-Bit Parallel Data In. The Parallel Data In is tied to $\mathrm{D}_{0-8}$ of FIFO \#1 and $\mathrm{D}_{0-6}$ of FIFO \#2

## SERIAL OUTPUT WITH DEPTH EXPANSION



NOTE:

1. All $\overline{S I} / P I$ pins are tied to $V_{C C}$ and $\overline{S O} / P O$ pins are tied to GND. $\overline{O E}$ is tied HIGH. For FF and EF connections see Figure 17.

Figure 16. An $\mathbf{8 K} \times 8$ Parallel-In Serial-Out FIFO
SERIAL IN AND SERIAL OUT WITH WIDTH AND DEPTH EXPANSION


NOTE:

1. All $\overline{R S}$ pins are connected together. All $\bar{O} E$ pins are connected HIGH . All $\overline{S I} / \mathrm{PI}$ and $\overline{S O} / \mathrm{PO}$ pins are grounded.

Figure 17. A 128K x 1 Serial-In Serial-Out FIFO


6
NOTE:

1. $\overline{\mathrm{EF}}, \overline{\mathrm{FF}}$ and $\overline{\mathrm{FF}}$ may change status during Reset, but flags will be valid at $\mathrm{t}_{\text {RSC }}$.

Figure 18. Reset


## NOTE:

1. $\overline{\mathrm{EF}}, \overline{\mathrm{FF}}$ and $\overline{\mathrm{HF}}, \overline{\mathrm{AEF}}, \overline{\mathrm{FF}-1}$ and $\overline{\mathrm{EF}+1}$ may change status during Retransmit, but flags will be valid at $\mathrm{t}_{\mathrm{RTC}}$.

Figure 19. Retransmit

## W

反
x


Figure 20. Expansion-Out

XI

W


Figure 21. Expansion-In


Figure 22. Output Enable Timings

## PARALLEL TIMINGS - READ/WRITE



Figure 23. Read Operation in Parallel Data Out Mode


Figure 24. Write Operation in Parallel Data In Mode

PARALLEL TIMINGS-FLAGS


NOTES:

1. Data is valid on this edge.
2. The Empty Flag is asserted by $\bar{R}$ in the Parallel-Out mode and is specified by $t_{\text {REF }}$. The $\overline{E F}$ flag is deasserted by the rising edge of $W$.
3. First rising edge of Write after EF is set.

Figure 25. Empty Flag Timings in Parallel-Out Mode


NOTE:

1. For the assertion time, $t_{\text {wFF }}$ is used when data is written in the Parallel mode. The FF is deasserted by the rising edge of $\overline{\mathrm{R}}$.

Figure 26. Full Flag Timings in Parallel-In Mode

## PARALLEL TIMINGS-FLAGS



Figure 27. The Almost-Full, Half-Full and Full-1 Flag Timings


Figure 28. Empty +1 Flag Timings

## SERIAL TIMINGS - READ/WRITE

NOTE:


1. After SO/PO has been set up, it cannot be dynamically changed; it can only be changed after a reset operation.

Figure 29. Read Operation in Serial-Out Mode


NOTES:

1. For the Standalone mode, $\mathrm{N} \geq 4$ and the input bits are numbered 0 to $\mathrm{N}-1$.
2. For the recommended interconnections, $D_{1}$ is to be directly tied to $\bar{W}$ and the $t_{S 4}$ and $t_{H 4}$ requirements will be satisfied. For users that modify $\bar{W}$ externally, $t_{S 4}$ and $t_{\text {H4 }}$ have to be met.
3. After ST/PI has been set up, it cannot be dynamically changed; it can only be changed after a reset operation.

Figure 30. Write Operation in Serlal-In Mode

## SERIAL TIMINGS - FLAGS



NOTES:

1. The FIFO is full and a new read sequence is starting.
2. On the first rising edge of SOCP, the FF is de-asserted. In the Serial-In mode, a new write operation can begin after $t_{\text {RFFS1 }}$ after FF goes HIGH. In the Parallel-In mode, a new write operation can occur immediately after FF flag goes HIGH.
3. The FF- $\boldsymbol{F}$ lag is deasserted after the first SOCP of the second serial word.

Figure 31. Full Flag and Full-1 Flag Deassertion in the Serlal-Out Mode


## NOTES:

1. Parallel write shown for reference only. Can also use serial input mode.
2. The Empty Flag is asserted in the Serial-Out mode by using the $t_{\text {SOCEF }}$ parameter. This parameter is measured in the worst case from the rising edge of the SOCP used to clock data bit 0 . Whenever EF goes LOW, there is only one word to be shifted out. In the Parallel-In mode, the EF flag is deasserted by the rising edge of W . In the Serial-In mode, the EF flag is deasserted by the rising edge of W.
3. First Write rising edge after EF is set.
4. SOCP should not be clocked until EF goes HIGH.

Figure 32. Empty Flag and Empty +1 Flag Assertion in the Serlal-Out Mode, FIFO Being Emptied

## SERIAL TIMINGS-FLAGS



NOTES:

1. The Full Flag is asserted in the Serial-In mode by using the $t_{\text {SICFF }}$ parameter. This parameter is measured in the worst case from the rising edge of SICP followed by a ( $t_{P D t}+t_{\text {WFF }}$ ) delay from the first rising edge of SICP of the last word.
2. First Read rising edge after $\overline{F F}$ is set.
3. SICP should not be clocked until FF goes HIGH.

Figure 33. Full Flag and Full-1 Flag Assertion in the Serial-In Mode, FIFO Being Filled


NOTES:

1. Paraliel Read shown for reference only. Can also use serial output mode.
2. The Empty Flag is deasserted when an entire word has been loaded into the internal RAM. It can occur after the first rising edge of SICP of the second Serial-In word. In the Serial-Out mode, anew read operation can begin $t_{\text {REFSO }}$ after EF goes HIGH. In the Parallel-Outmode, a new read operation can occur immediately after FF goes HIGH.
3. The Empty $+\mathbf{1}$ Flag is deasserted after the first rising edge of SICP of the third Serial-In word.

Figure 34. Empty Flag and Empty + 1 Flag Deassertion in Serial-In Mode

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ ) Compliant to MIL-STD-883, Class B,

Plastic DIP
CERDIP
Plastic Leaded Chip Carrier Leadless Chip Carrier

| ( 40 MHz serial shift rate) |  |
| :---: | :---: |
| ( 33 MHz serial shift rate) |  |
| (28MHz serial shift rate) | Paraliel Access Time ( $\mathrm{t}_{A}$ ) |
| (25MHz serial shift rate) |  |

Standard Power
Low Power
$2048 \times 9$-Bit Parallel-Serial FIFO
$4096 \times 9$-Bit Parallel-Serial FIFO

## FEATURES:

- First-In/First-Out dual-port memory
- $64 \times 4$ organization (IDT72401/03)
- $64 \times 5$ organization (IDT72402/04)
- IDT72401/02 pin and functionally compatible with MMI67401/02
- RAM-based FIFO with low fall-through time
- Low power consumption
- Active: 175mW (typ.)
- Maximum shift-rate -45 MHz
- High data output drive capability
- Asynchronous and simultaneous read and write
- Fully expandable by bit width
- Fully expandable by word depth at 35 MHz
- IDT72403/04 have Output Enable pin to enable output data
- High-speed data communications applications
- High-performance CEMOS ${ }^{\text {TM }}$ technology
- Available in CERDIP, plastic DIP, LCC and SOIC
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-86846 is pending listing on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT72401 and IDT72403 are asynchronous, highperformance First-In/First-Out memories organized 64 words by 4
bits. The IDT72402 and IDT72404 are asynchronous, highperformance First-In/First-Out memories organized as 64 words by 5 bits. The IDT72403 and IDT72404 also have an Output Enable (OE) pin. The FIFOs accept 4 -bit or 5 -bit data at the data input ( $\mathrm{D}_{0}-\mathrm{D}_{3,4}$ ). The stored data stack up on a first-in/first-out basis.

A Shift Out (SO) signal causes the data at the next to last word to be shifted to the output while all other data shifts down one location in the stack. The Input Ready (IR) signal acts like a flag to indicate when the input is ready for new data (IR = HIGH) or to signal when the FIFO is full (IR = LOW). The Input Ready signal can also be used to cascade multiple devices together. The Output Ready (OR) signal is a flag to indicate that the output contains valid data (OR = HIGH) or to indicate that the FIFO is empty (OR = LOW). The Output Ready signal can also be used to cascade multiple devices together.

Width expansion is accomplished by logically ANDing the Input Ready (IR) and Output Ready (OR) signals to form composite signals.

Depth expansion is accomplished by tying the data inputs of one device to the data outputs of the previous device. The Input Ready pin of the receiving device is connected to the Shift Out pin of the sending device and the Output Ready pin of the sending device is connected to the Shift In pin of the receiving device.

Reading and writing operations are completely asynchronous, allowing the FIFO to be used as a buffer between two digital machines of widely varying operating frequencies. The 45 MHz speed makes these FIFOs ideal for high-speed communication and controller applications.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS

IDT72401
IDT72403


DIP/SOIC TOP VIEW

IDT72402
IDT72404


DIP/SOIC TOP VIEW


NOTES:

1. Pin 1: NC-No Connection IDT72401

סE-IDT72403
2. Pin 1: NC-No Connection IDT72402 OE-IDT72404

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {Out }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Military <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Commercial <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{L}}(1)$ | Input High Voltage | - | - | 0.8 | V |

NOTE:

1. 1.5 V undershoots are allowed for 10 ns once per cycle.

## DC ELECTRICAL CHARACTERISTICS

(Commercial: $V_{C C}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{I C}{ }^{(1)}$ | Input Clamp Voltage |  | - | - | - |
| $1 / 1$ | Low-Level Input Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., GND $\leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{CC}}$ | -10 | - | $\mu \mathrm{A}$ |
| $l_{1 H}$ | High-Level Input Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., GND $\leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{CC}}$ | - | $+10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-Level Output Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ | - | 0.4 | V |
| VOH | High-Level Output Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 | - | V |
| $\mathrm{lOS}^{(2)}$ | Output Short-Circuit Current | $V_{\text {Cc }}=M a x ., V_{0}=G N D$ | -20 | -90 | mA |
| $\mathrm{l}_{\mathrm{HZ}}$ | Off-State Output Current (IDT72403 and IDT72404) | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ | - | $+20$ | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {Lz }}$ |  | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{O}}=0.4 \mathrm{~V}$ | -20 | - | $\mu \mathrm{A}$ |
| $\operatorname{lcc}{ }^{(3,4)}$ | Supply Current | $\begin{aligned} & V_{c c}=\text { Max.: } f=10 \mathrm{MHz} \\ & \text { Commercial } \\ & \text { Military } \end{aligned}$ | - | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | mA |

## NOTES:

1. FIFO is able to withstand a -1.5 V undershoot for less than 10 ns .
2. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second.
3. Icc measurements are made with outputs open.
4. For frequencies greater than 10 MHz , $\mathrm{Icc}=35 \mathrm{~mA}+(1.5 \mathrm{~mA} \times[f-10 \mathrm{MHz}])$ commercial, and $\mathrm{Icc}=40 \mathrm{~mA}+(1.5 \mathrm{~mA} \times[f-10 \mathrm{MHz}])$ military .

## OPERATING CONDITIONS

(Commercial: $V_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | FIGURE | COMMERCIAL | MILITARY AND COMMERCIAL |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | IDT72401L45 <br> IDT72402L45 <br> IDT72403L45 <br> IDT72404L45 <br> MIN. MAX. | IDT72401L35 <br> IDT72402L35 <br> IDT72403L35 <br> IDT72404L35 <br> MIN. MAX. | IDT72401L25 <br> IDT72402L25 <br> IDT72403L25 <br> IDT72404L25 <br> MIN. MAX. | IDT72401L15 <br> IDT72402L15 <br> IDT72403L15 <br> IDT72404L15 <br> MIN. MAX. | IDT72401L10 <br> IDT72402L10 <br> IDT72403L10 <br> IDT72404L10 <br> MIN. MAX. |  |
| $\mathrm{t}_{\text {SIH }}{ }^{(1)}$ | Shift In HIGH Time | 2 | 9 - | 9 - | 11 | 11 | 11 | ns |
| $\mathrm{t}_{\text {SIL }}$ | Shift in LOW Time | 2 | 11 | 17 | 24 | 25 | 30 | ns |
| $\mathrm{t}_{10 \mathrm{~S}}$ | Input Data Set-up | 2 | 0 | 0 - | 0 | 0 | 0 | ns |
| $\mathrm{t}_{\text {IOH }}$ | Input Data Hold Time | 2 | 13 | 15 | 20 | 30 | 40 | ns |
| $\mathrm{t}_{\mathrm{SOH}}{ }^{(1)}$ | Shift Out HIGH Time | 5 | 9 | 9 | 11 | 11 | 11 | ns |
| ${ }^{\text {t }}$ SOL | Shift Out LOW Time | 5 | 11 | 17 | 24 | 25 | 25 | ns |
| $t_{\text {MRW }}$ | Master Reset Pulse | 8 | 20 | 25 | 25 | 25 | 30 | ns |
| $\mathrm{t}_{\text {MRS }}$ | Master Reset Pulse to SI | 8 | 10 | 10 | 10 | 25 | 35 | ns |
| ${ }^{\text {t }}$ SIR | Data Set-up to IR | 4 | 3 | 3 - | 5 - | 5 - | 5 | ns |
| $\mathrm{t}_{\text {HiR }}$ | Data Hold from IR | 4 | 13 - | 15 - | 20 | 30 | 30 | ns |
| $\mathrm{t}_{\text {SOR }}$ | Data Set-up to OR HIGH | 7 | 0 - | 0 - | 0 - | 0 - | 0 | ns |

## AC ELECTRICAL CHARACTERISTICS

(Commercial: $V_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | FIGURE | COMMERCIAL | MILITARY AND COMMERCIAL |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | IDT72401L45 <br> IDT72402L45 <br> IDT72403L45 <br> IDT72404L45 <br> MIN. MAX. | IDT72401L35 <br> IDT72402L35 <br> IDT72403L.35 <br> IDT72404L35 <br> MIN. MAX. | IDT72401L25 <br> IDT72402L25 <br> IDT72403L25 <br> IDT72404L25 <br> MIN. MAX. | IDT72401L15 <br> IDT72402L15 <br> IDT72403L15 <br> IDT72404L15 <br> MIN. MAX. | IDT72401L10 <br> IDT72402L10 <br> IDT72403L10 <br> IDT72404L10 <br> MIN. MAX. |  |
| $\mathrm{f}_{\mathrm{N}}$ | Shitt in Rate | 2 | 45 | 35 | 25 | 15 | 10 | MHz |
| $\mathrm{t}_{\text {RLL }}{ }^{(1)}$ | Shitt In to Input Ready LOW | 2 | 18 | 18 | 21 | 35 | 40 | ns |
| $\mathrm{t}_{\text {RH }}$ (1) | Shift In to Input Ready HIGH | 2 | 18 | 20 | 28 | 40 | 45 | ns |
| ${ }_{\text {fout }}$ | Shift Out Rate | 5 | 45 | 35 | 25 | 15 | 10 | MHz |
| $\mathrm{t}_{\text {ORL }}{ }^{(1)}$ | Shift Out to Output Ready LOW | 5 | 18 | 18 | 19 | 35 | 40 | ns |
| $\mathrm{t}_{\text {ORH }}{ }^{\text {(1) }}$ | Shitt Out to Output Ready HIGH | 5 | 18 | 20 | 34 | 40 | 55 | ns |
| $\mathrm{t}_{\mathrm{ODH}}$ | Output Data Hold (Previous Word) | 5 | 5 | 5 | 5 | 5 | 5 | ns |
| $\mathrm{t}_{\text {ODS }}$ | Output Data Shift (Next Word) | 5 | 20 | 25 | 35 | 55 | 55 | ns |
| $t_{\text {PT }}$ | Data Throughput or "Fall-Through" | 4,7 | 25 | 28 | 40 | 65 | 65 | ns |
| $\mathrm{t}_{\text {MRORL }}$ | Master Reset to OR LOW | 8 | 25 | 28 | 35 | 35 | 40 | ns |
| $t_{\text {MRIRH }}$ | Master Reset to IR HIGH | 8 | 25 | 28 | 35 | 35 | 40 | ns |
| $\mathrm{t}_{\text {MRO }}$ | Master Reset to Data Output LOW | 8 | 20 | 20 | 25 | 35 | 40 | ns |
| $\mathrm{t}_{\text {OOE }}{ }^{(3)}$ | Output Valid from OE LOW | 9 | 12 | 15 | 20 | 30 | 35 | ns |
| $\mathrm{t}_{\text {HZOE }}{ }^{(3)}$ | Output HIGH-Z from OE HIGH | 9 | 12 | 12 | 15 | 25 | 30 | ns |
| $\mathrm{t}_{\mathrm{TPH}}{ }^{(2)}$ | Input Ready Pulse HIGH | 4 | 9 | 9 - | 11 | 11 | 11 - | ns |
| $\mathrm{t}_{\mathrm{OPH}}{ }^{(2)}$ | Output Ready Pulse HIGH | 7 | 9 - | 9 | 11 - | 11 | 11 | ns |

## NOTES:

1. Since the FIFO is a very high-speed device, care must be exercised in the design of the hardware and timing utilized within the design. Device grounding and decoupling are crucial to correct operation as the FIFO will respond to very small glitches due to long reflective lines, high capacitances and/or poor supply decoupling and grounding. A monolithic ceramic capacitor of $0.1 \mu \mathrm{~F}$ directly between $\mathrm{V}_{\mathrm{CC}}$ and GND with very short lead length is recommended.
2. This parameter applies to FIFOs communicating with each other in a cascaded mode. IDT FIFOs are guaranteed to cascade with other IDT FIFOs of like speed grades.
3. IDT72403 and IDT72404 only.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 3ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |

ALL INPUT PULSES:


## SIGNAL DESCRIPTIONS

## INPUTS:

DATA INPUT ( $D_{0-3,4}$ )
Data input lines. The IDT72401 and IDT72403 have a 4-bit data input. The IDT72402 and IDT72404 have a 5-bit data input.

## CONTROLS

## SHIFT IN (SI)

Shift In controls the input of the data into the FIFO. When ȘI is HIGH, data can be written to the FIFO via the $D_{0-3,4}$ lines.

## SHIFT OUT (SO)

Shift Out controls the output of data out of the FIFO. When SO is HIGH, data can be read from the FIFO via the Data Output ( $Q_{0-3,4}$ ) lines.

## MASTER RESET (MR)

Master Reset clears the FIFO of any data stored within. Upon power up, the FIFO should be cleared with a Master Reset. Master Reset is active LOW.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |  |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 7 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.


Figure 1. AC Test Load

## INPUT READY (IR)

When Input Ready is HIGH, the FIFO is ready for new input data to be written to it. When IR is LOW the FIFO is unavailable for new input data. Input Ready is also used to cascade many FIFOs together, as shown in Figures 10 and 11 in the Applications section. OUTPUT READY (OR)

When Output Ready is HIGH, the output $\left(\mathrm{Q}_{0-3.4}\right)$ contains valid data. When OR is LOW, the FIFO is unavailable for new output data. Output Ready is also used to cascade many FIFOs together, as shown in Figures 10 and 11.

## OUTPUT ENABLE ( $\overline{\mathrm{OE}}$ ) (IDT72403 AND IDT72404 ONLY)

Output Enable is used to read FIFO data onto a bus. Output Enable is active LOW.

## OUTPUTS

## DATA OUTPUT ( $Q_{0-3,4}$ )

Data Output lines. The IDT72401 and IDT72403 have a 4-bit data output. The IDT72402 and IDT72404 have a 5-bit data output.

## FUNCTIONAL DESCRIPTION

These $64 \times 4$ and $64 \times 5$ FIFOs are designed using a dual-port RAM architecture as opposed to the traditional shift register approach. This FIFO architecture has a write pointer, a read pointer and control logic, which allow simultaneous read and write operations. The write pointer is incremented by the falling edge of the Shift $\ln (\mathrm{SI})$ control; the read pointer is incremented by the falling edge of the Shift Out (SO). The Input Ready (IR) signals when the FIFO has an available memory location; Output Ready (OR) signals when there is valid data on the output. Output Enable (OE) provides the capability of three-stating the FIFO outputs.

## FIFO Reset

The FIFO must be reset upon power up using the Master Reset $(\overline{M R})$ signal. This causes the FIFO to enter an empty state, signified by Output Ready (OR) being LOW and Input Ready (IR) being HIGH. In this state, the data outputs ( $Q_{0-3,4}$ ) will be LOW.

## Data Input

Data is shifted in on the LOW-to-HIGH transition of Shift In (SI). This loads input data into the first word location of the FIFO and causes Input Ready to go LOW. On the HIGH-to-LOW transition of Shift In, the write pointer is moved to the next word position and Input Ready (IR) goes HIGH, indicating the readiness to accept new data. If the FIFO is full, Input Ready will remain LOW until a word of data is shifted out.

## Data Output

Data is shifted out on the HIGH-to-LOW transition of Shift Out (SO). This causes the internal read pointer to be advanced to the next word location. If data is present, valid data will appear on the outputs and Output Ready (OR) will go HIGH. If data is not present, Output Ready will stay LOW indicating the FIFO is empty. The last valid word read from the FIFO will remain at the FIFO's output when it is empty. When the FIFO is not empty, Output Ready (OR) goes LOW on the LOW-to-HIGH transition of Shift Out. Previous data remains on the output until the HIGH-to-LOW transition of Shift Out (SO).

## Fall-Through Mode

The FIFO operates in a fall-through mode when data gets shifted into an empty FIFO. After a fall-through delay the data propagates to the output. When the data reaches the output, the Output Ready (OR) goes HIGH. Fall-through mode also occurs when the FIFO is completely full. When data is shifted out of the full FIFO, a location is available for new data. After a fall-through delay, the Input Ready goes HIGH. If Shift In is HIGH, the new data can be written to the FIFO.

Since these FIFOs are based on an internal dual-port RAM architecture with separate read and write pointers, the fall-through time ( $\mathrm{t}_{\mathrm{T}}$ ) is one cycle long. A word may be written into the FIFO on a clock cycle and can be accessed on the next clock cycle.

## TIMING DIAGRAMS



Figure 2. Input Timing

TIMING DIAGRAMS (Continued)


## NOTES:

1. Input Ready HIGH indicates space is available and a Shift In pulse may be applied.
2. Input Data is loaded into the first word.
3. Input Ready goes LOW indicating the first word is full.
4. The write pointer is incremented.
5. The FIFO is ready for the next word.
6. If the FIFO is full then the Input Ready remains LOW.

NOTE: Shift In pulses applied while Input Ready is LOW will be ignored (see Figure 4).

Figure 3. The Mechanism of Shifting Data Into the FIFO


## NOTES:

1. FIFO is initially full.
2. Shift Out pulse is applied.
3. Shift In is held HIGH.
4. As soon as Input Ready becomes HIGH the Input Data is loaded into the FIFO.
5. The write pointer is incremented.

Figure 4. Data is Shifted In Whenever Shift In and Input Ready are Both HIGH

## TIMING DIAGRAMS (Continued)



## NOTES:

1. This data is loaded consecutively A, B, C.
2. Data is shifted out when Shift Out makes a HIGH to LOW transition.

Figure 5. Output Timing


## NOTES:

1. Output Ready HIGH indicates that data is available and a Shift Out pulse may be applied.
2. Shift Out goes HIGH causing the next step.
3. Output Ready goes LOW.
4. Read pointer is incremented.
5. Output Ready goes HIGH indicating that new data (B) is now available at the FIFO outputs.
6. If the FIFO has only one word loaded (A DATA) then Output Ready stays LOW and the A DATA remains unchanged at the outputs.
7. Shift Out pulses applied when Output Ready is LOW will be ignored.

Figure 6. The Mechanism of Shifting Data Out of the FIFO

TIMING DIAGRAMS (Continued)


NOTE:

1. FIFO initially empty.

Figure 7. $\mathrm{t}_{\mathrm{T}}$ and $\mathrm{t}_{\mathrm{OPH}}$ Specification


NOTE:

1. Worst case, FIFO initially full.

Figure 8. Master Reset Timing

OUTPUT ENABLE

DATA OUT


NOTE:

1. High-Z transitions are referenced to the steady-state $\mathrm{V}_{\mathrm{OH}}-500 \mathrm{mV}$ and $\mathrm{V}_{\mathrm{OL}}+500 \mathrm{mV}$ levels on the output. $\mathrm{t}_{\mathrm{Hz}}$. is tested with 5 pF load capacitance instead of 30 pF as shown in Figure 1.

Figure 9. Output Enable Timing, IDT72403 and IDT72404 Only

## APPLICATIONS



## NOTE:

1. FIFOs can be easily cascaded to any desired depth. The handshaking and associated timing between the FIFOs are handled by the inherent timing of the devices.

Figure 10. $128 \times 4$ Depth Expansion


## NOTES:

1. When the memory is empty, the last word read will remain on the outputs until the Master Reset is strobed or a new data word falls through to the output. However, OR will remain LOW, indicating data at the output is not valid.
2. When the output data changes as a result of a pulse on SO, the OR signal always goes LOW before there is any change in output data and stays LOW until the new data has appeared on the outputs. Anytime OR is HIGH, there is valid stable data on the outputs.
3. If SO is held HIGH while the memory is empty and a word is written into the input, that word will appear at the output after a fall-through time. OR will go HIGH for one internal cycle (at least t ofL) and then go back LOW again. The stored word will remain on the outputs. If more words are written into the FIFO, they will line up behind the first word and will not appear on the outputs until SO has been brought LOW.
4. When the Master Reset is brought LOW, the outputs are cleared to LOW, IR goes HIGH and OR goes LOW. If SI is HIGH when the Master Reset goes HIGH, the data on the inputs will be written into the memory and IR will returntothe LOW state until SI is brought LOW. If SI is LOW when the Master Reset is ended, IR will go HIGH, but the data on the inputs will not enter the memory until SI goes HIGH.
5. FIFOs are expandable in depth and width. However, in forming wider words, two external gates are required to generate composite input and Output Ready flags. This is due to the variation of delays of the FIFOs.

Figure 11.192×12 Depth and Width Expansion

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B

CERDIP
Leadless Chip Carrier
Plastic Dip
Small Outline IC
Commercial Only $\quad\}$ Shift Frequency $(\mathrm{MHz})$
Low Power
$64 \times 4$ FIFO
$64 \times 5$ FIFO
$64 \times 4$ FIFO with Output Enable
$64 \times 5$ FIFO with Output Enable

CMOS PARALLEL $64 \times 5$-BIT FIFO WITH FLAGS

## DESCRIPTION:

The IDT72413 is a $64 \times 5$, high-speed First-In/First-Out (FIFO) that loads and empties data on a first-in/first-out basis. It is expandable in bit width. The IDT72413 25MHz and 35MHz versions are cascadable in depth.

The FIFO has a Half-Full Flag, which signals when it has 32 or more words in memory. The Almost-Full/Empty Flag is active when there are 56 or more words in memory or when there are 8 or less words in memory.

The IDT72413 is pin and functionally compatible to the MMI 67413. It operates at a shift rate of 45 MHz . This makes it ideal for use in high-speed data buffering applications. The IDT72413 can be used as a rate buffer, between two digital systems of varying data rates, in high-speed tape drivers, hard disk controllers, data communications controllers and graphics controllers

The IDT72413 is fabricated using IDT's high-performance CEMOS process. This process maintains the speed and high output drive capability of TTL circuits in low-power CMOS.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

PIN CONFIGURATION


ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| lout | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CCM}}$ | Military <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CCC}}$ | Commercial <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input <br> High Voltage | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{IL}}(1)$ | Input <br> Low Voltage | - | - | 0.8 | V |

NOTE:

1. 1.5 V undershoots are allowed for 10 ns once per cycle.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

(Commercial: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS |  |  |  | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1{ }^{(1)}}$ | Input Clamp Voltage |  |  |  |  | - | - |  |
| $1 / 2$ | Low-Level Input Current | $V_{C C}=$ Max.; GND $\leq V_{1} \leq V_{C C}$ |  |  |  | -10 | - | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | High-Level Input Current | $\mathrm{V}_{\text {CC }}=$ Max.; GND $\leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{CC}}$ |  |  |  | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-Level Output Voltage | $\mathrm{V}_{\mathrm{cc}}=\mathrm{Min}$. | loL ( $\mathrm{Q}_{0-4}$ ) | MIL. | 12 mA | - | 0.4 | V |
|  |  |  |  | COM'L. | 24mA |  |  |  |
|  |  |  | $\left.\mathrm{IOL}^{(I R, O R}\right)^{(2)}$ |  | 8 mA |  |  |  |
|  |  |  | loL ( $\mathrm{HF}, \mathrm{AF} / \mathrm{E}$ ) |  | 8 mA |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage | $V_{c c}=\mathrm{Min}$. | $\left.\mathrm{IOH}^{( } \mathrm{Q}_{0-4}\right)$ |  | -4mA | 2.4 | - | v |
|  |  |  | $\mathrm{IOH}_{\mathrm{OH}}$ (IR, OR) |  | -4mA |  |  |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}$ (HF, AF/E) |  | -4mA |  |  |  |
| los ${ }^{(3)}$ | Output Short-Circuit Current | $V_{C C}=$ Max. | $\mathrm{V}_{0}=0 \mathrm{~V}$ |  |  | -20 | -90 | mA |
| $\mathrm{I}_{\mathrm{HZ}}$ | Off-State Output Current | $V_{C C}=$ Max. | $\mathrm{V}_{\mathrm{O}}=2.4 \mathrm{~V}$ |  |  | - | +20 | $\mu \mathrm{A}$ |
| Lz |  | $V_{C C}=$ Max. | $\mathrm{V}_{0}=0.4 \mathrm{~V}$ |  |  | -20 | - |  |
| $\mathrm{ICC}^{(4)}$ | Supply Current | $V_{C C}=$ Max. Inputs LOW, Outputs Open,$f=25 \mathrm{MHz}$ |  |  | MIL. | - | 70 | mA |
|  |  |  |  |  | COM'L. | - | 60 | mA |

## NOTES:

1. FIFO is able to withstand a -1.5 V undershoot for less than 10 ns .
2. Care should be taken to minimize as much as possible the DC and capacitive load on IR and OR when operating at frequencies above 25 MHz .
3. Not more than one output should be.shorted at a time and duration of the short circuit test should not exceed one second.
4. Frequencies greater than $25 \mathrm{MHz}, \mathrm{I}_{\mathrm{cc}}=60 \mathrm{~mA}+(1.5 \mathrm{~mA} \times[f-25 \mathrm{MHz}])$ commercial and $\mathrm{I}_{\mathrm{cc}}=70 \mathrm{~mA}+(1.5 \mathrm{~mA} \times[f-25 \mathrm{MHz}])$ military .

OPERATING CONDITIONS
(Commercial: $V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | FIGURE | MILITARY AND COMMERCIAL |  |  |  | COMMERCIAL |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \text { IDT72413L45 } \\ & \text { MIN. } \\ & \text { MAX. } \end{aligned}$ |  | IDT72413L35 |  | ID MIN. | $L 25$ <br> MAX. |  |
| $\mathrm{t}_{\text {SIH }}{ }^{(1)}$ | Shitt In HIGH Time | 2 | 9 | - | 9 | - | 16 | - | ns |
| $t_{\text {SIL }}{ }^{(1)}$ | Shift In LOW Time | 2 | 11 | - | 17 | - | 20 | - | ns |
| $\mathrm{t}_{\mathrm{LDS}}$ | Input Data Set-Up | 2 | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{tiOH}^{\text {I }}$ | Input Data Hold Time | 2 | 13 | - | 15 | - | 25 | - | ns |
| $\mathrm{tSOH}^{(1)}$ | Shift Out HIGH Time | 5 | 9 | - | 9 | - | 16 | - | ns |
| tsol | Shift Out LOW Time | 5 | 11 | - | 17 | - | 20 | - | ns |
| $\mathrm{t}_{\text {MRW }}$ | Master Reset Pulse | 8 | 20 | - | 30 | - | 35 | - | ns |
| tMRS | Master Reset to SI | 8 | 20 | - | 35 | - | 35 | - | ns |

## AC ELECTRICAL CHARACTERISTICS

(Commercial: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | FIGURE | MILITARY AND COMMERCIAL |  |  |  | $\begin{gathered} \text { COMMERCIAL } \\ \hline \text { IDT72413L25 } \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \text { IDT72413L45 } \\ & \text { MIN. } \text { MAX. } \end{aligned}$ |  | IDT72413L35 |  | IDT MIN. | $\begin{aligned} & 3 L 25 \\ & \text { MAX. } \end{aligned}$ |  |
| $\mathrm{f}_{\mathrm{IN}}$ | Shift In Rate | 2 | - | 45 | - | 35 | - | 25 | MHz |
| $\mathrm{t}_{\text {RLL }}{ }^{(1)}$ | Shift In $\dagger$ to Input Ready LOW | 2 | - | 18 | - | 18 | - | 28 | ns |
| $\mathrm{tIRH}^{\text {(1) }}$ | Shift In $\downarrow$ to Input Ready HIGH | 2 | - | 18 | - | 20 | - | 25 | ns |
| $\mathrm{f}_{\text {OUT }}$ | Shift Out Rate | 5 | - | 45 | - | 35 | - | 25 | MHz |
| $\mathrm{t}_{\text {ORL }}{ }^{(1)}$ | Shift Out $\downarrow$ to Output Ready LOW | 5 | - | 18 | - | 18 | - | 28 | ns |
| $\mathrm{t}_{\text {ORH }}{ }^{(1)}$ | Shift Out $\downarrow$ to Output Ready HIGH | 5 | - | 18 | - | 20 | - | 25 | ns |
| $\mathrm{t}_{\text {ODH }}{ }^{(1)}$ | Output Data Hold Previous Word | 5 | 5 | - | 5 | - | 5 | - | ns |
| toos | Output Data Shift Next Word | 5 | - | 20 | - | 20 | - | 20 | ns |
| $t_{\text {PT }}$ | Data Throughput or "Fall-Through" | 4,7 | - | 25 | - | 28 | - | 40 | ns |
| $\mathrm{t}_{\text {MRORL }}$ | Master Reset $\downarrow$ to Output Ready LOW | 8 | - | 25 | - | 28 | - | 30 | ns |
| $\mathrm{t}_{\text {MRIRH }}$ | Master Reset $\uparrow$ to Input Ready HIGH | 8 | - | 25 | - | 28 | - | 30 | ns |
| $t_{\text {MRIRL }}{ }^{(2)}$ | Master Reset $\downarrow$ Input Ready LOW | 8 | - | 25 | - | 28 | - | 30 | ns |
| ${ }^{\text {t }}$ MRQ | Master Reset $\downarrow$ to Outputs LOW | 8 | - | 20 | - | 25 | - | 35 | ns |
| $t_{\text {MRHF }}$ | Master Reset $\downarrow$ to Half-Full Flag | 8 | - | 25 | - | 28 | - | 40 | ns |
| $t_{\text {MRAFE }}$ | Master Reset $\downarrow$ to AF/E Flag | 8 | - | 25 | - | 28 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{IPH}}$ | Input Ready Pulse HIGH | 4 | 5 | - | 5 | - | 5 | - | ns |
| ${ }_{\text {toph }}$ | Output Ready Pulse HIGH | 7 | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {ORD }}$ | Output Ready $\dagger$ HIGH to Valid Data | 5 | - | 5 | - | 5 | - | 7 | ns |
| $t_{\text {AEH }}$ | Shift Out $\uparrow$ to AF/E HIGH | 9 | - | 28 | - | 28 | - | 40 | ns |
| $t_{\text {AEL }}$ | Shift in $\dagger$ to AF/E | 9 | - | 28. | - | 28 | - | 40 | ns |
| $t_{\text {AFL }}$ | Shift Out $\dagger$ to AF/E LOW | 10 | - | 28 | - | 28 | - | 40 | ns |
| $t_{\text {AFH }}$ | Shift In $\dagger$ to AF/E HIGH | 10 | - | 28 | - | 28 | - | 40 | ns |
| $t_{\text {HFH }}$ | Shift In $\uparrow$ to HF HIGH | 11 | - | 28 | - | 28 | - | 40 | ns |
| $t_{\text {HFL }}$ | Shift Out $\dagger$ to HF LOW | 11 | - | 28 | - | 28 | - | 40 | ns |
| $\mathrm{t}_{\text {PHZ }}$ | Output Disable Delay | 12 | - | 12 | - | 12 | - | 15 | ns |
| $t_{\text {PLZ }}$ |  | 12 | - | 12 | - | 12 | - | 15 | ns |
| $\mathrm{t}_{\text {PZL }}$ | Output Enable Delay | 12 | - | 15 | - | 15 | - | 20 | ns |
| $\mathrm{t}_{\text {PZH }}$ |  | 12 | - | 15 | - | 15 | - | 20 | ns |

## NOTES:

1. Since the FIFO is a very high-speed device, care must be taken in the design of the hardware and the timing utilized within the design. Device grounding and decoupling is crucial to correct operation as the FIFO will respond to very small glitches due to long reflective lines, high capacitances and/or poor supply decoupling and grounding. A monolithic ceramic capacitor of $0.1 \mu \mathrm{~F}$ directly between $\mathrm{V}_{\mathrm{Cc}}$ and GND with very short lead length is recommended.
2. If the FIFO is not full, $(\mathrm{IR}=\mathrm{HIGH}), \overline{M R} \downarrow$ forces $I R$ to go LOW, and $\overline{M R} \uparrow$ causes IR to go HIGH.

## AC TEST CONDITIONS

Input Pulse Levels Input Rise/Fail Times
Input Timing Reference Levels Output Reference Levels Output Load

GND to 3.0 V
$3 n s$
1.5 V
1.5 V See Figure 1

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |  |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.
2. Characterized values, not currently tested.

## FUNCTIONAL DESCRIPTION:

The IDT72413, $65 \times 5$ FIFO is designed using a dual-port RAM architecture as opposed to the traditional shift register approach. This FIFO architecture has a write pointer, a read pointer and control logic, which allow simultaneous read and write operations. The write pointer is incremented by the falling edge of the Shift In (SI) control; the read pointer is incremented by the falling edge of the Shift Out (SO). The Input Ready (IR) signals when the FIFO has an available memory location; Output Ready (OR) signals when there is valid data on the output. Output Enable ( $\overline{O E}$ ) provides the capability of three-stating the FIFO outputs.

## FIFO RESET

The FIFO must be reset upon power up using the Master Reset ( $\overline{\mathrm{MR}}$ ) signal. This causes the FIFO to enter an empty state signified by Output Ready (OR) being LOW and Input Ready (IR) being HIGH. In this state, the data outputs $\left(Q_{0-4}\right)$ will be LOW.

## DATA INPUT

Data is shifted in on the LOW-to-HIGH transition of Shift In (SI). This loads input data into the first word location of the FIFO and causes the Input Ready to go LOW. On the HIGH-to-LOW transition of Shift In, the write pointer is moved to the next word position and Input Ready (IR) goes HIGH indicating the readiness to accept new data. If the FIFO is full, Input Ready will remain LOW until a word of data is shifted out.


RESISTOR VALUES FOR STANDARD TEST LOAD

| bL | $\mathbf{R 1}$ | $\mathbf{R 2}$ |
| :---: | :---: | :---: |
| 24 mA | $200 \Omega$ | $300 \Omega$ |
| 12 mA | $390 \Omega$ | $760 \Omega$ |
| 8 mA | $600 \Omega$ | $1200 \Omega$ |

Figure 1. Output Load

## DATA OUTPUT

Data is shifted out on the HIGH-to-LOW transition of Shift Out (SO). This causes the internal read pointer to be advanced to the next word location. If data is present, valid data will appear on the outputs and Output Ready (OR) will go HIGH. If data is not present, Output Ready will stay LOW indicating the FIFO is empty. The last valid word read from the FIFO will remain at the FIFO's output when it is empty. When the FIFO is not empty, Output Ready (OR) goes LOW on the LOW-to-HIGH transition of Shift Out.

## FALL-THROUGH MODE

The FIFO operates in a Fall-Through Mode when data gets shifted into an empty FIFO. After the fall-through delay the data propagates to the output. When the data reaches the output, the Output Ready (OR) goes HIGH.

A Fail-Through Mode also occurs when the FIFO is completely full. When data is shifted out of the full FIFO, a location is available for new data. After a fall-through delay, the Input Ready goes HIGH. If Shift In is HIGH, the new data can be written to the FIFO. The fallthrough delay of a RAM-based FIFO (one clock cycle) is far less than the delay of a shift register-based FIFO.

## SIGNAL DESCRIPTIONS:

## INPUTS:

DATA INPUT (D0-4)
Data input lines. The IDT72413 has a 5-bit data input.

## CONTROLS:

## SHIFT IN (SI)

Shift In controls the input of the data into the FIFO. When SI is HIGH, data can be written to the FIFO via the D $_{0-4}$ lines. The data has to meet set-up and hold time requirements with respect to the rising edge of SI .

## SHIFT OUT (SO)

Shift Out controls the output data from the FIFO.
MASTER RESET ( $\overline{M R}$ )
Master Reset clears the FIFO of any data stored within. Upon power up, the FIFO should be cleared with a Master Reset. Master Reset is active LOW.
HALF-FULL FLAG (HF)
Half-Full Flag signals when the FIFO has 32 or more words in it.

## INPUT READY (IR)

When Input Ready is HIGH, the FIFO is ready for new input data to be written to it. When IR is LOW, the FIFO is unavailable for new input data. Input Ready is also used to cascade many FIFOs together, as shown in Figure 13 in the Applications section.

## OUTPUT READY (OR)

When Output Ready is HIGH, the output ( $Q_{0-4}$ ) contains valid data. When OR is LOW, the FIFO is unavailable for new output data. Output Ready is also used to cascade many FIFOs together, as shown in Figure 13 in the Applications section.

## OUTPUT ENABLE ( $\overline{\mathrm{OE}}$ )

Output Enable is used to enable the FIFO outputs onto a bus. Output Enable is active LOW.

## ALMOST-FULL/EMPTY FLAG (AFE)

Almost-Full/Empty Flag signals when the FIFO is $7 / 8$ full ( 56 or more words) or $1 / 8$ from empty ( 8 or less words).

## OUTPUTS:

DATA OUTPUT ( $Q_{0-4}$ )
Data output lines, three-state. The IDT72413 has a 5-bit output.

## TIMING DIAGRAMS



Figure 2. Input Timing

## TIMING DIAGRAMS (Continued)



## NOTES:

1. Input Ready HIGH indicates space is available and a Shift In pulse may be applied.
2. Input Data is loaded into the FIFO.
3. Input Ready goes LOW indicating the FIFO is unavailable for new data.
4. The write pointer is incremented.
5. The FIFO is ready for the next word.
6. If the FIFO is full, then the Input Ready remains LOW.
7. Shift In pulses applied while Input Ready is LOW will be ignored (see Figure 4).

Figure 3. The Mechanism of Shifting Data Into the FIFO


## NOTES:

1. FIFO is initially full.
2. Shift Out pulse is applied.
3. Shift In is held HIGH.
4. As soon as Input Ready becomes HIGH the Input Data is loaded into the FIFO.
5. The write pointer is incremented. Shift In should not go LOW until ( $t_{\text {PT }}+t_{\mathrm{IPH}}$ ).

Figure 4. Data Is Shifted In Whenever Shift In and Input Ready are Both HIGH

## TIMING DIAGRAMS (Continued)



## NOTES:

1. This diagram is loaded consecutively, A, B, C.
2. Output data changes on the falling edge of SO after a valid Shift Out sequence, i.e., OR and SO are both high together.

Figure 5. Output Timing


## NOTES:

1. Output Ready HIGH indicates that data is available and a Shift Out pulse may be applied.
2. Shift Out goes HIGH causing the next step.
3. Output Ready goes LOW.
4. Read pointer is incremented.
5. Output Ready goes HIGH indicating that new data (B) will be available at the FIFO outputs after tordns.
6. If the FIFO has only one word loaded (A-DATA), Output Ready stays LOW and the A-DATA remains unchanged at the outputs.
7. Shift Out pulses applied when Output Ready is LOW will be ignored.

Figure 6. The Mechanism of Shifting Data Out of the FIFO

## TIMING DIAGRAMS (Continued)



NOTE:

1. FIFO initially empty.

Figure 7. $\mathrm{t}_{\mathrm{PT}}$ and $\mathrm{t}_{\mathrm{OPH}}$ Specification


NOTE:

1. FIFO is partially full.

Figure 8. Master Reset Timing

## TIMING DIAGRAMS (Continued)



NOTE:

1. FIFO contains 9 words (one more than Almost-Empty).

Figure 9. $\mathrm{t}_{\text {AEH }}$ and $\mathrm{t}_{\text {AEL }}$ Specifications


1. FIFO contains 55 words (one short of Almost-Full).

Figure 10. $\mathrm{t}_{\text {AFH }}$ and $\mathrm{t}_{\text {AFL }}$ Specifications


NOTE:

1. FIFO contains 31 words (one short of Half-Full).

Figure 11. $\mathrm{t}_{\mathrm{HFL}}$ and $\mathrm{t}_{\mathrm{HFH}}$ Specifications


NOTES:

1. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
2. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

Figure 12. Enable and Disable

## APPLICATIONS



## NOTE:

1. FIFOs are expandable in width. However, in forming wider words two external gates are required to generate composite Input and Output Ready flags. This requirement is due to the different fall-through times of the FIFOs.

Figure 13. 64x15 FIFO with IDT72413


NOTE:

1. Cascading the FIFOs in word width is done by ANDing the IR and OR as shown in Figure 13.

Figure 14. Application for IDT72413 for Two Asynchronous Systems


NOTE:

1. FIFOs can be easily cascaded to any desired depth. The handshaking and associated timing between the FIFOs are handled by the inherent timing of the devices.

Figure $15.128 \times 5$ Depth Expansion

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B
Plastic Dip
CERDIP
Leadless Chip Carrier
Small Outline IC
Commercial Only $\}$ Shitt Frequency (MHz)
Low Power
$64 \times 5$-Bit FIFO with Flags $1 \mathrm{~K} \times 18$-BIT - $2 \mathrm{~K} \times 9$-BIT CMOS BiFIFO

## ADVANCE INFORMATION IDT7252

## FEATURES:

- Bidirectional First-In/First-Out (FIFO) memory
- Back-to-back $1 K \times 18$-bit and 2Kx9-bit FIFO organization
- Facilitates processor-to-peripheral and processor-to-processor communication
- Matches mixed bus widths: 16 -bit to 8 -bit buses and 32 -bit to 8 -bit buses
- Easy interface to microprocessor bus
- Asynchronous and simultaneous read and write operations
- Parity check and generate
- Convenient request/acknowledge interface program option for interface to peripherals
- Eight software programmable status Empty/Full Flags (offset and polarity) selectable onto four output pins
- Typical interface applications include microprocessor to floppy/hard disk controllers, microprocessor to SCSI bus, microprocessor to Local Area Network (LAN) controliers and microprocessor to 8-bit microcontroller
- Available in 48 -pin DIP, and 70 mil center SHRINK-DIP and surface mount 52-pin LCC and PLCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

FIFOs are used to link microprocessors and peripherals together asynchronously for sending and receiving data and commands. Often the data or commands must be sent in both directions. The IDT7252 BiFIFO is a compact, highly integrated solution to simplifying data transfer between two processors or a processor and peripheral of different bus bandwidths. Using the BiFIFO can
quadruple system throughput performance of the peripheral interface by eliminating inefficiencies associated with widely varying, mismatched bus widths. The BiFIFO can handle data transfers between 16 -bit to 8 -bit buses and 32 -bit to 8 -bit buses.

The BiFIFO can be accessed on either side by a microprocessor or bit-slice machine. It contains a 1 Kx 18 -bit FIFO in both directions. The 8 -bit port views a $2 \mathrm{Kx9}$-bit FIFO instead of a $1 \mathrm{Kx18}$-bit FIFO. The ninth bit of this FIFO is available for control or parity and can be stored in the FIFO array or parity can be checked or generated. A unique data bypass mode allows for synchronous communication between two devices for initialization. Later asynchronous communications can occur via the FIFOs.

To ease connection to peripherals and reduce parts count, a request/acknowledge-type handshake is included that utilizes Request (REQ) and Acknowledge (ACK) signals. A microproces-sor-type interface generates read and write strobes and accesses the internal read and write pointers.

Four status flags can be programmed to access any one of eight internal flags. Four Full/Empty Flags can be chosen, as well as four Full + Offset or Empty + Offset Flags. The offset value can be determined by the user. The polarity of the flags can also be set by the user.

The BiFIFO has an innovative Reread (RER) and Rewrite (REW) capability. The internal read and write pointers can be set to a position determined by the user through a control register. Then, upon signalling the RER input, the read pointer is reset to the initial position and data is read again. With signalling REW, the write pointer is reset to the initial position and data is written again.

The BiFIFO is available in a 48 -pin DIP, 48 -pin 70 mil center SHRINK-DIP and surface mount 52-pin LCC and PLCC packages. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

FUNCTIONAL BLOCK DIAGRAM


CEMOS and BiFIFO are trademarks of Integrated Device Technology, Inc.

## FEATURES:

- First-In, First-Out memory module
- $2 \mathrm{~K} \times 9$ organization (IDT7M203S)
- $4 \mathrm{~K} \times 9$ organization (IDT7M204S)
- Low-power consumption
- Asynchronous and simultaneous read and write
- Fully expandable by both word depth and/or bit width
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Single 5 V ( $\pm 10 \%$ ) power supply
- Master/slave multiprocessing applications
- Bidirectional and rate buffer applications
- Empty and full warning flags
- High-performance CEMOS ${ }^{\text {M }}$ technology
- Pin compatible with IDT7201 and Mostek MK4501, but with four times word depth (IDT7M203S) or eight times (IDT7M204S)
- Module available with semiconductor components $100 \%$ screened to MIL-STD-883, Class B


## PIN CONFIGURATION



## PIN NAMES

| $\bar{W}=$ <br> WRITE | $\overline{\mathrm{FL}}=$ <br> FIRST LOAD | $\overline{\mathrm{XI}}=$ <br> EXPANSION IN | $\overline{\mathrm{FF}}=$ <br> EMPTY FLAG |
| :--- | :--- | :--- | :--- |
| $\overline{\mathrm{R}}=$ <br> READ | $\mathrm{D}=$ <br> DATA IN | $\overline{\mathrm{XO}}=$ <br> EXPANSION <br> OUT | $\mathrm{V}_{\mathrm{CC}}=$ <br> 5 V |
| $\overline{\text { RS }}=$ <br> RESET | $\mathrm{Q}=$ <br> DATA OUT | $\overline{\mathrm{FF}}=$ <br> FULL FLAG | GND $=$ <br> GROUND |

## DESCRIPTION:

The IDT7M203/204 are FIFO memory modules that utilize a special First-in, First-Out algorithm that loads and empties data on a first-in, first-out basis. The device uses full and empty flags to prevent data overflow and underflow and expansion logic to allow for unlimited expansion capability in both word size and depth.
The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the device through the use of the WRITE (W) and READ ( $\overline{\mathrm{R}})$ pins. The device has a read/write cycle time of 65 ns ( 15 MHz ) for commercial and 70 ns $(14 \mathrm{MHz})$ for military temperature ranges.
The device utilizes a 9-bit wide data array to allow for control and parity bits at the user's option. This feature is especially useful in data communications applications where it is necessary to use a pâtity bit for transmission/reception error checking.
The IDT7M203/204 are constructed on a multi-layered ceramic substrate using four IDT7201 ( $512 \times 9$ ) or four IDT7202 (1Kx9) FIFOs in leadless chip carriers. Extremely high speeds are achieved in this fashion due to the use of IDT7201s and IDT7202s fabricated in IDT's high-performance CEMOS technology.
IDT's military FIFO modules have semiconductor components $100 \%$ processed to the test methods of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM

 CMOS PARALLEL IN-OUT FIFO MODULE

IDT7M205S $8 \mathrm{~K} \times 9$-BIT \& $16 \mathrm{~K} \times 9$ 9-BIT

IDT7M206S

## FEATURES:

- First-In/First-Out memory module
- $8 \mathrm{~K} \times 9$ organization (IDT7M205S)
- $16 \mathrm{~K} \times 9$ organization (IDT7M206S)
- Low power consumption
- Active: 840mW (typ. Com'l.)
- Power Down: 176mW (max. Com'l)
- Asynchronous and simultaneous read and write
- Fully expandable by both word depth and/or bit width
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Single 5V ( $\pm 10 \%$ ) power supply
- MASTER/SLAVE multiprocessing applications
- Bidirectional and rate buffer applications
- Empty and Full warning flags
- High-performance CEMOS ${ }^{\text {TM }}$ technology
- Pin-compatible with IDT7201 and Mostek MK4501, but with 16 times word depth (IDT7M205S) or 32 times (IDT7M206S)
- Module available with semiconductor components compliant to MIL-STD-883, Class B


## PIN CONFIGURATION



## PIN NAMES

| $-\overline{\mathrm{W}}=$ | $\overline{\mathrm{FL}}=$ | $\overline{\mathrm{XI}}=$ | $\overline{\mathrm{EF}}=$ |
| :--- | :--- | :--- | :--- |
| WRITE | FIRST LOAD | EXPANSION IN | EMPTY FLAG |
| $\overline{\mathrm{R}}=$ | $\mathrm{D}=$ | $\overline{\mathrm{XO}}=$ | $V_{\mathrm{CC}}=$ |
| READ | DATAIN | EXPANSION OUT | $5 V$ |
| $\overline{\mathrm{RS}}=$ | $Q=$ | $\overline{\mathrm{FF}}=$ | GND $=$ |
| RESET | DATAOUT | FULL FLAG | GROUND |

## DESCRIPTION:

The IDT7M205S/206S are FIFO memory modules constructed on a multi-layered ceramic substrate using four IDT7203 (2K x 9) or four IDT7204 (4K x 9) FIFOs in leadless chip carriers. Extremely high speeds are achieved in this fashion due to the use of IDT7203s and IDT7204s fabricated in IDT's high-performance CEMOS technology. These devices utilize a special First-In/First-Out algorithm that loads and empties data on a first-in/first-out basis. The device uses Full and Empty flags to prevent data overflow and underflow and expansion logic to allow for unlimited expansion capability in both word size and depth.

The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the device through the use of the WRITE $(\bar{W})$ and READ $(\overline{\mathrm{R}})$ pins. The devices have a read/ write cycle time of 50 ns ( 25 MHz ) for commercial and 65 ns ( 15 MHz ) for military temperature ranges.

The devices utilize a 9-bit wide data array to allow for control and parity bits at the user's option. This feature is especially useful in data communications applications where it is necessary to use a parity bit for transmission/reception error checking.
FIDT's Military FIFO modules have semiconductor components manufactured in compliance with tho latest rovision of MIL-STD-883, Class B, making them ideally suited to applications domanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.


## Product Solector and Cross Roference Guides

Technology/Capabllites
Ouality and mellabllyy
Staic fatha
Dualmormams
Firo Memonies

## Digital Signal Processing (DSP)

Bitw Sice Microprocessor Devices (MICROSLICE ${ }^{\text {m }}$ ) and EDC Reduced mstruction Set Computer (RSC) Processors

Logia Devices
Data Conversion
EpRONis-Electrically Erasable Programmable Read Only Memories

Subsystems Modules
Application and Technical Notes
Package Dlagram Outines

## DIGITAL SIGNAL PROCESSING

Digital Signal Processing (DSP) building block components ease the high bandwidth digital processing of analog signals using complex algorithms. Integrated Device Technology's advances in VLSI design and CMOS technology have accelerated development of high-speed DSP building block components which address similar advances in DSP algorithms. All IDT DSP components are designed with a three-bus architecture, ideal for high bus bandwidth systems. These components can be divided into two categories: fixed-point components and floating-point components.

Fixed-point multipliers, multiplier-accumulators, multi-level pipeline register files and DSP arithmetic-logic units offer high-performance functions for 12-bit and 16-bit data. IDT offers
the fastest fixed-point building blocks in the industry for the most demanding DSP system requirements.

Floating-point multipliers and ALUs operate in 32-bit and 64-bit IEEE Standard 754 floating-point format required in systems of the highest performance and precision. The floating-point format eliminates the shifting and scaling of data frequently performed in fixed-point. The IDT floating-point multiplier and ALU perform in the pipeline mode for systems needing the highest throughput and in the flow-through mode for systems needing maximum flexibility.

IDT's goal is to provide the highest level of integration and highest performance components for the most demanding DSP systems.

## TABLE OF CONTENTS

CONTENTS ..... PAGE
Digital Signal Processing
IDT7209 $12 \times 12$ Parallel Multiplier-Accumulator (14-193) ..... 7-1
DT7210 $16 \times 16$ Parallel Multiplier-Accumulator (14-193) ..... 7-9
IDT7243 $16 \times 16$ Parallel Multiplier-Accumulator (19-Bit Output) (14-193) ..... 7-9
IDT7212 $12 \times 12$ Parallel Multiplier ..... 7-20
IDT7213 $12 \times 12$ Parallel Multiplier (Single Clock) ..... 7-20
IDT721264 32-/64-Bit IEEE Floating-Point Multiplier (14-30, 14-95) ..... 7-30
IDT721265 32-/64-Bit IEEE Floating-Point ALU (14-30, 14-95) ..... 7-30
DT7216 $16 \times 16$ Parallel Multiplier (14-30) ..... 7-55
IDT7217 $16 \times 16$ Parallel Multiplier (Single Clock) (14-30) ..... 7-55
IDT7317 $16 \times 16$ Parallel Multiplier (32-Bit Output) ..... 7-66
IDT7320 16-Bit Eight-level Pipeline Register ..... 7-68
DT7381 16-Bit Cascadable ALU ..... 7-70

Integrated Device Technology. Inc.

## FEATURES:

- $12 \times 12$-bit parallel multiplier-accumulator with selectable accumulation and subtraction
- High-speed: 45 ns maximum multiply-accumulate time
- Selectable accumulation, subtraction, rounding and preloading with 27-bit result
- Pin and functionally compatible with the TRW TDC1009J
- Performs subtraction and double precision addition and multiplication
- Produced using advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- Low power consumption (less than 150 mW typical) -less than $1 / 10$ the power of compatible bipolar
- Inputs and outputs directly TTL-compatible
- Single 5V supply
- Available in topbraze DIP, LCC and Pin Grid Array
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7209 is a high-speed, low-power $12 \times 12$ parallel multi-plier-accumulator that is ideally suited for real-time digital signal processing applications. Fabricated using IDT's CEMOS silicon gate technology, this device offers a very low-power alternative to existing bipolar and NMOS counterparts, with only $1 / 10$ the power dissipation and exceptional speed ( 45 ns maximum) performance.

A pin and functional replacement for TRW's TDC1009J, the

IDT7209 operates from a single 5 volt supply and is compatible with standard TTL logic levels. The architecture of the IDT7209 is fairly straightforward, featuring individual input and output registers with clocked D-type flip-flops, a preload capability which enables input data to be preloaded into the output registers, individual three-state output ports for the Extended Product (XTP) and Most Significant Product (MSP) and a Least Significant Product (LSP) outpit.

The $X_{\text {IN }}$ and $Y_{\mathbb{I N}^{N}}$ data input registers may be specified through the use of the Two's Complement input (TC) as either two's complement or an unsigned magnitude, yielding a full-precision 24-bit result that may be accumulated to a full 27 -bit result. The three output registers-Extended Product (XTP), Most Significant Product (MSP) and Least Significant Product (LSP) - are controlled by the respective TSX, TSM and TSL input lines.

The Accumulate input (ACC) enables the device to perform either a multiply or a multiply-accumulate function. In the multiplyaccumulate mode, output data can be added to or subtracted from subsequent results. When the Subtraction (SUB) input is active simultaneously with an active ACC, a subtraction can be performed. The double precision accumulated result is rounded down to either a single precision or single precision plus 3-bit extended result. In the multiply mode, the Extended Product output (XTP) is sign extended in the two's complement mode or set to zero in the unsigned mode. The Round (RND) control rounds up the Most Significant Product (MSP) and the 3-bit Extended Product (XTP) outputs. When Preload input (PREL) is active, all the output buffers are forced into a high-impedance state (see Preload truth table) and external data can be loaded into the output register by using the TSX, TSL and TSM signals as input controls.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +155 | ${ }^{\circ} \mathrm{C}$ |
| IOUT | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CCM }}$ | Military Supply <br> Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Commercial <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | - | - | 0.8 | V |

DC ELECTRICAL CHARACTERISTICS-FAST
(Commercial $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
for Commercial clocked multiply times of $45,55,65 \mathrm{~ns}$ or Military, 55, 65, 75 ns )

| SYMBOL | PARAMETER | TEST CONDITIONS | COMMERCIAL MIN. TYP.(1) MAX. |  |  | MILITARYMINP (1) MAX |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \|l| | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {. }}, \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{Cc}}$ | - | - | 10 | - | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{HLO}_{2}$ | Output Leakage Current | Hi $\mathrm{Z}, \mathrm{V}_{\text {CC }}=\mathrm{Max}^{\text {., }} \mathrm{V}_{\text {OUT }}=0$ to $\mathrm{V}_{\text {CC }}$ | - | - | 10 | - | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{lcc}^{(2)}$ | Operating Power Supply Current | Outputs Open Measured at $10 \mathrm{MHz}{ }^{(2)}$ | - | 40 | 80 | - | 40 | 100 | mA |
| ${ }^{\mathrm{CCO}} 1$ | Quiescent Power Supply Current | $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\text {IH }}, \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IL }}$ | - | 20 | 50 | - | 20 | 50 | mA |
| $\mathrm{I}_{\mathrm{CCO2}}$ | Quiescent Power Supply Current | $\mathrm{V}_{\mathbb{N}} \geq \mathrm{V}_{\text {CC }}-0.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }} \leq 0.2 \mathrm{~V}$ | - | 4 | 20 | - | 4 | 25 | mA |
| $\mathrm{lcc}^{\text {ff }}(2,3)$ | Increase in Power Supply Current/MHz | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{f}>10 \mathrm{MHz}$ | - | - | 6 | - | - | 8 | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $V_{C C}=$ Min., $\mathrm{I}_{\mathrm{OH}}=-2.0 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{C C}=$ Min., $\mathrm{b}_{\mathrm{LL}}=8 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | V |

## NOTE:

1. Typical implies $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. $\mathrm{I}_{\mathrm{CC}}$ is measured at 10 MHz and $\mathrm{V}_{\mathrm{N}}=0$ to 3 V . For frequencies greater than 10 MHz , the following equation is used for the commercial range: $\mathrm{I}_{\mathrm{CC}}=80+$ $6(f-10) \mathrm{mA}$, where $\mathrm{f}=$ operating frequency in MHz . For the military range, $\mathrm{l}_{\mathrm{CC}}=100+8(\mathrm{f}-10)$ where $\mathrm{f}=$ operating frequency in $\mathrm{MHz}, \mathrm{f}=1 / \mathrm{mA}_{\mathrm{MA}}$.
3. For frequencies greater than 10 MHz .

## DC ELECTRICAL CHARACTERISTICS - SLOW

(Commercial $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
for Commercial clocked multiply times of 100,135 ns or Military, 120, 170 ns )

| SYMBOL | PARAMETER | TEST CONDITIONS | COMMERCIAL MIN. TYP.(1) MAX. |  |  | MILITARY <br> MIN. TYP.(1) MAX. |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \| ${ }_{\text {L }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {., }} \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 2 | - | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\text {L }}$ | Output Leakage Current | $\mathrm{Hi} \mathrm{Z}_{2} \mathrm{~V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\text {Out }}=0$ to $\mathrm{V}_{\text {cc }}$ | - | - | 2 | - | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{lcc}^{(2)}$ | Operating Power Supply Current | Outputs Open Measured at $10 \mathrm{MHz}^{(2)}$ | - | 30 | 60 | - | 30 | 80 | mA |
| $\mathrm{I}_{\mathrm{Cco} 1}$ | Quiescent Power Supply Current | $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\text {IH }}, \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{IL}}$ | - | 10 | 30 | - | 10 | 30 | mA |
| $\mathrm{I}_{\text {cco2 }}$ | Quiescent Power Supply Current | $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\text {CC }}-0.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }} \leq 0.2 \mathrm{~V}$ | - | 0.1 | 1.0 | - | 0.1 | 2.0 | mA |
| $\mathrm{ICC}^{\prime \prime}\left(\begin{array}{l}\text { (2) }\end{array}\right.$ | Increase in Power Supply Current/MHz | $V_{C C}=$ Max., $f>10 \mathrm{MHz}$ | - | - | 5 | - | - | 7 | $\underset{\mathrm{MHz}}{\mathrm{mA/}}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $V_{C C}=$ Min., $\mathrm{I}_{\mathrm{OH}}=-2.0 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | V |

## NOTE:

1. Typical implies $V_{C C}=5 \mathrm{~V}$ and $T_{A}=+25^{\circ} \mathrm{C}$.
2. $\mathrm{I}_{\mathrm{CC}}$ is measured at 10 MHz and $\mathrm{V}_{\mathbb{I N}}=0$ to 3 V . For frequencies greater than 10 MHz , the following equation is used for the commercial range: $\mathrm{I}_{\mathrm{CC}}=60+$ $5(\mathrm{f}-10) \mathrm{mA}$, where $\mathrm{f}=$ operating frequency in MHz . For the military range, $\mathrm{I}_{\mathrm{CC}}=80+7(\mathrm{f}-10)$ where $\mathrm{f}=$ operating frequency in $\mathrm{MHz}, \mathrm{f}=1 / \mathrm{t}_{\mathrm{MA}}$.
3. For frequencies greater than 10 MHz .

AC ELECTRICAL CHARACTERISTICS COMMERCIAL $V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7209L45 |  | IDT7209L65 |  | IDT7209L100 |  | IDT7209L135 |  | UNIT | TEST LOAD FIGURE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |  |
| $t_{\text {MA }}$ | Multiply-Accumulate Time | - | 45 | - | 65 | - | 100 | - | 135 | ns | 1 |
| $t_{0}$ | Output Delay | - | 25 | - | 35 | - | 35 | - | 40 | ns | 1 |
| $t_{\text {ENA }}$ | 3 State Enable Time ${ }^{(1)}$ | - | 25 | - | 30 | - | 35 | - | 40 | ns | 2 |
| $t_{\text {dis }}$ | 3 State Disable Time ${ }^{(1)}$ | - | 25 | - | 30 | - | 35 | - | 40 | ns | 2 |
| $t_{s}$ | Input Register Set-up Time | 15 | - | 25 | - | 25 | - | 25 | - | ns | - |
| $t_{H}$ | Input Register Hold Time | 3 | - | 3 | - | 0 | - | 0 | - | ns | - |
| $t_{\text {Pw }}$ | Clock Pulse Width | 15 | - | 25 | - | 25 | - | 25 | - | ns | - |

NOTE:

1. Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage with loading specified in Figure 2 .

AC ELECTRICAL CHARACTERISTICS MILITARY $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7209L55 |  | IDT7209L75 |  | IDT7209L120 |  | IDT7209L170 |  | UNIT | TEST LOADFIGURE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |  |
| $t_{\text {MA }}$ | Multiply-Accumulate Time | - | 55 | - | 75 | - | 120 | - | 170 | ns | 1 |
| $t_{D}$ | Output Delay | - | 30 | - | 35 | - | 40 | - | 45 | ns | 1 |
| $\mathrm{t}_{\text {ENA }}$ | 3 State Enable Time ${ }^{(1)}$ | - | 30 | - | 35 | - | 40 | - | 45 | ns | 2 |
| ${ }_{\text {dis }}$ | 3 State Disable Time ${ }^{(1)}$ | - | 30 | - | 35 | - | 40 | - | 45 | ns | 2 |
| $t_{s}$ | Input Register Set-up Time | 20 | - | 25 | - | 30 | - | 30 | - | ns | - |
| $t_{H}$ | Input Register Hold Time | 3 | - | 3 | - | 0 | - | 0 | - | ns | - |
| $\mathrm{t}_{\text {PW }}$ | Clock Pulse Width | 20 | - | 30 | - | 30 | - | 30 | - | ns | - |

## NOTE:

1. Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage with loading specified in Figure 2.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. AC Output Test Load


Figure 3. Set-Up And Hold Time

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | (1) | CONDITIONS | MAX. |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | UNIT |  |  |  |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 10 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.


Figure 2. Output Three-State Delay Load ( $V_{\mathrm{X}}=\mathrm{OV}$ or 2.6 V )


Figure 4. Three-State Control Timing Diagram


Figure 5. Timing Diagram

## SIGNAL DESCRIPTIONS:

## INPUTS:

$X_{1 N}\left(X_{11}-X_{0}\right)$
Multiplicand Data Inputs
$Y_{\text {IN }}\left(Y_{11}-Y_{0}\right)$
Multiplier Data Inputs

## INPUT CLOCKS:

## CLKX, CLKY

Input data is loaded on the rising edge of these clocks.

## CONTROLS:

## ACC (Accumulate)

When ACC is high, the contents of the XTP, MSP and LSP registers are added to or subtracted from the multiplier output. When ACC is low, the device acts as a simple multiplier with no accumulation being performed and the next product generated will be stored directly into the output registers. The ACC signal is loaded on the rising edge of the CLKX or CLKY and must be valid for the duration of the data input.

## SUB (Subtract)

When the ACC and SUB signals are both high, the contents of the output register are subtracted from the next product generated and the difference is stored back into the output registers at the rising edge of the next CLKP. When ACC is high and SUB is low, an addition instead of a subtraction is performed. Like the ACC signal, the SUB signal is loaded into the SUB register at the rising edge of either CLKX or CLKY and must be valid over the same period as the input data is valid. When the ACC is low, SUB acts as a "don't care" input.

## TC (Two's Complement)

When the TC Control is high, it makes both the $X$ and $Y$ input two's complement inputs. When the TC Control is low, it makes both inputs, $X$ and $Y$, unsigned magnitude inputs.

## RND (Round)

A high level at this input adds a " 1 " to the most significant bit of the LSP to round up the XTP and MSP data. RND, like ACC and SUB, is loaded on the rising edge of either CLKX or CLKY and must be valid for the duration of the input data.

## PREL (Preload)

When the PREL input is high, the output is driven to a high impedance state. When the TSX, TSL and TSM inputs are also high, the contents of the output register can be preset to the preload data applied to the output pins at the rising edge of CLKP. The PREL, TSM, TSL and TSX inputs must be valid over the same period that the preload input is valid.

## TSX, TSL, TSM (Three State Output Controls)

The XTP, MSP and LSP registers are controlled by direct nonregistered control signals. These output drivers are at high impedance (disabled) when control signals TSX, TSM and TSL are high and are enabled when TSX, TSM and TSL are low.

## OUTPUT CLOCK:

CLKP
Output data is loaded into the output register on the rising edge of this clock.

## OUTPUTS:

XTP ( $\mathbf{P}_{\mathbf{2 6}}-\mathrm{P}_{\mathbf{2 4}}$ )
Extended Product Output (3-bits)
MSP ( $\mathbf{P}_{23}-\mathbf{P}_{12}$ )
Most Significant Product
LSP ( $\mathbf{P}_{11}$ - $\mathbf{P}_{0}$ )
Least Significant Product

## PRELOAD TRUTH TABLE

| PREL | TSX | TSM | TSL | XTP | MSP | LSP |
| :--- | :---: | :---: | :---: | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | Q | Q | Q |
| 0 | 0 | 0 | 1 | Q | Q | HiZ |
| 0 | 0 | 1 | 0 | Q | $\mathrm{Hi} Z$ | Q |
| 0 | 0 | 1 | 1 | Q | HiZ | HiZ |
| 0 | 1 | 0 | 0 | $\mathrm{Hi} Z$ | Q | Q |
| 0 | 1 | 0 | 1 | HiZ | Q | HiZ |
| 0 | 1 | 1 | 0 | HiZ | $\mathrm{Hi} Z$ | Q |
| 0 | 1 | 1 | 1 | HiZ | HiZ | HiZ |
| 1 | 0 | 0 | 0 | HiZ | HiZ | HiZ |
| 1 | 0 | 0 | 1 | HiZ | HiZ | PL |
| 1 | 0 | 1 | 0 | HiZ | PL | HiZ |
| 1 | 0 | 1 | 1 | HiZ | PL | PL |
| 1 | 1 | 0 | 0 | PL | HiZ | HiZ |
| 1 | 1 | 0 | 1 | PL | HiZ | PL |
| 1 | 1 | 1 | 0 | PL | PL | HiZ |
| 1 | 1 | 1 | 1 | PL | PL | PL |

NOTES:
$\mathrm{HiZ}=$ Output buffers at high impedance (output disabled).
Q = Output buffers at low impedance. Contents of output register will be transferred to output pins.
PL $=$ Output buffers at high impedance or output disabled. Preload data supplied externally at output pins will be loaded into the output register at the rising edge of CLKP.

## NOTES ON TWO'S COMPLEMENT FORMATS:

1. In two's complement notation, the location of the binary point that signifies the separation of the fractional and integer fields is just after the sign, between the sign bit $\left(-2^{\circ}\right)$ and the next significant bit for the multiplier inputs. This same format is carried over to the output format, except that the extended significance of the integer field is provided to extend the utility of the accumulator. In the case of the output notation, the output binary point is located between the $2^{\circ}$ and $2^{-1}$ bit positions. The location of the binary point is arbitrary, as long as there is consistency with both the input and output formats. The number field can be considered entirely integer with the binary point just to the right of the least significant bit for the input, product and the accumulated sum.
2. When in the non-accumulating mode, the first four bits ( $\mathrm{P}_{26}$ through $P_{23}$ ) will all indicate the sign of the product. Additionally, the $P_{22}$ term will also indicate the sign with one exception, when multiplying $-1 x-1$. With the additional bits that are available in this multiplier, the $-1 x-1$ is a valid operation that yields a +1 product. 3. In operations that require the accumulation of single products or sum of products, there is no change in format. To allow for a valid summation beyond that available for a single multiplication product, three additional significant bits (guard bits) are provided. This is the same as if the product was accumulated off-chip in a separate 27 -bit wide adder. Taking the sign at the most significant bit position will guarantee that the largest number field will be used. When the accumulated sum only occupies the right hand portion of the accumulator, the sign will be extended into the lesser significant bit positions.


Figure 6. Fractional Two's Complement Notation


Figure 7. Fractional Unsigned Magnitude Notation


Figure 8. Integer Two's Complement Notation


Figure 9. Integer Unsigned Magnitude Notation

## ORDERING INFORMATION

 MULTIPLIER-ACCUMULATOR

## FEATURES:

- $16 \times 16$-bit parallel multiplier-accumulator with selectable accumulation and subtraction
- High-speed: $35 n s$ multiply-accumulate time
- IDT7210 features selectable accumulation, subtraction, rounding and preloading with 35 -bit result
- IDT7243 features selectable accumulation, subtraction and rounding with 19-bit result
- IDT7210 is pin and functionally compatible with the TRW TDC1010J
- IDT7243 is pin and functionally compatible with the TRW TDC1043
- Both devices perform subtraction and double precision addition and multiplication
- Produced using advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- Low power consumption (less than 250 mW typical) - less than $1 / 10$ the power of compatible bipolar and $1 / 7$ the power of NMOS designs
- Input and output directly TTL-compatible
- Single 5V supply
- Available in plastic and topbraze DIP, SHRINK-DIP, LCC, FinePitch LCC, PLCC, Flatpack and Pin Grid Array
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7210/7243 are high-speed, low-power $16 \times 16$-bit parallel multiplier-accumulators that are ideally suited for real-time digital signal processing applications. Fabricated using CEMOS silicon gate technology, these devices offer a very low-power alternative to existing bipolar and NMOS counterparts, with only $1 / 7$ to $1 / 10$ the power dissipation and exceptional speed ( 35 ns maximum) performance.

Pin and functional replacements for TRW's TDC1010J/ TDC1043, the IDT7210/7243 operate from a single 5 volt supply and are compatible with standard TTL logic levels. The architecture of the IDT7210/7243 is fairly straightforward, featuring individual input and output registers with clocked D-type flip-flops, a preload capability (IDT7210 only) which enables input data to be preloaded into the output registers, individual three-state output ports for the Extended Product (XTP) and Most Significant Product (MSP) and a Least Significant Product output (LSP) which is multiplexed with the $Y$ input. Unlike the IDT7210, the IDT7243 does not have either a preload capability or a Least Significant Product (LSP) output accessible externally.
The $X_{\mathbb{I N}}$ and $Y_{\text {IN }}$ data input registers may be specified through the use of the Two's Complement input (TC) as either a two's complement or an unsigned magnitude, yielding a full-precision 32-bit result that may be accumulated to a full 35 -bit result. The three output registers-Extended Product (XTP), Most Significant Product (MSP) and Least Significant Product (LSP) - are controiled by the respective TSX, TSM and TSL input lines. The LSP output can be routed through $\mathrm{Y}_{\mathrm{IN}}$ ports in the IDT7210.

Continued on Page 2

## FUNCTIONAL BLOCK DIAGRAM



IDT7210


CEMOS is a trademark of Integrated Device Technology, Inc.

## DESCRIPTION (Continued)

The Accumulate input (ACC) enables the device to perform either a multiply or a multiply-accumulate function. In the multiplyaccumulate mode, output data can be added to or subtracted from subsequent results. When the Subtraction (SUB) input is active simultaneously with an active ACC, a subtraction can be performed. The double precision accumulated result is rounded down to either a single precision or single precision plus 3-bit extended result. In the multiply mode, the Extended Product output (XTP) is
sign extended in the two's complement mode or set to zero in the unsigned mode. The Round (RND) control rounds up the Most Significant Product (MSP) and the 3-bit Extended Product (XTP) outputs. When Preload input (PREL) is active, all the output buffers are forced into a high-impedance state (see Preload truth table) and external data can be loaded into the output register by using the TSX, TSL and TSM signals as input controls.

## PIN CONFIGURATIONS



IDT7243


## PIN CONFIGURATIONS

IDT7210


## LCC／PLCC／FINE－PITCH LCC

TOP VIEW

IDT7210

|  | $1$ |  |
| :---: | :---: | :---: |
|  | 2 | 67 ค ${ }^{6}$ |
|  | 3 | ${ }_{66}{ }^{\text {P }} \mathrm{X}_{4}$ |
| $\mathrm{X}_{10}$ | 4 | 65 －${ }^{\text {a }}$ |
| $\mathrm{X}_{11}$ | 5 | 64 万 ${ }^{\text {2 }}$ |
| $\mathrm{X}_{12}$ | 6 | $63^{6} \mathrm{X}_{1}$ |
| $\mathrm{X}_{13}$ | 7 | 62月 ${ }^{\text {¢ }}$ |
| $\mathrm{X}_{14}$ | 8 | $61 』$ NC |
| $\mathrm{X}_{15}$ | 9 | ${ }_{60}{ }^{\text {Po }}$ ， $\mathrm{Y}_{0}$ |
| NC | 10 | ${ }_{59}{ }^{\text {P }} \mathrm{P}_{1}, \mathrm{Y}_{1}$ |
| TSL | 11 | $58 . \mathrm{P}_{2}, \mathrm{Y}_{2}$ |
| RND | 12 | $57{ }^{\text {冎 } \mathrm{P}_{3}, ~ Y_{3}}$ |
| SUB | 13 | ${ }_{56}{ }^{\text {P }} \mathrm{P}_{4}, \mathrm{Y}_{4}$ |
| ACC | 14 |  |
| CLKX | 15 | $54{ }^{\text {P }} \mathrm{Pb}_{6}, \mathrm{Y}_{6}$ |
| CLKY | 16 |  |
| Vcc | 17 C68－1 | 52 GND |
| Vcc | 18 | 51 GND |
| TC | 19 | $50-\mathrm{Pa}, \mathrm{Y}_{8}$ |
| TSX | 20 | 49 P $\mathrm{Pa}_{9}, \mathrm{Y}_{9}$ |
| PREL | 21 | 48 曰 $\mathrm{P}_{10}, Y_{10}$ |
| TSM | 22 | 47 刀 $\mathrm{P}_{11}, Y_{11}$ |
| CLKP | 23 |  |
| $\mathrm{P}_{34}$ | 24 | 45 年13， $\mathrm{Y}_{13}$ |
| $\mathrm{P}_{33}$ | 25 | $44 \mathrm{P}_{14}, \mathrm{Y}_{14}$ |
| $\mathrm{P}_{32}$ | 26 | 43 Р $\mathrm{P}_{15}$ ， $\mathrm{Y}_{15}$ |
| $\mathrm{P}_{31}$ | 27 | 42 P $\mathrm{P}_{16}$ |
| $\mathrm{P}_{30}$ | 28 | 41 日 $\mathrm{P}_{17}$ |
| $\mathrm{P}_{29}$ | 29 | 40 P $\mathrm{P}_{18}$ |
| $\mathrm{P}_{28}$ | 30 | 39 P $\mathrm{P}_{19}$ |
| $\mathrm{P}_{27}$ | 31 | $38.1{ }^{\text {P20 }}$ |
| $\mathrm{P}_{26}$ | 32 | 37 艮 $\mathrm{P}_{21}$ |
| $\mathrm{P}_{25}$ | 33 | 36 万 $\mathrm{P}_{22}$ |
| $\mathrm{P}_{24}$ | 34 | ${ }^{35}{ }^{\text {P }}$ P |

[^11]IDT7243


LCC／PLCC
TOP VIEW

IDT7210


FLATPACK
TOP VIEW

## PIN CONFIGURATIONS (Continued)

IDT7210


## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| OUT | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CCM}}$ | Military Supply <br> Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Commercial <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | - | - | 0.8 | V |

DC ELECTRICAL CHARACTERISTICS-FAST
(Commercial $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
for Commercial clocked multiply times of $20,25,35,45,55,65,75 \mathrm{~ns}$ or Military $25,30,40,55,65,75,85 \mathrm{~ns}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | COMMERCIAL MIN. TYP.(1) MAX. |  |  | MILITARYMIN. $\quad$ TYP. (1) MAX. |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ILIJ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} ., \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 10 | - | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{HLO}^{\text {l }}$ | Output Leakage Current |  | - | - | 10 | - | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{ICC}^{(2)}$ | Operating Power Supply Current | Outputs Open Measured at $10 \mathrm{MHz}{ }^{(2)}$ | - | 45 | 90 | - | 45 | 110 | mA |
| $\mathrm{l}_{\mathrm{ccol}}$ | Quiescent Power Supply Current | $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\text {IH }}, \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{IL}}$ | - | 20 | 50 | - | 20 | 50 | mA |
| ${ }^{\text {ccaz }}$ | Quiescent Power Supply Current | $\mathrm{V}_{\mathbb{N}} \geq \mathrm{V}_{\text {CC }}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathbb{N}} \leq 0.2 \mathrm{~V}$ | - | 4 | 10 | - | 4 | 12 | mA |
| $\mathrm{lcc}^{\text {/f }}(2,3)$ | Increase in Power Supply Current/MHz | $V_{C C}=M a x ., f>10 \mathrm{MHz}$ | - | - | 6 | - | - | 8 | $\underset{\mathrm{MHz}}{\mathrm{mAl}}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{l}_{\mathrm{OH}}=-2.0 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\text {OL }}{ }^{(4)}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | V |

## NOTES:

1. Typical implies $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. $\mathrm{I}_{\mathrm{CC}}$ is measured at 10 MHz and $\mathrm{V}_{\mathbb{N}}=0$ to 3 V . For frequencies greater than 10 MHz , the following equation is used for the commercial range: $\mathrm{I}_{\mathrm{CC}}=90+$ $6(f-10) \mathrm{mA}$, where $\mathrm{f}=$ operating frequency in MHz . For the military range, $\mathrm{I}_{\mathrm{CC}}=110+8(\mathrm{f}-10)$ where $\mathrm{f}=$ operating frequency in $\mathrm{MHz}, \mathrm{f}=1 / \mathrm{mA}$.
3. For frequencies greater than 10 MHz .
4. $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ for $\mathrm{t}_{\mathrm{MA}}=20 \mathrm{~ns}$ to 55 ns .

## DC ELECTRICAL CHARACTERISTICS-SLOW

(Commercial $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
for Commercial clocked multiply times of $100,165 \mathrm{~ns}$ or Military, 120, 200ns)

| SYMBOL | PARAMETER | TEST CONDITIONS | COMMERCIAL MIN. TYP.(1) MAX. |  |  | MIN ${ }_{\text {MILITARY }}^{\text {TYP (1) MAX }}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ا 1 | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {., }} \mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 2 | - | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | $\mathrm{Hi} 2, \mathrm{~V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\text {OUT }}=0$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 2 | - | - | 10 | $\mu \mathrm{A}$ |
| ${ }^{1} \mathrm{cc}^{(2)}$ | Operating Power Supply Current | Outputs Open Measured at $10 \mathrm{MHz}^{(2)}$ | - | 35 | 70 | - | 35 | 90 | mA |
| $\mathrm{I}_{\mathrm{ccol}}$ | Quiescent Power Supply Current | $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\text {IH }}, \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IL }}$ | - | 10 | 30 | - | 10 | 30 | mA |
| $\mathrm{l}_{\mathrm{CCO} 2}$ | Quiescent Power Supply Current | $\mathrm{V}_{\mathbb{N}} \geq \mathrm{V}_{\text {CC }}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathbb{I}} \leq 0.2 \mathrm{~V}$ | - | 0.1 | 1.0 | - | 0.1 | 2.0 | mA |
| $\mathrm{IcCl}^{\text {f }}$ (2, 3) | Increase in Power Supply Current/MHz | $V_{C C}=$ Max., $f>10 \mathrm{MHz}$ | - | - | 5 | - | - | 7 | $\underset{\mathrm{MHz}}{\mathrm{mAl}}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{OH}}=-2.0 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | $v$ |

## NOTES:

1. Typical implies $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. I $I_{C C}$ is measured at 10 MHz and $\mathrm{V}_{\mathbb{N}}=0$ to 3 V . For frequencies greater than 10 MHz , the following equation is used for the commercial range: $\mathrm{I}_{\mathrm{CC}}=70+$ $5(f-10) \mathrm{mA}$, where $f=$ operating frequency in MHz . For the military range, $I_{C C}=90+7(f-10)$ where $f=$ operating frequency in $M H z, f=1 / t_{M A}$.
3. For frequencies greater than 10 MHz .

AC ELECTRICAL CHARACTERISTICS COMMERCIAL $N_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | $\begin{aligned} & 7210 L 35 \\ & \text { MIN.MAX. } \end{aligned}$ | $\begin{aligned} & 7210145 \\ & 7243 L 45 \\ & \text { MN.MAX. } \end{aligned}$ | $\begin{aligned} & 7210 L 55 \\ & 7243 L 55 \\ & \text { MIN.MAX. } \end{aligned}$ | $\begin{array}{\|l\|} \hline 7210 \mathrm{~L} 65 \\ 7243 \mathrm{~L} 65 \\ \text { MMN.MAX. } \end{array}$ | $\begin{array}{\|l\|} \hline 7210 L 75 \\ 7243 L 75 \\ \text { MIN.MAX. } \end{array}$ | $\begin{aligned} & 7210 \mathrm{~L} 100 \\ & 7243 \mathrm{~L} 100 \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{array}{\|l\|} \hline 7210 L 160 \\ 72431600 \\ \text { MIN. MAX. } \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{M A}{ }^{(2)}$ | Multiply-Accumulate Time | 35 | 45 | 55 | - 65 | - 75 | - 100 | - 165 | ns |
| $t_{D}(2)$ | Output Delay | 25 | - 25 | 30 | - 35 | - 35 | - 35 | - 40 | ns |
| $t_{\text {ENA }}{ }^{(3)}$ | 3-State Enable Time ${ }^{(1)}$ | 25. | 25 | 30 | - 30 | - 35 | - 35 | - 40 | ns |
| $t_{\text {DIS }}{ }^{(3)}$ | 3-State Disable Time ${ }^{(1)}$ | - 25 | - 25 | - 30 | - 30 | - 35 | - 35 | - 40 | ns |
| $t_{s}$ | Input Register Set-up Time | 12 | 15 | 20 | 25 | 25 | 25 | 30 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Input Register Hold Time | 3 | 3 | 3 | 3 | 3 | 0 - | 0 | ns |
| $t_{\text {tpw }}$ | Clock Pulse Width | 10 - | 15 - | 20 | 25 - | 25 | 25 - | 25 | ns |

NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage with loading specified in Figure 2.
2. See Test Load Figure 1.
3. See Test Load Figure 2.

AC ELECTRICAL CHARACTERISTICS MILITARY $N_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | $\begin{aligned} & 7210 \mathrm{~L} 40 \\ & \text { MIN.MAX. } \end{aligned}$ | $\begin{array}{\|l\|} \hline 7210 L 55 \\ 7243 L 55 \\ \text { MIN.MAX. } \end{array}$ | $\begin{array}{\|l\|} \hline 7210 \mathrm{~L} 65 \\ 7243 \mathrm{~L} 65 \\ \text { MNA.MAX. } \end{array}$ | $\begin{array}{\|l\|} \hline 7210175 \\ 7243 L 75 \\ \text { MIN.MAX. } \end{array}$ | $\begin{array}{\|l\|} \hline 7210185 \\ 7243 L 85 \\ \text { MIN.MAX. } \end{array}$ | $\begin{aligned} & 72102120 \\ & 7243 \mathrm{~L} 120 \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{array}{\|l} 7210 L 200 \\ 7243 L 200 \\ \text { MIN. MAX. } \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {MA }}{ }^{(2)}$ | Multiply-Accumulate Time | 40 | 55 | 65 | - 75 | - 85 | - 120 | - 200 | ns |
| $t_{\text {D }}(2)$ | Output Delay | - 25 | 30 | - 35 | - 35 | - 35 | - 40 | - 45 | ns |
| ${ }^{\text {E ENA }}{ }^{(3)}$ | 3 State Enable Time ${ }^{(1)}$ | - 25 | 30 | - 30 | - 35 | - 35 | - 40 | - 45 | ns |
| $t_{\text {DIS }}{ }^{(3)}$ | 3 State Disable Time ${ }^{(1)}$ | - 25 | - 30 | - 30 | - 30 | - $\quad 35$ | - 40 | - 45 | ns |
| $t_{s}$ | Input Register Set-up Time | 15 | 20 | 25 | 25 | 25 | 30 | 30 | ns |
| $t_{H}$ | Input Register Hold Time | 3 | 3 | 3 | 3 | 3 | 0 | 0 | ns |
| $\mathrm{t}_{\text {PW }}$ | Clock Pulse Width | 15 - | 20 | $25-$ | $25-$ | 30 | $30-$ | $30-$ | ns |

## NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage with loading specified in Figure 2 .
2. See Test Load Figure 1.
3. See Test Load Figure 2.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $3 n s$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, f=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 12 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

Figure 2. Output Three-State Delay Load


Figure 3. Set-Up and Hold Time


Figure 4. Three-State Control Timing Diagram


Figure 5. Timing Diagram

## SIGNAL DESCRIPTIONS:

## INPUTS:

$\mathrm{X}_{\text {IN }}\left(\mathrm{X}_{15}-\mathrm{X}_{0}\right)$
Multiplicand Data Inputs
$\mathrm{Y}_{\mathrm{IN}}\left(\mathrm{Y}_{15}-\mathrm{Y}_{0}\right)$
Multiplier Data Inputs
INPUT CLOCKS:
CLKX, CLKY
Input data is loaded on the rising edge of these clocks.

## CONTROLS:

## ACC (Accumulate)

When ACC is high, the contents of the XTP, MSP and LSP registers are added to or subtracted from the multiplier output. When ACC is low, the device acts as a simple multiplier with no accumulation being performed and the next product generated will be stored directly into the output registers. The ACC signal is loaded on the rising edge of the CLKX or CLKY and must be valid for the duration of the data input.

## SUB (Subtract)

When the ACC and SUB signals are both high, the contents of the output register are subtracted from the next product generated and the difference is stored back into the output registers at the rising edge of the next CLKP. When ACC is high and SUB is low, an addition instead of a subtraction is performed. Like the ACC signal, the SUB signal is loaded into the SUB register at the rising edge of either CLKX or CLKY and must be valid over the same period as the input data is valid. When the ACC is low, SUB acts as a "don't care" input.

## TC (Two's Complement)

When the TC Control is high, it makes both the $X$ and $Y$ input two's complement inputs. When the TC Control is low, it makes both inputs, $X$ and $Y$, unsigned magnitude inputs.

## RND (Round)

A high level at this input adds a " 1 " to the most significant bit of the LSP to round up the XTP and MSP data. RND, like ACC and SUB, is loaded on the rising edge of either CLKX or CLKY and must be valid for the duration of the input data.

## PREL (Preload) (IDT7210 only)

When the PREL input is high, the output is driven to a high impedance state. When the TSX, TSL and TSM inputs are also high, the contents of the output register can be preset to the preload data applied to the output pins at the rising edge of CLKP. The PREL, TSM, TSL and TSX inputs must be valid over the same period that the preload input is valid.

YiN $_{\text {IN }}$ LSP Output-(LSP output, IDT7210 only)
Shares functions between 16-bit data input ( $\mathrm{Y}_{\mathrm{N}}$ ) and the least significant product output (LSP).

TSX, TSL, TSM (Three-State Output Controls)
The XTP, MSP and LSP registers are controlled by direct nonregistered control signals. These output drivers are at high impedance (disabled) when control signals TSX, TSM and TSL are high and are enabled when TSX, TSM and TSL are low.

## OUTPUT CLOCK:

## CLKP

Output data is loaded into the output register on the rising edge of this clock.

## OUTPUTS:

```
    XTP ( \(\mathrm{P}_{34}-\mathrm{P}_{32}\) )
    Extended Product Output (3-bits)
    MSP ( \(\mathbf{P}_{31}-P_{16}\) )
    Most Significant Product
    LSP ( \(\mathrm{P}_{15}-\mathrm{P}_{0}\) )
    Least Significant Product (IDT7210 only), shared with \(\mathrm{Y}_{\mathrm{IN}}\)
input.
```


## NOTES ON TWO'S COMPLEMENT FORMATS:

1. In two's complement notation, the location of the binary point that signifies the separation of the fractional and integer fields is just after the sign, between the sign bit $\left(-2^{\circ}\right)$ and the next significant bit for the multiplier inputs. This same format is carried over to the output format, except that the extended significance of the integer field is provided to extend the utility of the accumulator. In the case of the output notation, the output binary point is located between the $2^{\circ}$ and $2^{-1}$ bit positions. The location of the binary point is arbitrary, as long as there is consistency with both the input and output formats. The number field can be considered entirely integer with the binary point just to the right of the least significant bit for the input, product and the accumulated sum.
2. When in the non-accumulating mode, the first four bits ( $\mathrm{P}_{34}$ to $\mathrm{P}_{31}$ ) will all indicate the sign of the product. Additionally, the $\mathrm{P}_{30}$ term will also indicate the sign with one exception, when multiplying $-1 x-1$. With the additional bits that are available in this multiplier, the $-1 x-1$ is a valid operation that yields a +1 product. 3. In operations that require the accumulation of single products or sum of products, there is no change in format. To allow for a valid summation beyond that available for a single multiplication product, three additional significant bits (guard bits) are provided. This is the same as if the product was accumulated off-chip in a separate 35 -bit wide adder. Taking the sign at the most significant bit position will guarantee that the largest number field will be used. When the accumulated sum only occupies the right hand portion of the accumulator, the sign will be extended into the lesser significant bit positions.

PRELOAD TRUTH TABLE (IDT7210 only)

| PREL | TSX | TSM | TSL | XTP | MSP | LSP |
| :--- | :---: | :---: | :---: | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | Q | Q | Q |
| 0 | 0 | 0 | 1 | Q | Q | HiZ |
| 0 | 0 | 1 | 0 | Q | HiZ | Q |
| 0 | 0 | 1 | 1 | Q | HiZ | HiZ |
| 0 | 1 | 0 | 0 | HiZ | Q | Q |
| 0 | 1 | 0 | 1 | HiZ | Q | HiZ |
| 0 | 1 | 1 | 0 | HiZ | HiZ | Q |
| 0 | 1 | 1 | 1 | HiZ | HiZ | HiZ |
| 1 | 0 | 0 | 0 | HiZ | HiZ | HiZ |
| 1 | 0 | 0 | 1 | HiZ | HiZ | PL |
| 1 | 0 | 1 | 0 | HiZ | PL | HiZ |
| 1 | 0 | 1 | 1 | HiZ | PL | PL |
| 1 | 1 | 0 | 0 | PL | HiZ | HiZ |
| $\mathbf{1}$ | $\mathbf{1}$ | 0 | 1 | PL | HiZ | PL |
| $\mathbf{1}$ | 1 | 1 | 0 | PL | PL | HiZ |
| $\mathbf{1}$ | 1 | 1 | 1 | PL | PL | PL |

NOTES:
Hi $Z=$ Output buffers at high impedance (output disabled).
$Q=$ Output buffers at low impedance. Contents of output register will be transferred to output pins.
PL = Output buffers at high impedance or output disabled. Preload data supplied externally at output pins will be loaded into the output register at the rising edge of CLKP.


Figure 6. Fractional Two's Complement Notation


Figure 7. Fractional Unsigned Magnitude Notation


Figure 8. Integer Two's Complement Notation


Figure 9. Integer Unsigned Magnitude Notation

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B

Plastic DIP
Sidebraze SHRINK-DIP*
Topbraze DIP
Plastic Leaded Chip Carrier
Leadless Chip Carrier ( 25 MIL Center)* Leadless Chip Carrier
Flatpack*
Pin Grid Array*
COM'L. MIL.
$\left.\begin{array}{rr}35^{*} & 40^{*} \\ 45 & 55 \\ 55 & 65 \\ 65 & 75 \\ 100 & 85 \\ 165 & 120 \\ & 200\end{array}\right\}$ Speed in Nanoseconds

Low Power
7
$16 \times 16$ Parallel CMOS
Multiplier-Accumulator

* IDT7210 only.
 $12 \times 12$-BIT PARALLEL CMOS MULTIPLIER


## IDT7212L IDT7213L

## FEATURES:

- $12 \times 12$-bit parallel multiplier with double precision product
- High-speed: 35 ns maximum clock to multiply time
- Low power consumption: 150 mW typical, less than $1 / 10$ the power of compatible bipolar parts
- Produced with advanced CEMOS ${ }^{\text {TM }}$ high-performance technology
- IDT7212L is pin and functionally compatible with TRW MPY012H
- IDT7213L requires only a single clock with register enables
- Configured for easy array expansion
- User-controlled option for transparent output register mode
- Round control for rounding the MSP
- Single 5V power supply
- Input and output directly TTL-compatible
- Three-state output
- Available in topbraze DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7212/IDT7213 are high-speed, low-power $12 \times 12$-bit multipliers ideal for fast, real-time digital signal processing applications. Utilization of a modified Booths algorithm and IDT's highperformance, high-reliability technology, CEMOS, has achieved speeds (35ns max.) exceeding bipolar at $1 / 10$ the power consumption.

The IDT7212/IDT7213 are ideal for applications requiring highspeed multiplications such as fast Fourier transform analysis digital filtering, graphic display systems, speech synthesis and recognition and in any system requirement where multiplication speeds of a mini/micro computer are inadequate.

All input registers, as well as LSP and MSP output registers, use the same positive edge triggered D-type flip-flop. With the IDT7212, there are independent clocks (CLKX, CLKYY, CLKM, CLKL) associated with each of these registers. The IDT7213 has only a single clock input (CLK) and three register enables. ENX and ENY control the two input registers, while ENP controls the entire product.

The IDT7212/IDT7213 offer additional flexibility with the FA control. The FA control formats the output for 2's complement by shifting the MSP up one bit and then repeating the sign bit in the MSB of the LSP.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology. Inc.

## PIN CONFIGURATIONS



## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.4 | 1.4 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{\mathrm{CCM}}$ | Military Supply <br> Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Commercial <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | - | - | 0.8 | V |

## DC ELECTRICAL CHARACTERISTICS-FAST

(Commercial $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
for Commercial clocked multiply times of $30,35,45,70 \mathrm{~ns}$ or Miitary, $40,55,90 \mathrm{~ns}$

| SYMBOL | PARAMETER | TEST CONDITIONS | COMMERCIAL |  |  | MILITARY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | TYP.(1) | MAX. | MIN. | TYP.(1) | MAX. |  |
| IL | Input Leakage Current | $V_{C C}=M a x ., V_{\mathbb{N}}=O V$ to $V_{C C}$ | - | - | 10 | - | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{HLO}_{\mathrm{LO}}$ | Output Leakage Current |  | - | - | 10 | - | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{Icc}^{(2)}$ | Operating Power Supply Current | Outputs Open Measured at 10MHz ${ }^{(2)}$ | - | 30 | 65 | - | 30 | 85 | mA |
| $\mathrm{l}_{\mathrm{cco1}}$ | Quiescent Power Supply Current | $\mathrm{V}_{\mathbb{I N}} \geq \mathrm{V}_{\mathbb{H}}, \mathrm{V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathbb{I L}}$ | - | 20 | 50 | - | 20 | 50 | mA |
| ICCO 2 | Quiescent Power Supply Current | $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }} \leq 0.2 \mathrm{~V}$ | - | 4 | 20 | - | 4 | 25 | mA |
| $\mathrm{lcc}_{\text {cc }} /(2,3)$ | Increase in Power Supply Current/MHz | $V_{C C}=$ Max., $f>10 \mathrm{MHz}$ | - | - | 6 | - | - | 8 | $\stackrel{\mathrm{mA}}{\mathrm{MHz}}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Vottage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OH}}=-2.0 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $V_{C C}=$ Min., $\mathrm{loL}=8 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | V |

## NOTES:

1. Typical implies $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. I ICC is measured at 10 MHz and $\mathrm{V}_{\mathrm{IN}}=0$ to 3 V . For frequencies greater than 10 MHz , the following equation is used for the commercial range: $I_{c c}=65+6(f-10) \mathrm{mA}$, where $\mathrm{f}=$ operating frequency in MHz . For the military range, $\mathrm{I}_{\mathrm{cc}}=85+8(\mathrm{f}-10)$ where $\mathrm{f}=$ operating frequency in MHz , $f=1 / \mathrm{t}_{\text {MUC }}$ (IDT7212), $\mathrm{f}=1 / \mathrm{t}_{\text {MC }}$ (IDT7213).
3. For frequencies greater than 10 MHz .

DC ELECTRICAL CHARACTERISTICS - SLOW
(Commercial $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )


| SYMBOL | PARAMETER | TEST CONDITIONS | COMMERCIAL |  |  | MILITARY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Hul | Input Leakage Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {CC }}$ | - | - | 2 | - | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{H}_{\mathrm{L}} \mathrm{l}$ | Output Leakage Current | Hi $Z, V_{c c}=M a x ., V_{\text {OUT }}=0$ to $V_{c c}$ | - | - | 2 | - | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{Icc}^{(2)}$ | Operating Power Supply Current | Outputs Open Measured at $10 \mathrm{MHz}{ }^{(2)}$ | - | 25 | 55 | - | 25 | 75 | mA |
| ${ }^{\text {ccos } 1}$ | Quiescent Power Supply Current | $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathbb{I H}} . \mathrm{V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{IL}}$ | - | 10 | 30 | - | 10 | 30 | mA |
| $\mathrm{I}_{\mathrm{cco2}}$ | Quiescent Power Supply Current | $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\text {CC }}-0.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }} \leq 0.2 \mathrm{~V}$ | - | 0.1 | 1.0 | - | 0.1 | 2.0 | mA |
| $\mathrm{lcc}_{\text {cc }} / \mathrm{f}(2,3)$ | Increase in Power Supply Current/MHz | $\mathrm{V}_{\mathrm{Cc}}=\mathrm{Max}$. . $\mathrm{f}>10 \mathrm{MHz}$ | - | - | 5 | - | - | 7 | $\underset{\mathrm{MHz}}{\mathrm{mA/}}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{OH}}=-2.0 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}$., $\mathrm{loL}=8 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | V |

## NOTES:

1. Typical implies $V_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. $\mathrm{I}_{\mathrm{cc}}$ is measured at 10 MHz and $\mathrm{V}_{\mathbb{I N}}=0$ to 3 V . For frequencies greater than 10 MHz , the following equation is used for the commercial range:
$\mathrm{I}_{\mathrm{CC}}=55+5(\mathrm{f}-10) \mathrm{mA}$, where $\mathrm{f}=$ operating frequency in MHz . For the military range, $\mathrm{I}_{\mathrm{CC}}=75+7(\mathrm{f}-10)$ where $\mathrm{f}=$ operating frequency in MHz ,
$f=1 / \mathrm{m}_{\text {MUC }}\left(\right.$ IDT7212), $\mathrm{f}=1 / \mathrm{t}_{\text {MC }}$ (IDT7213).
3. For frequencies greater than 10 MHz .

AC ELECTRICAL CHARACTERISTICS COMMERCIAL ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7212L35IDT7213L35 |  | $\begin{aligned} & \text { IDT7212L.45 } \\ & \text { IDT7213L45 } \end{aligned}$ |  | $\begin{aligned} & \text { IDT7212L70 } \\ & \text { IDT7213L70 } \end{aligned}$ |  | $\begin{aligned} & \text { IDT7212L.115 } \\ & \text { IDT7213L.115 } \end{aligned}$ |  | UNIT | $\begin{aligned} & \text { TEST } \\ & \text { LOAD } \\ & \text { FIGURE } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |  |
| $\mathrm{t}_{\text {MUC }}$ | Unclocked Multiply Time | - | 55 | - | 65 | - | 105 | - | 155 | ns | 1 |
| $\mathrm{t}_{\text {MC }}$ | Clocked Multiply Time | - | 35 | - | 45 | - | 70 | - | 115 | ns | 1 |
| $\mathrm{t}_{\text {s }}$ | X, Y, RND Set-up Time | 15 | - | 20 | - | 20 | - | 25 | - | ns | 1 |
| $\mathrm{t}_{\mathrm{H}}$ | $X, Y$, RND Hold Time | 3 | - | 3 | - | 2 | - | 0 | - | ns | 1 |
| $\mathrm{t}_{\text {PWH }}$ | Clock Pulse Width High | 15 | - | 20 | - | 20 | - | 25 | - | ns | 1 |
| $t_{\text {PWL }}$ | Clock Pulse Width Low | 15 | - | 20 | - | 20 | - | 25 | - | ns | 1 |
| $\mathrm{t}_{\text {PDP }}$ | Output Clock to P | - | 25 | - | 25 | - | 30 | - | 40 | ns | 1 |
| $\mathrm{t}_{\text {ENA }}$ | 3 State Enable Time ${ }^{(2)}$ | - | 25 | - | 30 | - | 35 | - | 40 | ns | 2 |
| $\mathrm{t}_{\text {DIS }}$ | 3 State Disable Time ${ }^{(2)}$ | - | 25 | - | 25 | - | 30 | - | 35 | ns | 2 |
| $\mathrm{t}_{\mathrm{s}}$ | Clock Enable Set-up Time (IDT7213 only) | 15 | - | 20 | - | 25 | - | 25 | - | ns | 1 |
| $\mathrm{t}_{\mathrm{H}}$ | Clock Enable Hold Time (IDT7213 only) | 3 | - | 3 | - | 3 | - | 0 | - | ns | 1 |
| $\mathrm{t}_{\mathrm{HCL}}$ | Clock Low Hold Time CLKXY Relative to CLKML ${ }^{(1)}$ (IDT7212 only) | 0 | - | 0 | - | 0 | - | 0 | - | ns |  |

## NOTES:

1. To ensure that the correct product is entered in the output registers, new data may not be entered into the registers before the output registers have been clocked.
2. Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage with loading specified in Figure 2 .

AC ELECTRICAL CHARACTERISTICS MILITARY ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER |  | $\begin{aligned} & L 40 \\ & \text { L40 } \\ & \text { MAX. } \end{aligned}$ |  | L55 MAX. | IDT7212L90IDT7213L90MIN. MAX. |  | $\begin{array}{lr} \hline \text { IDT7212L140 } \\ \text { IDT7213L140 } \\ \text { MIN. } & \text { MAX. } \\ \hline \end{array}$ |  | UNIT | $\begin{gathered} \text { TEST } \\ \text { LOAD } \\ \text { FIGURE } \\ \hline \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {MUC }}$ | Unclocked Multiply Time | - | 60 | - | 75 | - | 130 | - | 185 | ns | 1 |
| $t_{M C}$ | Clocked Multiply Time | - | 40 | - | 55 | - | 90 | - | 140 | ns | 1 |
| $t_{s}$ | X, Y, RND Set-up Time | 20 | - | 20 | - | 25 | - | 30 | - | ns | 1 |
| $t_{H}$ | X, Y, RND Hold Time | 3 | - | 3 | - | 2 | - | 0 | - | ns | 1 |
| $t_{\text {PWH }}$ | Clock Pulse Width High | 20 | - | 25 | - | 30 | - | 30 | - | ns | 1 |
| $t_{\text {PWL }}$ | Clock Pulse Width Low | 20 | - | 25 | - | 30 | - | 30 | - | ns | 1 |
| $t_{\text {PDP }}$ | Output Clock to P | - | 25 | - | 30 | - | 35 | - | 45 | ns | 1 |
| $t_{\text {ENA }}$ | 3 State Enable time ${ }^{(2)}$ | - | 25 | - | 30 | - | 40 | - | 45 | ns | 2 |
| $\mathrm{t}_{\text {DIS }}$ | 3 State Disable Time ${ }^{(2)}$ | - | 25 | - | 25 | - | 40 | - | 45 | ns | 2 |
| $t_{s}$ | Clock Enable Set-up Time (IDT7213 only) | 20 | - | 25 | - | 30 | - | 30 | - | ns | 1 |
| $t_{\text {H }}$ | Clock Enable Hold Time (IDT7213 only) | 3 | - | 3 | - | 2 | - | 0 | - | ns | 1 |
| $t_{\text {HCL }}$ | Clock Low Hold Time CLKXY Relative to CLKML ${ }^{1)}$ (IDT7212 only) | 0 | - | 0 | - | 0 | - | 0 | - | ns | 1 |

NOTES:

1. To ensure that the correct product is entered in the output registers, new data may not be entered into the registers before the output registers have been clocked.
2. Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage with loading specified in Figure 2 .

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 12 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.


Figure 1. AC Output Test Load


Figure 2. Output Three-State Delay Load ( $\mathrm{V}_{\mathrm{x}}=\mathrm{OV}$ or 2.6 V )


NOTE:
Diagram shown for HIGH data only. Output transition may be opposite sense.


Figure 4. Three-State Control Timing Diagram

Figure 3. Set-Up And Hold Time


Figure 5. IDT7212 Timing Diagram


Figure 6. IDT7213 Timing Diagram


Figure 7. Simplified Timing Diagram-Typlcal Application

## SIGNAL DESCRIPTIONS:

## INPUTS:

## $\mathrm{X}_{\mathrm{IN}}\left(\mathrm{X}_{11}\right.$ through $\left.\mathrm{X}_{0}\right)$

Twelve Multiplicand Data Inputs
$\mathrm{Y}_{\mathrm{IN}}\left(\mathrm{Y}_{11}\right.$ through $\mathrm{Y}_{0}$ )
Twelve Multiplier Data Inputs
INPUT CLOCKS (IDT7212 ONLY):

## CLKX

The rising edge of this clock loads the $X_{11}-X_{0}$ data input register along with the two's complement and round registers.

## CLKY

The rising edge of this clock loads the $Y_{11}-Y_{0}$ data input register along with the two's complement and round registers.

## CLKM

The rising edge of this clock loads the Most Significant Product (MSP) register.

## CLKL

The rising edge of this clock loads the Least Significant Product (LSP) register.

## INPUT CLOCKS (IDT7213 ONLY):

## CLK

The rising edge of this clock loads all registers.

## ENX

Register enable for the $\mathrm{X}_{11}-\mathrm{X}_{0}$ data input register along with the two's complement and round registers.

## ENY

Register enable for the $Y_{11}-Y_{0}$ data input register along with the two'sicomplement and round registers.

## ENP

Register enable the Most Significant Product (MSP) and Least Significant Product (LSP).

## CONTROLS:

## $X_{M}, Y_{M}(T C X, T C Y)^{(t)}$

Mode control inputs for each data word. A low input designates unsigned data input with a high input used for two's complement.
FA (RS) ${ }^{(1)}$
When the format adjust control is HIGH, a full 24-bit product is selected. When this control is LOW, a left-shifted 23-bit product is selected with the sign bit replicated in the Least Significant Product (LSP). This control is normally HIGH except for certain fractional two's complement applications (see Multiplier Input/ Output Formats).

## FT

When this control is HIGH, both the Most Significant Product (MSP) and Least Significant Product (LSP) registers are bypassed.
OEL
Three-state enable for LSP output.
$\overline{\text { OEP }}$
Three-state enable for MSP output.

## RND

Round control for the rounding of the Most Significant Product (MSP). When this control is HIGH, a one is added to the Most Significant Bit (MSB) of the Least Significant Product (LSP). Note that this bit depends on the state of the Format Adjust (FA) control. If FA is LOW when RND is HIGH, a one will be added to the $P_{10}$. If FA is HIGH when RND is HIGH, a one will be added to the $\mathbf{P}_{11}$. In either case, the LSP output will reflect this addition when RND is HIGH. Note also the rounding always occurs in the positive direction which may introduce a systematic bias. The RND input is registered and clocked in at the rising edge of the logical OR of both CLKX and CLKY.

## OUTPUTS:

MSP ( $\mathrm{P}_{23}$ through $\mathrm{P}_{12}$ )<br>Most Significant Product Output<br>LSP ( $\mathbf{P}_{11}$ through $\mathbf{P}_{0}$ )<br>Least Significant Product Output

## NOTE:

1. TRW MPY012H/K pin designation.


Figure 8. Fractional Two's Complement Notation


Figure 9. Fractional Unsigned Magnitude Notation


Figure 10. Fractional Mixed Mode Notation

[^12] product of -1 in the fraction case and $-2^{22}$ in the integer case.


Figure 11. Integer Two's Complement Notation


Figure 12. Integer Unsigned Magnitude Notation


Figure 13. Integer Mixed Mode Notation

[^13] product of -1 in the fraction case and $-2^{22}$ in the integer case.

## ORDERING INFORMATION



## FEATURES:

- Conforms to the requirements of IEEE Standard 754, 1985 version, for full 32-bit and 64-bit multiply and arithmetic operations
- Very high-speed operation
- 16.7 megaflops ( 60 ns ) pipelined ALU operation (Add/Subtract/Convert/Compare)
- 16.7 megaflops ( 60 ns ) pipelined 32 -bit (single precision) multiplications
- 8.0 megaflops (120ns) pipelined 64-bit (double precision) multiplications
- Full floating-point function arithmetic logic unit including:
- Add
- Subtract
- Absolute Value
- Compare
- Conversion to and from two's complement integer
- Performs 2-A to support Newton-Raphson division
- Low-power ( 500 mW typical per device) operation
- Single 5 volt supply - no need for two supplies
- Advanced CEMOS ${ }^{\text {TM }}$ technology
- Flexible system design
- Three 32-bit ports allow two data inputs and one result output every clock cycle
- One, two or three port architectures supported
- Single phase, edge-triggered clock interface, with fully registered TTL-compatible inputs and outputs
- Full commercial and military ranges available
- Standard 144-pin grid array package
- Pin and functionally compatible with Weitek 1264/1265


## DESCRIPTION:

The IDT721264 floating-point multiplier and the IDT721265 floating-point ALU provide high-speed 32-bit and 64-bit floatingpoint processing capability.

The IDT721264/65 are fabricated using IDT's advanced CEMOS technology and are capable of a total flow-through multiply latency (time required from the input of the operand until the result can be used by another device) of 180ns for single precision and 270 ns for double precision multiplications. This ultra-highspeed performance is achieved by combining both state-of-the-art CEMOS technology and advanced circuit design techniques.

For signal processing applications, where higher throughput speeds are required, operations including the function specification can be pipelined. For single precision multiplications, new operands can be loaded and a product unloaded every 60 ns , while double precision multiplies can be accomplished at a 120 ns rating. The IDT721265 ALU executes all operations at a 60 ns pipelined throughput. All operations, including the function specification, are pipelined so there is no penalty for interleaving various functions. The on-chip pipeline is automatically advanced, using internal timers, so explicit pipeline flushing is not required.

This flexible two-chip set operates in full conformance with the requirements of IEEE standard 754, 1985 version. It performs operations on single (32-bit) and double ( $64-$-bit) precision operands, as well as conversion to 32 -bit two's complement integers (IDT721265 only). The IDT721264/65 accommodates all rounding modes, infinity and reserved operand representations and the treatment of exceptions such as overflow, underflow, invalid and inexact operations. Exact conformance to the standards ensures complete software portability between prototype development and final application. A "FAST" mode eliminates the time penalty for denormalized numbers by substituting zero for a denormalized number.

The flexible input/output architecture of these devices allows them to be used in systems with one, two or three 32-bit buses, or one $64-$ bit bus. Fully registered inputs and outputs, separately controlled, are loaded on each rising edge of the clock.

A64-bit function control determines the arithmetic function to be performed while a 4-bit status output flags arithmetic exceptions and conditions. Both the function inputs and status outputs propagate along with the data to ease system design timing.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883C, Class B.

FUNCTIONAL BLOCK DIAGRAM
IDT721264 FLOATING-POINT MULTIPLIER


## FUNCTIONAL BLOCK DIAGRAM

 IDT721265 FLOATING-POINT ALU

## PIN CONFIGURATION



PIN 1 DESIGNATOR

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +155 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CCM }}$ | Military Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\text {CC }}$ | Commercial Supply Voltage | 4.75 | 5.0 | 5.25 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input Low Voltage | - | - | 0.8 | V |

## NOTE:

1. 1.5 V under shoots are allowed for 10 ns once per cycle.

DC ELECTRICAL CHARACTERISTICS
(Commercial $\mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | COMMERCIAL MIN. MAX. | $\begin{array}{cc} \text { MILITARY } \\ \text { MIN. } & \text { MAX. } \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| \| ${ }_{L} \mathrm{l}$ | Input Leakage Current | $\mathrm{V}_{C C}=\mathrm{Max} ., \mathrm{V}_{\mathrm{IN}}=0$ to $\mathrm{V}_{\text {CC }}$ | 10 | 20 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | Hi $\mathrm{Z}, \mathrm{V}_{\mathrm{CC}}=$ Max., V V ${ }_{\text {Out }}=0$ to $\mathrm{V}_{\text {CC }}$ | 10 | 20 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{cc}}{ }^{(1)}$ | Operating Power Supply Current | Outputs Open, $V_{C C}=$ Max. | 100 | 120 | mA |
| $\mathrm{I}_{\mathrm{cco}}$ | Quiescent Power Supply Current | $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=$ Max. | 5 | 5 | mA |
| $\mathrm{l}_{\mathrm{CC}} / \mathrm{f}(1,2)$ | Increase in Power Supply Current/MHz | $\mathrm{V}_{\text {cc }}=$ Max., $\mathrm{f}>10 \mathrm{MHz}$ | 4 | 6 | $\mathrm{mA} / \mathrm{MHz}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\text {cc }}=$ Min., $\mathrm{O}_{\mathrm{OH}}=-2.0 \mathrm{~mA}$ | 2.4 | 2.4 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\text {CC }}=\mathrm{Min} ., \mathrm{bl}=8 \mathrm{~mA}$ | 0.4 | 0.4 | V |

NOTES:

1. lcc is measured at 10 MHz and $\mathrm{V}_{\mathbb{N}}=T \mathrm{~L}$ voltages. For frequencies greater than 10 MHz , the following equation is used for the commercial range:
$\mathrm{cc}=100+4(\mathrm{f}-10) \mathrm{mA}$, where $\mathrm{f}=$ operating frequency in MHz . For the military range, I $\mathrm{cc}=120+6(\mathrm{f}-10)$ where $\mathrm{f}=$ operating frequency in MHz .
2. For frequencies greater than 10 MHz .

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 3 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |


*Includes scope and jig.
Figure 1. Output Load

OPERATING CONDITIONS
(Commercial $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | $\begin{aligned} & \mathrm{t}_{\mathrm{cY}}=30 \mathrm{~ns} \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{aligned} & \mathrm{t}_{\mathrm{cY}}=40 \mathrm{~ns} \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{aligned} & \mathrm{t}_{\mathrm{CY}}=50 \mathrm{~ns} \\ & \mathrm{MIN} . \\ & \text { MAX. } \end{aligned}$ | $\begin{gathered} \mathbf{t}_{\mathrm{CY}}=60 \mathrm{~ns} \\ \operatorname{MIN} . \end{gathered}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {cr }}$ | Clock Cycle Time | 30 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock HIGH Time | 12 | 15 | 20 | 25 | ns |
| ${ }^{\text {che }}$ | Clock LOW Time | 12 | 15 | 20 | 25 | ns |
| $t_{s}$ | Input Set-up Time | 11 | 13 | 15 | 15 | ns |
| ${ }_{\text {t }}^{\text {H }}$ | Input Hold Time | 2 | 3 | 3 | 3 | ns |

## AC ELECTRICAL CHARACTERISTICS

(Commercial $\mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | $\begin{aligned} & { }^{t_{C Y}}=30 \mathrm{~ns} \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{aligned} & \underset{\text { MIN. }}{\mathrm{t}_{\mathrm{CY}}}=40 \mathrm{~ns} . \\ & \text { MAX. } \end{aligned}$ | $\begin{aligned} & \mathrm{t}_{\mathrm{CYY}}=50 \mathrm{~ns} \\ & \text { MIN. } \end{aligned}$ | $\begin{gathered} \mathbf{t}_{\mathrm{cy}}=60 \mathrm{~ns} \\ \text { MIN. } \\ \text { MAX. } \end{gathered}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {D }}$ | Output Delay Time | 28 | 30 | 35 | 35 | ns |
| tvo | Output Data Valid | 5 | 5 | 5 | 5 | ns |
| $t_{0 z}$ | Output Disable Time | 25 | 30 | 35 | 35 | ns |
| $\mathrm{t}_{\mathrm{zo}}$ | Output Enable Time | 25 | 30 | 35 | 35 | ns |
| $t_{\text {LA }}$ | Total Latency Time IDT721265 ALU All Functions IDT721264 MPY 32-Bit Functions IDT721264 MPY 64-Bit Functions | $\begin{array}{ll} - & 270 \\ - & 180 \\ - & 270 \end{array}$ | $\begin{array}{ll} - & 360 \\ - & 240 \\ - & 360 \end{array}$ | $\begin{array}{ll} - & 450 \\ - & 300 \\ - & 450 \end{array}$ | $\begin{array}{ll} - & 540 \\ - & 360 \\ - & 540 \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {OP }}$ | Pipelined Time per Stage IDT721265 ALU All Functions IDT721264 MPY 32-Bit Functions IDT721264 MPY 64-Bit Functions | $\begin{array}{ll} - & 60 \\ - & 60 \\ - & 120 \end{array}$ | $\begin{array}{ll} - & 80 \\ \overline{-} & 80 \\ - & 160 \end{array}$ | $\begin{array}{ll} - & 100 \\ - & 100 \\ - & 200 \end{array}$ | $\begin{array}{ll} \overline{ } & 120 \\ = & 120 \\ - & 240 \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {LAP }}$ | Pipelined Total Latency IDT721265 ALU All Functions IDT721264 MPY 32-Bit Functions IDT721264 MPY 64-Bit Functions | $\begin{array}{ll} - & 360 \\ - & 210 \\ - & 300 \\ \hline \end{array}$ | - 480 <br> - 280 <br> - 400 | $\begin{array}{ll} - & 600 \\ - & 350 \\ - & 500 \\ \hline \end{array}$ | $\begin{array}{ll} - & 720 \\ - & 420 \\ - & 600 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Array Time (IDT721265) | A, B register to $Z$ register, pipeline registers transparent | 100 | 120 | 150 | - 180 | ns |
| Array Time (IDT721264) | Time to Make One Pass Through Multiplier Array for 64-Bit or 32-Bit | - 60 | 80 | 100 | 120 | ns |
| $t_{\text {P64 }}$ | Time for a 64-Bit Result to go from the Pipeline Register to the Input Register of the Z-Reg (DM, DL Transparent) | - 90 | - 120 | 150 | - 180 | ns |
| $t_{\text {P32 }}$ | Time for a 32-Bit Result to go from the Pipeline Register to the Input of the DM, DL | 60 | 80 | 100 | - 120 | ns |
| $\mathrm{t}_{\text {flow64 }}$ | Time Required for 64-Bit Data to Make One Pass Through the Array and the Transparent Pipeline Registers and Transparent DM, DL to the Input of the Z-Reg | 120 | - 160 | - 200 | - 240 | ns |
| $\mathrm{t}_{\text {flow32 }}$ | Time Required for 32-Bit Data to Make One Pass Through the Array and the Transparent Pipeline Registers and Transparent DM, DL to the Input of the Z-Reg | - 120 | - 160 | - 200 | - 240 | ns |

## SIGNAL DESCRIPTIONS:

## INPUTS:

$X_{0-31}$ (Input Operand)
$X$ operand inputs, 32-bit.
$\mathrm{Y}_{0-31}$ (Input Operand)
Y operand inputs, 32-bit.

## CONTROL:

## Lo-4 (Load Control)

The input configuration of the IDT721264 and IDT721265 can be configured through the use of the 5-bit load control to specify the destination of the data from the $X$ and $Y$ inputs to the $A M, A L, B M$, BL registers or the arithmetic array.

## $\mathrm{F}_{0-5}$ (Function Control)

The function configuration of the IDT721264 and IDT721265 can be configured through the use of the 6 -bit function control to specify the operation to be performed. See Tables 3 and 4 for the specific function controls for the multiplier and ALU.

## $\mathbf{U}_{0-2}$ (Unload Control)

The unload control ( $\mathrm{U}_{0-2}$ ) chooses the source of the output.
$\overline{\text { CSL }}$ (Input Enable)
When CSL is low, input ports $X$ and $Y$ are enabled. Input data buses may be shared with the ALU and multiplier with CSL.

## $\overline{\text { CSU }}$ (Synchronous Output Enable)

When CSU is low, output port $Z$ is enabled. Therefore, microcode can control the three-stating of the Z output. Since $\overline{\text { CSL }}$ is pipelined, it takes effect 2 clock cycles after it is asserted.

## $\overline{O E}$ (Asynchronous Output Enable)

When $\overline{O E}$ is high, output port $Z$ is enabled. When $\overline{O E}$ is high, the $Z$ output is enabled if $\overline{\mathrm{CSU}}$ is low.
CLK (Clock)
The clock input.

## OUTPUTS:

## $\mathrm{Z}_{0-31}$ (Result)

The $Z$ result output, 32-bit, three-state.
$\mathrm{S}_{0-3}$ (Status)
The 4-bit status output indicates any exceptions which resulted from multiplier or ALU operations.

## POWER SUPPLY:

$V_{c c}$ (Power Supply)
Two power supply pins, 5V.
GND (Ground)
Eight ground pins, 0 V .

## GENERAL OPERATING MODES

Both the Multiplier and the ALU are architected identically with two input ports and one output port that surround the pipelined arithmetic array. The function control ( 6 -bits) controls the selection of the arithmetic operations with the input and output ports controlled by a total of 8 bits of the load and unload control registers.

## INPUT PORTS

The IDT721264 multiplier and the IDT721265 ALU have identical input and control structures that handle data on two 32-bit buses ( X and Y ). The on-chip registers (AL, AM, BL, BM) can be written from either of the buses or data can be passed from the inputs directly into the arithmetic unit.

Both devices can be used in a range of bus configurations for operations in both 32 -bit and 64 -bit by configuring the input data in combination with the high bandwidth output. Transfers of data input and output can be made at twice the pipeline rate. The input buses are fully registered and can be configured for one or two 32-bit inputs or one 64-bit output. These registers are loaded on each LOW-to-HIGH transition of the clock provided CSL is held LOW.

## LOAD CONTROL

The Load Control ( $\mathrm{L}_{0-4}$ ) is used to transfer data from the input ports to the internal registers or the arithmetic array. Lo controls the initiation of an operation. When this input is LOW only a data transfer occurs while, when it is held HIGH, data is transferred and an operation is begun. The sequence of events is as follows: two registers (AREG and BREG) are loaded from the specified AL, AM, BL, $B M$ register and the $X$ and $Y$ ports and the FREG is loaded from port $F$ while, on the next cycle, the specified operation in the FREG begins with the data already loaded into the AREG and BREG. The $X$ and $Y$ ports can be used as single operand operations and must be loaded into the AREG. The configuration of these ports can be accomplished by using the Mode bits $\mathrm{M}_{15}$ and $\mathrm{M}_{14}$ for 16-, 32 - and 64 -bit data. The most significant halves of the AREG and BREG must be loaded with any 32-bit operands.

## UNLOAD CONTROL

The Unload Control ( $\mathrm{U}_{0-2}$ ) chooses whether the DM or DL register is sent to the $Z$ register. The DM register stores the result of 32 -bit floating-point operations. With 64-bit operations, the most significant 32 bits are stored in the DM register; the least significant half is stored in the DL register. A 32-bit result is sent from the $Z$ register to the $Z$ output port on each clock cycle.

TABLE 1. LOAD CONTROL TRUTH TABLE

| $\mathrm{L}_{4}$ | $L_{3}$ | $\mathrm{L}_{2}$ | $L_{1}$ | $\mathrm{L}_{0}$ |  | LOAD OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | (0) | (NOP) |
| 0 | 0 | 0 | 0 | 1 | (1) | AM, AL $\rightarrow$ AREG; BM, BL $\rightarrow$ BREG; F1 $\rightarrow$ FREG |
| 0 | 0 | 0 | 1 | 0 | (2) | Load Mode |
| 0 | 0 | 0 | 1 | 1 | (3) | -Reserved |
| 0 | 0 | 1 | 0 | 0 | (4) | $\mathrm{Y} 1 \rightarrow \mathrm{AL} ; \mathrm{X} 1 \rightarrow \mathrm{BL}$ |
| 0 | 0 | 1 | 0 | 1 | (5) | $\mathrm{Y} 1 \rightarrow \mathrm{AL} ; \mathrm{X} 1 \rightarrow$ BL; AM, Y1 $\rightarrow$ AREG; BM, $\mathrm{X} 1 \rightarrow$ BREG; F1 $\rightarrow$ FREG |
| 0 | 0 | 1 | 1 | 0 | (6) | $\mathrm{Y} 1 \rightarrow \mathrm{AM} ; \mathrm{X} 1 \rightarrow \mathrm{BM}$ |
| 0 | 0 | 1 | 1 | 1 | (7) | $\mathrm{Y} 1 \rightarrow \mathrm{AM} ; \mathrm{X} 1 \rightarrow \mathrm{BM} ; \mathrm{Y} 1, \mathrm{AL} \rightarrow$ AREG; $\mathrm{X} 1, \mathrm{BL} \rightarrow$ BREG; $\mathrm{F} 1 \rightarrow$ FREG |
| 0 | 1 | 0 | 0 | 0 | (8) | $\mathrm{X} 1 \rightarrow \mathrm{BM} ; \mathrm{Y} 1 \rightarrow \mathrm{BL}$ |
| 0 | 1 | 0 | 0 | 1 | (9) | $\mathrm{X1} \rightarrow \mathrm{BM} ; \mathrm{Y} 1 \rightarrow \mathrm{BL} ; \mathrm{AM}, \mathrm{AL} \rightarrow$ AREG; $\mathrm{X} 1, \mathrm{Y} 1 \rightarrow$ BREG; F1 $\rightarrow$ FREG |
| 0 | 1 | 0 | 1 | 0 | (10) | $\mathrm{X} 1 \rightarrow \mathrm{AM} ; \mathrm{Y} 1 \rightarrow \mathrm{AL}$ |
| 0 | 1 | 0 | 1 | 1 | (11) | $\mathrm{X} 1 \rightarrow \mathrm{AM} ; \mathrm{Y} 1 \rightarrow \mathrm{AL} ; \mathrm{X} 1, \mathrm{Y} 1 \rightarrow$ AREG; BM, BL $\rightarrow$ BREG; F1 $\rightarrow$ FREG |
| 0 | 1 | 1 | 0 | 0 | (12) | $\mathrm{X} 1 \rightarrow \mathrm{AL} ; \mathrm{Y} 1 \rightarrow \mathrm{BL}$ |
| 0 | 1 | 1 | 0 | 1 | (13) | $\mathrm{X} 1 \rightarrow \mathrm{AL} ; \mathrm{Y} 1 \rightarrow \mathrm{BL} ; \mathrm{AM}, \mathrm{X} 1 \rightarrow$ AREG; BM, $\mathrm{Y} 1 \rightarrow$ BREG; $\mathrm{F} 1 \rightarrow$ FREG |
| 0 | 1 | 1 | 1 | 0 | (14) | $\mathrm{X} 1 \rightarrow \mathrm{AM} ; \mathrm{Y} 1 \rightarrow \mathrm{BM}$ |
| 0 | 1 | 1 | 1 | 1 | (15) | $\mathrm{X} 1 \rightarrow \mathrm{AM} ; \mathrm{Y} 1 \rightarrow \mathrm{BM} ; \mathrm{X} 1, \mathrm{AL} \rightarrow$ AREG; $\mathrm{Y} 1, \mathrm{BL} \rightarrow$ BREG; $\mathrm{F} 1 \rightarrow$ FREG |
| 1 | 0 | 0 | 0 | 0 | (16) | $\mathrm{Y} 1 \rightarrow \mathrm{BM}$ |
| 1 | 0 | 0 | 0 | 1 | (17) | Y1 $\rightarrow$ BM; AM, AL $\rightarrow$ AREG; Y1, BL $\rightarrow$ BREG; $\mathrm{F} 1 \rightarrow$ FREG |
| 1 | 0 | 0 | 1 | 0 | (18) | $\mathrm{Y} 1 \rightarrow \mathrm{BL}$ |
| 1 | 0 | 0 | 1 | 1 | (19) | Y1 $\rightarrow$ BL: AM, AL $\rightarrow$ AREG; BM, Y1 $\rightarrow$ BREG; $\mathrm{F} 1 \rightarrow$ FREG |
| 1 | 0 | 1 | 0 | 0 | (20) | $\mathrm{Y}_{1} \rightarrow \mathrm{AL}$ |
| 1 | 0 | 1 | 0 | 1 | (21) | Y1 $\rightarrow$ AL; AM, Y1 $\rightarrow$ AREG; BM, BL $\rightarrow$ BREG; Ft $\rightarrow$ FREG |
| 1 | 0 | 1 | 1 | 0 | (22) | $\mathrm{Y} 1 \rightarrow \mathrm{AM}$ |
| 1 | 0 | 1 | 1 | 1 | (23) | $\mathrm{Y} 1 \rightarrow \mathrm{AM} ; \mathrm{Y} 1, \mathrm{AL} \rightarrow$ AREG; BM, BL $\rightarrow$ BREG; F1 $\rightarrow$ FREG |
| 1 | 1 | 0 | 0 | 0 | (24) | $\mathrm{X} 1 \rightarrow \mathrm{BM}$ |
| 1 | 1 | 0 | 0 | 1 | (25) | $\mathrm{X} 1 \rightarrow \mathrm{BM} ; \mathrm{AM}, \mathrm{AL} \rightarrow$ AREG; $\mathrm{X} 1, \mathrm{BL} \rightarrow$ BREG; F1 $\rightarrow$ FREG |
| 1 | 1 | 0 | 1 | 0 | (26) | $\mathrm{X} 1 \rightarrow \mathrm{BL}$ |
| 1 | 1 | 0 | 1 | 1 | (27) | $\mathrm{X} 1 \rightarrow$ BL; AM, AL $\rightarrow$ AREG; BM, $\mathrm{X} 1 \rightarrow$ BREG; F1 $\rightarrow$ FREG |
| 1 | 1 | 1 | 0 | 0 | (28) | $\mathrm{X} 1 \rightarrow \mathrm{AL}$ |
| 1 | 1 | 1 | 0 | 1 | (29) | X1 $\rightarrow$ AL; AM, $\mathrm{X1} \rightarrow$ AREG; BM, BL $\rightarrow$ BREG; F1 $\rightarrow$ FREG |
| 1 | 1 | 1 | 1 | 0 | (30) | $\mathrm{X} 1 \rightarrow \mathrm{AM}$ |
| 1 | 1 | 1 | 1 | 1 | (31) | X1 $\rightarrow$ AM; $\mathrm{X1} 1, \mathrm{AL} \rightarrow$ AREG; BM, BL $\rightarrow$ BREG; F1 $\rightarrow$ FREG |

## LOAD SEQUENCES

32-BIT OPERATIONS WITH TWO 32-BIT PORTS

| OPERATION | $L_{4}$ | L3 | $L_{2}$ | L | Lo | INST\# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOAD MODE ${ }^{(1)}$ | 0 | 0 | 0 | 1 | 0 | (2) |
| Y1, AL $\rightarrow$ AREG; $\mathrm{X1}$, BL $\rightarrow$ BREG; F1 $\rightarrow$ FREG; $\mathrm{Y}_{1} \rightarrow \mathrm{AM}: \mathrm{X}_{1} \rightarrow \mathrm{BM}$ | 0 | 0 | 1 | 1 | 1 | (7) |

## NOTE:

1. If the mode does not change between operations, itdoes not need to be reloaded.

64-BIT OPERATIONS USING THE X AND Y PORTS AS A SINGLE 64-BIT PORT

| OPERATION | $L_{4}$ | L3 | L2 | 4 | L0 | INST\# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOAD MODE | 0 | 0 | 0 | 1 | 0 | (2) |
| $\mathrm{X} 1 \rightarrow \mathrm{AM} ; \mathrm{Y} 1 \rightarrow \mathrm{AL}$ | 0 | 1 | 0 | 1 | 0 | (10) |
| AM, AL $\rightarrow$ AREG; $\mathrm{X} 1, \mathrm{Y} 1 \rightarrow$ BREG; F1 $\rightarrow$ FREG; <br> $\mathrm{X} 1 \rightarrow \mathrm{BM}: \mathrm{Y} 1 \rightarrow \mathrm{BL}$ | 0 | 1 | 0 | 0 | 1 | (9) |

TABLE 2. UNLOAD CONTROL TRUTH TABLE

| CSU | $\mathrm{U}_{2}$ | $\mathrm{U}_{1}$ | $\mathrm{U}_{0}$ | EDGE\#1 | EDGE \#2 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | $\mathrm{DM}_{31-0} \rightarrow$ ZREG | STREG1 $\rightarrow \mathrm{S}^{+}, \mathrm{ZREG} \rightarrow \mathrm{Z}^{+}$ |
| 0 | 0 | 1 | 0 | $\mathrm{DM}_{31-16}$, $\mathrm{DL}_{31-16} \rightarrow$ ZREG | STREG1 $\rightarrow \mathrm{S}^{+}$, ZREG $\rightarrow \mathrm{Z}^{+}$ |
| 0 | 1 | 0 | 0 | $\mathrm{DL}_{31-0} \rightarrow$ ZREG | STREG1 $\rightarrow \mathrm{S}^{+}$, ZREG $\rightarrow \mathrm{Z}^{+}$ |
| 0 | 1 | 1 | 0 | $\mathrm{DM}_{15-0}$, $\mathrm{DL}_{15-0} \rightarrow$ ZREG | STREG1 $\rightarrow \mathrm{S}^{+}$, ZREG $\rightarrow \mathrm{Z}^{+}$ |
| 1 | X | X | X |  | $\mathrm{S}^{+}$and $\mathrm{Z}^{+}$Tri-Stated |

TABLE 3. FUNCTION CONTROLS FOR FLOATING-POINT MULTIPLIER

| $F_{2}$ | $F_{1}$ | $F_{0}$ |  | OPERATION | MNEMONIC | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | (0) | F32 $\times$ F32 | MUL32 | Single Multiply |
| 0 | 0 | 1 | (1) | F64 $\times 64$ | MUL64 | Double Multiply |
| 0 | 1 | 0 | (2) | W32 $\times$ F32 | MULAW32 | Single Muitiply, A Wrapped |
| 0 | 1 | 1 | (3) | W64 x F64 | MULAW64 | Double Multiply, A Wrapped |
| 1 | 0 | 0 | (4) | F32 $\times$ W32 | MULBW32 | Single Multiply, B Wrapped |
| 1 | 0 | 1 | (5) | F64 x W64 | MULBW64 | Double Muitiply, B Wrapped |
| 1 | 1 | 0 | (6) | W32 x W32 | MULABW32 | Single Multiply, A \& B Wrapped |
| 1 | 1 | 1 | (7) | W64 x W64 | MULABW64 | Double Multiply, A \& B Wrapped |
|  |  |  |  |  |  |  |
| $F_{5}$ | $\mathrm{F}_{4}$ | $F_{3}$ |  | OPERATION | MNEMONIC | DESCRIPTION |
| 0 | 0 | 0 | (0) | A×B | MUL | Multiply |
| 0 | 0 | 1 | (1) | $\|A\| \times B$ | MULABSA | $B$ Times Magnitude of A |
| 0 | 1 | 0 | (2) | $A \times\|B\|$ | MULABSB | A Times Magnitude of B |
| 0 | 1 | 1 | (3) | $\|A\| \times\|B\|$ | MULABSAB | Magnitude of A Times B |
| 1 | 0 | 0 | (4) | $-(A \times B)$ | MULNEG | Multiply and Negate |
| 1 | 0 | 1 | (5) | $(-\|A\|) \times B$ | MULNEGA | $B$ Times Negative Value of A |
| 1 | 1 | 0 | (6) | $A \times(-\|B\|)$ | MULNEGB | A Times Negative Value of B |
| 1 | 1 | 1 | (7) | $-(\|A\| \times\|B\|)$ | MULNEGAB | Negative Value of A Times B |

## MULTIPLIER OPERATION: IDT721264

The IDT721264 has exception detection handling circuitry, a $56 \times 28$-bit multiplier array, an exponent adder circuit, a normalizing shifter and a rounding circuit for IEEE format adjustment.

The exception detection circuit is at the beginning of the multiplier. Exceptions can be Not-a-Number ( NaN ) or a denormalized input and timings are handled like normal numbers.

A clocked $54 \times 28$-bit multiplier array multiplies the mantissa portion of the floating-point number. A single precision multiply takes one pass through the array; a double precision multiply takes two passes. Each pass through the array takes two clock cycles.

Partial results are stored in the accumulator (an adder and a transparent latch). The cycle time determines the number of clock cycles required to complete a multiplication. A long cycle time requires fewer clock cycles to complete the operation. A clock time of 30 ns calls for four cycles to perform a double precision multiply. In the first two clock cycles, the operands are multiplied in the array. On the second cycle, the accumulator register must be latched to retain the results. On the fourth cycle the accumulator register must be transparent so that the results are passed to the pipeline register. An accumulator timer can be set to latch or pass results one to four clock cycles after the beginning of the operation. The timer is reset at the beginning of each operation.

## MULTIPLIER FUNCTION CONTROL

The multiplier controls are given in Table 3. The multiplier functions can be considered briefly in the following manner:

| $\mathrm{F}_{5}$ | $\mathrm{~F}_{4}$ | $\mathrm{~F}_{3}$ | $\mathrm{~F}_{2}$ | $\mathrm{~F}_{1}$ | $\mathrm{~F}_{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CS | MB | MA | WB | BA | SD |

CS: 1-> Complement sign of result
MB: 1-> Magnitude of B
MA: 1-> Magnitude of $A$
WB: 1-> Operand $B$ is wrapped
WA: 1-> Operand $A$ is wrapped
SD: $0->$ Single precision operation
SD: 1-> Double precision operation
The Mode Control bits are loaded from the $\mathrm{F}_{0-3}$ function control bits. The $\mathrm{F}_{5-4}$ function control bits determine which of the four 4 -bit mode control subsets is loaded.

| $\mathrm{F}_{5}$ | $\mathrm{~F}_{4}$ | EDGE 0 | EDGE 1 |
| :---: | :---: | :---: | :---: |
| 0 | 0 | $\mathrm{~F} \rightarrow \mathrm{~F} 1$ | $\mathrm{~F} \rightarrow \mathrm{M}_{3-0}$ |
| 0 | 1 | $\mathrm{~F} \rightarrow \mathrm{~F} 1$ | $\mathrm{~F} \rightarrow \mathrm{M}_{7-4}$ |
| 1 | 0 | $\mathrm{~F} \rightarrow \mathrm{~F} 1$ | $\mathrm{~F} \rightarrow \mathrm{M}_{11-8}$ |
| 1 | 1 | $\mathrm{~F} \rightarrow \mathrm{~F} 1$ | $\mathrm{~F} \rightarrow \mathrm{M}_{15-12}$ |

## MULTIPLIER MODE CONTROL

## IEEE OR FAST MODE

Mode bit $M_{0}$ controls the way denormalized numbers are handled. If $M_{0}$ is 0 , the IEEE format is used. The multiplier generates denormalized operand exceptions and produces UNRM values on underflow exceptions. The denormalized operands are sent to the ALU to be wrapped; the wrapped numbers (WNRMs) can then be multiplied. The IEEE Compatibility section discusses this in detail.

If $M_{0}$ is 1 , the Fast mode is used in order to achieve the maximum performance, by eliminating the direct handling of denormalized numbers. The multiplier flushes denormalized
operands (DNRMs) to zero and rounds underflow or unnormalized results (UNRMs) to zero. Mode bit $\mathrm{M}_{2}$ must be set to zero in the Fast mode.

| $M_{0}$ | DESCRIPTION |
| :---: | :--- |
| 0 | IEEE Mode |
| 1 | Fast Mode |

## ROUNDING MODE

Mode bits $M_{1}, M_{2}$ and $M_{3}$ select the Rounding mode. Renormalization and IEEE rounding functions are performed between the pipeline register and the DM and DL registers.

| $M_{\mathbf{3}}$ | $M_{\mathbf{2}}$ | DESCRIPTION |
| :---: | :---: | :--- |
| 0 | 0 | Round to nearest value or if a tie, round <br> to even significand |
| 0 | 1 | Round to zero |
| 1 | 0 | Round towards positive infinity |
| 1 | 1 | Round towards negative infinity |

## PIPELINE CONFIGURATION

Mode bit $M_{4}$ controls whether the DMand DL registers are transparent. Mode bit $M_{5}$ controls whether the pipeline register is transparent.

| $\mathrm{M}_{4}$ | DESCRIPTION |
| :---: | :---: |
| 0 | Transparent DM, DL |
| 1 | Latched DM, DL |


| $\mathbf{M}_{\mathbf{5}}$ | DESCRIPTION |
| :---: | :---: |
| 0 | Transparent pipeline register |
| 1 | Latched pipeline register |

## ACCUMULATOR ADVANCE CONTROL

Mode bits $M_{7-6}$ control the timing of the partial product accumulator. The accumulator is alternately latched and made transparent every $N+1$ cycles, where $N$ is the value of $M_{7-6}$. The accumulator timer is reset at the beginning of each operation. The accumulator timer is used to achieve maximum throughput.

| $M_{7}$ | $M_{6}$ | DESCRIPTION |
| :---: | :---: | :---: |
| 0 | 0 | $N=1$, Clock $/ 1$ |
| 0 | 1 | $N=2$, Clock $/ 2$ |
| 1 | 0 | $\mathrm{~N}=3$, Clock $/ 3$ |
| 1 | 1 | $\mathrm{~N}=4$, Clock $/ 4$ |

## PIPELINE ADVANCE CONTROL

Mode bits $\mathrm{M}_{11-8}$ control the pipeline advance control of the pipeline registers. If $\mathrm{M}_{11-8}$ are all zeros, the pipeline registers will only be latched at the beginning of an operation. If $M_{11-8}$ are non-zero values, N , the pipeline registers will be clocked at the beginning of every operation and every N cycles after the beginning of every operation. The internal pipeline advance timer is reset at the beginning of every operation.

For example, if $\mathrm{N}=4$ and operations are started on cycles 0,6 and 10, pipeline advances will occur on cycles $0,4,6,10,14,18$ and so on. The pipeline advance control is used to achieve maximum throughput.

| $M_{11}$ | $\mathbf{M}_{10}$ | $\mathbf{M}_{\mathbf{9}}$ | $\mathbf{M}_{\mathbf{8}}$ | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | $N=0$, pipeline registers are latched |
| 0 | 0 | 0 | 1 | $N=1$, pipeline registers are clocked <br> 1 cycle after first operation |
| 0 | 0 | 1 | 0 | $N=2$, pipeline registers are clocked <br> 2 cycles after first operation |
| 0 | 0 | 1 | 1 | $N=3$, pipeline registers are clocked <br> 3 cycles after first operation |
| . | . | . | . | . |
| . | . | . | . | . |
| 1 | 1 | 1 | 1 | $N=15$, pipeline registers are clocked <br> 15 cycles after first operation |

## BUS BANDWIDTH CONTROL

Mode bits $\mathrm{M}_{13-12}$ are not used. Modebits $\mathrm{M}_{15-14}$ control the input bus bandwidth of the $X$ and $Y$ input ports. When $\mathrm{M}_{15-14}$ are set to zero, the X 1 and Y 1 registers are loaded every clock cycle from the $X$ and $Y$ ports.

| $M_{15}$ | $M_{14}$ | DESCRIPTION | DATA PATH |
| :---: | :---: | :---: | :---: |
| 0 | 0 | $N=1,32$-but bus | $\mathrm{X}->\mathrm{X} 1 ; \mathrm{Y}->\mathrm{Y} 1$ |
| 0 | 1 | $\mathrm{~N}=2$, Reserved |  |
| 1 | 0 | $\mathrm{~N}=3$, Unused |  |
| 1 | 1 | $\mathrm{~N}=4$, Unused |  |

## ALU OPERATION: IDT721265

The IDT721265 ALU has five basic components: exception detection circuitry, a shifter to normalize the smaller of the two input operands, a 57 -bit adder, a shifter to renormalize the result and IEEE rounding circuitry. The IDT721265 is easily considered as an ALU with multiple internal pipeline registers. The internal pipeline registers and the DM and DL registers can be made transparent by mode bits $M_{7-4}$.

The pipeline registers are clocked at the beginning of each operation and every N cycles thereafter, when N is given a value by mode bits $\mathrm{M}_{11-8}$.

## ALU FUNCTION CONTROL

The IDT721265's function controls are shown in Table 4. The IDT superset functions are highlighted in Table 5.

The Mode Control bits are loaded from the $F_{3-0}$ function control bits. The $\mathrm{F}_{5-4}$ function control bits determine which of the four 4-bit mode control subsets is loaded.

| $\mathrm{F}_{5}$ | $\mathrm{~F}_{4}$ | EDGE 0 | EDGE 1 |
| :---: | :---: | :---: | :---: |
| 0 | 0 | $\mathrm{~F} \rightarrow \mathrm{~F} 1$ | $\mathrm{~F} 1 \rightarrow \mathrm{M}_{3-0}$ |
| 0 | 1 | $\mathrm{~F} \rightarrow \mathrm{~F} 1$ | $\mathrm{~F} 1 \rightarrow \mathrm{M}_{7-4}$ |
| 1 | 0 | $\mathrm{~F} \rightarrow \mathrm{~F} 1$ | $\mathrm{~F} 1 \rightarrow \mathrm{M}_{11-8}$ |
| 1 | 1 | $\mathrm{~F} \rightarrow \mathrm{~F} 1$ | $\mathrm{~F} 1 \rightarrow \mathrm{M}_{15-12}$ |

## ALU MODE CONTROL

## IEEE OR FAST MODE

Mode bit $M_{0}$ controls the way denormalized numbers are handled. If $M_{0}$ is 0 , the IEEE format is used. The ALU generates denormalized operand exceptions and produces UNRM values on underflow exceptions. The IEEE Compatibility section discusses this in detail.

If $M_{0}$ is 1 , the Fast mode is used in order to achieve the maximum performance by eliminating the direct handling of denormalized numbers. The ALU flushes denormalized operands (UNRMs) to zero and rounds underflow or unnormalized results (UNRMS) to zero. Mode bit $\mathrm{M}_{2}$ must be set to zero in the Fast mode.

| $\mathbf{M}_{\mathbf{0}}$ | DESCRIPTION |
| :---: | :--- |
| 0 | IEEE Mode |
| 1 | Fast Mode |

## ROUNDING MODE

Mode bits $M_{1}, M_{2}$ and $M_{3}$ select the Rounding mode. Renormalization and IEEE rounding functions are performed between the pipeline register and the DM and DL registers.

| $M_{\mathbf{3}}$ | $\mathbf{M}_{\mathbf{2}}$ | $\mathbf{M}_{\mathbf{1}}$ | DESCRIPTION |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | Round to nearest value or if a tie, round <br> to even significand |
| 0 | 1 | 0 | Round to zero |
| 1 | 0 | 0 | Round towards positive infinity |
| 1 | 1 | 0 | Round towards negative infinity |
| $X$ | $X$ | 1 | Round to zero, all cases |

## PIPELINE CONFIGURATION

Mode bits $M_{7-4}$ determine which of the pipeline registers and DM and DL registers are made transparent. If the mode bit is low, the corresponding register is made transparent. If the mode bit is high, the register is latched by the rising edge of the clock. If the pipeline registers are made transparent, the latency time is reduced at the expense of slower overall throughput. The highest system throughput results from enabling all the pipeline registers.

Mode bit $\mathrm{M}_{4}$ controls whether the DM and DL registers are transparent. Mode bits $M_{7-5}$ control which of the pipeline registers are transparent.

| $\mathbf{M}_{7}$ | $\mathbf{M}_{6}$ | $\mathbf{M}_{5}$ | $\mathbf{M}_{4}$ |
| :---: | :---: | :---: | :---: |
| PIPE1 | PIPE2 | PIPE3 | STREG, DM, DL |

## PIPELINE ADVANCE CONTROL

Mode bits $M_{11-8}$ control the pipeline advance control of the pipeline registers. If $\mathrm{M}_{11-\mathrm{B}}$ are all zeros, the pipeline registers will only be latched at the beginning of an operation. If $\mathrm{M}_{11-8}$ are non-zero values, N , the pipeline registers will be clocked at the beginning of every operation and every N cycles after the beginning of every operation. The internal pipeline advance timer is reset at the beginning of every operation.

For example, if $\mathrm{N}=4$ and operations are started on cycles 0,6 and 10, pipeline advances will occur on cycles $0,4,6,10,14,18$ and so on. The pipeline advance control is used to achieve maximum throughput.

| $M_{11}$ | $M_{10}$ | $M_{9}$ | $M_{8}$ | DESCRIPTION |
| :---: | :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | 0 | $N=0$, pipeline registers are latched |
| 0 | 0 | 0 | 1 | $N=1$, pipeline registers are clocked <br> 1 cycle after first operation |
| 0 | 0 | 1 | 0 | $N=2$, pipeline registers are clocked <br> 2 cycles after first operation |
| 0 | 0 | 1 | 1 | $\mathrm{N}=3$, pipeline registers are clocked <br> 3 cycles after first operation |
| . | . | . | . | . |
| . | . | . | . | . |
| 1 | 1 | 1 | 1 | $N=15$, pipeline registers are clocked <br> 15 cycles after first operation |

## BUS BANDWIDTH CONTROL

Modebits $\mathrm{M}_{13-12}$ are not used. Modebits $\mathrm{M}_{15-14}$ control the input bus bandwidth of the $X$ and $Y$ input ports. When $M_{15-14}$ are set to zero, the X 1 and Y 1 registers are loaded every clock cycle from the $X$ and $Y$ ports.

| $\mathrm{M}_{15}$ | $\mathrm{M}_{14}$ | DESCRIPTION | DATA PATH |
| :---: | :---: | :---: | :---: |
| 0 | 0 | $\mathrm{~N}=1$, 32-but bus | $\mathrm{X} \rightarrow \mathrm{X} 1 ; \mathrm{Y} \rightarrow \mathrm{Y} 1$ |
| 0 | 1 | $\mathrm{~N}=2$, Reserved |  |
| 1 | 0 | $\mathrm{~N}=3$, Unused |  |
| 1 | 1 | $\mathrm{~N}=4$, Unused |  |

TABLE 4. FUNCTION CONTROLS FOR ALU-IDT721265

| $F_{5}$ | $\mathrm{F}_{4}$ | $F_{3}$ | $\mathrm{F}_{2}$ | $\mathrm{F}_{1}$ | $\mathrm{F}_{0}$ |  | OPERATION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | (0) | F32-F32 | Single Subtract |
| 0 | 0 | 0 | 0 | 0 | 1 | (1) | F64-F64 | Double Subtract |
| 0 | 0 | 0 | 0 | 1 | 0 | (2) | \|F32-F32| | Single ABS Subtract |
| 0 | 0 | 0 | 0 | 1 | 1 | (3) | \|F64-F64| | Double ABS Subtract |
| 0 | 0 | 0 |  | 0 | 0 | (4) | \|F32| - |F32| | Single Subtract ABS ${ }^{(1)}$ |
| 0 | 0 | 0 | 1 | 0 | 1 | (5) | \|F64|-|F64| | Double Subtract ABS ${ }^{(1)}$ |
| 0 | 0 | 0 | 1 | 1 | 0 | (6) |  | RESERVED |
| 0 | 0 | 0 | 1 | 1 | 1 | (7) |  | RESERVED |
| 0 | 0 | 1 | 0 | 0 | 0 | (8) | $-\mathrm{F} 32+0$ | Single Negate |
| 0 | 0 | 1 | 0 | 0 | 1 | (9) | $-\mathrm{F} 64+0$ | Double Subtract |
| 0 | 0 | 1 | 0 | 1 | 0 | (10) | 2-F32 | Single 2-A (1) |
| 0 | 0 | 1 | 0 | 1 |  | (11) | 2-F64 | Double 2-A(1) |
| 0 | 0 | 1 | 1 | 0 | 0 | (12) | -F32-F32 | Single 2's Complement of Addition (1) |
| 0 | 0 | 1 | 1 | 0 | 1 | (13) | -F64-F64 | Double 2's Complement of Addition (1) |
| 0 | 0 | 1 | 1 | 1 | 0 | $(14)$ $(15)$ |  | RESERVED <br> RESERVED |
|  |  |  |  |  |  |  |  |  |
| 0 | 1 | 0 | 0 | 0 | 1 | (17) | F64 + F64 | Double Addition |
| 0 | 1 | 0 | 0 | 1 | 0 | (18) | \|F32 + F32| | Single ABS Addition |
| 0 | 1 | 0 | 0 | 1 | , | (19) | $\mid F 64+$ F64\| | Double ABS Addition |
| 0 | 1 | 0 | 1 | 0 | 0 | (20) | \|F32 + |F32 | Single Add ABS |
| 0 | 1 | 0 | 1 | 0 | 1 | (21) | $\|F 64\|+\|F 64\|$ | Double Add ABS |
| 0 | 1 | 0 | 1 | 1 | 0 | (22) |  | RESERVED |
| 0 | 1 | 0 | 1 | 1 | 1 | (23) |  | RESERVED |
| 0 | 1 | 1 | 0 | 0 | 0 | (24) | $\mathrm{F} 32+0$ | Single Pass |
| 0 | 1 | 1 | 0 | 0 | 1 | (25) | $\mathrm{F} 64+0$ | Double Pass |
| 0 | 1 | 1 | 0 | 1 | 0 | (26) | F32 + \|F32 | Single Mixed Addition ${ }^{(1)}$ |
| 0 | 1 | 1 | 0 | 1 | 1 | (27) | $F 64+\|F 64\|$ | Double Mixed Addition ${ }^{(1)}$ |
| 0 | 1 | 1 | , | 0 | 0 | (28) | \|F32 $\mid+0$ | Single Pass ABS |
| 0 | 1 | 1 | 1 | 0 | 1 | (29) | $\|F 64\|+0$ | Double Pass ABS |
| 0 | 1 | 1 | 1 | 1 | 0 | (30) |  | RESERVED |
| 0 | 1 | 1 | 1 | 1 | 1 | (31) |  | RESERVED |
| 1 | 0 | 0 | 0 | 0 | 0 | (32) | COMP F32-F32 | Single Compare |
| 1 | 0 | 0 | 0 | 0 | 1 | (33) | COMP F64-F64 | Double Compare |
| 1 | 0 | 0 | 0 | 1 | 0 | (34) | F32-\|F32| | Single Mixed Subtract ${ }^{(1)}$ |
| 1 | 0 | 0 | 0 | 1 | 1 | (35) | F64-\|F64| | Double Mixed Subtract ${ }^{(1)}$ |
| 1 | 0 | 0 | 1 | 0 | 0 | (36) | COMP \|F32|-|F32 | Single Compare ABS |
| 1 | 0 | 0 | 1 | 0 | 1 | (37) | COMP \|F64|-|F64| |  |
| 1 | 0 | 0 | 1 | 1 | 0 | (38) |  | RESERVED |
| 1 | 0 | 0 | 1 | 1 | 1 | (39) |  | RESERVED |
| 1 | 0 | 1 | 0 | 0 | 0 | (40) | COMP F32-0 | Single Compare with Zero |
| 1 | 0 | 1 | 0 | 0 | 1 | (41) | COMP F64-0 | Double Compare with Zero |
| 1 | 0 | 1 | 0 | 1 | 0 | (42) | $-\|F 32\|+0$ | Single Negate of ABS ${ }^{(1)}$ |
| 1 | 0 | 1 | 0 | 1 | 0 | (43) | $-\|F 64\|+0$ | Double Negate of ABS ${ }^{(1)}$ |
| 1 | 0 | 1 | 1 | 0 | 0 | (44) | -F32 - \|F32| | Single 2's Complement of Add ABS ${ }^{(1)}$ |
|  | 0 | 1 | 1 | 0 | 1 | (45) | -\|F64|-[F64| | Double 2's Complement of Add ABS ${ }^{(1)}$ |
| 1 | 0 | 1 | 1 | 1 | 0 | (46) |  | RESERVED |
| 1 | 0 | 1 | 1 | 1 | 1 | (47) |  | RESERVED |
| 1 | 1 | 0 | 0 | 0 | 0 | (48) | U32 $\rightarrow$ D32 EX | Single Unwrap Exact |
| 1 | 1 | 0 | 0 | 0 | 1 | (49) | US4 $\rightarrow$ DSA EX | Doubte Unititap Exact |
| 1 | 1 | 0 | 0 | 1 | 0 | (50) | D32 $\rightarrow$ W32 | Single Wrap |
| 1 | 1 | 0 | 0 | 1 | 0 | (51) | D64 $\rightarrow$ W64 | Double Wrap |
| 1 | 1 | 0 | 1 | 0 | 0 | (52) | $\mathrm{U} 32 \rightarrow$ D32 INX | Single Unwrap Inexact |
| 1 | 1 | 0 | 1 | 0 | 1 | (53) | U64 $\rightarrow$ D64 INX | Double Unwrap Inexact |
| 1 | 1 | 0 | 1 | 1 | 0 | (54) |  | RESERVED |
| 1 | 1 | 0 | 1 | 1 | 1 | (55) |  | RESERVED |
| 1 | 1 | 1 | 0 | 0 | 0 | (56) | F32 $\rightarrow$ I32 | Single Fix |
| 1 | 1 | 1 | 0 | 0 | 1 | (57) | F64 $\rightarrow 164$ | Double Fix |
| 1 | 1 | 1 | 0 | 1 | 0 | (58) | $132 \rightarrow$ F32 | Single Float |
| 1 | 1 | 1 | 0 | , | 0 | (59) | $164 \rightarrow$ F64 | Double Float |
| 1 | 1 | 1 | 1 | 0 | 0 | (60) | F32 $\rightarrow$ F64 | Single Convert to Double |
| 1 | 1 | 1 | 1 | 0 | 1 | (61) | $\mathrm{F} 64 \rightarrow \mathrm{~F} 32$ | Double Convert to Single |
| 1 | 1 | 1 | 1 | 1 | 0 | (62) |  | RESERVED |
| 1 | 1 | 1 | 1 | 1 | 1 | (63) |  | RESERVED |

NOTE:

1. IDT proprietary functions. Reserved functions in Weitek-Compatible mode.

TABLE 5. IDT721265 ALU SUPERSET FUNCTION CONTROLS

| F | $F_{4}$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{2}$ | $\mathrm{F}_{1}$ | $\mathrm{F}_{0}$ |  | OPERATION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 0 | 0 0 | 0 0 | 1 1 | 0 0 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | (4) <br> (5) | $\begin{aligned} & \|F 32\|-\|F 32\| \\ & \|F 64\|-\|F 64\| \end{aligned}$ | Single Subtract Absolute Value Double Subtract Absolute Value |
| $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline(10) \\ & (11) \\ & \hline \end{aligned}$ | $\begin{aligned} & 2-F 32 \\ & 2-F 64 \end{aligned}$ | Single 2-A <br> Double 2-A |
| $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | 1 | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & (12) \\ & (13) \\ & \hline \end{aligned}$ | $\begin{aligned} & -F 32-F 32 \\ & -F 64-F 64 \end{aligned}$ | Single 2's Complement of Addition Double 2's Complement of Addition |
| 0 0 | 1 1 | 1 | 0 0 |  |  | (26) <br> (27) | $\begin{aligned} & F 32+\|F 32\| \\ & F 64+\|F 64\| \end{aligned}$ | Single Mixed Addition Double Mixed Addition |
| 1 1 | 0 0 | 0 | 0 0 |  |  | $\begin{array}{r} \text { (34) } \\ \text { (35) } \\ \hline \end{array}$ | $\begin{aligned} & \text { F32-\|F32\| } \\ & \text { F64-\|F64\| } \\ & \hline \end{aligned}$ | Single Mixed Subtract Double Mixed Subtract |
| 1 1 | 0 | 1 | 0 0 | 1 1 | 0 1 | $\begin{aligned} & (42) \\ & (43) \end{aligned}$ | $\begin{aligned} & -\|F 32\|+0 \\ & -\|F 64\|+0 \end{aligned}$ | Single Negate of Absolute Value Double Negate of Absolute Value |
| 1 1 | 0 | 1 | 1 | 0 0 | 0 1 | (44) (45) | $-\|F 32\|-\|F 32\|$ $-\|F 64\|-\|F 64\|$ | Single 2's Complement of Add Absolute Value Double 2's Complement of Add Absolute Value |

## RESULTS STATUS

The 4-bit Result Status ( $\mathrm{S}_{3-0}$ ) indicates any exceptions or conditions of the results of a floating-point operation. Comparison conditions are shown on $\mathrm{S}_{3-0}$ when comparison operations are performed. Exception status is shown on $\mathrm{S}_{3-0}$ when exceptions occur on an operation. Table 6 details the results status indicators.

## TABLE 6. STATUS TRUTH TABLE

| $\mathrm{S}_{3}{ }^{+}$ |  |  | $\mathrm{S}_{0}^{+}$ | COMPARISON CONDITION | EXCEPTION STATUS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 (0) | Equal | Result $=+0$ or -0 , exact |
| 0 | 0 | 0 | 1 (1) | Less than | Result $=+$ infinity or -infinity, exact |
| 0 | 0 | 1 | 0 (2) | Greater than | $\begin{aligned} & \text { Result finite and <>0. } \\ & \text { exact } \end{aligned}$ |
| 0 | 0 |  | 1 (3) |  | Result finite and <>0, inexact |
| 0 | 1 | 0 | 0 (4) |  | - Not used |
| 0 | 1 | 0 | 1 (5) |  | Overflow \& inexact |
| 0 | 1 | 1 | 0 (6) |  | Underilow |
| 0 | 1 | 1 | 1 (7) |  | Underflow \& inexact |
| 1 | 0 | 0 | 0 (8) |  | Operand A is denormalized |
| 1 | 0 | 0 | 1 (9) |  | Operand $B$ is denormalized |
| 1 | 0 |  | 0 (10) |  | Operands A \& B are denormalized |
| 1 | 0 | 1 | 1 (11) |  | - Not used |
| 1 | 1 | 0 | 0 (12) |  | Operand A is NAN |
| 1 | 1 | 0 | 1 (13) |  | Operand $B$ is NAN |
| 1 | 1 | 1 | 0 (14) |  | Operands A \& B are NAN |
| 1 | 1 | 1 | 1 (15) | Unordered | Invalid Operation |

During certain operations, more than one exception may occur. The higher priority exception will be indicated on the result status output.

| PRIORITY | EXCEPTION |
| :---: | :---: |
| Highest | Operands A \& B are NAN |
|  | Operand $A$ is NAN |
|  | Operand $B$ is NAN |
|  | Invalid Operation |
|  | Operands A \& B are Denormalized |
|  | Operand $A$ is Denormalized |
|  | Operand B is Denormalized |
|  | Underflow \& Inexact |
|  | Underflow |
|  | Overflow \& Inexact |
| Lowest | Result is Finite $<>0$, Inexact |

## TIMING

The IDT721264 and IDT721265 are designed to be able to operate as pipelined processors, to maximize systems throughput or to be able to operate as flow-through processors to minimize the latency period from input to output result. The following figures explain the various timing constraints for pipelined and flow-through modes in both single and double precision operations.

## MULTIPLIER TIMINGS

## 64-BIT MAXIMUM PIPELINED THROUGHPUT

For maximum throughput for 64-bit multiplications, the accumulator timer should be set to clock/2 $\left(M_{7-6}=1\right)$, the pipeline advance control should be set to four ( $\mathrm{M}_{11-8}=4$ ), the pipeline registers should be latched $\left(M_{5}=1\right)$ and the DM and DL registers
should be transparent ( $M_{4}=0$ ). The timing is shown in Figure 3.
The first cycle after the inputs and function code are loaded, the 64-bit multiplication begins. Two cycles later, the accumulator stores the partial product of the first pass through the array. Two cycles later, the unrounded results are latched into the pipeline register. Three cycles later ( $\mathrm{tpf4}^{2}$ ), the result is available on the output port.


Figure 3. IDT721264 64-bit Pipelined Operation Timing

## 32-BIT MAXIMUM PIPELINED THROUGHPUT

For maximum throughput for 32-bit multiplications, the accumulator timer should be set to clock/1 ( $M_{7-6}=0$ ), the pipeline advance control should be set to two ( $\mathrm{M}_{11-8}=2$ ), the pipeline registers and the DM and DL register should be latched ( $\mathrm{M}_{5}=\mathrm{M}_{4}=1$ ). The result of the multiplication will be stored on the most significant half of the DM register. The timing is shown is Figure 4.

The first cycle after the inputs and function code are loaded, the 32 -bit multiplication begins. Two cycles later, the unrounded results are latched into the pipeline register. Two cycles later, the results are at the input of the DM register. One cycle later ( $\mathrm{t}_{\mathrm{p} 32}$ ), the result is available at the input of the ZREG and can be output on the following cycle.


Figure 4. IDT721264 32-bit Pipelined Operation Timing

## 64-BIT MINIMUM LATENCY FLOW-THROUGH

For minimum latency for 64-bit multiplications, the accumulator timer should be set to clock/2 ( $\mathrm{M}_{7-6}=1$ ), the pipeline advance control should be set to zero $\left(\mathrm{M}_{11-8}=0\right)$ and the pipeline registers and DM and DL registers should be transparent ( $M_{5}=M_{4}=0$ ). The timing is shown is Figure 5.

The first cycle after the inputs and function code are loaded, the 64 -bit multiplication begins. Two cycles later, the accumulator stores the partial product of the first pass through the array. Four cycles later (tflow64), the result is available at the input of the ZREG and can be output on the following cycle.


Figure 5. IDT721264 64-bit Flow-through Operation Timing

## 32-BIT MINIMUM LATENCY FLOW-THROUGH

For minimum latency for 32-bit multiplications, the accumulator timer should be set to clock/2 ( $\mathrm{M}_{7-6}=1$ ), the pipeline advance control should be set to zero ( $\mathrm{M}_{11-8}=0$ ) and the pipeline registers and DM and DL registers should be transparent ( $M_{5}=M_{4}=0$ ).

The result of the multiplication will be stored on the most significant half of the DM register. The timing is shown is Figure 6.

The first cycle after the inputs and function code are loaded, the 32-bit multiplication begins. Four Cycles later (tFLow32), the result is available at the input of the ZREG and can be output on the following cycle.


Figure 6. IDT721264 32-bit Flow-through Operation Timing

## ALU TIMINGS

## 32-BIT AND 64-BIT MAXIMUM PIPELINED THROUGHPUT

should be set to two ( $\mathrm{M}_{11-8}=2$ ) and all pipeline registers should be enabled ( $M_{7}=M_{6}=M_{5}=M_{4}=1$ ). The timing is shown in Figure 7.

The ALU has the same throughput for 32-bit and 64-bit operations. For maximum throughput, the pipeline advance control


Figure 7. IDT721265 32-bit and 64-bit Plpelined Timing

## 32-BIT AND 64-BIT MINIMUM LATENCY FLOW-THROUGH

should be disabled ( $M_{7}=M_{6}=M_{5}=M_{4}=0$ ). The timing is shown in Figure 8.

For minimum latency for ALU operations, the pipeline advance control should be set to zero ( $\mathrm{M}_{11-8}=0$ ) and all pipeline registers


Figure 8. IDT721265 32-bit and 64-bit Flow-through Timing


NOTE:

1. CSU is LOW.

## IEEE COMPATIBILITY

The IDT721264 and IDT721265 conform to the IEEE Standard 754, 1895 Version, which specifies floating-point processor data formats, rounding modes and exception handling. Many data formats are specified in the IEEE Standard 754: single precision, double precision, normalized numbers, denormalized numbers, wrapped numbers, zero and infinity. See Table 7. The Gradual Underflow section discusses how denormalized numbers (DNRMs) are handled.

## DATA FORMATS

## SINGLE PRECISION

The chip set performs 32 -bit and 64-bit IEEE standard floatingpoint operations. The 32 -bit data format has a single sign bit, a 23-bit magnitude fraction field and an 8-bit exponent field in the following format:

| 3130 |  | 23 |
| :---: | :---: | :---: |
| Sign bit | 8-bit Exponent | 23-bit Fraction |

Exponents for normalized single precision numbers range from 1 to 254 . Exponents of zero and 255 are reserved for special operands. The exponent bias is +127 , which means that the exponent value is e-127. The fraction value is 1.f, where 1 is the hidden bit and $f$ is the fraction. The single precision number can be represented as (1) ${ }^{\mathrm{S}} \times 2^{\mathrm{e}-127} \times 1 . \mathrm{f}$.

## DOUBLE PRECISION

The 64-bit data format has a single sign bit, a 52 -bit magnitude fraction field and an 11-bit exponent field in the following format:


Exponents for normalized double precision numbers range from 1 to 2046. Exponents of zero and 2047 are reserved for special operands. The exponent bias is +1023 , which means that the
exponent value is e-1023. The fraction value is $1 . f$, where 1 is the hidden bit and $f$ is the fraction. The double precision number can be represented as ( 1$)^{\mathrm{S}} \times 2^{-\mathrm{e}-1023} \times 1 . \mathrm{f}$.

## NORMALIZED NUMBERS (NORM)

Most operations are performed on normalized numbers. In normalized single precision numbers where the exponent ranges from 1 (00000001) to 254 ( 11111110 ), the fraction is normalized and the hidden bit equals 1. This translates to a decimal number range from $10^{+38}$ to $10^{-38}$ for both positive and negative numbers and a precision of 7 decimal places.

In normalized double precision numbers where the exponent ranges from 1 to 2046, the fraction is normalized and the hidden bit equals 1. This translates to a decimal number range from $10^{+307}$ to $10^{-308}$ for both positive and negative numbers and a precision of 15 decimal places.

## INFINITY

Infinity is defined as an exponent of 1 and a fraction of 0 . IEEE Standard 754 defines both positive and negative infinity.

## ZERO

Zero is defined as an exponent of 0 , the hidden bit of 0 and a fraction of 0 . IEEE Standard 754 defines both +0 and -0.

## DENORMALIZED NUMBERS (DNRM)

A denormalized number is defined with an exponent of 0 , the hidden bit of 0 and a non-zero fraction. Only the ALU can directly handle denormalized numbers. To multiply two denormalized numbers, the operands must first be wrapped by the ALU, then sent to the multiplier for the multiplication of two wrapped (and normalized) numbers.

## WRAPPED NUMBERS (WNRM)

A wrapped number is created by normalizing a denormalized number's fraction and subtracting the number of shifts from the exponent. The fraction is shifted left until the hidden bit is 1 . The exponent equals one minus the number of shifts and is in two's complement format. Only the ALU can wrap denormalized numbers and the multiplier can operate on one or two wrapped numbers.

## UN-NORMALIZED NUMBERS (UNRM)

An un-normalized number results from an addition or multiplication which is smaller than the minimum representable normalized number. An un-normalized number has a wrapped exponent, a hidden bit of 1 and a normalized fraction. The smallest un-normalized number (UNRM.MIN) is the result of multiplying the two smallest denormalized numbers (DNRM.MIN).

## NOT-a-NUMBER (NaN)

Not-a-Number is a special data format to flag data overflow or underflow, uninitialized operands and invalid operations (i.e., $0 \times \infty$ ). Not-a-Number has an exponent of all 1 s and a nonzero fraction.

TABLE 7. IEEE SINGLE PRECISION FORMATS SUPPORTED BY THE IDT721264 AND IDT721265

| OPERAND | EXPONENT | FRACTION | HIDDEN BIT | VALUE |
| :---: | :---: | :---: | :---: | :---: |
| NAN | 255 | ANY | N/A | NONE |
| INFINITY | 255 | ALL O's | 1 | $(-1)^{s} \infty$ |
| NORM.MAX | 254 | ALL 1's | 1 | $(-1)^{5} \times 2^{127} \times(2)$ |
| NORM | 1 to 254 | ANY | 1 | $(-1)^{S} \times 2^{\theta-127} \times(1 . f)$ |
| NORM.MIN | 1 | ALL O's | 1 | $(-1)^{5} \times 2^{-126} \times(1)$ |
| DNRM.MAX | 0 | ALL 1's | 0 | $(-1)^{5} \times 2^{-126}$ |
| DNRM | 0 | ANY | 0 | $(-1)^{5} \times 2^{-126} \times(0 . f)$ |
| DNRM.MIN | 0 | 000... 01 | 0 | $(-1)^{5} \times 2^{-126} 2^{-23}$ |
| WNRM.MAX | 0 | ALL 1's | 1 | $(-1)^{5} \times 2^{-126}$ |
| WNRM | 0 to (-22) | ANY | 1 | $(-1)^{5} \times 2^{e-127} \times(1 . f)$ |
| WNRM.MIN | -22 | ALL O's | 1 | $(-1)^{5} \times 2^{-149}$ |
| UNRM.MAX | 0 | ALL 1's | 1 | $(-1)^{5} \times 2^{-126}$ |
| UNRM. MIN | -171 | ALL 0's | 1 | $(-1)^{S} \times 2^{-298}$ |
| ZERO | 0 | ALL O's | 1 | $(-1)^{5} 0$ |

## ROUNDING MODES

The chip set supports the four IEEE Standard 754 rounding modes: round to nearest, round toward zero, round toward plus infinity and round toward minus infinity. Biased rounding or unbiased rounding may occur. Biased rounding introduces a small offset in the direction of the bias. IEEE Standard 754 specifies positive bias, negative bias and bias toward zero. Unbiased rounding rounds toward the nearest representable number. If a number is halfway between two representable numbers, the number is rounded towards the nearest even number which averages the rounding up and down.

## ROUND TO NEAREST (RN)

The result is rounded to the nearest representable number. If a number is halfway between two representable numbers, the number is rounded towards the nearest even number.

## ROUND TOWARDS ZERO (RZ)

The result is rounded to the nearest representable number not greater in magnitude than the number.

## ROUND TOWARD PLUS INFINITY (RP)

The result is rounded to the nearest representable number not less than the number.

## ROUND TOWARD MINUS INFINITY (RM)

The result is rounded to the nearest representable number not greater than the number.

If the result of an operation is less than the minimum representable number, the underflow condition exists and is han-
dled differently in the multiplier and ALU. In the Fast mode the underflow result is set to zero for both the multiplier and ALU. In the IEEE mode, the multiplier will not round the underflow result but will wrap it. The inexact status bit, $\mathrm{S}_{0}$, is one if any of the truncated bits contains a one. The ALU can unwrap the result, using the "UNWRAP EXACT" or "UNWRAP INEXACT" depending on the value of $\mathrm{S}_{0}$. The ALU status register will show whether the result is exact or inexact.

## EXCEPTION HANDLING

The chip set performs exception handling according to the IEEE Standard 754. The status bits are pipelined synchronously with the operands and partial results. The status bits are stored in the STREG1 when the result is clocked into the output register until the rising edge of the next clock cycle.

The result of an ALU Compare operation is shown on the status output. A Compare result supersedes an exception status.

## INEXACT (INX)

When the result of an ALU or multiplier operation losses accuracy, an Inexact status is shown. The ALU computes more that 23 fraction bits in a single precision and 53 bits in double precision. If any of the lesser significant bits equals 1 , then an INX is signaled. In floating-point to fixed-point conversions, any loss of accuracy will signal INX. For normalized number operations, INX will not be signaled.

## UNDERFLOW (UNF)

Underflow is asserted if a rounded result is less than the minimum normalized number. If the result is exactly zero, UNF will not be asserted.

## OVERFLOW (OVF)

Overflow is asserted if a rounded result is greater than the maximum normalized number. The result is either infinity or the largest representable number and is a factor of the Round mode.

## RESULT

+ NORM.MAX (positive)
-NORM.MAX (negative)
$+\infty$ (positive)
$-\infty$ (negative)

ROUNDING MODE
RM or RZ
RP or RZ
RN or RP
RN or RM
Overflow is also asserted if the result of a floating-to-fixed operation overflows the 32-bit format.

## INVALID OPERATION (INV)

The following are Invalid Operations (INV):

- One of the operands is a NaN
- $0 \times \infty$
- $+\infty-+\infty$
- $-\infty++\infty$
- $+\infty+-\infty$
- $-\infty--\infty$


## OPERATIONS

The following tables represent different results obtained from different operand formats and rounding modes. Tables for both IEEE and Fast modes are shown. All results are in the "Result-Exception Status" format.

Table 8. Floating-Point Add/Subtract ("Fast" Mode)
Table 9. Floating-Point Multiply ("Fast" Mode)
Table 10. Floating-Point Add/Subtract (IEEE Mode)
Table 11. Floating-Point Multiply (IEEE Mode)
Table 12. Floating-Point Compare Status
Table 13. Convert Single Precision to Double Precision
Table 14. Convert Double Precision to Single Precision
Table 15. Double Precision Float
Table 16. Single Precision Float
Table 17. Double Precision Fixed
Table 18. Single Precision Fixed
Table 19. Double Wrap Denormalized Value
Table 20. Single Wrap Denormalized Value
Table 21. Double Unwrap Exact Value
Table 22. Single Unwrap Exact Value

TABLE 8. FLOATING-POINT ADD/SUBTRACT ("FAST" MODE)

| A/B | ZERO | DNRM | NRM | INF | NAN |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ZERO | OK-ZERO ${ }^{(3)}$ | OK-ZERO ${ }^{(3)}$ | OK-NRM | OK-INF | INV-NAN |
| DNRM | OK-ZERO ${ }^{(3)}$ | OK-ZERO ${ }^{(3)}$ | OK-NRM | OK-INF | INV-NAN |
| NRM | OK-NRM | OK-NRM | OK-ZERO <br> UNF-ZERO <br> OK-NRM <br> OK-INF ${ }^{(4)}$ | OK-INF | INV-NAN |
| INF | OK-INF | OK-INF | OK-INF | $\begin{aligned} & \text { OK-INF }{ }^{(1)} \\ & \text { INV-NAN } \end{aligned}$ | INV-NAN |
| NAN | INV-NAN | INV-NAN | INV-NAN | INV-NAN | INV-NAN |

## NOTES:

1. $+\mathbb{I N F}+\mathbb{I N F} \rightarrow+\mathbb{I N F}$

- INF-INF $\rightarrow$-INF

2.     + INF-INF $\rightarrow$ NAN
$-I N F+I N F \rightarrow$ NAN
3.     + ZERO + ZERO $\rightarrow+$ ZERO (RN, RZ, RP, RM)
$-Z E R O-Z E R O \rightarrow-Z E R O$ (RN, RZ, RP, RM)

+ ZERO-ZERO $\rightarrow+$ ZERO (RN, RZ, RP)
+ ZERO-ZERO $\rightarrow$-ZERO (RM)
$-Z E R O+$ ZERO $\rightarrow+$ ZERO (RN, RZ, RP)
$-Z E R O+Z E R O \rightarrow-Z E R O$ (RM)

4. OVF will produce INF or MAX.NRM, depending upon the rounding mode

+ NRM.MAX if [(RM, RZ) AND (TRESULTS is + )]
+ NRM.MAX if [(RM, RZ) AND (TRESULTS is -)]
+ INF if [(RN, RP) AND (TRESULT is + )]
-INF if [(RN, RM) AND (TRESULT is +)]

TABLE 9. FLOATING-POINT MULTIPLICATION ("FAST" MODE)

| A/B | ZERO | DNRM | NRM | INF |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ZERO | OK-ZERO | OK-ZERO | OK-NRM | INF-NAN |  |
| DNRM | OK-ZERO | OK-ZERO | OK-NRM | OK-INF |  |
| NRM | OK-ZERO | OK-ZERO | UNF-ZERO <br> OK-NRM <br> OK-INF(1) | OK-INF | INV-NAN |
| INF | INF-NAN | OK-INF | OK-INF | OK-INF |  |
| NAN | INV-NAN | INV-NAN | INV-NAN | INV-NAN | INV-NAN |

NOTES:

1. OVF will produce INF or MAX.NRM, depending upon the rounding mode

+ NRM.MAX if [(RM, RZ) AND (TRESULTS is + )]
+ NRM.MAX if [(RM, RZ) AND (TRESULTS is -)]
+ INF if [(RN, RP) AND (TRESULT is + )]
- INF if [(RN, RM) AND (TRESULT is -)]

TABLE 10. FLOATING-POINT ADD/SUBTRACT (IEEE MODE)

| A/B | ZERO | DNRM | NRM | INF | NAN |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ZERO | OK-ZERO ${ }^{(3)}$ | UNF-WNRM | OK-NRM | OK-INF | INV-NAN |
| DNRM | UNF-WNRM | UNF-WNRM <br> OK-ZERO(3) <br> OK-NRM | OK-NRM <br> UNF-WNRM | OK-INF |  |
| NRM | OK-NRM | UNF-WNRM <br> OK-NRM <br> OK-INF (4) | OK-ZERO <br> UNF-WNRM <br> OK-NRM <br> OK-INF(4) | OK-INF | INV-NAN |
| INF | OK-INF | OK-INF | OK-INF | OK-INF(1) <br> INV-NAN(2) | INV-NAN |
| NAN | INV-NAN | INV-NAN | INV-NAN | INV-NAN | INV-NAN |

## NOTES:

1.     + INF + INF $\rightarrow+$ INF

- INF-INF $\rightarrow$-INF

2.     + INF-INF $\rightarrow$ NAN
$-I N F+I N F \rightarrow$ NAN
3.     + ZERO + ZERO $\rightarrow+$ ZERO (RN, RZ, RP, RM)
$-Z E R O-Z E R O \rightarrow-Z E R O$ (RN, RZ, RP, RM)

+ ZERO-ZERO $\rightarrow+$ ZERO (RN, RZ, RP)
+ ZERO-ZERO $\rightarrow-$ ZERO (RM)
- ZERO + ZERO $\rightarrow+$ ZERO (RN, RZ, RP)
$-Z E R O+Z E R O \rightarrow-Z E R O$ (RM)

4. OVF will produce INF or MAX.NRM, depending upon the rounding mode

+ NRM.MAX if [(RM, RZ) AND (TRESULTS is +$)]$
+ NRM.MAX if [(RM, RZ) AND (TRESULTS is -)]
+ INF if $[($ RN, RP) AND (TRESULT is +$)]$
-INF if [(RN, RM) AND (TRESULT is + )]
TABLE 11. FLOATING-POINT MULT!PLICAT!ON (IEEE MODE)

| A/B | ZERO | DNRM | NRM | INF | NAN |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ZERO | OK-ZERO | OK-ZERO | OK-ZERO | INF-NAN |  |
| DNRM | OK-ZERO | OK-ZERO | DIN-ZERO | OK-INF |  |
| NRM | OK-ZERO | OK-ZERO | UNF-ZERO <br> OK-NRM <br> OK-INF(1) | OK-INF | INV-NAN |
| INF | INF-NAN | OK-INF | OK-INF | OK-INF |  |
| NAN | INV-NAN | INV-NAN | INV-NAN | INV-NAN | INV-NAN |

## NOTES:

1. OVF will produce INF or MAX.NRM, depending upon the rounding mode
[^14]TABLE 12. FLOATING-POINT COMPARE STATUS


NOTE:

1. Equal, less than or greater than
$E-A=B$
$L-A<B$
$G-A>B$
U-Unordered
TABLE 13. CONVERT SINGLE TO DOUBLE

| F32 $\rightarrow$ F64 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| F32 OPERAND | F64 RESULT |  | STATUS | COMMENTS |  |
| 077777 | 177777 | 077777 | 177777 |  |  |
| 177777 | 177777 | 12 | NaN |  |  |
| 077600 | 000000 | $\begin{array}{l}077760 \\ 000000\end{array}$ | $\begin{array}{l}000000 \\ 000000\end{array}$ | 1 | +INF |
| 077577 | 000000 | 043757 | 177777 |  |  |
| 160000 | 000000 | 2 | +MAX.NRM |  |  |
| 037600 | 000000 | $\begin{array}{l}037760 \\ 000000\end{array}$ | $\begin{array}{c}000000 \\ 000000\end{array}$ | 2 | +1 |
| 000200 | 000000 | $\begin{array}{l}034020 \\ 000000\end{array}$ | $\begin{array}{l}000000 \\ 000000\end{array}$ | 2 | +MIN.NRM |
| 000177 | 177777 | $\begin{array}{l}033757 \\ 140000\end{array}$ | $\begin{array}{l}177777 \\ 000000\end{array}$ | 2 | +MAX.DNRM |
| 000000 | 000001 | 033240 | 000000 | 2 | +MIN.DNRM |
| 000000 | 000000 | $\begin{array}{l}000000 \\ 000000\end{array}$ | $\begin{array}{l}0000000 \\ 000000\end{array}$ | 0 | +ZERO |
| 177600 | 000000 | $\begin{array}{l}177760 \\ 000000\end{array}$ | $\begin{array}{l}000000 \\ 000000\end{array}$ | 1 | -INF |
| 177577 | 177777 | 143757 | 177777 |  |  |
| 160000 |  |  |  |  |  |$)$

TABLE 14. CONVERT DOUBLE TO SINGLE ${ }^{(1)}$

| F64 $\rightarrow$ F32 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| F64 OPERAND |  | F32 RESULT |  | STATUS | COMMENTS |
| $\begin{aligned} & 077777 \\ & 177777 \end{aligned}$ | $\begin{aligned} & 177777 \\ & 177777 \end{aligned}$ | 077777 | 177777 | 12 | NaN |
| $\begin{aligned} & 077760 \\ & 000000 \end{aligned}$ | $\begin{aligned} & 000000 \\ & 000000 \end{aligned}$ | 077600 | 000000 | 1 | + INF |
| $\begin{aligned} & 077757 \\ & 000000 \\ & \hline \end{aligned}$ | $\begin{aligned} & 177777 \\ & 000000 \\ & \hline \end{aligned}$ | 077600 | 000000 | 5 | + MAX.NRM OPERAND |
| $\begin{aligned} & 043757 \\ & 170000 \end{aligned}$ | $\begin{aligned} & 177777 \\ & 000000 \end{aligned}$ | 077600 | 000000 | 5 | + OVF RESULT |
| $\begin{aligned} & 043757 \\ & 160000 \end{aligned}$ | $\begin{aligned} & 177777 \\ & 000000 \end{aligned}$ | 077577 | 177777 | 2 | + MAX.NRM |
| $\begin{aligned} & 043757 \\ & 177777 \end{aligned}$ | $\begin{aligned} & 177777 \\ & 177777 \end{aligned}$ | 077400 | 000000 | 3 | + INEXACT |
| $\begin{aligned} & 037760 \\ & 000000 \end{aligned}$ | $\begin{aligned} & 000000 \\ & 000000 \end{aligned}$ | 037600 | 000000 | 2 | +1 |
| $\begin{aligned} & 034020 \\ & 000000 \end{aligned}$ | $\begin{aligned} & 000000 \\ & 000000 \end{aligned}$ | 000200 | 000000 | 2 | $\begin{aligned} & \text { +MIN.NRMM } \\ & \text { RESULT } \end{aligned}$ |
| $\begin{aligned} & 034017 \\ & 160005 \end{aligned}$ | $\begin{aligned} & 177777 \\ & 000000 \end{aligned}$ | 000200 | 000000 | 3 | $\begin{aligned} & + \text { MIN.NRMM } \\ & \text { RESULT } \end{aligned}$ |
| $\begin{aligned} & 033757 \\ & 140000 \end{aligned}$ | $\begin{aligned} & 177777 \\ & 000000 \\ & \hline \end{aligned}$ | 000177 | 177777 | 6 | $\begin{aligned} & + \text { MAX.DNRM } \\ & \text { RESULT } \end{aligned}$ |
| $\begin{aligned} & 033240 \\ & 000000 \end{aligned}$ | $\begin{aligned} & 000000 \\ & 000000 \\ & \hline \end{aligned}$ | 000000 | 000001 | 6 | +MIN.DNRM RESULT |
| $\begin{aligned} & 033230 \\ & 000000 \end{aligned}$ | $\begin{aligned} & 000000 \\ & 000000 \end{aligned}$ | 000000 | 000001 | 7 | + MIN.DNRM |
| $\begin{aligned} & 033220 \\ & 000000 \end{aligned}$ | $\begin{aligned} & 000000 \\ & 000000 \end{aligned}$ | 000000 | 000000 | 7 | $\begin{aligned} & \text { +ZERO } \\ & \text { RESULT } \end{aligned}$ |
| $\begin{aligned} & 000020 \\ & 000000 \end{aligned}$ | $\begin{aligned} & 000000 \\ & 000000 \end{aligned}$ | 000000 | 000000 | 7 | + MIN.NRM OPERAND |
| $\begin{aligned} & 000017 \\ & 177777 \end{aligned}$ | $\begin{array}{r} 177777 \\ 177777 \\ \hline \end{array}$ | 000000 | 000000 | 7 | +MAX.DNRM OPERAND |
| $\begin{aligned} & 000000 \\ & 000000 \end{aligned}$ | $\begin{aligned} & 000000 \\ & 000000 \end{aligned}$ | 000000 | 000000 | 0 | + ZERO |
| $\begin{aligned} & 177760 \\ & 000000 \\ & \hline \end{aligned}$ | $\begin{aligned} & 000000 \\ & 000000 \end{aligned}$ | 177600 | 000000 | 1 | -INF |
| $\begin{aligned} & 177757 \\ & 177777 \end{aligned}$ | $\begin{aligned} & 177777 \\ & 177777 \end{aligned}$ | 177600 | 000000 | 5 | -MAX.NRM OPERAND |
| $\begin{aligned} & 100000 \\ & 000000 \end{aligned}$ | $\begin{aligned} & 000000 \\ & 000000 \\ & \hline \end{aligned}$ | 100000 | 000000 | 0 | -ZERO |

## NOTE:

1. Round Mode $=$ RN

TABLE 15. DOUBLE FLOAT

| I32 $\rightarrow$ F64 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| I32 OPERAND |  | F64 RESULT |  | STATUS | COMMENTS |
| 077777 | 177777 | 040737 <br> 177700 | 177777 <br> 000000 | 2 | +MAX <br> OPERAND |
| 077777 | 177776 | 040737 <br> 177600 | 177777 <br> 000000 | 2 | - |
| 000000 | 000002 | 040000 <br> 000000 | 000000 <br> 00000 | 2 | +2 |
| 000000 | 000001 | 037760 <br> 000000 | 000000 <br> 000000 | 2 | +1 |
| 000000 | 000000 | 000000 <br> 000000 | 000000 <br> 000000 | 0 | ZERO |
| 177777 | 177777 | 137760 <br> 000000 | 000000 <br> 00000 | 2 | -1 |
| 177777 | 177776 | 140000 <br> 000000 | 000000 <br> 000000 | 2 | -2 |
| 100000 | 000002 | 140737 <br> 177600 | 177777 <br> 000000 | 2 | - |
| 100000 | 000001 | 140737 <br> 177700 | 177777 <br> 000000 | 2 | - |
| 100000 | 000000 | 140740 <br> 000000 | 000000 <br> 000000 | 2 | OPMAX |

TABLE 16. SINGLE FLOAT ${ }^{(1)}$

| I32 $\rightarrow$ F32 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| I32 OPERAND | F32 RESULT |  | STATUS | COMMENTS |  |
| 077777 | 177777 | 047400 | 000000 | 3 | +MAX OPERAND |
| 077777 | 177700 | 047400 | 000000 | 3 | - |
| 077777 | 177600 | 047377 | 177777 | 2 | - |
| 000000 | 000002 | 040000 | 000000 | 2 | +2 |
| 000000 | 000001 | 037600 | 000000 | 2 | +1 |
| 000000 | 000000 | 000000 | 000000 | 0 | ZERO |
| 177777 | 177777 | 137600 | 000000 | 2 | -1 |
| 177777 | 177776 | 140000 | 000000 | 2 | -2 |
| 100000 | 000000 | 147400 | 000000 | 2 | - MAX OPERAND |

NOTE:

1. Round Mode $=\mathrm{RN}$

TABLE 17. DOUBLE FIX ${ }^{(1)}$

| F64 $\rightarrow$ I32 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| F64 OPERAND | I32 RESULT | STATUS | COMMENTS |  |  |
| 077777 | 177777 | 077777 | 177777 | 12 | NAN |
| 177777 | 177777 |  |  |  |  |$)$

NOTE:

1. Round Mode $=$ RN

TABLE 18. SINGLE FIX ${ }^{(1)}$

| F32 $\rightarrow$ I32 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| F32 OPERAND |  | 132 RESULT |  | StATUS | COMMENTS |
| 077777 | 177777 | 077777 | 177777 | 12 | NAN |
| 077600 | 000000 | 077777 | 177777 | 5 | + INF |
| 077577 | 177777 | 077777 | 177777 | 5 | + MAX.NRM |
| 047400 | 000000 | 077777 | 177777 | 5 | + OVF |
| 047377 | 177777 | 077777 | 177600 | 2 | + MAX RESULT |
| 040000 | 000000 | 000000 | 000002 | 2 | +2 |
| 037600 | 000000 | 000000 | 000001 | 2 | +1 |
| 037500 | 000000 | 000000 | 000001 | 3 | +1 |
| 000200 | 000000 | 000000 | 000000 | 3 | + MIN.NRM |
| 000000 | 000001 | 000000 | 000000 | 3 | + MIN.DNRM |
| 000000 | 000000 | 000000 | 000000 | 2 | + ZERO |
| 177600 | 000000 | 100000 | 000000 | 5 | -INF |
| 177577 | 177777 | 100000 | 000000 | 5 | -MAX.NRM |
| 147400 | 000001 | 100000 | 000000 | 5 | -OVF |
| 147400 | 000000 | 100000 | 000000 | 2 | -MAX RESULT |
| 140000 | 000000 | 177777 | 177776 | 2 | -2 |
| 137600 | 000000 | 177777 | 177777 | 2 | -1 |
| 137500 | 000000 | 177777 | 177777 | 3 | -1 |
| 137400 | 000000 | 000000 | 000000 | 3 | -ZERO |
| 100200 | 000000 | 000000 | 000000 | 3 | -MIN.NRM |
| 100000 | 000001 | 000000 | 000000 | 3 | -MIN.DNRM |
| 100000 | 000000 | 000000 | 000000 | 0 | -ZERO |

NOTE:

1. Round Mode $=$ RN

TABLE 19.
DOUBLE WRAP DENORMALIZED VALUE

| D64 $\rightarrow$ W64 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| D64 OPERAND |  | W64 RESULT |  | STATUS | COMMENTS |
| 000000 | 000000 | 076320 | 000000 | 2 | + MIN.DNRM |
| 000000 | 000001 | 000000 | 000000 |  |  |
| 000010 | 000000 | 000000 | 000000 | 2 | - |
| 000000 | 000000 | 000000 | 000000 | 2 |  |
| 000017 | 177777 | 000017 | 177777 | 2 | + MAX.DNRM |
| 177777 | 177777 | 177777 | 177776 | 2 |  |

TABLE 20.
SINGLE WRAP DENORMALIZED VALUE

| D32 $\rightarrow$ W32 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| D32 OPERAND |  | W32 RESULT |  | STATUS | COMMENTS |
| 100000 | 000001 | 172400 | 000000 | 2 | -MIN.DNRM |
| 100100 | 000000 | 100000 | 000000 | 2 | - |
| 100177 | 177777 | 100177 | 177776 | 2 | -MAX.DNRM |

TABLE 21. DOUBLE UNWRAP EXACT VALUE ${ }^{(1)}$

| U64 $\rightarrow$ D64 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| U64 OPERAND |  | D64 RESULT |  |  | STATUS |
| 0000017 | 177777 | COMMENTS |  |  |  |
| 177777 | 177777 | 000020 | 000000 | 3 | +MIN.NRM <br> RESULT |
| 000000 | 000000 | 000010 | 000000 |  | 000000 |
| 000000 | 000000 | 000000 | 000000 | 6 | +UNF |
| 077777 | 177777 | 000010 | 000000 | 7 | - |
| 177777 | 177777 | 000000 | 000000 |  | - |
| 076320 | 000000 | 000000 | 000000 | 6 | +MIN.DNRM |
| 000000 | 000000 | 000000 | 000001 | 6 | RESULT |
| 076317 | 177777 | 000000 | 000000 | 7 | - |
| 177777 | 177777 | 000000 | 000001 | 7 | - |

NOTE:

1. Round Mode $=\mathrm{RN}$

TABLE 22.
SINGLE UNWRAP EXACT VALUE ${ }^{(1)}$

| U32 $~+~ D 32 ~$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| U32 OPERAND | D32 RESULT |  | STATUS | COMMENTS |  |
| 100177 | 177777 | 100200 | 000000 | 3 | - |
| 100000 | 000000 | 100100 | 000000 | 6 | - |
| 177777 | 177777 | 100100 | 000000 | 7 | - |
| 172400 | 000000 | 100000 | 000001 | 6 | - |
| 172577 | 177777 | 100000 | 000002 | 7 | - |

NOTE:

1. Round Mode $=\mathrm{RN}$

## GRADUAL UNDERFLOW

The minimumnormalized number has an exponent of one and a fraction field of zero. Zero has an exponent of zero and a fraction field of all zeros. This gives users the ability to deal with numbers between NORM.MIN and ZERO. These numbers are known as denormals. Their format is given in the number format section. The IEEE standard has specified gradual underflow as the way to handle denormals. Many of the features of the IDT721264 and IDT721265 are included to deal with denormals in a manner consistent with IEEE Standard 754 . Since denormals are very close to zero, many applications can substitute zero for a denormal without a significant loss of accuracy. For these applications, a "FAST" mode is included which substitutes zero for all denormalized inputs to the IDT721264 and IDT721265. Zero is also inserted for all UNRM outputs in "FAST" mode.

For all arithmetic operations, the IDT721265 handles denormalized inputs directly as it would handle and other number.

Unfortunately, a floating-point multiplier must either operate exclusively on normalized numbers or suffer large cost and performance penalties in dealing directly with denormals. A normalized format that yields an equivalent to a given denormalized number is the wrapped format. The number format table shows the equivalence of wrapped and denormalized numbers. To translate a denormalized number to a wrapped number, the fraction is normalized (shifted up so that a one is in the hidden bit) and one is subtracted from the exponent for every position shifted. The IDT721264 can multiply correctly either two wrapped numbers or a wrapped and a normalized number. To understand the full procedure, consider the following case.

Assume one of the two input operands to the IDT721264 is a denormalized number. Four cycles after the input, the denorm
exception is flagged. The denormalized operand must then be sent to the IDT721265 to be wrapped. Once wrapped, the operand can be sent back to the IDT721264 for multiplication. The result o the multiplication will either be a normalized number or a UNRM.

If the result is a UNRM, status bit $\mathrm{S}_{0}$ indicates either UNF (if all the truncated bits are equal to zero) or UNF-INX (if any of the truncated bits is equal to one).

No rounding will occur regardless of the rounding mode specified.

The underflowed number may then be sent to the IDT721265 for "unwrapping". To unwrap a number, the fraction field is shifted right and the exponent incremented by one for each shitt position. Status bit $\mathrm{S}_{0}$ must be used to conditionally execute the "UNWRAP INEXACT" or "UNWRAP EXACT" instruction. The rounding must beperformed in the ALU. The unwrapping may have three possible results:
RESULT

DNRM

DNRM

ZERO

EXCEPTION
UNF

UNF-INX
f either the "UNWRAP INEXACT instruction is executed or if the result of the "UNWRAP INEXACT" instruction is inexact.

The result is zero, but the unwrapping has resulted in the loss of precision.

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $+70^{\circ} \mathrm{C}$
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B
Pin Grid Array
(Commercial only)
Clock Cycle Time (ns)

Low Power
32-/64-Bit Floating-Point Multiplier
32-/64-Bit Floating-Point ALU


## FEATURES:

- $16 \times 16$ parallel multiplier with double precision product
- $20 n s$ clocked multiply time
- Low power consumption: 120mA
- Produced with advanced submicron CEMOS ${ }^{\text {TM }}$ highperformance technology
- IDT7216L is pin- and functionally-compatible with TRW MPY016H/K and AMD Am29516
- IDT7217L requires only single clock with register enables making it pin- and functionally-compatible with AMD Am29517
- Configured for easy array expansion
- User-controlled option for transparent output register mode
- Round control for rounding the MSP
- Single 5V power supply
- Input and output directly TTL- compatible
- Three-state output
- Available in plastic DIP, Shrink-DIP, Fine-Pitch LCC, LCC, PLCC, Flatpack and Pin Grid Array
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87531 is pending listing on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT7216/IDT7217 are high-speed, low-power $16 \times 16$-bit multipliers ideal for fast, real time digital signal processing applications. Utilization of a modified Booths algorithm and IDT's highperformance, submicron CEMOS technology, has achieved speeds comparable to bipolar (20ns max.), at $1 / 10$ th the power consumption.

The IDT7216/IDT7217 are ideal for applications requiring highspeed multiplication such as fast Fourier transform analysis, digital filtering, graphic display systems, speech synthesis and recognition and in any system requirement where multiplication speeds of a mini/microcomputer are inadequate.

All input registers, as well as LSP and MSP output registers, use the same positive edge-triggered D-type flip-flop. In the IDT7216, there are independent clocks (CLKX, CLKY, CLKM, CLKL) associated with each of these registers. The IDT7217 has only a single clock input (CLK) and three register enables. ENX and ENY control the two input registers, while ENP controls the entire product.

The IDT7216/IDT7217 offer additional flexibility with the FA control and MSPSEL functions. The FA control formats the output for two's complement by shifting the MSP up one bit and then repeating the sign bit in the MSB of the LSP. The MSPSEL low selects the MSP to be available at the product output port, while a high selects the LSP to be available. Keeping this pin low will ensure compatibility with the TRW MPY016H.

The IDT7216/IDT7217 multipliers are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAMS



IDT7216


CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## PIN CONFIGURATIONS (CONTINUED)

IDT7216/IDT7217

*Pin designation for IDT7217
PGA TOP VIEW

IDT7216


TOP VIEW

IDT7216
(

IDT7217


IDT7217


ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +155 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CCM }}$ | Military Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Commercial Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.0 | - | - | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage | - | - | 0.8 | V |

## DC ELECTRICAL CHARACTERISTICS-FAST

(Commercial $V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) for Commercial clocked multiply times of $20,25,35,45,55,65 \mathrm{~ns}$ or Military, 25, 30, 40,55, 65, 75ns

| SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{array}{\|c\|} \hline \text { COMMERCIAL } \\ \text { MIN. } \quad \text { TYPP: }{ }^{1 / 2} \text { MAX. } \\ \hline \end{array}$ |  |  | MILITARY <br> MIN. TYP(1) MAX. |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{H}{ }^{\text {l }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\text {IN }}=0$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 10 | - | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{IL}_{\mathrm{LO}} \mathrm{l}$ | Output Leakage Current | Hi $Z, V_{C C}=$ Max., $V_{\text {OUT }}=0$ to $V_{C C}$ | - | - | 10 | - | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{Icc}^{(2)}$ | Operating Power Supply Current | Outputs Open Measured at $10 \mathrm{MHz}^{(2)}$ | - | 40 | 80 | - | 40 | 100 | mA |
| $\mathrm{ICCO1}$ | Quiescent Power Supply Current | $\mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IL}}$ | - | 20 | 40 | - | 20 | 50 | mA |
| $\mathrm{l}_{\mathrm{CCO} 2}$ | Quiescent Power Supply Current | $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }} \leq 0.2 \mathrm{~V}$ | - | 4 | 20 | - | 4 | 25 | mA |
| $\mathrm{I}_{\text {CC }} /(2,3)$ | Increase in Power Supply Current MHz | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{f}>10 \mathrm{MHz}$ | - | 3 | 4 | - | - | 6 | $\mathrm{mA} / \mathrm{MHz}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OH}}=-2.0 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | :- | - | V |
| $\mathrm{V}_{\mathrm{OL}}{ }^{(4)}$ | Output Low Voltage | $\mathrm{V}_{C C}=$ Min., $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | V |

NOTES:

1. Typical implies $V_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{A}=+25^{\circ} \mathrm{C}$.
2. $I_{C C}$ is measured at 10 MHz and $V_{\mathbb{N}}=0$ to $3 V$. For frequencies greater than 10 MHz , the following equation is used for the commercial range: $I_{c C}=80+$ $4(f-10) \mathrm{mA}$; for the military range, $I_{C C}=100+6(f-10) . f=$ operating frequency in $\mathrm{MHz}, f=1 / \mathrm{t}_{\mathrm{MUC}}$ for IDT7216 and $f=1 / \mathrm{mc}$ for IDT7217.
3., For frequencies greater than 10 MHz .
3. $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ for $\mathrm{t}_{\mathrm{MC}}=20$ to 55 ns

## DC ELECTRICAL CHARACTERISTICS-SLOW

(Commercial $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, Military $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) for Commercial clocked multiply times of $75,95,140 \mathrm{~ns}$ or Military, 90, 120, 185ns

| SYMBOL | PARAMETER | TEST CONDITIONS | COMMERCIAL <br> MIN. TYP: ${ }^{(1)}$ MAX. |  |  | MIN. | $\begin{aligned} & \text { ILITA } \\ & \text { TYP! } \end{aligned}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\left\|H_{H}\right\|$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=M a x ., \mathrm{V}_{\text {IN }}=0$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 2 | - | - | 10 | $\mu \mathrm{A}$ |
| $\mid \mathrm{LL}_{\mathrm{O}} \mathrm{l}$ | Output Leakage Current | Hi Z, V $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {OUT }}=0$ to $\mathrm{V}_{\text {CC }}$ | - | - | 2 | - | - | 10 | $\mu \mathrm{A}$ |
| ${ }_{\mathrm{cc}}{ }^{(2)}$ | Operating Power Supply Current | Outputs Open Measured at $10 \mathrm{MHz}^{(2)}$ | - | 30 | 60 | - | 30 | 80 | mA |
| $\mathrm{I}_{\mathrm{CCO} 1}$ | Quiescent Power Supply Current | $V_{I N} \geq V_{\mathbb{I H}}, V_{\mathbb{I N}} \leq V_{I L}$ | - | 10 | 30 | - | 10 | 30 | mA |
| $\mathrm{I}_{\mathrm{CCO} 2}$ | Quiescent Power Supply Current | $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\text {CC }}-0.2 \mathrm{~V}, \mathrm{~V}_{\text {IN }} \leq 0.2 \mathrm{~V}$ | - | 0.1 | 1.0 | - | 1.0 | 2.0 | mA |
| $\mathrm{I}_{\mathrm{cc}} / \mathrm{f}(2,3)$ | Increase in Power Supply Current MHz | $\mathrm{V}_{\mathrm{CC}}=$ Max., $f>10 \mathrm{MHz}$ | - | - | 4 | - | - | 6 | $\mathrm{mA} / \mathrm{MHz}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $V_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{OH}}=-2.0 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | $V$ |

## NOTES:

1. Typical implies $V_{C C}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. $I_{C C}$ is measured at 10 MHz and $V_{\mathbb{N}}=0$ to 3 V . For frequencies greater than 10 MHz , the following equation is used for the commercial range: $I_{C C}=60+$ $4(f-10) \mathrm{mA}$, where $f=$ operating frequency in MHz ; for the military range, $\mathrm{I}_{\mathrm{Cc}}=80+6(\mathrm{f}-10)$ where $\mathrm{f}=$ operating frequency in MHz .
3. For frequencies greater than 10 MHz .

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER | (1) | CONDITIONS | MAX. |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 12 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 3 ss |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. AC Output Test Load
Figure 2. Output Three-State Delay Load ( $V_{X}=0 \mathrm{~V}$ or 2.6 V )


NOTE:

1. Diagram shown for HIGH data only. Output transition may be opposite sense.

Figure 3. Set-Up And Hold Time
Figure 4. Three-State Control Timing Diagram

AC ELECTRICAL CHARACTERISTICS COMMERCIAL ${ }^{(3)}$ ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}_{ \pm}+10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $\left.+70^{\circ} \mathrm{C}\right)$

| SYMBOL | PARAMETER | $\begin{aligned} & \text { 7216L20/25 } \\ & 7217 \mathrm{~L} 20 / 25 \end{aligned}$ |  | $\begin{aligned} & \text { 7216L35/45 } \\ & \text { 7217L35/45 } \end{aligned}$ |  | 7216L55/65 <br> 7217L55/65 |  | $\begin{aligned} & 7216 L 75 / 90 \\ & 7217 L 75 / 90 \end{aligned}$ |  | $\begin{aligned} & \text { 7216L140 } \\ & 7217 L 140 \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. |  | MIN. | MAX. |  |
| $t_{\text {muc }}$ | Unclocked Multiply Time | - | 30/38 | - | 55/65 | - | 75/85 | - | 100/125 | - | 180 | ns |
| $\mathrm{t}_{\text {MC }}$ | Clocked Multiply Time | - | 20/25 | - | 35/45 | - | 55/65 | - | 75/90 | - | 140 | ns |
| $t_{s}$ | $X, Y$, RND Set-up Time | 10/12 | - | 12/15 | - | 20 | - | 25 | - | 25 | - | ns |
| $t_{H}$ | $X, Y$, RND Hold Time | 0/2 | - | 3 | - | 3 | - | 2/0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {PWH }}$ | Clock Pulse Width High | 9/10 | - | 10/15 | - | 15 | - | 20 | - | 25 | - | ns |
| $t_{\text {pWL }}$ | Clock Pulse Width Low | 9/10 | - | 10/15 | - | 20 | - | 20 | - | 25 | - | ns |
| $\mathrm{t}_{\text {PDSEL }}$ | MSPSEL to Product Out | - | 18/20 | - | 25 | - | 25/30 | - | 30/35 | - | 40 | ns |
| $t_{\text {PDP }}$ | Output Clock to P | - | 18/20 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| ${ }_{\text {t }}{ }_{\text {PDY }}$ | Output Clock to $Y$ | - | 18/20 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| $t_{\text {ENA }}$ | 3-State Enable Time ${ }^{(2)}$ | - | 18/20 | - | 25 | - | 30/35 | - | 35 | - | 40 | ns |
| $\mathrm{t}_{\text {DIS }}$ | 3-State Disable Time ${ }^{(2)}$ | - | 15/18 | - | 22 | - | 25 | - | 30 | - | 40 | ns |
| $t_{s}$ | Clock Enable Set-up Time (IDT7217 only) | 10 | - | 10 | - | 10 | - | 25 | - | 25 | - | ns |
| $t_{H}$ | Clock Enable Hold Time (IDT7217 only) | 0/2 | - | 3 | - | 3 | - | 3 | - | 3 | - | ns |
| $\mathrm{t}_{\mathrm{HCL}}$ | Clock Low Hold Time CLKXY Relative to CLKML (IDT7216 only) ${ }^{(1)}$ | 0 | - | 0 | - | 0 | - |  | -. | 0 | - | ns |

## NOTES:

1. To ensure that the correct product is entered in the output registers, new data may not be entered into the registers before the output registers have been clocked.
2. Transition is measured +500 mV from steady state voltage with loading specified in Figure 2.
3. For test load, see Figure 1.

AC ELECTRICAL CHARACTERISTICS MILITARY ${ }^{(3)}\left(V_{C C}=5 V_{ \pm} 10 \%, T_{A}=-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$

| SYMBOL | PARAMETER | $\begin{gathered} 7216 L 25 / 30 \\ 7217 \mathrm{~L} 25 / 30 \\ \text { MIN. } \quad \text { MAX. } \end{gathered}$ |  | $\begin{aligned} & 7216 \mathrm{~L} 40 / 55 \\ & 7217 \mathrm{~L} 40 / 55 \end{aligned}$ |  | $\begin{aligned} & 7216 \mathrm{~L} 65 / 75 \\ & 7217 \mathrm{~L} 65 / 75 \end{aligned}$ |  | $\begin{aligned} & \text { 7216L90/120 } \\ & \text { 7217L90/120 } \end{aligned}$ |  | $\begin{aligned} & \text { 7216L185 } \\ & \text { 7217L185 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {MUC }}$ | Unclocked Multiply Time | - | 38/43 | - | $60 / 5$ | - | 85/95 | - | 125/160 | - | 230 | ns |
| $\mathrm{t}_{\text {MC }}$ | Clocked Multiply Time | - | 25/30 | - | 40/55 | - | 65/75 | - | 90/120 | - | 185 | ns |
| ${ }^{\text {t }}$ s | $X, Y$, RND Set-up Time | 12 | - | 15/20 | - | 25 | - | 30 | - | 30 | - | ns |
| $t_{H}$ | $X, Y$, RND Hold Time | 2 | - | 3 | - | 3 | - | 2/0 | - | 0 | - | ns |
| $t_{\text {PWH }}$ | Clock Pulse Width High | 10 | - | 15 | - | 15 | - | 25/30 | - | 30 | - | ns |
| $\mathrm{t}_{\text {PWL }}$ | Clock Pulse Width Low | 10 | - | 15 | - | 15 | - | 25/30 | - | 30 | - | ns |
| $t_{\text {PDSEL }}$ | MSPSEL to Product Out | - | 20 | - | 25/30 | - | 35 | - | 40 | - | 45 | ns |
| $\mathrm{t}_{\text {PDP }}$ | Output Clock to $P$ | - | 20 | - | 25/30 | - | 30/35 | - | 40 | - | 45 | ns |
| $\mathrm{t}_{\text {PDY }}$ | Output Clock to Y | - | 20 | - | 25/30 | - | 30/35 | - | 40 | - | 45 | ns |
| $\mathrm{t}_{\text {ENA }}$ | 3-State Enable Time ${ }^{(2)}$ | - | 20 | - | 25 | - | 35/40 | - | 40 | - | 45 | ns |
| $\mathrm{t}_{\text {dis }}$ | 3-State Disable Time ${ }^{(2)}$ | - | 18 | - | 25 | - | 25 | - | 40 | - | 45 | ns |
| $t_{s}$ | Clock Enable Set-up Time (IDT7217 only) | 10 | - | 12/15 | - | 15 | - | 30 | - | 30 | - | ns |
| $t_{\text {H }}$ | Clock Enable Hold Time (IDT7217 only) | 2 | - | 3 | - | 3 | - | 3 | - | 3 | - | ns |
| $\mathrm{t}_{\mathrm{HCL}}$ | Clock Low Hold Time CLKXY Relative to CLKML (IDT7216 only) (1) | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

## NOTES:

1. To ensure that the correct product is entered in the output registers, new data may not be entered into the registers before the output registers have been clocked.
2. Transition is measured +500 mV from steady state voltage with loading specified in Figure 2.
3. For test load, see Figure 1.


Figure 5. IDT7216 Timing Diagram


Figure 6. IDT7217 Timing Diagram


Figure 7. Simplified Timing Dlagram-Typical Application

## SIGNAL DESCRIPTIONS

## INPUTS:

## $X_{\text {IN }}\left(X_{15}\right.$ through $\left.X_{0}\right)$

Sixteen Multiplicand Data Inputs.
$Y_{I N}\left(Y_{15}\right.$ through $\left.Y_{0}\right)$
Sixteen Multiplier Data Inputs. (This is also an output port for $P_{15-0}$.)

## INPUT CLOCKS (IDT7216 ONLY)

## CLKX

The rising edge of this clock loads the $\mathrm{X}_{15-0}$ data input register along with the $X$ mode and round registers.

## CLKY

The rising edge of this clock loads the $Y_{15-0}$ data input register along with the $Y$ mode and round registers.

## CLKM

The rising edge of this clock loads the Most Significant Product (MSP) register.
CLKL
The rising edge of this clock loads the Least Significant Product (LSP) register.

## INPUT CLOCKS (IDT7217 ONLY)

CLK
The rising edge of this clock loads all registers.
ENX
Register enable for the $\mathrm{X}_{15-0}$ data input register along with the X mode and round registers.
ENY
Register enable for the $Y_{15-0}$ data input register along with the $Y$ mode and round registers.

## ENP

Register enable for the Most Significant Product (MSP) and Least Significant Product (LSP).

## CONTROLS

$X_{M}, Y_{M}$ (TCX, TCY) ${ }^{(1)}$
Mode control inputs for each data word. A LOW input designates unsigned data input and a HIGH input designates two's complement.

FA (RS) ${ }^{(1)}$
When the format adjust control is HIGH, a full 32-bit product is selected. When this control is LOW, a left-shifted 31-bit product is selected with the sign bit replicated in the Least Significant Product (LSP). This control is normally HIGH except for certain fractional two's complement applications (see Multiplier Input/Output Formats).

## FT

When this control is HIGH, both the Most Significant Product (MSP) and Least Significant Product (LSP) registers are transparent.

## OEL

Three-state enable for routing LSP through $\mathrm{Y}_{\mathrm{IN}} / L S P_{\text {out }}$ port. $\overline{O E P}$

Three-state enable for the product output port.
RND
Round control for the rounding of the Most Significant Product (MSP). When this control is HIGH, a one is added to the Most Significant Bit (MSB) of the Least Significant Product (LSP). Note that this bit depends on the state of the format adjust (FA) control. If FA is LOW when RND is HIGH, a one will be added to the $2^{-18}$ bit ( $P_{14}$ ). If FA is HIGH when RND is HIGH, a one will be added to the 2-15 bit ( $\mathrm{P}_{15}$ ). In either case, the LSP output will reflect this addition when RND is HIGH. Note also that rounding always occurs in the positive direction which may introduce a systematic bias. The RND input is registered and clocked in at the rising edge of the logical OR of both CLKX and CLKY.

## MSPSEL

When the MSPSEL is LOW, the Most Significant Product (MSP) is selected. When HIGH, the Least Significant Product (LSP) is available at the product output port.

## OUTPUTS

MSP ( $\mathrm{P}_{31}$ through $\mathrm{P}_{18}$ )
Most Significant Product output.
LSP ( $\mathrm{P}_{15}$ through $\mathrm{P}_{0}$ )
Least Significant Product output.
$Y_{15-0} /$ LSP $_{\text {out }}$ ( $\mathrm{Y}_{15}$ through $\mathrm{Y}_{0}$ or $\mathrm{P}_{15}$ through $\mathrm{P}_{0}$ )
Least Significant Product (LSP) Output available when OEL is
LOW. This is also an output port for $Y_{15-0}$.

## NOTE:

1. TRW MPY016H/K pin designation.


Figure 8. Fractional Two's Complement Notation



Figure 11. Integer Two's Complement Notation

[^15]

ORDERING INFORMATION


Integrated Device Technology.Inc.

ADVANCE INFORMATION IDT7317

## FEATURES

- $16 \times 16$-bit parallel multiplier with 32-bit output available immediately
- 20ns clocked multiply time
- Low power consumption: 80 mA (worst case)
- One clock and three register enables
- Unsigned, Two's Complement or Mixed mode operations
- Flexible output scaling shifter
- Pipeline or Flow-through modes
- TTL-compatible input/output
- Three-state outputs
- Produced with advanced submicron CEMOS ${ }^{\text {TM }}$ high-performance technology
- Available in 84-lead Pin Grid Array
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION

The IDT7317 is a high-speed, low-power $16 \times 16$-bit multiplier which halves the processing time of previously available devices by virtue of the whole 32-bit product being accessible on the output bus. This feature eliminates the need for multiplexing the Most Significant Product (MSP) and Least Significant Product (LSP) on the same 16 -bit output bus. IDT's high-performance submicron CEMOS technology yields very fast (20ns) clocked multiply times.

The IDT7317 is ideal for Digital Signal Processing (DSP) applications requiring high-speed integer multiplications and requires the double precision 32-bit product available on the output in one clock cycle. Typical applications include Fast Fourier Transforms (FFT), digital filtering and graphic display systems.

All input registers and MSP and LSP output registers are designed with positive edge triggered D-type flip-flops. The IDT7317 has one clock and three register enables - ENX and ENY control the input registers; ENP controls the 32-bit output register.

An output scaling shifter can shift the 32-bit result up or down by one position for sign extension or for greater result accuracy.

Military versions of the IDT7317 are manufactured in compliance with the latest revision of MIL-STD-883, Class B for highreliability systems.

## FUNCTIONAL BLOCK DIAGRAMS



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS

## (CONSULT FACTORY)

## PIN DESCRIPTION

## INPUTS

DATA INPUT ( $\mathrm{X}_{0-15}$ )
Sixteen-bit multiplicand data inputs.
DATA INPUT ( $\mathrm{Y}_{0-15}$ )
Sixteen-bit multiplier data inputs.

## OUTPUTS

DATA OUTPUT (P0-31)
Thirty-two-bit product outputs, $\mathrm{P}_{0-15}$ is the LSP and $\mathrm{P}_{16-31}$ is the MSP.

## CONTROLS

CLOCK (CLK)
Clock input, the low-to-high transition loads all registers.
ENABLE X REGISTER (ENX)
Register enable for the $X_{0-15}$ data input register and $X$ mode.
ENABLE Y REGISTER (ENY)
Register enable for the $Y_{0-15}$ data input register and $Y$ mode.
ENABLE P REGISTER (ENP)
Register enable for the $\mathrm{P}_{0-31}$ data output register.
$X_{M}$
Mode control for input $X_{0-15}$. A low input designates unsigned data input; a high input designates two's complement.
$Y_{M}$
Mode control for input $\mathrm{Y}_{0-15}$. A low input designates unsigned data input; a high input designates two's complement.

FLOW-THROUGH-X (FTX)
Flow-through control input. When FTX is high, the input register $X$ is transparent.

## FLOW-THROUGH-Y (FTY)

Flow-through control input. When FTY is high, the input register Y is transparent.
FLOW-THROUGH-P (FTP)
Flow-through control input. When FTP is high, the output register P is transparent.
SHIFT CONTROL (SH0-2)
Shift control input pins which are used to normalize or scale the output as follows:

| SH2 | SH1 | SHO | CONTROL |
| :---: | :---: | :---: | :--- |
| 0 | $X$ | $X$ | No shift |
| 1 | 0 | 0 | Shift up by 1 position arithmetic and fill 0 |
| 1 | 0 | 1 | Shift up logical by 1 position and fill 0 |
| 1 | 1 | 0 | Shift down by 1 position arithmetic and <br> sign extension |
| 1 | 1 | 1 | Shift down logical by 1 position and fill 0 |

OUTPUT ENABLE, PO-15 ( $\overline{\mathrm{OEL}})$
Three-state enable for the LSP, $\mathrm{P}_{0-15}$.
OUTPUT ENABLE, P16-31 ( $\overline{\mathrm{OEM}}$ )
Three-state enable for the MSP, $\mathrm{P}_{16-31}$.

## POWER SUPPLY

VCC0-1
Two power supply pins, 5 V .

## Vsso-3

Four ground pins, 0 V .

## FEATURES:

- Eight 16 -bit high-speed pipeline registers
- Configurable to four two-level, two four-level or eight singlelevel registers
- Powerful instruction set: Transfer, Hold, Load Directly
- Fast 10 ns access time
- Serial Protocol Channel (SPC ${ }^{\text {TM }}$ ) for diagnostics
- Functionally replaces four Am29520s
- Used for temporary address storage or programmable pipeline registers for DSP and Array Processing systems
- Synchronous FIFO applications
- Coefficient storage for FIR filters
- Video delay line or temporary data storage applications
- High-performance, low-power, submicron CEMOS ${ }^{\text {TM }}$ technology
- Available in 48-pin plastic and ceramic DIP and 52-pin LCC and PLCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7320 contains eight 16-bit registers which can be configured to be four two-level, two four-level or eight single-level
pipeline registers. Under control of four instruction bits ( $l_{0-3}$ ), input data ( $\mathrm{D}_{0-15}$ ) can be loaded directly into any of the individual registers or entered into the multi-level pipeline registers with a Load and Shift instruction. Two other instructions allow contents to be shifted or held.

An eight-to-one multiplexer allows data to be read from any one of eight registers (REGA-REGH). A 3-bit multiplexer select (SELO-2) control selects which of the eight registers is available at the output $\left(\mathrm{Y}_{0-15}\right)$. An Output Enable ( $\left.\overline{\mathrm{OE}}\right)$, when low, latches output data on the output pins.

Manufactured in high-speed, submicron CEMOS technology, the register access time is 10 ns , making the IDT7320 ideal for very high-speed Digital Signal Processing (DSP) and Array Processing applications.

The IDT7320 includes the innovative Serial Protocol Channel (SPC) used for system diagnostics. This on-chip feature greatly simplifies the task of writing and debugging microcode, field maintenance debug and test and system test during manufacture.

The IDT7320 is ideal for high-speed DSP applications which require an easily accessible scratch pad register for coefficients or data. It can be used as a synchronous FIFO or for video delay lines.

Available packages include 48-pin plastic and ceramic DIP and surface mount 52-pin LCC and PLCC. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## PIN DESCRIPTION

## INPUTS

## DATA IN (D0-15)

Data input port, 16 bits wide.

## CONTROL

## MULTIPLEXER SELECT (SELLo-2)

Three-bit load control lines select the one of eight registers appearing on the output $\mathrm{Y}_{0-15}$.
INSTRUCTION CONTROL ( $\mathrm{I}_{0-3}$ )
Four-bit instruction control lines which determine the operation to be performed on the registers.

## CLOCK (CP)

Input clock pin.

## OUTPUT ENABLE ( $\overline{O E}$ )

Output Enable latches data onto the output pins $\left(Y_{0-15}\right)$ when low.

## SERIAL PROTOCOL CHANNEL (SPC)

## SERIAL DATA INPUT (SDI)

Serial data input pin used for receiving diagnostic data and commands from a host system or from the SDO pin of a cascaded multi-level pipeline register.


```
LCC/PLCC
TOP VIEW
```


## SERIAL DATA OUTPUT (SDO)

Serial data output pin used for transmitting diagnostic data and commands to a host system or a cascaded multi-level pipeline register via its SDI pin.

## SERIAL CLOCK (SCLK)

Input pin used for clocking in diagnostic data and command information at the SDI pin. This pin should be tied low when the diagnostic function is not being used.

## COMMAND/DATA (C/D)

Command/Data input pin, when tied low, defines the bit pattern being received at the SDI pin as Data and, when high, defines the incoming pattern as a command for executing diagnostic function. This pin should be tied high when the diagnostics feature is not being used.

## OUTPUTS

## DATA OUT ( $\mathrm{Y}_{0-15}$ )

Data output port, 16 bits wide.

## POWER SUPPLY

## Vce

One power supply pin, 5 V .
$V_{\text {sso-1 }}$
Two GND pins, oV.


## FEATURES:

- High-performance 16-bit cascadable Arithmetic Logic Unit (ALU)
- Fast 30 ns ALU operations ( 33 MHz )
- 54/74S381 instruction set
- Pipeline or Flow-through modes
- Input and output registers can be made transparent
- Cascadable with or without carry lookahead
- Internal feedback path for accumulation
- Pin and functionally compatible with Gould S614381 and Logic Devices L4C381
- High-speed, low-power submicron CEMOS ${ }^{\text {TM }}$ technology
- Available in 68-pin surface mount PLCC and LCC and 68-pin PGA
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7381 is a high-speed 16-bit cascadable Arithmetic Logic Unit (ALU). This three-bus device consists of two input registers, an ultra-fast 16-bit ALU and a 16-bit output register. With
high-performance CEMOS technology, the IDT7381 can perform an ALU operation in 30ns. It functionally replaces four 54/74S381 four-bit ALUs in a compact, low-power CMOS 68-pin package.

The arithmetic logic unit is a 16 -bit ALU with full carry lookahead. It operates on two 16-bit operands ( $\mathrm{A}_{0-15}$ and $\mathrm{B}_{0-15}$ ). The two-bit operand select $\left(\mathrm{RS}_{0-1}\right)$ selects the $R$ and $S$ operands for the ALU. The three-bit ALU function (ALU $0_{0-2}$ ) selects the operation to be performed. The IDT7381 can perform 3 arithmetic functions: $\operatorname{Not}(\mathrm{R})+\mathrm{S}, \mathrm{R}+\operatorname{Not}(\mathrm{S})$ and $\mathrm{R}+\mathrm{S} ; 3$ logical functions: R XOR'S, R OR S and R AND S and 2 initialization functions: Set $F$ to 0 and Preset $F$ to 1. The 16-bitALU result $(F)$ is available on the output bus (Yo-15).

The input and output registers are enabled under control of external pins: ENA, ENB and ENF, when low. The input and output registers can be made transparent under control of FTAB and FTF pins. When Output Enable ( $\overline{\mathrm{OE}})$ is low, the result is latched on the output bus.

Two status flags, Overflow (OVF) and Zero, are available as outputs. Also, Propagate ( $\overline{\mathrm{P}})$, Generate ( $\overline{\mathrm{G}})$, Carry Out ( $\mathrm{C}_{\mathrm{n}+16}$ ) and Carry In ( $\mathrm{C}_{n}$ ) are provided to cascade the IDT7381 for 32-bit or wider data.

The IDT7381 is available in 68-pin surface mount, LCC and PLCC and Pin Grid Array. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, for high-reliability systems.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## PIN DESCRIPTION

## INPUTS

DATA A INPUT ( $A_{0-15}$ )
Sixteen-bit data input port.
DATA B INPUT ( $\mathrm{B}_{0-15}$ )
Sixteen-bit data input port

## CONTROLS

ENABLE REG A (ENA)
Register enable for the A Register, active low.
ENABLE REG B (ENB)
Register enable for the B Register, active low.
FLOW-THROUGH REG A/B (FTAB)
Flow-through control input. When this control is high, both register A and register B are transparent.
OPERAND SELECT $\left(\mathrm{RS}_{0-1}\right)$
Two-bit inputs are used to select the R-operand for ALU:

| RSEL $_{1}$ | RSEL $_{0}$ | MUXR | MUXS |
| :---: | :---: | :---: | :---: |
| 0 | 0 | A | F |
| 0 | 1 | A | 0 |
| 1 | 0 | 0 | B |
| 1 | 1 | A | B |

## CLOCK (CP)

Clock Input.
ALU INSTRUCTION (ALU $0_{0-2}$ )
Three-bit instruction control lines determines the ALU operation to be performed.

| $\mathrm{ALU}_{2}$ | $\mathrm{ALU}_{1}$ | $\mathrm{ALU}_{0}$ | FUNCTION |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | FORCE FTO LOW |
| 0 | 0 | 1 | $\mathrm{~F}=\overline{\mathrm{R}}+\mathrm{S}$ |
| 0 | 1 | 0 | $\mathrm{~F}=\mathrm{S}+\overline{\mathrm{R}}$ |
| 0 | 1 | 1 | $\mathrm{~F}=\mathrm{R}+\mathrm{S}$ |
| 1 | 0 | 0 | $\mathrm{~F}=$ EXOR |
| 1 | 0 | 1 | F $=$ R OR S |
| 1 | 1 | 0 | F $=$ R AND $S$ |
| 1 | 1 | 1 | FORCE F TO HIGH |

## ENABLE REG F (ENF)

Register enable for output $F$ register, active low.
FLOW-THROUGH REG F (FT)
Flow-through control input. When this control signal is high, the $F$ register is transparent.
OUTPUT ENABLE ( $\overline{\mathrm{OE}}$ )
A control input pin which, when low, enables the three-state output buffer of $\mathrm{Y}_{0-15}$. When high, it disables the three-state output buffer.

## CARRY IN ( $\mathrm{C}_{\mathrm{n}}$ )

Carry In signals a carry input from the lesser significant word in the cascaded mode.

## OUTPUTS

## DATA OUTPUT ( $\mathrm{Y}_{0-15}$ )

Sixteen-bit output port.

## PROPAGATE( $\bar{P}$ )

Propagate, when low, indicates the carry propagate output of the ALU.

## OVERFLOW (OVF)

Overflow indicates the two's complement overflow.
GENERATE( $\bar{G})$
Generate, when low, indicates the carry generate output of the ALU.

## CARRY OUT ( $\mathrm{C}_{\mathrm{n}+16}$ )

Carry Out indicates the carry output.

## ZERO DETECT (ZERO)

Zero detection output is open-drain and requires a pull-up resistor.

## POWER SUPPLY

Vcc
One power supply pin, 5V.
GND
One ground pin, OV.
Product Selector and Cross Reterence Cuides
Technology/Capabilities
Quality and Reliability
Static RAMs
Dualmpormame
FIFO Memories
Digital Signal Processing (DSP)
Bit-Slice Microprocessor Devices (MICROSLICE ${ }^{\text {TM }}$ ) and EDC
Reduced Instruction Se Computer (RISC) Processors
Logic Devices
Data Conversion
E2PROMS-Electically Easable Programmable Read OnlyMemories
Subsystems Modules
Application and Technical Notes
Package Diagram Outlines

## BIT-SLICE MICROPROCESSOR DEVICES (MICROSLICE) AND EDC

Today, as for the past decade, the bit-slice processor offers the ultimate in microprocessor flexibility and performance. Through architectural enhancements and a powerful CEMOS technology, IDT has extended bit-slice performance levels far ahead of rival products.

The IDT49C400 building block family exemplifies this performance leadership. Our new architectures enable the user to obtain magnitudes of increased system speed while maintaining low CMOS power. Featured in this standard product family are the world's fastest microprogram microprocessors (including our new 32-bit IDT49C404), sequencers and register files. Additionally, IDT manufactures pin-compatible CMOS 2900 products which offer speed upgrades of up to $50 \%$ faster than bipolar equivalents.

IDT's streamlined, bit-slice architectures now enable highspeed system designers to develop ultra-fast, innovative systems which use the most powerful building block product available.

Error detection and correction play a major role in maintaining the integrity of data in large, high-speed memory boards. IDT's
new family of EDC products not only boost the reliability of memory systems but do it utilizing ultra-fast CEMOS technology.

In March 1986, IDT introduced its first EDC product, the 16-bit IDT39C60. It was the first CMOS EDC device ever available and was also the world's fastest at 20 ns maximum detect time. This new performance plateau set the stage for IDT's next new device, the industry-leading 32-bit IDT49C460. Available in April 1986, it too sported the industry's fastest speeds while consuming ultralow CMOS power. It was also the only 32-bit EDC cascadable to 64 bits, ideal for today's large, high-speed systems.

Additionally, both 16-and 32-bit versions are available in spacesaving surface mount and dual in-line packages, aimed at satisfying the most stringent commercial and military product needs.

IDT will continue to introduce performance upgrades to its existing product family, while offering many new architectural enhancements to the world of error detection and correction products.

## TABLE OF CONTENTS

CONTENTS ..... PAGE
Bit-Slice Microprocessor Devices (MICROSLICE ${ }^{\text {M }}$ ) and Error Detection and Correction Bit-Slice Microprocessor Devices (MICROSLICE)
IDT39C01 4-Bit Microprocessor Slice (14-56) ..... 8-1
IDT39C02 Carry-Lookahead Generator ..... 8-12
IDT39C03 4-Bit Microprocessor Slice (14-56) ..... 8-16
IDT39C09 4-Bit Sequencer ..... 8-48
IDT39C11 4-Bit Sequencer ..... 8-48
IDT39C10 12-Bit Sequencer (14-56, 14-197) ..... 8-63
IDT39C203 4-Bit Microprocessor Slice (14-56) ..... 8-74
IDT39C705 $16 \times 4$ Dual-Port RAM ..... 8-110
IDT39C707 $16 \times 4$ Dual-Port RAM ..... 8-110
IDT49C25 Microcycle Length Controller ..... 8-117
IDT49C401 16-Bit Microprocessor Slice ..... 8-129
IDT49C402 16-Bit Microprocessor Slice (14-41, 14-56, 14-197, 14-200, 14-203) ..... 8-139
IDT49C403 16-Bit Microprocessor Slice w/SPC (14-41, 14-56, 14-154, 14-197) ..... 8-150
IDT49C404 32-Bit Microprogram Microprocessor w/SPC (14-86, 14-111, 14-154) ..... 8-182
IDT49C410 16-Bit Sequencer (14-56, 14-86, 14-197, 14-200) ..... 8-196
IDT49C411 20-Bit Interruptable Sequencer w/SPC (14-154) ..... 8-208
Error Detection and Correction
IDT39C60 16-Bit Cascadable EDC (14-22) ..... 8-209
IDT49C460 32-Bit Cascadable EDC (14-22) ..... 8-235 MICROPROCESSOR SLICE

## FEATURES:

- Low-power CEMOS ${ }^{\text {™ }}$
- Icc (max.)

Military: 35 mA
Commercial: 30 mA
Fast

- IDT39C01C-meets 2901C speeds
- IDT39C01D-20\% speed upgrade
- IDT39C01E-40\% speed upgrade
- Eight-function ALU
- Performs addition, two subtraction operations and five logic functions on two source operands
- Expandable
- Longer word lengths achieved through cascading any number of IDT39C01s
- Four status flags
- Carry, overflow, negative and zero
- Pin-compatible and functionally equivalent to all versions of the 2901
- Available in 40-pin DIP and 44-pin LCC
- Military product available compliant to MIL-STD-883,


## DESCRIPTION:

The IDT39C01s are high-speed, cascadable ALUs which can be used to implement CPUs, peripheral controllers and programmable microprocessors. The IDT39C01's microinstruction flexibility allows for easy emulation of most digital computers.

This extremely low-power yet high-speed ALU consists of a 16-word by 4-bit dual-port RAM, a high-speed ALU and the required shifting, decoding and multiplexing logic. It is expandable in 4-bit increments, contains a flag output along with three-state data outputs and can easily use either a ripple carry or full lookahead carry. The nine-bit microinstruction word is organized into three groups of three bits each and selects the ALU destination register, ALU source operands and the ALU function.

The IDT39C01 is fabricated using CEMOS, a CMOS technology designed for high-performance and high-reliability. It is a pin-compatible, performance-enhanced, functional replacement for all versions of the 2901.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATIONS



## PIN DESCRIPTIONS

| PIN NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{3}$ | 1 | Four address inputs to the register file which selects one register and displays its contents through the A port. |
| $B_{0}-B_{3}$ | 1 | Four address inputs to the register file which selects one of the registers in the file, the contents of which is displayed through the B port. It also selects the location into which new data can be written when the clock goes LOW. |
| $\mathrm{I}_{0}-\mathrm{I}_{8}$ | 1 | Nine instruction control lines which determine what data source will be applied to the $A L U I_{0,1,2}$, what function the ALU will perform $I_{3,4,5}$ and what data is to be deposited in the $Q$ Register or the register file $I_{6,7,8}$. |
| $\mathrm{D}_{0}-\mathrm{D}_{3}$ | 1 | Four-bit direct data inputs which are the ALU data source for entering external data into the device. $\mathrm{D}_{0}$ is the LSB. |
| $Y_{0}-Y_{3}$ | 0 | Four three-state output lines which, when enabled, display either the four outputs of the ALU or the data on the A port of the register stack. This is determined by the destination code $\mathrm{I}_{6,7,8}$. |
| $F_{3}$ | 0 | Most significant ALU output bit (sign-bit). |
| $\mathrm{F}=0$ | 0 | Open drain output which goes HIGH if the $F_{0}-F_{3}$ ALU outputs are all LOW. This indicates that the result of an ALU operation is zero (positive logic). |
| $\mathrm{C}_{n}$ | 1 | Carry-in to the internal ALU. |
| $\mathrm{C}_{\mathrm{n}+4}$ | 0 | Carry-out of the internal ALU. |
| $\begin{aligned} & \mathrm{O}_{3} \\ & \text { RAM } \end{aligned}$ | I/O | Bidirectional lines controlled by $\mathrm{I}_{6,7,8}$. Both are three-state output drivers connected to the TTL-compatible CMOS inputs. When the destination code on $\mathrm{I}_{6,7,8}$ indicates an up shift, the three-state outputs are enabled, the MSB of the Q Register is available on the $\mathrm{Q}_{3}$ pin and the MSB of the ALU output is available on the RAM $_{3}$ pin. When the destination code indicates a down shiil, the pins are the data inputs to the MSB of the Q Register and the MSB of the RAM. |
| $Q_{0}$ RAM ${ }_{0}$ | I/O | Both bidirectional lines function identically to $Q_{3}$ and $R A M_{3}$ lines except they are the LSB of the Q Register and RAM. |
| $\overline{O E}$ | 1 | Output enable on which, when pulled HIGH, the Y outputs are OFF (high impedance). When pulled LOW, the Y outputs are enabled. |
| $\bar{G}, \bar{P}$ | 0 | Carry generate and carry propagate output of the ALU. These are used to perform a carry-lookahead operation. |
| OVR | 0 | Overflow. This pin is logically the Exclusive-OR of the carry-in and carry-out of the MSB of the ALU. At the most significantend of the word, this pin indicates that the result of an arithmetic two's complement operation has overilowed into the sigh-bit. |
| CP | 1 | Clock input. LOW-to-HIGH clock transitions will change the $Q$ Register and the register file outputs. Clock LOW time is internally the write enable time for the $16 \times 4$ RAM which compromises the master latches of the register file. While the clock is LOW, the slave latches on the RAM outputs are closed, storing the data previously on the RAM outputs. Synchronous MASTER-SLAVE operation of the register file is achieved by this. |

## DEVICE ARCHITECTURE:

The IDT39C01 CMOS bit-slice microprocessor is configured four bits wide and is cascadable to any number of bits ( $4,8,12,16$, etc.). Key elements which make up this four-bit microprocessor slice are: (1) the register file ( $16 \times 4$ dual-port RAM) with shifter, (2) ALU and (3) Q Register and shifter.

REGISTER FILE - RAM data is read from the A port as controlled by the 4-bit A address field input. Data, as defined by the B address field input, can be simultaneously read from the B port of the RAM. This same code can be applied to the A select and B select field with the identical data appearing at both the RAM A port and B port outputs simultaneously. New data is written into the file (word) defined by the B address field of the RAM when activated by the RAM write enable. The RAM data input field is driven by a 3 -input multiplexer that is used to shift the ALU output data ( F ). It is capable of shifting the data up one position, down one position or not shifting at all. The other inputs to the multiplexer are from the $\mathrm{RAM}_{3}$ and RAM $\mathrm{R}_{0}$ I/O pins. For a shift up operation, the RAM 3 output buffer is enabled and the RAM $M_{0}$ multiplexer input is enabled. During a shift down operation the RAM output buffer is enabled and the RAM ${ }_{3}$ multiplexer input is enabled. Four-bit latches hold the RAM data while the clock is LOW with the A port output and B port output each driving separate latches. The data to be written into the RAM is applied from the ALU F output.

ALU - The ALU can perform three binary arithmetic and five logic operations on the two 4-bit input words $S$ and $R$. The $S$ input field is driven from a 3 -input multiplexer and the R input field is driven from a 2 -input multiplexer with both having an inhibit capability. Both multiplexers are controlled by the $\mathrm{I}_{0}, \mathrm{I}_{1}, \mathrm{I}_{2}$ inputs. This multiplexer configuration enables the user to select various pairs of the $A, B, D$, Q and " 0 " inputs as source operands to the ALU. Microinstruction
inputs $\left(I_{3}, I_{4}, I_{5}\right)$ are used to select the ALU function. This high-speed ALU also incorporates a carry-in ( $\mathrm{C}_{n}$ ) input, carry propagate ( $\left.\overline{\mathrm{P}}\right)$ output, carry generate $(\bar{G})$ output and carry-out $\left(\mathrm{C}_{n}+4\right)$ all aimed at accelerating arithmetic operations by the use of carry-lookahead logic. The overflow output pin (OVR) will be HIGH when arithmetic operations exceed the two's complement number range. The ALU data outputs ( $F_{0}, F_{1}, F_{2}, F_{3}$ ) are routed to the RAM Q Register inputs and the $Y$ outputs under control of the $I_{6}, I_{7}, I_{8}$ control signal inputs. The MSB of the ALU is output as $\mathrm{F}_{3}$ so the user can examine the sign-bit without enabling the three-state outputs. An open drain output, $F=0$, is HIGH when $F_{0}=F_{1}=F_{2}=F_{3}=0$ so that the user can determine when the ALU output is zero by wire-ORing these outputs together.

Q REGISTER - The Q Register is a separate 4-bit file intended for multiplication and division routines and can also be used as an accumulator or holding register for other types of applications. It is driven from a 3 -input multiplexer. In the no-shift mode, the multiplexer enters the ALU data into the Q Register. In either the shift-up or shift-down mode, the multiplexer selects the Q Register data appropriately shifted up or down. The Q shifter has two ports, $Q_{0}$ and $Q_{3}$, which operate comparably to the RAM shifter. They are controlled by the $I_{6}, I_{7}, I_{8}$ inputs.

The clock input of the IDT39C01 controls the RAM, Q Register and $A$ and $B$ data latches. When enabled, the data is clocked into the Q Register on the LOW-to-HIGH transition. When the clock is HIGH, the $A$ and $B$ latches are open and pass data that is present at the RAM outputs. When the clock is LOW, the latches are closed and retain the last data entered. When the clock is LOW and RAM EN is enabled, new data will be written into the RAM file defined by the $B$ address field.

## ALU FUNCTION CONTROL

| MNEMONIC | MICROCODE |  |  |  | ALUFUNCTION | SYMBOL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{I}_{5}$ | $\mathrm{I}_{4}$ | $l_{3}$ | $\begin{aligned} & \text { OCTAL } \\ & \text { CODE } \end{aligned}$ |  |  |
| ADD | L | L | L | 0 | R Plus S | R + S |
| SUBR | L | L | H | 1 | S Minus R | S-R |
| SUBS | L | H | L | 2 | R Minus S | R-S |
| OR | L | H | H | 3 | RORS | RVS |
| AND | H | L | L | 4 | R AND S | $R \wedge S$ |
| NOTRS | H | L | H | 5 | $\overline{\mathrm{R}}$ AND S | $\overline{\mathrm{A}} \wedge \mathrm{S}$ |
| EXOR | H | H | L | 6 | REX-OR S | RVS |
| EXNOR | H | H | H | 7 | R EX-NOR S | $\overline{\text { RVS }}$ |

## ALU SOURCE OPERAND CONTROL

| MNEMONIC | MICROCODE |  |  |  | ALU SOURCE OPERANDS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{I}_{2}$ | 1 | $\mathrm{I}_{0}$ | OCTAL CODE | R | S |
| AQ | L | L | L | 0 | A | 0 |
| $A B$ | L | L | H | 1 | A | B |
| ZQ | L | H | L | 2 | 0 | 0 |
| ZB | L | H | H | 3 | 0 | B |
| ZA | H | L | L | 4 | 0 | A |
| DA | H | L | H | 5 | D | A |
| DQ | H | H | L | 6 | D | Q |
| DZ | H | H | H | 7 | D | 0 |

## ALU DESTINATION CONTROL

| MNEMONIC | MICROCODE |  |  |  | $\begin{aligned} & \text { RAM } \\ & \text { FUNCTION } \end{aligned}$ |  | Q REGISTER FUNCTION |  | $\stackrel{Y}{\mathbf{Y}} \text { OUTPUT }$ | $\begin{aligned} & \text { RAM } \\ & \text { SHIFTER } \end{aligned}$ |  | $\begin{gathered} \mathrm{Q} \\ \text { SHIFTER } \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 18 | $\mathrm{I}_{7}$ | $I_{6}$ | OCTAL CODE | SHIFT | LOAD | SHIFT | LOAD |  | RAM ${ }_{0}$ | $\mathrm{RAM}_{3}$ | $Q_{0}$ | $Q_{3}$ |
| QREG | L | L | L | 0 | X | NONE | NONE | $\mathrm{F} \rightarrow \mathrm{Q}$ | F | X | X | X | X |
| NOP | L | L | H | 1 | X | NONE | X | NONE | F | X | X | X | X |
| RAMA | L | H | L | 2 | NONE | $F \rightarrow B$ | X | NONE | A | X | X | X | x |
| RAMF | L | H | H | 3 | NONE | $F \rightarrow B$ | X | NONE | F | X | X | X | X |
| RAMQD | H | L | L | 4 | DOWN | $F / 2 \rightarrow B$ | DOWN | $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | $F$ | $F_{0}$ | $\mathrm{IN}_{3}$ | $Q_{0}$ | $\mathrm{IN}_{3}$ |
| RAMD | H | L | H | 5 | DOWN | $F / 2 \rightarrow B$ | X | NONE | $F$ | $F_{0}$ | $\mathrm{IN}_{3}$ | $\mathrm{Q}_{0}$ | X |
| RAMQU | H | H | L | 6 | UP | $2 \mathrm{~F} \rightarrow \mathrm{~B}$ | UP | $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | F | $\mathrm{N}_{0}$ | $F_{3}$ | $\mathrm{IN}_{0}$ | $Q_{3}$ |
| RAMU | H | H | H | 7 | UP | $2 \mathrm{~F} \rightarrow \mathrm{~B}$ | X | NONE | F | $\mathbb{N}_{0}$ | $\mathrm{F}_{3}$ | X | $Q_{3}$ |

$\mathrm{X}=$ DON＇T CARE．Electrically，the shift pin is a TTL input internally connected to a three－state output which is in the high－impedance state．
$B=$ Register Addressed by B inputs．
UP is toward MSB；DOWN is toward LSB．
SOURCE OPERAND AND ALU FUNCTION MATRIX

| OCTAL$I_{5,4,3}$ | ALU <br> FUNCTION | $\mathrm{I}_{2,1,0}$ OCTAL |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
|  |  | ALU SOURCE |  |  |  |  |  |  |  |
|  |  | A，Q | A，B | 0，Q | 0，B | 0，A | D，A | D，Q | D， 0 |
| 0 | $C_{n}=L$ <br> R Plus S <br> $\mathrm{C}_{\mathrm{n}}=\mathrm{H}$ | $\begin{gathered} A+B \\ A+Q+1 \\ \hline \end{gathered}$ | $\begin{gathered} A+B \\ A+B+1 \\ \hline \end{gathered}$ | $\begin{gathered} Q \\ Q+1 \end{gathered}$ | $\begin{gathered} B \\ B+1 \end{gathered}$ | $\begin{gathered} A \\ A+1 \end{gathered}$ | $\begin{gathered} D+A \\ D+A+1 \\ \hline \end{gathered}$ | $\begin{gathered} D+Q \\ D+Q+1 \\ \hline \end{gathered}$ | $\begin{gathered} D \\ D+1 \end{gathered}$ |
| 1 | $\begin{gathered} C_{n}=L \\ \text { S Minus } R \\ C_{n}=H \\ \hline \end{gathered}$ | $\begin{gathered} Q-A-1 \\ Q-A \\ \hline \end{gathered}$ | $\begin{gathered} B-A-1 \\ B-A \\ \hline \end{gathered}$ | $0-1$ | $\begin{gathered} B-1 \\ B \\ \hline \end{gathered}$ | A-1 | $\begin{gathered} A-D-1 \\ A-D \end{gathered}$ | $\begin{gathered} Q-D-1 \\ Q-D \end{gathered}$ | $\begin{gathered} -D-1 \\ -D \\ \hline \end{gathered}$ |
| 2 | $C_{n}=L$ <br> R Minus $S$ $C_{n}=H$ | $\begin{gathered} A-Q-1 \\ A-Q \\ \hline \end{gathered}$ | $\begin{gathered} A-B-1 \\ A-B \end{gathered}$ | $\begin{gathered} -Q-1 \\ -Q \end{gathered}$ | $\begin{gathered} -B-1 \\ -B \end{gathered}$ | $\begin{gathered} -A-1 \\ -A \end{gathered}$ | $\begin{gathered} D-A-1 \\ D-A \end{gathered}$ | $\begin{gathered} D-Q-1 \\ D-Q \end{gathered}$ | $\begin{gathered} D-1 \\ D \end{gathered}$ |
| 3 | R OR S | $A \vee Q$ | $A \vee B$ | Q | B | A | D VA | DVO | D |
| 4 | R AND S | $A \wedge Q$ | $A \wedge B$ | 0 | 0 | 0 | D＾A | D＾Q | 0 |
| 5 | $\overline{\mathrm{R}}$ AND S | $\bar{A} \wedge Q$ | $\bar{A} \wedge B$ | Q | B | A | $\overline{\mathrm{D}} \wedge \mathrm{A}$ | $\overline{\mathrm{D} \wedge Q}$ | 0 |
| 6 | R EX－OR S | AひQ | AかB | Q | B | A | DVA | DてQ | D |
| 7 | R EX－NOR S | $\overline{\text { AVO }}$ | $\overline{\text { AVB }}$ | $\bar{Q}$ | $\bar{B}$ | $\bar{A}$ | $\overline{\text { DVA }}$ | $\overline{\text { DVQ }}$ | $\overline{\mathrm{D}}$ |

[^16]
## ALU LOGIC MODE FUNCTIONS



## ALU ARITHMETIC MODE FUNCTIONS

| $\begin{gathered} \text { OCTAL } \\ 1_{5,4,3,}^{2,1,0} \end{gathered}$ |  | $C_{n}=L$ |  | $\mathrm{C}_{\mathrm{n}}=\mathrm{H}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | GROUP | FUNCTION | GROUP | FUNCTION |
| $\begin{aligned} & \hline 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | ADD | $\begin{aligned} & A+Q \\ & A+B \\ & D+A \\ & D+Q \\ & \hline \end{aligned}$ | ADD plus one | $\begin{aligned} & A+Q+1 \\ & A+B+1 \\ & D+A+1 \\ & D+Q+1 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \end{aligned}$ | PASS | $\begin{aligned} & \mathrm{Q} \\ & \mathrm{~B} \\ & \mathrm{~A} \\ & \mathrm{D} \end{aligned}$ | Increment | $\begin{aligned} & Q+1 \\ & B+1 \\ & A+1 \\ & D+1 \end{aligned}$ |
| $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \end{aligned}$ | Decrement | $\begin{aligned} & Q-1 \\ & B-1 \\ & A-1 \\ & D-1 \end{aligned}$ | PASS | D B A A D |
| 2 2 2 1 | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \end{aligned}$ | 1's Comp. | $\begin{aligned} & -Q-1 \\ & -B-1 \\ & -A-1 \\ & -D-1 \end{aligned}$ | 2's Comp. (Negate) | $\begin{aligned} & -Q \\ & -B \\ & -A \\ & -D \\ & \hline \end{aligned}$ |
| 1 1 1 1 2 2 2 2 | $\begin{aligned} & 0 \\ & 1 \\ & 5 \\ & 6 \\ & 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | Subtract (1's Comp.) | $\begin{aligned} & Q-A-1 \\ & B-A-1 \\ & A-D-1 \\ & Q-D-1 \\ & A-Q-1 \\ & A-B-1 \\ & D-A-1 \\ & D-Q-1 \end{aligned}$ | Subtract (2's Comp.) | $\begin{aligned} & Q-A \\ & B-A \\ & A-D \\ & C-D \\ & A-Q \\ & A-B \\ & D-A \\ & D-Q \end{aligned}$ |

## DEFINITIONS

$P_{0}=R_{0}+S_{0}$
$P_{1}=R_{1}+S_{1}$
$P_{2}=R_{2}+S_{2}$
$P_{3}=R_{3}+S_{3}$
$G_{0}=R_{0} S_{0}$
$G_{1}=R_{1} S_{1}$
$G_{2}=R_{2} S_{2}$
$G_{3}=R_{3} S_{3}$
$C_{4}=G_{3}+P_{3} G_{2}+P_{3} P_{2} G_{1}+P_{3} P_{2} P_{1} G_{0}+P_{3} P_{2} P_{1} P_{0} C_{n}$
$C_{3}=G_{2}+P_{2} G_{1}+P_{2} P_{1} G_{0}+P_{2} P_{1} P_{0} C_{n}$

LOGIC FUNCTIONS FOR $\bar{G}, \bar{P}, C_{n}+4$ AND OVR

| $\mathrm{I}_{5,4,3}$ | FUNCTION | $\overline{\mathbf{P}}$ | $\overline{\mathrm{G}}$ | $C_{n+4}$ | OVR |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | R + S | $P_{3} P_{2} P_{1} P_{0}$ | $G_{3}+P_{3} G_{2}+P_{3} P_{2} G_{1}+P_{3} P_{2} P_{1} G_{0}$ | $\mathrm{C}_{4}$ | $\mathrm{C}_{3} \nabla \mathrm{C}_{4}$ |
| 1 | S-R | $\longrightarrow$ Same as $R+S$ equations, but substitute $\overline{\mathrm{R}}_{1}$ for $\mathrm{R}_{1}$ in definitions $\longrightarrow$ - |  |  |  |
| 2 | R-S | $\longrightarrow$ Same as $R+S$ equations, but substitute $\bar{S}_{1}$ for $S_{1}$ in definitions $\longrightarrow \longrightarrow$ |  |  |  |
| 3 | RVS | LOW | $P_{3} P_{2} P_{1} P_{0}$ | $\overline{P_{3} P_{2} P_{1} P_{0}}+C_{n}$ | $\mathrm{P}_{3} P_{2} P_{1} P_{0}+C_{n}$ |
| 4 | RAS | LOW | $\overline{G_{3}+G_{2}+G_{1}+G_{0}}$ | $G_{3}+G_{2}+G_{1}+G_{0}+C_{n}$ | $\mathrm{G}_{3}+\mathrm{G}_{2}+\mathrm{G}_{1}+\mathrm{G}_{0}+\mathrm{C}_{n}$ |
| 5 | $\overline{\text { A }} \wedge$ S | LOW | - Same as R V S eq | ion, but substitute $\overline{\mathrm{R}}_{1}$ for $\mathrm{R}_{1}$ | definitions $\longrightarrow$ |
| 6 | RTS | Same as $\overline{R V S}$ equation, but substitute $\bar{R}_{1}$ for $R_{1}$ in definitions |  |  |  |
| 7 | $\overline{R \sim S}$ | $\mathrm{G}_{3}+\mathrm{G}_{2}+\mathrm{G}_{1}+\mathrm{G}_{0}$ | $G_{3}+P_{3} G_{2}+P_{3} P_{2} G_{1}+P_{3} P_{2} P_{1} P_{0}$ | $\frac{G_{3}+P_{3} G_{2}+P_{3} P_{2} G_{1}}{+P_{3} P_{2} P_{B}\left(G_{0}+\bar{C}_{n}\right)}$ | See Note 2 |

## NOTES:

1. $+=O R$
2. $\left[\bar{P}_{2}+\bar{G}_{2} \bar{P}_{1}+\bar{G}_{2} \overline{\mathrm{G}}_{1} \bar{P}_{0}+\overline{\mathrm{G}}_{2} \overline{\mathrm{G}}_{1} \overline{\mathrm{G}}_{0} \mathrm{C}_{n}\right] \nabla\left[\overline{\mathrm{P}}_{3}+\overline{\mathrm{G}}_{3} \bar{P}_{2}+\overline{\mathrm{G}}_{3} \overline{\mathrm{G}}_{2} \bar{P}_{1}+\overline{\mathrm{G}}_{3} \overline{\mathrm{G}}_{2} \overline{\mathrm{G}}_{1} \bar{P}_{0}+\overline{\mathrm{G}}_{3} \bar{G}_{2} \overline{\mathrm{G}}_{1} \overline{\mathrm{G}}_{0} \mathrm{C}_{n}\right]$

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 30 | 30 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

DC ELECTRICAL CHARACTERISTICS
$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ (Military)

| SYMBOL | PARAMETER | TEST CONDITIONS |  | MIN. | TYP.(2) | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (All Inputs) | $\begin{aligned} & V_{c \mathrm{c}}=\mathrm{Max} . \\ & \mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{cc}} \end{aligned}$ |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current (All Inputs) | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=G N D \end{aligned}$ |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\text {IN }}=V_{H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ (MIL.) | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{C}_{\mathrm{OH}}=-1.6 \mathrm{~mA}$ ( $\mathrm{COM}^{\prime} \mathrm{L}$. ) | 2.4 | 4.3 | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $\mathrm{blL}^{2}=16 \mathrm{~mA}$ (MIL.) | - | 0.3 | 0.5 | V |
|  |  |  | $\mathrm{l}_{\mathrm{oL}}=20 \mathrm{~mA}$ (COM'L.) | - | 0.3 | 0.5 |  |
| $V_{\text {IH }}$ | Input High Voltage | Guaranteed Logic HIGH Level ${ }^{(1)}$ |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {LL }}$ | Input Low Voltage | Guaranteed Logic LOW Level ${ }^{(1)}$ |  | - | - | 0.8 | V |
| $\mathrm{l}_{\text {Oz }}$ | Output Leakage Current | $V_{C C}=$ Max. | $V_{\text {OUT }}=0$ | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ (Max. ) | - | 0.1 | 10 |  |
| Ios | Output Short Circuit Current | $\begin{aligned} & V_{\mathrm{cc}}=\operatorname{Min} . \\ & V_{\text {out }}=O V^{(2)} \end{aligned}$ |  | -30 | - | - | mA |

## NOTES:

1. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.
2. Not more than one output should be shorted at a time. Duration of the short circuit test shall not exceed one second.
3. $V_{C C}=5.0 \mathrm{~V} @ T_{A}+25^{\circ} \mathrm{C}$

DC ELECTRICAL CHARACTERISTICS (Cont'd)
$\begin{array}{ll}T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% \text { (Commercial) } \\ T_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% \text { (Military) }\end{array}$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  |  | MIN. | TYP.(3) | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICCOH | Quiescent Power Supply Current $\mathrm{CP}=\mathrm{H}$ (CMOS Inputs) | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{HC}} \leq V_{\mathrm{H}}, V_{\mathrm{IL}} \leq V_{\mathrm{LC}} \\ & \mathrm{f}_{\mathrm{CP}}=0, \mathrm{CP}=\mathrm{H} \end{aligned}$ |  |  | - | 0.5 | 5.0 | mA |
| lccol | Quiescent Power Supply Current $\mathrm{CP}=\mathrm{L}$ (CMOS Inputs) | $\begin{aligned} & V_{\mathrm{CC}}=M a x . \\ & V_{\mathrm{HC}} \leq V_{\mathrm{tH}}, V_{\mathrm{VL}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=0, C P=L \end{aligned}$ |  |  | - | 0.5 | 5.0 | mA |
| $\mathrm{I}_{\text {CCT }}$ | Quiescent Input Power Supply (4) Current (per Input @ TTL High) | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{1 H}=3.4 \mathrm{~V}, \mathrm{f}_{\mathrm{CP}}=0$ |  |  | - | 0.3 | 0.5 | $\mathrm{mA} /$ <br> Input |
| $I_{\text {cco }}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\operatorname{Max}, \\ & V_{\mathrm{HC}} \leq V_{\mathrm{LH}}, V_{\mathrm{LL}} \leq \mathrm{V}_{\mathrm{LC}} \\ & \text { Outputs Open, } \overline{O E}=1 \end{aligned}$ |  | MIL. COM'L. | - | $\begin{aligned} & 1.5 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{Icc}_{\text {c }}$ | Total Power Supply Current ${ }^{(5)}$ | $V_{c c}=M a x$., Outputs Open, $\overline{O E}=\mathrm{L}$ $C P=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{LC}}$ 50\% Data Duty Cycle | IDT39C01C $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ | MIL. COM'L | - |  | $\begin{aligned} & 30 \\ & 25 \end{aligned}$ | mA |
|  |  |  | $\begin{aligned} & \text { IDT39C01D } \\ & \mathrm{f}_{\mathrm{CP}}=15 \mathrm{MHz} \end{aligned}$ | MIL. COM'L. |  | - | $\begin{array}{r} 35 \\ 30 \\ \hline \end{array}$ |  |
|  |  |  | IDT39C01E $\mathrm{f}_{\mathrm{CP}}=17.5 \mathrm{MHz}$ | MIL. COM'L. | $\begin{aligned} & - \\ & - \end{aligned}$ |  | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ |  |
|  |  | $V_{c c}=M a x$., Outputs Open, $\overline{O E}=\mathrm{L}$ CP $=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{IH}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{LL}}=0.4 \mathrm{~V}$ 50\% Data Duty Cycle | IDT39C01C $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ | MIL. COM'L. | - | - | $\begin{aligned} & 35 \\ & 30 \end{aligned}$ |  |
|  |  |  | $\begin{aligned} & \text { IDT39C01D } \\ & \mathrm{f}_{\mathrm{CP}}=15 \mathrm{MHz} \end{aligned}$ | MIL. COM'L. |  |  | $\begin{aligned} & 40 \\ & 35 \end{aligned}$ |  |
|  |  |  | IDT39C01E $f_{C P}=17.5 \mathrm{MHz}$ | MIL. COM'L. | - | - | $\begin{aligned} & 45 \\ & 40 \end{aligned}$ |  |

## NOTES:

4. $\mathrm{I}_{\mathrm{CCOT}}$ is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $\mathrm{I}_{\mathrm{CcoH}}$, then dividing by the total number of inputs.
5. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{C C}=I_{C C O H}\left(C D_{H}\right)+I_{C C O L}\left(1-C_{D_{H}}\right)+I_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{C P}\right)$
$C D_{H}=$ Clock duty cycle high period
$D_{\mathrm{H}}=$ Data duty cycle $T \mathrm{~L}$ high period $\left(\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}\right)$
$N_{T}=$ Number of dynamic inputs driven at TTL levels
$\mathrm{f}_{\mathrm{CP}}=$ Clock Input Frequency

## CMOS TESTING CONSIDERATIONS

There are certain testing considerations which must be taken into account when testing high-speed CMOS devices in an automatic environment. These are:

1) Proper decoupling at the test head is necessary. Placement of the capacitor set and the value of capacitors used is critical in reducing the potential erroneous failures resulting from large $\mathrm{V}_{\mathrm{cc}}$ current changes. Capacitor lead length must be short and as close to the DUT power pins as possible.
2) All input pins should be connected to a voltage potential during testing. If left floating, the device may begin to oscillate causing improper device operation and possible latchup.
3) Definition of input levels is very important. Since many inputs may change coincidentally, significant noise at the device pins may cause the $\mathrm{V}_{1 \mathrm{~L}}$ and $\mathrm{V}_{\mathrm{IH}}$ levels not to be met until the noise has settled. To allow for this testing/board induced noise, IDT recommends using $\mathrm{V}_{\mathrm{IL}} \leq 0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IH}} \geq 3 \mathrm{~V}$ for AC tests.
4) Device grounding is extremely important for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is required. The ground plane must be sustained from the performance board to the DUT interface board. All unused interconnect pins must be properly connected to the ground pin. Heavy gauge stranded wire should be used for power wiring and twisted pairs are recommended to minimize inductance.

## IDT39C01C

## AC ELECTRICAL CHARACTERISTICS (Military and Commercial Temperature Ranges)

The tables below specify the guaranteed performance of the IDT39C01C over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range. $V_{c c}$ is specified at $5 \mathrm{~V} \pm 10 \%$ for military temperature range and $5 \mathrm{~V} \pm 5 \%$ for commercial temperature range. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between OV and 3 V with signal transition rates of $1 V$ per nanosecond. All outputs have maximum DC current loads.

CYCLE TIME AND CLOCK CHARACTERISTICS

|  | MIL. | COM'L. | UNIT |
| :--- | :---: | :---: | :---: |
| Read-Modify-Write Cycle (from <br> selection of A, B, registers to end <br> of cycle) | 32 | 31 | ns |
| Maximum Clock Frequency to <br> to shift Q (50\% duty cycle, <br> I $=432$ or 632) | 31 | 32 | MHz |
| Minimum Clock LOW Time | 15 | 15 | ns |
| Minimum Clock HIGH Time | 15 | 15 | ns |
| Minimum Clock Period | 32 | 31 | ns |

COMBINATIONAL PROPAGATION DELAYS ${ }^{(1)} \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

|  | TO OUTPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM INPUT | Y |  | $F_{3}$ |  | $c_{n+4}$ |  | $\overline{\mathbf{G}}, \overline{\mathbf{P}}$ |  | $\mathrm{F}=0$ |  | OVR |  | RAM $_{0}$ RAM $_{3}$ |  | $\begin{aligned} & Q_{0} \\ & Q_{3} \end{aligned}$ |  | UNIT |
|  | MIL. | COM'L. | MIL. | COM'L. | MIL. | СОM'L. | MIL. | СОм'L. | MIL. | COM'L. | MIL. | СОм'L. | MIL. | СОм'L. | MIL. | COM'L. |  |
| A, B Address | 48 | 40 | 48 | 40 | 48 | 40 | 44 | 37 | 48 | 40 | 48 | 40 | 48 | 40 | - | - | ns |
| D | 37 | 30 | 37 | 30 | 37 | 30 | 34 | 30 | 40 | 38 | 37 | 30 | 37 | 30 | - | - | ns |
| $\mathrm{C}_{\mathrm{n}}$ | 25 | 22 | 25 | 22 | 21 | 20 | - | - | 28 | 25 | 25 | 22 | 28 | 25 | - | - | ns |
| Io. 1.2 | 40 | 35 | 40 | 35 | 40 | 35 | 44 | 37 | 44 | 37 | 40 | 35 | 40 | 35 | - | - | ns |
| $\mathrm{I}_{3,4.5}$ | 40 | 35 | 40 | 35 | 40 | 35 | 40 | 35 | 40 | 38 | 40 | 35 | 40 | 35 | - | - | ns |
| $\mathrm{I}_{6,7,8}$ | 29 | 25 | - | - | - | - | - | - | - | - | - | - | 29 | 26 | 29 | 26 | ns |
| $\begin{aligned} & \text { A Bypass } \\ & \text { ALU }(I=2 X X) \end{aligned}$ | 40 | 35 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | ns |
| Clock ${ }^{\text {r }}$ | 40 | 35 | 40 | 35 | 40 | 35 | 40 | 35 | 40 | 35 | 40 | 35 | 40 | 35 | 33 | 28 | ns |

## SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT)

| CP: |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT | SET-UP TIME BEFORE $\mathrm{H} \rightarrow \mathrm{L}$ |  | HOLD TIME AFTER $\mathrm{H} \rightarrow \mathrm{L}$ |  | SET-UP TIME BEFORE L $\rightarrow$ H |  | HOLD TIME AFTER L $\rightarrow$ H |  | UNIT |
|  | MIL. | COM'L. | MIL. | COM'L. | MIL. | Сом'L. | MIL. | COM'L. |  |
| A, B Source Address | 15 | 15 | 2 | $1^{(3)}$ | 30, $15+$ TPWL $^{(4)}$ |  | 2 | 1 | ns |
| B Destination Address | 15 | 15 | Do not change (2) |  |  |  | 2 | 1 | ns |
| D | - ${ }^{(1)}$ | - | - | - | 25 | 25 | 0 | 0 | ns |
| $\mathrm{C}_{\mathrm{n}}$ | - | - | - | - | 20 | 20 | 0 | 0 | ns |
| $\mathrm{I}_{0.1 .2}$ | - | - | - | - | 30 | 30 | 0 | 0 | ns |
| 13.4.5 | - | - | - | - | 30 | 30 | 0 | 0 | n |
| $16,7,8$ | 10 | 10 | Do not change (2) |  |  |  | 0 | 0 | ns |
| RAM 0.3 . $Q_{0.3}$. | - | - | - | - | 12 | 12 | 0 | 0 | ns |

## OUTPUT ENABLE/DISABLE TIMES

( $C_{L}=5 \mathrm{pF}$, measured to 0.5 V change of $\mathrm{V}_{\mathrm{OUT}}$ in nanoseconds)

| INPUT | OUTPUT | ENABLE |  | DISABLE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIL. | COM'L. | MIL. | COM'L. |
| $\overline{\mathrm{OE}}$ | Y | 25 | 23 | 25 | 23 |

## NOTES:

1. A dash indicates a propagation delay or set-up time constraint does not exist.
2. Certain signals must be stable during the entire clock LOW time to avoid erroneous operation.
3. Source addresses must be stable prior to the $H \rightarrow$ Ltransition to allowtime to access the source data before the latches close. The $A$ address may then be changed. The $B$ address could be changed if it is not a destination; i.e., if data is not being written back into the RAM. Normally $A$ and $B$ are not changed during the clock LOW time.
4. The set-up time prior to the clock $L \rightarrow H$ transition is to allow time for data to be accessed, passed through the ALU and returned to the RAM. It includes all the time from stable $A$ and $B$ addresses to the clock $L \rightarrow H$ transition, regardless of when the $H \rightarrow L$ transition occurs.

## IDT39C01D

## AC ELECTRICAL CHARACTERISTICS

 (Military and Commercial Temperature Ranges)The tables below specify the guaranteed performance of the IDT39C01D over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range. $\mathrm{V}_{\mathrm{CC}}$ is specified at $5 \mathrm{~V} \pm 10 \%$ for military temperature range and $5 \mathrm{~V} \pm 5 \%$ for commercial temperature range. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between OV and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DCcurrent loads.

CYCLE TIME AND CLOCK CHARACTERISTICS

|  | MIL | COM'L | UNIT |
| :--- | :---: | :---: | :---: |
| Read-Modify-Write Cycle (from <br> selection of A, B, registers to end <br> of cycle) | 27 | 23 | ns |
| Maximum Clock Frequency to <br> to shift Q (50\% duty cycle. | 37 | 43 | MHz |
| I 432 or 632) |  |  |  |

COMBINATIONAL PROPAGATION DELAYS ${ }^{(1)} \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y |  | $F_{3}$ |  | $c_{n+4}$ |  | $\overline{\mathbf{G}}, \overline{\mathbf{P}}$ |  | $\mathrm{F}=0$ |  | OVR |  | $\begin{aligned} & \text { RAM }_{0} \\ & \text { RAM }_{3} \end{aligned}$ |  | $\begin{aligned} & Q_{0} \\ & Q_{3} \end{aligned}$ |  | UNIT |
|  | MIL. | COM'L. | MIL. | COM'L. | MIL. | СОм'L | MIL | Сом'L | MIL | Сом'L. | MIL. | COM'L. | MIL. | COM'L | MIL | COM'L |  |
| A, B Address | 33 | 30 | 33 | 30 | 33 | 30 | 33 | 28 | 33 | 30 | 33 | 30 | 33 | 30 | - | - | ns |
| D | 24 | 21 | 23 | 20 | 23 | 20 | 21 | 20 | 25 | 24 | 24 | 21 | 25 | 22 | - | - | ns |
| $\mathrm{C}_{\mathrm{n}}$ | 18 | 17 | 17 | 16 | 14 | 14 | - | - | 19 | 18 | 17 | 16 | 19 | 18 | - | - | ns |
| 10, 1. 2 | 28 | 26 | 27 | 25 | 26 | 24 | 28 | 24 | 29 | 25 | 27 | 24 | 27 | 25 | - | - | ns |
| $\mathrm{I}_{3,4,5}$ | 27 | 26 | 27 | 24 | 26 | 24 | 26 | 24 | 27 | 26 | 26 | 24 | 27 | 26 | - | - | ns |
| $\mathrm{I}_{6,7,8}$ | 18 | 16 | - | - | - | - | - | - | - | - | - | - | 21 | 21 | 21 | 21 | ns |
| A Bypass ALU ( $1=2 X X$ ) | 26 | 24 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | ns |
| Clock ${ }^{-}$ | 27 | 24 | 26 | 23 | 26 | 23 | 25 | 23 | 27 | 24 | 26 | 24 | 27 | 24 | 20 | 19 | ns |

## SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT)

| CP: |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT | SET-UP TIME BEFORE H $\rightarrow$ L |  | HOLD TIME <br> AFTER H $\rightarrow$ L |  | SET-UP TIME BEFORE L $\rightarrow$ H |  | HOLD TIME <br> AFTER L $\rightarrow \mathrm{H}$ |  | UNIT |
|  | MIL. | COM'L | MIL | COM'L. | MIL. | сом'L. | MIL. | COM'L. |  |
| A, B Source Address | 11 | 10 | 0 | $0^{(3)}$ | $11+{ }^{24, T P W L}{ }^{(4)}$ | $10+2_{1 P W L}{ }^{(4)}$ | 2 | 1 | ns |
| B Destination Address | 11 | 10 | Do not change ${ }^{(2)}$ |  |  |  | 2 | 1 | ns |
| D | - ${ }^{(1)}$ | - | - | - | 16 | 16 | 0 | 0 | ns |
| $C_{n}$ | - | - | - | - | 13 | 13 | 0 | 0 | ns |
| $\mathrm{I}_{0,1,2}$ | - | - | - | - | 19 | 19 | 0 | 0 | ns |
| 13.4.5 | - | - | - | - | 19 | 19 | 0 | 0 | ns |
| 16.7.8 | 7 | 7 | Do not change ${ }^{(2)}$ |  |  |  | 0 | 0 | ns |
| RAM0.3, $Q_{0,3}$ | - | - | - | - | 9 | 9 | 0 | 0 | ns |

OUTPUT ENABLE/DISABLE TIMES
( $C_{L}=5 \mathrm{pF}$, measured to 0.5 V change of $\mathrm{V}_{\text {OUT }}$ in nanoseconds)

| INPUT | OUTPUT | ENABLE |  | DISABLE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIL. | COM'L | MIL. | COM'L. |
| $\overline{\mathrm{OE}}$ | Y | 16 | 14 | 18 | 16 |

## NOTES:

1. A dash indicates a propagation delay or set-up time constraint does not exist.
2. Certain signals must be stable during the entire clock LOW time to avoid erroneous operation.
3. Source addresses must be stable prior to the $H \rightarrow L$ transition to allow time to access the source data before the latches close. The $A$ address may then be changed. The B address could be changed if it is not a destination; i.e., if data is not being written back into the RAM. Normally A and B are not changed during the clock LOW time.
4. The set-up time prior to the clock $L \rightarrow H$ transition is to allow time for data to be accessed, passed through the ALU and returned to the RAM. It includes all the time from stable $A$ and $B$ addresses to the clock $L \rightarrow H$ transition, regardless of when the $H \rightarrow L$ transition occurs.

## IDT39C01E

## AC ELECTRICAL CHARACTERISTICS

## (Military and Commercial Temperature Ranges)

The tables below specify the guaranteed performance of the IDT39C01E over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range. $\mathrm{V}_{C C}$ is specified at $5 \mathrm{~V} . \pm 10 \%$ for military temperature range and $5 \mathrm{~V} \pm 5 \%$ for commercial temperature range. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between OV and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DCcurrent loads.

## CYCLE TIME AND CLOCK CHARACTERISTICS

|  | MIL. | COM'L. | UNIT |
| :--- | :---: | :---: | :---: |
| Read-Modify-Write Cycle (from <br> selection of A, B, registers to end <br> of cycle) | 21 | 20 | ns |
| Maximum Clock Frequency to - <br> to shift Q (50\% duty cycle, <br> I $=432$ or 632) | 46 | 50 | MHz |
| Minimum Clock LOW Time | 10 | 8 | ns |
| Minimum Clock HIGH Time | 10 | 8 | ns |
| Minimum Clock Period | 21 | 20 | ns |

COMBINATIONAL PROPAGATION DELAYS ${ }^{(1)} C_{L}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $Y$ |  | $F_{3}$ |  | $c_{n+4}$ |  | $\overline{\mathrm{G}}, \overline{\mathrm{P}}$ |  | $F=0$ |  | OVR |  | $\text { RAM }_{0}$$\mathrm{RAM}_{3}$ |  | $\begin{aligned} & Q_{0} \\ & Q_{3} \end{aligned}$ |  | UNIT |
|  | MIL. | СОм'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | СОм'L. | MIL. | COM'L. |  |
| A, B Address | 26 | 22 | 26 | 22 | 26 | 22 | 26 | 21 | 26 | 22 | 26 | 22 | 26 | 22 | - | - | ns |
| D | 18 | 16 | 17 | 15 | 17 | 15 | 16 | 15 | 19 | 18 | 18 | 16 | 19 | 16 | - | - | ns |
| $\mathrm{C}_{\mathrm{n}}$ | 13 | 13 | 13 | 12 | 10 | 10 | - | - | 14 | 13 | 13 | 12 | 14 | 13 | - | - | ns |
| 10.1.2 | 21 | 20 | 20 | 19 | 19 | 18 | 21 | 18 | 22 | 19 | 20 | 18 | 20 | 19 | - | - | ns |
| $\mathrm{I}_{3,4,5}$ | 20 | 20 | 20 | 18 | 19 | 18 | 19 | 18 | 20 | 20 | 19 | 18 | 20 | 20 | - | - | ns |
| $\mathrm{I}_{6,7,8}$ | 13 | 12 | - | - | - | - | - | - | - | - | - | - | 16 | 16 | 16 | 16 | ns |
| A Bypass $\text { ALU }(I=2 X X)$ | 19 | 18 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | ns |
| Clock _r | 20 | 18 | 19 | 17 | 19 | 17 | 19 | 17 | 20 | 18 | 19 | 18 | 20 | 18 | 15 | 15 | ns |

## SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT)

| CP: |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT | SET-UP TIME BEFORE $\mathrm{H} \rightarrow \mathrm{L}$ |  | HOLD TIME AFTER $\mathrm{H} \rightarrow \mathrm{L}$ |  | SET-UP TIME BEFORE L $\rightarrow$ H |  | HOLD TIME AFTER L $\rightarrow$ H |  | UNIT |
|  | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. |  |
| A, B Source Address | 8 | 7 | 0 | $0^{(3)}$ | $\begin{aligned} & 18,8 \\ &+T P W L \end{aligned} \text { (4) }$ |  | 2 | 1 | ns |
| B Destination Address | 8 | 7 | Do not change ${ }^{(2)}$ |  |  |  | 2 | 1 | ns |
| D | - ${ }^{11}$ | - | - | - | 12 | 12 | 0 | 0. | ns |
| $\mathrm{C}_{n}$ | - | - | - | - | 10 | 10 | 0 | 0 | ns |
| $\mathrm{l}_{0.1 .2}$ | - | - | - | - | 14 | 14 | 0 | 0 | ns |
| $l_{3,4,5}$ | - | - | - | - | 14 | 14 | 0 | 0 | ns |
| $\mathrm{I}_{6,7,8}$ | 5 | 5 | Do not change ${ }^{(2)}$ |  |  |  | 0 | 0 | ns |
| RAM $0,3, Q_{0,3}$ | - | - | - | - | 9 | 9 | 0 | 0 | ns |

## OUTPUT ENABLE/DISABLE TIMES

( $C_{L}=5 \mathrm{pF}$, measured to 0.5 V change of $\mathrm{V}_{\text {OUT }}$ in nanoseconds)

| INPUT | OUTPUT | ENABLE |  | DISABLE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIL. | COM'L. | MIL. | COM'L. |
| $\overline{O E}$ | $Y$ | 14 | 10 | 12 | 12 |

NOTES:

1. A dash indicates a propagation delay or set-up time constraint does not exist.
2. Certain signals must be stable during the entire clock LOW time to avoid erroneous operation.
3. Source addresses must be stable prior to the $\mathrm{H} \rightarrow$ transition to allow time to access the source data before the latches close. The A address may then be changed. The $B$ address could be changed if it is not a destination; i.e., if data is not being written back into the RAM. Normally $A$ and $B$ are not changed during the clock LOW time.
4. The set-up time prior to the clock $L \rightarrow H$ transition is to allow time for data to be accessed, passed through the ALU and returned to the RAM. It includes all the time from stable $A$ and $B$ addresses to the clock $L \rightarrow H$ transition, regardless of when the $H \rightarrow L$ transition occurs.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 4 |

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, f=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

INPUT/OUTPUT INTERFACE CIRCUIT


Figure 1. Input Structure (All Inputs)


Figure 2. Output Structure (All Outputs Except $\mathrm{F}=0$ )


Figure 3. Output Structure ( $F=0$ Only)

## TEST LOAD CIRCUIT



| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All other Outputs | Open |

## DEFINITIONS

$\mathrm{C}_{\mathrm{L}}=$ Load capacitance: includes jig and probe capacitance
$\mathrm{R}_{\mathrm{T}}=$ Termination resistance: should be equal to $\mathrm{Z}_{\text {OUT }}$ of the Pulse Generator

Figure 4. Switching Test Circuits

## ORDERING INFORMATION

IDT $\frac{39 C 01}{\text { Device Type }}$


Commercial
$\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military
$\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
Plastic DIP
Sidebraze DIP
CERDIP
LCC
Four-Bit Microprocessor Slice
High-Speed Four-Bit Microprocessor Slice
Ultra-High-Speed Four-Bit CMOS Microprocessor Slice

CMOS CARRY
IDT39C02A

## LOOKAHEAD GENERATOR

MICROSLICE ${ }^{\text {TM }}$ PRODUCT

## FEATURES:

- Provides lookahead carries across any number of 4-bit microprocessor ALUs
- Very high speed and output drive over full temperature and voltage supply extremes
- $6 n s$ typical propagation delay
- Iol $=32 \mathrm{~mA}$ over full military temperature range ${ }^{\text {t }}$
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than bipolar ( $5 \mu \mathrm{~W}$ max.)
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT39C02A is a high-speed carry lookahead generator built using advanced CEMOS ${ }^{\text {M }}$, a dual metal CMOS technology. The IDT39C02A is generally used with an arithmetic logic unit to provide high-speed lookahead over larger word lengths.

The IDT39C02A is a pin-compatible, performance enhanced, functional replacement for all versions of the 2902.

## PIN CONFIGURATIONS



DIP/CERPACKISOIC
TOP VIEW


LCC
TOP VIEW

## FUNCTIONAL BLOCK DIAGRAM



MICROSLICE and CEMOS are trademarks of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$V_{c c}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{\mathrm{Cc}}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {lL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=M a x ., V_{\text {IN }}=V_{C C}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $1 /{ }_{\text {L }}$ | Input LOW Current | $\mathrm{V}_{C C}=\mathrm{Max} ., \mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ |  | - | - | -5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {Sc }}$ | Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=$ Max. ${ }^{(3)}$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $V_{H C}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{I L}} \end{aligned}$ | $\mathrm{l}_{\mathrm{LL}}=300 \mu \mathrm{~A}$ | - | GND | VLC | V |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| $I_{\operatorname{ccoc}}$ | Quiescent Power Supply Current (CMOS Inputs) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\operatorname{Max} \\ & V_{\mathrm{HC}} \leq V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & \mathrm{I}^{=} \end{aligned}$ |  | - | 0.001 | 2.0 | mA |
| Iccat | Quiescent Power Supply Current (TTL Inputs) | $\begin{aligned} & V_{C C}=M a x \\ & V_{\text {IN }}=3.4 \mathrm{~V}(4) \end{aligned}$ |  | - | 0.5 | 2.5 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current | $V_{C C}=$ Max. Outputs Open One Input Toggling 50\% Duty Cycle | $\mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{iN}} \leq \mathrm{V}_{\mathrm{LC}}$ | - | 0.15 | - | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ |
| lcc | Total Power Supply Current ${ }^{(5)}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\text { Max. } \\ & \mathrm{f}=10 \mathrm{MHz} \\ & \text { Outputs Open } \\ & 50 \% \text { Duty Cycle } \\ & \text { One Input Toggling } \end{aligned}$ | $V_{\text {HC }} \leq V_{\text {IN }} \leq V_{\text {LC }}$ | - | 1.5 | - | mA |
|  |  |  | $\mathrm{V}_{\text {IN }}=3.4 \mathrm{~V}^{(4)}$ | - | 2.0 | - |  |
|  |  | All Inputs | $\mathrm{V}_{\text {IN }}=3.4 \mathrm{~V}$ (4) | - | 16.0 | - |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. Per TTL driven input $\left(V_{I N}=3.4 \mathrm{~V}\right)$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND .
5. $\left.\mathrm{l}_{\mathrm{cc}}=\mathrm{I}_{\mathrm{ccoc}}+\left(\mathrm{l} \operatorname{ccot} \times N_{\mathrm{T}}\right)+\left(\mathrm{l}_{\operatorname{cco}} \times f \times \mathrm{N}\right)+\mathrm{D} \times \mathrm{N}_{\mathrm{D}}\right)$
$N=$ Total number of inputs toggling.
$\mathrm{f}=$ Frequency in MHz .
D = Percent high duty cycle.
$N_{T}=$ Number of TTL statically driven inputs $\left(V_{I N}=3.4 \mathrm{~V}\right)$
$N_{D}=$ Number of TTL dynamically driven inputs $\left(V_{I N}=3.4 \mathrm{~V}\right)$

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\mathrm{C}_{n}$ | Carry Input |
| $\bar{G}_{0}, \bar{G}_{1}, \bar{G}_{2}, \bar{G}_{3}$ | Carry Generate Inputs (Active LOW) |
| $P_{0}, \bar{P}_{1}, P_{2}, \bar{P}_{3}$ | Carry Propagate Inputs (Active LOW) |
| $\mathrm{C}_{n}+\mathrm{x}-\mathrm{C}_{n}+z$ | Carry Outputs |
| $G$ | Carry Generate Output (Active LOW) |
| P | Carry Propagate Output (Active LOW) |

TRUTH TABLE ${ }^{(1)}$

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline $\mathrm{C}_{n}$ \& $\bar{G}_{0}$ \& $\bar{P}_{0}$ \& $\bar{G}_{1}$ \& $\bar{P}_{1}$ \& $\overline{\mathrm{G}}_{2}$ \& $\bar{P}_{2}$ \& $\bar{G}_{3}$ \& $\bar{P}_{3}$ \& $C_{n+x}$ \& $c_{n+y}$ \& $\mathrm{C}_{\mathrm{n}+\mathrm{z}}$ \& G \& P <br>
\hline $$
\begin{aligned}
& X \\
& L \\
& X \\
& H
\end{aligned}
$$ \& $$
\begin{aligned}
& \mathrm{H} \\
& \mathrm{H} \\
& \mathrm{~L} \\
& \mathrm{X}
\end{aligned}
$$ \& $$
\begin{aligned}
& \hline \mathrm{H} \\
& \mathbf{X} \\
& \mathrm{X} \\
& \mathrm{~L}
\end{aligned}
$$ \& \& \& \& \& \& \& $$
\begin{aligned}
& L \\
& L \\
& H \\
& H
\end{aligned}
$$ \& \& \& \& <br>
\hline $$
\begin{aligned}
& X \\
& X \\
& X \\
& L \\
& X \\
& X \\
& H
\end{aligned}
$$ \& $$
\begin{aligned}
& X \\
& H \\
& H \\
& H \\
& X \\
& L \\
& X
\end{aligned}
$$ \& $$
\begin{aligned}
& X \\
& H \\
& H \\
& X \\
& X \\
& X \\
& \text { L }
\end{aligned}
$$ \& $$
\begin{aligned}
& H \\
& H \\
& H \\
& H \\
& \mathbf{L} \\
& X \\
& X
\end{aligned}
$$ \& $$
\begin{aligned}
& H \\
& X \\
& X \\
& X \\
& X \\
& L \\
& L
\end{aligned}
$$ \& \& \& \& \& \& L
L
L
$H$
$H$
$H$ \& \& \& <br>
\hline $$
\begin{aligned}
& X \\
& X \\
& X \\
& X \\
& L \\
& X \\
& X \\
& X \\
& H
\end{aligned}
$$ \& $$
\begin{aligned}
& X \\
& X \\
& X \\
& H \\
& H \\
& X \\
& X \\
& \text { X } \\
& X
\end{aligned}
$$ \& $$
\begin{aligned}
& X \\
& X \\
& X \\
& H \\
& X \\
& X \\
& X \\
& X \\
& \text { X }
\end{aligned}
$$ \& $$
\begin{aligned}
& X \\
& H \\
& H \\
& H \\
& H \\
& X \\
& L \\
& X \\
& X \\
& X
\end{aligned}
$$ \& X
$H$
$X$
$X$
$X$
$X$
$X$
$X$
$L$
$L$ \& $H$
$H$
$H$
$H$
$H$
$L$
$X$
$X$
$X$
$X$ \& $H$
$X$
$X$
$X$
$X$
$X$
$X$
L
L
L \& \& \& \& \& $L$
$L$
$L$
$L$
$H$
$H$
$H$
$H$ \& \& <br>
\hline \& $$
\begin{aligned}
& X \\
& X \\
& X \\
& X \\
& H \\
& X \\
& X \\
& X \\
& X \\
& L
\end{aligned}
$$ \& \& $$
\begin{aligned}
& X \\
& X \\
& X \\
& H \\
& H \\
& X \\
& X \\
& X \\
& \text { L }
\end{aligned}
$$ \& X
$X$
$X$
$H$
$X$
$X$
$X$
$X$
$X$
$X$
$L$ \& $$
\begin{aligned}
& X \\
& \text { X } \\
& H \\
& H \\
& H \\
& X \\
& \text { X } \\
& \text { X } \\
& \text { X }
\end{aligned}
$$ \& X
$H$
$H$
$X$
$X$
$X$
$X$
$X$
$L$
$L$ \& $$
\begin{aligned}
& H \\
& H \\
& H \\
& H \\
& H \\
& H \\
& X \\
& X \\
& X \\
& X
\end{aligned}
$$ \& H
X
X
X
X
L

$L$
$L$ \& \& \& \& $H$
$H$
$H$
$H$
$H$
$L$
$L$
$L$ \& <br>
\hline \& \& H
X
X
X
L \& \& X

$H$
$X$
$X$
$X$
L \& \& X
X
H
X
L \& \& L
X
X
X
H
L \& \& \& \& \& H
H
H
H
L <br>
\hline
\end{tabular}

NOTE:

1. $H=$ HIGH Voltage Level, $L=$ LOW Voltage Level, $X=$ Don't Care

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYPICAL | COMMERCIAL |  | MILITARY |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| ${ }_{\mathrm{t}_{\mathrm{PHLL}}}^{\mathrm{t}^{2}}$ | Propagation Delay $\mathrm{C}_{\mathrm{n}}$ to $\mathrm{C}_{\mathrm{n}}+\mathrm{x}$ $\mathrm{C}_{\mathrm{n}+\mathrm{y}}, \mathrm{C}_{\mathrm{n}+\mathrm{z}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 6.0 | 3.0 | 14.0 | 3.0 | 16.5 | ns |
| $\begin{aligned} & \mathbf{t}_{\text {PLH }} \\ & \mathbf{t}_{\text {PHL }} \end{aligned}$ | Propagation Delay $\mathrm{P}_{0}, \mathrm{P}_{1}$, or $\mathrm{P}_{2}$, to $C_{n+x}, C_{n+y}, C_{n+z}$ |  | 6.0 | 2.0 | 9.0 | 2.0 | 11.5 | ns |
| ${ }_{\mathbf{t}_{\mathrm{PHLL}}}^{\mathbf{t}^{2}}$ | Propagation Delay $\mathrm{G}_{0}, \mathrm{G}_{1}$, or $\mathrm{G}_{2}$ to $C_{n+x}, C_{n+y}, C_{n+z}$ |  | 6.0 | 2.0 | 9.5 | 2.0 | 11.5 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHHL }} \\ & \hline \end{aligned}$ | Propagation Delay <br> $P_{1}, P_{2}$ or $P_{3}$, to $G$ |  | 7.0 | 3.0 | 12.0 | 3.0 | 16.5 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & t_{\mathrm{PHLL}} \end{aligned}$ | $\begin{gathered} \text { Propagation Delay } \\ \mathrm{G}_{\mathrm{n}} \text { to } \mathrm{G} \end{gathered}$ |  | 7.5 | 3.0 | 12.0 | 3.0 | 16.5 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHH }} \end{aligned}$ | Propagation Delay $P_{n}$ to $P$ |  | 6.0 | 2.5 | 11.0 | 2.5 | 12.5 | ns |

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
Plastic DIP
CERDIP
Small Outline IC
CERPACK
Leadless Chip Carrier
Carry Lookahead Generator MICROPROCESSOR SLICE

## FEATURES:

- Fast
- IDT39C03A matches 2903A speeds
- IDT39C03B 20\% speed upgrade
- Low-power CMOS
- Commercial: 50mA (max.)
- Military: 55mA (max.)
- Pin-compatible, performance enhanced functional replacement for the 2903A
- Cascadable to 8, 12, 16, etc. bits
- Expandable Register File
- On-chip Parity Generation and Sign Extension Logic
- Provide parity across the entire ALU output and sign extension at any slice boundary
- On-chip Normalized Logic
- Floating-point mantissa and exponent easily developed using single microcycle per shift
- On-chip multiplication and division logic
- Executes unsigned and two's complement multiplication along with last cycle of two's complement multiplication
- Packaged in 48-pin plastic and ceramic DIPs and 52-pin LCC
- Military product available compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT39C03s are four-bit expandable CMOS microprocessor slices. While executing the identical functions associated with the high-speed IDT39C01 series of 4-bit slices, the IDT39C03s also provide additional enhancements for use in arithmetic-oriented processors.

These extremely low-power yet high-speed microprocessors consist of a 16-word by 4-bit dual-port RAM, a multidirectional threeport architecture, 16 logic operation ALU and the necessary shifting, decoding and multiplexing logic. Compatible 2903A arithmetic and logic instructions, including the special multiplication, division and normalized instructions, are available on the IDT39C03s. Both are easily expandable in 4-bit increments.

Both devices are pin-compatible, functional-replacements for the 2903A. The fastest version, the IDT39C03B, is a $20 \%$ speed upgrade from the normal 2903A device. The IDT39C03A meets the 2903A speeds.

The IDT39C03s are fabricated using CEMOS ${ }^{\text {™ }}$, a CMOS technology designed for high-performance and high-reliability.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to military temperature applications.


CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS




LCC
TOP VIEW

## PIN DESCRIPTIONS

| PIN NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{A}_{0-3}$ | 1 | RAM A Address Inputs (TTLInput) - Four RAM address inputs which contain the address of the RAM word appearing at the RAM A output port. |
| $\mathrm{B}_{0-3}$ | 1 | RAM B Address Inputs (TTL Input) - Four RAM address inputs which contain the address of the RAM word appearing at the RAM B output port and into which new data is written when the WE input and the CP input are LOW. |
| WE | 1 | Write Enable Input (TTL Input) - The RAM write enable input. If WE is LOW, data at the Y I/O port is written into the RAM when the CP input is LOW. When WE is HIGH, writing data into the RAM is inhibited. |
| $\mathrm{DA}_{0-3}$ | 1 | External Data Inputs (TTL Input) - A 4-bit external data input which can be selected as one of the IDT39C03 ALU operand sources; $\mathrm{DA}_{0}$ is the least significant bit. |
| EA | 1 | Control Input (TTL Input) - A control input which, when HIGH, selects $D A_{0-3}$ as the ALU R operand and, when LOW, selects RAM output $A$ as the $A L U R$ operand and the $D A_{0-3}$ output data. |
| $\mathrm{DB}_{0-3}$ | 1/0 | External Data Inputs/Outputs (Three-State Input/Output) - A four-bit external data input/output. Under control of the $\overline{\mathrm{OE}}_{\mathrm{B}}$ input, RAM output port B can be directly read on these lines, or input data on these lines can be selected as the ALU S operand. |
| $\overline{O E}$ | 1 | Control Input (TTL Input) - A control input which, when LOW, enables RAM output B onto the $\mathrm{DB}_{0-3}$ lines and, when HIGH, disables the RAM output B tri-state buffers. |
| $\mathrm{C}_{\mathrm{n}}$ | 1 | Carry-in Input (TTL Input) - The carry-in input to the IDT39C03 ALU. |
| $\mathrm{I}_{0-8}$ | 1 | Instruction Inputs (TL Input) - The nine instruction inputs used to select the IDT39C03 operation to be performed. |
| IEN | 1 | Instruction Enable Input (TTL Input) - The instruction enable input which, when LOW, allows the Q Register and the Sign Compare flip-flop to be written. When IEN is HIGH, the Q Register and Sign Compare flip-flop are in the hold mode. On the IDT39C03, IEN also controls WRITE. |
| $\mathrm{C}_{\mathrm{n}+}$ | 0 | Carry-Out Output (TTL Input) - This output generally indicatos the carry-out of the IDT39C03 ALU. Refer to Table 5 for an exact definition of this pin. |
| $\overline{\mathrm{G}} / \mathrm{N}$ | 0 | Carry-Generate Output (TTL Output) - A multi-purpose pin which indicates the carry generate, $\overline{\mathrm{G}}$ function, at the least significant and intermediate slices and generally indicates the sign $N$ of the ALU result at the most significant slice. Refer to Table 5 for an exact definition of this pin. |
| $\overline{\text { P/OVR }}$ | 0 | Carry Propagate Output (TTL Output) - A multi-purpose pin which indicates the carry propagate, $\overline{\mathrm{P}}$, function at the least significant and intermediate slices and indicates the conventional two's complement overflow, OVR, signal at the most significant slice. Refer to Table 5 for an exact definition of this pin. |
| Z | 1/0 | Open-Drain I/O Pin (Open-Drain Input/Output) - An open-drain input/output pin which, when HIGH, generally indicates the outputs are all LOW. For some Special Functions, $Z$ is used as an input pin. Refer to Table 5 for an exact definition of this pin. |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | 1/0 | Bidirectional Serial Shift I/Os for the ALU (Three-State Input/Output) - Bidirectional serial shift inputs/outputs for the ALU shifter. During a shift-up operation, $\mathrm{SIO}_{0}$ is an input and $\mathrm{SIO}_{3}$ an output. During a shift-down operation, $\mathrm{SIO}_{3}$ is an input and $\mathrm{SIO}_{0}$ is an output. Refer to Tables 3 and 4 for an exact definition of these pins. |
| $\mathrm{QIO}_{0}, \mathrm{OIO}_{3}$ | 1/0 | Bidirectional Serial Shift I/Os for the Q Shifter (Three-State Input/Output) - Bidirectional serial shift inputs/outputs for the Q Shifter shifter which operate line $\mathrm{SIO}_{0}$ and $\mathrm{SIO}_{3}$. Reter to Tables 3 and 4 for an exact definition of these pins. |
| LSS | 1 | Control Input (TTL Input) - An input pin which, when tied LOW, programs the chip to act as the least significant slice (LSS) of an IDT39C03 array and enables the WRITE output onto the WRITETMSS pin. When LSS is tied HIGH, the chip is programmed to operate as either an intermediate or most significant slice and the WRITE output buffer is disabled. |
| WRITE/MSS | 1/0 | Control Input (Three-State Input/Output) - When LSS is tied LOW, the WRITE output signal appears at this pin; the WRITE signal is LOW when an instruction which writes data into the RAM is being executed. When LSS is tied HIGH, WRITEIMSS is an input pin; tying it HIGH programs the chip to operate as an intermediate slice (IS) and tying it LOW programs the chip to operate as the most significant slice (MSS). |
| $Y_{0-3}$ | 1/0 | Data Inputs/Outputs (Three-State Input/Output) - Four data inputs/outputs of the IDT39C03. Under control of the $\overline{O E}_{Y}$ input, the ALU shifter output data can be enabled onto these lines, or these lines can be used as data inputs when external data is written directiy into the RAMiv. |
| $\overline{O E}_{Y}$ | 1 | Control Input (TTL Input) - A control input which, when LOW, enables the ALU shifter output data onto the $Y_{0-3}$ lines and, when HIGH, disables the $Y_{0-3}$ three-state output buffers. |
| CP | 1 | Clock Input (TTL Input) - The clock input to the IDT39C03. The Q Register and Sign Compare flip-flop are clocked on the LOW-to-HIGH transition of the CP signal. When enabled by WE, data is written in the RAM when CP is LOW. |

## ARCHITECTURE OF THE IDT39C03

The IDT39C03s are high-performance, cascadable, 4-bit microprocessor slices used in CPUs, peripheral controllers, microprogrammable machines and in a number of other applications. The functional blocks consist of the following:

- 16-word-by-4-bit dual-port RAM
- high-speed ALU and shifter
- Q register with shifter input
-9-bit instruction decoder


## DUAL-PORT RAM

Both the A and B ports of the dual-port RAM can be addressed and read simultaneously at the respective RAM A and B output ports. If both ports address the same memory location, identical data will be read from both the $A$ and $B$ port. The latches at the RAM output ports are transparent when the clock input, CP, is HIGH and holds the RAM output data when CP is LOW. RAM data is read at the DB (I/O) port under control of the $\overline{\mathrm{OE}}_{\mathrm{B}}$ three-state output enable.

External data can be written directly into the RAM from the Y $1 / 0$ port, or the ALU shifter output data can be enabled onto the Y I/O port and entered into the RAM. Data is written into the RAM at the B address when the write enable input, WE, is LOW and the clock input, CP, is LOW.

## ALU

The IDT39C03s perform seven arithmetic operations and nine logic operations on two 4-bit operands. Various pairs of ALU source operands are easily selected via the ALU multiplexer inputs. The $\overline{E A}$ input selects either the DA external data input or RAM output port A for use as one ALU operand. The $O E_{B}$ and $I_{0}$ inputs select RAlin output port B, DB external data input or the Q register content for use as the second ALU source operand. During certain ALU operations, zeros are forced at the ALU operand inputs. Thus, the IDT39C03s are capable of operating on data from two external sources, from an internal and external source, or from two internal sources. Table 1 indicates all the possible pairs of ALU source operands as a function of the $\overline{E A}, \overline{O E}_{B}$ and $I_{0}$ inputs.

With instruction bits $\mathrm{I}_{4}, \mathrm{I}_{3}, \mathrm{I}_{2}, \mathrm{I}_{1}$ and $\mathrm{l}_{0}$ LOW, the IDT39C03s execute special functions which have been defined in Table 4. When the IDT39C03s execute instructions other than the nine special instructions, the ALU operation is defined by instruction bits $\mathrm{I}_{4}, \mathrm{I}_{3}, \mathrm{I}_{2}$, and $I_{1}$. Table 2 defines the ALU operation as a function of these four instruction bits.

Cascading the IDT39C03s, in either the carry lookahead or ripple carry approach, is very simple. In a cascaded configuration, each slice must be properly programmed to Most Significant Slice (MSS), Intermediate Slice (IS) or Least Significant Slice (LSS). The IDT39C03s incorporate the carry generate ( $\overline{\mathrm{G}}$ ) and carry propagate $(\bar{P})$ signals necessary for cascading.

TABLE 1.
ALU OPERAND SOURCES ${ }^{(1)}$

| EA | $\mathrm{I}_{0}$ | $\overline{O E}$ | ALU OPERAND R | ALU OPERAND S |
| :---: | :---: | :---: | :--- | :--- |
| L | L | L | RAM Output A | RAM Output B |
| L | L | H | RAM Output A | DB $_{0-3}$ |
| L | H | X | RAM Output A | Q Register |
| H | L | L | DA $_{0-3}$ | RAM Output B |
| H | L | H | DA $_{0-3}$ | DB |
| H | H | X | DA $_{0-3}$ | Q Register |

NOTE:

1. $\mathrm{L}=\mathrm{LOW}, \mathrm{H}=\mathrm{HIGH}, \mathrm{X}=$ Don't Care

TABLE 2.
IDT39C03 ALU FUNCTIONS ${ }^{(1)}$

| $\mathrm{I}_{4}$ | $\mathrm{I}_{3}$ | $\mathrm{I}_{2}$ | $\mathrm{I}_{1}$ | $\begin{aligned} & \text { HEX } \\ & \text { CODE } \end{aligned}$ | ALU FUNCTIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | 0 | $b=L$ |
|  |  |  |  |  | $\mathrm{b}_{0}=H \quad F_{1}=H I G H$ |
| L | L | L | H | 1 | $F=S$ Minus R Minus 1 Plus $\mathrm{C}_{\mathrm{n}}$ |
| L | L | H | L | 2 | $F=R$ Minus $S$ Minus 1 Plus $C_{n}$ |
| L | L | H | H | 3 | $F=R$ Plus $S$ Plus $C_{n}$ |
| L | H | L | L | 4 | $F=S$ Plus $\mathrm{C}_{\mathrm{n}}$ |
| L | H | L | H | 5 | $F=\bar{S}$ Plus $\mathrm{C}_{n}$ |
| L | H | H | L | 6 | $F=R$ Plus $\mathrm{C}_{\mathrm{n}}$ |
| L | H | H | H | 7 | $F=\overline{\mathrm{R}}$ Plus $\mathrm{C}_{\mathrm{n}}$ |
| H | L | L | L | 8 | $F_{1}=$ LOW |
| H | L | L | H | 9 | $F_{1}=\bar{R}_{1}$ AND $S_{1}$ |
| H | L | H | L | A | $F_{1}=R_{1}$ EXCLUSIVE NOR $S_{1}$ |
| H | L | H | H | B | f $=\mathrm{R}_{1}$ EXCLUSIVE OR $\mathrm{S}_{1}$ |
| H | H | L | L | C | $F_{1}=R_{1}$ AND $S_{1}$ |
| H | H | L | H | D | $F_{1}=R_{1}$ NOR $^{1}$ |
| H | H | H | L | E | $F_{1}=R_{1}$ NAND $S_{1}$ |
| H | H | H | H | F | $F_{1}=R_{1} O R S_{1}$ |

NOTE:

1. $L=$ LOW, $H=$ HIGH, $i=0$ to 3

Also generated is a carry-out signal, $\mathrm{C}_{\mathrm{n}+4}$, which is generally available as an output of each slice. Both the carry-in ( $\mathrm{C}_{n}$ ) and carryout ( $C_{n}+4$ ) signals are active HIGH. The ALU generates two other status outputs. These are negative, N , and overflow, OVR. The N output is generally the most significant (sign) bit of the ALU output and can be used to determine positive or negative results. The OVR output indicates that the arithmetic operation being performed exceeds the available two's complement number range. The $N$ and OVR signals are available as outputs of the most significant slice. Thus, the multipurpose $\overline{\mathrm{G}} / \mathrm{N}$ and $\overrightarrow{\mathrm{P}} /$ OVR outputs indicate $\overline{\mathrm{G}}$ and $\overline{\mathrm{P}}$ at the least significant and intermediate slices, and sign and overflow at the most significant slice. Refer to Table 5 for the exact definition of these four signals.

## ALU SHIFTER

Under instruction control, the ALU shifter passes the ALU output (F) non-shifted, shifts it up one bit position (2F) or shifts it down one position (F/2). Both arithmetic and logical shift operations are possible. The arithmetic shift operation shifts data around the most significant (sign) bit position of the MSS and a logical shift operation shifts data through this bit position (see Figure 1). $\mathrm{SIO}_{0}$ and $\mathrm{SIO}_{3}$ are bidirectional serial shift inputs/outputs. During a shift-up operation $\mathrm{SIO}_{3}$ is generally a serial shift input and $\mathrm{SIO}_{0}$ a serial shift output. For exact definition of the $\mathrm{SIO}_{0}$ and $\mathrm{SIO}_{3}$ operation, refer to Tables 3 and 4.

Also provided in the ALU shifter is sign extension at the slice boundaries. Under instruction control, the $\mathrm{SIO}_{0}$ (sign) input can be extended through $\mathrm{Y}_{0}, \mathrm{Y}_{1}, \mathrm{Y}_{2}, \mathrm{Y}_{3}$, and propagated to the $\mathrm{SIO}_{3}$ output.

Providing ALU error detection, the IDT39C03s ALU shifter contains a cascadable, five-bit parity generator/checker. Parity for the $\mathrm{F}_{0}, \mathrm{~F}_{1}, \mathrm{~F}_{2}, \mathrm{~F}_{3}$, ALU outputs and $\mathrm{SIO}_{3}$ input is generated and, under instruction control, is made available at the $\mathrm{SiO}_{0}$ output.
The operation of the ALU shifter is defined by the instruction inputs. Specified in Table 4 are the special functions and the operations the ALU shifter performs. When the IDT39C03s execute instructions other than special functions, the ALU shifter operation is
determined by instruction bits $I_{8,} I_{7}, I_{6}$ and $I_{5}$. How these four bits operate with the ALU shifter is defined in Table 3.


ARITHMETIC SHIFT PATH-MSS


ARITHMETIC SHIFT PATH-LSS/IS


ARITHMETIC AND LOGICAL SHIFT PATHS ALL SLICE POSITIONS

Figure 1.

## Q REGISTER

The Q Register is an auxiliary 4-bit register which is clocked on the LOW-to-HIGH transition of the CP input. It is intended primarily for use in multiplication and division operations; however, it can also be used as an accumulator or holding register for some applications. The F output of the ALU canbe loaded into the Q Register and/ or the Q Register can be selected as the source for the ALU S operand. The shifter at the input to the $Q$ Register can shift the Q Register contents up one bit position (2Q) or down one bit position (Q/2). Only logical shifts are performed. Both $\mathrm{QIO}_{0}$ and $\mathrm{QIO}_{3}$ are bidirectional shift serial inputs/outputs. During a Q Register shift-up operation, $\mathrm{QIO}_{0}$ is a serial shift input and $\mathrm{QIO}_{3}$ is a serial shift output. During a shift-down operation, $\mathrm{QIO}_{3}$ is a serial shift input and $\mathrm{QIO}_{0}$ is a serial shift output.

The IDT39C03s provide the capability of double-length arithmetic and logical shifting. To perform the double-length shift, $\mathrm{QlO}_{3}$ of the MSS is connected to $\mathrm{SIO}_{0}$ of the LSB and executing an instruction which shifts both the ALU output and the Q Register.

The instruction inputs also control the Q Register and shifter, as shown in Table 4. When executing instructions other than the special functions, the Q Register and shifter operation is controlled by instruction bits $\mathrm{I}_{8}, \mathrm{I}_{7}, \mathrm{I}_{6}$ and $\mathrm{I}_{5}$, as shown in Table 3.

## OUTPUT BUFFERS

Both the DB and Y ports are bidirectional l/O ports driven by three-state output buffers with external output enable controls. The $Y$ output buffers are enabled when the $\overline{O E}_{Y}$ is LOW and are in the High $Z$ state when $\overline{\mathrm{OE}}_{Y}$ is HIGH . The DB output buffers are enabled when the $\overline{O E}_{\mathrm{B}}$ input is LOW. The zero, Z pin, is an open drain I/O that can be wire-Ored between slices. As an output it can be used as a zero detect status flag and generally indicates that the $\mathrm{Y}_{0-3}$ pins are all LOW. Table 5 defines the exact signal functions.

## INSTRUCTION DECODER

The Instruction Decoder generates the required internal control signals relative to the nine instruction inputs, $\mathrm{l}_{0-8}$, the Instruction Enable input, IEN, the $\overline{\mathrm{LSS}}$ input and the WRITE/MSS input/output.

When an instruction which writes data into the RAM is being performed, the WRITE output is LOW. Reference Tables 3 and 4 for proper pin operation. When IEN is HIGH, the WRITE output is forced HIGH and the Q Register and Sign Compare Flip-Flop contents are preserved. When IEN is LOW, the WRITE output is enabled and the Q Register and Sign Compare Flip-Flop can be written according to the IDT39C03s instruction. The Sign Compare Flip-Flop is an onchip flip-flop which is used during a divide operation. See Figure 2.


Figure 2. Sign Compare Flip-Flop

## SLICE POSITION PROGRAMMING

When the $\overline{L S S}$ input is LOW, the device becomes the Least Significant Slice and enables the WRITE output signal onto the WRITE/MSS bidirectional I/O pin. When the LSS input is HIGH, the WRITE/MSS pin becomes an input which when HIGH programs the slice to operate as an Intermediate Slice (IS). Connecting it LOW programs the slice to operate as a Most Significant Slice (MSS). The WRITE/MSS pin must be tied HIGH via a pull-up resistor. WRITE/MSS and LSS should not be connected together.

## SPECIAL FUNCTIONS

Nine special functions are provided on the IDT39C03s which make possible the implementation of the following operations:

- Single and Double Length Normalization
- Two's Complement Division
- Unsigned and Two's Complement Multiplication
- Conversion Between Two's Complement and Sign/Magnitude Representation
- Incrementation by One or Two

Adjusting a single-precision or double-precision floating-point number in order to bring its mantissa within a specified range can be performed using the single-length and double-length normalization operations. These special functions can be used to perform a two's complement, non-restoring divide operation. They provide single and double-precision divide operations and can be performed in " $n$ " clock cycles (where " $n$ " is the number of bits in the quotient). The unsigned multiply special function and the two two's complement multiply special functions can be used to multiply two n-bit, unsigned or two's complement numbers, respectively, in " n ". clock cycles. During the last cycle of the two's complement multiplication, a conditional subtraction (rather than addition) is performed due to the fact that the sign bit of the multiplier carries negative weight.

The sign/magnitude-two's complement special function can be used to convert number representation systems. A number expressed in sign/magnitude representation can be converted to the two's complement representation, and vice-versa, in one clock cycle.

Incrementing an unsigned or two's complement number by one or two is easily accomplished using the increment by one or two special function.

TABLE 3. ALU DESTINATION CONTROL FOR $I_{0} O R I_{1} O R I_{2} O R I_{3}=\mathrm{HIGH}, \overline{\mathrm{IEN}}=\mathrm{LOW}$

|  | ${ }_{7}{ }^{1}$ |  | $I_{5}$ | $\left\|\begin{array}{c} \mathrm{HEX} \\ \mathrm{CODE} \end{array}\right\|$ | $\begin{aligned} & \text { ALU } \\ & \text { SHIFER } \\ & \text { FUNCTION } \end{aligned}$ | $\mathrm{SIO}_{3}$ |  | $Y_{3}$ |  | $\mathrm{Y}_{2}$ |  | $r_{1}$ | $\mathrm{v}_{0}$ | $\mathrm{SIO}_{0}$ | $\overline{\text { WRITE }}$ | orear shifter FUNCTION | $\mathrm{OHO}_{3}$ | $\mathrm{OlO}_{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 18 |  |  | most sia. slice |  |  | other sLICES | $\left\lvert\, \begin{gathered} \text { MOST SIa. } \\ \text { SLICE } \end{gathered}\right.$ | OTHER slices | most sia. slice | OTHER suces |  |  |  |  |  |  |  |
| L | L | L |  | L | 0 | Arith. $\mathrm{F} / 2 \rightarrow \mathrm{Y}$ | Input | Input | $F_{3}$ | $\mathrm{SIO}_{3}$ | $\mathrm{SiO}_{3}$ | $F_{3}$ | $\mathrm{F}_{2}$ | $\mathrm{F}_{1}$ | $\mathrm{F}_{0}$ | L | Hold | Z | Z |
| L | L | L | H | 1 | Log. F/2 $\rightarrow$ Y | Input | Input | $\mathrm{SIO}_{3}$ | $\mathrm{SIO}_{3}$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{2}$ | $F_{1}$ | $\mathrm{F}_{0}$ | L | Hold | Z | z |
| L | L H | H | L | 2 | Arith. F/2 $\rightarrow$ Y | Input | Input | $F_{3}$ | $\mathrm{SIO}_{3}$ | $\mathrm{SiO}_{3}$ | $F_{3}$ | $\mathrm{F}_{2}$ | $F_{1}$ | $F_{0}$ | L | $\begin{gathered} \text { Log. } Q / 2 \\ \rightarrow Q \\ \hline \end{gathered}$ | Input | $\mathrm{Q}_{0}$ |
| L | L | H | H | 3 | Log. F/2 $\rightarrow$ Y | Input | Input | $\mathrm{SIO}_{3}$ | $\mathrm{SIO}_{3}$ | $F_{3}$ | F3 | $\mathrm{F}_{2}$ | $F_{1}$ | $F_{0}$ | L | $\underset{\rightarrow 0}{\text { Log. } Q / 2}$ | Input | $Q_{0}$ |
| L | H | L | L | 4 | $F \rightarrow Y$ | Input | Input | $F_{3}$ | $F_{3}$ | $F_{2}$ | $F_{2}$ | $F_{1}$ | $F_{0}$ | Parity | L | Hold | Z | Z |
| L | H L | L | H | 5 | $F \rightarrow Y$ | Input | Input | $F_{3}$ | $F_{3}$ | $F_{2}$ | $F_{2}$ | $F_{1}$ | $\mathrm{F}_{0}$ | Parity | H | $\underset{\rightarrow 0}{\log . Q / 2}$ | Input | $Q_{0}$ |
| L | H | H | L | 6 | $F \rightarrow Y$ | Input | Input | $F_{3}$ | $F_{3}$ | $F_{2}$ | $F_{2}$ | $F_{1}$ | $F_{0}$ | Parity | H | $\mathrm{F} \rightarrow \mathrm{Q}$ | Z | 2 |
| L | H | H | H | 7 | $F \rightarrow Y$ | Input | Input | $F_{3}$ | $\mathrm{F}_{3}$ | $F_{2}$ | $F_{2}$ | $F_{1}$ | $F_{0}$ | Parity | L | $\mathrm{F} \rightarrow \mathrm{Q}$ | Z | Z |
| H | L | L | L | 8 | Arith. $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $F_{2}$ | $F_{3}$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{2}$ | $F_{1}$ | $F_{1}$ | $\mathrm{F}_{0}$ | $\mathrm{SIO}_{0}$ | Input | L | Hold | Z | Z |
| H | L L | L | H | 9 | Log. $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $F_{3}$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{2}$ | $\mathrm{F}_{2}$ | $F_{1}$ | $F_{1}$ | $F_{0}$ | $\mathrm{SIO}_{0}$ | Input | L | Hold | Z | Z |
| H | L H | H | L | A | Arith. $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $\mathrm{F}_{2}$ | $F_{3}$ | $F_{3}$ | $F_{2}$ | $F_{1}$ | $F_{1}$ | $F_{0}$ | $\mathrm{SIO}_{0}$ | Input | L | $\begin{aligned} & \stackrel{\text { Log. }}{ } \\ & 2 \mathrm{Q} \xrightarrow{ } \mathrm{Q} \end{aligned}$ | $Q_{3}$ | Input |
| H | L H | H | H | B | Log. $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $F_{3}$ | $F_{3}$ | $F_{2}$ | $F_{2}$ | $\mathrm{F}_{1}$ | $F_{1}$ | $F_{0}$ | $\mathrm{SIO}_{0}$ | Input | L | $\begin{gathered} \text { Log. } \\ \mathrm{QQ} \rightarrow \mathrm{Q} \end{gathered}$ | $\mathrm{Q}_{3}$ | Input |
| H | H | L | L | c | $F \rightarrow Y$ | $F_{3}$ | $\mathrm{F}_{3}$ | $F_{3}$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{2}$ | $F_{2}$ | $F_{1}$ | $\mathrm{F}_{0}$ | Z | H | Hold | Z | Z |
| H | H | L | H | D | $F \rightarrow Y$ | $F_{3}$ | $F_{3}$ | $F_{3}$ | $F_{3}$ | $F_{2}$ | $\mathrm{F}_{2}$ | $F_{1}$ | $\mathrm{F}_{0}$ | z | H | $\begin{gathered} \log .2 Q \\ \rightarrow \mathrm{Q} \\ \hline \end{gathered}$ | $Q_{3}$ | Input |
| H | H | H | L | E | $\begin{gathered} \mathrm{SIO}_{0} \rightarrow \mathrm{Y}_{0} \\ \mathrm{Y}_{1}, \mathrm{Y}_{2}, Y_{3} \\ \hline \end{gathered}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | Input | L | Hold | Z | Z |
| H | H | H | H | F | $F \rightarrow Y$ | $F_{3}$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{3}$ | $F_{3}$ | $\mathrm{F}_{2}$ | $\mathrm{F}_{2}$ | $\mathrm{F}_{1}$ | $\mathrm{F}_{0}$ | Z | L | Hold | Z | Z |

NOTE:

1. Parity $=F_{3} \nabla F_{2} \nabla F_{1} \nabla F_{0} \nabla \mathrm{SIO}_{3}, \quad L=$ LOW $\quad Z=$ High Impedance $\quad \nabla=$ Exclusive $O R, \quad H=H I G H$

TABLE 4. SPECIAL FUNCTIONS FOR $I_{4}=I_{3}=I_{2}=I_{1}=I_{0}$ LOW ${ }^{(4)}$

| $\begin{aligned} & (\text { (HEX) } \\ & I_{8} I_{7} I_{6} I_{5} \end{aligned}$ | SPECIAL FUNCTION | ALU FUNCTION | ALU SHIFTER FUNCTION | $\mathrm{SIO}_{3}$ |  | $\mathrm{SIO}_{0}$ | Q REGISTER \& SHIFTER FUNCTION | $\mathrm{OlO}_{3}$ | $\mathrm{QIO}_{0}$ | $\overline{\text { WRITE }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MSS | $\begin{array}{\|l\|l\|} \hline \text { OTHEER } \\ \text { SLICES } \end{array}$ |  |  |  |  |  |
| 0 | Unsigned Multiply | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=R+S+C_{n} \text { if } Z=H \end{aligned}$ | $\log \mathrm{F} / 2 \rightarrow \mathrm{Y}^{(1)}$ | Z | Input | $F_{0}$ | $\begin{gathered} \log _{\rightarrow Q} Q / 2 \end{gathered}$ | Input | $Q_{0}$ | L |
| 1 | (5) |  | . |  |  |  |  |  |  |  |
| 2 | Two's Complement Multiply | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=R+S+C_{n} \text { if } Z=H \end{aligned}$ | $\log \mathrm{F} / 2 \rightarrow Y^{(2)}$ | Z | Input | $\mathrm{F}_{0}$ | $\begin{gathered} \log Q / 2 \\ \rightarrow 0 \end{gathered}$ | Input | $\mathrm{O}_{0}$ | L |
| 3 | (5) |  |  |  |  |  |  |  |  |  |
| 4 | Increment by One or Two | $F=S+1+C_{n}$ | $\mathrm{F} \rightarrow \mathrm{Y}$ | Input | Input | Parity | Hold | Z | Z | L |
| 5 | Sign/Magnitude Two's Complement | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=S+C_{n} \text { if } Z=H \end{aligned}$ | $F \rightarrow Y^{(3)}$ | Input | Input | Parity | Hold | Z | Z | L |
| 6 | Two's Complement Multiply Last Cycle | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=S-R-1+C_{n} \text { if } Z=H \end{aligned}$ | Log F/2 $\rightarrow Y^{(2)}$ | Z | Input | $F_{0}$ | $\underset{\log Q / 2}{\rightarrow 0}$ | Input | $\mathrm{O}_{0}$ | L |
| 7 | (5) |  |  |  |  |  |  |  |  |  |
| 8 | Single Length Normalize | $F=S+C_{n}$ | $\mathrm{F} \rightarrow \mathrm{Y}$ | $F_{3}$ | $F_{3}$ | Z | $\begin{gathered} \log 20 \\ \rightarrow 0 \end{gathered}$ | $Q_{3}$ | Input | L |
| 9 | (5) |  |  |  |  |  |  |  |  |  |
| A | Double Length Normalize and First Divide Op | $\mathrm{F}=\mathrm{S}+\mathrm{C}_{\mathrm{n}}$ | $\log 2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $\mathrm{R}_{3}$ マ $\mathrm{F}_{3}$ | $F_{3}$ | Input | $\begin{gathered} \log 20 \\ \rightarrow 0 \end{gathered}$ | $Q_{3}$ | Input | L |
| B | (5) |  |  |  |  |  |  |  |  |  |
| C | Two's Complement Divide | $\begin{aligned} & F=S+R+C_{n} \text { if } Z=L \\ & F=S-R-1+C n \\ & \text { if } Z=H \end{aligned}$ | $\log 2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $\mathrm{R}_{3} \nabla f_{3}$ | $F_{3}$ | Input | $\begin{gathered} \log 2 Q \\ \rightarrow 0 \end{gathered}$ | $Q_{3}$ | Input | L |
| D | (5) |  |  |  |  |  |  |  |  |  |
| E | Two's Complement Divide Correction and Remainder | $\begin{aligned} & F=S+R+C_{n} \text { if } Z=L \\ & F=S-R-1+C_{n} \text { if } Z=H \end{aligned}$ | $F \rightarrow Y$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{3}$ | Z | $\begin{gathered} \log 20 \\ \rightarrow 0 \end{gathered}$ | $\mathrm{Q}_{3}$ | Input | L |
| F | (5) |  |  |  |  |  |  |  |  |  |

## NOTES:

1. At the most significant slice only, the $C_{n+4}$ signal is internally gated to the $Y_{3}$ output.
2. At the most significant slice only, $F_{3} \nabla$ OVR is internally gated to the $Y_{3}$ output.
3. At the most significant slice only, $S_{3} \nabla \quad F_{3}$ is generated the $Y_{3}$ output.
4. The Q Register cannot be used explicitly as an operand for any Special Functions. It is defined implicitly within the functions.
5. Not Valid
6. $L=$ LOW, $H=$ HIGH, $X=$ Don't Care, $Z=$ High Impedance, $\nabla=$ Exclusive $O R$, PARITY $=S I O_{3} \nabla F_{3} \nabla F_{2} \nabla F_{1} \nabla F_{0}$

TABLE 5. IDT39C03A STATUS OUTPUTS

| $\left\lvert\, \begin{gathered} (\mathrm{HEX}) \\ \mathrm{I}_{8-5} \end{gathered}\right.$ | $\left\|\begin{array}{r} (\mathrm{HEX}) \\ \mathrm{I}_{4-1} \end{array}\right\|$ | $\mathrm{I}_{0}$ | $\begin{gathered} G_{1} \\ (I=0 \text { to } 3) \end{gathered}$ | $\begin{gathered} P_{1} \\ (I=0 \text { to } 3) \end{gathered}$ | $C_{n+4}$ | $\overline{\text { P/OVR }}$ |  | $\underline{G / N}$ |  | $\mathrm{Z}(\overline{\mathrm{OEY}}=\mathrm{L})$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | $\begin{gathered} \text { MOST SIG. } \\ \text { SLICE } \end{gathered}$ | OTHER SLICES | MOST SIG. SLICE | $\left\|\begin{array}{l} \text { OTHER } \\ \text { SLICES } \end{array}\right\|$ | MOST SIG. SLICE | INTER- MEDIATE SLICE | $\begin{aligned} & \text { LEAST SIG. } \\ & \text { SLICE } \end{aligned}$ |
| x | 0 | H | 0 | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | G | $\gamma_{0} \gamma_{1} \gamma_{2} \gamma_{3}$ | $\bar{P}_{0} \bar{Y}_{1} \bar{P}_{2} \nabla_{3}$ | $\gamma_{0} \gamma_{1} \nabla_{2} P_{3}$ |
| X | 1 | X | $\bar{R}_{1} \wedge S_{1}$ | $\bar{F}_{1} \vee S_{1}$ | G V PC ${ }_{n}$ | $\begin{aligned} & \hline C_{n+3} \nabla \\ & C_{n+4} \\ & \hline \end{aligned}$ | P | $F_{3}$ | $\bar{G}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \gamma_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} P_{3}$ |
| X | 2 | X | $R_{1} \wedge S_{1}$ | $\mathrm{R}_{1} \vee \mathrm{~S}_{1}$ | $G \vee P C_{n}$ | $\begin{aligned} & \mathrm{C}_{n+3} \nabla \\ & \mathrm{C}_{n+4} \end{aligned}$ | P | $F_{3}$ | ¢ | $\nabla_{0} \nabla_{1} \nabla_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \nabla_{2} \nabla_{3}$ | $P_{0} \nabla_{1} \nabla_{2} \bar{Y}_{3}$ |
| X | 3 | X | $R_{1} \wedge S_{1}$ | $\mathrm{R}_{1} \vee S_{1}$ | GVPC ${ }_{n}$ | $\begin{aligned} & C_{n+3} \pi \\ & C_{n+4} \end{aligned}$ | P | F3 | $\overline{\mathrm{G}}$ | $\nabla_{0} \nabla_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\bar{Y}_{0} Y_{1} \nabla_{2} \gamma_{3}$ |
| X | 4 | X | 0 | $S_{1}$ | $G \vee P C_{n}$ | $\begin{aligned} & C_{n+3} \sigma \\ & C_{n+4} \\ & \hline \end{aligned}$ | $\bar{P}$ | $F_{3}$ | $\bar{G}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| X | 5 | X | 0 | $\bar{S}_{1}$ | $G \vee P C_{n}$ | $\begin{aligned} & \mathrm{C}_{n+3} \checkmark \\ & \mathrm{C}_{n+4} \\ & \hline \end{aligned}$ | $\bar{P}$ | $F_{3}$ | $\bar{G}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \gamma_{1} \nabla_{2} \nabla_{3}$ | $\bar{Y}_{0} \bar{\gamma}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| X | 6 | X | 0 | $\mathrm{R}_{1}$ | GVPC ${ }_{\text {n }}$ | $\begin{aligned} & C_{n+3} \nabla \\ & C_{n+4} \\ & \hline \end{aligned}$ | $\bar{P}$ | $\mathrm{F}_{3}$ | G | $\nabla_{0} \nabla_{1} \nabla_{2} \gamma_{3}$ | $\nabla_{0} \gamma_{1} \nabla_{2} \gamma_{3}$ | $\nabla_{0} Y_{1} \gamma_{2} \nabla_{3}$ |
| X | 7 | X | 0 | $\overline{\mathrm{A}}_{1}$ | GVPC ${ }_{n}$ | $\begin{aligned} & C_{n+3} \nabla \\ & C_{n+4} \end{aligned}$ | $\bar{P}$ | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \gamma_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \bar{Y}_{1} \nabla_{2} \nabla_{3}$ |
| X | 8 | X | 0 | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\mathrm{P}_{0} \nabla_{1} \mathrm{~F}_{2} \mathrm{~F}_{3}$ | $Y_{0} Y_{1} \nabla_{2} \nabla_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| X | 9 | X | $\overline{R_{1}} \wedge S_{1}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | G | $\bar{Y}_{0} \bar{Y}_{1} \gamma_{2} \gamma_{3}$ | $P_{0} Y_{1} P_{2} P_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} P_{2} \gamma_{3}$ |
| X | A | X | $\mathrm{R}_{1} \wedge S_{1}$ | $R_{1} \vee S_{1}$ | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{\gamma}_{2} \bar{\gamma}_{3}$ | $\mathrm{P}_{0} \bar{Y}_{1} \bar{P}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| X | B | X | $\bar{R}_{1} \wedge S_{1}$ | $\mathrm{R}_{1} \vee \mathrm{~S}_{1}$ | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{\gamma}_{2} \gamma_{3}$ | $\bar{Y}_{0} \nabla_{1} \bar{Y}_{2} \nabla_{3}$ | $Y_{0} Y_{1} Y_{2} Y_{3}$ |
| X | C | X | $\mathrm{R}_{1} \wedge \mathrm{~S}_{1}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\bar{G}$ | $\mathrm{Y}_{0} \mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3}$ | $\mathrm{P}_{0} \bar{Y}_{1} \mathrm{P}_{2} \nabla_{3}$ | $Y_{0} Y_{1} P_{2} P_{3}$ |
| X | D | x | $\overline{B_{1}} \wedge \bar{S}_{1}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\bar{G}$ | $\mathrm{P}_{0} \mathrm{P}_{1} \mathrm{P}_{2} \mathrm{P}_{3}$ | $\mathrm{P}_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $Y_{0} Y_{1} \gamma_{2} Y_{3}$ |
| X | E | X | $\mathrm{R}_{1} \wedge \mathrm{~S}_{1}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{1} \bar{Y}_{1} Y_{2} Y_{3}$ |
| X | F | X | $\overline{\mathrm{F}_{1}} \wedge \bar{S}_{1}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\mathrm{P}_{0} \mathrm{P}_{1} \mathrm{Y}_{2} \mathrm{P}_{3}$ | $\mathrm{P}_{0} \nabla_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| 0 | 0 | L | $\begin{aligned} & 0 \text { if } Z=L \\ & R_{1} \wedge S_{S} \text { if } \\ & Z=H \end{aligned}$ | $\begin{aligned} & S_{1} \text { if } Z=L \\ & R_{1} \vee S \text { if } \\ & Z=H \end{aligned}$ | GVPC n | $\begin{aligned} & C_{n+3} \nabla \\ & C_{n+4} \end{aligned}$ | P | $F_{3}$ | $\overline{\mathrm{G}}$ | Input | Input | $Q_{0}$ |
| 1 | 0 | L | (Note 6) | - | - | - | - | - | - | - | - | - |
| 1 | 8 | L | (Note 6) | - | -- | - | - | - | - | - | - | - |
| 2 | 0 | L | $\begin{aligned} & 0 \text { i i } Z=L \\ & R_{1} \wedge S_{1} \text { if } \\ & Z=H \end{aligned}$ | $\begin{aligned} & S_{S_{1}} \text { if } Z=L \\ & R_{1} V S_{1} \text { if } \\ & Z=H \end{aligned}$ | GVPC n | $\begin{aligned} & C_{n+3} \sigma \\ & C_{n+4} \\ & \hline \end{aligned}$ | $\bar{P}$ | $F_{3}$ | $\bar{G}$ | Input | Input | $Q_{0}$ |
| 3 | 0 | L | (Note 6). | - | - | - | - | - | - | - | - | - |
| 4 | 0 | L | (Note 1) | (Note 2) | G V PC ${ }_{n}$ | $\begin{aligned} & C_{n+3} \nabla \\ & C_{n+4} \end{aligned}$ | $\bar{P}$ | $F_{3}$ | $\bar{G}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ |
| 5 | 0 | L | 0 | $\begin{aligned} & S_{1} \text { if } Z=L \\ & S_{1} \text { if } Z=H \end{aligned}$ | GVPC ${ }_{n}$ | $\begin{aligned} & C_{n+3} \nabla \\ & C_{n+4} \end{aligned}$ | P | $\begin{gathered} F_{3} \text { if } Z=L \\ F_{3} \forall S_{3} \text { if } \\ Z=H \end{gathered}$ | $\overline{\mathrm{G}}$ | $S_{3}$ | Input | Input |
| 6 | 0 | L | $\begin{gathered} 0 \text { if } Z=L \\ R_{1} \wedge S_{1} \text { if } \\ Z=H \end{gathered}$ | $\begin{gathered} S_{1} \text { if } Z=L \\ \mathcal{R}_{1} V S_{1} \text { if } \\ Z=H \end{gathered}$ | GVPC ${ }_{n}$ | $\begin{aligned} & C_{n+3} \nabla \\ & C_{n+4} \end{aligned}$ | $\bar{P}$ | $F_{3}$ | G | Input | Input | $\mathrm{Q}_{0}$ |
| 7 | 0 | L | (Note 6) | - | - | - | - | - | - | - | - | - |
| 8 | 0 | L | 0 | $S_{1}$ | (Note 3) | $\mathrm{Q}_{2} \sim \mathrm{Q}_{1}$ | P | $\mathrm{Q}_{3}$ | G | $\overline{\mathrm{Q}}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3}$ | $\overline{\mathrm{Q}}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3}$ | $\overline{\mathrm{Q}}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3}$ |
| 9 | 0 | L | (Note 6) | - | - | - | - | - | - | - | - - | - |
| 9 | 8 | L | (Note 6) | - | - | - | - | - | - | - | - | - |
| A | 0 | L | 0 | $\mathrm{S}_{1}$ | (Note 4) | $\mathrm{F}_{2} \nabla \mathrm{~F}_{1}$ | $\bar{P}$ | $\mathrm{F}_{3}$ | G | (Note 5) | (Note 5) | (Note 5) |
| B | 0 | L | (Note 6) | - | - | - | - | - | - | - | - | - |
| C | 0 | L | $\begin{gathered} R_{1} \wedge S_{1} \text { if } \\ Z=L \\ R_{1} \wedge S_{1} \text { if } \\ Z=H \end{gathered}$ | $\begin{gathered} R_{1} \vee S_{1} \text { if } \\ Z=L \\ R_{1} \vee S \\ Z=H \end{gathered}$ | GVPC | $\begin{aligned} & C_{n}+3 \nabla \\ & C_{n+4} \end{aligned}$ | $\overline{\text { P }}$ | $F_{3}$ | G | Sign Compare FF Output | Input | Input |
| D | 0 | L | (Note 6) | - | - | - | - | - | - | - | - | - |
| E | 0 | L | $\begin{gathered} R_{1} \wedge S_{1} \text { if } \\ Z=L \\ \bar{R}_{1} \wedge S_{1} \\ Z=H \\ \hline \end{gathered}$ | $\begin{gathered} \hline R_{1} \vee S_{1} \text { if } \\ Z=L \\ \bar{R}_{1} \vee S_{1} \\ Z=H \\ \hline \end{gathered}$ | GVPC ${ }_{n}$ | $\begin{aligned} & C_{n+3} \nabla \\ & C_{n+4} \end{aligned}$ | P | $F_{3}$ | ¢ | Sign Compare FF Output | Input | Input |
| F | 0 | L | (Note 6) | - | - | - | - | - | - | - | - | - |

NOTES:

1. If $\overline{\mathrm{LSS}}$ is LOW, $\mathrm{G}_{0}=\mathrm{S}_{0}$ and $\mathrm{G}_{1,2,3}=0$. If $\overline{\mathrm{LSS}}$ is HIGH, $\mathrm{G}_{0,1,2,3}=0$.
2. If $\overline{L S S}$ is LOW, $P_{0}=1$ and $P_{1,2,3}=S_{1,2,3}$ If $\overline{L S S}$ is HIGH, $P_{1}=S_{1}$.
3. At the most significant slice, $C_{n+4}=Q_{3} \nabla Q_{2}$. At other slices $C_{n+4}=G \vee P C_{n}$.
4. At the most significant slice, $C_{n+4}=F_{3} \nabla F_{2}$. At other slices $C_{n+4}=G \vee P C_{n}$.
5. $Z=\bar{Q}_{0} \bar{Q}_{1} \bar{Q}_{2} \bar{Q}_{3} F_{0} F_{1} F_{2} F_{3}$.

NOTES (Cont'd.):
6. Not Valid.
7. $L=L O W=0, H=H I G H=1, V=O R, \Lambda=A N D, \nabla=$ EXCLUSIVE $O R, P=P_{3} P_{2} P_{1} P_{0}$,
$G=G_{3} \vee G_{2} P_{3} \vee G{ }_{1} P_{2} P_{3} \vee G_{0} P_{1} P_{2} P_{3}, C_{n+3}=G_{2} \vee G_{1} P_{2} \vee G_{0} P_{1} P_{2} \vee C_{n} P_{0} P_{1} P_{2}$

Shown below is a circuit diagram for a 16-bit application using four IDT39C03s, one IDT39C02 and a status shift control device. This application has four key speed paths which are defined below:

1. Microcycle Time ( $\mathrm{t}_{\mathrm{CHCH}}$ )

Minimum elapsed time between a LOW-to-HIGH clock transition and the next LOW-to-HIGH clock transition.
2. Data Set-up Time ( $\mathrm{t}_{\mathrm{DVCH}}$ )

Minimum allowable time between valid data on the D inputs and the clock LOW-to-HIGH transition.
3. $D$ to $Y$ ( $t_{\text {tourv }}$ )

Maximum time needed to receive valid $Y$ output data after the D inputs are valid.
4. CP to Y ( $\mathrm{t}_{\mathrm{T} \boldsymbol{\mathrm { CH }}} \mathrm{V}$ )

Maximum time required to obtain valid Y outputs after a clock LOW-to-HIGH transition.

TIME IN NANOSECONDS OVER COMMERCIAL OPERATING RANGE

| CYCLE | $\mathbf{t}_{\text {CHVV }}$ |  | $\mathbf{t}_{\text {DVCH }}$ |  | $\mathbf{t}_{\text {DVV }}$ |  | $\mathbf{t}_{\text {chVV }}$ |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | A | B | A | B | A | B | A | B |
| Logic | 99 | 79 | 79 | 63 | 59 | 47 | 81 | 65 |
| Logic Rotate | 118 | 94 | 99 | 79 | 79 | 63 | 98 | 78 |
| Arithmetic | 130 | 104 | 109 | 87 | 91 | 73 | 112 | 90 |
| Multiply | 152 | 122 | 113 | 90 | 95 | 76 | 135 | 108 |
| Divide | 139 | 111 | 113 | 90 | 95 | 76 | 121 | 97 |

FROM


TIMING WAVEFORM FOR DATA ${ }_{I N}$, CLOCK AND Y OUTPUT


## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 30 | 30 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER $^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

DC ELECTRICAL CHARACTERISTICS

| $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $V_{C C}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial) |
| :--- | :--- |
| $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ (Military) |
| $V_{L C}=0.2 \mathrm{~V}$ |  |

$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level ${ }^{(4)}$ |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level ( ${ }^{(4)}$ |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $\mathrm{V}_{\text {cc }}=\mathrm{Max}^{\text {., }} \mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\text {cc }}$ |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{I L}} \end{aligned}$ | $\mathrm{lOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{C C}$ | - | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{bHH}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{I L}} \end{aligned}$ | $\mathrm{loL}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  |  | $\mathrm{bL}=20 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{l}_{\mathrm{LL}}=24 \mathrm{~mA}$ COM'L. | - | 0.3 | 0.5 |  |
| l OZ | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $\mathrm{V}_{0}=0 \mathrm{~V}$ | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=V_{\text {cc }}$ (Max.) | - | 0.1 | 10 |  |
| los | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=$ Min., $\mathrm{V}_{\text {OUT }}=O V^{(3)}$ |  | -30 | - | - | mA |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.

## DC ELECTRICAL CHARACTERISTICS (Cont'd)

$$
\begin{array}{ll}
\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} & V_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% \text { (Commercial) } \\
\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} & V_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% \text { (Military) }
\end{array}
$$

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\prime} \mathrm{CCOH}$ | Quiescent Power Supply Current $\mathbf{C P}=\mathbf{H}$ (CMOS Inputs) | $\begin{aligned} & V_{C C}=M_{a x} . \\ & V_{H C} \leq V_{I N}, V_{I N} \leq V_{L C} \\ & f_{C P}=0, C P=H \end{aligned}$ |  | - | 5 | 15 | mA |
| 'ccol | Quiescent Power Supply Current $C P=L$ (CMOS Inputs) | $\begin{aligned} & V_{C C}=M a x . \\ & V_{H C} \leq V_{I N}, V_{I N} \leq V_{L C} \\ & f_{C P}=0, C P=L \end{aligned}$ |  | - | 5 | 15 | mA |
| ${ }^{\prime} \mathrm{COT}$ | Quiescent Input Power Supply ${ }^{(5)}$ Current (per Input @ TTL High) | $\mathrm{V}_{C C}=\mathrm{Max} . \mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}, \mathrm{fCP}=0$ |  | - | 0.25 | 0.5 | mA/ Input |
| Icco | Dynamic Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{H C} \leq V_{I N} . V_{N} \leq V_{L C} \\ & \text { Outputs Open, } \overline{O E}=L \end{aligned}$ | MIL. | - | 0.5 | 2.0 | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
|  |  |  | COM'L. | - | 0.5 | 1.5 |  |
| Icc | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=M a x ., f_{C P}=10 \mathrm{MHz}$ <br> Outputs Open, $\overline{O E}=\mathrm{L}$ $C P=50 \% \text { Duty cycle }$ $\mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{IN}}, \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}}$ | MIL. | - | 10 | 35 | mA |
|  |  |  | COM'L. | - | 10 | 30 |  |
|  |  | $V_{C C}=$ Max., $f_{C P}=10 \mathrm{MHz}$ Outputs Open, $\overline{\mathrm{OE}}=\mathrm{L}$ $C P=50 \%$ Duty cycle$\mathrm{V}_{\mathrm{IH}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ | MIL. | - | 20 | 55 |  |
|  |  |  | COM'L. | - | 20 | 50 |  |

## NOTES:

5. I $\mathrm{I}_{\mathrm{CCT}}$ is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $\mathrm{I}_{\mathrm{CCOH}}$, then dividing by the total number of inputs.
6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{C C}=I_{C C O H}\left(C_{H}\right)+I_{\operatorname{cCOL}}\left(1-C_{H}\right)+I_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{C P}\right)$
$\mathrm{CD}_{\mathrm{H}}=$ Clock duty cycle high period
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle $T \mathrm{~L}$ high period $\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}$ )
$N_{T}=$ Number of dynamic inputs driven at TTL levels
$\mathrm{f}_{\mathrm{CP}}=$ Clock Input frequency

## CMOS TESTING CONSIDERATIONS

Special test board considerations must be taken into account when applying high-speed CMOS products to the automatic test environment. Large output currents are being switched in very short periods and proper testing demands that test set-ups have minimized inductance and guaranteed zero voltage grounds. The techniques listed below will assist the user in obtaining accurate testing results:

1) All input pins should be connected to a voltage potential during testing. If left floating, the device may oscillate, causing improper device operation and possible latchup.
2) Placement and value of decoupling capacitors is critical. Each physical set-up has different electrical characteristics and it is recommended that various decoupling capacitor sizes be experimented with. Capacitors should be positioned using the minimum lead lengths. They should also be distributed to decouple power supply lines and be placed as close as possible to the DUT power pins.
3) Device grounding is extremely critical for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is necessary. The ground plane must be sustained from the performance board to the DUT interface board and wiring unused interconnect pins to the ground plane is recommended. Heavy gauge stranded wire should be used for power wiring, with twisted pairs being recommended for minimized inductance.
4) To guarantee data sheet compliance, the input thresholds should be tested per input pin in a static environment. To allow for testing and hardware-induced noise, IDT recommends using $\mathrm{V}_{\mathrm{LL}} \leq 0 \mathrm{~V}$ and $\mathrm{V}_{\mathbb{H}} \geq 3 \mathrm{~V}$ for AC tests.

## IDT39C03A GUARANTEED COMMERCIAL RANGE PERFORMANCE

The tables below specify the guaranteed performance of the IDT39C03A over the commercial operating range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ with Vcc from 4.75 to 5.25 V . All data are in nanoseconds, with inputs switching between 0 and 3 V at $1 \mathrm{~V} / \mathrm{ns}$ and measurements made at 1.5 V . All outputs have maximum DC load.

TABLE 6. CLOCK AND WRITE PULSE CHARACTERISTICS ALL FUNCTIONS

| Minimum Clock Low Time | 30ns |
| :--- | :--- |
| Minimum Clock High Time | 30ns |
| Minimum Time CP and WE both Low to Write | 15 ns |

TABLE 7.
ENABLE/DISABLE TIMES ALL FUNCTIONS ${ }^{(1)}$

| FROM | TO | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| $\overline{O E}_{Y}$ | $Y$ | 25 | 21 |
| $\overline{O E}_{B}$ | DB | 25 | 21 |
| $I_{8}$ | SIO | 25 | 21 |
| $I_{8}$ | QIO | 38 | 38 |
| $\mathrm{I}_{8,7,6.5}$ | QIO | 38 | 38 |
| $\mathrm{I}_{4,3,2,1,0}$ | QIO | 38 | 35 |
| $\overline{\mathrm{LSS}}$ | WRITE | 25 | 21 |

NOTE:

1. $C_{L}=5 \mathrm{pF}$ for output disable tests. Measurement is made to a 0.5 V change on the output.

TABLE 8. SET-UP AND HOLD TIMES ALL FUNCTIONS

|  |  | HIGH-TO-LOW LOW-TO-HIGH |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | WITH RESPECT TO | SET-UP | HOLD | SET-UP | HOLD | COMMENTS |
| $Y$ | CP | Don't Care | Don't Care | 14 | 3 | Store Y in RAM/Q ${ }^{(1)}$ |
| WE HIGH | CP | 15 |  |  | 0 | Prevent Writing |
| WE LOW | CP | Don't Care | Don't Care | 15 | 0 | Write into RAM |
| A, B Source | CP | 20 | 3 | Don't Care | Don't Care | Latch Data from RAM Out |
| $B$ Destination | CP | 6 |  |  | 3 | Write Data into B Address |
| $\mathrm{OIO}_{0.3}$ | CP | Don't Care | Don't Care | 17 | 3 | Shift 0 |
| $\mathrm{I}_{8,7,6,5}$ | CP | 12 | - | 20 | 0 | Write into $Q^{(2)}$ |
| IEN HIGH | CP | 24 |  |  | 0 | Prevent Writing into Q |
| IEN LOW | CP | Don't Care | Don't Care | 21 | 0 | Write into Q |
| $\mathrm{I}_{4,3,2.1,0}$ | CP | 18 | - | 32 | 0 | Write into $\mathrm{Q}^{(2)}$ |

## NOTES:

1. The internal $Y$-bus to RAM set-up condition will be met $5 n$ after valid $Y$ output ( $\overline{O E}_{Y}=L$ )
2. The set-up time with respect to $C P$ falling edge is to prevent writing. The set-up time with respect to $C P$ rising edge is to enable writing.
3. For all other set-up conditions not specified in this table, the set-up time should be the delay to stable $Y$ output plus the $Y$ to RAM internal set-up time. Even if the RAM is not being loaded, this set-up condition ensures valid writing into the $Q$ register and sign compare flip-flop.
4. WE controls writing into the RAM. IEN controls writing into $Q$ and, indirectly, controls WE through the WRITE/MSS output. To prevent writing, IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and IEN LOW set-up times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH.
5. A and $B$ addresses must be set up prior to the clock HIGH-TO-LOW transition to latch data at the RAM output.
6. Writing occurs when $C P$ and $W E$ are both LOW. The $B$ address should be stable during this entire period.
7. Because $I_{8,7,6,5}$ controls the writing or not writing of data into RAM and $Q$, they should be stable during the entire clock LOW time unless IEN is HIGH, which prevents writing.
8. The set-up time prior to the clock LOW-TO-HIGH transition occurs in parallel with the set-up time prior to the clock HIGH-TO-LOW transition and the clock LOW time. The actual set-up time requirement on $\mathrm{I}_{4,3,2,1,0}$ relative to the clock LOW-TO-HIGH transition is the longer of (1) the set-up time prior to clock $L \rightarrow H$ and (2) the sum of the set-up time prior to clock $H \rightarrow L$ and the clock LOW time.

## IDT39C03A GUARANTEED COMMERCIAL RANGE PERFORMANCE STANDARD FUNCTIONS AND INCREMENT BY ONE OR TWO INSTRUCTIONS (SF4)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y | $C_{n+4}$ | $\overline{\mathrm{G}}, \overline{\mathrm{P}}$ | z | N | OVR | DB | WRITE | $\mathrm{QIO}_{0,3}$ | $\mathrm{SlO}_{0}$ | $\mathrm{SIO}_{3}$ | $\begin{gathered} \mathrm{SIO}_{0} \\ \text { PARITY } \end{gathered}$ |
| A, B Addr | 67 | 55 | 52 | 74 | 61 | 67 | 28 | - | - | 41 | 62 | 78 |
| DA, DB | 58 | 50 | 40 | 65 | 54 | 58 | - | - | - | 35 | 59 | 65 |
| $\mathrm{C}_{n}$ | 33 | 18 | - | 35 | 28 | 26 | - | - | - | 23 | 30 | 38 |
| $\mathrm{I}_{8-0}$ | 64 | 64 | 50 | 72 | 61 | 62 | - | 34 | 26* | 50* | 62* | 74* |
| CP | 58 | 42 | 43 | 61 | 54 | 58 | 22 | - | 22 | 37 | 54 | 60 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | 23 | - | - | 29 | - | - | - | - | - | - | 29 | 19 |
| MSS | 44 | - | 44 | 44 | 44 | 44 | - | - | - | - | 44 | - |
| Y | - | - | - | 17 | - | - | - | - | - | - | - | - |
| IEN | - | - | - | - | - | - | - | 20 | - | - | - | - |
| EA | 58 | 50 | 40 | 65 | 54 | 58 | - | - | - | 35 | 59 | 65 |

## NOTES:

1. A " -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. Standard Functions: See Table 2, Increment $S F 4: F=S+1+C_{n}$

## MULTIPLY INSTRUCTIONS (SF0, SF2, SF6)

| FROM | то |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\text { G }}$ ¢ | Z | N | OVR | DB | $\overline{\text { WRITE }}$ | $\mathrm{OlO}_{0,3}$ | $\mathrm{SiO}_{0}$ |
| A, B Addr | MSS | (67) | (55) | - | - | (61) | (67) | (28) | - | - | (41) |
|  | IS | (67) | (55) | (52) | - | - | - | (28) | - | - | (41) |
|  | LSS | (67) | (55) | (52) | - | - | - | (28) | - | - | (41) |
| DA, DB | MSS | (58) | (50) | - | - | (54) | (58) | - | - | - | (35) |
|  | IS | (58) | (50) | (40) | - | - | - | - | - | - | (35) |
|  | LSS | (58) | (50) | (40) | - | - | - | - | - | - | (35) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | 35 | (18) | - | - | (28) | (26) | - | - | - | (23) |
|  | IS | (33) | (18) | - | - | - | - | - | - | - | (23) |
|  | LSS | (33) | (18) | - | - | - | - | - | - | - | (23) |
| $\mathrm{I}_{8-0}$ | MSS | 94 | 75 | - | - | 88 | 88 | - | - | (26) | 73* |
|  | IS | 94 | 75 | 71 | - | - | - | - | - | (26) | 73* |
|  | LSS | 94 | 75 | 71 | 30 | - | - | - | (34) | (26) | $73^{*}$ |
| CP | MSS | (58) | (42) | - | - | (54) | (58) | (22) | - | (22) | (37) |
|  | IS | (58) | (42) | (43) | - | - | - | (22) | - | (22) | (37) |
|  | LSS | 90 | 71 | 67 | 26 | - | - | (22) | - | (22) | 69 |
| $z$ | MSS | 64 | 45 | - | - | 58 | 58 | - | - | - | 43 |
|  | IS | 64 | 45 | 41 | - | - | - | - | - | - | 43 |
|  | LSS | - | - | - | - | - | - | - | - | - | - |
| $\mathrm{SIO}_{0}, \mathrm{SlO}_{3}$ | Any | (23) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A " - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an " ${ }^{\star \text { " }}$ is the delay to correct data on an enabled output. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. Unsigned Multiply

SFO: $F=S+C_{n}$ if $Z=0$
$F=S+R+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$Q=\log . Q / 2$
$Y_{3}=C_{n+4}$ (MSS)
$Z=Q_{0}$ (LSS)

Two's Complement Multiply
SF2: $F=S+C_{n}$ if $Z=0$
$F=R+S+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$\mathrm{Q}=$ Log. $\mathrm{Q} / 2$
$Y_{3}=F_{3} \oplus$ OVR (MSS)
$Z=Q_{0}$ (LSS)

Two's Complement Multiply Last Cycle
SF6: $F=S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$Q=\log . Q / 2$
$\mathrm{Y}_{3}=\mathrm{OVR} \oplus \mathrm{F}_{3}$ (MSS)
$Z=Q_{0}$ (LSS)

## IDT39C03A GUARANTEED COMMERCIAL RANGE PERFORMANCE DIVIDE INSTRUCTIONS (SFA, SFC, SFE)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $\mathrm{C}_{\mathrm{n}+4}$ | $\bar{G}, \bar{F}$ | Z | N | OVR | DB | $\overline{\text { WRITE }}$ | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (67) | 61/(55) | - | (74)/- | (61) | (67) | (28) | - | - | 62 |
|  | IS | (67) | (55) | (52) | (74) $/-$ | - | - | (28) | - | - | (41) |
|  | LSS | (67) | (55) | (52) | (74) $/-$ | - | - | (28) | - | - | (41) |
| DA, DB | MSS | (58) | 55/(50) | - | (65)/- | (54) | (58) | - | - | - | 59 |
|  | IS | (58) | (50) | (40) | (65)/- | - | - | - | - | - | (35) |
|  | LSS | (58) | (50) | (40) | (65)/- | - | - | - | - | - | (35) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | (33) | 33/(18) | - | (35)/- | (28) | 27 | - | - | - | 32 |
|  | IS | (33) | (18) | - | (35)/- | - | - | - | - | - | (23) |
|  | LSS | (33) | (18) | - | (35)/- | - | - | - | - | - | (23) |
| $\mathrm{I}_{8-0}$ | MSS | (64)/84 | 75/68 | - | (72)/29 | (61)/77 | (62)/77 | - | - | (26) | 63/83* |
|  | IS | (64)/84 | (64)/68 | (50)/70 | (72) | - | - | - | - | (26) | (62)/83* |
|  | LSS | (64)/84 | (64)/68 | (50)/70 | (72) | - | - | - | (34) | (26) | (62)/83* |
| CP | MSS | (58)/80 | 46/64 | - | (61)/25 | (54)/66 | (58)/66 | (22) | - | (22) | (54)/79 |
|  | IS | (58) | (42) | (43) | (61)/- | - | - | (22) | - | (22) | (54) |
|  | LSS | (58) | (42) | (43) | (61)/- | - | - | (22) | - | (22) | (54) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | -/55 | -/39 | -/41 | - | $-{ }^{-}$ | - | - | - | - | -/54 |
|  | LSS | -/55 | -/39 | -/41 | - | - | - | - | - | - | -/54 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (23) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A " - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. If two delays are given, the first is for first divide and normalization; the second is for two's complement divide and two's complement divide correction.
5. Double Length Normalize and First Divide Op SFA: $F=S+C_{n}$
$\mathrm{Y}=\log .2 \mathrm{~F}$
$Q=$ Log. 20
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS)
$\mathrm{C}_{\mathrm{n}+4}=\mathrm{F}_{3} \oplus \mathrm{~F}_{2}$ (MSS)
$\mathrm{OVR}=\mathrm{F}_{2} \oplus \mathrm{~F}_{1}$ (MSS)
$\mathrm{Z}=\bar{Q}_{0} \overline{\mathrm{Q}}_{1} \mathrm{Q}_{2} \overrightarrow{\mathrm{Q}}_{3} \bar{F}_{0} \bar{F}_{1} \bar{F}_{2} \bar{F}_{3}$

Two's Complement Divide
SFC: $F=R+S+C_{n}$ if $Z=0$
$\mathrm{F}=\mathrm{S}-\mathrm{R}-1+\mathrm{C}_{\mathrm{n}}$ if $\mathrm{Z}=1$
$Y=$ Log. $2 F$
$\mathrm{Q}=$ Log. 20
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS)
$Z=F_{3} \oplus R_{3}$ (MSS) from
previous cycle

Two's Complement Divide Correction and Remainder
SFE: $F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=F$
$\mathrm{Q}=$ Log. 20
$\mathrm{Z}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS) from previous cycle
6. This specification is not tested but is guranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03A GUARANTEED COMMERCIAL RANGE PERFORMANCE SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF5)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathrm{G}}, \overline{\mathrm{F}}$ | Z | N | OVR | DB | $\overline{\text { WRITE }}$ | $\mathrm{QlO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | 97 | 81 | - | 42 | 89 | 89 | (28) | - | - | 102 |
|  | IS | (67) | (55) | (52) | - | - | - | (28) | - | - | (62) |
|  | LSS | (67) | (55) | (52) | - | - | - | (28) | - | - | (62) |
| DA, DB | MSS | 94 | 76 | - | 37 | 84 | 84 | - | - | - | 97 |
|  | IS | (58) | (50) | (40) | - | - | - | - | - | - | (59) |
|  | LSS | (58) | (50) | (40) | - | - | - | - | - | - | (59) |
| $\mathrm{C}_{n}$ | MSS | (33) | (18) | - | - | 32 | 27 | - | - | - | (30) |
|  | IS | (33) | (18) | - | - | - | - | - | - | - | (30) |
|  | LSS | (33) | (18) | - | - | - | - | - | - | - | (30) |
| $1_{8-0}$ | MSS | 85 | 67 | - | 28 | 82 | 73 | - | - | (26) | 88* |
|  | IS | 85 | 67 | 63 | - | - | - | - | - | (26) | 88* |
|  | LSS | 85 | 67 | 63 | - | - | - | - | (34) | (26) | 88* |
| CP | MSS | 94 | 76 | - | 37 | 84 | 84 | (22) | - | (22) | 97 |
|  | IS | (58) | (42) | (43) | - | - | - | (22) | - | (22) | (54) |
|  | LSS | (58) | (42) | (43) | - | - | - | (22) | - | (22) | (54) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | 57 | 39 | 35 | - | - | - | - | - | - | 60 |
|  | LSS | 57 | 39 | 35 | - | - | - | - | - | - | 60 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (23) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A " -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. $S F 5: F=S+C_{n}$ if $Z=0$ $\mathrm{F}=\mathbf{S}+\mathrm{C}_{\mathrm{n}}$ if $\mathrm{Z}=1$

$$
\begin{aligned}
& Y_{3}=S_{3} \oplus F_{3}(\mathrm{MSS}) \\
& Z=S_{3}(\mathrm{MSS})
\end{aligned}
$$

$$
\begin{aligned}
& Q=Q \\
& N=F_{3} \text { if } Z=0
\end{aligned}
$$

$$
N=F_{3} \oplus S_{3} \text { if } Z=1
$$

5. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03A GUARANTEED COMMERCIAL RANGE PERFORMANCE SINGLE LENGTH NORMALIZATION (SF8)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $\mathrm{C}_{\mathrm{n}+4}$ | $\overline{\mathrm{G}}, \overline{\mathrm{P}}$ | Z | N | OVR | DB | $\overline{\text { WRITE }}$ | QIO ${ }_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (67) | - | - | - | - | - | (28) | - | - | (62) |
|  | IS | (67) | (55) | (52) | - | - | - | (28) | - | - | (62) |
|  | LSS | (67) | (55) | (52) | - | - | - | (28) | - | - | (62) |
| DA, DB | MSS | (58) | - | - | - | - | - | - | - | - | (59) |
|  | IS | (58) | (50) | (40) | - | - | - | - | - | - | (59) |
|  | LSS | (58) | (50) | (40) | - | - | - | - | - | - | (59) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | (33) | - | - | - | - | - | - | - | - | (30) |
|  | IS | (33) | (18) | - | - | - | - | - | - | - | (30) |
|  | LSS | (33) | (18) | - | - | - | - | - | - | - | (30) |
| $\mathrm{I}_{8-0}$ | MSS | (64) | 37 | - | 29 | 24 | 24 | - | - | (26) | (62)* |
|  | IS | (64) | (64) | (50) | 29 | - | - | - | - | (26) | (62)* |
|  | LSS | (64) | (64) | (50) | 29 | - | - | - | (34) | (26) | (62)* |
| CP | MSS | (58) | 29 | - | 26 | 26 | 29 | (22) | - | (22) | (54) |
|  | IS | (58) | (42) | (43) | 26 | - | - | (22) | - | (22) | (54) |
|  | LSS | (58) | (42) | (43) | 26 | - | - | (22) | - | (22) | (54) |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (23) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A "-" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. SF8: $F=S+C_{n}$
$N=Q_{3}$ (MSS)
$\mathrm{C}_{n+4}=\mathrm{Q}_{3} \oplus_{-} \mathrm{Q}_{2}$ (MSS)
$\mathrm{OVR}=\mathrm{Q}_{2} \oplus \mathrm{Q}_{1}(\mathrm{MSS})$
$Y=F$
$Q=L O G .2 Q$
5. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03A GUARANTEED MILITARY RANGE PERFORMANCE

The tables below specify the guaranteed performance of the IDT39C03A over the military operating range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ with $V_{c c}$ from 4.5 to 5.5 V . All data are in nanoseconds, with inputs switching between 0 and 3 V at $1 \mathrm{~V} / \mathrm{ns}$ and measurements made at 1.5 V . All outputs have maximum DC load.

## TABLE 9. CLOCK AND WRITE PULSE CHARACTERISTICS ALL FUNCTIONS

| Minimum Clock Low Time | 30 ns |
| :--- | :---: |
| Minimum Clock High Time | 30 ns |
| Minimum Time CP and WE both Low to Write | 30 ns |

TABLE 10.
ENABLE/DISABLE TIMES ALL FUNCTIONS ${ }^{(1)}$

| FROM | TO | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| $\overline{O E}_{Y}$ | $Y$ | 25 | 21 |
| $\overline{O E}_{\mathrm{B}}$ | DB | 25 | 21 |
| $\mathrm{I}_{8}$ | SIO | 25 | 21 |
| $\mathrm{I}_{8}$ | OIO | 38 | 38 |
| $\mathrm{I}_{8,7.6,5}$ | QIO | 38 | 38 |
| $\mathrm{I}_{4,3,2,1.0}$ | OIO | 38 | 35 |
| LSS | WRITE | 30 | 25 |

NOTE:

1. $C_{L}=5 \dot{p F}$ for output disable tests. Measurement is made to a 0.5 V change on the output.

TABLE 11. SET-UP AND HOLD TIMES ALL FUNCTIONS

|  |  | HIGH-TO-LOW LOW-TO-HIGH |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | WITH RESPECT TO | SET-UP | HOLD | SET-UP | HOLD | COMMENTS |
| Y | CP | Don't Care | Don't Care | 14 | 3 | Store Y in RAM/ $\mathrm{Q}^{(1)}$ |
| WE HIGH | CP | 15 |  |  | 0 | Prevent Writing |
| WE LOW | CP | Don't Care | Don't Care | 15 | 0 | Write into RAM |
| A, B Source | CP | 20 | 3 | Don't Care | Don't Care | Latch Data from RAM Out |
| $B$ Destination | CP | 6 |  |  | 3 | Write Data into B Address |
| $\mathrm{QIO}_{0.3}$ | CP | Don't Care | Don't Care | 17 | 3 | Shift Q |
| $\mathrm{I}_{8,7,6,5}$ | CP | 12 | - | 20 | 0 | Write into $Q^{(2)}$ |
| EEN HIGH | CP | 24 |  |  | 0 | Prevent Writing into $Q$ |
| TEN LOW | CP | Don't Care | Don't Care | 21 | 0 | Write into Q |
| $\mathrm{I}_{4,3,2,1,0}$ | CP | 18 | - | 32 | 0 | Write into $Q^{(2)}$ |

## NOTES:

1. The internal $Y$-bus to RAM set-up condition will be met $5 n s$ after valid $Y$ output $\left(\overline{O E_{Y}}=L\right)$
2. The set-up time with respect to $C P$ falling edge is to prevent writing. The set-up time with respect to $C P$ rising edge is to enable writing.
3. For all other set-up conditions not specified in this table, the set-up time should be the delay to stable $Y$ output plus the $Y$ to RAM internal set-up time. Even if the RAM is not being loaded, this set-up condition ensures valid writing into the $Q$ register and sign compare flip-flop.
4. WE controls writing into the RAM. IEN controls writing into $Q$ and, indirectly, controls $\overline{W E}$ through the WRITE/MSS output. To prevent writing, IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and IEN LOW set-up times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH.
5. $A$ and $B$ addresses must be set up prior to the clock HIGH-TO-LOW transition to latch data at the RAM output.
6. Writing occurs when CP and $\overline{W E}$ are both LOW. The B address should be stable during this entire period.
7. Because $\left.\right|_{8,7,6,5}$ controls the writing or not writing of data into RAM and $Q$, they should be stable during the entire clock LOW time unless $\overline{E N}$ is HIGH, which prevents writing.
8. The set-up time prior to the clock LOW-TO-HIGH transition occurs in parallel with the set-up time prior to the clock HIGH-TO-LOW transition and the clock LOW time. The actual set-up time requirement on $\mathrm{I}_{4,3,2,1,0}$ relative to the clock LOW-TO-HIGH transition is the longer of (1) the set-up time prior to clock $\mathrm{L} \rightarrow \mathrm{H}$ and (2) the sum of the set-up time prior to clock $\mathrm{H} \rightarrow \mathrm{L}$ and the clock LOW time.

## IDT39C03A GUARANTEED MILITARY RANGE PERFORMANCE

STANDARD FUNCTIONS AND INCREMENT BY ONE OR TWO INSTRUCTIONS (SF4)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y | $C_{n+4}$ | $\overline{\mathbf{G}, \bar{P}}$ | Z | N | OVR | DB | $\overline{\text { WRITE }}$ | $\mathrm{OlO}_{0,3}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{3}$ | $\begin{gathered} \mathrm{SIO}_{0} \\ \text { PARITY } \end{gathered}$ |
| A, B Addr | 70 | 58 | 52 | 78 | 68 | 67 | 28 | - | - | 47 | 71 | 84 |
| DA, DB | 60 | 52 | 40 | 66 | 55 | 58 | - | - | - | 35 | 61 | 74 |
| $\mathrm{C}_{n}$ | 35 | 19 | - | 41 | 31 | 29 | - | - | - | 23 | 33 | 40 |
| $\mathrm{I}_{8-0}$ | 72 | 69 | 56 | 80 | 71 | 69 | - | 36 | 26* | 58* | 75* | 89* |
| CP | 60 | 42 | 43 | 67 | 55 | 58 | 22 | - | 22 | 41 | 61 | 66 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | 26 | - | - | 29 | - | - | - | - | - | - | 29 | 19 |
| MSS | 44 | - | 44 | 44 | 44 | 44 | - | - | - | - | 44 | - |
| Y | - | - | - | 17 | - | - | - | - | - | - | - | - |
| IEN | - | - | - | - | - | - | - | 20 | - | - | - | - |
| EA | 60 | 52 | 40 | 66 | 55 | 58 | - | - | - | 35 | 61 | 74 |

## NOTES:

1. A " - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. Standard Functions: See Table 2, Increment $S F 4: F=S+1+C_{n}$

## MULTIPLY INSTRUCTIONS (SF0, SF2, SF6)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $\mathrm{C}_{\mathrm{n}+4}$ | $\overline{\mathrm{G}}, \overline{\mathrm{P}}$ | Z | N | OVR | DB | WRITE | $\mathrm{QIO}_{0,3}$ | SIO 0 |
| A, B Addr | MSS | 72 | (58) | - | - | (68) | (67) | (28) | - | - | (47) |
|  | IS | (70) | (58) | (52) | - | - | - | (28) | - | - | (47) |
|  | LSS | (70) | (58) | (52) | - | - | - | (28) | - | - | (47) |
| DA, DB | MSS | 62 | (52) | - | - | (55) | (58) | - | - | - | (35) |
|  | IS | (60) | (52) | (40) | - | - | - | - | - | - | (35) |
|  | LSS | (60) | (52) | (40) | - | - | - | - | - | - | (35) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | 40 | (19) | - | - | (31) | (29) | - | - | - | (23) |
|  | IS | (35) | (19) | - | - | - | - | - | - | - | (23) |
|  | LSS | (35) | (19) | - | - | - | - | - | - | - | (23) |
| $\mathrm{I}_{8-0}$ | MSS | 108 | 84 | - | - | 98 | 98 | - | - | (26) | 81* |
|  | IS | 108 | 84 | 80 | - | - | - | - | - | (26) | 81* |
|  | LSS | 108 | 84 | 80 | 33 | - | - | - | (36) | (26) | 81* |
| CP | MSS | 62 | (42) | - | - | (55) | (58) | (22) | - | (22) | (41) |
|  | IS | (60) | (42) | (43) | - | - | - | (22) | - | (22) | (41) |
|  | LSS | 104 | 80 | 74 | 29 | - | - | (22) | - | (22) | 77 |
| z | MSS | 75 | 51 | - | - | 65 | 65 | - | - | - | 48 |
|  | IS | 75 | 51 | 47 | - | - | - | - | - | - | 48 |
|  | LSS | - | - | - | - | - | - | - | - | - | - |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (26) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A " -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "夫" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. Unsigned Multiply Two's Complement Multiply

SFO: $F=S+C_{n}$ if $Z=0$

$$
\begin{aligned}
& F=S+R+C_{n} \text { if } Z=1 \\
& Y=L o g . F=1 \\
& Q=L o g . Q / 2 \\
& Y_{3}=C_{n+4}(M S S) \\
& Z=Q_{0}(L S S)
\end{aligned}
$$

SF2: $F=S+C_{n}$ if $Z=0$
$F=R+S+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$\mathrm{Q}=$ Log. $\mathrm{Q} / 2$
$Y_{3}=F_{3} \oplus$ OVR (MSS)
$Z=Q_{0}$ (LSS)

Two's Complement Multiply Last Cycle
SF6: $F=S+C_{n}$ if $Z=0$
$\mathrm{F}=\mathrm{S}-\mathrm{R}-1+\mathrm{C}_{\mathrm{n}}$ if $\mathrm{Z}=1$
$\mathrm{Y}=$ Log. $\mathrm{F} / 2$
$Q=$ Log. $Q / 2$
$Y_{3}=O V R \oplus F_{3}(M S S)$
$z=Q_{0}$ (LSS)
5. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03A GUARANTEED MILITARY RANGE PERFORMANCE <br> DIVIDE INSTRUCTIONS (SFA, SFC, SFE)

| FROM | то |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}, \vec{P}}$ | Z | N | OVR | DB | WRITE | Q1O $0_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (70) | 72/(58) | - | (78)/- | (68) | (67) | (28) | - | - | (71) |
|  | IS | (70) | (58) | (52) | (78)/- | - | - | (28) | - | - | (71) |
|  | LSS | (70) | (58) | (52) | (78)/- | - | - | (28) | - | - | (71) |
| DA, DB | MSS | (60) | 66/(52) | - | (66)/- | (55) | (58) | - | - | - | (61) |
|  | IS | (60) | (52) | (40) | (66)/- | - | - | - | - | - | (61) |
|  | LSS | (60) | (52) | (40) | (66)/- | - | - | - | - | - | (61) |
| $\mathrm{C}_{n}$ | MSS | (35) | 37/(19) | - | (41)/- | (31) | (29) | - | - | - | 36 |
|  | IS | (35) | (19) | - | (41)/- | - | - | - | - | - | (33) |
|  | LSS | (35) | (19) | - | (41)/- | - | - | - | - | - | (33) |
| $\mathrm{I}_{8-0}$ | MSS | (72)/96 | 89/79 | - | (80)/33 | (71)/91 | (69)/91 | - | - | (26) | 76/98* |
|  | IS | (72)/96 | (69)/79 | (56)/79 | (80)/- | - | - | - | - | (26) | (75)/98* |
|  | LSS | (72)/96 | (69)/79 | (56)/79 | (80) $/$ - | - | - | - | (36) | (26) | (75)/98* |
| CP | MSS | (60)/91 | 51/74 | - | (67)/28 | (55)/74 | (58)/74 | (22) | - | (22) | (61)/93 |
|  | IS | (60) | (42) | (43) | (67)/- | - | - | (22) | - | (22) | (61) |
|  | LSS | (60) | (42) | (43) | (67)/- | - | - | (22) | - | (22) | (61) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | -163 | -146 | -/46 | - | - | - | - | - | - | -/65 |
|  | LSS | -/63 | -146. | -/46 | - | - | - | - | - | - | -/65 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (26) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A "-" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. If two delays are given, the first is for 1st divide and normalization; the second is for two's complement divide and two's complement divide correction.
5. Double Length Normalize and First Divide Op SFA: $F=S+C_{n}$

$$
Y=\log .2 F
$$

$$
Q=\text { Log. } 20
$$

$$
\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}(\mathrm{MSS})
$$

$$
C_{n+4}=F_{3} \oplus_{2} F_{2}(M S S)
$$

$$
O V R=F_{2} \Phi F_{1}(M S S)
$$

$$
Z=\bar{Q}_{0} F_{1} Q_{2} Q_{2} \bar{Q}_{3} F_{0} F_{1} F_{2} F_{3}
$$

Two's Complement Divide $S F C: F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$\mathrm{Y}=$ Log. 2 F
$Q=$ Log. $2 Q$
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS) $Z=F_{3} \oplus \mathrm{H}_{3}$ (MSS) from previous cycle

Two's Complement Divide Correction and Remainder SFE: $F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=F$
$\mathrm{Q}=$ Log. 2 Q
$Z=F_{3} \oplus R_{3}(M S S)$ from previous cycle
6. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03A GUARANTEED MILITARY RANGE PERFORMANCE SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF5)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\bar{G}, \bar{P}$ | Z | N | OVR | DB | $\overline{\text { WRITE }}$ | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | 114 | 95 | - | 49 | 106 | 106 | (28) | - | - | 125 |
|  | IS | (70) | (58) | (52) | - | - | - | (28) | - | - | (71) |
|  | LSS | (70) | (58) | (52) | - | - | - | (28) | - | - | (71) |
| DA, DB | MSS | 108 | 89 | - | 43 | 101 | 101 | - | - | - | 119 |
|  | IS | (60) | (52) | (40) | - | - | - | - | - | - | (61) |
|  | LSS | (60) | (52) | (40) | - | - | - | - | - | - | (61) |
| $\mathrm{C}_{n}$ | MSS | 36 | (19) | - | - | 35 | (29) | - | - | - | (33) |
|  | IS | (35) | (19) | - | - | - | - | - | - | - | (33) |
|  | LSS | (35) | (19) | - | - | - | - | - | - | - | (33) |
| $\mathrm{I}_{8-0}$ | MSS | 98 | 79 | - | 33 | 97 | 88 | - | - | (26) | 109* |
|  | IS | 98 | 79 | 73 | - | - | - | - | - | (26) | 109* |
|  | LSS | 98 | 79 | 73 | - | - | - | - | (36) | (26) | 109* |
| CP | MSS | 108 | 89 | - | 43 | 101 | 101 | (22) | - | (22) | 119 |
|  | IS | (60) | (42) | (43) | - | - | - | (22) | - | (22) | (61) |
|  | LSS | (60) | (42) | (43) | - | - | - | (22) | - | (22) | (61) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | 65 | 46 | 40 | - | - | - | - | - | - | 76 |
|  | LSS | 65 | 46 | 40 | - | - | - | - | - | - | 76 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (26) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A" -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. $S F 5: F=S+C_{n}$ if $Z=0$
$Y_{3}=S_{3} \oplus F_{3}(M S S)$
$Z=S$
$\mathrm{Q}=\mathrm{Q}$ $F=S+C_{n}$ if $Z=1$
$Z=S_{3}$ (MSS)
$Y=F$
$N=F_{3}$ if $Z=0$
$N=F_{3} \bigoplus S_{3}$ if $Z=1$
5. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03A GUARANTEED MILITARY RANGE PERFORMANCE <br> SINGLE LENGTH NORMALIZATION (SF8)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathrm{G}}, \overline{\mathrm{P}}$ | Z | N | OVR | DB | $\overline{\text { WRITE }}$ | $\mathrm{QlO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (70) | - | - | - | - | - | (28) | - | - | (71) |
|  | IS | (70) | (58) | (52) | - | - | - | (28) | - | - | (71) |
|  | LSS | (70) | (58) | (52) | - | - | - | (28) | - | - | (71) |
| DA, DB | MSS | (60) | - | - | - | - | - | - | - | - | (61) |
|  | IS | (60) | (52) | (40) | - | - | - | - | - | - | (61) |
|  | LSS | (60) | (52) | (40) | - | - | - | - | - | - | (61) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | (35) | - | - | - | - | - | - | - | - | (33) |
|  | IS | (35) | (19) | - | - | - | - | - | - | - | (33) |
|  | LSS | (35) | (19) | - | - | - | - | - | - | - | (33) |
| $1_{8-0}$ | MSS | (72) | 47 | - | 33 | 27 | 27 | - | - | (26) | (75)* |
|  | IS | (72) | (69) | (56) | 33 | - | - | - | - | (26) | (75)* |
|  | LSS | (72) | (69) | (56) | 33 | - | - | - | (36) | (26) | (75)* |
| CP | MSS | (60) | 31 | - | 28 | 26 | 31 | (22) | - | (22) | (61) |
|  | IS | (60) | (42) | (43) | 28 | - | - | (22) | - | (22) | (61) |
|  | LSS | (60) | (42) | (43) | 28 | - | - | (22) | - | (22) | (61) |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (26) | - | - | - | - | - | - | - | - | - |

## NOTES

1. A " - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. $S F 8: F=S+C_{n}$
$C_{n+4}=Q_{3} \oplus Q_{2}$ (MSS)
$O V R=Q_{2} \oplus Q_{1}(M S S)$ $N=Q_{3}$ (MSS)
$Z=\bar{Q}_{0} \bar{Q}_{1} Q_{2} \bar{Q}_{3}$
$Y=F$
$Q=$ LOG. $2 Q$
5. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03B GUARANTEED COMMERCIAL RANGE PERFORMANCE

The tables below specify the guaranteed performance of the IDT39C03B over the commercial operating range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ with Vcc from 4.75 to 5.25 V . All data are in nanoseconds, with inputs switching between 0 and 3 V at $1 \mathrm{~V} / \mathrm{ns}$ and measurements made at 1.5 V . All outputs have maximum DC load.

TABLE 12. CLOCK AND WRITE PULSE CHARACTERISTICS ALL FUNCTIONS

| Minimum Clock Low Time | 24 ns |
| :--- | :---: |
| Minimum Clock High Time | 24 ns |
| Minimum Time CP and WE both Low to Write | 12 ns |

TABLE 13.
ENABLE/DISABLE TIMES ALL FUNCTIONS ${ }^{(1)}$

| FROM | TO | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| $\overline{\sigma E}_{Y}$ | $Y$ | 20 | 17 |
| $\overline{O E}_{B}$ | DB | 20 | 17 |
| $I_{8}$ | SIO | 20 | 17 |
| $I_{8}$ | QIO | 30 | 30 |
| $I_{8,7,6,5}$ | QIO | 30 | 30 |
| $I_{4,3,2,1,0}$ | QIO | 30 | 30 |
| LSS | WRITE | 20 | 17 |

## NOTE:

1. $C_{L}=5 \mathrm{pF}$ for output disable tests. Measurement is made to a 0.5 V change on the output.

TABLE 14. SET-UP AND HOLD TIMES ALL FUNCTIONS

|  |  | HIGH-TO-LOW LOW-TO-HIGH |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | WITH RESPECT TO | SET-UP | HOLD | SET-UP | HOLD | COMMENTS |
| Y | CP | Don't Care | Don't Care | 11 | 3 | Store Y in RAM/Q ${ }^{(1)}$ |
| WE HIGH | CP | 12 |  |  | 0 | Prevent Writing |
| WE LOW | CP | Don't Care | Don't Care | 12 | 0 | Write into RAM |
| A, B Source | CP | 16 | 3 | Don't Care | Don't Care | Latch Data from RAM Out |
| B Destination | CP | 5 |  |  | 3 | Write Data into B Address |
| $\mathrm{OlO}_{0,3}$ | CP | Don't Care | Don't Care | 14 | 3 | Shift Q |
| $\mathrm{I}_{8,7,6,5}$ | CP | 10 | - | 16 | 0 | Write into $Q^{(2)}$ |
| IEN HIGH | CP | 19 |  |  | 0 | Prevent Writing into $Q$ |
| IEN LOW | CP | Don't Care | Don't Care | 17 | 0 | Write into Q |
| I 4, 3, 2, 1,0 | CP | 14 | - | 25 | 0 | Write into $Q^{(2)}$ |

NOTES:

1. The internal $Y$-bus to RAM set-up condition will be met 5 ns after valid $Y$ output ( $\overline{O E}{ }_{\gamma}=L$ )
2. The set-up time with respect to $C P$ falling edge is to prevent writing. The set-up time with respect to $C P$ rising edge is to enable writing.
3. For all other set-up conditions not specified in this table, the set-up time should be the delay to stable $Y$ output plus the $Y$ to RAM internal set-up time. Even if the RAM is not being loaded, this set-up condition ensures valid writing into the Q register and sign compare flip-flop.
4. WE controls writing into the RAM. IEN controls writing into $Q$ and, indirectly, controls $\overline{W E}$ through the WRITE/MSS output. To prevent writing, IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and IEN LOW set-up times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH.
5. $A$ and $B$ addresses must be set up prior to the clock HIGH-TO-LOW transition to latch data at the RAM output.
6. Writing occurs when CP and $\overline{W E}$ are both LOW. The B address should be stable during this entire period.
7. Because $I_{8,7,6.5}$ controls the writing or not writing of data into RAM and $Q$, they should be stable during the entire clock LOW time unless IEN is HIGH. which prevents writing.
8. The set-up time prior to the clock LOW-TO-HIGH transition occurs in parallel with the set-up time prior to the clock HIGH-TO-LOW transition and the clock LOW time. The actual set-up time requirement on $\mathrm{I}_{4,3,2,1,0}$ relative to the clock LOW-TO-HIGH transition is the longer of (1) the set-up time prior to clock $L \rightarrow H$ and (2) the sum of the set-up time prior to clock $H \rightarrow L$ and the clock LOW time.

## IDT39C03B GUARANTEED COMMERCIAL RANGE PERFORMANCE STANDARD FUNCTIONS AND INCREMENT BY ONE OR TWO INSTRUCTIONS (SF4)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y | $C_{n+4}$ | $\overline{\mathbf{G}, \mathbf{P}}$ | Z | N | OVR | DB | WRITE | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SiO}_{3}$ | $\begin{aligned} & \text { SIO }_{0} \\ & \text { PARITY } \end{aligned}$ |
| A, B Addr | 54 | 44 | 41 | 60 | 49 | 54 | 23 | - | - | 33 | 50 | 62 |
| DA, DB | 46 | 40 | 32 | 52 | 43 | 47 | - | - | - | 28 | 47 | 52 |
| $\mathrm{C}_{\mathrm{n}}$ | 26 | 15 | - | 28 | 22 | 20 | - | - | - | 19 | 24 | 30 |
| $18=0$ | 51 | 51 | 40 | 58 | 49 | 50 | - | 27 | 21* | 40* | 50* | 59* |
| CP | 46 | 34 | 35 | 49 | 43 | 47 | 18 | - | 18 | 30 | 43 | 48 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | 19 | - | - | 23 | - | - | - | - | - | - | 23 | 15 |
| MSS | 35 | - | 35 | 35 | 35 | 35 | - | - | - | - | 35 | - |
| $Y$ | - | - | - | 14 | - | - | - | - | - | - | - | - |
| IEN | - | - | - | - | - | - | - | 16 | - | - | - | - |
| EA | 46 | 40 | 32 | 52 | 43 | 47 | - | - | - | 28 | 47 | 52 |

NOTES:

1. A " - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. Standard Functions: See Table 2, Increment SF4: $F=S+1+C_{n}$

## MULTIPLY INSTRUCTIONS (SF0, SF2, SF6)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}}, \overline{\mathbf{P}}$ | Z | N | OVR | DB | WRITE | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{0}$ |
| A, B Addr | MSS | (54) | (44) | - | - | (49) | (54) | (23) | - | - | (33) |
|  | IS | (54) | (44) | (41) | - | - | - | (23) | - | - | (33) |
|  | LSS | (54) | (44) | (41) | - | - | $\square$ | (23) | - | - | (33) |
| DA, DB | MSS | (46) | (40) | - | - | (43) | (47) | - | - | - | (28) |
|  | IS | (46) | (40) | (32) | - | - | - | - | - | - | (28) |
|  | LSS | (46) | (40) | (32) | - | - | - | - | - | - | (28) |
| $C_{n}$ | MSS | 28 | (15) | - | - | (22) | (20) | $\rightarrow$ | - | - | (19) |
|  | IS | (26) | (15) | - | - | - | - | - | - | - | (19) |
|  | LSS | (26) | (15) | - | - | - | - | - | - | - | (19) |
| I8-0 | MSS | 75 | 60 | - | - | 70 | 70 | - | - | (21) | 58* |
|  | IS | 75 | 60 | 57 | - | - | - | - | - | (21) | 58* |
|  | LSS | 75 | 60 | 57 | 24 | - | - | - | (27) | (21) | 58* |
| CP | MSS | (46) | (34) | - | - | (43) | (47) | (18) | - | (18) | (30) |
|  | IS | (46) | (34) | (35) | - | - | - | (18) | - | (18) | (30) |
|  | LSS | 72 | 57 | 54 | 21 | - | - | (18) | - | (18) | 55 |
| Z | MSS | 51 | 36 | - | - | 46 | 46 | - | - | - | 34 |
|  | IS | 51 | 36 | 33 | - | - | - | - | - | - | 34 |
|  | LSS | - | - | - | - | 二 | - | - | - | - | - |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (19) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A " - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table
4. Unsigned Multiply $S F O: F=S+C_{n}$ if $Z=0$
$F=S+R+C_{n}$ if $Z=1$
$\mathrm{Y}=$ Log. $\mathrm{F} / 2$
$Q=\log . Q / 2$
$Y_{3}=C_{n+4}$ (MSS)
$Z=\mathrm{Q}_{0}$ (LSS)

Two's Complement Multiply
SF2: $F=S+C_{n}$ if $Z=0$
$F=R+S+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$Q=$ Log. $Q / 2$
$Y_{3}=F_{3} \oplus$ OVR (MSS)
$Z=Q_{0}$ (LSS)

Two's Complement Multiply Last Cycle
SF6: $F=S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$Q=\log . Q / 2$
$\mathrm{Y}_{3}=\mathrm{OVR} \oplus(\mathrm{MSS})$
$Z=Q_{0}$ (LSS)
5. This specification is not tested but is guaranteed by correlation to the Standard Function and increment by One or Two Instruction Test.

## IDT39C03B GUARANTEED COMMERCIAL RANGE PERFORMANCE DIVIDE INSTRUCTIONS (SFA, SFC, SFE)

| FROM | то |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathrm{G}}, \overline{\mathrm{P}}$ | z | N | OVR | DB | $\overline{\text { WRITE }}$ | Q1O ${ }_{0,3}$ | $\mathrm{SiO}_{3}$ |
| A, B Addr | MSS | (54) | 48/(44) | - | (60)/- | (49) | (54) | (23) | - | - | 50 |
|  | IS | (54) | (44) | (41) | (60)/- | - | - | (23) | - | - | (33) |
|  | LSS | (54) | (44) | (41) | (60)/- | - | - | (23) | - | - | (33) |
| DA. DB | MSS | (46) | 44/(40) | - | (52)/- | (43) | (47) | - | - | - | 47 |
|  | IS | (46) | (40) | (32) | (52)/- | - | - | - | - | - | (28) |
|  | LSS | (46) | (40) | (32) | (52)/- | - | - | - | - | - | (28) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | (26) | 26/(15) | - | (28)/- | (22) | 23 | - | - | - | 26 |
|  | IS | (26) | (15) | - | (28)/- | - | - | - | - | - | (19) |
|  | LSS | (26) | (15) | - | (28)/- | - | - | - | - | - | (19) |
| $\mathrm{I}_{8-0}$ | MSS | (51)/67 | (51)/54 | - | 57/23 | (49)/62 | (50)/73 | - | - | (21) | (50)/66* |
|  | IS | (51)/67 | (51)/54 | (40)/56 | 571- | - | - | - | - | (21) | (50)/66* |
|  | LSS | (51)/67 | (51)/54 | (40)/56 | 57/- | - | - | - | (27) | (21) | (50)/66* |
| CP | MSS | (46)/64 | 37/51 | - | (49)/20 | (43)/53 | (47) 53 | (18) | - | (18) | (43)/63 |
|  | IS | (46) | (34) | (35) | (49)/- | - | - | (18) | - | (18) | (43) |
|  | LSS | (46) | (34) | (35) | (49)/- | - | - | (18) | - | (18) | (43) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | -/44 | -/31 | -/33 | - | - | - | - | - | - | -143 |
|  | LSS | -/44 | -/31 | -/33 | - | - | - | - | - | - | -/43 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (19) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A "-" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. If two delays are given, the first is for 1st divide and normalization; the second is for two's complement divide and two's complement divide correction.
5. Double Length Normalize and First Divide Op SFA: $\mathrm{F}=\mathrm{S}+\mathrm{C}_{\mathrm{n}}$
$Y=\log .2 F$
$\mathrm{Q}=\log$. 2 Q
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}(\mathrm{MSS})$
$\mathrm{C}_{n+4}=\mathrm{F}_{3} \bigoplus_{-} \mathrm{F}_{2}$ (MSS)
$\mathrm{OVR}=\mathrm{F}_{2} \oplus_{0} \mathrm{Q}_{1} \mathrm{~F}_{1}(\mathrm{MSS})$
$Z=\bar{Q}_{0} \bar{Q}_{1} Q_{2} \bar{Q}_{3} \bar{F}_{0} F_{1} F_{2} F_{3}$

Two's Complement Divide SFC: $F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$\mathrm{Y}=\mathrm{Log} .2 \mathrm{~F}$
$\mathrm{Q}=\log$. 2 Q
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS)
$Z=F_{3} \oplus R_{3}$ (MSS) from
previous cycle

Two's Complement Divide Correction and Remainder
SFE: $F=R+S+C_{n}$ if $Z=0$
$\mathrm{F}=\mathrm{S}-\mathrm{R}-1+\mathrm{C}_{\mathrm{n}}$ if $\mathrm{Z}=1$
$Y=F$
$Q=$ Log. 20
$Z=F_{3} \oplus R_{3}(M S S)$ from previous cycle
6. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

IDT39C03B GUARANTEED COMMERCIAL RANGE PERFORMANCE
SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF5)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}, \overline{\mathbf{P}}}$ | Z | N | OVR | DB | $\overline{\text { WRITE }}$ | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | 77 | 65 | - | 34 | 72 | 72 | (23) | - | - | 82 |
|  | IS | (54) | (44) | (41) | - | - | - | (23) | - | $-$ | (50) |
|  | LSS | (54) | (44) | (41) | - | - | - | (23) | - | - | (50) |
| DA, DB | MSS | 75 | 60 | - | 30 | 67 | 67 | - | - | - | 78 |
|  | IS | (46) | (40) | (32) | - | - | - | - | - | - | (47) |
|  | LSS | (46) | (40) | (32) | - | - | - | - | - | - | (47) |
| $C_{n}$ | MSS | (26) | (15) | - | - | 26 | 22 | - | - | - | (24) |
|  | IS | (26) | (15) | - | - | - | - | - | - | - | (24) |
|  | LSS | (26) | (15) | - | - | - | - | - | - | - | (24) |
| $\mathrm{I}_{8-0}$ | MSS | 68 | 54 | - | 23 | 66 | 58 | - | - | (21) | 70* |
|  | IS | 68 | 54 | 50 | - | - | - | - | - | (21) | 70* |
|  | LSS | 68 | 54 | 50 | - | - | - | - | (27) | (21) | 70* |
| CP | MSS | 75 | 60 | - | 30 | 67 | 67 | (18) | - | (18) | 77 |
|  | IS | (46) | (34) | (35) | - | - | - | (18) | - | (18) | (43) |
|  | LSS | (46) | (34) | (35) | - | - | - | (18) | - | (18) | (43) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | 46 | 32 | 28 | - | - | 二 | - | - | - | 48 |
|  | LSS | (19) | 32 | 28 | - | - | - | - | - | - | 48 |

## NOTES:

1. A" -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. $S F 5: F=S+C_{n}$ if $Z=0$
$Y_{3}=S_{3} \oplus F_{3}$ (MSS)
$Q=Q$
$F=\bar{S}+C_{n}$ if $Z=1$
$Z^{3}=S_{3}(\mathrm{MSS})$
$N=F_{3}$ if $Z=0$
$N=F_{3} \oplus S_{3}$ if $Z=1$
5. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03B GUARANTEED COMMERCIAL RANGE PERFORMANCE <br> SINGLE LENGTH NORMALIZATION (SF8)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathrm{G}}, \overline{\mathrm{P}}$ | z | N | OVR | DB | WRITE | Qio ${ }_{0,3}$ | $\mathrm{SiO}_{3}$ |
| A, B Addr | MSS | (54) | - | - | - | - | - | (23) | - | - | (50) |
|  | IS | (54) | (44) | (41) | - | - | - | (23) | - | - | (50) |
|  | LSS | (54) | (44) | (41) | - | - | - | (23) | - | - | (50) |
| DA, DB | MSS | (46) | - | - | - | - | - | - | - | - | (47) |
|  | IS | (46) | (40) | (32) | - | - | - | - | - | - | (47) |
|  | LSS | (46) | (40) | (32) | - | - | - | - | - | - | (47) |
| $\mathrm{C}_{n}$ | MSS | (26) | - | - | - | - | - | - | - | - | (24) |
|  | IS | (26) | (15) | - | - | - | - | - | - | - | (24) |
|  | LSS | (26) | (15) | - | - | - | - | - | - | - | (24) |
| $\mathrm{l}_{8-0}$ | MSS | (51) | 30 | - | 23 | 19 | 19 | - | - | (21) | (50)* |
|  | 15 | (51) | 52 | (40) | 23 | - | - | - | - | (21) | (50)* |
|  | LSS | (51) | 52 | (40) | 23 | - | - | - | (27) | (21) | (50)** |
| CP | MSS | (46) | 23 | - | 21 | 21 | 21 | (18) | - | (18) | (43) |
|  | IS | (46) | (34) | (35) | 21 | - | - | (18) | - | (18) | (43) |
|  | LSS | (46) | (34) | (35) | 21 | - | - | (18) | - | (18) | (43) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | - | - | - | - | - | - | - | - | - | - |
|  | LSS | - | - | - | - | - | - | - | - | - | - |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (19) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A " - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table
4. $S F 8: F=S+C_{n}$
$N=Q_{3}$ (MSS)
$C_{n+4}=Q_{3} \oplus Q_{2}$ (MSS)
$Z=\bar{Q}_{0} \bar{Q}_{1} \bar{Q}_{2} \bar{Q}_{3}$
$Y=F$
$Q=$ LOG. 2 Q
5. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03B GUARANTEED MILITARY RANGE PERFORMANCE

The tables below specify the guaranteed performance of the IDT39C03B over the military operating range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ with Vec from 4.5 to 5.5 V . All data are in nanoseconds, with inputs switching between 0 and 3 V at $1 \mathrm{~V} / \mathrm{ns}$ and measurements made at 1.5 V . All outputs have maximum DC load.

TABLE 15. CLOCK AND WRITE PULSE CHARACTERISTICS ALL FUNCTIONS

| Minimum Clock Low Time | 24 ns |
| :--- | :--- |
| Minimum Clock High Time | 24 ns |
| Minimum Time CP and WE both Low to Write | 24 ns |

TABLE 16.
ENABLE/DISABLE TIMES ALL FUNCTIONS ${ }^{(1)}$

| FROM | TO | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| $\overline{O E}_{Y}$ | $Y$ | 20 | 17 |
| $\overline{O E}_{B}$ | DB | 20 | 17 |
| $\mathrm{I}_{8}$ | SIO | 20 | 17 |
| $\mathrm{I}_{8}$ | QIO | 30 | 30 |
| $\mathrm{I}_{8,7,6,5}$ | QIO | 30 | 30 |
| $4,3,2,1,0$ | QIO | 30 | 28 |
| $[S S$ | WRITE | 24 | 20 |

NOTE:

1. $C_{L}=5 p F$ for output disable tests. Measurement is made to a 0.5 V change on the output.

TABLE 17. SET-UP AND HOLD TIMES ALL FUNCTIONS

|  |  | HIGH-TO-LOW LOW-TO-HIGH |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | WITH RESPECT TO | SET-UP | HOLD | SET-UP | HOLD | COMMENTS |
| $Y$ | CP | Don't Care | Don't Care | 11 | 3 | Store Y in RAM/Q ${ }^{(1)}$ |
| WE HIGH | CP | 12 |  |  | 0 | Prevent Writing |
| WE LOW | CP | Don't Care | Don't Care | 12 | 0 | Write into RAM |
| A, B Source | CP | 16 | 3 | Don't Care | Don't Care | Latch Data from RAM Out |
| B Destination | CP | 5 |  |  | 3 | Write Data into B Address |
| $\mathrm{QIO}_{0,3}$ | CP | Don't Care | Don't Care | 14 | 3 | Shift Q |
| $\mathrm{I}_{8,7,6,5}$ | CP | 10 | - | 16 | 0 | Write into $Q^{(2)}$ |
| TEN HIGH | CP | 19 |  |  | 0 | Prevent Writing into Q |
| IEN LOW | CP | Don't Care | Don't Care | 17 | 0 | Write into Q |
| $\mathrm{I}_{4,3,2,1.0}$ | CP | 14 | - | 25 | 0 | Write into $Q^{(2)}$ |

NOTES:

1. The internal $Y$-bus to RAM set-up condition will be met 5 ns after valid $Y$ output ( $\overline{\mathrm{O}} \mathrm{E}_{\mathrm{Y}}=\mathrm{L}$ )
2. The set-up time with respect to $C P$ falling edge is to prevent writing. The set-up time with respect to $C P$ rising edge is to enable writing.
3. For all other set-up conditions not specified in this table, the set-up time should be the delay to stable $Y$ output plus the $Y$ to RAM internal set-up time. Even if the RAM is not being loaded, this set-up condition ensures valid writing into the $Q$ register and sign compare flip-flop.
4. WE controls writing into the RAM. IEN controls writing into $Q$ and, indirectly, controls WE through the WRITE/MSS output. To prevent writing. IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and EEN LOW set-up times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH.
5. $A$ and $B$ addresses must be set up prior to the clock HIGH-TO-LOW transition to latch data at the RAM output.
6. Writing occurs when CP and WE are both LOW. The B address should be stable during this entire period.
7. Because $I_{8,7,6.5}$ controls the writing or not writing of data into RAM and $Q$, they should be stable during the entire clock LOW time unless IEN is HIGH, which prevents writing.
8. The set-up time prior to the clock LOW-TO-HIGH transition occurs in parallel with the set-up time prior to the clock HIGH-TO-LOW transition and the clock LOW time. The actual set-up time requirement on $\mathrm{I}_{4,3,2,1,0}$ relative to the clock LOW-TO-HIGH transition is the longer of (1) the set-up time prior to clock $\mathrm{L} \rightarrow \mathrm{H}$ and (2) the sum of the set-up time prior to clock $\mathrm{H} \rightarrow \mathrm{L}$ and the clock LOW time.

IDT39C03B GUARANTEED MILITARY RANGE PERFORMANCE STANDARD FUNCTIONS AND INCREMENT BY ONE OR TWO INSTRUCTIONS (SF4)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y | $C_{n+4}$ | $\bar{G}, \bar{P}$ | z | N | OVR | DB | WRITE | $\mathrm{QlO}_{0,3}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{3}$ | $\begin{aligned} & \text { SIO } \\ & \text { PARITY } \end{aligned}$ |
| A, B Addr | 56 | 46 | 42 | 62 | 55 | 54 | 23 | - | - | 38 | 57 | 67 |
| DA, DB | 48 | 42 | 32 | 53 | 44 | 46 | - | - | - | 28 | 49 | 59 |
| $\mathrm{C}_{\mathrm{n}}$ | 28 | 15 | - | 33 | 25 | 23 | - | - | - | 19 | 26 | 32 |
| $\mathrm{l}_{8-0}$ | 57 | 55 | 45 | 64 | 57 | 55 | - | 29 | 21 | 46 | 60 | 72 |
| CP | 48 | 33 | 34 | 54 | 44 | 46 | 18 | - | 18 | 33 | 49 | 53 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | 20 | - | - | 23 | $\bigcirc$ | - | - | - | - | - | 23 | 15 |
| $\overline{\mathrm{MSS}}$ | 35 | - | 35 | 35 | 35 | 35 | - | - | - | - | 35 | - |
| Y | - | - | - | 14 | - | - | - | - | - | - | - | - |
| IEN | - | - | - | - | - | - | - | 16 | - | - | - | - |
| EA | 48 | 42 | 32 | 53 | 44. | 46 | - | - | - | 28 | 49 | 59 |

## NOTES:

1. A " -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. Standard Functions: See Table 2, Increment SF4: $F=S+1+C_{n}$

MULTIPLY INSTRUCTIONS (SF0, SF2, SF6)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\bar{G}, \bar{P}$ | Z | N | OVR | DB | WRITE | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{0}$ |
| A, B Addr | MSS | 58 | (46) | - | - | (55) | (54) | (23) | - | - | (38) |
|  | IS | (56) | (46) | (42) | - | - | - | (23) | - | - | (38) |
|  | LSS | (56) | (46) | (42) | - | - | - | (23) | - | - | (38) |
| DA, DB | MSS | 50 | (42) | - | - | (44) | (46) | - | - | - | (28) |
|  | IS | (48) | (42) | (32) | - | - | - | - | - | - | (28) |
|  | LSS | (48) | (42) | (32) | - | - | - | - | - | - | (28) |
| $\mathrm{C}_{n}$ | MSS | 32 | (15) | - | - | (25) | (23) | - | - | - | (19) |
|  | IS | (28) | (15) | - | - | - | - | - | - | - | (19) |
|  | LSS | (28) | (15) | - | - | - | - | - | - | - | (19) |
| $\mathrm{I}_{8-0}$ | MSS | 86 | 67 | - | - | 78 | 78 | - | - | (21) | 65* |
|  | IS | 86 | 67 | 64 | - | - | - | - | - | (21) | 65* |
|  | LSS | 86 | 67 | 64 | 27 | - | - | - | (29) | (21) | 65* |
| CP | MSS | 50 | (33) | - | - | (44) | (46) | (18) | - | (18) | (33) |
|  | IS | (48) | (33) | (34) | - | - | - | (18) | - | (18) | (33) |
|  | LSS | 83 | 64 | 59 | 23 | - | - | (18) | - | (18) | 62 |
| Z | MSS | 60 | 40 | - | - | 52 | 52 | - | - | - | 38 |
|  | IS | 60 | 40 | 38 | - | - | - | - | - | - | 38 |
|  | LSS | - | - | - | - | - | - | - | - | - | - |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (20) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A " - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. Unsigned Multiply

Two's Complement Multiply
SF2: $F=S+C_{n}$ if $Z=0$
$F=R+S+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$\mathrm{Q}=$ Log. $\mathrm{Q} / 2$
$Y_{3}=F_{3} \oplus$ OVR (MSS)
$Z=Q_{0}$ (LSS)

Two's Complement Multiply Last Cycle
SF6: $F=S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$Q=\log . Q / 2$
$Y_{3}=O V R \oplus(M S S)$
$Z=Q_{0}$ (LSS)
5. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03B GUARANTEED MILITARY RANGE PERFORMANCE

DIVIDE INSTRUCTIONS (SFA, SFC, SFE)

| FROM | T0 |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\bar{G}, \bar{P}$ | Z | N | OVR | DB | WRITE | $\mathrm{OlO}_{0,3}$ | SIO |
| A, B Addr | MSS | (56) | 58/(46) | - | (62)/- | (55) | (54) | (23) | - | - | (57) |
|  | IS | (56) | (46) | (42) | (62)/- | - | - | (23) | - | - | (57) |
|  | LSS | (56) | (46) | (42) | (62)/- | - | - | (23) | - | - | (57) |
| DA, DB | MSS | (48) | (42) | - | (53)/- | (44) | (46) | - | - | - | (49) |
|  | IS | (48) | (42) | (32) | (53)/- | - | - | - | - | - | (49) |
|  | LSS | (48) | (42) | (32) | (53)/- | - | - | - | - | - | (49) |
| $C_{n}$ | MSS | (28) | 30/(15) | - | (33)/- | (25) | (23) | - | - | - | 29 |
|  | IS | (28) | (15) | - | (33)/- | - | - | - | - | - | (19) |
|  | LSS | (28) | (15) | - | (33)/- | - | - | - | - | - | (19) |
| $\mathrm{I}_{8-0}$ | MSS | (57)/77 | 72/63 | - | (64)/- | (57)/73 | (55)/73 | - | - | (21) | (60)/78* |
|  | IS | (57) 77 | (55)/63 | (45)/63 | (64)/- | - | - | - | - | (21) | (60)/78* |
|  | LSS | (57)/77 | (55)/63 | (45)/63 | (64)/- | - | - | - | (29) | (21) | (60)/78* |
| CP | MSS | (48)/73 | 40/59 | - | (54)/22 | (44)/59 | (46)/59 | (18) | - | (18) | (49)/74 |
|  | IS | (48) | (33) | (34) | (54)/- | - | - | (18) | - | (18) | (49) |
|  | LSS | (48) | (33) | (34) | (54)/- | - | - | (18) | - | (18) | (49) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | -/50 | -/37 | -/37 | - | - | - | - | - | - | -/52 |
|  | LSS | -/50 | -/37 | -137 | - | - | - | - | - | - | -/52 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (20) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A" -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. If two delays are given, the first is for first divide and normalization; the second is for two's complement divide and two's complement divide correction.
5. Double Length Normalize and First Divide Op SFA: $F=S+C_{n}$
$Y=$ Log. $2 F$
$Q=$ Log. 2 Q
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS)
$C_{n+4}=F_{3} \oplus F_{2}$ (MSS)
$\mathrm{OVR}=\mathrm{F}_{2} \oplus \mathrm{~F}_{1}$ (MSS)
$Z=\bar{Q}_{0} \bar{Q}_{1} Q_{2} \bar{Q}_{3} F_{0} F_{1} F_{2} F_{3}$

Two's Complement Divide
SFC: $F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$\mathrm{Y}=$ Log. 2 F $\mathrm{Q}=$ Log. 2 Q $\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS) $Z=F_{3} \oplus R_{3}$ (MSS) from

Two's Complement Divide Correction and Remainder
SFE: $F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=F$
$Q=$ Log. $2 Q$
$Z=F_{3} \oplus R_{3}$ (MSS) from previous cycle previous cycle
6. This specification is not tested but is guranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

IDT39C03B GUARANTEED MILITARY RANGE PERFORMANCE SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF5)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathrm{G}, \stackrel{\rightharpoonup}{P}}$ | z | N | OVR | DB | WRITE | $\mathrm{OIO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | 92 | 76 | - | 39 | 85 | 85 | (23) | - | - | 100 |
|  | IS | (56) | (46) | (42) | - | - | - | (23) | - | - | (57) |
|  | LSS | (56) | (46) | (42) | - | - | - | (23) | - | - | (57) |
| DA, DB | MSS | 86 | 72 | - | 35 | 80 | 80 | - | - | - | 95 |
|  | IS | (48) | (42) | (32) | - | - | - | - | - | - | (49) |
|  | LSS | (48) | (42) | (32) | - | - | - | - | - | - | (49) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | 29 | (15) | - | - | 28 | (23) | - | - | - | (26) |
|  | IS | (28) | (15) | - | - | - | - | - | - | - | (26) |
|  | LSS | (28) | (15) | - | - | - | - | - | - | - | (26) |
| $\mathrm{I}_{8-0}$ | MSS | 78 | 64 | - | 26 | 78 | 78 | - | - | (21) | $87^{*}$ |
|  | IS | 78 | 64 | 58 | - | - | - | - | - | (21) | 87* |
|  | LSS | 78 | 64 | 58 | - | - | - | - | (29) | (21) | 87* |
| CP | MSS | 86 | 72 | - | 34 | 80 | 80 | (18) | - | (18) | 95 |
|  | IS | (48) | (33) | (34) | - | - | - | (18) | - | (18) | (49) |
|  | LSS | (48) | (33) | (34) | - | - | - | (18) | - | (18) | (49) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | 52 | 37 | 32 | - | - | - | - | - | - | 60 |
|  | LSS | 52 | 37 | 32 | - | - | - | - | - | - | 60 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (20) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A "-" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. $S F 5: F=S+C_{n}$ if $Z=0$
$\mathrm{F}=\mathrm{S}+\mathrm{C}_{\mathrm{n}}$ if $\mathrm{Z}=1$
$Y_{3}=S_{3} \oplus F_{3}$ (MSS)
$\mathrm{Q}=\mathrm{Q}$
$Z=S_{3}$ (MSS)
$N=F_{3}$ if $Z=0$
$Y=F$
$N=F_{3} \oplus S_{3}$ if $Z=1$
5. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C03B GUARANTEED MILITARY RANGE PERFORMANCE

 SINGLE LENGTH NORMALIZATION (SF8)| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}, \bar{P}}$ | Z | N | OVR | DB | $\overline{\text { WRITE }}$ | $\mathrm{QIO}_{0,3}$ | $\mathrm{SiO}_{3}$ |
| A, B Addr | MSS | (56) | - | - | - | - | - | (23) | - | - | (57) |
|  | IS | (56) | (46) | (42) | - | - | - | (23) | - | - | (57) |
|  | LSS | (56) | (46) | (42) | - | - | - | (23) | - | - | (57) |
| DA, DB | MSS | (48) | - | - | - | - | - | - | - | - | (49) |
|  | IS | (48) | (42) | (32) | - | - | - | - | - | - | (49) |
|  | LSS | (48) | (42) | (32) | - | - | - | - | - | - | (49) |
| $C_{n}$ | MSS | (28) | - | - | - | - | - | - | - | - | (26) |
|  | IS | (28) | (15) | - | - | - | - | - | - | - | (26) |
|  | LSS | (28) | (15) | - | - | - | - | - | - | - | (26) |
| $\mathrm{I}_{\mathbf{B}-0}$ | MSS | (57) | 38 | - | 26 | 22 | 22 | - | - | (21) | (60)* |
|  | IS | (57) | (55) | (45) | 26 | - | - | - | - | (21) | (60)* |
|  | LSS | (57) | (55) | (45) | 26 | - | - | - | (29) | (21) | (60)* |
| CP | MSS | (48) | 25 | - | 23 | 20 | 25 | (18) | - | (18) | (49) |
|  | IS | (48) | (33) | (34) | 23 | - | - | (18) | - | (18) | (49) |
|  | LSS | (48) | (33) | (34) | 23 | - | - | (18) | - | (18) | (49) |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (20) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A "-" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. An () means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. SF8: $F=S+C$
$N=F$
$Q=L O G .2 Q$

## IDT39C03 INPUT/OUTPUT INTERFACE CIRCUITRY

INPUTS


Figure 1. Input Structure (All Inputs)


Figure 2. Output Structure (All Outputs)


Figure 3. Open Drain Structure

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 4 |

SWITCHING WAVEFORMS


TEST LOAD CIRCUIT


| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All other Outputs | Open |

DEFINITIONS
$C_{L}=$ Load capacitance: includes jig and probe capacitance
$R_{T}=$ Termination resistance: should be equal to $Z_{\text {OUT }}$ of the Pulse Generator.

Figure 4. Switching Test Circuits

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B

[^17]4-BIT CMOS
IDT39C09A/B MICROPROGRAM SEQUENCER

## IDT39C11A/B

MICROSLICE ${ }^{\text {TM }}$ PRODUCT

## FEATURES:

- Low-power CMOS
- Commercial: 45mA (max.)
- Military: 55mA (max.)
- Fast
- A version meets standard speed
- B version is $20 \%-50 \%$ speed upgrade
- 9-Deep stack
- Accommodates nested loops and subroutines
- Cascadable
- Infinitely expandable in 4-bit increments
- Available in 28-pin DIP and LCC (IDT39C09) and 20-pin DIP, LCC and SOIC (IDT39C11)
- Pin-compatible, functional enhancement for all versions of the 2909/2911
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT39C09/11 devices are high-speed, 4-bit address sequencers intended for controlling the sequence of microinstructions located in the microprogram memory. They are fully cascadable and can be expanded to any increment of 4 bits.

The IDT39C09s can select an address from any four sources: 1) external direct inputs (D); 2) external data from the R inputs, stored in an internal register; 3) a 9-word deep push-pop stack; or 4) a program counter register. Also included in the stack are additional control functions which efficiently execute nested subroutine linkage. Each output can be ORed with an external input for conditional skip or branch instructions. A ZERO input line forces the outputs to all zeroes. All outputs are three-state and are controlled by the $\overline{O E}$ (Output Enable) pin.

The IDT39C11s operate identically to the IDT39C09s, except the four $O R$ inputs are removed and the $D$ and $R$ inputs are tied together. They are fabricated using CEMOS ${ }^{\text {TM }}$, CMOS technology designed for high-performance and high-reliability. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## PIN DESCRIPTIONS

| NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{S}_{1}, \mathrm{~S}_{0}$ | 1 | Control lines for address source selection. |
| $\overline{\mathrm{FE}}, \mathrm{PUP}$ | 1 | Control lines for push/pop stack. |
| $\overline{\mathrm{RE}}$ | 1 | Enable line for internal address register. |
| OR ${ }_{1}$ | 1 | Logic OR inputs on each address output line. (IDT39C09 ONLY.) |
| $\overline{\text { ZERO }}$ | 1 | When LOW, forces output lines to zero. |
| $\overline{O E}$ | 1 | Output Enable. When $\overline{\mathrm{OE}}$ is HIGH, the Y outputs are OFF (high impedance). |
| $\mathrm{C}_{\mathrm{n}}$ | 1 | Carry-in to the incrementer. |
| $\mathrm{R}_{1}$ | 1 | Inputs to the internal address register. (IDT39C09 ONLY.) |
| $\mathrm{D}_{1}$ | 1 | Direct inputs to the multiplexer. |
| CP | 1 | Clock input to the AR, $\mu$ PC register and Push-Pop stack. |
| $Y_{1}$ | 0 | Address outputs from IDT39C09/11. (Address inputs to control memory.) |
| $\mathrm{C}_{\mathrm{n}+4}$ | 0 | Carry out from the incrementer. |

## MICROPROGRAM SEQUENCER ARCHITECTURE

The IDT39C09/11's architecture consists of the following segments:

- Multiplexer
- Direct Inputs
- Address Register
- Microprogram Counter
- Stack


## MULTIPLEXER

The multiplexer is controlled by the $S_{0}$ and $S_{1}$ inputs to select the address source. The two inputs control the selection of the address register, direct inputs, microprogram counter or stack as the source of the next microinstruction address.

## DIRECT INPUTS

This 4-bit field of inputs ( $D_{1}$ ) allows addresses from an external source to be output on the $Y$ outputs. On the IDT39C11s, these inputs are also used as inputs to the register.

## ADDRESS REGISTER

The Address Register (AR) consists of 4 D-type, edge-triggered flip-flops which are controlled by the Register Enable ( $\overline{\mathrm{RE}}$ ) input. With the address register enable LOW, new data will be entered into the register on the clock LOW-to-HIGH transition. The address register is also available as the next microinstruction address to the multiplexer.

## MICROPROGRAM COUNTER

Both devices contain a microprogram counter ( $\mu \mathrm{PC}$ ), which consists of a 4-bit incrementer followed by a 4-bit register. The incrementer has Carry-In $\left(C_{n}\right)$ and Carry-Out $\left(C_{n}+4\right)$ for easy and simple cascading.

When the least significant carry-in to the incrementer is HIGH, the microprogram register is loaded on the next clock cycle with the current $Y$ output word plus one $(Y+1 \rightarrow \mu \mathrm{PC})$. If the least significant $C_{n}$ is LOW, the incrementer passes the $Y$ output word unmodified and the microprogram register is loaded with the same $Y$ word on the next clock cycle $(Y \rightarrow \mu \mathrm{PC})$.

## STACK

The 9-deep stack, which stores return addresses when executing microinstructions, is an input to the multiplexer. It contains a stack pointer which always points to the last word written. The added stack depth of 9 on the IDT39C09/11 allows for additional microinstruction nesting.

The stack pointer is an up/down counter controlled by File End ( $\overline{\mathrm{FE}}$ ) and Push/POP (PUP) inputs. When the FE input is LOW and
the PUP input is HIGH, the PUSH operation is enabled. The stack pointer will then increment and the memory array is written with the microinstruction address following the subroutine jump that initiated the PUSH. A POP operation is initiated at the end of a microsubroutine to obtain the return address. A POP will occur when FE and PUP are both LOW, implying a return from a subroutine. The next LOW-to-HIGH clock transition causes the stack pointer to decrement. If the FE input is HIGH, no action is taken by the stack pointer regardless of any other input.

The $\overline{\mathrm{ZERO}}$ is used to force the four outputs to the binary zero state. When LOW, all Y outputs are LOW regardless of any other inputs (except $\overline{O E}$ ). Each $Y$ output bit also has a separate $O R$ input such that a conditional logic one can be forced at each $Y$ output (IDT39C09 only). This allows jumping to different microinstructions on programmed conditions.

The Output Enable ( $\overline{\mathrm{OE}}$ ) input controls the Y outputs. When HIGH, the outputs are programmed to a high impedance condition.

## OPERATION OF THE IDT39C09/11

Figure 1 lists the select codes for the multiplexer. The two bits applied from the microword register (and additional combinational logic for branching) determine which data source contains the address for the next microinstruction. The contents of the selected source will appear on the Y outputs. Also in Figure 1 is the truth table for the output control and the push/pop stack control. $\mathrm{S}_{0}, \mathrm{~S}_{1}$, $\overline{F E}$ and PUP operation is explained in Figure 2. All four define the address appearing on the Y outputs and the state of the internal registers following a clock LOW-to-HIGH transition.

The columns on the left explain the sequence of microinstructions to be executed. At address $\mathrm{J}+2$, the sequence control portion of the microinstruction contains the command "Jump to Subroutineat $A^{\prime \prime}$. At the time T2, this instruction is in the $\mu$ WR and the IDT39C09 inputs are set up to execute the jump and save the return address. The subroutine address $A$ is applied to the $D$ inputs from the $\mu \mathrm{WR}$ and appears on the Y outputs. The first instruction of the subroutine, I (A), is accessed and is at the inputs of the $\mu \mathrm{WR}$. On the next clock transition, I (A) is loaded into the $\mu$ WR for execution and the return address $J+3$ is pushed onto the stack. The return instruction is executed at T5. Figure 4 is a similar timing chart showing one subroutine linking to a second, the latter consisting of only one microinstruction.

Figures 3 and 4 are examples of subroutine execution. The instruction being executed at any given time is the one contained in the microword register ( $\mu W R$ ). The contents of the $\mu W R$ also controls the four signals $\mathrm{S}_{0}, \mathrm{~S}_{1}$, $\overline{\mathrm{FE}}$ and PUP. The starting address of the subroutine is applied to the D inputs of the IDT39C09 at the correct time.

## ADDRESS SELECTION

| $\mathbf{S}_{1}$ | $\mathbf{S}_{0}$ | SOURCE FOR Y OUTPUTS | SYMBOL |
| :--- | :--- | :--- | :---: |
| L | L | Microprogram Counter | $\mu P C$ |
| L | H | Address/Holding Register | AR |
| H | L | Push-Pop Stack | STK0 |
| H | H | Direct Inputs | $D_{1}$ |

OUTPUT CONTROL

| OR $_{1}$ | $\overline{Z E R O}$ | $\overline{O E}$ | $Y_{1}$ |
| :---: | :---: | :---: | :---: |
| $X$ | $X$ | $H$ | $Z$ |
| $X$ | $L$ | $L$ | $L$ |
| $H$ | $H$ | $L$ | $H$ |
| $L$ | $H$ | $L$ | Source selected by $S_{0} S_{1}$ |

Z = High Impedance

SYNCHRONOUS STACK CONTROL

| $\overline{\text { FE }}$ | PUP | PUSH-POP STACK CHANGE |
| :---: | :---: | :--- |
| H | X | No change |
| L | H | Increment stack pointer, then push current PC |
| Onto STKO |  |  |
| L | L | Pop stack (decrement stack pointer) |

$H=H i g h$
$L=$ Low
$X=$ Don't Care
Figure 1.

| CYCLE | $\mathrm{S}_{0}, \mathrm{~S}_{1}, \overline{\mathrm{FE}}, \mathrm{PUP}$ | $\mu \mathrm{PC}$ | REG | Yout | COMMENT | PRINCIPAL USE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} N \\ N+1 \end{gathered}$ | LLLL | $\begin{gathered} J \\ J \end{gathered}$ | $\begin{aligned} & \mathrm{K} \\ & \mathrm{~K} \end{aligned}$ | J | Pop Stack | End Loop |
| $N$ $N+1$ | LLLH | $J$ $J$ +1 | K | J | Push $\mu \mathrm{PC}$ | Set-up Loop |
| $N$ $N+1$ | L L H X | $J$ $J+1$ | K | J | Continue | Continue |
| $N$ $N+1$ | L HL L | $\begin{gathered} J \\ K+1 \end{gathered}$ | K K | K | Pop Stack; Use AR for Address | End Loop |
| $N$ $N+1$ | L H L H | $\begin{gathered} J \\ K+1 \end{gathered}$ | $\begin{aligned} & \mathrm{K} \\ & \mathrm{~K} \end{aligned}$ | K | Push $\mu \mathrm{PC}$; Jump to Address in AR | JSR AR |
| $\begin{gathered} N \\ N+1 \end{gathered}$ | $\mathrm{LHHX}$ | $\begin{gathered} J \\ K+1 \end{gathered}$ | $\begin{aligned} & \mathrm{K} \\ & \mathrm{~K} \end{aligned}$ | K | Jump to Address in AR | JMP AR |
| $\begin{gathered} N \\ N+1 \end{gathered}$ | HLLL | $\begin{gathered} J \\ R a+J \end{gathered}$ | $\begin{aligned} & \mathrm{K} \\ & \mathrm{~K} \end{aligned}$ | Ra | Jump to Address in STKO; Pop Stack | RTS |
| $N+1$ | HLL H | $R a+1$ | $\begin{aligned} & \mathrm{K} \\ & \mathrm{~K} \end{aligned}$ | Ra | Jump to Address in STKO; Push $\mu$ PC |  |
| $N$ $N+1$ | $\xrightarrow{H L H X}$ | $R a+1$ | $\begin{aligned} & K \\ & K \end{aligned}$ | $\mathrm{Ra}$ | Jump to Address in STKO | Stack Ref (Loop) |
| $\begin{gathered} N \\ N+1 \end{gathered}$ | H ${ }_{\text {HLL }}$ | $D+1$ | $\begin{aligned} & \mathrm{K} \\ & \mathrm{~K} \end{aligned}$ | D | Pop Stack; Jump to Address on D | End Loop |
| $N+1$ | H ${ }_{-}^{\text {H }}$ - | $\begin{gathered} \mathrm{J} \\ \mathrm{D} \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{K} \\ & \mathrm{~K} \end{aligned}$ | D | Jump to Address on D; Push $\mu$ PC | JSR D |
| $\begin{gathered} N \\ N+1 \end{gathered}$ | $\underset{-}{\mathrm{H} H \mathrm{HX}}$ | $\begin{gathered} J \\ D+1 \end{gathered}$ | K | D | Jump to Address on D | JMP D |

[^18]Figure 2. Output and Internal Next-Cycle Register States for IDT39C09/11

## CONTROL MEMORY

| EXECUTE <br> CYCLE | MICROPROGRAM |  |
| :---: | :---: | :---: |
|  | ADDRESS | SEQUENCER <br> INSTRUCTION |
| $\mathrm{T}_{0}$ | $\mathrm{J-1}$ | - |
| $\mathrm{T}_{1}$ | J | - |
| $\mathrm{T}_{2}$ | $\mathrm{~J}+\mathrm{1}$ | - |
| $\mathrm{T}_{6}$ | $\mathrm{~J}+3$ | - |
| $\mathrm{T}_{7}$ | $\mathrm{~J}+4$ | JSR A |
|  | - | - |
|  | - | - |
|  | - | - |
|  | - | - |
| $\mathrm{T}_{3}$ | - | - |
| $\mathrm{T}_{4}$ | $\mathrm{~A}+1$ | - |
| $\mathrm{T}_{5}$ | $\mathrm{~A}+2$ | I |
|  | - | - |
|  | - | RTS |
|  | - | - |
|  | - | - |
|  | - | - |
|  | - | - |
|  | - | - |

In the columns in figures 3 and 4, the sequence of microinstructions to be executed are shown. At address $\mathrm{J}+2$, the command "Jump to Subroutine at $A$ " is contained in the sequence control portion of the microinstruction. At time $T_{2}$, this instruction is in the $\mu \mathrm{WR}$ and the IDT39C09 inputs are set up to execute the jump and save the return address. The subroutine address $A$ is applied to the D inputs from the $\mu \mathrm{WR}$ and appears on the Y outputs. The first instruction of the subroutine, $I(A)$, is accessed and is at the inputs of the $\mu \mathrm{WR}$. On the next clock transition, $I(A)$ is loaded into the $\mu$ WR for execution and the return address $J+3$ is pushed onto the stack. The return instruction is executed at $T_{5}$. Figure 4 shows a similar timing chart of one subroutine linking to a second, the latter consisting of only one microinstruction.

| EXECUTE CYCLE |  | $\mathrm{T}_{0}$ | T1 | $\mathrm{T}_{2}$ | $T_{3}$ | $\mathrm{T}_{4}$ | T5 | T6 | $\mathrm{T}_{7}$ | $\mathrm{T}_{8}$ | T9 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { CLOCK } \\ & \text { SIGNALS } \end{aligned}$ |  |  |  |  |  |  |  |  |  |  |  |
| IDT39C09/11 Inputs (from $\mu \mathrm{iVR}$ ) | $\begin{gathered} \mathrm{S}_{1}, \mathrm{~S}_{0} \\ \mathrm{FE} \\ \text { PUP } \\ \mathrm{D} \end{gathered}$ | $\begin{aligned} & \mathrm{O} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | O H X X | $\begin{aligned} & \text { 3 } \\ & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{~A} \end{aligned}$ | 0 $H$ $X$ $X$ $X$ | 0 H X X | 2 $L$ $L$ X | O H X X | $\begin{aligned} & \mathrm{O} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  |  |
| Internal Registers | $\mu \mathrm{PC}$ <br> STKO <br> STK1 <br> STK2 <br> STK3 | $J+1$ | $J+2$ | $J+3$ | $\begin{aligned} & A+1 \\ & J+3 \end{aligned}$ | $\begin{aligned} & A+2 \\ & J+3 \end{aligned}$ | $\begin{gathered} A+3 \\ J+3 \\ - \\ - \\ - \end{gathered}$ | J + 4 - - - - | $\begin{gathered} J+5 \\ - \\ - \\ - \\ - \end{gathered}$ |  |  |
| $\begin{gathered} \text { IDT39C09/11 } \\ \text { Output } \end{gathered}$ | Y | $J+1$ | $J+2$ | A | A + 1 | A + 2 | $J+3$ | $J+4$ | $J+5$ |  |  |
| ROM Output | ( $)$ | $1(J+1)$ | JSR A | $1(A)$ | $1(A+1)$ | RTS | $1(J+3)$ | $1(J+4)$ | $1(J+5)$ |  |  |
| Contents of $\mu$ WR (Instruction being executed) | $\mu \mathrm{WR}$ | 1 (J) | $1(J+1)$ | JSR A | 1 (A) | $1(A+1)$ | RTS | $1(J+3)$ | $1(J+4)$ |  |  |

$\mathrm{C}_{\mathrm{n}}=\mathrm{High}$

Figure 3. Subroutine Execution

## CONTROL MEMORY

| EXECUTECYCLE | MICROPROGRAM |  |
| :---: | :---: | :---: |
|  | ADDRESS | SEQUENCER INSTRUCTION |
|  | J-1 | - |
| To | J | - |
| T | $J+1$ | - |
| $\mathrm{T}_{2}$ | $\mathrm{J}+2$ | JSR A |
| $\mathrm{T}_{9}$ | $J+3$ | - |
|  | - | - |
|  | - | - |
|  | - | - |
| T3 | A | - |
| $\mathrm{T}_{4}$ | A +1 | - |
| $\mathrm{T}_{5}$ | A +2 | JSR B |
| $\mathrm{T}_{7}$ | A +3 | - |
| T8 | A +4 | RTS |
|  | - | - |
|  | - | - |
|  | - | - |
| T6 | B | RTS |
|  | - | - |


| EXECUTE CYCLE |  | T0 | $\mathrm{T}_{1}$ | T | T3 | $\mathrm{T}_{4}$ | $\mathrm{T}_{5}$ | $\mathrm{T}_{6}$ | $\mathrm{T}_{7}$ | $\mathrm{T}_{8}$ | T9 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CLOCK SIGNALS |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { IDT39C09/11 } \\ & \text { Inputs } \\ & \text { (from } \mu \text { WR) } \end{aligned}$ | $\begin{gathered} \mathrm{S}_{1}, \mathrm{~S}_{0} \\ \mathrm{FE} \\ \mathrm{PUP} \\ \mathrm{D} \end{gathered}$ | $\begin{aligned} & \mathrm{O} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{O} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & 3 \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{~A} \end{aligned}$ | $\begin{aligned} & \mathrm{O} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{O} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & 3 \\ & \text { L } \\ & \text { H } \\ & B \end{aligned}$ | $\begin{aligned} & 2 \\ & L \\ & L \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{O} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | 2 $L$ $L$ $\times$ | $\begin{aligned} & \mathrm{O} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |
| Internal Registers | $\mu \mathrm{PC}$ <br> STKO <br> STK1 <br> STK2 <br> STK3 | J + 1 - - - - | J + 2 - - - | $J+3$ - _ | $A+1$ $J+3$ - - | $A+2$ $J+3$ - - | A +3 $J+3$ - - | $B+1$ $A+3$ $J+3$ - | $A+4$ $J+3$ - - | A + 5 $J+3$ - - | J +4 - - - |
| IDT39C09/11 Output | Y | $J+1$ | $J+2$ | A | A + 1 | A + 2 | B | A +3 | A +4 | $J+3$ | $J+4$ |
| ROM Output | ( $)$ | $1(J+1)$ | JSR A | I(A) | $1(A+1)$ | JSR B | RTS | $1(A+3)$ | RTS | $1(\mathrm{~J}+3)$ | $1(J+4)$ |
| Contents of $\mu \mathrm{WR}$ (Instruction being executed) | $\mu \mathrm{WR}$ | I(J) | $l(J+1)$ | JSR A | $1(A)$ | $1(A+1)$ | JSR B | RTS | $1(A+3)$ | RTS | $1(J+3)$ |

Figure 4. Two Nested Subroutines. Routine B is Only One Instruction

## IDT39C09/11 APPLICATIONS

The IDT39C09 and IDT39C11 are four-bit-slice sequencers which are cascaded to form a microprogram memory address generator. Both products make available to the user several lines which are used to directly control the internal holding register, multiplexer and stack. By appropriate control of these lines, the user can implement any desired set of sequence control functions; by cascading parts he can generate any desired address length. These two qualities set the IDT39C09 and IDT39C11 apart from the IDT39C10, which is architecturally similar, but is fixed at 12 bits in length and has a fixed set of 16 sequence control instructions. The IDT39C09 or IDT39C11 should be selected instead of the IDT39C10 under the following conditions: (1) address less than 8 bits and not likely to be expanded; (2) address longer than 12 bits; (3) more complex instruction set needed than is available on IDT39C10.

## CONTROL UNIT ARCHITECTURE

The recommended architecture using the IDT39C09 or IDT39C11 is shown in Figure 5. The path from the pipeline register output through the next address logic, multiplexer and microprogram memory is all combinational. The pipeline register contains the current microinstruction being executed. A portion of that microinstruction consists of a sequence control command such as "continue", "loop", "return from subroutine", etc. The bits representing this sequence command are logically combined with bits representing such things as test conditions and system state to generate the required control signals to the IDT39C09 or IDT39C11.


Figure 5. Recommended Computer Control Unit Architecture Using the IDT39C09A/B and IDT39C11A/B

## IDT39C09/11 EXPANSION

Figure 6 shows the interconnection of three IDT39C11s to form a 12 -bit sequencer. Note that the only interconnection between packages, other than the common clock and control lines, is the ripple carry between $\mu \mathrm{PC}$ incrementors. This carry path is not in the critical speed path if the IDT39C11 Y outputs drive the microprogram memory, because the ripple carry occurs in parallel with the memory access time. If, on the other hand, a microaddress register is placed at the IDT39C11 output, then the carry may lie in the critical speed path since the last carry-in must be stable for a set-up time prior to the clock.

## SELECTING BETWEEN THE IDT39C09 AND IDT39C11

The difference between the IDT39C09 and the IDT39C11 involves two signals: the data inputs to the holding register and the

OR inputs. In the IDT39C09, separate four-bit fields are provided for the holding register and the direct branch inputs to the multiplexer. In the IDT39C11, these fields are internally tied together. This may affect the design of the branch address system, as shown in Figure 7. Using the IDT39C09, the register inputs may be connected directly to the microprogram memory; the internal register replaces part of the pipeline register. The direct (D) inputs may be tied to the mapping logic which translates instruction op codes into microprogram addresses. While the same technique might be used with the IDT39C11, it is more common to connect the IDT39C11's D inputs to a branch address bus onto which various sources may be enabled. Shown in Figure 7 is a pipeline register and a mapping ROM. Other sources might also be applied to the same bus. The internal register is used only for temporary storage of some previous branch address.


Figure 6. Twelve Bit Sequencer


Figure 7. Branch Address Structure

The second difference between the IDT39C09 and IDT39C11 is that the IDT39C09 has OR inputs available on each address output line. These pins can be used to generate multi-way single-cycle branches by simply typing several test conditions into the OR lines (see Figure 8). Typically, a branch is takento an address with zeros in the least significant bits. These bits are replaced with 1 s or 0 s by test conditions applied to the OR lines. In Figure 8, the states of the two test conditions $X$ and $Y$ result in a branch to 1100, 1101, 1110 or 1111.

HOW TO PERFORM COMMON FUNCTIONS WITH THE IDT39C09/11

## 1. CONTINUE

| MUX $/ Y_{\text {OUT }}$ | STACK | $\mathbf{C}_{\boldsymbol{n}}$ | $\mathbf{S}_{\mathbf{1}}$ | $\mathbf{S}_{\mathbf{0}}$ | $\overline{\mathrm{FE}}$ | PUP |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PC | HOLD | H | L | L | H | X |

Contents of PC placed on Y outputs; PC incremented.

## 2. BRANCH

| MUX/Y OUT | STACK | $\mathbf{C}_{\mathbf{n}}$ | $\mathbf{s}_{\mathbf{1}}$ | $\mathbf{s}_{\mathbf{0}}$ | $\overline{\mathrm{FE}}$ | PUP |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D | HOLD | H | H | H | H | X |

Feed data on D inputs straight through to memory address lines. Increment address and place in PC.

## 3. JUMP TO SUBROUTINE

| MUX/Y OUT | STACK | $\mathrm{C}_{\mathbf{n}}$ | $\mathbf{S}_{\mathbf{1}}$ | $\mathbf{S}_{\mathbf{0}}$ | $\overline{\text { FE }}$ | PUP |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D | PUSH | H | H | H | L | H |

Subroutine address fed from D inputs to memory address.
Current PC is pushed onto stack where it is saved for the return.
4. RETURN FROM SUBROUTINE

| MUX/YOUT | STACK | $\mathbf{C}_{\boldsymbol{n}}$ | $\mathbf{S}_{\mathbf{1}}$ | $\mathbf{S}_{\mathbf{0}}$ | $\overline{\text { FE }}$ | PUP |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STACK | POP | H | H | L | L | L |

The address at the top of the stack is applied to the microprogram memory and is incremented for PC on the next cycle. The stack is popped to remove the return address.


Figure 8. Use of OR Inputs to Obtain 4-Way Branch

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 30 | 30 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | (1) | CONDITIONS | TYP. |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Unput Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Level | Guaranteed Logic High Level (4) |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Level | Guaranteed Logic Low Level ${ }^{(4)}$ |  | - | - | 0.8 | V |
| ${ }_{1 H}$ | Input High Current | $\mathrm{V}_{\mathrm{CC}}=$ Max.. $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} ., \mathrm{V}_{\mathbb{I N}}=\mathrm{GND}$ |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{C C}$ | - | v |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | V ${ }_{\text {c }}$ | V |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| 102 | Off State (High Impedance) Output Current | $V_{C C}=M a x$. | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{0}=\mathrm{V}_{\mathrm{cc}}($ max. $)$ | - | 0.1 | 10 |  |
| los | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}. ., \mathrm{V}_{\text {OUT }}=\mathrm{OV}(3)$ |  | -30 | -50 | - | mA |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{Vcc}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.

## DC ELECTRICAL CHARACTERISTICS (CONT'D)

```
\(T_{A}=0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\)
\(\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 5 \%\) (Commercial)
\(\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\)
\(V_{C C}=5.0 \mathrm{~V} \pm 10 \%\) (Military)
\(V_{\mathrm{LC}}=0.2 \mathrm{~V}\)
\(\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}\)
```

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ' CCOH | Quiescent Power Supply Current $\mathrm{CP}=\mathrm{H}$ (CMOS Inputs) | $\begin{aligned} & V_{C C}=M_{\text {axx }} . \\ & V_{H C} \leq V_{I N}, V_{I N} \leq V_{L C} \\ & f_{C P}=0, C P=H \\ & \hline \end{aligned}$ |  | - | 2.5 | 5 | mA |
| 'ccol | Quiescent Power Supply Current $\mathrm{CP}=\mathrm{L}$ (CMOS Inputs) | $\begin{aligned} & V_{C C}=M a x . \\ & V_{H C} \leq V_{I N}, V_{\mathbb{N}} \leq V_{L C} \\ & f_{C P}=0, C P=L \end{aligned}$ |  | - | 2.5 | 5 | mA |
| ${ }^{1} \mathrm{COT}$ | Quiescent Input Power Supply ${ }^{(5)}$ Current (per Input @ TTL High) | $V_{C C}=$ Max. $V_{\text {IN }}=3.4 \mathrm{~V}, \mathrm{fCP}=0$ |  | - | 0.3 | 0.5 | $\mathrm{mA/} / \mathrm{Input}$ |
| ${ }^{\prime} \mathrm{CcD}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{H C} \leq V_{\mathbb{N},}, V_{\mathbb{N}} \leq V_{L C} \\ & \text { Outputs Open, } O E=L \end{aligned}$ | MIL. | - | 2.0 | 4.0 | $\underset{\mathrm{MAF}}{\mathrm{mHz}}$ |
|  |  |  | COM'L. | - | 2.0 | 3.0 |  |
| Icc | Total Power Supply Current ${ }^{(8)}$ | $V_{C C}=$ Max., $f_{C P}=10 \mathrm{MHz}$ Outputs Open, $\overline{O E}=\mathrm{L}$ $\mathrm{CP}=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}}$ | MIL. | - | 25 | 45 | mA |
|  |  |  | COM'L. | - | 25 | 35 |  |
|  |  | $V_{C C}=M a x ., f_{C P}=10 M H z$ <br> Outputs Open, $\overline{O E}=\mathrm{L}$ <br> $C P=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{IH}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ | MIL. | - | 35 | 55 |  |
|  |  |  | COM'L. | - | 35 | 45 |  |

## NOTES:

5. I CcT is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $\mathrm{l}_{\text {ccoh }}$, then dividing by the total number of inputs.
6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{\mathrm{CC}}=I_{\mathrm{CCOH}}\left(\mathrm{CD}_{\mathrm{H}}\right)+\mathrm{I}_{\mathrm{CCOL}}\left(1-\mathrm{CD}_{\mathrm{H}}\right)+I_{\mathrm{CCT}}\left(\mathrm{N}_{\mathrm{T}} \times \mathrm{D}_{\mathrm{H}}\right)+\mathrm{I}_{\mathrm{CCD}}\left(f_{\mathrm{CP}}\right)$
$\mathrm{CD}_{\mathrm{H}}=$ Clock duty cycle high period
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle TTL high period $\left(\mathrm{N}_{\text {IN }}=3.4 \mathrm{~V}\right)$
$N_{T}=$ Number of dynamic inputs driven at TTL levels
$f_{C P}=$ Clock Input frequency

## CMOS TESTING CONSIDERATIONS

There are certain testing considerations which must be taken into account when testing high-speed CMOS devices in an automatic environment. These are:

1) Proper decoupling at the test head is necessary. Placement of the capacitor set and the value of capacitors used is critical in reducing the potential erroneous failures resulting from large $V_{c c}$ current changes. Capacitor lead length must be short and as close to the DUT power pins as possible.
2) All input pins should be connected to a voltage potential during testing. If left floating, the device may begin to oscillate causing improper device operation and possible latchup.
3) Definition of input levels are very important. Since many inputs may change coincidently, significant noise at the device pins may cause the $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{IH}}$ levels not to be met until the noise has settled. To allow for this testing/board induced noise, IDT recommends using $\mathrm{V}_{\mathrm{IL}} \leq 0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IH}} \geq 3 \mathrm{~V}$ for AC tests.
4) Device grounding is extremely important for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is required. The ground plane must be sustained from the performance board to the DUT interface board. All unused interconnect pins must be properly connected to the ground pin. Heavy gauge stranded wire should be used for power wiring and twisted pairs are recommended to minimize inductance.

## IDT39C09B/IDT39C11B SWITCHING

 CHARACTERISTICS OVER OPERATING RANGETable I, II and III below define the timing characteristics of the IDT39C09B/11B over the operating voltage and temperature ranges. The tables are divided into three types of parameters: clock characteristics, combinational delays from inputs to outputs and set-up and hold time requirements. The latter table defines the time prior to the end of the cycle (i.e., clock LOW-to-HIGH transition) that each input must be stable to guarantee that the correct data is written into one of the internal registers.

Measurements are made at 1.5 V with $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IH}}=3.0 \mathrm{~V}$. For three-state disable tests, $\mathrm{C}_{\mathrm{L}}=5.0 \mathrm{pF}$ and measurement is to 0.5 V change on output voltage level. All outputs have maximum DC loading.
TABLE I
CYCLE TIME AND CLOCK CHARACTERISTICS

| TIME | COMMERCIAL | MILITARY |
| :---: | :---: | :---: |
| Minimum Clock LOW Time | 12 | 12 |
| Minimum Clock HIGH Time | 12 | 12 |

TABLE II

## MAXIMUM COMBINATIONAL <br> PROPAGATION DELAYS

$C_{L}=50 \mathrm{pF}$ (except output disable test)

| FROM INPUT | COMMERCIAL |  | MILITARY |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y | $\mathrm{C}_{\mathrm{n}+4}$ | Y | $C_{n+4}$ |  |
| $\mathrm{D}_{1}$ | 14 | 15 | 16 | 17 | ns |
| $\mathrm{S}_{0}, \mathrm{~S}_{1}$ | 13 | 15 | 15 | 17 | ns |
| OR ${ }_{1}$ | 14 | 14 | 15 | 15 | ns |
| $\mathrm{C}_{n}$ | - | 11 | - | 12 | ns |
| $\overline{\text { ZERO }}$ | 14 | 14 | 15 | 15 | ns |
| $\overline{\text { OE LOW (enable) }}$ | 14 | - | 15 | - | ns |
| $\overrightarrow{\text { OE HIGH }}$ (disable) ${ }^{(1)}$ | 14 | - | 15 | - | ns |
| Clock $\uparrow \mathrm{S}_{1} \mathrm{~S}_{0}=\mathrm{LH}$ | 17 | 17 | 19 | 19 | ns |
| Clock $\uparrow S_{1} S_{0}=L L$ | 17 | 17 | 19 | 19 | ns |
| Clock $\uparrow \mathrm{S}_{1} \mathrm{~S}_{0}=\mathrm{HL}$ | 17 | 17 | 19 | 19 | ns |

NOTE:

1. $C_{L}=5 p F$

TABLE III
GUARANTEED SET-UP AND HOLD TIMES ${ }^{(1)}$

| FROM INPUT | COMMERCIAL |  | MILITARY |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | SET-UP <br> TIME | HOLD <br> TIME | SET-UP <br> TIME | HOLD <br> TIME | UNIT |
|  | 6 | 2 | 7 | 3 | ns |
| $\mathrm{R}_{1}(2)$ | 6 | 2 | 7 | 3 | ns |
| PUP | 9 | 2 | 10 | 3 | ns |
| $\overline{\mathrm{FE}}$ | 9 | 2 | 10 | 3 | ns |
| $\mathrm{C}_{n}$ | 6 | 2 | 7 | 3 | ns |
| $\mathrm{D}_{1}$ | 8 | 0 | 9 | 0 | ns |
| $\mathrm{OR}_{1}$ | 8 | 0 | 9 | 0 | ns |
| $\mathrm{~S}_{0}, \mathrm{~S}_{1}$ | 11 | 0 | 12 | 0 | ns |
| $\overline{Z E R O}$ | 7 | 0 | 8 | 0 | ns |

NOTES:

1. All times relative to clock LOW-to-HIGH transition.
2. On IDT39C11, $R_{1}$ and $D_{1}$ are internally connected together and labeled $D_{i}$. Use $R_{1}$ set-up and hold times when $D$ inputs are used to load register.


## IDT39C09A/IDT39C11A SWITCHING CHARACTERISTICS OVER OPERATING RANGE

Table I, II and III below define the timing characteristics of the IDT39C09A/11A over the operating voltage and temperature ranges. The tables are divided into three types of parameters: clock characteristics, combinational delays from inputs to outputs and set-up and hold time requirements. The latter table defines the time prior to the end of the cycle (i.e., clock LOW-to-HIGH transition) that each input must be stable to guarantee that the correct data is written into one of the internal registers.

Measurements are made at 1.5 V with $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IH}}=3.0 \mathrm{~V}$. For three-state disable tests, $\mathrm{C}_{\mathrm{L}}=5.0 \mathrm{pF}$ and measurement is to 0.5 V change on output voltage level. All outputs have maximum DC loading.

TABLE I
CYCLE TIME AND CLOCK CHARACTERISTICS

| TIME | COMMERCIAL | MILITARY |
| :---: | :---: | :---: |
| Minimum Clock LOW Time | 20 | 20 |
| Minimum Clock HIGH Time | 20 | 20 |

## TABLE II

## MAXIMUM COMBINATIONAL

## PROPAGATION DELAYS

$C_{L}=50 \mathrm{pF}$ (except output disable test)

| FROM INPUT | COMMERCIAL |  | MILITARY |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y | $C_{n+4}$ | Y | $C_{n+4}$ |  |
| $\mathrm{D}_{1}$ | 17 | 22 | 20 | 25 | ns |
| $S_{0}, S_{1}$ | 29 | 34 | 29 | 34 | ns |
| $\mathrm{OR}_{1}$ | 17 | 22 | 20 | 25 | ns |
| $\mathrm{C}_{\mathrm{n}}$ | - | 14 | - | 16 | ns |
| ŻERO | 29 | 34 | 30 | 35 | ns |
| $\overline{\mathrm{OE}}$ LOW (enable) | 25 | - | 25 | - | ns |
| $\stackrel{\rightharpoonup}{\mathrm{OE}}$ HIGH (disable) ${ }^{(1)}$ | 25 | - | 25 | - | ns |
| Clock $\uparrow S_{1} S_{0}=\mathrm{LH}$ | 39 | 44 | 45 | 50 | ns |
| Clock $\uparrow \mathrm{S}_{1} \mathrm{~S}_{0}=\mathrm{LL}$ | 39 | 44 | 45 | 50 | ns |
| Clock $\uparrow \mathrm{S}_{1} \mathrm{~S}_{0}=\mathrm{HL}$ | 44 | 49 | 53 | 58 | ns |

NOTE:

1. $C_{L}=5 p F$

TABLE III
GUARANTEED SET-UP AND HOLD TIMES ${ }^{(1)}$

| FROM INPUT | COMMERCIAL |  | MILITARY |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{array}{\|l\|l\|l\|} \hline \text { SET-UP } \\ \text { TIME } \end{array}$ | HOLD time | $\begin{gathered} \text { SET-UP } \\ \text { TIME } \end{gathered}$ | HOLD time |  |
| $\overline{\mathrm{RE}}$ | 19 | 4 | 19 | 5 | ns |
| $\mathrm{R}_{1}{ }^{(2)}$ | 10 | 4 | 12 | 5 | ns |
| PUP | 25 | 4 | 27 | 5 | ns |
| FE | 25 | 4 | 27 | 5 | ns |
| $\mathrm{C}_{\mathrm{n}}$ | 18 | 4 | 18 | 5 | ns |
| $\mathrm{D}_{1}$ | 25 | 0 | 25 | 0 | ns |
| $\mathrm{OR}_{1}$ | 25 | 0 | 25 | 0 | ns |
| $\mathrm{S}_{0} . \mathrm{S}_{4}$ | 25 | 0 | 29 | 0 | ns |
| ZERO | 25 | 0 | 29 | 0 | ns |

NOTES:

1. All times relative to clock LOW-to-HIGH transition.
2. On IDT39C11, $R_{1}$ and $D_{1}$ are internally connected together and labeled $D_{1}$. Use $R_{1}$ set-up and hold times when $D$ inputs are used to load register.


## TEST LOAD CIRCUIT



Figure 9. Switching Test Circuit (all outputs)

## SWITCHING WAVEFORMS



| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All other Outputs | Open |

DEFINITIONS
$C_{L}=$ Load capacitance: includes jig and probe capacitance.
$R_{T}=$ Termination resistance: should be equal to $Z_{\text {OUT }}$ of the Pulse Generator.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 9 |

## INPUT/OUTPUT INTERFACE CIRCUITRY



Figure 10. Input Structure


Figure 11. Output Structure

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B

CERDIP
Plastic DIP
LCC
Small Outine IC (IDT39C11 only)
Standard-Speed Sequencer
High-Speed Sequencer

4-Bit CMOS Microprogram Sequencer 4-Bit CMOS Microprogram Sequencer

## MICROSLICE ${ }^{\text {TM }}$ PRODUCT

## FEATURES:

- Low-power CEMOS ${ }^{\text {M }}$
- Icc (max.)

Military: 90 mA
Commercial: 75 mA

- Fast
- IDT39C10B matches 2910A speeds
- IDT39C10C 30\% speed upgrade
- 33-Deep stack
- Accommodates highly nested loops and subroutines
- 12-bit address width
- 12-bit internal loop counter
- 16 powerful microinstructions
- Three output enables control 3-way branch
- Available in 40-pin DIP and 44-pin LCC/PLCC
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87708 is pending listing on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT39C10 microprogram sequencers are designed for use in high-performance microprogram state machines. These microprogram sequencers are intended for use in controlling the sequence of microinstructions executed in the microprogram memory. The IDT39C10s provide several conditional branch instructions that allow branching to any microinstruction within the 4 K microword address space. A 33-deep last-in/first-out stack provides for a very powerful microprogram subroutine return linkage and looping capability. With this depth of a microprogram return stack, the microprogrammer has maximum flexibility in nesting subroutines and loops. The counter contained in the IDT39C10s provides for microinstruction loop counts of up to 4096, in terms of total count length.

The IDT39C10s provide a 12-bit address to the microprogram memory. This microprogram sequencer selects one of four sources for the address. These are (1) the microprogram address register, (2) external direct input, (3) internal register counter and (4) the 33 -deep LIFO stack. The microprogram counter usually contains an address that is one greater than the microinstruction currently being executed in the microprogram pipeline register.

The IDT39C10s are fabricated using CEMOS, a CMOS technology designed for high-performance and high-reliability. The devices are pin-compatible, performance-enhanced, functional replacements for the 2910A.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## PIN DESCRIPTIONS

| PIN NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{D}_{1}$ | 1 | Direct input to register/counter and multiplexer $\mathrm{D}_{0}$ is LSB. |
| 1 | 1 | Selects one-of-sixteen instructions. |
| $\overline{\mathrm{CC}}$ | 1 | Used as test criterion. Pass test is a LOW on CC. |
| $\overline{\text { CCEN }}$ | 1 | Whenever the signal is HIGH, $\overline{\mathrm{CC}}$ is ignored and the part operates as though $\overline{\mathrm{CC}}$ were true (LOW). |
| Cl | 1 | Low order carry input to incrementer for microprogram counter. |
| $\overline{\mathrm{RLD}}$ | 1 | When LOW forces loading of register/counter regardless of instruction or condition. |
| $\overline{O E}$ | 1 | Three-state control of $Y_{1}$ outputs. |
| CP | 1 | Triggers all internal state changes at LOW-to-HIGH edge. |
| $Y_{1}$ | 0 | Address to microprogram memory. $Y_{0}$ is LSB, $Y_{11}$ is MSB. |
| $\overline{\text { FULL }}$ | 0 | Indicates that 33 items are on the stack. |
| $\overline{\mathrm{PL}}$ | 0 | Can select\#1 source (usually Pipeline Register) as direct input source. |
| $\overline{M A P}$ | 0 | Can select \#2 source (usually Mapping PROM or PLA) as direct input source. |
| $\overline{\text { VECT }}$ | 0 | Can select\#3 source (for example, Interrupt Starting Address) as direct input source. |

## PRODUCT DESCRIPTION

The IDT39C10s are high-performance CMOS microprogram sequencers that are intended for use in very high-speed microprogrammable microprocessor applications. The sequencers allow for direct control of up to 4 K words of microprogram.

The heart of the microprogram sequencers is a 4 -input multiplexer that is used to select one of four address sources to select the next microprogram address. These address sources include the register/counter, the direct input, the microprogram counter or the stack as the source for the address of the next microinstruction.

The register/counter consists of twelve D-type flip-flops which can contain either an address or a count. These edge-triggered flip-flops are under the control of a common clock enable, as well as the four microinstruction control inputs. When the load control (RLD) is LOW, the data at the D inputs is loaded into this register on the LOW-to-HIGH transition of the clock. The output of the register/ counter is available at the multiplexer as a possible next address source for the microcode. Also, the terminal count output associated with the register/counter is available at the internal instruction PLA to be used as a condition code input for some of the microinstructions. The IDT39C10s contain a microprogram counter that usually contains the address of the next microinstruction compared to that currently being executed. The microprogram counter actually consists of a 12 -bit incrementer followed by a 12-bit register. The microprogram counter will increment the address coming out of the sequencer going to the microprogram memory if the carry-in input to this counter is HIGH; otherwise, this address will be loaded into the microprogram counter. Normally, this carry-in input is set to the logic HIGH state so that the incrementer will be active. Should the carry-in input be set LOW, the same address is loaded into the microprogram counter. This is a technique that can be used to allow execution of the same microinstruction several times.

There are twelve D-inputs on the IDT39C10s that go directly to the address multiplexer. These inputs are used to provide a branch address that can come directly from the microcode or some other external source. The fourth input available to the multiplexer for next address control is the 33 -deep, 12 -bit wide LIFO stack. The LIFO stack provides return address linkage for subroutines and loops. The IDT39C10s contain a built-in stack pointer that always points to the last stack location written. This allows for stack reference operations, usually called loops, to be performed without popping the stack.

The stack pointer internal to the IDT39C10s is actually an up/ down counter. During the execution of microinstructions one, four and five, the PUSH operation may occur depending on the state of the condition code input. This causes the stack pointer to be incremented by one and the stack to be written with the required return linkage (the value contained in the microprogram counter). On the microprogram cycle following the PUSH, this new return linkage data that was in the microprogram counter is now at the new location pointed to by the stack pointer. Thus, any time the multiplexer looks at the stack, it will see this data on the top of the stack.

During five different microinstructions, a pop operation associated with the stack may occur. If the pop occurs, the stack pointer is decremented at the next LOW-to-HIGH transition of the clock. A pop decrements the stack pointer which is the equivalent of removing the old information from the top of the stack.

The IDT39C10s are designed so that the stack pointer linkage allows any sequence of pushes, pops or stack references to be used. The depth of the stack can grow to a full 33 locations. After a depth of 33 is reached, the FULL output goes LOW. If further PUSHes are attempted when the stack is full, the stack information at the top of the stack will be destroyed but the stack pointer will not end around. It is necessary to initialize the stack pointer when power is first turned on. This is performed by executing a RESET instruction (Instruction 0). This sets the stack pointer to the stack empty position - the equivalent depth of zero. Similary, a pop from
an empty stack may place unknown data on the $Y$ outputs, but the stack pointer is designed not to end around. Thus, the stack pointer will remain at the 0 or stack empty location if a pop is executed while the stack is already empty.

The IDT39C10s' internal 12-bit register/counter is used during microinstructions eight, nine and fifteen. During these instructions, the 12-bit counter acts as a down counter and the terminal count (count $=0$ ) is used by the internal instruction PLA as an input to control the microinstruction branch test capability. The design of the internal counter is such that, if it is preloaded with a number $N$ and then this counter is used in a microprogram loop, the actual sequence in the loop will be executed $N+1$ times. Thus, it is possible to load the counter with a count of 0 and this will result in the microcode being executed one time. The 3 -way branch microinstruction, Instruction 15, uses both the loop counter and the external condition code input to control the final source address from the $Y$ outputs of the microprogram sequencer. This 3-way branch may result in the next address coming from the D inputs, the stack or the microprogram counter.

The IDT39C10s provide a 12-bit address at the Y outputs that are under control of the OE input. Thus, the outputs can be put in the three-state mode, allowing the writable control store to be loaded or certain types of external diagnostics to be executed.

In summary, the IDT39C10s are the most powerful microprogram sequencers currently available. They provide the deepest stack, the highest performance and the lowest power dissipation for today's microprogrammed machine design.

## IDT39C10 OPERATION

The IDT39C10s are CMOS pin-compatible implementations of the Am2910 \& 2910A microprogram sequencers. The IDT39C10's microprogram is functionally identical except that it provides a 33 -deep stack to give the microprogrammer more capability in terms of microprogram subroutines and microprogram loops. The definition of each microprogram instruction is shown in the table of instructions. This table shows the results of each instruction in terms of controlling the multiplexer, which determines the Y outputs, and in controlling the signals that can be used to enable various branch address sources ( $\overline{\mathrm{PL}}, \overline{\mathrm{MAP}}, \overline{\mathrm{VECT}}$ ). The operation of the register/counter and the 33 -deep stack after the next LOW-toHIGH transition of the clock are also shown. The internal multiplexer is used to select which of the internal sources is used to drive the Y outputs. The actual value loaded into the microprogram counter is either identical to the Y output or the Y output value is incremented by 1 and placed in the microprogram counter. This function is under the control of the carry input. For each of the microinstruction inputs only one of the three outputs ( $\overline{\mathrm{PL}}, \overline{\mathrm{MAP}}$, VECT) will be LOW. Note that this function is not determined by any of the possible condition code inputs. These outputs can be used to control the three-state selection of one of the sources for the microprogram branches.

Two inputs, $\overline{C C}$ and $\overline{\text { CCEN }}$, can be used to control the conditional instructions. These are fully defined in the table of instructions. The RLD input can be used to load the internal register/ counter at any time. When this input is LOW, the data at the D inputs will be loaded into this register/counter on the LOW-to-HIGH transition of the clock. Thus, the $\overline{\text { RLD }}$ input overrides the internal hold or decrement operations specified by the various microinstructions. The $\overline{O E}$ input is normally LOW and is used as the three-state enable for the Y outputs. The internal stack in the IDT39C10s is a last-in/first-out memory that is 12 -bits in width and 33 words deep. It has a stack pointer that addresses the stack and always points to the value currently on the top of the stack. When instruction 0 (RESET) is executed, the stack pointer is initialized to the top of the stack which is, by definition, the stack empty condition. Thus, the contents of the top of the stack are undefined until the forced PUSH occurs. A pop performed while the stack is empty will not change
the stack pointer in any way; however, it will result in unknown data at the Y outputs.
By definition, the stack is full any time 33 more pushes than pops have occurred since the stack was last empty. When this happens, the Full Flag will go LOW. This signal first goes LOW on the microcycle after the 33 pushes occur. When this signal is LOW, no additional pushes should be attempted or the information on the top of the stack will be lost.

## THE IDT39C10 INSTRUCTION SET

This data sheet contains a block diagram of the IDT39C10 microprogram sequencers. As can be seen, the devices are controlled by a 4-bit microinstruction word ( $I_{3}-I_{0}$ ). Normally, this word is supplied from one 4-bit field of the microinstruction word associated with the entire state machine system. These four bits provide for the selection of one of the sixteen powerful instructions associated with selecting the address of the next microinstruction. Unused $Y$ outputs can be left open; however, the corresponding most significant D inputs should be tied to ground for smaller microwords. This is necessary to make sure the internal operation of the counter is proper should less than 4 K of microcode be implemented. As shown in the block diagram, the internal instruction PLA uses the four instruction inputs as well as the CC, $\overline{\text { CCEN }}$ and the internal counter $=0$ line for controlling the sequencer. This internal instruction PLA provides all of the necessary internal control signals to control each particular part of the microprogramsequencer. The next address at the $Y$ outputs of the IDT39C10s can be from one of four sources. These include the internal microprogram counter, the last-in/first-out stack, the register/counter and the direct inputs.

The following paragraphs will describe each instruction associated with the IDT39C10s. As a part of the discussion, an example of each instruction is shown in Figure 1. The purpose of the examples is to show microprogram flow. Thus, in each example the microinstruction currently being executed has a circle around it. That is, this microinstruction is assumed to be the contents of the pipeline register at the output of the microprogram memory. In these drawings, each of the dots refers to the time that the contents of the microprogram memory word would be in the pipeline register and is currently being executed.

## INSTRUCTION 0- <br> JUMP 0 (JZ)

This instruction is used at power up time or at any restart sequence when the need is to reset the stack pointer and jump to the very first address in microprogram memory. The Jump 0 instruction does not change the contents of the register/counter.

## INSTRUCTION 1 - <br> CONDITIONAL JUMP TO SUBROUTINE (CJS)

The Conditional Jump to Subroutine instruction is the one used to call microprogram subroutines. The subroutine address will be contained in the pipeline register and presented at the D inputs. If the condition code test is passed, a branch is taken to the subroutine. Referring to the flow diagram for the IDT39C10s shown in Figure 1, we see that the content of the microprogram counter is 68. This value is pushed onto the stack and the top of stack pointer is incremented. If the test is failed, this Conditional Jump to Subroutine instruction behaves as a simple continue. That is, the content of microinstruction address 68 is executed next.

## INSTRUCTION 2- <br> JUMP MAP (JMAP)

This sequencer instruction can be used to start different microprogram routines based on the machine instruction opcode. This is typically accomplished by using a mapping PROM as an
input to the $D$ inputs on the microprogram sequencer. The JMAP instruction branches to the address appearing on the D inputs. In the flow diagram shown in Figure 1, we see that the branch actually will be to the contents of microinstruction 85 and this instruction will be executed next.

## INSTRUCTION 3CONDITIONAL JUMP PIPELINE (CJP)

The simplest branching control available in the IDT39C10 microprogram sequencers is that of conditional jump to address. In this instruction, the jump address is usually contained in the microinstruction pipeline register and presented to the $D$ inputs. If the test is passed, the jump is taken while, if the test fails, this instruction executes as a simple continue. In the example shown in the flow diagram of Figure 1, we see that if the test is passed, the next microinstruction to be executed is the content of address 25 . If the test is failed, the microcode simply continues to the contents of the next instruction.

## INSTRUCTION 4PUSH/CONDITIONAL LOAD COUNTER (PUSH)

With this instruction, the counter can be conditionally loaded during the same instruction that pushes the current value of the microprogram counter on to the stack. Under any condition independent of the conditional testing, the microprogram counter is pushed on to the stack. If the conditional test is passed, the counter will be loaded with the value on the $D$ inputs to the sequencer. If the test fails, the contents of the counter will not change. The PUSH/ Conditional Load Counter instruction is used in conjunction with the loop instruction (Instruction 13), the repeat file based on the counter instruction (Instruction 9) or the 3-way branch instruction (Instruction 15).

## INSTRUCTION 5- <br> CONDITIONAL JUMP TO SUBROUTINE R/PL (JSRP)

Subroutines may be called by a Conditional Jump Subroutine from the internal register or from the external pipeline register. In this instruction the contents of the microprogram counter are pushed on the stack and the branch address for the subroutine call will be taken from either the internal register/counter or the external pipeline register presented to the $D$ inputs. If the conditional test is passed, the subroutine address will be taken from the pipeline register. If the conditional test fails, the branch address is taken from the internal register/counter. An example of this is shown in the flow diagram of Figure 1.

## INSTRUCTION 6 - <br> CONDITIONAL JUMP VECTOR (CJV)

The Conditional Jump Vector instruction is similar to the Jump Map instruction in that it allows a branch operation to a microinstruction as defined from some external source, except that it is conditional. The Jump Map instruction is unconditional. If the conditional test is passed, the branch is taken to the new address on the $D$ inputs. If the conditional test is failed, no branch is taken but rather the microcode simply continues to the next sequential microinstruction. When this instruction is executed, the VECT output is LOW unconditionally. Thus, an external 12-bit field can be enabled on to the $D$ inputs of the microprogram sequencer.

## INSTRUCTION 7CONDITIONAL JUMP R/PL (JRP)

The Conditional Jump register/counter or external pipeline register always causes a branch in microcode. This jump will be to one of two different locations in the microcode address space. If the test
is passed, the jump will be to the address presented on the $D$ inputs to the microprogram sequencer. If the conditional test fails, the branch will be to the address contained in the internal register/ counter.

## INSTRUCTION 8- <br> REPEAT LOOP COUNTER NOT EQUAL TO 0 (RFCT)

This instruction utilizes the loop counter and the stack to implement microprogrammed loops. The start address for the loop would be initialized by using the PUSH/Conditional Load Counter instruction. Then, when the repeat loop instruction is executed, if the counter is not equal to 0 , the next microword address will be taken from the stack. This will cause a loop to be executed as shown in the Figure 1 flow diagram. Each time the microcode sequence goes around the loop, the counter is decremented. When the counter reaches 0 , the stack will be popped and the microinstruction address will be taken from the microprogram counter. This instruction performs a timed wait or allows a single sequence to be executed the desired number of times. Remember, the actual number of loops performed is equal to the value in the counter plus 1.

## INSTRUCTION 9- <br> REPEAT PIPELINE COUNTER NOT EQUAL TO 0 (RPCT)

This instruction is another technique for implementing a loop using the counter. Here, the branch address for the loop is contained in the pipeline register. This instruction does not use the stack in any way as a part of its implementation. As long as the counter is not equal to 0 , the next microword address will be taken from the $D$ inputs of the microprogram sequencer. When the counter reaches 0 , the internal multiplexer will select the address source from the microprogram counter, thus causing the microcode to continue on and leave the loop.

## INSTRUCTION 10CONDITIONAL RETURN (CRTN)

The Conditional Return instruction is used for terminating subroutines. The fact that it is conditional allows the subroutine either to be ended or to continue. If the conditional test is passed, the address of the next microinstruction will be taken from the stack and it will be popped. If the conditional test fails, the next microinstruction address will come from the internal microprogram counter. This is depicted in the flow diagram of Figure 1 . It is important to remember that every subroutine call must somewhere be followed by a return from subroutine call in order to have an equal number of pushes and pops on the stack.

## INSTRUCTION 11- <br> CONDITIONAL JUMP PIPELINE AND POP (CJPP)

The Conditional Jump Pipeline and Pop instruction is a technique for exiting a loop from within the middle of the loop. This is depicted fully in the flow diagram for the IDT39C10s as shown in Figure 1. The conditional test input for this instruction results in a branch being taken if the test is passed. The address selected will be that on the $D$ inputs to the microprogram sequencer and, since the loop is being terminated, the stack will be popped. Should the test be failed on the conditional test inputs, the microprogram will simply continue to the next address as taken from the microprogram counter. The stack will not be affected if the conditional test input is failed.

## INSTRUCTION 12LOAD COUNTER AND CONTINUE (LDCT)

The Load Counter and Continue instruction is used to place a value on the $D$ inputs in the register/counter and continue to the next microinstruction.

## INSTRUCTION 13- <br> TEST END OF LOOP (LOOP)

The Test End of Loop instruction is used as a last instruction in a loop associated with the stack. During this instruction, if the conditional test input is failed, the loop branch address will be that on the stack. Since we may go around the loop a number of times, the stack is not popped. If the conditional test input is passed, then the loop is terminated and the stack is popped. Notice that the loop instruction requires a PUSH to be performed at the instruction immediately prior to the loop return address. This is necessary so as to have the correct address on the stack before the loop operation. It is for this reason that the stack pointer always points to the last thing written on the stack.

## INSTRUCTION 14CONTINUE (CONT)

Continue is a simple instruction where the address for the microinstruction is taken from the microprogram counter. This instruction simply causes sequential program flow to the next microinstruction in microcode memory.

## INSTRUCTION 15- <br> THREE WAY BRANCH (TWB)

The Three-Way Branch instruction is used for looping while waiting for a conditional event to come true. If the event does not come true after some number of microinstructions, then a branch is taken to another microprogram sequence. This is depicted in Figure 1 showing the IDT39C10's flow diagram and is also described in full detail in the IDT39C10's instruction operational summary. Operation of the instruction is such that any time the external conditional test input is passed, the next microinstruction will be that associated with the program counter and the loop will be left. The stack is also popped. Thus, the external test input overrides the other possibilities. Should the external conditional test input not be true, the rest of the operation is controlled by the internal counter. If the counter is not equal to 0 , the loop is taken by selecting the address on the top of the stack as the address out of the Y outputs of the IDT39C10s. In addition, the counter is decremented. Should the external conditional test input be failed and the counter also have counted to 0 , this instruction "times out". The result is that the stack is popped and a branch is taken to the address presented to the D inputs of the IDT39C10 microprogram sequencers. This address is usually provided by the external pipeline register.

## CONDITIONAL TEST

Throughout this discussion we have talked about microcode passing the conditional test. There are actually two inputs associated with the conditional test input. These include the CCEN and the CC inputs. The CCEN input is a condition code enable. Whenever the CCEN input is HIGH, the CC input is ignored and the device operates as though the CC input were true (LOW). Thus, a fail of the external test condition can be defined as CCEN equals LOW and CC equals HIGH. A pass condition is defined as a CCEN equal to HIGH or a CC equal to LOW. It is important to recognize the full function of the condition code enable and the condition code inputs in order to understand when the test is passed or failed.

IDT39C10 INSTRUCTION OPERATIONAL SUMMARY

| $I_{3}-I_{0}$ | MNEMONIC | CC | COUNTER <br> TEST | STACK | ADDRESS SOURCE | REGISTER/ COUNTER | ENABLE SELECT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | JZ | X | X | CLEAR | 0 | NC | $\overline{\text { PL }}$ |
| 1 | CJS | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { PUSH } \\ & \text { NC } \end{aligned}$ | $\begin{gathered} D \\ P C \end{gathered}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & \hline \overline{\mathrm{PL}} \\ & \mathrm{PL} \end{aligned}$ |
| 2 | JMAP | X | X | NC | D | NC | $\overline{\text { MAP }}$ |
| 3 | CJP | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\begin{aligned} & \mathrm{D} \\ & \mathrm{PC} \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ | $\frac{P L}{P L}$ |
| 4 | PUSH | $\begin{aligned} & \hline \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \end{aligned}$ | PUSH PUSH | $\begin{aligned} & \hline P C \\ & P C \end{aligned}$ | $\begin{aligned} & \text { LOAD } \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & \overline{P L} \\ & \hline P L \end{aligned}$ |
| 5 | JSRP | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | PUSH PUSH | $\begin{aligned} & \mathrm{D} \\ & \mathrm{R} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \\ & \hline \end{aligned}$ | $\frac{\overline{P L}}{P L}$ |
| 6 | CJV | $\begin{aligned} & \hline \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & \mathrm{D} \\ & \mathrm{PC} \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & \hline \frac{\text { VECT }}{\text { VECT }} \end{aligned}$ |
| 7 | JRP | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline x \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{D} \\ & \mathrm{R} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \frac{P L}{P L} \\ & \hline \end{aligned}$ |
| 8 | RFCT | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{gathered} =0 \\ N O T=0 \end{gathered}$ | $\begin{aligned} & \text { POP } \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & \text { PC } \\ & \text { STACK } \end{aligned}$ | $\begin{gathered} \text { NC } \\ \text { DEC } \end{gathered}$ | $\overline{\text { PL }}$ |
| 9 | RPCT | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & =0 \\ & N O T=0 \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ | $\begin{gathered} \text { PC } \\ \mathrm{D} \end{gathered}$ | $\begin{aligned} & \text { NC } \\ & \text { DEC } \end{aligned}$ | $\frac{\overline{P L}}{\text { PL }}$ |
| 10 | CRTN | $\begin{aligned} & \text { PASS } \\ & \text { FAII } \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \text { POP } \\ & \text { NC } \end{aligned}$ | STACK PC | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\overline{P L}$ |
| 11 | CJPP | $\begin{aligned} & \hline \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { POP } \\ & \text { NC } \end{aligned}$ | $\begin{gathered} D \\ \text { PC } \end{gathered}$ | $\begin{aligned} & \hline \text { NC } \\ & \mathrm{NC} \\ & \hline \end{aligned}$ | $\frac{\mathrm{PL}}{\mathrm{PL}}$ |
| 12 | LDCT | X | X | NC | PC | LOAD | $\overline{\text { PL }}$ |
| 13 | LOOP | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { POP } \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & \text { PC } \\ & \text { STACK } \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ | $\frac{\overline{P L}}{P L}$ |
| 14 | CONT | X | X | NC | PC | NC | PL |
| 15 | TWB | $\begin{aligned} & \text { PASS } \\ & \text { PASS } \\ & \text { FAIL } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & N=0 \\ & N O T=0 \\ & =0 \\ & N O T=0 \end{aligned}$ | $\begin{aligned} & \text { POP } \\ & \text { POP } \\ & \text { POP } \\ & \text { NC } \end{aligned}$ | $\begin{gathered} \hline P C \\ P C \\ D \\ \text { STACK } \end{gathered}$ | $\begin{aligned} & \text { NC } \\ & \text { DEC } \\ & \text { NC } \\ & \text { DEC } \end{aligned}$ | $\frac{\overline{P L}}{\frac{P L}{P L}} \frac{}{P L}$ |

NC = No Change; DEC = Decrement

FIGURE 1. IDT39C10B FLOW DIAGRAMS


13 Test End Loop (LOOP)


IDT39C10 INSTRUCTIONS

| $I_{3}-I_{0}$ | MNEMONIC | NAME | REG/CNTRCON-TENTS | $\overline{\text { FAIL }} \overline{\text { CCEN }}=\text { LOW and } \overline{C C}=\text { HIGH }$ |  | $\begin{gathered} \text { PASS } \\ \overline{\text { CCEN }}=\text { HIGH or } \overline{C C}=\text { LOW } \end{gathered}$ |  | $\begin{aligned} & \text { REG/ } \\ & \text { CNTR } \end{aligned}$ | ENABLE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Y | STACK | Y | STACK |  |  |
| 0 | JZ | Jump Zero | X | 0 | CLEAR | 0 | CLEAR | HOLD | $\overline{\text { PL }}$ |
| 1 | CJS | Cond JSB PL | X | PC | HOLD | D | PUSH | HOLD | $\overline{\text { PL }}$ |
| 2 | JMAP | Jump Map | X | D | HOLD | D | HOLD | HOLD | $\overline{\mathrm{MAP}}$ |
| 3 | CJP | Cond Jump PL | X | PC | HOLD | D | HOLD | HOLD | $\overline{\text { PL }}$ |
| 4 | PUSH | PUSH/Cond Ld Cntr | X | PC | PUSH | PC | PUSH | Note 1 | $\overline{\text { PL }}$ |
| 5 | JSRP | Cond JSB R/PL | X | R | PUSH | D | PUSH | HOLD | $\overline{\text { PL }}$ |
| 6 | CJV | Cond Jump Vector | X | PC | HOLD | D | HOLD | HOLD | VECT |
| 7 | JRP | Cond Jump R/PL | X | R | HOLD | F | HOLD | DEC | PL |
| 8 | RFCT | Repeat Loop, CNTR $\neq 0$ | $\neq 0$ | F | HOLD | F | HOLD | DEC | $\overline{\text { PL }}$ |
|  |  |  | $=0$ | PC | POP | PC | POP | HOLD | $\overline{\text { PL }}$ |
| 9 | RPCT | Repeat PL, CNTR $\neq 0$ | $\neq 0$ | D | HOLD | D | HOLD | DEC | $\overline{\text { PL }}$ |
|  |  |  | $=0$ | PC | HOLD | PC | HOLD | HOLD | $\overline{\text { PL }}$ |
| 10 | CRTN | Cond RTN | X | PC | HOLD | F | POP | HOLD | $\overline{\text { PL }}$ |
| 11 | CJPP | Cond Jump PL \& POP | X | PC | HOLD | D | POP | HOLD | PL |
| 12 | LDCT | LD Contr \& Continue | X | PC | HOLD | PC | HOLD | LOAD | $\overline{P L}$ |
| 13 | LOOP | Test End Loop | X | F | HOLD | PC | POP | HOLD | $\overline{\text { PL }}$ |
| 14 | CONT | Continue | X | PC | HOLD | PC | HOLD | HOLD | $\overline{\text { FL }}$ |
| 15 | TWB | Three-Way Branch | $\neq 0$ | F | HOLD | PC | POP | DEC | $\overline{\text { TL }}$ |
|  |  |  | $=0$ | D | POP | PC | POP | HOLD | $\overline{\text { PL }}$ |

NOTE:

1. If $\overline{C C E N}=$ LOW and $\overline{\mathrm{CC}}=\mathrm{HIGH}$, hold; else load. $\mathrm{X}=$ Don't Care

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Fower Dissipation | 1.0 | 1.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 30 | 30 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, 4=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level ${ }^{(4)}$ |  |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level ${ }^{(4)}$ |  |  | - | - | 0.8 | V |
| ${ }_{\text {I }}$ | Input High Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} ., \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ |  |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| IL | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ |  |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min} . \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathrm{L}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ |  | $V_{H C}$ | $V_{C C}$ | - | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. |  | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM'L}$ |  | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathrm{L}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA} \mathrm{MIL}$. |  | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA} \mathrm{COM'L}$. |  | - | 0.3 | 0.5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=M a x$. | $\mathrm{V}_{0}=0 \mathrm{~V}$ |  | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{o}}=\mathrm{V}_{\mathrm{CC}}$ (max.) |  | - | 0.1 | 10 |  |
| bs | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=$ Min., $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}^{(3)}$ |  |  | -30 | - | - | mA |
| 'сСон | Quiescent Power Supply Current $C P=H$ | $\begin{aligned} & V_{C C}=\text { Max } \\ & V_{H C C} \leq V_{1 H}, V_{\mathrm{LL}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=0, C P=H \end{aligned}$ |  |  | - | 35 | 50 | mA |
| ${ }^{\text {ICCOL }}$ | Quiescent Power Supply Current $C P=L$ | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{H C C} \leq V_{1 H}, V_{\mathrm{IL}} \leq V_{\mathrm{LC}} \\ & \boldsymbol{f}_{\mathrm{CP}}=0, C P=L \end{aligned}$ |  |  | - | 35 | 50 | mA |
| ${ }^{\prime} \mathrm{CCT}$ | Quiescent Input Power Supply ${ }^{(5)}$ Current (per Input @ TTL High) | $\mathrm{V}_{\mathrm{CC}}=$ Max. $\mathrm{V}_{\mathrm{IH}}=3.4 \mathrm{~V}, \mathrm{f}_{\mathrm{CP}}=0$ |  |  | - | 0.3 | 0.5 | $\mathrm{mA} /$ Input |
| ${ }^{\prime} \mathrm{CCD}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{C C}=M a x . ~ \\ & V_{H C} \leq V_{H H}, V_{\text {IL }} \leq V_{L C} \\ & \text { Outputs Open, } O E=L \end{aligned}$ |  | MIL. | - | 1.0 | 3.0 | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
|  |  |  |  | COM'L. | - | 1.0 | 1.5 |  |
| Icc | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=M a x ., f_{C P}=10 \mathrm{MHz}$ Outputs Open, $\sigma E=L$ CP $=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{LL}} \leq \mathrm{V}_{\mathrm{LC}}$ |  | MIL. | - | 45 | 80 | mA |
|  |  |  |  | COM'L. | - | 45 | 65 |  |
|  |  | $V_{C C}=$ Max., $f_{C P}=10 \mathrm{MHz}$ Outputs Open, $\mathrm{OE}=\mathrm{L}$ $C P=50 \%$ Duty cycle$\mathrm{V}_{\mathrm{IH}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{LL}}=0.4 \mathrm{~V}$ |  | MIL. | - | 50 | 90 |  |
|  |  |  |  | COM'L. | - | 50 | 75 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics.
2. Typical values are at $V_{c c}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.
5. Icct is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $\mathrm{I}_{\mathrm{ccor}}$, then dividing by the total number of inputs.
6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{C C}=I_{C C O H}\left(C D_{H}\right)+I_{C C O L}\left(1-C D_{H}\right)+I_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{C P}\right)$
$C D_{\mathrm{H}}=$ Clock duty cycle high period
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle TTL high period $\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}$
$N_{T}=$ Number of dynamic inputs driven at TTL levels
$\mathbf{f}_{\mathrm{CP}}=$ Clock Input frequency

## CMOS TESTING CONSIDERATIONS

There are certain testing considerations which must be taken into account when testing high-speed CMOS devices in an automatic environment. These are:

1) Proper decoupling at the test head is necessary. Placement of the capacitor set and the value of capacitors used is critical in reducing the potential erroneous failures resulting from large VCc current changes. Capacitor lead length must be short and as close to the DUT power pins as possible.
2) All input pins should be connected to a voltage potential during testing. If left floating, the device may begin to oscillate causing improper device operation and possible latchup.

## IDT39C10C AC ELECTRICAL CHARACTERISTICS

## I. SET-UP AND HOLD TIMES

| INPUTS | $\mathbf{t}_{(3)}$ |  | $\mathbf{t}_{(\mathrm{h})}$ |  | UNIT |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | COM'L. | MIL. | COM'L. $^{2}$ | MIL. |  |
| $\mathrm{D}_{1} \rightarrow \mathrm{R}$ | 6 | 7 | 0 | 0 | ns |
| $\mathrm{D}_{1} \rightarrow \mathrm{PC}$ | 13 | 15 | 0 | 0 | ns |
| $\mathrm{I}_{0-3}$ | 23 | 25 | 0 | 0 | ns |
| $\overline{\text { CC }}$ | 15 | 18 | 0 | 0 | ns |
| $\overline{\text { CCEN }}$ | 15 | 18 | 0 | 0 | ns |
| Cl | 6 | 7 | 0 | 0 | ns |
| $\overline{\text { RLD }}$ | 11 | 12 | 0 | 0 | ns |

## II. COMBINATIONAL DELAYS

| INPUTS | Y |  | $\overline{\text { PL, }} \overline{\text { VECT, }} \overline{\text { MAP }}$ |  | FULL |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. |  |
| $\mathrm{D}_{0-11}$ | 12 | 15 | - | - | - | - | ns |
| $\mathrm{l}_{0-3}$ | 20 | 25 | 13 | 15 | - | - | ns |
| $\overline{\mathrm{CC}}$ | 16 | 20 | - | - | - | - | ns |
| $\overline{C C E N}$ | 16 | 20 | - | - | - | - | ns |
| CP | 28 | 33 | - | - | 22 | 25 | ns |
| $\overline{\mathrm{OE}}{ }^{(1)}$ | 10/10 | 13/13 | - | - | - | - | ns |

NOTE:

1. Enable/Disable. Disable times measure to 0.5 V change on output voltage level with $C_{L}=5 p F$.

## III. CLOCK REQUIREMENTS

|  | COM'L | MIL | UNIT |
| :---: | :---: | :---: | :---: |
| Minimum clock LOW time | 18 | 20 | ns |
| Minimum clock HIGH time | 17 | 20 | ns |
| Minimum clock period | 35 | 40 | ns |

3) Definition of input levels is very important. Since many inputs may change coincidentally, significant noise at the device pins may cause the $V_{I L}$ and $V_{I H}$ levels not to be met until the noise has settled. To allow for this testing/board induced noise, IDT recommends using $V_{L L} \leq O V$ and $V_{H} \geq 3 V$ for $A C$ tests.
4) Device grounding is extremely important for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is required. The ground plane must be sustained from the performance board to the DUT interface board. All unused interconnect pins must be properly connected to the ground pin. Heavy gauge stranded wire should be used for power wiring and twisted pairs are recommended to minimize inductance.

IDT39C10B AC ELECTRICAL CHARACTERISTICS

## I. SET-UP AND HOLD TIMES

| INPUTS | $\mathbf{t}_{(s)}$ |  | $\mathbf{t}_{(\mathrm{h})}$ |  | UNIT |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | COM'L. | MIL. | COM'L. | MIL. |  |
| $\mathrm{D}_{1} \rightarrow \mathrm{R}$ | 16 | 16 | 0 | 0 | ns |
| $\mathrm{D}_{1} \rightarrow \mathrm{PC}$ | 30 | 30 | 0 | 0 | ns |
| $\mathrm{I}_{0}-3$ | 35 | 38 | 0 | 0 | ns |
| $\overline{\overline{C C}}$ | 24 | 35 | 0 | 0 | ns |
| $\overline{\mathrm{CCEN}}$ | 24 | 35 | 0 | 0 | ns |
| $\overline{C l}$ | 18 | 18 | 0 | 0 | ns |
| $\overline{\mathrm{RLD}}$ | 19 | 20 | 0 | 0 | ns |

## II. COMBINATIONAL DELAYS

| INPUTS | $Y$ |  | $\overline{\text { PL, }} \overline{\mathrm{VECT}}$, $\overline{\mathrm{MAP}}$ |  | FULL |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. |  |
| $\mathrm{D}_{0-11}$ | 20 | 25 | - | - | - | - | ns |
| $\mathrm{l}_{0-3}$ | 35 | 40 | 30 | 35 | - | - | ns |
| $\overline{\mathrm{CC}}$ | 30 | 36 | - | - | - | - | ns |
| CCEN | 30 | 36 | - | - | - | - | ns |
| CP | 40 | 46 | - | - | 31 | 35 | ns |
| $\overline{O E}{ }^{(1)}$ | 25/27 | 25/30 | - | - | - | - | ns |

NOTE:

1. Enable/Disable. Disable times measure to 0.5 V change on output voltage love! with $C_{L}=5 p F$.

## III. CLOCK REQUIREMENTS

|  | COM'L. | MIL. | UNIT |
| :---: | :---: | :---: | :---: |
| Minimum clock LOW time | 20 | 25 | ns |
| Minimum clock HIGH time | 20 | 25 | ns |
| Minimum clock period | 50 | 51 | ns |

## AC TEST CONDITIONS.

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 3 |

## IDT39C10B INPUT/OUTPUT INTERFACE CIRCUIT

INPUTS


Figure 1. Input Structure


Figure 2. Output Structure

## TEST LOAD CIRCUIT



| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All other Outputs | Open |

DEFINITIONS
$C_{L}=$ Load capacitance: includes jig and probe capacitance
$R_{T}=$ Termination resistance: should be equal to $Z_{\text {out }}$ of the
Pulse Generator

Figure 3. Switching Test Circuits

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B
Plastic DIP
Sidebraze DIP
CERDIP
PLCC
LCC
Fast 12-Bit Microprogram Sequencer Ulitra-fast 12-Bit Microprogram Sequencer

MICROSLICE ${ }^{\text {TM }}$ PRODUCT

## FEATURES:

- Fast
- IDT39C203 matches 29203 speeds
- IDT39C203A 20\% speed upgrade
- Low-power CMOS
- Military: 55mA (max.)
- Commercial: 50mA (max.)
- Pin-compatible, performance-enhanced functional replacement for the 29203
- Cascadable to $8,12,16$, etc. bits
- Infinitely expandable register file
- Improved I/O capability
- DA, DB and Y ports are bidirectional
- Performs BCD arithmetic
- Features automatic BCD add, subtract and conversion between binary and BCD
- On-chip parity generation and sign extension logic
- On-chip normalization logic
- On-chip multiplication division logic
- Packaged in 48-pin plastic and sidebraze DIP, 52-pin LCC
- Military product available compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT39C203s are four-bit expandable, high-performance CMOS microprocessor slices. Along with the standard features associated with the IDT39C01s and IDT39C03s, the IDT 39C203s also incorporate additional enhancements for arithmetic-oriented processors.

These extremely low-power yet high-speed three-port three-address architectured microprocessors consist of a 16 -word by 4-bit dual-port RAM with latches on both outputs, high-performance ALU and shifter, a flexible $Q$ register with shifter input, and nine-bit instruction decoder. Additionally, special instructions which allow the easy implementation of multiplication, division, normalization, BCD arithmetic and conversion are standard on the IDT39C203s. Both devices are easily expandable in 4-bit increments.

They are pin-compatible, functional replacements for all versions of the 29203. The fastest version, the IDT 39C203A, is a $20 \%$ speed upgrade from the normal 29203 device. The IDT39C203 meets the 29203 speeds.

The IDT39C203s are fabricated using CEMOS ${ }^{\text {™ }}$, CMOS technology designed for high-performance and high-reliability.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.


## PIN DESCRIPTION

| PIN NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{3}$ | 1 | Four address inputs to the RAM containing the address of the RAM word appearing at output port A. |
| $\mathrm{B}_{0}-\mathrm{B}_{3}$ | 1 | Four address inputs to the RAM which selects one of the words in the RAM, the contents of which is displayed through the B port. It also selects the location into which new data can be written when the WE input and CP input are low. |
| $\mathrm{DA}_{0-3}$ | 1/0 | Four-bit bidirectional data pins for entering external data into the ALU. The DA lines act as either RAM port A output data or as input operand R to the ALU. |
| $\mathrm{DB}_{0-3}$ | 1/0 | Four-bit bidirectional data pins for entering external data into the ALU. The DB lines act as either RAM port B output data or as input operand $S$ to the ALU. |
| WE | 1 | The RAM write enable input which, when LOW, causes the Y I/O port data to be written into the RAM when the CP input is low. When WE is HIGH, writing data into the RAM is inhibited. |
| $\overline{E A}$ | 1 | Enable input which, when HIGH, selects $D A_{0-3}$ as the ALU R operand and, when LOW, selects RAM output A as the ALUR operand and the $\mathrm{DA}_{0-3}$ output data. |
| $\overline{\mathrm{OE}}_{\mathrm{B}}$ | 1 | Output enable, which, when HIGH selects $\mathrm{DB}_{0-3}$ as the ALU S operand, and, when LOW, selects RAM output B as the ALU $S$ operand and the $\mathrm{DB}_{0-3}$ output data. |
| $\mathrm{SIO}_{0 .}-\mathrm{SIO}_{3}$ | 1/0 | Bidirectional serial shift inputs/outputs for the ALU shifter. $\mathrm{SIO}_{0}$ is an input $\mathrm{SIO}_{3}$ an output during a shift-up operation. $\mathrm{SIO}_{3}$ is an input and $\mathrm{SIO}_{0}$ an output during a shift-down operation. Refer to Tables 3 and 4 for an exact definition of of these pins. |
| $\mathrm{QIO}_{0 .}-\mathrm{QIO}_{3}$ | 1/0 | Bidirectional serial shift inputs/outputs for the ALU shifter. They operate like the $\mathrm{SIO}_{0}$ and $\mathrm{SIO}_{3}$ pins. Refer to Tables 3 and 4 for an exact definition of these pins. |
| $\mathrm{C}_{\text {n }}$ | 1 | Carry-in input to the ALU. |
| $\overline{\text { IEN }}$ | 1 | Instruction enable input. When LOW, it enables writing into the Q register and the Sign Compare flip-flop and RAM. When HIGH, the Q register and the Sign Compare flip-flop are in hold mode. On the IDT39C203, EIN does not affect WRITE but internally disables the RAM write enable. |
| $\overline{\text { LSS }}$ | 1 | Input pin, when held LOW, causes the chip to act as the Least Significant Slice ( $\overline{\text { LSS }}$ ) of an IDT39C203 array and enables the WRITE output onto the WRITE/ $\overline{\text { MSS }}$ pin. When LSS is held HIGH, the chip acts as either an Intermediate or Most Significant Slice (MSS) and the WRITE output buffer is disabled. |
| $\overline{\text { WRITE/MSS }}$ | I/O | The write output signal appears at this pin when $\overline{\text { LSS }}$ is held LOW. When an instruction which causes data to be written into the RAM is being executed, the WRITE signal is LOW. When LSS is HIGH, WRITE/MSS is an input pin; holding it HIGH programs the chip to operate as an Intermediate Slice (IS) and holding it LOW programs the chip to operate as the Most Significant Slice (MSS). |
| $\mathrm{C}_{\mathrm{n}+4}$ | 0 | This output indicates the carry-out of the ALU. Refer to Table 5 for an exact definition of this pin. |
| Z | 1/O | An open collector input/out pin. When HIGH, it indicates that all outputs are LOW. Z is used as an input pin for some special functions. Refer to Table 5 for an exact definition of this pin. |
| $\overline{\mathrm{G}} / \mathrm{N}$ | 0 | $\overline{\mathrm{G}}$ indicates the carry generate function at the Least Significant and Intermediate slices and indicates the sign ( N ) of the ALU result at the Most Significant Slice. Refer to Table 5 for an exact definition of this pin. |
| $\overline{O E}$ | 1 | A control input pin. When LOW the ALU shifter output data is enabled onto the $Y_{0-3}$ lines. When HIGH the $Y_{0-3}$ three-state output buffers are disabled. |
| CP | 1 | Clock input to the IDT39C203. The Sign Compare flip-flop and the Q register are clocked on the LOW-to-HIGH transition of the CP signal. When enabled by WE and CP is LOW, data is written in the RAM. |
| $\overline{\mathrm{P}}$ /OVR | 0 | $\overline{\mathrm{P}}$ indicates the carry propagate function at the Least Significant and Intermediate slices and indicates the conventional two's complement overflow (OVR) signal at the Most Significant Slice. Refer to Table 5 for an exact definition of this pin. |
| $Y_{0-3}$ | 1/0 | Four data inputs/outputs of the IDT39C203. Controlled by the $\overline{\mathrm{OE}}_{\mathrm{Y}}$ input, the ALU shitter output data can be enabled onto these lines or external data is written directly into the RAM using these lines as data inputs. |
| $\mathrm{I}_{0-8}$ | 1 | The nine instruction inputs used to select the IDT39C203 operation to be performed. |

## DEVICE ARCHITECTURE

The IDT39C203 is a CMOS high-performance 4-bit microprocessor slice cascadable to any number of bits ( $8,12,16$, etc.). Its versatile microinstructions allow emulation of virtually any digital computer. The ALU sources, function and destination can be selected by the 9 -bit microinstruction set. Key elements which makeup this 4-bit microprocessor slice are: (1) the RAM file (a 16×4 dual-port RAM) with latches on both outputs, (2) high-performance ALU with shifter, (3) a flexible Q register with shifter input and (4) a nine-bit instruction decoder.

## RAM FILE

RAM data is read from the A port as controlled by the 4-bit A address field input. Simultaneously, data can be read from the B port as defined by the 4-bit B address field input. If the same address is applied at both the $A$ input field and the $B$ input field, identical data will appear at the two respective output ports. Data is written into the RAM when WE and IEN are both LOW and the clock CP is LOW. Both the RAM output data latches are transparent, while the clock pulse CP is HIGH and latches the data when CP is low.

New data is written into the RAM word defined by the B address field. External data at the Y I/O port can be written directly into the RAM or ALU shifter output data can be enabled onto the Y I/O port and written into the RAM. The three-state output enable $\overline{\mathrm{OE}}_{\mathrm{B}}$ allows RAM B port data to be read at the DB I/O port, while EA performs the same function for the A port data the DA I/O port.

## ALU

The ALU can perform seven arithmetic and nine logic operations on the two 4-bit input words S and R. Multiplexers at the ALU inputs allow selection of various pairs of ALU source operands. The EA input selects either external DA data or RAM A-port output data as the 4 -bit $R$ source operand. The $\overline{\mathrm{OE}}_{\mathrm{B}}$ and $\mathrm{I}_{0}$ inputs provide selection of either RAM B port output or external DB data or the Q register output as the 4-bit S source operand. Also, during certain ALU operations, zeros are forced at the ALU operand inputs. Thus, the ALU can operate on data from two external sources, from an external and an internal source or from two internal sources. Table 1 shows all possible pairs of source operands as selected by $\overline{E A}, \overline{O E}_{B}$ and $l_{0}$ inputs.

Table 1. ALU Operand Sources ${ }^{(1)}$

| $\overline{E A}$ | $\mathrm{I}_{0}$ | $\overline{\mathrm{OE}_{\mathrm{B}}}$ | ALU OPERAND R | ALU OPERAND S |
| :---: | :---: | :---: | :---: | :--- |
| L | L | L | Ram Output A | Ram Output B |
| L | L | H | Ram Output A | $\mathrm{DB}_{0-3}$ |
| L | H | X | Ram Output A | Q Register |
| H | L | L | $\mathrm{DA}_{0-3}$ | Ram Output B |
| H | L | H | $\mathrm{DA}_{0-3}$ | $\mathrm{DB}_{0-3}$ |
| H | H | X | $\mathrm{DA}_{0-3}$ | Q Register |

Note:

1. $L=L O W, H=H I G H, X=$ DON'T CARE

The ALU performs special functions when instruction bits $\mathrm{I}_{3}, \mathrm{I}_{2}$, $l_{1}$ and $l_{0}$ are LOW. Table 4 defines these special functions and the operation which the ALU performs for each. When the ALU executes instructions other than the special functions, the operation is defined by instruction bits $I_{4}, I_{3}, I_{2}$ and $I_{1}$. Table 2 definès the operation as a function of these four instruction bits.

The IDT 39C203 may be cascaded in either a ripple carry or lookahead carry fashion. When configured as cascaded ALUs, the 1DT39C203s must be programmed to be a Most Significant Slice (MSS), an Intermediate Slice (IS) or a Least Significant Slice (LSS) of the array. The carry generate ( $\bar{G}$ ) and carry propagate $(\bar{P})$
signals that are necessary in a cascaded system are available as outputs on the IDT39C203 Least Significant and Intermediate slices.

The IDT39C203 provides a carry-out signal ( $C_{n+4}$ ) which is available as an output of each slice. The carry-in ( $\mathrm{C}_{n}$ ) and carry-out $\left(\mathrm{C}_{n+4}\right)$ are both active HIGH . Two other status outputs are generated by the ALU. These are the negative ( N ) and the overflow (OVR). The N output indicates positive or negative results, while the OVR output indicates that the arithmetic operation performed exceeded the available two's complement range. Thus, the pins $\overline{\mathrm{G}} / \mathrm{N}$ and $\overline{\mathrm{P}} /$ OVR indicate carry generate or propagate on the Least Significant and Intermediate slices and sign and overflow on the Most Significant Slice. Refer to Table 5 for an exact definition of these four signals.

Table 2. IDT39C203 ALU Functions ${ }^{(1)}$

| $\mathrm{I}_{4}$ | $\mathrm{I}_{3}$ | $\mathrm{I}_{2}$ | $\mathrm{I}_{1}$ | $\mathrm{I}_{0}$ | ALU FUNCTIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | Special Functions |
| L | L | L | L | H | $\mathrm{F}_{1}=\mathrm{HIGH}$ |
| L | L | L | H | X | $\mathrm{F}=\mathrm{S}-\mathrm{R}-1+\mathrm{C}_{\mathrm{n}}$ |
| L | L | H | L | X | $\mathrm{F}=\mathrm{R}-\mathrm{S}-1+\mathrm{C}_{\mathrm{n}}$ |
| L | L | H | H | X | $\mathrm{F}=\mathrm{R}+\mathrm{S}+\mathrm{C}_{\mathrm{n}}$ |
| L | H | L | L | X | $\mathrm{F}=\mathrm{S}+\mathrm{C}_{\mathrm{n}}$ |
| L | H | L | H | X | $\mathrm{F}=\overline{\mathrm{S}}+\mathrm{C}_{\mathrm{n}}$ |
| L | H | H | L | L | Reserved Special Functions |
| L | H | H | L | H | $\mathrm{F}=\mathrm{R}+\mathrm{C}_{\mathrm{n}}$ |
| L | H | H | H | L | Reserved Special Functions |
| L | H | H | H | H | $\mathrm{F}=\overline{\mathrm{R}}+\mathrm{C}_{\mathrm{n}}$ |
| L | H | H | H | L | Special Functions |
| H | L | L | L | H | $\mathrm{F}_{1}$ = LOW |
| H | L | L | H | X | $\mathrm{F}_{1}=\overline{\mathrm{Ri}}$ AND $\mathrm{S}_{1}$ |
| H | L | H | L | X | $F_{1}=$ Ri EXCLUSIVE NOR $S_{1}$ |
| H | L | H | H | X | $F_{1}=$ Ri EXCLUSIVE OR ${ }_{1}$ |
| H | H | L | L | X | $F_{1}=$ Ri AND $S_{1}$ |
| H | H | L | H | X | $F_{1}=$ Ri NOR $S_{1}$ |
| H | H | H | L | X | $F_{1}=$ Ri NAND ${ }_{1}$ |
| H | H | H | H | X | $\mathrm{F}_{1}=\mathrm{Ri}$ OR $\mathrm{S}_{1}$ |

Note:

1. $L=L O W, H=H I G H, i=0$ to $3, X=D O N ' T$ CARE

## ALU SHIFTER

The ALU shifter shifts the ALU output data under instruction control. It can shift up one bit position (2F), shift down one bit position (F/2) or pass the ALU output non-shifted (F). An arithmetic shift operation shifts the data around the Most Significant (sign) Bit of the Most Significant Slice and a logical shift operation shifts the data through the Most Significant Bit. Figure 1 shows these shift patterns. The $\mathrm{SIO}_{0}$ and $\mathrm{SIO}_{3}$ are bidirectional serial shift input/output pins. During a shift-up operation, $\mathrm{SIO}_{0}$ is generally an input while $\mathrm{SIO}_{3}$ is an output; whereas, during a shift-down operation, $\mathrm{SIO}_{0}$ is generally an output while $\mathrm{SIO}_{3}$ acts as an input. Refer to Tables 3 and 4 for an exact definition of these pins.

The ALU shifter also provides sign extension and parity generating/checking capabilities. Under instruction control, the $\mathrm{SIO}_{0}$ (sign) input can be extended through $Y_{0}, Y_{1}, Y_{2}$, and $Y_{3}$ and be propagated to the $\mathrm{SIO}_{3}$ output. A cascadable, five-bit parity generator/checker generates parity for the $F_{0}, F_{1}, F_{2}$ and $F_{3}$ ALU outputs, the $\mathrm{SIO}_{3}$ input and, under instruction control, is made
avallable at the $\mathrm{SIO}_{0}$ output．Table 4 defines the special functions and the operation the ALU shifter performs for each instruction．For instructions other than the special functions，the ALU shifter operation is determined by instruction bits $I_{8}, I_{7}, I_{6}$ and $I_{5}$ ．Table 3 defines the ALU shifter operation as a function of these four bits．


ARITHMETIC SHIFT PATH－LSS／IS


LOGICAL SHIFT PATH
ALL SLICE POSITIONS

## Q REGISTER FILE

The Q register is a separate 4－bit file intended primarily for multi－ plication and division routines and can also be used as an accum－ ulator or holding register for other types of applications．The ALU output（F）can be loaded into the Q register and／or the Q register can be selected as one of the ALU S operands．The shifter at the input to the Qregister performs only logical shifts．It can shift－up the data one bit position（2Q）or down one bit position（ $\mathrm{Q} / 2$ ）．For a shift－up operation， $\mathrm{QIO}_{0}$ acts as an input while $\mathrm{QIO}_{3}$ acts as an out－ put；whereas for a shift－down operation $\mathrm{QIO}_{0}$ is an output and $\mathrm{QIO}_{3}$ is an input．By connecting $\mathrm{QIO}_{3}$ of the Most Significant Slice to $\mathrm{SIO}_{0}$ of the Least Significant Slice，double－length arithmetic and logical shifting is possible with cascaded IDT39C203s．

Table 4 defines the special functions and the operations which the Q register and the shifter performs for selected instruction inputs．While executing instructions other than the special func－ tions，the Q register and the shifter operation is controlled by instruction bits $\mathrm{I}_{8}, \mathrm{I}_{7}, \mathrm{I}_{6}$ and $\mathrm{I}_{5}$ ．Table 3 defines the Q register and shifter operation as a function of these four bits．

Figure 1.
Table 3．ALU Destination Control for $\mathrm{I}_{0}$ or $\mathrm{I}_{1}$ or $\mathrm{I}_{2}$ or $\mathrm{I}_{3}=\mathrm{HIGH}, \overline{\mathrm{IEN}}=\mathrm{LOW}^{\text {（1）}}$

|  |  |  | $\mathrm{I}_{5}$ | $\begin{aligned} & \mathrm{HEX} \\ & \mathrm{CODE} \end{aligned}$ | $\begin{gathered} \text { ALU } \\ \text { SHIFTER } \\ \text { FUNCTION } \end{gathered}$ | $\mathrm{SiO}_{3}$ |  | $Y_{3}$ |  | $\mathrm{Y}_{2}$ |  | $\mathrm{Y}_{1}$ | $Y_{0}$ | $\mathrm{SIO}_{0}$ | $\frac{\text { WRITE }}{\text { WSS }}$ | Q REG \＆ SHIFTER FUNCTION | $\mathrm{ClO}_{3}$ | $\mathrm{QIO}_{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{8}$ |  |  |  |  |  | MOST SIG． SLICE | OTHER SLICES | MOST SIG． SLICE | $\left\lvert\, \begin{aligned} & \text { OTHER } \\ & \text { SLICES } \end{aligned}\right.$ | $\begin{aligned} & \text { MOST SIG. } \\ & \text { SLICE } \end{aligned}$ | OTHER SLICES |  |  |  |  |  |  |  |
| L | L | L | L | 0 | Arith F／2 $\rightarrow$ Y | Input | Input | $\mathrm{F}_{3}$ | $\mathrm{SIO}_{3}$ | $\mathrm{SIO}_{3}$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{2}$ | $F_{1}$ | $\mathrm{F}_{0}$ | L | Hold | z | z |
| L． | L | L | H | 1 | Log． $\mathrm{F} / 2 \rightarrow \mathrm{Y}$ | Input | Input | $\mathrm{SIO}_{3}$ | $\mathrm{SIO}_{3}$ | $\mathrm{F}_{3}$ | F3 | $F_{2}$ | $F_{1}$ | $\mathrm{F}_{0}$ | L | Hold | Z | z |
| L | L | H | L | 2 | Arith．F／2 $\rightarrow$ Y | Input | Input | $F_{3}$ | $\mathrm{SIO}_{3}$ | $\mathrm{SIO}_{3}$ | $\mathrm{F}_{3}$ | $F_{2}$ | $\mathrm{F}_{1}$ | $\mathrm{F}_{0}$ | L | $\underset{\rightarrow 0}{\log } \mathrm{Q} / 2$ | Input | $Q_{0}$ |
| L | L | H | H | 3 | Log． $\mathrm{F} / 2 \rightarrow \mathrm{Y}$ | Input | Input | $\mathrm{SIO}_{3}$ | $\mathrm{SIO}_{3}$ | $F_{3}$ | $F_{3}$ | $F_{2}$ | $\mathrm{F}_{1}$ | $F_{0}$ | L | $\underset{\rightarrow 0}{\log } \mathrm{Q} / 2$ | Input | $Q_{0}$ |
| L | H | L | L | 4 | $\mathrm{F} \rightarrow \mathrm{Y}$ | Input | Input | $\mathrm{F}_{3}$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{2}$ | $\mathrm{F}_{2}$ | $\mathrm{F}_{1}$ | $\mathrm{F}_{0}$ | Parity | L | Hold | Z | Z |
| L | H | L | H | 5 | F－Y | Input | Input | $F_{3}$ | $F_{3}$ | $F_{2}$ | $F_{2}$ | $F_{1}$ | $F_{0}$ | Parity | H | $\underset{\rightarrow 0}{\log \mathrm{Q}} \mathrm{Q} / 2$ | Input | $\mathrm{O}_{0}$ |
| L | H | H | L | 6 | $\mathrm{F} \rightarrow \mathrm{Y}$ | Input | Input | $\mathrm{F}_{3}$ | $F_{3}$ | $F_{2}$ | $F_{2}$ | $\mathrm{F}_{1}$ | $\mathrm{F}_{0}$ | Parity | H | $\mathrm{F} \rightarrow \mathrm{O}$ | z | Z |
| L | H | H | H | 7 | $\mathrm{F} \rightarrow \mathrm{Y}$ | Input | Input | $F_{3}$ | $F_{3}$ | $\mathrm{F}_{2}$ | $F_{2}$ | $F_{1}$ | $\mathrm{F}_{0}$ | Parity | L | $\mathrm{F} \rightarrow \mathrm{O}$ | Z | Z |
| H | L | L | L | 8 | Arith ． $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $\mathrm{F}_{2}$ | $F_{3}$ | $F_{3}$ | $F_{2}$ | $F_{1}$ | $F_{1}$ | $F_{0}$ | $\mathrm{SIO}_{0}$ | Input | L | Hold | Z | Z |
| H | L | L | H | 9 | Log． $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $F_{3}$ | $\mathrm{F}_{3}$ | $F_{2}$ | $F_{2}$ | $F_{1}$ | $F_{1}$ | $\mathrm{F}_{0}$ | $\mathrm{SIO}_{0}$ | Input | －L | Hold | Z | Z |
| H | L | H | $L$ | A | Arith．F／2 $\rightarrow$ Y | $F_{2}$ | $F_{3}$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{2}$ | $F_{1}$ | $F_{1}$ | $F_{0}$ | $\mathrm{SO}_{0}$ | Input | L | $\underset{\rightarrow 0}{\log 20}$ | $\mathrm{Q}_{3}$ | Input |
| H | L | H | H | B | Log．F／2 $\rightarrow$ Y | $\mathrm{F}_{3}$ | $F_{3}$ | $F_{2}$ | $F_{2}$ | $F_{1}$ | $F_{1}$ | $F_{0}$ | $\mathrm{SIO}_{0}$ | Input | L | $\underset{\rightarrow 0}{\log .20}$ | $Q_{3}$ | Input |
| H | H | L | L | C | $\mathrm{F} \rightarrow \mathrm{Y}$ | $F_{3}$ | $F_{3}$ | $\mathrm{F}_{3}$ | $F_{3}$ | $F_{2}$ | $\mathrm{F}_{2}$ | $\mathrm{F}_{1}$ | $\mathrm{F}_{0}$ | Z | H | Hold | Z | Z |
| H | H | L | H | D | $F \rightarrow Y$ | $\mathrm{F}_{3}$ | $\mathrm{F}_{3}$ | $F_{3}$ | $F_{3}$ | $F_{2}$ | $F_{2}$ | $F_{1}$ | $\mathrm{F}_{0}$ | Z | H | $\underset{\rightarrow 0}{\log .20}$ | $\mathrm{Q}_{3}$ | Input |
| H |  | H | L | E | $\begin{aligned} & \mathrm{SIO}_{0} \rightarrow \mathrm{Y}_{0}, \\ & \mathrm{Y}_{1}, \mathrm{Y}_{2}, Y_{3} \end{aligned}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SiO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | Input | L | Hold | Z | Z |
| H | H | H | H | F | $\mathrm{F} \rightarrow \mathrm{Y}$ | $\mathrm{F}_{3}$ | $F_{3}$ | $\mathrm{F}_{3}$ | $F_{3}$ | $\mathrm{F}_{2}$ | $\mathrm{F}_{2}$ | $F_{1}$ | $\mathrm{F}_{0}$ | z | L | Hold | Z | z |

NOTE：
1．Parity $=\mathrm{F}_{3}$ 刁 $\mathrm{F}_{2}$ 『 $\mathrm{F}_{1}$ 『 $\mathrm{F}_{0}$ 『SIO $\mathrm{S}_{3}$ ．
$L=L O W$
$Z=$ High Impedance
$\nabla=$ Exclusive OR，
$\mathrm{H}=\mathrm{HIGH}$

## INSTRUCTION DECODER

The internal control signals necessary for the operation of the IDT39C203 are generated by the instruction decoder as a function of the nine instruction inputs, $\mathrm{I}_{0-8}$; the instruction enable input, $\overline{I E N}$; the $\overline{\text { LSS }}$ input; and the $\overline{\text { MSS }} / \overline{\text { WRITE }}$ input/output.

The WRITE output is LOW when an instruction which writes data into the RAM is executed. Refer to Tables 3 and 4 for a definition of the WRITE output as a function of the instruction inputs. When IEN is HIGH, the WRITE output is forced HIGH and the Q register and Sign Compare flip-flop contents are preserved. When IEN is LOW, the WRITE output is enabled and the Q register and Sign Compare flip-flop can be written according to the IDT39C203s instruction. The Sign Compare flip-flop shown in Figure 2 is an on-chip flip-flop which is used during a divide operation.


Figure 2. Sign Compare Flip-Flop

## SLICE POSITION PROGRAMMING

Holding the $\overline{\mathrm{LSS}}$ pin LOW programs the IDT39C203 slice (LSS) and enables the WRITE output signal onto the MSS/ WRITE I/O pin. When LSS is tied HIGH, the MSS/WRITE pin becomes an input tying $\overline{M S S} / \overline{\text { WRITE }}$ LOW programs the slice to operate as the Most Significant Slice (MSS); tying it HIGH causes the slice to operate as an Intermediate Slice. The MSS/WRITE pin should be tied HIGH through a resistor, independent of the LSS pin.

## SPECIAL FUNCTIONS

Sixteen special functions are provided on the IDT39C203 which permit the implementation of the following operations:

- Single and double length normalization
- Two's complement division
- Unsigned and two's complement multiplication
- Conversion between two's complement and sign/magnitude representation
- Incrementation and decrementation by one or two
- BCD add, subtract, and divide by two
- Single and double-precision BCD-to binary and binary-to-BCD conversion
Adjusting a single-precision or double-precision floating-point number in order to bring its mantissa within a specified range can be performed using the single-length and double-length normalization operations. Three special functions can be used to perform a two's complement, non-restoring divide operation. They provide single and double-precision divide operations and can be performed in " $n$ " clock cycles (where " $n$ " is the number of bits in the quotient).

The unsigned multiply special function and the two two's complement multiply special functions can be used to multiply two $n$-bit, unsigned or two's complement numbers, respectively, in " $n$ " clock cycles. During the last cycle of the two's complement multiplication, a conditional subtraction, rather than addition, is performed due to the fact that the sign bit of the multiplier carries negative weight.

The sign/magnitude two's complement special function can be used to convert number representation systems. A number expressed in sign/magnitude representation can be converted to the two's complement representation, and vice-versa, in one clock cycle. Incrementing an unsigned or two's complement number by one or two is easily accomplished using the increment by one or two special functions.

In addition to BCD arithmetic special functions to add or subtract two BCD numbers, a BCD divide by two adjust instructions can be used to obtain a valid BCD representation after shifting a number down by one bit. The BCD/binary conversion special function instructions permit single and double-precision algorithms to convert from BCD-to-binary and from binary-to-BCD.

Table 4. Special Functions ${ }^{(7,8)}$

| $\begin{gathered} \text { HEXX } \\ I_{8} I_{7} I_{6} I_{5} \end{gathered}$ | ${ }_{4}$ | $\left\|\begin{array}{c} \text { HEX } \\ I_{3} I_{2} I_{1} I_{0} \end{array}\right\|$ | SPECIAL FUNCTION | ALU <br> FUNCTION | ALU SHIFTER FUNCTION | $\mathrm{SIO}_{3}$ |  | $\mathrm{SIO}_{0}$ | Q REGISTER \& SHIFTER FUNCTION | $\mathrm{QIO}_{3}$ | $\mathrm{QlO}_{0}$ | $\begin{aligned} & \overline{\text { WRITE }} \\ & \hline \text { MSS } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | MSS | OTHER <br> SLICES |  |  |  |  |  |
| 0 | L | 0 | Unsigned Multiply | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=R+S+C_{n} \text { if } Z=H \end{aligned}$ | $\log \mathrm{F} / 2 \rightarrow \mathrm{Y}^{(1)}$ | X | Input | $\mathrm{F}_{0}$ | $\underset{\rightarrow 0}{\log _{\rightarrow 0} Q / 2}$ | Input | $\mathrm{Q}_{0}$ | L |
| 1 | L | 0 | BCD to Binary Conversion | Note 4 | $\log \mathrm{F} / 2 \rightarrow \mathrm{Y}$ | Input | Input | $\mathrm{F}_{0}$ | $\underset{\rightarrow 0}{\log _{0} Q / 2}$ | Input | $Q_{0}$ | L |
| 1 | H | 0 | Multiprecision BCD to Binary | Note 4 | $\underline{L o g} \mathrm{~F} / 2 \rightarrow \mathrm{Y}$ | Input | Input | $F_{0}$ | Hold | X | $\mathrm{Q}_{0}$ | L |
| 2 | L | 0 | Two's Complement Multiply | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=R+S+C_{n} \text { if } Z=H \end{aligned}$ | $\log F / 2 \rightarrow Y^{(2)}$ | X | Input | $F_{0}$ | $\underset{\rightarrow 0}{\log _{\rightarrow 0} Q / 2}$ | Input | $Q_{0}$ | L |
| 3 | L | 0 | Decrement by One or Two | $F=S-2+C_{n}$ | $F \rightarrow Y$ | Input | Input | Parity | Hold | X | X | L |
| 4 | L | 0 | Increment by One or Two | $\mathrm{F}=\mathrm{S}+1+\mathrm{C}_{\mathrm{n}}$ | $\mathrm{F} \rightarrow \mathrm{Y}$ | Input | Input | Parity | Hold | X | X | L |
| 5 | L | 0 | Sign/Magnitude Two's Complement | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=S+C_{n} \text { if } Z=H \end{aligned}$ | $F \rightarrow Y^{(3)}$ | Input | Input | Parity | Hold | X | X | L |
| 6 | L | 0 | Two's Complement Multiply, Last Cycle | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=S-R-1+C_{n} \text { if } Z=H \end{aligned}$ | $\mathrm{LF} / 2 \rightarrow \mathrm{Y}^{(2)}$ | X | Input | $\mathrm{F}_{0}$ | $\begin{aligned} & \log _{\rightarrow 0} \mathrm{Q} / 2 \\ & \underset{\rightarrow}{ } \end{aligned}$ | Input | $Q_{0}$ | L |
| 7 | L | 0 | BCD Divide by Two | Note 4 | $F \rightarrow Y$ | Input | input | Parity | Hold | x | X | L |
| 8 | L | 0 | Single Length Normalize | $F=S+C_{n}$ | $F \rightarrow Y$ | F3 | $\mathrm{F}_{3}$ | X | $\begin{aligned} & \log _{\rightarrow 0} 20 \\ & \hline \end{aligned}$ | $\mathrm{Q}_{3}$ | Input | L |
| 9 | L | 0 | Binary to BCD Conversion | Note 5 | Log $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $\mathrm{F}_{3}$ | $F_{3}$ | Input | $\underset{\substack{\log _{\rightarrow Q} 2 Q \\ \hline}}{ }$ | $\mathrm{Q}_{3}$ | Input | L |
| 9 | H | 0 | Multiprecision Binary to BCD | Note 5 | Log $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $F_{3}$ | $F_{3}$ | Input | Hold | X | Input | L |
| A | L | 0 | Double Length Normalize and First Divide Op | $F=S+C_{n}$ | $\log 2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $\mathrm{R}_{3} \nabla \mathrm{~F}_{3}$ | $\mathrm{F}_{3}$ | Input | $\underset{\rightarrow Q}{\log 20}$ | $\mathrm{O}_{3}$ | Input | L |
| B | L | 0 | BCD Add | $F=R+S+C_{n} B C D^{(6)}$ | $F \rightarrow Y$ | 0 | 0 | X | Hold | x | X | L |
| C | L | 0 | Two's Complement Divide | $\begin{aligned} & F=S+R+C_{n} \text { if } Z=L \\ & F=S-R-1+C_{n} \\ & \text { if } Z=H \end{aligned}$ | $\log 2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $\mathrm{R}_{3}$ 『F | $F_{3}$ | Input | $\underset{\rightarrow Q}{\log 2 Q}$ | $\mathrm{Q}_{3}$ | Input | L |
| D | L | 0 | BCD Subtract | $\mathrm{F}=\mathrm{R}-\mathrm{S}-1+\mathrm{C}_{\mathrm{n}} \mathrm{BCD}{ }^{(6)}$ | $F \rightarrow Y$ | 0 | 0 | X | Hold | X | X | L |
| E | L | 0 | Two's Complement Divide Correction and Remainder | $\left\lvert\, \begin{aligned} & F=S+R+C_{n} \text { if } Z=L \\ & F=S-R-1+C_{n} \text { if } Z=H \end{aligned}\right.$ | $\mathrm{F} \rightarrow \mathrm{Y}$ | $F_{3}$ | $F_{3}$ | X | $\underset{\rightarrow 0}{\log 20}$ | $\mathrm{Q}_{3}$ | Input | L |
| F | L | 0 | BCD Subtract | $\mathrm{F}=\mathrm{S}-\mathrm{R}-1+\mathrm{C}_{\mathrm{n}} \mathrm{BCD}{ }^{(6)}$ | $F \rightarrow Y$ | 0 | 0 | X | Hold | X | X | L |

## NOTES:

1. At the Most Significant Slice only, the $C_{n+4}$ signal is internally gated to the $Y_{3}$ output.
2. At the Most Significant Slice only, $F_{3} \nabla$ OVR is internally gated to the $Y_{3}$ output.
3. At the Most Significant Slice only, $S_{3} \nabla F_{3}$ is generated the $Y_{3}$ output.
4. On each slice, $F=S$ if magnitude of $S_{0-3}$ is less than 8 , and $F=S$ minus three if magnitude of $S_{0-3}$ is 8 or greater.
5. On each slice, $F=S$ if magnitude of $S_{0-3}$ is less than 5 , and $F=S$ plus three if magnitude of $S_{0-3}$ is 5 or greater. Addition is modulo 16.
6. Additions and Subtractions are BCD adds and subtracts. Results are undefined if $R$ or $S$ are not in valid $B C D$ format.
7. The Q register cannot be used explicitly as an operand for any special functions. It is defined implicitly within the functions.


Table 5. IDT39C203 Status Outputs

| $\binom{(\mathrm{HEX})}{\mathrm{I}_{8-5}}$ | $\left(\begin{array}{r} (\mathrm{HEX}) \\ \mathrm{I}_{4-1} \end{array}\right]$ | $\mathrm{I}_{0}$ | $\underset{(\mathrm{I}=0 \text { to } 3)}{\mathrm{Gi}}$ | $\begin{gathered} \mathrm{Pi} \\ (\mathrm{i}=0 \text { to } 3) \end{gathered}$ | $\mathrm{C}_{\mathrm{n}+4}$ | $\overline{\text { P/OVR }}$ |  | $\overline{\mathbf{G}} / \mathbf{N}$ |  | $Z\left(\overline{O E}{ }_{Y}=\mathrm{L}\right)$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | MOST SIG | OTHER SLICES | MOST SIG. SLICE | $\left\lvert\, \begin{aligned} & \text { OTHER } \\ & \text { SLICES } \end{aligned}\right.$ | MOST SIG. SLICE | INTER- MEDIATE SLICE | $\begin{array}{\|c} \text { LEAST SIG. } \\ \text { SLICE } \end{array}$ |
| X | 0 | H | 0 | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | G | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\overline{Y_{0}} \bar{Y}_{1} \bar{\gamma}_{2} \bar{Y}_{3}$ |
| X | 1 | X | $\bar{R}_{1} \wedge S_{1}$ | $\overline{\mathrm{R}}_{1} \vee \mathrm{~S}_{1}$ | GV PC ${ }_{n}$ | $\begin{aligned} & \hline C_{n+3} \nabla \\ & C_{n+4} \\ & \hline \end{aligned}$ | $\overline{\mathrm{P}}$ | $F_{3}$ | $\overline{\mathrm{G}}$ | $\gamma_{0} \gamma_{1} \nabla_{2} \gamma_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\gamma_{0} Y_{1} \gamma_{2} \gamma_{3}$ |
| X | 2 | X | $\mathrm{R}_{1} \wedge \bar{S}_{1}$ | $\mathrm{R}_{1} \vee \bar{S}_{1}$ | GVPC ${ }_{\text {n }}$ | $\begin{aligned} & C_{n+3} \text { } \\ & C_{n+4} \end{aligned}$ | $\overline{\mathrm{P}}$ | $F_{3}$ | $\overline{\mathrm{G}}$ | $P_{0} Y_{1} P_{2} Y_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $Y_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ |
| X | 3 | X | $R_{1} \wedge S_{1}$ | $R_{1} \vee S_{1}$ | GVPC ${ }_{\text {n }}$ | $\begin{aligned} & C_{n}+3 \nabla \\ & C_{n+4} \end{aligned}$ | $\bar{P}$ | $F_{3}$ | $\bar{G}$ | $\bar{P}_{0} \bar{Y}_{1} \nabla_{2} \bar{Y}_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\gamma_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ |
| X | 4 | X | 0 | $S_{1}$ | G V PC ${ }_{\text {n }}$ | $\begin{aligned} & C_{n}+3 \nabla \\ & C_{n}+4 \\ & \hline \end{aligned}$ | $\overline{\mathrm{P}}$ | $F_{3}$ | $\bar{G}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ |
| X | 5 | X | 0 | $\bar{S}_{1}$ | GVPC ${ }_{\text {n }}$ | $\begin{gathered} C_{n}+3 \nabla \\ C_{n+4} \end{gathered}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \bar{Y}_{1} \nabla_{2} \nabla_{3}$ | $\gamma_{0} \nabla_{1} \bar{Y}_{2} \nabla_{3}$ |
| X | 6 | H | 0 | $\mathrm{R}_{1}$ | G V PC ${ }_{\text {n }}$ | $\begin{aligned} & C_{n}+3 \bar{\eta} \\ & C_{n}+4 \end{aligned}$ | $\bar{P}$ | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \gamma_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ |
| X | 7 | H | 0 | $\overline{R_{1}}$ | GVPC ${ }_{\text {n }}$ | $\begin{aligned} & C_{n+3} \bar{\nabla} \\ & C_{n+4} \end{aligned}$ | $\bar{P}$ | $\mathrm{F}_{3}$ | $\bar{G}$ | $\bar{\gamma}_{0} \nabla_{1} \bar{Y}_{2} \bar{\gamma}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $Y_{0} \bar{Y}_{1} \nabla_{2} \gamma_{3}$ |
| X | 8 | H | 0 | 1 | 0 | 0 | 0 | $F_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{\gamma}_{0} \bar{Y}_{1} \bar{\gamma}_{2} \bar{\gamma}_{3}$ |
| X | 9 | X | $\bar{R}_{1} \wedge S_{1}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| X | A | X | $\mathrm{R}_{1} \wedge \mathrm{~S}_{1}$ | $\mathrm{R}_{1} \vee S_{1}$ | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\overline{Y_{0}} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\overline{Y_{0}} \bar{Y}_{1} \bar{Y}_{2}, \bar{Y}_{3}$ |
| X | B | X | $\bar{K}_{1} \wedge S_{1}$ | $\mathrm{R}_{1} \vee S_{1}$ | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| X | C | X | $\mathrm{R}_{1} \wedge S_{1}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| X | D | X | $\overline{\mathrm{R}}_{1} \wedge \bar{S}_{1}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| X | E | X | $\mathrm{R}_{1} \wedge \mathrm{~S}_{1}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\overline{Y_{0}} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| X | F | X | $\overline{R_{1}} \wedge \overline{S_{1}}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{3}$ | G | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $Y_{0} Y_{1} Y_{2} Y_{3}$ |
| 0 | 0 | L | $\begin{aligned} & 0 \text { if } Z=L \\ & R_{1} \wedge S_{1} \text { if } \\ & Z=H \end{aligned}$ | $\begin{gathered} S_{1} \text { if } Z=L \\ R_{1} \vee S_{1} \text { if } \\ Z=H \end{gathered}$ | GVPC ${ }_{n}$ | $\begin{aligned} & C_{n}+3 \nabla \\ & C_{n+4}+ \end{aligned}$ | $\bar{P}$ | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | Input | Input | $Q_{0}$ |
| 1 | 0 | L | 0 | $S_{1}$ | GVPC ${ }_{n}$ | $\begin{aligned} & C_{n+3} \nabla \\ & C_{n+4} \end{aligned}$ | $\overline{\mathrm{P}}$ | $F_{3}$ | $\overline{\mathrm{G}}$ | $\bar{\gamma}_{0} \bar{Y}_{1} \bar{\gamma}_{2} \bar{\gamma}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \nabla_{2} \gamma_{3}$ | $\nabla_{0} Y_{1} \nabla_{2} \nabla_{3}$ |
| 1 | 8 | L | 0 | $\mathrm{S}_{1}$ | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| 2 | 0 | L | $\begin{gathered} 0 \text { if } Z=L \\ R_{1} \wedge S_{1} \text { if } \\ Z=H \end{gathered}$ | $\begin{aligned} & S_{1} \text { if } Z=L \\ & R_{1} V S_{1} \text { if } \\ & Z=H \end{aligned}$ | G V PC ${ }_{n}$ | $\begin{aligned} & C_{n}+{ }_{3} \nabla \\ & C_{n+4} \end{aligned}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | input | Input | $Q_{0}$ |
| 3 | 0 | L | Note 6 | Note 7 | $\mathrm{GVPC} \mathrm{n}_{n}$ | $\begin{aligned} & C_{n}+3 \nabla \\ & C_{n+4} \end{aligned}$ | $\bar{P}$ | $\mathrm{F}_{3}$ | G | $\nabla_{0} \nabla_{1} \gamma_{2} \gamma_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \nabla_{2} \gamma_{3}$ | $\bar{Y}_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ |
| 4 | 0 | L | Note 1 | Note 2 | GVPC ${ }_{n}$ | $\begin{gathered} C_{n+3} \nabla \\ C_{n+4} \end{gathered}$ | $\overline{\text { F }}$ | $F_{3}$ | $\overline{\mathrm{G}}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{\gamma}_{3}$ | $\bar{Y}_{0} \nabla_{1} \nabla_{2} \bar{Y}_{3}$ |
| 5 | 0 | L | 0 | $\begin{aligned} & S_{1} \text { if } Z=L \\ & S_{1} \text { if } Z=H \end{aligned}$ | GVPC ${ }_{n}$ | $\begin{aligned} & C_{n}+3 \nabla \\ & C_{n+4}+ \end{aligned}$ | $\bar{P}$ | $\begin{gathered} F_{3} \text { if } Z=L \\ F_{3} \nabla S_{3} \text { if } \\ Z=H \end{gathered}$ | $\overline{\mathrm{G}}$ | $S_{3}$ | Input | Input |
| 6 | 0 | L | $\begin{gathered} 0 \text { if } Z=L \\ R_{1} \wedge S_{1} \text { if } \\ Z=H \end{gathered}$ | $\begin{gathered} S_{1} \text { if } Z=L \\ R_{1} \vee S_{1} \text { if } \\ Z=H \end{gathered}$ | $G \vee P C_{n}$ | $\begin{aligned} & C_{n}+3 \nabla \\ & C_{n+4} \end{aligned}$ | $\overline{\text { P }}$ | $\mathrm{F}_{3}$ | $\bar{G}$ | Input | Input | $Q_{0}$ |
| 7 | 0 | L | 0 | $S_{1}$ | G V PC ${ }_{n}$ | $\begin{aligned} & \hline C_{n+3} \nabla \\ & C_{n+4} \end{aligned}$ | $\bar{P}$ | $F_{3}$ | $\bar{G}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \nabla_{3}$ | $\bar{P}_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| 8 | 0 | L | 0 | $S_{1}$ | Note 3 | $\mathrm{Q}_{2} \nabla \mathrm{Q}_{1}$ | $\overline{\mathrm{P}}$ | $\mathrm{Q}_{3}$ | $\overline{\mathrm{G}}$ | $\overline{\mathrm{Q}}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3}$ | $\overline{\mathrm{Q}}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3}$ | $\bar{Q}_{0} \bar{Q}_{1} \bar{Q}_{2} \bar{Q}_{3}$ |
| 9 | 0 | L | 0 | $S_{1}$ | GVPC ${ }_{n}$ | $\begin{aligned} & C_{n+3} V \\ & C_{n+4} \end{aligned}$ | $\bar{P}$ | $\mathrm{F}_{3}$ | $\bar{G}$ | $\bar{Q}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3}$ | $\bar{Q}_{0} \bar{Q}_{1} \bar{Q}_{2} \bar{Q}_{3}$ | $\overline{\mathrm{Q}}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3}$ |
| 9 | 8 | L | 0 | $S_{1}$ | 0 | 0 | 0 | $\mathrm{F}_{3}$ | $\bar{G}$ | $\overline{\mathrm{Q}}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3}$ | $\overline{\mathrm{Q}}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3}$ | $Q_{0} \bar{Q}_{1} \bar{Q}_{2} \bar{Q}_{3}$ |
| A | 0 | L | 0 | $\mathrm{S}_{1}$ | Note 4 | $\mathrm{F}_{2}$ ® $\mathrm{F}_{1}$ | $\overline{\mathrm{F}}$ | $\mathrm{F}_{3}$ | $\overline{\mathrm{G}}$ | Note 5 | Note 5 | Note 5 |
| B | 0 | L | $\mathrm{R}_{1} \wedge \mathrm{~S}_{\mathrm{t}}$ | $\mathrm{R}_{1} \vee \mathrm{~S}_{1}$ | G V PC ${ }_{n}$ | Note 8 | Note 8 | Note 9 | Note 9 | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\overline{Y_{0}} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ |
| C | 0 | L | $\begin{gathered} R_{1} \wedge S_{1} \text { if } \\ Z=L \\ \bar{R}_{1} \wedge S_{1} \text { if } \\ Z=H \\ \hline \end{gathered}$ | $\begin{gathered} R_{1} \vee S_{1} \text { if } \\ Z=L \\ \bar{R}_{1} \vee S_{1} \text { if } \\ Z=H \end{gathered}$ | G V PC ${ }_{n}$ | $\begin{aligned} & C_{n}+{ }_{3} \nabla \\ & C_{n+4} \end{aligned}$ | $\bar{P}$ | $F_{3}$ | $\overline{\mathbf{G}}$ | Sign Compare FF Output | Input | Input |
| D | 0 | L | $\mathrm{R}_{1} \wedge \bar{S}_{1}$ | $\mathrm{R}_{1} \vee \bar{S}_{1}$ | G V PC ${ }_{n}$ | $\begin{gathered} C_{n+3} \nabla \\ C_{n+4} \end{gathered}$ | $\bar{P}$ | $F_{3}$ | $\overline{\mathrm{G}}$ | $Y_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \bar{\gamma}_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ |
| E | 0 | L | $\begin{gathered} R_{1} \wedge S_{1} \text { if } \\ Z=L \\ F_{1} \wedge S_{1} \\ Z=H \\ \hline \end{gathered}$ | $\begin{gathered} R_{1} \vee S_{1} \text { if } \\ Z=L \\ \bar{R}_{1} \vee S_{1} \\ Z=H \\ \hline \end{gathered}$ | GVPCn | $\begin{gathered} C_{n}+3 \nabla \\ C_{n+4} \end{gathered}$ | $\bar{P}$ | $F_{3}$ | G | Sign Compare FF Output | Input | Input |
| F | 0 | L | $\bar{R}_{1} \wedge S_{1}$ | $\bar{R}_{1} \vee S_{1}$ | $\mathrm{GVPC} \mathrm{m}_{n}$ | $\begin{aligned} & C_{n}+3 \nabla \\ & C_{n+4} \end{aligned}$ | $\bar{P}$ | $\mathrm{F}_{3}$ | $\overline{\mathbf{G}}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ | $\nabla_{0} \nabla_{1} \nabla_{2} \nabla_{3}$ |

## NOTES:

1. If LSS is LOW, $G_{0}=S_{0}$ and $G_{1,2,3}=0$. If LSS is HIGH, $G_{0,1,2,3}=0$.
2. If $\overline{L S S}$ is LOW, $P_{0}=1$ and $P_{1,2,3}=S_{1,2,3}$. If $\overline{L S S}$ is HIGH, $P_{1}=S_{1}$.
3. At the most significant slice, $C_{n+4}=\mathbf{Q}_{3} \nabla \mathbf{Q}_{2}$. At other slices $C_{n+4}=G \vee P C_{n}$
4. At the most significant slice, $C_{n+4}=F_{3} \nabla F_{2}$. At other slices $C_{n+4}=G \vee P C_{n}$.
5. $Z=\bar{Q}_{0} \bar{Q}_{1} \bar{Q}_{2} \bar{Q}_{3} F_{0} F_{1} F_{2} F_{3}$.
6. If $\overline{\mathrm{LSS}}$ is LOW, $\mathrm{G}_{0}=0$ and $\mathrm{G}_{1,2,3}=\mathrm{S}_{1,2,3}$. If $\overline{\mathrm{LSS}}$ is HIGH, $\mathrm{G}_{0,1,2,3}=\mathrm{S}_{0,1,2,3}$.
7. If $\overline{L S S}$ is LOW, $P_{0}=S$ and $P_{1,2,3}=S$. If $\overline{L S S}$ is HIGH, $P_{0,1,2,3}=1$.
8. On all slices $\bar{P}=\left(\bar{P}_{0}+P_{3}\right)\left(\bar{P}_{0}+\bar{P}_{2}\right)\left(P_{0}+\bar{G}_{1}+\bar{P}_{2}\right)$.
9. On all slices $\bar{G}=\bar{G}_{3}\left(\bar{G}_{0}+\bar{G}_{1}+\bar{P}_{2}\right)\left(\bar{G}_{0}+\bar{G}_{1}\right)\left(\bar{P}_{1}+\bar{G}_{2}\right)\left(\bar{P}_{3}+\bar{P}_{1} \cdot \bar{P}_{2} \cdot \bar{G}_{0}\right)$.
10. $L=L O W=0, H=H I G H=1, V=O R, \Lambda=A N D, \nabla=$ EXCLUSIVE OR, $P=P_{3} P_{2} P_{1} P_{0}$,
$G=G_{3} \vee G_{2} P_{3} \vee G_{1} P_{2} P_{3} \vee G_{1} P_{1} P_{2} P_{3}, C_{n+3}=G_{2} \vee G_{1} P_{2} \vee G_{0} P_{1} P_{2} \vee C_{n} P_{0} P_{1} P_{2} \vee C_{n} P_{0} P_{1} P_{2}$

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| lout | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 5 \%$ |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=O V$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{OV}$ | 7 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level ${ }^{(4)}$ |  |  | 2.0 | - | - | V |
| $V_{\text {lL }}$ | Input LOW Level | Guaranteed Logic Low Level (4) |  |  | - | - | 0.8 | V |
| $\mathrm{l}_{\mathrm{H}}$ | Input HIGH Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1}$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{I N}=V_{\mathbb{H}} \text { or } V_{L L} \end{aligned}$ | $\mathrm{IOH}=-300 \mu \mathrm{~A}$ |  | $V_{H C}$ | $\mathrm{V}_{\text {cc }}$ | - | V |
|  |  |  | $\mathrm{IOH}^{\text {O }}=-12 \mathrm{~mA} \mathrm{MIL}$. |  | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{IOH}=-15 \mathrm{~mA} \mathrm{COM'L}$. |  | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L}} \end{aligned}$ |  |  | - | GND | V ${ }_{\text {LC }}$ | v |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA} \mathrm{MIL}$. |  | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}$ COM'L. |  | - | 0.3 | 0.5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max | $\mathrm{V}_{0}=0 \mathrm{~V}$ |  | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=V_{C C}$ |  | - | 0.1 | 10 |  |
| los | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{V}_{\text {OUT }}=O V^{(3)}$ |  |  | -30 | - | - | mA |
| $\mathrm{ICCOH}^{\text {che }}$ | Quiescent Power Supply Current $\mathrm{CP}=\mathrm{H}$ (CMOS Inputs) | $\begin{aligned} & V_{C C}=M a x \\ & V_{H C C} \leq V_{V N} \cdot V_{\mathbb{N}} \leq V_{L C} \\ & f_{C P}=0, C P=H \end{aligned}$ |  |  | - | 5 | 15 | mA |
| $\mathrm{I}_{\text {ccol }}$ | Quiescent Power Supply Current $\mathrm{CP}=\mathrm{L}$ (CMOS Inputs) | $\begin{aligned} & V_{C C}=M a x \\ & V_{H C} \leq V_{I N}, V_{I N} \leq V_{L C} \\ & f_{C P}=0, C P=L \end{aligned}$ |  |  | - | 5 | 15 | mA |
| $\mathrm{I}_{\text {COT }}$ | Quiescent Input Power Supply ${ }^{(5)}$ Current (per Input @ TTL High) | $\mathrm{V}_{C C}=\mathrm{Max} . \mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}, \mathrm{f}_{\mathrm{CP}}=0$ |  |  | - | 0.25 | 0.5 | $\begin{aligned} & \mathrm{mA} / \\ & \text { Input } \end{aligned}$ |
| $I_{\text {ccd }}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Max} \\ & V_{\mathrm{HC}} \leq V_{\mathrm{IN}}, V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & \text { Outputs Open, } \mathrm{OE}=\mathrm{L} \end{aligned}$ |  | MIL. | - | 0.5 | 2.0 | $\mathrm{MAF}_{\mathrm{MH}}$ |
|  |  |  |  | COM'L. | - | 0.5 | 1.5 |  |
| lco | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=M a x ., f C P=10 M H z$ <br> Outputs Open, $\overline{O E}=\mathrm{L}$ <br> CP $=50 \%$ Duty cycle $V_{H C} \leq V_{\mathbb{N}}, V_{\mathbb{N}} \leq V_{L C}$ |  | MIL. | - | 10 | 35 | mA |
|  |  |  |  | COM'L. | - | 10 | 30 |  |
|  |  | $V_{C C}=\text { Max. }, \text { fCP }=10 \mathrm{MHz}$ <br> Outputs Open, $\overline{O E}=\mathrm{L}$ <br> CP $=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{HH}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{LL}}=0.4 \mathrm{~V}$ |  | MIL. | - | 20 | 55 |  |
|  |  |  |  | COM'L. | - | 20 | 50 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.
5. $\mathrm{I}_{\mathrm{CCT}}$ is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $\mathrm{I}_{\mathrm{cc}} \mathrm{CH}$, then dividing by the total number of inputs.
6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL inputlevels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{C C}=I_{C C O H}\left(C_{D_{H}}\right)+I_{\operatorname{CCOL}}\left(1-C_{H}\right)+I_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{C P}\right)$
$\mathrm{CD}_{\mathrm{H}}=$ Clock duty cycle high period.
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle $T \mathrm{~L}$ high period $\left(\mathrm{V}_{\mathrm{N}}=3.4 \mathrm{~V}\right)$.
$N_{T}=$ Number of dynamic inputs driven at TTL levels.
$\mathrm{f}_{\mathrm{CP}}=$ Clock input frequency.

## IDT39C203A GUARANTEED COMMERCIAL RANGE PERFORMANCE

The tables below specify the guaranteed performance of the IDT39C203A over the commercial operating range of 0 to $+70^{\circ} \mathrm{C}$ with $V_{c c}$ from 4.75 to 5.25 V . All data are in nanoseconds, with inputs switching between 0 and 3 V at $1 \mathrm{~V} / \mathrm{ns}$ and measurements made at 1.5 V . All outputs have maximum DC load.

Table 12. Clock and Write Pulse Characteristics All Functions

| Minimum Clock Low Time | 24 ns |
| :--- | :---: |
| Minimum Clock High Time | 24 ns |
| Minimum Time CP and WE both Low to Write | 12 ns |

Table 13. Enable/Disable Times All Functions ${ }^{(1)}$

| FROM | то | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| $\overline{O E}_{Y}$ | Y | 20 | 17 |
| $\mathrm{OE}_{B}$ | DB | 20 | 17 |
| EA | DA | 20 | 17 |
| $\mathrm{I}_{8}$ | SIO | 20 | 17 |
| $\mathrm{I}_{8}$ | Q1O | 30 | 30 |
| $1_{8,7,6,5}$ | 010 | 30 | 30 |
| $\mathrm{I}_{4.3,2.1 .0}$ | QIO | 30 | 28 |
| LSS | WRITE | 20 | 17 |

## NOTE:

1. $C_{L}=5.0 \mathrm{pF}$ for output disable tests. Measurement is made to a 0.5 V change on the output.

Table 14. Set-up and Hold Times All Functions

|  |  | HIGH-TO-LOW LOW-TO-HIGH |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | WITH RESPECT TO | SET-UP | HOLD | SET-UP | HOLD | COMMENTS |
| $Y$ | CP | Don't Care | Don't Care | 11 | 3 | Store Y in RAM/ $\mathrm{Q}^{(1)}$ |
| WE HIGH | CP | 12 |  |  | 0 | Prevent Writing |
| WE LOW | CP | Don't Care | Don't Care | 12 | 0 | Write into RAM |
| A, B Source | CP | 16 | 3 | Don't Care | Don't Care | Latch Data from RAM Out |
| B Destination | CP | 5 |  |  | 3 | Write Data into B Address |
| $\mathrm{QlO}_{0,3}$ | CP | Don't Care | Don't Care | 14 | 3 | Shift Q |
| $\mathrm{I}_{8,7,6,5}$ | CP | 10 | - | 16 | 0 | Write into $\mathrm{Q}^{(2)}$ |
| IEN HIGH | CP | 19 |  |  | 0 | Prevent Writing into Q |
| IEN LOW | CP | Don't Care | Don't Care | 17 | 0 | Write into Q |
| $\mathrm{I}_{4.3 .2 .1,0}$ | CP | 14 | - | 26 | 0 | Write into $\mathrm{Q}^{(2)}$ |

NOTES:

1. The internal $Y$-bus to RAM set-up condition will be met 5 ns after valid $Y$ output ( $\overline{O E}{ }_{Y}=L$ )
2. The set-up time with respect to $C P$ falling edge is to prevent writing. The set-up time with respect to $C P$ rising edge is to enable writing.
3. For all other set-up conditions not speciifed in this table, the set-up time should be the delay to stable $Y$ output plus the $Y$ to RAM internal set-up time. Even if the RAM is not being loaded, this set-up condition ensures valid writing into the $Q$ register and sign compare flip-flop.
4. WE controls writing into the RAM. IEN controls writing into $Q$ and, indirectly, controls $\overline{W E}$ through the WRITE/MSS output. To prevent writing. IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and IEN LOW set-up times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH.
5. $A$ and $B$ addresses must be set up prior to the clock HIGH-TO-LOW transition to latch data at the RAM output.
6. Writing occurs when CP and WE are both LOW. The B address should be stable during this entire period.
7. Because $I_{8,7,6,5}$ controls the writing or not writing of data into RAM and $Q$, they should be stable during the entire clock LOW time unless IEN is HIGH, which prevents writing.
8. The set-up time prior to the clock LOW-TO-HIGH transition occurs in parallef with the set-up time prior to the clock HIGH-TO-LOW transition and the clock LOW time. The actual set-up time requirement on $\mathrm{I}_{4,3,2,1,0}$ relative to the clock LOW-TO-HIGH transition is the longer of (1) the set-up time prior to clock $L \rightarrow H$ and (2) the sum of the set-up time prior to clock $H \rightarrow L$ and the clock LOW time.

## IDT39C203A GUARANTEED COMMERCIAL RANGE PERFORMANCE <br> STANDARD FUNCTIONS AND INCREMENT/DECREMENT BY ONE OR TWO INSTRUCTIONS (SF3, SF4)

| FROM | то |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y | $C_{n+4}$ | $\overline{\mathbf{G}}, \overline{\mathrm{P}}$ | z | N | OVR | $\begin{aligned} & \text { DA, } \\ & \text { DB } \end{aligned}$ | WRITE | $\mathrm{OlO}_{0,3}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{3}$ | $\begin{aligned} & \text { SARITO } \end{aligned}$ |
| A, B Addr | 54 | 44 | 42 | 59 | 49 | 54 | 22 | - | - | 33 | 50 | 62 |
| DA, DB | 46 | 40 | 32 | 52 | 43 | 46 | - | - | - | 28 | 47 | 52 |
| $\mathrm{C}_{\mathrm{n}}$ | 26 | 14 | - | 28 | 22 | 22 | - | - | - | 18 | 24 | 30 |
| $1_{8-0}$ | 51 | 51 | 40 | 58 | 49 | 50 | - | 27 | 21 | 40 | 50 | 59 |
| CP | 46 | 34 | 34 | 49 | 43 | 46 | 18 | - | 18 | 30 | 43 | 48 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | 18 | - | - | 23 | - | - | - | - | - | - | 23 | 15 |
| MSS | 35 | - | 35 | 35 | 35 | 35 | - | - | - | - | 35 | - |
| EA | 46 | 40 | 32 | 52 | 43 | 46 | - | - | - | 28 | 47 | 52 |

NOTES:

1. A "-" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. Standard Functions: See Table 2, Increment SF4: $F=S+1+C_{n}$ and Decrement $S F D: F=S-2+C_{n}$

MULTIPLY INSTRUCTIONS (SF0, SF2, SF6)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}}, \overline{\mathbf{P}}$ | Z | N | OVR | DA, DB | WRITE | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{0}$ |
| A, B Addr | MSS | (54) | (44) | - | - | (49) | (54) | (22) | - | - | (33) |
|  | IS | (54) | (44) | (42) | - | - | - | (22) | - | - | (33) |
|  | LSS | (54) | (44) | (42) | - | - | - | (22) | - | - | (33) |
| DA, DB | MSS | (46) | (40) | - | - | (43) | (46) | - | - | - | (28) |
|  | IS | (46) | (40) | (32) | - | - | - | - | - | - | (28) |
|  | LSS | (46) | (40) | (32) | - | - | - | - | - | - | (28) |
| $C_{n}$ | MSS | 28 | (14) | - | - | (22) | (22) | - | - | - | (18) |
|  | IS | (26) | (14) | - | - | - | - | - | - | - | (18) |
|  | LSS | (26) | (14) | - | - | - | - | - | - | - | (18) |
| $\mathrm{I}_{8-0}$ | MSS | 75 | 60 | - | - | 70 | 70 | - | - | (21) | 58 |
|  | IS | 75 | 60 | 57 | - | - | - | - | - | (21) | 58 |
|  | LSS | 75 | 60 | 57 | 24 | - | - | - | (27) | (21) | 58 |
| CP | MSS | (46) | (34) | - | - | (43) | (46) | (18) | - | (18) | (30) |
|  | IS | (46) | (34) | (34) | 二 | - | - | (18) | - | (18) | (30) |
|  | LSS | 75 | 60 | 57 | 24 | - | - | (18) | - | (18) | 58 |
| Z | MSS | 51 | 36 | - | - | 46 | 46 | - | - | - | 34 |
|  | IS | 51 | 36 | 33 | - | - | - | - | - | - | 34 |
|  | LSS | - | - | - | - | - | - | - | - | - | - |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (18) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A" -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. A number is parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
4. Unsigned Multiply

Two's Complement Multiply
SF2: $F=S+C_{n}$ if $Z=0$
$F=R+S+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$\mathrm{Q}=$ Log. $\mathrm{Q} / 2$
$Y_{3}=F_{3} \bigoplus O V R$ (MSS)
$Z=Q_{0}$ (LSS)

Two's Complement Multiply Last Cycle SF6: $F=S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$Q=\log . Q / 2$
$Y_{3}=O V R \oplus F_{3}$ (MSS)
$Z=Q_{0}$ (LSS)

## IDT39C203A GUARANTEED COMMERCIAL RANGE PERFORMANCE DIVIDE INSTRUCTIONS (SFA, SFC, SFE)

| FROM | то |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $\mathrm{C}_{\mathrm{n}+4}$ | $\boldsymbol{\overline { G } , \overline { P }}$ | Z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | WRITE | $\mathrm{OIO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (54) | 49/(44) | - | (59)/- | (49) | (54) | (22) | - | - | (50) |
|  | IS | (54) | (44) | (42) | (59)/- | - | - | (22) | - | - | (50) |
|  | LSS | (54) | (44) | (42) | (59)/- | - | - | (22) | - | - | (50) |
| DA, DB | MSS | (46) | 44/40 | - | (52)/- | (43) | (46) | - | - | - | (47) |
|  | IS | (46) | (40) | (32) | (52)/- | - | - | - | - | - | (47) |
|  | LSS | (46) | (40) | (32) | (52)/- | - - | - | - | - | - | (47) |
| $C_{n}$ | MSS | (26) | 26/(14) | - | (28)/- | (22) | (22) | - | - | - | 26 |
|  | IS | (26) | (14) | - | (28)/- | - | - | - | - | - | (24) |
|  | LSS | (26) | (14) | - | (28)/- | - | - | - | - | - | (24) |
| $\mathrm{I}_{8-0}$ | MSS | (51)/67 | 60/54 | - | (58)/23 | (49)/62 | (50)/62 | - | - | (21) | (50)/66 |
|  | IS | (51)/67 | (51)/54 | (40)/(56) | (58)/- | - | - | - | - | (21) | (50)/66 |
|  | LSS | (51)/67 | (51)/54 | (40)/(56) | (58)/- | - | - | - | (27) | (21) | (50)/66 |
| CP | MSS | (46)/68 | 37/55 | - | (49)/24 | (43)/53 | (46)/53 | (18) | - | (18) | (43)/63 |
|  | IS | (46) | (34) | (34) | (49)/- | - | - | (18) | - | (18) | (43) |
|  | LSS | (46) | (34) | (34) | (49)/- | - | - | (18) | - | (18) | (43) |
| 2 | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | -/44 | -/31 | -/33 | - | - | - | - | - | - | -/43 |
|  | LSS | -/44 | -/31 | -/33 | - | - | - | - | - | - | -/43 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (18) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A " - means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. A number is parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
4. If two delays are given, the first is for 1st divide and normalization; the second is for two's complement divide and two's complement divide correction.
5. Double Length Normalize and First Divide Op SFA: $F=S+C_{n}$
$Y=$ Log. 2 F
$Q=\log .2 Q$
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS)
$\mathrm{C}_{n+4}=\mathrm{F}_{3} \oplus \mathrm{~F}_{2}$ (MSS)
$\mathrm{OVR}=\mathrm{F}_{2} \oplus \mathrm{~F}_{1}$ (MSS)
$Z=\bar{Q}_{0} \bar{Q}_{1} Q_{2} \bar{Q}_{3} \bar{F}_{0} F_{1} F_{2} F_{3}$
Two's Complement Divide
SFC: $F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$\mathrm{Y}=$ Log. 2 F
$\mathrm{Q}=$ Log. 2 Q
$\mathrm{SiO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS)
$Z=F_{3} \oplus R_{3}$ (MSS) from previous cycle

Two's Complement Divide Correction and Remainder
SFE: $F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$\mathrm{Y}=\mathrm{F}$
$\mathrm{Q}=$ Log. 2 Q
$Z=F_{3} \oplus R_{3}(M S S)$ from previous cycle

IDT39C203A GUARANTEED COMMERCIAL RANGE PERFORMANCE BCD INSTRUCTIONS (SF1, SF7, SF9, SFB, SFD, SFF)

| FROM | T0 |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\bar{G}, \mathbf{P}$ | Z | N | OVR | $\begin{aligned} & \text { DA, } \\ & \text { DB } \end{aligned}$ | WRITE | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SlO}_{3}$ | $\begin{array}{r} \text { SIO } \\ \text { PARITY } \end{array}$ |
| A, B Addr | MSS | 58 | 48 | - | (59) | 54 | 54 | (22) | - | - | 44 | (50) | (62) |
|  | IS | 58 | 48 | 44 | (59) | - | - | (22) | - | - | 44 | (50) | (62) |
|  | LSS | 58 | 48 | 44 | (59) | - | - | (22) | - | - | 44 | (50) | (62) |
| DA, DB | MSS | 49 | 42 | - | (52) | 47 | 47 | - | - | - | 36 | (47) | (52) |
|  | IS | 49 | 42 | 38 | (52) | - | - | - | - | - | 36 | (47) | (52) |
|  | LSS | 49 | 42 | 38 | (52) | - | - | - | - | - | 36 | (47) | (52) |
| $C_{n}$ | MSS | 29 | 18 | - | 30 | 26 | 26 | - | - | - | 24 | 29 | 35 |
|  | IS | 29 | 18 | - | 30 | - | - | - | - | - | 24 | 29 | 35 |
|  | LSS | 29 | 18 | - | 30 | - | - | - | - | - | 24 | 29 | 35 |
| $\mathrm{I}_{8-0}$ | MSS | 58 | (51) | - | (58)/36 | 50 | (50) | - | - | (21) | (40) | (50) | (59) |
|  | IS | 58 | (51) | 50 | (58)/36 | - | - | - | - | (21) | (40) | (50) | (59) |
|  | LSS | 58 | (51) | 50 | (58)/36 | - | - | - | (27) | (21) | (40) | (50) | (59) |
| CP | MSS | 50 | 42 | - | 54/24 | 50 | 50 | (18) | - | (18) | 31 | 48 | 52 |
|  | IS | 50 | 42 | 40 | 54/24 | - | - | (18) | - | (18) | 31 | 48 | 52 |
|  | LSS | 50 | 42 | 40 | 54/24 | - | - | (18) | - | (18) | 31 | 48 | 52 |
| $\mathrm{SOO}_{0}-3$ | Any | (18) | - | - | - | - | - | - | - | - | - | - | - |

NOTES:

1. Binary-to-BCD and multiprecision Binary-to-BCD instructions only.
2. BCD-to-binary conversion (SF1), Binary-to-BCD conversion (SF9), BCD subtract (SFD, SFF), BCD divide by two (SF7), BCD add (SFB)
3. $A$ " - " means the delay path does not exist.
4. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
5. If two delays are given, the first is for 1st divide and normalization; the second is for two's complement divide and two's divide correction.

## IDT39C203A GUARANTEED COMMERCIAL RANGE PERFORMANCE SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF5)

| FROM | T0 |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathrm{G}}, \overline{\mathrm{P}}$ | Z | N | OVR | DA, DB | WRITE | $\mathrm{QlO}_{0,3}$ | $\mathrm{SiO}_{3}$ |
| A, B Addr | MSS | 78 | 67 | - | 36 | 71 | 71 | (22) | - | - | 84 |
|  | IS | (54) | (44) | (42) | - | - | - | (22) | - | - | (50) |
|  | LSS | (54) | (44) | (42) | - | - | - | (22) | - | - | (50) |
| DA, DB | MSS | 75 | 63 | - | 32 | 67 | 67 | - | - | - | 80 |
|  | IS | (46) | (40) | (32) | - | - | - | - | - | - | (47) |
|  | LSS | (46) | (40) | (32) | - | - | - | - | - | - | (47) |
| $C_{n}$ | MSS | (26) | (14) | - | - | 26 | (21) | - | - | - | (24) |
|  | IS | (26) | (14) | - | - | - | - | - | - | - | (24) |
|  | LSS | (26) | (14) | - | - | - | - | - | - | - | (24) |
| $1_{8-0}$ | MSS | 68 | 54 | - | 22 | 66 | 58 | - | - | (21) | 70* |
|  | IS | 68 | 54 | 50 | - | - | - | - | - | (21) | 70* |
|  | LSS | 68 | 54 | 50 | - | - | - | - | (27) | (21) | 70* |
| CP | MSS | 75 | 63 | - | 32 | 67 | 67 | (18) | - | (18) | 80 |
|  | IS | (46) | (34) | (34) | - | - | - | (18) | - | (18) | (43) |
|  | LSS | (46) | (34) | (34) | - | - | - | (18) | - | (18) | (43) |
| z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | 46 | 31 | 28 | - | - | - | - | - | - | 48 |
|  | LSS | 46 | 31 | 28 | - | - | - | - | - | - | 48 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (18) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A " - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. A number is parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
4. SF5: $F=S+C_{n}$ if $Z=0, \quad Y_{3}=S_{3} \oplus F_{3}$ (MSS)
$F=\bar{S}+C_{n}$ if $Z=1, \quad Z=S_{3}$ (MSS)

$$
\begin{aligned}
& Q=Q \\
& N=F_{3} \text { if } Z=0 \\
& N=F_{3} \oplus S_{3} \text { if } Z=1
\end{aligned}
$$

IDT39C203A GUARANTEED COMMERCIAL RANGE PERFORMANCE SINGLE LENGTH NORMALIZATION (SF8)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}, \overline{\mathbf{P}}}$ | Z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | WRITE | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (54) | - | - | - | - | - | (22) | - | - | (50) |
|  | IS | (54) | (44) | (42) | - | - | - | (22) | - | - | (50) |
|  | LSS | (54) | (44) | (42) | - | - | - | (22) | - | - | (50) |
| DA, DB | MSS | (46) | - | - | - | - | - | - | - | - | (47) |
|  | IS | (46) | (40) | (32) | - | - | - | - | - | - | (47) |
|  | LSS | (46) | (40) | (32) | - | - | - | - | - | - | (47) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | (26) | - | - | - | - | - | - | - | - | (24) |
|  | IS | (26) | (14) | - | - | - | - | - | - | - | (24) |
|  | LSS | (26) | (14) | - | - | - | - | - | - | - | (24) |
| $1_{8-0}$ | MSS | (51) | 30 | - | 23 | 19 | 19 | - | - | (21) | (50)* |
|  | IS | (51) | (51) | (40) | 23 | - | - | - | - | (21) | (50)* |
|  | LSS | (51) | (51) | (40) | 23 | - | - | - | (27) | (21) | (50)* |
| CP | MSS | (46) | 23 | - | 24 | 21 | 21 | (18) | - | (18) | (43) |
|  | IS | (46) | (34) | (34) | 24 | - | - | (18) | - | (18) | (43) |
|  | LSS | (46) | (34) | (34) | 24 | - | - | (18) | - | (18) | (43) |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (18) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A" -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. A number is parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
4. SF8: $F=S+C_{n}$
$N=Q_{3}$ (MSS
$C_{n+4}=Q_{3} \bigoplus_{2}$ (MSS) $\quad O V R=Q_{2} \oplus Q_{1}$ (MSS)

## IDT39C203A GUARANTEED MILITARY RANGE PERFORMANCE

The tables below specify the guaranteed performance of the IDT39C203A over the military operating range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ with Vcc from 4.5 to 5.5 V . All data are in nanoseconds, with inputs switching between 0 and 3 V at $1 \mathrm{~V} / \mathrm{ns}$ and measurements made at 1.5 V . All outputs have maximum DC load.

Table 15. Clock and Write Pulse Characteristics All Functions

| Minimum Clock Low Time | 24 ns |
| :--- | :--- |
| Minimum Clock High Time | 24 ns |
| Minimum Time CP and WE both Low to Write | 24 ns |

Table 16. Enable/Disable Times All Functions ${ }^{(1)}$

| FROM | TO | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| $\overline{O E}_{\mathrm{Y}}$ | Y | 20 | 17 |
| $\overline{O E}_{\mathrm{B}}$ | DB | 20 | 17 |
| $E A$ | DA | 20 | 17 |
| $\mathrm{I}_{8}$ | SIO | 20 | 17 |
| $\mathrm{I}_{8}$ | QIO | 30 | 30 |
| $\mathrm{I}_{8,7,6,5}$ | QIO | 30 | 30 |
| $\mathrm{I}_{4,3,2,1,0}$ | QIO | 30 | 28 |
| LSS | WRITE | 24 | 20 |

NOTE:

1. $C_{L}=5.0 \mathrm{pF}$ for output disable tests. Measurement is made to a 0.5 V change on the output.

Table 17. Set-up and Hold Times All Functions

|  |  | HIGH-TO-LOW LOW-TO-HIGH |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | WITH RESPECT TO | SET-UP | HOLD | SET-UP | HOLD | COMMENTS |
| $Y$ | CP | Don't Care | Don't Care | 11 | 3 | Store Y in RAM/ $\mathrm{Q}^{(1)}$ |
| WE HIGH | CP | 12 |  |  | 0 | Prevent Writing |
| WE LOW | CP | Don't Care | Don't Care | 12 | 0 | Write into RAM |
| A, B Source | CP | 16 | 3 | Don't Care | Don't Care | Latch Data from RAM Out |
| $B$ Destination | CP | 5 |  |  | 3 | Write Data into B Address |
| $\mathrm{QIO}_{0,3}$ | CP | Don't Care | Don't Care | 14 | 3 | Shift Q |
| $\mathrm{I}_{8,7,6,5}$ | CP | 10 | - | 16 | 0 | Write into $Q^{(2)}$ |
| IEN HIGH | CP | 19 |  |  | 0 | Prevent Writing into Q |
| TEN LOW | CP | Don't Care | Don't Care | 17 | 0 | Write into $Q$ |
| $\mathrm{I}_{4,3,2,1,0}$ | CP | 14 | - | 26 | 0 | Write into $Q^{(2)}$ |

NOTES:

1. The internal $Y$-bus to RAM set-up condition will be met 5 ns after valid $Y$ output ( $\overline{O E}{ }_{Y}=L$ )
2. The set-up time with respect to $C P$ falling edge is to prevent writing. The set-up time with respect to $C P$ rising edge is to enable writing.
3. For all other set-up conditions not specified in this table, the set-up time shouid be the delay to stable $Y$ output plus the $Y$ to RAM internal set-up time. Even if the RAM is not being loaded, this set-up condition ensures valid writing into the $Q$ register and sign compare flip-flop.
4. WE controls writing into the RAM. IEN controls writing into $Q$ and, indirectly, controls WE through the WRITE/MSS output. To prevent writing, IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and IEN LOW set-up times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH.
5. $A$ and $B$ addresses must be set up prior to the clock HIGH-TO-LOW transition to latch data at the RAM output.
6. Writing occurs when CP and WE are both LOW. The B address should be stable during this entire period.
7. Because $I_{8,7,6,5}$ controls the writing or not writing of data into RAM and $Q$, they should be stable during the entire clock LOW time unless IEN is HIGH, which prevents writing.
8. The set-up time prio to the clock LOW-TO-HIGH transition occurs in parallel with the set-up time prior to the clock HIGH-TO-LOW transition and the clock LOW time. The actual set-up time requirement on $\mathrm{I}_{4,3,2,1,0}$ relative to the clock LOW-TO-HIGH transition is the longer of (1) the set-up time prior to clock $L \rightarrow H$ and (2) the sum of the set-up time prior to clock $H \rightarrow L$ and the clock LOW time.

## IDT39C203A GUARANTEED MILITARY RANGE PERFORMANCE STANDARD FUNCTIONS AND INCREMENT/DECREMENT BY ONE OR TWO INSTRUCTIONS (SF3, SF4)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y | $C_{n+4}$ | $\boldsymbol{\square}, \boldsymbol{P}$ | z | N | OVR | $\begin{aligned} & \text { DA, } \\ & \text { DB } \end{aligned}$ | WRITE | $\mathrm{OIO}_{0,3}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{3}$ | $\underset{\text { PARITY }}{\text { SIO }_{0}}$ |
| A, B Addr | 56 | 46 | 42 | 62 | 54 | 54 | 22 | - | - | 38 | 57 | 67 |
| DA, DB | 48 | 42 | 32 | 53 | 44 | 46 | - | - | - | 28 | 49 | 59 |
| $\mathrm{C}_{n}$ | 28 | 15 | - | 33 | 25 | 23 | - | - | - | 18 | 26 | 32 |
| $\mathrm{l}_{8-0}$ | 58 | 55 | 45 | 64 | 57 | 55 | - | 29 | 21 | 46 | 60 | 71 |
| CP | 48 | 34 | 34 | 54 | 44 | 46 | 18 | - | 18 | 33 | 49 | 53 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | 21 | - | - | 23 | - | - | - | - | - | - | 23 | 15 |
| MSS | 35 | - | 35 | 35 | 35 | 35 | - | - | - | - | 35 | - |
| EA | 48 | 42 | 32 | 53 | 44 | 46 | - | - | - | 28 | 49 | 59 |

NOTES:

1. A "-" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output..
3. Standard Functions: See Table 2, Increment SF4: F=S+1+Cn and Decrement SF3: F=S-2+Cn

MULTIPLY INSTRUCTIONS (SF0, SF2, SF6)

| FROM | то |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $\mathrm{C}_{\mathrm{n}+4}$ | $\overline{\mathbf{G}}, \overline{\mathrm{P}}$ | Z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | WRITE | $\mathrm{QlO}_{0,3}$ | $\mathrm{SIO}_{0}$ |
| A, B Addr | MSS | (56) | (46) | - | - | (54) | (54) | (22) | - | - | (38) |
|  | IS | (56) | (46) | (42) | - | - | - | (22) | - | - | (38) |
|  | LSS | (56) | (46) | (42) | - | - | - | (22) | - | - | (38) |
| DA, DB | MSS | (48) | (42) | - | - | (44) | (46) | - | - | - | (28) |
|  | IS | (48) | (42) | (32) | - | - | - | - | - | - | (28) |
|  | LSS | (48) | (42) | (32) | - | - | - | - | - | - | (28) |
| $\mathrm{C}_{n}$ | MSS | 32 | (15) | - | - | (25) | (23) | - | - | - | (18) |
|  | IS | (28) | (15) | - | - | - | - | - | - | - | (18) |
|  | LSS | (28) | (15) | - | - | - | - | - | - | - | (18) |
| $l_{8-0}$ | MSS | 86 | 67 | - | - | 78 | 78 | - | - | (21) | 65* |
|  | IS | 86 | 67 | 64 | - | - | - | - | - | (21) | 65* |
|  | LSS | 86 | 67 | 64 | 26 | - | - | - | (29) | (21) | 65* |
| CP | MSS | (48) | (34) | - | - | (44) | (46) | (18) | - | (18) | (33) |
|  | IS | (48) | (34) | (34) | - | - | - | (18) | - | (18) | (33) |
|  | LSS | 87 | 68 | 63 | 27 | - | - | (18) | - | (18) | 66 |
| Z | MSS | 60 | 41 | - | - | 52 | 52 | - | - | - | 38 |
|  | IS | 60 | 41 | 38 | - | - | - | - | - | - | 38 |
|  | LSS | - | - | - | - | - | - | - | - | - | - |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (21) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A" " " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. A number in parenthesis means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Tests.
4. Unsigned Multiply

SFO: $F=S+C_{n}$ if $Z=0$
$F=S+R+C_{n}$ if $Z=1$
$Y_{3}=C_{n+4}$ (MSS)
$Z=\mathrm{Q}_{0}$ (LSS)
$Y=$ Log. $\mathrm{F} / 2$
$\mathrm{Q}=$ Log. $\mathrm{Q} / 2$

Two's Complement Multiply
SF2: $F=S+C_{n}$ if $Z=0$
$F=R+S+C_{n}$ if $Z=1$
$\mathrm{Y}_{3}=\mathrm{F}_{3} \oplus$ OVR (MSS)
$Z=\mathrm{Q}_{0}$ (LSS)
$Y=\log . F / 2$
$Q=$ Log. $Q / 2$

Two's Complement Multiply Last Cycle
SF6: $F=S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$\mathrm{Y}_{3}=\mathrm{OVR} \oplus \mathrm{F}_{3}(\mathrm{MSS})$
$Z=Q_{0}$ (LSS)
$Y=$ Log. $F / 2$
$\mathrm{Q}=\log . \mathrm{Q} / 2$

## IDT39C203A GUARANTEED MILITARY RANGE PERFORMANCE DIVIDE INSTRUCTIONS (SFA, SFC, SFE)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $\mathrm{C}_{\mathrm{n}+4}$ | $\overline{\mathbf{G}}, \overline{\mathbf{P}}$ | Z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | WRITE | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (56) | 58/(46) | - | (62)/- | (54) | (54) | (22) | - | - | (57) |
|  | IS | (56) | (46) | (42) | (62) $/-$ | - | - | (22) | - | - | (57) |
|  | LSS | (56) | (46) | (42) | (62)/- | - | - | (22) | - | - | (57) |
| DA, DB | MSS | (48) | 53/(42) | - | (53)/- | (44) | (46) | - | - | - | (49) |
|  | IS | (48) | (42) | (32) | (53)/- | - | - | - | - | - | (49) |
|  | LSS | (48) | (42) | (32) | (53)/- | - | - | - | - | - | (49) |
| $\mathrm{C}_{n}$ | MSS | (28) | 30/(15) | - | (33)/- | (25) | (23) | - | - | - | 29 |
|  | IS | (28) | (15) | - | (33)/- | - | - | - | - | - | (26) |
|  | LSS | (28) | (15) | - | (33)/- | - | - | - | - | - | (26) |
| $\mathrm{I}_{8-0}$ | MSS | (58)/77 | 71/63 | - | (64)/26 | (57)/73 | (55)/73 | - | - | (21) | 61/78* |
|  | IS | (58)/77 | (55)/63 | (45)/63 | (64) | - | - | - | - | (21) | (60)/78* |
|  | LSS | (58)/77 | (55)/63 | (45)/63 | (64) | - | - | - | (29) | (21) | (60)/78* |
| CP | MSS | (48)/78 | 41/64 | - | (54)/27 | (44)/59 | (46)/59 | (18) | - | (18) | (49)/74 |
|  | IS | (48) | (34) | (34) | (54) | - | - | (18) | - | (18) | (49) |
|  | LSS | (48) | (34) | (34) | (54) | - | - | (18) | - | (18) | (49) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | -/50 | -/37 | -137 | - | - | - | - | - | - | -/52 |
|  | LSS | - 150 | $-137$ | -/37 | - | - | - | - | - | - | -/52 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (21) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A" - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. A number is parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
4. If two delays are given, the first is for 1st divide and normalization; the second is for two's complement divide and two's complement divide correction.
5. Double Length Normalize and First Divide Op SFA: $F=S+C_{n}$

$$
\begin{aligned}
& \mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}(\mathrm{MSS}) \\
& \mathrm{C}_{n+4}=\mathrm{F}_{3} \oplus \mathrm{~F}_{2}(\mathrm{MSS}) \\
& \mathrm{OVR}=\mathrm{F}_{2} \oplus \mathrm{~F}_{1}(\mathrm{MSS}) \\
& \mathrm{Z}=\bar{Q}_{0} \bar{Q}_{1} \mathrm{Q}_{2} \bar{Q}_{3} \bar{F}_{0} F_{1} \vec{F}_{2} F_{3} \\
& \mathrm{Y}=\text { Log. } 2 F \\
& \mathrm{Q}=\text { Log. } 2 \mathrm{Q}
\end{aligned}
$$

> Two's Complement Divide SFC: $F=R+S+C_{n}$ if $Z=0$ $F=S-R-1+C_{n}$ if $Z=1$
> $Y=$ Log. $2 F$
> $Q=$ Log. $2 Q$
> $S_{3}=\mathrm{F}_{3} \Theta_{3} R_{3}$ (MSS)
> $Z=F_{3} \mathrm{R}_{3}$ (MSS) from
> previous cycle

Two's Complement Divide Correction and Remainder SFE: $F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=F$
$\mathrm{Q}=$ Log. 2Q
$Z=F_{3} \bigoplus R_{3}(M S S)$ from previous cycle

## IDT39C203A GUARANTEED MILITARY RANGE PERFORMANCE BCD INSTRUCTIONS <br> (SF1, SF7, SF9, SFB, SFD, SFF)

| FROM | то |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\bar{G}, \bar{P}$ | Z | N | OVR | $\begin{aligned} & \text { DA, } \\ & \text { DB } \end{aligned}$ | WRITE | $\mathrm{QlO}_{0,3}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{3}$ | $\begin{gathered} \mathrm{SIO}_{0} \\ \text { PARITY } \end{gathered}$ |
| A, B Addr | MSS | 60 | 52 | - | (62) | 56 | 56 | (22) | - | - | 48 | (57) | (67) |
|  | IS | 60 | 52 | 46 | (62) | - | - | (22) | - | - | 48 | (57) | (67) |
|  | LSS | 60 | 52 | 46 | (62) | - | - | (22) | - | - | 48 | (57) | (67) |
| DA, DB | MSS | 50 | 43 | - | (53) | 51 | 51 | - | - | - | 40 | (49) | (59) |
|  | IS | 50 | 43 | 40 | (53) | - | - | - | - | - | 40 | (49) | (59) |
|  | LSS | 50 | 43 | 40 | (53) | - | - | - | - | - | 40 | (49) | (59) |
| $\mathrm{C}_{n}$ | MSS | 31 | 21 | - | 35 | 30 | 30 | - | - | - | 27 | 31 | 38 |
|  | IS | 31 | 21 | - | 35 | - | - | - | - | - | 27 | 31 | 38 |
|  | LSS | 31 | 21 | - | 35 | - | - | - | - | - | 27 | 31 | 38 |
| $1_{8-0}$ | MSS | 61 | (55) | - | (64)/40(1) | 58 | 58 | - | - | (21) | (46) | (60) | (71) |
|  | IS | 61 | (55) | 56 | (64)/40 ${ }^{(1)}$ | - | - | - | - | (21) | (46) | (60) | (71) |
|  | LSS | 61 | (55) | 56 | (64)/40 ${ }^{(1)}$ | - | - | - | (29) | (21) | (46) | (60) | (71) |
| CP | MSS | 54 | 43 | - | 56/27(1) | 53 | 53 | (18) | - | (18) | 34 | 50 | 59 |
|  | IS | 54 | 43 | 42 | 56/27 ${ }^{(1)}$ | - | - | (18) | - | (18) | 34 | 50 | 59 |
|  | LSS | 54 | 43 | 42 | 56/27(1) | - | - | (18) | - | (18) | 34 | 50 | 59 |
| $\mathrm{SIO}_{0-3}$ | Any | (21) | - | - | - | - | - | - | - | - | - | - | - |

NOTES:

1. Binary-to-BCD and multiprecision Binary-to-BCD instructions only.
2. BCD-to-binary conversion (SF1), Binary-to-BCD conversion (SF9), BCD subtract (SFD, SFF), BCD divide by two (SF7), BCD add (SFB)
3. A "-" means the delay path does not exist.
4. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
5. If two delays are given, the first is for 1st divide and normalization; the second is for two's complement divide and two's complement divide cor rection.

## IDT39C203A GUARANTEED MILITARY RANGE PERFORMANCE SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF5)

| FROM | T0 |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\boldsymbol{G}, \mathbf{P}$ | z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | WRITE | $\mathrm{QlO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | 91 | 78 | - | 42 | 85 | 85 | (22) | - | - | 102 |
|  | IS | (56) | (46) | (42) | - | - | - | (22) | - | - | (57) |
|  | LSS | (56) | (46) | (42) | - | - | - | (22) | - | - | (57) |
| DA, DB | MSS | 86 | 74 | - | 37 | 81 | 81 | - | - | - | 90 |
|  | IS | (48) | (42) | (32) | - | - | - | - | - | - | (49) |
|  | LSS | (48) | (42) | (32) | - | - | - | - | - | - | (49) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | 29 | (15) | - | - | 28 | (23) | - | - | - | (26) |
|  | IS | (28) | (15) | - | - | - | - | - | - | - | (26) |
|  | LSS | (28) | (15) | - | - | - | - | - | - | - | (26) |
| $\mathrm{I}_{8-0}$ | MSS | 78 | 63 | - | 26 | 78 | 70 | - | - | (21) | 87* |
|  | IS | 78 | 63 | 58 | - | - | - | - | - | (21) | 87* |
|  | LSS | 78 | 63 | 58 | - | - | - | - | (29) | (21) | 87* |
| CP | MSS | 85 | 74 | - | 37 | 81 | 81 | (18) | - | (18) | 98 |
|  | IS | (48) | (34) | (34) | - | - | - | (18) | - | (18) | (49) |
|  | LSS | (48) | (34) | (34) | - | - | - | (18) | - | (18) | (49) |
| z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | 52 | 37 | 32 | - | - | - | - | - | - | 61 |
|  | LSS | 52 | 37 | 32 | - | - | - | - | - | - | 61 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (21) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A " -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. A number is parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
4. SF5: $F=S+C_{n}$ if $Z=0, \quad Y_{3}=S_{3} \oplus F_{3}(M S S)$,

$$
\begin{array}{ll}
F=S+C_{n} \text { if } Z=0, & Y_{3}=S_{3}\left({ }^{( }\right) F_{3}(, \\
F=S+S_{n} \text { if }=1,
\end{array}
$$

$Q=Q$
$N=F_{3}$ if $Z=0$
$N=F_{3}$ if $Z=0$
$N=F_{3} \oplus S_{3}$ if $Z=1$

IDT39C203A GUARANTEED MILITARY RANGE PERFORMANCE SINGLE LENGTH NORMALIZATION (SF8)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}, ~ \bar{P}}$ | Z | N | OVR | $\begin{aligned} & \text { DA, } \\ & \text { DB } \end{aligned}$ | WRITE | $\mathrm{OlO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (56) | - | - | - | - | - | (22) | - | - | (57) |
|  | IS | (56) | (46) | (42) | - | - | - | (22) | - | - | (57) |
|  | LSS | (56) | (46) | (42) | - | - | - | (22) | - | - | (57) |
| DA, DB | MSS | (48) | - | - | - | - | - | - | - | - | (49) |
|  | IS | (48) | (42) | (32) | - | - | - | - | - | - | (49) |
|  | LSS | (48) | (42) | (32) | - | - | - | - | - | - | (49) |
| $C_{n}$ | MSS | (28) | - | - | - | - | - | - | - | - | (26) |
|  | IS | (28) | (15) | - | - | - | - | - | - | - | (26) |
|  | LSS | (28) | (15) | - | - | - | - | - | - | - | (26) |
| $\mathrm{I}_{8-0}$ | MSS | (58) | 38 | - | 26 | 22 | 22 | - | - | (21) | 60* |
|  | IS | (58) | (55) | (45) | 26 | - | - | - | - | (21) | 60* |
|  | LSS | (58) | (55) | (45) | 26 | - | - | - | (29) | (21) | 60* |
| CP | MSS | (48) | 25 | - | 27 | 21 | 25 | (18) | - | (18) | (49) |
|  | IS | (48) | (34) | (34) | 27 | - | - | (18) | - | (18) | (49) |
|  | LSS | (48) | (34) | (34) | 27 | - | - | (18) | - | (18) | (49) |
| $\mathrm{SIO}_{0}, \mathrm{SlO}_{3}$ | Any | (21) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A " -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "** is the delay to correct data on an enabled output.
3. A number is parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
4. $\mathrm{SF}: \mathrm{F}=\mathrm{S}+\mathrm{C}_{\mathrm{n}}$

$$
\begin{aligned}
& N=Q_{n}(M S S) \\
& Y=F \\
& Q=\text { Log. } 2 Q
\end{aligned}
$$

## IDT39C203 GUARANTEED COMMERCIAL RANGE PERFORMANCE

The tables below specify the guaranteed performance of the IDT39C203 over the commercial operating range of 0 to $70^{\circ} \mathrm{C}$ with Vcc from 4.75 to 5.25 V . All data are in nanoseconds, with inputs switching between 0 and 3 V at $1 \mathrm{~V} / \mathrm{ns}$ and measurements made at 1.5 V . All outputs have maximum DC load.

Table 6. Clock and Write Pulse Characteristics All Functions

| Minimum Clock Low Time | 30ns |
| :--- | :---: |
| Minimum Clock High Time | 30ns |
| Minimum Time CP and WE both Low to Write | 15 ns |

Table 7. Enable/Disable Times All Functions ${ }^{(1)}$

| FROM | TO | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| $\overline{O E}_{Y}$ | $Y$ | 25 | 21 |
| $\overline{O E_{B}}$ | DB | 25 | 21 |
| $\overline{E A}$ | DA | 25 | 21 |
| $\mathrm{I}_{8}$ | SIO | 25 | 21 |
| $\mathrm{I}_{8}$ | QIO | 38 | 38 |
| $\mathrm{I}_{8,7,6,5}$ | QIO | 38 | 38 |
| $\mathrm{I}_{4,3,2,1,0}$ | QIO | 38 | 35 |
| LSS | WRITE | 25 | 21 |

NOTE:

1. $C_{L}=5 p F$ for output disable tests. Measurement is made to a
0.5 V change on the output.

Table 8. Set-up and Hold Times All Functions

|  |  | HIGH-TO-LOW LOW-TO-HIGH |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | WITH RESPECT TO | SET-UP | HOLD | SET-UP | HOLD | COMMENTS |
| $Y$ | CP | Don't Care | Don't Care | 14 | 3 | Store Y in RAM/Q ${ }^{(1)}$ |
| WE HIGH | CP | 15 |  |  | 0 | Prevent Writing |
| WE LOW | CP | Don't Care | Don't Care | 15 | 0 | Write into RAM |
| A, B Source | CP | 20 | 3 | Don't Care | Don't Care | Latch Data from RAM Out |
| $B$ Destination | CP | 6 |  |  | 3 | Write Data into B Address |
| $\mathrm{OlO}_{0.3}$ | CP | Don't Care | Don't Care | 17 | 3 | Shift Q |
| $\mathrm{I}_{8,7,6,5}$ | CP | 12 | - | 20 | 0 | Write into $\mathrm{Q}^{(2)}$ |
| IEN HIGH | CP | 24 |  |  | 0 | Prevent Writing into Q |
| IEN LOW | CP | Don't Care | Don't Care | 21 | 0 | Write into Q |
| $\mathrm{I}_{4,3,2,1,0}$ | CP | 18 | - | 32 | 0 | Write into $Q^{(2)}$ |

## NOTES:

1. The internal $Y$-bus to RAM set-up condition will be met $5 n$ s after valid $Y$ output $\left(\overline{O E}{ }_{Y}=L\right)$
2. The set-up time with respect to $C P$ falling edge is to prevent writing. The set-up time with respect to $C P$ rising edge is to enable writing.
3. For all other set-up conditions not specified in this table, the set-up time should be the delay to stable $Y$ output plus the $Y$ to RAM internal set-up time. Even if the RAM is not being loaded, this set-up condition ensures valid writing into the Q register and sign compare flip-flop.
4. WE controls writing into the RAM. IEN controls writing into $Q$ and, indirectly, controls WE through the WRITE/MSS output. To prevent writing. IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and IEN LOW set-up times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH.
5. A and $B$ addresses must be set up prior to the clock HIGH-TO-LOW transition to latch data at the RAM output.
6. Writing occurs when CP and WE are both LOW. The B address should be stable during this entire period.
7. Because $I_{8,7,6,5}$ controls the writing or not writing of data into RAM and $Q$, they should be stable during the entire clock LOW time unless IEN is HIGH, which prevents writing.
8. The set-up time prior to the clock LOW-TO-HIGH transition occurs in parallel with the set-up time prior to the clock HIGH-TO-LOW transition and the clock LOW time. The actual set-up time requirement on $\mathrm{I}_{4,3,2,1,0}$ relative to the clock LOW-TO-HIGH transition is the longer of (1) the set-up time prior to clock $L \rightarrow H$ and (2) the sum of the set-up time prior to clock $H \rightarrow L$ and the clock LOW time.

## IDT39C203 GUARANTEED COMMERCIAL RANGE PERFORMANCE

STANDARD FUNCTIONS AND INCREMENT/DECREMENT BY ONE OR TWO INSTRUCTIONS (SF3, SF4)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $Y$ | $C_{n+4}$ | $\bar{G}, \bar{P}$ | Z | N | OVR | DA, | WRITE | $\mathrm{QIO}_{0,3}$ | SIO 0 | $\mathrm{SIO}_{3}$ |  |
| A, B Addr | 67 | 55 | 52 | 74 | 61 | 67 | 28 | - | - | 41 | 62 | 78 |
| DA, DB | 58 | 50 | 40 | 65 | 54 | 58 | - | - | - | 35 | 59 | 65 |
| $\mathrm{C}_{n}$ | 33 | 18 | - | 35 | 28 | 27 | - | - | - | 23 | 30 | 38 |
| $\mathrm{l}_{8-0}$ | 64 | 64 | 50 | 72 | 61 | 62 | - | 34 | 26* | 50* | 62* | 74* |
| CP | 58 | 42 | 43 | 61 | 54 | 58 | 22 | - | 22 | 37 | 54 | 60 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | 23 | - | - | 29 | - | - | - | - | - | - | 29 | 19 |
| MSS | 44 | - | 44 | 44 | 44 | 44 | - | - | - | - | 44 | - |
| EA | 58 | 50 | 40 | 65 | 54 | 58 | - | - | - | 35 | 59 | 65 |

NOTES:

1. A" -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. Standard Functions: See Table 2, Increment SF4: $F=S+1+C_{n}$ and Decrement SF3: $F=S-2+C_{n}$

## MULTIPLY INSTRUCTIONS (SF0, SF2, SF6)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\bar{G}, \overline{\bar{P}}$ | z | N | OVR | $\begin{aligned} & \text { DA, } \\ & \text { DB } \end{aligned}$ | WRITE | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{0}$ |
| A, B Addr | MSS | (67) | (55) | - | - | (61) | (67) | (28) | - | - | (41) |
|  | IS | (67) | (55) | (52) | - | - | - | (28) | - | - | (41) |
|  | LSS | (67) | (55) | (52) | - | - | - | (28) | - | - | (41) |
| DA, DB | MSS | (58) | (50) | - | - | (54) | (58) | - | - | - | (35) |
|  | IS | (58) | (50) | (40) | - | - | - | - | - | - | (35) |
|  | LSS | (58) | (50) | (40) | - | - | - | - | - | - | (35) |
| $C_{n}$ | MSS | 35 | (18) | - | - | (28) | (27) | - | - | - | (23) |
|  | IS | (33) | (18) | - | - | - | - | - | - | - | (23) |
|  | LSS | (33) | (18) | - | - | - | - | - | - | - | (23) |
| $\mathrm{I}_{8-0}$ | MSS | 94 | 75 | - | - | 88 | 88 | - | - | (26)* | 73* |
|  | IS | 94 | 75 | 71 | - | - | - | - | - | (26)* | 73* |
|  | LSS | 94 | 75 | 71 | 30 | - | - | - | (34) | (26)* | 73* |
| CP | MSS | (58) | (42) | - | - | (54) | (58) | (22) | - | (22) | (37) |
|  | IS | (58) | (42) | (43) | - | - | - | (22) | - | (22) | (37) |
|  | LSS | 94 | 75 | 71 | 30 | - | - | (22) | - | (22) | 73 |
| Z | MSS | 64 | 45 | - | - | 58 | 58 | - | - | - | 43 |
|  | IS | 64 | 45 | 41 | - | - | - | - | - | - | 43 |
|  | LSS | - | - | - | - | - | - | - | - | - | - |
| $\mathrm{SIO}_{0}, \mathrm{SlO}_{3}$ | Any | (23) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A "-" means the delay path does not exist.
2. An "夫" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output. An "*" shown without a number means the output is disabled by the input or it is enabled but the delay to correct data is determined by something else.
3. A number in parentheses means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instructions Test.
4. Unsigned Multiply

SFO: $F=S+C_{n}$ if $Z=0$
$F=S+R+C_{n}$ if $Z=1$
$\mathrm{Y}=$ Log. $\mathrm{F} / 2$
$Q=$ Log. $Q / 2$
$Y_{3}=C_{n+4}$ (MSS)
$Z=Q_{0}$ (LSS)

Two's Complement Multiply
SF2: $F=S+C_{n}$ if $Z=0$
$F=R+S+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$Q=$ Log. $Q / 2$
$Y_{3}=F_{3} \oplus$ OVR (MSS)
$Z=Q_{0}$ (LSS)

Two's Complement Multiply Last Cycle
SF6: $F=S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=\log . F / 2$
$Q=$ Log. $Q / 2$
$Y_{3}=\mathrm{OVR} \oplus(\mathrm{MSS})$
$Z=Q_{0}$ (LSS)

## IDT39C203 GUARANTEED COMMERCIAL RANGE PERFORMANCE DIVIDE INSTRUCTIONS (SFA, SFC, SFE)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $\mathrm{C}_{\mathrm{n}+4}$ | $\overline{\mathrm{G}}, \overline{\mathrm{P}}$ | Z | $N$ | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | $\overline{\text { WRITE }} \overline{\text { MSS }}$ | Q10 $0_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (67) | 61/(55) | - | (74)/- | (61) | (67) | (28) | - | - | 62 |
|  | IS | (67) | (55) | (52) | (74)/- | - | - | (28) | - | - | 62 |
|  | LSS | (67) | (55) | (52) | (74)/- | - | - | (28) | - | - | 62 |
| DA, DB | MSS | (58) | 55/(50) | - | (65)/- | (54) | (58) | - | - | - | 59 |
|  | IS | (58) | (50) | (40) | (65)/- | - | - | - | - | - | 59 |
|  | LSS | (58) | (50) | (40) | (65)/- | - | - | - | - | - | 59 |
| $\mathrm{C}_{\text {n }}$ | MSS | (33) | 33/(18) | - | (35)/- | (28) | (27) | - | - | - | 32 |
|  | IS | (33) | (18) | - | (35)/- | - | - | - | - | - | 30 |
|  | LSS | (33) | (18) | - | (35)/- | - | - | - | - | - | 30 |
| $\mathrm{I}_{8-0}$ | MSS | (64)/84 | 75/68 | - | (72)/29 | (61)/77 | (62)/77 | - | - | (26)* | 63/83* |
|  | IS | (64)/84 | (64)/68 | (50)/70 | (72)/- | - | - | - | - | (26)* | (62)/83* |
|  | LSS | (64)/84 | (64)/68 | (50)70 | (72)/- | - | - | - | (34) | (26)* | (62)/83* |
| CP | MSS | (58)/85 | 46/69 | - | (61)/30 | (54)/66 | (58)/66 | (22) | - | (22) | (54)/79* |
|  | IS | (58) | (42) | (43) | (61)/- | - | - | (22) | - | (22) | (54) |
|  | LSS | (58) | (42) | (43) | (61)/- | - | - | (22) | - | (22) | (54) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | -/55 | -/39 | -/41 | - | - | - | - | - | - | -/54 |
|  | LSS | -/55 | -/39 | -/41 | - | - | - | - | - | - | -/54 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (23) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A" -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
3. A number is parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
4. If two delays are given, the first is for 1st divide and normalization; the second is for two's complement divide and two's complement divide correction.
5. Double Length Normalize and First Divide Op SFA: $F=S+C_{n}$
$Y=$ Log. 2F
$\mathrm{Q}=$ Log. 2 Q
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus R$ (MSS)
$C_{n+4}=F_{3} \oplus F_{2}$ (MSS)
$O V R=F_{2} \oplus F_{1}$ (MSS
$Z=\bar{Q}_{0} \bar{Q}_{1} Q_{2} \bar{Q}_{3} F_{0} F_{1} F_{2} F_{3}$

Two's Complement Divide
SFC: $F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=$ Log. 2F
$Q=$ Log. 2Q
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \bigoplus \mathrm{R}_{3}$ (MSS)
$Z=F_{3} \bigoplus R_{3}$ (MSS) from previous cycle

Two's Complement Divide Correction and Remainder SFE: $F=R+S+C_{n}$ if $Z=0$
$F=S-R-1+C_{n}$ if $Z=1$
$Y=F$
$\mathrm{Q}=$ Log. 2 Q
$Z=F_{3} \oplus R_{3}(M S S)$ from previous cycle

IDT39C203 GUARANTEED COMMERCIAL RANGE PERFORMANCE BCD INSTRUCTIONS
(SF1, SF7, SF9, SFB, SFD, SFF)

| FROM | то |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $\mathrm{C}_{\mathrm{n}+4}$ | $\bar{G}, \bar{P}$ | Z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | WRITE | $\mathrm{QlO}_{0,3}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{3}$ | $\underset{\text { PARITY }}{\mathrm{SIO}_{0}}$ |
| A, B Addr | MSS | 72 | 60 | - | (74) | 68 | 68 | (28) | - | - | 55 | (62) | (78) |
|  | IS | 72 | 60 | 55 | (74) | - | - | (28) | - | - | 55 | (62) | (78) |
|  | LSS | 72 | 60 | 55 | (74) | - | - | (28) | - | - | 55 | (62) | (78) |
| DA, DB | MSS | 61 | 52 | - | (65) | 59 | 59 | - | - | - | 45 | (59) | (65) |
|  | IS | 61 | 52 | 48 | (65) | - | - | - | - | - | 45 | (59) | (65) |
|  | LSS | 61 | 52 | 48 | (65) | - | - | - | - | - | 45 | (59) | (65) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | 36 | 23 | - | 37 | 33 | 33 | - | - | - | 30 | 36 | 44 |
|  | IS | 36 | 23 | - | 37 | - | - | - | - | - | 30 | 36 | 44 |
|  | LSS | 36 | 23 | - | 37 | - | - | - | - | - | 30 | 36 | 44 |
| $1_{8-0}$ | MSS | 72 | (64) | - | (72)/45 ${ }^{1}$ | 62 | (62) | - | - | (26) | (50) | (62) | (74) |
|  | IS | 72 | (64) | 63 | (72)/45 ${ }^{1}$ | - | - | - | - | (26) | (50) | (62) | (74) |
|  | LSS | 72 | (64) | 63 | (72)/45 ${ }^{1}$ | - | - | - | (34) | (26) | (50) | (62) | (74) |
| CP | MSS | 62 | 53 | - | 68/30 ${ }^{1}$ | 62 | 62 | (22) | - | (22) | 39 | 60 | 65 |
|  | IS | 62 | 53 | 50 | 68/30 ${ }^{1}$ | - | - | (22) | - | (22) | 39 | 60 | 65 |
|  | LSS | 62 | 53 | 50 | 68/30 ${ }^{1}$ | - | - | (22) | - | (22) | 39 | 60 | 65 |
| $\mathrm{SIO}_{0-3}$ | Any | (23) | - | - | - | - | - | - | - | - | - | - | - |

NOTES:

1. Binary-to- BCD and multiprecision Binary-to- BCD instructions only.
2. BCD-to-binary conversion (SF1), Binary-to-BCD conversion (SF9), BCD subtract (SFD, SFF), BCD divide by two (SF7), BCD add (SFB)
3. A number in parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C203 GUARANTEED COMMERCIAL RANGE PERFORMANCE <br> SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF5)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $\mathrm{C}_{\mathrm{n}+4}$ | $\overline{\mathbf{G}}, \overline{\mathbf{P}}$ | z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | WRITE | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | 97 | 84 | - | 45 | 89 | 89 | (28) | - | - | 105 |
|  | IS | (67) | (55) | (52) | - | - | - | (28) | - |  | (62) |
|  | LSS | (67) | (55) | (52) | - | - | - | (28) | - |  | (62) |
| DA, DB | MSS | 94 | 79 | - | 40 | 84 | 84 | - | - |  | 100 |
|  | IS | (58) | (50) | (40) | - | - | - | - | - |  | (59) |
|  | LSS | (58) | (50) | (40) | - | - | - | - | - |  | (59) |
| $\mathrm{C}_{n}$ | MSS | (33) | (18) | - | - | 32 | (27) | - | - |  | (30) |
|  | IS | (33) | (18) | - | - | - | - | - | - |  | (30) |
|  | LSS | (33) | (18) | - | - | - | - | - | - |  | (30) |
| $\mathrm{I}_{8-0}$ | MSS | 85 | 67 | - | 28 | 82 | 73 | - | - | (26) | 88* |
|  | IS | 85 | 67 | 63 | - | - | - | - | - | (26) | 88* |
|  | LSS | 85 | 67 | 63 | - | - | - | - | (34) | (26) | 88* |
| CP | MSS | 94 | 79 | - | 40 | 84 | 84 | (22) | - | (22) | 100 |
|  | IS | (58) | (42) | (43) | - | - | - | (22) | - | (22) | (54) |
|  | LSS | (58) | (42) | (43) | - | - | - | (22) | - | (22) | (54) |
| z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | 57 | 39 | 35 | - | - | - | - | - | - | 60 |
|  | LSS | 57 | 39 | 35 | - | - | - | - | - | - | 60 |
| $\mathrm{SiO}_{0}, \mathrm{SIO}_{3}$ | Any | (23) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A " - " means the delay path does not exist.
2. An " " means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
3. A number in parentheses means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table. This speci fication is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
4. SF5: $F=S+C_{n}$ if $Z=0, \quad Y_{3}=S_{3} \bigoplus F_{3}$ (MSS), $\quad Q=Q$
$F=\bar{S}+C_{n}$ if $Z=1, \quad Z=S_{3}$ (MSS), $\quad N=F_{3}$ if $Z=0$
$N=F_{3} \oplus S_{3}$ if $Z=1$

IDT39C203 COMMERCIAL RANGE PERFORMANCE SINGLE LENGTH NORMALIZATION (SF8)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}}, \overline{\mathbf{P}}$ | Z | N | OVR | DA, DB | WRITE | $\mathrm{QlO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (67) | - | - | - | - | - | (28) | - | - | (62) |
|  | IS | (67) | (55) | (52) | - | - | - | (28) | - | - | (62) |
|  | LSS | (67) | (55) | (52) | - | - | - | (28) | - | - | (62) |
| DA, DB | MSS | (58) | - | - | - | - | - | - | - | - | (59) |
|  | IS | (58) | (50) | (40) | - | - | - | - | - | - | (59) |
|  | LSS | (58) | (50) | (40) | - | - | - | - | - | - | (59) |
| $\mathrm{C}_{n}$ | MSS | (33) | - | - | - | - | - | -- | - | - | (30) |
|  | IS | (33) | (18) | - | - | - | - | - | - | - | (30) |
|  | LSS | (33) | (18) | - | - | - | - | - | - | - | (30) |
| $1_{8-0}$ | MSS | (64) | 37 | - | 29 | 24 | 24 | - | - | (26) | (62)* |
|  | IS | (64) | (64) | (50) | 29 | - | - | - | - | (26) | (62)* |
|  | LSS | (64) | (64) | (50) | 29 | - | - | - | (34) | (26) | (62)* |
| CP | MSS | (58) | 29 | - | 30 | 26 | 29 | (22) | - | (22) | (54) |
|  | IS | (58) | (42) | (43) | 30 | - | - | (22) | - | (22) | (54) |
|  | LSS | (58) | (42) | (43) | 30 | - | - | (22) | - | (22) | (54) |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (23) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A " -" means the delay path does not exist.
2. An "夫" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "夫" is the delay to correct data on an enabled output. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
3. A number is parantheses means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
4. $\mathrm{SF}: \mathrm{F}=\mathrm{S}+\mathrm{C}_{\mathrm{n}}$
$\mathrm{N}=\mathrm{Q}_{3}$ (MSS)
$\mathrm{Y}=\mathrm{F}$
$\mathrm{C}_{n+4}=\mathrm{Q}_{3} \oplus \mathrm{Q}_{2}$ (MSS)
$\mathrm{OVR}=\mathrm{Q}_{2} \oplus \mathrm{Q}_{1}(\mathrm{MSS})$
$Q=L O G 2 Q$

## IDT39C203 GUARANTEED MILITARY RANGE PERFORMANCE

The tables below specify the guaranteed performance of the IDT39C203 over the military operating range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{cc}}$ from 4.5 to 5.5 V . All data are in nanoseconds, with inputs switching between 0 and 3 V at $1 \mathrm{~V} / \mathrm{ns}$ and measurements made at 1.5 V . All outputs have maximum DC load.

Table 9. Clock and Write Pulse Characteristics All Functions

| Minimum Clock Low Time | 30ns |
| :--- | :---: |
| Minimum Clock High Time | 30ns |
| Minimum Time CP and WE both Low to Write | 30ns |

Table 10. Enable/Disable Times All Functions ${ }^{(1)}$

| FROM | TO | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| $\overline{O E}_{Y}$ | $Y$ | 25 | 21 |
| $\overline{O E}_{B}$ | DB | 25 | 21 |
| $E A$ | $D A$ | 25 | 21 |
| $\mathrm{I}_{8}$ | SIO | 25 | 21 |
| $\mathrm{I}_{8}$ | QIO | 38 | 38 |
| $\mathrm{I}_{8,7,6.5}$ | QIO | 38 | 38 |
| $\mathrm{I}_{4,3,2.1,0}$ | QIO | 38 | 35 |
| [SS | WRITE | 30 | 25 |

## NOTE:

1. $C_{L}=5.0 \mathrm{pF}$ for output disable tests. Measurement is made to a 0.5 V change on the output.

Table 11. Set-up and Hold Times All Functions

|  |  | HIGH-TO-LOW LOW-TO-HIGH |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | WITH RESPECT TO | SET-UP | HOLD | SET-UP | HOLD | COMMENTS |
| $Y$ | CP | Don't Care | Don't Care | 14 | 3 | Store Y in RAM/Q ${ }^{(1)}$ |
| WE HIGH | CP | 15 |  |  | 0 | Prevent Writing |
| WE LOW | CP | Don't Care | Don't Care | 15 | 0 | Write into RAM |
| A, B Source | CP | 20 | 3 | Don't Care | Don't Care | Latch Data from RAM Out |
| B Destination | CP | 6 |  |  | 3 | Write Data into B Address |
| $\mathrm{QIO}_{0.3}$ | CP | Don't Care | Don't Care | 17 | 3 | Shift Q |
| $\mathrm{I}_{8,7,6,5}$ | CP | 12 | - | 20 | 0 | Write into $Q^{(2)}$ |
| IEN HIGH | CP | 24 |  |  | 0 | Prevent Writing into Q |
| IEN LOW | CP | Don't Care | Don't Care | 21 | 0 | Write into Q |
| $\mathrm{I}_{4,3,2,1,0}$ | CP | 18 | - | 32 | 0 | Write into $Q^{(2)}$ |

## NOTES:

1. The internal Y -bus to RAM set-up condition will be met $5 n$ s after valid Y output ( $\overline{\mathrm{OE}}_{\mathrm{Y}}=\mathrm{L}$ )
2. The set-up time with respect to $C P$ falling edge is to prevent writing. The set-up time with respect to $C P$ rising edge is to enable writing.
3. For all other set-up conditions not specified in this tabie, the sel-up time shouid be the delay to stable $Y$ output plus the $Y$ to RAM internal set-up time. Even if the RAM is not being loaded, this set-up condition ensures valid writing into the $Q$ register and sign compare flip-flop.
4. WE controls writing into the RAM. IEN controls writing into $Q$ and, indirectly, controls $\overline{W E}$ through the WRITE/MSS output. To prevent writing. IEN and WE must go HIGH during the entire clock LOW time. They may go LOW after the clock has gone LOW to cause a write, provided the WE LOW and IEN LOW set-up times are met. Having gone LOW, they should not be returned HIGH until after the clock has gone HIGH.
5. $A$ and $B$ addresses must be set up prior to the clock HIGH-TO-LOW transition to latch data at the RAM output.
6. Writing occurs when $C P$ and WE are both LOW. The $B$ address should be stable during this entire period.
7. Because $I_{8,7,6.5}$ controls the writing or not writing of data into RAM and $Q$, they should be stable during the entire clock LOW time unless IEN is HIGH, which prevents writing.
8. The set-up time prior to the clock LOW-TO-HIGH transition occurs in parallel with the set-up time prior to the clock HIGH-TO-LOW transition and the clock LOW time. The actual set-up time requirement on $\mathrm{I}_{4,3,2,1,0}$ relative to the clock LOW-TO-HIGH transition is the longer of (1) the set-up time prior to clock $L \rightarrow H$ and (2) the sum of the set-up time prior to clock $H \rightarrow L$ and the clock LoW time.

IDT39C203 GUARANTEED MILITARY RANGE PERFORMANCE
STANDARD FUNCTIONS AND INCREMENT/DECREMENT BY ONE OR TWO INSTRUCTIONS (SF3, SF4)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y | $C_{n+4}$ | $\bar{G}, \overline{\bar{P}}$ | Z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | WRITE | $\mathrm{OlO}_{0,3}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{3}$ | $\begin{aligned} & \mathrm{SIO}_{0} \\ & \text { PARITY } \end{aligned}$ |
| A, B Addr | 70 | 58 | 52 | 78 | 68 | 67 | 28 | - | - | 47 | 71 | 84 |
| DA, DB | 60 | 52 | 40 | 66 | 55 | 58 | - | - | - | 35 | 61 | 74 |
| $\mathrm{C}_{\mathrm{n}}$ | 35 | 19 | - | 41 | 31 | 29 | - | - | - | 23 | 33 | 40 |
| $\mathrm{I}_{8-0}$ | 72 | 69 | 56 | 80 | 71 | 69 | - | 36 | 26* | 58* | 75* | 89* |
| CP | 60 | 42 | 43 | 67 | 55 | 58 | 22 | - | 22 | 41 | 61 | 66 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | 26 | - | - | 29 | - | - | - | - | - | - | 29 | 19 |
| MSS | 44 | - | 44 | 44 | 44 | 44 | - | - | - | - | 44 | - |
| EA | 60 | 52 | 40 | 66 | 55 | 58 | - | - | - | 35 | 61 | 74 |

NOTES:

1. A " - " means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output.
3. Standard Functions: See Table 2, Increment SF4: $F=S+1+C_{n}$ and Decrement $S F 3: F=S-2+C_{n}$

MULTIPLY INSTRUCTIONS (SF0, SF2, SF6)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}, \bar{P}}$ | Z | $N$ | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | $\overline{\text { WRITE }}$ | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{0}$ |
| A, B Addr | MSS | (70) | (58) | - | - | (68) | (67) | (28) | - | - | (47) |
|  | IS | (70) | (58) | (52) | - | - | - | (28) | - | - | (47) |
|  | LSS | (70) | (58) | (52) | - | - | - | (28) | - | - | (47) |
| DA, DB | MSS | (60). | (52) | - | - | (55) | (58) | - | - | - | (35) |
|  | IS | (60) | (52) | (40) | - | - | - | - | - | - | (35) |
|  | LSS | (60) | (52) | (40) | - | - | - | - | - | - | (35) |
| $\mathrm{C}_{\mathrm{n}}$ | MSS | 40 | (19) | - | - | (31) | (29) | - | - | - | (23) |
|  | IS | (35) | (19) | - | - | - | - | - | - | - | (23) |
|  | LSS | (35) | (19) | - | - | - | - | - | - | - | (23) |
| $\mathrm{I}_{8-0}$ | MSS | 108 | 84 | - | - | 98 | 98 | - | - | (26) | 81* |
|  | IS | 108 | 84 | 80 | - | - | - | - | - | (26) | 81* |
|  | LSS | 108 | 84 | 80 | 33 | - | - | - | (36) | (26) | 81* |
| CP | MSS | 62 | (42) | - | - | (55) | (58) | (22) | - | (22) | (41) |
|  | IS | (60) | (42) | (43) | - | - | - | (22) | - | (22) | (41) |
|  | LSS | 109 | 85 | 79 | 34 | - | - | (22) | - | (22) | 82 |
| Z | MSS | 75 | 51 | - | - | 65 | 65 | - | - | - | 48 |
|  | IS | 75 | 51 | 47 | - | - | - | - | - | - | 48 |
|  | LSS | - | - | - | - | - | - | - | - | - | - |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (26) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A " -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
3. A number in parentheses means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. Unsigned Multiply
$S F O: F=S+C_{n}$ if $Z=0$
$F=S+R+C_{n}$ if $Z=1$
$Y=$ Log. $F / 2$
$\mathrm{Q}=$ Log. $\mathrm{Q} / 2$
$Y_{3}=C_{n+4}$ (MSS)
$Z=Q_{0}$ (LSS)

Two's Complement Multiply
SF2: $F=S+C_{n}$ if $Z=0$
$F=R+S+C_{n}$ if $Z=1$
$Y=$ Log. $\mathrm{F} / 2$
$Q=$ Log. $Q / 2$
$Y_{3}=F_{3} \oplus$ OVR (MSS)
$\mathrm{Z}=\mathrm{Q}_{0}$ (LSS)

Two's Complement Multiply Last Cycle
SF6: $F=S+C_{n}$ if $Z=0$

$$
\begin{aligned}
& F=S-R-1+C_{n} \text { if } Z=1 \\
& Y=L o g . F / 2 \\
& Q=\text { Log. } Q / 2 \\
& Y_{3}=O V R\left(F_{3}(M S S)\right. \\
& Z=Q_{0}(L S S)
\end{aligned}
$$

IDT39C203 GUARANTEED MILITARY RANGE PERFORMANCE DIVIDE INSTRUCTIONS (SFA, SFC, SFE)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}, \bar{P}}$ | Z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | WRITE | $\mathrm{OlO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (70) | 72/(58) | - | (78)/- | (68) | (67) | (28) | - | - | (71) |
|  | IS | (70) | (58) | (52) | (78)/- | - | - | (28) | - | - | (71) |
|  | LSS | (70) | (58) | (52) | (78)/- | - | - | (28) | - | - | (71) |
| DA, DB | MSS | (60) | 66/(52) | - | (66)/- | (55) | (58) | - | - | - | (61) |
|  | IS | (60) | (52) | (40) | (66)/- | - | - | - | - | - | (61) |
|  | LSS | (60) | (52) | (40) | (66)/- | - | - | - | - | - | (61) |
| $C_{n}$ | MSS | (35) | 37/(19) | - | (41)/- | (31) | (29) | - | - | - | 36 |
|  | IS | (35) | (19) | - | (41)/- | - | - | - | - | - | (33) |
|  | LSS | (35) | (19) | - | (41)/- | - | - | - | - | - | (33) |
| $\mathrm{I}_{8-0}$ | MSS | (72)/96 | 89/79 | - | (80)/33 | (71)/91 | (69)/91 | - | - | (26) | 76/98 |
|  | IS | (72)/96 | (69)/79 | (56)/79 | (80)/- | - | - | - | - | (26) | (75)/98* |
|  | LSS | (72)/96 | (69)/79 | (56)/79 | (80)/- | - | - | - | (36) | (26) | (75)/98* |
| CP | MSS | (60)/97 | 51/80 | - | (67)/34 | (55)/74 | (58)/74 | (22) | - | (22) | (61)/93 |
|  | IS | (60) | (42) | (43) | (67)/- | - | - | (22) | - | (22) | (61) |
|  | LSS | (60) | (42) | (43) | (67)/- | - | - | (22) | - | (22) | (61) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | -/63 | -/46 | -/46 | - | - | - | - | - | - | -/65 |
|  | LSS | -/63 | -/46 | -/46 | - | - | - | - | - | - | -/65 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (26) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A " -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
3. A number in parentheses means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. Double Length Normalize and First Divide Op
$S F A: F=S+C_{n}$
$Y=$ Log. $2 F$
$Q=$ Log. 20
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS)
$C_{n+4}=F_{3} \oplus F_{2}$ (MSS)
$\mathrm{OVR}=\mathrm{F}_{2} \bigoplus_{\mathrm{O}} \mathrm{F}_{1}(\mathrm{MSS})$
$\mathrm{Z}=\bar{Q}_{0} \mathrm{Q}_{1} \mathrm{Q}_{2} \mathrm{Q}_{3} \vec{F}_{0} F_{1} F_{2} F_{3}$

Two's Complement Divide SFC: $F=R+S+C_{n}$ if $Z=0$ $F=S-R-1+C_{n}$ if $Z=1$ $Y=$ Log. 2F
$\mathrm{Q}=\log$. 2Q
$\mathrm{SIO}_{3}=\mathrm{F}_{3} \oplus \mathrm{R}_{3}$ (MSS)
$Z=F_{3} \oplus R_{3}$ (MSS) from previous cycle

Two's Complement Divide Correction and Remainder SFE: $F=R+S+C_{n}$ if $Z=0$

$$
F=S-R-1+C_{n} \text { if } Z=1
$$

$Y=F$
$Q=\log .2 Q$
$Z=F_{3} \oplus R_{3}(M S S)$ from previous cycle

IDT39C203 GUARANTEED MILITARY RANGE PERFORMANCE BCD INSTRUCTIONS (SF1, SF7, SF9, SFB, SFD, SFF)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\bar{G}, \bar{P}$ | Z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | WRITE | $\mathrm{QlO}_{0,3}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{3}$ | $\underset{\text { PARITY }}{\mathrm{SIO}_{0}}$ |
| A, B Addr | MSS | 75 | 65 | - | (78) | 70 | 70 | (28) | - | - | 60 | (71) | (84) |
|  | IS | 75 | 65 | 57 | (78) | - | - | (28) | - | - | 60 | (71) | (84) |
|  | LSS | 75 | 65 | 57 | (78) | - | - | (28) | - | - | 60 | (71) | (84) |
| DA, DB | MSS | 62 | 54 | - | 70 | 64 | 64 | - | - | - | 50 | (61) | (74) |
|  | IS | 62 | 54 | 50 | 70 | - | - | - | - | - | 50 | (61) | (74) |
|  | LSS | 62 | 54 | 50 | 70 | - | - | - | - | - | 50 | (61) | (74) |
| $\mathrm{C}_{n}$ | MSS | 39 | 26 | - | (41) | 37 | 37 | - | - | - | 34 | 39 | 48 |
|  | IS | 39 | 26 | - | (41) | - | - | - | - | - | 34 | 39 | 48 |
|  | LSS | 39 | 26 | - | (41) | - | - | - | - | - | 34 | 39 | 48 |
| $\mathrm{I}_{8-0}$ | MSS | 76 | 72 | - | (80)/501 | 73 | 73 | - | - | (26) | (58) | (75) | (89) |
|  | IS | 76 | 72 | 70 | (80)/50 ${ }^{1}$ | - | - | - | - | (26) | (58) | (75) | (89) |
|  | LSS | 76 | 72 | 70 | (80)/50 ${ }^{1}$ | - | - | - | (36) | (26) | (58) | (75) | (89) |
| CP | MSS | 67 | 54 | - | 70/34 ${ }^{1}$ | 66 | 66 | (22) | - | (22) | 43 | 63 | 74 |
|  | IS | 67 | 54 | 52 | 70/34 ${ }^{1}$ | - | - | (22) | - | (22) | 43 | 63 | 74 |
|  | LSS | 67 | 54 | 52 | 70/34 ${ }^{1}$ | - | - | (22) | - | (22) | 43 | 63 | 74 |
| $\mathrm{SIO}_{0-3}$ | Any | (26) | - | - | - | - | - | - | - | - | - | - | - |

## NOTES:

1. Binary-to-BCD and multiprecision Binary-to- BCD instructions only.
2. BCD-to-binary conversion (SF1), Binary-to-BCD conversion (SF9), BCD subtract (SFD, SFF), BCD divide by two (SF7), BCD add (SFB)
3. A number is parentheses means the delay path is the same as specified in the Standard Functions and Increment by One or Two Instructions Table. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.

## IDT39C203 GUARANTEED MILITARY RANGE PERFORMANCE SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF5)

| FROM | TO |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\text { G }}$ ¢ | Z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | $\overline{\text { WRITE }} \text { MSS }$ | $\mathrm{QlO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | 114 | 98 | - | 52 | 106 | 106 | (28) | - | - | 128 |
|  | IS | (70) | (58) | (52) | - | - | - | (28) | - |  | (71) |
|  | LSS | (70) | (58) | (52) | - | - | - | (28) | - |  | (71) |
| DA, DB | MSS | 108 | 92 | - | 46 | 101 | 101 | - | - | - | 112 |
|  | 15 | (60) | (52) | (40) | - | - | - | - | - | - | (61) |
|  | LSS | (60) | (52) | (40) | - | - | - | - | - | - | (61) |
| $\mathrm{C}_{n}$ | MSS | 36 | (19) | - | - | 35 | (29) | - | - | - | (33) |
|  | IS | (35) | (19) | - | - | - | - | - | - | - | (33) |
|  | LSS | (35) | (19) | - | - | - | - | - | - | - | (33) |
| $1_{8-0}$ | MSS | 98 | 79 | - | 33 | 97 | 88 | - | - | (26) | 109* |
|  | IS | 98 | 79 | 73 | - | - | - | - | - | (26) | 109* |
|  | LSS | 98 | 79 | 73 | - | - | - | - | (36) | (26) | 109* |
| CP | MSS | 108 | 92 | - | 46 | 101 | 101 | (22) | - | (22) | 122 |
|  | IS | (60) | (42) | (43) | - | - | - | (22) | - | (22) | (61) |
|  | LSS | (60) | (42) | (43) | - | - | - | (22) | - | (22) | (61) |
| z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | 65 | 46 | 40 | - | - | - | - | - | - | 76 |
|  | LSS | 65 | 46 | 40 | - | - | - | - | - | - | 76 |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (26) | - | - | - | - | - | - | - | - | - |

NOTES:

1. A "-" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
3. A number is parentheses means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. SF5: $F=S+C_{n}$ if $Z=0, \quad Y_{3}=S_{3} \oplus F_{3}$ (MSS), $\quad Q=0$
$N=F_{3} \oplus S_{3}$ if $Z=1$

IDT39C203 GUARANTEED MILITARY RANGE PERFORMANCE SINGLE LENGTH NORMALIZATION (SF8)

| FROM | то |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y | $C_{n+4}$ | $\overline{\mathbf{G}, \mathbf{P}}$ | z | N | OVR | $\begin{aligned} & \mathrm{DA}, \\ & \mathrm{DB} \end{aligned}$ | $\overline{\text { WRITE }}$ | $\mathrm{QIO}_{0,3}$ | $\mathrm{SIO}_{3}$ |
| A, B Addr | MSS | (70) | - | - | - | - | - | (28) | - | - | (71) |
|  | IS | (70) | (58) | (52) | - | - | - | (28) | - | - | (71) |
|  | LSS | (70) | (58) | (52) | - | - | - | (28) | - | - | (71) |
| DA, DB | MSS | (60) | - | - | - | - | - | - | - | - | (61) |
|  | IS | (60) | (52) | (40) | - | - | - | - | - | - | (61) |
|  | LSS | (60) | (52) | (40) | - | - | - | - | - | - | (61) |
| $\mathrm{C}_{n}$ | MSS | (35) | - | - | - | - | - | - | - | - | (33) |
|  | IS | (35) | (19) | - | - | - | - | - | - | - | (33) |
|  | LSS | (35) | (19) | - | - | - | - | - | - | - | (33) |
| $\mathrm{I}_{8-0}$ | MSS | (72) | 47 | - | 33 | 27 | 27 | - | - | (26) | (75)* |
|  | IS | (72) | (69) | (56) | 33 | - | - | - | - | (26) | (75)* |
|  | LSS | (72) | (69) | (56) | 33 | - | - | - | (36) | (26) | (75)* |
| CP | MSS | (60) | 31 | - | 34 | 26 | 31 | (22) | - | (22) | (61) |
|  | IS | (60) | (42) | (43) | 34 | - | - | (22) | - | (22) | (61) |
|  | LSS | (60) | (42) | (43) | 34 | - | - | (22) | - | (22) | (61) |
| Z | MSS | - | - | - | - | - | - | - | - | - | - |
|  | IS | - | - | - | - | - | - | - | - | - | - |
|  | LSS | - | - | - | - | - | - | - | - | - | - |
| $\mathrm{SIO}_{0}, \mathrm{SIO}_{3}$ | Any | (26) | - | - | - | - | - | - | - | - | - |

## NOTES:

1. A " -" means the delay path does not exist.
2. An "*" means the output is enabled or disabled by the input. See enable and disable times. A number shown with an "*" is the delay to correct data on an enabled output. This specification is not tested but is guaranteed by correlation to the Standard Function and Increment by One or Two Instruction Test.
3. A number in parentheses means the delay is the same as in the Standard Functions and Increment by One or Two Instructions Table.
4. $S F 8: F=S+C_{n}$

$$
\begin{aligned}
& N=Q_{3} \text { (MSS) } \\
& Y=F
\end{aligned}
$$

$\mathrm{C}_{\mathrm{n}+4}=\mathrm{Q}_{3} \oplus \mathrm{Q}_{2}$ (MSS)
$O V R=Q_{2} \oplus Q_{1}(M S S)$
$\mathrm{Q}=\log .2 \mathrm{Q}$

## IDT39C203 INPUT/OUTPUT <br> INTERFACE CIRCUITRY

INPUTS


Figure 3. Input Structure (All Inputs)

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 6 |

## TEST LOAD CIRCUIT



Figure 6. Switching Test Circuits (All Outputs)


## SWITCHING WAVEFORMS



Figure 4. Output Structure (All Outputs)


Figure 5. Open Drain Structure

SWITCH POSITION

| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All Other Outputs | Open |

## DEFINITIONS

$C_{L}=$ Load capacitance: includes jig and probe capacitance
$\mathrm{R}_{\mathrm{T}}=$ Termination resistance: should be equal to $\mathrm{Z}_{\text {OUT }}$ of the Pulse Generator

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ Compliant to MIL-STD-883, Class B

Plastic DIP
Sidebraze DIP
Leadless Chip Carrier
Standard Speed 4-Bit Slice High-Speed 4-Bit Slice


MICROSLICE ${ }^{\text {TM }}$ PRODUCT

## FEATURES:

- Fast
- Available in either industry-standard speed or $20 \%$ speed upgraded versions
- Low-power CEMOS ${ }^{\text {TM }}$
- Military: 50mA (max.)
- Commercial: 40mA (max.)
- 16-word x 4-bit dual-port CMOS RAM
- Non-inverting data output with respect to data input
- Easily cascadable with separate Write Enables
- Separate 4-bit latches with enables for each output port (IDT39C707/A has separate output control)
- IDT39C705A/B pin-compatible to all versions of the 29705
- IDT39C707/A pin-compatible to all versions of the 29707
- Available in CERDIP, Plastic DIP, LCC and SOIC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT39C705s are high-performance 16-word-by-4-bit dualport RAMs. Addressing any of the 16 words is performed via the 4-bit A address field with the data appearing on the A output port. The same respective operation holds true for the B address input/ output port and can happen simultaneously with the A port
operation. New incoming data is written into the 4 -bit RAM word selected by the $B$ address. The $D$ inputs are used to load new data into the device.

Featured are two separate output ports which allow any two 4-bit words to be read from these outputs simultaneously. Also featured is a 4-bit latch for each of the two output ports with a common Latch Enable (LE) input being used to control all eight latches. Two Write Enable (WE) inputs are designed such that Write Enable $1\left(\overline{W E}_{1}\right)$ and Latch Enable (LE) inputs can be connected to the RAM to operate in an edge-triggered mode. The Write Enable inputs control the writing of new data into the RAM. Data is written into the B address field when both Write Enables are LOW. If either of the Write Enables are HIGH, no data is written into the RAM.

Three-state outputs allow several devices to be easily cascaded for increased memory size. When $\overline{O E}_{A}$ input is HIGH, the A output port is in the high impedance mode. The same respective operation occurs for the $\overline{O E}_{B}$ input.

The IDT39C707s function identically to the IDT39C705s, except each output port has a separate Latch Enable (LE) input. Also, an extra Write Enable (WE) may be connected directly to the IEN of the IDT39C203/A for improved cycle times when compared to the IDT39C705s. The WE/BLE input can then be connected directly to the system clock.

These performance-enhanced, pin-compatible replacements for all respective versions of the 29705s and 29707s are fabricated using IDT's high-speed, high-reliability CEMOS technology.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

## FUNCTIONAL BLOCK DIAGRAM

IDT39C705A/B


CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATIONS




IDT39C707/A


## PIN DESCRIPTIONS

| PIN NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{3}$ | I | Four address inputs at the $A$ address decoder which select one of the 16 memory words for output through the A port. |
| $B_{0}-B_{3}$ | I | 'Four address inputs at the B address decoder which select one of the 16 memory words for output through the B port. The B address field also selects the word into which new data is written. |
| $\mathrm{D}_{0}-\mathrm{D}_{3}$ | 1 | Four inputs for writing new data into the RAM. |
| $\mathrm{YA}_{0}-\mathrm{YA}_{3}$ | 0 | Four three-state A Data Latch outputs which display A port data and also allow several devices to be easily cascaded. |
| $Y B_{0}-Y B_{3}$ | 0 | Four three-state B Data Latch outputs which display B port data and also allow several devices to be easily cascaded. |
| LE | 1 | The LE input controls the RAM A Data Latch and B Data Latch. When the LE input is HIGH, the latches are open (transparent) and the output data from the RAM is selected by the A and B address fields. When LE is LOW, the latches are closed and they retain the last data read from the RAM independent of changes in the $A$ and $B$ address fields (IDT39C705A/B only). |
| $\bar{A}_{\text {LO }}$ | 1 | This input is used to force the A Data Latch. When $\bar{A}_{\text {LO }}$ input is HIGH, the A Latches operate in their normal fashion. Once the A Latches are forced LOW they remain LOW independent of the $\bar{A}_{\text {LO }}$ input if the latches are closed (IDT39C705A/B only). |
| ALE | 1 | This input controls the A Data Latch. When ALE is HIGH, the latch is open (transparent) and the data from the RAM, as selected by the A address field, is present at the A output. When ALE is LOW, the latch is closed and retains the last data read from the RAM independent of changes in the A address field (IDT39C707/A only). |
| $\overline{W E}_{1}, \overline{W E}_{2}$ | 1 | When both Write Enables are LOW, new data can be written into the word selected by the B address fields. If either Write Enable input is HIGH, no new data can be written into the memory. |
| $\overline{\text { WE/BLE }}$ | 1 | This input controls the writing of new data into the RAM and display of data at the B Data Latch cutput. When WE/BLE is LOW together with $\overline{W E}_{1}$ and $\overline{W E}_{2}$, new data is written into the word selected by the $B$ address fields. When $\overline{W E / B L E}$ or any other Write Enable input is HIGH, no data is written into the RAM. When WE/BLE is HIGH, the B Latch is open (transparent) and, when this input is LOW, the B Data Latch is closed (IDT39C707/A only). |
| $\overline{\mathrm{OE}}_{\mathrm{A}}$ | 1 | When the $A$ port output enable is LOW, data at the $A$ Data Latch inputs in presented at the $Y A_{1}$ outputs. When $\overline{O E}_{A}$ is HIGH, the YA, outputs are in the high-impedance (off) state. |
| $\overline{\mathrm{OE}}_{\mathrm{B}}$ | 1 | When the B port output enable is LOW, data at the B Data Latch inputs is presented at the $\mathrm{YB}, 1$ outputs. When $\mathrm{OE}_{\mathrm{B}}$ is HIGH, the $Y B_{1}$ outputs are in the high-impedance (off) state. |

## IDT39C705A/B FUNCTION TABLES

WRITE CONTROL

| $\overline{W E}_{\mathbf{1}}$ | $\overline{W E}_{\mathbf{2}}$ | FUNCTION | RAM OUTPUTS AT <br> DATA-LATCH INPUTS |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | A-PORT | B-PORT |
| L | L | Write D into B | A Data $(\mathrm{A} \neq \mathrm{B})$ | Input Data |
| L | L | Write D into B | Input Data $(\mathrm{A}=\mathrm{B})$ | Input Data |
| X | H | No Write | A-Data | B-Data |
| H | X | No Write | A-Data | B-Data |

$\mathrm{H}=\mathrm{HIGH}$
$\mathrm{L}=\mathrm{LOW}$
$\mathrm{X}=$ Don't Care

YA READ CONTROL

| INPUTS |  |  | YA OUTPUT | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathrm{A}}$ | $\bar{A}_{\text {LO }}$ | LE |  |  |
| H | X | x | z | High Impedance |
| L | L | X | L | Force YA LOW |
| L | H | H | A Port RAM Data | Latches Transparent (Open) |
| L | H | L | NC | Latches Retain Data (Closed) |

[^19]YB READ CONTROL

| INPUTS |  | YB OUTPUT | FUNCTION |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathrm{B}}$ | LE |  |  |
| H | X | $z$ | High Impedance |
| L | H | B Port RAM Data | Latches Transparent (Open) |
| 1 | L | NC | Latches Retain Data (Closed) |
| H = HIGH $\quad \mathrm{Z}=$ High Impedance |  |  |  |
| L = LOW |  | NC = No Change |  |
| $\mathrm{X}=$ Don't Care |  |  |  |

## IDT39C707/A FUNCTION TABLES

WRITE CONTROL

|  |  |  | RAM OUTPUTS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{WE}_{\mathbf{1}}$ | $\overline{W E}_{\mathbf{2}}$ | WE/BLE |  | AT LATCH INPUTS |  |
|  |  |  | A PORT | B PORT |  |
| L | L | L | Write D into B | A Data $(\mathrm{A} \neq \mathrm{B})$ | Input Data |
| X | X | H | No Write | A-Data | B-Data |
| X | H | X | No Write | A-Data | B-Data |
| H | X | X | No Write | A-Data | B-Data |

H = HIGH

YA READ CONTROL

| INPUTS |  | YA OUTPUT | FUNCTION |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathrm{A}}$ | ALE |  |  |
| H | X | z | High Impedance |
| L | H | A Port RAM Data | Latches Transparent (Open) |
| L | L | NC | Latches Retain Data (Closed) |
| $\begin{aligned} & H=H \\ & L=L \\ & X=D \end{aligned}$ | H | Z = High Impedan <br> $N C=$ No Chang |  |

YB READ CONTROL

| INPUTS |  | YB OUTPUT | FUNCTION |
| :---: | :---: | :---: | :---: |
| $\overline{O E}_{8}$ | $\overline{W E} / B L E$ |  | High Impedance |
| $H$ | $X$ | $Z$ | B Port RAM Data |
| $L$ | $H$ | Latches Transparent (Open) |  |
| $L$ | $L$ | NC | Latches Retain Data (Closed) |
| $H=H I G H$ | $Z=$ High Impedance |  |  |
| $L=$ LOW $\quad N C=$ No Change |  |  |  |
| $X=$ Don't Care |  |  |  |

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| lout | DC Output Current | 30 | 30 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $C C$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 5 \%$ |

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

DC ELECTRICAL CHARACTERISTICS
Following Conditions Apply Unless Otherwise Specified:
$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$V_{L C}=0.2 \mathrm{~V}$
$V_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level (4) |  |  | 2.0 | - | - | $V$ |
| $V_{\text {lL }}$ | Input LOW Level | Guaranteed Logic Low Level (4) |  |  | - | - | 0.8 | $V$ |
| ${ }_{1 / H}$ | Input HIGH Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| $I_{1 L}$ | Input LOW Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{\mathrm{CC}}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathrm{H}} \text { or } V_{\mathrm{LL}} \end{aligned}$ | $\mathrm{IOH}^{\text {O }}=-300 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{C C}$ | - | v |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. |  | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{O}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. |  | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L L}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | VLC | V |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=20 \mathrm{~mA} \mathrm{MIL}$. |  | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}$ COM'L. |  | - | 0.3 | 0.5 |  |
| l oz | Off State (High Impedance) Output Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ | $\mathrm{V}_{0}=0 \mathrm{~V}$ |  | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ Max. |  | - | 0.1 | 10 |  |
| los | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}^{(3)}$ |  |  | -15 | - | - | mA |
| $\mathrm{I}_{\text {c-ar }}$ | Quiescent Power Supply Current $W E=H$ | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Max} \\ & V_{\mathrm{HC}} \leq V_{\mathrm{IH}}, V_{\mathrm{IL}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{WE}}=0, \mathrm{WE}=\mathrm{H} \end{aligned}$ |  |  | - | 3 | 5 | mA |
| lecol | Quiescent Power Supply Current $\overline{W E}=L$ | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{HC}} \leq V_{\mathrm{IH}}, V_{\mathrm{LC}} \leq \mathrm{V}_{\mathrm{LC}} \\ & f_{\mathrm{WE}}=0, \mathrm{WE}=\mathrm{L} \end{aligned}$ |  |  | - | 3 | 5 | mA |
| $I_{\text {cct }}$ | Quiescent Input Power Supply Current (per Input @ TTL High) ${ }^{(5)}$ | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}, \mathrm{f}_{\text {WE }}=0$ |  |  | - | 0.3 | 0.5 | mA/ Input |
| $I_{\text {cco }}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{H}} . V_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{L}} \end{aligned}$$\text { Outputs Open, } O E=L$ |  | MIL. | - | 1.7 | 3.5 | $\underset{\mathrm{MHz}}{\mathrm{mAl}}$ |
|  |  |  |  | COM'L. | - | 1.7 | 2.5 |  |
| Icc | Total Power Supply Current ${ }^{(6)}$ | $\begin{aligned} & V_{\text {CC }}=\text { Max., } f_{\text {WE }}=10 \mathrm{MHz} \\ & \text { Outputs Open, } \sigma E=L \\ & \text { WE }=50 \% \text { Duty cycle } \\ & V_{\text {HC }} \leq V_{H H}, V_{\text {IL }} \leq V_{\text {LC }} \\ & \hline \end{aligned}$ |  | MIL. | - | 20 | 40 | mA |
|  |  |  |  | COM'L. | - | 20 | 30 |  |
|  |  | $V_{c c}=M a x ., f_{W E}=10 \mathrm{MHz}$ <br> Outputs Open, $O E=L$ <br> $\overline{W E}=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{H}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{LL}}=0.4 \mathrm{~V}$ |  | MIL. | - | 25 | 50 |  |
|  |  |  |  | COM'L. | - | 25 | 40 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and shouid oniy be static tested in a noise-free environment.
5. $\mathrm{l}_{\mathrm{CCT}}$ is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $\mathrm{l}_{\mathrm{CcoH}}$, then dividing by the total number of inputs.
6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{C C}=I_{C C O H}\left(W E_{H}\right)+I_{C C O L}\left(1-W E_{H}\right)+l_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{W E}\right)$
$\mathrm{WE}_{\mathrm{H}}=$ Write duty cycle high period.
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle TTL high period $\mathrm{N}_{\mathrm{IN}}=3.4 \mathrm{~V}$.
$N_{T}=$ Number of dynamic inputs driven at $T L$ levels.
$f_{W E}=$ Write frequency.

## CMOS TESTING CONSIDERATIONS

There are certain testing considerations which must be taken into account when testing high-speed CMOS devices in an automatic environment. These are:

1) Proper decoupling at the test head is necessary. Placement of the capacitor set and the value of capacitors used is critical in reducing the potential erroneous failures resulting from large Vcc current changes. Capacitor lead length must be short and as close to the DUT power pins as possible.
2) All input pins should be connected to a voltage potential during testing. If left floating, the device may begin to oscillate causing improper device operation and possible latchup.
3) Definition of input levels is very important. Since many inputs may change coincidentally, significant noise at the device pins may cause the $V_{\text {IL }}$ and $V_{\text {IH }}$ levels not to be met until the noise has settled. To allow for this testing/board induced noise, IDT recommends using $\mathrm{V}_{\mathrm{IL}} \leq 0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{H}} \geq 3 \mathrm{~V}$ for AC tests.
4) Device grounding is extremely important for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is required. The ground plane must be sustained from the performance board to the DUT interface board. All unused interconnect pins must be properly connected to the ground pin. Heavy gauge stranded wire should be used for power wiring and twisted pairs are recommended to minimize inductance.

## ACELECTRICALCHARACTERISTICS

| PARAMETERS | FROM | то | TEST CONDITIONS | $\begin{aligned} & \text { IDT39C705A } \\ & \text { IDT39C707 } \end{aligned}$ |  | IDT39C705B 1DT39C707A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | COM'L. | MIL | COM'L. | MIL |  |
| Access Time | A or B Address Stable | YA Stable or YB Stable | $L E=H I G H$ | 25 | 30 | 20 | 24 | ns |
| Turn-on Time | $\overline{O E}_{A}$ or $\overline{O E}_{B}$ LOW | YA or YB Stable |  | 20 | 20 | 16 | 16 | ns |
| Turn-off Time | $\overline{\mathrm{OE}}_{\mathrm{A}}$ or $\overline{\mathrm{OE}}_{\mathrm{B}} \mathrm{HIGH}$ | YA or YB Off | $C_{L}=5 p F$ | 20 | 20 | 16 | 16 | ns |
| Reset Time | $\bar{A}_{\text {LO }}$ LOW | YA LOW |  | 20 | 20 | 16 | 16 | ns |
| Latch Enable Time | LE HIGH | YA and YB Stable |  | 20 | 22 | 16 | 16 | ns |
| Transparency | $\overline{W E}_{1}$ and $\overline{W E}_{2}$ LOW | YA or YB | LE $=\mathrm{HIGH}$ | 30 | 35 | 22 | 24 | ns |
|  | D | YA or YB | LE $=$ HIGH | 30 | 35 | 22 | 24 | ns |

## MINIMUM SETUP AND HOLD TIME

| PARAMETERS | FROM | то | TEST CONDITIONS | IDT39C705A IDT39C707 |  | IDT39C705B IDT39C707A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | COM'L. | MIL. | COM'L. | MIL. |  |
| Data Set-up Time | D Stable | Either $\overline{W E}$ HIGH |  | 12 | 15 | 9 | 12 | ns |
| Data Hold Time | Either WE | D Changing |  | 0 | 0 | 0 | 0 | ns |
| Address Set-up Time | B Stable | Both WE LOW |  | 6 | 8 | 4 | 6 | ns |
| Address Hold Time | Either WE HIGH | B Changing |  | 0 | 0 | 0 | 0 | ns |
| Latch Close Before Write Begins | LE LOW | $\overline{W E}_{1}$ LOW | $\overline{W E}_{2}$ LOW | 0 | 0 | 0 | 0 | ns |
|  | LE LOW | $\overline{W E}_{2}$ LOW | $\overline{W E}{ }_{1}$ LOW | 0 | 0 | 0 | 0 | ns |
| Address Set-up Before Latch Closes | A or B Stable | LE LOW |  | 12 | 15 | 9 | 12 | ns |

MINIMUM PULSE WIDTHS

| PARAMETERS | INPUT | PULSE | TEST CONDITIONS | IDT39C705A IDT39C707 |  | IDT39C705B IDT39C707A |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | COM'L. | MIL. | COM'L. | MIL. |  |
| Write Pulse Width | $\overline{W E}_{1}$ | HIGH-LOW-HIGH | $\overline{W E}_{2}$ LOW | 15 | 15 | 12 | 12 | ns |
|  | $\overline{W E}_{2}$ | HIGH-LOW-HIGH | $\overline{W E}_{1}$ LOW | 15 | 15 | 12 | 12 | ns |
| A Latch Reset Pulse | $\bar{A}_{\text {LO }}$ | HIGH-LOW-HIGH |  | 15 | 15 | 12 | 12 | ns |
| Latch Data Capture | LE | LOW-HIGH-LOW |  | 15 | 18 | 12 | 12 | ns |

## NOTE:

The IDT39C705B/707A meet or exceed all the specifications of the IDT39C705A/707.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |


| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All other Outputs | Open |

DEFINITIONS
$C_{L}=$ Load capacitance: includes jig and probe capacitance
$\mathrm{R}_{\mathrm{T}}=$ Termination resistance: should be equal to $\mathrm{Z}_{\text {out }}$ of the Pulse Generator

## INPUT/OUTPUT INTERFACE CIRCUIT



Figure 2. Input Structure

## TEST LOAD CIRCUITS



Figure 1. Switching Test Circuit


Figure 3. Output Structure

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B
Flastic DIP
CERDIP
Leadless Chip Carrier
Small Outline IC (IDT39C705 only)

Standard Speed Dual-Port RAM High-Speed Dual-Port RAM Standard Speed Dual-Port RAM High-Speed Dual-Port RAM

HIGH PERFORMANCE CMOS MICROCYCLE LENGTH CONTROLLER

## PRELIMINARY <br> IDT49C25 IDT49C25A

## MICROSLICE ${ }^{\text {TM }}$ PRODUCT

## FEATURES:

- Similar function to AMD's Am2925 bipolar controller with improved speeds and output drive over full temperature and voltage supply extremes
- Four microcode-controlled clock outputs allow clock cycle length control for 15 to $30 \%$ increase in system throughput. Microcode selects one of eight clock patterns from 3 to 10 oscillator cycles in length
- System controls for $\overline{R U N} / \overline{H A L T}$ and Single Step - Switch-debounced inputs provide flexible halt controls
- Low input/output capacitance
$-6 p F$ inputs (typ.)
-8 pF outputs (typ.)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Available in 300 mil 24-pin plastic and ceramic THINDIP, 28-pin LCC and PLCC packages and CERPACK
- Both CMOS and TTL output compatible
- Substantially lower input current levels than AMD's bipolar Am2900 series (5 4 A max.)
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT49C25/A are single-chip general purpose clock generator/drivers built using IDT's advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. It has microprogrammable clock cycle length to provide significant speed-up over fixed clock cycle approaches and meets a variety of system speed requirements.

The IDT49C25/A generate four different simultaneous clock output waveforms tailored to meet the needs of the IDT3900 CMOS family and other MOS and bipolar microprocessor-based systems. One of eight cycle lengths may be generated under microprogram control using the cycle length inputs, $L_{1}, L_{2}$ and $L_{3}$.

A buffered oscillator output, $\mathrm{F}_{0}$, is provided for external system timing in addition to the four microcode controlled clock outputs, $\mathrm{C}_{1}, \mathrm{C}_{2}, \mathrm{C}_{3}$ and $\mathrm{C}_{4}$.

System control functions include $\overline{\text { RUN }}, \overline{H A L T}$, Single-Step, Initialize and Ready/Wait controls. In addition, the FIRST/LAST input determines where a halt occurs and the Cx input determines the end point timing of wait cycles. WAITACK indicates that the IDT49C25/A are in a wait state.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATIONS




LCC/PLCC TOP VIEW

## PIN DESCRIPTIONS

| PIN No. | NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| 6, 7, 8,9 | $C_{1}, C_{2}, C_{3}, C_{4}$ | 0 | System clock outputs. These outputs are all active during every system clock cycle. Their timing is determined by clock cycle length controls, $L_{1}, L_{2}$ and $L_{3}$. |
| 3,4,5 | $L_{1}, L_{2}, L_{3}$ | 1 | Clock cycle length control inputs. These inputs receive the microcode bits that select the microcycle lengths. They form a control word which selects one of the eight microcycle waveform patterns $F_{3}$ through $F_{10}$. |
| 14 | $\mathrm{F}_{0}$ | 0 | The buffered oscillator output. $F_{0}$ internally generates all of the timing edges for outputs $C_{1}, C_{2}, C_{3}, C_{4}$ and WAITACK. Fo rises just prior to all of the $\mathrm{C}_{1}, \mathrm{C}_{2}, \mathrm{C}_{3}, \mathrm{C}_{4}$ transitions. |
| 18, 19 | HALT and RUN | 1 | Debounced inputs to provide HALT control. These inputs determine whether the outputclocks run or not. A LOW input on HALT (RUN $=$ HIGH) will stop all clock outputs. |
| 17 | FIRST/LAST | 1 | HALT time control input. A HIGH inputin conjunction with a HALT command will cause a halt to occur when $\mathrm{C}_{4}=$ LOW and $\mathrm{C}_{1}=\mathrm{C}_{2}=\mathrm{C}_{3}=$ HIGH (see clock waveforms). A LOW input causes a HALT to occur when $\mathrm{C}_{1}=\mathrm{C}_{2}=$ $\mathrm{C}_{3}=\mathrm{LOW}$ and $\mathrm{C}_{4}=\mathrm{HIGH}$. |
| 11. 10 | $\begin{array}{\|l} \hline \text { SSNO and } \\ \text { SSNC } \\ \hline \end{array}$ | 1 | Single Step control inputs. These debounced inputs allow system clock cycle single stepping while HALT is activated LOW. |
| 21 | WAITREQ | 1 | The Wait Request active LOW input. When LOW, this input will cause the outputs to halt during the next oscillator cycle after the $\mathrm{C}_{\mathrm{x}}$ input goes LOW. |
| 23 | $c_{x}$ | 1 | Waitcycle control input. The clock outputs respond to a wait requestone oscillator clock cycle after $\mathrm{C}_{\mathrm{x}}$ goes LOW. $C_{x}$ is normally tied to any one of $C_{1}, C_{2}, C_{3}$ or $C_{4}$. |
| 20 | WAITACK | 0 | The Wait Acknowledge active LOW output. When LOW, this cutputindicates thatall clock cutputs aro in the "WAIT" state. |
| 2 | READP | 1 | The READY active LOW input is used to continue normal clock output patterns after a wait stage. |
| 22 | TNIT | 1 | The Initialize active LOW input. This input is intended for use during power up initialization.of the system. When LOW, all clock outputs run free regardless of the state of the Halt, Single Step, Wait Request and Ready inputs. |
| 16 | OSC | 1 | External oscillator input. (TTL level inputs.) |



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| V | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| lout | DC Output Current | 100 | 100 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\begin{array}{ll}\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% \text { (Commercial) } \\ \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} & V_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% \text { (Military) }\end{array}$
$V_{L C}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {. }} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ |  | - | - | 25 | $\mu \mathrm{A}$ |
| $1 / 2$ |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\text { Max. } \\ & \mathrm{V}_{\mathrm{IN}}=0.4 \mathrm{~V} \end{aligned}$ | SSNO, SSNC, RUN, HALT | - | - | -1.0 | mA |
|  |  |  | FIRST/LAST | - | - | -1.5 |  |
|  |  |  | Other Inputs | - | - | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{1}$ | Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | mA |
| $\mathrm{I}_{\text {Sc }}$ | Short Circuit Current | $V_{\text {CC }}=\mathrm{Max}^{(3)}$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{IOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C C}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-3.0 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.0 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-5.0 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.0 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\text { Min. } \\ & V_{\mathrm{IN}}=V_{\mathrm{H}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $V_{L C}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=16 \mathrm{~mA} \mathrm{MIL}$. | - | - | 0.5 |  |
|  |  |  | $\mathrm{IOL}^{\text {a }}=24 \mathrm{~mA} \mathrm{COM'L}$. | - | - | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

POWER SUPPLY CHARACTERISTICS
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ | - | 0.001 | 1.5 | mA |
| ${ }_{\text {cct }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{I N}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current | $V_{C C}=$ Max. $V_{\mathbb{I N}} \geq V_{H C}$ <br> Outputs Open $V_{\mathbb{N}} \leq V_{L C}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
|  |  | $\begin{aligned} & V_{C C}=\text { Max. } \\ & \text { Outputs Open } \\ & f_{1}=5 M H z \\ & \text { READY, SSNO, WAIT } \overline{\text { REQ, }} \overline{\text { HALT, }} \text { INIT }=V_{C C} \\ & L_{1}, L_{2}, L_{3}, \text { SSNC, FIRST/LAST, RUN, } C_{x}=G N D \end{aligned}$ | - | 6.4 | 2.25 |  |
| $\mathrm{l}_{\mathrm{cc}}$ | Total Power Supply Current ${ }^{(4)}$ | $v_{c c}=\operatorname{Max} .$ <br> Outputs Open $\mathrm{f}_{1}=5 \mathrm{MHz}$ <br> SSNO, $\overline{\text { HALT }}=V_{C C}$ <br> $\overline{\text { READY, WAIT }} \overline{\text { REQ }}$, INIT $=3.4 \mathrm{~V}$ ( $98 \%$ duty cycle) $L_{1}, L_{2}, L_{3}, S S N C$, FIRST/LAST, RUN, $C x=$ GND | - | 2.25 | 9.25 | mA |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $\mathrm{V}_{C \mathrm{C}}$ or GND.
4. $I_{C C}=I_{\text {OUIESCENT }}+I_{\text {InPuts }}+I_{\text {DYNAMIC }}$
$I_{\mathrm{CC}}=I_{\mathrm{CCO}}+I_{\mathrm{CCT}} D_{\mathrm{H}} \mathrm{N}_{\mathrm{T}}+I_{\mathrm{CCD}}\left(\mathrm{f}_{\mathrm{CP}} / 2\right)$
$I_{\text {cco }}=$ Quiescent Current
$I_{C C T}=$ Power Supply Current for a $T \mathrm{TL}$ High Input $\left(V_{I N}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL inputs High
$N_{T}=$ Number of TTL inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current caused by an input Transition pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ ClockFrequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL |  | PARAMETER | CONDITION | IDT49C25 |  |  |  |  | IDT49C25A ${ }^{(7)}$ |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP. ${ }^{(1)}$ |  | COM'L. |  | MIL. |  | TYP [6) | COM'L. |  | MIL. |  |  |
|  |  | MIN. |  | MAX. | MIN. | MAX. | MIN. |  | MAX. | MIN. | MAX. |  |
| 1 | $\mathrm{f}_{\text {Max }}$ |  | Fo Frequency (Cx Connected) ${ }^{(1)}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 31 | - | 31 | - | - | 40 | - | 40 | - | ns |
| 2 | $\mathrm{f}_{\text {M }}{ }^{\text {K } 2}$ | Fo Frequency $\left(C_{x}=H I G H\right)$ | 42 |  | - | - | - | - | 50 | - | - | - | - | ns |
| 3 | $\mathrm{t}_{\text {offset }}$ | $F_{0}\left(f_{1}\right) \text { to } C_{1}, C_{2}, C_{3}$ $\mathrm{C}_{4}$ or WAITACR (F) | - |  | - | 8.5 | - | 8.5 | - | - | 6.0 | - | 6.0 | ns |
| 4 | $\mathrm{t}_{\text {OFFSET }}$ | $F_{0}\left(F_{1}\right) \text { to } C_{1}, C_{2}, C_{3}$ $\mathrm{C}_{4} \text { or WAITACR (Z) }$ | - |  | - | 17 | - | 18 | - | - | 11.5 | - | 12 | ns |
| 5 | $t_{\text {SKEW }}$ | $\mathrm{C}_{1}\left(\sqrt[F]{ }\right.$ ) to $\mathrm{C}_{2}(\sqrt{5})$ | - |  | - | 2 | - | 2 | - | - | 1.5 | - | 1.5 | ns |
| 6 | $t_{\text {SKEW }}$ | $C_{1}(F)$ to $C_{3}(F)$ | - |  | - | 2 | - | 2 | - | - | 1.5 | - | 1.5 | ns |
| 7 | ${ }^{\text {tSKEW }}$ | $C_{1}(5)$ to $C_{4}(Z)$ Opposite Transition | - |  | - | 11 | - | 11 | - | - | 8.0 | - | 8.0 | ns |
| 8 | $t_{\text {su }}$ | $L_{1}, L_{2}, L_{3}$ to $C_{1}(\underline{F})$ | - |  | 4 | - | 4 | - | - | - | 3.0 | - | 3.0 | ns |
| 9 | $t_{H}$ | $L_{1}, L_{2}, L_{3}$ to $C_{1}(5)$ | - |  | 8 | - | 8 | - | - | - | 6 | - | 6 | ns |
| 10 | $\mathrm{t}_{\mathrm{SU}}$ | $\mathrm{C}_{\mathrm{x}}$ to $\mathrm{F}_{0}(\underline{F})^{(2)}$ | - |  | 18 | - | 18 | - | - | 12 | - | 12 | - | ns |
| 11 | $t_{H}$ | $\mathrm{C}_{\mathrm{x}}$ to $\mathrm{F}_{0}\left(5^{-}\right)^{(2)}$ | - |  | 0 | - | 0 | - | - | 0 | - | 0 | - | ns |
| 12 | $t_{\text {SU }}$ | WAITREQ to $\mathrm{F}_{0}(\underline{F})^{(3)}$ | - |  | 18 | - | 18 | - | - | 12 | - | 12 | - | ns |
| 13 | $t_{H}$ | WAITREQ to For $(\underline{\sim})^{(3)}$ | - |  | 0 | - | 0 | - | - | $\bigcirc$ | - | 0 | - | ns |
| 14 | $t_{\text {SU }}$ | READP to $\mathrm{F}_{0}(\underline{\sim})^{(3)}$ | - |  | 18 | - | 18 | - | - | 12 | - | 12 | - | ns |
| 15 | $t_{\text {H }}$ | READP to $\mathrm{F}_{0}(\underline{F})^{(3)}$ | - |  | 0 | - | 0 | - | - | 0 | - | 0 | - | ns |
| 16 | $t_{\text {su }}$ | RUN, HALT ( $\underset{\sim}{5}$ ) to $F_{0}\left(\boldsymbol{S}^{(3,4)}\right.$ | - |  | 18 | - | 18 | - | - | 12 | - | 12 | - | ns |
| 17 | $t_{\text {su }}$ | $\begin{gathered} \hline \text { SSNC, SSNO to } \\ F_{0}(\underline{5})^{(3,4)} \\ \hline \end{gathered}$ | - |  | 18 | - | 18 | - | - | 12 | - | 12 | - | ns |
| 18 | ${ }_{\text {tsu }}$ | $\begin{aligned} & \text { FIRST/LASTT to } \\ & F_{0}(\underline{\Sigma})^{(5)} \end{aligned}$ | - |  | 18 | - | 18 | - | - | 12 | - | 12 | - | ns |
| 19 | $\mathrm{t}_{\text {SU }}$ | INIT ( $\boldsymbol{F}^{5}$ ) to $\mathrm{F}_{0}(\underline{5})^{(3)}$ | - |  | 18 | - | . 18 | - | - | 12 | - | - | - | ns |
| 20 | $t_{\text {pWL }}$ | INIT LOW Pulse Width | - |  | 20 | - | 25 | - | - | 18 | - | 2.3 | - | ns |
| 21 | $t_{\text {PL }}$ | INIT to WAITACR | - |  | - | 25 | - | 27 | - | - | 16 | - | 18 | ns |
| 22 | $t_{\text {PLH }}$ | OSC to $\mathrm{F}_{0}$ | - |  | - | 13 | - | 16 | - | - | 8.5 | - | 10.5 | ns |
| 23 | $\mathrm{t}_{\text {PHL }}$ |  | - |  | - | 13 | - | 16 | - | - | 8.5 | - | 10.5 | ns |

NOTES:

1. The frequency guarantees apply with $\mathrm{C}_{x}$ connected to $\mathrm{C}_{1}, \mathrm{C}_{2}, \mathrm{C}_{3}, \mathrm{C}_{4}$, or HIGH. The $\mathrm{C}_{x}$ input load must be considered part of the $50 \mathrm{pt} / 500 \Omega$ clock output loading.
2. These set-up and hold times apply to the $F_{0}$ LOW-to-HIGH transition of the period in which $\mathrm{C}_{\mathrm{x}}$ goes LOW.
3. These inputs are synchronized internally. Failure to meet $t_{S}$ may cause a $1 / F_{0}$ delay but will not cause incorrect operation.
4. These inputs are "debounced" by an internal R-S flip-flop and are intended to be connected to manual break-before-sake switches.
5. FIRST/[AST normally wired HIGH or LOW.
6. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
7. These values are preliminary only.

## SWITCHING WAVEFORMS



Figure 2. Normal Cycle Without Wait States (Pattern $\mathrm{F}_{6}$ Shown)


Figure 3. Wait Timing ( $\mathrm{C}_{\mathrm{x}}$ Connected to $\mathrm{C}_{1}$ )

## DETAILED DESCRIPTION

The IDT49C25/A are dynamically programmable generalpurpose clock controllers. They can be logically separated into two parts-a state machine decoder and a state machine control section.

The state machine takes microcode information from the Microcycle Length ( $L$ ) inputs $L_{1}, L_{2}$ and $L_{3}$ and counts the funda-
mental frequency of the oscillator (OSC) to create the clock outputs $F_{0}, C_{1}, C_{2}, C_{3}$ and $C_{4}$.

The clock outputs have a characteristic wave shape relationship for each microcycle length. For example, $\mathrm{C}_{1}$ is always LOW only on the last $\mathrm{F}_{0}$ clock period of a microcycle and $\mathrm{C}_{4}$ is always LOW on the first. $\mathrm{C}_{3}$ has an approximate duty cycle of $50 \%$ and $\mathrm{C}_{2}$ is HIGH for all but the last two periods (see Figure 4).

| PATTERN | WAVEFORMS AND TIMING |
| :---: | :---: |
| $\begin{gathered} \text { INPUT } \\ \text { CODE } \\ L_{3} . L_{2}, L_{1} \\ \hline \end{gathered}$ |  |
| $\begin{gathered} F_{3} \\ L_{3} L \mathrm{~L} \end{gathered}$ |  |
| $\stackrel{F_{4}}{\mathrm{LLH}}$ |  |
| $\begin{gathered} F_{5} \\ \mathrm{HLH} \end{gathered}$ |  |
| $\begin{gathered} \mathrm{F}_{6} \\ \mathrm{HHH} \end{gathered}$ |  |


| PATTERN | WAVEFORMS AND TIMING |
| :---: | :---: |
| $\begin{gathered} \text { INPUT } \\ \text { CODE } \\ \mathrm{L}_{3}, \mathrm{~L}_{2}, \mathrm{~L}_{1} \end{gathered}$ |  |
| $\begin{gathered} \mathrm{F}_{7} \\ \mathrm{LHH} \end{gathered}$ |  |
| $\begin{gathered} \mathrm{F}_{8} \\ \mathrm{LHL} \end{gathered}$ |  |
|  |  |
| $\begin{aligned} & \mathrm{F}_{10} \\ & \mathrm{HLL} \end{aligned}$ |  |

Figure 4. IDT49C25/A Clock Waveforms

The current state of the machine is contained in a register, part of which is the Clock Generator Register. $\mathrm{C}_{1}, \mathrm{C}_{2}, \mathrm{C}_{3}$ and $\mathrm{C}_{4}$ are the outputs of this register. These outputs and the outputs of the Microcycle Control Latch are fed into combinatorial logic to generate the next state. On each falling edge of the internal clock, the next state is entered into the current state register. The Microcycle Control Latch is latched when $\mathrm{C}_{1}$ is HIGH. This means that it will be loaded during the last state of each microcycle $\left\langle C_{1}=C_{2}=C_{3}=\right.$ LOW, $\mathrm{C}_{4}=$ HIGH). This internal latch selects one of eight possible microcycle lengths, $F_{3}$ to $F_{10}$.

The state machine control logic, which determines the mode of operation of the state machine, is intended to be connected to a front panel. There are four basic modes of operation of the IDT49C25/A comprised of RUN, HALT, WAIT and SINGLE STEP.

## System Timing

In the typical computer, the time required to execute different instructions varies. However, the time allotted to each instruction is the time that it takes to execute the longest instruction. The IDT49C25/A allow the user to dynamically vary the time allotted for each instruction, thereby allowing the user to realize a higher throughput.

## IDT49C25/A Control Inputs

The control inputs fall into two categories, microcycle length control and clock control. Microcycle length control is provided via the " $L$ " inputs which are intended to be connected to the microprogram memory. The " $L$ " inputs are used to select one of eight cycle lengths ranging from three oscillator cycles for pattern $\mathrm{F}_{3}$ to ten oscillator cycles for pattern $F_{10}$. This information is always loaded at the end of the microcycle into the Microcycle Control Latch which performs the function of a pipeline register for the microcycle length microcode bits. Therefore, the cycle length goes in the same microword as the instruction that it is associated with.

The clock control inputs are used to synchronize the microprogram machine with the external world and I/O devices. Inputs like $\overline{\text { RUN }}, \overline{\text { HALT, SSNO }}$ and SSNC, which start and stop execution, are meant to be connected to switches on the front panel of the microprogrammed machine (see Figure5). These inputs have internal pull-up resistors and are connected to an R-S flip-flop in order to provide switch debouncing. The FIRST/LAST input is used to determine at what point of the microcycle the IDT49C25/A will halt when HALT or a SINGLE STEP is initiated. In most applications, the user wires this input HIGH or LOW, depending on his design.


Figure 5. Switch Connection for $\overline{R U N} / \overline{\text { HALT }}$ and Single Step
When $\overline{\text { HALT }}$ is held low ( $\overline{\mathrm{RUN}}=\mathrm{HIGH}$ ), the state machine will start the halt mode on the last ( $\mathrm{C}_{1}=\mathrm{LOW}$ ) or the first ( $\mathrm{C}_{4}=\mathrm{LOW}$ ) state of the microcycle as determined by the FIRST/LAST input. When $\overline{\text { RUN }}$ goes low ( $\overline{\mathrm{HALT}}=\mathrm{HIGH}$ ), the state machine will resume the run mode.

The $\overline{\text { WAITREQ, }}, \mathrm{C}_{\chi}, \overline{\text { READY }}$ and $\overline{\text { WAITACK }}$ signals are used to synchronize other parts of a computer system (memory, I/O devices) to the CPU by dynamically stretching the microcycle. For example, the CPU may access a slow peripheral that requires the data remain on the data bus for several microseconds. In this case, the peripheral pulls the WAITREQ line LOW. The $\mathrm{C}_{\mathrm{x}}$ input lets the design specify when the WAITREQ line is sampled in the microcycle. This has a direct impact on how much time the peripheral has to respond in order to request a wait cycle (see Figure 6). The READY line is used by the peripheral to signal when it is ready to resume execution of the rest of the microcycle. The WAITACK line goes LOW on the next oscillator cycle after the $\mathrm{C}_{\mathrm{x}}$ input goes LOW and remains LOW until the second oscillator cycle after READY goes LOW.


Figure 6. WAIT/READY Timing

The SSNO and SSNC inputs are used to Initiate the SINGLE STEP mode. These debounced inputs allow a single microcycle to occur while in the halt mode. SSNO (normally open) and SSNC (normally closed) are intended to be connected to a momentary SPDT switch. After SSNO has been low for one clock edge, the state machine will change to the next run mode. The microcycle will end on the first or last state of the microcycle, depending on the state of the FIRST/LAST.

## AC Timing Signal References

Set-up and hold times in registers and latches are measured relative to the clock signals that drive them. In the IDT49C25/A, the external oscillator provides a free running clock signal that drives all the registers on the devices. This clock is provided for the user through the buffered output of $\mathrm{F}_{0}$. Therefore, $\mathrm{F}_{0}$ is used as the reference of set-up, hold and clock-to-output times. However, for the Microcycle Control Latch, the set-up and hold times are referenced to the $\mathrm{C}_{1}$ output which is the buffered version of the latch enable. This reference is appropriate for the Microcycle Control Latch because, in a typical application, this latch is considered part of the pipeline registered which is also driven by one of the " C " outputs.


Figure 7. Single Step Timing Sequence

## TEST CIRCUITS AND WAVEFORMS

 TEST CIRCUITS FOR THREE-STATE OUTPUTS

SET-UP, HOLD AND RELEASE TIMES


## PROPAGATION DELAY



SWITCH POSITION

| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All Other Outputs | Open |

DEFINITIONS
$C_{L}=$ Load capacitance: includes jig and probe capacitance
$\mathrm{R}_{\mathrm{T}}=$ Termination resistance: should be equal to $\mathrm{Z}_{\text {out }}$ of the Pulse Generator

PULSE WIDTH


## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ Compliant to MIL-STD-883, Class B

Plastic DIP
CERDIP
Plastic Leaded Chip Carrier
Leadless Chip Carrier CERPACK

Microcycle Length Controller Fast Microcycle Length Controller

## MICROSLICE ${ }^{\text {TM }}$ PRODUCT

## FEATURES:

- Fast
- 30\% faster than four 2901Cs and one 2902A
- Low Power CEMOS ${ }^{\text {TM }}$
- Military: 225mA (max.)
- Commercial: 180mA (max.)
- Functionally equivalent to four 2901s and one 2902
- Pin-compatible, performance-enhanced replacement for IMI4X2901B
- Independent, simultaneous access to two 16 -word x 16 -bit register files
- Expanded destination functions with eight new operations allowing Direct Data to be loaded directly into the dual-port RAM and Q Register
- Cascadable
- Available in 64-pin DIP
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT49C401s are high-speed, fully cascadable 16-bit CMOS microprocessor slice units which combine the standard functions of four 2901s and a 2902 with additional control features aimed at enhancing the performance of bit-slice microprocessor designs.

The IDT49C401s include all of the normal functions associated with standard 2901 bit-slice operation: (a) a 3-bit instruction field (lo, $\mathrm{I}_{1}, \mathrm{I}_{2}$ ) which controls the source operand selection for the ALU, (b) a 3-bit microinstruction field $\left(l_{3}, l_{4}, l_{5}\right)$ used to control the eight possible functions of the ALU and (c) sixteendestination control functions which are selected by the microcode inputs ( $\mathrm{I}_{6}, \mathrm{I}_{7}, \mathrm{I}_{8}, \mathrm{l}_{9}$ ). Eight of the sixteen destination control functions reflect the standard 2901 operation, while the other eight additional destination control functions allow for shifting the Q Register up and down, loading the RAM or Q Register directly from the D inputs without going through the ALU and new combinations of destination functions with the RAM A port output available at the $Y$ output pins of the device. Also featured is an on-chip dual-port RAM that contains 16 words by 16 bits.

The IDT49C401s are fabricated using CEMOS, a CMOS technology designed for high performance and high reliability. These performance enhanced devices feature both bipolar speed and bipolar output drive capabilities, while maintaining exceptional microinstruction speeds at greatly reduced CMOS power levels.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATION



## PIN DESCRIPTIONS

| PIN NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{3}$ | 1 | Four address inputs to the register file which selects one register and displays its contents through the A port. |
| $\mathrm{B}_{0}-\mathrm{B}_{3}$ | 1 | Four address inputs to the register file which selects one of the registers in the file, the contents of which is displayed through the B port. It also selects the location into which new data can be written when the clock goes LOW. |
| $\mathrm{I}_{0}-\mathrm{I}_{8}$ | 1 | Ten instruction control lines which determine what data source will be applied to the $\operatorname{ALU} \mid(0,1,2)$, what function the ALU will perform $I_{(3,4,5)}$ and what data is to be deposited in the $Q$ Register or the register file $I_{(6,7,8,9)}$. Original 2901 destinations are selected if $I_{g}$ is disconnected. In this mode, proper $I_{g}$ bias is controlled by an internal pullup resistor to $V_{c c}$. |
| $D_{0}-D_{15}$ | 1 | Sixteen-bit direct data inputs which are the data source for entering external data into the device $A L U, Q$ Register or RAM. $D_{0}$ is the LSB. |
| $Y_{0}-Y_{15}$ | 0 | Sixteen three-state output lines which, when enabled, display either the sixteen outputs of the ALU or the data on the A port of the register stack. This is determined by the destination code $l_{(6,7,8,9)}$. |
| $\overline{\mathrm{G}} / \mathrm{F}_{15}$ | 0 | A multipurpose pin which indicates the carry generate ( $\overline{\mathrm{G}}$ ) function at the least significant and intermediate slices or as $\mathrm{F}_{15}$, the most significant ALU output (sign bit). $\bar{G} / F_{15}$ selection is controlled by the MSS pin. If MSS $=H / G H, F_{15}$ is enabled. If MSS $=$ LOW, $\bar{G}$ is enabled. |
| $F=0$ | 0 | Open drain output which goes HIGH if the $F_{0}-F_{15}$ ALU outputs are all LOW. This indicates that the result of an ALU operation is zero (positive logic). |
| $\mathrm{C}_{\mathrm{n}}$ | 1 | Carry-in to the internal ALU. |
| $\mathrm{C}_{\mathrm{n}+16}$ | 0 | Carry-out of the internal ALU. |
| $\begin{gathered} \mathrm{Q}_{15} \\ \text { RAM }_{15} \end{gathered}$ | 1/0 | Bidirectional lines controlled by $l_{(6,7,8,9)}$. Both are three-state output drivers connected to the TTL-compatible inputs. When the destination code on $\{(6,7,8,9)$ indicates an up shift, the three-state outputs are enabled, the MSB of the Q Register is available on the $Q_{15}$ pin and the MSB of the ALU output is available on the $R A M_{15}$ pin. When the destination code indicates a down shift, the pins are the data inputs to the MSB of the Q Register and the MSB of the RAM. |
| $\begin{aligned} & \mathrm{Q}_{0} \\ & \text { RAM }_{0} \end{aligned}$ | 1/O | Both bidirectional lines function identically to $Q_{15}$ and RAM ${ }_{15}$ lines, except they are the LSB of the Q Register and RAM. |
| $\overline{\mathrm{OE}}$ | 1 | Output enable. When pulled HIGH, the Y outputs are OFF (high impedance). When pulled LOW, the Y outputs are enabled. |
| P/OVR | 0 | A multipurpose pin which indicates the carry propagate ( $\mathbf{P}$ ) output for performing a carry lookahead operation or overflow (OVR) the Exclusive-OR of the carry-in and carry-out of the ALU MSB. OVR, at the most significant end of the word, indicates that the result of an arithmetic two's complement operation has overflowed into the sign bit. $\bar{P} /$ OVR selection is controlled by the MSS pin. If MSS $=$ HIGH, OVR is enabled. If MSS $=$ LOW, $\overline{\mathrm{P}}$ is enabled. |
| CP | 1 | The clock input. LOW-to-HIGH clock transitions will change the Q Register and the register file outputs. Clock LOW time is internally the write enable time for the $64 \times 16$ RAM which compromises the master latches of the register file. While the clock is LOW, the slave latches on the RAM outputs are closed, storing the data previously on the RAM outputs. Synchronous MASTER-SLAVE operation of the register file is achieved by this. |
| MSS | I | When HIGH, enables OVR and $F_{15}$ on the $\bar{P} / O V R$ and $\bar{G} / F_{15}$ pins. When LOW, enables $\bar{G}$ and $\bar{P}$ on these pins. If left open, internal pullup resistor to $V_{C C}$ provides declaration that the device is the most significant slice and will define pins as OVR and $\mathrm{F}_{15}$. |

## DEVICE ARCHITECTURE:

The IDT49C401 CMOS bit-slice microprocessor is configured sixteen bits wide and is cascadable to any number of bits $(16,32,48$, 64). Key elements which make up these 16-bit microprocessor slices are the (1) register file ( $16 \times 16$ dual-port RAM) with shifter, (2) ALU and (3) Q Register and shifter.

REGISTER FILE-A 16-bit data word from one of the 16 RAM registers can be read from the A port as selected by the 4-bit A address field. Simultaneously, the same data word or any other word from the 16 RAM registers can be read from the $B$ port as selected by the 4 -bit B address field. New data is written into the RAM register location selected by the B address field during the clock (CP) LOW time. Two 16-bit latches hold the RAM A port and B port during the clock (CP) LOW time, eliminating any data races. During clock HIGH, these latches are transparent, reading the data selected by the $A$ and $B$ addresses. The RAM data input field is driven froma four-input multiplexer that selects the ALU output or the D inputs. The ALU output can be shifted up one position, down one position or not shifted. Shifting data operations involves the RAM R $_{15}$ and RAM $M_{0}$ I/O pins. For a shift up operation, the RAM shifter MSB is connected to an enabled RAM 15 I/O output while the RAM I/O input is selected as the input to the LSB. During a shift down operation, the RAM shifter LSB is connected to an enabled RAM I/O output, while the RAM $_{15}$ I/O input is selected as the input to the MSB.

ALU - The ALU can perform three binary arithmetic and five logic operations on the two 16 -bit input words $S$ and $R$. The $S$ input field is driven from a 3-input multiplexer and the R input field is driven from a 2 -input multiplexer, with both having a zero source operand. Both multiplexers are controlled by the $\sum_{(0,1,2)}$ inputs. This multiplexer configuration enables the user to select various pairs of the $A, B, D$, $Q$ and " 0 " inputs as source operands to the ALU. Microinstruction inputs $\mathrm{I}_{(3,4,5)}$ are used to select the ALU function. This high-speed ALU cascades to any word length, providing carry-in ( $\mathrm{C}_{n}$ ), carry-out ( $\mathrm{C}_{\mathrm{n}+16}$ ) and an open-drain ( $\mathrm{F}=0$ ) output. When all bits of the ALU are zero, the pull-down device of $F=0$ is off, allowing a wire-OR of this pin over all cascaded devices. Multipurpose pins $\overline{\mathrm{G}} / \mathrm{F}_{15}$ and
$\overline{\mathrm{P}} /$ OVR are aimed at accelerating arithmetic operations. For intermediate and least significant slices, the MSS pin is programmed LOW, selecting the carry-generate $(\overline{\mathrm{G}})$ and carry-propagate $(\overline{\mathrm{P}})$ output functions to be used by carry lookahead logic. For the most significant slice, MSS is programmed high, selecting the sign-bit ( $F_{15}$ ) and the two's complement overflow (OVR) output functions. The sign bit ( $F_{15}$ ) allows the ALU sign bit to be monitored without enabling the three-state ALU outputs. The overflow (OVR) output is high when the two's complement arithmetic operation has overflowed into the sign bit as logically determined from the Exclusive-OR of the carry-in and carry-out of the most significant bit of the ALU. For all 16-bit applications, the MSS pin on the IDT49C401s is tied high or not connected since only one device is needed. With MSS open or tied high, internal circuitry will direct pins 33 and 34 to function as $F_{15}$ and OVR, respectively. It is in this 16-bit operating mode that the IDT49C401s function identically to the IMI4X2901B. The ALU data outputs are available at the three-state outputs $Y_{(0-15)}$ or as inputs to the RAM register file and $Q$ Register under control of the $I_{(6,7,8,9)}$ instruction inputs.

Q REGISTER - The Q Register is a separate 16-bit register intended for multiplication and division routines and can also be used as an accumulator or holding register for other types of applications. It is driven from a 4-input multiplexer. Inthe no-shift mode, the multiplexer enters the ALU F output or Direct Data into the Q Register. In either the shift up or shift down mode, the multiplexer selects the $\mathbf{Q}$ Register data appropriately shifted up or down. The Q shifter has two ports, $Q_{0}$ and $Q_{15}$, which operate comparably to the RAM shifter. They are controlled by the $\mathrm{I}_{(6,7,8,9)}$ inputs.

The clock input of the IDT49C401 controls the RAM, Q Register and $A$ and $B$ data latches. When enabled, the data is clocked into the Q Register on the LOW-to-HIGH transition. When the clock is HIGH, the $A$ and $B$ latches are open and pass data that is present at the RAM outputs. When the clock is LOW, the latches are closed and retain the last data entered. When the clock is LOW and $\mathrm{I}_{(6,7,8,9)}$ define the RAM as the destination, new data will be written into the RAM file defined by the B address field.

## ALU SOURCE OPERAND CONTROL

| MNEMONIC | MICROCODE |  |  |  | ALU SOURCE |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OPERANDS |  |  |  |  |  |  |
|  | I $_{\mathbf{2}}$ | I $_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{0}}$ | OCTAL <br> CODE | R | S |  |
| AQ | L | L | L | 0 | A | Q |  |
| AB | L | L | H | 1 | A | B |  |
| ZQ | L | H | L | 2 | 0 | Q |  |
| ZB | L | H | H | 3 | 0 | B |  |
| ZA | H | L | L | 4 | 0 | A |  |
| DA | H | L | H | 5 | D | A |  |
| DQ | H | H | L | 6 | D | Q |  |
| DZ | H | H | H | 7 | D | 0 |  |

## ALU FUNCTION CONTROL

| MNEMONIC | MICROCODE |  |  |  | ALU FUNCTION | SYMBOL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{I}_{5}$ | $\mathrm{I}_{4}$ | $1_{3}$ | OCTAL CODE |  |  |
| ADD | L | L | L | 0 | R Plus S | $R+S$ |
| SUBR | L | L | H | 1 | S Minus R | S-R |
| SUBS | L | H | L | 2 | $R$ Minus $S$ | R-S |
| OR | L | H | H | 3 | R OR S | R V S |
| AND | H | L | L | 4 | R AND S | $R \wedge S$ |
| NOTRS | H | L | H | 5 | $\overline{\mathrm{R}}$ AND S | $\bar{R} \wedge S$ |
| EXOR | H | H | L | 6 | R EX-OR S | RロS |
| EXNOR | H | H | H | 7 | R EX-NOR S | R下S |

## ALU ARITHMETIC MODE FUNCTIONS

| $\begin{gathered} \text { OCTAL } \\ \mathbf{I}_{5,4,3,2,1,0} \end{gathered}$ |  | $\mathrm{C}_{\mathrm{n}}=\mathrm{L}$ |  | $C_{n}=H$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | GROUP | FUNCTION | GROUP | FUNCTION |
| $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | ADD | $\begin{aligned} & A+Q \\ & A+B \\ & D+A \\ & D+Q \\ & \hline \end{aligned}$ | $\begin{gathered} \text { ADD } \\ \text { plus one } \end{gathered}$ | $\begin{aligned} & A+Q+1 \\ & A+B+1 \\ & D+A+1 \\ & D+Q+1 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \\ & \hline \end{aligned}$ | PASS | $\begin{aligned} & \text { Q } \\ & \text { B } \\ & \text { A } \\ & \text { D } \end{aligned}$ | Increment | $\begin{aligned} & Q+1 \\ & B+1 \\ & A+1 \\ & D+1 \end{aligned}$ |
| 1 1 1 2 | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \end{aligned}$ | Decrement | $\begin{aligned} & Q-1 \\ & B-1 \\ & A-1 \\ & D-1 \end{aligned}$ | PASS | $\begin{aligned} & \mathrm{Q} \\ & \mathrm{~B} \\ & \mathrm{~A} \\ & \mathrm{D} \end{aligned}$ |
| $\begin{aligned} & 2 \\ & 2 \\ & 2 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \end{aligned}$ | 1's Comp. | $\begin{aligned} & -Q-1 \\ & -B-1 \\ & -A-1 \\ & -D-1 \end{aligned}$ | 2's Comp. (Negate) | $\begin{aligned} & -Q \\ & -B \\ & -A \\ & -D \\ & \hline \end{aligned}$ |
| 1 1 1 1 2 2 2 2 | $\begin{aligned} & 0 \\ & 1 \\ & 5 \\ & 6 \\ & 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | Subtract (1's Comp.) | $\begin{aligned} & Q-A-1 \\ & B-A-1 \\ & A-D-1 \\ & Q-D-1 \\ & A-Q-1 \\ & A-B-1 \\ & D-A-1 \\ & D-Q-1 \end{aligned}$ | Subtract (2's Comp.) | $\begin{aligned} & Q-A \\ & B-A \\ & A-D \\ & Q-D \\ & A-Q \\ & A-B \\ & D-A \\ & D-Q \end{aligned}$ |

ALU LOGIC MODE FUNCTIONS

| OCTAL |  | GROUP | FUNCTION |
| :---: | :---: | :---: | :---: |
| $\mathrm{I}_{5,4,3}$, | $\mathrm{I}_{2,1,0}$ |  |  |
| 4 4 4 4 | $\begin{aligned} & \hline 0 \\ & 1 \\ & 5 \\ & 6 \\ & \hline \end{aligned}$ | AND | $\begin{aligned} & A \wedge Q \\ & A \wedge B \\ & D \wedge A \\ & D \wedge Q \end{aligned}$ |
| $\begin{aligned} & 3 \\ & 3 \\ & 3 \\ & 3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | OR | AVO $A \vee B$ DVA DVQ |
| $\begin{aligned} & 6 \\ & 6 \\ & 6 \\ & 6 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | EX-OR |  |
| $\begin{aligned} & 7 \\ & 7 \\ & 7 \\ & 7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | EX-NOR | $\begin{aligned} & \overline{\overline{A V O}} \\ & \frac{A \nabla B}{D \nabla A} \\ & \frac{D \nabla A}{D \nabla} \end{aligned}$ |
| $\begin{aligned} & 7 \\ & 7 \\ & 7 \\ & 7 \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \end{aligned}$ | INVERT | $\bar{Q}$ $\bar{B}$ $\bar{B}$ $\bar{D}$ |
| $\begin{aligned} & 6 \\ & 6 \\ & 6 \\ & 6 \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 4 \\ & \hline \end{aligned}$ | PASS | $\begin{aligned} & \mathrm{Q} \\ & \mathrm{~B} \\ & \mathrm{~A} \\ & \mathrm{D} \end{aligned}$ |
| $\begin{aligned} & 3 \\ & 3 \\ & 3 \\ & 3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \\ & \hline \end{aligned}$ | PASS | $\begin{aligned} & \mathrm{Q} \\ & \mathrm{~B} \\ & \mathrm{~A} \\ & \mathrm{D} \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 4 \\ & 4 \\ & 4 \\ & 4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 4 \\ & \hline \end{aligned}$ | "ZERO" | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ |
| $\begin{aligned} & 5 \\ & 5 \\ & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 5 \\ & 6 \\ & \hline \end{aligned}$ | MASK | $\begin{aligned} & \bar{A} \wedge O \\ & \bar{A} \wedge B \\ & \bar{D} \wedge A \\ & \bar{D} \wedge Q \\ & \hline \end{aligned}$ |

## SOURCE OPERAND AND ALU FUNCTION MATRIX ${ }^{(1)}$

| OCTAL$I_{5,4,3}$ | AUNCTION | $\mathrm{I}_{2,1,0}$ OCTAL |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
|  |  | ALU SOURCE |  |  |  |  |  |  |  |
|  |  | A, Q | A, B | 0, Q | 0, B | 0, A | D, A | D, Q | D, 0 |
| 0 | $C_{n}=L$ <br> R Plus S $\mathrm{C}_{\mathrm{n}}=\mathrm{H}$ | $\begin{gathered} A+Q \\ A+Q+1 \end{gathered}$ | $\begin{gathered} A+B \\ A+B+1 \\ \hline \end{gathered}$ | $\begin{gathered} 0 \\ 0+1 \end{gathered}$ | $\begin{gathered} B \\ B+1 \end{gathered}$ | $\begin{gathered} A \\ A+1 \end{gathered}$ | $\begin{gathered} D+A \\ D+A+1 \end{gathered}$ | $\begin{gathered} D+Q \\ D+Q+1 \end{gathered}$ | $\begin{gathered} D \\ D+1 \end{gathered}$ |
| 1 | $\begin{gathered} C_{n}=L \\ \text { SMinus } R \\ C_{n}=H \end{gathered}$ | $\begin{gathered} Q-A-1 \\ Q-A \end{gathered}$ | $\begin{gathered} B-A-1 \\ B-A \end{gathered}$ | $\begin{gathered} 0-1 \\ 0 \end{gathered}$ | $\begin{gathered} B-1 \\ B \end{gathered}$ | $\begin{gathered} A-1 \\ A \end{gathered}$ | $\begin{gathered} A-D-1 \\ A-D \end{gathered}$ | $\begin{gathered} Q-D-1 \\ Q-D \end{gathered}$ | $\begin{gathered} -D-1 \\ -D \end{gathered}$ |
| 2 | $\begin{aligned} & C_{n}=L \\ & R \text { Minus } S \\ & C_{n}=H \end{aligned}$ | $\begin{gathered} A-Q-1 \\ A-Q \end{gathered}$ | $\begin{gathered} A-B-1 \\ A-B \end{gathered}$ | $\begin{gathered} -Q-1 \\ -Q \end{gathered}$ | $\begin{gathered} -B-1 \\ -B \end{gathered}$ | $\begin{gathered} -A-1 \\ -A \end{gathered}$ | $\begin{gathered} D-A-1 \\ D-A \end{gathered}$ | $\begin{gathered} D-Q-1 \\ D-Q \end{gathered}$ | $\begin{gathered} D-1 \\ D \end{gathered}$ |
| 3 | ROR S | $A \vee Q$ | $A \vee B$ | Q | B | A | DVA | DVO | D |
| 4 | R AND S | $A \wedge Q$ | A^B | 0 | 0 | 0 | D^A | D^Q | 0 |
| 5 | $\overline{\mathrm{R}}$ AND S | $\bar{A} \wedge Q$ | $\bar{A} \wedge B$ | 0 | B | A | $\overline{\mathrm{D}} \wedge \mathrm{A}$ | $\overline{\mathrm{D}}$ ^Q | 0 |
| 6 | R EX-OR S | AかO | ATB | Q | B | A | DかA | DVQ | D |
| 7 | R EX-NOR S | $\overline{\text { AVO }}$ | $\overline{A T B}$ | $\overline{\mathrm{Q}}$ | $\bar{B}$ | $\bar{A}$ | $\overline{\bar{D} \bar{*} A}$ | Dण0 | $\overline{\mathrm{D}}$ |

## NOTE:

1. $+=$ Plus; $-=$ Minus; $\Lambda=$ AND; $\boldsymbol{\nabla}=$ EX-OR; $V=O R$

## ALU DESTINATION CONTROL ${ }^{(1)}$

| MNEMONIC | MICROCODE |  |  |  |  | RAM FUNCTION |  | Q REGISTER FUNCTION |  | $\stackrel{Y}{\text { Y }}$ | RAM SHIFTER |  | QSHIFTER |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 19 | 18 | $l_{7}$ | $\mathrm{I}_{6}$ | $\begin{gathered} \text { HEX } \\ \text { CODE } \end{gathered}$ | SHIFT | LOAD | SHIFT | LOAD |  | RAM ${ }_{0}$ | $\mathrm{RAM}_{15}$ | $Q_{0}$ | $\mathrm{Q}_{15}$ |  |
| OREG | H | L | L | L | 8 | X | NONE | NONE | $\mathrm{F} \rightarrow \mathrm{Q}$ | F | X | X | X | X | Existing 2901 Functions |
| NOP | H | L | L | H | 9 | X | NONE | X | NONE | F | X | X | X | X |  |
| RAMA | H | L | H | L | A | NONE | $F \rightarrow B$ | X | NONE | A | X | X | X | X |  |
| RAMF | H | L | H | H | B | NONE | $\mathrm{F} \rightarrow \mathrm{B}$ | X | NONE | F | X | X | X | X |  |
| RAMQD | H | H | L | L | C | DOWN | $F / 2 \rightarrow B$ | DOWN | Q/2 $\rightarrow \mathrm{O}$ | F | $\mathrm{F}_{0}$ | $\mathrm{IN}_{15}$ | $Q_{0}$ | $\mathrm{IN}_{15}$ |  |
| RAMD | H | H | L | H | D | DOWN | $F / 2 \rightarrow B$ | X | NONE | F | $\mathrm{F}_{0}$ | $\mathrm{IN}_{15}$ | $\mathrm{Q}_{0}$ | X |  |
| RAMQU | H | H | H | L | E | UP | $2 \mathrm{~F} \rightarrow \mathrm{~B}$ | UP | $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | F | $\mathrm{IN}_{0}$ | $\mathrm{F}_{15}$ | $\mathrm{IN}_{0}$ | $Q_{15}$ |  |
| RAMU | H | H | H | H | $F$ | UP | $2 \mathrm{~F} \rightarrow \mathrm{~B}$ | X | NONE | F | $\mathrm{IN}_{0}$ | $F_{15}$ | x | $\mathrm{Q}_{15}$ |  |
| DFF | L | L | L | L | 0 | NONE | $\mathrm{D} \rightarrow \mathrm{B}$ | NONE | $\mathrm{F} \rightarrow \mathrm{Q}$ | F | X | X | X | x | New Added IDT49C401 Functions |
| DFA | L | L | L | H | 1 | NONE | $\mathrm{D} \rightarrow \mathrm{B}$ | NONE | $\mathrm{F} \rightarrow \mathrm{Q}$ | A | X | X | X | x |  |
| FDF | L | L | H | L | 2 | NONE | $\mathrm{F} \rightarrow \mathrm{B}$ | NONE | $D \rightarrow Q$ | F | X | X | X | x |  |
| FDA | L | L | H | H | 3 | NONE | $\mathrm{F} \rightarrow \mathrm{B}$ | NONE | $D \rightarrow 0$ | A | X | X | X | X |  |
| XQDF | L | H | L | L | 4 | X | NONE | DOWN | $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | $F$ | X | X | $Q_{0}$ | $\mathrm{IN}_{15}$ |  |
| DXF | L | H | L | H | 5 | NONE | $\mathrm{D} \rightarrow \mathrm{B}$ | $x$ | NONE | F | X | X | $Q_{0}$ | X |  |
| XQUF | L | H | H | L | 6 | X | NONE | UP | $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | F | X | X | $\mathrm{IN}_{0}$ | $\mathrm{Q}_{15}$ |  |
| XDF | L | H | H | H | 7 | X | NONE | NONE | $\mathrm{D} \rightarrow \mathrm{Q}$ | F | X | X | X | $Q_{15}$ |  |

NOTE:

1. $X=$ Don't Care. Electrically, the shift pin is a TTL input internally connected to a three-state output which is in the high-impedance state.
$B=$ Register Addressed by B inputs
UP is toward MSB; DOWN is toward LSB

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {iN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=0 \mathrm{~V}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

DC ELECTRICAL CHARACTERISTICS

| $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial) |
| :--- | :--- |
| $T_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ (Military) |
| $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$ |  |

$V_{L C}=0.2 \mathrm{~V}$
$V_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{i}}$ | Input HIGH Level | Guaranteed Logic High Level ${ }^{(4)}$ |  | 2.0 | - | - | $V$ |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level ( ${ }^{(4)}$ |  | - | - | 0.8 | V |
| $\mathrm{l}_{\text {H }}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{cc}}=\mathrm{Max}^{\text {. }}$, $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{cc}}$ |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max} ., \mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{\mathrm{CC}}=\text { Min. } \\ & \mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathbb{H}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $1 \mathrm{OH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  |  | $\mathrm{b}_{\mathrm{H}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{IOH}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L L}} \end{aligned}$ | $\mathrm{loL}=300 \mu \mathrm{~A}$ | - | GND | VLC | V |
|  |  |  | $\mathrm{bL}=20 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{loL}^{\prime}=24 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $\mathrm{V}_{0}=0 \mathrm{~V}$ | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {CC }}$ (Max.) | - | 0.1 | 10 |  |
| los | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=$ Min., $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}^{(3)}$ |  | -15 | -30 | - | mA |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.

## DC ELECTRICAL CHARACTERISTICS (Cont'd.)

$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{L C}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{1} \mathrm{CCOH}$ | Quiescent Power Supply Current$\mathrm{CP}=\mathrm{H}$ | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & V_{H C} \leq V_{\mathbb{N}}, V_{\mathbb{I N}} \leq V_{L C} \\ & f_{C P}=0, C P=H \end{aligned}$ | MIL. |  | 150 | 245 | mA |
|  |  |  | COM'L. |  | 150 | 195 |  |
| 'ccol | Quiescent Power Supply Current$C P=L$ | $\begin{aligned} & V_{C C}=M_{a x} . \\ & V_{H C} \leq V_{I N}, V_{I N} \leq V_{L C} \\ & \mathbf{f}_{C P}=0, C P=L \\ & \hline \end{aligned}$ | MIL. |  | 80 | 125 | mA |
|  |  |  | COM'L. |  | 80 | 98 |  |
| ${ }^{\prime} \mathrm{cot}$ | Quiescent Input Power Supply ${ }^{(5)}$ Current (per input @ TTL High) | $\mathrm{V}_{\mathrm{CC}}=\operatorname{Max} . \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}, \mathrm{f}_{\mathrm{CP}}=0$ |  | - | 0.3 | 0.5 | $\mathrm{mA} /$ Input |
| ${ }^{\prime} \mathrm{CCD}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{HC}} \leq V_{\mathrm{IN}}, V_{\mathrm{iN}} \leq V_{\mathrm{LC}} \\ & \text { Outputs Open, } O E=\mathrm{LE} \end{aligned}$ | MIL. | - | 2.0 | 3.0 | $\underset{\mathrm{MHz}}{\mathrm{MA}}$ |
|  |  |  | COM'L. | - | 2.0 | 2.5 |  |
| Icc | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=M a x, f_{C P}=10 M H z$ <br> Outputs Open, $\sigma E=L$ <br> CP $=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{IN}}, \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}}$ | MIL. | - | 135 | 210 | mA |
|  |  |  | COM'L. | - | 135 | 170 |  |
|  |  | $V_{C C}=M a x ., f_{C P}=10 \mathrm{MHz}$ <br> Outputs Open, $\sigma E=L$ $C P=50 \% \text { Duty cycle }$ $\mathrm{V}_{\mathrm{IH}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{LL}}=0.4 \mathrm{~V}$ | MIL. | - | 145 | 225 |  |
|  |  |  | COM'L. | - | 145 | 180 |  |

## NOTES:


6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{C C}=I_{C C O H}\left(C D_{H}\right)+I_{C C O L}\left(1-C_{H}\right)+I_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{C P}\right)$
$\mathrm{CD}_{\mathrm{H}}=$ Clock duty cycle high period
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle $T \mathrm{~L}$ high period $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
$N_{T}=$ Number of dynamic inputs driven at TTL levels
$f_{\mathrm{CP}}=$ Clock Input frequency

## CMOS TESTING CONSIDERATIONS

Special test board considerations must be taken into account when applying high-speed CMOS products to the automatic test environment. Large output currents are being switched in very short periods and proper testing demands that test set-ups have minimized inductance and guaranteed zero voltage grounds. The techniques listed below will assist the user in obtaining accurate testing results:

1) All input pins should be connected to a voltage potential during testing. If left floating, the device may oscillate, causing improper device operation and possible latchup.
2) Placement and value of decoupling capacitors is critical. Each physical set-up has different electrical characteristics and it is recommended that various decoupling capacitor sizes be experimented with. Capacitors should be positioned using the minimum lead lengths. They should also be distributed to decouple power supply lines and be placed as close as possible to the DUT power pins.
3) Device grounding is extremely critical for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is necessary. The ground plane must be sustained from the performance board to the DUT interface board and wiring unused interconnect pins to the ground plane is recommended. Heavy gauge stranded wire should be used for power wiring, with twisted pairs being recommended for minimized inductance.
4) To guarantee data sheet compliance, the input thresholds should be tested per input pin in a static environment. Toallow for testing and hardware-induced noise, IDT recommends using $V_{I L} \leq O V$ and $V_{I H} \geq 3 V$ for $A C$ tests.

## IDT49C401A

## AC ELECTRICAL CHARACTERISTICS

## (Military and Commercial Temperature Ranges)

The tables below specify the guaranteed performance of the IDT49C401A over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature ranges. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between 0 V and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DC current loads.

CYCLE TIME AND CLOCK CHARACTERISTICS

|  | MIL. | COM'L. | UNIT |
| :--- | :---: | :---: | :---: |
| Read-Modify-Write Cycle (from <br> selection of A, B registers to end <br> of cycle) | 28 | 24 | ns |
| Maximum Clock Frequency to <br> shift Q (50\% duty cycle, <br> I = C32 or E32) | 35 | 41 | MHz |
| Minimum Clock LOW Time | 13 | 11 | ns |
| Minimum Clock HIGH Time | 13 | 11 | ns |
| Minimum Clock Period | 36 | 31 | ns |

COMBINATIONAL PROPAGATION DELAYS ${ }^{(1)} C_{L}=50 \mathrm{pF}$

| FROMINPUT | TO OUTPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y |  | $(\underset{\mathbf{G}, \overline{\bar{P}}}{\text { (MSS }}$ |  | (MSS = H) |  |  |  | $C_{n+16}$ |  | $F=0$ |  | $\begin{aligned} & \text { RAM }_{0} \\ & \text { RAM }_{15} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & Q_{0} \\ & Q_{15} \end{aligned}$ |  | UNIT |
|  | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | Сом'L. |  |
| A, B Address | 41 | 37 | 39 | 35 | 41 | 37 | 41 | 37 | 37 | 34 | 41 | 37 | 40 | 36 | - | - | ns |
| D | 32 | 29 | 29 | 26 | 29 | 26 | 31 | 28 | 27 | 25 | 32 | 29 | 28 | 26 | - | - | ns |
| $\mathrm{C}_{n}$ | 29 | 25 | - | - | 26 | 24 | 25 | 23 | 20 | 18 | 29 | 26 | 23 | 21 | - | - | ns |
| $\mathrm{l}_{0,1,2}$ | 35 | 32 | 30 | 27 | 35 | 32 | 34 | 31 | 29 | 26 | 35 | 32 | 30 | 27 | - | - | ns |
| $\mathrm{I}_{3,4,5}$ | 35 | 32 | 28 | 26 | 34 | 31 | 34 | 31 | 27 | 25 | 35 | 32 | 28 | 26 | - | - | ns |
| $\mathrm{I}_{6,7,8,9}$ | 25 | 23 | - | - | - | - | - | - | - | - | - | - | 20 | 18 | 20 | 18 | ns |
| A Bypass <br> ALU ( $I=A X X$, <br> 1XX, 3XX) | 30 | 27 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | ns |
| Clock - | 34 | 31 | 31 | 28 | 33 | 30 | 34 | 31 | 30 | 27 | 34 | 31 | 34 | 31 | 25 | 23 | ns |

## SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT)

|  | CP: |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT | SET-UP TIME BEFORE $\mathrm{H} \rightarrow \mathrm{L}$ |  | HOLD TIME AFTER $\mathrm{H} \rightarrow \mathrm{L}$ |  | SET-UP TIME <br> BEFORE L $\rightarrow$ H |  | HOLD TIME <br> AFTER L $\rightarrow$ H |  | UNIT |
|  | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. |  |
| A, B Source Address | 11 | 10 | $0^{(3)}$ | $0^{(3)}$ | $24{ }^{(4)}$ | $21^{(4)}$ | 2 | 1 | ns |
| B Destination Address | 11 | 10 | Do not change ${ }^{(2)}$ |  |  |  | 2 | 1 | ns |
| D | - ${ }^{11}$ | - | - | - | 12/22 ${ }^{(5)}$ | 10/20 ${ }^{(5)}$ | 2 | 1 | ns |
| $\mathrm{C}_{\mathrm{n}}$ | - | - | - | - | 17 | 15 | 0 | 0 | ns |
| $\mathrm{l}_{0,1,2}$ | - | - | - | - | 28 | 25 | 0 | 0 | ns |
| I3,4.5 | - | - | - | - | 28 | 25 | 0 | 0 | ns |
| 16,7,8,9 | 11 | 10 | Do not change (2) |  |  |  | 0 | 0 | ns |
| RAM ${ }_{0.15, ~}^{15} Q_{0,15}$ | - | - | - | - | 12 | 11 | 0 | 0 | ns |

NOTES:

1. A dash indicates a propagation delay or set-up time constraint does not exist.
2. Certain signals must be stable during the entire clock LOW time to avoid erroneous operation.
3. Source addresses must be stable prior to the $\mathrm{H} \rightarrow$ Ltransition to allow time to access the source data before the latches close. The A address may then be changed. The $B$ address could be changed if it is not a destination; i.e., if data is not being written back into the RAM. Normally $A$ and $B$ are not changed during the clock LOW time.
4. The set-up time prior to the clock $L \rightarrow H$ transition is to allow time for data to be accessed, passed through the ALU, and returned to the RAM. It includes all the time from stable $A$ and $B$ addresses to the clock $L \rightarrow H$ transition, regardless of when the $H \rightarrow L$ transition occurs.
5. First value is direct path (DATA $\rightarrow$ RAM/Q Register). Second value is indirect path (DATA $\rightarrow$ IN $\rightarrow$ ALU $\rightarrow$ RAM/Q Register).

## IDT49C401

## AC ELECTRICAL CHARACTERISTICS

 (Military and Commercial Temperature Ranges)The tables below specify the guaranteed performance of the IDT49C401 over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature ranges. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between OV and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DC current loads.

## CYCLE TIME AND CLOCK CHARACTERISTICS

|  | MIL. | COM'L. | UNIT |
| :--- | :---: | :---: | :---: |
| Read-Modify-Write Cycle (from <br> selection of A, B registers to end <br> of cycle) | 50 | 48 | ns |
| Maximum Clock Frequency to <br> shift Q (50\% duty cycle. | 20 | 21 | MHz |
| = C32 or E32) |  |  |  |$\quad$| Minimum Clock LOW Time | 30 | 30 |
| :--- | :---: | :---: |
| ns |  |  |
| Minimum Clock HIGH Time | 20 | 20 |
| ns |  |  |
| Minimum Clock Period | 50 | 48 |
| ns |  |  |

COMBINATIONAL PROPAGATION DELAYS ${ }^{(1)} \mathrm{C}_{\mathrm{L}}=50 \mathrm{PF}$

| FROM INPUT | TO OUTPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y |  | $(\underset{\mathbf{G}, \overline{\mathbf{P}}}{(\mathrm{MSS}} \mathbf{L}$ |  | (MSS = H) |  |  |  | $C_{n+16}$ |  | $F=0$ |  | RAM ${ }_{0}$ RAM $_{15}$ |  | $\begin{aligned} & Q_{0} \\ & Q_{15} \end{aligned}$ |  | UNIT |
|  | MIL. | COM'L. | MIL | COM'L. | MIL. | COM'L. | MIL | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. |  |
| A, B Address | 52 | 47 | 47 | 42 | 52 | 47 | 47 | 42 | 38 | 34 | 52 | 47 | 44 | 40 | - | - | ns |
| D | 35 | 32 | 34 | 31 | 35 | 32 | 34 | 31 | 27 | 25 | 35 | 32 | 28 | 26 | - | - | ns |
| $\mathrm{C}_{\mathrm{n}}$ | 29 | 26 | - | - | 29 | 26 | 27 | 25 | 20 | 18 | 29 | 26 | 23 | 21 | - | - | ns |
| lo, 1, 2 | 41 | 37 | 30 | 27 | 41 | 37 | 38 | 35 | 29 | 26 | 41 | 37 | 30 | 27 | - | - | ns |
| $\mathrm{I}_{3,4.5}$ | 40 | 36 | 28 | 26 | 40 | 36 | 37 | 34 | 27 | 25 | 40 | 36 | 28 | 26 | - | - | ns |
| $\mathrm{I}_{6.7 .8 .9}$ | 26 | 24 | - | - | - | - | - | - | - | - | - | - | 20 | 18 | 20 | 18 | ns |
| $\begin{array}{\|l\|} \hline \text { A Bypass } \\ \text { ALU (I =AXX, } \\ 1 X X, 3 X X) \\ \hline \end{array}$ | 30 | 27 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | ns |
| Clock - | 42 | 38 | 41 | 37 | 42 | 38 | 41 | 37 | 30 | 27 | 42 | 38 | 41 | 37 | 25 | 23 | ns |

## SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT)

|  | CP: |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT | SET-UP TIME BEFORE $\mathrm{H} \rightarrow \mathrm{L}$ |  | HOLD TIME AFTER $\mathrm{H} \rightarrow \mathrm{L}$ |  | SET-UP TIME BEFORE L $\rightarrow$ H |  | HOLD TIME AFTER L $\rightarrow$ H |  | UNIT |
|  | MIL. | COM'L. | MIL. | COM'L | MIL. | COM'L. | MIL. | COM'L. |  |
| A. B Source Address | 20 | 18 | $0^{(3)}$ | $0^{(3)}$ | $50{ }^{(4)}$ | $48{ }^{(4)}$ | 2 | 1 | ns |
| B Destination Address | 20 | 18 | Do not change ${ }^{(2)}$ |  |  |  | 2 | 1 | ns |
| D | - ${ }^{(1)}$ | - | - | - | $30 / 40{ }^{(5)}$ | 26/36 ${ }^{(5)}$ | 2 | 1 | ns |
| $\mathrm{C}_{\mathrm{n}}$ | - | - | - | - | 35 | 32 | 0 | 0 | ns |
| $\mathrm{I}_{0,1,2}$ | - | - | - | - | 45 | 41 | 0 | 0 | ns |
| 13.4.5 | - | - | - | - | 45 | 41 | 0 | 0 | ns |
| $\mathrm{I}_{6,7,8,9}$ | 12 | 11 | Do not change (2) |  |  |  | 0 | 0 | ns |
| RAM0, 15, $Q_{0,15}$ | - | - | - | - | 12 | 11 | 0 | 0 | ns |

## NOTES:

1. A dash indicates a propagation delay or set-up time constraint does not exist.
2. Certain signals must be stable during the entire clock LOW time to avoid erroneous operation.
3. Source addresses must be stable prior to the $H \rightarrow$ Ltransition to allow time to access the source data before the latches close. The $A$ address may then be changed. The B address could be changed if it is not a destination; i.e., if data is not being written back into the RAM. Normally A and B are not changed during the clock LOW time.
4. The set-up time prior to the clock $L \rightarrow H$ transition is to allow time for data to be accessed, passed through the $A L U$, and returned to the RAM. It includes all the time from stable $A$ and $B$ addresses to the clock $L \rightarrow H$ transition, regardless of when the $H \rightarrow L$ transition occurs.
5. First value is direct path ( DATA $_{I N} \rightarrow$ RAM/Q Register). Second value is indirect path (DATA $A_{I N} \rightarrow$ ALU $\rightarrow$ RAM/Q Register).

IDT49C401A
OUTPUT ENABLE/DISABLE TIMES
( $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$, measured to 0.5 V change of $\mathrm{V}_{\text {out }}$ in nanoseconds)

| INPUT | OUTPUT | ENABLE |  | DISABLE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | COM'L | MLL | COM'L. |  |
| $\overline{O E}$ | $Y$ | 25 | 23 | 25 | 23 |

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |

IDT49C401
OUTPUT ENABLE/DISABLE TIMES
( $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$, measured to 0.5 V change of $\mathrm{V}_{\text {our }}$ in nanoseconds)

| INPUT | OUTPUT | ENABLE |  | DISABLE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIL. | COM'L | MIL | COM'L. |
| $\overline{O E}$ | $Y$ | 22 | 20 | 20 | 18 |

## TEST LOAD CIRCUIT



INPUT/OUTPUT INTERFACE CIRCUIT


Figure 2. Input Structure (All Inputs)


Figure 3. Output Structure (All Outputs Except $F=0$ )


Figure 4. Output Structure ( $F=0$ )

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
Sidebraze DIP
16-Bit $\mu \mathrm{P}$ Slice
High-Speed 16-Bit $\mu$ P Slice


## MICROSLICE ${ }^{\text {TM }}$ PRODUCT

## FEATURES:

- Functionally equivalent to four 2901s and one 2902
- IDT49C402A $45 \%$ faster than four 2901s and one 2902A
- Expanded two-address architecture with independent, simultaneous access to two $64 \times 16$ register files
- Expanded destination functions with 8 new operations allowing Direct Data to be loaded directly into the dual-port RAM and Q Register
- Clamp diodes on all inputs provide noise suppression
- Fully cascadable
- 68-pin PGA, Shrink-DIP ( $600 \mathrm{mil}, 70$ mil centers) and LCC ( 25 and 50 mil centers)
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT49C402s are high-speed, fully cascadable 16-bit CMOS microprocessor slice units which combine the standard functions of four 2901s and a 2902 with additional control features aimed at enhancing the performance of bit-slice microprocessor designs.

The IDT49C402s include all of the normal functions associated with standard 2901 bit-slice operation: (a) a 3-bit instruction field ( $l_{0}$, $I_{1}, l_{2}$ ) which controls the source operand selection for the ALU; (b) a 3-bit microinstruction field $\left(I_{3}, I_{4}, I_{5}\right)$ used to control the eight possible functions of the ALU; (c) eight destination control functions which are selected by the microcode inputs ( $\mathrm{l}_{8}, \mathrm{l}_{7}, \mathrm{l}_{8}$ ); and (d) a tenth microinstruction input, $I_{9}$, offering eight additional destination control functions. This $\mathrm{l}_{9}$ input, in conjunction with $\mathrm{I}_{6}, \mathrm{I}_{7}$ and $\mathrm{l}_{8}$, allows for shifting the Q Register up and down, loading the RAM or Q Register directly from the D inputs without going through the ALU and new combinations of destination functions with the RAM A port output available at the Y output pins of the device.
Also featured is an on-chip dual-port RAM that contains 64 words by 16 bits-four times the number of working registers in a 2901.

The IDT49C402s are fabricated using CEMOS, a CMOS technology designed for high performance and high reliability. These performance enhanced devices feature both bipolar speed and bipolar output drive capabilities' while maintaining exceptional microinstruction speeds at greatly reduced CMOS power levels.

FUNCTIONAL BLOCK DIAGRAM


CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



[^20]
## PIN DESCRIPTIONS

| PIN NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{A}_{0}-\mathrm{A}_{5}$ | 1 | Six address inputs to the register file which selects one register and displays its contents through the A port. |
| $\mathrm{B}_{0}-\mathrm{B}_{5}$ | 1 | Six address inputs to the register file which selects one of the registers in the file, the contents of which is displayed through the B port. It also selects the location into which new data can be written when the clock goes LOW. |
| $\mathrm{I}_{0}-\mathrm{I}_{9}$ | 1 | Ten instruction control lines which determine what data source will be applied to the $\operatorname{ALU} \mathcal{I}_{(0,1,2)}$, what function the $\operatorname{ALU}$ will perform $\mathbf{I}_{(3,4,5)}$ and what data is to be deposited in the $Q$ Register or the register file $\mathbf{I}_{(6,7,8,9) \text {. Original } 2901 \text { destinations are }}$ selected if $\mathrm{I}_{\mathrm{g}}$ is disconnected. In this mode, proper $\mathrm{I}_{g}$ bias is controlled by an internal pullup resistor to $\mathrm{V}_{\mathrm{cc}}$. |
| $D_{0}-D_{15}$ | 1 | Sixteen-bit direct data inputs which are the data source for entering external data into the device ALU, Q Register or RAM. $D_{0}$ is the LSB. |
| $Y_{0}-Y_{15}$ | 0 | Sixteen three-state output lines which, when enabled, display either the sixteen outputs of the ALU or the data on the A port of the register stack. This is determined by the destination code $\mathrm{I}_{(6,7,8,9)}$. |
| $\overline{\mathrm{G}} / \mathrm{F}_{15}$ | 0 | A multipurpose pin which indicates the carry generate $(\overline{\mathrm{G}})$ function at the least significant and intermediate slices or as $\mathrm{F}_{15}$ the most significant ALU output (sign bit). $\bar{G} / F_{15}$ selection is controlled by the MSS pin. If MSS $=H I G H, F_{15}$ is enabled. If MSS $=$ LOW, $\overline{\mathrm{G}}$ is enabled. |
| $F=0$ | 0 | Open drain output which goes HIGH if the $\mathrm{F}_{0}-\mathrm{F}_{15}$ ALU outputs are all LOW. This indicates that the result of an ALU operation is zero (positive logic). |
| $\mathrm{C}_{n}$ | 1 | Carry-in to the internal ALU. |
| $\mathrm{C}_{\mathrm{n}+16}$ | 0 | Carry-out of the internal ALU. |
| $\begin{aligned} & \mathrm{Q}_{15} \\ & \mathrm{RAM}_{15} \end{aligned}$ | I/O | Bidirectional lines controlled by $\Psi_{(6,7,8,9)}$. Both are three-state output drivers connected to the TTL-compatible inputs. When the destination code on $(6,7,8,9)$ indicates an up shift, the three-state outputs are enabled, the MSB of the $Q$ Register is available on the $\mathrm{Q}_{15}$ pin and the MSB of the ALU output is available on the RAM ${ }_{15}$ pin. When the destination code indicates a down shift, the pins are the data inputs to the MSB of the Q Register and the MSB of the RAM. |
| $\begin{aligned} & Q_{0} \\ & \text { RAM }_{0} \end{aligned}$ | I/O | Both bidirectional lines function identically to $\mathrm{Q}_{15}$ and RAM ${ }_{15}$ lines except they are the LSB of the Q Register and RAM. |
| OE | 1 | Output enable. When pulled HIGH, the Y outputs are OFF (high impedance). When pulled LOW, the Y outputs are enabled. |
| $\overline{\mathrm{P}} / \mathrm{OVR}$ | 0 | A multipurpose pin which indicates the carry propagate ( $\overline{\mathrm{P}}$ ) output for performing a carry lookahead operation or overflow (OVR) the Exclusive-OR of the carry-in and carry-out of the ALU MSB. OVR, at the most significant end of the word, indicates that the result of an arithmetic two's complement operation has overflowed into the sign bit. $\bar{P} / O V R$ selection is controlled by the MSS pin. If MSS $=$ HIGH, OVR is enabled. If MSS $=$ LOW, $\bar{P}$ is enabled. |
| CP | 1 | The clock input. LOW-to-HIGH clock transitions will change the $Q$ Register and the register file outputs. Clock LOW time is internally the write enable time for the $64 \times 16$ RAM which compromises the master latches of the register file. While the clock is LOW, the slave latches on the RAM outputs are closed, storing the data previously on the RAM outputs. Synchronous MASTER-SLAVE operation of the register file is achieved by this. |
| MSS | 1 | When HIGH, enables OVR and $F_{15}$ on the $\bar{P} /$ OVR and $\bar{G} / F_{15}$ pins. When LOW, enables $\bar{G}$ and $\bar{P}$ on these pins. If left open, internal pullup resistor to $V_{C C}$ provides declaration that the device is the most significant slice. |

## DEVICE ARCHITECTURE:

The IDT49C402 CMOS bit-slice microprocessor is configured sixteen bits wide and is cascadable to any number of bits $(16,32,48$, 64). Key elements which make up this 16 -bit microprocessor slice are the (1) register file ( $64 \times 16$ dual-port RAM) with shifter, (2) ALU and (3) Q Register and shifter.

REGISTER FILE-A 16-bit data word from one of the 64 RAM registers can be read from the A port as selected by the 6-bit A address field. Simultaneously, the same data word, or any other word from the 64 RAM registers, can be read from the B port as selected by the 6 -bit B address field. New data is written into the RAM register location selected by the $B$ address field during the clock (CP) LOW time. Two sixteen-bit latches hold the RAM A port and B port during the clock (CP) LOW time, eliminating any data races. During clock HIGH these latches are transparent, reading the data selected by the $A$ and $B$ addresses. The RAM data input field is driven from a fourinput multiplexer that selects the ALU output or the D inputs. The ALU output can be shifted up one position, down one position or not shifted. Shifting data operations involve the RAM $_{15}$ and RAM $M_{0}$ I/O pins. For a shift up operation, the RAM shifter MSB is connected to an enabled $\mathrm{RAM}_{15}$ I/O output while the RAM $\mathrm{R}_{0}$ I/O input is selected as the input to the LSB. During a shift down operation, the RAM shifter LSB is connected to an enabled RAM $1 / O$ output while the RAM ${ }_{15}$ I/O input is selected as the input to the MSB.

ALU - The ALU can perform three binary arithmetic and five logic operations on the two 16 -bit input words $S$ and $R$. The S input field is driven from a 3-input multiplexer and the $R$ input field is driven from a 2 -input multiplexer with both having a zero source operand. Both multiplexers are controlled by the $\mathbf{I}_{(0,1,2)}$ inputs. This multiplexer configuration enables the user to select various pairs of the $A, B, D$, $Q$ and " 0 " inputs as source operands to the ALU. Microinstruction inputs $I_{(3,4,5)}$ are used to select the ALU function. This high-speed ALU cascades to any word length, providing carry-in ( $\mathrm{C}_{n}$ ), carry-out ( $\mathrm{C}_{n+16}$ ) and an open-drain ( $\mathrm{F}=0$ ) output. When all bits of the ALU are zero, the pull-down device of $F=0$ is off, allowing a wire-OR of this pin over all cascaded devices. Multipurpose pins $\overline{\mathrm{G}} / \mathrm{F}_{15}$ and $\overline{\mathrm{F}} /$ OVR are aimed at accelerating arithmetic operations. For intermediate and least significant slices, the MSS pin is programmed LOW, selecting the carry-generate $(\bar{G})$ and carry-propagate $(\bar{P})$ output functions to be used by carry lookahead logic. For the most significant slice, MSS is programmed high, selecting the sign-bit ( $\mathrm{F}_{15}$ ) and the two's complement overflow (OVR) output functions. The sign bit ( $F_{15}$ ) allows the ALU sign bit to be monitored without enabling the three-state ALU outputs. The overflow (OVR) output is high when the two's complement arithmetic operation has overflowed into the sign bit as logically determined from the Exclusive-OR of the carry-in and carry-out of the most significant bit of the ALU. The ALU data outputs are available at the three-state outputs $Y_{(0-15)}$ or as
inputs to the RAM register file and Q Register under control of the $\ell_{(6,7,8,9)}$ instruction inputs.

Q REGISTER-The Q Register is a separate 16-bit file intended for multiplication and division routines and can also be used as an accumulator or holding register for other types of applications. It is driven from a 4-input multiplexer. In the no-shift mode, the multiplexer enters the ALU F output or Direct Data into the Q Register. In either the shift up or shift down mode, the multiplexer selects the Q Register data appropriately shifted up or down. The Q shifter has
two ports, $Q_{0}$ and $Q_{15}$, which operate comparably to the RAM shifter. They are controlled by the $l_{(6,7,8,9)}$ inputs.

The clock input of the IDT49C402 controls the RAM, Q Register and A and B data latches. When enabled, the data is clocked into the Q Register on the LOW-to-HIGH transition. When the clock is HIGH, the $A$ and $B$ latches are open and pass data that is present at the RAM outputs. When the clock is LOW, the latches are closed and retain the last data entered. When the clock is LOW and $\mathrm{l}_{(8,7,8,9)}$ define the RAM as the destination, new data will be written into the RAM file defined by the B address field.

## ALU SOURCE OPERAND CONTROL

| MNEMONIC | MICROCODE |  |  |  | ALU SOURCE |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | OPERANDS |  |  |  |  |  |  |
|  | $\mathbf{I}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{0}}$ | OCTAL <br> CODE | R | S |  |
| AQ | L | L | L | 0 | A | Q |  |
| AB | L | L | H | $\mathbf{1}$ | A | B |  |
| ZQ | L | H | L | 2 | 0 | Q |  |
| ZB | L | H | H | 3 | 0 | B |  |
| ZA | H | L | L | 4 | 0 | A |  |
| DA | H | L | H | $\mathbf{5}$ | D | A |  |
| DQ | H | H | L | 6 | D | Q |  |
| DZ | H | H | H | 7 | D | 0 |  |

ALU ARITHMETIC MODE FUNCTIONS

| $\begin{gathered} \text { OCTAL } \\ \text { I }_{5,4,3,1,1,0} \end{gathered}$ |  | $\mathrm{C}_{\mathrm{n}}=\mathrm{L}$ |  | $\mathrm{C}_{\mathrm{n}}=\mathrm{H}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | GROUP | FUNCTION | GROUP | FUNCTION |
| $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | ADD | $\begin{aligned} & \hline A+Q \\ & A+B \\ & D+A \\ & D+Q \\ & \hline \end{aligned}$ | $\begin{gathered} \text { ADD } \\ \text { plus one } \end{gathered}$ | $\begin{aligned} & A+Q+1 \\ & A+B+1 \\ & D+A+1 \\ & D+Q+1 \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 4 \\ & \hline \end{aligned}$ | PASS | $\begin{aligned} & Q \\ & B \\ & A \\ & D \end{aligned}$ | Increment | $\begin{aligned} & Q+1 \\ & B+1 \\ & A+1 \\ & D+1 \end{aligned}$ |
| 1 1 1 2 | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \\ & \hline \end{aligned}$ | Decrement | $\begin{aligned} & Q-1 \\ & B-1 \\ & A-1 \\ & D-1 \\ & \hline \end{aligned}$ | PASS | $\begin{aligned} & \text { Q } \\ & \text { B } \\ & A \\ & D \end{aligned}$ |
| 2 2 2 1 | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 4 \\ & \hline \end{aligned}$ | 1's Comp. | $\begin{aligned} & -Q-1 \\ & -B-1 \\ & -A-1 \\ & -D-1 \\ & \hline \end{aligned}$ | 2's Comp. (Negate) | $\begin{aligned} & -Q \\ & -B \\ & -A \\ & -D \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \\ & 2 \\ & 2 \\ & 2 \\ & 2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 5 \\ & 6 \\ & 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | Subtract (1's Comp.) | $\begin{aligned} & Q-A-1 \\ & B-A-1 \\ & A-D-1 \\ & Q-D-1 \\ & A-Q-1 \\ & A-B-1 \\ & D-A-1 \\ & D-Q-1 \end{aligned}$ | Subtract (2's Comp.) | $\begin{aligned} & Q-A \\ & B-A \\ & A-D \\ & Q-D \\ & A-Q \\ & A-B \\ & D-A \\ & D-Q \end{aligned}$ |

ALU FUNCTION CONTROL

| MNEMONIC | MICROCODE |  |  |  | $\begin{aligned} & \text { ALU } \\ & \text { FUNCTION } \end{aligned}$ | SYMBOL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $I_{5}$ | 14 | $\mathrm{t}_{3}$ | OCTAL CODE |  |  |
| ADD | L | L | L | 0 | R Plus S | R + S |
| SUBR | L | L | H | 1 | S Minus R | S-R |
| SUBS | L | H | L | 2 | R Minus S | R-S |
| OR | L | H | H | 3 | RORS | R V S |
| AND | H | L | L | 4 | R AND S | $R \wedge S$ |
| NOTRS | H | L | H | 5 | $\overline{\mathrm{R}}$ AND S | $\overline{\mathrm{R}} \wedge \mathrm{S}$ |
| EXOR | H | H | L | 6 | REX-OR S | R*S |
| EXNOR | H | H | H | 7 | R EX-NOR S | $\overline{\mathrm{RVS}}$ |

## ALU LOGIC MODE FUNCTIONS

| OCTAL |  | GROUP | FUNCTION |
| :---: | :---: | :---: | :---: |
| $\mathrm{I}_{5,4,3}$, | $\mathrm{I}_{2,1,0}$ |  |  |
| $\begin{aligned} & \hline 4 \\ & 4 \\ & 4 \\ & 4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | AND | $\begin{aligned} & \hline A \wedge Q \\ & A \wedge B \\ & D \wedge A \\ & D \wedge Q \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 3 \\ & 3 \\ & 3 \\ & 3 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 5 \\ & 6 \\ & \hline \end{aligned}$ | OR | AVQ $A \vee B$ DVA DVQ DVQ |
| $\begin{aligned} & 6 \\ & 6 \\ & 6 \\ & 6 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 5 \\ & 6 \\ & \hline \end{aligned}$ | EX-OR | $\begin{aligned} & \hline A \nabla Q \\ & A \nabla B \\ & D \nabla A \\ & D \nabla Q \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 7 \\ & 7 \\ & 7 \\ & 7 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 5 \\ & 6 \\ & \hline \end{aligned}$ | EX-NOR | $\begin{aligned} & \hline \overline{A V Q} \\ & \frac{A V B}{D V} \\ & \frac{D \nabla A}{D \nabla Q} \\ & \hline \end{aligned}$ |
| $\begin{aligned} & 7 \\ & 7 \\ & 7 \\ & 7 \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \end{aligned}$ | INVERT |  |
| $\begin{aligned} & 6 \\ & 6 \\ & 6 \\ & 6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \\ & \hline \end{aligned}$ | PASS | $\begin{aligned} & \mathrm{Q} \\ & \mathrm{~B} \\ & \mathrm{~A} \\ & \mathrm{D} \end{aligned}$ |
| $\begin{aligned} & 3 \\ & 3 \\ & 3 \\ & 3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \\ & \hline \end{aligned}$ | PASS | $\begin{aligned} & \mathrm{Q} \\ & \mathrm{~B} \\ & \mathrm{~A} \\ & \mathrm{D} \end{aligned}$ |
| $\begin{aligned} & 4 \\ & 4 \\ & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & 2 \\ & 3 \\ & 4 \\ & 7 \end{aligned}$ | "ZERO" | 0 0 0 0 |
| $\begin{array}{r} 5 \\ 5 \\ 5 \\ 5 \\ \hline \end{array}$ | $\begin{aligned} & 0 \\ & 1 \\ & 5 \\ & 6 \end{aligned}$ | MASK | $\begin{aligned} & \bar{A} \wedge Q \\ & \bar{A} \wedge B \\ & \bar{D} \wedge A \\ & \bar{D} \wedge Q \end{aligned}$ |

SOURCE OPERAND AND ALU FUNCTION MATRIX ${ }^{(1)}$

| OCTAL$1_{5,4,3}$ | ALU FUNCTION | $\mathrm{I}_{2,1,0}$ OCTAL |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
|  |  | ALU SOURCE |  |  |  |  |  |  |  |
|  |  | A，Q | A，B | 0，Q | 0，B | 0，A | D，A | D，Q | D， 0 |
| 0 | $C_{n}=L$ R Plus $S$ <br> R Plus S $\mathrm{C}_{\mathrm{n}}=\mathrm{H}$ | $\begin{gathered} A+Q \\ A+Q+1 \end{gathered}$ | $\begin{gathered} A+B \\ A+B+1 \\ \hline \end{gathered}$ | $\begin{gathered} 0 \\ 0+1 \end{gathered}$ | $\begin{gathered} B \\ B+1 \end{gathered}$ | $\begin{gathered} A \\ A+1 \end{gathered}$ | $\begin{gathered} D+A \\ D+A+1 \\ \hline \end{gathered}$ | $\begin{gathered} D+Q \\ D+Q+1 \\ \hline \end{gathered}$ | $\begin{gathered} D \\ D+1 \end{gathered}$ |
| 1 | $\begin{gathered} C_{n}=L \\ \text { S Minus } R \\ C_{n}=H \end{gathered}$ | $\begin{gathered} Q-A-1 \\ Q-A \end{gathered}$ | $\begin{gathered} B-A-1 \\ B-A \end{gathered}$ | $\overline{Q-1}$ | $\begin{gathered} B-1 \\ B \end{gathered}$ | $A-1$ A | $\begin{gathered} A-D-1 \\ A-D \end{gathered}$ | $\begin{gathered} Q-D-1 \\ Q-D \end{gathered}$ | $\begin{gathered} -D-1 \\ -D \end{gathered}$ |
| 2 | $\begin{aligned} & C_{n}=L \\ & R \text { Minus } S \\ & C_{n}=H \end{aligned}$ | $\begin{gathered} A-Q-1 \\ A-Q \end{gathered}$ | $\begin{gathered} A-B-1 \\ A-B \end{gathered}$ | $\begin{gathered} -Q-1 \\ -Q \end{gathered}$ | $\begin{gathered} -\mathrm{B}-1 \\ -\mathrm{B} \end{gathered}$ | $\begin{gathered} -A-1 \\ -A \end{gathered}$ | $\begin{gathered} D-A-1 \\ D-A \end{gathered}$ | $\begin{gathered} D-Q-1 \\ D-Q \end{gathered}$ | $\begin{gathered} D-1 \\ D \end{gathered}$ |
| 3 | R OR S | $A \vee Q$ | A V B | Q | B | A | DVA | DVQ | D |
| 4 | R AND S | $A \wedge Q$ | $A \wedge B$ | 0 | 0 | 0 | D＾A | D＾Q | 0 |
| 5 | R AND S | $\bar{A} \wedge Q$ | $\bar{A} \wedge B$ | Q | B | A | $\overline{\text { D }}$ A | $\overline{\mathrm{D}}$ 人Q | 0 |
| 6 | R EX－OR S | A®O | AかB | 0 | B | A | DてA | DてQ | D |
| 7 | R EX－NOR S | $\overline{\text { AVO }}$ | $\overline{\text { AVB }}$ | $\overline{\mathrm{Q}}$ | $\bar{B}$ | $\bar{A}$ | $\overline{\text { DVA }}$ | $\overline{\text { DVQ }}$ | $\overline{\text { D }}$ |

NOTE：
1．$+=$ Plus；$-=$ Minus；$\wedge=$ AND；$\nabla=E X-O R ; V=O R$

## ALU DESTINATION CONTROL ${ }^{(1)}$

| MNEMONIC | MICROCODE |  |  |  |  | RAMFUNCTION |  | Q REGISTER FUNCTION |  | $\stackrel{Y}{\text { OUTPUT }}$ | $\begin{aligned} & \text { RAM } \\ & \text { SHIFTER } \end{aligned}$ |  | $\stackrel{\mathbf{a}}{\text { SHIFTER }}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{I}_{9}$ | $\mathrm{I}_{8}$ | $l_{7}$ | 16 | $\begin{array}{\|c\|} \hline \text { HEX } \\ \text { CODE } \end{array}$ | SHIFT | LOAD | SHIFT | LOAD |  | RAM ${ }_{0}$ | RAM ${ }_{15}$ | $\mathrm{Q}_{0}$ | $Q_{15}$ |  |
| OREG | H | L | L | L | 8 | X | NONE | NONE | $\mathrm{F} \rightarrow 0$ | F | X | X | X | x | Existing 2901 Functions |
| NOP | H | L | L | H | 9 | X | NONE | X | NONE | F | X | X | X | X |  |
| RAMA | H | L | H | L | A | NONE | $\mathrm{F} \rightarrow \mathrm{B}$ | X | NONE | A | X | X | $x$ | $x$ |  |
| RAMF | H | L | H | H | B | NONE | $\mathrm{F} \rightarrow \mathrm{B}$ | X | NONE | F | X | X | X | X |  |
| RAMOD | H | H | L | L | C | DOWN | F／2 $\rightarrow$ B | DOWN | $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | $F$ | $F_{0}$ | $\mathrm{IN}_{15}$ | $\mathrm{Q}_{0}$ | $\mathrm{IN}_{15}$ |  |
| RAMD | H | H | L | H | D | DOWN | $F / 2 \rightarrow B$ | x | NONE | F | $F_{0}$ | $\mathrm{IN}_{15}$ | $\mathrm{Q}_{0}$ | X |  |
| RAMQU | H | H | H | L | E | UP | $2 \mathrm{~F} \rightarrow \mathrm{~B}$ | UP | $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | F | $\mathrm{IN}_{0}$ | $F_{15}$ | $\underline{N_{0}}$ | $Q_{15}$ |  |
| RAMU | H | H | H | H | F | UP | $2 \mathrm{~F} \rightarrow \mathrm{~B}$ | X | NONE | F | $\mathrm{IN}_{0}$ | $\mathrm{F}_{15}$ | X | $\mathrm{Q}_{15}$ |  |
| DFF | L | L | L | L | 0 | NONE | $D \rightarrow B$ | NONE | $\mathrm{F} \rightarrow \mathrm{Q}$ | F | X | X | X | $\times$ | New Added IDT49C402 Functions |
| DFA | L | L | L | H | 1 | NONE | $\mathrm{D} \rightarrow \mathrm{B}$ | NONE | $\mathrm{F} \rightarrow \mathrm{Q}$ | A | X | X | X | $x$ |  |
| FDF | L | L | H | L | 2 | NONE | $\mathrm{F} \rightarrow \mathrm{B}$ | NONE | $D \rightarrow 0$ | F | X | X | X | X |  |
| FDA | L | L | H | H | 3 | NONE | $\mathrm{F} \rightarrow \mathrm{B}$ | NONE | $D \rightarrow 0$ | A | X | X | X | X |  |
| XQDF | L | H | L | L | 4 | X | NONE | DOWN | Q／2 $\rightarrow$ Q | F | X | X | $\mathrm{Q}_{0}$ | $\mathrm{IN}_{15}$ |  |
| DXF | L | H | L | H | 5 | NONE | $\mathrm{D} \rightarrow \mathrm{B}$ | x | NONE | F | $x$ | $x$ | $Q_{0}$ | x |  |
| XQUF | L | H | H | L | 6 | X | NONE | UP | $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | F | X | X | $\mathrm{IN}_{0}$ | $Q_{15}$ |  |
| XDF | L | H | H | H | 7 | X | NONE | NONE | $\mathrm{D} \rightarrow \mathrm{Q}$ | F | X | X | X | $\mathrm{Q}_{15}$ |  |

## NOTE：

1．$X=$ Don＇t Care．Electrically，the shift pin is a TTL input internally connected to a three－state output which is in the high－impedance state． $\mathrm{B}=$ Register Addressed by B inputs．
UP is toward MSB：DOWN is toward LSB．

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.5 | 1.5 | W |
| $\mathrm{I}_{\text {OuT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |  |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=O \mathrm{~V}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{O}$ | 7 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{c c}=5.0 \mathrm{~V} \pm 10 \%$ (Military)

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{iH}}$ | Input HIGH Level | Guaranteed Logic High Level ${ }^{(4)}$ |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{L}}$ | Input LOW Level | Guaranteed Logic Low Level ${ }^{(4)}$ |  | - | - | 0.8 | $\checkmark$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{cc}}=\mathrm{Max}^{\text {. }}$, $\mathrm{V}_{\mathbb{N}}=\mathrm{V}_{\mathrm{Cc}}$ |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{L}}$ | Input LOW Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{N}}=\mathrm{GND}$ |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{lOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - | V |
|  |  |  | $\mathrm{b}_{\mathrm{H}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{b}_{\mathrm{H}}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=M i n . \\ & V_{i N}=V_{i H} \text { or } V_{i L} \end{aligned}$ | $\mathrm{bL}=300 \mu \mathrm{~A}$ | - | GND | VLC | V |
|  |  |  | $\mathrm{lcL}=20 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{bL}^{\prime}=24 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| $\mathrm{I}_{\text {OZ }}$ | Off State (High Impedance) Output Current | $V_{C C}=$ Max | $\mathrm{V}_{0}=0 \mathrm{~V}$ | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\text {CC }}$ (Max.) | - | 0.1 | 10 |  |
| los | Output Short Circuit Current | $V_{C C}=$ Min., $V_{\text {OUT }}=O V^{(3)}$ |  | -15 | -30 | - | mA |

NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.

## DC ELECTRICAL CHARACTERISTICS (Cont'd)

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$\mathrm{v}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITION |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\prime} \mathrm{CCOH}$ | Quiescent Power Supply Current $\mathrm{CP}=\mathrm{H}$ (CMOS Inputs) | $\begin{aligned} & V_{C C}=M_{a x} . \\ & V_{H C} \leq V_{H H}, V_{\mathrm{IL}} \leq V_{L C} \\ & f_{\mathrm{CP}}=0, C P=H \end{aligned}$ | MIL. | - | 150 | 245 | mA |
|  |  |  | COM'L. | - | 150 | 215 |  |
| ${ }^{\prime} \mathrm{CCOL}$ | Quiescent Power Supply Current $C P=L$ (CMOS Inputs) | $\begin{aligned} & V_{C C}=M a x . \\ & V_{H C} \leq V_{I H}, V_{I L} \leq V_{L C} \\ & f_{C P}=0, C P=L \end{aligned}$ | MIL. | - | 80 | 125 | mA |
|  |  |  | COM'L. | - | 80 | 110 |  |
| ${ }^{\text {I CCT }}$ | Quiescent Input Power Supply ${ }^{(5)}$ Current (per Input @ TTL High) | $\mathrm{V}_{\mathrm{CC}}=$ Max. $\mathrm{V}_{\mathrm{IH}}=3.4 \mathrm{~V}, \mathrm{fCP}=0$ | MIL. | - | 0.3 | 0.6 | mA/ Input |
|  |  |  | COM'L. | - | 0.3 | 0.5 |  |
| ${ }^{\prime} \mathrm{CCD}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{H C} \leq V_{1 H}, V_{\mathrm{VL}} \leq V_{\mathrm{LC}} \\ & \text { Outputs Open, } \mathrm{OE}=\mathrm{L} \end{aligned}$ | MIL. | - | 2.0 | 3.0 | $\mathrm{mA} /$ MHz |
|  |  |  | COM'L. | - | 2.0 | 2.5 |  |
| Icc | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=M a x ., f_{C P}=10 \mathrm{MHz}$ <br> Outputs Open, $\overline{O E}=\mathrm{L}$ <br> CP $=50 \%$ Duty cycle $V_{H C} \leq V_{\mathrm{H}}, V_{\mathrm{LL}} \leq \mathrm{V}_{\mathrm{LC}}$ | MIL. | - | 135 | 210 | mA |
|  |  |  | COM'L. | - | 135 | 190 |  |
|  |  | $V_{C C}=M a x ., f_{C P}=10 \mathrm{MHz}$ <br> Outputs Open, $\overline{O E}=\mathrm{L}$ $C P=50 \% \text { Duty cycle }$ $\mathrm{V}_{\mathrm{IH}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ | MIL. | - | 145 | 225 |  |
|  |  |  | COM'L. | - | 145 | 200 |  |

## NOTES:

5. I $\operatorname{Icct}$ is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $\mathrm{I}_{\mathrm{CcQu}}$, then dividing by the total number of inputs.
6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{C C}=I_{C C O H}\left(C D_{H}\right)+I_{\operatorname{CCQL}}\left(1-C_{H}\right)+I_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{C P}\right)$
$\mathrm{CD}_{\mathrm{H}}=$ Clock duty cycle high period
$D_{H}=$ Data duty cycle TTL high period ( $\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}$ )
$N_{T}=$ Number of dynamic inputs driven at TTL levels
$f_{C P}=$ Clock Input frequency

## CMOS TESTING CONSIDERATIONS

Special test board considerations must be taken into account when applying high-speed CMOS products to the automatic test environment. Large output currents are being switched in very short periods and proper testing demands that test set-ups have minimized inductance and guaranteed zero voltage grounds. The techniques listed below will assist the user in obtaining accurate testing results:

1) All input pins should be connected to a voltage potential during testing. If left floating, the device may oscillate, causing improper device operation and possible latchup.
2) Placement and value of decoupling capacitors is critical. Each physical set-up has different electrical characteristics and it is recommended that various decoupling capacitor sizes be experimented with. Capacitors should be positioned using the minimum lead lengths. They should also be distributed to decouple power supply lines and be placed as close as possible to the DUT power pins.
3) Device grounding is extremely critical for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is necessary. The ground plane must be sustained from the performance board to the DUT interface board and wiring unused interconnect pins to the ground plane is recommended. Heavy gauge stranded wire should be used for power wiring, with twisted pairs being recommended for minimized inductance.
4) Toguarantee data sheet compliance, the input thresholds should be tested per input pin in a static environment. To allow for testing and hardware-induced noise, IDT recommends using $\mathrm{V}_{\mathrm{IL}} \leq 0 \mathrm{~V}$ and $V_{t H} \geq 3 V$ for $A C$ tests.

## IDT49C402A

## AC ELECTRICAL CHARACTERISTICS

 (Military and Commercial Temperature Ranges)The tables below specify the guaranteed performance of the IDT49C402A over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature ranges. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between 0 V and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DC current loads.

CYCLE TIME AND CLOCK CHARACTERISTICS

|  | MIL. | COM'L. | UNIT |
| :---: | :---: | :---: | :---: |
| Read-Modify-Write Cycle (from selection of $A, B$ registers to end of cycle) | 28 | 24 | ns |
| Maximum Clock Frequency to shift Q (50\% duty cycle, $\mathrm{I}=\mathrm{C} 32 \text { or } \mathrm{E} 32 \text { ) }$ | 35 | 41 | MHz |
| Minimum Clock LOW Time | 13 | 11 | ns |
| Minimum Clock HIGH Time | 13 | 11 | ns |
| Minimum Clock Period | 36 | 31 | ns |

COMBINATIONAL PROPAGATION DELAYS ${ }^{(1)} \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y |  | $\underset{\mathcal{G}, \overline{\mathrm{P}}}{(\mathrm{MSS}}=\mathrm{L})$ |  | (MSS = H) |  |  |  | $C_{n+16}$ |  | $F=0$ |  | $\begin{aligned} & \text { RAM }_{0} \\ & \text { RAM }_{15} \end{aligned}$ |  | $\begin{aligned} & Q_{0} \\ & Q_{15} \end{aligned}$ |  | UNIT |
|  | MIL. | СОM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. | MIL. | COM'L. |  |
| A, B Address | 41 | 37 | 39 | 35 | 41 | 37 | 41 | 37 | 37 | 34 | 41 | 37 | 40 | 36 | - | - | ns |
| D | 32 | 29 | 29 | 26 | 29 | 26 | 31 | 28 | 27 | 25 | 32 | 29 | 28 | 26 | - | - | ns |
| $\mathrm{C}_{\mathrm{n}}$ | 28 | 25 | - | - | 26 | 24 | 25 | 23 | 20 | 18 | 29 | 26 | 23 | 21 | - | - | ns |
| 10, 1.2 | 35 | 32 | 30 | 27 | 35 | 32 | 34 | 31 | 29 | 26 | 35 | 32 | 30 | 27 | - | - | ns |
| I $3,4.5$ | 35 | 32 | 28 | 26 | 34 | 31 | 34 | 31 | 27 | 25 | 35 | 32 | 28 | 26 | - | - | ns |
| I6.7.8.9 | 25 | 23 | - | - | - | - | - | - | - | - | - | - | 20 | 18 | 20 | 18 | ns |
| $\begin{aligned} & \text { A Bypass } \\ & \text { ALU }(I=A X X, \\ & 1 X X, 3 X X) \end{aligned}$ | 30 | 27 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | ns |
| Clock 5 | 34 | 31 | 31 | 28 | 33 | 30 | 34 | 31 | 30 | 27 | 34 | 31 | 34 | 31 | 25 | 23 | ns |

SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT)

|  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT | SET-UP TIME BEFORE $\mathrm{H} \rightarrow$ L |  | HOLD TIME AFTER $\mathrm{H} \rightarrow \mathrm{L}$ |  | SET-UP TIME BEFORE $L \rightarrow$ H |  | HOLD TIME AFTER L $\rightarrow$ H |  | UNIT |
|  | MIL. | COM'L. | MIL. | Сом'L. | MIL. | СОМ'L. | MIL. | COM'L. |  |
| A, B Source Address | 11 | 10 | $0^{(3)}$ | $0^{(3)}$ | 21, $10+$ TPWL $^{(4)}$ |  | 2 | 1 | ns |
| B Destination Address | 11 | 10 | Do not change ${ }^{(2)}$ |  |  |  | 2 | 1 | ns |
| D | - ${ }^{(1)}$ | - | - | - | $12 / 22^{(5)}$ | 10/20 ${ }^{(5)}$ | 2 | 1 | ns |
| $\mathrm{C}_{\mathrm{n}}$ | - | - | - | - | 17 | 15 | 0 | 0 | ns |
| $\mathrm{I}_{0.1 .2}$ | - | - | - | - | 28 | 25 | 0 | 0 | ns |
| 13, 4, 5 | - | - | - | - | 28 | 25 | 0 | 0 | ns |
| I8,7, 8,9 | 11 | 10 | Do not change ${ }^{(2)}$ |  |  |  | 0 | 0 | ns |
| RAM0, 15, $Q_{0,15}$ | - | - | - | - | 12 | 11 | 0 | 0 | ns |

## NOTES:

1. A dash indicates a propagation delay or set-up time constraint does not exist.
2. Certain signals must be stable during the entire clock LOW time to avoid erroneous operation.
3. Source addresses mustbe stable prior to the $H \rightarrow$ Ltransition to allow time to access the source data before the latches close. The $A$ address may then be changed. The $B$ address could be changed if it is not a destination; i.e., if data is not being written back into the RAM. Normally $A$ and $B$ are not changed during the clock LOW time.
4. The set-up time prior to the clock $L \rightarrow H$ transition is to allow time for data to be accessed, passed through the ALU and returned to the RAM. It includes all the time from stable $A$ and $B$ addresses to the clock $L \rightarrow H$ transition, regardless of when the $H \rightarrow L$ transition occurs.
5. First value is direct path (DATA ${ }_{I N} \rightarrow$ RAM/Q Register). Second value is indirect path (DATA $\rightarrow$ ALU $\rightarrow$ RAM/Q Register).

## IDT49C402

## AC ELECTRICAL CHARACTERISTICS

 (Military and Commercial Temperature Ranges)The tables below specify the guaranteed performance of the IDT49C402 over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature ranges. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between VV and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DC current loads.

CYCLE TIME AND CLOCK CHARACTERISTICS

|  | MIL | Сом'L | UNIT |
| :---: | :---: | :---: | :---: |
| Read-Modify-Write Cycle (from selection of $A, B$ registers to end of cycle) | 50 | 48 | ns |
| Maximum Clock Frequency to shift Q (50\% duty cycle, $1=C 32 \text { or E32) }$ | 20 | 21 | MHz |
| Minimum Clock LOW Time | 30 | 30 | ns |
| Minimum Clock HIGH Time | 20 | 20 | ns |
| Minimum Clock Period | 50 | 48 | ns |

COMBINATIONAL PROPAGATION DELAYS ${ }^{(1)} \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y |  |  |  | (MSS = H) |  |  |  | $C_{n+16}$ |  | $\mathrm{F}=0$ |  | RAM ${ }_{0}$ RAM $_{15}$ |  | $\begin{aligned} & Q_{0} \\ & Q_{15} \end{aligned}$ |  | UNIT |
|  | MIL. | COM'L | MIL | COM'L. | MIL. | COM'L. | MIL | COM’L. | MIL. | СОм'L. | MIL | COM'L. | MIL. | COM'L. | MIL. | сом'L. |  |
| A, B Address | 52 | 47 | 47 | 42 | 52 | 47 | 47 | 42 | 38 | 34 | 52 | 47 | 44 | 40 | - | - | ns |
| D | 35 | 32 | 34 | 31 | 35 | 32 | 34 | 31 | 27 | 25 | 35 | 32 | 28 | 26 | - | - | ns |
| $\mathrm{C}_{\mathrm{n}}$ | 29 | 26 | - | - | 29 | 26 | 27 | 25 | 20 | 18 | 29 | 26 | 23 | 21 | - | - | ns |
| 10, 1, 2 | 41 | 37 | 30 | 27 | 41 | 37 | 38 | 35 | 29 | 26 | 41 | 37 | 30 | 27 | - | - | ns |
| $\mathrm{I}_{3,4,5}$ | 40 | 36 | 28 | 26 | 40 | 36 | 37 | 34 | 27 | 25 | 40 | 36 | 28 | 26 | - | - | ns |
| $\mathrm{I}_{8.7,8,8}$ | 26 | 24 | - | - | - | - | - | - | - | - | - | - | 20 | 18 | 20 | 18 | ns |
| A Bypass <br> ALU ( $1=\mathrm{AXX}$, <br> 1XX, 3XX) | 30 | 27 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | ns |
| Clock $\sim$ | 42 | 38 | 41 | 37 | 42 | 38 | 41 | 37 | 30 | 27 | 42 | 38 | 41 | 37 | 25 | 23 | ns |

## SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT)



## NOTES:

1. A dash indicates a propagation delay or set-up time constraint does not exist.
2. Certain signals must be stable during the entire clock LOW time to avoid erroneous operation.
3. Source addresses must be stable prior to the $\mathrm{H} \rightarrow$ Ltransition to allow time to access the source data before the latches close. The $A$ address may then be changed. The $B$ address could be changed if it is not a destination; i.e., if data is not being written back into the RAM. Normally $A$ and $B$ are not changed during the clock LOW time.
4. The set-up time prior to the clock $L \rightarrow H$ transition is to allow time for data to be accessed, passed ihrough the ALU and returned to the RAM. It includes all the time from stable $A$ and $B$ addresses to the clock $L \rightarrow H$ transition, regardless of when the $H \rightarrow L$ transition occurs.
5. First value is direct path (DATA ${ }_{I N} \rightarrow$ RAM/Q Register). Second value is indirect path (DATA ${ }_{I N} \rightarrow$ ALU $\rightarrow$ RAM/Q Register).

IDT49C402A
OUTPUTENABLE/DISABLE TIMES
( $C_{L}=5 \mathrm{pF}$, measured to 0.5 V change of $\mathrm{V}_{\text {out }}$ in nanoseconds)

| INPUT | OUTPUT | ENABLE |  | DISABLE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIL. | COM'L. | MIL. | COM'L. |
| $\overline{\mathrm{OE}}$ | $Y$ | 22 | 20 | 20 | 18 |

## IDT49C402

OUTPUT ENABLE/DISABLE TIMES
( $C_{L}=5 \mathrm{pF}$, measured to 0.5 V change of $\mathrm{V}_{\text {our }}$ in nanoseconds)

| INPUT | OUTPUT | ENABLE |  | DISABLE |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIL. | COM'L | MIL. | COM'L. |
| $\overline{O E}$ | $Y$ | 25 | 23 | 25 | 23 |

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |

TEST LOAD CIRCUIT


Figure 1. Switching Test Circuit (All Outputs)

## INPUT/OUTPUT INTERFACE CIRCUIT



Figure 2. Input Structure (All Inputs)


Figure 3. Output Structure (All Outputs Except $\mathrm{F}=0$ )


Figure 4. Output Structure
( $F=0$ )

## CRITICAL SPEED PATH ANALYSIS

Critical speed paths are for the IDT49C402A versus the equivalent bipolar circuit implementation using four 2901Cs and one 2902A is shown below.

The IDT49C402A operates faster than the theoretically achievable values of the discrete bipolar implementation. Actual speed values for the discrete bipolar circuit will increase due to on-chip/ off-chip circuit board delays.

TIMING COMPARISON: IDT49C402A vs 2901C w/2902A

| $\mu \mathrm{P} \quad \stackrel{16 \text { SYSTEM }}{ }$ | DATA PATH (COM’L.) |  | DATA PATH (MIL.) |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | AB ADDR $\rightarrow \mathrm{F}=0$ | AB ADDR $\rightarrow \mathrm{RAM}_{0,15}$ | AB ADDR $\rightarrow$ F $=0$ | $\overline{\text { AB ADDR }} \rightarrow \mathrm{RAM}_{0,15}$ |  |
| Four 2901Cs + 2902A | $\geq 71$ | $\geq 71$ | $\geq 83.5$ | $\geq 83.5$ | ns |
| IDT49C402A | 37 | 36 | 41 | 40 | ns |
| Speed Savings | 34 | 35 | 42.5 | 43.5 | ns |

TIMING COMPARISON: IDT49C402 vs 2901C w/2902A

| $\stackrel{16 \text {-BIT }}{\mu \text { P SYSTEM }}$ | DATA PATH (COM'L.) |  | DATA PATH (MIL.) |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | AB ADDR $\rightarrow \mathrm{F}=0$ | AB ADDR $\rightarrow$ RAM $_{0,15}$ | AB ADDR $\rightarrow$ F $=0$ | AB ADDR $\rightarrow$ RAM $_{0,15}$ |  |
| Four 2901Cs + 2902A | $\geq 71$ | $\geq 71$ | $\geq 83.5$ | $\geq 83.5$ | ns |
| IDT49C402 | 47 | 40 | 52 | 44 | ns |
| Speed Savings | 24 | 31 | 31.5 | 39.5 | ns |

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military
$\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
SHRINK-DIP Sidebraze
PLCC
Leadless Chip Carrier ( 50 mil centers)
Leadless Chip Carrier ( 25 mil centers)
Pin Grid Array
Plastic Pin Grid Array
Standard Speed
High-Speed
16-Bit Microprocessor Slice

16-BIT CMOS MICROPROCESSOR SLICE

## PRELIMINARY IDT49C403 IDT49C403A

## FEATURES:

- Monolithic 16-bit CMOS $\mu$ P Slice
- Replaces four 2903As/29203s and a 2902A
- Fast
- 50\% faster than four 2903As/29203s and a 2902
- Low power CMOS
- Commercial: 250mA (max.)
- Military: 275mA (max.)
- Performs binary and BCD Arithmetic
- Expanded two-address architecture with independent, simultaneous access to two, expandable $64 \times 16$ register files
- Word/Byte Control
- Expanded $4 \times 16$ Q Register
- Performs Byte Swap and Word/Byte Operation
- Fully cascadable without the need for additional carry lookahead
- Incorporates three 16-bit Bidirectional Busses
- Includes Serial Protocol Channel (SPC ${ }^{\text {TM }}$ )
- Flexible on-chip diagnostics
- Serially monitors all pin states
- Reads and Writes to Register File
- High Output Drive
- Commercial: 16mA (max.)
- Military: 12mA (max.)
- Available in 108 -pin PGA
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT49C403 is a high-speed, fully cascadable 16-bit CMOS microprocessor slice. It combines the standard function of four 2903s/29203s and one 2902 with additional control features aimed at enhancing the performance of all bit-slice microprocessor designs.

Included in this extremely low power, yet fast IDT49C403 device are 3 bidirectional data buses, 64 word $\times 16$-bit two-port expandable RAM, 4 word $\times 16$-bit Q Register, parity generation, sign extension, multiplication/division and normalization logic. Additionally, the IDT49C403 offers the special feature of enhanced byte support through both word/byte control and byte swap control.

The IDT49C403 easily supports fast 100 ns microcycles and will enhance the speed of all existing quad 2903A/29203 systems by $50 \%$. Being specified at an extremely low 225 mA , the IDT device offers an immediate system power savings and improved reliability.

Also featured on the IDT49C403 is an innovative diagnostics capability known as Serial Protocol Channel (SPC). This on-chip feature greatly simplifies the task of writing and debugging microcode, field maintenance debug and test, along with system testing during manufacturing.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS, SPC and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## DETAILED BLOCK DIAGFAM



## PIN CONFIGURATION



| $\begin{aligned} & \text { PIN } \\ & \text { NO. } \end{aligned}$ | NAME | $\begin{aligned} & \text { PIN } \\ & \text { NO. } \end{aligned}$ | NAME | $\begin{aligned} & \text { PIN } \\ & \text { NO. } \end{aligned}$ | NAME | $\begin{aligned} & \text { PIN } \\ & \text { NO. } \end{aligned}$ | NAME | $\begin{aligned} & \text { PIN } \\ & \text { NO. } \end{aligned}$ | NAME | $\begin{aligned} & \text { PIN } \\ & \text { NO. } \end{aligned}$ | NAME | $\begin{aligned} & \hline \text { PIN } \\ & \text { NO. } \end{aligned}$ | NAME | $\begin{aligned} & \text { PIN } \\ & \text { NO. } \end{aligned}$ | NAME |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A1 | N/C | B4 | DB7 | C7 | DCMP | E10 | W/B | H1 | DA2 | K4 | DA8 | L7 | WE | M10 | $Q_{0}$ |
| A2 | $\mathrm{V}_{\mathrm{cc}}$ | B5 | DB4 | C8 | $\mathrm{I}_{5}$ | E11 | $\overline{\mathrm{OEY}}$ | H2 | DA3 | K5 | DA12 | L8 | $\mathrm{B}_{2}$ | M11 | $\mathrm{V}_{\mathrm{cc}}$ |
| A3 | OEB | B6 | DB1 | C9 | IEN | E12 | $\mathrm{SIO}_{0}$ | H3 | DA5 | K6 | N/C | L9 | $\mathrm{B}_{5}$ | M12 | N/C |
| A4 | DB5 | B7 | MSS | C10 | $\mathrm{Y}_{2}$ | F1 | GND | H10 | $Y_{13}$ | K7 | $B_{0}$ | L10 | $Q_{1}$ |  |  |
| A5 | DB3 | B8 | 17 | C11 | $Y_{5}$ | F2 | DS15 | H11 | $Y_{11}$ | K8 | $\mathrm{B}_{4}$ | L11 | SCLK |  |  |
| A6 | DB0 | B9 | $C_{n+16}$ | C12 | $Y_{8}$ | F3 | DB14 | H12 | $Y_{10}$ | K9 | $\overline{\text { WRITE }}$ | L12 | C/D |  |  |
| A7 | GND | B10 | $\overline{\text { P/OVR }}$ | D1 | DB11 | F10 | $\mathrm{OlO}_{0}$ | J1 | DA4 | K10 | GND | M1 | $V_{\text {cc }}$ |  |  |
| A8 | $\mathrm{I}_{8}$ | B11 | $Y_{1}$ | D2 | DB9 | F11 | $\mathrm{SIO}_{15}$ | J2 | DA6 | K11 | SDO | M2 | $\mathrm{A}_{5}$ |  |  |
| A9 | 18 | B12 | $Y_{3}$ | D3 | $\mathrm{I}_{3}$ | F12 | $\mathrm{QlO}_{15}$ | J3 | $\mathrm{A}_{1}$ | K12 | $Y_{15}$ | M3 | DA10 |  |  |
| A10 | $\overline{\mathrm{G}} / \mathrm{N}$ | C1 | DB8 | D10 | $Y_{4}$ | G1 | $\overline{O E A}$ | J10 | SDI | L1 | $\mathrm{A}_{2}$ | M4 | DA13 |  |  |
| A11 | $Y_{0}$ | C2 | $\mathrm{I}_{4}$ | D11 | $Y_{7}$ | G2 | DAO | J11 | $\mathrm{Y}_{14}$ | 12 | $\mathrm{A}_{4}$ | M5 | DA15 |  |  |
| A12 | $\mathrm{V}_{\text {cc }}$ | C3 | GND | D12 | Z | G3 | DA1 | J12 | $Y_{12}$ | L3 | DA9 | M6 | GND |  |  |
| B1 | $\mathrm{I}_{2}$ | C4 | $\mathrm{I}_{0}$ | E1 | DB13 | G10 | $Y_{9}$ | K1 | DA7 | L4 | DA11 | M7 | CP |  |  |
| B2 | $I_{1}$ | C5 | DB6 | E2 | DB12 | G11 | $Y_{8}$ | K2 | $A_{0}$ | L5 | DA14 | M8 | $\mathrm{B}_{1}$ |  |  |
| B3 | $\mathrm{c}_{n}$ | C6 | DB2 | E3 | DB10 | G12 | GND | K3 | $\mathrm{A}_{3}$ | L6 | LSS | M9 | $\mathrm{B}_{3}$ |  |  |

PIN DESCRIPTION

| PIN NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{A}_{0-5}$ | 1 | Six address inputs to the RAM containing the address of the RAM word appearing at output port A. |
| $\mathrm{B}_{0-5}$ | 1 | Six address inputs to the RAM which selects one of the words in the RAM, the contents of which is displayed through the B port. It also selects the location into which new data can be written when the WE input and CP input are low. |
| $\mathrm{DA}_{0-15}$ | I/O | Sixteen bi-directional data pins acting as operands R for entering external data into the ALU. DA ${ }_{0}$ is the LSB. The DA lines also function as an external output for RAM port A. |
| $\mathrm{DB}_{0-15}$ | I/O | Sixteen bi-directional data pins for entering external data into the ALU. The DB lines act as either RAM port B output data, or as input operands $S$ to the ALU. |
| $\overline{\text { WE }}$ | 1 | The RAM write enable input, which when LOW causes the $Y$ I/O port data to be written into the RAM when the CP input is low. When WE is HIGH writing data into the RAM is inhibited. |
| $\overline{\text { OEA }}$ | 1 | Output enable, which, when HIGH selects DA0-15 as the ALU R operand, and, when LOW, selects RAM output A as the ALU R operand and the DA ${ }_{0-15}$ output data. |
| $\overline{\text { OEB }}$ | 1 | Output enable, which, when HIGH selects $\mathrm{DB}_{0-15}$ as the ALU S operand, and, when LOW, selects RAM output B as the ALU S operand and the $\mathrm{DB}_{0-15}$ output data. |
| $\begin{aligned} & \mathrm{SIO}_{0} \\ & \mathrm{SIO}_{15} \end{aligned}$ | I/O | Bidirectional serial shift inputs/outputs for the ALU shifter. SIO if an input and $\mathrm{SIO}_{15}$ is an output during a shift-up operation $\mathrm{SIO}_{15}$ is an input and $\mathrm{SIO}_{0}$ is an output during a shift-down operation. Refer to Tables $4(\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d})$ and 5 for an exact definition of these pins. |
| $\begin{aligned} & \mathrm{QlO}_{0} \\ & \mathrm{QiO}_{15} \end{aligned}$ | 1/0 | Bidirectional serial shift inputs/outputs for the Q registers shifter. They operate like $\mathrm{SIO}_{0}$ and $\mathrm{SIO}_{15}$ pins. Refer to Tables 4 ( $\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}$ ) and 5 for an exact definition of these pins. |
| $\mathrm{c}_{\mathrm{n}}$ | 1 | Carry-in input to the ALU. |
| IEN | 1 | Instruction enable input. When LOW, it enables writing into the Q register and the Sign Compare flip-flop. When HIGH, the Q register and the Sign Compare flip-flop are in hold mode. IEN does not affect WRITE, but internally disables the RAM write enable. |
| $\overline{\text { LSS }}$ | 1 | Input pin, when held LOW, causes the chip to act as either stand alone slice (SA) or the least significant slice (LSS), When LSS is held HIGH, the chip acts as either an intermediate slice or most significant slice. |
| $\overline{\text { MSS }}$ | 1 | Input pin, when held LOW, programs the chip to act as either stand alone slice (SA) or the most significant slice (MSS), and holding it HIGH programs the chip to act either as an intermediate slice (IS) or the least significant slice (LSS). |
| $\overline{\text { WRITE }}$ | $\bigcirc$ | The WRITE signal is LOW when an instruction which causes data to be written into the RAM is being executed. This pin is normally connected to the WE pin. |
| $\mathrm{C}_{\mathrm{n}+18}$ | 0 | This output indicates the carry out of the ALU. Refer to Tables 6 a and 6 b for an exact definition of this pin. |
| $z$ | I/O | An open drain bidirectional pin. When HIGH it indicates that all outputs are LOW. $Z$ is used as an input pin for some special functions. Refer to Tables 6 a and 6 b for an exact definition of this pin. |
| G/N | 0 | G indicates the carry generate function at the least significant and intermediate slices, and indicates the sign. N, of the ALU result at the most significant slice. Refer to Tables $6 a$ and $6 b$ for an exact definition of this pin. |
| $\overline{\mathrm{OEY}}$ | 1 | A control input pin. When LOW the ALU shifter output data is enabled onto the $Y_{0-15}$ lines. When HIGH the $Y_{0-15}$ three-state output buffers are disabled. |
| CP | 1 | Clock input. The Sign Compare flip-flop and the Q register are clocked on the LOW-to-HIGH transition of the CP signal. When WE and CP are LOW, data is written into the RAM. |
| P/OVR | $\bigcirc$ | $\bar{F}$ indicates the carry propagate function at the least significant and intermediate slices, and indicates the conventional two's complement overflow, OVR, signal at the most significant slice. Refer to Tables 6 a and 6 b for an exact definition of this pin. |
| $\gamma_{0-15}$ | I/0 | Sixteen bi-directional data pins. Controlled by OEY input, the ALU shifter output data can be enabled onto these lines, or external data is written directly into the RAM using these lines as data inputs. |
| $\mathrm{I}_{0-8}$ | 1 | The nine instruction inputs used to select the IDT49C403 operation to be performed. |
| $\mathrm{Q}_{0-1}$ | 1 | Two address pins to select one of the four Q registers. |
| W/E | 1 | Word/Byte control pin. Used only in the standard function mode, it selects Word mode when held HIGH and Byte mode when held LOW. Must be tied HIGH when the special functions are being used. |
| SDI | 1 | Serial Data Input pin, used for receiving diagnostic data and commands from a host system or from the SDO pin of a cascaded processor. |
| SDO | 0 | Serial Data Output pin, used for transmitting diagnostic data and commands to a host system or a cascaded processor via its SDI pin. |
| C/D | 1 | Input pin, when LOW defines the bit pattern being received at the SDI pin as Data, and when HIGH defines the incoming pattern as a Command for executing diagnostic functions. This pin should be tied HIGH when the diagnostics feature is not being used. |
| SCLK | 1 | Input pin used for clocking in diagnostic data and command information at the SDI pin. This pin should be tied LOW when the diagnostics function is not being used. |
| DCMP | 0 | Output pin, which, when HIGH indicates that the internal comparison between the Y or Q bus data and the data from the diagnostics data register resulted in a TRUE (they were equal). This feature is used for breakpoint detection. It is an open-drain pin and can be wire AND with other DCMP pins. |

## DEVICE ARCHITECTURE

The IDT49C403 CMOS microprocessor slice is configured sixteen bits wide and is cascadable to any number of bits $(32,48,64$, etc.). Key elements which make up this sixteen-bit microprocessor slice are: (1) the RAM file ( $64 \times 16$ dual-port RAM) with latches on both outputs. (2) a high-performance ALU with shifter, (3) a flexible Q register file ( $4 \times 16$ bits) with shifter input, (4) a nine-bit instruction decoder, and (5) Serial Protocol Channel.

The IDT49C403 incorporates Serial Protocol Channel (SPC ${ }^{\text {TM }}$ ). For system testing and debugging purposes SPC is a method by which data can be entered into and extracted from a device through a serial data input output, thus providing access to all internal registers.

## REGISTER FILE

The Register File is composed of $64 \times 16$ bit RAM locations. The RAM data is read from the A-port as controlled by the 6-bit A address field input. Simultaneously, data can be read from the B port as defined by the 6 -bit B address field input. If the same address is applied at both the A input field and the B input field, identical data will appear at the two respective output ports. Data is written into the RAM when WE, IEN and the clock CP are LOW. Both the RAM output data latches are transparent while CP is HIGH and latch the data when CP is LOW. The three-state output enable $\overline{\mathrm{OEB}}$ allows RAM B port data to be read at the DB I/O port, while OEA performs the same function for the A port data at the DA I/O port.

New data is written into the RAM word defined by the B address field. External data at the Y I/O port can be written directly into the RAM, or the ALU shifter output data can be enabled onto the Y I/O port and written into the RAM.

## ALU

The ALU can perform seven arithmetic and nine logic operations on the two 16 -bit input words S and R. Multiplexers at the ALU inputs allow selection of various pairs of ALU source operands. The OEA input selects either external DA data or RAM A port output data as the 16 -bit R source operand. The $\overline{O E B}$ and $l_{0}$ inputs provide selection of either RAM B port output, external DB data or the Q register file output as the 16 -bit S source operand. Also, during certain ALU operations, zeroes are forced at the ALU operand inputs. Thus, the ALU can operate on data from two external sources, from an external and an internal source, or from two internal sources. Table 1 shows all possible pairs of source operands as selected by $\overline{O E A}, \overline{O E B}$, and $I_{0}$ inputs.

Table 1. ALU Operand Sources ${ }^{(1)}$

| OEA | $\mathrm{I}_{0}$ | $\overline{O E B}$ | ALU OPERAND R | ALU OPERAND S |
| :---: | :---: | :---: | :---: | :---: |
| L | L | L | Ram Output A | Ram Output B |
| L | L | H | Ram Output A | $\mathrm{DB}_{0-15}$ |
| L | H | X | Fam Output A | Q Register |
| H | L | L | DA ${ }_{0-15}$ | Ram Output B |
| H | L | H | DA ${ }_{0-15}$ | $\mathrm{DB}_{0-15}$ |
| H | H | X | $\mathrm{DA}_{0-15}$ | Q Register |

NOTE:

1. $L=L O W, H=H I G H, X=$ DON'T CARE

The ALU performs special functions when instruction bits $I_{3}, I_{2}$, $I_{1}$, and $l_{0}$ are LOW. Table 5 defines these special functions and the operation which the ALU performs for each. When the ALU executes instructions other than the special functions, the operation is defined by instruction bits $\mathrm{I}_{4}, \mathrm{I}_{3}, \mathrm{I}_{2}$, and $\mathrm{I}_{1}$. Table 2 defines the operation as a function of these four instruction bits.

Table 2. IDT49C403 ALU Functions ${ }^{(1)}$

| 14 | $\mathrm{I}_{3}$ | $\mathrm{I}_{2}$ | $\mathrm{I}_{1}$ | $t_{0}$ | ALU FUNCTIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | Special Functions |
| L | L | L | L | H | $F_{1}=\mathrm{HIGH}$ |
| L | L | L | H | X | $\mathrm{F}=\mathrm{S}-\mathrm{R}-1+\mathrm{C}_{\mathrm{n}}$ |
| L | L | H | L | X | $\mathrm{F}=\mathrm{R}-\mathrm{S}-1+\mathrm{C}_{n}$ |
| L | L | H | H | X | $\mathrm{F}=\mathrm{R}+\mathrm{S}+\mathrm{C}_{\mathrm{n}}$ |
| L | H | L | L | X | $\mathrm{F}=\mathrm{S}+\mathrm{C}_{\mathrm{n}}$ |
| L | H | L | H | X | $\mathrm{F}=\overline{\mathrm{S}}+\mathrm{C}_{n}$ |
| L | H | H | L | L | Reserved Special Functions |
| L | H | H | L | H | $\mathrm{F}=\mathrm{R}+\mathrm{C}_{\mathrm{n}}$ |
| L | H | H | H | L | Reserved Special Functions |
| L | H | H | H | H | $\mathrm{F}=\overline{\mathrm{R}}+\mathrm{C}_{\mathrm{n}}$ |
| H | L | L | L | L | Special Functions |
| H | L | L | L | H | $F_{1}=$ LOW |
| H | L | L | H | X | $F_{1}=\overline{\mathrm{R}}$ AND S |
| H | L | H | L | X | $F_{1}=\mathrm{R}_{1}$ EXCLUSIVE NOR $S_{1}$ |
| H | L | H | H | X | $F_{1}=R_{1}$ EXCLUSIVE OR $S_{1}$ |
| H | H | L | L | X | $\mathrm{F}_{1}=\mathrm{R}_{1}$ AND S ${ }_{1}$ |
| H | H | L | H | X | $F_{1}=R_{1}$ NOR $S_{1}$ |
| H | H | H | L | x | $F_{1}=R_{1}$ NAND $S_{1}$ |
| H | H | H | H | X | $F_{1}=R_{1}$ OR $S_{1}$ |

NOTE:

1. $L=$ LOW, $\mathrm{H}=\mathrm{HIGH}, \mathrm{i}=0$ to $15, \mathrm{X}=$ Don't Care

The IDT49C403 may be cascaded in either a ripple carry or carry lookahead fashion. When configured as cascaded ALUs, the IDT49C403s must be programmed to be a most significant slice (MSS), an intermediate slice (IS), or a least significant slice (LSS) of the array. The carry generate, $\bar{G}$, and carry propagate, $\bar{P}$, signals that are necessary in a cascaded system are available as outputs on the IDT49C403 least significant and intermediate slices.

The IDT49C403 provides a carry-out signal $\mathrm{C}_{\mathrm{n}}+16$ which is available as an output of each slice. The carry-in, $\mathrm{C}_{\mathrm{n}}$, and carry-out, $\mathrm{C}_{n+16}$, are both active HIGH. Two other status outputs are generated by the ALU. These are the negative, N , and the overflow, OVR. The N output indicates positive or negative results, while the OVR output indicates that the arithmetic operation performed exceeded the available two's complement range. Thus the pins $\overline{\mathrm{G}} / \mathrm{N}$ and $\overline{\mathrm{P}} /$ OVR indicate carry generate or propagate on the least significant and intermediate slice, and sign and overflow on the most significant slice.

Refer to Tables 6 a and 6 b for an cxact definition of these four signals.

## ALU DESTINATION CONTROL

The following tables show how the shifter at the output of the ALU should function for non-special instructions. The main addition with respect to the IDT39C203 is the built in byte capability.

The 49C403 has two write enables internally. One for the upper byte and one for the lower byte. The enables are controlled by the instruction decode, external $\overline{W E}$ and the W/B input. For convenience to the user, the unused bits on the $Y$ bus (MSB, ....., 8) are zero during byte operation. The WE input must be directly connected to the WRITE output, or indirectly through some amount of gating (i.e., expansion RAM decoding gates).

The sign extend function is an exception to the rule with regard to the internal byte write enables. When executed, all of the write enables are active, irrespective of $W / \bar{B}$. In the SA and LSS slices, the contents of bit 7 is replicated on bits 8 to 15 and $\mathrm{SIO}_{15}$ in the byte mode. In the word mode bit 15 is placed on $\mathrm{SIO}_{15}$. In this way an 8 -bit word (byte) or a 16 -bit word can be extended to the entire width of the native data path. Extends of larger words than these, such as 24 and 32 bits, can be achieved by steering the MSS and LSS inputs of the IS slices to inform which device has the sign bit to extend. As Sign Extend requires internal gating of the write enables to the upper and lower portions of RAM, the instruction will not work with locations in memory expansion RAM.

## ALU SHIFTER

The ALU shifter shifts the ALU output data under instruction control. It can shift up one bit position (2F), shift down one bit position (F/2), or pass the ALU output non-shifted (F). An arithmetic
shift operation shifts the data around the most significant (Sign) bit of the most significant slice and a logical shift operation shifts the data through the most significant bit. Figure 1 shows these shift patterns. The $\mathrm{SIO}_{0}$ and $\mathrm{SIO}_{15}$ are bidirectional serial shift input/output pins. During a shift-up operation, $\mathrm{SIO}_{0}$ is generally an input while $\mathrm{SIO}_{15}$ is an output, whereas during a shift-down operation $\mathrm{SIO}_{0}$ is generally an output while $\mathrm{SIO}_{15}$ acts as an input. Refer to Tables 4 ( $a, b, c, d$ ) and 5 for an exact definition of these pins.

The ALU shifter also provides sign extension and parity generating/checking capabilities. Under instruction control, the $\mathrm{SIO}_{0}$ (Sign) input can be extended through $Y_{0}, Y_{1}, Y_{2}, \ldots . . Y_{15}$ and propagated to the $\mathrm{SIO}_{15}$ output. A cascadable, five-bit parity generator/ checking generates parity for the $F_{0}, F_{1}, F_{2}, \ldots . . F_{15}$ ALU outputs and $\mathrm{SIO}_{15}$ input and, under instruction control, is made available at the $\mathrm{SIO}_{0}$ output.


Figure 1. IDT49C403 Arithmetic and Logical Shift Operations

Table 5 defines the special functions and the operation the ALU shifter performs for each instruction. For instructions other than the special functions, the ALU shifter operation is determined by instruction bits $I_{8}, I_{7}, I_{8}$, and $I_{5}$. Table $4(a, b, c, d)$ defines the ALU shifter operation as a function of these four bits.

## WORD/BYTE CONTROL AND BYTE SWAP

In addition to the special ALU functions, the IDT49C403 also provides a Word and Byte control and Byte Swap features.

The W/B̈pin at the Instruction Decoder input selects ALU operation on either a Word or a Byte. When W/B is HIGH, the ALU operates on a Word and, when W/B is LOW, the ALU operates on a Byte. Table 4 ( $a, b, c, d$ ) shows the ALU Destination Controls for Word and Byte operations for each instruction mode.

The Byte Swap special function allows the positions of the Upper and Lower bytes to be swapped before entering them as the ALU S operand. The ALU function then adds $\mathrm{C}_{\mathrm{n}}$ to this swapped word as its F output. Table 5 shows the instruction set that allows the ALU to operate the Byte Swap feature.

## Q REGISTER FILE

The Q register is a separate 4 -word by 16 -bit file intended primarily for multiplication and division routines and can also be used as an accumulator or holding register for other types of applications. The ALU output, F, can be loaded into the Q register and/or the Q register output can be selected as one of the ALU S operands. The shifter at the input to the $Q$ register performs only logical
shifts. It can shift-up the data one bit position (2Q) or down one bit position (Q/2). For a shift-up operation, $\mathrm{QIO}_{0}$ acts as an input while $\mathrm{QIO}_{15}$ acts as an output; whereas, for a shift-down operation, $\mathrm{QlO}_{0}$ is an output and QIO ${ }_{15}$ is an input. By connecting QIO $_{15}$ of the most significant slice to $\mathrm{SIO}_{0}$ of the least significant slice, double-length arithmetic and logical shifting is possible with cascaded IDT49C403s.

The $Q_{0}$ and $Q_{1}$ inputs enable selection of any one of the four 16-bit Q register files. Once a specific Qregister has been selected, access to the other three Q registers is disabled and can be gained only after changing $Q_{0}$ and $Q_{1}$ levels to enable a different $Q$ register.

Table 5 defines the special functions and the operations which the Q register and shifter perform for selected instruction inputs. While executing instructions other than the special functions, the Q register and shifter operation is controlled by instruction bits $l_{8}, l_{7}, l_{6}$ and $\mathrm{I}_{5}$. Table 4 ( $\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}$ ) defines the Q register and shifter operation as a function of these four bits.

## INSTRUCTION DECODER

The internal control signals necessary for the operation of the IDT49C403 are generated by the instruction decoder as a function of the nine instruction inputs, $\mathrm{I}_{0-8}$; the instruction enable input, $\overline{\text { IEN; }}$; the $\overline{\mathrm{LSS}}$ input; the $\overline{M S S}$ input; the W/ $\overline{\mathrm{B}}$ input and the $\overline{\text { WRITE }}$ output.

The WRITE output is LOW when an instruction which writes data into the RAM is executed. Refer to Tables 4 ( $a, b, c, d$ ) and 5 for
a definition of the WRITE output as a function of the instruction inputs.

When IEN is HIGH, the WRITE output is forced HIGH and the Q register and Sign Compare Flip-Flop contents are preserved. When IEN is LOW, the WRITE output is enabled and the Q register and Sign Compare Flip-Flop can be written according to the IDT49C403 instruction. The Sign Compare Flip-Flop is an on-chip flip-flop which is used during a divide operation. See Figure 2.


Figure 2. Sign Compare Flip-Flop

## SLICE POSITION PROGRAMMING

The IDT49C403 can be programmed to operate in either a cascaded application or in the standalone mode. Table 3 shows its four programmed modes.

Table 3. SLICE Programming

| SLICE PROGRAM INPUTS |  | MODE OF OPERATION |
| :---: | :---: | :--- |
| $\overline{\text { MSS }}$ | $\overline{\text { LSS }}$ |  |
| LOW | LOW | Stand Alone Slice (SA) |
| LOW | HIGH | Most Significant Slice (MSS) |
| HIGH | HIGH | Intermediate Slice (IS) |
| HIGH | LOW | Least Significant Slice (LSS) |

## SPECIAL FUNCTIONS

Seventeen special functions are provided on the IDT49C403 which permit the implementation of the following operations:

- Single and Double Length Normalization
- Two's Complement Division
- Unsigned and Two's Complement Multiplication
- Conversion Between Two's Complement and Sign/Magnitude Representation
- Incrementation and Decrementation by One or Two
- BCD Add, Subtract, and Divide by Two
- Single and Double-precision BCD-to Binary and Binary-to-BCD Conversion
- Byte Swap

Adjusting a single-precision or double-precision floating-point number in order to bring its mantissa within a specified range can be performed using the single-length and double-length normalization operations.

Three special functions can be used to perform a two's comple-
ment, non-restoring divide operation. They provide single and double-precision divide operations and can be performed in " n " clock cycles (where " $n$ " is the number of bits in the quotient).

The unsigned multiply special function and the two two's complement multiply special functions can be used to multiply two $n$-bit, unsigned or two's complement numbers respectively, in ' $n$ ' clock cycles. During the last cycle of the two's complement multiplication, a conditional subtraction rather than addition is performed due to the fact that the sign bit of the multiplier carries negative weight.

The sign/magnitude-two's complement special function can be used to convert number representation systems. A number expressed in sign/magnitude representation can be converted to the two's complement representation, and vice-versa, in one clock cycle.

Incrementing an unsigned or two's complement number by one or two is easily accomplished using the increment by one or two special function.

In addition to BCD arithmetic special functions to add or subtract two BCD numbers, a BCD divide by two adjust instruction can be used to obtain a valid BCD representation after shifting a number down by one bit.

The BCD/Binary conversion special function instructions permit single and double-precision algorithms to convert from BCD-toBinary and from Binary-to-BCD.

The Byte Swap feature allows the swapping of Lower and Upper bytes of a word before presenting them as the ALU S operand. The ALU then adds the carry $\mathrm{C}_{\mathrm{n}}$ to this swapped word to form its F output. This feature functions only for the ALU S operand.

## SERIAL DIAGNOSTICS

The Serial Protocol Channel ${ }^{\text {TM }}$ (SPC) is a flexible on-chip feature of the IDT49C403 and is a set of pins by which data can be entered into and extracted from a device through a serial data input and output port.

SPC can be used at many points in the life of a product for diagnostic purposes such as system level design debug and development; system test during manufacturing and field maintenance debug and test. It allows for observation of critical signals deep within the system. During system test, when an error is observed, these signals may be modified in order to zero in on the fault in the system. Serial diagnostics is primarily a scheme utilizing only four pins to examine and alter the internal state of a system for the purpose of monitoring and diagnosing system faults.

## Detailed SPC Architecture of the IDT49C403 BitSlice Microprocessor

The IDT49C403, a quad Am2903/29203 16-bit microprocessor slice, which includes an ALU and register file, is one of the devices on which IDT has incorporated the Serial Protocol Channel. The implementation of SPC on the IDT49C403 is shown in Figure 3.

Only four SPC pins (SDI, SDO, SCLK and C/D ) are used to serially access the I/O pad cells, as well as the internal ALU registers and buses. To control or monitor a section (such as the ALU), the appropriate command is loaded into the SPC command register. The desired function is then executed and the status information captured in the data register. The status information can then be serially shifted out and observed to verify proper system functionality.


Figure 3. Conceptual Dlagram of IDT49C403 Die Incorporating SPC Scan Path

The block diagram in Figure 4 shows the detailed SPC architecture for the IDT49C403. It primarily consists of serial registers for command, data, addresses and decode/control logic. The SPC command register consists of a four-bit field (signals 4-7) and four discrete control lines (signals 3, 2, 1, 0). The four-bit field coordinates the transfer of data between RAM and the SPC data register, as well as controls an on-chip break detect mechanism. The other
discrete signals control the serial scan path through the I/O cells.
The SPC data register is in series with a RAM address register and I/O pad scan. The SPC data register is connected to the internal bus to gain access to the RAM register file as well as a data break point feature. The point of connection is the $Y$ bus from the ALU back into the RAM.


Figure 4. Internal Organization of the SPC

The multiplexer at the output transmits information via the SDO pin selecting data from either the SPC data register and the I/O pads or the command string from the SPC command register.

## IDT49C403 SPC Command Opcodes

The SPC command register consists of an 8-bit field, as shown in Figure 5. Bit 1 enables the READ function of the I/O pad cells. Bit 3 enables the BYPASS function to bypass the I/O pad cells and scan out only the RAM address and data registers. Bits 0 and 2 are
reserved. Bits 4 through 7 form the opcode field for reading and writing into the device.

The 4-bit command opcode field gives 16 possible command opcodes. The first 8 are reserved for writing data from the SPC data register into the registers and RAM on the device. The second 8 opcodes are reserved for reading data from registers and RAM into the 16 -bit SPC data register.

| COMMAND OPCODES |  |
| :---: | :--- |
| OPCODE | FUNCTION |
| 0 | Write RAM |
| 1 | Write Q Registers |
| 2 | Write Break Control |
| 3 | Write Break Data |
| 4 | Reserved |
| 5 | Reserved |
| 6 | Reserved |
| 7 | Reserved |
| 8 | Read RAM |
| 9 | Read Q Registers |
| 10 | Read Break Control |
| 11 | Read Break Data |
| 12 | View Y |
| 13 | Reserved |
| 14 | Reserved |
| 15 | NOP |



Figure 5. SPC Command Register and Opcodes for the IDT49C403

The command with opcode 0 causes a write to the internal device RAM. Opcode 1 is used to write to the Q registers. Opcodes 2 and 3 are used to write data from SPC data register into the break data register and break control registers, respectively. Opcodes 4 through 7 are reserved opcodes.

Opcode 8 is used for reading RAM data into the SPC data register. Opcode 9 is used to read a value out of the Q registers. (Here, also, the address register supplies the address of the $\mathbf{Q}$ register to be accessed). Opcodes 10 and 11 are used for reading the break control register and the break data register, respectively. Opcode 12 is used to strobe data from the $Z$ bus into the 16-bit diagnostics data register. Opcodes 13 and 14 are reserved opcodes. The last opcode, 15, is a no-operation opcode. This opcode can be used to scan the data in and out of the $1 / O$ pad cells and use the device in a pass-through mode (in a cascaded application) without affecting normal device operation.

All the reserved opcodes, if executed, perform a no-operation; however, they should not be relied upon to always perform NOPs as future upgrades may make use of reserved opcodes.

## Accessing the Contents of the IDT49C403 Register File

To read data from the device's internal RAM or other logic circuitry into the SPC data register, the address and don't care bits (for the SPC data register) are shifted in. The command is shifted into the SPC command register. The command register must be decoded to determine what data paths are to be steered in order to get data into the SPC data register. The read strobe, generated by the strobe logic, must then strobe this data (in parallel) into the SPC data register. The data can now be shifted out via the SDO pin and its contents disassembled and observed.

To perform the write operation, address and data must first be shifted into the SPC data register. The command is then shifted into the SPC command register via the command mode. This register provides information as to what data paths are to be steered. The address is supplied by the address register in the data scan path. The write strobe is then generated between the time the $C / \bar{D}$ line is
lowered and the SCLK line is raised. This is the strobe which actually clocks the data into the RAM or register in the device.

## Pad Cell Scan Path

Each I/O cell on the IDT49C403 contains a flip-flop which can be used to store the state of that cell and then be scanned out. Figure 6 shows the logic configuration. The READ line is enabled by a bit in the SPC command register and gated by the XFER signal, thus loading the scan flip-flops in parallel. The SCLK is then used to scan the data out of the SDO pin in series with the address and SPC data registers.


Figure 6. Serial Scan in the I/O Cell
The BYPASS bit in the SPC command register selects whether the shifting of the I/O cells will be bypassed such that only the RAM address and data registers are scanned out. When the READ bit is HIGH, data is transferred from the pins to the scan register when SCLK transitions HIGH after C/D has transitioned LOW. The BYPASS bit in the command register is active HIGH so that a HIGH level bypasses scanning the I/O cells.

Figure 7 shows the order in which the I/O pad cells are scanned. The clocking will shift out the data on the $\mathrm{Y}_{15}$ pinfirst and continue in series until the WRITE pin is shifted out last.

| 0 | $Y 15$ |
| :---: | :---: |
| 1 | $Y 14$ |
| 2 | $Y 13$ |
| 3 | $Y 12$ |
| 4 | $Y 11$ |
| 5 | $Y 10$ |
| 6 | $Y 9$ |
| 7 | $Y 8$ |
| 8 | Q 1 O 15 |
| 9 | SIO 15 |
| 10 | Q 100 |
| 11 | $\mathrm{SIO0}$ |
| 12 | $\overline{\mathrm{OEY}}$ |
| 13 | Z |
| 14 | $\mathrm{~W} / \overline{\mathrm{B}}$ |
| 15 | Y 7 |
| 16 | Y 6 |
| 17 | Y 5 |
| 18 | Y 4 |
| 19 | Y 3 |
| 20 | Y 2 |
| 21 | Y 1 |
| 22 | YO |
| 23 | $I E N$ |
| 24 | $\overline{\mathrm{P}} / \mathrm{N}$ |


| 25 | $\overline{\mathrm{G}} / \mathrm{N}$ |
| :---: | :---: |
| 26 | CN 16 |
| 27 | 15 |
| 28 | 16 |
| 29 | 17 |
| 30 | 18 |
| 31 | DCMP |
| 32 | $\overline{\text { MSS }}$ |
| 33 | DBO |
| 34 | DB 1 |
| 35 | DB 2 |
| 36 | DB 3 |
| 37 | DB 4 |
| 38 | $\mathrm{DB5}$ |
| 39 | $\mathrm{DB6}$ |
| 40 | $\mathrm{DB7}$ |
| 41 | $\overline{\text { OEB }}$ |
| 42 | CN |
| 43 | 10 |
| 44 | 11 |
| 45 | 12 |
| 46 | 13 |
| 47 | 14 |
| 48 | DB8 |
| 49 | DB9 |


| 75 | DA12 |
| :---: | :---: |
| 76 | DA13 |
| 77 | DA14 |
| 78 | DA15 |
| 79 | $\overline{\text { LSS }}$ |
| 80 | CP |
| 81 | $\overline{\text { WE }}$ |
| 82 | B0 |
| 83 | B1 |
| 84 | B2 |
| 85 | B3 |
| 86 | B4 |
| 87 | B5 |
| 88 | Q0 |
| 89 | Q1 |
| 90 | WRITE |

Figure 7. Shift Order of I/O Pad Cells


Figure 8. Breakpoint Detect Círcuitry

## Breakpoint Detection on the IDT49C403

Figure 8 shows the diagnostics breakpoint detection circuit on the IDT49C403. This circuit is designed to allow the user to monitor certain key data buses and detect the data patterns on the Y and Q buses. When a data pattern is detected, a breakpoint compare signal is generated on the DCMP pin and is used to halt the system operation. The DCMP is an open drain signal and should be wireORed with DCMP lines of other similar devices and monitored by the main sequencer in the system. The breakpoint detection mechanism thus allows for an easier debug of microcode with regard to the data path.

At the heart of the breakpoint detection circuit is a comparator which compares data from the break data register with data from either the Y bus or the Q bus. The break control register determines which of the two buses is selected for a comparison. The break control register also steers a multiplexer at the output of the comparator. This multiplexer selects between the equal-to signal,
latched equal-to, $V_{c c}$ or GND. The latched equal-to input into the multiplexer gives the user the ability to pipeline the match signal, thus shortening the system cycle time in the diagnostics mode. The Vcc and GND inputs to the multiplexer allow the programmer to disable the break compare feature by forcing the DCMP pin either LOW or HIGH, respectively.

When a match is made, the DCMP line goes HIGH. Thus, if any one slice in a cascade application does not match, the wire-ANDed DCMP will be low. Selecting Vcc via the multiplexer will disable matches altogether. To select GND, disable any one slice from the comparison.

Figure 9 shows the format of the break data and break control register. The break data pattern is 16 bits wide, with bit 16 being the most significant bit and last to be shifted in. The Break Control register contains three fields. Bits 0 and 1 control the DCMP output and bit 2 selects between the Y and the Q bus to be compared with the break data register. Bits 3 to 15 are reserved for future expansion.

BREAK DATA
REGISTER FORMAT


BREAK CONTROL
REGISTER FORMAT


BREAK POINT CONTROL ACCESS

| BUS SEL | BUS |
| :---: | :---: |
| 0 | Y |
| 1 | Q |


| DCMP CONTROL | DCMP STATUS |
| :---: | :--- |
| 0 | 0 |
| 0 | LOW |
| 1 | 0 |
| 1 | 1 |

Figure 9. Breakpoint Control Registers and Opcodes

The SPC version allows data to be transferred into and out of a device and can also accommodate addresses and commands using the same number of pins. This is accomplished with a reconfiguration of the function of the diagnostic pins and internal logic. With this vastly expanded capability, SPC can conveniently be used in RAMs, peripherals an complex logic functions. These new capabilities allow the user to monitor and modify all of the storage elements and pins of a device. With a simple hardware interface and appropriate software, any type personal or mini computer can be turned into a development system for IDT parts with serial diagnostics.

Figure 10 shows the Serial Protocol Channel being used with a writable control store in a microprogrammed design. The control
store can be initialized through the SPC path. A register with SPC is used for the instruction register going into the IDT49C410 (16-bit microprogram sequencer) as well as data registers around the IDT49C403. In this way, the designer may use the Serial Protocol Channel to observe and modify the microcode coming out of the writable control store, as well as observing and being able to modify data and instructions in the overall machine.

The block diagram of the diagnostics ring shows how the devices with diagnostics are hooked together in a serial ring via the SDI and SDO signals. The diagnostics signals may be generated through registers which are hooked up to a microprocessor. This microprocessor could conceivably be an IBM PC.


Figure 10. Typical Microprogram Application with SPC

Table 4a. ALU Destination Control (Word Mode) for $\mathrm{I}_{0}$ or $\mathrm{I}_{1}$ or $\mathrm{I}_{3}=\mathrm{HIGH}, \overline{\mathrm{IEN}}=$ LOW


Table 4b. ALU Destination Control (Byte Mode) for $I_{0}$ or $I_{1}$ or $I_{3}=H I G H, \overline{E N}=$ LOW

| $I_{88} I_{7} I_{6} I_{5}$ | ALUSHIFTERFUNCTION | HEX | $\mathrm{SIO}_{15}$ |  |  |  | $\mathrm{SIO}_{0}$ |  |  |  | WRITE | Q REGISTER AND SHIFTER FUNCTION |  | $\mathrm{O}_{15}$ |  | $10_{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | SA | MSS | IS | LSS | SA | MSS | IS | LSS |  |  | MSS/IS | SA/LSS | MSS/IS | SA/LSS |
| L L L L | Arith. $F / 2 \rightarrow Y$ | 0 | Input $\longrightarrow$ |  |  |  | $\left.\right\|^{F_{0}}$ | $\mathrm{SiO}_{15}$ | $\underbrace{\mathrm{SIO}_{15}}$ | $\int_{0}^{F_{0}}$ | L | Hold | $\mathrm{z} \longrightarrow$ |  |  |  |
| L L L H | Log. $\mathrm{F} / 2 \rightarrow \mathrm{Y}$ | 1 |  |  |  |  | L |  |  |  | Hold | Z |  |  | $\longrightarrow$ |
| LL HL | Arith. $\mathrm{F} / 2 \rightarrow \mathrm{Y}$ | 2 |  |  |  |  | L |  |  |  | Log. $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | Input | $\longrightarrow$ | $\mathrm{QIO}_{15}$ | $Q_{0}$ |
| LLHH | Log. $\mathrm{F} / 2 \rightarrow \mathrm{Y}$ | 3 |  |  |  |  | L |  |  |  | Log. $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | Input | $\longrightarrow$ | $\mathrm{Q1O}_{15}$ | $0_{0}$ |
| LHLL | $\mathrm{F} \rightarrow \mathrm{Y}$ | 4 |  |  |  |  | Parity |  |  | Parity | L | Hold | z |  | - | $\rightarrow$ |
| LHLH | $\mathrm{F} \rightarrow \mathrm{Y}$ | 5 |  |  |  |  |  |  |  |  | H | Log. $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | Input | $\longrightarrow$ | $\mathrm{QlO}_{15}$ | $Q_{0}$ |
| LHHL | $\mathrm{F} \rightarrow \mathrm{Y}$ | 6 |  |  |  |  |  |  |  |  | H | $\mathrm{F} \rightarrow \mathrm{Q}$ |  |  |  |  |
| LHHH | $\mathrm{F} \rightarrow \mathrm{Y}$ | 7 |  |  |  |  | $\dagger$ |  |  | $\downarrow$ | L | $F \rightarrow Q$ |  |  |  |  |
| HL L L | Arith. $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | 8 | $F_{6}$ | $\mathrm{SIO}_{0}$ | $\mathrm{SIO}_{0}$ | $\mathrm{F}_{6}$ |  | Input | - | - | $\rightarrow$ | L | Hold |  |  |  |  |
| HL L H | Log. $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | 9 | $F_{7}$ |  | $1$ | $\mathrm{F}_{7}$ |  |  |  |  |  | L | Hold | 7 |  |  |  |
| HL HL | Arith. 2F $\rightarrow$ Y | A | $\mathrm{F}_{6}$ |  |  | $F_{6}$ |  |  |  |  |  | L | Log. $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | $\mathrm{QIO}_{0}$ | $Q_{7}$ | Input | $\rightarrow$ |
| HL H H | Log. $2 \bar{r} \rightarrow Y$ | B | $\mathrm{F}_{7}$ |  |  | $\mathrm{F}_{7}$ |  |  |  |  | L | Log. $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | $\mathrm{QlO}_{0}$ | $\mathrm{Q}_{7}$ | Input | $\longrightarrow$ |
| HHLL | $\mathrm{F} \rightarrow \mathrm{Y}$ | C |  |  |  |  |  |  |  |  | H | Hold | z | - |  | $\rightarrow$ |
| HHLH | $\mathrm{F} \rightarrow \mathrm{Y}$ | D |  |  |  |  |  |  |  |  | H | Log. $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | $\mathrm{QIO}_{0}$ | $Q_{7}$ | Input | $\longrightarrow$ |
| HHHL | Sign Extend | E |  |  |  |  |  |  |  |  | L | Hold | z | - | - | $\longrightarrow$ |
| HHHH | $\mathrm{F} \rightarrow \mathrm{Y}$ | F | $\downarrow$ | $\downarrow$ |  |  |  |  |  |  | L | Hold | Z | - | - | $\longrightarrow$ |

Parity $=F_{15} \nabla F_{14} \ldots \ldots$ 有 $\mathrm{F}_{3} \nabla \mathrm{~F}_{2} \nabla \mathrm{~F}_{1}$ $\nabla \mathrm{F}_{0} \nabla \mathrm{SIO}_{15}$
$\boldsymbol{\nabla}=$ Exclusive OR
SA $=$ Stand Alone
MSS = Most Significant Slice
IS $=$ Intermediate Slice
LSS = Least Significant Slice

Table 4c. ALU Destination Control for $\mathrm{I}_{0}$ or $\mathrm{I}_{1}$ or $\mathrm{I}_{3}=\mathrm{HIGH}, \overline{\mathrm{IEN}}=\mathrm{LOW}$


Table 4c. ALU Destination Control for $\mathrm{I}_{0}$ or $\mathrm{I}_{1}$ or $\mathrm{I}_{3}=\mathrm{HIGH}, \overline{\mathrm{IEN}}=$ LOW (cont'd.)


Table 4c. ALU Destination Control (cont'd.) for $\mathrm{I}_{0}$ or $\mathrm{I}_{1}$ or $\mathrm{I}_{3}=\mathrm{HIGH}, \overline{\mathrm{IEN}}=$ LOW


| $I_{8} I_{7} I_{6} I_{5}$ | ALU SHIFTER FUNCTION | HEX | $\mathrm{SIO}_{0}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | SA |  | MSS |  | IS |  | LSS |  |
|  |  |  | Byte | Word | Byte | Word | Byte | Word | Byte | Word |
| L L L L | Arith. $\mathrm{F} / 2 \rightarrow \mathrm{Y}$ | 0 | ${ }^{\mathrm{F}_{0}}$ |  |  | $\mathrm{F}_{0}$ | $\mathrm{SIO}_{15}$ | $F_{0}$ | $\mathrm{F}_{0}$ | $\mathrm{F}_{0}$ |
| LLL H | Log. $F / 2 \rightarrow Y$ | 1 |  |  |  | 1 |  | 1 | \| | \| |
| LL HL | Arith. $F / 2 \rightarrow Y$ | 2 |  |  |  |  |  |  |  |  |
| LL H H | Log. $F / 2 \rightarrow Y$ | 3 |  |  |  | $\downarrow$ |  | $\downarrow$ | $\downarrow$ | $\downarrow$ |
| L HLL | $F \rightarrow Y$ | 4 |  | Parity |  | Parity |  | Parity | Parity | Parity |
| L HLH | $\mathrm{F} \rightarrow \mathrm{Y}$ | 5 |  |  |  | $1$ |  |  | $1$ |  |
| L H HL | $\mathrm{F} \rightarrow \mathrm{Y}$ | 6 |  |  |  |  |  |  |  |  |
| LHHH | $F \rightarrow Y$ | 7 |  |  |  | $\downarrow$ | $\downarrow$ | $\downarrow$ | 1 |  |
| HL L L | Arith. $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | 8 | inpu |  |  |  |  |  |  |  |
| HL L H | Log. $2 F \rightarrow Y$ | 9 |  |  |  |  |  |  |  |  |  |  |
| HL HL | Arith. $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | A |  |  |  |  |  |  |  |  |  |  |
| HLHH | Log. $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | B |  |  |  |  |  |  |  |  |  |  |
| H H L L | $\mathrm{F} \rightarrow \mathrm{Y}$ | C |  |  |  |  |  |  |  |  |  |  |
| H H L H | $\mathrm{F} \rightarrow \mathrm{Y}$ | D |  |  |  |  |  |  |  |  |  |  |
| H H H L | Sign Extend | E |  |  |  |  |  |  |  |  |  |  |
| HHHH | $\mathrm{F} \rightarrow \mathrm{Y}$ | F |  |  |  |  |  |  |  |  |  |  |

Table 4d. ALU Destination Control for $I_{0}$ or $I_{1}$ or $I_{3}=$ HIGH, $\overline{\text { IEN }}=$ LOW

| $I_{88} I_{7} I_{6} I_{5}$ | Q REGISTER AND SHIFTER FUNCTION | HEX | $\mathrm{QIO}_{15}$ |  |  |  | $\mathrm{Q}_{15}$ |  |  |  | $Q_{14-9}$ |  |  |  | $\mathbf{Q}_{8}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MSS/IS |  | SA/LSS |  | MSS/IS |  | SA/LSS |  | MSS/IS |  | SA/LSS |  |  | /IS | SA/ | SS |
|  |  |  | Byte | Word | Byte | Word | Byte | Word | Byte | Word | Byte | Word | Byte | Word | Byte | Word | Byte | Word |
| L L L L | Hold | 0 | $\mathrm{Z} \longrightarrow$ |  |  |  | Hold $\longrightarrow$ |  |  |  | $\text { Hold } \longrightarrow$ |  |  |  |  |  |  |  |
| L L L H | Hold | 1 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| LL HL | Log. $Q / 2 \rightarrow Q$ | 2 | Input |  |  | - |  | $\mathrm{QIO}_{15}$ |  | $\mathrm{QIO}_{15}$ |  | $Q_{1+1}$ |  | $Q_{1+1}$ |  | $\mathrm{Q}_{9}$ |  | $\mathrm{Q}_{9}$ |
| LL H H | Log. $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | 3 | Input | 侕 |  | $\rightarrow$ |  | $\mathrm{QlO}_{15}$ |  | $\mathrm{QIO}_{15}$ |  | $Q_{1+1}$ |  | $Q_{1+1}$ |  | $\mathrm{Q}_{9}$ |  | $\mathrm{Q}_{9}$ |
| L HLL | Hold | 4 |  |  |  | $\longrightarrow$ |  | Hold |  | Hold |  | Hold |  | Hold |  | Hold |  | Hold |
| L HLH | Log. $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | 5 | Input $\longrightarrow$ |  |  |  |  | $\mathrm{QlO}_{15}$ |  | $\mathrm{QlO}_{15}$ |  | $Q_{1+1}$ |  | $\mathrm{Q}_{1+1}$ |  | $\mathrm{Q}_{9}$ |  | $\mathrm{Q}_{9}$ |
| L H H L | $F \rightarrow Q$ | 6 |  |  |  |  |  | $\mathrm{F}_{15}$ |  | $\mathrm{F}_{15}$ |  | $\mathrm{F}_{1}$ |  | $F_{1}$ |  | $\mathrm{F}_{8}$ |  | $\mathrm{F}_{8}$ |
| L H H | $\mathrm{F} \rightarrow \mathrm{Q}$ | 7 |  |  |  |  |  | $\mathrm{F}_{15}$ |  | $\mathrm{F}_{15}$ |  | $\mathrm{F}_{1}$ |  | $F_{1}$ |  | $\mathrm{F}_{8}$ |  | $\mathrm{F}_{8}$ |
| HLLL | Hold | 8 |  |  |  |  |  | Hold |  | Hold |  | Hold |  | Hold |  | Hold |  | Hold |
| HL L H | Hold | 9 |  |  |  |  |  | Hold |  | Hold |  | Hold |  | Hold |  | Hold |  | Hold |
| HL HL | Log. $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | A | $\mathrm{QIO}_{0}$ | $\mathrm{Q}_{15}$ | $\mathrm{O}_{7}$ | $\mathrm{Q}_{15}$ |  | $\mathrm{Q}_{14}$ |  | $\mathrm{Q}_{14}$ |  | $\mathrm{Q}_{1-1}$ |  | $Q_{1-1}$ |  | $\mathrm{Q}_{7}$ |  | $\mathrm{Q}_{7}$ |
| HL H H | Log. $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | B | $\mathrm{QIO}_{0}$ | $\mathrm{Q}_{15}$ | $\mathrm{Q}_{7}$ | $\mathrm{Q}_{15}$ |  | $\mathrm{Q}_{14}$ |  | $\mathrm{Q}_{14}$ |  | $\mathrm{Q}_{1-1}$ |  | $\mathrm{Q}_{1-1}$ |  | $\mathrm{Q}_{7}$ |  | $\mathrm{Q}_{7}$ |
| H H L L | Hold | C |  | - |  | $\rightarrow$ |  | Hold |  | Hold |  | Hold |  | Hold |  | Hold |  | Hold |
| H H L | Log. $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | D | $\mathrm{QIO}_{0}$ | $\mathrm{Q}_{15}$ | $Q_{7}$ | $Q_{15}$ |  | $\mathrm{Q}_{14}$ |  | $\mathrm{Q}_{14}$ |  | $\mathrm{Q}_{1-1}$ |  | $\mathrm{Q}_{1-1}$ |  | $Q_{7}$ |  | $Q_{7}$ |
| H H H L | Hold | E |  | - | - | $\longrightarrow$ |  | Hold |  | Hold |  | Hold |  | Hold |  | Hold |  | Hold |
| H H H | Hold | F | z |  |  | $\rightarrow$ | $\downarrow$ | Hold | $\dagger$ | Hold | $\downarrow$ | Hold | $\downarrow$ | Hold | $\downarrow$ | Hold | $\dagger$ | Hold |

Table 4d. ALU Destination Control for $\mathrm{I}_{0}$ or $\mathrm{I}_{1}$ or $\mathrm{I}_{3}=$ HIGH, $\overline{\text { ENN }}=$ LOW (cont'd.)

| $I_{8} I_{7} I_{6} I_{5}$ | Q REGISTER AND SHIFTER FUNCTION | HEX | $\mathrm{Q}_{7}$ |  |  |  | $Q_{6-1}$ |  |  |  | $Q_{0}$ |  |  |  | QIO |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MSS/IS |  | SA/LSS |  | MSS/IS |  | SA/LSS |  | MSS/IS |  | SA/LSS |  | MSS/IS |  | SA/LSS |  |
|  |  |  | Byte | Word | Byte | Word | Byte | Word | Byte | Word | Byte | Word | Byte | Word | Byte | Word | Byte | Word |
| L L L L | Hold | 0 | Hold | $\longrightarrow$ |  |  | Hold |  |  |  | Hold <br>  <br>  <br>  |  |  |  | Z |  |  |  |
| L L L H | Hold | 1 |  |  |  |  |  |  |  |  |  |  |  |  | Z |  |  |  |
| LL HL | Log. $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | 2 |  |  | $\mathrm{OIO}_{15}$ | $\mathrm{Q}_{8}$ |  | $Q_{1+1}$ |  | $\rightarrow$ |  |  |  | $\rightarrow$ | $\mathrm{OlO}_{15}$ |  |  |  |
| L L H H | Log. $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | 3 |  |  |  |  |  | $Q_{1+1} \longrightarrow$ |  |  |  |  |  |  | $\mathrm{QlO}_{15}$ | $Q_{0}$ |  |  |
| L HLL | Hold | 4 |  |  |  |  | Hold - |  | $\longrightarrow$ |  |  |  |  |
| LHLH | Log. $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ \| | 5 |  |  | $\mathrm{QIO}_{15}$ | $Q_{8}$ |  | $Q_{1+1} \longrightarrow$ |  |  |  |  |  |  | $\mathrm{Q}_{1} \longrightarrow$ |  |  | $\mathrm{QOO}_{15}$ |  |  |  |
| L H HL | $\mathrm{F} \rightarrow \mathrm{Q}$ | 6 |  | $\mathrm{F}_{7} \longrightarrow$ |  |  |  | $\mathrm{F}_{1} \longrightarrow$ |  |  |  | $\mathrm{F}_{0} \longrightarrow$ |  |  | $\mathrm{z} \longrightarrow$ |  |  |  |
| LHHH | $\mathrm{F} \rightarrow \mathrm{Q}$ | 7 |  | $\begin{aligned} & \mathrm{F}_{7} \longrightarrow \\ & \mathrm{Hold} \longrightarrow \end{aligned}$ |  |  |  | $\mathrm{F}_{1} \longrightarrow$ |  |  |  | $\mathrm{F}_{0} \longrightarrow$ |  |  | $\downarrow$ |  |  |  |
| HLLL | Hold | 8 |  |  |  |  | Hold |  | $\longrightarrow$ | Hold $\longrightarrow$ |  |  |  |  |  |  |
| HL L H | Hold | 9 |  | Hold $\longrightarrow$ |  |  |  | Hold |  | $\rightarrow$ |  | Hold $\longrightarrow$ |  |  |  |  |  |  |
| HL HL | Log. $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | A |  | $\mathrm{Q}_{6} \longrightarrow$ |  |  |  | $Q_{1-1}$ |  | $\rightarrow$ |  | $\mathrm{QIO}_{0}$ |  |  | Input $\longrightarrow$ |  |  |  |
| HL H H | Log. $2 \mathrm{Q} \rightarrow \mathrm{Q}$ | B |  | $\mathrm{Q}_{8} \longrightarrow$ |  |  |  | $\mathrm{Q}_{1-1}$ |  | $\rightarrow$ |  | $\mathrm{QlO}_{0}$ |  |  | Input $\longrightarrow$ |  |  |  |
| H H L L | Hold | C |  | Hold $\longrightarrow$ |  |  |  | Hold |  | $\rightarrow$ |  | Hold $\longrightarrow$ |  |  | Z |  |  |  |
| H HL H | Log. $2 \mathrm{Q} \rightarrow \mathrm{O}$ | D |  | $\mathrm{Q}_{6} \longrightarrow$ |  |  |  | Q ${ }_{\text {l-1 }}$ |  | $\longrightarrow$ |  | $\mathrm{QO}_{0} \longrightarrow$ |  |  | Input $\longrightarrow$ |  |  |  |
| H H H | Hold | E |  | Hold $\longrightarrow$ |  |  |  | Hold |  | $\rightarrow$ |  | Hold $\longrightarrow$ |  |  |  |  |  |  |
| HHHH | Hold | $F$ |  | Hold $\longrightarrow$ |  |  |  | Hold |  | $\rightarrow$ |  | Hold $\longrightarrow$ |  |  | Z |  |  |  |


$\boldsymbol{\nabla}=$ Exclusive $O R$
$i=1$ to 6 (for $Q_{6-1}$ )
$\mathrm{i}=9$ to 14 (for $\mathrm{Q}_{14-9}$ )

Z = High Impedance
SA $=$ Stand Alone
MSS = Most Significant Slice
IS = Intermediate Slice
LSS = Least Significant Slice

Table 5. Special Functions (n)

| $\begin{gathered} H E X \\ I_{8} I_{7} I_{6} I_{5} \end{gathered}$ | $\mathrm{I}_{4}$ | $\begin{gathered} \text { HEX } \\ I_{3} I_{2} I_{1} I_{0} \end{gathered}$ | SPECIAL FUNCTION | ALU <br> FUNCTION | ALU SHIFTER FUNCTION | $\mathrm{SIO}_{15}$ |  | $\mathrm{SIO}_{0}$ | Q REGISTER \& SHIFTER FUNCTION | $\mathrm{OIO}_{15}$ | $\mathrm{QIO}_{0}$ | WRITE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | MSS | $\begin{array}{\|l\|} \hline \text { OTHER } \\ \text { SLICES } \end{array}$ |  |  |  |  |  |
| 0 | L | 0 | Unsigned Multiply | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=R+S+C_{n} \text { if } Z=H \end{aligned}$ | $\underset{(1)}{\log } \underset{(1)}{ }$ | Z | Input | F0 | $\log \mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | Input | $\mathrm{Q}_{0}$ | L |
| 1 | L | 0 | BCD-to-Binary Conversion | (4) | Log F/2 $\rightarrow Y$ | Input | Input | F0 | Log $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | Input | $Q_{0}$ | L |
| 1 | H | 0 | Multiprecision BCD-to-Binary | (4) | Log F/2 $\rightarrow$ Y | Input | Input | $F_{0}$ | Hold | Z | $\mathrm{Q}_{0}$ | L |
| 2 | L | 0 | Two's Complement Multiply | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=R+S+C_{n} \text { if } Z=H \end{aligned}$ | $\log _{(2)}^{F / 2 \rightarrow Y}$ | Z | Input | $\mathrm{F}_{0}$ | $\log \mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | Input | $Q_{0}$ | L |
| 3 | L | 0 | Decrement by One or Two | $F=S-2+C_{n}$ | $F \rightarrow Y$ | input | Input | Parity | Hold | Z | z | L |
| 4 | L | 0 | Increment by One or Two | $\mathrm{F}=\mathrm{S}+1+\mathrm{C}_{\mathrm{n}}$ | $\mathrm{F} \rightarrow \mathrm{Y}$ | Input | Input | Parity | Hold | z | z | L |
| 4 | H | 0 | Byte Swap $+\mathrm{C}_{\mathrm{n}}$ | $F=(L B, U B)+C_{n}$ | $F \rightarrow Y$ | Input | Input | Parity | Hold | Z | Z | L |
| 5 | L | 0 | Sign/Magnitude Two's Complement | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=S+C_{n} \text { if } Z=H \end{aligned}$ | $\underset{(3)}{F / 2 \rightarrow Y}$ | Input | Input | Parity | Hold | Z | Z | L |
| 6 | L | 0 | Two's Complement Multiply, Last Cycle | $\begin{aligned} & F=S+C_{n} \text { if } Z=L \\ & F=S-R-1+C_{n} \text { if } Z=H \end{aligned}$ | $\log _{(2)}^{F / 2 \rightarrow Y}$ | Z | Input | $F_{0}$ | Log $\mathrm{Q} / 2 \rightarrow \mathrm{Q}$ | Input | $Q_{0}$ | L |
| 7 | L | 0 | BCD Divide by Two | (4) | $F \rightarrow Y$ | Input | Input | Parity | Hold | z | Z | L |
| 8 | L | 0 | Single Length Normalize | $\mathrm{F}=\mathrm{S}+\mathrm{C}_{\mathrm{n}}$ | $\mathrm{F} \rightarrow \mathrm{Y}$ | $F_{15}$ | $F_{15}$ | Z | $\log 2 \mathrm{Q} \rightarrow \mathrm{Q}$ | $Q_{15}$ | Input | L |
| 9 | L | 0 | Binary-to-BCD Conversion | (5) | $\log 2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $\mathrm{F}_{15}$ | $F_{15}$ | Input | $\log 20 \rightarrow 0$ | $Q_{15}$ | Input | L |
| 9 | H | 0 | Multiprecision Binary-to-BCD | (5) | Log $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $\mathrm{F}_{15}$ | $F_{15}$ | Input | Hold | Z | Input | L |
| A | 1 | 0 | Double Length Normalize and First Divide Op | $F=S+C_{n}$ | Log 2F $\rightarrow$ Y | $\left\|\begin{array}{c} R_{15} V \\ F_{15} \end{array}\right\|$ | $F_{15}$ | Input | $\log 2 \mathrm{Q} \rightarrow \mathrm{Q}$ | $Q_{15}$ | Input | L |
| B | L | 0 | BCD Add | $\mathrm{F}=\mathrm{R}+\mathrm{S}+\mathrm{C}_{\mathrm{n}} \mathrm{BCD}{ }^{(6)}$ | $\mathrm{F} \rightarrow \mathrm{Y}$ | 0 | 0 | z | Hold | z | z | L |
| C | L | 0 | Two's Complement Divide | $\begin{aligned} & F=S+R+C_{n} \text { if } Z=L \\ & F=S-R-1+C_{n} \text { if } Z=H \end{aligned}$ | Log $2 \mathrm{~F} \rightarrow \mathrm{Y}$ | $\begin{aligned} & R_{15} \\ & \mathrm{VF} \end{aligned}$ | $F_{15}$ | Input | Log $20 \rightarrow 0$ | $Q_{15}$ | Input | L |
| D | L | 0 | BCD Subtract | $\mathrm{F}=\mathrm{R}-\mathrm{S}-1+\mathrm{C}_{\mathrm{n}} \mathrm{BCD}{ }^{(6)}$ | $\mathrm{F} \rightarrow \mathrm{Y}$ | 0 | 0 | Z | Hold | Z | z | L |
| $E$ | L | 0 | Two's Complement Divide Correction and Remainder | $\left\|\begin{array}{l} F=S+R+C_{n} \text { if } Z=L \\ F=S-R-1+C_{n} \text { if } Z=H \end{array}\right\|$ | $\mathrm{F} \rightarrow \mathrm{Y}$ | $\mathrm{F}_{15}$ | $F_{15}$ | Z | $\log 2 \mathrm{Q} \rightarrow \mathrm{Q}$ | $Q_{15}$ | Input | L |
| F | L | 0 | BCD Subtract | $\mathrm{F}=\mathrm{R}-\mathrm{S}-1+\mathrm{C}_{\mathrm{n}} \mathrm{BCD}{ }^{(6)}$ | $F \rightarrow Y$ | 0 | 0 | z | Hold | Z | Z | L |

NOTES:

1. At the most significant slice only, the $\mathrm{C}_{\mathrm{n}+16}$ signal is internally gated to the Y output.
2. At the most significant slice only, $F_{15} \nabla$ OVR is internally gated to the $Y$ output.
3. At the most significant slice only, $S_{15} \nabla F_{15}$ is generated the $Y$ output.
4. On each nibble, $F=S$ if magnitude of $S$ is less than 8 , and $F=S$ minus three if magnitude of $S$ is 8 or greater.
5. On each nibble, $F=S$ if magnitude of $S$ is less than 5 , and $F=S$ plus three if magnitude of $S$ is 5 or greater. Addition is modulo 16.
6. Additions and Subtractions are $B C D$ adds and subtracts. Results are undefined if $R$ or $S$ are not in valid $B C D$ format.
7. The $Q$ register cannot be used explicitly as an operand for any Special Functions. It is defined implicitly within the functions.
8. BCD Nibble propagate: $\mathrm{PN}_{1}=\left(\mathrm{P}_{41+0}+\bar{P}_{41+3}\right)\left(\mathrm{P}_{41+0}+\overline{\mathrm{G}}_{41+2}\right)\left(\bar{P}_{41+0}+\overline{\mathrm{G}}_{41+1}+\bar{P}_{41+2}\right)$ BCD Slice propage: $\quad P=P N_{3} P N_{2} P N_{1} P N_{0}$
9. BCD Nibble generate: $\quad \overline{G N}_{1}=\bar{G}_{41+3}\left(\bar{G}_{41+0}+\bar{G}_{41+1}+\bar{P}_{41+2}\right)\left(\bar{G}_{41+0}+\bar{G}_{41+1}\right)\left(\bar{P}_{41+1}+\bar{G}_{41+2}\right)\left(\bar{P}_{41+3}+\bar{P}_{41+1} \cdot \bar{P}_{41+2} \cdot \bar{G}_{41+\alpha}\right)$ BCD Slice generate: $\quad G=\mathrm{GN}_{3} \vee \mathrm{GN}_{2} \mathrm{PN}_{3} \vee \mathrm{GN}_{1} \mathrm{PN}_{2} \mathrm{PN}_{3} \vee G N_{0} P N_{1} P N_{2} P N_{3}$
L = LOW
LB = Lower Byte
$H=$ HIGH $\quad U B=$ Upper Byte
$Z=$ High Impedance
```
\nabla= Exclusive OR
    Parity = SIO_15 \nablaF\mp@subsup{F}{15}{}\nabla\mp@subsup{F}{14}{}\nabla\mp@subsup{F}{13}{}\nabla\ldots\ldots..}\nabla\mp@subsup{F}{0}{
```

Table 6a．IDT49C403 Status Outputs（Word Mode）

| $\left\|\begin{array}{l} \quad \mathrm{HEX} \\ \mathrm{I}_{8} \mathrm{I}_{7} \mathrm{I}_{8} \mathrm{I}_{5} \end{array}\right\|$ | $\begin{gathered} \text { HEX } \\ I_{4} I_{3} I_{2} I_{1} \end{gathered}$ | $\mathrm{I}_{0}$ | $\underset{(I=0 \text { to }}{\substack{G_{1} \\ \hline}}$ | $\left\lvert\, \begin{gathered} P_{1} \\ (I=0 \text { to } 15) \end{gathered}\right.$ | $C_{n+15}$ | $\overline{\mathrm{P}} / \mathrm{OVR}$ |  | $\overline{\mathrm{G}} / \mathrm{N}$ |  | $Z(\overline{\mathrm{OEY}}=\mathrm{L})$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | MSS／SA | OTHER <br> SLICES | MSS／SA | $\begin{array}{\|l\|} \hline \text { OTHER } \\ \text { SLICES } \\ \hline \end{array}$ | MSS | ISS | LSS | SA |
| X | 0 | H | 0 | 1 | 0 | 0 | 0 | $F_{15}$ | $\overline{\mathrm{G}}$ | $f(Y)$ | f（M） | $f(M)$ | $f(M)$ |
| X | 1 | X | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}$ | $\overline{\mathrm{Ri}} \mathrm{V}$ Si | G V PC ${ }_{n}$ | $C_{n+15}$ 『 $C_{n+16}$ | $\bar{P}$ | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | $f(\mathrm{M})$ | $f(M)$ | $f(M)$ | $f(M)$ |
| X | 2 | X | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}$ | Ri V SI | GVPC | $C_{n+15} \nabla c_{n+16}$ | $\overline{\mathrm{P}}$ | $F_{15}$ | $\overline{\mathrm{G}}$ | $\mathrm{f}(\mathrm{Y})$ | $f(M)$ | $f(M$ | $f(Y)$ |
| X | 3 | x | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}$ | Ri V Si | G V PC ${ }_{n}$ | $C_{n+15}$ থ$C_{n+16}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | $f(\mathrm{M})$ | $f(M)$ | $f(M$ | $f(M)$ |
| X | 4 | X | 0 | Si | G V PC ${ }_{n}$ | $C_{n+15}$ わ $C_{n+16}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | $\mathrm{f}(\mathrm{M}$ | $f(M)$ | $f(M$ | $f(Y)$ |
| X | 5 | X | 0 | $\overline{\mathrm{S}} \mathrm{i}$ | GVPCn | $C_{n+15}$ 万 $C_{n+16}$ | $\bar{p}$ | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | $f(\mathrm{M}$ | $f(M)$ | $f(M)$ | $f(M)$ |
| X | 6 | x | 0 | Ri | GVPC ${ }_{n}$ | $C_{n+15} \nabla C_{n+16}$ | $\bar{p}$ | $F_{15}$ | $\bar{G}$ | $f(\mathrm{M}$ | $f(M)$ | $f(M)$ | $f(M)$ |
| X | 7 | X | 0 | $\overline{\mathrm{Ri}}$ | GVPC ${ }_{n}$ | $C_{n+15} \nabla C_{n+16}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | $f(\mathrm{M}$ | $f(M)$ | $f(M)$ | $f(M)$ |
| X | 8 | H | 0 | 1 | 0 | 0 | 0 | $\mathrm{F}_{15}$ | $\bar{G}$ | $\mathrm{f}(\mathrm{M}$ | $1(M)$ | $f(M)$ | $f(M)$ |
| X | 9 | X | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | $f(\mathrm{M})$ | $f(Y)$ | $f(M)$ | $f(M)$ |
| X | A | x | $\mathrm{Ri} \wedge \mathrm{Si}$ | Ri V Si | 0 | 0 | 0 | $F_{15}$ | $\overline{\mathrm{G}}$ | $f(\mathrm{Y})$ | $f(M)$ | $f(M)$ | $f(M)$ |
| X | B | X | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}$ | $\overline{\mathrm{Ri}} \mathrm{V}$ Si | 0 | 0 | 0 | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | $\mathrm{f}(\mathrm{M})$ | $f(Y)$ | $f(Y)$ | $f(M)$ |
| X | C | X | $\mathrm{Ri} \wedge \mathrm{Si}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | I（Y） | $f(Y)$ | $f(M)$ | $f(M)$ |
| X | D | X | $\overline{\mathrm{Ri}} \wedge \bar{S}_{\mathrm{i}}$ | 1 | 0 | 0 | 0 | $F_{15}$ | $\overline{\mathrm{G}}$ | $\mathrm{f}(\mathrm{Y})$ | $f(Y)$ | $f(Y)$ | $f(\mathrm{Y})$ |
| X | E | x | $\mathrm{Ri} \wedge \mathrm{Si}$ | 1 | 0 | 0 | 0 | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | $f(M)$ | $f(Y)$ | $f(M)$ | 1 M |
| X | F | X | $\overline{\mathrm{Ri}} \wedge \overline{\mathrm{s}} \mathrm{i}$ | 1 | 0 | 0 | 0 | $F_{15}$ | $\overline{\mathrm{G}}$ | $\mathrm{f}(\mathrm{Y})$ | $f(\mathrm{Y})$ | $f(\mathrm{Y})$ | $f(\mathrm{Y})$ |
| 0 | 0 | L | $\begin{aligned} & 0 \text { if } Z=L \\ & \mathrm{Ri} \wedge \mathrm{Si} \\ & \text { if } \mathrm{Z}=\mathrm{H} \end{aligned}$ | $\begin{aligned} & \text { Sif if }=\mathrm{L} \\ & \text { RiV } \mathrm{Si} \\ & \text { if } \mathrm{Z}=\mathrm{H} \end{aligned}$ | GV PC ${ }_{n}$ | $C_{n+15}$ ヤ $C_{n+16}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | Input | Input | $Q_{0}$ | $Q_{0}$ |
| 1 | 0 | 1 | 0 | Si | GVPC ${ }_{n}$ | $C_{n+15} \nabla c_{n+16}$ | $\overline{\mathrm{P}}$ | $F_{15}$ | $\overline{\mathrm{G}}$ | $\mathrm{f}(\mathrm{Y})$ | 1 M | $f(M)$ | $f(Y)$ |
| 1 | 8 | L | 0 | Si | 0 | 0 | 0 | $F_{15}$ | $\overline{\mathrm{G}}$ | f（Y） | $f(M)$ | $f(Y)$ | $f(\mathrm{M}$ |
| 2 | 0 | L | 0 if $Z=L$ $\mathrm{Ri} \wedge \mathrm{Si}$ if $\mathrm{Z}=\mathrm{H}$ | $\begin{aligned} & \text { Si if } Z=L \\ & \text { Ri } V S i \\ & \text { if } Z=H \end{aligned}$ | $\mathrm{GVPC} \mathrm{C}_{\mathrm{n}}$ | $C_{n+15}$ ヤ $C_{n+16}$ | $\overline{\mathrm{P}}$ | $F_{15}$ | $\overline{\mathrm{G}}$ | Input | Input | $Q_{0}$ | $Q_{0}$ |
| 3 | 0 | L | （6） | （7） | G V PC ${ }_{n}$ | $C_{n+15} \nabla C_{n+16}$ | $\overline{\mathrm{P}}$ | $F_{15}$ | $\overline{\mathrm{G}}$ | $f(\mathrm{Y})$ | $f(Y)$ | $f(\mathrm{Y})$ | $f(Y)$ |
| 4 | 0 | L | （1） | （2） | GVPC ${ }_{\text {n }}$ | $C_{n+15}$ থ$C_{n+16}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | $\mathrm{f}(\mathrm{Y}$ | $f(Y)$ | $f(Y)$ | $f(\mathrm{Y})$ |
| 4 | 8 | L | （1） | （2） | G V PC ${ }_{n}$ | $c_{n+15} \nabla c_{n+16}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | f（Y） | $f(Y)$ | $f(Y)$ | $f(\mathrm{M}$ |
| 5 | 0 | L | 0 | $\begin{aligned} & \text { Sif if } Z=L \\ & \text { Sif if } Z=H \end{aligned}$ | G V PC ${ }_{n}$ | $C_{n+15}$ ヤ $C_{n+16}$ | $\overline{\mathrm{P}}$ | $\begin{aligned} & F_{15} \text { if } Z=L \\ & F_{15} \nabla S_{15} \\ & \text { if } Z=H \end{aligned}$ | $\overline{\mathrm{G}}$ | $S_{15}$ | Input | Input | $\mathrm{S}_{15}$ |
| 6 | 0 | L | $\begin{aligned} & 0 \text { if } Z=L \\ & \text { Ri } \wedge S i \\ & \text { if } Z=H \end{aligned}$ | $\begin{aligned} & \text { Si if } Z=L \\ & \text { RiV }=\text { Si } \\ & \text { if } Z=H \end{aligned}$ | G V PC ${ }_{n}$ | $\mathrm{C}_{n+15}$ ヤ $\mathrm{C}_{n+16}$ | $\overline{\mathrm{P}}$ | F15 | $\overline{\mathrm{G}}$ | Input | input | $Q_{0}$ | Qo |
| 7 | 0 | L | 0 | Si | G V PC ${ }_{n}$ | $c_{n+15}$ 『$c_{n+16}$ | P | $F_{15}$ | G | $f(\mathrm{M}$ | f（Y） | $f(\mathrm{Y})$ | $f(Y)$ |
| 8 | 0 | L | 0 | Si | （4） | $\mathrm{Q}_{2} \nabla \mathrm{Q}_{1}$ | $\overline{\mathrm{P}}$ | $Q_{15}$ | $\overline{\mathrm{G}}$ | f （Q） | $f(Q)$ | $f(\mathrm{O})$ | f （Q） |
| 9 | 0 | L | 0 | Si | G V PC， | $c_{n+15} \nabla c_{n+16}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{15}$ | G | $f(\mathrm{Q})$ | $f(0)$ | $f(0)$ | f （Q） |
| 9 | 8 | L | 0 | Si | 0 | 0 | 0 | $\mathrm{F}_{15}$ | $\overline{\mathrm{G}}$ | $f(\mathrm{Q})$ | f（Q） | f （Q） | $f(\mathrm{O})$ |
| A | 0 | L | 0 | Si | （3） | $\mathrm{F}_{2} \nabla \mathrm{~F}_{1}$ | $\overline{\text { P }}$ | $\mathrm{F}_{15}$ | G | （5） | （5） | （5） | （5） |
| B | 0 | L | $\mathrm{Ri} \wedge$ Si | Riv Si | GV PC ${ }_{n}$ | （8） | （8） | $\mathrm{F}_{15}$ | （9） | $f(Y)$ | $f(Y)$ | $f(\mathrm{Y})$ | $f(Y)$ |
| C | 0 | L | $\begin{aligned} & \mathrm{Ri} \wedge \mathrm{Si} \\ & \text { if } Z=\mathrm{L} \\ & \mathrm{Ri} \wedge \mathrm{Si} \\ & \text { if } \mathrm{Z}=\mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{Ri} \vee \mathrm{Si} \\ & \text { if } Z=L \\ & \mathrm{Ri} \vee S i \\ & \text { if } Z=H \end{aligned}$ | GVPC n | $C_{n+15}$ 『 $C_{n+16}$ | $\overline{\text { P }}$ | F15 | $\bar{G}$ |  | Input | Input | Sign <br> Compare <br> FF <br> Output |
| D | 0 | L | Ri $\wedge \overline{\mathrm{S}} \mathrm{i}$ | RiV $\overline{\text { S }}$ | G V PC ${ }_{\text {n }}$ | $c_{n+15}$ 『 $c_{n+16}$ | （8） | F15 | （9） | $f(\mathrm{Y}$ | f（Y） | $f(\mathrm{~V})$ | f（Y） |
| E | 0 | L | $\begin{aligned} & \mathrm{Ri} \wedge \mathrm{Si} \\ & \text { if } \mathrm{Z}=\mathrm{L} \\ & \mathrm{Ri} \wedge \mathrm{Si} \\ & \text { if } \mathrm{Z}=\mathrm{H} \end{aligned}$ | $\begin{aligned} & \text { RivSi } \\ & \text { if } Z=L \\ & \overline{R i} \vee S i \\ & \text { if } Z=H \end{aligned}$ | $\mathrm{GVPC} \mathrm{C}_{\mathrm{n}}$ | $C_{n+15}$ ヤ$C_{n+18}$ | $\overline{\mathrm{P}}$ | $F_{15}$ | $\overline{\mathrm{G}}$ | Sign <br> Compare <br> FF <br> Output | Input | Input | Sign <br> Compare <br> FF <br> Output |
| F | 0 | L | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}$ | Ri V Si | G V PC ${ }_{\text {n }}$ | $C_{n+15}$ 『 $C_{n+16}$ | （8） | F15 | （9） | $f(Y)$ | $f(\mathrm{M}$ | $1(\mathrm{Y})$ | $f(\mathrm{Y})$ |

## NOTES：

1．If $\overline{L S S}$ is $L O W, G_{0}=S_{0}$ and $G_{1,2,3}, \ldots, 15=0$ ．If $\overline{\operatorname{LSS}}$ is HIGH，$G_{0,1,2,3}, \ldots 15=0$
2．If $\overline{L S S}$ is LOW，$P_{0}=1$ and $P_{1}, 2,3, \ldots, 15=S_{1,2}, 3, \ldots, 15$ ．If $\overline{\operatorname{LSS}}$ is HIGH，$P_{1}=S_{1}$
3．At the most significant slice，$C_{n+16}=Q_{15}$ Ø $Q_{14}$ ．At other slices $C_{n+16}=G \vee P C_{n}$
4．At the most significant slice， $\mathrm{C}_{n+16}=\mathrm{F}_{15}$ ฤ $\mathrm{F}_{14}$ ．At other slices $\mathrm{C}_{\mathrm{n}+16}=\mathrm{GVPC} \mathrm{C}_{n}$
5．$Z=\bar{Q}_{0} \bar{Q}_{1} \bar{Q}_{2} \overline{\mathrm{Q}}_{3} \ldots \overline{\mathrm{Q}}_{15} \bar{F}_{0} \bar{F}_{1} \bar{F}_{2} \bar{F}_{3} \ldots \bar{F}_{15}$
6．If $\overline{\mathrm{LSS}}$ is LOW， $\mathrm{G}_{0}={ }_{0}$ and $\mathrm{G}_{1,2,3, \ldots, 15}=\mathrm{S}_{1,2,3, \ldots, 15}$ ．If $\overline{\mathrm{LSS}}$ is HIGH， $\mathrm{G}_{0,1,2,3, \ldots, 15}$
$V=O R$

7．If $\overline{\text { LSS }}$ is LOW，$P_{0}=S_{0}$ and $P_{1,2,3}, \cdots, 15=1$ ．If $\overline{\overline{S S S}}$ is HIGH，$P_{0,1,2,3}, \cdots, 15=1$
$\wedge=$ AND
$\nabla=$ Exclusive $-O R$
$\mathrm{P}=\mathrm{P}_{15} \mathrm{P}_{14} \ldots \ldots \mathrm{P}_{3} \mathrm{P}_{2} \mathrm{P}_{1} \mathrm{P}_{0}$
$G=G_{15} \vee G_{14} P_{15} \vee G_{13} P_{14} P_{15} \vee G_{12} P_{13} P_{14} P_{15}$
7．If $\overline{L S S}$ is LOW $P_{0}$ ．
$B C D$ Slice propage：$\quad P=P N_{3} P N_{2} P N_{1} P N_{0}$
9． BCD Nibble generate：$\quad \bar{G}_{1}=\bar{G}_{41+3}\left(\bar{G}_{41+0}+\bar{G}_{41+1}+\bar{P}_{41+2}\right)\left(\bar{G}_{41+0}+\bar{G}_{41+1}\right)\left(\bar{P}_{41+1}+\bar{G}_{41+2}\right)\left(\bar{P}_{41+3}+\bar{P}_{41+1} \cdot \bar{P}_{41+2} \cdot \bar{G}_{41+0}\right)$ BCD Slice generate：$\quad G=G N_{3} \vee G N_{2} P N_{3} \vee \mathcal{G N}_{1} P N_{2} P N_{3} \vee G N_{0} P N_{1} P N_{2} P N_{3}$
$f(M)=\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3} \ldots \ldots \bar{Y}_{15}$
$f(\mathrm{Q})=\overline{\mathrm{Q}}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3}$ .$Y_{15}$
L＝LOW＝ 0
$H=H I G H=1$

Table 6b．IDT49C403 Status Outputs（Byte Mode）

| $\begin{aligned} & \mathrm{HEX} \\ & \mathrm{I}_{8} \mathrm{I}_{7} \mathrm{I}_{6} \mathrm{I}_{5} \end{aligned}$ | $\begin{aligned} & \quad \mathrm{HEX} \\ & \mathrm{I}_{4} \mathrm{I}_{3} \mathrm{I}_{2} \mathrm{I}_{1} \end{aligned}$ | 1 | $\begin{gathered} Q_{1} \\ (i=0 \text { to } 7) \end{gathered}$ | $\begin{gathered} P_{1} \\ (i=0 \text { to } 7) \end{gathered}$ | $C_{n+7}$ | $\overline{\mathrm{P}} / \mathrm{OVR}$ |  | $\overline{\mathrm{G}} / \mathbf{N}$ |  | $\mathrm{Z}(\overline{\mathrm{OEY}}=\mathrm{L})$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | MSS／SA | $\begin{array}{\|l\|} \hline \text { OTHER } \\ \text { SLICES } \\ \hline \end{array}$ | MSS／SA | $\begin{array}{\|l\|} \hline \text { OTHER } \\ \text { SLICES } \\ \hline \end{array}$ | MS | ISS | LSS | SA |
| X | 0 | H | 0 | 1 | 0 | 0 | 0 | $\mathrm{F}_{7}$ | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(\mathrm{Y})$ | $f(Y)$ | $f(M)$ |
| X | 1. | X | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}$ | $\overline{\mathrm{R}} \mathrm{V} \vee \mathrm{Si}$ | GVPC ${ }_{\text {n }}$ | $\mathrm{C}_{n+7}$ 『 $\mathrm{C}_{n+8}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{7}$ | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(M)$ | $f(Y)$ | $f(M)$ |
| X | 2 | x | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}$ | Ri V SI | GVPC ${ }_{n}$ | $C_{n+7}$ V $C_{n+8}$ | $\overline{\mathrm{P}}$ | $F_{7}$ | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(M)$ | $f(Y)$ | $f(M)$ |
| X | 3 | X | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}^{\text {in }}$ | Riv Si | GVPC ${ }_{n}$ | $C_{n+7}$ 『 $C_{n+8}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{7}$ | $\overline{\mathrm{G}}$ | $f(\mathrm{Y}$ | $f(M)$ | $f(Y)$ | $f(M)$ |
| X | 4 | X | 0 | Si | GVPC ${ }_{n}$ | $\mathrm{C}_{n+7}$ か $C_{n+8}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{7}$ | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(M)$ | $f(Y)$ | $f(M)$ |
| X | 5 | X | 0 | $\overline{\mathrm{S}} \mathrm{i}$ | $G V P C_{n}$ | $C_{n+7}$ 『 $C_{n+8}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{7}$ | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(Y)$ | $f(Y)$ | $f(M)$ |
| X | 6 | X | 0 | Ri | $G \vee P C_{n}$ | $C_{n+7}$ ® $C_{n+8}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{7}$ | $\bar{G}$ | $\mathrm{f}(\mathrm{Y})$ | $f(Y)$ | $f(Y)$ | $f(\mathrm{Y})$ |
| X | 7 | X | 0 | $\overline{\mathrm{Ri}}$ | $\mathrm{GVPC}_{n}$ | $C_{n+7}$ ण $C_{n+8}$ | $\overline{\mathrm{P}}$ | $\mathrm{F}_{7}$ | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(Y)$ | $f(Y)$ | $f(Y)$ |
| X | 8 | H | 0 | 1 | 0 | 0 | 0 | F | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(M)$ | $f(Y)$ | $f(M)$ |
| X | 9 | X | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}$ | 1 | 0 | 0 | 0 | F | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(Y)$ | $f(Y)$ | $f(M)$ |
| X | A | X | Ri $\wedge$ Si | Riv Si | 0 | 0 | 0 | F | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(M)$ | $f(Y)$ | $f(M)$ |
| X | B | X | $\overline{\mathrm{Ri}} \wedge \mathrm{Si}$ | $\overline{\text { Ri }} \vee \mathrm{Si}$ | 0 | 0 | 0 | F | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(M)$ | $f(Y)$ | $f(M)$ |
| X | C | X | Ri $\wedge$ Si | 1 | 0 | 0 | 0 | F | $\bar{G}$ | $f(Y)$ | $f(Y)$ | $f(Y)$ | $f(M)$ |
| X | D | $x$ | $\overline{\mathrm{Ri}} \wedge \overline{\mathrm{S}} \mathrm{i}$ | 1 | 0 | 0 | 0 | F | $\bar{G}$ | $f(Y)$ | $f(M)$ | $f(Y)$ | $f(M)$ |
| X | E | $x$ | Ri $\wedge$ Si | 1 | 0 | 0 | 0 | F | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(M)$ | $f(Y)$ | $f(M)$ |
| x | F | $x$ | $\overline{\mathrm{Ri}} \stackrel{\text { i }}{\text { S }}$ | 1 | 0 | 0 | 0 | F | $\overline{\mathrm{G}}$ | $f(Y)$ | $f(\mathrm{Y})$ | $f(Y)$ | $f(Y)$ |

## NOTES：

$f(Y)=\bar{Y}_{0} \bar{Y}_{1} \bar{Y}_{2} \bar{Y}_{3} \ldots \ldots \bar{Y}_{7}$
$\mathrm{f}(\mathrm{Q})=\overline{\mathrm{O}}_{0} \overline{\mathrm{Q}}_{1} \overline{\mathrm{Q}}_{2} \overline{\mathrm{Q}}_{3} \ldots \ldots \overline{\mathrm{Q}}_{7}$
$\mathrm{L}=\mathrm{LOW}=0$
$H=H I G H=1$
$V=O R$
$\wedge=$ AND
$\nabla=$ Exclusive $O R$
$P=P_{7} P_{6} \ldots \ldots P_{3} P_{2} P_{1} P_{0}$
$G=G_{7} \vee G_{6} P_{7} \vee G_{5} P_{6} P_{7} \vee G_{4} P_{5} P_{6} P_{7}$

$$
V G_{3} P_{4} P_{5} P_{6} P_{7} \vee \ldots \ldots \vee G_{1} P_{2} P_{3} P_{4} \ldots P_{7}
$$

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.5 | 1.5 | W |
| lout | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 15 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} \quad \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | Input HIGH Level |  |  | 2.0 | - | - | V |
| $V_{\text {lL }}$ | Input LOW Level |  |  | - | - | 0.8 | V |
| ${ }_{1 / 1}$ | Input HIGH Current | $\mathrm{V}_{C C}=M a x ., \mathrm{V}_{\mathrm{iN}}=\mathrm{V}_{\text {cC }}$ |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {L }}$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max} ., \mathrm{V}_{\text {I }}=0 \mathrm{~V}$ |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{IOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-6 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{IOH}=-8 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{V L} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | VLC | v |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=12 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA} \mathrm{COM'L}$ | - | 0.3 | 0.5 |  |
| 102 | Off State (High Impedance) Output Current | $V_{C C}=M a x$. | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | - | - | -10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ (max.) | - | - | 10 |  |
| los | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=$ Min., $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}^{(3)}$ |  | -15 | - | - | mA |

NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.

DC ELECTRICAL CHARACTERISTICS (Cont'd)
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} \quad \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICCOH | Quiescent Power Supply Current $\mathrm{CP}=\mathrm{H}$ (CMOS Inputs) | $\begin{aligned} & V_{C C}=M a x . ~^{V_{H C}} V_{V_{N}}, V_{\mathbb{N}} \leq V_{L C} \\ & V_{H C} \\ & f_{C P}=0, C P=H \end{aligned}$ |  | - | 150 | 250 | mA |
| Iccal | Quiescent Power Supply Current $C P=L$ (CMOS Inputs) | $\begin{aligned} & V_{C C}=M a x . ~ \\ & V_{H C} \leq V_{\text {IN }}, V_{\mathbb{N}} \leq V_{L C} \\ & f_{C P}=0, C P=L \end{aligned}$ |  | - | 50 | 100 | mA |
| $\mathrm{I}_{\text {cct }}$ | Quiescent Input Power Supply Current (per Input @ TTL High) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} . \mathrm{V}_{\mathbb{I}}=3.4 \mathrm{~V}, \mathrm{f}_{\mathrm{CP}}=0$ |  | - | 0.3 | 0.5 | mA/lnput |
| $I_{\text {cco }}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{H C} \leq V_{\mathbb{N}}, V_{\mathbb{N}} \leq V_{L C} \end{aligned}$$\text { Outputs Open, } \overline{O E}=L$ | MIL. | - | 3.6 | 7.7 | $\mathrm{mA} / \mathrm{MHz}$ |
|  |  |  | COM'L. | - | 3.6 | 5.2 |  |
| Icc | Total Power Supply Current (6) | $V_{C C}=M a x ., t_{C P}=10 \mathrm{MHz}$ <br> Outputs Open, $\overline{\mathrm{OE}}=\mathrm{L}$ <br> $C P=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathbb{N}}, \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}}$ | MIL. | - | 136 | 252 | mA |
|  |  |  | COM'L. | - | 136 | 227 |  |
|  |  | $V_{C C}=M a x ., f_{C P}=10 \mathrm{MHz}$ <br> Outputs Open, $\overline{\mathrm{OE}}=\mathrm{L}$ <br> $C P=50 \%$ Duty cycle $V_{1 H}=3.4 \mathrm{~V}, V_{1 L}=0.4 \mathrm{~V}$ | MIL. | - | 150 | 275 |  |
|  |  |  | COM'L. | - | 150 | 250 |  |

## NOTES:

5. $I_{\mathrm{CCT}}$ is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $\mathrm{I}_{\mathrm{CCOH}}$, then dividing by the total number of inputs. 6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{C C}=I_{C C O H}\left(C D_{H}\right)+I_{C C O L}\left(1-C D_{H}\right)+I_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{C P}\right)$
$C D_{H}=$ Clock duty cycle high period.
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle $T T L$ high period $\left(\mathrm{V}_{\mathrm{N}}=3.4 \mathrm{~V}\right)$.
$N_{T}=$ Number of dynamic inputs driven at TTL levels.
$\mathrm{f}_{\mathrm{CP}}=$ Clock input frequency.

## IDT49C403A GUARANTEED COMMERCIAL AND MILITARY RANGE PERFORMANCE

The tables below specify the guaranteed performance of the IDT49C403A over the commercial operating range of 0 to $+70^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{Cc}}$ from 4.75 to 5.25 V , and over the military operating range of -55 to $+125^{\circ} \mathrm{C}$ with $\mathrm{V}_{\mathrm{cc}}$ from 4.5 to 5.5 V . All data are in nanoseconds, with input switching between 0 and 3 V at $1 \mathrm{~V} / \mathrm{ns}$ and measurements made at 1.5 V . All outputs have maximum DC load.

Table 7. Clock and Write Pulse Characteristics All Functions

|  | COM'L. | MIL. | UNIT |
| :--- | :---: | :---: | :---: |
| Minimum Clock Low Time | 10 | 11 . | ns |
| Minimum Clock High Time | 10 | 11 . | ns |
| Minimum Time CP and WE both Low to Write | 10 | $11,$. | ns |

Table 8. Enable/Disable Times All Functions

| FROM | TO | ENABLE |  | DISABLE |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | COM'L. | MIL. |  | MIL. |  |
| $\overline{\mathrm{O}}_{\mathrm{Y}}$ | Y | 12 | 13 | 10 | 11 | ns |
| $\overline{\mathrm{O}}_{\mathrm{B}}$ | DB | 14 | 15 | 12 | 13. | ns |
| $\overline{E A}$ | DA | 15 | 16 | 13 | 14. | ns |
| $\mathrm{I}_{8}$ | SIO | 23 | 25 | 12 | 13. | ns |
| $\mathrm{I}_{8}$ | QIO | 16 | 17 | 21 | 22. | ns |
| $1_{8,7,6.5}$ | QIO | 17 | 18 | 19 | 20. | ns |
| 14, 3, 2, 1, 0 | QIO | 21 | 22 | 19 | 20. | ns |

## NOTE:

$C_{L}=5.0 \mathrm{pF}$ for output disable tests. Measurement is made to a 0.5 V change on the output

Table 9. Set-up and Hold Times All Functions

|  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | WITH RESPECT TO | $\begin{array}{r} \mathrm{SE} \\ \mathrm{COM} \end{array}$ |  |  |  | $\begin{gathered} \mathrm{SE} \\ \mathrm{COM} \end{gathered}$ |  |  |  | UNIT | COMMENTS |
| Y | CP | - | - | - | $\stackrel{-}{4}$ | 8 | 9 | 2 | 2. | ns | Store Y in RAM/Q ${ }^{(1)}$ |
| $\overline{\text { WE HIGH }}$ | CP | 7 | 8. | 2 | 2 | - | - | 2 | 2. | ns | Prevent Writing |
| WE LOW | CP | - | - | - | $\stackrel{-}{4}$ | 10 | 11 | 0 | 0 | ns | Write into RAM |
| A, B Source | CP | 11 | 12 | 2 | 2 | - | $\stackrel{\square}{2}$ | - | - | ns | Latch Data from RAM Out |
| B Destination ${ }^{(3)}$ | CP | 6 | 7. | (3) | ${ }^{33}$ | (3) | (3). | 2 | 2 | ns | Write Data into B Address |
| B Destination ${ }^{(3)}$ | $\overline{\text { IEN }}$ | 6 | 7. | (3) | [3). | (3) | (3). | 2 | 2 | ns | Write Data into B Address |
| $B$ Destination ${ }^{(3)}$ | $\overline{W E}$ | 6 | 7. | (3) | (3). | (3) | 3) | 2 | 2 | ns | Write Data into B Address |
| $\mathrm{QIO}_{0,15}$ | CP | - | $\cdots$ | - | $\stackrel{\square}{\text { a }}$ | 5 | 6 |  |  | ns | Shift Q |
| $\mathrm{I}_{8,7.6,5}$ | CP | - | - | - | $\cdots$ | 23 | 25. | 0 | 0 | ns | Write into Q and RAM ${ }^{(2)}$ |
| $\overline{\text { IEN HIGH }}{ }^{(3)}$ | CP | 7 | 8 | (3) |  | - | $\stackrel{ }{ }$ |  |  | ns | Prevent Writing into Q and RAM ${ }^{(2)}$ |
| $\overline{\text { IEN }}$ LOW ${ }^{(3)}$ | CP | - | - | - | \% | 10 | 11. |  |  | ns | Write into $Q$ and RAM |
| $\mathrm{I}_{4.3 .2 .1 .0}$ | CP | - | - | - | " | 16 | 18 |  |  | ns | Write into Q and RAM ${ }^{(2)}$ |
| $\mathrm{Q}_{0}, \mathrm{Q}_{1}$ | CP | - | \% | - | $\stackrel{ }{ }$ | 8 | 9 | 2 | 2 | ns | Write into Q |
| $\mathrm{C}_{\mathrm{n}}$ | CP | - | - | - | - | 28 | 30 | 0 | 0 | ns | ALU Carry In to RAM |

NOTES:

1. The internal $Y$-bus to RAM set-up condition will be met 5 ns after valid $Y$ output ( $\left.\overline{O E}_{Y}=0\right)$
2. The set-up time with respect to $C P$ falling edge is to prevent writing. The set-up time with respect to $C P$ rising edge is to enable writing.
3. The writing of datais controlled by CP, $\overline{E N N}$, and $\overline{W E}$; all must be LOW in order to write. The set-up time of B destination address is with respect to the last of these three inputs to go LOW, and the hold time is with respect to the first to go HIGH.
4. $A$ " - " implies this path does not exist.

## IDT49C403A GUARANTEED COMMERCIAL AND MILITARY RANGE PERFORMANCE STANDARD AND INCREMENT/DECREMENT BY ONE OR TWO INSTRUCTIONS (SF3, SF4)

| FROM | то |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE | Y <br> Com'l. Mir. |  | $c_{n+16}$ <br> Com'l. MII. |  | $\overline{\bar{G}}, \overline{\mathbf{P}}$ <br> Com'I. MII. |  | Z <br> Com'l. Mil. |  | N <br> Com'l. Mal. |  | OVR <br> Com'I. Mil. |  | DA, DB <br> Com'I. MII. |  | $\overline{\text { WRITE }}$ Com'I. MII. |  | $\begin{array}{r} 01 \mathrm{O}_{0}, 15 \\ \text { Com'l. Mil. } \end{array}$ |  | $\mathrm{SlO}_{0}$ <br> Com'I. MII. |  | $\begin{array}{c\|} \mathrm{slO}_{15}, \\ \text { Com'l. Mil. } \end{array}$ |  | $\begin{aligned} & \text { SIO } \\ & \text { PARITY } \\ & \text { COMII. MII. } \end{aligned}$ |  |  |
| A, B Addr | $\begin{aligned} & \text { MSS } \\ & \text { IS } \\ & \text { LSS } \\ & \text { SA } \end{aligned}$ | 41 | 44 | 44 |  | - | $\stackrel{4}{4}$ | 42 | 45 | 47 | 50 | 47 | 50 | 26 | 28. | - |  | - | $\approx \&$ | 41 | 44 | $40$ | 43 | $52$ | 56 | ns |
|  |  |  |  |  |  | 44 | 47. |  |  | - | $\bigcirc$ | - | $\bigcirc$ |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | - 44 | 47 |  |  | - 47 | $\stackrel{\square}{50}$ | - 47 | 50 |  |  |  |  |  |  |  |  |  |  |  |  |  |
| DA, DB | $\begin{aligned} & \text { MSS } \\ & \text { IS } \\ & \text { LSS } \\ & \text { SA } \end{aligned}$ | 34 | 36. | 28 | 30. | - | - | 29 | 31 | 36 | 38. | 34 | 36. | - | $\stackrel{2}{2}$ | - | $8$ | - | \% | 24 | 26 | 27\% | 29 | 46 | 49 | ns |
|  |  |  |  |  |  | 28 | 30. |  |  | - | , | 34 | 3 |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | 28 | 30 |  |  | - | , | - | $\bigcirc$ |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | - | $\cdots$ |  |  | 36 | 38 | 34 | 36 |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $c_{n}$ | $\begin{array}{\|l} \text { MSS } \\ \text { IS } \\ \text { LSS } \\ \text { SA } \\ \hline \end{array}$ | 27 | 29 | 15 | 16. | - | $\sim$ | 22 | 24 | 26 | 28 | 23 | 25. | - |  | - | , |  | \% | 24 | 26 | 26\% | 28 | 26 | 28 | ns |
|  |  |  |  |  |  | - | - |  |  | - | $\stackrel{-}{-}$ | - | - |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | - | - |  |  | 26 | 28 | 23 | 25 |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{8}-0$ | MSS <br> IS <br> LSS <br> SA | 38 | 41. | 32 | 34 | - | $\stackrel{1}{4}$ | 48 | 51 | 36 | 38 | 42 | 45. | - | \# | $18$ | 19 | 24 | 26 | 28 | 30 | 37 | 33. | 41 | 44. | ns |
|  |  |  |  |  |  | 23 | 34 |  |  | - | - | - | - |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | - | $\cdots$ |  |  | 36 | 38 | 42 | 45 |  |  |  |  |  |  |  |  |  |  |  |  |  |
| CP | MSS IS LSS SA | 43 | 46 | 44 | 47. | - | $\stackrel{\square}{42}$ | 39 | 42 | 51 | 55 | 54 | 58 | 20 | 22 | - -8 | 간 | 26 | 28 | 36 | 39 | 37 | 39 | 41 | 44 | ns |
|  |  |  |  |  |  | $\begin{array}{r}39 \\ -39 \\ \hline\end{array}$ | 4 |  |  | - | $\stackrel{-}{4}$ | - | $-$ |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | - | $\stackrel{\square}{4}$ |  |  | 51 | 55 | 54 | 58 |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\overline{\text { MSS }}$ | Any | 21 | 23 | - | $\stackrel{1}{ }$ | 21 | 23 | 38 | 41 | 21 | 23 | 20 | 22 | $\pm$ | \% | $\stackrel{\square}{ }$ | $\stackrel{\square}{\square}$ | $\bigcirc$ | - | - | $\cdots$ | 20 | 22 | - | * | ns |
| $\mathrm{SIO}_{0-15}$ | Any | 21 | 23 | - | + | - | * | 17 | 18 | - | \% | \% \% | $\cdots$ | - | $\because$ | \% $=$ | $\stackrel{\square}{2}$ | - | $\stackrel{1}{2}$ |  |  | 19 | 20. | 16 | 17 | ns |

MULTIPLY INSTRUCTIONS (SF0, SF2, SF6)


IDT49C403A GUARANTEED COMMERCIAL AND MILITARY RANGE PERFORMANCE BCD INSTRUCTIONS (SF1, SF7, SF9, SFB, SFD, SFF)

|  | то |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | SLICE | $\begin{array}{r} Y \\ \text { Com'l. } \\ \hline \end{array}$ | Mil. | $\begin{array}{r} c_{n+} \\ \text { Com'l. } \end{array}$ |  |  | Mil. | $\begin{array}{r} z \\ \text { Com'l. } \end{array}$ | Mil. | Com'l. | MII. | $\begin{array}{\|c} \text { OVR } \\ \text { Com'l. } \end{array}$ | M ${ }^{\text {min }}$ | DA, Com'l. | M11. |  | $\begin{aligned} & \hline \overline{\mathrm{TE} E} \\ & \mathrm{MII} . \end{aligned}$ |  | $\begin{array}{r} 0,15 \\ \text { MII. } \end{array}$ | SIC | MII. | $\begin{array}{r} \mathrm{siO}_{1} \\ \text { Com'I. } \end{array}$ |  | $\begin{array}{r} \text { SIO } \\ \text { PARIT } \\ \text { COM'I. } \end{array}$ |  |  |
| A. B Addr | MSS <br> IS <br> LSS <br> SA |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | \# $\#$ |  |  |  |  |  |  | ns |
| DA, DB | MSS <br> IS <br> LSS <br> SA |  |  |  |  |  |  |  |  |  |  |  |  |  | $\#$ |  |  |  |  |  |  |  | \% | $\bigcirc 8$ |  | ns |
| $c_{n}$ | $\begin{aligned} & \text { MSS } \\ & \text { IS } \\ & \text { LSS } \\ & \text { SA } \end{aligned}$ |  |  | . |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | \# 2,81 |  |  |  | \% |  | ns |
| $18-0$ | $\begin{aligned} & \text { MSS } \\ & \text { IS } \\ & \text { LSS } \\ & \text { SA } \end{aligned}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | \% |  |  |  |  |  | ns |
| CP | MSS <br> IS <br> LSS <br> SA |  |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | ns |
| $\begin{aligned} & z \\ & \overline{(O E}_{Y}= \\ & \text { (ow) } \end{aligned}$ | $\begin{aligned} & \hline \text { MSS } \\ & \text { IS } \\ & \text { LSS } \\ & \text { SA } \end{aligned}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | \% |  | . |  |  |  | ns |
| $\mathrm{SiO}_{0-15}$ | Any |  |  |  | , ${ }_{1}$ |  | \% |  | * |  | , \$ | \% | \% |  |  | , , \% |  |  |  |  |  |  |  |  |  | ns |

NOTE:

1. Binary to BCD and multiprecision Binary to BCD instructions only

BCD to Blnary converslon (SF 1) BInary to BCD conversion (SF 9) $\quad$ BCD substract (SFF)
SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF5)


IDT49C403A GUARANTEED COMMERCIAL AND MILITARY RANGE PERFORMANCE DIVIDE INSTRUCTIONS (SFA, SFC, SFE) AND SINGLE LENGTH NORMALIZATION (SFB)

| FROM |  |  |  |  |  |  |  |  |  |  | то |  |  |  |  |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE |  |  | $C_{n+16}$ |  |  |  | z |  | N |  | - OVR |  | $\mathrm{SIO}_{0}$ |  | DA, DB |  | $\mathrm{OLO}_{0,15} \mathrm{~F}^{\text {, }}$ |  | $\overline{\text { WRITE }}$ |  |  |
|  |  | Com'l. | Mu. | Com'l. | Mn. | Com'l. | MII. | Com'l. | MII. | Com'l. | M1. | Com'l. | M17. | Com'l. | Mn. | Com'I. | Mu. | Com'l. | Mi. | Com'. | M1. |  |
| A, B Addr | MSS <br> IS <br> LSS <br> SA |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  | \% |  |  |  |  |  |  |  |  |  |  | ** |  | , \% |  |  |
|  |  |  |  |  |  |  | \% |  |  |  |  |  |  |  |  |  |  | , , \% |  |  |  | ns |
|  |  |  |  |  |  |  | \% |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| DA, DB | MSS <br> IS <br> LSS <br> SA |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | \% |  |  |  |  |  |  |  |  |  |  |  | \& |  |  | \% $\%$ | \% | , |  | ns |
|  |  |  | * |  | * |  | \% |  |  |  | * |  |  |  |  | \% |  | ** |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  | \% |  |  |  |  |  |  |  |  |  |
| $c_{n}$ | $\begin{array}{\|l} \hline \text { MSS } \\ \text { IS } \\ \text { LSS } \\ \text { SA } \\ \hline \end{array}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | * |  | < |  | \% |  | * |  | \% |  |  |  | \% | , |  | , |  | $\stackrel{*}{*}$ | < | ns |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 18-0 | $\begin{array}{\|l\|} \hline \text { MSS } \\ \text { IS } \\ \text { LSS } \\ \text { SA } \\ \hline \end{array}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  | » |  | \% |  |  |  | , |  |  |  | \% | \% |  | $» \%$ |  |  |  | ns |
|  |  |  |  |  | * |  | \% |  |  |  | \% |  |  |  |  |  |  |  |  |  |  | ns |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| CP | $\begin{aligned} & \text { MSS } \\ & \text { IS } \\ & \text { LSS } \\ & \text { SA } \end{aligned}$ |  |  |  |  |  |  |  |  |  | $\cdots$ |  |  |  |  | \% ${ }^{\text {a }}$ |  |  |  |  |  |  |
|  |  |  | \% |  | * |  |  |  |  |  |  |  |  |  |  | \% + + |  |  |  |  |  | ns |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & Z \\ & \begin{array}{l} \left(\overrightarrow{O E} E_{Y}=\right. \\ \text { low) } \end{array} \end{aligned}$ | MSS IS LSS SA |  |  |  | $\approx$ |  |  |  |  |  |  |  |  |  |  |  |  |  | \% 8 , |  | \# | ns |
| $\mathrm{SlO}_{0-15}$ | Any |  |  |  |  |  |  |  |  |  |  |  | \# 8 |  |  |  |  |  | $\star<$ |  |  | ns |

notes:

1. Only 1st divide and normallzation
2. Only two's complement divide and two's complement divide correction

## Double Length Normallize and First Divide Op

SFA: $\mathrm{F}=\mathrm{S}+\mathrm{C}$
$\mathrm{N}=\mathrm{F} 15$ (MSS)
$\mathrm{NOO15=F15} \sim$ R15 (MSS
$C_{n}+16=F 15 \nabla F 14$ (MSS)
$O V B=F 2 T F 1$ (MSS)
$\mathrm{Z}=\mathrm{OOQ1} \mathrm{Q} 2 \mathrm{Q} 3 \ldots \overline{\mathrm{Q} 15} \mathrm{FOF}$ F1 F2F3 . . . F15
$Y=\log 2 F$
$\theta=\log 20$

SIO15=F15 下R15 (MSS
$Z=F 15 \mathbb{R} 15$ (MSS) from previous cycle
$Y=\log 2 F$
$0=\log 20$

Two's Complement Divide Correction and Remainder SF2: $S=C_{n}$ If $Z=L$
$S-R-1+C_{n} I f Z=H$
$\mathrm{Z}=\mathrm{F15}$ R15 (MSS) from previous cycle $\mathrm{Y}=\mathrm{F}$
$Q=\log 20$

## IDT49C403 GUARANTEED COMMERCIAL AND MILITARY RANGE PERFORMANCE

The tables below specify the guaranteed performance of the IDT49C403 over the commercial operating range of 0 to $70^{\circ} \mathrm{C}$ with $V_{c c}$ from 4.75 to 5.25 V , and over the military operating range of -55 to $+125^{\circ} \mathrm{C}$ with $\mathrm{V}_{\text {cc }}$ from 4.5 to 5.5 V . All data are in nanoseconds, with input switching between 0 and 3 V at $1 \mathrm{~V} / \mathrm{ns}$ and measurements made at 1.5 V . All outputs have maximum DC load.

Table 10. Clock and Write Pulse Characteristics All Functions

|  | COM'L. | MIL. | UNIT |
| :--- | :---: | :---: | :---: |
| Minimum Clock Low Time | 12 | 13. | ns |
| Minimum Clock High Time | 12 | 13. | ns |
| MInimum Time CP and WE both Low to Write | 12 | 13 | ns |

Table 11. Enable/Disable Times All Functions

| FROM | TO | $\begin{gathered} \text { ENABLE } \\ \text { COM'L. } \quad \text { MIL. } . \end{gathered}$ |  | DISABLE COM'L MIL. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{O}}_{\mathrm{Y}}$ | $Y$ | 15 | 15 | 12 | 13 | ns |
| $\overline{\mathrm{O}}_{\mathrm{B}}$ | DB | 17 | 18 | 15 | 16 | ns |
| $\overline{E A}$ | DA | 18 | 19 | 16 | 17 | ns |
| $\mathrm{I}_{8}$ | Sio | 28 | 30 | 15 | 16 | ns |
| $\mathrm{I}_{8}$ | Q1O | 20 | 21 | 25 | 27. | ns |
| $\mathrm{I}_{8,7,8,5}$ | QIO | 21 | 22 | 22 | 24 | ns |
| 14, 3, 2, 1,0 | Q10 | 25 | 27 | 22 | 24 | ns |

## NOTE:

$C_{L}=5.0 \mathrm{pF}$ for output disable tests. Measurement is made to a 0.5 V change on the output.

Table 12. Set-up and Hold Times All Functions

|  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM | WITH RESPECT TO | $\begin{array}{c\|} \hline \text { SET-UP } \\ \text { COM'L. MIL. } \end{array}$ |  | $\begin{gathered} \text { HOLD } \\ \text { COM'L. MIL. } \end{gathered}$ |  | $\begin{array}{\|c\|} \hline \text { SET-UP } \\ \text { COM'L MIL. } \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline \text { HOLD } \\ \text { COM'L. MIL. } \\ \hline \end{array}$ |  | UNIT | COMMENTS |
| $Y$ | CP | - | - | - | $\stackrel{\square}{\text { a }}$ | 10 | 11 | 2 | 2 | ns | Store Y in RAM/Q ${ }^{(1)}$ |
| $\overline{\text { WE }}$ HIGH | CP | 8 | 9 | 2 | 2 | - | $\stackrel{ }{*}$ | 2 | 2 | ns | Prevent Writing |
| WE LOW | CP | - | - | - | $\cdots$ | 12 | 13 | 0 | 0 | ns | Write into RAM |
| A, B Source | CP | 14 | 15 | 2 | 2. | - | $\stackrel{1}{*}$ | - | $\stackrel{ }{2}$ | ns | Latch Data from RAM Out |
| B Destination ${ }^{(3)}$ | CP | 7 | 8. | (3) | (4) | (3) | (3) | 2 | 2 | ns | Write Data into B Address |
| B Destination ${ }^{(3)}$ | $\overline{\text { IEN }}$ | 7 | 8. | (3) | $\stackrel{13}{13}$ | (3) | ${ }^{13}$ | 2 | 2 | ns | Write Data into B Address |
| B Destination ${ }^{(3)}$ | $\overline{W E}$ | 7 | 8. | (3) | 3) | (3) | (3). | 2 | 2 | ns | Write Data into B Address |
| $\mathrm{QlO}_{0,15}$ | CP | - | $\stackrel{ }{ }$ | - | . | 6 | 7. |  |  | ns | Shitt Q |
| $\mathrm{I}_{8,7.6,5}$ | CP | - | \% | - | $\stackrel{ }{2}$ | 27 | 30. | 0 | 0 | ns | Write into Q and RAM ${ }^{(2)}$ |
| IEN HIGH ${ }^{(3)}$ | CP | 8 | 9 | (3) | (3) | (3) | (3). |  |  | ns | Prevent Writing into Q and RAM ${ }^{(2)}$ |
| IEN LOW ${ }^{(3)}$ | CP | - | \% | - | \% | 10 | 11. |  |  | ns | Write into Q and RAM |
| $\mathrm{I}_{4, ~ 3, ~ 2, ~ 1, ~}$ | CP | - | - | - | - | 19 | 21 |  |  | ns | Write into Q and RAM ${ }^{(2)}$ |
| $\mathrm{Q}_{0}, \mathrm{Q}_{1}$ | CP | - | \% | - | \% | 10 | 11 | 2 | 2. | ns | Write into Q |
| $\mathrm{C}_{n}$ | CP | - | \% | - | . | 34 | 36 | 0 | 0 | ns | ALU Carry In to RAM |

## NOTES:

1. The internal $Y$-bus to RAM set-up condition will be met 5 ns after valid $Y$ output ( $\overline{O E}_{Y}=0$ )
2. The set-up time with respect to $C P$ falling edge is to prevent writing. The set-up time with respect to $C P$ rising edge is to enable writing.
3. The writing of data is controlled by $C P, \overline{\overline{I E N}}$, and $\overline{W E}$; all must be LOW in order to write. The set-up time of $B$ destination address is with respect to the last of these three inputs to go LOW, and the hold time is with respect to the first to go HIGH.
4. A " $=$ " implies this path does not exist.

IDT49C403A GUARANTEED COMMERCIAL AND MILITARY RANGE PERFORMANCE STANDARD AND INCREMENT/DECREMENT BY ONE OR TWO INSTRUCTIONS (SF3, SF4)

| FROM | SLICE | Com'l. MII. |  | $c_{n+16}$ <br> Com'l. MII. |  | $\overline{\bar{a}}, \overline{\mathbf{p}}$ <br> Com'l. Mil. |  | $\begin{array}{r} \mathbf{z} \\ \text { Com'I. } \end{array}$ | MII. | N <br> Com't. MII, |  | TO <br> OVR <br> Com'I. MII. |  |  |  |  |  |  |  |  |  |  | * |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | DA, DB <br> Com'I. MII. | $\overline{\text { Write }}$ Com'l. Mil. |  | $\begin{array}{r} \mathrm{alO}_{0,15} \\ \text { Com'l. MI. } \end{array}$ |  |  |  |  | $\mathrm{SIO}_{0}$ <br> Com'l. MII. | $S 10_{15}$ <br> Com'l. Mil. |  | $\begin{gathered} \text { SIO } \\ \text { PARITY } \end{gathered}$ |  |  |
| A, B Addr | MSS is LSS SA | 49 | 53 |  |  | 53 |  |  | $-$ | $\pm$ | 50 |  |  | 54. | 56 | 60. | 56 | 60. | 32 | 34 | - |  | - |  | 50 | 53 | 48 | 52 | 63, | 67 | ns |
|  |  |  |  | 53 | 57 |  |  | - | $\stackrel{\sim}{4}$ | - |  | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  | 53. | 57 |  |  | 56 | 60 | 56 |  | 60 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| DA, DB | MSS IS LSS SA | 40. | 43 | 34 | 36 | - | 4 | 35 | 37. | 43 | 46 | 40 | 43. | - |  | - | $\geqslant 8$ | - | $\approx$ | 29 | 31 | 33 | 35 | 55 | 59 | ns |  |  |  |  |  |
|  |  |  |  |  |  | 34 | 36 36 |  |  | - | 4 | - | $\bigcirc$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | - | $\stackrel{4}{4}$ |  |  | 43 | 46. | 40 | 43 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $C_{n}$ | $\begin{aligned} & \text { MSS } \\ & \text { IS } \\ & \text { LSS } \\ & \text { SA } \end{aligned}$ | 33 | 35 | 18 | 19 | - | 4 | 27 | 29 | 32 | 34 | 28 | 30 | - | $\geqslant \%$ | - | $1,$ |  | \% | 29 | 31. | 32 | 34 | 32 | 34. | ns |  |  |  |  |  |
|  |  |  |  |  |  | - | $\pm$ |  |  | - | 4 | - | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | - | $\stackrel{\square}{4}$ |  |  | 32 | 34. | 28 | 30 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{8} 80$ | MSS <br> IS <br> LSS <br> SA | 46 | 49 | 39 | 41 | - | $\stackrel{1}{4}$ | 56 | 59 | 43 | 46 | 51 | 54 | - | * | $21$ | 23 | 29 | 32 | 34 | 36 | 45 | 47. | 49 | 53 | ns |  |  |  |  |  |
|  |  |  |  |  |  | 39 | $\frac{41}{41}$ |  |  | - | - | - | - |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | - | - |  |  | 43 | 46 | 51 | 54 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| CP | MSS <br> is <br> LSS <br> SA | 51 | 55 | 53 | 56 | - | , | 47 | 51 | 62 | 66 | 65 | 70 | 24 | 26 | $\approx$ | \# | \% 32 | 34 | 43 | 46 | 45 | 47 | 49 | 53 | ns |  |  |  |  |  |
|  |  |  |  |  |  | 47 | 51 |  |  | - | - | - | 4 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  | - | \% |  |  | 62 | 66 | 65 | 70 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\bar{M} \overline{S S}$ | Any | 26 | 28 | - | * | 26 | 28 | 46 | 50 | 26 | 28 | 24 | 26. | - | 2 | $\stackrel{1}{ }$ | - | $\bigcirc$ | $\geqslant$ | - | $\star$. | 24 | 26 | - | $\because$ | ns |  |  |  |  |  |
| $\mathrm{SIO}_{0-15}$ | Any | 25 | 27. | - | \% | - | $\approx$ | 20 | 21 | $\cdots$ | \% | \# | थ | - v | - |  | * | - | , |  |  | 23 | 24 | 19 | 20 | ns |  |  |  |  |  |

MULTIPLY INSTRUCTIONS (SF0, SF2, SF6)


IDT49C403 GUARANTEED COMMERCIAL AND MILITARY RANGE PERFORMANCE BCD INSTRUCTIONS (SF1, SF7, SF9, SFB, SFD, SFF)

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{FROM} \& \multicolumn{25}{|c|}{TO} \& \multirow[b]{2}{*}{UNIT} \\
\hline \& slice \& Com'l. \& MEI. \&  \& \& Com'I. \& \& \begin{tabular}{l}
z \\
Com'I.
\end{tabular} \& Mil. \& Com'l. \& MII. \&  \& MII. \& \begin{tabular}{l}
DA, \\
Com'l.
\end{tabular} \& \begin{tabular}{l}
DB \\
MIt.
\end{tabular} \& \[
\begin{array}{|c}
\text { WRIT } \\
\text { Com'l. }
\end{array}
\] \& \[
\begin{aligned}
\& \hline \overline{\mathrm{TE}} \\
\& \mathrm{MII} .
\end{aligned}
\] \& Com'l. \& \begin{tabular}{l}
\[
0,15
\] \\
MII.
\end{tabular} \& Com'l. \& M

M \& \begin{tabular}{l}
SIO <br>
Com'I.

 \& 

5 <br>
MM.

\end{tabular} \& $\mathrm{SIO}_{0}$ PARIT Com'l. \& \[

{ }_{i}^{0}
\]

Mil. \& <br>

\hline A, B Addr \& | MSS |
| :--- |
| IS |
| LSS |
| SA | \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \& \% + \% \&  \&  \&  \&  \& ns <br>


\hline DA, DB \& | MSS |
| :--- |
| IS |
| LSS |
| SA | \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \&  \&  \&  \&  \&  \&  \& ns <br>


\hline $C_{n}$ \& | MSS |
| :--- |
| IS |
| LSS |
| SA | \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \&  \&  \&  \&  \& \% \&  \& ns <br>

\hline $\mathrm{I}_{8-0}$ \& MSS IS LSS SA \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \&  \&  \& \% \&  \&  \&  \& \&  \& ns <br>

\hline CP \& | MSS |
| :--- |
| is |
| LSS |
| SA | \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \&  \&  \& + \& \% \&  \&  \& \& \%-8 \& * \& +\% \& ns <br>

\hline \[
$$
\begin{aligned}
& Z \\
& \left(\overline{O E}_{Y}=\right. \\
& \text { low) }
\end{aligned}
$$

\] \& | MSS |
| :--- |
| IS |
| LSS |
| SA | \& \&  \& \&  \& \&  \& \&  \& \&  \& \&  \&  \&  \&  \&  \&  \&  \& 『 \& \%\% \& \& \% + \% \& \&  \& ns <br>

\hline $\mathrm{SIO}_{0-15}$ \& Any \& \&  \& \& - + \% \& \& \%\% \& \&  \& \&  \& \% \&  \&  \&  \&  \& \% \& \& \%近 \& \& \% + + \& \& \%\% \& - \&  \& ns <br>
\hline
\end{tabular}

NOTE:

1. Binary to BCD and multiprecision Binary to BCD Instructions only

BCD to Binary converslon (SF1) Blnary to BCD conversion (SF9) $\quad$ BCD substract (SFF) BCD divide by two (SF7) BCD add (SFB)

## SIGN MAGNITUDE TO TWO'S COMPLEMENT CONVERSION (SF5)



IDT49C403 GUARANTEED COMMERCIAL AND MILITARY RANGE PERFORMANCE DIVIDE INSTRUCTIONS（SFA，SFC，SFE）AND SINGLE LENGTH NORMALIZATION（SFB）

| FROM | TO |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SLICE |  |  | $\mathrm{C}_{\mathrm{n}+16}$ |  | $\overline{\mathbf{C}}, \overline{\mathbf{P}}$ |  | Z |  | N |  | OVR |  | $\mathrm{SIO}_{0}$ |  | DA，DB |  | $\mathrm{OlO}_{0,15}$ |  | WRITE |  |  |
|  |  | com＇l． | M ${ }^{\text {P }}$ | Com＇l． | MII． | Com＇l． | M ${ }^{\text {H．}}$ | Com＇l． | MII． | Com＇l． | Mil． | Com＇l． | Mit． | Com＇l． | M II． | Com＇l． | MII． | Com＇l． | Mn． | Com＇I． | MII. |  |
| A，B Addr | $\begin{aligned} & \text { MSS } \\ & \text { IS } \\ & \text { LSS } \\ & \text { SA } \end{aligned}$ |  |  |  |  |  | \％ |  |  |  | ¢ |  |  |  | \％\％ |  | \％\％ |  |  |  | \％\％ |  |
|  |  |  | \％ |  | \％ |  |  |  | ＋ |  |  | ． |  |  | \％ |  | \％ | \％ | ＋ | \％ | \％＋ |  |
|  |  |  | ＋ |  | \％ |  |  |  | \％ |  | \％ |  |  |  | \％ |  | \％\％， | \％ | \％ |  | \％ | ns |
|  |  |  |  |  | － |  | \％ |  | ＋ |  | － |  |  |  | \％ |  | －\％ |  | ＋1 |  | ＋ |  |
| DA，DB | MSS <br> IS <br> LSS <br> SA | $\therefore$ |  |  | \％ |  | \％ |  |  |  | －\％ |  | \％ |  | \％ |  |  |  | \％ | ＋+1 | \％\％ |  |
|  |  |  |  |  | ＋ |  | － |  | － |  | － |  |  |  | \％－8 |  | \％\％ | \％ | ＋8 | \％ | \％ |  |
|  |  |  |  |  | ， |  | \％ |  | 知 |  | ＋ |  | ＊ |  | \％ |  | \％q， | － | \％ |  | \％ | s |
|  |  |  |  |  |  |  | － |  | ＋ |  |  |  |  |  | － | \％ | \％ | － | － |  | －\％ |  |
| $c_{n}$ | MSS <br> IS <br> LSS <br> SA |  | \％ |  | － |  | $\cdots$ |  | 紷 |  |  |  |  | ＊ |  | \＄ |  |  |  |  |  |  |
|  |  |  | \％ |  | \％ |  | $\bigcirc$ |  | \％ |  | \％ |  |  |  | \％ 8 | \％ |  |  | \％ | \％ | \％\％ |  |
|  |  |  | － |  |  |  | \％ |  |  |  | \％ |  |  |  | \％ | $8$ |  |  | \％ |  | \％\％ | ns |
|  |  |  |  |  | ，＋ |  | ＋ |  |  |  | \％ |  |  |  | ＋ |  | ＋ |  | ＋ |  | \％－ |  |
| $\mathrm{t}_{8-0}$ | MSS <br> IS <br> LSS <br> SA |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | ＋1 |  | \％ |  | \％ |  | ＋ |  | \％ |  | ＋ | ， | \％ | \％$\times$ | ＋1 | ＋\％ | \％ |  | \％\％ |  |
|  |  |  | \％ |  |  |  |  |  | \％ |  | \％\％ |  |  | S | \％ |  | \％－8 | － | \％ |  | \％＋ | ns |
|  |  |  |  |  | \％ |  |  |  | \％ |  |  |  |  |  |  |  | $\bigcirc$ |  | ＋ |  | \％ |  |
| CP | MSS <br> IS <br> LSS <br> SA |  | \％ |  |  |  |  |  |  |  |  |  |  |  |  |  |  | \％ |  |  |  |  |
|  |  |  | ＋ |  | ＋ |  | ¢ |  | \％ |  |  |  | \％ |  | \％\％ | － | \％ |  | ＋ |  | \＄\％ |  |
|  |  |  | \％ |  | － |  | － |  | \％ |  | \％ |  |  | \％ | ＋ | \％ | \％ |  | \％ |  | － | ns |
|  |  |  |  |  |  |  | \％ |  |  |  |  |  |  |  |  |  |  |  | － |  | ＋ |  |
|  | MSS |  | \％ |  | ＋ |  |  |  | \％ |  |  | ¢ |  | ＋+ \％ |  |  | ＋ |  | ＋ |  |  |  |
|  | IS |  | \％－ |  | \％ |  | \％ |  | \％\％ |  | \％ | \＄ | \％ |  | \％ |  | \％ |  | \％ |  | － |  |
| KOEY | LSS |  | ¢ |  | \％ |  | \％ |  | \％ |  | ＋ | \％ | － |  | \％ |  | \＄ |  | ＋ |  | \％ | ns |
| low） | SA |  | － |  |  |  |  |  |  |  | － |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{SIO}_{0-15}$ | Any |  | ＋81 |  | \％ |  | \％ |  | \％ |  |  |  |  |  | \％ |  | \％ |  | \％ |  | \％ |  |
|  |  |  | \％ |  | \％ |  | \＄ |  | \％ |  | \％ | －＋ | \％ | \％ | \％ |  | ＋ |  | － |  | \％ | ns |
|  |  |  | \＄\％ |  | \％\％ |  | － |  | \％ | \％ | \％ | \％ | \％ |  | － |  | － |  | \％ |  | \％ |  |
|  |  |  |  |  |  |  |  |  |  |  | －\％ |  | － |  |  |  |  |  | － |  |  |  |

## NOTES：

1．Only ist divide and normalization
2．Only two＇s complement divide and two＇s complement divide correction

Double Length Normalize and First Divide Op SFA：$F=S+C n$

SIO15＝F15 \＆R15（MSS）
$C_{n}+16=F 15 \nabla F 14$（MSS）
OVR＝F2 $\mathrm{CF}_{1}$（MSS）
$\mathrm{Z}=\mathrm{QO} \frac{\mathrm{F}}{\mathrm{Q} 1} \frac{\gamma F}{\mathrm{Q} 2} \frac{1}{\mathrm{Q3}} \ldots \mathrm{MSS} \mathrm{Q} 15$ FOF1 F2 F3 ．．．F15
$Y=\log 2 F$
$Y=\log 2 F$
$Q=\log 2 Q$
$Z=\overline{F 15 ~} \quad \mathrm{R} 15$（MSS）from prevlous cycle
$\mathrm{Y}=\log 2 \mathrm{~F}$
$B=\log 2 \mathrm{~F}$

Two＇s Complement Divide Correction and Remainder SF2：$\quad S=C_{n} \| Z=L$
$\mathrm{S}-\mathrm{R}-1+\mathrm{C}$ If $\mathrm{Z}=\mathrm{H}$
$Z=\overline{F 15}$ 『R15（MSS）from prevlous cycle
$\mathrm{Y}=\mathrm{F}$
F
$Q=\log 2 Q$


Figure 11. IDT49C403 SPC Timing Waveforms

IDT49C403/A SPC AC TIMING

| SYMBOL | PARAMETERS | TEST CONDITIONS | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PD }}$ | SCLK TO SDO | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | 3 | 15 | ns |
| $\mathrm{t}_{\text {PD }}$ | C/D to SDO |  | 3 | 50 | ns |
| $t_{s}$ | C/D to SCLK |  | 5 | - | ns |
| $t_{\text {s }}$ | CLK to C/D |  | 20 | - | ns |
| $t_{s}$ | SDI to SCLK |  | 10 | - | ns |
| $t_{H}$ | C/D to SCLK |  | 5 | - | ns |
| $t_{\text {H }}$ | CLK to SCLK |  | 5 | - | ns |
| $t_{H}$ | SDI to SCLK |  | 5 | - | ns |
| $t_{\text {w }}$ | Pulse Width SCLK |  | 20 | - | ns |
| $t_{\text {cre }}$ | SCLK Period |  | 50 | - | ns |
| $t_{\text {E }}$ | Execution, C/D to SC |  | 50 | - | ns |

## CMOS TESTING CONSIDERATIONS

There are certain testing considerations which must be taken into account when testing high-speed CMOS devices in an automatic environment. These are:

1) Proper decoupling at the test head is necessary. Placement of the capacitor set and the value of capacitors used is critical in reducing the potential erroneous failures resulting from large $\mathrm{V}_{\mathrm{cc}}$ current changes. Capacitor lead length must be short and as close to the DUT power pins as possible.
2) All input pins should be connected to a voltage potential during testing. If left floating, the device may begin to oscillate causing improper device operation and possible latchup.
3) Definition of input levels is very important. Since many inputs may change coincidentally, significant noise at the device pins may cause the $\mathrm{V}_{\mathbb{I L}}$ and $\mathrm{V}_{\mathbb{H}}$ levels not to be met until the noise has settled. To allow for this testing/board induced noise, IDT recommends using $\mathrm{V}_{\mathrm{IL}} \leq \mathrm{OV}$ and $\mathrm{V}_{\mathbb{H}} \geq 3 \mathrm{~V}$ for AC tests.
4) Device grounding is extremely important for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is required. The ground plane must be sustained from the performance board to the DUT interface board. All unused interconnect pins must be properly connected to the ground pin. Heavy gauge stranded wire should be used for power wiring and twisted pairs are recommended to minimize inductance.

## IDT49C403 INPUT/OUTPUT

INTERFACE CIRCUITRY


Figure 12. Input Structure (All Inputs)


Figure 13. Output Structure (All Outputs)

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 15 |

## SWITCHING WAVEFORMS



## TEST LOAD CIRCUIT



| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All Other Outputs | Open |

DEFINITIONS
$C_{L}=$ Load capacitance includes jig and probe capacitance
$R_{T}=$ Termination resistance: should be equal to Zout of the pulse generator

Figure 15. Test Load Circuit

## ORDERING INFORMATION



## FEATURES:

- High speed CMOS
- Microcycle Time: 80ns
- Three bi-directional 32-bit data I/O ports
- DA, DB, Y
- 64-word x 32-bit expandable 7-port register file
-3 input ports and 4 output ports
- Writes 3 operands and reads 4 operands in one cycle
- 64-bit in, 32-bit out cascadable funnel shifter
- Fast alignment to any bit boundary
- 32-bit high-speed ALU cascadable to 64 bits
- Selects status flags from any bit boundary
- Flexible mask generator and merge logic
- Selects bit-fields on any width, on any boundary
- Priority encoder
- Powerful orthogonal instruction set
- Built-in multiplication/division support
- Counter function
- Includes Serial Protocol Channel (SPC ${ }^{\text {TM }}$ )
- Flexible on-chip diagnostics
- Serially monitors all pin states
- Reads and writes to Register File
- Single 5V supply
- Available in 208-pin PGA
- Military product compliant to MIL-STD-883, Class B


## MICROSLICE ${ }^{\text {TM }}$ PRODUCT

## DESCRIPTION:

The IDT49C404 is a cascadable, microprogrammable, highspeed CMOS 32-bit microprocessor slice. This monolithic, highly parallel, 3-port device consists of a 7-port 64-word by 32-bit working RAM, 64 bits in/32 bits out cascadable funnel shifter, high-speed multi-function 32-bit ALU and 32-bit mask generation and merge logic.

The IDT49C404 uniquely incorporates shift, ALU and merge functions into a single cycle and utilizes an orthogonal instruction set to create a highly parallel architecture that achieves added performance.

Supporting ultra-fast cycle times, the IDT49C404 offers a very-low-power CMOS alternative to existing bipolar counterparts.

This 32-bit device has been optimized, both architecturally and instruction set-wise, for use in all types of dedicated intelligent controllers such as high-speed graphics engines, array processors, fast disk and communication controllers, robotics, data base manipulation, design automation and Al.

Also featured on the IDT49C404 is an innovative diagnostics capability known as Serial Protocol Channel (SPC). This on-chip feature greatly simplifies the task of writing and debugging microcode, field maintenance debug and test, along with system testing during manufacturing.

The IDT49C404 is fabricated using CEMOS ${ }^{\text {TM }}$, IDT's advanced CMOS technology designed for high-performance and high-reliability. The device is packaged in a 208 -lead pin grid array. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to military temperature applications demanding the highest level of performance and reliability.

## SIMPLIFIED BLOCK DIAGRAM



CEMOS MICROSLICE and SPC are trademarks of Integrated Device Technology, Inc.

## FUNCTIONAL BLOCK DIAGRAM



## IDT49C404 PIN CONFIGURATION



## PIN DESCRIPTIONS

| PIN NAME | DESCRIPTION |
| :---: | :---: |
| $\mathrm{DA}_{31-0}$ | Thirty-two-bit datainput/output port is under control of the signal $\overline{O E} A$. When the $\overline{O E}_{A}$ is low, RAM outputport A can be directly read on these lines. Data on these lines can be selected as the source for the ALU, funnel-shitter or loaded into port A of the working RAM. |
| $\mathrm{DB}_{31-0}$ | Thirty-two-bit data input/output port is under control of the signal $\overline{O E}_{B}$. When the $\overline{O E}_{B}$ is low, RAM outputport $B$ can be directly read on these lines. Data on these lines can be selected as the source for the ALU, funnel-shifter or loaded into port B of the working RAM. |
| $Y_{31-0}$ | Thirty-two-bit data input/output port is under control of the signal $\overline{O E}{ }_{Y}$. When $^{\circ} E_{Y}$ is low, the merge output can be directly read on these lines. Data on the lines can be loaded into port T of the working RAM or selected as the source for the ALU when $\overline{O E}{ }_{Y}$ is high. |
| $\overline{O E}_{Y}$ | A control input pin which, when low, enables the output of merge-logics on the lines $Y_{31-0}$ and, when high, disables the $\gamma_{31-0}$ three-state output buffers. |
| $\mathrm{WE}_{\text {A }}$ | The write control signal for RAM input port $A$. If the signal $\overline{W E}_{A}$ is low, the data on the $D A$ lines or $Z$ bus is written into the RAM (input port A) when the clock signal is low. |
| $\mathrm{WE}_{\mathrm{B}}$ | The write control signal for RAM input port B . If the signal $\mathrm{WE}_{\mathrm{B}}$ is low, the data on the DB lines or Z bus is written into the RAM (input port B) when the clock signal is low. |
| $\bar{W}^{W}$ | The write control signal for RAM input port $T$. If the signal $W_{T}$ is low, the data on the $Z$ lines, $Y$ lines, $T+C 1$ or $T+C 2$ is written into the RAM (input port T) when clock signal is low. |
| $\overline{\mathrm{O}} \mathrm{A}_{\mathrm{A}}$ | A control input for data input/output port DA. When $\overline{\mathrm{O}} \mathrm{E}_{\mathrm{A}}$ is low, RAM output port A is read on the DA line. When $\overline{\mathrm{OE}}_{\mathrm{A}}$ is high, the data on the data lines can be selected as the source for the ALU or loaded into port A of the working RAM. |
| $\bar{O} E_{B}$ | A control input for data input/output port DB. When $\overline{O E}_{B}$ is low, RAM output port $B$ can be read on these lines. When is $\mathrm{OE}_{\mathrm{B}}$ high, the data on the DB lines can be selected as the source for the ALU or loaded into port $T$ of the working RAM. |
| CP | The clock input to the IDT49C404. When clock is low, data is written in the seven-port RAM. |
| TC ${ }_{0}$ | Used as carry input for the T counter. |
| $\mathrm{TC}_{31}$ | Used as carry output for the T counter. |
| ML | The input pin which can be used to load the external bit in order to fill in the vacant positions of a word in shift-linkage. |
| $\mathrm{C}_{0}$ | The carry input to the least significant bit of the ALU. |
| Cout | Indicates the carry-output. |
| N | Indicates the sign N of the ALU operation. |
| OVF | Indicates the conventional two's complement overfiow. |
| $\mathrm{C}_{31}$ | The carry output pin which is used to ripple the carry in the expansion mode (64-bit). |
| ZERO | The open drain input/output pin which, when high, generally indicates that all outputs are low. |
| $\mathrm{ALU}_{2-0}$ | Instruction inputs are used to select the operations for the ALU. |
| $\mathrm{A}_{5-0}$ | Six RAM address inputs which contains the address of the RAM word appearing at RAM output port A and into which new data is written when $\mathrm{WE}_{\mathrm{A}}$ is low. |
| $\mathrm{B}_{5-0}$ | Six RAM address inputs which contains the address of the RAM word appearing at RAM output port $B$ and into which new data is written when $\mathrm{WE}_{\mathrm{B}}$ is low. |
| $\mathrm{T}_{5-0}$ | Six RAM address inputs which contains the address of the RAM word appearing at output port T and into which new data is written under control of TSEL. |
| ASEL | Defines what data RAM port A receives, either DA or $Z$ bus. |
| BSEL | Defines what data RAM port $B$ receives, either DB or $Z$ bus. |
| $Q_{5-0}$ | Six RAM address inputs which contain the address of the RAM word appearing at output port Q. |
| $\mathrm{SP}_{6-0}$ | The seven pins are used to specify the start positions or the number of shift positions. |
| $\mathrm{W}_{5-0}$ | The six pins are used to specify the word width. |
| ZSEL | Selects the source of the Z bus between the output of the ALU (F) or the Y bus. |
| MSEL | Taken together with $\overline{O E}_{A}$, selects the source of the $M$ input into the funnel shifter. |
| NSEL | Taken together with $\overline{\mathrm{OE}}_{\mathrm{B}}$, selects the source of the N input into the funnel shifter. |
| VSEL $2-0$ | Selects the source of the V bus used for merging with the output of the ALU. |
| ZD | Chooses zero detect of the ALU output (F) or the Y bus. |
| $\mathrm{SSEL}_{2-0}$ | Selects the source of the S operand input to the ALU. |
| FUN ${ }_{4-0}$ | Controls the operation of the funnel shifter. |
| $\mathrm{MSK}_{1-0}$ | Selects the function of the mask generator. |
| MRG ${ }_{1-0}$ | Controls the merge function. |

PIN DESCRIPTIONS (Cont'd)

| PIN NAME |  |
| :--- | :--- |
| TSEL $_{1-0}$ | Selects the source of the data to be written into the T port of the RAM. |
| SDI | Serial data input to the SPC command and data registers for diagnostics. |
| SDO | Serial data output from SPC command and data registers for diagnostics. |
| SCLK | SHIFT clock for loading the SPC command and data registers for diagnostics. |
| C/D | Command/data control input for SPC operation. |
| DCMP $^{\text {VCC }_{7-0}}$ | The open drain compare output for SPC diagnostics. |
| GND $_{16-0}$ | Eight pins for power supply 5 volt, all of which must be connected to 5 volts. |
|  | Sixteen pins for ground, all of which must be connected to ground. |

## DEVICE ARCHITECTURE

The IDT49C404 is a high-speed 32-bit microprogrammable CMOS microprocessor slice which can be cascaded to 64-bits. It allows simple, yet high-speed, arithmetic and logic operations on subfields, shift, rotate, mask and merge.

In general, the IDT49C404 can be viewed as a 7-port working RAM feeding into a funnel shifter, then into an ALU and then into merge logic. The control of each of these blocks is orthogonal, allowing the user to select data from registers, shift it, operate on it with the ALU and then merge it in only one cycle. Optionally, the funnel shifter or ALU can be bypassed, allowing the user additional flexibility. In this way, the designer may avoid paying a performance penalty when a particular algorithm requires only one or the other. Thus, the cycle time can be tailored to match the processing requirements.

The IDT49C404 can be divided into the following functional segments:

- Three 32-bit bidirectional I/O ports
- Seven-port 64-word x 32-bit RAM
- 64 bits in/32 bits out cascadable funnel shifter
- 32-bit ALU
- Mask generator
- Merge logic
- Diagnostics circuitry


## THREE BUS ARCHITECTURE

The IDT49C404's 3-bus architecture consists of three bidirectional 32-bit ports (DA, DB and Y). The DA and DB bi-directional buses connect respectively to the A and B RAM outputs and A and B RAM inputs. Thus, data can be read out of the RAM on DA and DB or data can be brought in independently on DA and DB. This special feature allows for easy RAM expansion. Since data can be brought out on the DA and DB buses, other ALU elements can be connected externally which extend the overall ALU, funnel shifter, mask and merge capabilities.

The third 32-bit bus, Y , is the output of the merge logic and also the input back into the RAM ports $A, B$ and $T$ via the $Z$ bus or internal Y bus.The Z MUX multiplexes between the ALU or the Y bus. By selecting the output of the ALU, the results of the ALU operation can be stored back into the RAM while data may be brought out through the merge path onto the Y bus. This results in an ALU operation in parallel with the extraction of data out of the register file. Additionally, there is an alternate data path which allows the Y bus to connect directly into the T MUX such that data can be written from the ALU back into the RAM while data is being brought in, at the same time, through the $Y$ bus to the RAM.

This three bus approach allows for the easy data accessibility necessary when designing high-performance microprocessorbased systems.

## SEVEN-PORT RAM

The IDT49C404 incorporates a 64 -word by 32-bit RAM which has seven ports-four read ports and three write ports. The four read ports are $\mathrm{A}, \mathrm{B}, \mathrm{Q}$ and T . The A and B ports are considered the data path ports and can be used interchangeably. During most cycles, they supply data to the funnel shifter, ALU and merge logic. These ports can be considered to be similar to the $A$ and $B$ ports of the IDT39C203. The $Q$ and T output ports are used mainly for controlling such things as start and width for the funnel shifter and mask generation for merge operations. Since the Q and T ports are outputs of the RAM, the start positions may be computed on previous cycles using the ALU, thus providing extensive programmer flexibility.

There are three write ports; A, B and T. The A and B ports are typically used for results from the current cycle and the T port is used for incrementing counter values in the RAM, as well as loading data from the $Y$ bus in parallel with ALU operations. There are four address buses controlling A, B, Q and T. In one cycle, the seven-port RAM is capable of writing to three locations while reading from four locations. This feature highlights the IDT49C404's highly parallel architecture.

## 64-BIT FUNNEL SHIFTER

The funnel shifter accepts two 32-bit operands (A, B, Q, DA, DB or $7)$ which are operated on as a 64-bit word. The output of the funnel shifter is the result of selecting any consecutive 32 -bit word within the 64 -bit operand. The 32-bit word can start on any bit boundary between 0 and 31. The $M$ and $N$ input muxes allow the user to swap the data as well as duplicate it, allowing for barrel shifting. The funnel shifter also has the capability of taking any 32-bit word as an input and extending the sign, as well as providing zero fill. Through special hooks in the architecture, the funnel shifter can be expanded along with the ALU/merge logic to perform 64-bit operations in a single cycle.

## ALU

The output of the funnel shifter feeds the 32-bit ALU. The ALU can perform conventional binary operations such as logic, addition, subtraction, as well as multiplication and division. Also, the sum of the start and the width information can be used to select the bit boundary from which the carry, sign and overflow flags will output as status. This allows for true arbitrary subfield operations. The other ALU inputs are selected from A, B, Q, T or mask generator.

## MASK GENERATION AND MERGE LOGIC

The mask generation and merge logic allows for field manipulation within the 32 -bit resulting word. The mask generator, which determines how the bits will be merged between V and F , is controlled by start and width input pins. The start and width can also come from Q or T. T is used for start and Q is used for width, thus start/width can be calculated, stored in the register file and used in the mask generator. An alternate to the mask generator is a mask
which comes directly from the Q or T outputs of the RAM, allowing for totally arbitrary masks.

The $V$ input of the merge logic comes from a multiplexer which can select any output of the RAM, DA, DB, all 1s or all Os. The Finput is connected to the output of the ALU. The mask is used to merge the V and F input on a bit-by-bit basis, which results in the Y output.

Included in the merge logic is a priority detect circuit. It is used to produce a binary weighted code to indicate the location of the highest order one on its input.

## SERIAL DIAGNOSTICS

The Serial Protocol Channel (SPC) is a set of pins by which data can be entered into and extracted from a device (such as the IDT49C404) through a serial data input and output port. SPC can be used at many points in the life of a product for diagnostic purposes such as: system level design debug and development, system test during manufacturing and field maintenance debug and test. SPC is of significant benefit as board level packing densities increase. This is because access to test and debug points becomes difficult. This is particularly true in double-sided surface mount technologies.

As companies like IDT continue to integrate more onto each device and put each device into smaller and smaller packages such as surface mount devices, the board level testing becomes more complex for the designer and the manufacturing divisions of companies. To help this situation, a serial diagnostics scheme was developed. It allows for observation of critical signals deep within the system. During system test, when an error is observed, these signals may be modified in order to zero in on the fault in the system.

SPC is primarily a scheme utilizing only four pins SDI, SDO, SCLK, $\mathrm{C} / \overline{\mathrm{D}}$ to examine and alter the internal state of a system, for the purpose of monitoring and diagnosing system faults. The SPC has been defined in such a way that it can be implemented with a small number of gates. In many cases, SPC can be added by utilizing less than $5 \%$ of the total logic gates. As more gates are added to each device and the number of pins increase, the overhead for diagnostics decreases.

In the following block diagram of a typical application, the Serial Protocol Channel is shown being used with a writable control store in a microprogrammed design. The control store can be initialized through the SPC path. A register with SPC is used for the instruction register going into the IDT49C410 (16-bit microprogram sequencer), as well as data registers around the IDT49C404. In this way, the designer may use the Serial Protocol Channel to observe and modify the microcode coming out of the writable control store, as well as observing and being able to modify data and instructions in the overall machine.

The block diagram of the diagnostics ring in Figure 1 shows how the devices with diagnostics are hooked together in a serial ring via the SDI and SDO signals. The diagnostics signals may be generated through registers which are hooked up to a microprocessor. This microprocessor could conceivably be an IBM PC.


The IDT49C404 accommodates a variety of diagnostics operations. It not only includes the standard Serial Protocol Channel but also the ability to scan data out of the I/O pad cells (as shown in Figure 2) which are connected to the pins of the device. In this way, the state of external connections can be observed, thus telling a lot about the system surrounding the IDT49C404. The scan path through the I/O pad cells is in series with the serial data register.


Figure 2. Conceptual Diagram of IDT49C404 Die Incorporating SPC Scan Path

## CONTROL INPUTS

The control inputs of the IDT49C404 which make up the instruction set are highly orthogonal and provide the user with the highest degree of control over each individual functional unit. Each major unit in the IDT49C404 has its own set of control lines. The following diagrams show the microprogram word layout of the individual fields, as well as the opcodes and functions for each of the fields.

In order to maintain simplicity and orthogonality, the instruction combinations which are used infrequently and require special extended control (divide, multiply, etc.) are grouped together and labled as special instructions. To use these instructions, a special instruction trap door mechanism was employed in the ALU control field (opcode $=101$ ). In the case of special instructions, the $T$ source select and merge control define the particular instructions to be performed. Some special instructions require immediate operands which are provided by other fields such as start, width, funnel shift control, etc.

Figure 1. Typical Microprogram Application With SPC

IDT49C404 INSTRUCTION FIELDS


## INSTRUCTION SET SUMMARY

| M SOURCE SELECTION $^{\|c\|} \overline{O E}_{A}$ |  |  |  |
| :---: | :---: | :---: | :---: |
| MNEMONIC | MSEL | M SOURCE |  |
| AOE | 0 | 0 | $A$ |
| $T$ | 0 | 1 | $T$ |
| $A$ | 1 | 0 | $A$ |
| $D A$ | 1 | 1 | $D A$ |


| N SOURCE SELECTION $^{\|c\|} \overline{\mathrm{OE}}_{\mathrm{B}}$ |  |  |  |
| :---: | :---: | :---: | :---: |
| MNEMONIC | NSEL | N SOURCE |  |
| BOE | 0 | 0 | B |
| Q | 0 | 1 | 0 |
| B | 1 | 0 | B |
| DB | 1 | 1 | DB |


| MASK SOURCE |  |  |  |
| :---: | :---: | :---: | :---: |
| MNEMONIC | MSK | SOURCE |  |
| EXT | 0 | 0 | Start and Width from Instruction |
| INT | 0 | 1 | T \& Q Supply Start and Width |
| T32 | 1 | 0 | T as a 32-Bit Mask |
| Q32 | 1 | 1 | Q as a 32-Bit Mask |


| ALU |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| MNEMONIC | ALU |  |  | FUNCTION |
| ADD | 0 | 0 | 0 | $R+S+C_{0}$ |
| SUBR | 0 | 0 | 1 | $S-R-1+C_{0}$ |
| SUBS | 0 | 1 | 0 | $R-S-1+C_{0}$ |
| OR | 0 | 1 | 1 | $R$ or $S$ |
| AND | 1 | 0 | 0 | R and $S$ |
| - | 1 | 0 | 1 | Special Instruction |
| EXOR | 1 | 1 | 0 | Rexor $S$ |
| EXNOR | 1 | 1 | 1 | Rexnor $S$ |


| V SOURCE |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| MNEMONIC | VSEL |  | SOURCE |  |
| DA | 0 | 0 | 0 | DA |
| A | 0 | 0 | 1 | $A$ |
| $Q$ | 0 | 1 | 0 | $Q$ |
| $T$ | 0 | 1 | 1 | $T$ |
| B | 1 | 0 | 0 | B |
| DB | 1 | 0 | 1 | DB |
| ZEROS | 1 | 1 | 0 | $0 ' s$ |
| ONEs | 1 | 1 | 1 | $1 ' s$ |


| MERGE CONTROL |  |  |  |
| :---: | :---: | :---: | :---: |
| MNEMONIC | MRG |  | FUNCTION |
| $F$ | 0 | 0 | Pass $F$ |
| $V$ | 0 | 1 | Pass $V$ |
| $F$ to $V$ | 1 | 0 | Merge $F N$ |
| $V$ to $F$ | 1 | 1 | Merge $V / F$ |


| SPECIAL INSTRUCTIONS (ALU = 101) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MNEMONIC | MRG |  | VSEL |  |  | FUNCTION | OPERANDS |
| UMLT | 0 | 0 | 0 | 0 | 0 | Unsigned Multiply | A, B, T |
| TMLT | 0 | 0 | 0 | 0 | 1 | Two's Complement Multiply | A, B, T |
| TMLTL | 0 | 0 | 0 | 1 | 0 | Two's Complement Multiply Last Cycle | A, B, T |
| DIVF | 0 | 0 | 0 | 1 | 1 | First Divide | A, B, T |
| DIV | 0 | 0 | 1 | 0 | 0 | Second Divide | A, B, T |
| DIVL | 0 | 0 | 1 | 0 | 1 | Last Divide | A, B, T |
| PRF | 0 | 0 | 1 | 1 | 0 | Prioritize First Cycle (32 Bits) | S, Mask |
| PRS | 0 | 0 | 1 | 1 | 1 | Prioritize Second Cycle (64 Bits) | S |
| INC | 0 | 1 | 0 | 0 | 0 | $\mathrm{S}+\mathrm{Imm}(7-$ Bit $)+\mathrm{C}_{0}$ | S, Imm |
| DEC | 0 | 1 | 0 | 0 | 1 | $\mathrm{S}-\mathrm{Imm}$ ( 7 -Bit) $-1+\mathrm{C}_{0}$ | S, Imm |
| LDI | 0 | 1 | 0 | 1 | 0 | Load T with Imm (16-Bit) | 16-Bit Imm |
| LDC1 | 0 | 1 | 0 | 1 | 1 | Load C1 from Z bus | S |
| LDC2 | 0 | 1 | 1 | 0 | 0 | Load C2 from $Z$ bus | S |
| EXCHG | 0 | 1 | 1 | 0 | 1 | Exchange RAM Locations | DA, DB |
| LDAB | 0 | 1 | 1 | 1 | 0 | Load DA into B address | DA |
| LDBA | 0 | 1 | 1 | 1 | 1 | Load DB into A address | DB |
| SMAGT | 1 | 0 | 0 | 0 | 0 | Sign Magnitude/Two's Complement Conversion | S |
| PROGS | 1 | 0 | 0 | 0 | 1 | Program Slice | - |

Z BUS CONTROL

| ZBUS SOURCE |  |  |
| :---: | :---: | :---: |
| MNEMONIC | ZSEL | SOURCE |
| F | 0 | F Bus |
| Y | 1 | Y Bus |


| ZERO DETECT SOURCE |  |  |
| :---: | :---: | :---: |
| MNEMONIC | ZD | SOURCE |
| $F$ | 0 | F Bus |
| $Y$ | 1 | Y Bus |


| B RAM DEST |  |  |
| :---: | :---: | :---: |
| MNEMONIC | BSEL | SOURCE |
| $Z$ | 0 | Z Bus |
| DB | 1 | DB Bus |


| FUNNEL SHIFT OPERATIONS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MNEMONIC |  |  | FUN |  |  | FUNCTION | OPERANDS |
| SMLZ | 0 | 0 | 0 | 0 | 0 | Shift M and fill with 0 | 0, M |
| SNLZ | 0 | 0 | 0 | 0 | 1 | Shift N and fill with 0 | O, N |
| SMLM | 0 | 0 | 0 | 1 | 0 | Shitt M and fill with ML | ML, M |
| SNLM | 0 | 0 | 0 | 1 | 1 | Shift N and fill with ML | ML, N |
| XNM | 0 | 0 | 1 | 0 | 0 | Extract field from | N, M |
| XMN | 0 | 0 | 1 | 0 | 1 | Extract field from | M, N |
| SMAZ | 0 | 0 | 1 | 1 | 0 | Shitt M arithmetic and fill 0 | Sign, M, 0 |
| SNAZ | 0 | 0 | 1 | 1 | 1 | Shift N arithmetic and fill 0 | Sign, N, 0 |
| SMAM | 0 | 1 | 0 | 0 | 0 | Shitt M arithmetic and fill ML | Sign, M, ML |
| SNAM | 0 | 1 | 0 | 0 | 1 | Shift N arithmetic and fill ML | Sign, N, ML |
| BM | 0 | 1 | 0 | 1 | 0 | Barrel shift M | M |
| BN | 0 | 1 | 0 | 1 | 1 | Barrel shitt N | N |
| PM | 0 | 1 | 1 | 0 | 0 | Pass M | M |
| PN | 0 | 1 | 1 | 0 | 1 | Pass N | N |
| PZ | 0 | 1 | 1 | 1 | 0 | Pass all Os | 0 |
| PO | 0 | 1 | 1 | 1 | 1 | Pass all 1 s | 1 |
| SMIZBA | 1 | 0 | 0 | 0 | 0 | Shift $M$ and fill with 0 , Bypass ALU | 0, M |
| SNIZBA | 1 | 0 | 0 | 0 | 1 | Shift N and fill with 0 , Bypass ALU | O, N |
| SMLMBA | 1 | 0 | 0 | 1 | 0 | Shift M and fill with ML, Bypass ALU | ML, M |
| SNLMBA | 1 | 0 | 0 | 1 | 1 | Shift N and fill with ML, Bypass ALU | ML, N |
| XNMBA | 1. | 0 | 1 | 0 | 0 | Extract field from $N$ \& M, Bypass ALU | N, M |
| XMNBA | 1 | 0 | 1 | 0 | 1 | Extract field from M \& N, Bypass ALU | M, N |
| SMAZBA | 1 | 0 | 1 | 1 | 0 | Shift M arith. and fill 0, Bypass ALU | Sign, M, 0 |
| SNAZBA | 1 | 0 | 1 | 1 | 1 | Shitt N arith. and fill 0 , Bypass ALU | Sign, N, 0 |
| SMAMBA | 1 | 1 | 0 | 0 | 0 | Shift M arith. and fill ML, Bypass ALU | Sign, M, ML |
| SNAMBA | 1 | 1 | 0 | 0 | 1 | Shift N arith. and fill ML, Bypass ALU | Sign, N, ML |
| BMBA | 1 | 1 | 0 | 1 | 0 | Barrel shift M. Bypass ALU | M |
| BNBA | 1 | 1 | 0 | 1 | 1 | Barrel shift N, Bypass ALU | N |
| POCM | 1 | 1 | 1 | 0 | 0 | Pass 1s Complement of $M$ | M |
| POCN | 1 | 1 | 1 | 0 | 1 | Pass 1s Complement of N | N |
| PMFM | 1 | 1 | 1 | 1 | 0 | Pass M and fill ML bit from Bit0 to SP | M |
| PNFM | 1 | 1 | 1 | 1 | 1 | Pass N and fill ML from Bito to SP | N |

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.8 | 1.8 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, 1=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1 \mathrm{~N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 10 | pF |
| $\mathrm{C}_{1 / 0}{ }^{(2)}$ | $\mathrm{I} /$ O Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 15 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.
2. Includes only output pins.

## DC ELECTRICAL CHARACTERISTICS

| $\begin{array}{ll} T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} & V_{C C}=5.0 \mathrm{~V} \pm 5 \% \text { (Commercial) } \\ T_{A}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} & V_{C C}=5.0 \mathrm{~V} \pm 10 \% \text { (Military) } \end{array}$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Level ${ }^{(4)}$ | $V_{C C}=$ Max. |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {LI }}$ | Input LOW Level (4) | $V_{C C}=$ Min. |  | - | - | 0.8 | V |
| ${ }_{1 / H}$ | Input HIGH Current | $V_{C C}=M_{\text {ax }} ., V_{V_{N}}=V_{C C}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $1 /$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | - | - | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{L L} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{C C}$ | - | V |
|  |  |  | $\mathrm{b}_{\mathrm{H}}=-6 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{l}_{\mathrm{H}}=-8 \mathrm{~mA} \mathrm{COM}$ ' | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathrm{VN}}=V_{i H} \text { or } V_{\mathrm{LL}} \end{aligned}$ | $\mathrm{bL}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  |  | $\mathrm{bL}=12 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{loL}=15 \mathrm{~mA}$ COM ${ }^{\text {L }}$. | - | 0.3 | 0.5 |  |
| 102 | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $\mathrm{V}_{0}=0 \mathrm{~V}$ | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=V_{\text {cC }}$ (Max.) | - | 0.1 | 10 |  |
| los | Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}^{(3)}$ |  | -15 | - | - | mA |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.

## DC ELECTRICAL CHARACTERISTICS (Cont'd)

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$V_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {ICCOH}}$ | Quiescent Power Supply Current $C P=H$ | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{HH}} \geq V_{\mathrm{HC}}, V_{\mathrm{IL}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=0, C P=V_{\mathrm{C}} \end{aligned}$ |  | - | - | - | mA |
| ICCOL | Quiescent Power Supply Current $C P=L$ | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{HH}} \geq V_{\mathrm{HC}} . V_{\mathrm{HL}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=0, C P=0 \mathrm{~V} \end{aligned}$ |  | - | - | - | mA |
| ${ }^{1} \mathrm{COT}$ | Quiescent Input Power Supply ${ }^{(5)}$ Current (per Input @ TTL High) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} . \mathrm{V}_{\mathrm{LL}}=3.4 \mathrm{~V}, \mathrm{fCP}=0$ |  | - | - | - | mA |
| ${ }^{1} \mathrm{CCD}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=M a x . \\ & V_{H C} \leq V_{\mathrm{H}}, V_{\mathrm{L}} \leq V_{\mathrm{LC}} \\ & \text { Outputs Open, } \overline{O E}=0 V \end{aligned}$ | MIL. | - | - | - | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
|  |  |  | COM'L. | - | - | - |  |
| 'cc | Total Power Supply Current ${ }^{(6)}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\text { Max., } \mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHZ} \\ & \text { Outputs Open, } \mathrm{OE}=0 \mathrm{~V} \\ & 50 \% \text { Duty cycle } \\ & \mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{IH}} \mathrm{~V}_{\mathrm{IL}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | MIL. | - | - | - | mA |
|  |  |  | COM'L. | - | - | - |  |
|  |  | $V_{c c}=M a x ., f_{c e}=10 \mathrm{MHz}$ <br> Outputs Open, OE = OV <br> 50\% Duty cycle $\mathrm{V}_{\mathrm{IH}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.4 \mathrm{~V}$ | MIL. | - | 300 | 400 |  |
|  |  |  | COM'L. | - | 250 | 350 |  |

## NOTES:

5. Iccot is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $l_{\mathrm{ccoch}}$, then dividing by the total number of inputs.
6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{\mathrm{CC}}=I_{\mathrm{CCOH}}\left(\mathrm{CD}_{\mathrm{H}}\right)+I_{\mathrm{CCOL}}\left(1-\mathrm{CD}_{\mathrm{H}}\right)+I_{\mathrm{CCT}}\left(\mathrm{N}_{\mathrm{T}} \times \mathrm{D}_{\mathrm{H}}\right)+I_{\mathrm{CCD}}\left(f_{\mathrm{CP}}\right)$
$C D_{H}=$ Clock duty cycle high period
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle TTL high period $\mathrm{N}_{\mathrm{IN}}=3.4 \mathrm{~V}$ )
$N_{T}=$ Number of dynamic inputs driven at TTL levels
$f_{C P}=$ Clock Input frequency

## CMOS TESTING CONSIDERATIONS

Special test board considerations must be taken into account when applying high-speed CMOS products to the automatic test environment. Large output currents are being switched in very short periods and proper testing demands that test set-ups have minimized inductance and guaranteed zero voltage grounds. The techniques listed below will assist the user in obtaining accurate testing results:

1) All input pins should be connected to a voltage potential during testing. If left floating, the device may oscillate, causing improper device operation and possible latchup.
2) Placement and value of decoupling capacitors is critical. Each physical set-up has different electrical characteristics and it is recommended that various decoupling capacitor sizes be experimented with. Capacitors should be positioned using the minimum lead lengths. They should also be distributed to decouple power supply lines and be placed as close as possible to the DUT power pins.
3) Device grounding is extremely critical for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is necessary. The ground plane must be sustained from the performance board to the DUT interface board and wiring unused interconnect pins to the ground plane is recommended. Heavy gauge stranded wire should be used for power wiring, with twisted pairs being recommended for minimized inductance.
4) To guarantee data sheet compliance, the input thresholds should be tested per input pin, in a static environment. To aliow for testing and hardware-induced noise, IDT recommends using $\mathrm{V}_{\mathrm{IL}} \leq O \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IH}} \geq 3 \mathrm{~V}$ for AC tests.

IDT49C404 PROPAGATION DELAYS ${ }^{(1)}$
$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, V_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%$

| TO OUTPUT |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FROM INPUT | Y |  |  | ZERO |  |  | DCMP |  |  | STATUS FLAGS |  | UNIT |
|  | ALU only | FS only | $\begin{aligned} & \mathrm{ALU} \\ & \& \mathrm{FS} \end{aligned}$ | ALU only | $\begin{gathered} \text { FS } \\ \text { only } \end{gathered}$ | $\begin{aligned} & \text { ALU } \\ & \& F S \end{aligned}$ | $\begin{aligned} & \text { ALU } \\ & \text { only } \end{aligned}$ | FS only | $\begin{aligned} & \text { ALU } \\ & \text { \& FS } \end{aligned}$ | ALU only | ALU \& FS |  |
| A, B, Q, T | 55 | 55 | 75 | 58 | 58 | 78 | - | - | - | 40 | 54. | ns |
| DA, DB | 37 | 37 | 56 | 40 | 40 | 60 | - | - | - | 40 | 34 | ns |
| NSEL, MSEL, MS, NS, OEA, OEB | - | - | - | - | - | - | - | -» | - | \%. | \% | ns |
| MSK, FS, STR, W | - | - | - | - | - | - | - | - | - | - | - | ns |
| ALU | - | - | - | - | - | - | - | - | $\stackrel{ }{*}$ | - | - | ns |
| $\mathrm{C}_{0}$ | - | - | 36 | - | - | -4. | - | . | - | - | - | ns |
| MRG, ZD | - | - | - | - | - | - | - | - | - | - | - | ns |
| Y | - | - | - | - | -.. | - | - | - | - | - | - | ns |

NOTE:

1. On any given cycle, an arithmetic operation without a shiftoperation can be performed (AL.U only) or a shift operation without an arithmetic operation can be performed (FS only) or, finally, both operations in series in one single cycle (ALU' + FS).

SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT)

|  | CP: |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT | SET-UP TIME BEFORE H-L | HOLD TIME <br> AFTER H-L | SET-UP TIME BEFORE L-H | HOLD TIME AFTER L-H | UNIT |
| A, B, T, $Q$ Address <br> (Source or Destination) | 18 | 0 | - | 1 | ns |
| DA, DB | - | - | - | 0 | ns |
| $\mathrm{C}_{0}, \mathrm{M} /$ /s, | - | - | - | 1 | ns |
| lunes | - | - | - | 0 | ns |
| Y | - | - | - | 0 | ns |

## IDT49C404A PROPAGATION DELAYS ${ }^{(1)}$

$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}, V_{C C}=+5 \mathrm{~V} \pm 5 \%$

| TO OUTPUT |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Y |  |  | ZERO |  |  | DCMP |  |  | STATUS <br> FLAGS: |  | UNIT |
| FROM INPUT | $\begin{aligned} & \hline \text { ALU } \\ & \text { only } \end{aligned}$ | $\begin{gathered} \text { FS } \\ \text { only } \end{gathered}$ | $\begin{aligned} & \text { ALU } \\ & \& \mathrm{FS} \end{aligned}$ | $\begin{aligned} & \hline \text { ALU } \\ & \text { only } \end{aligned}$ | $\begin{gathered} \text { FS } \\ \text { only } \end{gathered}$ | $\begin{aligned} & \text { ALU } \\ & \& \mathrm{FS} \end{aligned}$ | $\begin{aligned} & \text { ALU } \\ & \text { only } \end{aligned}$ | $\begin{gathered} \text { FS } \\ \text { only } \end{gathered}$ | $\begin{aligned} & \text { ALU } \\ & \& \mathrm{FS} \end{aligned}$ | $\begin{aligned} & \text { ALU } \\ & \text { only } \end{aligned}$ | $\begin{aligned} & \text { ALU } \\ & \& \end{aligned}$ |  |
| A, B, Q, T | - | - | - | - | - | - | - | - | - | … | $\stackrel{\square}{*}$ | ns |
| DA, DB | - | - | - | - | - | - | - | - | - | $\checkmark$ | - | ns |
| NSEL, MSEL, MS, NS, OEA, OEB | - | - | - | - | - | - | - | - |  | $\stackrel{ }{2}$ | $\%_{1}{ }_{\text {\% }}$ | ns |
| MSK, FS, STR, W | - | - | - | - | - | - | - | - | $\cdots$ | $\stackrel{\square}{-}$ | - | ns |
| ALU | - | - | - | - | - | - | . | - | $\stackrel{ }{+}$ | - | - | ns |
| $\mathrm{C}_{0}$ | - | - | - | - | - | -\% | - | $\stackrel{ }{3}$ | $\stackrel{\square}{\square}$ | - | - | ns |
| MRG, ZD | - | - | - | - | - | - | - | - | - | - | - | ns |
| Y | - | - | - | - | -\% | . | - | , - | - | - | - | ns |

NOTE:

1. On any given cycle, an arithmetic operation without a shift operation can be performed (ALU only) or a shift operation without an arithmetic operation can be performed (FS only) or, finally, both operations in series in one single cycle (ALU + FS).

SET-UP AND HOLD TIMES RELATIVE TO CLOCK (CP INPUT)

|  | CP: |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT | SET-UP TIME BEFORE H-L | HOLD TIME AFTER H-L | SET-UP TIME BEFORE L-H | HOLD TIME AFTER L-H | UNIT |
| A, B, T, $Q$ Address (Source or Destination) | - | - | - | - | ns |
| DA, DB | - | - | - | - | ns |
| $\mathrm{C}_{0}, \mathrm{M}_{1} / \stackrel{\text { a }}{ }$ | - | - | - | - | ns |
| lines | - | - | - | - | ns |
| Y | - | - | - | - | ns |

## TEST LOAD CIRCUIT



Figure 1. Switching Test Circuits (All Outputs)

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |

## SWITCH POSITION

| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All Other Outputs | Open |

DEFINITIONS
$C_{L}=$ Load capacitance: includes jig and probe capacitance
$R_{T}=$ Termination resistance: should be equal to $Z_{O U T}$ of the
Pulse Generator

## ORDERING INFORMATION

IDT

 | BLANK | Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$ |
| :--- | :--- |
| B | $\begin{array}{l}\text { Military }\left(-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}\right) \\ \text { Compliant to MIL-STD-883, Class B }\end{array}$ |
| $\begin{array}{ll}\text { PG } & \begin{array}{l}\text { 208-pin Plastic Pin Grid Array } \\ \text { G }\end{array} \\ \begin{array}{ll}498 \text {-pin Pin Grid Array }\end{array} \\ 49 \mathrm{C} 404 \mathrm{~A} & \begin{array}{l}\text { 32-Bit CMOS Microprogram Microprocessor } \\ \text { High-Speed } 32-\text {-iit CMOS Microprogram }\end{array}\end{array}$ |  |



MICROSLICE ' ${ }^{\text {m }}$ PRODUCT

## FEATURES:

- 16-bit wide address path
- Address up to 65,536 words of microprogram memory
- 16-bit loop counter
- Pre-settable down-counter for counting loop iterations and repeating instructions
- Low-power CEMOS ${ }^{\text {TM }}$
- Icc (max.) Military: 90 mA Commercial: 75mA
- Fast
- IDT49C410 meets 2910A speeds
- IDT49C410A 30\% speed upgrade
- 33-deep stack
- Accommodates highly nested microcode
- 16 powerful microinstructions
- Executes 16 sequence control instructions
- Available in 48 -pin 600 mil plastic and sidebraze, 48 -pin 400 mil SHRINK-DIP, 48-pin LCC, 52-pin PLCC and 48-pin Flatpack
- Three enables control branch address sources
- Four address sources
- 2901A instruction compatibility
- Military product available compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT49C410s are architecture and function code compatible to the 2901A with an expanded 16-bit address path, thus allowing for programs up to 65,536 words in length. They are microprogram address sequencers intended for controlling the sequence of execution of microinstructions stored in microprogram memory. Besides the capability of sequential access, they provide conditional branching to any microinstruction within their 65,536 microword range.

The 33-deep stack provides microsubroutine return linkage and looping capability. The deep stack can be used for highly nested microcode applications. Microinstruction loop count control is provided with a count capacity of 65,536 .

During each microinstruction, the microprogram controller provides a 16-bit address from one of four sources: 1) the microprogram address register ( $\mu \mathrm{PC}$ ), which usually contains an address one greater than the previous address; 2) an external (direct) input ( $D$ ); 3) a register/counter ( $R$ ) retaining data loaded during a previous microinstruction; or 4) a last-in/first-out stack (F).

The IDT49C410s are fabricated using CEMOS, a CMOS technology designed for high performance and high reliability.

The IDT49C410s are pin-compatible, performance-enhanced, easily upgradable versions of the 2901A.

The IDT49C410s are available in 48 -pin DIPs ( 600 mil $\times 100 \mathrm{mil}$ centers or space-saving 400 mil $\times 70$ mil centers), $48-\mathrm{pin}$ LCC, 52 -pin PLCC and 48 -pin flatpacks.

## PIN CONFIGURATION




CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## LCC TOP VIEW

## IDT49C410 PIN DESCRIPTIONS

| PIN NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{D}_{1}$ | 1 | Direct input to register/counter and multiplexer, $D_{0}$ is LSB. |
| 1 | 1 | Selects one of sixteen instructions. |
| $\overline{\mathrm{CC}}$ | 1 | Used as test criterion. Pass test is a LOW on CC. |
| $\overline{\text { CCEN }}$ | 1 | Whenever the signal is HIGH, $\overline{\mathrm{CC}}$ is ignored and the part operates as though $\overline{C C}$ were true (LOW). |
| Cl | 1 | Low order carry input to incrementer for microprogram counter. |
| $\overline{\mathrm{RLD}}$ | 1 | When LOW forces loading of register/counter regardless of instruction or condition. |
| $\overline{O E}$ | 1 | Three-state control of $Y_{1}$ outputs. |
| CP | 1 | Triggers all internal state changes at LOW-to-HIGH edge. |
| $Y_{1}$ | 0 | Address to microprogram memory. $Y_{0}$ is LSB, $\mathrm{Y}_{15}$ is MSB. |
| $\overline{\text { FULL }}$ | 0 | Indicates that 33 items are on the stack. |
| PL | 0 | Can select \#1 source (usually Pipeline Register) as direct input source. |
| $\overline{\text { MAP }}$ | 0 | Can select \#2 source (usually Mapping PROM or PLA) as direct input source. |
| $\overline{\text { VECT }}$ | 0 | Can select \#3 source (for example, Interrupt Starting Address) as direct input source. |



## PRODUCT DESCRIPTION

The IDT49C410s are high-performance CMOS microprogram sequencers that are intended for use in very high-speed microprogrammable microprocessor applications. The sequencers allow for direct control of up to 64 K words of microprogram.

The heart of the microprogram sequencer is a 4 -input multiplexer that is used to select one of four address sources to select the next microprogram address. These address sources include the register/counter, the direct input, the microprogram counter or the stack as the source for the address of the next microinstruction.

The register/counter consists of sixteen D-type flip-flops which can contain either an address or a count. These edge-triggered flip-flops are under the control of a common clock enable as well as the four microinstruction control inputs. When the load control ( $\overline{R D L}$ ) is LOW, the data at the D-inputs is loaded into this register on the LOW-to-HIGH transition of the clock. The output of the register/ counter is available at the multiplexer as a possible next address source for the microcode. Also, the terminal count output associated with the register/counter is available at the internal instruction PLA to be used as a condition code input for some of the microinstructions. The IDT49C410s contain a microprogram counter that usually contains the address of the next microinstruction compared to that currently being executed. The microprogram counter actually consists of a 16-bit incrementer followed by a 16 -bit register. The microprogram counter will increment the address coming out of the sequencer going to the microprogram memory if the carry-in input to this counter is HIGH; otherwise, this address will be loaded into the microprogram counter. Normally, this carry-in input is set to the logic HIGH state so that the incrementer will be active. Should the carry input be set LOW, the same address is loaded into the microprogram counter. This is a technique that can be used to allow execution of the same microinstruction several times.

There are sixteen D-inputs on the IDT49C410s that go directly to the address multiplexer. These inputs are used to provide a branch address that can come directly from the microcode or some other external source. The fourth input available to the multiplexer for next address control is the 33 -deep, 16 -bit wide LIFO stack. The LIFO stack provides return address linkage for subroutines and loops. The IDT49C410s contain a built-in stack pointer that always points to the last stack location written. This allows for stack reference operations, usually called loops, to be performed without popping the stack.

The stack pointer internal to the IDT49C410s is actually an up/ down counter. During the execution of microinstructions one, four and five, the PUSH operation may occur depending on the state of the condition code input. This causes the stack pointer to be incremented by one and the stack to be written with the required return
linkage (the value contained in the microprogram counter). On the microprogram cycle following the PUSH, this new return linkage data that was in the microprogram counter is now at the new location pointed to by the stack pointer. Thus, any time the multiplexer looks at the stack, it will see this data on top of the stack.

During five different microinstructions, a pop operation associated with the stack may occur. If the pop occurs, the stack pointer is decremented at the next LOW-to-HIGH transition of the clock. A pop decrements the stack pointer which is the equivalent of removing the old information from the top of the stack.

The IDT49C410s are designed so that the stack pointer linkage allows any sequence of pushes, pops or stack references to be used. The depth of the stack can grow to a full 33 locations. After a depth of 33 is reached, the FULL output goes LOW. If further PUSHes are attempted when the stack is full, the stack information at the top of the stack will be destroyed but the stack pointer will not end around. It is necessary to initialize the stack pointer when power is first turned on. This is performed by executing a RESET instruction (instruction 0 ). This sets the stack pointer to the stack empty position-the equivalent depth of 0 . Similarly, a pop from an empty stack may place unknown data on the $Y$ outputs, but the stack pointer is designed so as not to end around. Thus, the stack pointer will remain at the 0 or stack empty location if a pop is executed while the stack is already empty.

The IDT49C410s' internal 16-bit register/counter is used during microinstructions eight, nine and fifteen. During these instructions, the 16-bit counter acts as a down counter and the terminal count (count $=0$ ) is used by the internal instruction PLA as an input to control the microinstruction branch test capability. The design of the internal counter is such that, if it is preloaded with a number $N$ and then this counter is used in a microprogram loop, the actual sequence in the loop will be executed $N+1$ times. Thus, it is possible to load the counter with a count of 0 and this will result in the microcode being executed one time. The 3-way branch microinstruction, instruction 15, uses both the loop counter and the external condition code input to control the final source address from the Y outputs of the microprogram sequencer. This 3-way branch may result in the next address coming from the $D$ inputs, the stack or the microprogram counter.

The IDT49C410s provide a 16-bit address at the Y outputs that are under control of the $\overline{\mathrm{OE}}$ input. Thus, the outputs can be put in the three-state mode, allowing the writable control store to be loaded or certain types of external diagnostics to be executed.

In summary, the IDT49C410s are the most powerful microprogram sequencers currently available. They provide the deepest stack, the highest performance and the lowest power dissipation for today's microprogrammed machine design.

FIGURE 1. IDT49410 FLOW DIAGRAMS


## IDT49C410 OPERATION

The IDT49C410s are CMOS pin-compatible implementations of the Am2910 and Am2910A microprogram sequencers. The IDT49C410 sequencers are functionally identical except that they are 16 bits wide and provide a 33-deep stack to give the microprogrammer more capability in terms of microprogram subroutines and microprogram loops. The definition of each microprogram instruction is shown in the table of instructions. This table shows the results of each instruction in terms of controlling the multiplexer which determines the Y outputs and in controlling the signals that can be used to enable various branch address sources. ( $\overline{\mathrm{PL}}, \overline{\mathrm{MAP}}, \overline{\mathrm{VECT}}$ ). The operation of the register/counter and the 33 -deep stack after the next LOW-to-HIGH transition of the clock are also shown. The internal multiplexer is used to select which of the internal sources is used to drive the $Y$ outputs. The actual value loaded into the microprogram counter is either identical to the Y output or the Y output value is incremented by 1 and placed in the microprogram counter. This function is under the control of the carry input. For each of the microinstruction inputs, only one of the three outputs ( $\overline{\mathrm{PL}}, \overline{\mathrm{MAP}}$ or VECT ) will be LOW. Note that this function is not determined by any of the possible condition code inputs. These outputs can be used to control the three-state selection of one of the sources for the microprogram branches.

Two inputs, $\overline{\mathrm{CC}}$ and $\overline{\mathrm{CCEN}}$, can be used to control the conditional instructions. These are fully defined in the table of instructions. The $\overline{\mathrm{RLD}}$ input can be used to load the internal register/ counter at any time. When this input is LOW, the data at the $D$ inputs will be loaded into this register/counter on the LOW-to-HIGH transition of the clock.Thus, the $\overline{R L D}$ input overrides the internal hold or decrement operations specified by the various microinstructions. The $\overline{O E}$ input is normally LOW and is used as the three-state enable for the Y outputs. The internal stack in the IDT49C410s is a last-in/first-out memory that is 16 bits in width and 33 words deep. It has a stack pointer that addresses the stack and always points to the value currently on the top of the stack. When instruction 0 (RESET) is executed, the stack pointer is initialized to the top of the stack which is, by definition, the stack empty condition. Thus, the contents of the top of the stack are undefined until the forced PUSH occurs. A pop performed while the stack is empty will not change the stack pointer in any way; however, it will result in unknown data at the Y outputs.

By definition, the stack is full any time 33 more PUSHes than pops have occurred since the stack was last empty. When this happens, the FULL flag will go LOW. This signal first goes LOW on the microcycle after the 33 pushes occur. When this signal is LOW, no additional pushes should be attempted or the information on the top of the stack will be lost.

## THE IDT49C410 INSTRUCTION SET

This data sheet contains a block diagram of the IDT49C410 microprogram sequencers. As can be seen, the devices are controlled by a 4-bit microinstruction word $\left(I_{3}-I_{0}\right)$. Normally, this word is supplied from one 4-bit field of the microinstruction word associated with the entire state machine system. These four bits provide for the selection of one of the sixteen powerful instructions associated with selecting the address of the next microinstruction. Unused Y outputs can be left open; however, the corresponding most significant D inputs should be tied to ground for smaller microwords. This is necessary to make sure the internal operation of the counter is proper should less than 64 K of microcode be implemented. As shown in the block diagram, the internal instruction PLA uses the four instruction inputs, as well as the $\overline{\mathrm{CC}}, \overline{\mathrm{CCEN}}$ and the internal counter $=0$ line for controlling the sequencer. This internal instruction PLA provides all of the necessary internal control signals to control each particular part of the microprogram sequencer. The next address at the Y outputs of the IDT49C410s can be from one of four sources. These include the internal
microprogram counter; the last-in/first-out stack; the register/ counter and the direct inputs.

The following paragraphs will describe each instruction associated with the IDT49C410s. As a part of the discussion, an example of each instruction is shown in Figure 1. The purpose of the examples is to show microprogram flow. Thus, in each example the microinstruction currently being executed has a circle around it. That is, this microinstruction is assumed to be the contents of the pipeline register at the output of the microprogram memory. In these drawings, each of the dots refers to the time that the contents of the microprogram memory word would be in the pipeline register and is currently being executed.

## INSTRUCTION O- <br> JUMP 0 (JZ)

This instruction is used at power-up time or at any restart sequence when the need is to reset the stack pointer and jump to the very first address in microprogram memory. The Jump 0 instruction does not change the contents of the register/counter.

## INSTRUCTION 1- <br> CONDITIONAL JUMP TO SUBROUTINE (CJS)

The Conditional Jump to Subroutine instruction is the one used to call microprogram subroutines. The subroutine address will be contained in the pipeline register and presented at the $D$ inputs. If the condition code test is passed, a branch is taken to the subroutine. Referring to the flow diagram for the IDT49C410s shown in figure 1, we see that the content of the microprogram counter is 68 . This value is pushed onto the stack and the top of the stack pointer is incremented. If the test is failed, then this conditional Jump to Subroutine instruction behaves as a simple continue. That is, the contents of microinstruction address 68 are executed next.

## INSTRUCTION 2- <br> JUMP MAP (JMAP)

This sequencer instruction can be used to start different microprogram routines based on the machine instruction opcode. This is typically accomplished by using a mapping PROM as an input to the $D$ inputs on the microprogram sequencer. The JMAP instruction branches to the address appearing on the $D$ inputs. In the flow diagram shown in Figure 1, we see that the branch actually will be to the contents of microinstruction 85 and this instruction will be executed next.

## INSTRUCTION 3- <br> CONDITIONAL JUMP PIPELINE (CJP)

The simplest branching control available in the IDT49C410 microprogram sequencers is that of Conditional Jump to Address. In this instruction, the jump address is usually contained in the microinstruction pipeline register and presented to the Dinputs. If the test is passed, the jump is taken. If the test fails, this instruction executes as a simple continue. In the example shown in the flow diagram of Figure 1, we see that, if the test is passed, the next microinstruction to be executed is the contents of address 25 . If the test is failed, the microcode simply continues to the contents of the next instruction.

## INSTRUCTION 4PUSH/CONDITIONAL LOAD COUNTER (PUSH)

With this instruction, the counter can be conditionally loaded during the same instruction that pushes the current value of the microprogram counter on to the stack. Under any condition independent of the conditional testing, the microprogram counter is pushed on to the stack. If the conditional test is passed, the counter will be loaded with the value on the $D$ inputs to the sequencer. If the
test fails, the contents of the counter will not change. The PUSH/ Conditional Load Counter instruction is used in conjunction with the loop instruction (Instruction 13), the repeat file based on the
counter instruction (Instruction 9) or the 3-way branch instruction (Instruction 15).

## IDT49C410 INSTRUCTION OPERATIONAL SUMMARY

| $\mathrm{I}_{3}-\mathrm{I}_{0}$ | MNEMONIC | CC | COUNTER TEST | STACK | ADDRESS SOURCE | REGISTER/ COUNTER | ENABLE SELECT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | JZ | X | X | CLEAR | 0 | NC | $\overline{\mathrm{P}} \mathrm{L}$ |
| 1 | CJS | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \text { PUSH } \\ & \text { NC } \end{aligned}$ | $\begin{gathered} D \\ P C \end{gathered}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\begin{aligned} & \overline{\mathrm{PL}} \\ & \hline \mathrm{PL} \end{aligned}$ |
| 2 | JMAP | X | X | NC | D | NC | $\overline{\mathrm{MAP}}$ |
| 3 | CJP | $\begin{aligned} & \hline \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\begin{gathered} \mathrm{D} \\ \mathrm{PC} \end{gathered}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ | $\frac{\overline{P L}}{P L}$ |
| 4 | PUSH | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \end{aligned}$ | $\begin{aligned} & \text { PUSH } \\ & \text { PUSH } \end{aligned}$ | $\begin{aligned} & \hline \mathrm{PC} \\ & \mathrm{PC} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { LOAD } \\ & \text { NC } \\ & \hline \end{aligned}$ | $\overline{P L}$ |
| 5 | JSRP | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \text { PUSH } \\ & \text { PUSH } \end{aligned}$ | $\begin{aligned} & \hline \mathrm{D} \\ & \mathrm{R} \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ | $\overline{\overline{P L}}$ |
| 6 | CJV | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{D} \\ & \mathrm{PC} \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\overline{\text { VECT }}$ |
| 7 | JRP | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{D} \\ & \mathrm{R} \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\overline{\overline{P L}}$ |
| 8 | RFCT | $\begin{aligned} & \hline x \\ & x \end{aligned}$ | $\stackrel{=0}{N O T}=0$ | $\begin{aligned} & \text { POP } \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & \text { PC } \\ & \text { STACK } \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { DEC } \end{aligned}$ | $\overline{\overline{P L}}$ |
| 9 | RPCT | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\stackrel{=0}{=0}$ | $\begin{aligned} & \hline \text { NC } \\ & \text { NC } \end{aligned}$ | $\begin{gathered} \hline \mathrm{PC} \\ \mathrm{D} \end{gathered}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{DEC} \end{aligned}$ | $\frac{\overline{P L}}{P L}$ |
| 10 | CRTN | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \hline \text { POP } \\ & \text { NC } \end{aligned}$ | STACK PC | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\overline{\overline{P L}}$ |
| 11 | CJPP | $\begin{aligned} & \text { PASS } \\ & \text { FAAll } \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \text { POP } \\ & \text { NC } \end{aligned}$ | $\begin{aligned} & D \\ & \text { PC } \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\overline{P L}$ |
| 12 | LDCT | X | X | NC | PC | LOAD | $\overline{\text { PL }}$ |
| 13 | LOOP | $\begin{aligned} & \text { PASS } \\ & \text { FAIL } \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \text { POP } \\ & \text { NC } \end{aligned}$ | $\begin{gathered} \text { PC } \\ \text { STACK } \end{gathered}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ | $\overline{\text { PL }}$ |
| 14 | CONT | X | X | NC | PC | NC | $\overline{\mathrm{PL}}$ |
| 15 | TWB | PASS PASS FAIL FAIL | $\begin{aligned} &=0 \\ & \text { NOT }=0 \\ &=0 \\ & \text { NOT }=0 \end{aligned}$ | POP POP POP NC |  | $\begin{aligned} & \text { NC } \\ & \mathrm{DEC} \\ & N C \\ & D E C \\ & \hline \end{aligned}$ | $\frac{\overline{P L}}{\frac{P L}{P L}}$ |

NC = No Change; DEC $=$ Decrement

## INSTRUCTION 5- <br> CONDITIONAL JUMP TO SUBROUTINE R/PL (JSRP)

Subroutines may be called by a Conditional Jump Subroutine from the internal register or from the external pipeline register. In this instruction, the contents of the microprogram counter are pushed on the stack and the branch address for the subroutine call will be taken from either the internal register/counter or the external pipeline register presented to the D inputs. If the conditional test is passed, the subroutine address will be taken from the pipeline register. If the conditional test fails, the branch address is taken from the internal register/counter. An example of this is shown in the flow diagram of Figure 1.

## INSTRUCTION 6- <br> CONDITIONAL JUMP VECTOR (CJV)

The Conditional Jump Vector instruction is similar to the Jump Map instruction in that it allows a branch operation to a microinstruction, as defined from some external source. This instruction is similar to the Jump Map instruction except that it is conditional. The Jump Map instruction is unconditional. If the conditional test is passed, the branch is taken to the new address on the $D$ inputs. If
the conditional test is failed, no branch is taken but rather the microcode simply continues to the next sequential microinstruction. When this instruction is executed, the VECT output is LOW unconditionally. Thus, an external 16 -bit field can beenabled on to the D inputs of the microprogram sequencer.

## INSTRUCTION 7- <br> CONDITIONAL JUMP R/PL (JRP)

The Conditional Jump register/counter or external pipeline register always causes a branch in microcode. This jump will be to one of two different locations in the microcode address space. If the test is passed, the jump will be to the address presented on the $D$ inputs to the microprogram sequencer. If the conditional test fails, the branch will be to the address contained in the internal register/counter.

## INSTRUCTION 8- <br> REPEAT LOOP COUNTER NOT EQUAL TO 0 (RFCT)

This instruction utilizes the loop counter and the stack to implement microprogrammed loops. The start address for the loop would be initialized by using the PUSH/conditional load counter
instruction. Then, when the repeat loop instruction is executed, if the counter is not equal to 0 , the next microword address will be taken from the stack. This will cause a loop to be executed as shown in the Figure 1 flow diagram. Each time the microcode sequence goes around the loop, the counter is decremented. When the counter reaches 0 , the stack will be popped and the microinstruction address will be taken from the microprogram counter. This instruction performs a timed wait or allows a single sequence to be executed to the desired number of times. Remember, the actual number of loops performed is equal to the value in the counter plus 1.

## INSTRUCTION 9- <br> REPEAT PIPELINE, COUNTER NOT EQUAL TO 0 (RPCT)

This instruction is another technique for implementing a loop using the counter. Here, the branch address for the loop is contained in the pipeline register. This instruction does not use the stack in any way as a part of its implementation. As long as the counter is not equal to 0 , the next microword address will be taken from the D inputs of the microprogram sequencer. When the counter reaches 0 , the internal multiplexer will select the address source from the microprogram counter, thus causing the microcode to continue on and leave the loop.

## INSTRUCTION 10CONDITIONAL RETURN (CRTN)

The Conditional Return instruction is used for terminating subroutines. The fact that it is conditional allows the subroutine either to be ended or continue. If the conditional test is passed, the address of the next microinstruction will be taken from the stack and it will be popped. If the conditional test fails, the next microinstruction address will come from the internal microprogram counter. This is depicted in the flow diagram of Figure 1. It is important to remember that every subroutine call must somewhere be followed by a return from subroutine call in order to have an equal number of pushes and pops on the stack.

## INSTRUCTION 11 CONDITIONAL JUMP PIPELINE AND POP (CJPP)

The Conditional Jump Pipeline and Pop instruction is a technique for exiting a loop from within the middle of the loop. This is depicted fully in the flow diagrams for the IDT49C410s as shown in Figure 1. The conditional test input for this instruction results in a branch being taken if the test is passed. The address selected will be that on the Dinputs to the microprogram sequencer and since the loop in being terminated, the stack will be popped. Should the test be failed on the conditional test inputs, the microprogram will simply continue to the next address as taken from the microprogram counter. The stack will not be affected if the conditional test input is failed.

## INSTRUCTION 12LOAD COUNTER AND CONTINUE (LDCT)

The Load Counter and Continue instruction is used to place a value of the D inputs in the register/counter and continue to the next microinstruction.

## INSTRUCTION 13TEST END OF LOOP (LOOP)

The Test End of Loop instruction is used as a last instruction in a loop associated with the stack. During this instruction, if the conditional test input is failed, the loop branch address will be that on the stack. Since we may go around the loop a number if times, the stack is not popped. If the conditional test input is passed, the loop is terminated and the stack is popped. Notice that the loop instruction requires a PUSH to be performed at the instruction immediately prior to the loop return address. This is necessary in order to have the correct address on the stack before the loop operation. For this reason, the stack pointer always points to the last thing written on the stack.

## INSTRUCTION 14CONTINUE (CONT)

The Continue instruction is a simple instruction whereby the address for the microinstruction is taken from the microprogram counter. This instruction simply causes sequential program flow to the next microinstruction in microcode memory.

## INSTRUCTION 15- <br> THREE WAY BRANCH (TWB)

The Three Way Branch instruction is used for looping while waiting for a conditional event to come true. If the event does not come true after some number of microinstructions, a branch is taken to another microprogram sequence. This is depicted in Figure 1 showing the IDT49C410 flow diagrams and is also described in full detail in the IDT49C410s' instruction operational summary. Operation of the instruction is such that, any time the external conditional test input is passed, the next microinstruction will be that associated with the program counter and the loop will be left; the stack is also popped. Thus, the external test input overrides the other possibilities. Should the external conditional test input not be true, then the rest of the operation is controlled by the internal counter. If the counter is not equal to 0 , the loop is taken by selecting the address on the top of the stack as the address out of the Y outputs of the IDT49C410s. In addition, the counter is decremented. Should the external conditional test input be failed and the counter also have counted to 0 , then this instruction "times out". The result is that the stack is popped and a branch is taken to the address presented to the D inputs of the IDT49C410 microprogram sequencers. This address is usually provided by the external pipeline register.

## CONDITIONAL TEST

Throughout this discussion we have talked about microcode passing the conditional test. There are actually two inputs associated with the conditional test input. These include the CCEN and the $\overline{\mathrm{CC}}$ inputs. The $\overline{\mathrm{CCEN}}$ input is a condition code enable. Whenever the CCEN input is HIGH, the $\overline{C C}$ input is ignored and the device operates as though the $\overline{C C}$ input were true (LOW). Thus, a fail of the external test condition can be defined as CCEN equalsLOW and $\overline{\mathrm{CC}}$ equals HIGH. A pass condition is defined as a CCEN equal to HIGH or a $\overline{\mathrm{CC}}$ equal to LOW. It is important to recognize the full function of the condition code enable and the condition code inputs in order to understand when the test is passed or failed.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | $\mathbf{1 . 0}$ | 1.0 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 30 | 30 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 7 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

DC ELECTRICAL CHARACTERISTICS
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} \quad \mathrm{V}_{C C}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \quad \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$V_{L C}=0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | Output HIGH Level | Guaranteed Logic High Level ${ }^{(4)}$ |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{ll}}$ | Output LOW Level | Guaranteed Logic Low Level (4) |  | - | - | 0.8 | V |
| $\mathrm{IL}_{1 /}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {., }} \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current | $\mathrm{V}_{C C}=$ Max., $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathrm{VN}}=V_{V H} \text { or } V_{\mathrm{L}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{HC}}$ | - | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{L} \end{aligned}$ | $\mathrm{IOL}=300 \mu \mathrm{~A}$ | - | GND | VLC | V |
|  |  |  | $\mathrm{lOL}^{\text {O }}=20 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA} \mathrm{COM} \mathrm{L}$. | - | 0.3 | 0.5 |  |
| $\mathrm{l}_{\mathrm{oz}}$ | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $\mathrm{V}_{0}=0$ | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=V_{C C}$ (Max.) | - | 0.1 | 10 |  |
| Ios | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=$ Min., $\mathrm{V}_{\text {OUT }}=0 V^{(3)}$ |  | -30 | - | - | mA |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.

DC ELECTRICAL CHARACTERISTICS (Cont'd)
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} \quad \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  | MIN. | TYP.(2) | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICCOH | Quiescent Power Supply Current $C P=H$ (CMOS Inputs) | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{HC}} \leq V_{\mathrm{H}}, V_{\mathrm{LL}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{C}}=0, C \mathrm{CP}=\mathrm{H} \end{aligned}$ |  | - | 35 | 50 | mA |
| 1 lcol | Quiescent Power Supply Current CP = L (CMOS Inputs) | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{HC}} \leq V_{\mathrm{IH}}, V_{\mathrm{LL}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=0, C P=L \end{aligned}$ |  | - | 35 | 50 | mA |
| $l_{\text {cct }}$ | Quiescent Input Power Supply Current (per Input @ TTL High) ${ }^{(5)}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$. , $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}, \mathrm{f}_{\mathrm{CP}}=0$ |  | - | 0.3 | 0.5 | $\begin{aligned} & \mathrm{mA/} \\ & \text { Input } \end{aligned}$ |
| $l_{\text {cco }}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Max} \\ & V_{\mathrm{HC}} \leq V_{\mathrm{LH}}, V_{\mathrm{IL}} \leq \mathrm{VCC}_{\mathrm{C}} \\ & \text { Outputs Open, } \mathrm{OE}=\mathrm{L} \end{aligned}$ | MIL. | - | 1.0 | 3.0 | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ |
|  |  |  | COM'L. | - | 1.0 | 1.5 |  |
| lcc | Total Power Supply Current ${ }^{(6)}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} ., \mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ Outputs Open, $\overline{\mathrm{OE}}=\mathrm{L}$ $C P=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}} \leq \mathrm{V}_{\mathrm{LC}}$ | MIL. | - | 45 | 80 | mA |
|  |  |  | COM'L. | - | 45 | 65 |  |
|  |  | $V_{C C}=$ Max., $^{f_{C P}}=10 \mathrm{MHz}$ Outputs Open, $\overline{\mathrm{OE}}=\mathrm{L}$ CP $=50 \%$ Duty cycle $\mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{LL}} \leq \mathrm{V}_{\mathrm{LC}}$ | MIL. | - | 50 | 90 |  |
|  |  |  | COM'L. | - | 50 | 75 |  |

## NOTES:

5. $I_{\text {CCot }}$ is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $\mathrm{I}_{\mathrm{CcOH}}$, then dividing by the total number of inputs.
6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$k_{C C}=I_{C C O H}\left(C D_{H}\right)+I_{C C O L}\left(1-C_{H}\right)+I_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{C P}\right)$
$C D_{H}=$ Clock duty cycle high period
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle TTL high period $\mathrm{V}_{\mathrm{iN}}=3.4 \mathrm{~V}$ )
$N_{T}=$ Number of dynamic inputs driven at TTL levels
$f_{C P}=$ Clock Input Frequency

## Cinios testing coñsiderátioñs

There are certain testing considerations which must be taken into account when testing high-speed CMOS devices in an automatic environment. These are:

1) Proper decoupling at the test head is necessary. Placement of the capacitor set and the value of capacitors used is critical in reducing the potential erroneous failures resulting from large $V_{c c}$ current changes. Capacitor lead length must be short and as close to the DUT power pins as possible.
2) All input pins should be connected to a voltage potential during testing. If left floating, the device may begin to oscillate causing improper device operation and possible latchup.
3) Definition of input levels is very important. Since many inputs may change coincidentally, significant noise at the device pins may cause the $V_{I L}$ and $V_{I H}$ levels not to be met until the noise has settled. To allow for this testing/board induced noise, IDT recommends using $\mathrm{V}_{\mathrm{IL}} \leq 0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{H}} \geq 3 \mathrm{~V}$ for AC tests.
4) Device grounding is extremely important for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is required. The ground plane must be sustained from the performance board to the DUT interface board. All unused interconnect pins must be properly connected to the ground pin. Heavy gauge stranded wire should be used for power wiring and twisted pairs are recommended to minimize inductance.

IDT49C410A
AC ELECTRICAL CHARACTERISTICS
I. SET-UP AND HOLD TIMES

| INPUTS | $\mathbf{t}_{(\mathrm{s})}$ |  | $\mathbf{t}_{(\mathrm{h})}$ |  | UNIT |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | COM $^{\prime} \mathrm{L}$. | MIL. | COM'L. $^{\prime}$ | MIL. |  |
| $\mathrm{D}_{1} \rightarrow \mathrm{R}$ | 6 | 7 | 0 | 0 | ns |
| $\mathrm{D}_{1} \rightarrow \mathrm{PC}$ | 13 | 15 | 0 | 0 | ns |
| $\mathrm{I}_{0-3}$ | 23 | 25 | 0 | 0 | ns |
| $\overline{\mathrm{CC}}$ | 15 | 18 | 0 | 0 | ns |
| $\overline{\mathrm{CCEN}}$ | 15 | 18 | 0 | 0 | ns |
| $\overline{C l}$ | 6 | 7 | 0 | 0 | ns |
| $\overline{\mathrm{RLD}}$ | 11 | 12 | 0 | 0 | ns |

## II. COMBINATIONAL DELAYS

| INPUTS | Y |  | $\overline{\text { PLL, }} \overline{\text { VECT, }} \overline{\text { MAP }}$ | $\overline{\text { FULL }}$ |  | UNIT |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | COM'L. | MIL. | COM'L. | MIL. | COM'L. |  |  |
| $\mathrm{D}_{0-11}$ | 12 | 15 | - | - | - | - | ns |
| $\mathrm{I}_{0-3}$ | 20 | 25 | 13 | 15 | - | - | ns |
| $\overline{\mathrm{CC}}$ | 16 | 20 | - | - | - | - | ns |
| $\overline{\mathrm{CCEN}}$ | 16 | 20 | - | - | - | - | ns |
| CP | 28 | 33 | - | - | 22 | 25 | ns |
| $\overline{\mathrm{OE}}{ }^{(1)}$ | $10 / 10$ | $13 / 13$ | - | - | - | - | ns |

NOTE:

1. Enable/Disable. Disable times measure to 0.5 V change on outputvoltage level with $C_{L}=5 p F$.

## III. CLOCK REQUIREMENTS

|  | COM'L. | MIL. | UNIT |
| :--- | :---: | :---: | :---: |
| Minimum Clock LOW Time | 18 | 20 | ns |
| Minimum Clock HIGH Time | 17 | 20 | ns |
| Minimum Clock Period | 35 | 40 | ns |

IDT49C410
AC ELECTRICAL CHARACTERISTICS

1. SET-UP AND HOLD TIMES

| INPUTS | $\mathbf{t}_{(s)}$ |  | $\mathbf{t}_{(\mathbf{h})}$ |  | UNIT |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | COM $^{\prime} \mathrm{L}$. | MIL. | COM'L. $^{2}$ | MIL. |  |
| $\mathrm{D}_{1} \rightarrow \mathrm{R}$ | 16 | 16 | 0 | 0 | ns |
| $\mathrm{D}_{1} \rightarrow \mathrm{PC}$ | 30 | 30 | 0 | 0 | ns |
| $\mathrm{I}_{0-3}$ | 35 | 38 | 0 | 0 | ns |
| $\overline{\mathrm{CC}}$ | 24 | 35 | 0 | 0 | ns |
| $\overline{\mathrm{CCEN}}$ | 24 | 35 | 0 | 0 | ns |
| Cl | 18 | 18 | 0 | 0 | ns |
| $\overline{\mathrm{RLD}}$ | 19 | 20 | 0 | 0 | ns |

## II. COMBINATIONAL DELAYS

| INPUTS | Y |  | $\overline{\text { PL, }} \overline{\mathrm{VECT}}, \overline{\text { MAP }}$ | $\overline{\mathrm{FULL}}$ |  | UNIT |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | COM'L. | MIL. | COM'L. | MIL. | COM'L. |  |  |
| $\mathrm{D}_{0-11}$ | 20 | 25 | - | - | - | - | ns |
| $\mathrm{I}_{0-3}$ | 35 | 40 | 30 | 35 | - | - | ns |
| $\overline{\mathrm{CC}}$ | 30 | 36 | - | - | - | - | ns |
| $\overline{\mathrm{CCEN}}$ | 30 | 36 | - | - | - | - | ns |
| CP | 40 | 46 | - | - | 31 | 35 | ns |
| $\overline{\mathrm{OE}}(1)$ | $25 / 27$ | $25 / 30$ | - | - | - | - | ns |

NOTE:

1. Enable/Disable. Disable times measure to 0.5 V change on output voltage level with $C_{L}=5 p F$.

## III. CLOCK REQUIREMENTS

|  | COM'L. | MIL. | UNIT |
| :--- | :---: | :---: | :---: |
| Minimum Clock LOW Time | 20 | 25 | ns |
| Minimum Clock HIGH Time | 20 | 25 | ns |
| Minimum Clock Period | 50 | 51 | ns |

## SWITCHING WAVEFORMS



## IDT49C410 INPUT/OUTPUT <br> INTERFACE CIRCUITRY



Figure 1. Input Structure

TEST LOAD CIRCUIT


Figure 3. Switching Test Circuits

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 3 |

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
Plastic DIP
Sidebraze SHRINK-DIP
Sidebraze DIP
PLCC
LCC
Flatpack
16-Bit Microprogram Sequencer Fast 16-Bit Microprogram Sequencer

20-BIT CMOS
INTERRUPTABLE MICROPROGRAM SEQUENCER

## ADVANCE <br> INFORMATION IDT49C411

- Easy access to internal stacks and registers
- Incorporates address break point detect
- Military product compliant to MIL-STD-883, Class B

DESCRIPTION:
The IDT49C411 is a 20 -bit high-performance CMOS interruptable microprogram sequencer. This flexible, yet fast sequencer is used for controlling the sequence of execution of microinstructions stored in the microprogram memory. It has been optimized for use stored in the microprogram memory. It has been optimized for use tions such as graphics, disk controllers, communications and DSP engines.

Its three bus architecture provides direct address access of up
to 1 megaword of microprogram memory. The IDT49C411 includes such powerful features as a 20 -bit counter/register, multicludes such powerful features as a 20 -bit counter/register, multiplexer and three independent 64 -deep stacks. All three stacks enable the user to perform fast context switches every clock cycle with a maximum throughput latency of two clock cycles.

The IDT49C411 incorporates Serial Protocol Channel (SPC), an on-chip diagnostics feature which allows access to the internal on-chip diagnostics feature which allows access to the internal
stacks and registers. Also included is the provision for breakpoint detection. SPC simply and easily provides for system board and system level design verification, manufacturing test and field maintenance support.

The IDT 49C411 is fabricated using CEMOS ${ }^{\text {TM }}$, IDT's advanced CMOS technology designed for high-performance and highreliability.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B.

- On-chip diagnostics


## FEATURES:

- Interrupt priority handier
- Handles up to 8 interrupts
- Throughput of one interrupt/cycle
- Maximum latency of 2 cycles
- 20-bit wide address path
- Addresses up to 1 Mbyte words of microprogram memory
- Two input address buses (D, A)
- Bidirectional D bus provides access to internal stacks and ALU data path
- Bus A provides convenient input from pipelined register
- 20-bit loop counter
- Presettable down counter for counting loop interations and repeating instructions
- Nested looping using loop stack
- Three independent 64-deep stacks
- Allow for nested subroutines, interrupts and loop counters
- Fast interrupt context switch on every clock cycle
- Multiple condition code inputs
- Eliminates external condition code multiplexer
- Includes ALU status flag inputs
- Provides test and branch on $<$,$\rangle , =, etc.$
- Multiway branch inputs
- Allows for parallel test and branch on multiple inputs
- Incorporates Serial Protocol Channel (SPC ${ }^{\text {TM }}$ )

FUNCTIONAL BLOCK DIAGRAM


CEMOS and SPC are registered trademarks of Integrated Device Technology, Inc.


## MICROSLICE ${ }^{\text {TM }}$ PRODUCT

## FEATURES:

- Low power CEMOS ${ }^{\text {TM }}$
- Military: 100mA (max.)
- Commercial: 85mA (max.)
- Fast
- Data in to error detect

IDT39C60A: 20ns (max.), IDT39C60-1: 25ns (max.)

- IDT39C60: 32ns (max.)
- Data in to corrected data out IDT39C60A: 30ns (max.), IDT39C60-1: 52ns (max.) IDT39C60: 65ns (max.)
- Improves system memory reliability
- Corrects all single-bit errors, detects all double and some triple-bit errors
- Cascadable
- Data words up to 64 bits
- Built-in diagnostics
- Capable of verifying proper EDC operation via software control
- Simplified byte operations
- Fast byte writes possible with separate byte enables
- Available in 48-pin DIP, 52-pin PLCC and LCC, as well as spaceefficient 48 -pin Shrink-DIP ( 70 mil pin centers) and 48 -pin LCC
- Pin-compatible to all versions of the 2960
- Military product available compliant to MIL-STD-883, Class B


## FUNCTIONAL BLOCK DIAGRAM



CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATION



DIP
TOP VIEW
( $600 \mathrm{mil} \times 100 \mathrm{mil}$ CENTERS)
( 400 mil x 70 mil CENTERS)

TOP VIEW
( $560 \mathrm{mil} \times 650 \mathrm{mil}$ )


## PIN DESCRIPTIONS

| PIN NAME | 1/O | DESCRIPTION |
| :---: | :---: | :---: |
| DATA $_{0-15}$ | I/O | 16 bidirectional data lines. They provide input to the Data Input Latch and receive output from the Data Output Latch. DATA $A_{0}$ is the least significant bit; DATA ${ }_{15}$ the most significant. |
| $\mathrm{CB}_{0-6}$ | I | Seven check bit input lines. The check bit lines are used to input check bits for error detection. Also used to input syndrome bits for error correction in 32- and 64-bit configurations. |
| $L E_{\mathbb{I}}$ | 1 | Latch Enable - Data Input Latch. Controls latching of the input data. When HIGH, the Data Input Latch and Check Bit Input Latch follow the input data and input check bits. When LOW, the Data Input Latch and Check Bit Input Latch are latched to their previous state. |
| GENERATE | I | Generate Check Bits input. When this input is LOW, the EDC is in the Check Bit Generate mode. When HIGH, the EDC is in the Detect mode or Correct mode. In the Generate mode, the circuit generates the check bits or partial check bits specific to the data in the Data Input Latch. The generated check bits are placed on the SC outputs. In the Detect or Correct modes the EDC detects single and multiple errors and generates syndrome bits based upon the contents of the Data Input Latch and Check Bit Input Latch. In Correct mode, single-bit errors are also automatically corrected-corrected data is placed at the inputs of the Data Output Latch. The syndrome result is placed on the SC outputs and indicates, in a coded form, the number of errors and the bit-in-error. |
| $\mathrm{SC}_{0-6}$ | 0 | Syndrome/Check Bit outputs. These seven lines hold the check/partial check bits when the EDC is in Generate mode and will hold the syndrome/partial syndrome bits when the device is in Detect or Correct modes. These are 3-state outputs. |
| $\overline{O E}_{S C}$ | 1 | Output Enable - Syndrome/Check Bits. When LOW, the 3-state output lines $\mathrm{SC}_{0-6}$ are enabled. When HIGH, the SC outputs are in the high impedance state. |
| ERROR | 0 | Error Detected output. When the EDC is in Detect or Correct mode, this output will go LOW if one or more syndrome bits are asserted, meaning there are one or more bit errors in the data or check bits. If no syndrome bits are asserted, there are no errors detected and the output will be HIGH. In Generate mode, ERROR is forced HIGH. (In a 64-bit configuration, ERROR must be implemented externally.) |
| MULT ERROR | 0 | Multiple Errors Detected output. When the EDC is in Detect or Correct mode this output, if LOW, indicates that there are two or more bit errors that have been detected. If HIGH, this indicates that either one or no errors have been detected. In Generate mode, MULT ERROR is forced HIGH. (In a 64-bit configuration, MULT ERROR must be implemented externally.) |
| CORRECT | I | Correct input. When HIGH, this signal allows the correction network to correct any single-bit error in the Data Input Latch (by complementing the bit-in-error) before putting it into the Data Output Latch. When LOW, the EDC will drive data directly from the Data Input Latch to the Data Output Latch without correction. |
| LE OUT | 1 | Latch Enable - Data Output Latch. Controls the latching of the Data Output Latch. When LOW, the Data Output Latch is latched to its previous state. When HIGH, the Data Output Latch follows the output of the Data Input Latch as modified by the correction logic network. In Correct mode, single-bit errors are corrected by the network before loading into the Data Output Latch. In Detect mode, the contents of the Data Input Latch are passed through the correction network unchanged into the Data Output Latch. The inputs to the Data Output Latch are disabled with its contents unchanged if the EDC is in Generate mode. |
| $\begin{aligned} & \overline{O E} \text { BYTE }_{0} \\ & \overline{O E} \text { BYTE } \end{aligned}$ | I | Output Enable - Bytes 0 and 1, Data Output Latch. These lines control the 3-state outputs for each of the two bytes of the Data Output Latch. When LOW, these lines enable the Data Output Latch and, when HIGH, these lines force the Data Output Latch into the high impedance state. The two enable lines can be separately activated to enable only one byte of the Data Output Latch at a time. |
| PASS THRU | 1 | Pass Thru input. This line, when HIGH, forces the contents of the Check Bit Input Latch onto the Syndrome/Check Bit outputs ( $\mathrm{SC}_{0-6}$ ) and the unmodified contents of the Data Input Latch onto the inputs of the Data Output Latch. |
| DIAG MODE ${ }_{0-1}$ | 1 | Diagnostic Mode Select. These two lines control the initialization and diagnostic operation of the EDC. |
| CODE $\mathrm{ID}_{0-2}$ | I | Code Identification inputs. These three bits identify the size of the total data word to be processed and which 16-bit slice of larger data words a particular EDC is processing. The three allowable data word sizes are 16,32, and 64 bits and their respective modified Hamming codes are designated 16/22,32/39 and 64/72. Special CODE ID input $001\left(\mathrm{ID}_{2}, I D_{1}, I D_{0}\right)$ is also used to instruct the EDC that the signals CODE $\mathrm{ID}_{0-2}$, DIAG MODE $0-1$, CORRECT and PASSTHRU are to be taken from the diagnostic latch rather than the control lines. |
| LE DIAG | I | Latch Enable - Diagnostic Latch. The Diagnostic Latch follows the 16 -bit data on the input lines when HIGH. When LOW, the outputs of the Diagnostic Latch are latched to their previous states. The Diagnostic Latch holds diagnostic check bits and internal control signals for CODE ID $\mathrm{D}_{0-2}$, DIAG MODE ${ }_{0-1}$, CORRECT and PASSTHRU. |

## PRODUCT DESCRIPTION

The IDT39C60 EDC Unit is a powerful 16-bit cascadable slice used for check bit generation, error detection, error correction and diagnostics. As shown in the Functional Block Diagram, the device consists of the following:

- Data Input Latch
- Data Output Latch
- Diagnostic Latch
- Check Bit Input Latch
- Check Bit Generation Logic
- Syndrome Generation Logic
- Error Detection Logic
- Error Correction Logic
- Control Logic


## DATA INPUT/OUTPUT/DIAGNOSTIC LATCHES

The LEin, Latch Enable input, controls the Data Input Latch which can load 16 bits of data from the bidirectional DATA lines. The input data is used for either check bit generation or error detection/ correction.

The 16 bits of data from the DATA lines can be loaded into the Diagnostic Latch under control of the Diagnostic Latch Enable, LEDIAG, giving check bit information in one byte and control information in the other byte. The Diagnostic Latch is used when in Internal Control mode or in one of the Diagnostic modes.

The Data Output Latch is split into 2 bytes and enabled onto the DATA lines through separate byte control lines. The Data Output Latch stores the result of an error correction operation or is loaded directly from the Data Input Latch under control of the Latch Enable Out (LEout). The PASSTHRU control input determines which data is loaded.

## CHECK BIT GENERATION LOGIC

This block of combinational logic generates 7 check bits using a modified Hamming code from the 16 bits of data input from the Data Input Latch.

## SYNDROME GENERATION LOGIC

This logic compares the check bits generated through the Check Bit Generator with either the check bits in the Check Bit Input Latch or 7 bits assigned in the Diagnostic Latch.

Syndrome bits are produced by an exclusive-OR of the two sets of bits. A match indicates no errors. If errors occur, the syndrome bits canbe decoded to indicate the bit in error, whether 2 errors were detected or 3 or more errors.

## ERROR DETECTION/CORRECTION LOGIC

The syndrome bits generated by the Syndrome Logic are decoded and used to control the ERROR and MULT ERROR outputs. If one or more errors are detected, ERROR goes low. If two or more errors are detected, both ERROR and MULT ERROR go low. Both outputs remain high when there are no errors detected.

For single bit errors, the correction logic will complement (correct) the bit in error, which can then be loaded into the Data Out Latches under the LEour control. If check bit errors need to be corrected, then the device must be operated in the Generate mode.

## CONTROL LOGIC

The control logic determines the specific mode of operation, usually from external control signals. However, the Internal Control mode allows these signals to be provided from the Diagnostic Latch.

## DETAILED PRODUCT DESCRIPTION

The IDT39C60 EDC Unit contains the logic necessary to generate check bits on a 16-bit data input according to a modified Hamming code. The EDC can compare internally generated check bits against those read with the 16-bit data to allow correction of any single bit data error and detection of all double and some triple bit errors. The IDT39C60 can be used for 16-bit data words ( 6 check bits), 32 -bit data words ( 7 check bits) or 64 -bit data words ( 8 check bits).

## CODE AND BYTE SELECTION

The 3 code identification pins, $I D_{2-0}$, are used to determine the data word size from 16, 32 or 64 bits and the byte position of each 16-bit IDT39C60 EDC device.

Code 16/22 refers to a 16 -bit data field with 6 check bits.
Code $32 / 39$ refers to a 32 -bit data field with 7 check bits.
Code 64/72 refers to a 64-bit data field with 8 check bits.
The $\mathrm{ID}_{2-0}$ of 001 is used to place the device in the Internal Control mode as described later in this section.

Table 1 defines all possible identification codes.

## CHECK AND SYNDROME BITS

The IDT39C60 provides either check bits or syndrome bits on the three-state output pins $\mathrm{SC}_{0-6}$. Check bits are generated from a combination of the Data Input bits, while syndrome bits are an Ex-clusive-OR of the check bits generated from read data with the read check bits stored with the data. Syndrome bits can be decoded to determine the single bit in error or that a double error was detected. Some triple bit errors are also detected. The check bits are labeled:

CX, C0, C1, C2, C4
$\mathrm{CX}, \mathrm{C} 0, \mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 4, \mathrm{C} 8$
$\mathrm{CX}, \mathrm{C} 0, \mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 4, \mathrm{C}, \mathrm{C} 16$ for the 8-bit configuration
$\mathrm{CX}, \mathrm{C} 0, \mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 4, \mathrm{C}, \mathrm{C} 16, \mathrm{C} 32$ for the 16 -bit configuration for the 32-bit configuration for the 64-bit configuration
Syndrome bits are similarly labeled SX through S32.

## CONTROL MODE SELECTION

Tables 2 and 3 describe the 9 operating modes of the IDT39C60. The Diagnostic mode pins, DIAG MODE ${ }_{1-0}$, define 4 basic areas of operation, with GENERATE, CORRECT and PASSTHRU, further dividing operation into 8 functions with the $\mathrm{ID}_{2-0}$ defining the ninth mode as the Internal mode.

Generate mode is used to display the check bits on the outputs $\mathrm{SC}_{0-6}$. The Diagnostic Generate mode displays check bits as stored in the Diagnostic Latch.

Detect mode provides an indication of errors or multiple errors on the outputs ERROR and MULT ERROR. Single bit errors are not corrected in this mode. The syndrome bits are provided on the outputs $\mathrm{SC}_{0-6}$. For the Diagnostic Detect mode, the syndrome bits are generated by comparing the internally generated check bits from the Data In Latch with check bits stored in the diagnostic latch rather than with the check bit latch contents.

Correct mode is similar to the Detect mode except that single bit errors will be complemented (corrected) and made available as input to the Data Out Latch. Again, the Diagnostic Correct mode will correct single bit errors as determined by syndrome bits generated from the Data Input and contents of the Diagnostic Latch.

The Initialize mode provides check bits for all zero bit data. Data In Latch is set and latched to a logic zero and made available as input to the Data Out Latch.

The Internal mode disables the external control pins DIAG MODE $_{1-0}$, CORRECT, PASSTHRU and CODE IU to be defined by the Diagnostic Latch. When in the internal mode, the diagnostic latch should have the CODE ID different from 001 as this would represent an invalid operation.

TABLE 1.
HAMMING CODE AND SLICE IDENTIFICATION

| CODE <br> ID | CODE <br> ID | CODE <br> ID | HAMMING CODE <br> AND SLICE SELECTED |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | Code 16/22 |
| 0 | 0 | 1 | Internal Control Mode |
| 0 | 1 | 0 | Code 32/39, Bytes 0 and 1 |
| 0 | 1 | 1 | Code 32/39, Bytes 2 and 3 |
| 1 | 0 | 0 | Code 64/72, Bytes 0 and 1 |
| 1 | 0 | 1 | Code 64/72, Bytes 2 and 3 |
| 1 | 1 | 0 | Code 64/72, Bytes 4 and 5 |
| 1 | 1 | 1 | Code 64/72, Bytes 6 and 7 |

TABLE 2.
DIAGNOSTIC MODE CONTROL

| $\begin{array}{c}\text { DIAG } \\ \text { MODE }_{\mathbf{1}}\end{array}$ | $\begin{array}{c}\text { DIAG }^{\text {MODE }}\end{array}$ | DIAGNOSTIC MODE SELECTED |
| :---: | :---: | :--- |
| 0 | 0 | $\begin{array}{l}\text { Non-diagnostic mode. The EDC functions } \\ \text { normally in all modes. }\end{array}$ |
| 0 | $\mathbf{1}$ | $\begin{array}{l}\text { Diagnostic Generate. The contents of the } \\ \text { Diagnostic Latch are substituted for the } \\ \text { normally generated check bits when in the } \\ \text { Generate mode. The EDCfunctions normally in } \\ \text { the Detect or Correct modes. }\end{array}$ |
| 1 | 0 | $\begin{array}{l}\text { Diagnostic Detect/Correct. In the Detect or } \\ \text { Correct mode, the contents of the Diagnostic }\end{array}$ |
| Latth aresubstituted for the check bits normally |  |  |
| read from the Check Bit Input Latch. The EDC |  |  |
| functions normally in the Generate mode. |  |  |$\}$

TABLE 3.
IDT39C60 OPERATING MODES

| OPERATING MODE | DM1 | DMO | GENERATE | CORRECT | PASSTHRU | DATA OUT LATCH (LEOUT $=$ HIGH) | $\begin{gathered} \mathbf{S C}_{0-6} \\ \left(\mathrm{OE}_{\text {sc }}=\text { Low }\right) \end{gathered}$ | $\frac{\text { ERROR }}{\text { MULT ERROR }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Generate | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | 0 | X | 0 | - | Check Bits Generated from Data In Latch | - |
| Detect | $\begin{aligned} & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | 1 | 0 | 0 | Data In Latch | Syndrome Bits Data In/Check Bit Latch | Error Dep ${ }^{(1)}$ |
| Correct | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \end{aligned}$ | 1 | 1 | 0 | Data In Latch with Single Bit Correction | Syndrome Bits Data In/Check Bit Latch | Error Dep |
| PASSTHRU | 0 0 1 | $\begin{aligned} & 0 \\ & 1 \\ & 0 \end{aligned}$ | X | X | 1 | Data In Latch | Check Bit Latch | High |
| Diagnostic Generate | 0 | 1 | 0 | X | 0 | - | Check Bits from Diagnostic Latch | - |
| Diagnostic Detect | 1 | 0 | 1 | 0 | 0 | Data In Latch | Syndrome Bits Data In/Diagnostic Latch | Error Dep |
| Diagnostic Correct | 1 | 0 | 1 | 1 | 0 | Data In Latch with Single Bit Correction | Syndrome Bits Data In/Diagnostic Latch | Error Dep |
| Initialization Mode | 1 | 1 | X | X | X | Data In Latch Set to 0000 | Check Bits Generated from Data In Latch (0000) | - |
| Internal Mode | $1 D_{2-0}=001$ Control Signals $\mathrm{ID}_{2-0}$, DIAG MODE $\begin{gathered}\text { are } 1-0, \text { CORRECT and PASSTHRU } \\ \text { arom the Diagnostic Latch }\end{gathered}$ |  |  |  |  |  |  |  |

## NOTE:

1. ERRORDEP (Error Dependent): ERROR will be low for single or multiple errors, with MULT ERROR low for double or multiple errors. Both signals are high for no errors.

## 16-BIT DATA WORD CONFIGURATION

Figure 1 indicates the 22-bit data format for two bytes of data and 6 check bits.

A single IDT39C60 EDC Unit, connected as shown in Figure 2, provides all logic needed for single bit error correction and double bit error detection of a 16 -bit data field. The identification code 16/22 indicated 6 check bits are required. The $\mathrm{CB}_{6}$ pin is, therefore, a "Don't Care" and $\mathrm{ID}_{2}, \mathrm{ID}, \mathrm{ID}_{0}=000$.


Figure 1. 16-Bit Data Format


Figure 2. 16-Bit Configuration

Table 3 describes the operating modes available. The output pin $\mathrm{SC}_{6}$, is forced high for either syndrome or check bits since only 6 check bits are used for the 16/22 code.

Table 4 indicates the data bits participating in the check bit generation. For example, check bit CO is the Exclusive-OR function or the 8 data input bits marked with an X. Check bits are generated and output in the Generate and Initialization mode. Check bits are passed as stored in the PASSTHRU or Diagnostic Generate mode.

TABLE 4. 16-BIT MODIFIED HAMMING CODE-CHECK BIT ENCODE CHART ${ }^{\text {(1) }}$

| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| CX | Even (XOR) |  | X | X | X |  | X |  |  | X | X |  | X |  |  | X |  |
| CO | Even (XOR) | X | X | X |  | X |  | X |  | X |  | x |  | X |  |  |  |
| C1 | Odd (xivon) | x |  |  | X | X |  |  | x |  | x | X |  |  | $x$ |  | $x$ |
| C2 | Odd (XNOR) | X | X |  |  |  | X | x | X |  |  |  | X | X | X |  |  |
| C4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | X | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | x | X | X | X | X | X | X |

## NOTE:

1. The check bit is generated as either an XOR or XNOR of the eight data bits noted by an " $X$ " in the table.

Syndrome bits are generated by an Exclusive-OR of the generated check bits with the read check bits. For example, $S X$ is the XOR of check bits CX from those read with those generated. Table 5 indicates the decoding of the six syndrome bits to indicate the bit in error for a single bit error or whether a double or triple bit error was detected. The all zero case indicates no errors detected.

In the Correct mode, the syndrome bits are used to complement (correct) single bit errors in the data bits. For double or multiple error
detection, the data available as input to the Data Out Latch is not defined.

Table 6 defines the bit definition for the Diagnostic Latch. As defined in Table 3, several modes will use the Diagnostic check bits to determine syndrome bits or to pass as check bits to the $\mathrm{SC}_{0-5}$ outputs. The Internal mode substitutes the indicated bit position for the external control signals.

TABLE 5.
SYNDROME DECODE TO BIT-IN-ERROR ${ }^{(1)}$


NOTE:

1. ${ }^{*}=$ No errors detected

Number $=$ Number of the single bit-in-error
$\mathrm{T}=\mathrm{Two}$ errors detected
$\mathrm{M}=$ Three or more errors detected

TABLE 6.
DIAGNOSTIC LATCH LOADING-16-BIT FORMAT

| DATA BIT | INTERNAL FUNCTION |
| :---: | :--- |
| 0 | Diagnostic Check Bit X |
| 1 | Diagnostic Check Bit 0 |
| 2 | Diagnostic Check Bit 1 |
| 3 | Diagnostic Check Bit 2 |
| 4 | Diagnostic Check Bit 4 |
| 5 | Diagnostic Check Bit 8 |
| 6,7 | Don't Care |
| 8 | CODE ID ${ }_{0}$ |
| 9 | CODE ID 1 |
| 10 | DIAG MODE $\mathrm{MD}_{2}$ |
| 11 | DIAG MODE ${ }_{1}$ |
| 12 | CORRECT |
| 13 | PASS THRU |
| 14 | Don't Care |
| 15 |  |



Figure 3. 8-Bit Configuration

## 32-BIT DATA WORD CONFIGURATION

Two IDT39C60 EDC Units, connected as shown in Figure 5, provide all logic needed for single bit error correction and double bit error detection of a 32-bit data field. The Identification code 32/39 indicates 7 check bits are required. Table 1 gives the $\mathrm{ID}_{2}, \mathrm{ID}_{1}, \mathrm{ID} \mathrm{D}_{0}$ values needed for distinguishing the byte $0 / 1$ from byte $2 / 3$. Valid syndrome, check bits and the ERROR and MULT ERROR signal come from the byte $2 / 3$ unit. Control signals not indicated are connected to both units in parallel. The $\overline{\mathrm{OE}}_{\mathrm{SC}}$ always enables the $\mathrm{SC}_{0-6}$ outputs of byte $0 / 1$, but must be used to select data check bits or syndrome bits fed back from the byte $2 / 3$ for data correction modes.

Data In bits 0 through 15 are connected to the same numbered inputs of the byte 0/1 EDC unit, while Data in bits 16 through 31 are connected to byte $2 / 3$ Data Inputs 0 to 15 , respectively.

Figure 4 indicates the 39-bit data format of 4 bytes of data and 7 check bits. Check bits are input to the byte $0 / 1$ unit through a tri-state buffer unit such as the IDT74FCT244. Correction of single bit errors of the 32-bit configuration requires a feedback of syndrome bits from byte $2 / 3$ into the byte $1 / 0$ unit. The MUX shown on the functional block diagram is used to select the $\mathrm{CB}_{0-6}$ pins as the syndrome bits rather than internally generated syndrome bits.

Table 3 describes the operating modes available for the 32/39 configuration.

Syndrome bits are generated by an Exclusive-OR of the generated check bits with the read check bits. For example, SX is the XOR of check bits CX from those read with those generated. Table 7 indicates the decoding of the 7 syndrome bits to determine the bit in error for a single bit error or whether a double or triple bit error was detected. The all zero case indicates no errors detected.

In the Correct mode, the syndrome bits are used to complement (correct) single bit errors in the data bits. For double or multiple error detection, the data available as input to the Data Out Latch is not defined.

Performance data is provided in Table 8 in relating a single IDT39C60 EDC with the two cascaded units of Figure 5. As indicated, a summation of propagation delays is required from the cascading arrangement of EDC units.

Table 9 defines the bit definition for the Diagnostic Latch. As defined in Table 3, several modes will use the Diagnostic check bits to determine syndrome bits or to pass as check bits to the $\mathrm{SC}_{0-6}$ outputs. The Internal mode substitutes the indicated bit position for the external control signals.

Table 10 indicates the Data Bits participating in the check bit generation. For example, check bit CO is the Exclusive-OR function of the 16 data input bits marked with an $X$. Check bits are generated and output in the Generate and Initialization mode. Check bits are passed as stored in the PASSTHRU or Diagnostic Generate mode.

TABLE 7.
SYNDROME DECODE
TO BIT-IN-ERROR FOR 32 BITS ${ }^{(1)}$


NOTE:

1.     * $=$ No errors detected

Number $=$ Number of the single bit-in-error
$\mathrm{T}=$ Two errors detected
M = Three or more errors detected
TABLE 8.
KEY AC CALCULATIONS
FOR THE 32-BIT CONFIGURATION

| $\begin{gathered} 32-\text { BIT } \\ \text { PROPAGATION DELAY } \end{gathered}$ |  | COMPONENT DELAY <br> FROM IDT39C60 AC SPECIFICATIONS |
| :---: | :---: | :---: |
| FROM | TO |  |
| DATA | Check Bits Out | (DATA to SC) + (CB to SC, CODE ID 011) |
| DATA | Corrected DATA Out | (DATA to SC) + (CB to SC, Code ID 011) + (CB to DATA, CODE ID 010) |
| DATA | Syndromes Out | (DATA to SC) + (CB to SC, CODE ID 011) |
| DATA | ERROR for 32 Bits | (DATA to SC) + (CB to ERROR, CODE ID 011) |
| DATA | जिÜLT ERKUN for 32 Bits | (DATA to SC ) + (CB to MULT ERRUK, CODE ID 011) |



USES MODIFIED HAMMING CODE 32/39 32 DATA BITS WITH 7 CHECK BITS

Figure 4. 32-Bit Data Format


TABLE 9.
DIAGNOSTIC LATCH LOADING - 32-BIT FORMAT

| DATA BIT | INTERNAL FUNCTION |
| :---: | :---: |
| 0 | Diagnostic Check Bit X |
| 1 | Diagnostic Check Bit 0 |
| 2 | Diagnostic Check Bit 1 |
| 3 | Diagnostic Check Bit 2 |
| 4 | Diagnostic Check Bit 4 |
| 5 | Diagnostic Check Bit 8 |
| 6 | Diagnostic Check Bit 16 |
| 7 | Don't Care |
| 8 | Slice 0/1-CODE $\mathrm{ID}_{0}$ |
| 9 | Slice 0/1-CODE ID ${ }_{1}$ |
| 10 | Slice 0/1-CODE $\mathrm{ID}_{2}$ |
| 11 | Slice 0/1-DIAG MODE 0 |
| 12 | Slice 0/1-DIAG MODE ${ }_{1}$ |
| 13 | Slice 0/1-CORRECT |
| 14 | Slice 0/1-PASSTHRU |
| 15 | Don't Care |
| 16-23 | Don't Care |
| 24 | Slice 2/3-CODE ID 0 |
| 25 | Slice 2/3-CODE ID |
| 26 | Slice 2/3-CODE $\mathrm{ID}_{2}$ |
| 27 | Slice 2/3-DIAG MODE ${ }_{0}$ |
| 28 | Slice 2/3-DIAG MODE ${ }_{1}$ |
| 29 | Slice 2/3-CORRECT |
| 30 | Slice 2/3-PASS THRU |
| 31 | Don't Care |

Figure 5. 32-Bit Configuration
TABLE 10. 32-BIT MODIFIED HAMMING CODE-CHECK BIT ENCODE CHART

| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| CX | Even (XOR) | x |  |  |  | x |  | X | x | X | X |  | X |  |  | X |  |
| CO | Even (XOR) | x | X | X |  | X |  | X |  | x |  | $x$ |  | x |  |  |  |
| C1 | Odd (XNOR) | X |  |  | X | X |  |  | X |  | X | X |  |  | X |  | X |
| C2 | Odd (XNOR) | X | X |  |  |  | x | X | X |  |  |  | X | X | X |  |  |
| C4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | X | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |
| C16 | Even (XOR) | X | X | X | X | X | X | X | X |  |  |  |  |  |  |  |  |


| GENERATED CHECK BITS | PARITY | PARTICIPATING*DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| CX | Even (XOR) |  | x | x | x |  | X |  |  |  |  | X |  | X | X |  | x |
| C0 | Even (XOR) | X | X | X |  | X |  | X |  | X |  | X |  | X |  |  |  |
| C1 | Odd (XNOR) | X |  |  | x | x |  |  | X |  | X | X |  |  | X |  | x |
| C2 | Odd (XNOR) | X | X |  |  |  | X | X | X |  |  |  | X | X | X |  |  |
| C4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | X | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |
| C16 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |

## 64-BIT DATA WORD CONFIGURATION

The IDT39C60 EDC Units connected with the MSI gates, as shown in Figure 6, provide the logic needed for single bit error correction and double bit error detection of a 64-bit data field. The identification code 64/72 is used, indicating 8 check bits are required. Check bits and Syndrome bits are generated external to the IDT39C60 EDC using Exclusive-OR gates. For error correction, the syndrome bits must be fed back to the $\mathrm{CB}_{0-6}$ inputs. Thus, external tri-state buffers are used to select between the check bits read in from memory and the syndrome bits being fed back.

The ERROR signal is low for one or more errors detected. From any of the 4 devices, MULT ERROR is low for some double bit errors and for all three bit errors. Both are high otherwise. The DOUBLE ERROR signal is high only when a double bit error is detected.

Figure 6 indicates the 72 -bit data format of eight bytes of data and 8 check bits. Check bits are input to the various units through a tri-state buffer such as the IDT74FCT244. Correction of single bit errors of the 64-bit configuration requires a feedback of syndrome bits as generated external to the IDT39C60 EDC. The MUX shown on the functional block diagram is used to select the $\mathrm{CB}_{0-8}$ pins as the syndrome bits rather than internally generated syndrome bits.

Table 3 describes the operating modes available for the 64/72 configuration.

Syndrome bits are generated by an Exclusive-OR of the generated check bits with the read check bits. For example, SX is the XOR of check bits CX from those read with those generated. Table 11 indicates the decoding of the 8 syndrome bits to determine the bit in error for a single bit error or whether a double or triple bit error was detected. The all zero case indicates no errors detected.

In the Correct mode, the syndrome bits are used to complement (correct) single bit errors in the data bits. For double or multiple error detection, the data available as input to the Data Out Latch is not defined.

Performance data is provided in Table 12 in relating a single IDT39C60 EDC with the four units of Figure 7. Delay through the exclusive, or MSI, gates and the 3-state buffer must be included.

Table 13 indicates the Data Bits participating in the check bit generation. For example, check bit CO is the Exclusive-OR function or the 32 data input bits marked with an $X$. Check bits are generated and output in the Generate and Initialization mode. In the PASSTHRU mode, the contents of the check bit latch are passed through the external Exclusive-OR gates and appear inverted at the outputs labeled CX to C32.

Table 14 defines the bit definition for the Diagnostic Latch. As defined in Table 3, several modes will use the Diagnostic check bits to determine syndrome bits or to pass as check bits to the $\mathrm{SC}_{0-6}$ outputs. The Internal mode substitutes the indicated bit position for the external control signals.


Figure 6. 64-Bit Data Format

TABLE 11. SYNDROME DECODE TO BIT-IN-ERROR ${ }^{(1)}$

| SYNDROME BITS |  |  |  | $\begin{array}{r} \hline \mathbf{S 3 2} \\ \mathbf{S 1 6} \\ \mathbf{S 8} \\ \mathbf{S 4} \end{array}$ | 0 0 0 0 | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 1 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | 0 0 0 1 | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 1 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | 1 1 1 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 |  | * | C32 | C16 | T | C8 | T | T | M | C4 | T | T | M | T | 46 | 62 | T |
| 0 | 0 | 0 | 1 |  | C2 | T | T | M | T | 43 | 59 | T | T | 53 | 37 | T | M | T | T | M |
| 0 | 0 | 1 | 0 |  | C1 | T | T | M | T | 41 | 57 | T | T | 51 | 35 | T | 15 | T | T | 31 |
| 0 | 0 | 1 | 1 |  | T | M | M | T | 13 | T | T | 29 | 23 | T | T | 7 | T | M | M | T |
| 0 | 1 | 0 | 0 |  | C0 | T | T | M | T | 40 | 56 | T | T | 50 | 34 | T | M | T | T | M |
| 0 | 1 | 0 | 1 |  | T | 49 | 33 | T | 12 | T | T | 28 | 22 | T | T | 6 | $T$ | M | M | T |
| 0 | 1 | 1 | 0 |  | T | M | M | T | 10 | T | T | 26 | 20 | T | T | 4 | T | M | M | $T$ |
| 0 | 1 | 1 | 1 |  | 16 | T | T | 0 | T | M | M | T | T | M | M | T | M | T | T | M |
| 1 | 0 | 0 | 0 |  | CX | T | T | M | T | M | M | T | T | M | M | T | 14 | T | T | 30 |
| 1 | 0 | 0 | 1 |  | T | M | M | T | 11 | T | T | 27 | 21 | T | T | 5 | T | M | M | $T$ |
| 1 | 0 | 1 | 0 |  | $T$ | M | M | T | 9 | T | T | 25 | 19 | T | T | 3 | T | 47 | 63 | T |
| 1 | 0 | 1 | 1 |  | M | T | T | M | $T$ | 45 | 61 | T | T | 55 | 39 | T | M | T | T | M |
| 1 | 1 | 0 | 0 |  | T | M | M | T | 8 | T | T | 24 | 18 | T | T | 2 | T | M | M | T |
| 1 | 1 | 0 | 1 |  | 17 | T | T | 1 | T | 44 | 60 | T | T | 54 | 38 | T | M | T | T | M |
| 1 | 1 | 1 | 0 |  | M | T | T | M | T | 42 | 58 | T | T | 52 | 36 | T | M | T | T | M |
| 1 | 1 | 1 | 1 |  | T | 48 | 32 | T | M | T | T | M | M | T | T | M | T | M | M | T |

## NOTE:

1. ${ }^{*}=$ No errors detected, $\mathbf{T}=$ Two errors detected, Number $=$ The number of the single bit-in-error, $M=$ More than two errors detected.

2. In PASSTHRU mode the contents of the Check Latch appear on the XOR outputs inverted.
3. In Diagnostic Generate mode the contents of the Diagnostic Latch appear on the XOR outputs inverted.

Figure 7. 64-Bit Configuration
TABLE 12. KEY AC CALCULATIONS FOR THE 64-BIT CONFIGURATION

| PROPAGATION DELAY |  | COMPONENT DELAY <br> FROM IDT39C60 AC SPECIFICATIONS |
| :---: | :---: | :---: |
| FROM | TO |  |
| DATA | Check Bits Out | (DATA to SC) + (XOR Delay) |
| DATA | Corrected DATA Out | (DATA to SC) + (XOR Delay) + (Buffer DELAY) + (CB to DATA, CODE ID 1xx) |
| DATA | Syndromes | (DATA to SC) + (XOR Delay) |
| DATA | ERROR for 64-Bits | $\begin{aligned} & \text { (DATA to SC) }+(\text { XOR Delay })+(\text { NOR } \\ & \text { Delay }) \end{aligned}$ |
| DATA | MULT ERROR for 64-Bits | (DATA to SC) + (XOR Delay) + (Buffer Delay) + (CB to MULT ERROR, CODE ID 1 xx ) |
| DATA | DOUBLE ERROR for 64-Bits | (DATA to SC) + (XOR Delay) + (XOR/NOR Delay) |

TABLE 13. 64-BIT MODIFIED HAMMING CODE-CHECK BIT ENCODE CHART ${ }^{(1)}$

| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| CX | Even (XOR) |  | x | X | X |  | X |  |  | X | X |  | X |  |  | X |  |
| C0 | Even (XOR) | X | X | X |  | X |  | X |  | X |  | X |  | X |  |  |  |
| C1 | Odd (XNOR) | X |  |  | X | X |  |  | X |  | X | X |  |  | X |  | X |
| C2 | Odd (XNOR) | X | X |  |  |  | X | X | X |  |  |  | X | X | X |  |  |
| C4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | X | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |
| C16 | Even (XOR) | X | X | X | X | X | X | X | X |  |  |  |  |  |  |  |  |
| C32 | Even (XOR) | X | X | X | X | X | X | X | X |  |  |  |  |  |  |  |  |


| GENERATED <br> CHECK BITS | PARITY |  | $\mathbf{1 6}$ | $\mathbf{1 7}$ | $\mathbf{1 8}$ | $\mathbf{1 9}$ | $\mathbf{2 0}$ | $\mathbf{2 1}$ | $\mathbf{2 2}$ | $\mathbf{2 3}$ | $\mathbf{2 4}$ | $\mathbf{2 5}$ | $\mathbf{2 6}$ | $\mathbf{2 7}$ | $\mathbf{2 8}$ | $\mathbf{2 9}$ | $\mathbf{3 0}$ | $\mathbf{3 1}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Even (XOR) |  | X | X | X |  |  | X |  |  |  | X | X |  | X |  |  | X |
| C 0 | Even (XOR) | X | X | X |  | X |  | X |  | X |  | X |  | X |  |  |  |  |  |
| C 1 | Odd (XNOR) | X |  |  | X | X |  |  | X |  | X | X |  |  | X |  | X |  |  |
| C 2 | Odd (XNOR) | X | X |  |  |  | X | X | X |  |  |  | X | X | X |  |  |  |  |
| C 4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | X | X |  |  |
| C 8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |  |  |
| C 16 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |  |  |
| C 32 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |  |  |


| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |
| CX | Even (XOR) | x |  |  |  | X |  | x | X |  |  | x |  | X | X |  | X |
| C0 | Even (XOR) | X | X | X |  | X |  | X |  | X |  | x |  | X |  |  |  |
| C1 | Odd (XNOR) | X |  |  | X | X |  |  | X |  | X | X |  |  | x |  | x |
| C2 | Odd (XNOR) | X | X |  |  |  | X | X | X |  |  |  | X | x | X |  |  |
| C4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | X | x |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | x | X | x | X | X | X |
| C16 | Even (XOR) | X | X | X | X | X | X | X | X |  |  |  |  |  |  |  |  |
| C32 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |


| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 |
| CX | Even (XOR) | X |  |  |  | X |  | x | X |  |  | X |  | X | X |  | X |
| C0 | Even (XOR) | x | x | X |  | X |  | x |  | X |  | X |  | X |  |  |  |
| C1 | Odd (XNOR) | X |  |  | X | X |  |  | X |  | X | X |  |  | x |  | X |
| C2 | Odd (XNOR) | X | X |  |  |  | X | X | X |  |  |  | X | X | X |  |  |
| C4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | X | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | x | X | X | X | X | $x$ |
| C16 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |
| C32 | Even (XOR) | X | X | X | X | X | X | X | X |  |  |  |  |  |  |  |  |

NOTE:

1. The check bit is generated as either an XOR or XNOR of the 32 data bits noted by an " $X$ " in the table.

TABLE 14.
DIAGNOSTIC LATCH LOADING-64-BIT FORMAT

| DATA BIT | INTERNAL FUNCTION |
| :---: | :---: |
| 0 | Diagnostic Check Bit X |
| 1 | Diagnostic Check Bit 0 |
| 2 | Diagnostic Check Bit 1 |
| 3 | Diagnostic Check Bit 2 |
| 4 | Diagnostic Check Bit 4 |
| 5 | Diagnostic Check Bit 8 |
| 6,7 | Don't Care |
| 8 | Slice 0/1-CODE $\mathrm{ID}_{0}$ |
| 9 | Slice 0/1-CODE $\mathrm{ID}_{1}$ |
| 10 | Slice 0/1-CODE $\mathrm{ID}_{2}$ |
| 11 | Slice 0/1-DIAG MODE 0 |
| 12 | Slice 0/1-DIAG MODE 1 |
| 13 | Slice 0/1-CORRECT |
| 14 | Slice 0/1-PASSTHRU |
| 15 | Don't Care |
| 16-23 | Don't Care |
| 24 | Slice 2/3-CODE $\mathrm{ID}_{0}$ |
| 25 | Slice 2/3-CODE $\mathrm{ID}_{1}$ |
| 26 | Slice 2/3-CODE $\mathrm{ID}_{2}$ |
| 27 | Slice 2/3-DIAG MODE 0 |
| 28 | Slice 2/3-DIAG MODE ${ }_{1}$ |
| 29 | Slice 2/3-CORRECT |
| 30 | Slice 2/3-PASSTHRU |

Some multiple errors will cause a data bit to be inverted. For example, in the 16-bit mode where bits 8 and 13 are in error, the syndrome 1111000 (SC, S0, S1, S2, S4, S8) is produced. The bit-in-error decoder receives the syndrome 11100 (S0, S1, S2, S4, S8) which it decodes as a single error in data bit 0 and inverts that bit. Figure 8 indicates a method for inhibition correction when a multiple error occurs.

| DATA BIT | INTERNAL FUNCTION |
| :---: | :---: |
| 31 | Don't Care |
| 32-37 | Don't Care |
| 38 | Diagnostic Check Bit 16 |
| 39 | Don't Care |
| 40 | Slice 4/5-CODE IDo |
| 41 | Slice 4/5-CODE $1 D_{1}$ |
| 42 | Slice 4/5-CODE $\mathrm{ID}_{2}$ |
| 43 | Slice 4/5-DIAG MODE 0 |
| 44 | Slice 4/5-DIAG MODE ${ }_{1}$ |
| 45 | Slice 4/5-CORRECT |
| 46 | Slice 4/5-PASSTHRU |
| 47 | Don't Care |
| 48-54 | Don't Care |
| 55 | Diagnostic Check Bit 32 |
| 56 | Slice $6 / 7-$ CODE $1 D_{0}$ |
| 57 | Slice $6 / 7-$ CODE $\mathrm{ID}_{1}$ |
| 58 | Slice 6/7-CODE $\mathrm{ID}_{2}$ |
| 59 | Slice 6/7-DIAG MODE 0 |
| 60 | Slice 6/7-DIAG MODE ${ }_{1}$ |
| 61 | Slice 6/-CORRECT |
| 62 | Slice 6/7-PASSTHRU |
| 63 | Don't Care |



Figure 8. Inhibition of Data Modification

## FUNCTIONAL EQUATIONS

The following equations and tables describe in detail how the output values of the IDT39C60 EDC are determined as a function of
the value of the inputs and the internal states. Be sure to carefully read the following definitions of symbols before examining the tables.

## DEFINITIONS

$D_{1} \leftarrow$ DATA $_{1}$ if $L E_{\mathbb{N}}$ is HIGH or the output of bit $i$ of the Data Input Latch if $L E_{\mathbb{N}}$ is LOW
$\mathrm{C}_{\boldsymbol{l}} \leftarrow C B_{1}$ if $L E_{\text {IN }}$ is HIGH or the output of bit $i$ of the Check Bit Latch if $L E_{\text {IN }}$ is LOW
DLI $\leftarrow$ Output of bit i of the Diagnostic Latch
$S_{1} \leftarrow$ Internally generated syndromes (same as outputs of $\mathrm{SC}_{1}$ if outputs enabled)
$P A \leftarrow D_{0} \oplus D_{1} \oplus D_{2} \oplus D_{4} \oplus D_{6} \oplus D_{8} \oplus D_{10} \oplus D_{12}$
$P B \leftarrow D_{0} \oplus D_{1} \oplus D_{2} \oplus D_{3} \oplus D_{4} \oplus D_{5} \oplus D_{6} \oplus D_{7}$
$P C \leftarrow D_{8} \oplus D_{9} \oplus D_{10} \oplus D_{11} \oplus D_{12} \oplus D_{13} \oplus D_{14}$
$P D \leftarrow D_{0} \oplus D_{3} \oplus D_{4} \oplus D_{7} \oplus D_{9} \oplus D_{10} \oplus D_{13} \oplus D_{15}$
$P E \leftarrow D_{0} \oplus D_{1} \oplus D_{5} \oplus D_{8} \oplus D_{7} \oplus D_{11} \oplus D_{12} \oplus D_{13}$
$P F \leftarrow D_{2} \oplus D_{3} \oplus D_{4} \oplus D_{5} \oplus D_{6} \oplus D_{14} \oplus D_{15}$
$P G_{1} \leftarrow D_{1} \oplus D_{4} \oplus D_{6} \oplus D_{7}$
$\mathrm{PG}_{2} \leftarrow \mathrm{D}_{1} \oplus \mathrm{D}_{2} \oplus \mathrm{D}_{3} \oplus \mathrm{D}_{5}$
$P G_{3} \leftarrow D_{8} \oplus D_{9} \oplus D_{11} \oplus D_{14}$
$\mathrm{PG}_{4} \leftarrow \mathrm{D}_{10} \oplus \mathrm{D}_{12} \oplus \mathrm{D}_{13} \oplus \mathrm{D}_{15}$
Error Signals
ERROR: $\leftarrow\left(\overline{S 6} \cdot\left(\overline{\left(D_{1}+I D_{2}\right)}\right) \cdot \overline{S 5} \cdot \overline{S 4} \cdot \overline{S 3} \cdot \overline{S 2} \cdot \overline{S T} \cdot \overline{S 0}+\right.$ GENERATE + INITIALIZE + PASSTHRU
MULT ERROR:
(16 and 32 -Bit Modes $) \leftarrow\left(\overline{\left.\left.\overline{\mathrm{S}} \cdot \mathrm{ID}_{1}\right) \oplus \mathrm{S} 5 \oplus \mathrm{~S} 4 \oplus \overline{\mathrm{~S}} 3 \oplus \mathrm{~S} 2 \oplus \mathrm{~S} 1 \oplus \mathrm{SO}\right)(\mathrm{ERROR})+\text { TOME }+ \text { GENERATE }+ \text { PASSTHRU + INITIALIZE }}\right.$ MULT ERROR: (64-Bit Modes) - TOME + GENERATE + PASSTHRU + INITIALIZE
TABLE 15. TOME (Three or More Errors) ${ }^{(1)}$

| S1 | S2 |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | 1 1 1 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

NOTES:

1. $\mathrm{S} 6, \mathrm{~S} 5, \ldots \mathrm{SO}$ are internal syndromes except in Modes $010,100,101,110,111\left(\mathrm{CODE} \mathrm{ID}_{2}, I \mathrm{ID}_{1}, I \mathrm{ID}_{0}\right)$. In these modes, the syndromes are input over the check bit lines. $\mathrm{S} 6 \leftarrow \mathrm{C} 6, \mathrm{~S} 5 \leftarrow \mathrm{C} 5, \ldots . \mathrm{S} 1 \leftarrow \mathrm{C} 1, \mathrm{~S} 0 \leftarrow \mathrm{C} 0$.
2. The S 6 internal syndrome is always forced to 0 in CODE ID 000.

## SC OUTPUTS

Tables $16,17,18,19,20$ show how outputs $S C_{0-6}$ are generated in each control mode for various CODE IDs (internal control mode not applicable).

TABLE 16. GENERATE MODE (Check Bits)

| GENERATE <br> MODE (CHECK BITS) | $\mathbf{0 0 0}$ | $\mathbf{0 1 0}$ | $\mathbf{0 1 1}$ | $\mathbf{1 0 0}$ | $\mathbf{1 0 1}$ | $\mathbf{1 1 0}$ | $\mathbf{1 1 1}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{SC}_{0} \leftarrow$ | $\mathrm{PG}_{2} \oplus \mathrm{PG}_{3}$ | $\mathrm{PG}_{1} \oplus \mathrm{PG}_{3}$ | $\mathrm{PG}_{2} \oplus \mathrm{PG}_{4}$ <br> $\oplus$ | $\mathrm{PG}_{2} \oplus \mathrm{PG}_{3}$ | $\mathrm{PG}_{2} \oplus \mathrm{PG}_{3}$ | $\mathrm{PG}_{1} \oplus \mathrm{PG}_{4}$ | $\mathrm{PG}_{1} \oplus \mathrm{PG}_{4}$ |
| $\mathrm{SC}_{1} \leftarrow$ | PA | PA | $\mathrm{PA} \oplus \mathrm{CB}_{1}$ | PA | PA | PA | PA |
| $\mathrm{SC}_{2} \leftarrow$ | PD | $\overline{\mathrm{PD}}$ | $\mathrm{PD} \oplus \mathrm{CB}_{2}$ | PD | PD | PD | PD |
| $\mathrm{SC}_{3} \leftarrow$ | $\overline{\mathrm{PE}}$ | $\overline{\mathrm{PE}}$ | $\mathrm{PE} \oplus \mathrm{CB}_{3}$ | $\overline{\mathrm{PE}}$ | PE | PE | PE |
| $\mathrm{SC}_{4} \leftarrow$ | PF | PF | $\mathrm{PF} \oplus \mathrm{CB}_{4}$ | PF | PF | PF | PF |
| $\mathrm{SC}_{5} \leftarrow$ | PC | PC | $\mathrm{PC} \oplus \mathrm{CB}_{5}$ | PC | PC | PC | PC |
| $\mathrm{SC}_{6} \leftarrow$ | 1 | PB | $\mathrm{PC} \oplus \mathrm{CB}_{6}$ | PB | PB | PB | PB |

TABLE 17. DETECT AND CORRECT MODES (Syndromes)

| DETECT AND CORRECT MODES (SYNDROMES) | CODE 1D $2-0$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 000 | 010 | 011(1) | 100 | 101 | 110 | 111 |
| $\mathrm{SC}_{0} \leftarrow$ | $\begin{gathered} \mathrm{PG}_{2} \oplus \mathrm{PG}_{3} \\ \oplus \mathrm{C} 0 \end{gathered}$ | $\begin{gathered} \mathrm{PG}_{1} \oplus \mathrm{PG}_{3} \\ \oplus \mathrm{CO} \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{PG}_{2} \oplus \mathrm{PG}_{4} \\ \oplus \mathrm{CB}_{0} \end{gathered}$ | $\begin{gathered} \mathrm{PG}_{2} \oplus \mathrm{PG}_{3} \\ \oplus \mathrm{C} 0 \\ \hline \end{gathered}$ | $\mathrm{PG}_{2} \oplus \mathrm{PG}_{3}$ | $P \mathrm{G}_{1} \oplus \mathrm{PG}_{4}$ | $\mathrm{PG}_{1} \oplus \mathrm{PG}_{4}$ |
| $\mathrm{SC}_{1} \leftarrow$ | $\mathrm{PA} \oplus \mathrm{C}_{1}$ | $\mathrm{PA} \oplus \mathrm{C}_{1}$ | $\mathrm{PA} \oplus \mathrm{CB}_{1}$ | $\mathrm{PA} \oplus \mathrm{C}_{1}$ | PA | PA | PA |
| $\mathrm{SC}_{2} \leftarrow$ | $\overline{\mathrm{PD}} \oplus \mathrm{C} 2$ | $\overline{\mathrm{PD}} \oplus \mathrm{C} 2$ | $\mathrm{PD} \oplus \mathrm{CB}_{2}$ | $\overline{\mathrm{PD}} \oplus \mathrm{C} 2$ | PD | PD | PD |
| $\mathrm{SC}_{3} \leftarrow$ | PE $\oplus \mathrm{C} 3$ | $\overline{P E} \oplus \mathrm{C} 3$ | $\mathrm{PE} \oplus \mathrm{CB}_{3}$ | $\overline{\mathrm{PE}} \oplus \mathrm{C} 3$ | PE | PE | PE |
| $\mathrm{SC}_{4}-$ | PF $\oplus$ C4 | PF $\oplus$ C4 | $\mathrm{PF} \oplus \mathrm{CB}_{4}$ | PF $\oplus$ C4 | PF | PF | PF |
| $\mathrm{SC}_{5} \leftarrow$ | $\mathrm{PC} \oplus \mathrm{C} 5$ | $\mathrm{PC} \oplus \mathrm{C} 5$ | $\mathrm{PC} \oplus \mathrm{CB}_{5}$ | $\mathrm{PC} \oplus \mathrm{C} 5$ | PC | PC | PC |
| $\mathrm{SC}_{6}+$ | 1 | $\mathrm{PB} \oplus \mathrm{C} 6$ | $\mathrm{PC} \oplus \mathrm{CB}_{6}$ | PB | PB | $\mathrm{PB} \oplus \mathrm{C} 6$ | $\mathrm{PB} \oplus \mathrm{C} 6$ |

NOTE:

1. In CODE $\mathrm{ID}_{2-0} 011$ the Check Bit Latch is forced transparent; the Data Latch operates normally.

TABLE 18. DIAGNOSTIC READ MODE

| diAgnostic READ MODE | CODE ID 2 -0 |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 000 | 010 | 011 ${ }^{(1)}$ | 100 | 101 | 110 | 111 |
| $\mathrm{SC}_{0} \leftarrow$ | $\begin{gathered} \mathrm{PG}_{2} \oplus \mathrm{PG}_{3} \\ \oplus \mathrm{DL}_{0} \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{PG}_{1} \oplus \mathrm{PG}_{3} \\ \oplus \mathrm{DL}_{0} \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{PG}_{2} \oplus \mathrm{PG}_{4} \\ \oplus \mathrm{CB}_{0} \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{PG}_{2} \oplus \mathrm{PG}_{3} \\ \oplus \mathrm{DL}_{0} \end{gathered}$ | $\mathrm{PG}_{2} \oplus \mathrm{PG}_{3}$ | $P \mathrm{G}_{1} \oplus \mathrm{PG}_{4}$ | $\mathrm{PG}_{1} \oplus \mathrm{PG}_{4}$ |
| $\mathrm{SC}_{1} \leftarrow$ | $\mathrm{PA} \oplus \mathrm{DL}_{1}$ | $\mathrm{PA} \oplus \mathrm{DL}_{1}$ | $\mathrm{PA} \oplus \mathrm{CB}_{1}$ | $\mathrm{PA} \oplus \mathrm{DL}_{1}$ | PA | PA | PA |
| $\mathrm{SC}_{2} \leftarrow$ | $\overline{\mathrm{PD}} \oplus \mathrm{DL}_{2}$ | $\overline{\mathrm{PD}} \oplus \mathrm{DL}_{2}$ | $\mathrm{PD} \oplus \mathrm{CB}_{2}$ | $\overline{\mathrm{PD}} \oplus \mathrm{DL}_{2}$ | PD | PD | PD |
| $\mathrm{SC}_{3}+$ | $\overline{\mathrm{PE}} \oplus \mathrm{DL}_{3}$ | $\overline{P E} \oplus \mathrm{DL}_{3}$ | $\mathrm{PE} \oplus \mathrm{CB}_{3}$ | $\overline{\mathrm{PE}} \oplus \mathrm{DL}_{3}$ | PE | PE | PE |
| $\mathrm{SC}_{4} \leftarrow$ | $\mathrm{PF} \oplus \mathrm{DL}_{4}$ | $\mathrm{PF} \oplus \mathrm{DL}_{4}$ | $\mathrm{PF} \oplus \mathrm{CB}_{4}$ | $\mathrm{PF} \oplus \mathrm{DL}_{4}$ | PF | PF | PF |
| $\mathrm{SC}_{5} \leftarrow$ | $\mathrm{PC} \oplus \mathrm{DL}_{5}$ | $\mathrm{PC} \oplus \mathrm{DL}_{5}$ | $\mathrm{PC} \oplus \mathrm{CB}_{5}$ | $\mathrm{PC} \oplus \mathrm{DL}_{5}$ | PC | PC | PC |
| $\mathrm{SC}_{6}+$ | 1 | $\mathrm{PB} \oplus \mathrm{DL}_{6}$ | $\mathrm{PC} \oplus \mathrm{CB}_{6}$ | PB | PB | $\mathrm{PB} \oplus \mathrm{DL}_{6}$ | $\mathrm{PB} \oplus \mathrm{DL}_{7}$ |

## NOTE:

1. In CODE $\mathrm{ID}_{2-0} 011$ the Check Bit Latch is forced transparent; the Data Latch operates normally.

## TABLE 19. DIAGNOSTIC WRITE MODE

| DIAGNOSTIC WRITE MODE | CODE ID $2-0$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 000 | 010 | 011 ${ }^{(1)}$ | 100 | 101 | 110 | 111 |
| $\mathrm{SC}_{0} \leftarrow$ | DLo | $\mathrm{DL}_{0}$ | $\mathrm{CB}_{0}$ | DLo | 1 | 1 | 1 |
| $\mathrm{SC}_{1} \leftarrow$ | $\mathrm{DL}_{1}$ | DL 1 | $\mathrm{CB}_{1}$ | $\mathrm{DL}_{1}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{2} \leftarrow$ | DL 2 | $\mathrm{DL}_{2}$ | $\mathrm{CB}_{2}$ | $\mathrm{DL}_{2}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{3} \leftarrow$ | $\mathrm{DL}_{3}$ | $\mathrm{DL}_{3}$ | $\mathrm{CB}_{3}$ | $\mathrm{DL}_{3}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{4} \leftarrow$ | $\mathrm{DL}_{4}$ | $\mathrm{DL}_{4}$ | $\mathrm{CB}_{4}$ | $\mathrm{DL}_{4}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{5} \leftarrow$ | DL ${ }_{5}$ | DL 5 | $\mathrm{CB}_{5}$ | $\mathrm{DL}_{5}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{6} \leftarrow$ | 1 | $\mathrm{DL}_{6}$ | $\mathrm{CB}_{6}$ | 1 | 1 | $\mathrm{DL}_{8}$ | $\mathrm{DL}_{7}$ |

## NOTE:

1. In CODE $I D_{2-0} 011$ the Check Bit Latch is forced transparent; the Data Latch operates normally.

## TABLE 20. PASSTHRU MODE

| $\begin{aligned} & \text { PASSTHRU } \\ & \text { MODE } \end{aligned}$ | CODE ID $2-0$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 000 | 010 | 011 ${ }^{(1)}$ | 100 | 101 | 110 | 111 |
| $\mathrm{SC}_{0} \leftarrow$ | $\mathrm{C}_{0}$ | $\mathrm{C}_{0}$ | $\mathrm{CB}_{0}$ | $\mathrm{C}_{0}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{1} \leftarrow$ | $\mathrm{C}_{1}$ | $\mathrm{C}_{1}$ | $\mathrm{CB}_{1}$ | $\mathrm{C}_{1}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{2} \leftarrow$ | $\mathrm{C}_{2}$ | $\mathrm{C}_{2}$ | $\mathrm{CB}_{2}$ | $\mathrm{C}_{2}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{3} \leftarrow$ | $\mathrm{C}_{3}$ | $\mathrm{C}_{3}$ | $\mathrm{CB}_{3}$ | $\mathrm{C}_{3}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{4} \leftarrow$ | $\mathrm{C}_{4}$ | $\mathrm{C}_{4}$ | $\mathrm{CB}_{4}$ | $\mathrm{C}_{4}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{5} \leftarrow$ | $\mathrm{C}_{5}$ | $\mathrm{C}_{5}$ | $\mathrm{CB}_{5}$ | $\mathrm{C}_{5}$ | 1 | 1 | 1 |
| $\mathrm{SC}_{6} \leftarrow$ | 1 | $\mathrm{C}_{6}$ | $\mathrm{CB}_{6}$ | 1 | 1 | $\mathrm{C}_{6}$ | $\mathrm{C}_{6}$ |

## NOTE:

1. In CODE $\mathrm{ID}_{2-0} 011$ the Check Bit Latch is forced transparent; the Data Latch operates normally.

TABLE 21. CODE $I_{2-0}=000{ }^{(1)}$

|  |  |  | S5 | 0 | 0 | 0 | 0 | 1 | 1 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| S2 | S1 | S3 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |  |  |
| 0 | 0 |  | - | - | - | 5 | - | 11 | 14 | - |
| 0 | 1 |  | - | 1 | 2 | 6 | 8 | 12 | - | - |
| 1 | 0 |  | - | - | 3 | 7 | 9 | 13 | 15 | - |
| 1 | 1 |  | - | 0 | 4 | - | 10 | - | - | - |

NOTE:

1. Unlisted S combinations are no correction.

TABLE 23. CODE $I D_{2-0}=011{ }^{(1)}$

|  |  | S6 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | S5 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| S2 | S1 | S3 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 0 | 0 |  | - | - | - | 5 | - | 11 | 14 | - |
| 0 | 1 |  | - | 1 | 2 | 6 | 8 | 12 | - | - |
| 1 | 0 |  | - | - | 3 | 7 | 9 | 13 | 15 | - |
| 1 | 1 |  | - | 0 | 4 | - | 10 | - | - | - |

NOTE:

1. Unlisted S combinations are no correction.

TABLE 22. CODE $I D_{2-0}=010^{(1)}$

| CB2 | CB1 |  | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | 1 0 1 0 | 1 0 1 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 |  | - | 11 | 14 | - | - | - | - | 5 |
| 0 | 1 |  | 8 | 12 | - | - | - | 1 | 2 | 6 |
| 1 | 0 |  | 9 | 13 | 15 | - | - | - | 3 | 7 |
| 1 | 1 |  | 10 | - | - | - | - | 0 | 4 | - |

NOTE:

1. Unlisted CB combinations are no correction.

TABLE 24. CODE $I D_{2-0}=100{ }^{(1)}$

| CB2 | CB1 | CBO CB6 CB5 CB4 CB3 | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | 1 1 0 1 0 | 1 1 0 1 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 |  | - | 11 | 14 | - | - | - | - | 5 |
| 0 | 1 |  | 8 | 12 | - | - | - | 1 | 2 | 6 |
| 1 | 0 |  | 9 | 13 | 15 | - | - | - | 3 | 7 |
| 1 | 1 |  | 10 | - | - | - | - | 0 | 4 | - |

NOTE:

1. Unlisted CB combinations are no correction.

TABLE 26. CODE $I D_{2-0}=110^{(1)}$

| CB2 | CB1 | $\begin{aligned} & \text { CB0 } \\ & \text { CB6 } \\ & \text { CB5 } \\ & \text { CB4 } \\ & \text { CB3 } \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | 1 0 1 0 1 | $\begin{aligned} & 1 \\ & 0 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | 1 0 1 1 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 |  | - | - | - | 5 | - | 11 | 14 | - |
| 0 | 1 |  | - | 1 | 2 | 6 | 8 | 12 | - | - |
| 1 | 0 |  | - | - | 3 | 7 | 9 | 13 | 15 | - |
| 1 | 1 |  | - | 0 | 4 | - | 10 | - | - | - |

NOTE:

1. Unlisted CB combinations are no correction.

NOTE:

1. Unlisted CB combinations are no correction.

| CB2 | CB1 | CBO <br> CB6 <br> CB5 <br> CB4 <br> CB3 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | 1 1 1 1 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 |  | - | - | - | 5 | - | 11 | 14 | - |
| 0 | 1 |  | - | 1 | 2 | 6 | 8 | 12 | - | - |
| 1 | 0 |  | - | - | 3 | 7 | 9 | 13 | 15 | - |
| 1 | 1 |  | - | 0 | 4 | - | 10 | - | - | - |

TABLE 25. CODE $\mathrm{ID}_{2-0}=101^{(1)}$

TABLE 27. CODE $I_{2-0}=111^{(1)}$

| CB2 | CB1 | CBO CB6 CB5 CB4 CB3 | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 1 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | 1 0 0 0 1 | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | 1 0 0 1 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 |  | - | 11 | 14 | - | - | - | - | 5 |
| 0 | 1 |  | 8 | 12 | - | - | - | 1 | 2 | 6 |
| 1 | 0 |  | 9 | 13 | 15 | - | - | - | 3 | 7 |
| 1 | 1 |  | 10 | - | - | - | - | 0 | 4 | - |

NOTE:

1. Unlisted CB combinations are no correction.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| I OuT | DC Output Current | 30 | 30 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |  |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 5 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 7 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level ${ }^{(4)}$ |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level ( ${ }^{(4)}$ |  | - | - | 0.8 | V |
| ${ }_{1 / H}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {., }} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ |  | - | 0.1 | 5 | $\mu \mathrm{A}$ |
| IL | Input LOW Current | $V_{C C}=M a x ., V_{\mathbb{N}}=G N D$ |  | - | -0.1 | -5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{L} \end{aligned}$ | $\mathrm{IOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | Vcc | - | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{IOH}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\circ} \mathrm{L}$. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{V}}=V_{\mathbb{H}} \text { or } V_{\mathrm{LL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | VLC | V |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA} \mathrm{COM}$ 'L. | - | 0.3 | 0.5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=M a x$. | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | - | -0.1 | -10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ (max.) | - | 0.1 | 10 |  |
| los | Output Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}^{(3)}$ |  | -30 | - | - | mA |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.

DC ELECTRICAL CHARACTERISTICS (Cont'd)
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICcos | Quiescent Power Supply Current (CMOS Inputs) | $\begin{aligned} & V_{C C}=M a x . \\ & V_{H C} \leq V_{I N}, V_{I N} \leq V_{L C} \\ & f_{O P}=0 \end{aligned}$ |  | - | 3.0 | 5.0 | mA |
| $\mathrm{I}_{\text {cct }}$ | Quiescent Input Power Supply (5) Current (per Input @ TTL High) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} . \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}, \mathrm{f}_{\mathrm{OP}}=$ ? |  | - | 0.3 | 0.5 | mA/Input |
| $I_{\text {cco }}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\operatorname{Max} \\ & V_{\mathrm{HC}} \leq V_{\mathrm{N}} . V_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{C}} \\ & \text { Outputs Open. } \overline{O E}=\mathrm{L} \end{aligned}$ | MIL. | - | 5.0 | 8.5 | mA/MHz |
|  |  |  | COM'L. | - | 5.0 | 7.0 |  |
| $\mathrm{I}_{\text {ce }}$ | Total Power Supply Current ${ }^{(6)}$ | $\begin{aligned} & V_{\text {CC }}=\text { Max., fop }=10 \mathrm{MHz} \\ & \text { Outputs Open, } \overline{ }=\mathrm{LE} \\ & 50 \% \text { Duty Cycle } \\ & V_{\text {HC }} \leq V_{\mathrm{IN},} V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & \hline \end{aligned}$ | MIL. | - | 53 | 90 | mA |
|  |  |  | COM'L. | - | 53 | 75 |  |
|  |  | $V_{C C}=$ Max., $\mathrm{f}_{\mathrm{OP}}=10 \mathrm{MHz}$ Outputs Open, $\overline{O E}=\mathbf{L}$ 50\% Duty Cycle$V_{\mathbb{N}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathbb{I N}}=0.4 \mathrm{~V}$ | MIL. | - | 60 | 100 |  |
|  |  |  | COM'L. | - | 60 | 85 |  |

## NOTES:

5. Icct is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $\mathrm{I}_{\mathrm{CcQ}}$, then dividing by the total number of inputs.
6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{C C}=I_{C C O}+I_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{O P}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle TTL high period $\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}$ )
$N_{T}=$ Number of dynamic inputs driven at TTL levels
$f_{\text {OP }}=$ Operating frequency

## CMOS TESTING CONSIDERATIONS

Special test board considerations must be taken into account when applying high-speed CMOS products to the automatic test environment. Large output currents are being switched in very short periods and proper testing demands that test set-ups have minimized inductance and guaranteed zero voltage grounds. The techniques listed below will assist the user in obtaining accurate testing results:

1) All input pins should be connected to a voltage potential during testing. If left floating, the device may oscillate, causing improper device operation and possible latchup.
2) Placement and value of decoupling capacitors is critical. Each physical set-up has different electrical characteristics and it is recommended that various decoupling capacitor sizes be experimented with. Capacitors should be positioned using the minimum lead lengths. They should also be distributed to decouple power supply lines and be placed as close as possible to the DUT power pins.
3) Device grounding is extremely critical for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is necessary. The ground plane must be sustained from the performance board to the DUT interface board and wiring unused interconnect pins to the ground plane is recommended. Heavy gauge stranded wire should be used for power wiring, with twisted pairs being recommended for minimized inductance.
4) To guarantee data sheet compliance, the input thresholds should be tested per input pin in a static environment. To allow for testing and hardware-induced noise, IDT recommends using $\mathrm{V}_{\mathrm{IL}} \leq 0 \mathrm{~V}$ and $\mathrm{V}_{1 H} \geq 3 \mathrm{~V}$ for AC tests.

## IDT39C60 INPUT/OUTPUT

INTERFACE CIRCUITRY


Figure 10. Input Structure (All Inputs)


Figure 11. Output Structure

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 12 |

## TEST LOAD CIRCUITS



| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All Other Outputs | Open |

DEFINITIONS
$C_{L}=$ Load capacitance: includes jig and probe capacitance
$R_{T}=$ Termination resistance: should be equal to $Z_{\text {Out }}$ of the Pulse Generator

## IDT39C60A AC ELECTRICAL CHARACTERISTICS

## (Guaranteed Commercial Range Performance)

The tables below specify the guaranteed performance of the IDT39C60A over the commercial operating range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, with $\mathrm{V}_{\mathrm{cc}}$ from 4.75 V to 5.25 V . All data are in nanoseconds, with inputs switching between 0 V and 3 V at 1 V per nanosecond and measurements made at 1.5 V . All outputs have maximum DC load.

COMBINATIONAL PROPAGATION DELAYS
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{SC}_{0-6}$ | DATA 0 -15 | ERROR | $\overline{\text { MULT ERROR }}$ |
| DATA ${ }_{0-15}$ | 20 | 30 | 20 | 23 |
| $\begin{aligned} & \mathrm{CB}_{0-6} \\ & (\mathrm{CODE} \mathrm{ID} \\ & 000,011) \end{aligned}$ | 14 | 25 | 20 | 23 |
| $\mathrm{CB}_{0-8}$ (CODE $\mathrm{ID}_{2-0} 010$, 100, 101, 110, 111) | 14 | 18 | 20 | 23 |
| GENERATE | 15 | 25 | 14 | 17 |
| CORRECT (Not Internal Control Mode) | - | 20 | - | - |
| DIAG MODE (Not Internal Control Mode) | 22 | 25 | 18 | 21 |
| PASSTHRU (Not Internal Control Mode) | 22 | 25 | 18 | 21 |
| CODE ID ${ }_{2-0}$ | 23 | 28 | 25 | 28 |
| $\mathrm{LE}_{\text {IN }}$ (From latched to transparent) | 22 | $32{ }^{(1)}$ | 22 | 25 |
| LE (From latched to transparent) | - | 13 | - | - |
| LEDIAG <br> (From latched to transparent; Not Internal Control Mode) | 22 | 32 | 22 | 25 |
| Internal Control Mode: LE DIAG (From latched to transparent) | 28 | 38 | 28 | 31 |
| Intermal Control Mode: DATA ${ }_{0-15}$ (Via Diagnostic Latch) | 28 | 38 | 28 | 31 |

NOTE:

1. DATA $_{\text {IN }}\left(\right.$ or $L E_{\text {IN }}$ ) to Correct DATA OUT measurement requires timing as shown in Figure 13 below.

SET-UP AND HOLD TIMES
RELATIVE TO LATCH ENABLES

| FROM INPUT | TO (LATCHING UP DATA) | SET-UP TIME | $\begin{aligned} & \text { HOLD } \\ & \text { TIME } \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| DATA $_{0-15}$ | $\mathrm{LE}_{\text {IN }}$ | 5 | 3 |
| $\mathrm{CB}_{0-6}$ | $\mathrm{LE}_{\text {IN }}$ | 5 | 3 |
| DATA $_{0-15}$ | LE ${ }_{\text {OUT }}$ | 24 | 2 |
| $\begin{aligned} & \mathrm{CB}_{0-6} \\ & \text { (CODE ID 000, 011) } \end{aligned}$ | LE ${ }_{\text {OUT }}$ | 21 | 0 |
| $\mathrm{CB}_{0-6}$ (CODE ID 010, 100, 101, 110, 111)) | $L_{\text {EUT }}$ | 21 | 0 |
| GENERATE | $\mathrm{LE}_{\text {OUT }}$ | 26 | 0 |
| CORRECT | LE ${ }_{\text {Out }}$ | 22 | 0 |
| DIAG MODE | LEOUT | 22 | 0 |
| PASSTHRU | LE ${ }_{\text {Out }}$ | 22 | 0 |
| CODE $\mathrm{ID}_{2-0}$ | LE ${ }_{\text {Out }}$ | 25 | 0 |
| $\mathrm{LE}_{\text {IN }}$ | LE ${ }_{\text {OUT }}$ | 28 | 0 |
| DATA $_{0-15}$ | LE DIAG | 5 | 3 |

OUTPUT ENABLE/DISABLE TIMES
Output disable tests performed with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ and measured to 0.5 V change of output voltage level.

| INPUT | OUTPUT | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| DE $B Y T E_{0}$ OE BYTE | DATA ${ }_{0-15}$ | 24 | 21 |
| OEsc | $\mathrm{SC}_{0-6}$ | 24 | 21 |

## MINIMUM PULSE WIDTHS

| $L E_{\text {IN }}, L E_{\text {OUT }}, L E_{\text {DIAG }}$ | 12 |
| :--- | :--- |



Figure 13.

## IDT39C60A AC ELECTRICAL CHARACTERISTICS

## (Guaranteed Military Range Performance)

The tables below specify the guaranteed performance of the IDT39C60A over the military operating range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, with $\mathrm{V}_{\mathrm{Cc}}$ from 4.5 V to 5.5 V . All data are in nanoseconds, with inputs switching between $O \mathrm{~V}$ and 3 V at 1 V per nanosecond and measurements made at 1.5 V . All outputs have maximum DC load.

COMBINATIONAL PROPAGATION DELAYS
$C_{L}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{SC}_{0-6}$ | DATA ${ }_{0-15}$ | ERROR | $\overline{M U L T ~ E R R O R ~}$ |
| DATA $_{0-15}$ | 22 | 35 | 24 | 27 |
| $\begin{aligned} & \begin{array}{l} \mathrm{CB}_{0-6} \\ \left(\mathrm{CODE} \mathrm{ID}_{2-0}\right. \\ 000,011) \end{array} \end{aligned}$ | 17 | 28 | 24 | 27 |
| $\mathrm{CB}_{0-6}$ (CODE $\mathrm{ID}_{2-0} 010$, 100, 101, 110, 111) | 17 | 20 | 24 | 27 |
| GENERATE | 20 | 28 | 18 | 21 |
| CORRECT <br> (Not Internal Control Mode) | - | 25 | - | - |
| DIAG MODE (Not Internal Control Mode) | 25 | 28 | 21 | 24 |
| PASSTHRU (Not Internal Control Mode) | 25 | 28 | 21 | 24 |
| CODE $\mathrm{ID}_{2-0}$ | 26 | 31 | 28 | 31 |
| $\mathrm{LE}_{\mathrm{IN}}$ (From latched to transparent) | 24 | $37{ }^{(1)}$ | 26 | 29 |
| LE (From latched to transparent) | - | 16 | - | - |
| LE $E_{\text {diag }}$ (From latched to transparent; Not Internal Control Mode) | 24 | 37 | 26 | 29 |
| Internal Control Mode: LE diag (From latched to transparent) | 30 | 43 | 32 | 35 |
| Internal Control Mode: DATA ${ }_{0-15}$ (Via Diagnostic Latch) | 30 | 43 | 32 | 35 |

SET-UP AND HOLD TIMES RELATIVE TO LATCH ENABLES

| FROM INPUT |  | $\begin{aligned} & \text { SET-UP } \\ & \text { TIME } \end{aligned}$ | $\begin{aligned} & \text { HOLD } \\ & \text { TIME } \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| DATA $_{0-15}$ | $\mathrm{LE}_{\text {IN }}$ | 5 | 3 |
| $\mathrm{CB}_{0-6}$ | $\mathrm{LE}_{\text {IN }}$ | 5 | 3 |
| DATA $_{0-15}$ | LE ${ }_{\text {OUT }}$ | 27 | 2 |
| $\mathrm{CB}_{0-6}$ (CODE ID 000, 011) | $L_{\text {OUT }}$ | 24 | 0 |
| $\mathrm{CB}_{0-6}$ (CODE ID 010, 100, 101, 110, 111)) | $L_{\text {OUt }}$ | 24 | 0 |
| GENERATE | LE ${ }_{\text {Out }}$ | 29 | 0 |
| CORRECT | LE ${ }_{\text {OUT }}$ | 25 | 0 |
| DIAG MODE | LEOUT | 25 | 0 |
| PASSTHRU | LE ${ }_{\text {Out }}$ | 25 | 0 |
| CODE $\mathrm{ID}_{2-0}$ | LE ${ }_{\text {Out }}$ | 28 | 0 |
| $\mathrm{LE}_{\text {IN }}$ | LE ${ }_{\text {out }}$ | 30 | 0 |
| DATA $_{0-15}$ | LE DIAG | 5 | 3 |

## OUTPUT ENABLE/DISABLE TIMES

Output disable tests performed with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ and measured to 0.5 V change of output voltage level.

| INPUT | OUTPUT | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| OE BYTE <br> 0 | DATA $_{0-15}$ | 28 | 25 |
| $\overline{\text { BE BYTE }}_{1}$, | $\mathrm{SC}_{0-6}$ | 28 | 25 |

MINIMUM PULSE WIDTHS

| $L E_{I N}, L E_{\text {OUT }}, L E_{\text {DIAG }}$ | 12 |
| :--- | :--- |

## NOTE:

1. $\operatorname{DATA}_{\mathbb{I N}}$ (or $\mathrm{LE}_{\mathbb{I N}}$ ) to Correct DATA OUT measurement requires timing as shown in Figure 14 below.


Figure 14.

## IDT39C60-1 AC ELECTRICAL CHARACTERISTICS

## (Guaranteed Commercial Range Performance)

The tables below specify the guaranteed performance of the IDT39C60-1 over the commercial operating range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, with $\mathrm{V}_{\mathrm{cc}}$ from 4.75 V to 5.25 V . All data are in nanoseconds, with inputs switching between OV and 3 V at 1 V per nanosecond and measurements made at 1.5 V . All outputs have maximum DC load.

## COMBINATIONAL PROPAGATION DELAYS

$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{SC}_{0-6}$ | DATA $0-15$ | ERROR | $\overline{\text { MULT ERROR }}$ |
| DATA $_{0-15}$ | 28 | 52 | 25 | 50 |
| $\begin{aligned} & \mathrm{CB}_{0-6} \\ & \left(\mathrm{COODE} \mathrm{ID}_{2-0}\right. \\ & 000,011) \end{aligned}$ | 23 | 50 | 23 | 47 |
| $\mathrm{CB}_{0-6}$ (CODE $1 D_{2-0} 010$. 100, 101, 110, 111) | 28 | 34 | 29 | 34 |
| GENERATE | 35 | 63 | 36 | 55 |
| CORRECT <br> (Not Internal Control Mode) | - | 45 | - | - |
| DIAG MODE (Not Internal Control Mode) | 50 | 78 | 59 | 75 |
| PASSTHRU (Not Internal Control Mode) | 36 | 44 | 29 | 46 |
| CODE ID 2 -0 | 61 | 90 | 60 | 80 |
| $\mathrm{LE}_{\mathrm{IN}}$ <br> (From latched to transparent) | 39 | $72^{(1)}$ | 39 | 59 |
| LEour (From latched to transparent) | - | 31 | - | - |
| $\mathrm{LE}_{\mathrm{DIAG}}$ <br> (From latched to transparent; Not Internal Control Mode) | 45 | 78 | 45 | 65 |
| Internal Control Mode: LE ${ }_{\text {diAG }}$ (From latched to transparent) | 67 | 96 | 66 | 86 |
| Internal Control intode: DATA ${ }_{0-15}$ (Via Diagnostic Latch) | 67 | 96 | 66 | 86 |

## NOTE:

1. DATA $_{\mathbb{N}}\left(\right.$ or $\mathrm{LE}_{\mathbb{I}}$ ) to Correct DATA ${ }_{\text {Out }}$ measurement requires timing as shown in Figure 15 below.


Figure 15.

## IDT39C60-1 AC ELECTRICAL CHARACTERISTICS

## (Guaranteed Military Range Performance)

The tables below specify the guaranteed performance of the IDT39C60-1 over the military operating range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, with $\mathrm{V}_{\mathrm{cc}}$ from 4.5 V to 5.5 V . All data are in nanoseconds, with inputs switching between 0 V and 3 V at 1 V per nanosecond and measurements made at 1.5 V . All outputs have maximum DC load.

## COMBINATIONAL PROPAGATION DELAYS

$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{SC}_{0-6}$ | DATA 0 -15 | ERROR | MULT ERROR |
| DATA ${ }_{0-15}$ | 31 | 59 | 28 | 56 |
| $\begin{aligned} & \mathrm{CB}_{0-6} \\ & \left(\mathrm{CODE} \mathrm{ID}_{2-0}\right. \\ & 000,011) \end{aligned}$ | 25 | 55 | 25 | 50 |
| $\mathrm{CB}_{0-6}$ (CODE $\mathrm{ID}_{2-0} 010$, 100, 101, 110, 111) | 30 | 38 | 31 | 37 |
| GENERATE | 38 | 69 | 41 | 62 |
| CORRECT (Not Internal Control Mode) | - | 49 | - | - |
| DIAG MODE (Not Internal Control Mode) | 58 | 89 | 65 | 90 |
| PASSTHRU (Not Internal Control Mode) | 39 | 51 | 34 | 54 |
| CODE ID $_{2-0}$ | 69 | 100 | 68 | 90 |
| $\mathrm{LE}_{\mathrm{IN}}$ (From latched to transparent) | 39 | $82^{(1)}$ | 43 | 66 |
| LE ${ }_{\text {out }}$ (From latched to transparent) | - | 33 | - | - |
| LE $E_{\text {DIAG }}$ <br> (From latched to transparent; Not Internal Control Mode) | 50 | 88 | 49 | 72 |
| Internal Control Mode: LE DIAG (From latched to transparent) | 75 | 106 | 74 | 96 |
| Internal Control Mode: DATA ${ }_{0-15}$ (Via Diagnostic Latch) | 75 | 106 | 74 | 96 |

SET-UP AND HOLD TIMES RELATIVE TO LATCH ENABLES

| FROM INPUT | $\begin{gathered} \text { TO } \\ \text { (LATCHING } \\ \text { UP DATA) } \end{gathered}$ | $\begin{aligned} & \text { SET-UP } \\ & \text { TIME } \end{aligned}$ | $\begin{aligned} & \text { HOLD } \\ & \text { TIME } \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| DATA ${ }_{0-15}$ | $L E_{\text {IN }}$ | 7 | 7 |
| $\mathrm{CB}_{0-6}$ | LE $\mathrm{E}_{\text {IN }}$ | 5 | 7 |
| DATA ${ }_{0-15}$ | LE ${ }_{\text {Out }}$ | 39 | 5 |
| $\begin{aligned} & \mathrm{CB}_{0-6} \\ & (\mathrm{CODE} \mathrm{ID} \mathrm{000,} \mathrm{011)} \end{aligned}$ | $\mathrm{LE}_{\text {OUT }}$ | 38 | 0 |
| $\mathrm{CB}_{0-6}$ (CODE ID 010, 100, 101, 110, 111)) | $L_{\text {L }}^{\text {OUT }}$ | 30 | 0 |
| GENERATE | LEEOT | 46 | 0 |
| CORRECT | LE ${ }_{\text {Out }}$ | 28 | 1 |
| DIAG MODE | LE ${ }_{\text {OUT }}$ | 84 | 0 |
| PASSTHRU | LE ${ }_{\text {OUT }}$ | 30 | 0 |
| CODE ID ${ }_{2-0}$ | LE ${ }_{\text {OUT }}$ | 89 | 0 |
| $\mathrm{LE}_{\mathbf{1 N}}$ | LE ${ }_{\text {out }}$ | 59 | 5 |
| DATA $_{0-15}$ | LE DIAG | 7 | 9 |

## OUTPUT ENABLE/DISABLE TIMES

Output disable tests performed with $C_{L}=5 p F$ and measured to 0.5 V change of output voltage level.

| INPUT | OUTPUT | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| OE BYTE ${ }_{0}$. OE BYTE 1 | DATA $_{0-15}$ | 35 | 35 |
| $\overline{\mathrm{OE}}_{\text {sc }}$ | $\mathrm{SCO}_{0-6}$ | 35 | 35 |

MINIMUM PULSE WIDTHS

$$
L E_{I_{N}}, L E_{\text {OUT }}, L E_{\text {DIAG }}
$$

## NOTE:

1. $\operatorname{DATA}_{\mathbb{I N}}$ (or $L E_{\mathbb{N}}$ ) to Correct DATA ${ }_{\text {Out }}$ measurement requires timing as shown in Figure 16 below.


Figure 16.

## IDT39C60 AC ELECTRICAL CHARACTERISTICS

(Guaranteed Commerclal Range Performance)
The tables below specify the guaranteed performance of the IDT39C60 over the commercial operating range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, with $\mathrm{V}_{\mathrm{cc}}$ from 4.75 V to 5.25 V . All data are in nanoseconds, with inputs switching between OV and 3 V at 1 V per nanosecond and measurements made at 1.5 V . All outputs have maximum DC load.

## COMBINATIONAL PROPAGATION DELAYS

$C_{L}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{SC}_{0-6}$ | DATA $_{0-15}$ | ERROR | $\overline{\text { MULT ERROR }}$ |
| DATA ${ }_{0-15}$ | 32 | $65{ }^{(1)}$ | 32 | 50 |
| $\begin{aligned} & \mathrm{CB}_{0-6} \\ & \left(\mathrm{CODDE} \mathrm{ID}_{2-0}\right. \\ & 000,011) \end{aligned}$ | 28 | 56 | 29 | 47 |
| $\mathrm{CB}_{0-6}$ (CODE ID 2 -0 010, 100, 101, 110, 111) | 28 | 45 | 29 | 34 |
| GENERATE | 35 | 63 | 36 | 55 |
| CORRECT (Not Internal Control Mode) | - | 45 | - | - |
| DIAG MODE (Not Internal Control Mode) | 50 | 78 | 59 | 75 |
| PASSTHRU (Not Internal Control Mode) | 36 | 44 | 29 | 46 |
| CODE ID ${ }_{2-0}$ | 61 | 90 | 60 | 80 |
| $\mathrm{LE}_{\text {IN }}$ (From latched to transparent) | 39 | 72(1) | 39 | 59 |
| LE (From latched to transparent) | - | 31 | - | - |
| LE <br> (From latched to transparent; Not Internal Control Mode) | 45 | 78 | 45 | 65 |
| Internal Control Mode: LE diAg (From latched to transparent) | 67 | 96 | 66 | 86 |
| Internal Control Mode: DATA $0-15$ (Via Diagnostic Latch) | 67 | 96 | 66 | 86 |

SET-UP AND HOLD TIMES RELATIVE TO LATCH ENABLES

| FROM INPUT | TO (LATCHING UP DATA) | $\begin{aligned} & \text { SET-UP } \\ & \text { TIME } \end{aligned}$ | HOLD TIME |
| :---: | :---: | :---: | :---: |
| DATA $_{0-15}$ | $\mathrm{LE}_{\text {IN }}$ | 6 | 7 |
| $\mathrm{CB}_{0-6}$ | LEIN | 5 | 6 |
| DATA $_{0-15}$ | LE ${ }_{\text {OUT }}$ | 44 | 5 |
| $\begin{aligned} & \mathrm{CB}_{0-6} \\ & \text { (CODE ID 000, 011) } \end{aligned}$ | $L^{\text {OUT }}$ | 35 | 0 |
| $\mathrm{CB}_{0-6}$ (CODE ID 010, 100, 101, 110, 111)) | $L_{\text {OUT }}$ | 27 | 0 |
| GENERATE | LE ${ }_{\text {OUT }}$ | 42 | 0 |
| CORRECT | LE ${ }_{\text {Out }}$ | 26 | 1 |
| DIAG MODE | LE ${ }_{\text {OUT }}$ | 69 | 0 |
| PASSTHRU | LE ${ }_{\text {Out }}$ | 26 | 0 |
| CODE ID ${ }_{2-0}$ | $\mathrm{LE}_{\text {OUT }}$ | 81 | 0 |
| $\mathrm{LE}_{\text {IN }}$ | LE ${ }_{\text {OUT }}$ | 51 | 5 |
| DATA $_{0-15}$ | LE ${ }_{\text {DIAG }}$ | 6 | 8 |

OUTPUT ENABLE/DISABLE TIMES
Output disable tests performed with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ and measured to 0.5 V change of output voltage level.

| INPUT | OUTPUT | ENABLE | DISABLE |
| :---: | :---: | :---: | :---: |
| ठE BYTE ${ }_{0}$. OE BYTE 1 | DATA $_{0-15}$ | 30 | 30 |
| $\overline{\mathrm{O}} \mathrm{sc}$ | $\mathrm{SC}_{0-6}$ | 30 | 30 |

## MINIMUM PULSE WIDTHS

$$
L E_{\mathbb{N}}, L E_{\text {out }}, L E_{\text {DIAG }}
$$

## NOTE:

1. DATA ${ }_{I N}$ (or LE $_{\mathbb{N}}$ ) to Correct DATA OUt measurement requires timing as shown in Figure 17 below.


Figure 17.

## IDT39C60 AC ELECTRICAL CHARACTERISTICS

## (Guaranteed Military Range Performance)

The tables below specify the guaranteed performance of the IDT39C60 over the military operating range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, with $\mathrm{V}_{\mathrm{Cc}}$ from 4.5 V to 5.5 V . All data are in nanoseconds, with inputs switching between 0 V and 3 V at 1 V per nanosecond and measurements made at 1.5 V . All outputs have maximum DC load.

COMBINATIONAL PROPAGATION DELAYS
$C_{L}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{SC}_{0-6}$ | DATA $_{0-15}$ | ERROR | MULT ERROR |
| DATA ${ }_{0-15}$ | 35 | $73^{(1)}$ | 36 | 56 |
| $\begin{aligned} & \mathrm{CBO}_{0-6} \\ & \left(\mathrm{CODE} \mathrm{ID}_{2-0}\right. \\ & 000,011) \end{aligned}$ | 30 | 61 | 31 | 50 |
| $\mathrm{CB}_{0-6}$ (CODE $\mathrm{ID}_{2-0} 010$, 100, 101, 110, 111) | 30 | 50 | 31 | 37 |
| GENERATE | 38 | 69 | 41 | 62 |
| CORRECT (Not Internal Control Mode) | - | 49 | - | - |
| DIAG MODE (Not Internal Control Mode) | 58 | 89 | 65 | 90 |
| PASSTHRU (Not Internal Control Mode) | 39 | 51 | 34 | 54 |
| CODE $\mathrm{ID}_{2-0}$ | 69 | 100 | 68 | 90 |
| $\mathrm{LE}_{\mathrm{IN}}$ (From latched to transparent) | 44 | 82( ${ }^{(1)}$ | 43 | 66 |
| LE OUT (From latched to transparent) | - | 33 | - | - |
| LE $E_{\text {dIAG }}$ <br> (From latched to transparent; Not Internal Control Mode) | 50 | 88 | 49 | 72 |
| Internal Control Mode: LE DiAg (From latched to transparent) | 75 | 106 | 74 | 96 |
| Internal Control Mode: DATA $_{0-15}$ (Via Diagnostic Latch) | 75 | 106 | 74 | 96 |

NOTE:

1. DATA $_{\text {IN }}$ (or $L E_{\mathbb{I N}}$ ) to Correct DATA out measurement requires timing as shown in Figure 18 below.


Figure 18.

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) Compliant to MIL-STD-883, Class B

Plastic DIP
Sidebraze Shrink-DIP
Sidebraze DIP
Plastic Leaded Chip Carrier
Leadless Chip Carrier
16-Bit EDC Unit
Fast 16-Bit EDC Unit
Ultra-fast 16-Bit EDC Unit

## FEATURES:

- Fast

Detect
25ns (max.)
30ns (max.)
40ns (max.)

Correct
30ns (max.)
36ns (max.)
49ns (max.)

- Low-power CMOS
- Commercial: 95mA (max.)
- Military: 125mA (max.)
- Improves system memory reliability
- Corrects all single bit errors, detects all double and some triple-bit errors
- Cascadable
- Data words up to 64-bits
- Built-in diagnostics
- Capable of verifying proper EDC operation via software control
- Simplified byte operations
- Fast byte writes possible with separate byte enables
- Functional replacement for 32 - and 64 -bit configurations of the 2960
- Available in PGA, Sidebraze Shrink-DIP, LCC and PLCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT49C460s are high-speed, low-power, 32-bit Error Detection and Correction Units which generate check bits on a 32-bit data field according to a modified Hamming Code and correct the data word when check bits are supplied. The IDT49C460s are per-formance-enhanced functional replacements for 32 -bit versions of the 2960. When performing a read operation from memory, the IDT49C460s will correct $100 \%$ of all single bit errors and will detect all double bit errors and some triple bit errors.

The IDT49C460s are easily cascadable to 64-bits. Thirty-two-bit systems use 7 check, bits and 64 -bit systems use 8 check bits. For both configurations, the error syndrome is made available.

The IDT49C460s incorporate two built-in diagnostic modes. Both simplify testing by allowing for diagnostic data to be entered into the device and to execute system diagnostic functions.

They are fabricated using CEMOS ${ }^{\text {™ }}$, a CMOS technology designed for high-performance and high-reliability. The devices are packaged in a 68 -pin PGA, sidebraze Shrink-DIP ( $600 \mathrm{mil}, 70 \mathrm{mil}$ centers), LCC ( 25 mil and 50 mil centers) and PLCC.

Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATION



PLCC/LCC
TOP VIEW




## PIN DESCRIPTIONS

| PIN NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| DATA $_{0-31}$ | 1/0 | 32 bidirectional data lines. They provide input to the Data Input Latch and Diagnostic Latch and also receive output from the Data Output Latch. DATA ${ }_{0}$ is the LSB; DATA ${ }_{31}$ is the MSB. |
| $\mathrm{CB}_{0-7}$ | 1 | Eight check bit input lines. Used to input check bits for error detection and also used to input syndrome bits for error correction in 64-bit applications. |
| $\mathrm{LE}_{\text {IN }}$ | 1 | Latch Enable is for the Data Input Latch. Controls latching of the input data. Data Input Latch and Check Bit Input Latch are latched to their previous state when LOW. When HIGH, the Data Input Latch and Check Bit Input Latch follow the input data and input check bits. |
| $\frac{\text { LEOUT/ }}{\text { GENERATE }}$ | 1 | A multifunction pin which, when LOW, is in the Check Bit Generate Mode. In this mode, the device generates the check bits or partial check bits specific to the data in the Data Input Latch. The generated check bits are placed on the SC outputs. Also, when LOW, the Data Out Latch is latched to its previous state. <br> When HIGH, the device is in the Detect or Correct Mode. In this mode, the device detects single and multiple errors, and generates syndrome bits based upon the contents of the Data input Latch and Check Bit Input Latch. In the Correct Mode, single bit errors are also automatically corrected and the corrected data is placed at the inputs of the Data Output Latch. The syndrome result is placed on the SC outputs and indicates in a coded form the number of errors and the specific bit-in-error. When HIGH, the Data Output Latch follows the output of the Data Input Latch as modified by the correction logic network. In Correct Mode, single bit errors are corrected by the network before being loaded into the Data Output Latch. InDetect Mode, the contents of the Data Input Latch are passed through the correction network unchanged into the Data Output Latch. The Data Output Latch is disabled, with its contents unchanged, if the EDC is in the Generate Mode. |
| $\mathrm{SC}_{0-7}$ | 0 | Syndrome Check Bit outputs. Eight outputs which hold the check bits and partial check bits when the EDC is in the Generate Mode and will hold the syndrome/partial syndrome bits when the device is in the Detect or Correct modes. All are 3 -state outputs. |
| $\overline{O E}_{S C}$ | 1 | Output Enable-Syndrome Check Bits. In the HIGH condition, the SC outputs are in the high impedance state. When LOW, all SC output lines are enabled: |
| ERROR | 0 | In the Detect or Correct Mode, this output will go LOW if one or more data or check bits contain an error. When HIGH, no errors have been detected. This pin is forced HIGH in the Generate Mode. |
| $\overline{\text { MULT ERROR }}$ | 0 | In the Detect or Correct Mode, this output will go LOW if two or more bit errors have been detected. A HIGH level indicates that either one or no errors have been detected. This pin is forced HIGH in the Generate Mode. |
| CORRECT | 1 | The correct input which, when HIGH, allows the correction network to correct any single-bit error in the Data Input Latch (by complementing the bit-in-error) before putting it into the Data Output Latch. When LOW, the device will drive data directly from the Data Input Latch to the Data Output Latch without correction. |
| $\overline{O E} \mathrm{BYTE}_{0-3}$ | 1 | Output Enable-Bytes 0, 1, 2, 3. Data Output Latch. Control the three-state output buffers for each of the four bytes of the Data Output Latch. When LOW, they enable the output buffer of the Data Output Latch. When HIGH, they force the Data Output Latch buffer into the high impedance mode. One byte of the Data Output Latch is easily activated by separately selecting the four enable lines. |
| DIAG MODE ${ }_{0,1}$ | 1 | Select the proper diagnostic mode. They control the initialization, diagnostic and normal operation of the EDC. |
| CODE ID ${ }_{0,1}$ | 1 | These two code identification inputs identify the size of the total data word to be processed. The two allowable data word sizes are 32 and 64 bits and their respective modified Hamming Codes are designated $32 / 39$ and $64 / 72$. Special CODE ID input 01 is also used to instruct the EDC that the signals CODE ID $0_{0,1}$, DIAG MODE ${ }_{0,1}$ and CORRECT are to be taken from the Diagnostic Latch rather than from the input control lines. |
| $L_{\text {diAG }}$ | 1 | This is the Latch Enable for the Diagnostic Latch. When HIGH, the Diagnostic Latch follows the 32-bit data on the input lines. When LOW, the outputs of the Diagnostic Latch are latched to their previous states. The Diagnostic Latch holds diagnostic check bits and internal control signals for CODE $\mathrm{ID}_{0,1}$, DIAG MODE $\mathrm{O}_{0,1}$ and CORRECT. |

## EDC ARCHITECTURE SUMMARY

The IDT49C460s are high-performance cascadable EDCs used forcheck bit generation, error detection, error correction and diagnostics. The function blocks for this 32-bit device consist of the following:

- Data Input Latch
- Check Bit Input Latch
- Check Bit Generation Logic
- Syndrome Generation Logic
- Error Detection Logic
- Error Correction Logic
- Data Output Latch
- Diagnostic Latch
- Control Logic


## DATA INPUT/OUTPUT LATCH:

The Latch Enable Input, $L E_{\mathbb{I N}_{N}}$, controls the loading of 32 bits of data to the Data in Latch. The 32 bits of data from the DATA lines can be loaded in the Diagnostic Latch under control of the Diagnostic Latch Enable, $L_{\text {DIAG }}$, giving check bit information in one byte and control information in the other byte. The Diagnostic Latch is used in the Internal Control Mode or in one of the diagnostic modes. The Data Output Latch has buffers that place data on the DATA lines. These buffers are split into four 8-bit buffers, each having their own output enable controls. This feature facilitates byte read and byte modify operations.

## CHECK BIT INPUT LATCH:

Eight check bits are loaded under control of $L E_{\mathbb{I N}}$. Check bits are used in the Error Detection and Error Correction modes.

## CHECK BIT GENERATION LOGIC:

This generates the appropriate check bits for the 32 bits of data in the Data Input Latch. The modified Hamming Code is the basis for generating the proper check bits.

## SYNDROME GENERATION LOGIC:

In both the Detect and Correct modes, this logic does a comparison on the check bits read from memory against the newly generated set of check bits produced for the data read in from memory. Matching sets of check bits mean no error was detected. If there is a mismatch, one or more of the data or check bits is in error. Syndrome bits are produced by an exclusive-OR of the two sets of check bits. Identical sets of check bits means the syndrome bits will be all zeros. If an error results, the syndrome bits can be decoded to determine the number of errors and the specific bit-in-error.

## ERROR DETECTION LOGIC:

This part of the device decodes the syndrome bits generated by the Syndrome Generation Logic. With no errors in either the input data or check bits, both the ERROR and MULT ERROR outputs are HIGH. ERROR will go low if one error is detected. MULT ERROR and ERROR will both go low if two or more errors are detected.

## ERROR CORRECTION LOGIC:

In single error cases, this logic complements (corrects) the single data bit-in-error. This corrected data is loaded into the Data Output Latch, which can then be read onto the bidirectional data lines. If the error is resulting from one of the check bits, the correction logic does not place corrected check bits on the syndrome/ check bit outputs. If the corrected check bits are needed, the EDC must be switched to the Generate Mode.

## DATA OUTPUT LATCH AND OUTPUT BUFFERS:

The Data Output Latch is used for storing the result of an error correction operation. The latch is loaded from the correction logic under control of the Data Output Latch Enable, LE out . The Data Output Latch may also be directly loaded from the Data Input Latch under control of the PASSTHRU control input. The Data Output Latch buffer is split into 4 individual buffers which can be enabled by $\overline{\mathrm{OE}}_{0-3}$ separately for reading onto the bidirectional data lines.

## DIAGNOSTIC LATCH:

A 32-bit latch is loadable, under control of the Diagnostic Latch Enable, LE $_{\text {DIAG }}$, from the bidirectional data lines. Check bit information is contained in one byte while the other byte contains the control information. The Diagnostic Latch is used for driving the device when in the Internal Control Mode, or for supplying check bits when in one of the diagnostic modes.

## CONTROL LOGIC:

Specifies what mode the device will be operating in. Normal operation is when the control logic is driven by external control inputs: In the Internal Control Mode, the control signals are read from the Diagnostic Latch. Since LE out and GENERATE are controlled by the same pin, the latching action (LE out from high to low) of the Data Output Latch causes the EDC to go into the Generate Mode.

## DETAILED PRODUCT DESCRIPTION

The IDT49C460EDC units contain the logic necessary to generate check bits on 32 bits of data input according to a modified Hamming Code. The EDC can compare internally generated check bits against those read with the 32-bit data to allow correction of any single bit data error and detection of all double (and some triple) bit errors. The IDT49C460s can be used for 32-bit data words (7 check bits) and 64-bit (8 check bits) data words.

## CODE AND BYTE SELECTION:

The 2 code identification pins, $\mathrm{ID}_{0,1}$, are used to determine the data word size that is 32 or 64 bits. Table 4 defines all possible slice identification codes.

## CHECK AND SYNDROME BITS:

The IDT49C460s provide either check bits or syndrome bits on the three-state output pins, $\mathrm{SC}_{0}-7$. Check bits are generated from a combination of the Data Input bits, while syndrome bits are an ex-clusive-OR of the check bits generated from read data with the read check bit sorted with the data. Syndrome bits can be decoded to determine the single bit in error or that a double (some triple) error was detected. The check bits are labeled:
$\mathrm{CX}, \mathrm{C}, \mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 4, \mathrm{C} 8, \mathrm{C} 16$ for the 32-bit configuration $\mathrm{CX}, \mathrm{C} 0, \mathrm{C} 1, \mathrm{C} 2, \mathrm{C} 4, \mathrm{C} 8, \mathrm{C} 16, \mathrm{C} 32$ for the 64-bit configuration Syndrome bits are similarly labeled SX through S32.

TABLE 2.
DIAGNOSTIC MODE CONTROL

| CORRECT | DIAG MODE | DIAG MODE。 | DIAGNOSTIC MODE SELECTED |
| :---: | :---: | :---: | :---: |
| X | 0 | 0 | Non-dlagnostlc Mode. Normal EDC function in this mode. |
| X | 0 | 1 | Diagnostic Generate. The contents of the Diagnostic Latch are substituted for the normally generated check bits when in the Generate Mode. The EDC functions normally in the Detect or Correct modes. |
| X | 1 | 0 | Diagnostic Detect/Correct. In either mode, the contents of the Diagnostic Latch are substituted for the check bits normally read from the Check Bit Input Latch. The EDC functions normally in the Generate Mode. |
| 1 | 1 | 1 | Initialize. The Data Input Latch outputs are forced to zeros and latched upon removal of Initialize Mode. |
| 0 | 1 | 1 | PASSTHRU. |

## TABLE 3.

IDT49C460 OPERATING MODES

| OPERATING MODE | DM 1 | DM ${ }_{0}$ | GENERATE | CORRECT | DATA OUT LATCH | $\left(\overline{O E}_{s c}^{S C_{0-7}=L O W}\right)$ | $\begin{gathered} \overline{\text { ERROR }} \\ \hline \text { MULT ERROR } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Generate | $\begin{aligned} & \hline 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \end{aligned}$ | 0 | X | $\mathrm{LE}_{\text {OUT }}=\mathrm{LOW}^{(1)}$ | Check Bits Generated from Data In Latch | - |
| Detect | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | 1 | 0 | Data In Latch | Syndrome Bits Data In/ Check Bit Latch | Error Dep ${ }^{(2)}$ |
| Correct | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | 1 | 1 | Data In Latch w/ Single Bit Correction | Syndrome Bits Data In/ Check Bit Latch | Error Dep |
| PASSTHRU | 1 | 1 | 1 | 0 | Data In Latch | Check Bit Latch | HIGH |
| Diagnostic Generate | 0 | 1 | 0 | X | - | Check Bits from Diagnostic Latch | - |
| Diagnostic Detect | 1 | 0 | 1 | 0 | Data In Latch | Syndrome Bits Data In/ Diagnostic Latch | Error Dep |
| Diagnostic Correct | 1 | 0 | 1 | 1 | Data In Latch w/ Single Bit Correction | Syndrome Bits Data In/ Diagnostic Latch | Error Dep |
| Initialization Mode | 1 | 1 | 1 | 1 | Data In Latch set to 0000 | - | - |
| Internal Mode | CODE $1 D_{0.1}=01$ Control Signals $1 D_{0.1}$, DIAG MODE ${ }_{0,1}$, and CORRECT are taken from Diagnostic Latch. |  |  |  |  |  |  |

## NOTES:

1. In Generate Mode, data is read into the EDC unit and the check bits are generated. The same data is written to memory along with the check bits. Since the Data Out Latch is not used in the Generate Mode, LE
2. Error Dep (Error Dependent): ERROR will be low for single or multiple errors, with MULT ERROR low for double or multiple errors. Both signals are high for no errors.

## CONTROL MODE SELECTION:

Tables 2 and 3 describe the 9 operating modes of the IDT49C460s. The Diagnostic Mode pins-DIAG MODE 0,1 -define four basic areas of operation. GENERATE and CORRECT further divide operation into 8 functions, with $\mathrm{ID}_{0,1}$ defining the ninth mode as the Internal Mode.

Generate Mode is used to display the check bits on the outputs $\mathrm{SC}_{0-7}$. The Diagnostic Generate Mode displays check bits as stored in the Diagnostic Latch.

Detect Mode provides an indication of errors or multiple errors on the outputs ERROR and MULT ERROR. Single bit errors are not corrected in this mode. The syndrome bits are provided on the outputs $\mathrm{SC}_{0-7}$. For the Diagnostic Detect Mode, the syndrome bits are generated by comparing the internally generated check bits from
the Data In Latch with check bits stored in the diagnostic latch rather than with the check bit latch contents.

Correct Mode is similar to the Detect Mode except that single bit errors will be complemented (corrected) and made available as input to the Data Out Latches. Again, the Diagnostic Correct Mode will correct single bit errors as determined by syndrome bits generated from the data input and contents of the diagnostic latches.

The Initialize Mode provides check bits for all zero bit data. Data Input Latches are set, latched to a logic zero and made available as input to the Data Out Latches.

The Internal Mode disables the external control pins DIAG $M_{0} E_{0,1}$ and CORRECT to be defined by the Diagnostic Latch. Even $\mathrm{ID}_{1,0}$, although externally set to the 01 code, can be redefined from the Diagnostic Latch data.


Figure 1. 32-Bit Configuration


Figure 2. 64-Bit Configuration

| DATA |  |  |  |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{BYTE}_{3}$ | BYTE $_{2}$ | BYTE $_{1}$ | BYTE $_{0}$ | CX | C 0 | C 1 | C 2 | C 4 | C 8 | C 16 |

Figure 3. 32-Bit Data Format


Figure 4. 64-Bit Data Format

## 32-BIT DATA WORD CONFIGURATION:

A single IDT49C460 EDC unit, connected as shown in Figure 1, provides all the logic needed for single bit error correction and double bit error detection of a 32-bit data field. The identification code indicates 7 check bits are required. The $\mathrm{CB}_{7}$ pin should be HIGH.

Figure 3 indicates the 39-bit data format for two bytes of data and 7 check bits. Table 3 describes the operating mode available.

Table 6 indicates the data bits participating in the check bit generation. For example, check bit C 0 is the exclusive-OR function of the 16 data input bits marked with an $X$. Check bits are generated and output in the Generate and Initialization Mode. Check bits from the respective latch are passed, unchanged, in the Pass Thru or Diagnostic Generate Mode.

Syndrome bits are generated by an exclusive-OR or the generated check bits with the read check bits. For example, SX is the

XOR of check bits CX from those read with those generated. Table 7 indicates the decoding of the seven syndrome bits to identify the bit-in-error for a single bit error or whether a double or triple bit error was detected. The all zero case indicates no errors detected.

In the Correct Mode, the syndrome bits are used to complement (correct) single bit errors in the data bits. For double or multiple error detection, the data available as input to the Data Out Latch is not defined.

Table 4 defines the bit definition for the Diagnostic Latch. As defined in Table 3, several modes will use the diagnostic check bits to determine syndrome bits or to pass as check bits to the $\mathrm{SC}_{0-7}$ outputs. The Internal Mode substitutes the indicated bit position for the external control signals.

TABLE 5. SLICE IDENTIFICATION

| CODE ID $_{1}$ | CODE ID | SLICE SELECTED |
| :---: | :---: | :--- |
| 0 | 0 | 32-Bit |
| 0 | $\mathbf{1}$ | Internal Control Mode |
| 1 | 0 | 64-Bit, Lower 32-Bit (0-31) |
| 1 | $\mathbf{1}$ | 64-Bit, Upper 32-Bit (32-63) |

TABLE 6. 32-BIT MODIFIED HAMMING CODE-CHECK BIT ENCODE CHART

| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| CX | Even (XOR) | x |  |  |  | X |  | X | X | X | X |  | X |  |  | X |  |
| CO | Even (XOR) | X | X | X |  | X |  | X |  | X |  | x |  | X |  |  |  |
| C1 | Odd (XNOR) | X |  |  | X | X |  |  | X |  | X | X |  |  | X |  | X |
| C2 | Odd (XNOR) | X | X |  |  |  | X | X | X |  |  |  | X | X | X |  |  |
| C4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | X | x |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |
| C16 | Even (XOR) | X | X | X | X | X | X | X | X |  |  |  |  |  |  |  |  |


| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| CX | Even (XOR) |  | X | X | X |  | X |  |  |  |  | X |  | X | x |  | X |
| CO | Even (XOR) | x | X | X |  | x |  | X |  | X |  | X |  | X |  |  |  |
| C1 | Odd (XNOR) | X |  |  | x | X |  |  | x |  | X | X |  |  | x |  | X |
| C2 | Odd (XNOR) | X | X |  |  |  | x | x | X |  |  |  | X | X | X |  |  |
| C4 | Even (XOR) |  |  | X | X | x | x | X | X |  |  |  |  |  |  | X | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |
| C16 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |

TABLE 7.
SYNDROME DECODE TO BIT-IN-ERROR

| SYNDROMEBITS |  |  | $\begin{array}{r} \mathrm{S} 16 \\ \mathrm{~S} 8 \\ \mathrm{~S} 4 \end{array}$ | 0 | $\begin{aligned} & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 1 \end{aligned}$ | 011 | 111 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | So | S1 | S2 |  |  |  |  |  |  |  |  |
| 0 | 0 | 0 | 0 | * | C16 | C8 | T | C4 | T | T | 30 |
| 0 | 0 | 0 | 1 | C2 | T | T | 27 | T | 5 | M | T |
| 0 | 0 | 1 | 0 | C1 | T | T | 25 | T | 3 | 15 | T |
| 0 | 0 | 1 | 1 | T | M | 13 | T | 23 | T | T | M |
| 0 | 1 | 0 | 0 | C0 | T | T | 24 | T | 2 | M | T |
| 0 | 1 | 0 | 1 | T | 1 | 12 | T | 22 | T | T | M |
| 0 | 1 | 1 | 0 | T | M | 10 | T | 20 | T | T | M |
| 0 | 1 | 1 | 1 | 16 | T | T | M | T | M | M | T |
| 1 | 0 | 0 | 0 | cx | I | T | M | T | M | 14 | T |
| 1 | 0 | 0 | 1 | T | M | 11. | T | 21 | T | T | M |
| 1 | 0 | 1 | 0 | T | M | 9 | T | 19 | T | T | 31 |
| 1 | 0 | 1 | 1 | M | T | T | 29 | T | 7 | M | T |
| 1 | 1 | 0 | 0 | T | M | 8 | T | 18 | T | T | M |
| 1 | 1 | 0 | 1 | 17 | T | T | 28 | T | 6 | M | T |
| 1 | 1 | 1 | 0 | M | T | T | 26 | T | 4 | M | $T$ |
| 1 | 1 | 1 | 1 | T | 0 | M | T | M | T | T | M |

NOTES:

*     - no errors detected

Number-number of the single bit-in-error
T -two errors detected
M-three or more errors detected

## 64-BIT DATA WORD CONFIGURATION:

Two IDT49C460 EDC units, connected as shown in Figure 2, provide all the logic needed for single bit error correction and double bit error detection of a 64-bit data field. Table 5 gives the $\mathrm{ID}_{1,0}$ values needed for distinguishing the upper 32 bits from the lower 32 bits. Valid syndrome, check bits and the ERROR and $\overline{M U L T}$ ERROR signals come from the IC with the CODE ID $=11$. Control signals not indicated are connected to both units in parallel. The EDC with the CODE ID $=10$ has the $\overline{O E}_{s C}$ grounded. The $\overline{O E}_{s C}$ selects the syndrome bits from the EDC with CODEID $=11$ and also controls the check bit buffers from memory.

Data In bits 0 through 31 are connected to the same numbered inputs of the EDC unit with CODE ID = 10, while Data in bits 32 through 63 are connected to Data Inputs 0 to 31, respectively, for the EDC unit with CODE ID $=11$.

Figure 4 indicates the 72 -bit data format of 8 bytes of data and 8 check bits. Check bits are input to the EDC unit with CODEID $=10$ through a three-state buffer unit such as the IDT74FCT244. Correction of single bit errors of the 64-bit configuration requires a foodback of syndrome bits from the lower EDC unit to the upper EDC units. The MUX shown on the functional block diagram is used to select the $\mathrm{CB}_{0-7}$ pins as the syndrome bits rather than internally generated syndrome bits.

Table 3 describes the operating mode available for the 64/72 configuration.

Table 11 indicates the data bits participating in the check bit generation. For example, check bit CO is the exclusive-OR function or the 32 data input bits marked with an X. Check bits are generated and output in the Generate and Initialization modes. Check bits are passed as stored in the PASSTHRU or Diagnostic Generate modes.

Syndrome bits are generated by an exclusive-OR of the generated check bits with the read check bits. For example, SX is the XOR of check bits CX from those read with those generated. Table 9 indicates the decoding of the 8 syndrome bits to determine the bit in error for a single bit error or whether a double or triple bit error was detected. The all zero case indicates no errors detected.

In the Correct Mode, the syndrome bits are used to complement (correct) single bit errors in the data bits. For double or multiple error detection, the data available as input to the Data Out Latch is not defined.

Tables 8 A and 8 B define the bit definition for the Diagnostic Latch. As defined in Table 3, several modes will use the Diagnostic Check Bits to determine syndrome bits or to pass as check bits to the $\mathrm{SC}_{0-7}$ outputs. The Internal Mode substitutes the indicated bit position for the external control signals.

Performance data is provided in Table 10, relating a single IDT49C460 EDC with the two cascaded units of Figure 2. As indicated, a summation of propagation delays is required from the cascading arrangement of EDC units.

## TABLE 8A. <br> 64-BIT DIAGNOSTIC LATCH-CODING FORMAT (EXCEPT DIAGNOSTIC WRITE MODE)

| BIT | INTERNAL FUNCTION |
| :---: | :---: |
| 0 | CB ${ }_{0}$ DIAGNOSTIC |
| 1 | $\mathrm{CB}_{1}$ DIAGNOSTIC |
| 2 | $\mathrm{CB}_{2}$ DIAGNOSTIC |
| 3 | $\mathrm{CB}_{3}$ DIAGNOSTIC |
| 4 | $\mathrm{CB}_{4}$ DIAGNOSTIC |
| 5 | $\mathrm{CB}_{5}$ DIAGNOSTIC |
| 6 | $\mathrm{CB}_{6}$ DIAGNOSTIC |
| 7 | $\mathrm{CB}_{7}$ DIAGNOSTIC |
| 8 | CODE 0 LOWER 32-BIT |
| 9 | $\mathrm{CODE}_{1}$ LOWER 32-BIT |
| 10 | DIAG MODE $0_{0}$ LOWER 32-BIT |
| 11 | DIAG MODE ${ }_{1}$ LOWER 32-BIT |
| 12 | CORRECT LOWER 32-BIT |
| 13-31 | DON'T CARE |
| 32-39 | DON'T CARE |
| 40 | CODE ID ${ }_{0}$ UPPER 32-BIT |
| 41 | CODE ID ${ }_{1}$ UPPER 32-BIT |
| 42 | DIAG MODE ${ }_{0}$ UPPER 32-BIT |
| 43 | DIAG MODE ${ }_{1}$ UPPER 32-BIT |
| 44 | CORRECT UPPER 32-BIT |
| 45-63 | DON'T CARE |

## TABLE 8B.

64-BIT DIAGNOSTIC LATCH - CODING FORMAT (DIAGNOSTIC WRITE MODE ONLY)

| BIT | INTERNAL FUNCTION |
| :---: | :---: |
| 0-7 | DON'T CARE |
| 8 | CODE ${ }_{0}$ LOWER 32-BIT |
| 9 | CODE ${ }_{1}$ LOWER 32-BIT |
| 10 | DIAG MODE 0 LOWER 32-BIT |
| 11 | DIAG MODE, LOWER 32-BIT |
| 12 | CORRECT LOWER 32-BIT |
| 13-31 | DON'T CARE |
| 32 | $\mathrm{CB}_{0}$ DIAGNOSTIC |
| 33 | $\mathrm{CB}_{1}$ DIAGNOSTIC |
| 34 | $\mathrm{CB}_{2}$ DIAGNOSTIC |
| 35 | $\mathrm{CB}_{3}$ DIAGNOSTIC |
| 36 | $\mathrm{CB}_{4}$ DIAGNOSTIC |
| 37 | $\mathrm{CB}_{5}$ DIAGNOSTIC |
| 38 | $\mathrm{CB}_{6}$ DIAGNOSTIC |
| 39 | $\mathrm{CB}_{7}$ DIAGNOSTIC |
| 40 | CODE ID ${ }_{0}$ UPPER 32-BIT |
| 41 | CODE ID, UPPER 32-BIT |
| 42 | DIAG MODE 0 UPPER 32-BIT |
| 43 | DIAG MODE ${ }_{1}$ UPPER 32-BIT |
| 44 | CORRECT UPPER 32-BIT |
| 45-63 | DON'T CARE |

TABLE 9. SYNDROME DECODE TO BIT-IN-ERROR


## NOTES:

* $=$ No errors detected

Number $=$ The number of the single bit-in-error

T = Two errors detected
$\mathrm{M}=$ Three or more errors detected

TABLE 10.
KEY AC CALCULATIONS FOR THE 64-BIT CONFIGURATION

| 64-BITPROPAGATION DELAY |  | COMPONENT DELAY FOR IDT49C460 AC SPECIFICATIONS |
| :---: | :---: | :---: |
| FROM | TO |  |
| DATA | Check Bits Out | (DATA TO SC) + (CB TO SC, CODE ID 11) |
| DATA | Corrected DATA Out | (DATA TO SC) + (CB TO SC, CODE ID 11) + (CB TO DATA, CODE ID 10) |
| DATA | Syndromes Out | (DATA TO SC) + (CB TO SC, CODE ID 11) |
| DATA | $\overline{\text { ERROR }}$ for 64 Bits | (DATA TO SC) + (CB TO ERROR, CODE ID 11) |
| DATA | $\overline{\text { MULT ERROR }}$ for 64 Bits | (DATA TO SC) + (CB TO MULT ERROR, CODE ID 11) |

TABLE 11. 64-BIT MODIFIED HAMMING CODE-CHECK BIT ENCODING

| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| CX | Even (XOR) |  | X | x | X |  | X |  |  | X | X |  | X |  |  | X |  |
| CO | Even (XOR) | x | X | X |  | x |  | x |  | X |  | x |  | x |  |  |  |
| C1 | Odd (XNOR) | X |  |  | X | X |  |  | X |  | X | X |  |  | X |  | X |
| C2 | Odd (XNOR) | X | X |  |  |  | x | x | X |  |  |  | X | X | X |  |  |
| C4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | X | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |
| C16 | Even (XOR) | x | X | X | X | X | X | x | x |  |  |  |  |  |  |  |  |
| C32 | Even (XOR) | X | X | X | X | X | X | X | X |  |  |  |  |  |  |  |  |


| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |
| CX | Even (XOR) |  | X | x | x |  | X |  |  | x | X |  | X |  |  | X |  |
| CO | Even (XOR) | x | X | X |  | x |  | x |  | X |  | $x$ |  | x |  |  |  |
| C1 | Odd (XNOR) | X |  |  | X | X |  |  | X |  | X | X |  |  | x |  | X |
| C2 | Odd (XNOR) | X | X |  |  |  | x | X | X |  |  |  | x | x | X |  |  |
| C4 | Even (XOR) |  |  | X | X | X | x | X | X |  |  |  |  |  |  | X | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | x | X | X | X | x | X | X | X |
| C16 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |
| C32 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |


| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |
| CX | Even (XOR) | x |  |  |  | X |  | X | x |  |  | x |  | x | x |  | X |
| CO | Even (XOR) | x | X | x |  | x |  | X |  | x |  | X |  | X |  |  |  |
| C 1 | Odd (XNOR) | X |  |  | X | X |  |  | X |  | X | X |  |  | X |  | X |
| C2 | Odd (XNOR) | X | X |  |  |  | x | X | X |  |  |  | x | x | x |  |  |
| C4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | x | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |
| C16 | Even (XOR) | X | x | X | X | X | X | X | x |  |  |  |  |  |  |  |  |
| C32 | Even (XOR) |  |  |  |  |  |  |  |  | x | X | X | x | X | X | x | X |


| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 48 | 49 | 50 | 51 | 52 | 53 | 54 | 55 | 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 |
| CX | Even (XOR) | x |  |  |  | x |  | x | X |  |  | X |  | X | x |  | X |
| C0 | Even (XOR) | X | X | X |  | X |  | X |  | X |  | X |  | X |  |  |  |
| C1 | Odd (XNOR) | x |  |  | x | X |  |  | x |  | x | X |  |  | X |  | X |
| C2 | Odd (XNOR) | X | X |  |  |  | x | X | X |  |  |  | X | X | X |  |  |
| C4 | Even (XOR) |  |  | X | x | x | X | X | X |  |  |  |  |  |  | x | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | x | X | X | x | x | X | X | X |
| C16 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |
| C32 | Even (XOR) | X | X | X | X | X | X | X | X |  |  |  |  |  |  |  |  |

## NOTE:

The check bit is generated as either an XOR or XNOR of the 32 data bits noted by an " X " in the table.

## SC OUTPUTS

The tables below indicate how the $\mathrm{SC}_{0-7}$ outputs are generated in each control mode for various CODE IDs (Internal Control Mode not applicable).

| GENERATE | CODE ID $\mathbf{1 0}_{-0}$ |  |  |
| :---: | :---: | :---: | :---: |
|  | $\mathbf{0 0}$ | $\mathbf{1 0}$ | $\mathbf{1 1}$ |
| $\mathrm{SC}_{0} \leftarrow$ | PH 0 | PH 1 | $\mathrm{PH} 2 \oplus \mathrm{CB}_{0}$ |
| $\mathrm{SC}_{1} \leftarrow$ | PA | PA | $\mathrm{PA} \oplus \mathrm{CB}_{1}$ |
| $\mathrm{SC}_{2} \leftarrow$ | PB | PB | $\mathrm{~PB} \oplus \mathrm{CB}_{2}$ |
| $\mathrm{SC}_{3} \leftarrow$ | PC | PC | $\mathrm{PC} \oplus \mathrm{CB}_{3}$ |
| $\mathrm{SC}_{4} \leftarrow$ | PD | PD | $\mathrm{PD} \oplus \mathrm{CB}_{4}$ |
| $\mathrm{SC}_{5} \leftarrow$ | PE | PE | $\mathrm{PE} \oplus \mathrm{CB}_{5}$ |
| $\mathrm{SC}_{6} \leftarrow$ | PF | PF | $\mathrm{PF} \oplus \mathrm{CB}_{6}$ |
| $\mathrm{SC}_{7} \leftarrow$ | - | PF | $\mathrm{PG} \oplus \mathrm{CB}_{7}$ |


| CORRECT/ <br> DETECT | $\mathrm{CODE} \mathrm{ID}_{1-0}$ |  |  |
| :---: | :---: | :---: | :---: |
|  | $\mathbf{0 0}$ | $\mathbf{1 0}$ | $\mathbf{1 1}$ |
| $\mathrm{SC}_{0} \leftarrow$ | $\mathrm{PH} 0 \oplus \mathrm{C} 0$ | $\mathrm{PH} 1 \oplus \mathrm{C} 0$ | $\mathrm{PH} 2 \oplus \mathrm{CB}_{0}$ |
| $\mathrm{SC}_{1} \leftarrow$ | $\mathrm{PA} \oplus \mathrm{C} 1$ | $\mathrm{PA} \oplus \mathrm{C} 1$ | $\mathrm{PA} \oplus \mathrm{CB}_{1}$ |
| $\mathrm{SC}_{2} \leftarrow$ | $\mathrm{~PB} \oplus \mathrm{C} 2$ | $\mathrm{~PB} \oplus \mathrm{C} 2$ | $\mathrm{~PB} \oplus \mathrm{CB}_{2}$ |
| $\mathrm{SC}_{3} \leftarrow$ | $\mathrm{PC} \oplus \mathrm{C} 3$ | $\mathrm{PC} \oplus \mathrm{C} 3$ | $\mathrm{PC} \oplus \mathrm{CB}_{3}$ |
| $\mathrm{SC}_{4} \leftarrow$ | $\mathrm{PD} \oplus \mathrm{C} 4$ | $\mathrm{PD} \oplus \mathrm{C} 4$ | $\mathrm{PC} \oplus \mathrm{CB}_{4}$ |
| $\mathrm{SC}_{5} \leftarrow$ | $\mathrm{PE} \oplus \mathrm{C} 5$ | $\mathrm{PE} \oplus \mathrm{C} 5$ | $\mathrm{PE} \oplus \mathrm{CB}_{5}$ |
| $\mathrm{SC}_{6} \leftarrow$ | $\mathrm{PF} \oplus \mathrm{C} 6$ | $\mathrm{PF} \oplus \mathrm{C} 6$ | $\mathrm{PF} \oplus \mathrm{CB}_{6}$ |
| $\mathrm{SC}_{7} \leftarrow$ | - | $\mathrm{PF} \oplus \mathrm{C} 7$ | $\mathrm{PG} \oplus \mathrm{CB}_{7}$ |


| $\underset{\text { READ }}{\text { DIAGNOSTIC }}$ | CODE $\mathrm{ID}_{1-0}$ |  |  |
| :---: | :---: | :---: | :---: |
|  | 00 | 10 | 11 |
| $\mathrm{SC}_{0} \leftarrow$ | PHO $\oplus$ DLO | PH1 $\oplus$ DL0 | $\mathrm{PH} 2 \oplus \mathrm{CB}_{0}$ |
| $\mathrm{SC}_{1} \leftarrow$ | PA $\oplus$ DL1 | PA $\oplus$ DL1 | $\mathrm{PA} \oplus \mathrm{CB}_{1}$ |
| $\mathrm{SC}_{2} \leftarrow$ | $\mathrm{PB} \oplus \mathrm{DL} 2$ | $\mathrm{PB} \oplus \mathrm{DL} 2$ | $\mathrm{PB} \oplus \mathrm{CB}_{2}$ |
| $\mathrm{SC}_{3} \leftarrow$ | PC $\oplus$ DL3 | $\mathrm{PC} \oplus$ DL3 | $\mathrm{PC} \oplus \mathrm{CB}_{3}$ |
| $\mathrm{SC}_{4} \leftarrow$ | $\mathrm{PD} \oplus$ ¢ DL4 | $\mathrm{PD} \oplus$ ¢ DL4 | $\mathrm{PD} \oplus \mathrm{CB}_{4}$ |
| $\mathrm{SC}_{5}+$ | PE $\oplus$ DLL | PE $\oplus$ DL5 | $\mathrm{PE} \oplus \mathrm{CB}_{5}$ |
| $\mathrm{SC}_{6} \leftarrow$ | PF $\oplus$ DL6 | PF $\oplus$ DL6 | $\mathrm{PF} \oplus \mathrm{CB}_{6}$ |
| $\mathrm{SC}_{7} \leftarrow$ | - | PF $\oplus$ DL7 | $\mathrm{PG} \oplus \mathrm{CB}_{7}$ |


| DIAGNOSTICWRITE | CODE $1 \mathrm{D}_{1-0}$ |  |  |
| :---: | :---: | :---: | :---: |
|  | 00 | 10 | 11 |
| $\mathrm{SC}_{0} \leftarrow$ | DLO | DLO | DL32 |
| $\mathrm{SC}_{1} \leftarrow$ | DL1 | DL1 | DL33 |
| $\mathrm{SC}_{2}+$ | DL2 | DL2 | DL34 |
| $\mathrm{SC}_{3} \leftarrow$ | DL3 | DL3 | DL35 |
| $\mathrm{SC}_{4} \leftarrow$ | DL4 | DL4 | DL36 |
| $\mathrm{SC}_{5} \leftarrow$ | DL5 | DL5 | DL37 |
| $\mathrm{SC}_{6} \leftarrow$ | DL6 | DL6 | DL38 |
| $\mathrm{SC}_{7} \leftarrow$ | - | DL7 | DL39 |


| PASSTHRU | CODE $\mathrm{ID}_{1-0}$ |  |  |
| :---: | :---: | :---: | :---: |
|  | $\mathbf{0 0}$ | 10 | $\mathbf{1 1}$ |
| $\mathrm{SC}_{0} \leftarrow$ | C 0 | C 0 | $\mathrm{CB}_{0}$ |
| $\mathrm{SC}_{1} \leftarrow$ | C 1 | C 1 | $\mathrm{CB}_{1}$ |
| $\mathrm{SC}_{2} \leftarrow$ | C 2 | C 2 | $\mathrm{CB}_{2}$ |
| $\mathrm{SC}_{3} \leftarrow$ | C 3 | C 3 | $\mathrm{CB}_{3}$ |
| $\mathrm{SC}_{4} \leftarrow$ | C 4 | C 4 | $\mathrm{CB}_{4}$ |
| $\mathrm{SC}_{5} \leftarrow$ | C 5 | C 5 | $\mathrm{CB}_{5}$ |
| $\mathrm{SC}_{6} \leftarrow$ | C 6 | C 6 | $\mathrm{CB}_{6}$ |
| $\mathrm{SC}_{7} \leftarrow$ | - | C 7 | $\mathrm{CB}_{7}$ |

## DATA CORRECTION

The tables below indicate which data output bits are corrected depending upon the syndromes and the CODE ID position. The syndromes that determine data correction are, in some cases, syndromes input externally via the CB inputs and, in some cases, syndromes input externally by that EDC ( $\mathrm{Si}_{\mathrm{i}}$ are the internal syndromes and are the same as the value of the $\mathrm{SC}_{\mathrm{j}}$ output of that EDC if enabled).

## 32-BIT CONFIGURATION

CODE ID $1-0=00$
$\left.\begin{array}{|cccc|c|c|c|c|c|c|c|c|}\hline \begin{array}{c}\text { SYNDROME } \\ \text { BITS }\end{array} & \begin{array}{r}\text { SB16 } \\ \text { SB8 } \\ \text { SB4 }\end{array} & \begin{array}{l}0 \\ 0\end{array} & \mathbf{1} & 0 & 0 & 1 & 1 & 0 & 1 & 0 & 1 \\ \text { SBX SB0 } & \text { SB1 SB2 }\end{array}\right]$

## 64-BIT CONFIGURATION (LOWER 32-BIT) CODE ID $_{1-0}=10$

| SYNDROME BITS |  |  | CB32 CB16 CB8 CB4 CB2 | $\begin{array}{\|l} \hline 0 \\ 0 \\ 0 \\ 0 \end{array}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 1 \\ & 1 \end{aligned}$ | 1 1 1 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | - | - | - | - | - | - | - | - |
| 0 | 0 | 0 | 1 | - | - | - | - | - | - | - |  |
| 0 | 0 | 1 | 0 | - | - | - | - | - | - | 15 | 31 |
| 0 | 0 | 1 | 1 | - | - | 13 | 29 | 23 | 7 | - | - |
| 0 | 1 | 0 | 0 | - | - | - | - | - | - | - | - |
| 0 | 1 | 0 | 1 | - | - | 12 | 28 | 22 | 6 | - | - |
| 0 | 1 | 1 | 0 | - | - | 10 | 26 | 20 | 4 | - | - |
| 0 | 1 | 1 | 1 | 16 | 0 | - | - | - | - | - | - |
| 1 | 0 | 0 | 0 | - | - | - | - | - | - | 14 | 30 |
| 1 | 0 | 0 | 1 | - | - | 11 | 27 | 21 | 5 | - | - |
| 1 | 0 | 1 | 0 | - | - | 9 | 25 | 19 | 3 | - | - |
| 1 | 0 | 1 | 1 | - | - | - | - | - | - | - | - |
| 1 | 1 | 0 | 0 | - | - | 8 | 24 | 18 | 2 | - | - |
| 1 | 1 | 0 | 1 | 17 | 1 | - | - | - | - | - | - |
| 1 | 1 | 1 | 0 | - | - | - | - | - | - | - | - |
| 1 | 1 | 1 | 1 | - | - | - | - | - | - | - | - |

## FUNCTIONAL EQUATIONS

The equations below describe the IDT49C460 output values as defined by the value of the inputs and internal states.

## DEFINITIONS

$\mathrm{PA}=\mathrm{D} 0 \oplus \mathrm{D} 1 \oplus \mathrm{D} 2 \oplus \mathrm{D} 4 \oplus \mathrm{D} 6 \oplus \mathrm{D} 8 \oplus \mathrm{D} 10 \oplus \mathrm{D} 12 \oplus$ $\mathrm{D} 16 \oplus \mathrm{D} 17 \oplus \mathrm{D} 18 \oplus \mathrm{D} 20 \oplus \mathrm{D} 22 \oplus \mathrm{D} 24 \oplus \mathrm{D} 26 \oplus \mathrm{D} 28$ $\mathrm{PB}=\mathrm{D} 0 \oplus \mathrm{D} 3 \oplus \mathrm{D} 4 \oplus \mathrm{D} 7 \oplus \mathrm{D} 9 \oplus \mathrm{D} 10 \oplus \mathrm{D} 13 \oplus \mathrm{D} 15 \oplus$ $\mathrm{D} 16 \oplus \mathrm{D} 19 \oplus \mathrm{D} 20 \oplus \mathrm{D} 23 \oplus \mathrm{D} 25 \oplus \mathrm{D} 26 \oplus \mathrm{D} 29 \oplus \mathrm{D} 31$ $\mathrm{PC} .=\mathrm{D} 0 \oplus \mathrm{D} 1 \oplus \mathrm{D} 5 \oplus \mathrm{D} 6 \oplus \mathrm{D} 7 \oplus \mathrm{D} 11 \oplus \mathrm{D} 12 \oplus \mathrm{D} 13 \oplus$ $\mathrm{D} 16 \oplus \mathrm{D} 17 \oplus \mathrm{D} 21 \oplus \mathrm{D} 22 \oplus \mathrm{D} 23 \oplus \mathrm{D} 27 \oplus \mathrm{D} 28 \oplus \mathrm{D} 29$ $\mathrm{PD}=\mathrm{D} 2 \oplus \mathrm{D} 3 \oplus \mathrm{D} 4 \oplus \mathrm{D} 5 \oplus \mathrm{D} 6 \oplus \mathrm{D} 7 \oplus \mathrm{D} 14 \oplus \mathrm{D} 15 \oplus$ $\mathrm{D} 18 \oplus \mathrm{D} 19 \oplus \mathrm{D} 20 \oplus \mathrm{D} 21 \oplus \mathrm{D} 22 \oplus \mathrm{D} 23 \oplus \mathrm{D} 30 \oplus \mathrm{D} 31$
$\mathrm{PE}=\mathrm{D} 8 \oplus \mathrm{D} 9 \oplus \mathrm{D} 10 \oplus \mathrm{D} 11 \oplus \mathrm{D} 12 \oplus \mathrm{D} 13 \oplus \mathrm{D} 14 \oplus \mathrm{D} 15$ $\oplus \mathrm{D} 24 \oplus \mathrm{D} 25 \oplus \mathrm{D} 26 \oplus \mathrm{D} 27 \oplus \mathrm{D} 28 \oplus \mathrm{D} 29 \oplus \mathrm{D} 30 \oplus \mathrm{D} 31$ $\mathrm{PF}=\mathrm{D} 0 \oplus \mathrm{D} 1 \oplus \mathrm{D} 2 \oplus \mathrm{D} 3 \oplus \mathrm{D} 4 \oplus \mathrm{D} 5 \oplus \mathrm{D} 6 \oplus \mathrm{D} 7 \oplus \mathrm{D} 24$ $\oplus \mathrm{D} 25 \oplus \mathrm{D} 26 \oplus \mathrm{D} 27 \oplus \mathrm{D} 28 \oplus \mathrm{D} 29 \oplus \mathrm{D} 30 \oplus \mathrm{D} 31$
$\mathrm{PG}=\mathrm{D} 8 \oplus \mathrm{D} 9 \oplus \mathrm{D} 10 \oplus \mathrm{D} 11 \oplus \mathrm{D} 12 \oplus \mathrm{D} 13 \oplus \mathrm{D} 14 \oplus \mathrm{D} 15$ $\oplus \mathrm{D} 16 \oplus \mathrm{D} 17 \oplus \mathrm{D} 18 \oplus \mathrm{D} 19 \oplus \mathrm{D} 20 \oplus \mathrm{D} 21 \oplus \mathrm{D} 22 \oplus \mathrm{D} 23$ $\mathrm{PHO}=\mathrm{D} 0 \oplus \mathrm{D} 4 \oplus \mathrm{D} 6 \oplus \mathrm{D} 7 \oplus \mathrm{D} 8 \oplus \mathrm{D} 9 \oplus \mathrm{D} 11 \oplus \mathrm{D} 14 \oplus$ $\mathrm{D} 17 \oplus \mathrm{D} 18 \oplus \mathrm{D} 19 \oplus \mathrm{D} 21 \oplus \mathrm{D} 26 \oplus \mathrm{D} 28 \oplus \mathrm{D} 29 \oplus \mathrm{D} 31$ $\mathrm{PH} 1=\mathrm{D} 1 \oplus \mathrm{D} 2 \oplus \mathrm{D} 3 \oplus \mathrm{D} 5 \oplus \mathrm{D} 8 \oplus \mathrm{D} 9 \oplus \mathrm{D} 11 \oplus \mathrm{D} 14 \oplus$ $\mathrm{D} 17 \oplus \mathrm{D} 18 \oplus \mathrm{D} 19 \oplus \mathrm{D} 21 \oplus \mathrm{D} 24 \oplus \mathrm{D} 25 \oplus \mathrm{D} 27 \oplus \mathrm{D} 30$ $\mathrm{PH} 2=\mathrm{D} 0 \oplus \mathrm{D} 4 \oplus \mathrm{D} 6 \oplus \mathrm{D} 7 \oplus \mathrm{D} 10 \oplus \mathrm{D} 12 \oplus \mathrm{D} 13 \oplus \mathrm{D} 15$ $\oplus \mathrm{D} 16 \oplus \mathrm{D} 20 \oplus \mathrm{D} 22 \oplus \mathrm{D} 23 \oplus \mathrm{D} 26 \oplus \mathrm{D} 28 \oplus \mathrm{D} 29 \oplus$ D31

## 64-BIT CONFIGURATION (UPPER-BIT) <br> CODE ID ${ }_{1-0}=11(1)$

| SYNDROME BITS |  |  | $\begin{array}{r} \text { SB32 } \\ \text { SB16 } \\ \text { SB8 } \\ \text { SB4 } \end{array}$ | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 1 \\ & 0 \end{aligned}$ | $\begin{aligned} & 1 \\ & 0 \\ & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 0 \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | 1 0 1 1 | 0 1 1 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SBX SB0 SB1 SB2 |  |  |  |  |  |  |  |  |  |  |  |
| 0 | 0 | 0 | 0 | - | - | - | - | - | - | 46 | 62 |
| 0 | 0 | 0 | 1 | - | - | 43 | 59 | 53 | 37 | - | - |
| 0 | 0 | 1 | 0 | - | - | 41 | 57 | 51 | 35 | - | - |
| 0 | 0 | 1 | 1 | - | - | - | - | - | - | - | - |
| 0 | 1 | 0 | 0 | - | - | 40 | 56 | 50 | 34 | - | - |
| 0 | 1 | 0 | 1 | 49 | 33 | - | - | - | - | - | - |
| 0 | 1 | 1 | 0 | - | - | - | - | - | - | - | - |
| 0 | 1 | 1 | 1 | - | - | - | - | - | - | - | - |
| 1 | 0 | 0 | 0 | - | - | - | - | - | - | - | - |
| 1 | 0 | 0 | 1 | - | - | - | - | - | - | - | - |
| 1 | 0 | 1 | 0 | - | - | - | - | - | - | 47 | 63 |
| 1 | 0 | 1 | 1 | - | - | 45 | 61 | 55 | 39 |  |  |
| 1 | 1 | 0 | 0 | - | - | - | - | - | - | - | - |
| 1 | 1 | 0 | 1 | - | - | 44 | 60 | 54 | 38 | - | - |
| 1 | 1 | 1 | 0 | - | - | 42 | 58 | 52 | 36 | - | - |
| 1 | 1 | 1 | 1 | 48 | 32 | - | - | - | - | - | - |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| lout | DC Output Current | 30 | 30 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | CONDITIONS | TYP. | UNITS |  |
| $\mathrm{C}_{\text {OUT }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 5 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} \quad V_{C C}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \quad \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 H}$ | Input HIGH Level | Guaranteed Logic High Level (4) |  | 2.0 | - | - | V |
| $V_{\text {LI }}$ | Input LOW Level | Guaranteed Logic Low Level (4) |  | - | - | 0.8 | $V$ |
| ${ }_{1 H}$ | Input HIGH Current | $V_{C C}=M_{\text {ax. }} . \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  | - | 0.1 | 5.0 | $\mu \mathrm{A}$ |
| I/L | Input LOW Current | $\mathrm{V}_{\text {CG }}=\mathrm{Max} ., \mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ |  | - | -0.1 | -5.0 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{I N}=V_{H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{IOH}^{\text {O }}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{IOH}^{\text {O }}=-15 \mathrm{~mA}$ COM ${ }^{\text {L }}$. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L}} \end{aligned}$ | $\mathrm{l}_{\mathrm{LL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA} \mathrm{COM}{ }^{\text {L }}$. | - | 0.3 | 0.5 |  |
| l O | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | - | -0.1 | -10.0 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=V_{C C}$ (Max.) | - | 0.1 | 10.0 |  |
| los | Output Short Circuit Current | $\mathrm{V}_{\text {cc }}=$ Min., $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}^{(3)}$ |  | -30.0 | - | - | mA |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These input levels provide zero noise immunity and should only be static tested in a noise-free environment.

DC ELECTRICAL CHARACTERISTICS (Cont'd)
$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} \quad \mathrm{V}_{C C}=5.0 \mathrm{~V} \pm 5 \%$ (Commercial)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \quad V_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICco | Quiescent Power Supply Current (CMOS Inputs) | $\begin{aligned} & V_{C C}=M a x . \\ & V_{H C} \leq V_{I N} . V_{I N} \leq V_{L C} \\ & f_{O P}=0 \end{aligned}$ |  | - | 3.0 | 5 | mA |
| $\mathrm{I}_{\mathrm{COT}}$ | Quiescent Input Power Supply Current (per Input @ TTL High) ${ }^{(5)}$ | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}, \mathrm{f}_{\mathrm{OP}}=0$ |  | - | 0.3 | 0.5 | $\mathrm{mA} /$ Input |
| $I_{\text {cco }}$ | Dynamic Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{H C} \leq V_{V N}, V_{N} \leq V_{L C} \\ & \text { Outputs Open, } \overline{O E}=L \end{aligned}$ | MIL. | - | 6 | 10 | $\mathrm{mAl}$ |
|  |  |  | COM'L. | - | 6 | 7 |  |
| $I_{\text {cc }}$ | Total Power Supply Current (6) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\text { Max., } \mathrm{f}_{\mathrm{OP}}=10 \mathrm{MHz} \\ & \text { Outputs Open, } \mathrm{OE}=\mathrm{L} \\ & 50 \% \text { Duty cycle } \\ & \mathrm{V}_{\mathrm{HC}} \leq \mathrm{V}_{\mathrm{IN}}, \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | MIL. | - | 60 | 110 | mA |
|  |  |  | COM'L. | - | 60 | 80 |  |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max., } \mathrm{f}_{\mathrm{OP}}=10 \mathrm{MHz} \\ & \text { Outputs Open, } \overline{\mathrm{OE}}=\mathrm{L} \\ & 50 \% \text { Duty cycle } \\ & V_{\mathrm{HH}}=3.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{VL}}=0.4 \mathrm{~V} \end{aligned}$ | MIL. | - | 70 | 125 |  |
|  |  |  | COM'L. | - | 70 | 95 |  |

NOTES:
5. $\mathrm{I}_{\mathrm{CCT}}$ is derived by measuring the total current with all the inputs tied together at 3.4 V , subtracting out $l_{\mathrm{Cco}}$, then dividing by the total number of inputs.
6. Total Supply Current is the sum of the Quiescent current and the Dynamic current (at either CMOS or TTL input levels). For all conditions, the Total Supply Current can be calculated by using the following equation:
$I_{C C}=I_{C C O}+I_{C C T}\left(N_{T} \times D_{H}\right)+I_{C C D}\left(f_{O P}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Data duty cycle TTL high period $\left(\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}\right)$.
$N_{T}=$ Number of dynamic inputs driven at TTL levels.
$f_{O P}=$ Operating frequency in Megahertz.

## CMOS TESTING CONSIDERATIONS

Special test board considerations must be taken into account when applying high-speed CMOS products to the automatic test environment. Large output currents are being switched in very short periods and proper testing demands that test set-ups have minimized inductance and guaranteed zero voltage grounds. The techniques listed below will assist the user in obtaining accurate testing results:

1) All input pins should be connected to a voltage potential during testing. if left floating, the device may oscillate, causing improper device operation and possible latchup.
2) Placement and value of decoupling capacitors is critical. Each physical set-up has different electrical characteristics and it is recommended that various decoupling capacitor sizes be experimented with. Capacitors should be positioned using the minimum lead lengths. They should also be distributed to decouple power supply lines and be placed as close as possible to the DUT power pins.
3) Device grounding is extremely critical for proper device testing. The use of multi-layer performance boards with radial decoupling between power and ground planes is necessary. The ground plane must be sustained from the performance board to the DUT interface board and wiring unused interconnect pins to the ground plane is recommended. Heavy gauge stranded wire should be used for power wiring, with twisted pairs being recommended for minimized inductance.
4) To guarantee data sheet compliance, the input thresholds should be tested per input pin in a static environment. To allow for testing and hardware-induced noise, IDT recommends using $\mathrm{V}_{\mathrm{IL}} \leq 0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{iH}} \geq 3 \mathrm{~V}$ for AC tests.

## IDT49C460B AC ELECTRICAL CHARACTERISTICS

(Guaranteed Commercial Range Performance)
The tables below specify the guaranteed performance of the IDT49C460B over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ commercial temperature range. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between 0 V and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DCload. $V_{c c}$ equal to $5.0 \mathrm{~V} \pm 5 \%$.

## COMBINATIONAL PROPAGATION DELAYS

$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{SC}_{0-7}$ | DATA ${ }_{0-31}$ | ERROR | MULT ERROR |
| DATA ${ }_{0-31}$ | 25 | $30^{(1)}$ | 25 | 27 |
| $\begin{aligned} & \text { CBO-7 } \\ & \text { (CODE ID 00, 11) } \\ & \hline \end{aligned}$ | 14 | 30 | 17 | 20 |
| CB0-7 <br> (CODE ID 10) | 16 | 18 | 19 | 21 |
| GENERATE | 21 | 23 | 23 | 23 |
| CORRECT <br> (Not Internal Control Mode) | - | 23 | - | - |
| DIAG MODE (Not Internal Control Mode) | 17 | 26 | 20 | 24 |
| CODE $\mathrm{ID}_{0,1}$ | 18 | 26 | 21 | 26 |
| LE ${ }_{\text {IN }}$ (From latched to transparent) | 27 | $38^{(2)}$ | 30 | 33 |
| LE OUT (From latched to transparent) | - | 12 | - | - |
| LE DIAG <br> (From latched to transparent; Not Internal Control Mode) | 15 | 29 | 19 | 22 |
| Internal Control Mode: LEdiag (From latched to transparent) | 16 | 32 | 19 | 24 |
| Internal Control Mode: DATA0-31 (Via Diagnostic Latch) | 16 | 32 | 20 | 25 |

## NOTES:

1. DATA ${ }_{\text {IN }}$ to Correct DATAout measurement requires timing as shown in Figure 5A below.
2. LE IN to Correct DATAOUT measurement requires timing as shown in Figure 5B.


Figure 5A.
SET-UP AND HOLD TIMES RELATIVE TO LATCH ENABLES

| FROM INPUT | TO (LATCHING UP DATA) | $\begin{aligned} & \text { SET-UP } \\ & \text { TIME } \end{aligned}$ | $\begin{aligned} & \text { HOLD } \\ & \text { TIME } \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| DATA $_{0-31}$ | $\mathrm{LE}_{\text {IN }}$ | 4 | 4 |
| $\mathrm{CB}_{0-7}$ | LE ${ }_{\text {in }}$ | 4 | 4 |
| DATA $_{0-31}$ | LE ${ }_{\text {OUT }}$ | 19 | 0 |
| $\begin{aligned} & \mathrm{CB}_{0-7} \\ & \text { (CODE ID 00, 11) } \\ & \hline \end{aligned}$ | $\mathrm{LE}_{\text {OUt }}$ | 15 | 0 |
| $\begin{aligned} & \mathrm{CBO}_{0-7} \\ & \text { (CODE ID 10) } \end{aligned}$ | LE ${ }_{\text {OUT }}$ | 15 | 0 |
| CORRECT | LE ${ }_{\text {OUT }}$ | 11 | 0 |
| DIAG MODE | LE out | 17 | 0 |
| CODE ID ${ }_{0,1}$ | LE ${ }_{\text {OUT }}$ | 17 | 0 |
| LEIN | $\mathrm{LE}_{\text {out }}$ | 20 | 0 |
| DATA ${ }_{0-31}$ | LE DIAG | 4 | 3 |

OUTPUT ENABLE/DISABLE TIMES
Output disable tests performed with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ and measured to 0.5 V change of output voltage level.

| INPUT | OUTPUT | ENABLE |  | DISABLE |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. |
| $\overline{\mathrm{OE}}^{2}$ BTE $_{0-3}$ | DATA $_{0-31}$ | 10 | 23 | 10 | 19 |
| $\overline{\mathrm{OE}}_{\text {SC }}$ | SC $_{0-7}$ | 10 | 24 | 10 | 20 |

## MINIMUM PULSE WIDTHS

| $\mathrm{LE}_{\text {IN }}, \mathrm{LE}_{\text {OUT }}, \mathrm{LE} \mathrm{DIAG}$ | 9 |
| :--- | :---: |



Figure 5B.

## IDT49C460B AC ELECTRICAL CHARACTERISTICS

## (Guaranteed Millitary Range Performance)

The tables below specify the guaranteed performance of the IDT49C460B over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between 0 V and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DCload.
$V_{c c}$ equal to $5.0 \mathrm{~V} \pm 10 \%$.

## COMBINATIONAL PROPAGATION DELAYS

$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | SC $_{0-7}$ | DATA $_{0-31}$ | ERROR | MULT ERROR |
| DATA 0-31 | 28 | $33(1)$ | 28 | 30 |
| CBOO-7 $^{(1)}$ <br> (CODE ID 00, 11) | 17 | 33 | 20 | 23 |
| CB0-7 <br> (CODE ID 10) | 19 | 23 | 22 | 24 |
| $\overline{\text { GENERATE }}$ | 24 | 26 | 26 | 26 |
| CORRECT <br> (Not Internal <br> Control Mode) | - | 26 | - | - |
| DIAG MODE <br> (Not Internal <br> Control Mode) | 20 | 29 | 23 | 27 |
| CODE IDO.1 |  |  |  |  |

NOTES:

1. DATAIN to Correct DATAOut measurement requires timing as shown in Figure 6A below.
2. LE to correct DATA out measurement requires timing as shown in FigUre 6 B below.


Figure 6A.

SET-UP AND HOLD TIMES
RELATIVE TO LATCH ENABLES

| FROM INPUT | $\begin{gathered} \text { TO } \\ \text { (LATCHING } \\ \text { UP DATA) } \end{gathered}$ | $\begin{aligned} & \text { SET-UP } \\ & \text { TIME } \end{aligned}$ | $\begin{aligned} & \text { HOLD } \\ & \text { TIME } \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| DATA ${ }_{0-31}$ | $\mathrm{LE}_{\text {IN }}$ | 4 | 4 |
| $\mathrm{CB}_{0-7}$ | $L^{\text {E }}$ N | 4 | 4 |
| DATA $_{0-31}$ | LE ${ }_{\text {out }}$ | 23 | 0 |
| $\begin{aligned} & \mathrm{CB}_{0-7} \\ & \text { (CODE ID 00, 11) } \end{aligned}$ | $\mathrm{LE}_{\text {out }}$ | 18 | 0 |
| $\begin{aligned} & \text { CB0-7 } \\ & \text { (CODE ID 10) } \end{aligned}$ | LE ${ }_{\text {ои }}$ | 18 | 0 |
| CORRECT | LE ${ }_{\text {OUT }}$ | 14 | 0 |
| DIAG MODE | LE ${ }_{\text {OUT }}$ | 20 | 0 |
| CODE ID ${ }_{0,1}$ | LE ${ }_{\text {OUT }}$ | 20 | 0 |
| $\mathrm{LE}_{\text {IN }}$ | LE ${ }_{\text {out }}$ | 23 | 0 |
| DATA $_{0-31}$ | LE ${ }_{\text {diAG }}$ | 4 | 3 |

## OUTPUT ENABLE/DISABLE TIMES

Output disable tests performed with $C_{L}=5 p F$ and measured to 0.5 V change of output voltage level.

| INPUT | OUTPUT | ENABLE |  | DISABLE |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | MAX. | MIN. |
| $\overline{\mathrm{OE}}_{\mathrm{BYTE}}^{0-3}$ | MAX. |  |  |  |  |
| $\overline{\mathrm{OE}}_{\text {SC }}$ | DATA $_{0-31}$ | 10 | 25 | 10 | 21 |

## MINIMUM PULSE WIDTHS

> | $\mathrm{LE}_{\mathbb{N}}, \mathrm{LE}_{\text {OUr, }} \mathrm{LE}_{\mathrm{DIAG}}$ | 12 |
| :--- | :--- |



Figure 6B.

## IDT49C460A AC ELECTRICAL CHARACTERISTICS

## (Guaranteed Commerclal Range Performance)

The tables below specify the guaranteed performance of the IDT49C460A over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ commercial temperature range. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between $O \mathrm{~V}$ and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DCload. $V_{c c}$ equal to $5.0 \mathrm{~V} \pm 5 \%$.

## COMBINATIONAL PROPAGATION DELAYS

$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | SC $_{0-7}$ | DATA $_{0-31}$ | ERROR | MULT ERROR |
| DATA 0-31 | 27 | $36^{(1)}$ | 30 | 33 |
| CB0-7 <br> (CODE ID 00, 11) | 16 | 34 | 19 | 23 |
| CB0-7 <br> (CODE ID 10) | 16 | 20 | 19 | 21 |
| GENERATE | 21 | 23 | 25 | 25 |
| CORRECT <br> (Not Internal <br> Control Mode) | - | 23 | - | - |
| DIAG MODE <br> (Not Internal <br> Control Mode) | 17 | 26 | 20 | 24 |
| CODE ID ${ }_{0.1}$ |  |  |  |  |

NOTES:

1. DATAIn to Correct DATAout measurement requires timing as shownin Figure 7A below.
2. $L E_{\text {IN }}$ to correct DATAOut measurement requires timing as shown in Figure $7 B$ below.


Figure 7A.

SET-UP AND HOLD TIMES
RELATIVE TO LATCH ENABLES

| FROM INPUT | $\begin{gathered} \text { TO } \\ \text { (LATCHING } \\ \text { UP DATA) } \end{gathered}$ | $\begin{aligned} & \text { SET-UP } \\ & \text { TIME } \end{aligned}$ | $\begin{aligned} & \text { HOLD } \\ & \text { TIME } \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| DATA $_{0-31}$ | $\mathrm{LE}_{\text {IN }}$ | 5 | 4 |
| $\mathrm{CB}_{0-7}$ | LE ${ }_{\text {in }}$ | 5 | 4 |
| DATA $_{0-31}$ | $\mathrm{LE}_{\text {OUT }}$ | 23 | 0 |
| $\begin{aligned} & \mathrm{CB}_{0-7} \\ & \text { (CODE ID 00, 11) } \end{aligned}$ | LE ${ }_{\text {out }}$ | 15 | 0 |
| $\begin{aligned} & \mathrm{CBO}_{0-7} \\ & \text { (CODE ID 10) } \end{aligned}$ | LE ${ }_{\text {OUT }}$ | 15 | 0 |
| CORRECT | LE ${ }_{\text {OUT }}$ | 11 | 0 |
| DIAG MODE | LE out | 17 | 0 |
| CODE ID ${ }_{0,1}$ | LE ${ }_{\text {out }}$ | 17 | 0 |
| $\mathrm{LE}_{\text {IN }}$ | LE ${ }_{\text {OUT }}$ | 25 | 0 |
| DATA $_{0-31}$ | $\mathrm{LE}_{\text {diAG }}$ | 5 | 3 |

## OUTPUT ENABLE/DISABLE TIMES

Output disable tests performed with $C_{L}=5 p F$ and measured to 0.5 V change of output voltage level.

| INPUT | OUTPUT | ENABLE |  | DISABLE |  |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | MAX. | MIN. |
| $\overline{\mathrm{OE}}_{\mathrm{BYTE}}^{0-3}$ | MAX. |  |  |  |  |
| DATA $_{0-31}$ | 10 | 23 | 10 | 19 |  |
| $\mathrm{OE}_{\text {SC }}$ | SC $_{0-7}$ | 10 | 24 | 10 | 20 |

MINIMUM PULSE WIDTHS

| $L E_{I N}, L E_{\text {OUT }}, L E_{\text {DIAG }}$ | 9 |
| :--- | :--- |



Figure 7B.

## IDT49C460A AC ELECTRICAL CHARACTERISTICS

## (Guaranteed Military Range Performance)

The tables below specify the guaranteed performance of the IDT49C460A over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between OV and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DCload. $V_{c c}$ equal to $5.0 \mathrm{~V} \pm 10 \%$.
COMBINATIONAL PROPAGATION DELAYS
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{SC}_{0-7}$ | DATA $0-31$ | ERROR | MULT ERROR |
| DATA 0-31 | 30 | $39{ }^{(1)}$ | 33 | 36 |
| $\begin{aligned} & \hline \text { CBO-7 }^{2} \\ & \text { (CODE ID 00, 11) } \\ & \hline \end{aligned}$ | 19 | 37 | 22 | 26 |
| $\begin{aligned} & \text { CBO-7 } \\ & \text { (CODE ID 10) } \end{aligned}$ | 19 | 23 | 22 | 24 |
| GENERATE | 24 | 26 | 28 | 28 |
| CORRECT (Not Internal Control Mode) | - | 26 | - | - |
| DIAG MODE (Not Internal Control Mode) | 20 | 29 | 23 | 27 |
| CODE $\mathrm{D}_{0.1}$ | 21 | 29 | 24 | 29 |
| LEIN (From latched to transparent) | 30 | $41^{(2)}$ | 33 | 36 |
| LE ${ }_{\text {out }}$ (From latched to transparent) | - | 15 | - | - |
| LE DiAg <br> (From latched to transparent; Not Internal Control Mode) | 18 | 32 | 22 | 25 |
| Internal Control Mode: LE DIAG (From latched to transparent) | 19 | 35 | 22 | 27 |
| Internal Control Mode: DATA0-31 (Via Diagnostic Latch) | 19 | 35 | 23 | 28 |

## NOTES:

1. DATA $_{\mathbb{N}}$ to Correct DATAOut measurement requires timing as shown in Figutí 8 A below.
2. $L E_{I_{N}}$ to Correct DATA our measurement requires timing as shown in Figure 8B below.


Figure 8A.

SET-UP AND HOLD TIMES RELATIVE TO LATCH ENABLES

| FROM INPUT | TO <br> (LATCHING <br> UP DATA) | SET-UP <br> TIME | HOLD <br> TIME |
| :--- | :---: | :---: | :---: |
| DATA $_{0-31}$ | LE $_{\text {IN }}$ | 5 | 4 |
| CB $_{0-7}$ | LE $_{\text {IN }}$ | 5 | 4 |
| DATA $_{0-31}$ | LE $_{\text {OUT }}$ | 27 | 0 |
| CB $_{0-7}$ <br> (CODE ID 00, 11) | LE $_{\text {OUT }}$ | 18 | 0 |
| CB0-7 <br> (CODE ID 10) | LE $_{\text {OUT }}$ | 18 | 0 |
| CORRECT | LE $_{\text {OUT }}$ | 14 | 0 |
| DIAG MODE | LE $_{\text {OUT }}$ | 20 | 0 |
| CODE ID $_{0,1}$ | LE OUT | 20 | 0 |
| LE $_{\text {IN }}$ | LE $_{\text {OUT }}$ | 28 | 0 |
| DATA $_{0-31}$ | LE $_{\text {DIAG }}$ | 5 | 3 |

## OUTPUT ENABLE/DISABLE TIMES

Output disable tests performed with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ and measured to 0.5 V change of output voltage level.

| INPUT |  | OUTPUT | ENABLE |  | DISABLE |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | MAX. | MIN. | MAX. |  |
| $\overline{O E ~ B Y T E ~}_{0-3}$ | DATA $_{0-31}$ |  | 10 | 25 | 10 | 21 |  |
| $\overline{O E}_{\text {SC }}$ | SC $_{0-7}$ | 10 | 27 | 10 | 22 |  |

## MINIMUM PULSE WIDTHS

$\mathrm{LE}_{\text {IN }}, \mathrm{LE}_{\text {OUT }}, \mathrm{LE}_{\text {DIAG }}$


Figure 8B.

## IDT49C460 AC ELECTRICAL CHARACTERISTICS

## (Guaranteed Commercial Range Performance)

The tables below specify the guaranteed performance of the IDT49C460 over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ commercial temperature range. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between OV and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DC load. $\mathrm{V}_{\mathrm{CC}}$ equal to $5.0 \mathrm{~V} \pm 5 \%$.

## COMBINATIONAL PROPAGATION DELAYS

$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | SC $_{0-7}$ | DATA $_{0-31}$ | $\overline{\text { ERROR }}$ | $\overline{\text { MULT ERROR }}$ |
| DATA O-31 | 37 | $49^{(1)}$ | 40 | 45 |
| CBO-7 $_{0}$ <br> (CODE ID 00, 11) | 22 | 46 | 26 | 31 |
| CB0-7 <br> (CODE ID 10) | 22 | 30 | 26 | 29 |
| $\overline{\text { GENERATE }}$ | 29 | 31 | 30 | 30 |
| CORRECT <br> (Not Internal <br> Control Mode) | - | 31 | - | - |
| DIAG MODE <br> (Not Internal <br> Control Mode) | 23 | 35 | 27 | 33 |
| CODE ID <br> 0,1 | 25 | 35 | 29 | 35 |
| LEIN <br> (From latched <br> to transparent) | 37 | $51^{(2)}$ | 41 | 45 |
| LEouT <br> (From latched <br> to transparent) | - | 17 | - | - |
| LE DIAG <br> (From latched to <br> transparent; Not <br> Internal Control <br> Mode) | 21 | 38 | 26 | 30 |
| Internal Control <br> Mode: LEDIAG <br> (From latched <br> to transparent) | 22 | 42 | 26 | 33 |
| Internal Control <br> Mode: DATA0-31 <br> Via Diagnostic <br> Latch) | 22 | 42 | 27 | 34 |

NOTES:

1. DATA in to Correct DATA Out measurement requires timing as shown in Figure 9A below.
2. LE Lo Correct DATA $_{\text {OUT }}$ measurement requires timing as shown in FigUre 9B below.


Figure 9A.

SET-UP AND HOLD TIMES
RELATIVE TO LATCH ENABLES

| FROM INPUT | TO(LATCHING <br> UP DATA) | $\begin{aligned} & \text { SET-UP } \\ & \text { TIME } \end{aligned}$ | $\begin{aligned} & \text { HOLD } \\ & \text { TIME } \end{aligned}$ |
| :---: | :---: | :---: | :---: |
| DATA $_{0-31}$ | $L^{\text {E }}$ IN | 6 | 4 |
| $\mathrm{CB}_{0-7}$ | $\mathrm{LE}_{\text {IN }}$ | 5 | 4 |
| DATA $_{0-31}$ | LE ${ }_{\text {OUT }}$ | 30 | 0 |
| $\begin{aligned} & \mathrm{CB}_{0-7} \\ & \text { (CODE ID 00, 11) } \end{aligned}$ | LE ${ }_{\text {OUT }}$ | 20 | 0 |
| $\begin{aligned} & \mathrm{CBO}_{0}-7 \\ & \text { (CODE ID 10) } \\ & \hline \end{aligned}$ | LE ${ }_{\text {OUT }}$ | 20 | 0 |
| CORRECT | LE ${ }_{\text {Out }}$ | 16 | 0 |
| DIAG MODE | LEout | 23 | 0 |
| CODE ID ${ }_{0,1}$ | LE ${ }_{\text {Out }}$ | 23 | 0 |
| $\mathrm{LE}_{\text {IN }}$ | LE ${ }_{\text {OUT }}$ | 31 | 0 |
| DATA $_{0-31}$ | $L E_{\text {DiAG }}$ | 6 | 3 |

## OUTPUT ENABLE/DISABLE TIMES

Output disable tests performed with $C_{L}=5 p F$ and measured to 0.5 V change of output voltage level.

| INPUT |  | OUTPUT | ENABLE |  | DISABLE |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | MAX. | MIN. | MAX. |  |
| $\overline{\mathrm{OE}}_{\mathrm{BYTE}}^{0-3}$ | DATA $_{0-31}$ |  | 10 | 27 | 10 | 23 |  |
| $\overline{\mathrm{OE}}_{\text {SC }}$ | SC $_{0-7}$ | 10 | 28 | 10 | 24 |  |

## MINIMUM PULSE WIDTHS

$$
L E_{\mathbb{I N}}, L E_{\text {OUT }}, L E_{\text {DIAG }}
$$



Figure 9B.

## IDT49C460 AC ELECTRICAL CHARACTERISTICS

## (Guaranteed Military Range Performance)

The tables below specify the guaranteed performance of the IDT49C460 over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. All times are in nanoseconds and are measured at the 1.5 V signal level. The inputs switch between OV and 3 V with signal transition rates of 1 V per nanosecond. All outputs have maximum DC load. $V_{C C}$ equal to $5.0 \mathrm{~V} \pm 10 \%$.

## COMBINATIONAL PROPAGATION DELAYS

$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

| FROM INPUT | TO OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{SC}_{0-7}$ | DATA $_{0-31}$ | ERROR | MULT ERROR |
| DATA 0-31 | 40 | 52(1) | 44 | 48 |
| $\begin{aligned} & \hline \mathrm{CBO}_{0-7} \\ & \text { (CODEID 00, 11) } \end{aligned}$ | 25 | 49 | 29 | 34 |
| $\begin{aligned} & \text { CBO-7 } \\ & \text { (CODEID 10) } \end{aligned}$ | 25 | 33 | 29 | 32 |
| GENERATE | 32 | 34 | 33 | 33 |
| CORRECT (Not Internal Control Mode) | - | 34 | - | - |
| DIAG MODE (Not Internal Control Mode) | 26 | 38 | 30 | 36 |
| CODE $\mathrm{ID}_{0,1}$ | 28 | 38 | 32 | 38 |
| LEIN (From latched to transparent) | 40 | $54^{(2)}$ | 44 | 48 |
| LE ${ }_{\text {out }}$ (From latched to transparent) | - | 20 | - | - |
| LE DIAG <br> (From latched to transparent; Not Internal Control Mode) | 24 | 42 | 29 | 33 |
| Internal Control Mode: LEdiag (From latched to transparent) | 25 | 47 | 29 | 36 |
| Internal Control Mode: DATA0-31 Nia Diagnostic Latch) | 25 | 47 | 30 | 37 |

NOTES:

1. DATAIN to Correct DATA out measurement requires timing as shown in Figure 104 below.
2. LE to Correct DATA Out measurement requires timing as shown in Fig Ure 10B below.


Figure 10A.

SET-UP AND HOLD TIMES RELATIVE TO LATCH ENABLES

| FROM INPUT | $\begin{gathered} \text { TO } \\ \text { (LATCHING } \\ \text { UP DATA) } \end{gathered}$ | SET-UP TIME | HOLD TIME |
| :---: | :---: | :---: | :---: |
| DATA $_{0-31}$ | $\mathrm{LE}_{\text {IN }}$ | 6 | 4 |
| $\mathrm{CB}_{0-7}$ | $\mathrm{LE}_{\text {IN }}$ | 5 | 4 |
| DATA $_{0-31}$ | LE ${ }_{\text {OUT }}$ | 36 | 0 |
| $\begin{aligned} & \mathrm{CB}_{0-7} \\ & \text { (CODE ID 00, 11) } \end{aligned}$ | LE ${ }_{\text {OUT }}$ | 24 | 0 |
| $\begin{aligned} & \mathrm{CB}_{0-7} \\ & \text { (CODE ID 10) } \end{aligned}$ | $L_{\text {OUt }}$ | 24 | 0 |
| CORRECT | LE ${ }_{\text {Out }}$ | 20 | 0 |
| DIAG MODE | LE out | 28 | 0 |
| CODE ID ${ }_{0,1}$ | LE ${ }_{\text {out }}$ | 28 | 0 |
| $\mathrm{LE}_{\underline{1}}$ | LE ${ }_{\text {OUT }}$ | 37 | 0 |
| DATA $_{0-31}$ | LE DIAG | 6 | 3 |

## OUTPUT ENABLE/DISABLE TIMES

Output disable tests performed with $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ and measured to 0.5 V change of output voltage level.

| INPUT |  | OUTPUT | ENABLE |  | DISABLE |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
|  |  | MAX. | MIN. | MAX. |  |
| $\overline{\mathrm{OE}}_{\mathrm{BYT}}{ }_{0-3}$ | DATA $_{0-31}$ |  | 10 | 29 | 10 | 25 |  |
| $\overline{\mathrm{OE}}_{\text {SC }}$ | SC $_{0-7}$ | 10 | 30 | 10 | 26 |  |

## MINIMUM PULSE WIDTHS

$$
\begin{array}{|l|l|}
\hline \text { LE }_{\mathbb{I N}}, \text { LE }_{\text {OUT }}, L E_{\text {DIAG }} & 15 \\
\hline
\end{array}
$$



Figure 10B.

## INPUT/OUTPUT INTERFACE CIRCUIT



Figure 11. Input Structure (All Inputs)


Figure 12. Output Structure

## TEST LOAD CIRCUIT



| Test | Switch |
| :---: | :--- |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All other outputs | Open |

## Definitions:

$C_{L}=$ Load capacitance includes jig and probe capacitance.
$R_{T}=$ Termination should be equal to $Z_{O U T}$ of pulse generator.
Figure 13.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | $1 \mathrm{~V} / \mathrm{ns}$ |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 13 |

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B
SHRINK-DIP Sidebraze ( 70 mil centers)
Leadless Chip Carrier ( 50 mil centers)
Leadless Chip Carrier ( 25 mil centers)
Pin Grid Array
Plastic Leaded Chip Carrier
Plastic Pin Grid Array
Standard Speed
High-Speed
Ultra-High-Speed
32-Bit E.D.C.
Product Selector and Cross Ferorence Guides
Techology/Capabilites
Quality and Pelmbilty
Static RAMs
Duampornamms
FFO Momories
Dighal Signal Processing (DSP)
Bl-Slce Microprocesser Devices (MICROSLICETM) anc EDC
Reduced Instruction Set Computer (RISC) Processors
Logic Devices
Data Conversion
E2POMS Electrlcally Erasable Progummable Pead only Memorles
Subsystems Modules
Appllcation and Technical Notes
Package Diagram Outines

## REDUCED INSTRUCTION SET COMPUTER (RISC) PROCESSORS

The broadening scope and increasing complexity of modern computer applications demand computer architectures that deliver high performance across a wide range of applications, at increasingly lower cost. This need is most effectively addressed by a new computer architecture known as Reduced Instruction Set Computer (RISC). Over ten years ago, researchers at IBM discovered that, although microprocessors and their instruction sets (Complex Instruction Set Computers, or CISC) were growing more complex, high-level language compilers such as Pascal, FORTRAN and C actually used only a fraction of those instructions. Further research at IBM, Stanford University and University of California, Berkeley led to the development of the RISC architecture.

Unlike traditional CISC processors that force increased circuit complexity to improve performance, a RISC processor has a very
small instruction set that performs basic functions. With fewer instructions, RISC processors use little or no microcode, eliminating the need for translation between machine instructions and microcode to deliver higher system performance. The machine instructions performed in a CISC processor's hardware are, instead, handled by software functions in a RISC processor.
The IDT79R2000 family of RISC processors, including the IDT79R2000 Central Processing Unit (CPU), IDT79R2010 Float-ing-Point Unit (FPU) and IDT79R2020 Write Buffers, was developed at MIPS Computer Systems, founded by researchers from Stanford University. The IDT79R2000 family offers a path to significant improvements in system performance without the increasingly complex circuitry used to improve the performance of CISC processors.

## TABLE OF CONTENTS

CONTENTS PAGE
Reduced Instruction Set Computer (RISC) ProcessorsIDT79R2000 RISC CPU PROCESSOR9-1
IDT79R2010 RISC Floating-Point Accelerator (FPA) ..... 9-10
IDT79R2020 RISC CPU Write Buffer ..... 9-15

- UNIX ${ }^{\text {TM }}$ System V. 3 and BSD 4.3 operating systems

The IDT79R2000 processor consists of two tightly-coupled processors implemented on a single chip. The first processor is a full 32-bit CPU incorporating RISC (Reduced Instruction Set Computer) techniques to achieve a new standard of microprocessor performance. The second processor is a system control coprocessor (CPO), containing a TLB (Translation Lookaside Buffer) and control registers to support a virtual memory subsystem with a dual-cache bandwidth of up to $133 \mathrm{Mbytes} / \mathrm{sec}$. shows the functions incorporated within the IDT79R2000.
supported

- High-speed CEMOS ${ }^{\text {TM }}$ technology
- Pin, functionally and software compatible with the MIPS Computer Systems R2000 RISC CPU
- $\mathbf{2 0 - 2 5 M H z}$ clock rate yields 12 to 15 MIPS sustained throughput
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

## FEATURES:

- Full 32-bit Operation-Thirty-two 32-bit registers and all instructions and addresses are 32-bit
- Efficient Pipelining - The CPU's 5-stage pipeline design assists in obtaining an execution rate approaching one instruction per cycle. Pipeline stalls and exceptions are handled precisely and efficiently
- On-Chip Cache Control - The IDT79R2000 provides a high bandwidth memory interface that handles separate external Instruction and Data Caches ranging in size from 4 to 64 Kbytes each. Both the caches are accessed during a single CPU cycle. All cache control is on-chip
- On-Chip Memory Management Unit-A fully-associative, 64 entry Transition Lookaside Buffer (TLB) provides fast address translation for virtual-to-physical memory mapping of the 4 Gigabyte virtual address space
- Coprocessor Interface - The IDT79R2000 generates all addresses and handles memory interface control for up to three additional tightly coupled external processors
- Optimizing Compilers are available for C, Fortran, Pascal



## IDT79R2000 CPU Registers

The IDT79R2000 CPU provides 32 general purpose 32-bit registers, a 32-bit Program Counter, and two 32-bit registers that hold the results of integer multiply and divide operations. The CPU registers are shown in Figure 2. Note that there is no Program

Status Word (PSW) register shown in this figure: the functions traditionally provided by a PSW register instead provided in the Status and Cause registers incorporated within the System Control Coprocessor (CPO).


Figure 2. IDT79R2000 CPU Registers

## Instruction Set Overview

All IDT79R2000 instructions are 32 bits long and there are only three instruction formats as shown in Figure 3. This approach
simplifies instruction decoding. More complicated (and less frequently used) operations and addressing modes can be synthesized by the compiler using sequences of simple instructions.


Figure 3. IDT79R2000 Instruction Formats

The IDT79R2000 instruction set can be divided into the following groups:

- Load/Store instructions move data between memoryand general registers. They are all I-type instructions, sincthe only addressing mode supported is base register plus 16-bit, signed immediate offset.
- Computational instructions perform arithmetic, logical and shift operations on values in registers. They occur in both R-type (both operands and the result are registers) and I-type (one operand is a 16 -bit immediate) formats.
- Jump and Branch instructions change the control flow of a program. Jumps are always to a paged absolute address formed by combining a 26-bit target with four bits of the Program counter (J-type format, for subroutine calls), or 32-bit register byte addresses (R-type, for returns and dispatches). Branches
have 16 -bit offsets relative to the program counter (I-type). Jump and Link instructions save a return address in Register 31.
- Coprocessor instructions perform operations in the coprocessors. Coprocessor Loads and Stores are I-type. Coprocessor computational instructions have coprocessor-dependent formats (see coprocessor manuals).
- Coprocessor 0 instructions perform operations on the System Control Coprocessor (CPO) registers to manipulate the memory management and exception handling facilities of the processor.
- Special instructions perform a variety of tasks, including movement of data between special and general registers, system calls, and breakpoint. They are always R-type.
Table 1 lists the instruction set of the IDT79R2000 processor.

| OP | DESCRIPTION | OP | DESCRIPTION |
| :---: | :---: | :---: | :---: |
|  | Load/Store Instructions |  | Multiply/Divide Instructions |
| LB | Load Byte | MULT | Multiply |
| LBU | Load Byte Unsigned | MULTU | Multiply Unsigned |
| LH | Load Halfword | DIV | Divide |
| LHU | Load Halfword Unsigned | DIVU | Divide Unsigned |
| LW | Load Word | MFHI | Move From HI |
| LWL | Load Word Left | MTHI | Move To HI |
| LWR | Load Word Right | MFLO | Move From LO |
| SB | Store Byte | MTLO | Move To LO |
| SH | Store Halfword |  | Jump and Branch Instructions |
| SW | Store Word |  | Jump |
| SWR | Store Word Left | JAL | Jump and Link |
|  | Store Word Righ | JR | Jump to Register |
|  | Arithmetic Instructions | JALR | Jump and Link Register |
|  | (ALU Immediate) | BEQ | Branch on Equal |
| ADDI | Add Immediate | BNE | Branch on Not Equal |
| ADDIU | Add Immediate Unsigned | BLEZ | Branch on Less than or Equal to Zero |
| SLTI | Set on Less Than Immediate | BGTZ | Branch on Greater Than Zero |
| SLTIU | Set on Less Than Immediate | BLTZ | Branch on Less Than Zero |
|  | Unsigned | BGEZ | Branch on Greater than or Equal to Zero |
| ANDI | AND Immediate |  | Equal to Zero |
| ORI XORI | OR Immediate | BLTZAL BGEZAL | Branch on Less Than Zero and Link Branch on Greater than or Equal to |
| XORI | Exclusive OR Immediate |  | Branch on Greater than or Equal to Zero and Link |
| LUI | Load Upper Immediate |  | Special Instructions |
|  | Arithmetic Instructions | SYSCALL | System Call |
|  | (3-operand, register-type) | BREAK | Break |
| ADD | Add |  |  |
| SUB | Add Unsigned |  | Coprocessor Instructions |
|  | Subtract | LWCz | Load Word from Coprocessor |
| SUBU | Subtract Unsigned | SWCz | Store Word to Coprocessor |
|  | Set on Less Than | MTCz | Move To Coprocessor |
| SLTU | Set on Less Than Unsigne | MFCz | Move From Coprocessor |
|  | Set on Less Than Unsigned | CTCz | Move Control to Coprocessor |
| AND | AND | CFCz | Move Control From Coprocessor |
| OR | OR | COPz | Coprocessor Operation |
| XOR | Exclusive OR | BCzT | Branch on Coprocessor z True |
| NOR | NOR | BCzF | Branch on Coprocessor $\mathbf{z}$ False |
|  | Shift Instructions Shift Left Logical |  | System Control Coprocessor (CPO) Instructions |
| SRL | Shift Right Logical | MTCO | Move To CPO |
| SRA | Shift Right Arithmetic | MFCO | Move From CPO |
| SLLV | Shift Left Logical Variable | TLBR | Read indexed TLB entry |
| SRLV | Shift Right Logical Variable | TLBWI | Write Indexed TLB entry |
| SRAV | Shift Right Arithmetic Variable | TLBWR | Write Random TLB entry |
|  |  | TLBP | Probe TLB for matching entry |
|  |  | RFE | Restore From Exception |

Table 1. IDT79R2000 Instruction Summary

## IDT79R2000 System Control Coprocessor (CPO)

The IDT79R2000 can operate with up to four tightly-coupled coprocessors (designated CP0 through CP3). The System Control Coprocessor (or CPO), is incorporated on the IDT79R2000 chip
and supports the virtual memory system and exception handling functions of the IDT79R2000. The virtual memory system is implemented using a Translation Lookaside Buffer and a group of programmable registers as shown in Figure 4.


Figure 4. The CPO Registers

## System Control Coprocessor (CP0) Registers

The CPO registers shown in Figure 4 are used to manipulate the memory management and exception handling capabilities of the IDT79R2000. Table 2 provides a brief description of each register.

| REGISTER | DESCRIPTION |
| :--- | :--- |
| EntryHi | High half of a TLB entry |
| EntryLo | Low half of a TLB entry |
| Index | Programmable pointer into TLB array |
| Random | Pseudo-random pointer into TLB array |
|  |  |
| Status | Mode, interrupt enables, and diagnostic status info |
| Cause | Indicates nature of last exception |
| EPC | Exception Program Counter |
| Context | Pointer into kernel's virtual Page Table Entry array |
| BadVA | Most recent bad virtual address |
|  |  |
| PRId | Processor revision identification |

Table 2. System Control Coprocessor (CP0) Registers

## Memory Management System

The IDT79R2000 has an addressing range of 4 Gbytes. However, since most IDT79R2000 systems implement a physical memory smaller than 4 Gbytes, the IDT79R2000 provides for the logical expansion of memory space by translating addresses composed in a large virtual address space into available physical memory addresses. The 4 GByte address space is divided into 2 Gbytes for users and 2 GBytes for the kernel.

## The TLB (Translation Lookaside Buffer)

Virtual memory mapping is assisted by the Translation Lookaside Buffer (TLB). The on-chip TLB provides very fast virtual memory access and is well-matched to the requirements of multitasking operating systems. The fully-associative TLB contains 64 entries, each of which maps a 4-Kbyte page, with controls for read/write access, cacheability, and process identification. The TLB allows each user to access up to 2 Gbytes of virtual address space.

## IDT79R2000 Operating Modes

The IDT79R2000 has two operating modes: User mode and Kernel mode. The IDT79R2000 normally operates in the User mode until an exception is detected forcing it into the Kernel mode. It remains in the Kernel mode until a Restore From Exception (RFE) instruction is executed. The manner in which memory addresses are translated or mapped depends on the operating mode of the IDT79R2000. Figure 5 shows the virtual address space for the two operating modes.


Figure 5. IDT79R2000 Virtual Addressing

User Mode-in this mode, a single, uniform virtual address space (kuseg) of 2 Gbyte is available. Each virtual address is extended with a 6 -bit process identifier field to form unique virtual addresses for up to 64 user processes. All references to this segment are mapped through the TLB. Use of the cache is determined by bit settings for each page within the TLB entries.
Kernel Mode-four separate segments are defined in this mode:

- kuseg-when in the kernel mode, references to this segment are treated just like user mode references, thus streamlining kernel access to user data.
- kseg0 - references to this 512 Mbyte segment use cache memory but are not mapped through the TLB. Instead, they always map to the first 0.5 GBytes of physical memory.
- kseg1-references to this 512 Mbyte segment are not mapped through the TLB and do not use the cache. Instead, they are hard-mapped into the same 0.5 GByte segment of physical memory space as ksego.
- kseg2-references to this 1 Gbyte segment are always mapped through the TLB and use of the cache is determined by bit settings within the TLB entries.


## IDT79R2000 Pipeline Architecture

The execution of a single IDT79R2000 instruction consists of five primary steps:

1) IF - Fetch the instruction (I-Cache).
2) RD - Read any required operands from CPU registers while decoding the instruction.
3) ALU - Perform the required operation on instruction operands.
4) MEM - Access memory (D-Cache).
5) WB - Write back results to register file.

Each of these steps requires approximately one CPU cycle as shown in Figure 6 (parts of some operations lap over into another cycle while other operations require only $1 / 2$ cycle).


Figure 6. Instruction Execution Sequence

The IDT79R2000 uses a 5-stage pipeline to achieve an instruction execution rate approaching one instruction per CPU
cycle. Thus, execution of five instructions at a time are overlapped as shown in Figure 7.


Figure 7. IDT79R2000 Instruction Pipeline

This pipeline operates efficiently because different CPU resources (address and data bus accesses, ALU operations, register accesses, and so on) are utilized on a non-interfering basis.

## Memory System Hierarchy

The high performance capabilities of the IDT79R2000 processor demand system configurations incorporating techniques frequently employed in large, mainframe computers but seldom encountered in systems based on more traditional microprocessors.

A primary goal of systems employing RISC techniques is to achieve an instruction execution rate of one instruction per CPU cycle. This approach to achieving this goal incorporates a number
of RISC techniques including a compact and uniform instruction set, a deep instruction pipeline (as described above), and utilization of optimizing compilers. Many of the advantages obtained from these techniques can, however, be negated by an in efficient memory system.

Figure 8 illustrates memory in a simple microprocessor system. In this system, the CPU outputs addresses to memory and reads instructions and data from memory or writes data to memory. The memory space is completely undifferentiated: instructions, data, and I/O devices are all treated the same. In such a system, a primary limiting performance factor is memory bandwidth.


Figure 8. A Simple Microprocessor Memory System

Figure 9 illustrates a memory system that supports the significantly greater memory bandwidth required to take full advantage of the IDT79R2000's performance capabilities. The key features of this system are:

- External Cache Memory-Local, high-speed memory (called cache memory) is used to hold instructions and data that is repetitively accessed by the CPU (for example, within a program loop) and thus reduces the number of references that must be made to the slower speed main memory. Some microprocessors provide a limited amount of cache memory on the CPU chip itself. The external caches supported by the IDT79R2000 can be much larger; while a small cache can improve performance of some programs, significant improvements for a wide range of programs require large caches.
- Separate Caches for data and Instructions-Even with highspeed caches, memory speed can still be a limiting factor because of the fast cycle time of a high-performance microprocessor. The IDT79R2000 supports separate caches for instructions and data and alternates accesses of the two caches during each CPU cycle. Thus, the processor can obtain data and instructions at the cycle rate of the CPU using caches constructed with commercially available IDT static RAM devices.
- Write Buffer-In order to ensure data consistency, all data that is written to the data cache must also be written out to main memory. To relieve the CPU of this responsibility (and the inherent performance burden) the IDT79R2000 supports an interface to a write buffer. The IDT79R2020 Write Buffer captures data (and associated addresses) output by the CPU and ensures that the data is passed on to main memory.


Figure 9. An IDT79R2000 System with a High-Performance Memory System

## IDT79R2000 Processor Subsystem Interfaces

Figure 10 illustrates the three subsystem interfaces provided by the IDT79R2000 processor:

- Cache control interface (on-chip) for separate data and instruction caches permits implementation of off-chip caches using standard IDT SRAM devices.
- Memory controller interface for system (main) memory. This interface also includes the logic and signals to allow operation with a write buffer to further improve memory bandwidth.
- Coprocessor interface for tightly-coupled coprocessors such as a floating point accelerator. The IDT79R2000 generates all required cache and memory control signals including cache and memory addresses for attached coprocessors. Therefore, only the data bus and a few control signals need be connected to a coprocessor.


Figure 10. IDT79R2000 Subsystem Interfaces

PIN CONFIGURATION


## DESCRIPTION:

The IDT79R2010 Floating-Point Accelerator (FPA) operates in conjunction with the IDT79R2000 Processor and extends the IDT79R2000's instruction set to perform arithmetic operations on values in floating-point representations. The IDT79R2010 FPA, with associated system software, fully conforms to the requirements of ANSI/IEEE Standard 754-1985, "IEEE Standard for Binary Floating-Point Arithmetic." In addition, the architecture fully supports the standard's recommendations.

- Full 64-bit Operation - The IDT79R2010 contains sixteen, 64-bit registers that can each be used to hold single-precision or double-precision values. The FPA also includes a 32-bit status/control register that provides access to all IEEE-Standard exception handling capabilities.
- Load/Store instruction set - like the IDT79R2000 processor, the IDT79R2010 uses a load/store-oriented instruction set, with single-cycle loads and stores. Floating-point operations are started in a single cycle and their execution is overlapped with other fixed point or floating-point operations.
- Tightly-coupled coprocessor interface - the FPA connects to the IDT79R2000 RISC processor to form a tightly-coupled unit with a seamless integration of floating point and fixed point instruction sets. Since each unit receives and executes instructions in parallel, some floating point instructions can execute at the same single-cycle per instruction rate as fixed point instructions.


Figure 1 IDT79R2010 Functional Block Diagram
CEMOS is a trademark of Integrated Device Technology, Inc.

## IDT79R2010 FPA REGISTERS

The IDT79R2010 FPA provides 32 general purpose 32 -bit regis-
ters, a Control/Status register, and a Revision Identification register. The FPA registers are shown in Figure 2.


Figure 2 IDT79R2010 FPA Registers

Floating-point coprocessor operations reference three types of registers:

- Floating-Point Control Registers (FCR)
- Floating-Point General Registers (FGR)
- Floating-Point Registers (FPR).

Floating-Point General Registers (FGR)
There are 32 Floating-Point General Registers (FGR) on the FPA. They represent directly-addressable 32-bit registers, and can be accessed by Load, Store, or Move Operations.

## Floating-Point Registers (FPR)

The 32 FGRs described in the preceding paragraph are also used to form sixteen 64-bit Floating-Point Registers (FPR). Pairs of general registers (FGRs), for example FGRO and FGR1 (refer to Figure 2) are physically combined to form a single 64-bit FPR. The FPRs hold a value in either single- or double-precision floatingpoint format. Double-precision format FPRs are formed from two adjacent FGRs.

## Floating-Point Control Registers (FCR)

There are 2 Floating-Point Control Registers (FCR) on the FPA. They can be accessed only by Move operations and include the following:

- Control/Status register, used to control and monitor exceptions, operating modes, and rounding modes;
- Revision register, containing revision information about the FPA.


## COPROCESSOR OPERATION

The FPA continually monitors the IDT79R2000 processor instruction stream. If an instruction does not apply to the coprocessor, it is ignored; if an instruction does apply to the coprocessor, the FPA executes that instruction and transfers necessary result and exception data synchronously to the IDT79R2000 main processor.

The FPA performs three types of operations:

- Loads and Stores;
- Moves;
- Two- and three-register floating-point operations.


## Load, Store, and Move Operations

Load, Store, and Move operations move data between memory or the IDT79R2000 Processor registers and the IDT79R2010 FPA registers. These operations perform no format conversions and cause no floating-point exceptions. Load, Store, and Move operations reference a single 32-bit word of either the Floating-Point General Registers (FGR) or the Floating-Point Control Registers (FCR).

## Floating-Point Operations

The FPA supports the following single- and double-precision format floating-point operations:

- Add
- Subtract
- Multiply
- Divide
- Absolute Value
- Move
- Negate
- Compare

In addition, the FPA supports conversions between single-, double-precision floating-point formats and fixed-point formats.

## Exceptions

The IDT79R2010 FPA supports all five IEEE standard exceptions:

- Invalid Operation
- Inexact Operation
- Division by Zero
- Overflow
- Underflow

The FPA also supports the optional, Unimplemented Operation exception that allows unimplemented instructions to trap to software emulation routines.

## INSTRUCTION SET OVERVIEW

All IDT79R2010 instructions are 32 bits long and they can be divided into the following groups:

- Load/Store and Move instructions move data between memory, the main processor and the FPA general registers.
- Computational instructions perform arithmetic operations on floating point values in the FPA registers.
- Conversion instructions perform conversion operations between the various data formats.
- Compare instructions perform comparisons of the contents of registers and set a condition bit based on the results.
Table 1 lists the instruction set of the IDT79R2010 FPA.

| OP |  | OP | U Description |
| :---: | :---: | :---: | :---: |
|  | Load/Store/Move Instructions |  | Computational Instructions |
| LWC1 | Load Word to FPA | ADD.fmt | Floating-point Add |
| SWC1 | Store Word from FPA | SUB.fmt | Floating-point Subtract |
| MTC1 | Move word To FPA | MUL.fmt | Floating-point Multiply |
| MFC1 | Move word From FPA | DIV.fmt | Floating-point Divide |
| CTC1 | Move Control word To FPA | ABS.fmt | Floating-point Absolute value |
| CFC1 | Move Control word From FPA | MOV.fmt NEG.fmt | Floating-point Move Floating-point Negate |
|  | Conversion Instructions |  | Compare Instruc |
| CVT.S.fmt CVT.D.fmt CVT.W.fmt | Floating-point Convert to Single FP Floating-point Convert to Double FP Floating-point Convert to fixed-point | C.cond.fmt | Floating-point Compare |

Table 1 IDT79R2010 Instruction Summary

## IDT79R2010 PIPELINE ARCHITECTURE

The IDT79R2010 FPA provides an instruction pipeline that parallels that of the IDT79R2000 processor. The FPA, however, has a 6 -stage pipeline instead of the 5 -stage pipeline of the IDT79R2000: the additional FPA pipe stage is used to provide efficient coordination of exception responses between the FPA and main processor.

The execution of a single IDT79R2010 instruction consists of six primary steps:

1) IF-Instruction Fetch. The main processor calculates the instruction address required to read an instruction from the ICache. No action is required of the FPA during this pipe stage since the main processor is responsible for address generation.
2) RD-The instruction is present on the data bus during phase

1 of this pipe stage and the FPA decodes the data on the bus to determine if it is an instruction for the FPA.
3) ALU - If the instruction is an FPA instruction, instruction execution commences during this pipe stage.
4) MEM-If this is a coprocessor load or store instruction, the FPA presents or captures the data during phase 2 of this pipe stage.
5) WB-The FPA uses this pipe stage solely to deal with exceptions.
6) FWB - The FPA uses this stage to write back ALU results to its register file. This stage is the equivalent of the WB stage in the IDT79R2000 main processor.
Each of these steps requires approximately one FPA cycle as shown in Figure 6 (parts of some operations spill over into another cycle while other operations require only $1 / 2$ cycle).


Figure 6 Instruction Execution Sequence

The IDT79R2010 uses a 6-stage pipeline to achieve an instruction execution rate approaching one instruction per FPA cycle.

Thus, execution of six instructions at a time are overlapped as shown in Figure 7.


Figure 7 IDT79R2010 Instruction Pipeline

This pipeline operates efficiently because different FPA resources (address and data bus accesses, ALU operations, register accesses, and so on) are utilized on a non-interfering basis.

## PIN CONFIGURATION


plCe


## FEATURES

- Temporary storage buffers to enhance the performance of the IDT79R2000 RISC CPU processor
- Allows for write operations by the RISC CUP processor during Run cycles
- Each Write Buffer has four locations to handle an 8-bit address slice and a 9-bit data slice (including a parity bit)
- High-speed CEMOS ${ }^{\text {TM }}$ technology
- Pin, functionally and software compatible with the MIPS Computer Systems R2020 Write Buffer
- Used in a $20-25 \mathrm{MHz}$ IDT79R2000 system configuration
- Military product complaint to MIL-STD-883, Class B


## DESCRIPTION

The IDT79R2020 Write Buffer enhances the performance of IDT79R2000 systems by allowing the processor to perform write operations during Run cycles instead of resorting to timeconsuming stall cycles. Each IDT79R2020 device handles an 8-bit slice of address, and a 9 -bit slice of data (one parity bit per byte); thus, four IDT79R2020s provide 4-deep buffering of 32 bits of address and 36 bits of data and parity. Figure 1 illustrates the functional position of the Write Buffer in an IDT79R2000 system.

Whenever the processor performs a write operation, the write buffer captures the output data and its address (including the access type bits). The write buffer can hold up to four data-address sets while it waits to pass the data on to main memory. Transfers from the processor to the write buffers occur synchronously at the cycle rate of the processor and the write buffer signals the processor if it is unable to accept data. The write buffer also provides a set of handshake signals to communicate with a main memory controller and coordinate the transfer of write data to main memory.

The sections that follow describe these IDT79R2020 Write Buffer interfaces:

- the processor-write buffer interface
- the write buffer-main memory interface
- a miscellaneous, write buffer-board control interface.


Figure 1. The IDT79R2020 Write Buffer in an IDT79R2000 System.

CEMOS is a trademark of Integrated Device Technology, Inc.

## WRITE BUFFER - IDT79R2000 PROCESSOR INTERFACE

Figure 2 shows the signals comprising the write buffer interface to the IDT79R2000 (all descriptions in this appendix assume that four IDT79R2020 write buffers are used to implement a 32-bit, buffered interface). The AdrLo bus and Tag bus bits from the proces-
sor are both connected to the write buffer to form a 32-bit physical address that is captured by the buffers. Thirty-two bits of data, four bits of parity, and two access type bits are also captured by the write buffer. The paragraphs that follow describe the write bufferprocessor interface signals and the timing of processor-to-write buffer data transfers.


Figure 2. Write Buffer-IDT79R2000 Processor Interface.

## Write Buffer-Processor Interface Signals

Clock
An inverted version of the IDT79R2000's SysOut* signal from the IDT79R2000 processor that synchronizes data transfers. The write buffer uses the trailing edge of Clock to latch the contents of the AdrLo bus and uses the leading Clock edge to latch the contents of the Data and Tag buses.

## Dataln8:0

Nine input data lines from the IDT79R2000 processor's Data bus (eight bits of data and one bit of parity).

## Addrin7:0

Eight input address lines from the IDT79R2000 processor. The address lines are taken from the AdrLo and Tag buses.

## Address1:0

The two least significant address bits from the IDT79R2000 processor. These two address bits must be connected to all four write buffers and are used in conjunction with the access type (ACciyp 1:0) signals, the Position1:0 signals, and the BigEndian signal to determine which byte(s) in a word are being written into a particular write buffer.

## AccTypln1:0

The access type signals from the IDT79R2000 processor specifying the size of a data access: word, tri-byte, half-word, or byte.

## WtMem*

This input is connected to the MemWr* signal from the IDT79R2000 processor that is asserted whenever the processor is performing a store (write) operation.

## Request*

The primary purpose of this signal is to request access to memory and is described later when the Write Buffer-Main Memory Interface is discussed. The Request* signal can also be connected to the CpCondO input of the IDT79R2000 and can then be tested by
software to determine if there is any data in the write buffer. Since Request* is deasserted if there is no data in the write buffer, software can determine if a previous write operation (for example, to an I/O device) has been completed before initiating a read or read status operation from that device.

## WbFull*

The write buffer asserts this signal to the IDT79R2000's WrBusy* input whenever it cannot accept any more data; that is, when the current write will fill the buffer or the buffer has all ad-dress-data pairs occupied. The IDT79R2000 processor performs a write-busy stall if it needs to store data while the WbFull*/WrBusy* signal is asserted.

## Data \& Address Connections

Figure 3 illustrates how four write buffers are connected to the address and data outputs of the IDT79R2000 processor.

## Address Inputs

Each write buffer device has eight address inputs (AdrIn7:0). The four low-order bits (AdrIn3:0) are clocked into the device on the trailing edge of the Clock signal and are taken from the IDT79R2000's AdrLo bus. The four high-order bits (AdrIn7:4) are clocked into the device on the rising edge of the Clock signal and are taken from the IDT79R2000's Tag bus.

Each device also has separate inputs (Address1, Address0) for the two low-order bits from the AdrLo bus. These bits must be input to each device since they comprise the byte pointer. Note in Figure 3 that the two low-order Adrln inputs (Adrln1:0) to write buffer device 0 are connected to ground since the Address1, Address0 inputs already supply these bits to the device.

## Data Inputs

Each write buffer device has nine data inputs that are clocked into the device on the leading edge of the Clock signal and are taken from the IDT79R2000's Data bus. In Figure 3, each device captures eight bits of data and one bit of parity. Also note that the data bits assigned to each device correspond to the address bits
connected to the device. This arrangement is required since data selection is dependent on a combination of the AccType signals and the two low order address bits. The arrangement also simpli-
fies system utilization of the "Read Error Address" feature described later in this appendix.


Figure 3. Write Buffer Data and Address Line Connections.

The Position1 and Position0 signals shown in Figure 3 specify the nibble position within a halfword that each write buffer device comprises.

## PIN CONFIGURATION


Product Selector and Cross Reference Guides
Technology/Capabilities
Quality and Peliability
Static RAMS
Dualpor RAMs
FIFO Memories
Digival Signal Processing (DSP)
Bit-Slice Microprocessor Devices (MICROSLICE ${ }^{\text {TM }}$ ) and EDC
Reduced Instruction Set Computer (RISC) Processors
Logic Devices
Data Conversion
E2PROMS-Electrically Erasable Programmable Read Only Miemories
Subsystems Modules
Application and Technical Notes
Package Diagram Outlines

## LOGIC DEVICES

IDT's pioneering in CMOS technology has yielded a family of advanced high-speed CMOS logic products. This technology utilizes the sub 1 micron and double layer metal processing that allows the family to surpass the performance and power requirements of the $\mathrm{FAST}^{\mathrm{TM}}$, AS and Am29800 families.

This family, designated FCT (Fast CMOS TTL-Compatible), represents the memory and bus interface devices. These devices were designed to allow easy upgrade of existing 54/74F and Am29000 series designs to the CMOS equivalent of the bipolar logic devices. Key features of this family include:

- Direct replacement of FAST ${ }^{\text {TM }}$ family of products
- Direct replacement of Am29800 family of products
- Performance upgrades to $35 \%$ over FAST ${ }^{\text {TM }}$ and Am29800
- Consistent with JEDEC Standard No. 18 for 54/74FCTXXX logic
- Output drive to 64 mA (commercial) and 48 mA (military)
- Substantially lower input current levels ( $5 \mu \mathrm{~A}$ maximum)
- Excellent ESD and latch-up immunity

All FCT devices are manufactured and assembled on the MIL-STD-883, Class B compliant line. Key features of the military products include:

- Fully compliant to MIL-STD-883, Class B
- Offer numerous devices to DESC drawings
- Available in Radiation Tolerant and Enhanced versions
- Packages include Hermetic DIP, LCC and CERPACK

Using the same fabrication line and stringent quality requirements acquired from manufacturing military products, a completely new line of commercial products are now offered. This has resulted in quality levels significantly higher than previous technologies. All commercial products are available in dual in-line as well as surface mount packages.

Combined with all the features and inherent advantages of lowpower supply drain, high input impedance, lower junction temperature and the resultant higher reliability, FCT logic devices are now the preferred logic family for today's designers.

## TABLE OF CONTENTS

CONTENTS ..... PAGE
Logic Devices
IDT29FCT52
IDT29FCT53
IDT29FCT520Non-Inverting Octal Register Transceiver (14-209)10-1
10-6Inverting Octal Register Transceiver (14-209)10-1
IDT29FCT521 Multilevel Pipeline Register (14-209)
IDT39C8XXX IDT39C8XXX Family ..... 10-11
IDT39C821 10-Bit Non-Inverting Register (14-209) ..... 10-164
IDT39C822 10-Bit Inverting Register (14-209) ..... 10-164
IDT39C823 9-Bit Non-Inverting Register (14-209) ..... 10-164
IDT39C824 9-Bit Inverting Register (14-209) ..... 10-164
IDT39C825 8-Bit Non-Inverting Register (14-209) ..... 10-164
IDT39C826 8-Bit Inverting Register (14-209) ..... 10-164
IDT39C827 10-Bit Non-Inverting Buffer (14-209) ..... 10-171
IDT39C828 10-Bit Inverting Buffer (14-209) ..... 10-171
IDT39C841 ..... 10-185
IDT39C842 10-Bit Inverting Latch (14-209) ..... 10-185
IDT39C843 9-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT39C844 9 -Bit Inverting Latch (14-209) ..... 10-185
IDT39C845 8-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT39C846 8-Bit Inverting Latch (14-209) ..... 10-185
IDT39C861 10-Bit Non-Inverting Transceiver (14-209) ..... 10-192
IDT39C862 10-Bit Inverting Transceiver (14-209) ..... 10-192
IDT39C863 9-Bit Non-Inverting Transceiver (14-209) ..... 10-192
IDT39C864 9 -Bit Inverting Transceiver (14-209) ..... 10-192
IDT49FCT601 16-Bit Bidirectional Latch (14-209) ..... 10-12
IDT49FCT618 16-Bit Register with SPC (14-154, 14-209) ..... 10-13
IDT49FCT661 16-Bit Synchronous Binary Counter (14-209) ..... 10-29
IDT49FCT818 Octal Register with SPC (14-154, 14-209) ..... 10-30
IDT54/74FCT138 1-of-8 Decoder (14-209) ..... 10-43
IDT54/74FCT139 Dual 1-of-4 Decoder (14-209) ..... 10-48
IDT54/74FCT161
IDT54/74FCT163Synchronous Binary Counter w/Asynchronous Master Reset (14-209)10-52
Synchronous Binary Counter w/Synchronous Reset (14-209) ..... 10-52
IDT54/74FCT182 ..... 10-57
IDT54/74FCT191
Up/Down Binary Counter w/Preset and Ripple Clock (14-209)IDT54/74FCT19310-62
Up/Down Binary Counter w/Separate Up/Down Clocks (14-209) ..... 10-67
IDT54/74FCT240 IDT54/74FCT240 Inverting Octal Buffer/Line Driver (14-209) ..... 10-72
IDT54/74FCT241 Non-Inverting Octal Buffer/Line Driver (14-209) ..... 10-76
IDT54/74FCT244 Non-Inverting Octal Buffer/Line Driver (14-209) ..... 10-76IDT54/74FCT245
Non-Inverting Octal Bidirectional Transceiver (14-209) ..... 10-82
IDT54/74FCT273 IDT54/74FCT273 Octal D Flip-Flop w/Buffered Asynchronous Master Reset (14-209) ..... 10-86
IDT54/74FCT299 Universal Shift Register w/Common Parallel I/O Pins (14-209) ..... 10-90
IDT54/74FCT373 Octal Transparent Latch (14-209) ..... 10-95IDT54/74FCT374
IDT54/74FCT377
IDT54/74FCT399
Non-Invarting Octal D Flip-Flop (14-209) ..... 10-99
Octal D Flip-Flop w/Clock Enable (14-209) ..... 10-103IDT54/74FCT521
IDT54/74FCT533
IDT54/74FCT534
IDT54/74FCT540
IDT54/74FCT541
IDT54/74FCT543 Octal Latched Transceiver (14-209) ..... 10-129
Quad Dual-Port Register (14-209) ..... 10-107
8-Bit Comparator (14-209) ..... 10-113
Octal Transparent Latch (14-209) ..... 10-117
Octal D Flip-Flop (14-209) ..... 10-121
Inverting Octal Buffer (14-209) ..... 10-125Non-Inverting Octal Buffer (14-209)10-125
IDT54/74FCT573 Octal Transparent Latch (14-209) ..... 10-135
IDT54/74FCT574
IDT5474FCT54 ..... 10-139
IDT54/74FCT640 Inverting Octal Bidirectional Transceiver (14-209) ..... 10-143
IDT54/74FCT645 Octal Bidirectional Transceiver (14-209) ..... 10-147
IDT54/74FCT646 Non-Inverting Octal Register Transceiver (14-209) ..... 10-151
IDT54/74FCT648 Inverting Octal Register Transceiver (14-209) ..... 10-151

## TABLE OF CONTENTS (CON'T.)

CONTENTS PAGE
Logic Devices
IDT54/74FCT651
IDT54/74FCT652
IDT54/74FCT821Inverting Octal Register Transceiver (14-209)10-157
10-Bit Non-Inverting Register (14-209) ..... 10-164IDT54/74FCT822
IDT54/74FCT823
IDT54/74FCT824
IDT54/74FCT825
IDT54/74FCT826
IDT54/74FCT827
IDT54/74FCT828Non-Inverting Octal Register Transceiver (14-209)10-157
10-Bit Inverting Register (14-209) ..... 10-164
9 -Bit Non-Inverting Register (14-209) ..... 10-164
9 -Bit Inverting Register (14-209) ..... 10-164
8 -Bit Non-Inverting Register (14-209) ..... 10-164
8 -Bit Inverting Register (14-209) ..... 10-164
10-Bit Non-Inverting Buffer (14-209) ..... 10-171
10-171IDT54/74FCT83310-Bit Inverting Buffer (14-209)
8-Bit Transceiver w/Parity (14-209) ..... 10-177
IDT54/74FCT834 IDT54/74FCT834 8-Bit Transceiver w/Parity (14-209) ..... 10-177
IDT54/74FCT841 10-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT54/74FCT842 10-Bit Inverting Latch (14-209) ..... 10-185
IDT54/74FCT843 9-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT54/74FCT844 9-Bit Inverting Latch (14-209) ..... 10-185
IDT54/74FCT845 8-Bit Non-Inverting Latch (14-209) ..... 10-185
IDT54/74FCT846 ..... 10-185
IDT54/74FCT853
8 -Bit Transceiver w/Parity (14-209) ..... 10-177
IDT54/74FCT854
IDT54/74FCT854 8-Bit Transceiver w/Parity (14-209)
10-Bit Non-Inverting Transceiver (14-209) ..... 10-177IDT54/74FCT861
IDT54/74FCT86210-Bit Inverting Transceiver (14-209) .10-192
10-192IDT54/(4FCT8639-Bit Non-Inverting Transceiver (14-209)
10-192IDT54/74FCT8649 -Bit Inverting Transceiver (14-209)
10-192IDT54AHCT138 1-of-8 Decoder (14-209)
10-198
IDT54AHCT139 Dual 1-of-4 Decoder (14-209) IDT54AHCT139 Dual 1-of-4 Decoder (14-209) ..... 10-202
IDT54AHCT161 Synchronous Binary Counter w/Asynchronous Master Reset (14-209) ..... 10-206
IDT54AHCT163 Synchronous Binary Counter w/Synchronous Reset (14-209) ..... 10-206
IDT54AHCT182 Carry-Lookahead Generator (14-209) ..... 10-211
IDT54AHCT191 Up/Down Binary Counter w/Asynchronous Presetting (14-209) ..... 10-216
IDT54AHCT193 Up/Down Binary Counter w/Separate Up/Down Clocks (14-209) ..... 10-220
IDT54AHCT240 Inverting Octal Buffer/Line Driver (14-209) ..... 10-225
IDT54AHCT244 Non-Inverting Octal Buffer/Line Driver (14-209) ..... 10-229
IDT54AHCT245 Octal Bidirectional Transceiver (14-209) ..... 10-233
IDT54AHCT273 Octal D Flip-Flop (14-209) ..... 10-237
IDT54AHCT299 Universal Shift Register (14-209) ..... 10-241
IDT54AHCT373 Octal Transparent Latch (14-209) ..... 10-245
IDT54AHCT374 Non-Inverting Octal D Flip-Flop (14-209) ..... 10-249
IDT54AHCT377 Octal D Flip-Flop w/Clock Enable (14-209) ..... 10-253
IDT54AHCT521 8-Bit Comparator (14-209) ..... 10-257
IDT54AHCT533 Octal Transparent Latch (14-209) ..... 10-261
IDT54AHCT534 Inverting Octal D Flip-Flop (14-209) ..... 10-265
IDT54AHCT573 Octal Transparent Latch (14-209) ..... 10-269
IDT54AHCT574 Octal D Register (14-209) ..... 10-273
IDT54AHCT640 Inverting Octal Bidirectional Transceiver (14-209) ..... 10-277
IDT54AHCT645 Non-Inverting Octal Bidirectional Transceiver (14-209) ..... 10-281
Common Waveform Page ..... 10-285


## FEATURES:

- Equivalent to AMD's Am2952/53 and Fairchild's 29F52/53 in pinout/function
- IDT29FCT52A/53A equivalent to FAST $^{\text {im }}$ speed; IDT29FCT52B/53B 35\% faster than FAST ${ }^{\text {TM }}$
- lol $=64 \mathrm{~mA}$ (commercial) and 48 mA (military)
- Equivalent to $\mathrm{FAST}^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Available in 24-pin DIP, SOIC and 28 -pin LCC with JEDECstandard pinout
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT29FCT52 and IDT29FCT53 are 8-bit registered transceivers manufactured using advanced CEMOS ${ }^{\text {TM }}$, a dual-metal CMOS technology. Two 8-bit back-to-back registers store data flowing in both directions between two bidirectional buses. Separate clock, clock enable and 3-state output enable signals are provided for each register. Both $A$ outputs and $B$ outputs are guaranteed to sink 64 mA .

The IDT29FCT52 is an inverting option of the IDT29FCT53.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc. FAST is a trademark of Fairchild Semiconductor Company.

## PIN CONFIGURATIONS



PIN DESCRIPTION

| NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| $A_{0-7}$ | I/O | Eight bidirectional lines carrying the A Register inputs or B Register outputs. |
| B0-7 | I/O | Eight bidirectional lines carrying the B Register inputs or A Register outputs. |
| CPA | 1 | Clock for the A Register. When CEA is LOW, data Is entered into the A Register on the LOW-to-HIGH transition of the CPA signal. |
| CEA | 1 | Clock Enable for the A Register. When CEA is LOW, data is entered into the A Register on the LOW-to-HIGH transition of the CPA signal. When CEA is HIGH, the A Register holds its contents. regardless of CPA signal transitions. |
| OEB | 1 | Output Enable for the A Register. When OEB is LOW, the A Register outputs are enabled onto the $\mathrm{B}_{0-7}$ lines. When OEB is HIGH , the $\mathrm{B}_{0-7}$ outputs are in the high impedance state. |
| CPB | 1 | Clock for the B Register. When CEB is LOW, data is entered into the B Register on the LOW-to-HIGH transition of the CPB signal. |
| $\overline{C E B}$ | 1 | Clock Enable for the B Register. When CEB is LOW, data is entered into the B Register on the LOW-to-HIGH transition of the CPB signal. When CEB is HIGH, the B Register holds its contents, regardless of CPB signal transitions. |
| OEA | 1 | Output Enable for the B Register. When OEA is LoW, the B Register outputs are enabled onto the $A_{0-7}$ lines. When $\overline{O E A}$ is HIGH, the $A_{0-7}$ outputs are in the high impedance state. |



## REGISTER FUNCTION TABLE

(Applies to A or B Register)

| INPUTS |  |  | INTERNAL | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| $\mathbf{D}$ | CP | CE | Q |  |
| X | X | H | NC | Hold Data |
| L | $\dagger$ | L | L | Load Data |
| H | $\dagger$ | L | H |  |

OUTPUT CONTROL

| OE | INTERNAL | Y-OUTPUTS | FUNCTION |  |
| :---: | :---: | :---: | :---: | :---: |
|  | IDT29FCT52A/B | IDT29FCT53A/B |  |  |
| H | X | Z | Z | Disable Outputs |
| L | L | L | H | Enable Outputs |
| L | H | H | L |  |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1 \mathrm{~N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{Cl}_{1 / \mathrm{O}}$ | I/O Capacitance | $\mathrm{V}_{\text {OUt }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$V_{L C}=0.2 \mathrm{~V} ; V_{H C}=V_{C C}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; V_{C C}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {lL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (Except I/O pins) | $V_{c c}=$ Max | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 V^{(4)}$ | - | - | 5 |  |
| ILL | Input LOW Current (Except I/O pins) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}^{(4)}$ | - | - | -5 |  |
|  |  |  | $\mathrm{V}_{1}=$ GND | - | - | -5 |  |
| ${ }_{1 H}$ | Input HIGH Current (I/O pins only) | $V_{C C}=M a x$. | $V_{1}=V_{c c}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 V^{(4)}$ | - | - | 15 |  |
| M | Input LOW Current (//O pins only) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V} \mathrm{~V}^{(4)}$ | - | - | -15 |  |
|  |  |  | $\mathrm{V}_{1}=$ GND | - | - | -15 |  |
| $\mathrm{V}_{\mathrm{ik}}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=$ Max., ${ }^{(3)} V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{O}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C C}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{COH}^{\text {O }}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{c c}$ | - |  |
|  |  |  | $\mathrm{b}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.0 | - |  |
|  |  |  | $\mathrm{b}_{\mathrm{OH}}=-24 \mathrm{~mA}$ COM'L. | 2.4 | 4.0 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\text {LC }}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{b}_{\text {OL }}=300 \mu \mathrm{~A}$ |  | - | GND | $V_{\text {LC }}$ | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathrm{IN}}=V_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{b}_{\mathrm{L}}=48 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.55 |  |
|  |  |  | $\mathrm{bLL}=64 \mathrm{~mA} \mathrm{COM}{ }^{\text {L }}$. | - | 0.3 | 0.55 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clock Only | - |  | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{CC}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta{ }^{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{\mathbb{N}}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| 1 CCD | Dynamic Power Supply Current | $V_{C C}=M a x .$ <br> Outputs Open <br> $\overline{O E}=\mathrm{GND}$ <br> One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C}{ }^{(4)} \\ & V_{\mathbb{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | mA/MHz |
| $l_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}=\mathrm{GND}$ One Bit Toggling at $f_{1}=5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \text { or } \\ & V_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 2.0 | 6.0 |  |
|  |  | $V_{C C}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}=\mathrm{GND}$ Eight Bits Toggling at $f_{1}=-2.5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}}(5) \\ & V_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 3.75 | 7.8 |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 V^{(5)} \\ & \text { or } \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 6.0 | 16.8 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $V_{\mathbb{N}}=3.4 \mathrm{~V}$ ) ; all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{CC}}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c C}=$ Quiescent Current
$\Delta l_{c c}=$ Power Supply Current for a TTL High Input $N_{\mathbb{I N}}=3.4 \mathrm{~V}$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HL.H or LHL)
$\mathrm{f}_{\mathrm{cP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{t}$
All currents are in milliamps and all frequencies are in megahertz.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITIONS ${ }^{(1)}$ | IDT29FCT52A/53A |  |  |  |  | IDT29FCT52B/53B |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay CPA, CPB to $B_{n}, A_{n}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 5.5 | 2.0 | 10.0 | 2.0 | 11.0 | 4.5 | 2.0 | 6.5 | 2.0 | 7.2 | ns |
| $\begin{aligned} & \mathrm{t}_{\text {PZH }} \\ & \mathrm{t}_{\text {PZL }} \end{aligned}$ | Output Enable Time $\overline{O E A}$ or $\overline{O E B}$ to $A_{n}$ or $B_{n}$ |  | 5.5 | 1.5 | 10.5 | 1.5 | 13.0 | 4.5 | 1.5 | 6.5 | 1.5 | 7.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time OEA or $\overline{O E B}$ to $A_{n}$ or $B_{n}$ |  | 5.5 | 1.5 | 10.0 | 1.5 | 10.0 | 4.0 | 1.5 | 5.5 | 1.5 | 6.5 | ns |
| $t_{\text {su }}$ | Set-up time HIGH or LOW $A_{n}, B_{n}$ to CPA, CPB |  | 1.0 | 2.0 | - | 2.5 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| $t_{H}$ | Hold time HIGH or LOW $A_{n}, B_{n}$ to CPA, CPB |  | 0.5 | 2.0 | - | 2.0 | - | 0.5 | 1.5 | - | 1.5 | - | ns |
| ${ }^{\text {tsu }}$ | Set-up time HIGH or LOW. CEA, CEE to CPA, CPB |  | - | 2.0 | - | 2.0 | - | - | 2.0 | - | 2.0 | - | ns |
| $t_{H}$ | Hold time HIGH or LOW. CEA, CEB to CPA, CPB |  | - | 2.0 | - | 2.0 | - | - | 2.0 | - | 2.0 | - | ns |
| ${ }^{\text {tw }}$ | Pulse Width, HIGH or LOW CPA or CPB |  | - | 3.0 | - | 3.0 | - | - | 3.0 | - | 3.0 | - | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) Compliant to MIL-STD-883, Class B

Plastic DIP
CERDIP
CERPACK
Small Outline IC
Leadless Chip Carrier
Non-inverting Octal Registered Transceiver Inverting Octal Registered Transceiver Fast Non-inverting Octal Registered Transceiver Fast Inverting Octal Registered Transceiver

## DESCRIPTION:

The IDT29FCT520A/B and IDT29FCT521A/B each contain four 8 -bit positive edge-triggered registers. These may be operated as a dual 2 -level or as a single 4 -level pipeline. A single 8 -bit input is provided and any of the four registers is available at the 8 -bit, 3-state output.

These devices differ only in the way data is loaded into and between the registers in 2-level operation. The difference is illustrated in Figure 1. In the IDT29FCT520A/B when data is entered into the first level $(I=2$ or $I=1)$, the existing data in the first level is moved to the second level. In the IDT29FCT521A/B, these instructions simply cause the data in the first level to be overwritten. Transfer of data to the second level is achieved using the 4-level shift instruction $(I=0)$. Transfer also causes the first level to change. In either part $\mathrm{I}=3$ is for hold.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DIP/CERPACK/SOIC
TOP VIEW


LCC
LOP VIEW

## PIN DESCRIPTION

| PIN NO.(1) | NAME | $1 / 0$ | DESCRIPTION |
| :---: | :---: | :---: | :--- |
| $3-10$ | $D_{0}-D_{7}$ | 1 | Register input port. |
| 11 | CLK | 1 | Clock input. Enter data into regis- <br> ters on LOW-to-HIGH transitions. |
| 1,2 | $I_{0}, I_{1}$ | 1 | Instruction inputs. See Figure 1 <br> and Instruction Control Tables. |
| 23,22 | $\mathrm{~S}_{0}, \mathrm{~S}_{1}$ | 1 | Multiplexer select. Inputs either <br> register $\mathrm{A}_{1}, \mathrm{~A}_{2}, \mathrm{~B}_{1}$ or $\mathrm{B}_{2}$ data to be <br> available at the output port. |
| 13 | $\overline{\mathrm{OE}}$ |  | Output enable for 3-state output <br> port. |
| $14-21$ | $\mathrm{Y}_{0}-\mathrm{Y}_{7}$ | O | Register output port |

## NOTE:

1. DIP configuration.

|  | DUAL 2-LEVEL |  | SINGLE 4-LEVEL |
| :---: | :---: | :---: | :---: |
| IDT29FCT520A/B |  | $I=1$ |  |
| IDT29FCT521A/B |  |  | $1=0$ |

NOTE:

1. $\mathrm{I}=3$ for hold.

Figure 1. Data Loading in 2-Level Operation

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 100 | 100 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{VV}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | $v$ |
| VIL | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=$ Max. | $V_{1}=V_{C C}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | 5(4) |  |
| M | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5(4) |  |
|  |  |  | $V_{1}=$ GND | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $V_{0}=V_{C C}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $V_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{0}=\mathrm{GND}$ | - | - | -10 |  |
| los | Short Circuit Current | $V_{C C}=M a x \cdot{ }^{(3)}, V_{O}=G N D$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voitage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $V_{H C}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  | $\begin{aligned} & V_{C C}=M_{i n} . \\ & V_{\mathbb{I N}}=V_{H} \text { or } V_{\mathbb{L}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}^{\text {ct }}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | $\checkmark$ |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | V LC | V |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min} . \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathrm{LL}} \end{aligned}$ | $\mathrm{IOL}^{2}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{IOL}=48 \mathrm{~mA} \mathrm{COM}{ }^{\prime}$. | - | 0.3 | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=f_{\mathrm{I}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{c c}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\mathrm{cco}}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{O E}=$ GND <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
| Ic | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ $50 \%$ Duty Cycle $\overline{O E}=G N D$ <br> One Bit Toggling at $f_{f}=5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{I N} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \\ & (F C T) \end{aligned}$ | - | 2.3 | 5.3 | mA |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 2.8 | 7.3 |  |
|  |  | $V_{c c}=M a x$. <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ <br> 50\% Duty Cycle $\overline{O E}=G N D$ <br> Eight Bits and <br> Four Controls Toggling <br> at $f_{f}=5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathrm{iN}} \geq \mathrm{V}_{\mathrm{HC}} \\ & V_{\mathrm{VN}} \leq \mathrm{V}_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - | 9.8 | $17.8{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathrm{iN}}=3.4 \mathrm{~V} \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 13.0 | $30.8{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c C}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {OUIESCENT }}+I_{\text {inputs }}+I_{\text {dYNamic }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{\operatorname{CCD}}\left(f_{C P} / 2+f_{1} N_{i}\right)$
$I_{C C}=$ Quiescent Current
$\Delta l_{C C}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$\mathrm{N}_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahert.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITIONS ${ }^{(1)}$ | IDT29FCT520A/21A |  |  |  |  | IDT29FCT520B/21B |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $t_{\text {PHL }}$ | Clock to Data Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=500 \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | 7.0 | - | 14.0 | - | 16.0 | - | - | - | - | - | ns |
| ${ }^{\text {P }}$ PH | $S_{0}, S_{1}$ to Data Output |  | 7.0 | - | 13.0 | - | 15.0 | - | - | - | - | - | ns |
| $\mathrm{t}_{\text {su }}$ | Set-up Time Input Data to Clock |  | - | 5.0 | - | 6.0 | - | - | - | - | - | - | ns |
| $t_{H}$ | Hold Time Input Data to Clock |  | - | 1.0 | - | 2.0 | - | - | - | - | - | - | ns |
| $t_{\text {su }}$ | Set-up Time Instruction to Clock |  | - | 5.0 | - | 6.0 | - | - | - | - | - | - | ns |
| ${ }^{\text {t }} \mathrm{H}$ | Hold Time Instruction to Clock |  | - | 1.0 | - | 2.0 | - | - | - | - | - | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Enable Time |  | 6.0 | - | 12.0 | - | 13.0 | - | - | - | - | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Disable Time |  | 9.0 | - | 15.0 | - | 16.0 | - | - | - | - | - | ns |
| ${ }^{\text {tw }}$ | Clock Pulse Width HIGH or LOW | - | 4.0 | 7.0 | - | 8.0 | - | - | - | - | - | - | ns |

## NOTES:

1. See test circult and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B

Plastic DIP
CERDIP
Leadless Chip Carrier
CERPACK
Small Outline IC
Multilevel Pipeline Register
Multilevel Pipeline Register Fast Multilevel Pipeline Register Fast Multilevel Pipeline Register

## HIGH-PERFORMANCE CMOS BUS INTERFACE

## IDT39C8XXX

Integrated Device Technology. Inc.

The part numbering scheme for the IDT39C8XXX family has been changed to conform with the new proposed JEDEC part numbering system. The new system is as follows:

## Previous Part Number

IDT39C821
IDT39C822
IDT39C823
IDT39C824
IDT39C825
IDT39C826
IDT39C827
IDT39C828
IDT39C841
IDT39C842
IDT39C843
IDT39C844
IDT39C845
IDT39C846
IDT39C861
IDT39C862
IDT39C863
IDT39C864

## New Part Number

IDT54/74FCT821A
IDT54/74FCT822A
IDT54/74FCT823A
IDT54/74FCT824A
IDT54/74FCT825A
IDT54/74FCT826A
IDT54/74FCT827A
IDT54/74FCT828A
IDT54/74FCT841A
IDT54/74FCT842A
IDT54/74FCT843A
IDT54/74FCT844A
IDT54/74FCT845A
IDT54/74FCT846A
IDT54/74FCT861A
IDT54/74FCT862A
IDT54/74FCT863A
IDT54/74FCT864A

Refer to data sheets under the new part number, system for all specifications.

## INFORMATION IDT49FCT601

## FEATURES:

- 16-bit bidirectional latch
- Byte swap control to match bus byte ordering
- Independent upper and lower byte output enables
- Independent latch enable controls for both directions
- lol $=48 \mathrm{~mA}$ (commercial) and 32mA (military) for back plane drive capability
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Available in 48-pin plastic and sidebraze DIP, 52-pin PLCC and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT49FCT601 is a 16-bit bidirectional latch with byte swap/ reordering capability for 16 -bit buses. This device can be used in pairs to provide support for 32 -bit buses like the VME bus. The byte swap facility allows upper order bytes to be brought down to lower positions for transfer on the bus. The byte swap facility can be used to solve byte ordering conflicts when interfacing Motorola-type devices with Intel-type devices and for resizing data widths.

The high output drive makes this device suitable for driving back plane buses. The four ground pins in the center of the package greatly reduce package inductance and, therefore, ground noise.

This device is manufactured using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technoloy, Inc.


# PRELIMINARY <br> IDT49FCT618 IDT49FCT618A 

## FEATURES:

- High-speed non-inverting 16 -bit parallel data register for any data path, control path or pipelining application
- Read back path from the data output back to the data input allows for convenient interface to a microprocessor as a parallel high-speed/high-output drive 1/O port
- Clock enable and asynchronous clear lines
- High-speed Serial Protocol Channel (SPC ${ }^{\text {TM }}$ ) which provides access to 16 bit parallel data register using four pins
- Controllability:
- Serial scan in new machine state
- Load new machine state "on the fly" synchronous with PCLK
- Temporarily force Y output bus
- Temporarily force data out the D input bus (as in loading WCS)
- Observability:
- Directly observe D and Y buses
- Serial scan out current machine state
- Capture machine state "on the fly" synchronous with PCLK
- lol $=32 \mathrm{~mA}$ (commercial), 24 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Available in 48 -pin DIP and 52-pin LCC/PLCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT49FCT618/A are high-speed, general purpose 16-bit parallel data registers with a Serial Protocol Channel (SPC). The D-to-Y path of the register provides a data path that is designed for normal system operation wherever a high-speed clocked register is required. This device also incorporates a latched read back path from the $Y$ bus to the D bus. The SPC is used to communicate with SPC command and data registers.

The SPC command and data registers are used to observe and control the operation of the 16-bit parallel data register for diagnostic purposes. The SPC command and data registers can be accessed while the system is performing normal system function. Diagnostic operations then can be performed "on the fly", synchronous with the system clock, or can be performed in the "single step" environment. The SPC port utilizes serial data in and out pins (a concept originated at IBM) which can participate in a serial scan loop throughout the system where normal data, address, status and control registers are replaced with the IDT49FCT618/A. The loop can be used to scan in a complete test routine starting point (data, address, etc.). Then, after a specified number of clock cycles, the data can be clocked out and compared with expected results. An "oscilloscope mode" can be achieved by loading data from the SPC data register into the parallel data register synchronous to the system clock (PCLK) using an SPC command which transfers data synchronously. When repeated every Nth clock, the repeating states of the system can be observed on an oscilloscope. When used as a pipeline register, Writable Control Store (WCS) loading can be accomplished by scanning in data through the SPC port and enabling the data onto the $D$ bus pins.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

PIN CONFIGURATIONS


PIN DESCRIPTION

| PIN NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| PCLK | 1 | Parallel Data Register Clock |
| EN | 1 | Clock Enable for PCLK (enabled when low) |
| CLR | 1 | Asynchronous 16-Bit Clear (active low) |
| $\mathrm{D}_{15-0}$ | 1/O | Parallel Data Register Input Pins $\left(D_{0}=L S B, D_{15}=M S B\right)$ |
| $Y_{15-0}$ | 1/O | Parallel Data Register Output Pins $\left(Y_{0}=L S B, Y_{15}=M S B\right)$ |
| $\mathrm{YOE}_{\mathrm{U}, \mathrm{L}}$ | I | Output Enables for $Y$ Bus (Overidden by SPC Inst. 8 and 14) |
| SEL | 1 | Selects Between Parallel Data Register Q or Y Bus for Read Eack Data |
| LE | 1 | Controls a Latch in the Read Back Path (transparent when High) |
| DOE | 1 | Output Enable for D Bus (Overidden by SPC Inst. 9) |
| SDI | 1 | Serial Data In for SPC operation |
| SDO | 0 | Serial Data Out for SPC operation |
| C/D | 1 | Mode Control for SPC |
| SCLK | 1 | Shift clock for SPC operations |

TRUTH TABLE ${ }^{(1)}$

| C/D | SCLK | PCLK | EN | CLR | DOE | SEL | LE | $\mathrm{YOE}_{u, L}$ | D | $Y$ | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| x | X | X | $x$ | X | $x$ | X | X | H | X | High Z | Tri-State $Y$ |
| x | X | X | X | L | X | X | X | H | X | L | Clear Parallel Data Register |
| X | X | 5 | H | H | X | X | X | L | X | NC | Hold Parallel Data Register |
| X | X | 5 | L | H | X | X | X | L | Input | D | Clock D-to-Y |
| X | X | X | X | H | L | H | H | H | Q | X | Read Back Parallel Data Register |
| X | X | X | X | H | L | L | H | H | $Y$ | Input | Read Back Y Data Bus |
| H | 5 | X | X | X | X | X | X | X | X | X | Shift Bit into SPC Command Register |
| L | 5 | X | X | X | X | X | X | X | X | X | Shift Bit into SPC Data Register |
| L | 5 | Hor L (Static) | X | X | X | X | X | X | X | X | Execute SPC Command During Time Between C/D \& SCLK |
| X | X | X | X | X | L | X | L | X | X | X | Read data stored in feedback latch |

NOTE:
$H=$ HIGH Voltage Level, $L=$ LOW Voltage Level, $X=$ Don't Care, $Z=$ High Impedance, $\Gamma / T=$ Low-to-High/High-to-Low Transition .

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\mathrm{VO}}$ | $\mathrm{I} / \mathrm{O}$ Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{6}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{1 L}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (Except I/O pins) | $V_{\text {cc }}=$ Max. | $\mathrm{V}_{1}=\mathrm{v}_{\text {cc }}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5{ }^{(4)}$ |  |
| IL | Input LOW Current (Except I/O pins) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5 (4) |  |
|  |  |  | $\mathrm{V}_{1}=$ GND | - | - | -5 |  |
| $I_{1 H}$ | Input HIGH Current (I/O pins only) | $V_{C C}=$ Max. | $v_{1}=v_{c c}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $15^{(4)}$ |  |
| M | Input LOW Current (I/O pins only) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-15^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=$ GND | - | - | -15 |  |
| $V_{1 K}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=M a x^{(3)}, V_{0}=G N D$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{H}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\text {cc }}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\text {IH }} \text { or } V_{L L} \end{aligned}$ | $\mathrm{b}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | Vec | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{L}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $V_{\text {ol }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} . \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{bL}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{L}}$ |  |
|  |  |  | $\mathrm{bL}=24 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{bL}=32 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clocks Only | - |  | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x \\ & V_{I N} \geq V_{H C} ; V_{\mathbb{N}} \leq V_{\mathrm{C}} \\ & f_{\mathrm{CP}}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta^{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open $\mathrm{YOE}_{\mathrm{U}, \mathrm{L}}=\mathrm{GND}$ One Input Toggling $50 \%$ Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{mAV}}$ |
| $I_{c}$ | Total Power Supply Current ${ }^{(6)}$ | VCc $=$ Max. <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ <br> 50\% Duty Cycle <br> $\mathrm{YOE}_{\mathrm{U}: \mathrm{L}}=\mathrm{GND}$ <br> One Bit Toggling <br> at $\mathrm{f}_{1}=5 \mathrm{MHz}$ <br> 50\% Duty Cycle <br> SEL, DOE, CLR, LE, SDI, <br> $C / \bar{D}$, SCLK $=V_{C C}$ | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & (F C T) \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \text { or } \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 2.0 | 6.0 |  |
|  |  | $V_{c c}=M a x$. Outputs Open <br> ${ }^{f}{ }_{C P}=10 \mathrm{MHz}$ $50 \%$ Duty Cycle $\mathrm{YOE}_{\mathrm{U}}{ }^{\text {L }}=\mathrm{GND}$ Sixteen Bits Toggling at $f_{d}=2.5 \mathrm{MHz}$ 50\% Duty Cycle SEL, DOE, CLR, LE, SDI, $C / D$, SCLK $=V_{C C}$ | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \\ & (F C T) \end{aligned}$ | - | 6.8 | $12.8{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathrm{IV}}=3.4 \mathrm{~V} \text { or } \\ & V_{\mathrm{IN}}=G N D \end{aligned}$ | - | 11.0 | $29.8{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND .
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $l_{\mathrm{cc}}$ formula. These limits are guaranteed but not tested.
6. $I_{C}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+\dagger_{1} N_{I}\right)$
$I_{c c}=$ Quiescent Current
$\Delta I_{\text {cC }}=$ Power Supply Current for a TTL High Input $\left(V_{I N}=3.4 V\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$t_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$\mathrm{N}_{1}=$ Number of Inputs at $\mathrm{f}_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL |  | PARAMETER | CONDITION ${ }^{(1)}$ | IDT49FCT618 |  |  |  | IDT49FCT618A |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | COM'L |  | MIL. |  | COM'L |  | MIL. |  |  |
|  |  | MIN. ${ }^{(2)}$ |  | MAX. | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\mathbf{t}_{\mathbf{t}_{\text {PHL }}}$ | T1 |  | PCLK $\dagger$ to $Y$ |  | 3.0 | 12.5 | 3.0 | 14.0 |  |  |  |  | ns |
|  | T2 |  | SCLK $\dagger$ to SDO |  | 3.0 | 12.5 | 3.0 | 14.0 |  |  |  |  |  |
|  | T3 | SDI to SDO (in stub mode) | 3.0 |  | 12.5 | 3.0 | 14.0 |  |  |  |  |  |  |
|  | T4 | $\begin{aligned} & \text { C/D } f \text { to } Y \\ & (Y O E U U L=\text { Low } \\ & \text { Inst. } 8 \& 14 \text { ) } \end{aligned}$ | 3.0 |  | 12.5 | 3.0 | 14.0 |  |  |  |  |  |  |
|  | T5 | $\begin{aligned} & \text { SCLK } \uparrow \text { to } Y \\ & \text { (YOE } \mathrm{U}, \mathrm{~L}=\mathrm{High} \text {. } \\ & \text { Inst. 8) } \end{aligned}$ | 3.0 |  | 12.5 | 3.0 | 14.0 |  |  |  |  |  |  |
|  | T6 | $\begin{aligned} & \mathrm{C/D} \text { to } \mathrm{SDO} \\ & \text { (Inst. } 0,1,2,4 \text { ) } \end{aligned}$ | 2.0 |  | 12.5 | 3.0 | 14.0 |  |  |  |  | ns |  |
|  | T7 | LE to D | 2.0 |  | 12.5 | 3.0 | 14.0 |  |  |  |  |  |  |
|  | T8 | Y to D | 2.0 |  | 12.5 | 3.0 | 14.0 |  |  |  |  |  |  |
|  | T9 | SEL or CLR to Y | 2.0 |  | 12.5 | 3.0 | 14.0 |  |  |  |  |  |  |
|  | T10 | SEL to D | 2.0 |  | 12.5 | 3.0 | 14.0 |  |  |  |  |  |  |
| $t_{\text {su }}$ | S1 | D to PCLK $\dagger$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 2.5 | - | 3.0 | - |  |  |  |  |  |  |
|  | S2 | C/D to SCLK $\dagger$ |  | 12.0 | - | 14.0 | - |  |  |  |  |  |  |
|  | S3 | SDI to SCLK $\dagger$ |  | 4.0 | - | 5.0 | - |  |  |  |  |  |  |
|  | S4 | $Y$ or $D$ to $C / D$ (Inst. $0,2 \& 4$ ) |  | 2.0 | - | 2.5 | - |  |  |  |  |  |  |
|  | 55 | C/D (Low) to PCLK $\uparrow$ <br> (Inst. 3 \& 13) |  | 8.0 | - | 9.0 | - |  |  |  |  | ns |  |
|  | S6 | $\begin{aligned} & \hline \mathrm{Y} \text { to PCLK † } \\ & \text { (Inst. 3) } \\ & \hline \end{aligned}$ |  | 2.0 | - | 2.5 | - |  |  |  |  |  |  |
|  | S7 | Y to LE |  | 3.0 | - | 4.0 | - |  |  |  |  |  |  |
|  | S8 | SEL to LE |  | 3.0 | - | 4.0 | - |  |  |  |  |  |  |
|  | S9 | EN to PCLK |  | 3.0 | - | 4.0 | - |  |  |  |  |  |  |
|  | S10 | PCLK $\uparrow$ to LE (Low) |  | 3.0 | - | 4.0 | - | ; |  |  |  |  |  |
| $t_{\text {H }}$ | H1 | D to PCLK $\dagger$ |  | 2.0 | - | 2.5 | - |  |  |  |  |  |  |
|  | H2 | C/D to SCLK $\dagger$ |  | 12.0 | - | 14.0 | - |  |  |  |  |  |  |
|  | H3 | SDI to SCLK $\dagger$ |  | 1.0 | - | 1.0 | - |  |  |  |  | ns |  |
|  | H4 | $\begin{aligned} & \text { Y or D to C/D } \downarrow \\ & \text { (Inst. } 0,2 \text { \& 4) } \end{aligned}$ |  | 2.0 | - | 2.5 | - |  |  |  |  |  |  |
|  | H5 | SCLK (Low) to PCLK $\dagger$ (Inst. 3 \& 13) |  | 2.0 | - | 2.5 | - |  | . |  |  |  |  |
|  | H6 | $\begin{aligned} & \text { C/D (Low) to } \\ & \text { PCLK } \dagger \\ & \text { (Inst. } 3 \text { \& 13) } \end{aligned}$ |  | 2.0 | - | 2.5 | - |  |  |  |  |  |  |
|  | H7 | $\begin{aligned} & \mathrm{Y} \text { to PCLK } \uparrow \\ & \text { (Inist. 3) } \\ & \hline \end{aligned}$ |  | 3.0 | - | 3.0 | - |  |  |  |  |  |  |
|  | H8 | Y to LE |  | 2.0 | - | 2.0 | - | 1 |  |  |  |  |  |
|  | H9 | SEL to LE |  | 2.0 | - | 2.0 | - |  |  |  |  |  |  |
|  | H 10 | EN to PCLK $\dagger$ |  | 2.0 | - | 2.0 | - |  |  |  |  |  |  |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL |  | PARAMETER | CONDITION ${ }^{(1)}$ | IDT49FCT618 |  |  |  | IDT49FCT618A |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | COM'L |  | MIL. |  | COM'L |  | MIL. |  |  |
|  |  | MIN. ${ }^{(2)}$ |  | MAX. | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | 12 |  | YOE ${ }_{U, L}$ to $Y$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 3.0 | 8.0 | 3.0 | 8.0 |  |  |  |  | ns |
|  | 27 |  | $\begin{aligned} & \text { SCLK } \dagger \text { to } \mathrm{D} \\ & \text { (Inst. 9) } \end{aligned}$ |  | 3.0 | 9.0 | 3.0 | 9.0 |  |  |  |  |  |
|  | 32 | $\begin{aligned} & C / D \dagger \text { to } D \text { or } Y \\ & \text { (Inst. 9) } \end{aligned}$ | 3.0 |  | 9.0 | 3.0 | 9.0 |  |  |  |  |  |  |
|  | 42 | $\begin{aligned} & \text { SCLK } \uparrow \text { to } Y \\ & \left(\text { YOE }_{U . L}=\right.\text { High } \\ & \text { Inst. } 8 \text { \& 14) } \end{aligned}$ | 3.0 |  | 9.0 | 3.0 | 9.0 |  |  |  |  |  |  |
|  | 52 | $\begin{aligned} & C / \bar{D} \text { to } \dagger \text { to } \mathrm{D} \text { or } Y \\ & \left(\mathrm{YOE}_{\mathrm{U}} \mathrm{~L}=\mathrm{High}\right. \\ & \text { Inst. 14) } \end{aligned}$ | 3.0 |  | 9.0 | 3.0 | 9.0 |  |  |  |  |  |  |
|  | 62 | DOE to D | 2.0 |  | 9.0 | 3.0 | 10.0 |  |  |  |  | ns |  |
| ${ }_{t_{\text {pZZ }}}$ | Z1 | $\mathrm{YOE}_{\mathrm{U}, \mathrm{L}}$ to Y | 3.0 |  | 10.0 | 3.0 | 10.0 |  |  |  |  |  |  |
|  | Z2 | $\begin{aligned} & \mathrm{C} / \overline{\mathrm{D}} \downarrow \text { to } \mathrm{D} \\ & \text { (Inst. } 9 \text { ) } \end{aligned}$ | 3.0 |  | 10.0 | 3.0 | 10.0 |  |  | , |  |  |  |
|  | Z3 | $\begin{aligned} & \mathrm{C/D} \downarrow \text { to } \mathrm{Y} \\ & \left(\mathrm{YOE}_{\mathrm{U}} \mathrm{~L}=\mathrm{High}\right. \\ & \text { Inst. 14) } \end{aligned}$ | 3.0 |  | 10.0 | 3.0 | 10.0 |  | * |  |  |  |  |
|  | 24 | DOE to D | 2.0 |  | 9.0 | 3.0 | 10.0 |  |  |  |  |  |  |
| ${ }^{\text {tw }}$ | W1 | PCLK (High \& Low) | 7.0 |  | - | 8.0 | - |  |  |  |  |  |  |
|  | W2 | SCLK (High \& Low) | 25.0 |  | - | 25.0 | - |  |  |  |  |  |  |
|  | W3 | C/D (High) | 25.0 |  | - | 25.0 | - |  |  |  |  |  |  |
|  | W4 | LE (High-Low) | 7.0 |  | - | 8.0 | - |  |  |  |  |  |  |
|  | W5 | CLR (Low) | 7.0 |  | - | 8.0 | - |  |  |  |  |  |  |

## NOTES:

. See test circuit and waveforms
2. Minimum limits are guaranteed but not tested on Propagation Delays.

GENERAL WAVEFORMS FOR PARALLEL INPUTS AND OUTPUTS


READ BACK LATCH SETUP \& HOLD ITEMS


## READ BACK PROPOGATION DELAYS


general waveforms for serial protocol inputs and outputs

SCLK

SDI

SDO
$C / \bar{D}$


10

## DETAILED WAVEFORMS OF SERIAL PROTOCOL OPERATIONS



D. Y. $\underset{\text { PCLK }}{\text { POE }}$


SPC Data $\longrightarrow D$ (Inst. 9)


PARALLEL DATA REGISTER $\longrightarrow$ SPC Data (Inst. 1) SET SERIAL MODE (Inst. 11) SET STUB MODE (Inst.12)


$$
\begin{gathered}
\text { SPC Data } \longrightarrow \text { PARALLEL DATA REGISTER (Inst. 10) } \\
\quad \begin{array}{l}
\text { SPC Data } \longrightarrow \\
\text { CONNECT D TO Y (Inst. 14) }
\end{array}
\end{gathered}
$$



SPC Data $\longrightarrow$ PARALLEL DATA REGISTER SYNCHRONOUS W/PCLK (Inst. 13)


DETAILED FUNCTIONAL BLOCK DIAGRAM


The block diagram consists of three main data paths and two logic blocks. The main data path is from the $D$ inputs down to the parallel data register and through the Y outputs. This is the path that will be used most of the time in normal operation. For serial protocol operations, there are data paths from the $Y$ pins into the SPC data register and control block. Coming out of this block is the data path that allows data to be put back onto the $D$ input pins or into the parallel data register. The PCLK is used to clock the parallel data register. The EN signal is a clock enable for the 16-bit parallel data path. The CLR line offers an asynchronous 16-bit clear. YOE $_{u, L}$ inputs are used to control the tri-state output of the $Y$ pins.

The other main data path is a read back from the output of the 16 -bit parallel data register to the D bus. This path is convenient when using the IDT49FCT618 with a processor because it provides the mechanism to read the contents of the data register. The SEL pin selects data from the internal $Q$ bus or the data output pins $Y$. The LEsignal controls a latch in the read back path. In this way data can be latched "on the fly" and allowed to settle before a processor reads it back on the D pins. The DOE input is a tri-state control which selects whether the D bus is an input or an output.

SPC data and commands are shifted through the SDI pin which is a serial input pin and the SDO pin which is a serial output pin. Data and commands are shifted in Least Significant Bit first, Most Significant Bit last ( $Y_{0}=$ LSB, $Y_{15}=$ MSB). The SCLK is used to shift the data through. The $\mathrm{C} / \overline{\mathrm{D}}$ line is used as a control input to determine whether data or command information is being shifted in.

The Serial Protocol Channel (SPC) has been optimized for the minimum number of pins and maximum flexibility. The data is passed in on a serial data input pin (SDI) and out on a serial data output pin (SDO). The transfer of the data is controlled by a serial clock (SCLK) and a command/data mode input (C/D). These four pins are the basic SPC pins. To the outside, the SPC appears as two serial shift registers in parallel; one for command and theother data. The serial clock shifts data and the command/data ( $C / \bar{D}$ ) line selects which register is being shifted. The SPC command register is used to control loading of data to and from the parallel data register with other storage elements in the device.

SPC FUNCTIONAL DESCRIPTION


SCLK
With respect to executing an SPC command, there are four distinct phases: (1) data is shifted in, (2) followed by the SPC command, (3) the SPC command is executed, (4) data is shifted out. During the data mode, data is simultaneously shifted into the SPC data register while the data in the register is shifted out. During the command mode, opcode type information is shifted through the serial ports.

The command is executed when the last bit is shifted in and the $\mathrm{C} / \overline{\mathrm{D}}$ line is brought low. The execution phase is ended with the next serial clock edge. Execution of SPC commands is performed by stopping the SPC clock, SCLK, and lowering the C/D line from high-to-low. Later the SCLK may be transitioned from low-to-high. SPC commands and data can be shifted any time without regard for operation. During the execution phase, care must be taken that there is no conflict between the SPC operation and parallel operation. This means that if the SPC operation attempts to load the parallel data register (opcode 10) while PCLK is in transition, the results are undefined. In general, it is required that the PCLK bestatic during SPC operations. The synchronous commands (opcodes 3 and 13), however, allow the PCLK to run. In these operations the HIGH-to-LOW transition of the C/D line takes on the function of an armsignal in preparation for the next LOW-to-HIGH transition of the PCLK.


## SPC COMMANDS

There are 16 possible SPC opcodes. Thirteen of these are utilized; the other three are reserved and perform NO-OP functions. The top eight opcodes, 0 through 7 , are used for transferring data into the SPC data register for shifting out. The lower eight opcodes, 8 through 15, are used for transferring data from the SPC data register to other parts of the device. Two of the commands are also used for connecting the data in and out pins.

| OPCODE | SPC COMMAND |
| :---: | :--- |
| 0 | Y to SPC Data Register |
| 1 | Parallel Data Register to SPC Data Register |
| 2 | D to SPC Data Register |
| 3 | Y to SPC Data Register Synchronous w/PCLK |
| 4 | Status (YOE $_{\mathrm{U}, \mathrm{L}} \mathrm{P}$ PCLK, etc) to SPC Data Register |
| $5-7$ | Reserved (NO-OP) $^{\mid 8}$ |
| 9 | SPC Data to Y (YOE |
| 10 | SPC Data to D ( $\overline{\mathrm{DOE}}$ is overidden) |
| 11 | SPC Data to Parallel Data Register |
| 12 | Select Serial Mode Stub Mode |
| 13 | SPC Data to Y Synchronous w/PCLK |
| 14 | Connect D to Y (YOEE $\mathrm{U}, \mathrm{L}$ is overidden) |
| 15 | NO-OP |

Opcode 0 is used for transferring data from the Y output pins into the SPC data register. Opcode 1 transfers data from the output of the parallel data register into the SPC data register.


PARALLEL DATA REG $\longrightarrow$ SPC Data (Inst. 1)


Opcode 2 transfers data which is on data input pin $D$ into the SPC data register.

$$
\mathrm{D} \longrightarrow \text { SPC Data (Inst. 2) }
$$



Opcode 3 transfers data on the Y pins to the SPC data register on the next PCLK, thus achieving a synchronous observation of the parallel data register in real time. This operation can be forced to repeat without shifting in a new command by pulsing C/D LOW-HIGH-LOW after each PCLK. As soon as data is shifted out using SCLK, the command is terminated and must be loaded in again.


Opcode 4 is used for loading status into the SPC data register. The format of bits is shown below.



Opcodes 5 through 7 are reserved, hence designated NO-OP.


Opcode 8 is used for transferring data directly to the $Y$ pins. When executing opcode 8, the state of $\overline{Y O E}_{U, L}$ is a don't care and data will be output even if $\overline{Y O E}_{U, L}=$ HIGH. Opcode 9 is used for transferring SPC data to the D pins. Operations 8 and 9 can be temporarily suspended by raising the $C / D$ input and resumed by lowering the C/D. As soon as SCLK completes transition, the command is terminated.


Opcode 10 is used for transferring data from the SPC Data register into the parallel data register, irrespective of the state of PCLK. However, PCLK must be static between C/D going HIGH-to-LOW and SCLK going LOW-to-HIGH.

SPC Data $\longrightarrow$ PARALLEL DATA REGISTER (Inst. 10)


Opcodes 11 and 12 are used to set Serial and Stub mode, respectively. After executing one of these opcodes, the device remains in this mode through other Serial Protocol operations until reprogrammed using either command. The serial mode is the default mode that the IDT49FCT618 powers up in. In Serial mode, commands are shifted through the command register and then to the SDO pin. This is the typical mode used when several varieties of devices that utilize the SPC access method are employed on one serial ring.

SERIAL MODE


In Stub mode, SDI is connected directly to SDO. The serial input of the command register is connected to SDI. In this way, the same SPC command can be loaded into multiple devices of like type. For example, in four clock cycles the same command could be loaded into 8 IDT49FCT618s (128-bit pipeline register). Dissimilar devices must be segregated into serial scan loops of similar type as shown below (i.e., other devices from IDT that incorporateSPC). During the command phase, the serial shift clock must be slowed down to accommodate the delay from SDI to SDO through all of the devices. The slower clock is typically a small tradeoff compared to the reduced number of clock cycles.

STUB MODE


Opcode 13 transfers data from the SPC data register to the pipeline register on the next PCLK. Opcode 14 connects the D bus to the $Y$ bus. Operation 14 can be temporarily suspended by raising the $C / \bar{D}$ input and resumed by lowering the $C / \bar{D}$ input again. The operation is terminated by SCLK.

## SPC Data $\rightarrow$ PARALLEL DATA REGISTER SYNCHRONOUS w/PCLK (Inst. 13)



CONNECT D TO Y (Inst. 14)


Opcodes 3 and 13 transfer data synchronous to the PCLK which means that the High-to-Low on the $\mathrm{C} / \overline{\mathrm{D}}$ input is an arm signal. The data and command can be shifted in while the PCLK is running. The $C / \bar{D}$ line is dropped prior to the desired PCLK edge and raised afterwards, before the next edge. Instruction 13 can be repeated many times by leaving the $\mathrm{C} / \overline{\mathrm{D}}$ line low during multiple transitions of the PCLK while not clocking SCLK. PCLK cycles can even be skipped by raising the $C / \bar{D}$ input during the desired clock periods. Instruction 3 can be repeated by pulsing the $C / \bar{D}$ high after each PCLK.


The ability to repeatedly execute a synchronous command can provide major benefits. For example, the synchronous read (Instruction 3, Y to SPC data) instruction could be clocked into the serial command register. Then; it could becontinuously executed by pulsing the C/D line HIGH. When the whole system is stopped (PCLK quiescent), the serial data register will contain the next to the last state of the parallel data register. That value can be shifted out and the current state of the parallel data register can then be observed, allowing for the observation of two states of the parallel data register (the current and the previous).

## TYPICAL APPLICATION

In the block diagram of the typical application, the register with SPC register is shown being used with a writable control store in a microprogrammed design. The control store can be initialized through the diagnostics path. The SPC data register with SPC is used for the instruction register going into the IDT49C410, as well as parallel data registers around the IDT49C403. In this way, the designer may use the SPC register to observe and modify the microcode coming out of the writable control store, as well as observing and being able to modify data and instructions in the overall machine. The IDT49C403 is a 16 -bit version of the 2903A/203 which includes an SPC port for diagnostic and break point purposes.

The block diagram of the diagnostic ring shows how the devices with SPC Data are hooked together in a serial ring via the SDI and SDO signals. The SPC signals may be generated through registers which are hooked up to a microprocessor. This microprocessor could conceivably be an IBM PC.

As companies like IDT continue to integrate more onto each device and put each device into smaller packages such as surface mount devices, the board level testing becomes more complex for the designer and the manufacturing divisions of companies. To help this situation, SPC was invented. This allows for observation of critical signals deep within the system. During system test when an error is observed, these signals may be modified in order to zero in on the fault in the system.

SPC is primarily a scheme utilizing only a few pins (4) to examine and alter the internal state of a system for the purpose of monitoring and diagnosing system faults. It can be used at many points in the life of a product: design debug and verification, manufacturing test and field service. This document describes a serial diagnostic scheme which was developed at IDT and will be used in future VLSI logic devices designed by IDT.

TYPICAL MICROPROGRAM APPLICATION WITH SPC ${ }^{\text {TM }}$


## ORDERING INFORMATION

IDT


Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B
Sidebraze Shrink-DIP
Sidebraze DIP
Plastic Leaded Chip Carrier
Leadless Chip Carrier
16-Bit Register with SPC ${ }^{\text {TM }}$
High-Speed 16-Bit Register with SPC ${ }^{\text {TM }}$


## FEATURES:

- 16-bit synchronous up/down counter, synchronously programmable
- Maximum frequency of 50 MHz commercial
- Clock to Y-bus of 15 ns commercial
- Both synchronous and asynchronous clear inputs
- Three-state counter outputs interface directly with busorganized systems
- Ripple carry output for cascading
- Clocked carry output for convenient modulo configuration
- Latched inputs provide for modulo load function or interface to a processor
- Latched readback path for interface to a processor
- $\mathrm{lol}=48 \mathrm{~mA}$ commercial and 32 mA military
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Available in 48 -pin Shrink-DIP, 52-pin PLCC and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT49FCT661 is a programmable 16-bit synchronous up/ down binary counter which is conveniently organized for operation in a standalone configuration, as well as interfaced with a processor. All operations except latch, output enable and asynchronous clear happen on the rising edge of the Clock Input (CP).

With a LOAD input LOW, the counter will load the value at the output of the input latch. The input latch is transparent when $\overline{\mathrm{LE}}$ is LOW, allowing for easy connection to processor address decode and strobe logic. The D-Bus Output Enable, $\left(\overline{O E}_{D}\right)$ is used for reading back the state of the counter in processor-based applications. When $\overline{O E}_{D}$ is LOW, the latch is closed and the D bus is driven with the contents of the latch; otherwise the output buffer is in a highimpedance state when $\overline{\mathrm{OE}}_{\mathrm{D}}$ is HIGH. Counting is enabled only when $\overline{\mathrm{CE}}_{\mathrm{P}}$ and $\overline{\mathrm{CE}}_{T}$ are LOW and LOAD is HIGH. The Up/Down Input, (U/D), controls direction of the count. Internal carry lookahead logic and an active LOW on Ripple Carry Output ( $\overline{\mathrm{RCO}}$ ) allow for counting and cascading. Duringup-count, the $\overline{\text { RCO }}$ is LOW at binary 65 K and upon down-count is LOW at binary 0 . Normal cascade operations require only the $\overline{\mathrm{RCO}}$ to be connected to the succeeding block at $\overline{C E}_{\mathrm{T}}$. When counting, the Clock Carry Output (CCO) provides a HIGH-LOW-HIGH pulse for a duration equal to the clock LOW time of the input clock only when $\overline{\mathrm{RCO}}$ is LOW. Two active LOW resets are available: synchronous clear (SCLR) and Master Asynchronous Clear ( $\overline{\mathrm{ACLR}}$ ). The output control ( $\overline{\mathrm{OE}}$ ) input forces the output to high impedance when LOW, otherwise the Y -bus reflects the output of the counter.

## FUNCTIONAL BLOCK DIAGRAM




## FEATURES:

- High-speed, non-inverting 8-bit parallel register for any data path, control path or pipelining application
- New, unique command capability which allows for multiplicity of diagnostic functions
- High-speed Serial Protocol Channel (SPC ${ }^{\text {TM }}$ ) provides
- Controllability:
- Serial scan in new machine state
- Load new machine state "on the fly"
- Temporarily force Y output bus
- Temporarily force data out the D input bus (as in loading WCS)
- Observability:
- Direct observe D and $Y$ buses
- Serial scan out current machine state
- Capture machine state "on the fly"
- $1 \mathrm{lo}=32 \mathrm{~mA}$ (commercial) and 24 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than 29818 and 54/74AS818 ( $5 \mu \mathrm{~A}$ max.)
- Available in plastic and sidebraze DIP, PLCC and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT49FCT818 is a high-speed, general purpose octal register with Serial Protocol Channel (SPC). The D-to-Y path of the octal register provides a data path that is designed for normal system operation wherever a high-speed clocked register is required.
The SPC command and data registers are used to observe and control the octal data register for diagnostic purposes. The SPC command and data registers can be accessed while the system is performing normal system function. Diagnostic operations then can be performed "on the fly", synchronous with the system clock, or can be performed in the "single step" environment. The SPC portutilizes serial data in and out pins (a concept originated at IBM) which can participate in a serial scan loop throughout the system. Here normal data, address, status and control registers are replaced with the IDT49FCT818. The loop can be used to scan in a complete test routine starting point (data, address, etc). Then, after a specified number of clock cycles, the data can be clocked out and compared with expected results.

As well as diagnostic operations, SPC can be used for initializing at power-on time functions such as Writable Control Store (WCS).

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DIP/SOIC/CERPACK TOP VIEW


TRUTH TABLE ${ }^{(1)}$

| C/D | SCLK | PCLK | $\overline{\mathrm{OE}}_{\mathrm{Y}}$ | D | Y | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| X | X | X | H | X | High Z | Tri-state Y |
| X | X | $\boldsymbol{\Gamma}$ | L | H | H | Clock D to Y |
| X | X | $\boldsymbol{\Gamma}$ | L | L | L | Clock D to Y |
| H | $\boldsymbol{\Gamma}$ | X | X | X | X | Shift bit into SPC <br> Command register |
| L | $\boldsymbol{\Gamma}$ | X | X | X | X | Shift bit into SPC Data <br> register |
| $\mathbf{Z}$ | $\boldsymbol{\Gamma}$ | H or L <br> (Static) | X | X | X | Execute SPC command <br> during time between <br> C/D \& SCLK |

NOTE:
H $=$ HIGH Voltage Level
L = LOW Voltage Level
$X=$ Don't Care
$\mathbf{Z}=$ High Impedance
L $\boldsymbol{L}=$ Transition, H to L or L to $H$

## PIN DESCRIPTION

| PIN NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| PCLK | 1 | Parallel Data Register Clock |
| $\mathrm{D}_{7-0}$ | 1/0 | Parallel Data Register Input Pins ( $D_{0}=L S B, D_{7}=M S B$ ) |
| $\mathrm{Y}_{7-0}$ | 1/0 | Parallel Data Register Output Pins ( $Y_{0}=L S B, Y_{7}=M S B$ ) |
| $\overline{\mathrm{OE}}_{\boldsymbol{\gamma}}$ | 1 | Output Enable for Y Bus (Overidden by SPC inst. 8 \& 14) |
| SDI | 1 | Serial Data In for SPC Operation. Data and command shitts in the Least Significant Bit first |
| SDO | 0 | Serial Data Out for SPC Operation. Data and command shifts out the Least Significant Bit first |
| C/D | 1 | Mode Control for SPC |
| SCLK | 1 | Serial Shift Clock for SPC Operations |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{1 / \mathrm{O}}$ | I/O Capacitance | Vout $=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 H}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{1+}$ | Input HIGH Current (Except l/O pins) | $V_{c c}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $v_{1}=2.7 \mathrm{~V}$ | - | - | 5(4) |  |
| ILL | Input LOW Current (Except I/O pins) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5(4) |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| $\mathrm{I}_{\mathbf{H}}$ | Input HIGH Current (1/O pins only) | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | 15 ${ }^{(4)}$ |  |
| $1 / 2$ | Input LOW Current ( $/$ /O pins only) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-15^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -15 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | $V$ |
| los | Short Circuit Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}^{(3)}, \mathrm{V}_{0}=$ GND |  | -60 | -120 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voliage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{Cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathrm{IN}}=V_{\mathrm{IH}} \text { or } V_{\mathrm{L}} \end{aligned}$ | $\mathrm{I}_{\text {OH }}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\text {HG }}$ | $V_{C C}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.3 | - |  |
| $v_{\text {oL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=M i n . \\ & V_{\mathbb{N}}=V_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{IOL}=24 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{IOL}=32 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clocks Only |  | - | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$


NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left.V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.
6. $I_{C}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{i} N_{i}\right)$
$I_{c c}=$ Quiescent Current
$\Delta_{C C}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE



NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

GENERAL AC WAVEFORMS FOR PARALLEL INPUTS AND. OUTPUTS


GENERAL AC WAVEFORMS FOR SERIAL PROTOCOL INPUTS AND OUTPUTS


## DETAILED WAVEFORMS OF SERIAL PROTOCOL OPERATIONS

$\mathrm{Y} \longrightarrow$ SPC Data (Inst. 0)
$\mathrm{D} \longrightarrow$ SPC Data (Inst. 2)
Status $\longrightarrow$ SPC Data (Inst. 4)


CONNECT Y TO D (Inst. 5)
SPC Data $\longrightarrow \mathrm{D}$ (Inst. 9)

$Y \longrightarrow$ SPC Data SYNCHRONOUS W/PCLK (Inst. 3)


PARALLEL DATA REGISTER
 SPC Data (Inst. 1) SET SERIAL MODE (Inst. 11) SET STUB MODE (Inst. 12)


> SPC Data $\longrightarrow$ PARALLEL DATA REGISTER (Inst. 10) $$
\begin{array}{l}\text { SPC Data } \longrightarrow Y \text { (Inst. 8) } \\ \text { CONNECT D TO Y (Inst. 14) }\end{array}
$$



SPC Data $\longrightarrow$ PARALLEL DATA REGISTER SYNCHRONOUS W/PCLK (Inst. 13)


DETAILED FUNCTIONAL BLOCK DIAGRAM


The detailed block diagram consists of two main elements: the parallel data register and the SPC data/command registers. The main data path is from the D inputs down to the data register and through to the Y outputs. This path is typically used during standard operations. For diagnostic or systems initialization, the internal SPC data path is used. This path allows access between the SPC data and command registers and the standard data path, pins and data register. The SPC data and command registers are accessed via the SDI, SDO, C/ $\bar{D}$ and SCLK pins.


## SPC FUNCTIONAL DESCRIPTION

The Serial Protocol Channel (SPC) has been optimized for the minimum number of pins and the maximum flexibility. The data is passed in on a Serial Data Input pin (SDI) and out on a Serial Data Output pin (SDO). The transfer of the data is controlled by a Serial Clock (SCLK) and a Command/Data mode input (C/ID). These four pins are the basic SPC pins. To the outside, the SPC appears as two serial shift registers in parallel-one for command and the other data. The serial clock shifts data and the Command/Data (C/ $\overline{\mathrm{D}}$ ) line selects which register is being shifted. The command
register is used to control loading of data to and from the data register with other storage elements in the device.

With respect to executing an SPC command, there are four distinct phases: (1) data is shifted in, (2) followed by the command, (3) the command is executed, and (4) data is shifted out. During the data mode, data is simultaneously shifted into the serial data register while the data in the register is shifted out. During the command mode, opcode-type information is shifted through the serial ports. The command is executed when the last bit is shifted in and the $\mathrm{C} / \overline{\mathrm{D}}$ line is brought low. The execution phase is ended with the next serial clock edge.


SPC data and commands are shifted in through the SDI pin, which is a serial input pin, and out through the SDO pin, which is a serial output pin. Data and commands are shifted in Least Significant Bit first; Most Significant Bit last ( $Y_{0}=$ LSB, $Y_{15}=$ MSB). Execution of SPC commands is performed by stopping the shift clock, SCLK, and lowering the C/D line from high-to-low. Later the SCLK may then be transitioned from low-to-high. SPC commands and data can be shifted anytime, without regard for operation. During the execution phase, care must be taken that there is no conflict between the SPC operation and parallel operation. This means that if the SPC operation attempts to load the parallel data register (opcode 10) while PCLK is in transition, the results are undefined. In general, it is required that the PCLK be static during SPC operations. The synchronous commands (opcode 3 and 13), however, allow the PCLK to run. In these operations, the high-to-low transition of the C/D line takes on the function of an arm signal in preparation for the next low-to-high transition of the PCLK.

## SPC COMMANDS

There are 16 possible SPC opcodes. Fourteen of these are utilized, the other two are reserved and perform NO-OP functions. The top eight opcodes, 0 through 7, are reserved for transferring data into the SPC data register for shifting out. The lower eight opcodes, 8 through 15, are used for transferring data from the SPC data register to other parts of the device. Two of the commands are also used for connecting the data in and out pins.

| OPCODE | SPC COMMAND |
| :---: | :--- |
| 0 | Y to SPC Data Register |
| 1 | Parallel Data Register to SPC Data Register |
| 2 | D to SPC Data Register |
| 3 | $Y$ to SPC Data Register Synchronous w/PCLK |
| 4 | Status ( OE Y. PCLK) to SPC Data Register |
| 5 | Connect Y to D |
| $6-7$ | Reserved (NO-OP) |
| 8 | SPC Data to Y ( $\overline{\mathrm{OE}}$ is overidden) |
| 9 | SPC Data to D |
| 10 | SPC Data to Parallel Data Register |
| 11 | Select Serial Mode |
| 12 | Select Stub Mode |
| 13 | SPC Data to Parallel Data Register Synchronous <br> w/PCLK |
| 14 | Connect D to Y (OE is overidden) |
| 15 | NO-OP |

Opcode 0 is used for transferring data from the Youtput pins into the SPC data register. Opcode 1 transfers data from the output of the register, before the tri-state gate, into the SPC data register. Opcode 2 transfers data from the D input pins into the SPC data register.


Opcode 3 transfers data on the $Y$ pins to the SPC data register on the next PCLK, thus achieving a synchronous observation of the SPC data register in real time. This operation can be forced to repeat without shifting in a new command by pulsing $C / \bar{D}$ low-highlow after each PCLK. As soon as data is shifted out using SCLK, the command is terminated and must be loaded in again.


Opcode 4 is used for loading status into the SPC data register. The format of bits is shown below.


Opcode 5 connects Y to D. Opcodes 6 and 7 are reserved, hence designated NO-OP.


Opcode 8 is used for transferring SPC data directly to the $Y$ pins. When executing opcode 8 , the state of $\overline{O E}_{Y}$ is a "do not care"; that is, data will be output even if $\delta E_{Y}=$ HIGH. Opcode 9 is used for transferring SPC data to the D pins. Operands 8 and 9 can be temporarily suspended by raising the C/D input and resumed by lowering the $C / \bar{D}$. As soon as SCLK completes transition, the command is terminated.


Opcode 10 is used for transferring data from the SPC data register into the parallel data register, irrespective of the state of PCLK. However, PCLK must be static between C/D going high-to-low and SCLK going low-to-high.


Opcodes 11 and 12 are used to set Serial and Stub Mode, respectively. After executing one of these opcodes, the device remains in this mode until programmed otherwise. The Serial mode is the default mode that the IDT49FCT818 powers up in. In Serial mode, commands are shifted through the SPC command register and then to the SDO pin. This is the typical mode used when several varieties of devices that utilize the SPC access method are employed on one serial ring.

SERIAL MODE


In Stub mode, SDI is connected directly to SDO. In this way, the same diagnostic command can be loaded into multiple devices of like type. For example, in four clock cycles the same command could be loaded into 8 IDT49FCT818s (64-bit pipeline register). Dissimilar devices must be segregated into serial scan loops of similar type, as shown below. During the command phase, the serial shift clock must be slowed down to accommodate the delay from SDl to SDO through all of the devices. The slower clock istypically a small tradeoff compared to the reduced number of clock cycles.


Opcode 13 transfers data from the SPC data register to the parallel data register on the next PCLK. Opcode 14 connects the D bus to the $Y$. Operation 14 can be temporarily suspended by raising the $\mathrm{C} / \overline{\mathrm{D}}$ input and resumed by lowering the $\mathrm{C} / \overline{\mathrm{D}}$ input again. The operation is terminated by SCLK.

SPC Data $\rightarrow$ Parallel Data Register Synchronous w/PCLK (Inst. 13)


Connect D to $Y$ (Inst. 14)


Opcodes 3 and 13 transfer data synchronous to the PCLK which means that the high-to-low on the $C / \bar{D}$ input is an arm signal. The data and command can be shifted in while the PCLK is running. The C/D line is dropped prior to the desired PCLK edge and raised before the next edge. Instruction 13 can be repeated over many times by leaving the C/D line low during multiple transitions of the PCLK while not clocking SCLK. PCLK cycles can even be skipped by raising the $\mathrm{C} / \overline{\mathrm{D}}$ input during the desired clock periods. Instruction 3 can be repeated by pulsing the $\mathrm{C} / \overline{\mathrm{D}}$ high after each PCLK.


The ability to continuously execute a synchronous command can provide major benefits. For example, the synchronous read (Instruction 3, Y to SPC data) instruction could be clocked into the SPC data register. Then, it could be continuously executed by pulsing the C/D line high. When the whole system is stopped (PCLK quiescent), the serial data register will contain the next to the last state of the parallel data register. That value can be shifted out and the current state of the parallel register can then be observed, allowing for the observation of two states of the parallel register (the current and the previous).

## TYPICAL APPLICATION

In the block diagram of the typical application, the SPC data register is shown being used with a writable control store in a microprogrammed design. The control store can be initialized through the diagnostics path. The SPC data register is used for the instruction register going into the IDT49C410, as well as for data registers around the IDT49C403. In this way, the designer may use the SPC data register to observe and modify the microcode coming out of the writable control store, as well as observing and being able to modify data and instructions in the overall machine. The IDT49C403 is a 16 -bit version of the 2903A/203 which includes an SPC port for diagnostic and break point purposes.

The block diagram of the diagnostics ring shows how devices with diagnostics are hooked together in a serial ring via the SDl and SDO signals, The diagnostics signals may be generated through registers which are hooked up to a microprocessor. This microprocessor could conceivably be an IBM PC.

TYPICAL MICROPROGRAM APPLICATION WITH SPC ${ }^{\text {TM }}$


As companies like IDT continue to integrate more onto each device and put each device into smaller packages such as surface mount devices, the board level testing becomes more complex for the designer and the manufacturing divisions of companies. To help this situation, serial diagnostics was invented. This allows for observation of critical signals deep within the system. During system test, when an error is observed, these signals may be modified in order to zero in on the fault in the system.

Serial diagnostics is primarily a scheme utilizing only a few pins (4) to examine and alter the internal state of a system for the purpose of monitoring and diagnosing system faults. It can be used at many points in the life of a product: design debug and verification, manufacturing test and field service. This document describes a serial diagnostic scheme which was developed at IDT and will be used in future VLSI logic devices designed by IDT.

## ORDERING INFORMATION




## FEATURES:

- IDT54/74FCT138 equivalent to $\mathrm{FAST}^{\text {TM }}$ speed; IDT54/74FCT138A 35\% faster than FAST
- Equivalent to FAST ${ }^{\text {TM }}$ speeds and output drive over full temperature and voltage supply extremes
- $\mathrm{lol}_{\mathrm{ol}}=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{\top M}$ ( $5 \mu$ A max.)
- 1-of-8 decoder with enables
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87654 is listed on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT54/74FCT138 and IDT54/74FCT138A are 1 -of- 8 decoders built using advanced CEMOS ${ }^{\text {™ }}$, a dual metal CMOS technology. The IDT54/74FCT138 and IDT54/74FCT138A accept three binary weighted inputs ( $\mathrm{A}_{0}, \mathrm{~A}_{1}, \mathrm{~A}_{2}$ ) and, when enabled, provide eight mutually exclusive active LOW outputs $\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$. The IDT54/74FCT 138 and IDT54/74FCT138A feature three enable inputs, two active LOW ( $\left.\bar{E}_{1}, \bar{E}_{2}\right)$ and one active $\operatorname{HIGH}\left(\mathrm{E}_{3}\right)$. All outputs will be HIGH unless $\bar{E}_{1}$ and $E_{2}$ are LOW and $E_{3}$ is HIGH. This multiple enable function allows easy parallel expansion of the device to a 1-of-32 (5 lines to 32 lines) decoder with just four IDT54/74FCT138 or IDT54/74FCT138A devices and one inverter.

## PIN CONFIGURATIONS



FUNCTIONAL BLOCK DIAGRAM


## ABSOLUTE MAXIMUM RATINGS ${ }^{\text {(1) }}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | PF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | min. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{1}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $I_{1}$ | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{v}_{1}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5(4)$ |  |
| ILL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5 ${ }^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=$ GND | - | - | -5 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $V_{\text {cc }}=$ Min., $I_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=M a x \cdot{ }^{(3)}, V_{\mathrm{O}}=$ GND |  | -60 | -120 | - | mA |
| $V_{\mathrm{OH}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{Cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $V_{H C}$ | VCo | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{IOH}^{\text {a }}=-15 \mathrm{~mA}$ COM' L . | 2.4 | 4.3 | - |  |
| $v_{\text {OL }}$ | Output HIGH Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | VLC | v |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{loL}=300 \mu \mathrm{~A}$ | - | GND | VLC |  |
|  |  |  | $1 \mathrm{OL}=32 \mathrm{~mA} \mathrm{MiL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $1 \mathrm{LL}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\operatorname{Max} . \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{l}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{\mathbb{I N}}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| ${ }^{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.3 | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
| $I_{C}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{1}=10 \mathrm{MHz}$ 50\% Duty Cycle One Input Toggling | $\begin{aligned} & V_{\mathbb{I N} \geq V_{H C}} \\ & V_{\mathbb{N}_{\mathrm{N}} \leq} \leq V_{\mathrm{LC}} \\ & (F C T) \end{aligned}$ | - | 1.5 | 4.5 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & V_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 1.8 | 5.5 |  |
|  |  | $V_{C C}=$ Max. Outputs Open $f_{1}=2.5 \mathrm{MHz}$ 50\% Duty Cycle One Input Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - |  | $2.3{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{I N}}=\mathrm{GND} \end{aligned}$ | - | 0.63 | $3.3{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input ( $V_{I N}=3.4 V$ ); all other inputs at $V_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c C}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {Quiescent }}+I_{\text {InPuts }}+I_{\text {dYNamic }}$
$I_{c}=I_{C C}+\Delta l_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c C}=$ Quiescent Current
$\Delta I_{C C}=$ Power Supply Current for a TTL High Input $\left(V_{I N}=3.4 V\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$\mathrm{f}_{\mathrm{l}}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $A_{0}-A_{2}$ | Address Inputs |
| $\bar{E}_{1}, \bar{E}_{2}$ | Enable Inputs (Active LOW) |
| $E_{3}$ | Enable Input (Active HIGH) |
| $\bar{O}_{0}-\bar{O}_{7}$ | Outputs (Active LOW) |

## TRUTH TABLE

| INPUTS |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\bar{E}_{1}$ | $\bar{E}_{2}$ | $E_{3}$ | $\mathrm{A}_{0}$ | $\mathrm{A}_{1}$ | $A_{2}$ | $\overline{\mathbf{O}}_{0}$ | $\bar{O}_{1}$ | $\overline{\mathbf{O}}_{2}$ | $\bar{O}_{3}$ | $\overline{\mathbf{O}}_{4}$ | $\bar{O}_{5}$ | $\overline{\mathrm{O}}_{6}$ | $\bar{O}_{7}$ |
| $\begin{aligned} & H \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{H} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & X \\ & X \\ & \text { L } \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & H \\ & H \\ & H \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & H \\ & H \\ & H \end{aligned}$ |
| $L$ $L$ $L$ $L$ | $L$ $L$ $L$ $L$ | H H H H | $\begin{aligned} & L \\ & H \\ & L \\ & H \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $H$ $L$ $H$ $H$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ |
| $L$ $L$ $L$ $L$ | $L$ $L$ $L$ $L$ | H H H H | $L$ $H$ $L$ $H$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $H$ $H$ $L$ $H$ | $H$ $H$ $H$ $L$ |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT138 |  |  |  |  | IDT54/74FCT138A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | $\begin{gathered} \text { Propagation Delay } \\ \mathrm{A}_{0} \text { to } \overline{\mathrm{O}}_{\mathrm{n}} \end{gathered}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 7.0 | 1.5 | 9.0 | 1.5 | 12.0 | 4.5 | 1.5 | 5.8 | 1.5 | 7.8 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHLL}} \end{aligned}$ | Propagation Delay $\bar{E}_{1}$ or $\bar{E}_{2}$ to $\overline{\mathrm{O}}_{n}$ |  | 6.0 | 1.5 | 9.0 | 1.5 | 12.5 | 4.5 | 1.5 | 5.9 | 1.5 | 8.0 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHH }} \end{aligned}$ | $\begin{gathered} \text { Propagation Delay } \\ E_{3} \text { to } \bar{O}_{n} \end{gathered}$ |  | 6.0 | 1.5 | 9.0 | 1.5 | 12.5 | 4.5 | 1.5 | 5.9 | 1.5 | 8.0 | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial
MIL-STD-883, Class B
Plastic DIP
CERDIP
Small Outline IC
CERPACK
Leadless Chip Carrier
1-of-8 Decoder
Fast 1-of-8 Decoder
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## DESCRIPTION:

The IDT54/74FCT139 and IDT54/74FCT139A are dual 1-of-4 decoders built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The devices have two independent decoders, each of which accept two binary weighted inputs ( $\mathrm{A}_{0}-\mathrm{A}_{1}$ ) and provide four mutually exclusive active LOW outputs ( $\overline{\mathrm{O}}_{0}-\overline{\mathrm{O}}_{3}$ ). Each decoder has an active LOW enable ( $\overline{\mathrm{E}}$ ). When $\overline{\mathrm{E}}$ is HIGH, all outputs are forced HIGH.

## PIN CONFIGURATIONS



## FUNCTIONAL BLOCK DIAGRAM



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 H}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | v |
| $\mathrm{V}_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=$ Max. | $v_{1}=v_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| ILL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $V_{1}=$ GND | - | - | -5 |  |
| $\mathrm{V}_{\text {IK }}$ | Clamp Diode Voltage | $V_{\text {cc }}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{\text {cc }}=M a x \cdot{ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output LOW Voltage | $V_{\text {CC }}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$, $\mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | Vcc | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | V LC | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathrm{LL}} \end{aligned}$ | $10 \mathrm{~L}=300 \mu \mathrm{~A}$ | - | GND | VLC |  |
|  |  |  | $\mathrm{IOL}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $1 \mathrm{loL}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUt }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} ; V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{I}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| ICCD | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{c c}=M a x$. Outputs Open One Input Toggling $50 \%$ Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{V_{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.3 | $\underset{\mathrm{MHz}}{\mathrm{mAl}}$ |
| Ic | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=M a x$. Outputs Open $f_{1}=10 \mathrm{MHz}$ 50\% Duty Cycle One Input Toggling | $\begin{aligned} & V_{\mathbb{I N}^{2}} \geq V_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathbb{N}} \leq \mathrm{V}_{\mathrm{LC}} . \\ & (\mathrm{FCT}) \end{aligned}$ | - | 1.5 | 4.5 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 1.8 | 5.5 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $\mathbf{t}_{1}=10 \mathrm{MHz}$ 50\% Duty Cycle One Input Toggling on Each Decoder | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & (F C T) \end{aligned}$ | - | 3.0 | $7.5^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 3.5 | $9.5{ }^{(5)}$ |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input ( $V_{\mathbb{N}}=3.4 \mathrm{~V}$ ) all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{\text {cC }}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {OUIESCENT }}+I_{\text {inputs }}+I_{\text {DYNAMIC }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c c}=$ Quiescent Current
$\Delta I_{C C}=$ Power Supply Current for a TTL High Input $V_{\mathbb{N}}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{i}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahert.

## TRUTH TABLE

| INPUTS |  |  | OUTPUTS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\bar{E}$ | $A_{0}$ | $A_{1}$ | $\overline{\mathrm{O}}_{0}$ | $\overline{\mathrm{O}}_{1}$ | $\overline{\mathrm{O}}_{2}$ | $\overline{\mathrm{O}}_{3}$ |
| H | X | X | $H$ | $H$ | $H$ | $H$ |
| L | L | L | L | $H$ | $H$ | $H$ |
| L | $H$ | L | $H$ | L | $H$ | $H$ |
| L | L | $H$ | $H$ | $H$ | L | $H$ |
| L | $H$ | $H$ | $H$ | $H$ | $H$ | L |

H = HIGH Voltage Level
L = LOW Voltage Level
$X=$ Don't Cars

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $A_{0}, A_{1}$ | Address Inputs |
| $E_{A} E_{B}$ | Enable Inputs (Active LOW) |
| $\bar{O}_{0}-O_{3}$ | Outputs (Active LOW) |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT139 |  |  |  |  | IDT54/74FCT139A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{\text {(2) }}$ | MAX. | MIN. ${ }^{(2)}$ | max. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & \mathbf{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $A_{0}$ or $A_{1}$ to $\sigma_{n}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 6.0 | 1.5 | 9.0 | 1.5 | 12.0 | 4.5 | 1.5 | 5.9 | 1.5 | 7.8 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PH}} \\ & \mathbf{t}_{\mathrm{PHLL}} \end{aligned}$ | Propagation Delay $E_{A}$ or $E_{B}$ to $\delta_{n}$ |  | 5.5 | 1.5 | 8.0 | 1.5 | 9.0 | 4.0 | 1.5 | 5.5 | 1.5 | 7.2 | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



FAST CMOS
SYNCHRONOUS PRESETTABLE
BINARY COUNTERS

IDT54／74FCT161／A IDT54／74FCT163／A

## FEATURES：

－IDT54／74FCT161／163 equivalent to FAST $^{\text {TM }}$ speed； IDT54／74FCT161A／163A 35\％faster than FAST ${ }^{\text {TM }}$
－Equivalent to $\mathrm{FAST}^{\text {TM }}$ output drive over full temperature and voltage supply extremes
－ $\mathrm{lol}=48 \mathrm{~mA}$（commercial）， 32 mA （military）
－CMOS power levels（ $5 \mu \mathrm{~W}$ typ．static）
－TTL input and output level compatible
－CMOS output level compatible
－Substantially lower input current levels than FAST ${ }^{\text {TM }}$（ $5 \mu \mathrm{~A}$ max．）
－JEDEC standard pinout for DIP and LCC
－Product available in Radiation Tolerant and Enhanced versions
－Military product compliant to MIL－STD－883，Class B

## DESCRIPTION：

The IDT54／74FCT161／163 and IDT54／74FCT161A／163A are high－speed synchronous modulo－16 binary counters built using advanced CEMOS ${ }^{\text {TM }}$ ，a dual metal CMOS technology．They are synchronously presettable for application in programmable divid－ ers and have two types of count enable inputs plus a terminal count output for versatility in forming synchronous multi－stage counters． The IDT54／74FCT161 and IDT54／74FCT161A have asynchronous Master Reset inputs that override all other inputs and force the out－ puts LOW．The IDT54／74FCT163 and IDT54／74FCT163A have Synchronous Reset inputs that override counting and parallel loading and allow the outputs to be simultaneously reset on the rising edge of the clock．

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology，Inc．
FAST is a trademark of Fairchild Semiconductor Company

## PIN CONFIGURATIONS



DIP/SOIC/CERPACK
TOP VIEW


ABSOLUTE MAXIMUM RATINGS ${ }^{\text {(1) }}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| lout | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{12}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $1_{1 H}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{CC}}=$ Max. | $V_{1}=V_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| ILL | Input LOW Current |  | $V_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $V_{1}=G N D$ | - | - | -5 |  |
| $V_{1 K}$ | Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | $\checkmark$ |
| los | Short Circuit Current | $V_{C C}=M a x \cdot{ }^{(3)}, V_{0}=G N D$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$, $\mathrm{O}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{C C}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $V_{H C}$ | $V_{C C}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{L C}$ or $\mathrm{V}_{\mathrm{HC}} . \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{I H} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ COM'L. | - | 0.3 | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS (IDT54/74FCT161/A)

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| lcc | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{C C} \geqq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{C P}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta \mathrm{l}_{\mathrm{cc}}$ | Power Supply Current per TTL Input HIGH | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\operatorname{Max} \\ & \mathrm{V}_{\mathrm{N}}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\mathrm{CCD}}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. <br> Outputs Open <br> Load Mode $\begin{aligned} & \mathrm{CEP}=\mathrm{CET}=\mathrm{PE}=\mathrm{GND} \\ & \mathrm{MR}=V_{\mathrm{CC}} \\ & \text { One Bit Toggling } \\ & 50 \% \text { Duty Cycle } \end{aligned}$ | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C}(F C T) \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
| $l^{\prime}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. <br> Outputs Open <br> Load Mode <br> $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ <br> 50\% Duty Cycle $\begin{aligned} & \mathrm{CEP}=\mathrm{CET}=\mathrm{PE}=\mathrm{GND} \\ & M \mathrm{C}=V_{\mathrm{CC}} \\ & \text { Four Bits Toggling } \\ & \text { at } f_{I}=5 \mathrm{MHz} \\ & 50 \% \text { Duty Cycle } \end{aligned}$ | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C}(F C T) \end{aligned}$ $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 3.75 5.0 | 7.75 ${ }^{(5)}$ | mA |

POWER SUPPLY CHARACTERISTICS (IDT54/74FCT163/A)
$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{C C C} \geq V_{H C} ; V_{N S} \leq V_{L C} \\ & f_{C P}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta{ }^{\text {cc }}$ | Power Supply Current per TTL Input HIGH | $\begin{aligned} & V_{\mathrm{Cc}}=\operatorname{Max} \\ & V_{\text {iN }}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> Load Mode $\mathrm{CEP}=\mathrm{CET}=\mathrm{PE}=\mathrm{GND}$ <br> $\mathrm{SR}=\mathrm{V}_{\mathrm{CC}}$ <br> One Bit Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C}(F C T) \end{aligned}$ | - | 0.15 | 0.25 | mA/MHz |
| $\mathrm{I}_{\mathrm{c}}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. <br> Outputs Open <br> Load Mode <br> $\mathrm{t}_{\mathrm{CP}}=10 \mathrm{MHz}$ <br> 50\% Duty Cycle $\mathrm{CEP}=\mathrm{CET}=\overline{\mathrm{PE}}=\mathrm{GND}$ <br> $S R=V_{C C}$ <br> Four Bits Toggling <br> at $f_{1}=5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & \mathrm{V}_{\mathrm{N}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}}(\text { FCT }) \end{aligned}$ $\begin{aligned} & V_{\mathbb{N N}}=3.4 \mathrm{~V} \text { or } \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 3.75 <br> 5.0 | 7.75 ${ }^{(5)}$ | mA |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{1 N}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{c c}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {QuIESCENT }}+l_{\text {inputs }}+I_{\text {DYNAMIC }}$
$I_{c}=I_{c c}+\Delta I_{c c} D_{H} N_{T}+I_{C c D}\left(f_{C P} / 2+f_{i} N_{i}\right)$
$I_{c c}=$ Quiescent Current
$\Delta l_{C C}=$ Power Supply Current for a TTL High Input $\left(V_{I N}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
${ }^{\mathrm{f}} \mathrm{CP}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahert.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| CEP | Count Enable Parallel Input |
| CET | Count Enable Trickle Input |
| CP | Clock Pulse Input (Active Rising Edge) |
| $\overline{\mathrm{MR}}$ ('161) | Asynchronous Master Reset Input (Active LOW) |
| $\overline{\mathrm{SR}}$ ('163) | Synchronous Reset Input (Active LOW) |
| $\mathrm{P}_{0-3}$ | Parallel Data Inputs |
| $\overline{\mathrm{PE}}$ | Parallel Enable Input (Active LOW) |
| $\mathrm{Q}_{0-3}$ | Flip-Flop Outputs |
| TC | Terminal Count Output |

TRUTH TABLE ${ }^{(2)}$

| $\overline{S R}^{(1)}$ | $\overline{\text { PE }}$ | CET | CEP | ACTION ON THE RISING <br> CLOCK EDGE (S) |
| :---: | :---: | :---: | :---: | :---: |
| $L$ | $X$ | $X$ | $X$ | Reset (Clear) |
| $H$ | $L$ | $X$ | $X$ | Load (Pn $\rightarrow Q_{n}$ ) |
| $H$ | $H$ | $H$ | $H$ | Count (Increment) |
| $H$ | $H$ | $L$ | $X$ | No Change (Hold) |
| $H$ | $H$ | $X$ | $L$ | No Change (Hold) |

## NOTES:

1. For FCT163/163A only.
2. $H=H I G H$ Voltage Level, $L=$ LOW Voltage Level, $X=$ Don't Care

SWITCHING CHARACTERISTICS OVER OPERATING RANGE


## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION




## FEATURES:

- IDT54/74FCT182 equivalent to FAST ${ }^{\text {TM }}$ speed; IDT54/74FCT182A 35\% faster than FAST ${ }^{\text {TM }}$
- Equivalent to $\mathrm{FAST}^{\text {TM }}$ speeds and output drive over full temperature and voltage supply extremes
- $\mathrm{lol}=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than $\mathrm{FAST}^{\text {TM }}(5 \mu \mathrm{~A}$ max.)
- Carry lookahead generator
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT182 and IDT54/74FCT182A are high-speed carry lookahead generators built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The IDT54/74FCT182 and IDT54/74FCT182A are carry lookahead generators that accept up to four pairs of active LOW Carry Propagate ( $\overline{\mathrm{P}}_{0}, \overline{\mathrm{P}}_{1}, \overline{\mathrm{P}}_{2}, \overline{\mathrm{P}}_{3}$ ) and Carry Generate ( $\overline{\mathrm{G}}_{0}, \overline{\mathrm{G}}_{1}, \overline{\mathrm{G}}_{2}, \overline{\mathrm{G}}_{3}$ ) signals and an active HIGH carry input ( $\mathrm{C}_{n}$ ) and provides anticipated HIGH carries ( $\mathrm{C}_{\mathrm{n}+\mathrm{y}}$, $\mathrm{C}_{n+2}$ ) across four groups of binary adders. These products also have active LOW Carry Propagate ( $\overline{\mathrm{P}}$ ) and carry generate ( $\overline{\mathrm{G}}$ ) outputs which may be used for further levels of lookahead.

## PIN CONFIGURATIONS



DIP/SOIC/CERPACK TOP VIEW

FUNCTIONAL BLOCK DIAGRAM



LCC TOP VIEW


CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | (1) | CONDITIONS | TYP. | MAX. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | UNIT |  |  |  |  |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; V_{C C}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{tH}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{l}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{c c}=M a x$. | $v_{1}=v_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ | - ": | - | $5^{(4)}$ |  |
| $1 / 2$ | Input LOW Current |  | $\mathrm{V}_{\mathrm{i}}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $V_{C C}=M i n ., I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | $v$ |
| los | Short Circuit Current | $V_{\text {cc }}=\mathrm{Max} \cdot{ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output LOW Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=V_{\mathrm{LC}}$ or $V_{H C}, \mathrm{l}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $V_{H C}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | Vcc | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | V LC |  |
|  |  |  | $\mathrm{I}_{\text {OL }}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & t_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{c c}=\operatorname{Max} . \\ & V_{i N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C c}=M a x$. <br> Outputs Open <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & V_{\mathbb{I N}} \leq V_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.3 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{MHz} \end{aligned}$ |
| $I_{c}$ | Total Power Supply Current ${ }^{(5,6)}$ | $V_{c c}=$ Max. Outputs Open $f_{1}=10 \mathrm{MHz}$ 50\% Duty Cycle One Bit Toggling | $\begin{aligned} & V_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 1.5 | 4.5 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & V_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 1.8 | 5.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right.$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{C C}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {QuIESCENT }}+I_{\text {InPuTs }}+I_{\text {DYNamic }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{C C}=$ Quiescent Current
$\Delta^{\prime} \mathrm{cc}=$ Power Supply Current for a TTL High Input $\mathcal{V}_{\mathrm{IN}}=3.4 \mathrm{~V}$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\mathrm{C}_{n}$ | Carry Input |
| $\overline{\mathrm{G}}_{0}, \overline{\mathrm{G}}_{2}$ | Carry Generate Inputs (Active LOW) |
| $\overline{\mathrm{G}}_{1}$ | Carry Generate Input (Active LOW) |
| $\overline{\mathrm{G}}_{3}$ | Carry Generate Input (Active LOW) |
| $\bar{P}_{0}, \bar{P}_{1}$ | Carry Propagate Inputs (Active LOW) |
| $\overline{\mathrm{P}}_{2}$ | Carry Propagate Input (Active LOW) |
| $\overline{\mathrm{P}}_{3}$ | Carry Propagate Input (Active LOW) |
| $\mathrm{C}_{n+x}-\mathrm{C}_{n+\mathrm{z}}$ | Carry Outputs |
| $\overline{\mathrm{G}}$ | Carry Generate Output (Active L.OW) |
| $\overline{\mathrm{P}}$ | Carry Propagate Output (Active LOW) |

TRUTH TABLE

| INPUTS |  |  |  |  |  |  |  |  | OUTPUTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $C_{n}$ | $\bar{G}_{0}$ | $\bar{P}_{0}$ | $\overline{\bar{G}_{1}}$ | $P_{1}$ | $\overline{\mathrm{G}}_{2}$ | $\bar{P}_{2}$ | $\bar{G}_{3}$ | $P_{3}$ | $C_{n+x}$ | $\mathrm{C}_{\mathrm{n}+\mathrm{y}}$ | $\mathrm{C}_{\mathrm{n}+\mathrm{z}}$ | $\overline{\mathrm{G}}$ | $\overline{\mathbf{P}}$ |
| $\begin{aligned} & X \\ & L \\ & X \\ & H \\ & \hline \end{aligned}$ | $\begin{aligned} & H \\ & H \\ & H \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{~L} \end{aligned}$ |  |  |  |  |  |  | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ |  |  |  |  |
|  | $\begin{aligned} & \hline X \\ & H \\ & H \\ & H \\ & X \\ & L \end{aligned}$ | $X$ $H$ $X$ $X$ $X$ $X$ $L$ | $\begin{aligned} & \mathrm{H} \\ & H \\ & H \\ & \mathrm{~L} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $H$ $X$ $X$ $X$ $X$ $L$ $L$ |  |  |  |  |  | $L$ $L$ $L$ $H$ $H$ $H$ |  |  |  |
| $X$ $X$ $X$ $X$ $L$ $X$ $X$ $X$ $H$ | $\begin{aligned} & \mathrm{X} \\ & X \\ & \mathrm{X} \\ & H \\ & X \\ & X \\ & X \\ & \mathbf{X} \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & X \\ & \mathbf{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & H \\ & H \\ & H \\ & H \\ & X \\ & L \\ & X \\ & X \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathbf{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $H$ $X$ $X$ $X$ $X$ $X$ $L$ $L$ |  |  |  |  |  |  |  |
|  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ |  | $\begin{aligned} & \mathrm{X} \\ & X \\ & \mathrm{X} \\ & H \\ & \mathrm{X} \\ & X \\ & X \\ & \mathrm{~L} \end{aligned}$ | $X$ <br> $X$ <br> $X$ <br> $X$ <br> $X$ <br> $X$ <br> $X$ <br> $X$ <br> $X$ | $\begin{aligned} & \hline X \\ & H \\ & H \\ & H \\ & H \\ & X \\ & L \\ & X \\ & X \end{aligned}$ | $X$ $H$ $X$ $X$ $X$ $X$ $L$ $L$ | $\begin{aligned} & \mathrm{H} \\ & H \\ & H \\ & H \\ & H \\ & L \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \hline H \\ & X \\ & X \\ & X \\ & X \\ & X \\ & \text { X } \\ & L \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{H} \\ & H \\ & H \\ & H \\ & H \\ & L \\ & L \end{aligned}$ |  |
|  |  | $\begin{aligned} & \hline H \\ & X \\ & X \\ & X \\ & X \\ & \text { L } \end{aligned}$ |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{~L} \end{aligned}$ |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{~L} \end{aligned}$ |  | $\begin{aligned} & \hline X \\ & X \\ & X \\ & X \\ & H \\ & \mathrm{~L} \end{aligned}$ |  |  |  |  | H $H$ $H$ $H$ L |

H $=$ HiGH Voltage Level
L = LOW Voltage Level
X = Don't Care

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT182 |  |  |  |  | IDT54/74FCT182A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $t_{\mathrm{PLH}} \mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $C_{n}$ to $C_{n+y}$ $\mathrm{C}_{n+y}, \mathrm{C}_{n+z}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 6.0 | 2.0 | 10.0 | 2.0 | 16.5 | 4.0 | 2.0 | 6.5 | 2.0 | 10.7 | ns |
| ${ }_{t_{\text {tPLHL }}}^{t_{\text {PL }}}$ | Propagation Delay $\bar{P}_{0}, \bar{P}_{1}, \bar{P}_{2}$, to $\mathrm{C}_{n+y}, \mathrm{C}_{n+y}, \mathrm{C}_{n+z}$ |  | 6.0 | 1.5 | 9.0 | 1.5 | 11.5 | 4.0 | 1.5 | 5.8 | 1.5 | 7.4 | ns |
| $\begin{aligned} & \mathrm{t}_{\text {PLH }} \\ & \mathrm{t}_{\text {PHL }} \end{aligned}$ | Propagation Delay $\overline{\mathrm{G}}_{0}, \overline{\mathrm{G}}_{1}, \overline{\mathrm{G}}_{2}$ to $C_{n+x}, C_{n+y}, C_{n+z}$ |  | 6.0 | 1.5 | 9.5 | 1.5 | 11.5 | 4.0 | 1.5 | 6.0 | 1.5 | 7.4 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHLL }} \\ & \hline \end{aligned}$ | Propagation Delay $P_{1}, P_{2} P_{3}$ to $\bar{G}$ |  | 7.0 | 2.0 | 11.0 | 2.0 | 16.5 | 4.8 | 2.0 | 7.0 | 2.0 | 10.7 | ns |
| $\begin{array}{r} t_{\mathrm{PLH}} \\ t_{\mathrm{PHLL}} \\ \hline \end{array}$ | $\begin{aligned} & \text { Propagation Delay } \\ & \bar{G}_{n} \text { to } \bar{G} \end{aligned}$ |  | 7.5 | 2.0 | 11.5 | 2.0 | 16.5 | 5.0 | 2.0 | 7.4 | 2.0 | 10.7 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation Delay $\vec{P}_{n} \text { to } \bar{P}$ |  | 6.0 | 1.5 | 8.5 | 1.5 | 12.5 | 4.0 | 1.5 | 5.5 | 1.5 | 7.4 | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} .+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial
MIL-STD-883, Class B
Plastic DIP
CERDIP
Small Outline IC Leadless Chip Carrier CERPACK

Carry Lookahead Generator
Fast Carry Lookahead Generator
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

FAST CMOS UP/DOWN BINARY COUNTER

## FEATURES:

- IDT54/74FCT191 equivalent to FAST $^{\text {TM }}$ speed; IDT54/74FCT191A 35\% faster than FAST
- Equivalent to FAST output drive over full temperature and voltage supply extremes
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ( $5 \mu \mathrm{~A}$ max.)
- JEDEC standard pinout for DIP, LCC and SOIC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT191 and IDT54/74FCT191A are reversible modulo-16 binary counters, featuring synchronous counting and asynchronous presetting and built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The preset feature allows the IDT54/74FCT191 and IDT54/74FCT191A to be used in programmable dividers. The count enable input, the terminal count output and the ripple clock output make possible a variety of methods of implementing multiusage counters. In the counting modes, state changes are initiated by the rising edge of the clock.

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

## PIN CONFIGURATIONS



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}^{*}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 10 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $V_{\text {OUT }}=0 \mathrm{~V}$ | 12 | 12 | pF |

## NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5{ }^{(4)}$ |  |
| $1 / 2$ | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| V iK | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=\operatorname{Max}{ }^{(3)}, V_{6}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} . \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | $v$ |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{IOH}^{\prime}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MLL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{IOH}^{\prime}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\prime}$ L | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathrm{IN}}=V_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $\mathrm{loL}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{IOL}^{\text {a }}$ 48mA COM'L. | - | 0.3 | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{C P}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{c C}=\text { Max. } \\ & V_{\mathbb{I N}}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| 1 CCD | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> Preset Mode $\overline{P L}=\overline{C E}=\mathrm{J} / \mathrm{D}=$ $C P=G N D$ <br> One Bit Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{V_{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{mAl}}$ |
| $l_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=M a x$. <br> Outputs Open Preset Mode $\overline{\mathrm{PL}}=\overline{\mathrm{CE}}=\overline{\mathrm{U}} / \mathrm{D}=$ $\mathrm{CP}=\mathrm{GND}$ <br> Four Bits Toggling at $\mathrm{f}_{1}=5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & (F C T) \end{aligned}$ $\begin{aligned} & V_{\text {IN }}=3.4 \mathrm{~V} \text { or } \\ & V_{\text {IN }}=G N D \end{aligned}$ | - | 3.0 <br> 4.0 | $6.5^{(5)}$ $10.5^{(5)}$ | mA |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{i N}=3.4 V\right)$; all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{\mathrm{cc}}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {OUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMic }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{i} N_{I}\right)$
$I_{C C}=$ Quiescent Current
$\Delta I_{C C}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{I N}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{C E}$ | Count Enable Input (Active LOW) |
| CP | Count Pulse Input (Active Rising Edge) |
| $\mathrm{P}_{0-3}$ | Parallel Data Inputs |
| $\overline{\mathrm{FL}}$ | Asynchronous Farailiel Load Input (Active LOW) |
| $\bar{U} / D$ | Up/Down Count Control Input |
| $\mathrm{Q}_{0-3}$ | Flip-Flop Outputs |
| $\overline{\mathrm{RC}}$ | Ripple Clock Output (Active LOW) |
| $T C$ | Terminal Clock Output (Active HIGH) |

$\overline{\mathrm{RC}}$ TRUTH TABLE

| INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: |
| $\overline{\mathbf{C E}}$ | TC $^{(\mathbf{1})}$ | CP | $\overline{\mathbf{R C}}$ |
| L | H | Vr | L- |
| H | X | X | H |
| X | L | X | H |

NOTES:

1. TC is generated internally.
2. $\mathrm{H}=$ HIGH Voltage Level, $\mathrm{L}=$ LOW Voltage Level, $\mathrm{X}=$ Don't Care

TRUTH TABLES
MODE SELECT TABLE

| INPUTS |  |  |  | MODE |
| :---: | :---: | :---: | :---: | :--- |
| $\overline{\text { PL }}$ | $\overline{\text { CE }}$ | $\overline{\text { U }} / \mathrm{D}$ | CP |  |
| H | L | L | F | Count Up |
| H | L | H | F | Count Down |
| L | X | X | X | Preset (Asynch.) |
| H | H | X | X | No Change (Hold) |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT191 |  |  |  |  | IDT54/74FCT191A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP ${ }^{(3)}$ | MIL. |  | COM'L |  | TYP. ${ }^{(3)}$ | MIL. |  | COM'L. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHLL}} \\ & \hline \end{aligned}$ | Propagation Delay $C P$ to $Q_{n}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 8.5 | 1.5 | 16.0 | 2.5 | 12.0 | 5.5 | 1.5 | 10.5 | 2.5 | 7.8 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay CP to TC |  | 10.0 | 2.0 | 16.0 | 3.0 | 14.0 | 6.5 | 2.0 | 10.5 | 3.0 | 9.1 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $C P$ to $\overline{R C}$ |  | 5.5 | 1.5 | 12.5 | 2.5 | 8.5 | 3.6 | 1.5 | 8.2 | 2.5 | 5.6 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay CE to $\overline{R C}$ |  | 5.5 | 2.0 | 8.5 | 2.0 | 8.0 | 3.6 | 2.0 | 5.6 | 2.0 | 5.2 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay U/D to RC |  | 11.0 | 4.0 | 22.5 | 4.0 | 20.0 | 7.2 | 4.0 | 14.7 | 4.0 | 13.0 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\text {PHLL }} \end{aligned}$ | Propagation Delay U/D to TC |  | 7.0 | 3.0 | 13.0 | 3.0 | 11.0 | 4.6 | 3.0 | 8.5 | 3.0 | 7.2 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & t_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $P_{n}$ to $Q_{n}$ |  | 10.0 | 1.5 | 16.0 | 2.0 | 14.0 | 6.5 | 1.5 | 10.4 | 2.0 | 9.1 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PH}} \\ & \mathbf{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay PL to $Q_{n}$ |  | 9.0 | 3.0 | 14.0 | 3.0 | 13.0 | 5.9 | 3.0 | 9.1 | 3.0 | 8.5 | ns |
| $\begin{aligned} & \mathbf{t}_{\text {su }}(H) \\ & \mathbf{t}_{\text {su }}(\mathrm{L}) \end{aligned}$ | Setup Time HIGH or LOW $P_{n}$ to $\overline{P L}$ |  | 4.5 | 6.0 | - | 5.0 | - | 4.0 | 5.0 | - | 4.0 | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{H}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{H}}(\mathrm{~L}) \end{aligned}$ | Hold Time HIGH or LOW $P_{n}$ to $\overline{P L}$ |  | 2.0 | 1.5 | - | 1.5 | - | 1.5 | 1.5 | - | 1.5 | - | ns |
| $t_{\text {su }}(L)$ | Setup Time LOW CE to CP |  | 10.0 | 10.5 | - | 10.0 | - | 9.0 | 9.5 | - | 9.0 | - | ns |
| $t_{H}(\mathrm{~L})$ | Hold Time LOW CE to CP |  | 0 | 0 | - | 0 | - | 0 | 0 | - | 0 | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{su}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{su}}(\mathrm{~L}) \end{aligned}$ | Setup Time HIGH or LOW $\bar{U} / D$ to CP |  | 12.0 | 12.0 | - | 12.0 | - | 10.0 | 10.0 | - | 10.0 | - | ns |
| $\begin{aligned} & t_{H}(H) \\ & t_{H}(L) \end{aligned}$ | Hold Time HIGH or LOW U/D to CP |  | 0 | 0 | - | 0 | - | 0 | 0 | - | 0 | - | ns |
| $t_{w}(L)$ | $\overline{\text { PL Pulse Width LOW }}$ |  | 6.0 | 8.5 | - | 6.0 | - | 5.5 | 8.0 | - | 5.5 | - | ns |
| $t_{w}(L)$ | CP Pulse Width LOW |  | 5.0 | 7.0 | - | 5.0 | - | 4.0 | 6.0 | - | 4.0 | - | ns |
| $\mathrm{t}_{\text {REM }}$ | Recovery Time $\overline{\text { PL to }} \mathrm{CP}$ |  | 6.0 | 7.5 | - | 6.0 | - | 5.0 | 6.5 | - | 5.0 | - | ns |

NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION




## FEATURES:

- IDT54/74FCT193 equivalent to FAST ${ }^{\text {TM }}$ speed; IDT54/74FCT193A 35\% faster than FAST ${ }^{\text {TM }}$
- Equivalent to FAST ${ }^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{\text {TM }}$ ( $5 \mu \mathrm{~A}$ max.)
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT193 and IDT54/74FCT193A are up/down modulo- 16 binary counters built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. Separate count-up and count-down clocks are used and, in either counting mode, the circuits operate synchronously. The outputs change state synchronously with the LOW-to-HIGH transitions on the clock inputs. Separate terminal count-up and terminal count-down outputs are provided that are used as the clocks for subsequent stages without extra logic, thus simplifying multiusage counter designs. Individual preset inputs allow the circuit to be used as a programmable counter. Both the Parallel Load (PL) and the Master Reset (MR) inputs asynchronously override the clocks.

FUNCTIONAL BLOCK DIAGRAM


## PIN CONFIGURATIONS



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| lout | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER | $(1)$ | CONDITIONS | TYP. | MAX. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| UNIT $^{(N)}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  | MIN. | TYP.(2) | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathbf{H}}$ | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | 5 ${ }^{(4)}$ |  |
| ILL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=$ GND | - | - | -5 |  |
| V IK | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=M a x .,{ }^{(3)} V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - | V |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{V}_{\mathrm{N}}=\mathrm{V}_{\mathrm{IH}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{lOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C C}$ | - |  |
|  |  |  | $\mathrm{COH}^{=}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{bOH}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\circ}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | VC | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{bL}=300 \mu \mathrm{~A}$ | - | GND | VLC |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{bLL}=48 \mathrm{~mA} \mathrm{COM} \cdot \mathrm{L}$. | - | 0.3 | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\text {IN }} \geq V_{H C} ; V_{V_{N} \leq} \leq V_{\mathrm{CC}} \\ & f_{C C_{U}}=f_{C P_{D}}=f_{I}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta \mathrm{lcc}_{\text {c }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} V_{C C} & =\operatorname{Max} . \\ V_{i N} & =3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | Vcc $=$ Max. <br> Outputs Open <br> Preset Mode <br> $\overline{\mathrm{P}} \mathrm{L}=\mathrm{MR}=\mathrm{CP} \mathrm{V}_{\mathrm{U}}=$ <br> $C P_{D}=G N D$ <br> One Bit Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{I_{N}} \geq V_{H C} \\ & V_{i N} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\begin{gathered} \mathrm{mAl} \\ \mathrm{MHz} \end{gathered}$ |
| $\mathrm{I}_{\mathrm{c}}$ | Total Power Supply Current ${ }^{(6)}$ | $k_{c}=$ Max. <br> Outputs Open <br> Preset Mode <br> $\overline{P L}=M R=C P_{U}=$ <br> $C P_{D}=G N D$ <br> Four Bits Toggling <br> at $f_{1}=5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & V_{\mathbb{N}} \leq \mathrm{V}_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - - | 3.0 4.0 | $6.5{ }^{(5)}$ 10.5 | mA |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $V_{I N}=3.4 \mathrm{~V}$; all other inputs at $V_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{CC}}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {Quiescent }}+I_{\text {inputs }}+I_{\text {drnamic }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{I}\right)$
$I_{c c}=$ Quiescent Current
$\Delta^{\prime}{ }_{C C}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{I N}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$t_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\mathrm{CP}_{\mathrm{U}}$ | Count Up Clock Input (Active Rising Edge) |
| $\mathrm{CP}_{\mathrm{D}}$ | Count Down Clock Input (Active Rising Edge) |
| MR | Asynchronous Master Reset (Active HIGH) |
| $\overline{\mathrm{PL}}$ | Asynchronous Parallel Load Input (Active LOW) |
| $\mathrm{P}_{\mathrm{D}-3}$ | Parallel Data Inputs |
| $\mathrm{Q}_{0-3}$ | Flip-flop Outputs |
| $\overline{\mathrm{TC}}$ | Terminal Count Down (Borrow) Output (Active LOW) |
| $\overline{\mathrm{TC}}$ | Terminal Count Up (Carry) Output (Active LOW) |

FUNCTION TABLE

| MR | $\overline{\text { PL }}$ | $\mathbf{C P}_{\mathbf{U}}$ | $\mathbf{C P}_{\mathbf{D}}$ | MODE |
| :---: | :---: | :---: | :---: | :---: |
| H | X | X | X | Reset (Asyn.) |
| L | L | X | X | Preset (Asyn.) |
| L | H | H | H | No Change |
| L | H | T | H | Count Up |
| L | H | H | T | Count Down |

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT193 |  |  |  |  | IDT54/74FCT193A. |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. | MIL. |  | COM'L. |  | TYP. | MIL. |  | COM'L. |  |  |
|  |  |  |  | MIN( ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN( ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & \mathbf{t}_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation Delay CPu or CPo TCuor TCD | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 7.0 | 2.0 | 10.5 | 2.0 | 10.0 | 4.6 | 2.0 | 6.9 | 2.0 | 6.5 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \\ & \hline \end{aligned}$ | Propagation Delay $C P_{u}$ or $C P_{D}$ to $Q_{n}$ |  | 9.5 | 2.0 | 14.0 | 2.0 | 13.5 | 6.2 | 2.0 | 9.1 | 2.0 | 8.8 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation Delay $P_{n}$ to $Q_{n}$ |  | 11.0 | 2.0 | 16.5 | 2.0 | 15.5 | 7.2 | 2.0 | 10.8 | 2.0 | 10.1 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \\ & \hline \end{aligned}$ | Propagation Delay PL to $\mathrm{Q}_{\mathrm{n}}$ |  | 10.0 | 2.0 | 13.5 | 2.0 | 14.0 | 6.5 | 2.0 | 9.1 | 2.0 | 8.8 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay $M R$ to $Q_{n}$ |  | 11.0 | 3.0 | 16.0 | 3.0 | 15.5 | 7.0 | 3.0 | 10.4 | 3.0 | 10.1 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay MR to $\overline{T C}_{U}$ |  | 10.5 | 3.0 | 15.0 | 3.0 | 14.5 | 6.5 | 3.0 | 9.8 | 3.0 | 9.4 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay MR to $\overline{T C}_{D}$ |  | 11.5 | 3.0 | 16.0 | 3.0 | 15.5 | 7.5 | 3.0 | 10.4 | 3.0 | 10.1 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay <br> $\overline{P L}^{\mathrm{PL}}$ to $\mathrm{TC}_{U}$ or $\mathrm{TC}_{D}$ |  | 12.0 | 3.0 | 18.5 | 3.0 | 16.5 | 8.0 | 3.0 | 12.0 | 3.0 | 10.8 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHHL }} \\ & \hline \end{aligned}$ | Propagation Delay $P_{n}$ to $\mathrm{TC}_{\mathrm{C}}$ or $\mathrm{TC}_{\mathrm{D}}$ |  | 11.5 | 3.0 | 16.5 | 3.0 | 15.5 | 7.5 | 3.0 | 10.8 | 3.0 | 10.1 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{su}}(H) \\ & \mathrm{t}_{\mathrm{su}}(\mathrm{~L}) \end{aligned}$ | Set-up Time, HIGH or LOW $P_{n}$ to PL |  | 4.5 | 6.0 | - | 5.0 | - | 4.0 | 5.0 | - | 4.0 | - | ns |
| $\begin{aligned} & t_{H}(H) \\ & t_{H}(L) \end{aligned}$ | Hold Time, HIGH or LOW $P_{n}$ to $\overline{\mathrm{PL}}$ |  | 2.0 | 2.0 | $-$ | 2.0 | - | 1.5 | 1.5 | - | 1.5 | - | ns |
| $t_{w}(\mathrm{~L})$ | $\overline{\text { PL Pulse Width, }}$ LOW |  | 6.0 | 7.5 | - | 6.0 | - | 5.0 | 6.5 | - | 5.0 | - | ns |
| ${ }^{\text {t }}$ (L) | $\mathrm{CP}_{\mathrm{U}}$ or $\mathrm{CP}_{\mathrm{D}}$ Pulse Width, Low |  | 5.0 | 7.0 | - | 5.0 | - | 4.0 | 6.0 | - | 4.0 | - | ns |
| $t_{w}(\mathrm{~L})$ | CPu or CPd Pulse Width, LOW (Change of Direction) |  | 10.0 | 12.0 | - | 10.0 | - | 8.0 | 10.0 | - | 8.0 | - | ns |
| ${ }^{\text {tw }}$ (H) | MR Pulse Width, HIGH |  | 6.0 | 6.0 | - | 6.0 | - | 5.0 | 5.0 | - | 5.0 | - | ns |
| $\mathrm{t}_{\text {REM }}$ | $\begin{aligned} & \text { Recovery Time } \\ & \text { PL to } C P_{\mathrm{J}} \text { or } \mathrm{CP} \mathrm{P} \end{aligned}$ |  | 6.0 | 8.0 | - | 6.0 | - | 5.0 | 7.0 | - | 5.0 | - | ns |
| $t_{\text {REM }}$ | Recovery Time MR to $\mathrm{CP}_{\mathrm{U}}$ or $\mathrm{CP}_{\mathrm{D}}$ |  | 4.0 | 4.5 | - | 4.0 | - | 3.0 | 3.5 | - | 3.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=-5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial
MIL-STD-883. Class B
Plastic DIP
CERDIP
Small Outline IC
Leadless Chip Carrier
CERPACK
Up/Down Binary Counter Fast Up/Down Binary Counter
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

> FAST CMOS OCTAL BUFFER/LINE DRIVER

## FEATURES:

- IDT54/74FCT240 equivalent to FAST ${ }^{\text {TM }}$ speed; IDT54/74FCT240A 40\% faster than FAST ${ }^{\text {TM }}$
- Equivalent to FAST ${ }^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=64 \mathrm{~mA}$ (commercial) and 48 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{\text {TM }}(5 \mu A$ max. $)$
- Octal buffer/line driver with 3 -state output
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87655 is listed on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT54/74FCT240/A are octal buffer/line drivers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The devices are designed to be employed as memory and address drivers, clock drivers and bus-oriented transmitter/receivers which provide improved board density.

## PIN CONFIGURATIONS



DIP/SOIC/CERPACK
TOP VIEW


LCC TOP VIEW

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | PF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | PF |

NOTES:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$V_{L C}=0.2 \mathrm{~V} ; V_{H C}=V_{C C}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {iL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{C c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5{ }^{(4)}$ |  |
| ILL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{\mathrm{l}}=\mathrm{GND}$ | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $V_{0}=V_{c c}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $V_{0}=$ GND | - | - | -10 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $I_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$. ${ }^{(3)}, \mathrm{V}_{\mathrm{O}}=\mathrm{GND}$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{IOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{Cc}}$ | - |  |
|  |  |  | $\mathrm{IOH}^{\prime}=-12 \mathrm{~mA}$ MIL. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{IOH}^{\prime}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot \mathrm{I}_{0 \mathrm{~L}}=300 \mu \mathrm{~A}$ |  | - | GND | VLC | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{IOL}=48 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.55 |  |
|  |  |  | $\mathrm{IOL}^{\text {a }}=64 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.55 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS FOR 'FCT240

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{\mathbb{I N}} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TIL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open $\overline{\mathrm{OE}}_{\mathrm{A}}=\overline{\mathrm{OE}}_{\mathrm{B}}=\mathrm{GND}$ One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{mAl}}$ |
| $\mathrm{I}_{\mathrm{c}}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{C c}=$ Max. Outputs Open $f_{1}=10 \mathrm{MHz}$ 50\% Duty Cycle $\mathrm{OE}_{\mathrm{A}}=\mathrm{OE}_{\mathrm{B}}=\mathrm{GND}$ One Bit Toggling | $\begin{aligned} & V_{I N} \geq V_{H C} \\ & V_{\text {IN }} \leq V_{L C} \\ & \text { (FCT) } \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 1.8 | 5.0 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $f_{1}=2.5 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}_{A}=\overline{O E}_{B}=$ GND Eight Bits Toggling | $\begin{aligned} & V_{V_{N}} \geq V_{H C}{ }^{(6)} \\ & V_{\text {IN }} \leq V_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 V^{(6)} \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | $5.0$ | $14.5{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{I N}=3.4 \mathrm{~V}\right.$; all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{CC}}$ formula. These limits are guaranteed but not tested.
6. $\mathrm{I}_{\mathrm{c}}=\mathrm{I}_{\text {QUIESCENT }}+\mathrm{l}_{\text {INPUTS }}+\mathrm{I}_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{i} N_{i}\right)$
$I_{c C}=$ Quiescent Current
$\Delta l_{C C}=$ Power Supply Current for a $T T L$ High Input $\left(V_{I N}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{O E}_{A}, \overline{O E}_{B}$ | 3-State Output Enable Input (Active LOW) |
| $D_{x x}$ | Inputs |
| $\bar{O}_{x x}$ | Outputs |

TRUTH TABLE

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathrm{A}}, \overline{\mathrm{OE}}$ | B |  |
| L | L | H |
| L | H | L |
| $H$ | X | Z |

$H=$ HIGH Voltage Level
L = LOW Voltage Level
X = Don't Care
z = High Impedance

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT240 |  |  |  |  | IDT54/74FCT240A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | $\begin{gathered} \text { Propagation Delay } \\ D_{n} \text { to } \bar{O}_{n} \end{gathered}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 5.0 | 1.5 | 8.0 | 1.5 | 9.0 | 3.5 | 1.5 | 4.8 | 1.5 | 5.1 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{pZL}} \end{aligned}$ | Output Enable Time |  | 7.0 | 1.5 | 10.0 | 1.5 | 10.5 | 4.8 | 1.5 | 6.2 | 1.5 | 6.5 | ns |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLLZ}} \end{aligned}$ | Output Disable Time |  | 6.0 | 1.5 | 9.5 | 1.5 | 12.5 | 4.3 | 1.5 | 5.6 | 1.5 | 5.9 | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial
MIL-STD-883, Class B
Plastic DIP
CERDIP
Small Outline IC
Leadless Chip Carrier CERPACK

Inverting Octal Buffer/Line Driver Fast Inverting Octal Buffer/Line Driver
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ BUFFER/LINE DRIVER

## FEATURES:

- IDT54/74FCT241/244 equivalent to FAST $^{\text {TM }}$ speed $^{\prime}$ IDT54/74FCT241A/244A 35\% faster than FAST ${ }^{\text {tM }}$
- Equivalent to FAST ${ }^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=64 \mathrm{~mA}$ (Commercial), 48mA (Military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{\text {TM }}$ ( $5 \mu$ A max.)
- Octal buffer/line driver with 3-state output
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87630 is listed on this function. Refer to Section 2/page 2-4.


## PIN CONFIGURATIONS



## DIP/SOIC/CERPACK TOP VIEW



## DESCRIPTION:

The IDT54/74FCT241/244 and IDT54/74FCT241A/244A are octal buffer/line drivers built using advanced CEMOS ${ }^{\mathrm{TM}}$, a dual metal CMOS technology. The devices are designed to be employed as memory and address drivers, clock drivers and bus-oriented transmitter/ receivers which provide improved board density.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc. FAST is a trademark of Fairchild Semiconductor Co.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| OutT | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
| $\mathrm{C}_{\text {IN }}$ | CONDITIONS | TYP. | MAX. | UNIT |  |
| $\mathrm{C}_{\text {OUT }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| lin | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{C C}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| IL | Input LOW Current |  | $\mathrm{V}_{\mathrm{i}}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{Cc}}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=$ GND | - | - | -10 |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Clamp Diode Voltage | $V_{\text {CC }}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=M a x \cdot{ }^{(3)}, V_{0}=G N D$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voitage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\operatorname{Min} . \\ & \mathrm{V}_{\mathrm{N}}=\mathrm{V}_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{v}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{\mathrm{IH}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{LL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.55 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$ COM'L. | - | 0.3 | 0.55 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clock Only | - |  | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS FOR 'FCT241

$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {cc }}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{\mathbb{I N}} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\mathrm{cco}}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{\mathrm{OE}}_{\mathrm{A}}=\mathrm{OE}_{\mathrm{B}}=\mathrm{GND}$ <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\begin{gathered} \mathrm{mAl} \\ \mathrm{MHz} \end{gathered}$ |
| $\mathrm{I}_{\mathrm{c}}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{1}=10 \mathrm{MHz}$ $50 \%$ Duty Cycle $O E_{A}=O E_{B}=G N D$ One Bit Toggling | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & (F C T) \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 1.8 | 5.0 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $f_{1}=2.5 \mathrm{MHz}$ 50\% Duty Cycle $\mathrm{OE}_{\mathrm{A}}=O E_{\mathrm{B}}=\mathrm{GND}$ Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C}{ }^{(6)} \\ & V_{\text {IN }} \leq V_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 V^{(6)} \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per $T T L$ driven input $V_{I N}=3.4 V$; all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c C}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {QUIESCENT }}+I_{\text {INPuTS }}+I_{\text {DYNAMIC }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c c}=$ Quiescent Current
$\Delta^{l}{ }^{\mathrm{l} C \mathrm{C}}=$ Power Supply Current for a TTL High Input $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{c c D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{\text {CP }}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$t_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

POWER SUPPLY CHARACTERISTICS FOR 'FCT244
$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {I ce }}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{I N} \geq V_{H C}: V_{\mathbb{I N}} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{\mathrm{CC}}=\operatorname{Max} \\ & V_{\mathrm{IN}}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\mathrm{CCD}}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=M a x$. <br> Outputs Open <br> $\overline{O E}_{\mathrm{A}}=\overline{\mathrm{OE}}_{\mathrm{B}}=\mathrm{GND}$ <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{V_{N}} \geq V_{H C} \\ & V_{V_{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{c}}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{1}=10 \mathrm{MHz}$ 50\% Duty Cycle $\overline{\mathrm{OE}}_{\mathrm{A}}=\overline{\mathrm{OE}} \mathrm{E}_{\mathrm{B}}=\mathrm{GND}$ One Bit Toggling | $\begin{aligned} & V_{V_{\mathrm{N}} \geq} \geq V_{\mathrm{HC}} \\ & V_{\mathbb{N} \leq} \leq V_{\mathrm{LC}} \\ & (\text { FCT }) \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 1.8 | 5.0 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $f_{1}=2.5 \mathrm{MHz}$ $50 \%$ Duty Cycle $\overline{\mathrm{OE}}_{\mathrm{A}}=\overline{\mathrm{OE}}_{\mathrm{B}}=\mathrm{GND}$ Eight Bits Toggling | $\begin{aligned} & V_{V_{N}} \geq V_{H C}{ }^{(6)} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & \text { (FCT) } \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V}^{(6)} \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{I N}=3.4 \mathrm{~V}\right)$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c C}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {GUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{i} N_{1}\right)$
$I_{C C}=$ Quiescent Current
$\Delta^{\prime}{ }_{c c}=$ Power Supply Current for a TTL High Input ( $V_{I N}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{O E}_{A}, \overline{O E}_{B}^{(1)}$ | 3-State Output Enable Input (Active LOW) |
| $\mathrm{D}_{x x}$ | Inputs |
| $\mathrm{O}_{x x}$ | Outputs |

NOTE:

1. For 'FCT241 use OEB, and for 'FCT244 use $\overline{\mathrm{OE}}_{\mathrm{B}}$ '

TRUTH TABLE FOR 'FCT241

| INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{A}$, | $O E_{B}$ | $D$ |  |
| $L$ | $H$ | $L$ | $H$ |
| $L$ | $H$ | $H$ | $Z$ |

TRUTH TABLE FOR 'FCT244

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathrm{A}}, \overline{\mathrm{OE}}_{\mathrm{B}}$ | D |  |
| L | L | H |
| L | H | Z |
| H | X |  |

$\begin{array}{ll}H=H \text { HIGH Voltage Level } & X=\text { Don't Care } \\ L=\text { LOW Voltage Level } & Z=\text { High Impedance }\end{array}$

SWITCHING CHARACTERISTICS OVER OPERATING RANGE FOR 'FCT241

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT241 |  |  |  |  | IDT54/74FCT241A ${ }^{(4)}$ |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | max. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHL}} \end{aligned}$ | $\begin{gathered} \text { Propagation Delay } \\ D_{n} \text { to } O_{n} \end{gathered}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 4.0 | 1.5 | 6.5 | 1.5 | 7.0 | 3.0 | 1.5 | 4.5 | 1.5 | 4.8 | ns |
| $\begin{aligned} & t_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZZ}} \end{aligned}$ | Output Enable Time |  | 5.5 | 1.5 | 8.0 | 1.5 | 8.5 | 4.0 | 1.5 | 5.6 | 1.5 | 6.0 | ns |
| $\begin{aligned} & \hline t_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time |  | 4.5 | 1.5 | 7.0 | 1.5 | 7.5 | 3.0 | 1.5 | 5.0 | 1.5 | 5.5 | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
4. These numbers are preliminary only.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE FOR 'FCT244

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT244 |  |  |  |  | IDT54/74FCT244A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $D_{n}$ to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 4.5 | 1.5 | 6.5 | 1.5 | 7.0 | 3.1 | 1.5 | 4.3 | 1.5 | 4.6 | ns |
| $\begin{aligned} & t_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time |  | 6.0 | 1.5 | 8.0 | 1.5 | 8.5 | 3.8 | 1.5 | 5.2 | 1.5 | 5.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time |  | 5.0 | 1.5 | 7.0 | 1.5 | 7.5 | 3.3 | 1.5 | 4.6 | 1.5 | 4.9 | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



## BUFFER TRANSCEIVER

## DESCRIPTION:

The IDT54/74FCT245 and IDT54/74FCT245A are 8-bit noninverting, bidirectional buffers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These bidirectional buffers have 3 -state outputs and are intended for bus-oriented applications. The Transmit/Receive (T/R) input determines the direction of data flow through the bidirectional transceiver. Transmit (active HIGH) enables data from A ports to B ports. Receive (active LOW) enables data from B ports to A ports. The Output Enable ( $\overline{\mathrm{OE}}$ ) Input, when HIGH, disables both A and B ports by placing them in High Z condition.

## FEATURES:

- IDT54/74FCT245 equivalent to FAST ${ }^{\text {TM }}$ speed; IDT54/74FCT245A $35 \%$ faster than FAST ${ }^{\text {TM }}$
- Equivalent to FAST ${ }^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=64 \mathrm{~mA}$ (commercial) and 48 mA (military) for both ports
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than $\mathrm{FAST}^{\text {TM }}$ ( $5 \mu \mathrm{~A}$ max.)
- Non-inverting buffer transceiver
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87629 is listed on this function. Refer to Section 2/page 2-4.


## PIN CONFIGURATIONS



DIP/SOIC/CERPACK TOP VIEW


FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc. FAST is a trademark of Fairchild Semiconductor Co.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {term }}$ | Terminal Voltage with Respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{T}_{\mathrm{A}}$ | Operating Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {Bias }}$ | Temperature Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| lout | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {I/O }}$ | $1 / \mathrm{O}^{2}$ Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$V_{L C}=0.2 \mathrm{~V} ; V_{H C}=V_{C C}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | $v$ |
| $V_{1 L}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | v |
| $\mathrm{I}_{\mathbf{H}}$ | Input HIGH Current (Except I/O pins) | $V_{\text {cc }}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{Cc}}$ | - | - | 5 |  |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| ILL | Input LOW Current (Except I/O pins) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{v}_{1}=$ GND | - | - | -5 |  |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (I/O pins only) | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | 154) |  |
| ILL | Input LOW Current (I/O pins only) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-15^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -15 |  |
| $V_{\text {IK }}$ | Clamp Diode Voitage | $V_{\text {cc }}=$ Min., $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=M a x .{ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, I_{O H}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $V_{c c}$ | - | v |
|  |  | $\begin{aligned} & V_{\text {CC }}=M i n . \\ & V_{\mathbb{I N}}=V_{\text {IH }} \text { or } V_{V L} \end{aligned}$ | $1 \mathrm{OH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C C}$ | - |  |
|  |  |  | $\mathrm{b}_{\mathrm{H}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{O}_{\mathrm{H}}=-15 \mathrm{~mA} \mathrm{COM}$ 'L. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage (Port A and Port B) | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{b}_{\text {oL }}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{b}_{2}=\stackrel{300 \mu \mathrm{~A}}{ }$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{bL}^{2}=48 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.55 |  |
|  |  |  | $\mathrm{bL}=64 \mathrm{~mA} \mathrm{COM} \mathrm{L}$. | - | 0.3 | 0.55 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\text {IN }} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{I}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta I_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| ICCD | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{O E}=\mathrm{GND}$ <br> $T / \bar{R}=G N D$ or $V_{C C}$ <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
| $l_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{1}=10 \mathrm{MHz}$ 50\% Duty Cycle $\mathrm{T} / \overline{\mathrm{R}}=\overline{\mathrm{OE}}=\mathrm{GND}$ One Bit Toggling | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 1.8 | 5.0 |  |
|  |  | $V_{C C}=$ Max. Outputs Open $f_{1}=2.5 \mathrm{MHz}$ 50\% Duty Cycle $\mathrm{T} / \overline{\mathrm{R}}=\overline{\mathrm{OE}}=\mathrm{GND}$ Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C}\left({ }^{(8)}\right. \\ & V_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 V^{(6)} \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {QUIESCENT }}+l_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{\mathrm{CC}}=$ Quiescent Current
$\Delta^{\prime}{ }_{C C}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{I N}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of $T \mathrm{TL}$ Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{\text {CP }}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$\mathrm{N}_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{O E}$ | Output Enable Input (Active LOW) |
| $T / \bar{R}$ | Transmit/Receive Input |
| $A_{0}-A_{7}$ | Side $A$ Inputs or 3-State Outputs |
| $B_{0}-B_{7}$ | Side B Inputs or 3-State Outputs |

TRUTH TABLE

| INPUTS |  | OUTPUTS |
| :---: | :---: | :---: |
| $\overline{O E}$ | T/ $/ \overline{\mathrm{R}}$ |  |
| L | L | Bus B Data to Bus A |
| L | H | Bus A Data to Bus B |
| H | X | High Z State |

$H=H I G H$ Voltage Level
L = LOW Voltage Level
X = Don't Care

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT245 |  |  |  |  | IDT54/74FCT245A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN( ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & \hline \mathbf{t}_{\mathrm{PLH}} \\ & \mathbf{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $A$ to $B, B$ to $A$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 5.0 | 1.5 | 7.0 | 1.5 | 7.5 | 3.3 | 1.5 | 4.6 | 1.5 | 4.9 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PZH}} \\ & \mathbf{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time OE to A or B |  | 6.0 | 1.5 | 9.5 | 1.5 | 10.0 | 4.8 | 1.5 | 6.2 | 1.5 | 6.5 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time OE to A or B |  | 6.0 | 1.5 | 7.5 | 1.5 | 10.0 | 4.5 | 1.5 | 5.0 | 1.5 | 6.0 | ns |
| $\begin{aligned} & \overline{t_{\mathrm{PZH}}} \\ & t_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time $T / \bar{R}$ to $A$ or $B^{(4)}$ |  | 6.0 | 1.5 | 9.5 | 1.5 | 10.0 | 4.8 | 1.5 | 6.2 | 1.5 | 6.5 | ns |
| $\begin{aligned} & \hline \mathbf{t}_{\mathrm{PHZ}} \\ & \mathbf{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Enable Time $T / \bar{R}$ to $A$ or $B^{(4)}$ |  | 6.0 | 1.5 | 7.5 | 1.5 | 10.0 | 4.5 | 1.5 | 5.0 | 1.5 | 6.0 | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
4. This parameter is guaranteed but not tested.

## ORDERING INFORMATION



Commercial
MIL-STD-883, Class B
Plastic DIP
CERDIP
Small Outline IC
Leadless Chip Carrier CERPACK

Non-inverting Buffer Transceiver Fast Non-inverting Buffer Transceiver
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

IDT54/74FCT273

## FEATURES:

- IDT54/74FCT273 equivalent to FAST $^{\text {TM }}$ speed; IDT54/74FCT273A 45\% faster than FAST ${ }^{\text {TM }}$
- Equivalent to FAST $^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{\text {TM }}$ ( $5 \mu \mathrm{~A}$ max.)
- Octal D flip-flop with clear
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87656 is listed on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT54/74FCT273 and IDT54/74FCT273A are octal D flipflops built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The IDT54/74FCT273 and IDT54/74FCT273A have eight edge-triggered D -type flip-flops with individual D inputs and O outputs. The common buffered Clock (CP) and Master Reset (MR) inputs load and reset (clear) all flip-flops simultaneously.

The register is fully edge-triggered. The state of each $D$ input, one set-up time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's O output.

All outputs will be forced LOW independently of Clock or Data inputs by a LOW voltage level on the MR input. The device is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements.

## PIN CONFIGURATIONS



## DIP/SOIC/CERPACK TOP VIEW



FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

ABSOLUTE MAXIMUM RATINGS ${ }^{\text {(1) }}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| lour | DC Output Current | 120 | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |  |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

## NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}: \mathrm{V}_{\mathrm{HC}}=-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V . |
| $V_{\text {IL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathbf{H}}$ | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{6 c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5{ }^{(4)}$ |  |
| ILL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5(4) |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $V_{\text {CC }}=$ Min., $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=M a x .{ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{I N}}=V_{\text {IH }} \text { or } V_{\mathbb{I L}} \end{aligned}$ | $\mathrm{IOH}^{\prime}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{c c}$ | - |  |
|  |  |  | $\mathrm{IOH}^{\prime}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{IOH}^{\prime}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\prime}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\text {OL }}$ | Output HIGH Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{L C}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{b}_{2}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{I N}}=V_{\mathrm{IH}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{IOL}^{2}=300 \mu \mathrm{~A}$ | - | GND | V L |  |
|  |  |  | $\mathrm{IOL}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clock Only |  | - | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{\text {IN }} \geq V_{H C} ; V_{\mathbb{N}} \leq V_{L C} \\ & f_{C P}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Power Supply Current Per TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {CCD }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open $\overline{M R}=V_{c c}$ One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{I N}} \leq V_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
| $I_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. <br> Outputs Open <br> $f_{C P}=10 \mathrm{MHz}$, <br> 50\% Duty Cycle <br> $\overline{M R}=V_{C C}$ <br> One Bit Toggling <br> at $\mathfrak{f}_{1}=5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathrm{IN}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}} \stackrel{\text { or }}{=} \mathrm{GND} \end{aligned}$ | - | 2.0 | 6.0 |  |
|  |  | $V_{C C}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$, 50\% Duty Cycle $\overline{M R}=V_{C C}$ Eight Bits Toggling $f_{1}=2.5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 3.75 | $7.8^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \text { or } \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 6.0 | $16.8{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $V_{i N}=3.4 \mathrm{~V}$; all other inputs at $V_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {QUiESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c c}=$ Quiescent Current
$\Delta^{\prime}{ }_{C C}=$ Power Supply Current for a $T L$ High Input $\left(N_{\mathbb{I N}}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{c p}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$\mathrm{f}_{\mathbf{1}}=$ Input Frequency
$N_{1}=$ Number of Inputs at $t_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{0}-D_{7}$ | Data Inputs |
| $\overline{M R}$ | Master Reset (Active LOW) |
| $C P$ | Clock Pulse Input (Active Rising Edge) |
| $O_{0}-O_{7}$ | Data Outputs |

TRUTH TABLE

| OPERATING MODE | INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathrm{MR}}$ | CP | $\mathrm{D}_{\mathbf{N}}$ | $\mathrm{O}_{\mathbf{N}}$ |
| Reset (Clear) | L | X | X | L |
| Load ' l ' | H | $\uparrow$ | h | H |
| Load ' 0 ' | H | $\uparrow$ | I | L |

$H=$ HIGH voltage steady state
$h=$ HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition
$L=L O W$ voltage level steady rate
I = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition
$X=$ Don't Care
$\uparrow=$ LOW-to-HIGH clock transition

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT273 |  |  |  |  | IDT54/74FCT273A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN( ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\mathbf{t}_{\mathrm{PLLH}} \mathrm{t}_{\mathrm{PH}}$ | Propagation Delay Clock to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 7.0 | 2.0 | 13.0 | 2.0 | 15.0 | 5.0 | 2.0 | 7.2 | 2.0 | 8.3 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & \mathbf{t}_{\mathrm{PH}} \end{aligned}$ | Propagation Delay MR to Output |  | 8.0 | 2.0 | 13.0 | 2.0 | 15.0 | 5.0 | 2.0 | 7.2 | 2.5 | 8.3 | ns |
| $t_{\text {su }}$ | Set-up Time HIGH or LOW Data to CP |  | 3.0 | 3.0 | - | 3.5 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW Data to CP |  | 1.0 | 2.0 | - | 2.0 | - | 1.0 | 1.5 | - | 1.5 | - | ns |
| ${ }^{\text {w }}$ w | Clock Pulse Width HIGH or LOW |  | 4.0 | 7.0 | - | 7.0 | - | 3.0 | 6.0 | - | 6.0 | - | ns |
| ${ }^{\text {w }}$ | MR Pulse Width HIGH or LOW |  | 4.0 | 7.0 | - | 7.0 | - | 3.0 | 6.0 | - | 6.0 | - | ns |
| $\mathrm{t}_{\text {REM }}$ | Recovery Time MR to CP |  | 3.0 | 4.0 | - | 5.0 | - | 1.5 | 2.0 | - | 2.5 | - | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial
MIL-STD-883, Class B
Plastic DIP
CERDIP
Small Outline IC
Leadless Chip Carrier CERPACK

Octal D Flip-Flop w/Clear Fast Octal D Flip-Flop w/Clear
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$


## DESCRIPTION:

The IDT54/74FCT299 and IDT54/74FCT299A are built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The IDT54/74FCT299 and IDT54/74FCT299A are 8-input universal shift/storage registers with 3 -state outputs. Four modes of operation are possible; hold (store), shift left, shift right and load data. The parallel load inputs and flip-flop outputs are multiplexed to reduce the total number of package pins. Additional outputs are provided for flip-flops $Q_{0}-Q_{7}$ to allow easy serial cascading. A separate active LOW Master Reset is used to reset the register.

## FEATURES:

- IDT54/74FCT299 equivalent to FAST ${ }^{\text {TM }}$ speed; IDT54/74FCT299A 25\% faster than FAST ${ }^{\text {m }}$
- Equivalent to $\mathrm{FAST}^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST $^{\text {TM }}(5 \mu \mathrm{~A}$ max.)
- 8 -input universal shift register
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-86862 is listed on this function. Refer to Section 2/page 2-4.


## PIN CONFIGURATIONS

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.
MILITARY AND COMMERCIAL TEMPERATURE RANGES

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | PF |
| $\mathrm{C}_{\text {UO }}$ | I/O Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{OV}$ | 8 | 12 | PF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ : $\mathrm{V}_{\mathrm{c}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 H}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {LI }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (Except I/O pins) | $V_{c c}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{C C}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| $1 / 2$ | Input LOW Current (Except I/O pins) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| $I_{H}$ | Input HIGH Currents (1/O pins only) | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $15^{(4)}$ |  |
| $1 / 1$ | Input LOW Currents (1/O pins only) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-15^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -15 |  |
| $\mathrm{V}_{\text {IK }}$ | Clamp Diode Voltage | $V_{c c}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=\operatorname{Max}{ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{I}_{\mathrm{LL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{loL}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clock Only | - |  | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline SYMBOL \& PARAMETER \& \multicolumn{2}{|c|}{TEST CONDITIONS \({ }^{(1)}\)} \& MIN. \& TYP. \({ }^{(2)}\) \& MAX. \& UNIT \\
\hline \(I_{\text {cc }}\) \& Quiescent Power Supply Current \& \multicolumn{2}{|l|}{\[
\begin{aligned}
\& V_{C C}=\text { Max. } \\
\& V_{I N} \geq V_{H C} ; V_{\mathbb{N}} \leq V_{L C} \\
\& f_{C P}=f_{1}=0
\end{aligned}
\]} \& - \& 0.001 \& 1.5 \& mA \\
\hline \(\Delta l_{\text {cc }}\) \& Quiescent Power Supply Current TTL Inputs HIGH \& \multicolumn{2}{|l|}{\[
\begin{aligned}
\& V_{C C}=\text { Max. } \\
\& V_{\text {IN }}=3.4 V^{(3)}
\end{aligned}
\]} \& - \& 0.5 \& 2.0 \& mA \\
\hline ICCD \& Dynamic Power Supply Current \({ }^{(4)}\) \& \begin{tabular}{l}
\(V_{C C}=\) Max. \\
Outputs Open
\[
\begin{aligned}
\& \overline{O E}_{1}=\mathrm{OE}_{2}=\mathrm{GND} \\
\& \overline{\mathrm{MR}}=V_{\mathrm{CC}} \\
\& \mathrm{~S}_{0}=\mathrm{S}_{1}=V_{\mathrm{CC}} \\
\& \mathrm{DS}=\mathrm{DS}=\mathrm{GND} \\
\& \text { One Bit Toggling }
\end{aligned}
\] \\
\(50 \%\) Duty Cycle
\end{tabular} \& \[
\begin{aligned}
\& V_{\mathbb{I N}^{c}} \geq V_{\mathrm{HC}} \\
\& \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}}
\end{aligned}
\] \& - \& 0.15 \& 0.25 \& \[
\underset{\mathrm{MHz}}{\mathrm{~mA}}
\] \\
\hline \multirow[t]{2}{*}{\(\mathrm{I}_{\mathrm{c}}\)} \& \multirow[t]{2}{*}{Total Power Supply Current \({ }^{(6)}\)} \& \[
\begin{aligned}
\& V_{C C}=\text { Max. } \\
\& \text { Outputs Open } \\
\& f_{C P}=1.0 M H z \\
\& 50 \% \text { Duty } C y c l e \\
\& \overline{O E_{1}}=O E_{2}=G N D \\
\& M R=V_{C C} \\
\& S_{0}=S_{1}=V_{C C} \\
\& D S_{0}=D S_{7}=G G D \\
\& O n e ~ B i t ~ T o g g l i n g ~ \\
\& \text { at } f_{1}=5 M H z \\
\& 50 \% \text { Duty Cycle }
\end{aligned}
\] \& \[
\begin{aligned}
\& V_{V_{N}} \geq V_{H C} \\
\& V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\
\& (\mathrm{FCT})
\end{aligned}
\]
\[
\begin{aligned}
\& V_{\mathbb{I N}}=3.4 \mathrm{~V} \\
\& V_{\mathbb{I N}}=G N D
\end{aligned}
\] \& - \& 1.5

2.0 \& | 4.0 |
| :--- | \& \multirow[t]{2}{*}{mA} <br>

\hline \& \& | $V_{C C}=$ Max. |
| :--- |
| Outputs Open |
| $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ |
| 50\% Duty Cycle |
| $\overline{O E}_{1}=\overline{O E}_{2}=\mathrm{GND}$ |
| $\overline{M R}=V_{C C}$ |
| $S_{0}=S_{1}=V_{C C}$ |
| $\mathrm{DS}_{0}=\mathrm{DS}_{7}=\mathrm{GND}$ |
| Eight Bits Toggling |
| at $f_{i}=2.5 \mathrm{MHz}$ |
| 50\% Duty Cycle | \& \[

$$
\begin{aligned}
& V_{\mathrm{N}} \geq \mathrm{V}_{\mathrm{HC}} \\
& V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\
& \text { (FCT) }
\end{aligned}
$$
\]

$$
\begin{aligned}
& V_{\mathbb{I N}}=3.4 \mathrm{~V} \\
& V_{\mathbb{I N}}=G N D
\end{aligned}
$$ \& - \& 3.75

6.0 \& $7.8^{(5)}$
$16.8^{(5)}$ \& <br>
\hline
\end{tabular}

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{I N}=3.4 \mathrm{~V}\right.$; all other inputs at $\mathrm{V}_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{cc}}$ formula. These limits are guaranteed but not tested.
6. $I_{\mathrm{c}}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{i} N_{i}\right)$
$I_{c C}=$ Quiescent Current
$\Delta I_{C C}=$ Power Supply Current for a TTL High input $\left(N_{\mathbb{I N}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahert.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $C P$ | Clock Pulse Input (Active Edge Rising) |
| $\mathrm{DS}_{0}$ | Serial Data Input for Right Shift |
| $D S_{7}$ | Serial Data Input for Left Shift |
| $\mathrm{S}_{0}, S_{7}$ | Mode Select Inputs |
| $\overline{\mathrm{MR}}$ | Asynchronous Master Reset Input (Active LOW) |
| $\overline{\mathrm{OE}}, \overline{\mathrm{OE}}_{2}$ | 3-State Output Enable Inputs (Active LOW) |
| $1 / \mathrm{O}_{0}-\mathrm{I} / \mathrm{O}_{7}$ | Parallel Data Inputs or 3-State Parallel Outputs |
| $\mathrm{Q}_{0}, \mathrm{Q}_{7}$ | Serial Outputs |

## TRUTH TABLE

| INPUTS |  |  |  | RESPONSE |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{MR}}$ | $\mathrm{S}_{1}$ | $\mathrm{S}_{0}$ | CP |  |
| L | X | X | X | Asynchronous Reset $\mathrm{Q}_{0}-\mathrm{Q}_{7}=$ LOW |
| H | H | H | 」 | Parallel Load; I/O $\rightarrow \mathrm{Q}_{\mathrm{n}} \rightarrow \mathrm{Q}_{\mathrm{n}}$ |
| H | L | H | $\checkmark$ | Shift Right; $\mathrm{DS}_{0} \rightarrow \mathrm{Q}_{0}, \mathrm{Q}_{0} \rightarrow \mathrm{Q}_{1}$, etc. |
| H | H | L | $\checkmark$ | Shift Left; $\mathrm{DS}_{7} \rightarrow \mathrm{Q}_{7}, \mathrm{Q}_{7} \rightarrow \mathrm{Q}_{6}$, etc. |
| H | L | L | X | Hold |

$\mathrm{H}=\mathrm{HIGH}$ Voltage Level
$\mathrm{L}=$ LOW Voltage Level
$X=$ Don't Care

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT299 |  |  |  |  | IDT54/74FCT299A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \\ & \hline \end{aligned}$ | Propagation Delay CP to $\mathrm{Q}_{0}$ or $\mathrm{Q}_{7}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 7.0 | 2.5 | 10.0 | 2.5 | 14.0 | 5.0 | 2.5 | 7.2 | 2.5 | 9.5 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay CP to $1 / \mathrm{O}_{\mathrm{n}}$ |  | 6.0 | 2.5 | 12.0 | 2.5 | 12.0 | 5.0 | 2.5 | 7.2 | 2.5 | 9.5 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay $\overline{M R}$ to $Q_{0}$ or $Q_{7}$ |  | 7.0 | 2.5 | 10.0 | 2.5 | 10.5 | 5.0 | 2.5 | 7.2 | 2.5 | 9.5 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay MR to $I / \mathrm{O}_{\mathrm{n}}$ |  | 7.0 | 2.5 | 15.0 | 2.5 | 15.0 | 6.0 | 2.5 | 8.7 | 2.5 | 11.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{pZL}} \\ & \hline \end{aligned}$ | Output Enable Time $\overline{O E}$ to $I / O_{n}$ |  | 8.0 | 1.5 | 11.0 | 1.5 | 15.0 | 5.5 | 1.5 | 6.5 | 1.5 | 7.5 | ns |
| $\begin{aligned} & t_{\mathrm{PHZ}} \\ & t_{\mathrm{PLLZ}} \\ & \hline \end{aligned}$ | Output Disable Time $\overline{O E}$ to $I / O_{n}$ |  | 5.5 | 1.5 | 7.0 | 1.5 | 9.0 | 4.0 | 1.5 | 5.5 | 1.5 | 6.5 | ns |
| $t_{\text {su }}$ | Set-up Time HIGH or LOW $S_{0}$ or $S_{1}$ to CP |  | 2.0 | 8.5 | - | 8.5 | - | 2.5 | 4.0 | - | 5.0 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW $\mathrm{S}_{0}$ or $\mathrm{S}_{1}$ to CP |  | 0 | 0 | - | 0 | - | -1.5 | 0 | - | 0 | - | ns |
| $t_{\text {su }}$ | Set-up Time HIGH or LOW I/O ${ }_{n}$. $D S_{0}$ or $\mathrm{DS}_{7}$ to CP |  | 0.5 | 5.5 | - | 5.5 | - | 2.5 | 4.0 | - | 5.0 | - | ns |
| $t_{\text {H }}$ | Hold Time HIGH or LOW I/O $\mathrm{O}_{\mathrm{n}}$, $\mathrm{DS}_{0}$ or $\mathrm{DS}_{7}$ to CP |  | 0 | 2.0 | - | 2.0 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| ${ }^{\text {w }}$ w | CP Pulse Width HIGH or LOW |  | 7.0 | 7.0 | - | 7.0 | - | 4.0 | 5.0 | - | 6.0 | - | ns |
| ${ }^{\text {w }}$ | MR Pulse Width LOW |  | 7.0 | 7.0 | - | 7.0 | - | 4.0 | 5.0 | - | 6.0 | - | ns |
| $\mathrm{t}_{\text {REM }}$ | Recovery Time MR to CP |  | 7.0 | 7.0 | - | 7.0 | - | 4.0 | 5.0 | - | 6.0 | - | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION




## DESCRIPTION:

The IDT54/74FCT373 and IDT54/74FCT373A are 8-bit latches built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These octal latches have 3-state outputs and are intended for busoriented applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the set-up times is latched. Data appears on the bus when the Output Enable ( $\overline{O E}$ ) is LOW. When $\overline{O E}$ is HIGH, the bus output is in the high impedance state.

## FEATURES:

- IDT54/74FCT373 equivalent to FAST ${ }^{\text {TM }}$ speed; IDT54/74FCT373A 35\% faster than FAST ${ }^{\text {TM }}$
- Equivalent to FAST ${ }^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{\text {TM }}(5 \mu \mathrm{~A}$ max.)
- Octal transparent latch with enable
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87644 is listed on this function. Refer to Sction 2/page 2-4.


## PIN CONFIGURATIONS



DIP/SOIC/CERPACK TOP VIEW


## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\text {T }}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{VCC}_{\mathrm{C}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 H}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{1}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $I_{H}$ | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{C C}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| $1 / L$ | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| l l | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $\mathrm{V}_{0}=\mathrm{V}_{\mathrm{C}}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{0}=\mathrm{GND}$ | - | - | -10 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{Cc}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=M i n^{2} \\ & V_{\text {IN }}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C C}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MLL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\prime} \mathrm{L}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$, $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=M \text { in. } \\ & V_{V N}=V_{1 H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\text {OL }}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{IOL}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| $V_{H}$ | Input Hysteresis on Clock Only | - |  | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {l }} \mathrm{c}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M_{a x} . \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Power Supply Current Per TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{\mathrm{OE}}=\mathrm{GND}$ <br> $L E=V_{C C}$ <br> One Input Toggling <br> $50 \%$ Duty Cycle | $\begin{aligned} & V_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{MA/}}$ |
| $i_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. <br> Outputs Open <br> $f_{1}=10 \mathrm{MHz}$, <br> 50\% Duty Cycle <br> $\overline{O E}=G N D$ <br> $L E=V_{C C}$ <br> One Bit Toggling | $\begin{aligned} & V_{I N} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \\ & \text { (FCT) } \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 1.8 | 5.0 |  |
|  |  | $V_{C C}=$ Max. <br> Outputs Open <br> $\mathrm{f}_{1}=2.5 \mathrm{MHz}$ <br> 50\% Duty Cycle <br> $\overline{O E}=G N D$ <br> $L E=V_{C C}$ <br> Eight Bits Toggling | $\begin{aligned} & V_{V_{N}} \geq V_{H C} \\ & V_{I N} \leq V_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND .
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{cc}}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$l_{\text {cc }}=$ Quiescent Current
$\Delta^{\prime}{ }_{\mathrm{CC}}=$ Power Supply Current for a TTL High Input $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$\mathrm{N}_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahert.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{0}-D_{7}$ | Data Inputs |
| LE | Latch Enables Input (Active HIGH) |
| $\overline{O E}$ | Output Enables Input (Active LOW) |
| $O_{0}-O_{7}$ | 3-State Latch Outputs |

TRUTH TABLE

| INPUTS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: |
| $D_{\boldsymbol{n}}$ | $L E$ | $\overline{O E}$ | $O_{n}$ |
| $H$ | $H$ | $L$ | $H$ |
| $L$ | $H$ | $L$ | $L$ |
| $X$ | $X$ | $H$ | $Z$ |

$H=H I G H$ Voltage Level
L = LOW Voltage Level
X = Don't Care
$Z=$ HIGH Impedance

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT373 |  |  |  |  | IDT54/74FCT373A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN( ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $D_{n}$ to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 5.0 | 1.5 | 8.0 | 1.5 | 8.5 | 4.0 | 1.5 | 5.2 | 1.5 | 5.6 | ns |
| $\begin{aligned} & t_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time |  | 7.0 | 1.5 | 12.0 | 1.5 | 13.5 | 5.5 | 1.5 | 6.5 | 1.5 | 7.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time |  | 6.0 | 1.5 | 7.5 | 1.5 | 10.0 | 4.0 | 1.5 | 5.5 | 1.5 | 6.5 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHLL}} \end{aligned}$ | Propagation Delay LE to $\mathrm{O}_{\mathrm{n}}$ |  | 9.0 | 2.0 | 13.0 | 2.0 | 15.0 | 7.0 | 2.0 | 8.5 | 2.0 | 9.8 | ns |
| $t_{\text {su }}$ | Set-up Time HIGH or LOW $\mathrm{D}_{\mathrm{n}}$ to LE |  | 1.0 | 2.0 | - | 2.0 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| ${ }^{\text {t }}$ H | Hold Time HIGH or LOW $D_{n}$ to LE |  | 1.0 | 1.5 | - | 1.5 | - | 1.0 | 1.5 | - | 1.5 | - | ns |
| ${ }^{\text {t }}$ w | LE Pulse Width HIGH or LOW |  | 5.0 | 6.0 | - | 6.0 | - | 4.0 | 5.0 | - | 6.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION


Integrated Device Technology. Inc.

> FAST CMOS OCTAL D REGISTER (3-STATE)

# IDT54/74FCT374 IDT54/74FCT374A 

## FEATURES:

- IDT54/74FCT374 equivalent to FAST ${ }^{\text {TM }}$ speed; IDT54/74FCT374A 35\% faster than FAST ${ }^{\text {TM }}$
- Equivalent to FAST ${ }^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- $\mathrm{l}_{\mathrm{ol}}=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than $\mathrm{FAST}^{\mathrm{TM}}(5 \mu \mathrm{~A}$ max.)
- Positive, edge-triggered Master/Slave, D-type flip-flops
- Buffered common clock and buffered common three-state control
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87628 is listed on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT54/74FCT374 and IDT54/74FCT374A are 8-bit registers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These registers consist of eight D-type flip-flops with a buffered common clock and buffered 3 -state output control. When the output enable ( $\overline{O E}$ ) input is LOW, the eight outputs are enabled. When the $\overline{O E}$ input is HIGH, the outputs are in the three-state conditions.

Input data meeting the set-up and hold time requirements of the D inputs is transferred to the O outputs on the LOW-to-HIGH transition of the clock input.

## PIN CONFIGURATIONS



FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| l OUT | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | (1) | CONDITIONS | TYP. | MAX. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

## NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {ll }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | $V$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{c c}=$ Max. | $V_{1}=V_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| IL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $V_{1}=G N D$ | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{Cc}}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $V_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $V_{0}=$ GND | - | - | -10 |  |
| $V_{\text {IK }}$ | Clamp Diode Voitage | $V_{\text {cc }}=$ Min., $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=M a x \cdot{ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, l_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $V_{H C}$ | Vec | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM ${ }^{\text {L }}$. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, l_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{I}_{\mathrm{LL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{IOL}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{IOL}=48 \mathrm{~mA} \mathrm{COM}{ }^{\circ}$. | - | 0.3 | 0.5 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clock Only | - |  | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N} \geq V_{H C} V_{I N} \leq V_{L C} \\ & f_{C P}=f_{\mathrm{I}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Max} . \\ & V_{\mathrm{iN}}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\text {CCD }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=M a x$. Outputs Open $\overline{\mathrm{OE}}=\mathrm{GND}$ One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{V_{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ |
| Ic | Total Power Supply Current ${ }^{(6)}$ | $V_{C c}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ 50\% Duty Cycle $\overline{\mathrm{O}}=\mathrm{GND}$ One Bit Toggling at $f_{1}=5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & (F C T) \\ & \hline \end{aligned}$ | - | 1.5 <br> 2.0 | 4.0 <br> 6.0 | mA |
|  |  | $V_{c c}=$ Max. <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ <br> $50 \%$ Duty Cycle <br> $\overline{\mathrm{O}}=\mathrm{GND}$ <br> Eight Bits Toggling <br> at $f_{1}=2.5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathrm{IN}_{\mathrm{N}}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathbb{I N}}=\mathrm{GND} \end{aligned}$ | - | 3.75 <br> 6.0 | $7.8{ }^{(5)}$ $16.8^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per $T L$ driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{C C}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=l_{\text {Quiescent }}+I_{\text {inputs }}+I_{\text {dYnamic }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c c}=$ Quiescent Current
$\Delta^{\prime}{ }_{\mathrm{CC}}=$ Power Supply Current for a TTL High Input $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$\mathrm{f}_{\mathrm{i}}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahert.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{1}$ | The D flip-flop data inputs. <br> Clock Pulse for the register. Enters data on the <br> LOW-to-HIGH transition. |
| $\mathrm{O}_{1}$ | The register three-state outputs. <br> $\overline{O E}$Output Control. An active-LOW three-state control <br> used to enable the outputs. A HIGH level input <br> forces the outputs to the high impedance (off) <br> state. |

TRUTH TABLE

| FUNCTION | INPUTS |  |  | OUTPUTS | INTERNAL |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathrm{OE}}$ | CLOCK | $\mathrm{D}_{1}$ | 0 | $\overline{\mathbf{Q}}_{1}$ |
| $\mathrm{Hi}-\mathrm{Z}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & z \\ & z \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ |
| LOAD REGISTER | L L $H$ $H$ | $\sqrt{2}$ | L H L $H$ | L H Z Z | $\begin{aligned} & H \\ & L \\ & H \\ & L \end{aligned}$ |

$H=$ HIGH
$L=$ LOW
$\mathrm{X}=$ Don't Care
$Z=$ High Impedance
$\rightarrow$ LOW-to-HIGH transition
NO $=$ No Change

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{\text {(1) }}$ | IDT54/74FCT374 |  |  |  |  | IDT54/74FCT374A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathbf{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 6.6 | 2.0 | 10.0 | 2.0 | 11.0 | 4.5 | 2.0 | 6.5 | 2.0 | 7.2 | ns |
| $\begin{aligned} & t_{\mathrm{pZH}} \\ & t_{\mathrm{PZLZ}} \end{aligned}$ | Output Enable Time |  | 9.0 | 1.5 | 12.5 | 1.5 | 14.0 | 5.5 | 1.5 | 6.5 | 1.5 | 7.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time |  | 6.0 | 1.5 | 8.0 | 1.5 | 8.0 | 4.0 | 1.5 | 5.5 | 1.5 | 6.5 | ns |
| $\mathrm{t}_{\text {su }}$ | Set-up Time HIGH or LOW $D_{n}$ to CP |  | 1.0 | 2.0 | - | 2.5 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW $\mathrm{D}_{\mathrm{n}}$ to CP |  | 0.5 | 2.0 | - | 2.0 | - | 0.5 | 1.5 | - | 1.5 | - | ns |
| ${ }^{\text {tw }}$ | CP Pulse Width HIGH or LOW |  | 4.0 | 7.0 | - | 7.0 | - | 4.0 | 5.0 | - | 6.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION




FAST CMOS
IDT54/74FCT377 OCTAL D FLIP-FLOP WITH CLOCK ENABLE

## FEATURES:

- IDT54/74FCT377 equivalent to FAST $^{\text {TM }}$ speed; IDT54/74FCT377A 45\% faster than FAST ${ }^{\text {TM }}$
- Equivalent to FAST ${ }^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- $\mathrm{l}_{\mathrm{LL}}=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{\text {TM }}$ ( $5 \mu \mathrm{~A}$ max.)
- Octal D flip-flop with clock enable
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing\# 5962-87627 is pending listing on this function. Refer to Section 2/page 2-4.


## DESCRIPTION:

The IDT54/74FCT377 and IDT54/74FCT377A are octal D flipflops built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The IDT54/74AFCT377 and IDT54/74FCT377A have eight edge-triggered, D-type flip-flops with individual D inputs and $O$ outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one set-up time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's O output. The $\overline{\mathrm{CE}}$ input must be stable only one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.

## PIN CONFIGURATIONS




LCC
TOP VIEW

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| loút | DC Output Current | 120 | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \dot{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathrm{iN}}=0 \mathrm{~V}$ | 6 | 10 | $\mathrm{p}^{\mathrm{F}}$ |
| $\mathrm{C}_{\text {OUt }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 |  |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$V_{L C}=0.2 \mathrm{~V} ; V_{H C}=V_{C C}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; V_{C c}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP.(2) | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | $V$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | $V$ |
| $l_{1 H}$ | Input HIGH Current | $V_{C C}=M a x$. | $V_{1}=V_{C C}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| ILL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $V_{1}=$ GND | - | - | -5 |  |
| $\mathrm{l}_{\text {Oz }}$ | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $V_{0}=V_{c c}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $V_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{GND}$ | - | - | -10 |  |
| V IK | Clamp Diode Voltage | $V_{C C}=\operatorname{Min} ., I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=M a x \cdot{ }^{(3)}, V_{O}=\mathrm{GND}$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{C C}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{\text {cc }}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\prime}$. | 2.4 | 4.3 | - |  |
| $V_{O L}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | VLC | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $I_{\text {OL }}=300 \mu \mathrm{~A}$ | - | GND | V LC |  |
|  |  |  | $\mathrm{IOL}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \mathrm{COM}{ }^{\prime} \mathrm{L}$. | - | 0.3 | 0.5 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clock Only | - |  | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | min. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=\mathrm{f}_{\mathrm{I}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta I_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{i N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| 1 CCD | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open $\overline{C E}=\mathrm{GND}$ <br> One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\begin{gathered} \mathrm{MAF} \\ \mathrm{MHz} \end{gathered}$ |
| $\mathrm{I}_{\mathrm{C}}$ | Total Power Supply Current ${ }^{(6)}$ | $v_{c c}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ 50\% Duty Cycle $\mathrm{CE}=\mathrm{GND}$ <br> One Bit Toggling at $f_{1}=5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{V_{N}} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 2.0 | 6.0 |  |
|  |  | $V_{C C}=$ Max. <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=1.0 \mathrm{MHz}$ <br> 50\% Duty Cycle <br> $\overline{C E}=\mathrm{GND}$ <br> Eight Bits Toggling <br> at $f_{1}=2.5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{I N} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & (A H C T) \\ & \hline \end{aligned}$ | - | 3.75 | $7.8{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathrm{iN}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 6.0 | $16.8{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(\mathrm{V}_{\mathrm{N}}=3.4 \mathrm{~V}\right.$ ) all other inputs at $\mathrm{V}_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{C C}$ formula. These limits are guaranteed but not tested.
6. $I_{C}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{C C}=$ Quiescent Current
$\Delta^{\prime}{ }^{c c}=$ Power Supply Current for a TTL High Input $N_{\mathbb{N}}=3.4 \mathrm{~V}$ )
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{i}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{0}-D_{7}$ | Data Inputs |
| $\overline{C E}$ | Clock Enable (Active LOW) |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Data Outputs |
| $C P$ | Clock Pulse Input |

TRUTH TABLE

| OPERATING MODE | INPUTS |  |  | OUTPUTS |
| :---: | :---: | :---: | :---: | :---: |
|  | CP | $\overline{\mathrm{CE}}$ | D | O |
| Load "1" | $\dagger$ | I | h | H |
| Load " 0 " | $\dagger$ | I | I | L |
| Hold (Do Nothing) | $\dagger$ | h | X | No Change |
| X | H | X | No Change |  |

[^21]
## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT377 |  |  |  |  | IDT54/74FCT377A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\text { TYP. }{ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN(2) | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHLL }} \\ & \hline \end{aligned}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 7.0 | 2.0 | 13.0 | 2.0 | 15.0 | 5.0 | 2.0 | 7.2 | 2.0 | 8.3 | ns |
| $t_{\text {su }}$ | Set-up Time HIGH or LOW $\mathrm{D}_{n}$ to CP |  | 1.0 | 2.5 | - | 3.0 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| $t_{H}$ | $\begin{gathered} \text { Hold Time } \\ \text { HIGH or LOW } \\ D_{\mathrm{n}} \text { to } \mathrm{CP} \end{gathered}$ |  | 1.0 | 2.0 | - | 2.5 | - | 1.0 | 1.5 | - | 1.5 | - | ns |
| $t_{\text {su }}$ | Set-up Time HIGH or LOW CE to CP |  | 1.5 | 3.0 | - | 3.0 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| ${ }^{\text {t }} \mathrm{H}$ | Hold Time HIGH or LOW CE to CP |  | 3.0 | 4.0 | - | 5.0 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| ${ }^{\text {t }}$ w | Clock Pulse Width, LOW |  | 4.0 | 7.0 | - | 7.0 | - | 4.0 | 6.0 | - | 7.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $V_{c c}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION




## FEATURES:

- IDT54/74FCT399 equivalent to FAST $^{\text {TM }}$ speed; IDT54/74FCT399A $30 \%$ faster than FAST ${ }^{\text {TM }}$
- Equivalent to FAST ${ }^{\text {TM }}$ pinout/function and output drive over full temperature and voltage supply extremes
- $\mathrm{lol}^{2}=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Available in 16 -pin DIP and SOIC, and 20-pin LCC
- Military product compliant to MIL-STD-883, Class B
- Product available in Radiation Tolerant and Enhanced versions


## DESCRIPTION:

Both these devices are high-speed quad dual-port registers. They select four bits of data from either of two sources (Ports) under control of a common Select input (S). The selected data is transferred to a 4-bit output register synchronous with the LOW-to-HIGH transition of the Clock input (CP). The 4-bit D-type output register is fully edge-triggered. The Data inputs ( $\mathrm{lox}_{\mathrm{x}}, \mathrm{l}_{1 \mathrm{x}}$ ) and Select input (S) must be stable only one set-up time prior to, and hold time after, the LOW-to-HIGH transition of the Clock input for predictable operation.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATIONS



DIP/SOIC/CERPACK TOP VIEW

## LOGIC SYMBOL




LCC
TOP VIEW

PIN DESCRIPTION

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $S$ | Common Select Input |
| $C P$ | Clock Pulse Input (Active Rising Edge) |
| $I_{O A}-I_{O D}$ | Data Inputs from Source 0 |
| $I_{1 A}-I_{1 D}$ | Data Inputs from Source 1 |
| $Q_{A}-Q_{D}$ | Register True Outputs |

## FUNCTIONAL TABLE

| INPUTS |  |  | OUTPUTS |
| :---: | :---: | :---: | :---: |
| $\mathbf{S}$ | $\mathrm{I}_{\mathbf{0}}$ | $\mathrm{I}_{\mathbf{1}}$ | Q |
| I | I | X | L |
| I | h | X | H |
| h | X | I | L |
| h | X | h | H |

$H=$ HIGH Voltage Level
L = LOW Voltage Level
$h=$ HIGH Voltage Level one set-up time prior to the LOW-to-HIGH clock transition
I = LOW Voltage Level one set-up time prior to the LOW-to-HIGH clock transition
$X=$ Immateria!

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1+}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=$ Max. | $v_{1}=v_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $v_{1}=2.7 v$ | - | - | $5^{(4)}$ |  |
| 112 | Input LOW Current |  | $\mathrm{v}_{\mathrm{t}}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{v}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| $\mathrm{V}_{\text {IK }}$ | Clamp Diode Voltage | $\mathrm{V}_{\text {CC }}=$ Min., $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=M a x .{ }^{(3)}, V_{0}=G N D$ |  | -60 | -120 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$, $\mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{\mathbb{H}} \text { or } V_{\mathrm{LL}} \end{aligned}$ | $\mathrm{IOH}^{\mathrm{O}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{6}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MLL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.3 | - |  |
| $v_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | VLC | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathrm{IN}}=V_{I H} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{loL}=300 \mu \mathrm{~A}$ | - | GND | VLC |  |
|  |  |  | $\mathrm{loL}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{loL}=48 \mathrm{~mA}$ COM ${ }^{\prime}$. | - | 0.3 | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(7)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {cc }}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{c c}=\text { Max. } \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| leco | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{I_{N}} \geq V_{H C} \\ & V_{V_{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
| 1 c | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ <br> 50\% Duty Cycle <br> One Input Toggling <br> at $f_{1}=5 \mathrm{MHz}$ <br> 50\% Duty Cycle <br> S = Steady State | $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}}$ <br> $\mathrm{V}_{\mathrm{N}} \leq \mathrm{V}_{\text {LC }}$ <br> (FCT) $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}} \text { or } \end{aligned}$ | - | 1.5 <br> 2.0 | 4.0 6.0 | mA |
|  |  | $V_{C c}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ 50\% Duty Cycle Four Inputs Toggling at $f_{1}=5 \mathrm{MHz}$ 50\% Duty Cycle S = Steady State | $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}}$ <br> $\mathrm{V}_{\mathrm{iN}} \leq \mathrm{V}_{\mathrm{LC}}$ <br> (FCT) $\begin{aligned} & V_{\mathrm{IN}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 3.75 | 7.75 ${ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $N_{\mathbb{I N}}=3.4 V$; all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{cc}}$ formula. These limits are guaranteed but not tested.
6. $I_{C}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{i} N_{i}\right)$
$I_{C C}=$ Quiescent Current
$\Delta^{\prime}{ }_{c c}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{i}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITIONS ${ }^{(1)}$ | IDT54FCT399 |  |  |  |  | IDT54FCT399A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHLL }} \end{aligned}$ | Propagation Delay CP to Q or $\overline{\mathrm{Q}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 6.8 | 3.0 | 10.0 | 3.0 | 11.5 | 4.0 | 2.5 | 7.0 | 2.5 | 7.5 | ns |
| ${ }^{\text {t }}$ U | Set-Up Time HIGH or LOW $I_{n}$ to CP |  | 3.0 | 3.0 | - | 4.5 | - | 2.5 | 2.5 | - | 2.5 | - | ns |
| ${ }^{\text {t }}$ H | Hold Time HIGH or LOW $\mathrm{I}_{\mathrm{n}}$ to CP |  | 1.0 | 1.0 | - | 1.5 | - | 1.0 | 1.0 | - | 1.0 | - | ns |
| ${ }^{\text {t }}$ Su | Set-Up Time HIGH or LOW S to CP |  | - | 8.5 | - | 9.5 | - | - | 6.0 | - | 6.0 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW $S$ to CP |  | - | 0 | - | 0 | - | - | 0 | - | 0 | - | ns |
| $t_{w}$ | CP Pulse Width, HIGH or LOW ${ }^{(4)}$ |  | - | 5.0 | - | 7.0 | - | - | 5.0 | - | 6.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ and $+25^{\circ} \mathrm{C}$ ambient and maximum loading.
4. This parameter is guaranteed but not tested.

## ORDERING INFORMATION



## FAST CMOS 8-BIT IDENTITY COMPARATOR <br> IDT54/74FCT521 IDT54/74FCT521A IDT54/74FCT521B

## DESCRIPTION:

The IDT54/74FCT521/A/B are 8-bit identity comparators built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The devices compare two words of up to eight bits each and provide a LOW output when the two words match bit for bit. The expansion input $T_{A}=B$ also serves as an active LOW enable input.

## FEATURES:

- IDT54/74FCT521 15.0ns max. propagation delay; IDT54/74FCT521A 9.3ns max. propagation delay IDT54/74FCT521B 7.3ns max. propagation delay
- Equivalent to $\mathrm{FAST}^{\text {M }}$ output drive over full temperature and voltage supply extremes
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ( $5 \mu \mathrm{~A}$ max.)
- 8-bit identity comparator
- Product available in Radiation Tolerant and Enhanced versions
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## PIN CONFIGURATIONS



DIP/SOIC/CERPACK
TOP VIEW


が
LCC
TOP VIEW

FUNCTIONAL BLOCK DIAGRAM


## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| V | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| lout | DC Output Current | 120 | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{t}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |  |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

## NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | v |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=$ Max. | $V_{1}=v_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | 5(4) |  |
| IL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5(4) |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5. |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}{ }^{(3)}, \mathrm{V}_{\mathrm{O}}=$ GND |  | -60 | -120 |  | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathrm{LL}} \end{aligned}$ | $\mathrm{b}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C C}$ | - |  |
|  |  |  | $\mathrm{b}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{b}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $v_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{H} \text { or } V_{L L} \end{aligned}$ | $b l=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{bLL}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{bL}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & V_{V_{N} \geq V_{H C} ;} V_{\mathbb{I N}} \leq V_{L C} \\ & f_{I}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta \mathrm{cc}$ | Power Supply Current Per TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
| $I_{C}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=M a x .$ <br> Outputs Open $f_{1}=10 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}}(\mathrm{FCT}) \end{aligned}$ | - | 1.5 | $4.0{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{GND} \end{aligned}$ | - | 1.8 | $4.8{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{cc}}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=l_{\text {Quiescent }}+I_{\text {Inputs }}+I_{\text {DYNAMic }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f N_{1}\right)$
$I_{\mathrm{cc}}=$ Quiescent Current
$\Delta^{\prime}{ }^{\prime}{ }^{c c}=$ Power Supply Current for a TTL High Input $\left(V_{I N}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$\mathbf{t}_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $A_{0}-A_{7}$ | Word A Inputs |
| $B_{0}-B_{7}$ | Word $B$ Inputs |
| $\bar{I}_{A}=B$ | Expansion or Enable Input (Active LOW) |
| $O_{A}=B$ | Identity Output (Active LOW) |

TRUTH TABLE

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| $\bar{T}_{A=B}$ | $A, B$ | $\overline{\mathbf{O}}_{A=B}$ |
| $L$ | $A=B^{*}$ | $\mathbf{L}$ |
| $L$ | $A \neq B$ | $H$ |
| $H$ | $A=B^{*}$ | $H$ |
| $H$ | $A \neq B$ | $H$ |

$$
\begin{aligned}
& H=H I G H \text { Voltage Level } \\
& L=L O W \text { Voltage Level } \\
& { }^{*} A_{0}=B_{0}, A_{1}=B_{1}, A_{2}=B_{2}, \text { etc. } .
\end{aligned}
$$

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT521 |  |  |  |  | IDT54/74FCT521A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN( ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\text {PHL }} \end{aligned}$ | Propagation Delay $A_{n}$ or $B_{n}$ to $\mathrm{D}_{\mathrm{A}}=\mathrm{B}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 7.0 | 1.5 | 11.0 | 1.5 | 15.0 | 5.5 | 1.5 | 7.2 | 1.5 | 9.5 | ns |
| $\begin{aligned} & \mathbf{t}_{\text {PLH }} \\ & \mathbf{t}_{\text {PHL }} \end{aligned}$ | Propagation Delay $\mathrm{T}_{\mathrm{A}=\mathrm{B}} \text { to } \overline{\mathrm{O}}_{\mathrm{A}}=\mathrm{B}$ |  | 5.0 | 1.5 | 10.0 | 1.5 | 9.0 | 4.4 | 1.5 | 6.0 | 1.5 | 7.8 | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE (CONTINUED)

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT521B |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COM'L. |  | MIL- ${ }^{\text {a }}$ |  |  |
|  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation Delay $A_{n}$ or $B_{n}$ to $\sigma_{A=B}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{\mathrm{L}}=500 \Omega \end{aligned}$ | 1.5 | -5.5. | $1.5$ | 7.3 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $\bar{T}_{A}=B \text { to } \bar{O}_{A}=B$ |  | 1.5. | 4.6 | 1.5 | 6.0 | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial
MIL-STD-883, Class B
Plastic DIP
CERDIP
CERPACK
Leadless Chip Carrier Small Outline IC

8-Bit Comparator
Fast 8-Bit Comparator Very Fast 8 -Bit Comparator
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## FEATURES:

- IDT54/74FCT533 10.0ns max. clock to output; IDT54/74FCT533A 5.2ns max. clock to output
- Equivalent to $\mathrm{FAST}^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{\text {TM }}$ ( $5 \mu \mathrm{~A}$ max.)
- Octal transparent latch with 3-state output
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT533 and IDT54/74FCT533A are octal transparent latches built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The IDT54/74FCT533 and IDT54/74FCT533A consist of eight latches with 3 -state outputs for bus organized system applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the set-up times is latched. Data appears on the bus when the Output Enable ( $\overline{O E}$ ) is LOW. When $\overline{O E}$ is HIGH, the bus output is in the high impedance state.

## PIN CONFIGURATIONS



DIP/SOIC/CERPACK TOP VIEW


LCC
TOP VIEW

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | (1) | CONDITIONS | TYP. | MAX. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | $v$ |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.3 | V |
| $I_{H}$ | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{Cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| $1 / L$ | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $V_{1}=$ GND | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $V_{0}=V_{c c}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $V_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $V_{0}=G N D$ | - | - | -10 |  |
| $\mathrm{V}_{\text {ik }}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | $\checkmark$ |
| los | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}, V_{0}=G N D$ |  | -60 | -120 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voitage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{H H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, 1_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{\text {CC }}=M i n . \\ & V_{\text {IN }}=V_{\text {iH }} \text { or } V_{\text {IL }} \end{aligned}$ | $\mathrm{IOL}^{\text {a }}$ 300 A | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{IOL}^{\text {a }}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{IOL}^{\prime}=48 \mathrm{~mA} \mathrm{COM}{ }^{\prime}$. | - | 0.3 | 0.5 |  |
| $V_{H}$ | Input Hysteresis on Clock Only |  | - | - | 200 | - | mV |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline SYMBOL \& PARAMETER \& \multicolumn{2}{|c|}{TEST CONDITIONS \({ }^{(1)}\)} \& MIN. \& TYP. \({ }^{(2)}\) \& MAX. \& UNIT \\
\hline \(\mathrm{I}_{\mathrm{CC}}\) \& Quiescent Power Supply Current \& \multicolumn{2}{|l|}{\[
\begin{aligned}
\& V_{C C}=\text { Max. } \\
\& V_{\mathbb{I N}} \geq V_{H C} ; V_{\mathbb{N}} \leq V_{L C} \\
\& f_{i}=0
\end{aligned}
\]} \& - \& 0.001 \& 1.5 \& mA \\
\hline \(\Delta l_{\text {cc }}\) \& Power Supply Current Per TTL Inputs HIGH \& \multicolumn{2}{|l|}{\[
\begin{aligned}
\& V_{\mathrm{CC}}=\mathrm{Max} . \\
\& \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}^{(3)}
\end{aligned}
\]} \& - \& 0.5 \& 2.0 \& mA \\
\hline \(I_{\text {cco }}\) \& Dynamic Power Supply Current \({ }^{(4)}\) \& \begin{tabular}{l}
\(V_{C C}=\) Max. \\
Outputs Open \\
\(\overline{O E}=G N D\) \\
\(L E=V_{C c}\) \\
One Input Toggling \\
50\% Duty Cycle
\end{tabular} \& \[
\begin{aligned}
\& \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\
\& \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}}
\end{aligned}
\] \& - \& 0.15 \& 0.25 \& \[
\underset{\mathrm{MHz}}{\mathrm{mAl}}
\] \\
\hline \multirow[b]{2}{*}{1 c} \& \multirow[b]{2}{*}{Total Power Supply Current \({ }^{(6)}\)} \& \begin{tabular}{l}
\(V_{C C}=\) Max. Outputs Open \(f_{1}=10 \mathrm{MHz}\), \\
50\% Duty Cycle
\[
\overline{O E}=\mathrm{GND}
\] \\
\(L E=V_{C C}\) \\
One Bit Toggling
\end{tabular} \& \[
\begin{aligned}
\& V_{\mathbb{N}} \geq V_{H C} \\
\& V_{\mathbb{N}} \leq V_{L C}(F C T)
\end{aligned}
\]
\[
\begin{aligned}
\& V_{\mathbb{N}}=3.4 V \\
\& V_{\mathbb{N}}=G N D
\end{aligned}
\] \& - \& 1.5
1.8 \& \begin{tabular}{l}
4.0 \\
\hline
\end{tabular} \& \multirow[b]{2}{*}{mA} \\
\hline \& \& \[
\begin{aligned}
\& \hline V_{C C}=M a x . \\
\& O u t p u t s ~ O p e n \\
\& f_{1}=2.5 \mathrm{MHz} \\
\& 50 \% \text { Duty } C y c l e \\
\& O E=G N D \\
\& L E=V_{C C} \\
\& \text { Eight Bits Toggling }
\end{aligned}
\] \& \[
\begin{aligned}
\& V_{i N} \geq V_{H C} \\
\& V_{N} \leq V_{L C}(F C T)
\end{aligned}
\]
\[
\begin{aligned}
\& V_{\mathrm{N}}=3.4 \mathrm{~V} \\
\& \mathrm{~V}_{\mathrm{N}}=\mathrm{GND}
\end{aligned}
\] \& \begin{tabular}{l}
- \\
\hline
\end{tabular} \& 3.0

5.0 \& $6.5{ }^{(5)}$
14.5 \& <br>
\hline
\end{tabular}

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{I N}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the I CC formula. These limits are guaranteed but not tested.
6. $I_{c}=l_{\text {Quiescent }}+I_{\text {inputs }}+I_{\text {dYnamic }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c C}=$ Quiescent Current
$\Delta l_{C C}=$ Power Supply Current for a $T L$ High Input $\left(V_{I N}=3.4 V\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{i}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahert.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{0}-D_{7}$ | Data Inputs |
| LE | Latch Enable Input (Active HIGH) |
| $\overline{O E}$ | Output Enable Input (Active LOW) |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Complementary 3-State Outputs |

TRUTH TABLE

| INPUTS |  | OUTPUTS $^{\prime 2}$ |  |
| :---: | :---: | :---: | :---: |
| $D_{\boldsymbol{n}}$ | LE | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{O}}_{\mathrm{n}}$ |
| $H$ | H | L | L |
| L | H | L | H |
| X | X | H | Z |

[^22]
## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT533 |  |  |  |  | IDT54/74FCT533A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \\ & \hline \end{aligned}$ | Propagation Delay $D_{n}$ to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 6.0 | 1.5 | 10.0 | 1.5 | 12.0 | 4.0 | 1.5 | 5.2 | 1.5 | 5.6 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay LE to $\mathrm{O}_{\mathrm{n}}$ |  | 9.0 | 2.0 | 13.0 | 2.0 | 14.0 | 7.0 | 2.0 | 8.5 | 2.0 | 9.8 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pzH}} \\ & t_{0} \end{aligned}$ | Output Enable Time |  | 8.0 | 1.5 | 11.0 | 1.5 | 12.5 | 5.5 | 1.5 | 6.5 | 1.5 | 7.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time |  | 6.0 | 1.5 | 7.0 | 1.5 | 8.5 | 4.0 | 1.5 | 5.5 | 1.5 | 6.5 | ns |
| $t_{\text {su }}$ | Set-up Time HIGH or LOW $\mathrm{D}_{\mathrm{n}}$ to LE |  | 1.0 | 2.0 | - | 2.0 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| ${ }^{\text {t }}$ | Hold Time HIGH or LOW $D_{n}$ to LE |  | 1.0 | 1.5 | - | 1.5 | - | 1.0 | 1.5 | - | 1.5 | - | ns |
| $t_{w}$ | LE Pulse Width HIGH or LOW |  | 5.0 | 6.0 | - | 6.0 | - | 4.0 | 5.0 | - | 6.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION




## (3-STATE)

## FEATURES:

- IDT54/74FCT534 10.Ons max. clock to output; IDT54/74FCT534A 6.5ns max. clock to output
- Equivalent to FAST ${ }^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{\text {TM }}$ ( $5 \mu \mathrm{~A}$ max.)
- Octal D flip-flop with 3-state output
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT534 and IDT54/74FCT534A are octal D-type flip-flops built using IDT's advanced CEMOS ${ }^{\text {™ }}$, a dual metal CMOS technology. The IDT54/74FCT534 and IDT54/74FCT534A are high-speed, low-power octal D-type flip-flops featuring separate D-type inputs for each flip-flop and 3-state outputs for busoriented applications. A buffered Clock (CP) and Output Enable $(\overline{O E})$ are common to all flip-flops.

## PIN CONFIGURATIONS



DIP/SOIC/CERPACK TOP VIEW


## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

## NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{C}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP( ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{1}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $1_{1 H}$ | Input HIGH Current | $V_{C C}=$ Max. | $V_{1}=V_{C C}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| $1 / 2$ | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $V_{0}=V_{C C}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $V_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $V_{0}=$ GND | - | - | -10 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | $v$ |
| los | Short Circuit Current | $V_{C C}=M a x .{ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathrm{IN}}=V_{\mathrm{IH}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{IOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | Vec | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\text {L }}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\text {IN }}=V_{I H} \text { or } V_{\text {IL }} \end{aligned}$ | $\mathrm{I}_{\text {OL }}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{IOL}^{\text {a }}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{IOL}=48 \mathrm{~mA} \mathrm{COM}{ }^{\prime}$. | - | 0.3 | 0.5 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clock Only |  | - | - | 200 | - | mV |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x \\ & V_{V_{N}} \geq V_{H C} ; V_{I N} \leq V_{\mathrm{LC}} \\ & f_{C P}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Power Supply Current Per TTL Inputs HIGH | $\begin{aligned} & V_{\mathrm{cc}}=\operatorname{Max} . \\ & V_{\text {iN }}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open $\overline{O E}=G N D$ <br> One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\begin{gathered} \mathrm{mHz} \\ \mathrm{MHz} \end{gathered}$ |
| $\mathrm{Ic}^{\text {c }}$ | Total Power Supply Current ${ }^{(6)}$ | $v_{C C}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$, 50\% Duty Cycle $\overline{\mathrm{OE}}=\mathrm{GND}$ One Bit Toggling at $\mathrm{f}_{1}=5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & (F C T) \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{N}}=\mathrm{or} \\ & =\mathrm{GND} \end{aligned}$ | - | 2.0 | 6.0 |  |
|  |  | $v_{c C}=$ Max. <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$. <br> 50\% Duty Cycle <br> $\overline{\mathrm{OE}}=\mathrm{GND}$ <br> Eight Bits Toggling <br> at $\mathrm{f}_{\mathrm{I}}=2.5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} \\ & V_{I N} \leq V_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 3.75 | $7.8{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{N}}=\mathrm{GN} \end{aligned}$ | - | 6.0 | $16.8{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right.$ ) all other inputs at $V_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{\text {cC }}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {OUIESCENT }}+I_{\text {INPUTs }}+I_{\text {DYNAMic }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{\mathrm{CC}}=$ Quiescent Current
$\Delta_{C C}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{0}-D_{7}$ | Data Inputs |
| $C P$ | Clock Pulse Input (Active Rising Edge) |
| $O E$ | 3-State Output Enable Input (Active LOW) |
| $O_{0}-O_{7}$ | Complementary 3-State Outputs |

TRUTH TABLE

| FUNCTION | INPUTS |  |  | OUTPUTS | INTERNAL |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{O E}$ | CP | $\mathrm{D}_{1}$ | $\bar{O}_{1}$ | Q |
| $\mathrm{Hi}-\mathrm{Z}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\stackrel{\mathrm{L}}{\mathrm{H}}$ | $\underset{\mathrm{X}}{\mathrm{X}}$ | $\begin{aligned} & z \\ & z \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ |
| LOAD REGISTER | L L H H | $\underset{\sim}{-}$ | L H L $H$ | $H$ $L$ $Z$ $Z$ $Z$ | $L$ $H$ $L$ $H$ |
| $\mathrm{H}=\mathrm{HIGH}$ |  |  |  |  |  |
| L = LOW |  |  |  |  |  |
| $\mathrm{X}=$ Don't Care |  |  |  |  |  |
| $z=$ High Impedance |  |  |  |  |  |
| $\sim^{-}=$LOW-to-HIGH transition |  |  |  |  |  |
| NC = No Change |  |  |  |  |  |

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT534 |  |  |  |  | IDT54/74FCT534A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | Min. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 6.5 | 1.5 | 10.0 | 1.5 | 11.0 | 4.5 | 1.5 | 6.5 | 1.5 | 7.2 | ns |
| $\begin{aligned} & t_{\mathrm{PZH}} \\ & t_{\mathrm{P}} \end{aligned}$ | Output Enable Time |  | 9.0 | 1.5 | 12.5 | 1.5 | 14.0 | 5.5 | 1.5 | 6.5 | 1.5 | 7.5 | ns |
| $\begin{aligned} & t_{\mathrm{pHZ}} \\ & \mathrm{t}_{\mathrm{pLZ}} \end{aligned}$ | Output Disable Time |  | 6.0 | 1.5 | 8.0 | 1.5 | 8.0 | 4.0 | 1.5 | 5.5 | 1.5 | 6.5 | ns |
| $t_{\text {su }}$ | Set-up Time HIGH or LOW $D_{n}$ to CP |  | 1.0 | 2.0 | - | 2.5 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| $t_{\text {H }}$ | Hold Time HIGH or LOW $D_{n}$ to CP |  | 0.5 | 1.5 | - | 1.5 | - | 1.0 | 1.5 | - | 1.5 | - | ns |
| ${ }^{\text {w }}$ w | CP Pulse Width HIGH or LOW |  | 4.0 | 7.0 | - | 7.0 | - | 4.0 | 5.0 | - | 6.0 | - | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



FAST CMOS
PRELIMINARY OCTAL BUFFER/ LINE DRIVER

## IDT54/74FCT540/A IDT54/74FCT541/A

## FEATURES:

- IDT54/74FCT540/41 equivalent to FAST $^{\text {TM }}$ speed; IDT54/74FCT540A/41A 30\% faster than FAST ${ }^{\text {TM }}$
- Equivalent to $\mathrm{FAST}^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- $\mathrm{loL}=64 \mathrm{~mA}$ (commercial), 48 mA (military)
- Octal buffer/line driver with 3 -state output
- Pinout arrangement for flow-through architecture
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Substantially lower input current levels than $\mathrm{FAST}^{\text {TM }}$ ( $5 \mu \mathrm{~A}$ max.)
- Available in CERDIP, Plastic DIP, LCC and SOIC
- TTL input and output level compatible
- CMOS output level compatible
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT540/A and IDT54/74FCT541/A are octal buffer/line drivers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology.

These devices are similar in function to the IDT54/74FCT240 and IDT54/74FCT241, respectively, except that the inputs and outputs are on opposite sides of the package. This pinout arrangement makes these devices especially useful as output ports for microprocessors, allowing ease of layout and greater board density.

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc. FAST is a trademark of Fairchild Semiconductor Co.

## PIN CONFIGURATIONS




DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{\mathrm{A}}, \overline{\mathrm{OE}}_{\mathrm{B}}$ | 3-State Output Enable Input (Active LOW) |
| $\mathrm{D}_{x x}$ | Inputs |
| $\mathrm{O}_{x x}$ | Outputs |

## TRUTH TABLE

| INPUTS |  | OUTPUT |  |
| :---: | :---: | :---: | :---: |
| $\overline{O E}_{A}, \overline{O E}_{B}$ | $D$ | 540 | 541 |
| $L$ | $L$ | $H$ | $L$ |
| $L$ | $H$ | $L$ | $H$ |
| $H$ | $X$ | $Z$ | $Z$ |

[^23]
## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{ll}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | $\checkmark$ |
| 1 H | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{v}_{\mathrm{cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| IL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5(4) |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max . | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{0}=2.7 \mathrm{~V}$ | - | - | 10(4) |  |
|  |  |  | $\mathrm{V}_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{GND}$ | - | - | -10 |  |
| V IK | Clamp Diode Voltage | $V_{C C}=$ Min., $1_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | v |
| los | Short Circuit Current | $V_{C C}=\operatorname{Max} \cdot{ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | $v$ |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\text {LL }} \end{aligned}$ | $\mathrm{IOH}^{\text {O }}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{c c}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\text {L }}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{oL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $V_{L C}$ |  |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{i H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\text {LC }}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.55 |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA} \mathrm{COM}{ }^{\text {L }}$. | - | 0.3 | 0.55 |  |

## NOTES:

1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} .+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {I cc }}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} V_{c C} & =\text { Max. } \\ V_{\mathbb{I N}} & =3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| ${ }^{\text {c Cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\bar{O} E_{A}=\bar{\sigma} E_{B}=G N D$ <br> One Input Toggling <br> $50 \%$ Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
| $I_{C}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{C c}=$ Max. Outputs Open $\mathrm{f}_{1}=10 \mathrm{MHz}$ 50\% Duty Cycle $\sigma E_{A}=O E_{B}=G N D$ One Input Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & (F C T) \\ & \hline V_{\mathbb{I}}=3.4 V \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 1.5 1.8 | 4.0 <br> 5.0 | mA |
|  |  | $V_{C C}=$ Max. Outputs Open $\mathrm{f}_{1}=2.5 \mathrm{MHz}$ 50\% Duty Cycle $\sigma E_{A}=\sigma E_{B}=G N D$ Eight Inputs Toggling | $\begin{aligned} & V_{\mathrm{IN}_{\mathrm{N}}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathbb{N}} \leq \mathrm{V}_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{\mathbb{I N}}=3.4 \mathrm{~V}\right)$; all other inputs at $\mathrm{V}_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{C C}$ formula. These limits are guaranteed but not tested.
6. $I_{C}=I_{\text {ouiescent }}+I_{\text {INPuTs }}+I_{\text {ornamic }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c C}=$ Quiescent Current
$\Delta l_{c c}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$\mathrm{I}_{\mathrm{CCD}}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{i}=$ input Frequency
$\mathrm{N}_{\mathrm{I}}=$ Number of Inputs at $\mathrm{f}_{1}$
All currents are in milliamps and all frequencies are in megahert.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITIONS ${ }^{(1)}$ | IDT54/74FCT540/541 |  |  |  |  | IDT54/74FCT540A/541A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay <br> $D_{n}$ to $\mathrm{O}_{\mathrm{n}}$ IDT54/74FCT540 | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 5.0 | 2.0 | 8.5 | 2.0 | 9.5 | - | - | - | - | - | ns |
| $\mathbf{t}_{\mathrm{PLH}} \mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay <br> $\mathrm{D}_{\mathrm{n}}$ to $\mathrm{O}_{\mathrm{n}}$ IDT54/74FCT541 |  | 5.0 | 2.0 | 8.0 | 2.0 | 9.0 | - | - | - | - | - | ns |
| $\begin{aligned} & t_{\mathrm{PZH}} \\ & t_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time |  | 7.0 | 2.0 | 10.0 | 2.0 | 10.5 | - | - | - | - | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time |  | 6.0 | 2.0 | 9.5 | 2.0 | 12.5 | - | - | - | - | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial
MIL-STD-883, Class B

Plastic DIP
CERDIP
CERPACK
Leadless Chip Carrier
Small Outine IC

Non-Inverting Octal Buffer/Line Driver Inverting Octal Buffer/Line Driver Fast Non-inverting Octal Buffer/Line Driver Fast Inverting Octal Buffer/Line Driver
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

FAST CMOS OCTAL REGISTERED TRANSCEIVER

## PRELIMINARY IDT54/74FCT543 IDT54/74FCT543A

## FEATURES:

- IDT54/74FCT543 equivalent to FAST $^{\text {TM }}$ speed; IDT54/74FCT543A is $\mathbf{2 5 \%}$ faster than FAST ${ }^{\text {TM }}$
- Equivalent to FAST ${ }^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=64 \mathrm{~mA}$ (commercial), 48 mA (military)
- 8-bit octal latched transceiver
- Separate controls for data flow in each direction
- Back-to-back latches for storage
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Substantially lower input current levels than FAST $^{\text {™ }}(5 \mu \mathrm{~A}$ max. $)$
- TTL input and output level compatible
- CMOS output level compatible
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT543 and IDT54/74FCT543A are non-inverting octal transceivers built using advanced CEMOS ${ }^{\dagger}$, a dual metal CMOS technology. These devices contain two sets of eight D-type latches with separate input and output controls for each set. For data flow from $A$ to $B$, for example, the A-to-B Enable (CEAB) input must be LOW in order to enter data from $A_{0}-A_{7}$ or to take data from $B_{0}-B_{7}$, as indicated in the Truth Table. With CEAB LOW, a LOW signal on the A-to-B Latch Enable (LEAB) input makes the A-to-B latches transparent; a subsequent LOW-to-HIGH transition of the $\overline{L E A B}$ signal puts the A latches in the storage mode and their outputs no longer change with the A inputs. With CEAB and OEAB both LOW, the 3 -state B output buffers are active and reflect the data present at the output of the $A$ latches. Control of data from $B$ to $A$ is similar, but uses the $\overline{C E A B}, \overline{\angle E A B}$ and $\overline{O E A B}$ inputs.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

## PIN CONFIGURATIONS



## LOGIC SYMBOL



TRUTH TABLE For A-TO-B (Symmetric with B-TO-A)

| INPUTS |  |  | LATCH STATUS | OUTPUT BUFFERS |
| :---: | :---: | :---: | :---: | :---: |
| CEAB | LEAB | OEAB | A-TO-B | $B_{0}-B_{7}$ |
| H | X | X | Storing | High Z |
| X | H | - | Storing | - |
| X | - | H | - | High Z |
| L | L | L | Transparent | Current A Inputs |
| L | H | L | Storing | Previous* A Inputs |

* Before $\overline{\text { LEAB }}$ LOW-to-HIGH Transition

H $=$ HIGH Voltage Level
L = LOW Voltage Level
$X=$ Immaterial
A-to-B data flow shown: B-to-A flow control is the same, except using $\overline{C E B A}, \overline{L E B A}$ and $\overline{O E B A}$
TOP VIEW

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| C <br> $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 100 | 100 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | 10 | $\cdot \mathrm{pF}$ |
| $\mathrm{C}_{\text {I/O }}$ | I/O Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (Except I/O pins) | $V_{c c}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| ILL | Input LOW Current (Except I/O pins) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Currents (I/O pins only) | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $15^{(4)}$ |  |
| ILL | Input LOW Currents (1/O pins only) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-15^{(4)}$ |  |
|  |  |  | $V_{1}=$ GND | - | - | -15 |  |
| $\mathrm{V}_{\text {IK }}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | $\checkmark$ |
| los | Short Circuit Current | $V_{C C}=$ Max ${ }^{(3)}, V_{0}=G N D$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} . \mathrm{l}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $V_{H C}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{V H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$. | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\text {L }}$. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{i H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{l}_{\text {OL }}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.55 |  |
|  |  |  | $\mathrm{IOL}^{\text {a }}$ = $64 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.55 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline SYMBOL \& PARAMETER \& \multicolumn{2}{|l|}{TEST CONDITIONS \({ }^{(1)}\)} \& MIN. \& TYP. \({ }^{(2)}\) \& MAX. \& UNIT \\
\hline \({ }^{\text {cc }}\) \& Quiescent Power Supply Current \& \multicolumn{2}{|l|}{\[
\begin{aligned}
\& V_{C C}=M_{a x} . \\
\& V_{\mathbb{I N}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\
\& f_{\mathrm{CP}}=f_{\mathrm{i}}=0
\end{aligned}
\]} \& - \& 0.001 \& 1.5 \& mA \\
\hline \(\Delta l_{\text {cc }}\) \& Quiescent Power Supply Current TTL Inputs HIGH \& \multicolumn{2}{|l|}{\[
\begin{aligned}
\& V_{C C}=M a x . \\
\& V_{I N}=3.4 V^{(3)}
\end{aligned}
\]} \& - \& 0.5 \& 2.0 \& mA \\
\hline ICCD \& Dynamic Power Supply Current \({ }^{(4)}\) \& \begin{tabular}{l}
\(V_{C C}=\) Max. \\
Outputs Open \\
\(\overline{C E A B} \& \overline{O E A B}=\) Low \\
CEBA \(=\) High \\
One Input Toggling \\
50\% Duty Cycle
\end{tabular} \& \[
\begin{aligned}
\& V_{\mathbb{I N}} \geq V_{H C} \\
\& V_{\mathbb{N}} \leq V_{L C}
\end{aligned}
\] \& - \& 0.15 \& 0.25 \& \[
\underset{\mathrm{MHz}}{\mathrm{~mA}}
\] \\
\hline \multirow[t]{2}{*}{Ic} \& \multirow[t]{2}{*}{Total Power Supply Current \({ }^{(6)}\)} \& \(V_{C C}=\) Max. Outputs Open \(\mathrm{f} \mathrm{CP}=10 \mathrm{MHz}\) 50\% Duty Cycle CEAB \& OEAB = Low \(\overline{C E B A}=\) High \(f_{C P}=[E A B=10 M H z\) One Bit Toggling at \(f_{1}=5 \mathrm{MHz}\) 50\% Duty Cycle \& \[
\begin{aligned}
\& V_{I_{N}} \geq V_{H C} \\
\& V_{V_{N}} \leq V_{\mathrm{LC}} \\
\& (F C T)
\end{aligned}
\]
\[
\begin{aligned}
\mathrm{V}_{\mathrm{IN}} \& =3.4 \mathrm{~V} \text { or } \\
\mathrm{V}_{\mathbb{N}} \& =\mathrm{GND}
\end{aligned}
\] \& - \& \(\begin{array}{r}1.5 \\ \hline 2.0\end{array}\) \& \begin{tabular}{l}
4.0 \\
\hline 5.6
\end{tabular} \& \multirow[t]{2}{*}{mA} \\
\hline \& \& \(V_{C C}=\) Max. Outputs Open \(f_{C P}=10 \mathrm{MHz}\) 50\% Duty Cycle CEAB \& OEAB \(=\) Low \(\overline{C E B A}=\mathrm{High}\) \(f_{C P}=[E A B=10 M H z\) Eight Bits Toggling at \(f_{i}=5 \mathrm{MHz}\) 50\% Duty Cycle \& \[
\begin{aligned}
\& V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\
\& V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\
\& (F C T)
\end{aligned}
\]
\[
\begin{aligned}
\& \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V} \text { or } \\
\& \mathrm{V}_{\mathrm{IN}}=\mathrm{GND}
\end{aligned}
\] \& \begin{tabular}{l}
- \\
\hline
\end{tabular} \& 3.75
6.0 \& \(7.8{ }^{(5)}\)

$15.0^{(5)}$ \& <br>
\hline
\end{tabular}

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input ( $V_{I N}=3.4 \mathrm{~V}$ ); all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the I cc formula. These limits are guaranteed but not tested.
6. $\mathrm{I}_{\mathrm{C}}=\mathrm{I}_{\text {QUIESCENT }}+\mathrm{I}_{\text {INPUTS }}+\mathrm{I}_{\text {DYNAMIC }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{\text {cC }}=$ Quiescent Current
$\Delta I_{c c}=$ Power Supply Current for a TTL High Input ( $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
${ }^{f_{C P}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT543 |  |  |  |  | IDT54/74FCT543A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay Transparent Mode $A_{n}$ to $B_{n}$ or $B_{n}$ to $A_{n}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 5.0 | 3.0 | 8.5 | 2.0 | 10.0 | - | - | - | - | - | ns |
| $\begin{aligned} & \mathbf{t}_{\text {PLH }} \\ & \mathbf{t}_{\text {PHLL }} \end{aligned}$ | Propagation Delay LEBA to $A_{n}$. LEAB to $\mathrm{B}_{\mathrm{n}}$ |  | 8.5 | 3.0 | 12.5 | 3.0 | 14.0 | - | - | - | - | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{pZL}} \end{aligned}$ | Output Enable Time $\overline{O E B A}$ or $\overline{O E A B}$ to $A_{n}$ or $B_{n}$ $\overline{C E B A}$ or $\overline{C E A B}$ to $A_{n}$ or $B_{n}$ |  | 7.0 | 3.0 | 12.0 | 3.0 | 14.0 | - | - | - | - | - | ns |
| $\underset{t_{\mathrm{PLZ}}}{\mathrm{t}_{\mathrm{PHZ}}}$ | Output Disable Time $\overline{O E B A}$ or $\overline{O E A B}$ to $A_{n}$ or $B_{n}$ $\overline{C E B A}$ or $\overline{C E A B}$ to $\mathrm{A}_{\mathrm{n}}$ or $\mathrm{Bn}_{n}$ |  | 5.5 | 2.5 | 9.0 | 2.5 | 13.0 | - | - | - | - | - | ns |
| $\mathrm{t}_{\text {su }}$ | Set-up Time, HIGH or LOW $\mathrm{A}_{n}$ or $\mathrm{Bn}_{\mathrm{n}}$ to LEBA or LEAB |  | - | 3.0 | - | 3.0 | - | - | - | - | - | - | ns |
| $t_{H}$ | Hold Time. <br> HIGH or LOW $A_{n}$ or $B_{n}$ to <br> LEBA or LEAB |  | - | 3.0 | - | 3.0 | - | - | - | - | - | - | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION




## FEATURES:

- IDT54/74FCT573 equivalent to FAST ${ }^{\text {TM }}$ speed; IDT54/74FCT573A $35 \%$ faster than FAST ${ }^{\text {TM }}$
- Equivalent to $\mathrm{FAST}^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{\text {™ }}$ ( $5 \mu$ A max.)
- Octal transparent latch with enable
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT573 and IDT54/74FCT573A are 8-bit latches built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These octal latches have 3-state outputs and are intended for busoriented applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the set-up times is latched. Data appears on the bus when the Output Enable ( $\overline{\mathrm{OE}}$ ) is LOW. When $\overline{\mathrm{OE}}$ is HIGH, the bus output is in the high impedance state.

## PIN CONFIGURATIONS



FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| lout | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, f=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | (1) | CONDITIONS | TYP. | MAX. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| UNIT $_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | PF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 H}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {iL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HiGH Current | $V_{c c}=M a x$. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| ILL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C c}=$ Max. | $\mathrm{V}_{0}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $V_{0}=$ GND | - | - | -10. |  |
| $\mathrm{V}_{\text {IK }}$ | Clamp Diode Voltage | $V_{C C}=M i n ., I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=$ Max ${ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{6 c}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $V_{O L}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} . \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $V_{L C}$ | v |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathrm{VN}}=\mathrm{V}_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{LL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}$ COM'L. | - | 0.3 | 0.5 |  |
| $V_{H}$ | Input Hysteresis on Clock Only |  | - | - | 200 | - | mV |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=f_{\mathrm{I}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta{ }^{\text {cc }}$ | Quiescent Power Supply Current TLL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & V_{\mathbb{N}}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\mathrm{CCD}}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{O E}=G N D$ <br> $L E=V_{C C}$ <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\begin{gathered} \mathrm{mA} \\ \mathrm{MHz} \end{gathered}$ |
| $l_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}=\mathrm{GND}$ $L E=V_{C C}$ One Bit Toggling | $\begin{aligned} & \mathrm{V}_{\mathrm{N}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{LC}} \\ & (\mathrm{FCT}) \\ & \hline \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 1.8 | 5.0 |  |
|  |  | $V_{C C}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=2.5 \mathrm{MHz}$ $50 \%$ Duty Cycle $\overline{O E}=\mathrm{GND}$ $\mathrm{LE}=\mathrm{V}_{\mathrm{CC}}$ Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & (F C T) \\ & \hline \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TIL driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=l_{\text {OUIESCENT }}+l_{\text {INPUTS }}+l_{\text {DYNAMIC }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+i_{i} N_{1}\right)$
$l_{c c}=$ Quiescent Current
$\Delta I_{C c}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{N}}=3.4 V\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$\mathrm{I}_{\mathrm{CCD}}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data Inputs |
| LE | Latch Enables Input (Active HIGH) |
| $\overline{\mathrm{OE}}$ | Output Enables Input (Active LOW) |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | 3-State Latch Outputs |

TRUTH TABLE

| INPUTS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: |
| $D_{\boldsymbol{n}}$ | LE | $\overline{O E}$ | $O_{\mathbf{n}}$ |
| $H$ | $H$ | $L$ | $H$ |
| $L$ | $H$ | $L$ | $L$ |
| $X$ | $X$ | $H$ | $Z$ |

$H=$ HIGH Voltage Level
L = LOW Voltage Level
$X=$ Don't Care
$\mathbf{Z}=$ High Impedance

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT573 |  |  |  |  | IDT54/74FCT573A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | $\begin{gathered} \text { Propagation Delay } \\ D_{n} \text { to } O_{n} \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 5.0 | 1.5 | 8.0 | 1.5 | 8.5 | 4.0 | 1.5 | 5.2 | 1.5 | 5.6 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay LE to $\mathrm{O}_{\mathrm{n}}$ |  | 9.0 | 2.0 | 13.0 | 2.0 | 15.0 | 7.0 | 2.0 | 8.5 | 2.0 | 9.8 | ns |
| $\begin{aligned} & t_{\text {pZH }} \\ & t_{\text {PZL }} \end{aligned}$ | Output Enable Time |  | 7.0 | 1.5 | 12.0 | 1.5 | 13.5 | 5.5 | 1.5 | 6.5 | 1.5 | 7.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time |  | 6.0 | 1.5 | 7.5 | 1.5 | 10.0 | 4.0 | 1.5 | 5.5 | 1.5 | 6.5 | ns |
| $t_{\text {su }}$ | Set-up Time HIGH or LOW $D_{n}$ to LE |  | 1.0 | 2.0 | - | 2.0 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| ${ }^{\text {t }} \mathrm{H}$ | Hold Time HIGH or LOW $D_{n}$ to LE |  | 1.0 | 1.5 | - | 1.5 | - | 1.0 | 1.5 | - | 1.5 | - | ns |
| ${ }^{\text {w }}$ w | LE Pulse Width HIGH or LOW |  | 5.0 | 6.0 | - | 6.0 | - | 4.0 | 5.0 | - | 6.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $V_{c c}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



## FEATURES:

- IDT54/74FCT574 equivalent to FAST ${ }^{\text {TM }}$ speed; IDT54/74FCT574A 35\% faster than FAST ${ }^{\text {M }}$
- Equivalent to $\mathrm{FAST}^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than FAST ${ }^{T M}$ ( $5 \mu \mathrm{~A}$ max.)
- Positive, edge-triggered Master/Slave, D-type flip-flops
- Buffered common clock and buffered common three-state control
- JEDEC standard pinout for DIP and LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT574 and IDT54/74FCT574A are 8-bit registers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These registers consist of eight D-type flip-flops with a buffered common clock and buffered three-state output control. When the output enable ( $\overline{O E}$ ) input is LOW, the eight outputs are enabled. When the $\overline{O E}$ input is HIGH , the outputs are in the three-state conditions.

Input data meeting the set-up and hold time requirements of the D inputs is transferred to the O outputs on the LOW-to-HIGH transition of the clock input.

## PIN CONFIGURATIONS



DIP/SOIC/CERPACK
TOP VIEW


LCC
TOP VIEW

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.
FAST is a trademark of Fairchild Semiconductor Co.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $1_{1 H}$ | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{Cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | 5(4) |  |
| $1 / 2$ | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5(4) |  |
|  |  |  | $V_{1}=$ GND | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $V_{0}=V_{\text {cc }}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $V_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{0}=\mathrm{GND}$ | - | - | -10 |  |
| $V_{1 K}$ | Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voitage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathrm{IN}}=V_{\mathrm{IH}} \text { or } V_{\mathrm{LL}} \end{aligned}$ | $\mathrm{IOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ MIL. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{H H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{IOL}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{IOL}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 \mathrm{~V}: V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x . ~ \\ & V_{\mathbb{I N}} \geq V_{H C} ; V_{\mathbb{N}} \leq V_{L C} \\ & f_{C P}=f_{I}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open $\overline{\mathrm{OE}}=\mathrm{GND}$ One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & \mathrm{V}_{\mathbb{N}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{N}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
| $l_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. <br> Outputs Open <br> $f_{C P}=10 \mathrm{MHz}$, <br> 50\% Duty Cycle <br> $\overline{O E}=G N D$ <br> One Bit Toggling <br> at $\mathrm{f}_{1}=5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & \mathrm{V}_{\mathrm{N}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & V_{\mathbb{N}}=\mathrm{or} \\ & \text { GND } \end{aligned}$ | - | 2.0 | 6.0 |  |
|  |  | $V_{C C}=$ Max. Outputs Open $f_{\mathrm{CP}}=10 \mathrm{MHz}$, 50\% Duty Cycle $\overline{O E}=G N D$ Eight Bits Toggling at $f_{1}=2.5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & (F C T) \end{aligned}$ | - | 3.75 | $7.8{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \text { or } \\ & \mathrm{V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 6.0 | $16.8{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{I N}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{C C}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {OUIESCENT }}+l_{\text {inputs }}+I_{\text {dynamic }}$
$I_{C}=I_{\mathrm{CC}}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{\mathrm{CP}} / 2+f_{i} N_{i}\right)$
$I_{c c}=$ Quiescent Current
$\Delta^{l_{C C}}=$ Power Supply Current for a TTL High Input $V_{I N}=3.4 \mathrm{~V}$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{t}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{1}$ | The D flip-flop data inputs. <br> Clock Pulse for the register. Enters data on the <br> LOW-to-HIGH transition. |
| $\mathrm{O}_{1}$ | The register three-state outputs. <br> OEOutput Control. An active-LOW three-state control <br> used to enable the outputs. A HIGH level input <br> forces the outputs to the high impedance (off) <br> state. |

## TRUTH TABLE

| FUNCTION | INPUTS |  |  | OUTPUTS | INTERNAL |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{O E}$ | CLOCK | $\mathrm{D}_{1}$ | 01 | $\overline{\mathbf{Q}}_{1}$ |
| $\mathrm{Hi}-\mathrm{Z}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $z$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ |
| LOAD REGISTER | $\begin{aligned} & L \\ & L \\ & H \\ & H \end{aligned}$ | $\sqrt[\pi]{\pi}$ | L H L H | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{Z} \\ & \mathrm{Z} \end{aligned}$ | $H$ L $H$ L |

[^24]
## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT574 |  |  |  |  | IDT54/74FCT574A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{P H L} \end{aligned}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 6.6 | 2.0 | 10.0 | 2.0 | 11.0 | 4.5 | 2.0 | 6.5 | 2.0 | 7.2 | ns |
| $\begin{aligned} & t_{\text {pZH }} \\ & t_{\text {PZL }} \end{aligned}$ | Output Enable Time |  | 9.0 | 1.5 | 12.5 | 1.5 | 14.0 | 5.5 | 1.5 | 6.5 | 1.5 | 7.5 | ns |
| $\begin{aligned} & t_{\mathrm{PHZ}} \\ & t_{\mathrm{PLZZ}} \\ & \hline \end{aligned}$ | Output Disable Time |  | 6.0 | 1.5 | 8.0 | 1.5 | 8.0 | 4.0 | 1.5 | 5.5 | 1.5 | 6.5 | ns |
| ${ }^{\text {tsu }}$ | Set-up Time HIGH or LOW $\mathrm{D}_{\mathrm{n}}$ to CP |  | 1.0 | 2.0 | - | 2.5 | - | 1.0 | 2.0 | - | 2.0 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW $\mathrm{D}_{\mathrm{n}}$ to CP |  | 0.5 | 2.0 | - | 2.0 | - | 0.5 | 1.5 | - | 1.5 | - | ns |
| $t_{\text {w }}$ | CP Pulse Width HIGH or LOW |  | 4.0 | 7.0 | - | 7.0 | - | 4.0 | 5.0 | - | 6.0 | - | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



FAST CMOS OCTAL INVERTING BUFFER TRANSCEIVER

## FEATURES:

- IDT54/74FCT640 7.0ns max. data to output; IDT54/74FCT640A 5.0ns max. data to output
- Equivalent to FAST ${ }^{\text {TM }}$ output drive over full temperature and voltage supply extremes
- lol $=64 \mathrm{~mA}$ commercial and 48 mA military
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than $\mathrm{FAST}^{\mathrm{TM}}(5 \mu \mathrm{~A}$ max.)
- Inverting buffer transceiver
- JEDEC standard pinout for DIP, LCC and SOIC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT640 and IDT54/74FCT640A are 8 -bit inverting buffer transceivers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These octal bus transceivers are designed for asynchronous two-way communication between data buses. The devices transmit data from the A bus to the B bus or from the B bus to the $A$ bus, depending upon the level at the direction control $(T / \bar{R})$ input. The enable input ( $\overline{O E}$ ) can be used to disable the device so the buses are effectively isolated.

PIN CONFIGURATIONS

<

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc. FAST is a registered trademark of Fairchild Semiconductor Co.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| lout | DC Output Current | 120 | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{Cl}_{1}$ | Input Capacitance | $V_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{1 / \mathrm{O}}$ | I/O Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 |  |

NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{1}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (Except I/O pins) | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| IL | Input LOW Current (Except I/O pins) |  | $\mathrm{v}_{1}=0.4 \mathrm{~V}$ | - | - | -5(4) |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| $I_{H}$ | Input HIGH Current (I/O pins only) | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\text {cc }}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $15^{(4)}$ |  |
| $1 / 2$ | Input LOW Current (I/O pins only) |  | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ | - | - | $-15^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -15 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| $\mathrm{l}_{\text {OS }}$ | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}, V_{0}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} . \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{i N}=V_{H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{IOH}^{\text {O }}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | V cc | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.3 | - |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | VLC |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
| OL | Output LOW Voitage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{H} \text { or } V_{L I} \end{aligned}$ | $\mathrm{IOL}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.55 |  |
|  |  |  | $\mathrm{IOL}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.55 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta \mathrm{cc}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{IN}}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. <br> Outputs Open <br> $\overline{O E}=\mathrm{GND}$ <br> $T / \bar{R}=G N D$ or $V_{C C}$ One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{i N} \geq V_{H C} \\ & V_{V_{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{MA}}$ |
| $I_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=M a x$. Outputs Open $f_{1}=10 \mathrm{MHz}$ 50\% Duty Cycle $\mathrm{T} / \overline{\mathrm{R}}=\overline{\mathrm{O}}=\mathrm{GND}$ One Bit Toggling | $\begin{aligned} & V_{V_{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{i N}=3.4 V \text { or } \\ & V_{\text {IN }}=G N D \end{aligned}$ | - | 1.8 | 5.0 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $f_{1}=2.5 \mathrm{MHz}$ 50\% Duty Cycle $\mathrm{T} / \overline{\mathrm{R}}=\overline{\mathrm{OE}}=\mathrm{GND}$ Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{iN}} \leq \mathrm{V}_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} V_{\mathbb{I N}} & =3.4 \mathrm{~V} \text { or } \\ V_{\mathbb{I N}} & =G N D \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right.$ ) all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{\text {CC }}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {Quiescent }}+I_{\text {infuts }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c c}=$ Quiescent Current
$\Delta I_{C C}=$ Power Supply Current for a TTL High Input $\left(V_{I N}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$\mathrm{I}_{\mathrm{CCD}}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## TRUTH TABLE

| INPUTS |  | OPERATION |  |
| :---: | :---: | :---: | :---: |
| $\overline{O E}$ | $T / \bar{R}$ |  |  |
| $\vdots$ | L | Bus B Data to Bus A |  |
| L | $H$ | Bus A Data to Bus B |  |
| $H$ | $X$ | Isolation |  |

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{\mathrm{OE}}$ | Output Enable Input (Active LOW) |
| $\mathrm{T} / \overline{\mathrm{R}}$ | Transmit/Receive Input |
| $\mathrm{A}_{0}-\mathrm{A}_{7}$ | Side A Inputs or 3-State Outputs |
| $\mathrm{B}_{0}-\mathrm{B}_{7}$ | Side B Inputs or 3-State Outputs |

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT640 |  |  |  |  | IDT54/74FCT640A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay A to B or B to A | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 6.0 | 2.0 | 7.0 | 2.0 | 8.0 | 3.5 | 1.5 | 5.0 | 1.5 | 5.3 | ns |
| $\begin{aligned} & t_{\text {pZH }} \\ & t_{\text {PZL }} \end{aligned}$ | Output Enable Time for $\overline{O E}$ and $T / \bar{R}$ |  | 11.0 | 2.0 | 13.0 | 2.0 | 16.0 | 4.8 | 1.5 | 6.2 | 1.5 | 6.5 | ns |
| $\begin{aligned} & t_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time for $\overline{O E}$ and $T / \bar{R}$ |  | 7.0 | 2.0 | 10.0 | 2.0 | 12.0 | 4.5 | 1.5 | 5.0 | 1.5 | 6.0 | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial
MIL-STD-883, Class B
Plastic DIP
CERDIP
Small Outline IC
Leadless Chip Carrier
CERPACK
Octal Inverting Buffer Transceiver (equivalent to $\mathrm{FAST}{ }^{T M}$ )
Octal Inverting Buffer Transceiver (faster than FAST $^{\text {TM }}$ )
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

FAST CMOS NON-INVERTING BUFFER TRANSCEIVER

IDT54/74FCT645 IDT54/74FCT645A

## DESCRIPTION:

The IDT54/74FCT645 and IDT54/74FCT645A are 8-bit noninverting buffer transceivers built using advanced CEMOS ${ }^{\text {tM }}$, a dual metal CMOS technology. These non-inverting buffer transceivers are designed for asynchronous two-way communication between data buses. The devices transmit data from the A bus to the $B$ bus or from the $B$ bus to the $A$ bus, depending upon the level at the direction control ( $T / \bar{R}$ ) input. The enable input ( $\overline{O E}$ ) can be used to disable the device so the buses are effectively isolated.

## PIN CONFIGURATIONS



CEMOS is a trademark of Integrated Device Technology, Inc. FAST is a trademark of Fairchild Semiconductor Co.

## FUNCTIONAL BLOCK DIAGRAM



## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| C |  |  |  |  |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| lout | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{1 / O}$ | I/O Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  | MIN. | TYP.(2) | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{iH}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | v |
| $\mathrm{I}_{\mathbf{H}}$ | Input HIGH Current (Except I/O pins) | $V_{c c}=\mathrm{Max}$. | $v_{1}=v_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ | - | - | $5(4)$ |  |
| $1 /$ | Input LOW Current (Except I/O pins) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5(4) |  |
|  |  |  | $V_{1}=G N D$ | - | - | -5 |  |
| $1_{1 H}$ | Input HIGH Current (I/O pins only) | $\mathrm{V}_{\mathrm{cc}}=\mathrm{Max}$. | $v_{1}=v_{6 c}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $15^{(4)}$ |  |
| IL | Input LOW Current (I/O pins only) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-15^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -15 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=$ Max ${ }^{(3)}, V_{O}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voitage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$. $\mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $V_{H C}$ | $\mathrm{V}_{\mathrm{CC}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\text {OH }}=-300 \mu \mathrm{~A}$ | $V_{H C}$ | $V_{C c}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM} \mathrm{L}$. | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.55 |  |
|  |  |  | $\mathrm{IOL}^{\prime}=64 \mathrm{~mA} \mathrm{COM}{ }^{\prime}$. | - | 0.3 | 0.55 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 V_{i} V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x . ~ \\ & V_{\mathbb{N}} \geq V_{H C} ; V_{\mathbb{N}} \leq V_{L C} \\ & f_{I}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta \mathrm{l}_{\mathrm{cc}}$ | Power Supply Current Per TTL Inputs HIGH | $\begin{aligned} & V_{\mathrm{CC}}=\operatorname{Max} . \\ & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {CCD }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{\mathrm{OE}}=\mathrm{GND}$ <br> $T / \bar{R}=G N D$ or $V_{C C}$ One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | mA/MHz |
| $l_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $f_{1}=10 \mathrm{MHz}$, <br> 50\% Duty Cycle <br> $T / \bar{R}=\overline{O E}=G N D$ <br> One Bit Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}}(\mathrm{FCT}) \\ & \hline \mathrm{V}_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 1.5 <br> 1.8 | 4.0 <br> 5.0 | mA |
|  |  | $V_{c C}=$ Max. <br> Outputs Open <br> $\mathrm{f}_{1}=2.5 \mathrm{MHz}$ <br> $50 \%$ Duty Cycle <br> $T / \bar{R}=\overline{O E}=G N D$ <br> Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{I N}} \leq V_{L C}(F C T) \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND .
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.
6. $I_{\mathrm{c}}=\mathrm{I}_{\text {ouiescent }}+\mathrm{I}_{\text {INPUTS }}+\mathrm{I}_{\text {DYNAMic }}$
$I_{c}=I_{c C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c c}=$ Quiescent Current
$\Delta l_{c c}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{i}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{\mathrm{OE}}$ | Output Enable Input (Active LOW) |
| $\mathrm{T} / \overline{\mathrm{R}}$ | Transmit/Receive Input |
| $A_{0}-A_{7}$ | Side $A$ Inputs or 3-State Outputs |
| $\mathrm{B}_{0}-\mathrm{B}_{7}$ | Side B Inputs or 3-State Outputs |

## TRUTH TABLE

| INPUTS |  |  |
| :---: | :---: | :---: |
| $\overline{O E}$ | $T / \bar{R}$ |  |
| OPERATION |  |  |
| $L$ | $L$ | Bus B Data to Bus A |
| $H$ | $H$ | Bus A Data to Bus B |
| $H$ | $X$ | Isolation |

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | $\text { CONDITION }{ }^{\text {(1) }}$ | IDT54/74FCT645 |  |  |  |  | IDT54/74FCT645A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation Delay A to B or B to A | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 6.0 | 1.5 | 9.5 | 1.5 | 11.0 | 3.3 | 1.5 | 4.6 | 1.5 | 4.9 | ns |
| $\begin{aligned} & t_{\text {pZH }} \\ & t_{\text {PZL }} \\ & \hline \end{aligned}$ | Output Enable Time OE to A or B |  | 9.0 | 1.5 | 11.0 | 1.5 | 12.0 | 4.8 | 1.5 | 6.2 | 1.5 | 6.5 | ns |
| $\begin{aligned} & t_{\text {pZH }} \\ & t_{\text {PZL }} \end{aligned}$ | Output Enable Time $T / \bar{R}$ to $A$ or $B$ |  | 9.0 | 1.5 | 11.0 | 1.5 | 12.0 | 4.8 | 1.5 | 6.2 | 1.5 | 6.5 | ns |
| $\begin{aligned} & t_{\mathrm{PHZ}} \\ & t_{\mathrm{PLZZ}} \end{aligned}$ | Output Disable Time OE to $A$ or $B^{(4)}$ |  | 6.0 | 1.5 | 12.0 | 1.5 | 13.0 | 4.5 | 1.5 | 5.0 | 1.5 | 6.0 | ns |
| $t_{\mathrm{PHZ}}$ $t_{P L Z}$ | Output Enable Time $T / R$ to $A$ or $B^{(4)}$ |  | 6.0 | 1.5 | 12.0 | 1.5 | 13.0 | 4.5 | 1.5 | 5.0 | 1.5 | 6.0 | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
4. This parameter is guaranteed but not tested.

## ORDERING INFORMATION



Commercial
MIL-STD-883, Class B
Plastic DIP
CERDIP
Small Outline IC
Leadless Chip Carrier CERPACK

Non-Inverting Buffer Transceiver Fast Non-inverting Buffer Transceiver
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

Integrated Device Technology.Inc.

## FEATURES:

- IDT54/74FCT646 and IDT54/74FCT648 equivalent to FAST ${ }^{\text {TM }}$ speed;
- IDT54/74FCT646A and IDT54/74FCT648A are 30\% faster than FAST
- Equivalent to FAST output drive over full temperature and voltage supply extremes
- Independent registers for A and B buses
- Multiplexed real-time and stored data
- Choice of true and inverting data paths
- 3-state outputs
- lol $=64 \mathrm{~mA}$ (commercial) and 48 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Available in 24 -pin, 300 mil CERDIP, plastic DIP, SOIC, CERPACK and 28-pin LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT646/A and IDT54/74FCT648/A consist of a bus transceiver circuit with 3-state D-type flip-flops and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to a high logic level. Enable Control $\bar{G}$ and direction pins are provided to control the transceiver function. In the transceiver mode, data present at the high impedance port may be stored in either the A or the B register, or in both. The select controls can multiplex stored and real-time (transparent mode) data. The direction control determines which bus will receive data when the enable control $\overline{\mathrm{G}}$ is Active LOW. In the isolation mode (Enable Control $\overline{\mathrm{G}}$ HIGH), A data may bestored in the Bregister and/or B data may bestored in the A register.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATIONS



DIP/SOIC/CERPACK
TOP VIEW


LCC
TOP VIEW

## LOGIC SYMBOL



PIN DESCRIPTION

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $A_{1}-A_{8}$ | Data Register A Inputs <br> Data Register B Outputs |
| $B_{1}-B_{8}$ | Data Register B Inputs <br> Data Register A Outputs |
| CPAB, CPBA | Clock Pulse Inputs |
| SAB, SBA | Transmit/Receive Inputs |
| DIR, G | Output Enable Inputs |

FUNCTION TABLE

\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{6}{|c|}{INPUTS} \& \multicolumn{2}{|r|}{DATA I/O \({ }^{(1)}\)} \& \multicolumn{2}{|l|}{OPERATION or FUNCTION} \\
\hline \(\overline{\mathbf{G}}\) \& DIR \& CPAB \& CPBA \& SAB \& SBA \& \(\mathrm{A}_{1}-\mathrm{A}_{8}\) \& \(B_{1}-B_{8}\) \& FCT646/A \& FCT648/A \\
\hline H
H \& \[
\begin{array}{r}
\mathrm{x} \\
\mathrm{x} \\
\hline
\end{array}
\] \& \[
\underset{\dagger}{\mathrm{H} \text { or } \mathrm{L}}
\] \& \[
\stackrel{\text { H or L }}{\underset{\dagger}{2}}
\] \& \[
\begin{aligned}
\& x \\
\& x \\
\& \hline
\end{aligned}
\] \& \[
\begin{aligned}
\& x \\
\& x \\
\& \hline
\end{aligned}
\] \& Input \& Input \& \begin{tabular}{l}
Isolation \\
Store A and B Data
\end{tabular} \& Isolation Store A and B Data \\
\hline L \& L \& X
X \& Hor L \& \[
\begin{aligned}
\& x \\
\& x
\end{aligned}
\] \& \[
L
\] \& Output \& Input \& Real Time B Data to A Bus Stored B Data to A Bus \& Real Time \(\overline{\mathrm{B}}\) Data to A Bus Stored \(\bar{B}\) Data to A Bus \\
\hline L \& H
\(H\) \& \(X\)
\(H\) or \(L\) \& X
X \& L \& X

$\times$ \& Input \& Output \& Real Time A Data to B Bus Stored A Data to B Bus \& Real Time $\overline{\mathrm{A}}$ Data to B Bus $\qquad$ <br>
\hline
\end{tabular}

## NOTES:

1. The data output functions may be enabled or disabled by various signals at the $\bar{G}$ and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the clock inputs.
2. $\mathrm{H}=\mathrm{HIGH}$
$\mathrm{L}=\mathrm{LOW}$
$\mathrm{X}=$ Don't Care
$\uparrow=$ LOW-to-HIGH Transition

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\text {T }}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}$ | 6 | 10 | pF |
| $\mathrm{C}_{1 / 0}$ | I/O Capacitance | $\mathrm{V}_{\text {Out }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {l }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $I_{1 H}$ | Input HIGH Current (Except I/O pins) | $V_{C C}=M a x .$, | $v_{i}=v_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5{ }^{(4)}$ |  |
| $1 /$ | Input LOW Current (Except I/O pins) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5{ }^{(4)}$ |  |
|  |  |  | $V_{1}=$ GND | - | - | -5 |  |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (//O pins only) | $V_{C c}=M a x .$, | $v_{1}=v_{c c}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | 15(4) |  |
| $1 / 1$ | Input LOW Current (I/O pins only) |  | $\mathrm{V}=0.5 \mathrm{~V}$ | - | - | $-15^{(4)}$ |  |
|  |  |  | $V_{1}=$ GND | - | - | -15 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}{ }^{(3)}, \mathrm{V}_{\mathrm{O}}=$ GND |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IV}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $V_{\text {cc }}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L L}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{\text {cc }}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.0 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$ COM'L. | 2.4 | 4.0 | - |  |
| $V_{\text {OL }}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | V LC |  |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.55 |  |
|  |  |  | $\mathrm{IOL}=64 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.55 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. These parameters are guaranteed but not tested.

## POWER SUPPLY CHARACTERISTICS

$V_{\mathrm{LC}}=0.2 \mathrm{~V}_{\mathrm{i}} \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {cc }}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x \\ & V_{I N} \geq V_{H C}: V_{I N} \leq V_{L C} \\ & f_{C P}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{c \mathrm{C}}=\text { Max. } \\ & \mathrm{V}_{\text {IN }}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=M a x .$ <br> Outputs Open $\overline{\mathrm{G}}=\mathrm{GND}$ <br> DIR = GND <br> One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}^{\prime}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
| $l_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $v_{C C}=$ Max. <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ <br> 50\% Duty Cycle <br> $\overline{\mathrm{G}}=\mathrm{GND}$ <br> DIR = GND <br> One Bit Toggling <br> at $f_{1}=5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \text { or } \\ & V_{\mathbb{I N}}=\mathrm{GND} \end{aligned}$ | - | 1.5 | $\begin{array}{r}4.0 \\ \hline 6.0\end{array}$ | mA |
|  |  | $V_{c c}=$ Max. <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ <br> 50\% Duty Cycle <br> $\overline{\mathrm{G}}=\mathrm{GND}$ <br> DIR = GND <br> Eight Bits Toggling <br> at $f_{1}=5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathbb{N}} \leq \mathrm{V}_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \text { or } \\ & V_{\mathbb{I N}}=\mathrm{GND} \end{aligned}$ | - | 6.75 <br>  <br> 9.75 | $12.755^{(5)}$ $21.75^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}$; all other inputs at $\mathrm{V}_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the I ${ }_{C C}$ formula. These limits are guaranteed but not tested.
6. $\mathrm{I}_{\mathrm{C}}=\mathrm{I}_{\text {QUIESCENT }}+\mathrm{I}_{\text {INPUTS }}+\mathrm{I}_{\text {OYNAM:C }}$
$I_{c}=I_{c c}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{C C}=$ Quiescent Current
$\Delta I_{c c}=$ Power Supply Current for a TTL High Input $\left(N_{\text {IN }}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITIONS ${ }^{(1)}$ | IDT54/74FCT646 |  |  |  |  | IDT54/74FCT646A ${ }^{(4)}$ |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN.(2) | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & t_{\text {pLH }} \\ & t_{\text {PHLL }} \end{aligned}$ | Propagation Delay Bus to Bus | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 8.0 | 2.0 | 9.0 | 2.0 | 11.0 | - | 2.0 | 6.3 | 2.0 | 7.7 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time Enable to Bus \& DIR to A or B |  | 9.0 | 2.0 | 14.0 | 2.0 | 15.0 | - | 2.0 | 9.8 | 2.0 | 10.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time Enable to Bus \& Direction to Bus |  | 9.0 | 2.0 | 9.0 | 2.0 | 11.0 | - | 2.0 | 6.3 | 2.0 | 7.7 | ns |
| $\begin{aligned} & \mathrm{t}_{\text {PLH }} \\ & \mathrm{t}_{\text {PHL }} \\ & \hline \end{aligned}$ | Propagation Delay Clock to Bus |  | 8.0 | 2.0 | 9.0 | 2.0 | 10.0 | - | 2.0 | 6.3 | 2.0 | 7.0 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & \mathbf{t}_{\mathrm{PH}} \end{aligned}$ | Propagation Delay SBA or SAB to A or B |  | 10.0 | 2.0 | 11.0 | 2.0 | 12.0 | - | 2.0 | 7.7 | 2.0 | 8.4 | ns |
| $t_{\text {su }}$ | Set-up time HIGH or LOW Bus to Clock |  | 3.0 | 4.0 | - | 4.5 | - | - | 2.0 | - | 2.0 | - | ns |
| $t_{\text {H }}$ | Hold time HIGH or LOW Bus to Clock |  | 1.0 | 2.0 | - | 2.0 | - | - | 1.5 | - | 1.5 | - | ns |
| $t_{\text {pw }}$ | Pulse Width, HIGH or LOW |  | 4.0 | 6.0 | - | 6.0 | - | - | 5.0 | - | 5.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V} c \mathrm{c}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
4. These are preliminary numbers only.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITIONS ${ }^{(1)}$ | IDT54/74FCT648 ${ }^{(4)}$ |  |  |  |  | IDT54/74FCT648A ${ }^{(4)}$ |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $t_{\mathrm{PLH}}$ $t_{\mathrm{PHL}}$ | Propagation Delay Bus to Bus | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 7.0 | 2.0 | 8.0 | 2.0 | 9.0 | - | 2.0 | 5.6 | 2.0 | 6.3 | ns |
| $\begin{aligned} & t_{P Z H} \\ & t_{P Z Z L} \end{aligned}$ | Output Enable Time Enable to Bus \& DIR to A or B |  | 9.0 | 2.0 | 15.0 | 2.0 | 18.0 | - | 2.0 | 10.5 | 2.0 | 12.6 | ns |
| $\begin{aligned} & t_{P H Z} \\ & t_{P L Z} \end{aligned}$ | Output Disable Time Enable to Bus \& Direction to Bus |  | 9.0 | 2.0 | 9.0 | 2.0 | 11.0 | - | 2.0 | 6.3 | 2.0 | 7.7 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & \mathbf{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Clock to Bus |  | 7.0 | 2.0 | 9.0 | 2.0 | 10.0 | - | 2.0 | 6.3 | 2.0 | 7.0 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay SBA or SAB to $A$ or $B$ |  | 10.0 | 2.0 | 11.0 | 2.0 | 12.0 | - | 2.0 | 7.7 | 2.0 | 8.4 | ns |
| $t_{\text {SU }}$ | Set-up time HIGH or LOW Bus to Clock |  | 3.0 | 4.0 | - | 4.5 | - | - | 2.0 | - | 2.0 | - | ns |
| $t_{H}$ | Hold time HIGH or LOW Bus to Clock |  | 1.0 | 2.0 | - | 2.0 | - | - | 1.5 | - | 1.5 | - | ns |
| $t_{\text {PW }}$ | Pulse Width, HIGH or LOW |  | 4.0 | 6.0 | - | 6.0 | - | - | 5.0 | - | 5.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
4. These are preliminary numbers only.

## ORDERING INFORMATION

| IDTXXFCT | xxxx | XX | X |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Temperature } \\ & \text { Range } \end{aligned}$ | $\overline{\text { Device Type }}$ | $\overline{\text { Package }}$ | Process/ <br> Temperature <br> Range |  |  |
|  |  |  |  | Blank | Commercial |
|  |  |  |  | B | MIL-STD-883, Class B |
|  |  |  |  | $\begin{aligned} & P \\ & \mathrm{D} \\ & \mathrm{C} \end{aligned}$ | Plastic DIP CERDIP |
|  |  |  |  | SO | Small Outine IC |
|  |  |  |  | E | Leadless Chip Carrier CERPACK |
|  |  |  |  | $\begin{aligned} & 646 \\ & 646 A \end{aligned}$ | Non-inverting Octal Transceiver/Register Fast Non-inverting Fast Octal Transceiver/ Register |
|  |  |  |  | $\begin{aligned} & 648 \\ & 648 \mathrm{~A} \end{aligned}$ | Inverting Octal Transceiver/Register Fast Inverting Fast Octal Transceiver/Register |
|  |  |  |  | $\begin{aligned} & 54 \\ & 74 \end{aligned}$ | $\begin{aligned} & \left(-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}\right) \\ & \left(0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}\right) \end{aligned}$ |

## FEATURES:

- IDT54/74FCT651 and IDT54/74FCT652 are equivalent to FAST $^{\text {TM }}$ speeds
- IDT54/74FCT651A and IDT54/74FCT652A 30\% faster than FAST ${ }^{\text {™ }}$ speeds
- Bidirectional bus transceiver and registers
- Independent registers for A and B buses
- Real-time data transfer or stored data transfer
- Choice of true and inverting data transfer
- 3-state outputs
- lol $=64 \mathrm{~mA}$ (commercial) and 48 mA (military)
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Available in 24-pin 300 mil DIP, SOIC and 28 -pin LCC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT651/A and IDT54/74FCT652/A, built in CEMOS ${ }^{\text {TM }}$, consist of bus transceiver circuits, D-type flip-flops and control circuitry arranged for multiplex transmission of data directly from the data bus or from the internal storage registers. GAB and $\overline{\text { GBA }}$ are provided to control the transceiver functions. SAB and SBA control pins are provided to select either real-time or stored data transfer. The circuitry used for select control will eliminate the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A low input level selects real-time data and a high selects stored data.

Data on the A or B data bus, or both, can be stored in the internal D flip-flops by low-to-high transitions at the appropriate clock pins (CPAB or CPBA), regardless of the select or enable control pins. When SAB and SBA are in the real-time transfer mode, it is also possible to store data without using the internal D-type flip-flops by simultaneously enabling GAB and GBA. In this configuration, each output reinforces its input. Thus, when all other data sources to the two sets of bus lines are at high impedance, each set of bus lines will remain at its last state.

## FUNCTIONAL BLOCK DIAGRAM

IDT54/74FCT652/A (Non-inverting)


IDT54/74FCT651/A (Inverting)


## PIN CONFIGURATIONS



LOGIC SYMBOL


PIN DESCRIPTION

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $A_{1}-A_{8}$ | Data Register Inputs <br> Data Register A Outputs |
| $\mathrm{B}_{1}-\mathrm{B}_{8}$ | Data Register B Inputs <br> Data Register B Outputs |
| CPAB, CPBA | Clock Pulse Inputs |
| SAB, SBA | Transmit/Receive Inputs |
| GAB, GBA | Output Enable Inputs |

## FUNCTION TABLE

| INPUTS |  |  |  |  |  | DATA I/O |  | OPERATION OR FUNCTION |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GAB | GBA | CPAB | CPBA | SAB | SBA | $A_{1}$ THRU $A_{8}$ | $\mathrm{B}_{1}$ THRU $\mathrm{B}_{8}$ | FCT651/A | FCT652/A |
| $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | Hor L $\dagger$ | Hor L $\uparrow$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | Input | Input | Isolation <br> Store A and B Data | Isolation Store A and B Data |
| $\begin{aligned} & \mathrm{X} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \dagger \\ & \dagger \end{aligned}$ | Hor L $\dagger$ | $\begin{aligned} & x \\ & x^{(2)} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{x} \end{aligned}$ | Input Input | $\begin{array}{\|c\|} \hline \begin{array}{c} \text { Unspecified } \\ \text { (1) } \\ \text { Output } \end{array} \\ \hline \end{array}$ | Store A, Hold B <br> Store $A$ in both registers | Store A, Hold B <br> Store $A$ in both registers |
| L | X <br> L | H or L. $\dagger$ | $\begin{aligned} & \uparrow \\ & \uparrow \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & X \\ & x^{(2)} \end{aligned}$ | $\begin{array}{\|c\|} \hline \text { Unspecified }^{(1)} \\ \text { Output } \end{array}$ | Input Input | Hold A. Store B Store $B$ in both registers | Hold A, Store B Store $B$ in both registers |
| $\bar{L}$ | $\bar{L}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{gathered} \hline \mathrm{X} \\ \mathrm{H} \text { or L } \end{gathered}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\overline{\mathrm{L}}$ | Output | Input | Real-Time B Data to A Bus Stored E Data to A Bus | Real-Time B Data to A Bus Stored B Data to A Bus |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{gathered} \mathrm{X} \\ \mathrm{H} \text { or } \mathrm{L} \end{gathered}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \end{aligned}$ | Input | Output | Real-Time $\overline{\mathrm{A}}$ Data to B Bus Stored A Data to B Bus | Real-Time A Data to B Bus Stored A Data to B Bus |
| H | L | H or L | H or L | H | H | Output | Output | Stored $\bar{A}$ Data to $B$ Bus and Stored B Data to A Bus | Stored A Data to B Bus and Stored B Data to A Bus |

## NOTES:

1. The data output functions may be enabled or disabled by various signals at the GAB or $\overline{\mathrm{GBA}}$ inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every low-to-high transition on the clock inputs.
2. Select control $=\mathrm{L}$ : clocks can occur simultaneously.

Select control $=\mathrm{H}$ : clocks must be staggered in order to load both registers.
H $=$ HIGH, L $=$ LOW, $X=$ Don't Care, $\dagger$ LOW-to-HIGH Transition

## DETAILED BLOCK DIAGRAM



TO 7 OTHER CHANNELS

$\underset{L}{\text { GAB }} \underset{\mathrm{GBA}}{\mathrm{GBPAB}} \times \underset{X}{\text { CPBA }}$ SAB SBA
REAL-TIME TRANSFER BUS B TO BUS A



REAL-TIME TRANSFER
BUS A TO BUS B


GAB GBA CPAB CPBA SAB SBA

TRANSFER
STORED DATA
TO A AND/OR B

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| V | Terminal Voltage <br> werth Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| l OUT | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{/ \mathrm{O}}$ | I/O Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{Cc}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | v |
| $\mathrm{V}_{\mathrm{lL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | v |
| $I_{\text {IH }}$ | Input HIGH Current (Except I/O pins) | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| IL | Input LOW Current (Except 1/O pins) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-5^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=$ GND | - | - | -5 |  |
| $I_{1 H}$ | Input HIGH Current (1/O pins only) | $V_{C C}=$ Max . | $\mathrm{V}_{1}=\mathrm{V}_{C C}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $15^{(4)}$ |  |
| ILL | Input LOW Current (1/O pins only) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-15^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -15 |  |
| $\mathrm{V}_{\text {LK }}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | $V$ |
| los | Short Circuit Current | $V_{C C}=$ Max ${ }^{(3)}, V_{\mathrm{O}}=\mathrm{GND}$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} . \mathrm{O}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{\text {IL }} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C c}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\text {L }}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} . \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $V_{L C}$ | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathrm{IN}}=V_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $\mathrm{loL}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.55 |  |
|  |  |  | $\mathrm{IOL}=64 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.55 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clock Only | - |  | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M_{a x} . \\ & V_{\mathbb{I N}} \geq V_{H C} ; V_{\mathbb{I N}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=f_{\mathrm{I}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta{ }^{\text {cc }}$ | Quiescent Power Supply Current TTL inputs HIGH | $\begin{aligned} & V_{c \mathrm{CC}}=\text { Max. } \\ & V_{\text {IN }}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {CCD }}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=M a x$. <br> Outputs Open $\begin{aligned} & \mathrm{GAB}=\mathrm{GND} \\ & \mathrm{GBA}=\mathrm{GND} \\ & \mathrm{SAB}=\mathrm{CPAB}=\mathrm{GND} \\ & \mathrm{SBA}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ <br> One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
| $I_{c}$ | Total Power Supply Current ${ }^{(6)}$ | $\begin{aligned} & V_{C c}=M a x . \\ & \text { Outputs } O \text { Pen } \\ & f_{c P}=10 M H z \\ & 50 \% \text { Duty } C y c l e \\ & G A B=G N D \\ & G B A=G N D \\ & \text { GAB }=C P A B=G N D \\ & S B A=V_{C C} \\ & \text { One Bit Toggling } \\ & \text { at } f_{1}=5 M H z \\ & 50 \% \text { Duty Cycle } \end{aligned}$ | $\begin{aligned} & V_{V_{N}} \geq V_{\mathrm{HC}} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & (F C T) \end{aligned}$ $\begin{aligned} & V_{\text {IN }}=3.4 \mathrm{~V} \text { or } \\ & V_{\text {IN }}=G N D \end{aligned}$ | - | 1.5 | 4.0 <br>  <br> 6.0 | mA |
|  |  | $V_{c c}=$ Max. Outputs Open $f_{C P}=10 \mathrm{MHz}$ 50\% Duty Cycle $G A B=G N D$ GBA $=$ GND $S A B=C P A B=G N D$ $S B A=V_{C C}$ Eight Bits Toggling at $f_{1}=2.5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{\mathrm{HC}} \\ & V_{\mathbb{N}} \leq \mathrm{V}_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - | 3.75 6.0 | $7.8^{(5)}$ $16.8^{(5)}$ |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND .
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.
6. $I_{C}=I_{\text {OUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{f} N_{I}\right)$
$I_{c c}=$ Quiescent Current
$\Delta l_{C C}=$ Power Supply Current for a TTL High Input $\left(N_{\mathbb{N}}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahert.

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | IDT54/74FCT651/652 |  |  |  |  | IDT54/74FCT651A/652A |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  | TYP. ${ }^{(3)}$ | COM'L. |  | MIL. |  |  |
|  |  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $t_{\text {tLH }} t_{\text {PHL }}$ | Propagation Delay .. Bus to Bus | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 8.0 | 2.0 | 9.0 | 2.0 | 10.0 | - | - | - | -. | - | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathbf{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay Clock to Bus |  | 8.0 | 2.0 | 9.0 | 2.0 | 11.0 | - | - | - | - | - | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \\ & \hline \end{aligned}$ | Propagation Delay SBA or SAB to A or B |  | 10.0 | 2.0 | 11.0 | 2.0 | 12.0 | - | - | - | - | - | ns |
| $\begin{aligned} & t_{\text {PZH }} \\ & t_{\text {PZZ }} \end{aligned}$ | Output Enable Time Enable to Bus |  | 9.0 | 2.0 | 10.0 | 2.0 | 12.0 | - | - | - | - | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time Enable to Bus |  | 9.0 | 2.0 | 10.0 | 2.0 | 12.0 | - | - | - | - | - | ns |
| $t_{\text {su }}$ | Set-up Time HIGH or LOW Bus to Clock |  | 3.0 | 4.0 | - | 4.5 | - | - | - | - | - | - | ns |
| ${ }^{\text {H }}$ | Hold Time <br> HIGH or LOW <br> Bus to Clock |  | 1.0 | 2.0 | - | 2.0 | - | - | - | - | - | - | ns |
| $t_{\text {w }}$ | Pulse Width, HIGH or LOW |  | 4.0 | 6.0 | - | 6.0 | - | - | - | - | - | - | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.

## ORDERING INFORMATION



Commercial
Compliant to MIL-STD-883, Class B
Plastic DIP
CERDIP
CERPACK
Leadless Chip Carrier
Small Outline IC

Inverting Octal Transceiver/Register Non-inverting Octal Transceiver/Register Inverting Fast Octal Transceiver/Register Non-inverting Fast Octal Transceiver/Register
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ CMOS BUS INTERFACE IDT54/74FCT826A/B REGISTERS

## FEATURES:

- Equivalent to AMD's Am29821-26 bipolar registers in pinout/ function, speeds and output drive over full temperature and voltage supply extremes
- High-speed parallel registers with positive edge-triggered D-type flip-flops
- Non-inverting $\mathrm{CP}-\mathrm{Y} \mathrm{t}_{\mathrm{PD}}=7.5 \mathrm{~ns}$ typ.
- Inverting CP-Y tpD $=7.5 \mathrm{~ns}$ typ.
- Buffered common Clock Enable ( $\overline{E N}$ ) and asynchronous Clear input (CLR)
- lol $=48 \mathrm{~mA}$ (commercial), 32 mA (military)
- Clamp diodes on all inputs for ringing suppression
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than AMD's bipolar Am29800 series (5 4 A max.)
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT800 series is built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology.

The IDT54/74FCT820 series bus interface registers are designed to eliminate the extra packages required to buffer existing registers and provide extra data width for wider address/ data paths or buses carrying parity. The IDT54/74FCT821 and IDT54/74FCT822 are buffered, 10-bit wide versions of the popular '374/'534 functions. The IDT54/74FCT823 and IDT54/74FCT824 are 9 -bit wide buffered registers with Clock Enable (EN) and Clear ( $\overline{C L R}$ )-ideal for parity bus interfacing in highperformance microprogrammed systems. The IDT54/74FCT825 and IDT54/74FCT826 are 8-bit buffered registers with all the '823/4 controls plus multiple enables ( $\overline{\mathrm{OE}}_{1}, \overline{\mathrm{OE}}_{2}, \overline{\mathrm{OE}}_{3}$ ) to allow multiuser control of the interface, e.g., CS, DMA and RD/WR. They are ideal for use as an output port requiring high loL/lon.

All of the IDT54/74FCT800 high-performance interface family are designed for high-capacitance load drive capability, while providing low-capacitance bus loading at both inputs and outputs. All inputs have clamp diodes and all outputs are designed for lowcapacitance bus loading in the high impedance state.

## FUNCTIONAL BLOCK DIAGRAM



PRODUCT SELECTOR GUIDE

|  | DEVICE |  |  |
| :--- | :---: | :---: | :---: |
|  | $10-$ BIT | 9-BIT | $8-$ BIT |
| Non-inverting | $54 / 74$ FCT821A/B | $54 / 74$ FCT823A/B | $54 / 74$ FCT825A/B |
| Inverting | $54 / 74$ FCT822A/B | $54 / 74$ FCT824A/B | $54 / 74 F C T 826 A / B$ |

CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS

## IDT54/74FCT821/IDT54/74FCT822 10-BIT REGISTERS



## IDT54/74FCT823/IDT54/74FCT824 9-BIT REGISTERS



DIP/CERPACKJSOIC TOP VIEW


LOGIC SYMBOLS


10


## PIN DESCRIPTION

| NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: |
| $\mathrm{D}_{1}$ | 1 | The D flip-flop data inputs. |
| CLR | 1 | For both inverting and non-inverting registers, when the clear input is LOW and $O E$ is LOW, the $Q_{1}$ outputs are LOW. When the clear input is HIGH, data can be entered into the register. |
| CP | 1 | Clock Pulse for the Register; enters data into the register on the LOW-to-HIGH transition. |
| $Y_{1}, \bar{Y}_{1}$ | 0 | The register three-state outputs. |
| EN | 1 | Clock Enable. When the clock enable is LOW, data on the $D_{1}$ input is transferred to the $Q_{1}$ output on the LOW-to-HIGH clock transition. When the clock enable is HIGH, the $Q_{1}$ outputs do not change state, regardless of the data or clock input transitions. |
| $\overline{O E}$ | 1 | Output Control. When the $\overline{O E}$ input is HIGH, the $Y_{1}$ outputs are in the high impedance state. When the OE input is LOW, the TRUE register datais presentat the $Y_{1}$ outputs. |

FUNCTION TABLES ${ }^{(1)}$
IDT54/74FCT821/23/25

| INPUTS |  |  |  |  | INTERNAL OUTPUTS |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OE | CLR | EN | $\mathrm{D}_{1}$ | CP | $Q_{1}$ | $Y_{1}$ |  |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ | L H | $\begin{aligned} & \uparrow \\ & \uparrow \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | z | High Z |
| $\begin{gathered} \mathrm{H} \\ \mathrm{~L} \end{gathered}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | Z | Clear |
| $\stackrel{H}{\mathrm{H}}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{NC} \\ & \mathrm{NC} \end{aligned}$ | $\begin{gathered} z \\ N C \end{gathered}$ | Hold |
| H H L L | $\begin{aligned} & H \\ & H \\ & H \\ & H \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | L $H$ $L$ $H$ | $\dagger$ $\dagger$ $\dagger$ $\dagger$ | L H L H | Z Z L H | Load |

NOTE:

1. $\mathrm{H}=$ HIGH, $\mathrm{L}=$ LOW, $\mathrm{X}=$ Don't Care, $\mathrm{NC}=$ No Change, $\uparrow=$ LOW-toHIGH Transition, $Z=$ High Impedance

FUNCTION TABLES ${ }^{(1)}$
IDT54/74FCT822/24/26

| INPUTS |  |  |  |  | INTERNAL OUTPUTS |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OE | CLA | EN | $\mathrm{D}_{1}$ | CP | $Q_{1}$ | $Y_{1}$ |  |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $x$ | L | L | $\uparrow$ | H L | z | High Z |
| H L | $\underline{L}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ | $L$ | Z | Clear |
| H L | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ | $\underset{N C}{Z}$ | Hold |
| H | H | L | L | $\dagger$ | H | Z |  |
| H | H | L | H. | $\dagger$ | L | Z |  |
| L | H | L | L | $\dagger$ | H | H | Load |
| L | H | L | H | $\dagger$ | L | L |  |

NOTE:

1. $\mathrm{H}=\mathrm{HIGH}, \mathrm{L}=$ LOW, $\mathrm{X}=$ Don't Care, $\mathrm{NC}=$ No Change,$\uparrow=$ LOW-toHIGH Transition, $Z=$ High Impedance

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 100 | 100 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{t}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; $\mathrm{Vc}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {il }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1}=2.7 \mathrm{~V}$ | - | - | 5(4) |  |
| 1 L | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5 ${ }^{(4)}$ |  |
|  |  |  | $V_{1}=G N D$ | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C c}=$ Max. | $V_{0}=V_{c c}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $V_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{\mathrm{O}}=$ GND | - | - | -10 |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Clamp Diode Voltage | $V_{\text {CC }}=$ Min., $1_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=\mathrm{Max}{ }^{(3)}, \mathrm{V}_{\mathrm{O}}=\mathrm{GND}$ |  | -75 | -120 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{\mathbb{I N}}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voitage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\text {IN }}=V_{i H} \text { or } V_{V L} \end{aligned}$ | $\mathrm{loL}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $1 \mathrm{OL}=32 \mathrm{~mA} \mathrm{MiL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{IOL}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on Clock Only |  | - | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icc | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{C P}=f_{i}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta \mathrm{l}_{\mathrm{cc}}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\mathrm{cco}}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. Outputs Open $\overline{O E}=G N D$ <br> One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & V_{I_{N}} \geq V_{H C} \\ & V_{\mathrm{IN}^{\prime}} \leq V_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{mAl}}$ |
| Ic | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $f_{C P}=10 \mathrm{MHz}$ <br> $50 \%$ Duty Cycle <br> $\overline{O E}=$ GND <br> One Bit Toggling <br> at $f_{1}=5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{I_{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & (F C T) \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 2.0 | 6.0 |  |
|  |  | $V_{C C}=$ Max. <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ <br> 50\% Duty Cycle <br> $\overline{O E}=\mathrm{GND}$ <br> Eight Bits Toggling at $f_{1}=2.5 \mathrm{MHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & (\mathrm{FCT}) \\ & \hline \end{aligned}$ | - | 3.75 | $7.8^{(5)}$ |  |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 6.0 | $16.8{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per $T L$ driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right.$; all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=l_{\text {Quiescent }}+l_{\text {inputs }}+I_{\text {dYnamic }}$
$I_{c}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c c}=$ Quiescent Current
$\Delta^{\prime}{ }_{C C}=$ Power Supply Current for a $T T L$ High Input ( $V_{I N}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$\mathrm{f}_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| PARAMETER | DESCRIPTION |  | TEST ${ }^{(1)}$ CONDITIONS | IDT54/74FCT821A-26A |  |  |  | IDT54/74FCT821B-26B |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COM'L. | MIL. |  | COM'L. |  | MIL. |  |  |
|  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{aligned} & \overline{t_{\text {PLH }}} \\ & t_{\text {PHLL }} \end{aligned}$ | Propagation Delay Clock to $Y_{I}$ ( $\overline{\mathrm{OE}}=\mathrm{LOW}$ ) |  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | - | 12 | - | 12 | - | 7.5 | - | 8.5 | ns |
| $\begin{gathered} \mathrm{t}_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHL}} \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & C_{\mathrm{L}}=300 \mathrm{pF} \mathrm{~F}^{(3)} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \\ & \hline \end{aligned}$ | - | 20 | - | 20 | - | 15 | - | 16 | ns |
| $\mathrm{t}_{\text {Su }}$ | Data to CP Set-up |  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{\mathrm{L}}=500 \Omega \end{aligned}$ | 4 | - | 4 | - | 3 | - | 3 | - | ns |
| $t_{H}$ | Data CP Hold Time |  | 2 |  | - | 2 | - | 1.5 | - | 1.5 | - | ns |
| $t_{\text {su }}$ | $\begin{aligned} & \text { Enable }\left(\mathrm{EN}^{\text {S }}\right. \text { ) to } \\ & \text { Set-up Time } \end{aligned}$ |  | 4 |  | - | 4 | - | 3.0 | - | 3.0 | - | ns |
| $t_{\text {su }}$ | $\text { Enable (EN } \Gamma \text { ) to }$ Set-up Time |  | 4 |  | - | 4 | - | 3.0 | - | 3.0 | - | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Enable (EN) Hold 7 |  | 2 |  | - | 2 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay, | to $Y_{1}$ | - |  | 20 | - | 20 | - | 9.0 | - | 9.5 | ns |
| $\mathrm{t}_{\text {SU }}$ | Clear Recovery (C | F) Time | 7 |  | - | 7 | - | 6.0 | - | 6.0 | - | ns |
| $\mathrm{t}_{\text {PWH }}$ | Clock Pulse Width | HIGH | 7 |  | - | 7 | - | 6.0 | - | 6.0 | - | ns |
| $t_{\text {pwL }}$ |  | LOW | 7 |  | - | 7 | - | 6.0 | - | 6.0 | - | ns |
| $t_{\text {PWL }}$ | Clear ( $\overline{\mathrm{CLR}}=$ LOW $)$ Pulse Width |  | 7 |  | - | 7 | - | 6.0 | - | 6.0 | - | ns |
| ${ }^{t_{\text {pZZL }}}$ | Output Enable Time $\overline{O E}$ IT to $Y_{1}$ |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \\ & \hline \end{aligned}$ | - | 14 | - | 15 | - | 8 | - | 9 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{PZLL}} \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=300 \mathrm{pF}^{(3)} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 23 | - | 25 | - | 15 | - | 16 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{tPLZ} \end{aligned}$ | Output Disable Time $\overline{O E}$ IF to $Y_{1}$ |  | $\begin{aligned} & C_{\mathrm{L}}=5 \mathrm{pF}^{(3)} \\ & R_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 9 | - | 10 | - | 6.5 | - | 7 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pHz}} \\ & \mathrm{t}_{\mathrm{PPZ}} \end{aligned}$ |  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 16 | - | 18 | - | 7.5 | - | 8 | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. This parameter is guaranteed but not tested.

## ORDERING INFORMATION



Commercial
MIL-STD-883, Class B
Plastic DIP
CERDIP
CERPACK
Leadless Chip Carrier
Small Outline IC
10-Bit Non-Inverting Register
Fast 10 -Bit Non-Inverting Register 10-Bit Inverting Register Fast 10-Bit Inverting Register 9 -Bit Non-Inverting Register Fast 9-Bit Non-Inverting Register $9-$ Bit Inverting Register
Fast 9 -Bit Inverting Register
8 -Bit Non-Inverting Register Fast 8 -Bit Non-Inverting Register
8 -Bit Inverting Register
Fast 8 -Bit Inverting Register
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

HIGH-PERFORMANCE CMOS BUFFERS

## DESCRIPTION:

The IDT54/74FCT800 Series is built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology.

The IDT54/74FCT827A/B and IDT54/74FCT828A/B 10-bit bus drivers provide high-performance bus interface buffering for wide data/address paths or buses carrying parity. The 10-bit buffers have NOR-ed output enables for maximum control flexibility. All buffer data inputs have 200 mV minimum input hysteresis to provide improved noise rejection.

All of the IDT54/74FCT800 high-performance interface family are designed for high-capacitance load drive capability, while providing low-capacitance bus loading at both inputs and outputs. All inputs have clamp diodes and all outputs are designed for low-capacitance bus loading in the high impedance state.

## FUNCTIONAL BLOCK DIAGRAM

## IDT54/74FCT827A/B-IDT5474FCT828A/B 10-BIT BUFFERS



PRODUCT SELECTOR GUIDE

|  | 10-BIT BUFFER |
| :--- | :---: |
| Non-inverting | IDT54/74FCT827A/B |
| Inverting | IDT54/74FCT828A/B |

CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS

IDT54/74FCT827A/B/IDT54/74FCT828A/B


## PIN DESCRIPTION

| NAME | $1 / O$ | DESCRIPTION |
| :---: | :---: | :--- |
| $\overline{O E}_{\mathrm{I}}$ | 1 | When both are LOW the outputs are <br> enabled. When either one or both are HIGH <br> the outputs are High $Z$. |
| $D_{1}$ | 1 | 10-bit data input. |
| $Y_{\mathrm{I}}$ | O | 10-bit data output. |

FUNCTIONAL TABLES
IDT54/74FCT827A/B (NON-INVERTING) ${ }^{(1)}$

| INPUTS |  |  | OUTPUT | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{1}$ | $\overline{\mathrm{OE}}_{2}$ | $\mathrm{D}_{\mathbf{1}}$ | $\mathrm{Y}_{\mathbf{1}}$ |  |
| L | L | L | L | Transparent |
| L | L | H | H |  |
| H | X | X | Z | Three-State |
| X | H | X | Z |  |

NOTE:

1. $\mathrm{H}=$ HIGH, $\mathrm{L}=$ LOW, $\mathrm{X}=$ Don't Care, $\mathrm{Z}=$ High Impedance

IDT54/74FCT828A/B (INVERTING) ${ }^{(1)}$

| INPUTS |  |  | OUTPUT | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{O E}_{1}$ | $\overline{O E}_{2}$ | $D_{1}$ | $Y_{1}$ |  |
| $L$ | $L$ | $L$ | $H$ |  |
| $L$ | $L$ | $H$ | $L$ | Transparent |
| $H$ | $X$ | $X$ | $Z$ | Three-State |
| $X$ | $H$ | $X$ | $Z$ |  |

NOTE:

1. $\mathrm{H}=\mathrm{HIGH}, \mathrm{L}=$ LOW, $\mathrm{X}=$ Don't Care, $\mathrm{Z}=$ High Impedance

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 100 | 100 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
| $\mathrm{C}_{\mathbb{I}}$ | In | CONDITIONS | TYP. | MAX. | UNIT |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | 10 | pF |

## NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; V_{c c}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=$ Max. | $\mathrm{V}_{1}=\mathrm{V}_{C c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | 5(4) |  |
| ILL | Input LOW Current |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5 ${ }^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -5 |  |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $V_{0}=V_{C C}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{0}=$ GND | - | - | -10 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=$ Max ${ }^{(3)}, V_{0}=$ GND |  | -75 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} . \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\text {cc }}$ | - | V |
|  |  | $\begin{aligned} & V_{c C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{l L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{MLL}$. | 2.4 | 4.0 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \mathrm{COM}{ }^{\text {L }}$. | 2.4 | 4.0 | - |  |
| $v_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{L} \end{aligned}$ | $\mathrm{l}_{\mathrm{oL}}=300 \mu \mathrm{~A}$ | - | GND | $V_{L C}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{l}^{\circ \mathrm{L}}=48 \mathrm{~mA} \mathrm{COM}{ }^{\text {L }}$. | - | 0.3 | 0.5 |  |
| $V_{H}$ | Input Hysteresis on Clock Only |  | - | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}_{\mathrm{i}} \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {cc }}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{I}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta I_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{\mathrm{CC}}=\operatorname{Max} . \\ & \mathrm{V}_{\mathrm{iN}}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| 1 cco | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{O E}=G N D$ <br> $T / R=G N D$ or $V_{C C}$ One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{MAF}}$ |
| $\mathrm{I}_{\mathrm{c}}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{I}}=10 \mathrm{MHz}$ $50 \%$ Duty Cycle OE = GND One Bit Toggling | $\begin{aligned} & V_{\mathrm{IN}_{2}} \geq \mathrm{V}_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 1.8 | 5.0 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $f_{1}=2.5 \mathrm{MHz}$ $50 \%$ Duty Cycle OE = GND Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & \text { (FCT) } \\ & \hline \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input ( $\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}$ ) ; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c C}$ formula. These limits are guaranteed but not tested.
6. $I_{c}=I_{\text {OUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{i}\right)$
$I_{c C}=$ Quiescent Current
$\Delta \mathrm{I}_{\mathrm{CC}}=$ Power Supply Current for a TTL High Input $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$\mathrm{N}_{\mathrm{T}}=$ Number of TTL Inputs at $\mathrm{D}_{\mathrm{H}}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{i}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| PARAMETER | DESCRIPTION | $\begin{gathered} \text { TEST }{ }^{(1)} \\ \text { CONDITIONS } \end{gathered}$ | IDT54/74FCT827A/28A |  |  |  | IDT54/74FCT827B/28B |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COM'L. |  | MIL. |  | COM'L. |  | MIL. |  |  |
|  |  |  | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. | MIN. ${ }^{(2)}$ | MAX. |  |
| $\begin{gathered} \mathrm{t}_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHLL}} \end{gathered}$ | Propagation Delay from $D_{1}$ to $Y_{1}$ IDT54/74FCT827A/B (Non-inverting) | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | - | 8 | - | 10 | - | 5.0 | - | 6.5 | ns |
| ${ }_{\substack{\text { P/H } \\ \mathrm{t}_{\text {PHL }}}}$ |  | $\begin{aligned} & C_{L}=300 \mathrm{pF}^{(3)} \\ & R_{L}=500 \Omega \\ & \hline \end{aligned}$ | - | 15 | - | 17 | - | 13.0 | - | 14.0 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHLL }} \end{aligned}$ | Propagation Delay from $D_{1}$ to $Y_{1}$ IDT54/74FCT828A/B (Inverting) | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \\ & \hline \end{aligned}$ | - | 7.5 | - | 9.5 | - | 5.5 | - | 6.5 | ns |
| $\begin{gathered} \mathrm{t}_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHLL}} \\ \hline \end{gathered}$ |  | $\begin{aligned} & C_{L}=300 \mathrm{pF}(3) \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \\ & \hline \end{aligned}$ | - | 14 | - | 16 | - | 13.0 | - | 14.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time $\overline{O E}$ to $Y_{1}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \\ & \hline \end{aligned}$ | - | 15 | - | 17 | - | 8.0 | - | 9.0 | ns |
| $t_{\text {PZH }}$ <br> $t_{\text {pZL }}$ |  | $\begin{aligned} & C_{L}=300 \mathrm{pF}^{(3)} \\ & R_{L}=500 \Omega \end{aligned}$ | - | 23 | - | 25 | - | 15.0 | - | 16.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\text {PHLL }} \\ & \hline \end{aligned}$ | Output Disable Time $\overline{O E}$ to $Y_{1}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}(3) \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 9 | - | 10 | - | 6.0 | - | 7.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\text {PHH }} \end{aligned}$ |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 17 | - | 19 | - | 7.0 | - | 8.0 | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. These parameters are guaranteed but not tested.

## ORDERING INFORMATION




## FAST CMOS PARITY BUS TRANSCEIVER

# PRELIMINARY IDT54/74FCT833A/B IDT54/74FCT834A/B IDT54/74FCT853A/B IDT54/74FCT854A/B 

## FEATURES:

- Equivalent to AMD's Am29833-34 and Am29853-54 bipolar parity bus transceivers in pinout/function, speeds and output drive over full temperature and voltage supply extremes
- High speed bidirectional bus transceiver for processororganized devices

Non-inverting propagation delay $=7.0 \mathrm{~ns}$ max.
Inverting propagation delay $=7.0 \mathrm{~ns}$ max.

- Buffered direction three state control
- Error Flag with open-drain output
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than AMD's bipolar Am29800 series (5 5 A max.)
- Available in Plastic DIP, CERDIP, LCC and SOIC
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT833/34/53/54 are high-performance bus transceivers designed for two-way communications. They each contain an 8-bit data path from the R (port) to the T (port), a 8 -bit data path from the T (port) to the R (port), and a 9-bit parity checker/ generator. Two options are available: the IDT54/74FCT833/34 register option and the IDT54/74FCT853/54 latch option. With the register option, the error flag can be clocked and stored in a register and read at the ERR output. The clear (CLR) input is used to clear the error flag register. With the latch option, the error can be either passed, stored, sampled or cleared at theerror flag output by using the EN and CLR controls.

The output enables $\overline{\mathrm{OE}}$ T and $\overline{\mathrm{OE}_{\mathrm{R}}}$ are used to force the port outputs to the high-impedance state so that the device can drive bus lines directly. In addition, $\mathrm{OE}_{R}$ and $\mathrm{OE}_{\mathrm{T}}$ can be used to force a parity error by enabling both lines simultaneously. This transmission of inverted parity gives the designer more system diagnostic capability. The IDT54/74FCT833 and IDT54/74FCT853 are non-inverting, while the IDT54/74FCT834 and IDT54/74FCT854 present inverting data at the outputs. The devices are specified at 48 mA and 32 mA output sink current over the commercial and military temperature ranges, respectively.

## FUNCTIONAL BLOCK DIAGRAM



## NOTE:

1. Non-inverting buffer for IDT54/74FCT833/53, inverting buffer for IDT54/74FCT834/54, note that the inverting device converts the positive logic " $R$ " bus levels to negative levels on " $T$ " bus.

CEMOS is a registered trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS

IDT54/74FCT833/34


DIP/SOIC/CERPACK
TOP VIEW

IDT54/74FCT853/54

| $\mathrm{JE}_{\mathrm{P}}{ }_{1}$ |  | ${ }^{4} \mathrm{v} \mathrm{v}_{\mathrm{c}}$ |
| :---: | :---: | :---: |
| $\mathrm{R}_{0} \mathrm{H}_{2}$ | 23 | ${ }^{3} \mathrm{~T}$ |
| $\mathrm{R}_{1}{ }^{-3}$ | 22 | ${ }_{2} \mathrm{~T}_{1}$ |
| $\mathrm{R}_{2} \mathrm{C}^{4}$ | 21 | $\square^{1} T_{2}$ |
| $\mathrm{R}_{3} \square_{5}$ | P24-1, 20 | $\square^{1}$ |
| $\mathrm{R}_{4} \mathrm{C}^{6}$ | D24-1, 19 | ${ }^{\square} \mathrm{T}_{4}$ |
| $\mathrm{R}_{5} \mathrm{C}_{7}$ | ${ }_{\text {SO24-2 }} 18$ | ${ }^{8} \mathrm{~T}_{5}$ |
| $\mathrm{R}_{6} \mathrm{C}^{8}$. | E24-1 17 | ${ }_{7} \mathrm{~T}_{6}$ |
| $\mathrm{R}_{7} \mathrm{~L}^{\text {a }}$, |  | ${ }^{1} \mathrm{~T}_{7}$ |
| ERR - ${ }^{10}$ |  | $15 \square$ PARITY |
| CLR ${ }^{11}$ |  | ${ }_{4} \bigcirc \mathrm{OE}_{\mathrm{T}}$ |
| GND-12 |  | ${ }^{3}$ ] EN . |



PIN DESCRIPTION

| PIN No. | NAME | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| IDT54/74FCT833/34 |  |  |  |
| 1 | $\overline{\mathrm{OE}}_{\mathrm{R}}$ | 1 | RECEIVE enable input. |
| 2-9 | $\mathrm{R}_{1}$ | 1/O | 8 -bit RECEIVE data output. |
| 10 | $\overline{\text { ERR }}$ | 0 | Output from fault registers. Registers detection of odd parity fault on using clock edge (CLK). A registered ERR output remains low until cleared. Open drain output, requires pull up resistor. |
| 11 | $\overline{\text { CLR }}$ | 0 | Clears the fault register output. |
| 16-23 | $\mathrm{T}_{1}$ | 1/0 | 8 -bit TRANSMIT data output. |
| 15 | PARITY | 1/O | 1-bit PARITY output. |
| 14 | $\overline{\mathrm{O}}_{\mathrm{T}}$ | 1 | TRANSMIT enable input. |
| 13 | CL.K | 1 | External clock pulse input for fault register flag. |
| IDT54/74FCT853/54 |  |  |  |
| 1 | $\overline{\mathrm{O}}_{\mathrm{R}}$ | 1 | RECEIVE enable input. |
| 2-9 | $\mathrm{R}_{1}$ | 1/0 | 8 -bit RECEIVE data output. |
| 10 | $\overline{\text { ERR }}$ | 0 | Output from fault latches. Latches detection of odd parity fault on active enable EN. A latched ERR output remains LOW until cleared. Open drain output, requires pull up resistor. |
| 11 | $\overline{\text { CLR }}$ | 0 | Clears the fault latch output. |
| 16-23 | $T_{1}$ | 1/0 | 8 -bit TRANSMIT data output. |
| 15 | PARITY | 1/0 | 1-bit PARITY output. |
| 14 | $\overline{\mathrm{O}}_{\mathrm{T}}$ | 1 | TRANSMIT enable input. |
| 13 | $\overline{E N}$ | 1 | Enable latch input for fault flag. |

ERROR FLAG OUTPUT TRUTH TABLE

IDT54/74FCT833/IDT54/74FCT834 (REGISTER OPTION)

| INPUTS |  | INTERNAL TO DEVICE | OUTPUTS PRE-STATE | OUTPUT | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLR | CLK | POINT "P" | $\overline{\text { ERR }}^{\text {n-1 }}$ | $\overline{\text { ERR }}$ |  |
| H | $\dagger$ | H | H | H | Sample |
| H | $\dagger$ | - | L | L | (1's |
| H | $\dagger$ | L | - | L | Capture) |
| L | - | - | - | H | Clear |

$\overline{\mathrm{OE}}_{\mathrm{T}}$ is HIGH and $\overline{\mathrm{O}}_{\mathrm{R}}$ is LOW.

IDT54/74FCT853/IDT54/74FCT854 (LATCH OPTION)

| INPUTS |  | INTERNAL TO DEVICE | OUTPUTS | OUTPUT | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| EN | $\overline{C L R}$ | POINT "P" | $\overline{E R R}_{n-1}$ | ERR |  |
| $\stackrel{L}{L}$ | $\frac{L}{L}$ | $\mathrm{L}$ | - | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | Pass |
| $\begin{aligned} & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\frac{L}{H}$ | $\begin{aligned} & \bar{L} \\ & H \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & H \end{aligned}$ | Sample (1's Capture) |
| H | L | - | - | H | Clear |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | - | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | Store |

$\overline{\mathrm{O}}_{\mathrm{T}}$ is HIGH and $\mathrm{OE}_{\mathrm{R}}$ is LOW.

## FUNCTION TABLES

IDT54/74FCT833 NON-INVERTING REGISTER OPTION

| INPUTS |  |  |  |  |  |  | OUTPUTS |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{O}} \mathrm{E}_{\mathrm{T}}$ | $\mathrm{OE}_{\mathrm{R}}$ | CLR | CLK | $\mathrm{R}_{\mathbf{i}}$ ( $\Sigma$ OF H'S) |  | INCL PARITY ( $\Sigma$ OF H'S) | $\mathrm{B}_{1}$ | $\mathrm{T}_{1}$ | PARITY | ERR(1) |  |
| L L L | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | - | - |  |  | NA <br> NA <br> NA <br> NA | NA <br> NA <br> NA <br> NA | H H L L | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | NA <br> NA <br> NA <br> NA | Transmit data from R Port to T Port with parity: receiving path is disabled. |
| H H H H | $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | H H H H |  | NA <br> NA <br> NA <br> NA |  |  | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { NA } \\ & \text { NA } \end{aligned}$ NA NA | NA <br> NA <br> NA <br> NA | H L H L | Receive data from T Port to R Port with parity test resulting in flag: transmitting path is disabled. |
| - | - | L | - | - |  | - | - | NA | NA | H | Clear the state of error flag register. |
| $\begin{aligned} & \mathrm{H} \\ & H \\ & H \\ & H \\ & H \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | H L H H | $\bar{\dagger}$ |  |  | - | $\begin{aligned} & z \\ & z \\ & z \\ & Z \end{aligned}$ | $\begin{aligned} & z \\ & z \\ & Z \\ & Z \end{aligned}$ | $\begin{aligned} & z \\ & z \\ & z \\ & z \end{aligned}$ | $\begin{aligned} & \text { H } \\ & H \\ & H \\ & L \end{aligned}$ | Both transmitting and receiving paths are disabled. Parity logic defaults to transmit mode. |
| L L L |  | - | - | $\begin{aligned} & \text { H (Odd) } \\ & \text { H (Even) } \\ & \text { L (Odd) } \\ & \text { L (Even) } \end{aligned}$ |  | NA <br> NA. <br> NA <br> NA | NA <br> NA <br> NA <br> NA | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \hline \end{aligned}$ | NA <br> NA <br> NA NA | Forced-error checking. |

IDT54/74FCT834 INVERTING REGISTER OPTION ${ }^{(2)}$

| INPUTS |  |  |  |  |  | OUTPUTS |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{O E}_{T}$ | $\overline{O E}_{\text {R }}$ | CLR | CLK | $\mathrm{R}_{1}$ ( $\Sigma$ OF L'S) | T INCL PARITY ( $\Sigma$ OF H'S) | $\mathrm{R}_{1}$ | $T_{1}$ | PARITY | ERR(1) |  |
| L L L L | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & - \\ & \overline{-} \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ |  | NA <br> NA <br> NA <br> NA | NA <br> NA <br> NA <br> NA | $\begin{aligned} & L \\ & L \\ & H \\ & H \end{aligned}$ | $H$ $L$ $H$ L | NA <br> NA <br> NA <br> NA | Transmit data from R Port to T Port with parity; receiving path is disabled. |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | L L L L | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \hline \end{aligned}$ | H (Odd) <br> H (Even) <br> L (Odd) <br> L (Even) | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ | Receive data from T Port to R Port with parity test resulting in flag; transmitting path is disabled. |
| - | - | L | - | - | - | - | - | - | H | Clear the state of error flag register. |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | H L H H | $\begin{aligned} & - \\ & \uparrow \\ & \dagger \end{aligned}$ |  | $\begin{aligned} & - \\ & \text { - } \end{aligned}$ | $\begin{aligned} & z \\ & z \\ & z \\ & z \end{aligned}$ | $\begin{aligned} & \mathrm{z} \\ & \mathrm{z} \\ & \mathrm{z} \\ & \mathrm{z} \end{aligned}$ | $\begin{aligned} & Z \\ & Z \\ & Z \\ & Z \end{aligned}$ | $\begin{aligned} & \star \\ & H \\ & L \\ & H \end{aligned}$ | Both transmitting and receiving paths are disabled. Parity logic defaults to transmit mode. |
| L L L L | L L L L | - | - |  | NA <br> NA <br> NA NA | NA <br> NA <br> NA <br> NA | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | L $H$ $L$ $H$ | NA <br> NA <br> NA <br> NA | Forced-error checking. |


| $H=$ High | $Z$ | = High Impedance | Odd $=$ Odd number of logic one's |
| :--- | :--- | :--- | :--- |
| $L=$ Low | NA | $=$ Not Applicable | Even $=$ Even number of logic one's |
| $\dagger$ | $=$ Low to high transition of clock | - | $=$ Don't Care or Irrelevant |

*Store the Error State of the Last Receive Cycle
NOTES:

1. Output state assumes HIGH output pre-state.
2. Note that for the negative levels on the $B$ Port; an " $H$ " represents a logic " 0 " while an " $L$ " represents a logic " 1 ".

## FUNCTION TABLES (CONTINUED)

IDT54/74FCT853 NON-INVERTING LATCH OPTION

| INPUTS |  |  |  |  |  | OUTPUTS |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{E}} \mathrm{E}_{\mathrm{T}}$ | $\overline{\delta E}_{\text {R }}$ | CLR | EN | $\mathrm{R}_{1}$ ( $\sum$ OF H'S) | TI INCL PARITY ( $\Sigma$ OF H'S) | $\mathrm{R}_{1}$ | T | PARITY | ERR ${ }^{\text {(1) }}$ |  |
| $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \overline{-} \\ & - \end{aligned}$ | - | H (Odd) <br> H (Even) <br> L (Odd) <br> L (Even) | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \end{aligned}$ | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \hline \end{aligned}$ | Transmit data from R Port to $T$ Port with parity; receiving path is disabled. |
| $\begin{aligned} & \hline \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ |  |  | L L L | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \hline \end{aligned}$ | H (Odd) <br> H (Even) <br> L (Odd) <br> L (Even) | $H$ $H$ $L$ $L$ | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \end{aligned}$ | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ | Receive data from T Port to R Port with parity test resulting in flag; transmitting path is disabled. |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | NA <br> NA <br> NA <br> NA | H (Odd) <br> H (Even) <br> L (Odd) <br> H (Even) | $H$ $H$ $H$ $L$ | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \end{aligned}$ | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \end{aligned}$ | H L $H$ L | Receive data from T Port to R Port, pass the error test resulting to error flag; transmitting path is disabled. |
| H | L | H | H | NA | - | - | NA | NA | * | Store the state of error flag register. |
| - | - | L | H | - | - | - | NA | NA | H | Clear the state of error flag register. |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $H$ <br> $\mathbf{H}$ <br> - | $\begin{aligned} & H \\ & H \\ & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ |  | $\begin{aligned} & - \\ & \text { - } \end{aligned}$ | $\begin{aligned} & \hline \mathrm{z} \\ & \mathrm{z} \\ & \mathrm{z} \\ & \mathrm{Z} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline z \\ & z \\ & z \\ & z \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline z \\ & z \\ & z \\ & z \end{aligned}$ | $$ | Both transmitting and receiving paths are disabled. Parity logic defaults to transmit mode. |
| L L L L | L L L | - | - - - | H (Odd) <br> H (Even) <br> L (Odd) <br> L (Even) | NA <br> NA <br> NA <br> NA | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ | H L H L | NA <br> NA <br> NA <br> NA | Forced-error checking. |

IDT54/74FCT854 INVERTING LATCH OPTION ${ }^{(2)}$

| INPUTS |  |  |  |  |  | OUTPUTS |  |  |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{E}} \mathrm{E}_{\mathrm{T}}$ | $\overline{\mathrm{E}} \mathrm{E}_{\text {R }}$ | CLR | EN | $\mathrm{R}_{\mathrm{I}}$ ( $\Sigma$ OF H'S) | T INCL PARITY ( $\Sigma$ OF H'S) | $\mathrm{R}_{1}$ | Ti | PARITY | ERR ${ }^{(1)}$ |  |
| $L$ $L$ $L$ $L$ | H H H H | $\begin{aligned} & \overline{-} \\ & \overline{-} \end{aligned}$ | $\begin{aligned} & - \\ & \text { - } \end{aligned}$ |  | $\begin{aligned} & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \hline \end{aligned}$ | NA <br> NA <br> NA <br> NA | $\begin{aligned} & L \\ & L \\ & H \\ & H \\ & \hline \end{aligned}$ | $H$ $L$ $H$ $L$ | NA <br> NA <br> NA NA | Transmit data from R Port to $T$ Port with parity: receiving path is disabled. |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | L $L$ $L$ $L$ | L <br> L <br> L | $L$ $L$ $L$ $L$ | NA <br> NA <br> NA <br> NA |  | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \text { NA } \\ & \hline \end{aligned}$ | NA <br> NA <br> NA <br> NA | H L H L | Receive data from T Port to R Port with parity test resulting in flag; transmitting path is disabled. |
| H H H H | $L$ $L$ $L$ $L$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $L$ $L$ $L$ $L$ | NA <br> NA <br> NA <br> NA |  | L L H H | NA <br> NA <br> NA <br> NA | NA <br> NA <br> NA <br> NA | H L $H$ L | Receive data from T Port to R Port, pass the error test resulting to error flag: transmitting path is disabled |
| H | L | H | H | NA | - | - | NA | NA | * | Store the state of error flag register. |
| - | - | L | H | - | - | - | NA | NA | H | Clear the state of error flag register. |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathbf{H} \\ & \mathbf{L} \\ & \mathbf{-} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{~L} \end{aligned}$ |  | $\begin{aligned} & - \\ & \text { - } \end{aligned}$ | $\begin{aligned} & z \\ & z \\ & z \\ & z \end{aligned}$ | $\begin{aligned} & \mathrm{z} \\ & \mathrm{z} \\ & \mathrm{z} \\ & \mathrm{z} \end{aligned}$ | $\begin{aligned} & z \\ & z \\ & z \\ & z \end{aligned}$ | $\begin{aligned} & \text { * } \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ | Both transmitting and receiving paths are disabled. Parity logic defaults to transmit mode. |
| L $L$ $L$ $L$ | L L L L | $\begin{aligned} & - \\ & \text { - } \end{aligned}$ | $\begin{aligned} & \text { - } \\ & \text { - } \end{aligned}$ |  | NA <br> NA <br> NA <br> NA | NA NA NA NA | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & L \\ & H \\ & L \\ & H \\ & \hline \end{aligned}$ | NA <br> NA <br> NA <br> NA | Forced-error checking. |

$H=$ High
$\mathrm{L}=$ Low
Z = High impedance
NC = No Change

Odd = Odd number of logic one's
Even $=$ Even number of logic one's
i $=0,1,2,3,4,5,6,7$

NOTES:

1. Output state assumes HIGH output pre-state.
2. Note that for negative logic levels on the B Port, an " $H$ " represents a logic " 0 " while an " $L$ " represents a logic " 1 ".

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {I/O }}$ | I/O Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$; $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{l}}$ | Input HIGH Level | Guaranteed Logic High Level |  |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level |  |  | - | - | 0.8 | v |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (Except I/O pins) | $V_{C C}=$ Max. |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5^{(4)}$ |  |
| 1 L | Input LOW Current (Except I/O pins) |  |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5(4) |  |
|  |  |  |  | $\mathrm{V}_{1}=$ GND | - | - | -5 |  |
| $1_{1 H}$ | Input HIGH Current (1/O pins only) | $V_{C C}=$ Max. |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | 15(4) |  |
| $1 / 2$ | Input LOW Current (1/O pins only) |  |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | $-15^{(4)}$ |  |
|  |  |  |  | $\mathrm{V}_{1}=\mathrm{GND}$ | - | - | -15 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |  |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}, V_{0}=$ GND |  |  | -60 | -120 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage (Except ERR) | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$, $\mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{V N}=V_{I H} \text { or } V_{I L} \end{aligned}$ |  | $\mathrm{l}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  |  | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  |  | - | GND | V LC | v |
|  |  | $V_{C c}=$ Min | All other outputs $V_{I N}=V_{I H}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  |  | $\mathrm{l}_{\mathrm{OL}}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  |  | $\mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}$ COM'L. | - | 0.3 | 0.5 |  |
|  |  |  | ERR | $\mathrm{l}_{\mathrm{LL}}=48 \mathrm{~mA}$ | - | 0.3 | 0.5 |  |
| $V_{H}$ | Input Hysteresis on $\mathrm{T}_{1}$ and $\mathrm{R}_{1}$ | - |  |  | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$


## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $V_{\mathbb{I N}}=3.4 \mathrm{~V}$ ); all other inputs at $V_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.
6. $I_{\mathrm{C}}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{C C}=$ Quiescent Current
$\Delta I_{C C}=$ Power Supply Current for a TTL High Input $\left(V_{I N}=3.4 V\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathbf{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.

SWITCHING CHARACTERISTICS OVER TEMPERATURE RANGE

| PARAMETERS | DESCRIPTION |  | $\begin{aligned} & \text { TEST } \\ & \text { CONDITIONS } \end{aligned}$ | IDT54/74FCT8XXA ${ }^{(3)}$ |  |  |  | IDT54/74FCT8XXB ${ }^{(3)}$ |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COM'L | MIL. |  | COM'L. |  | MIL. |  |  |
|  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay $R_{1}$ to $T_{1}, T_{1}$ to $R_{1}$ |  |  | $C_{L}=50 \mathrm{pF}$ | - | 10.0 | - | 14.0 | - | 7.0 | - | 10.0 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  |  |  | - | 10.0 | - | 14.0 | - | 7.0 | - | 10.0 | ns |
| $t_{\text {PLH }}$ |  |  | $C_{L}=300 \mathrm{PF}^{(6)}$ | - | 17.5 | - | 21.5 | - | 14.5 | - | 17.5 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  |  | - | 17.5 | - | 21.5 | - | 14.5 | - | 17.5 | ns |
| ${ }_{\text {PLH }}$ | Propagation Delay <br> $R_{1}$ to PARITY |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | - | 15.0 | - | 20.0 | - | 10.5 | - | 14.0 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | - | 15.0 | - | 20.0 | - | 10.5 | - | 14.0 | ns |  |
| $\mathrm{t}_{\text {PLH }}$ |  |  | $\mathrm{C}_{\mathrm{L}}=300 \mathrm{pF}{ }^{(6)}$ | - | 22.5 | - | 27.5 | - | 18.0 | - | 21.5 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | - | 22.5 | - | 27.5 | - | 18.0 | - | 21.5 | ns |  |
| $\mathrm{t}_{\text {PZH }}$ | Output Enable Time $O E_{R}, O E_{T}$ to $R_{1}, T_{1}$ |  |  | $C_{L}=50 \mathrm{pF}$ | - | 12.0 | - | 16.0 | - | 8.5 | - | 11.0 | ns |
| $t_{\text {PZL }}$ |  |  | - |  | 12.0 | - | 16.0 | - | 8.5 | - | 11.0 | ns |
| $\mathrm{t}_{\text {PZH }}$ |  |  | $C_{L}=300 \mathrm{pF}^{(6)}$ | - | 19.5 | - | 23.5 | - | 16.0 | - | 18.5 | ns |
| $\mathrm{t}_{\text {PZL }}$ |  |  | - | 19.5 | - | 23.5 | - | 16.0 | - | 18.5 | ns |  |
| $\mathrm{t}_{\mathrm{PHZ}}$ | Output Disable Time $O E_{R}, O E_{T}$ to $R_{1}, T_{1}$ |  |  | $C_{L}=5 p{ }^{(6)}$ | - | 10.7 | - | 14.7 | - | 7.2 | - | 9.8 | ns |
| $t_{\text {PLZ }}$ |  |  | - |  | 10.7 | - | 14.7 | - | 7.2 | - | 9.8 | ns |
| $\mathrm{t}_{\mathrm{PHZ}}$ |  |  | $C_{L}=50 \mathrm{pF}$ | - | 12.0 | - | 16.0 | - | 8.5 | - | 11.0 | ns |
| $\mathrm{t}_{\text {PLZ }}$ |  |  | - | 12.0 | - | 16.0 | - | 8.5 | - | 11.0 | ns |  |
| $t_{\text {SU }}$ | T, PARITY to CLK Set-up Time ${ }^{(1)}$ |  |  | $C_{L}=50 \mathrm{pF}$ | 12.0 | - | 16.0 | - | 8.5 | - | 11.0 | - | ns |
| $t_{H}$ | T, PARITY to CLK Ho | $\mathrm{me}^{(1)}$ | 0 |  | - | 0 | - | 0 | - | 0 | - | ns |
| tsu | Clear Recovery Time | o CLK ${ }^{(2)}$ | - |  | 15.0 | - | 20.0 | - | 10.5 | - | 14.0 | ns |
| $t_{w}$ | Clock Pulse Width ${ }^{(1)}$ | HIGH | 7.0 |  | - | 9.5 | - | 5.5 | - | 7.0 | - | ns |
|  |  | LOW | 7.0 |  | - | 9.5 | - | 5.5 | - | 7.0 | - | ns |
| $t_{w}$ | Clear Pulse Width | LOW | 7.0 |  | - | 9.5 | - | 5.5 | - | 7.0 | - | ns |
| $t_{\text {PHL }}$ | Propagation Delay CLK to $\overline{\text { ERR }}^{(1)}$ |  | $C_{L}=50 \mathrm{pF}$ | - | 12.0 | - | 16.0 | - | 8.5 | - | 11.0 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay $\overline{C L R}$ to ERR |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | - | 12.0 | - | 16.0 | - | 8.5 | - | 11.0 | ns |
| $t_{\text {PLH }}$ | Propagation-Delay Th $_{1}$ PARITY TO ERR (PASS Mode Only) IDT54/74FCT853 and IDT54/74FCT854 |  | $C_{L}=50 \mathrm{pF}$ | - | 15.0 | - | 20.0 | - | 10.5 | - | 14.0 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | - | 15.0 | - | 20.0 | - | 10.5 | - | 14.0 | ns |  |
| ${ }_{\text {tPH }}$ | Propagation Delay $\overline{\mathrm{OE}}_{\mathrm{R}}$ to PARITY |  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | - | 15.0 | - | 20.0 | - | 10.5 | - | 14.0 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | - |  | 15.0 | - | 20.0 | - | 10.5 | - | 14.0 | ns |
| $\mathrm{t}_{\text {PLH }}$ |  |  | $C_{L}=300 \mathrm{pF}^{(6)}$ | - | 22.5 | - | 27.5 | - | 18.0 | - | 21.5 | ns |
| $\mathrm{t}_{\text {PHL }}$ |  |  | - | 22.5 | - | 27.5 | - | 18.0 | - | 21.5 | ns |  |

## NOTES:

1. For IDT54/74FCT853/54, replace CLK with EN.
2. Not applicable to IDT54/74FCT853/54.
3. XX represents $33,34,53$ and 54.
4. See test circuit and waveforms.
5. Minimum limits are guaranteed but not tested on Propagation Delays.
6. These parameters are guaranteed but not tested.

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Compliant to MIL-STD-883, Class B
Plastic DIP
Cerdip
Leadless Chip Carrier
Small Outline IC
CERPACK
Non-inverting Parity Bus Transceiver (Register Option) Fast non-inverting Parity Bus Transceiver (Register Option) Inverting Parity Bus Transceiver (Register Option) Fast inverting Parity Bus Transceiver (Register Option) Non-inverting Parity Bus Transceiver (Latch Option)
Fast non-inverting Parity Bus Transceiver (Latch Option)
Inverting Parity Bus Transceiver (Latch Option)
Fast inverting Parity Bus Transceiver (Latch Option)
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$


# HIGH-PERFORMANCE CMOS BUS INTERFACE LATCHES 

## FEATURES:

- Equivalent to AMD's Am29841-46 bipolar registers in pinout/ function, speeds and output drive over full temperature and voltage supply extremes
- High-speed parallel latches
- Non-inverting transparent tpD $=5.5 \mathrm{~ns}$ typ.
- Inverting transparent tPD $=6.0$ ns typ.
- Buffered common latch enable, clear and preset input
- lol $=48 \mathrm{~mA}$ (commercial) and 32 mA (military)
- Clamp diodes on all inputs for ringing suppression
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than AMD's bipolar Am29800 Series ( $5 \mu \mathrm{~A}$ max.)
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT800 Series is built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology.

The IDT54/74FCT840 Series bus interface latches are designed to eliminate the extra packages required to buffer existing latches and provide extra data width for wider address/data paths or buses carrying parity. The IDT54/74FCT841 and IDT54/74FCT842 are buffered, 10-bit wide versions of the popular '373 function. The IDT54/74FCT843 and IDT54/74FCT844 are 9-bit wide buffered latches with Preset (PRE) and Clear ( $\overline{\mathrm{CLR}}$ ) -ideal for parity bus interfacing in high-performance systems. The IDT54/74FCT845 and IDT54/74FCT846 are 8-bit buffered latches with all the '843/4 controls plus multiple enables ( $\overline{O E}_{1}, \overline{\mathrm{OE}}_{2}, \overline{\mathrm{OE}}_{3}$ ) to allow multiuser control of the interface, e.g., CS, DMA and RDNR. They are ideal for use as an output port requiring high loL/loh.

All of the IDT54/74FCT800 high-performance interface family are designed for high-capacitance load drive capability, while providing low-capacitance bus loading at both inputs and outputs. All inputs have clamp diodes and all outputs are designed for low-capacitance bus loading in the high impedance state.

## FUNCTIONAL BLOCK DIAGRAM



## PRODUCT SELECTOR GUIDE

|  | DEVICE |  |  |
| :--- | :---: | :---: | :---: |
|  | $10-$ BIT | $9-$ BIT | 8 -BIT |
| Non-inverting | $54 / 74$ FCT841A/B | $54 / 74$ FCT843A/B | $54 / 74 F C T 845 A / B$ |
| Inverting | $54 / 74$ FCT842A/B | $54 / 74 F C T 844 A / B$ | $54 / 74$ FCT846A/B |

CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS

## IDT54/74FCT841/IDT54/74FCT842 10-BIT LATCHES



DIP/CERPACK/SOIC
TOP VIEW


LOGIC SYMBOLS


## IDT54/74FCT843/IDT54/74FCT844 9-BIT LATCHES



DIP/CERPACK/SOIC TOP VIEW


TOP VIEW

## IDT54/74FCT845/IDT54/74FCT846 8-BIT LATCHES



## PIN DESCRIPTION

| NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| IDT54/74FCT841/43/45 (Non-inverting) |  |  |
| $\overline{\mathrm{CLR}}$ | 1 | When CLR is low, the outputs are LOW if OE is LOW. When CLR is HIGH, data can be entered into the latch. |
| $\mathrm{D}_{1}$ | 1 | The latch data inputs. |
| LE | 1 | The latch enable input. The latches are transparent when LE is HIGH. Input data is latched on the HIGH-to-LOW transition. |
| $Y_{1}$ | 0 | The 3-state latch outputs. |
| $\overline{O E}$ | 1 | The output enable control. When OE is LOW, the outputs are enabled. When $\overline{O E}$ is HIGH, the outputs $Y_{I}$ are in the high-impedance (off) state. |
| $\overline{\text { PRE }}$ | 1 | Preset line. When PRE is LOW, the outputs are HIGH if $\overline{O E}$ is LOW. Preset overrides $\overline{C L R}$. |
| IDT54/74FCT842/44/46 (Inverting) |  |  |
| CLR | 1 | When $\overline{\mathrm{CLR}}$ is low, the outputs are LOW if $\overline{\mathrm{OE}}$ is LOW. When CLR is HIGH, data can be entered into the latch. |
| $\mathrm{D}_{1}$ | 1 | The latch inverting data inputs. |
| LE | 1 | The latch enable input. The latches are transparent when LE is HIGH. Input data is latched on the HIGH-to-LOW transition. |
| $Y_{1}$ | 0 | The 3-state latch outputs. |
| OE | 1 | The output enable control. When $\overline{O E}$ is LOW, the outputs are enabled. When $\overline{O E}$ is HIGH, the outputs $Y_{1}$ are in the high-impedance (off) state. |
| PRE | 1 | Preset line. When PRE is LOW, the outputs are HIGH if $\overline{O E}$ is LOW. Preset overrides CLR. |

FUNCTION TABLES ${ }^{(1)}$
IDT54/74FCT841/43/45

| InPUTS |  |  |  |  | INTER- NAL | $\begin{aligned} & \text { OUT- } \\ & \text { PUTS } \end{aligned}$ | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{C L R}$ | PRE | OE | LE | $\mathrm{D}_{1}$ | $\mathrm{Q}_{1}$ | $Y_{1}$ |  |
| H | H | H | $\times$ | X | X | Z | High Z |
| H | H | H | H | L | L | z | High Z |
| H | H | H | H | H | H | z | High Z |
| H | H | H | L | X | NC | Z | Latched (High Z) |
| H | H | L | H | L | L | L | Transparent |
| H | H | L | H | H | H | H | Transparent |
| H | H | L | L | X | NC | NC | Latched |
| H | L | L | X | X | H | H | Preset |
| L | H | L | x | X | L | L | Clear |
| L | L | L | X | X | H | H | Preset |
| L | H | H | L | X | L | Z | Latched (High Z) |
| H | L | H | L | X | H | Z | Latched (High Z) |

NOTE:

1. $\mathrm{H}=\mathrm{HIGH}, \mathrm{L}=$ LOW, $\mathrm{X}=$ Don't Care, $\mathrm{NC}=$ No Change,$\uparrow=$ LOW-toHIGH Transition, $Z=$ High Impedance

FUNCTION TABLES ${ }^{(1)}$
IDT54/74FCT842/44/46

| INPUTS |  |  |  |  | $\begin{array}{c}\text { INTER- } \\ \text { NAL }\end{array}$ <br> $Q_{i}$ |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{C L R}$ | PRE | OE | LE | $\mathrm{D}_{1}$ |  |  |  |
| H | H | H | X | x | x | $z$ | High Z |
| H | H | H | H | H | L | z | High Z |
| H | H | H | H | L | H | z | High Z |
| H | H | H | L | X | NC | z | Latched (High Z) |
| H | H | L | H | H | L | L | Transparent |
| H | H | L | H | L | H | H | Transparent |
| H | H | L | L | X | NC | NC | Latched |
| H | L | L | X | x | H | H | Preset |
| L | H | L | X | X | L | L | Clear |
| L. | L | L | X | X | H | H | Preset |
| L | H | H | L | X | L | Z | Latched (High Z) |
| H | L | H | L | x | H | Z | Latched (High Z) |

## NOTE:

1. $\mathrm{H}=\mathrm{HIGH}, \mathrm{L}=$ LOW, $\mathrm{X}=$ Don't Care, $\mathrm{NC}=$ No Change,$\dagger=$ LOW-toHIGH Transition, $Z=$ High Impedance

## ABSOLUTE MAXIMUM RATINGS ${ }^{\text {(1) }}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| I OUT | DC Output Current | 100 | 100 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER | $(1)$ | CONDITIONS | TYP. | MAX. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $V_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

## NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following conditions apply unless otherwise specified:
$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; V_{\mathrm{Cc}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL. | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{I H}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | $V$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $I_{H}$ | Input HIGH Current | $V_{\mathrm{cc}}=\mathrm{Max}$. | $V_{1}=V_{c c}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $5(4)$ |  |
| ILL | Input LOW Current |  | $V_{1}=0.5 \mathrm{~V}$ | - | - | -5(4) |  |
|  |  |  | $V_{1}=$ GND | - | - | -5 |  |
| l l | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $V_{0}=V_{c c}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=2.7 \mathrm{~V}$ | - | - | $10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{0}=0.5 \mathrm{~V}$ | - | - | $-10^{(4)}$ |  |
|  |  |  | $\mathrm{V}_{0}=\mathrm{GND}$ | - | - | -10 |  |
| $\mathrm{V}_{\mathrm{IK}}$ | Clamp Diode Voltage | $V_{C C}=M i n ., I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | V |
| los | Short Circuit Current | $V_{C C}=\operatorname{Max}{ }^{(3)}, V_{6}=G N D$ |  | -75 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{Cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{IH}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-300 \mu \mathrm{~A}$ | $V_{H C}$ | Vec | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | VLC | V |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\text { Min. } \\ & V_{\mathrm{IN}}=V_{\mathrm{IH}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{bL}=300 \mu \mathrm{~A}$ | - | GND | V Lc |  |
|  |  |  | $\mathrm{lOL}^{\prime}=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{bL}=48 \mathrm{~mA} \mathrm{COM}{ }^{\circ} \mathrm{L}$. | - | 0.3 | 0.5 |  |
| $V_{H}$ | Input Hysteresis on Clock Only |  | - | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 V ; V_{H C}=V_{C C}-0.2 V$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{I}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta{ }^{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{i N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\mathrm{CCD}}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. <br> Outputs Open <br> $\overline{\mathrm{OE}}=\mathrm{GND}$ <br> $L E=V_{c c}$ <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathrm{IN}^{\prime}} \leq V_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mAl}_{\mathrm{MHz}}$ |
| $I_{C}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{c c}=$ Max. Outputs Open $\mathbf{f}_{1}=10 \mathrm{MHz}$ $50 \%$ Duty Cycle $\overline{O E}=\mathrm{GND}$ $L E=V_{C C}$ One Bit Toggling | $\begin{aligned} & V_{\mathrm{IN}_{1}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{N}} \leq \mathrm{V}_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 1.8 | 5.0 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $f_{1}=2.5 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}=\mathrm{GND}$ $L E=V_{C C}$ Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{N}} \geq V_{\mathrm{HC}} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 V \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{C C}$ or $G N D$.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{C C}$ formula. These limits are guaranteed but not tested.
6. $I_{\mathrm{c}}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c C}=$ Quiescent Current
$\Delta l_{c c}=$ Power Supply Current for a TTL High Input ( $V_{\mathbb{N}}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$\mathrm{f}_{\mathrm{l}}=$ Input Frequency
$N_{1}=$ Number of Inputs at $t_{1}$
All currents are in milliamps and all frequencies are in megahert.

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| PARAMETER | DESCRIPTION |  | $\begin{gathered} \text { TEST }{ }^{(1)} \\ \text { CONDITIONS } \end{gathered}$ | IDT54/74FCT841A-46A |  |  |  | IDT54/74FCT841B-46B |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COM'L. | MIL. |  | COM'L. |  | MIL. |  |  |
|  |  |  | MIN. | MAX. | MIN. | max. | MIN. | MAX. | MIN. | max. |  |
| $\underset{(\text { IDT54/74FCTB41, 43, 45) }}{\mathbf{t}_{\text {PHL }}}$ | $\begin{aligned} & \text { Data }\left(D_{1}\right) \text { to Output }\left(Y_{1}\right) \\ & (L E=H I G H) \end{aligned}$ |  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | - | 9.5 | - | 11 | - | 6.5 | - | 7.5 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\text {PHL }} \end{aligned}$ |  |  | $\begin{aligned} & C_{\mathrm{L}}=300 \mathrm{pF}(3) \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 13 | - | 15 | - | 13 | - | 15 | ns |
| tsu | Data to LE Set-up T |  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 2.5 | - | 2.5 | - | 2.5 | - | 2.5 | - | ns |
| $t_{H}$ | Data to LE Hold Tim |  | 2.5 |  | - | 3 | - | 2.5 | - | 2.5 | - | ns |
| $\mathbf{t}_{\mathrm{PLH}}$ <br> (IDT54/74FCT842, 44, 46) <br> $\mathbf{t}_{\mathrm{PHLL}}$ | $\begin{aligned} & \text { Data }\left(D_{i}\right) \text { to Output }\left(Y_{1}\right) \\ & (L E=\text { HIGH) } \end{aligned}$ |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 10 | - | 12 | - | 8.0 | - | 9.0 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ |  |  | $\begin{aligned} & C_{\mathrm{L}}=300 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \\ & \hline \end{aligned}$ | - | 13 | - | 15 | - | 13 | - | 15 | ns |
| $\mathrm{t}_{\text {SU }}$ | Data to LE Set-up $T$ |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 2.5 | - | 2.5 | - | 2.5 | - | 2.5 | - | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Data to LE Hold Tim |  |  | 2.5 | - | 3 | - | 2.5 | - | 2.5 | - | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHLL }} \end{aligned}$ | Latch Enable (LE) to $\mathrm{Y}_{1}$ |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 12 | - | 16 | - | 8.0 | - | 10.5 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHLL}} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & C_{L}=300 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \\ & \hline \end{aligned}$ | - | 16 | - | 20 | - | 15.5 | - | 18 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay, | to $\mathrm{Y}_{1}$ | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 12 | - | 14 | - | 8.0 | - | 10 | ns |
| $t_{\text {su }}$ | Preset Recovery (P) | 5) Time |  | - | 14 | - | 17 | - | 10 | - | 13 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay, | to $Y_{1}$ |  | - | 13 | - | 15 | - | 10 | - | 11 | ns |
| $\mathrm{t}_{\text {Su }}$ | Clear Recovery (CL | ) Time |  | - | 14 | - | 17 | - | 10 | - | 10 | ns |
| $t_{\text {pWH }}$ | LE Puise Width | HIGH | $\begin{aligned} & C_{L}=50 p F \\ & R_{L}=500 \Omega \end{aligned}$ | 6 | - | 6 | - | 4 | - | 4 | - | ns |
| $t_{\text {PWL }}$ | Preset Pulse Width | LOW |  | 8 | - | 9 | - | 4 | - | 4 | - | ns |
| $t_{\text {PWL }}$ | Clear Pulse Width | LOW |  | 8 | - | 9 | - | 4 | - | 4 | - | ns |
| $\begin{aligned} & t_{\text {pZH }} \\ & t_{\text {PZL }} \\ & \hline \end{aligned}$ | Output Enable Time $\overline{O E}$$\qquad$ to $Y_{1}$ |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \\ & \hline \end{aligned}$ | - | 14 | - | 15 | - | 8 | - | 8.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pzH}} \\ & \mathrm{t}_{\mathrm{pHL}} \end{aligned}$ |  |  | $\begin{aligned} & C_{L}=300 \mathrm{pF} \mathrm{~F}^{(3)} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 23 | - | 25 | - | 14 | - | 15 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time $\overline{O E}$ $\boldsymbol{F}$ to $Y_{1}$ |  | $\begin{aligned} & C_{L}=5 \mathrm{pF}(3) \\ & R_{\mathrm{L}}=500 \Omega \\ & \hline \end{aligned}$ | - | 9 | - | 10 | - | 6 | - | 6.5 | ns |
| $\overline{t_{\mathrm{PHZ}}}$ |  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 12 | - | 12 | - | 7.0 | - | 7.5 | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. This parameter guaranteed but not tested.

## ORDERING INFORMATION



## FEATURES:

- Equivalent to AMD's Am29861-64 bipolar registers in pinout/ function, speeds and output drive over full temperature and voltage supply extremes
- High-speed symmetrical bidirectional transceivers
- Non-inverting tpD $=5.5 \mathrm{~ns}$ typ.
- Inverting $t_{P D}=6.0 \mathrm{~ns}$ typ.
- lol $=48 \mathrm{~mA}$ (commercial), and 32 mA (military)
- Clamp diodes on all inputs for ringing suppression
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- TTL input and output level compatible
- CMOS output level compatible
- Substantially lower input current levels than AMD's bipolar Am29800 Series ( $5 \mu \mathrm{~A}$ max.)
- Product available in Radiation Tolerant and Enhanced versions
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54/74FCT800 Series is built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology.

The IDT54/74FCT860 Series bus transceivers provide highperformance bus interface buffering for wide data/address paths or buses carrying parity. The IDT54/74FCT863/64 9-bit transceivers have NOR-ed output enables for maximum control flexibility.

All of the IDT54/74FCT800 high-performance interface family are designed for high-capacitance load drive capability while providing low-capacitance bus loading at both inputs and outputs. All inputs have clamp diodes and all outputs are designed for low-capacitance bus loading in the high impedance state.

## FUNCTIONAL BLOCK DIAGRAM

## IDT54/74FCT861/IDT54/74FCT862 10-BIT TRANSCEIVERS



## PRODUCT SELECTOR GUIDE

|  | DEVICE |  |
| :--- | :---: | :---: |
|  | 10-BIT | 9-BIT |
| Non-inverting | IDT54/74FCT861 | IDT54/74FCT863 |
| Inverting | IDT54/74FCT862 | IDT54/74FCT864 |

CEMOS is a trademark of Integrated Device Technology, Inc.

FUNCTIONAL BLOCK DIAGRAM
IDT54/74FCT863/IDT54/74FCT864 9-BIT TRANSCEIVERS


PIN CONFIGURATIONS
IDT54/74FCT861/IDT54/74FCT862 10-BIT TRANSCEIVERS

| OER $\square^{1}$ |  | $\square \mathrm{V}_{\mathrm{cc}}$ |
| :---: | :---: | :---: |
| $\mathrm{R}_{0} \square_{2}$ | 23 | $\square \mathrm{T}_{0}$ |
| $\mathrm{R}_{1} \square^{3}$ | 22 | $\square \mathrm{T}_{1}$ |
| $\mathrm{R}_{2} \square_{4}$ | 21 | ] $T_{2}$ |
| $\mathrm{R}_{3} \square_{5}$ | P24-1, ${ }^{20}$ | 日 $T_{3}$ |
| $\mathrm{R}_{4} \square^{6}$ | D24-1, ${ }^{19}$ | $\square \mathrm{T}_{4}$ |
| $\mathrm{R}_{5} \mathrm{~B}^{7}$ | $\underset{\&}{\mathrm{E} 24-1} 18$ | $\square \mathrm{T}_{5}$ |
| $\mathrm{R}_{6} \square^{8}$ | S024-2 17 | $\square \mathrm{T}_{6}$ |
| $\mathrm{R}_{7} \square^{\text {a }}$ | 16 | $\square \mathrm{T}_{7}$ |
| $\mathrm{R}_{8} \square_{10}$ | 15 | $\square \mathrm{T}_{8}$ |
| $\mathrm{R}_{9} \square_{11}$ | 14 | $\square \mathrm{T}_{9}$ |
| GND $\square_{1}^{12}$ | 13 | $\square$ OET |

DIP/CERPACK/SOIC TOP VIEW


LCC
TOP VIEW

IDT54/74FCT863/IDT54/74FCT864 9-BIT TRANSCEIVERS


LOGIC SYMBOLS
IDT54/74FCT861



## PIN DESCRIPTION

| NAME | I/O | DESCRIPTION |
| :---: | :---: | :---: |
| IDT54/74FCT861/62 |  |  |
| OER | 1 | When LOW in conjunction with $\overline{O E T}$, HIGH activates the RECEIVE mode. |
| OET | 1 | When LOW in conjunction with $\overline{O E R}$, HIGH activates the TRANSMIT mode. |
| $\mathrm{F}_{1}$ | 1/0 | 10-bit RECEIVE input/output. |
| T | I/O | 10-bit TRANSMIT input/output. |
| IDT54/74FCT863/64 |  |  |
| OER ${ }_{1}$ | 1 | When LOW in conjunction with OET $_{1}, \mathrm{HIGH}$ activates the RECEIVE mode. |
| $\bar{O} T_{1}$ | 1 | When LOW in conjunction with $\overline{O E R_{1}}, \mathrm{HIGH}$ activates the TRANSMIT mode. |
| $\mathrm{R}_{1}$ | 1/0 | 9-bit RECEIVE input/output. |
| T | 1/O | 9-bit TRANSMIT input/output. |

FUNCTION TABLES ${ }^{(1)}$
IDT54/74FCT861/63 (Non-inverting)

| INPUTS |  |  |  | OUTPUTS |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| OET | OER | $\mathbf{R}_{\mathbf{I}}$ | $T_{\mathbf{I}}$ | $\mathbf{R}_{\mathbf{I}}$ | $\mathbf{T}_{\mathbf{I}}$ |  |
| L | H | L | N/A | N/A | L | Transmitting |
| L | H | H | N/A | N/A | H | Transmitting |
| H | L | N/A | L | L | N/A | Receiving |
| H | L | N/A | H | H | N/A | Receiving |
| $H$ | $H$ | X | X | Z | Z | High Z |

NOTE:

1. $\mathrm{H}=\mathrm{H}$ GH, $\mathrm{L}=$ LOW, $\mathrm{Z}=$ High Impedance, $\mathrm{X}=$ Don't Care, $\mathrm{N} / \mathrm{A}=$ Not Applicable

FUNCTION TABLES ${ }^{(1)}$
IDT54/74FCT862/64 (Inverting)

| Inputs |  |  |  | OUTPUTS |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OET | OER | $\mathrm{R}_{1}$ | $\mathrm{T}_{1}$ | R1 | $T_{1}$ |  |
| L | H | L | N/A | N/A | H | Transmitting |
| L | H | H | N/A | N/A | L | Transmitting |
| H | L | N/A | L | H | N/A | Receiving |
| H | L | N/A | H | L | N/A | Receiving |
| H | H | X | X | Z | Z | High Z |

NOTE:

1. $\mathrm{H}=\mathrm{HIGH}, \mathrm{L}=$ LOW, $\mathrm{Z}=$ High Impedance, $\mathrm{X}=$ Don't Care, $\mathrm{N} / \mathrm{A}=$ Not Applicable

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | 0.5 | W |
| lout | DC Output Current | 100 | 100 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{I N}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{1 / \mathrm{O}}$ | I/O Capacitance | $\mathrm{V}_{\mathrm{OUT}}=\mathrm{OV}$ | 8 | 12 | pF |

NOTE:

1. This parameter is guaranteed by characterization data and not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$
Commercial: $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C} ; V_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 5 \%$
Military: $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$

| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  | MIN. | TYP.(2) | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $I_{1 H}$ | Input HIGH Current (Except I/O pins) | $V_{C C}=$ Max. | $V_{1}=V_{C C}$ | - | - | 5 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 v$ | - | 7 | $5(4)$ |  |
| ILL | Input LOW Current (Except I/O pins) |  | $\mathrm{V}_{1}=0.5 \mathrm{~V}$ | - | - | -5 ${ }^{(4)}$ |  |
|  |  |  | $V_{1}=G N D$ | - | - | -5 |  |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (I/O pins only) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} .$, | $V_{1}=V_{C C}$ | - | - | 15 | $\mu \mathrm{A}$ |
|  |  |  | $V_{1}=2.7 \mathrm{~V}$ | - | - | $15^{(4)}$ |  |
| ILL | Input LOW Current (I/O pins only) |  | $V_{1}=0.5 \mathrm{~V}$ | - | -. | $-15^{(4)}$ |  |
|  |  |  | $V_{1}=$ GND | - | - | -15 |  |
| $V_{\text {IK }}$ | Clamp Diode Voltage | $V_{C C}=$ Min., $I_{N}=-18 \mathrm{~mA}$ |  | - | -0.7 | -1.2 | $V$ |
| los | Short Circuit Current | $V_{C C}=M a x .{ }^{(3)}, V_{0}=G N D$ |  | -75 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $V_{\text {cc }}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{IOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \mathrm{COM'L}$. | 2.4 | 4.3 | - |  |
| $V_{O L}$ | Output LOW Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | $v$ |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{bL}=300 \mu \mathrm{~A}$ | - | GND | $V_{\text {LC }}$ |  |
|  |  |  | $\mathrm{bL}=32 \mathrm{~mA} \mathrm{MIL}$ | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{OL}=48 \mathrm{~mA} \mathrm{COM'L}$. | - | 0.3 | 0.5 |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input Hysteresis on $T_{1}$ and $\mathrm{R}_{1}$ Only | - |  | - | 200 | - | mV |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.
4. This parameter is guaranteed but not tested.

POWER SUPPLY CHARACTERISTICS
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$; $\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{cc}}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{\mathbb{I N}} \geq V_{H C} ; V_{\mathbb{N}} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\Delta l_{\text {cc }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\mathrm{CCD}}$ | Dynamic Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{O E}=G N D$ <br> $\mathrm{T} / \overline{\mathrm{R}}=\mathrm{GND}$ or $\mathrm{V}_{\mathrm{cc}}$ One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{mAl}}$ |
| ${ }^{\prime}$ | Total Power Supply Current ${ }^{(6)}$ | $V_{C C}=M a x$. Outputs Open $\mathrm{f}_{1}=10 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}=$ GND One Bit Toggling | $\begin{aligned} & V_{I_{N}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN} \leq} \leq V_{\mathrm{LC}} \\ & \text { (FCT) } \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 1.8 | 5.0 |  |
|  |  | $V_{C C}=$ Max. Outputs Open $f_{1}=2.5 \mathrm{MHz}$ $50 \%$ Duty Cycle $\overline{O E}=\mathrm{GND}$ Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{N}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & (\mathrm{FCT}) \\ & \hline \end{aligned}$ | - | 3.0 | $6.5{ }^{(5)}$ |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 5.0 | $14.5{ }^{(5)}$ |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $V_{I N}=3.4 \mathrm{~V}$ ); all other inputs at $V_{C C}$ or GND.
4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
5. Values for these conditions are examples of the $I_{C C}$ formula. These limits are guaranteed but not tested.
6. $I_{C}=I_{\text {OUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C}=I_{C C}+\Delta I_{C C} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{I}\right)$
$I_{c c}=$ Quiescent Current
$\Delta I_{c c}=$ Power Supply Current for a TTL High Input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HL.H or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{i}$
All currents are in milliamps and all frequencies are in megahertz.

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| PARAMETER | DESCRIPTION | $\text { TEST }{ }^{(1)}$ | IDT54/74FCT861A-64A |  |  |  | IDT54/74FCT861B-64B |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COM'L. |  | MIL. |  | COM'L. |  | MIL. |  |  |
|  |  |  | MIN(2) | MAX. | MIN. ${ }^{(2)}$ | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHHL }} \\ & \hline \end{aligned}$ | Propagation Delay from <br> $\mathrm{R}_{1}$ to $\mathrm{T}_{1}$ or $\mathrm{T}_{1}$ to $\mathrm{R}_{1}$ <br> IDT54/74FCT861/IDT54/74FCT863 <br> (Non-inverting) | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 8 | - | 10 | - | 6.0 | - | 6.5 | ns |
| $t_{\text {PLH }}$ $t_{\text {PHL }}$ |  | $\begin{aligned} & C_{L}=300 \mathrm{pF}^{(3)} \\ & R_{L}=500 \Omega \end{aligned}$ | - | 15 | - | 17 | - | 13 | - | 14 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHLL }} \end{aligned}$ | Propagation Delay from $R_{1}$ to $T_{1}$ or $T_{1}$ to $R_{1}$ IDT54/74FCT862/IDT54/74FCT864 (Inverting) | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \\ & \hline \end{aligned}$ | - | 7.5 | - | 9.5 | - | 5.5 | - | 6.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHLL}} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & C_{\mathrm{L}}=300 \mathrm{pF}^{(3)} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 14 | - | 16 | - | 13 | - | 14 | ns |
| $\begin{aligned} & t_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time $\overline{O E T}$ to $T_{1}$ or $\overline{O E R}$ to $R_{1}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 15 | - | 17 | - | 8.0 | - | 9.0 | ns |
| $t_{\mathrm{PZH}}$ |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=300 \mathrm{pF}^{(3)} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 20 | - | 22 | - | 15 | - | 16 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZZ}} \end{aligned}$ | Output Disable Time OET to $T_{1}$ or $\overline{O E R}$ to $\mathrm{R}_{1}$ | $\begin{aligned} & C_{L}=5 p F^{(3)} \\ & R_{L}=500 \Omega \end{aligned}$ | - | 9 | - | 10 | - | 6 | - | 7 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | - | 17 | - | 19 | - | 7.0 | - | 8.0 | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. This parameter guaranteed but not tested.

## ORDERING INFORMATION




## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 11ns typical address to output delay
- $\mathrm{IOL}_{\mathrm{OL}}=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- 1-of-8 decoder with enables
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT138 are 1-of-8 decoders built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The IDT54AHCT138 accepts three binary weighted inputs ( $A_{0}, A_{1}, A_{2}$ ) and, when enabled, provides eight mutually exclusive active LOW outputs ( $\overline{\mathrm{O}}_{0}-\overline{\mathrm{O}}_{7}$ ). The IDT54AHCT1 38 features three enable inputs, two active LOW ( $\bar{E}_{1}, \bar{E}_{2}$ ) and one active HIGH ( $\mathrm{E}_{3}$ ). All outputs will be HIGH unless $\bar{E}_{1}$ and $\bar{E}_{2}$ are LOW and $E_{3}$ is HIGH. This multiple enable function allows easy parallel expansion of the device to a 1-of-32 ( 5 lines to 32 lines) decoder with just four IDT54AHCT138 devices and one inverter.

## PIN CONFIGURATIONS



FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | 12 | pF |

## NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP.(2) | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 H}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{L}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | $\checkmark$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  |  | - | - | 5.0 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} . . \mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  | - | - | -5.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{sc}}$ | Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$. | $V_{C c}$ | - | mA |
|  |  | $\begin{aligned} & V_{C C}=\mathrm{Min} . \\ & V_{\mathrm{IN}}=\mathrm{V}_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{LL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\text {CC }}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\text {OL }}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=\operatorname{Min}_{1} \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{I L}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\text {LC }}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Ioco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\mathrm{CCT}}$ | Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.3 | $\mathrm{mAl}_{\mathrm{MHz}}$ |
| Icc | Total Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. Outputs Open $f_{1}=1.0 \mathrm{MHz}$ 50\% Duty Cycle One Input Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} V_{\mathbb{N}} & =3.4 \mathrm{~V} \\ \text { or } V_{\mathbb{N}} & =G N D \end{aligned}$ | - | 0.4 | 2.8 |  |
|  |  | $v_{c c}=$ Max. Outputs Open $f_{l}=250 \mathrm{kHz}$ 50\% Duty Cycle Six Inputs Toggling | $\begin{aligned} & V_{V_{N}} \geq V_{H C}{ }^{(6)} \\ & V_{I N} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 0.23 | 2.0 |  |
|  |  |  | $\begin{aligned} & V_{I N}=3.4 V \text { or }{ }^{(6)} \\ & V_{I N}=G N D \end{aligned}$ | - | 1.7 | 8.0 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{c \mathrm{C}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input ( $\mathrm{V}_{\mathbb{I}}=3.4 \mathrm{~V}$ ); all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND .
4. $I_{\text {CC }}=I_{\text {OUIESCENT }}+I_{\text {InPuts }}+I_{\text {OYNAMIC }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{I} N_{1}\right)$
$I_{\text {cco }}=$ Quiescent Current
$I_{\text {cct }}=$ Power Supply Current for a TTL High Input $\left(V_{I N}=3.4 V\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$\mathrm{N}_{\mathrm{T}}=$ Number of TTL Inputs at $\mathrm{D}_{\mathrm{H}}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{i}=$ Input Frequency
$N_{1}=$ Number of inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $A_{0}-A_{2}$ | Address Inputs |
| $\bar{E}_{1}, \bar{E}_{2}$ | Enable Inputs (Active LOW) |
| $E_{3}$ | Enable Input (Active HIGH) |
| $\overline{\mathrm{O}}_{0}-\bar{O}_{7}$ | Outputs (Active LOW) |

## TRUTH TABLE

| INPUTS |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\bar{E}_{1}$ | $\bar{E}_{2}$ | $\mathrm{E}_{3}$ | $\mathrm{A}_{0}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{2}$ | $\bar{\delta}_{0}$ | $\overline{\mathrm{O}}_{1}$ | $\overline{\mathrm{O}}_{2}$ | $\bar{O}_{3}$ | $\overline{\mathrm{O}}_{4}$ | $\overline{\mathbf{O}}_{5}$ | $\overline{\mathrm{O}}_{6}$ | $\bar{O}_{7}$ |
| H | X | X | X | X | X | H | H | H | H | H | H | H | H |
| X | H | X | X | X | X | H | H | H | H | H | H | H | H |
| X | X | L | X | X | X | H | H | H | H | H | H | H | H |
| L | L | H | L | L | L | L | H | H | H | H | H | H | H |
| L | $L$ | H | H | $L$ | L | H | L | H | H | H | H | H | H |
| L | L | H | L | H | L | H | H | L | H | H | H | H | H |
| L | L | H | H | H | L | H | H | H | L | H | H | H | H |
| $L$ | L | H | L | L | H | H | H | H | H | L | H | H | H |
| L. | $L$ | H | H | L | H | H | H | H | H | H | L | H | H |
| L | L | H | L | H | H | H | H | H | H | H | H | L | H |
| L | L | H | H | H | H | H | H | H | H | H | H | H | L |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PUH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $A_{n}$ to $\bar{O}_{n}$ | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 11.0 | 1.5 | 27.0 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $\bar{E}_{1}$ or $\bar{E}_{2}$ to $\bar{O}_{n}$ |  | 13.0 | 1.5 | 20.0 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $\mathrm{E}_{3}$ to $\overline{\mathrm{O}}_{\mathrm{n}}$ |  | 13.0 | 1.5 | 20.0 | ns |

## NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier CERPACK

1-of-8 Decoder
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- $9 n s$ typical address to output delay
- lol $=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- Dual 1-of-4 decoder with enable
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCTT139 are dual 1-of-4 decoders built using advanced CEMOS ${ }^{\text {™ }}$, a dual metal CMOS technology. The device has two independent decoders, each of which accept two binary weighted inputs ( $\mathrm{A}_{0}-\mathrm{A}_{1}$ ) and provide four mutually exclusive active LOW outputs ( $\overline{\mathrm{O}}_{0}-\mathrm{O}_{3}$ ). Each decoder has an active LOW enable ( $\bar{E}$ ). When $\bar{E}$ is HIGH, all outputs are forced HIGH.

## PIN CONFIGURATIONS



FUNCTIONAL BLOCK DIAGRAM



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{1}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=M_{\text {axx }} . \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  | - | - | 5.0 | $\mu \mathrm{A}$ |
| IL | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max.., $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  | - | - | -5.0 | $\mu \mathrm{A}$ |
| $I_{\text {sc }}$ | Input Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | mA |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{IOL}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\text {IN }}=V_{H H} \text { or } V_{\mathrm{VL}} \end{aligned}$ | $\mathrm{I}_{\text {OL }}=300 \mu \mathrm{~A}$ | - | GND | VLC |  |
|  |  |  | $\mathrm{l}_{\text {OL }}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {cco }}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $I_{\text {cat }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{\text {IN }}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.3 | $\begin{aligned} & \mathrm{mAl} \\ & \mathrm{MHz} \end{aligned}$ |
| ${ }^{\text {cc }}$ | Total Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. Outputs Open $f_{1}=1.0 \mathrm{MHz}$ 50\% Duty Cycle One Input Toggling | $\begin{aligned} & V_{I N} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \\ & \text { (AHCT) } \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 0.4 | 2.8 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $f_{1}=1.0 \mathrm{MHz}$ 50\% Duty Cycle One Input Toggling on Each Decoder | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C}{ }^{(6)} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}} \\ & (\mathrm{AHCT}) \end{aligned}$ | - | 0.3 | 2.1 |  |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}^{(6)} \\ & \mathrm{V}_{\mathbb{N}}=G N D \end{aligned}$ | - | 0.8 | 4.0 |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left.V_{I N}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{C C}$ or GND.
4. $I_{\text {CC }}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{\text {cco }}=$ Quiescent Current
$I_{C C T}=$ Power Supply Current for a TTL High Input $V_{\mathbb{I N}}=3.4 \mathrm{~V}$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{CC}}$ formula. These limits are guaranteed but not tested.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $A_{0}, A_{1}$ | Address Inputs |
| $\bar{E}$ | Enable Inputs (Active LOW) |
| $\overline{\mathrm{O}}_{0}-\overline{\mathrm{O}}_{3}$ | Outputs (Active LOW) |

## TRUTH TABLE

| INPUTS |  |  | OUTPUTS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\bar{E}$ | $A_{0}$ | $A_{1}$ | $\overline{\mathbf{O}}_{\mathbf{0}}$ | $\overline{\mathrm{O}}_{\mathbf{1}}$ | $\overline{\mathrm{O}}_{\mathbf{2}}$ | $\overline{\mathrm{O}}_{\mathbf{3}}$ |
| $H$ | X | X | H | $H$ | $H$ | $H$ |
| $L$ | $L$ | $L$ | $L$ | $H$ | $H$ | $H$ |
| $L$ | $H$ | $L$ | $H$ | $L$ | $H$ | $H$ |
| $L$ | L | $H$ | $H$ | $H$ | $L$ | $H$ |
| $L$ | $H$ | $H$ | $H$ | $H$ | $H$ | $L$ |

$$
\begin{aligned}
& \text { H }=\text { HIGH Voltage Level } \\
& \text { L }=\text { LOW Voltage Level } \\
& \text { X }=\text { Don't Care } \\
& \mathbf{Z}=\text { High Impedance }
\end{aligned}
$$

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $A_{0}$ or $A_{1}$ to $\bar{D}_{n}$ | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 9.0 | 1.5 | 25.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $E$ to $\bar{O}_{n}$ |  | 11.0 | 1.5 | 18.0 | ns |

## NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier CERPACK

Dual 1-of-4 Decoder
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## DESCRIPTION:

The IDT54AHCT161/163 are high-speed synchronous modulo-16 binary counters built using advanced CEMOS ${ }^{\text {™ }}$, a dual metal CMOS technology. They are synchronously presettable for application in programmable dividers and have two types of Count Enable inputs plus a Terminal Count output for versatility in forming synchronous multi-stage counters. The IDT54AHCT161 have asynchronous Master Reset inputs that override all other inputs and force the outputs LOW. The IDT54AHCT163 have synchronous Reset inputs that override counting and parallel loading and allow the outputs to besimultaneously reset on the rising edge of the clock.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATIONS



* $\overline{M R}$ for 161
* SR for 163 TOP VIEW

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL $^{2}$ | PARAMETER | (1) | CONDITIONS | TYP. | MAX. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{c c}=5.0 \mathrm{~V} \pm 10 \%$
$V_{L C}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | 3 | TEST CONDITIONS ${ }^{(1)}$ | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {iH }}$ | Input HIGH Level | Guaranteed Log | High Level | 2.0 | - | - | V |
| $V_{\text {LL }}$ | Input LOW Level | Guaranteed Log | Low Level | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=$ Max. $\mathrm{V}_{\text {in }}$ | $=\mathrm{V}_{\mathrm{cc}}$ | - | - | 5 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max. $\mathrm{V}_{\mathrm{iN}}$ | GND | - | - | -5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {sc }}$ | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}$ | $\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{c c}$ | - | V |
|  |  | $V_{C C}=M i n$. | $\mathrm{IOH}=-150 \mu \mathrm{~A}$ | $V_{H C}$ | $\mathrm{V}_{C C}$ | - |  |
|  |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | $\mathrm{IOH}^{\text {OH }}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{I N}=V_{H H} \text { or } V_{I L} \end{aligned}$ | $b_{\text {b }}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{al}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

POWER SUPPLY CHARACTERISTICS (IDT54AHCT161) $V_{L C}=0.2 v ; V_{H C}=V_{C C}-0.2 v$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & V_{\text {IN }} \geq V_{H C} ; V_{\mathbb{I N}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\text {cct }}$ | Power Supply Current per TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=3.4 V^{(4)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| 1 CCD | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> Count Mode $\begin{aligned} & \mathrm{CEP}=\mathrm{CET}=\overline{\mathrm{MR}}= \\ & \overline{\mathrm{PE}}=\mathrm{V}_{\mathrm{HC}} \\ & \mathrm{P}_{0-3}=\mathrm{V}_{\mathrm{LC}} \end{aligned}$ | $\begin{aligned} & \mathrm{CP} \\ & \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \quad(\mathrm{AHCT}) \end{aligned}$ | - | 0.2 | 0.3 | $\mathrm{mA} / \mathrm{MHz}$ |
| Icc | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=M a x .$ <br> Outputs Open <br> $f_{C P}=10 \mathrm{MHz}$, <br> 50\% Duty Cycle <br> Count Mode $\begin{aligned} & \mathrm{CEP}=\mathrm{CET}=\overrightarrow{\mathrm{MR}}= \\ & \overrightarrow{\mathrm{PE}}=\mathrm{V}_{\mathrm{HC}} \\ & \mathrm{P}_{0-3}=\mathrm{V}_{\mathrm{LC}} \end{aligned}$ | $\begin{aligned} & C P \\ & V_{I N} \geq V_{H C} \\ & V_{\mathbb{I N}} \leq V_{L C}(A H C T)^{(6)} \end{aligned}$ | - | 1.0 | 3.0 | mA |
|  |  |  | $\begin{aligned} & C P \\ & V_{\text {IN }}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{IN}}=G N D^{(6)} \end{aligned}$ | - | 1.3 | 4.0 |  |

POWER SUPPLY CHARACTERISTICS (IDT54AHCT163) $v_{L C}=0.2 V_{i} V_{H C}=v_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{\text {IN }} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{C P}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\mathrm{COT}}$ | Power Supply Current per TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{\mathbb{N}}=3.4 V^{(4)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> Count Mode $\begin{aligned} & C E P=C E T=\overline{S R}= \\ & \overline{P E}=V_{H C} \\ & P_{0-3}=V_{L C} \end{aligned}$ | $\begin{aligned} & C P \\ & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{I N}} \leq V_{L C}(A H C T) \end{aligned}$ | - | 0.2 | 0.3 | mA/MHz |
| $\mathrm{I}_{\mathrm{cc}}$ | Total Power Supply Current ${ }^{(4)}$ | $V_{c c}=M a x .$ <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=1.0 \mathrm{MHz}$, <br> 50\% Duty Cycle <br> Count Mode $\begin{aligned} \mathrm{CEP} & =\mathrm{CET}=\overline{\mathrm{SR}}= \\ \overline{\mathrm{PE}} & =V_{\mathrm{HC}} \\ P_{0-3} & =V_{\mathrm{LC}} \end{aligned}$ | $\begin{aligned} & C P \\ & V_{I N} \geq V_{H C} \\ & V_{I N} \leq V_{L C}(A H C T)^{(6)} \end{aligned}$ | - | 1.0 | 3.0 | mA |
|  |  |  | $\begin{aligned} & C P \\ & V_{\mathbb{N}}=3.4 \mathrm{~V} \text { or }{ }^{(6)} \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 1.3 | 4.0 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per $T L$ driven input $V_{\mathbb{N}}=3.4 \mathrm{~V}$ ); all other inputs at $V_{C C}$ or $G N D$.
4. $I_{\text {CC }}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{\text {cco }}=$ Quiescent Current
$\mathrm{I}_{\mathrm{CCT}}=$ Power Supply Current for a TTL High Input $\mathrm{V}_{\mathbb{I N}}=3.4 \mathrm{~V}$ )
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ ClockFrequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$\mathrm{N}_{1}=$ Number of Inputs at $\mathrm{f}_{1}$
All currents are in milliamps and all frequencies are in megahert.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $\mathrm{I}_{\text {CC }}$ formula. These limits are guaranteed but not tested.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| CEP | Count Enable Parallel Input |
| CET | Count Enable Trickle Input |
| CP | Clock Pulse Input (Active Rising Edge) |
| MR ('161) | Asynchronous Master Reset Input (Active LOW) |
| SR ('163) | Synchronous Reset Input (Active LOW) |
| $P_{0-3}$ | Paraliel Data Inputs |
| PE | Parallel Enable Input (Active LOW) |
| $Q_{0-3}$ | Flip-Flop Outputs |
| TC | Terminal Count Output |

TRUTH TABLE

| $\overline{\mathbf{S R}}^{(1)}$ | $\overline{\mathrm{PE}}$ | CET | CEP | ACTION ON THE RISING <br> CLOCK EDGE $(\Gamma)$ |
| :---: | :---: | :---: | :---: | :---: |
| L | X | X | X | Reset (Clear) |
| H | L | X | X | Load ( $\mathrm{P}_{\mathrm{n}} \rightarrow \mathrm{Q}_{n}$ ) |
| H | H | H | H | Count (Increment) |
| H | H | L | X | No Change (Hold) |
| H | H | X | L | No Change (Hold) |

NOTES:

1. For AHCT163 only
$\mathrm{H}=\mathrm{HIGH}$ Voltage Level
$L=$ LOW Voltage Level
$X=$ Immaterial

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \\ & \hline \end{aligned}$ | Propagation Delay <br> $C P$ to $Q_{n}$ (PE Input HIGH) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 12.0 | 2.0 | 20.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay CP to $\mathrm{Q}_{\mathrm{n}}$ (PE Input LOW) |  | 12.0 | 2.0 | 20.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PH}} \end{aligned}$ | Propagation Delay CP to TC |  | 18.0 | 2.0 | 30.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHL}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay CET to TC |  | 10.0 | 1.5 | 16.0 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay MR to $Q_{n}$ (161) |  | 10.0 | 2.0 | 27.0 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay MR to TC |  | 10.0 | 2.0 | 31.0 | ns |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Set-up Time, HIGH $P_{\mathrm{n}}$ to CP |  | - | 20.0 | - | ns |
| $\begin{aligned} & \hline t_{H}(H) \\ & t_{H}(L) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW $P_{n}$ to CP |  | - | 0 | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{S}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Set-up Time, HIGH or LOW $\overline{P E}$ or $S \mathrm{R}$ to CP |  | - | 20.0 | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{H}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{H}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Set-up Time. HIGH or LOW PE or SR to CP |  | - | 0 | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(H) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Set-up Time, HIGH or LOW CEP or CET to CP |  | - | 25.0 | - | ns |
| $\begin{aligned} & t_{H}(H) \\ & t_{H}(L) \\ & \hline \end{aligned}$ | Set-up Time, HIGH or LOW CEP to CET to CP |  | - | 0 | - | ns |
| $\begin{aligned} & t_{w}(H) \\ & t_{w}(\mathrm{~L}) \end{aligned}$ | Clock Pulse Width (Load) HIGH or LOW |  | - | 20.0 | - | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{w}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{w}}(\mathrm{~L}) \end{aligned}$ | Clock Pulse Width (Count) HIGH or LOW |  | - | 20.0 | - | ns |
| ${ }^{\text {tw}}$ (L) | $\overline{M R}$ Pulse Width, LOW |  | - | 20.0 | - | ns |
| $t_{\text {Rec }}$ | Recovery Time $\overline{\mathrm{MR}}$ to CP (161) |  | - | 20.0 | - | ns |

NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier
CERPACK
Synchronous Presettable Binary Counter with Asynchronous Master Reset Synchronous Presettable Binary Counter with Synchronous Reset
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 8ns typical propagation delay
- $\mathrm{l}_{\mathrm{ol}}=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- Carry lookahead generator
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT1 182 is a lookahead generator built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The IDT54AHCT182 is generally used with a 4-bit arithmetic logic unit to provide high-speed lookahead over word lengths of more than four bits.

## PIN CONFIGURATIONS


DIP/CERPACK

TOP VIEW


10


LCC
TOP VIEW

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | PF |

NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | Min. | TYP.(2) | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{1 L}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $I_{H}$ | Input HIGH Current | $V_{C C}=M a x ., V_{\text {IN }}=V_{C C}$ |  | - | - | 5.0 | $\mu \mathrm{A}$ |
| $1 /$ | Input LOW Current | $V_{C C}=M a x ., V_{\text {IN }}=$ GND |  | - | - | -5.0 | $\mu \mathrm{A}$ |
| Isc | Short Circuit Current | $V_{\text {cc }}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$. $I_{\text {OH }}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | mA |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{IOH}^{\prime}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C C}$ | - | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $v_{0}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$. $10 \mathrm{~L}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{CL}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{\mathrm{l}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\text {COT }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {CCD }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> One Input Toggling $50 \%$ Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{iN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.3 | $\begin{gathered} \mathrm{mAl} \\ \mathrm{MHz} \end{gathered}$ |
| Isc | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=M a x$. Outputs Open $f_{1}=1.0 \mathrm{MHz}$ 50\% Duty Cycle One Bit Toggling | $\begin{aligned} & V_{\mathbb{I}} \geq V_{H C}{ }^{(6)} \\ & V_{\mathbb{I N}} \leq V_{\mathrm{LC}} \\ & \text { (AHCT) } \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \text { or }{ }^{(6)} \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 0.4 | 2.8 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{I N}=3.4 \mathrm{~V}\right.$; ; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND.
4. $I_{C C}=I_{\text {OUIESCENT }}+I_{\text {InPuts }}+I_{\text {DYNamic }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{\text {cco }}=$ Quiescent Current
$I_{\text {CCT }}=$ Power Supply Current for a TTL High Input $V_{\mathbb{I N}}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$\mathrm{I}_{\mathrm{CCD}}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$\mathrm{N}_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{Cc}}$ formula. These limits are guaranteed but not tested.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\mathrm{C}_{\mathrm{n}}$ | Carry Input |
| $\overline{\mathrm{G}}_{0}, \overline{\mathrm{G}}_{2}$ | Carry Generate Inputs (Active LOW) |
| $\overline{\mathrm{G}}_{1}$ | Carry Generate Input (Active LOW) |
| $\overline{\mathrm{G}}_{3}$ | Carry Generate Input (Active LOW) |
| $\overline{\mathrm{P}}_{0}, \overline{\mathrm{P}}_{1}$ | Carry Propagate Inputs (Active LOW) |
| $\overline{\mathrm{P}}_{2}$ | Carry Propagate Input (Active LOW) |
| $\overline{\mathrm{P}}_{3}$ | Carry Propagate Input (Active LOW) |
| $\mathrm{C}_{n}+\mathrm{x}-\mathrm{C}_{\mathrm{n}}+\mathrm{z}$ | Carry Outputs |
| $\overline{\mathrm{G}}$ | Carry Generate Output (Active LOW) |
| $\overline{\mathrm{P}}$ | Carry Propagate Output (Active LOW) |

TRUTH TABLE

| INPUTS |  |  |  |  |  |  |  |  | OUTPUTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{n}}$ | $\mathrm{G}_{0}$ | $\mathrm{P}_{0}$ | $\mathrm{G}_{1}$ | $\mathrm{P}_{1}$ | $\mathrm{G}_{2}$ | $\mathrm{P}_{2}$ | $\mathrm{G}_{3}$ | $\mathrm{P}_{3}$ | $C_{n+x}$ | $C_{n+y}$ | $\mathrm{C}_{\mathrm{n}+\mathrm{z}}$ | $\overline{\mathbf{G}}$ | $\overline{\mathbf{P}}$ |
| $\begin{aligned} & X \\ & L \\ & X \\ & H \end{aligned}$ | $\begin{aligned} & H \\ & H \\ & H \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{~L} \end{aligned}$ |  |  |  | , | $\because$ |  | $\begin{aligned} & L \\ & L \\ & H \\ & H \end{aligned}$ |  |  |  |  |
| $\begin{aligned} & X \\ & X \\ & X \\ & L \\ & X \\ & X \\ & H \end{aligned}$ | $\begin{aligned} & X \\ & H \\ & H \\ & H \\ & X \\ & L \\ & X \end{aligned}$ | $\begin{aligned} & X \\ & H \\ & X \\ & X \\ & X \\ & X \\ & \text { X } \end{aligned}$ | $\begin{aligned} & H \\ & H \\ & H \\ & H \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{~L} \end{aligned}$ |  |  |  |  |  | $L$ $L$ $L$ $H$ $H$ $H$ |  |  |  |
| $\begin{aligned} & X \\ & X \\ & X \\ & X \\ & L \\ & X \\ & X \\ & X \\ & X \\ & H \end{aligned}$ | $\begin{aligned} & X \\ & X \\ & X \\ & H \\ & H \\ & X \\ & X \\ & L \\ & X \end{aligned}$ | $X$ $X$ $X$ $Y$ $X$ $X$ $X$ $X$ $X$ | $\begin{aligned} & X \\ & H \\ & H \\ & H \\ & H \\ & X \\ & L \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & X \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \text { H } \\ & \text { H } \\ & \text { H } \\ & \text { X } \\ & \mathbf{X} \\ & \text { X } \end{aligned}$ | $\begin{aligned} & H \\ & X \\ & X \\ & X \\ & X \\ & X \\ & L \\ & L \end{aligned}$ |  |  |  |  |  |  |  |
|  | $\begin{aligned} & X \\ & X \\ & X \\ & X \\ & H \\ & X \\ & X \\ & X \\ & X \end{aligned}$ |  | $\begin{aligned} & \text { X } \\ & \text { X } \\ & H \\ & H \\ & X \\ & X \\ & \text { X } \\ & \text { X } \end{aligned}$ | $\begin{aligned} & X \\ & X \\ & X \\ & H \\ & X \\ & X \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & X \\ & H \\ & H \\ & H \\ & H \\ & X \\ & L \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & X \\ & H \\ & H \\ & X \\ & X \\ & X \\ & X \\ & \text { L } \end{aligned}$ | $\begin{aligned} & H \\ & H \\ & H \\ & H \\ & H \\ & L \\ & X \\ & X \\ & X \end{aligned}$ | $\begin{aligned} & H \\ & X \\ & X \\ & X \\ & X \\ & X \\ & L \\ & L \end{aligned}$ |  |  |  | $H$ $H$ $H$ $H$ $H$ $L$ $L$ |  |
|  |  | $H$ $X$ $X$ $X$ $X$ L |  | $\begin{aligned} & \mathrm{X} \\ & \mathrm{H} \\ & \mathrm{X} \\ & \mathrm{X} \\ & \mathrm{~L} \end{aligned}$ |  | $\begin{aligned} & \text { X } \\ & \text { X } \\ & H \\ & \text { X } \\ & \text { L } \end{aligned}$ |  | $\begin{aligned} & X \\ & X \\ & X \\ & X \\ & H \\ & L \end{aligned}$ |  |  |  |  | H $H$ $H$ $H$ $H$ L |

$\mathrm{H}=\mathrm{HIGH}$ Voltage Level
$\mathrm{L}=$ LOW Voltage Level
X = Don't Care

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathbf{t}_{\text {PLH }} \\ & \mathrm{t}_{\text {PHL }} \end{aligned}$ | Propagation Delay $C_{n} \text { to } C_{n+x}, C_{n+y}, C_{n+z}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 8.0 | - | 20.5 | ns |
| $t_{\text {PLH }}^{t_{P H L}}$ | Propagation Delay $\bar{P}_{0}, \vec{P}_{1}$, or $\bar{P}_{2}$, to $C_{n+x}, C_{n+y}, C_{n+z}$ |  | 8.0 | - | 15.5 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $\bar{G}_{0}, \bar{G}_{1}$, or $\bar{G}_{2}$, to $C_{n+x}, C_{n+y}, C_{n+z}$ |  | 8.0 | - | 15.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay <br> $\bar{P}_{1}, \bar{P}_{2}$, or $\bar{P}_{3}$, to $G$ |  | 9.0 | - | 20.5 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ | $\begin{aligned} & \text { Propagation Delay } \\ & \overrightarrow{\mathbf{G}}_{n} \text { to } \bar{G} \end{aligned}$ |  | 9.5 | - | 20.5 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{pH}} \end{aligned}$ | $\begin{gathered} \text { Propagation Delay } \\ \overline{\bar{P}_{n}} \text { to } \overline{\mathrm{P}} \end{gathered}$ |  | 8.0 | - | 16.5 | ns |

NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier
CERPACK
Carry Lookahead Generator
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

HIGH-SPEED
CMOS BINARY
UP/DOWN COUNTER

## IDT54AHCT191

The IDT54AHCT191 is a reversible modulo-16 binary counter, featuring synchronous counting and asynchronous presetting, built using advanced CEMOS ${ }^{\text {M }}$, a dual metal CMOS technology.

The preset feature allows the IDT54AHCT191 to be used in programmable dividers. The Count Enable input, the Terminal Count output and the Ripple Clock output make possible a variety of methods of implementing multiusage counters. In the counting modes, state changes are initiated by the rising edge of the clock.

## DESCRIPTION:

ESCRIPTION:

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- $\mathrm{l}_{\mathrm{l}}=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

PIN CONFIGURATIONS


DIP/CERPACK TOP VIEW


LCC TOP VIEW

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{t}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | CONDITIONS | TYP. | MAX. | UNIT |  |
| $\mathrm{C}_{\text {OUT }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | 10 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{1}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\text {H }}$ | Input HIGH Current | $V_{C C}=M_{\text {ax. }} . \mathrm{V}_{\text {IV }}=\mathrm{V}_{\text {CC }}$ |  | - | - | 5.0 | $\mu \mathrm{A}$ |
| IL | Input LOW Current | $\mathrm{V}_{\text {CC }}=M a x ., \mathrm{V}_{\mathbb{N}}=\mathrm{GND}$ |  | - | - | -5.0 | $\mu \mathrm{A}$ |
| $I_{\text {sc }}$ | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{C C}$ | - | mA |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{V H} \text { or } V_{\mathrm{L}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$, $\mathrm{loL}=300 \mu \mathrm{~A}$ |  | - | GND | VLC | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\text {IN }}=V_{1 H} \text { or } V_{12} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | VLC |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 \mathrm{~V}: V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{C P}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\text {cct }}$ | Quiescent Power Supply Current TLL Inputs HIGH | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Max} . \\ & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {ced }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> Count Up or Down $\begin{aligned} & \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{LC}} \\ & \overline{\mathrm{PL}}=\mathrm{P}_{0}-P_{3}=V_{H C} \\ & \overline{\mathrm{U}} / \mathrm{D}=\mathrm{V}_{\mathrm{HC}} \text { or } V_{\mathrm{LC}} \end{aligned}$ | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \end{aligned}$ | - | 0.2 | 0.3 | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
| Icc | Total Power Supply Current ${ }^{(4)}$ | $V_{C c}=M a x$. <br> Outputs Open <br> $f_{C P}=1.0 \mathrm{MHz}$ <br> $50 \%$ Duty Cycle <br> Count Up or Down <br> $\overline{\mathrm{C} E}=\mathrm{V}_{\mathrm{LC}}$ <br> $\bar{P} L=P_{0}-P_{3}=V_{H C}$ <br> $\overline{\mathrm{U}} / \mathrm{D}=\mathrm{V}_{\mathrm{HC}}$ or $\mathrm{V}_{\mathrm{LC}}$ | $\begin{aligned} & V_{I_{N}} \geq V_{H C}{ }^{(6)} \\ & V_{i N} \leq V_{L C} \\ & \text { (AHCT) } \\ & \hline \end{aligned}$ | - | 0.2 | 1.7 | mA |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V} \text { or }{ }^{(6)} \\ & \mathrm{V}_{\mathbb{I N}}=G N D \end{aligned}$ | - | 0.3 | 2.7 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input ( $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}$ ); all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND .
4. $I_{C C}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C C}=I_{C C Q}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{\mathrm{CCO}}=$ Quiescent Current
$\mathrm{I}_{\mathrm{CCT}}=$ Power Supply Current for a TTL High Input $\mathrm{N}_{\mathrm{IN}}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$\mathrm{I}_{\mathrm{cCD}}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{i}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{CC}}$ formula. These limits are guaranteed but not tested.

## RC TRUTH TABLE

| $\overline{\mathbf{C E}}$ | TC $^{(1)}$ | CP | $\overline{\mathbf{R C}}$ |
| :---: | :---: | :---: | :---: |
| L | $H$ | VI | V- |
| $H$ | $X$ | $X$ | $H$ |
| $X$ | $L$ | $X$ | $H$ |

NOTES:

1. TC is generated internally.
$H=$ HIGH Voltage Level
L = LOW Voltage Level
$\mathrm{X}=$ Immaterial

## TRUTH TABLES

MODE SELECT TABLE

| INPUTS |  |  |  | MODE |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { PL }}$ | $\overline{\mathbf{C E}}$ | $\overline{\mathbf{U}} / \mathbf{D}$ | $\mathbf{C P}$ |  |
| H | L | L | $\uparrow$ | Count Up |
| H | L | H | $\uparrow$ | Count Down |
| L | X | X | X | Preset (Asynch.) |
| H | H | X | X | No Change (Hold) |

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{C E}$ | Count Enable Input (Active LOW) |
| $C P$ | Count Pulse Input (Active Rising Edge) |
| $P_{0-3}$ | Parallel Data Inputs |
| $\overline{\mathrm{PL}}$ | Asynchronous Parallel Load Input (Active LOW) |
| $\bar{U} / D$ | Up/Down Count Control Input |
| $Q_{0-3}$ | Flip-Flop Outputs |
| $\overline{R C}$ | Ripple Clock Output (Active LOW) |
| $T C$ | Terminal Clock Output (Active HIGH) |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $C P$ to $Q_{n}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | - | 1.5 | 22.0 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation Delay CP to TC |  | - | 2.0 | 34.0 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $C P$ to $\overline{R C}$ |  | - | 1.5 | 24.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $\overline{C E}$ to RC |  | - | 2.0 | 21.0 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHHL }} \\ & \hline \end{aligned}$ | Propagation Delay U/D to RC |  | - | 4.0 | 30.0 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHLL }} \end{aligned}$ | Propagation Delay U/D to TC |  | - | 3.0 | 30.0 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHLL}} \end{aligned}$ | $\begin{gathered} \text { Propagation Delay } \\ P_{n} \text { to } Q_{n} \\ \hline \end{gathered}$ |  | - | 1.5 | 25.0 | ns |
| $\begin{aligned} & t_{\mathrm{PHH}} \\ & t_{\mathrm{PHH}} \end{aligned}$ | Propagation Delay PL to $Q_{n}$ |  | - | 3.0 | 34.0 | ns |
| $\begin{aligned} & \mathbf{t}_{s}(H) \\ & \mathbf{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Set-up Time HIGH or LOW $P_{n}$ to $\overline{P L}$ |  | - | 25.0 | - | ns |
| $\begin{aligned} & t_{H}(H) \\ & t_{H}(L) \end{aligned}$ | Hold Time HIGH or LOW $P_{n}$ to $P L$ |  | - | 1.5 | - | ns |
| $t_{s}(L)$ | Set-up Time LOW $\overline{C E}$ to $C P$ |  | - | 25.0 | - |  |
| $t_{H}(\mathrm{~L})$ | Hold Time LOW $\overline{C E}$ to CP |  | - | 0 | - |  |
| $\begin{aligned} & t_{s}(H) \\ & t_{s}(L) \end{aligned}$ | Set-up Time HIGH or LOW U/D to CP |  | - | 20.0 | - | ns |
| $\begin{aligned} & t_{H}(H) \\ & t_{H}(L) \end{aligned}$ | Hold Time HIGH or LOW U/D to CP |  | - | 0 | - | ns |
| $t_{w}(L)$ | PL Pulse Width LOW |  | - | 25.0 | - | ns |
| $t_{w}(L)$ | CP Pulse Width LOW |  | - | 20.0 | - | ns |
| $\mathrm{t}_{\text {REC }}$ | Recovery Time PL to CP |  | - | 20.0 | - | ns |

NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION

| IDTXXAHCT | XXXX | X | X |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Temp. Range | Device Type | Package | Process |  |  |
|  |  |  |  |  |  |
|  |  |  |  | B | MIL-STD-883, Class B |
|  |  |  |  | D | CERDIP |
|  |  |  |  | $\underline{L}$ | Leadless Chip Carrier CERPACK |
|  |  |  |  | 191 | Binary Up/Down Counter |
|  |  |  |  | 54 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |



HIGH-SPEED
IDT54AHCT193
CMOS UP/DOWN BINARY COUNTER

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- $\mathrm{lol}=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT193 is an up/down modulo-16 binary counter built using advanced CEMOS ${ }^{~}{ }^{M}$, a dual metal CMOS technology. Separate count-up and count-down clocks are used and, in either counting mode, the circuits operate synchronously. The outputs change state synchronously with the LOW-to-HIGH transitions on the clock inputs. Separate Terminal Count-up and Terminal Countdown outputs are provided that are used as the clocks for subsequent stages without extra logic, thus simplifying multiusage counter designs. Individual preset inputs allow the circuit to be used as a programmable counter. Both the Parallel Load ( PL ) and the Master Reset (MR) inputs asynchronously override the clocks.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | 10 | PF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V}+10 \%$
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{v}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic HIGH Level |  | 2.0 | - | - | V |
| $V_{\text {IL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | v |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {., }} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| 11. | Input LOW Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  | - | - | -5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {Sc }}$ | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voitage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, I_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{v}_{\mathrm{CC}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{v}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{IOH}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $V_{\mathrm{HC}} \cdot l_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{I N}=V_{I H} \text { or } V_{l L} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $V_{\text {LC }}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

POWER SUPPLY CHARACTERISTICS
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{\mathbb{I N}} \geq V_{H C} ; V_{\mathbb{I N}} \leq V_{\mathrm{CC}} \\ & f_{C P_{U}}=f_{C P_{D}}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| ${ }^{\text {c Cot }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & V_{\mathbb{I N}}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> Count Up or Down <br> $\overline{\mathrm{PL}}=\mathrm{P}_{0}-\mathrm{P}_{3}=\mathrm{V}_{\mathrm{HC}}$ <br> $M R=V_{L C}$ | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{I N}} \leq V_{L C} \end{aligned}$ | - | 0.2 | 0.3 | $\begin{gathered} \mathrm{MA/} \\ \mathrm{MHz} \end{gathered}$ |
| Icc | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=1.0 \mathrm{MHz}$ $50 \%$ Duty Cycle Count Up or Down $\overline{\mathrm{P}} \mathrm{L}=\mathrm{P}_{0}-\mathrm{P}_{3}=\mathrm{V}_{\mathrm{HC}}$ $M R=V_{L C}$ | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C}\left({ }^{(6)}\right. \\ & V_{\mathbb{N}} \leq V_{L C} \\ & \text { (AHCT) } \end{aligned}$ | - | 0.2 | 1.7 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \text { or }{ }^{(6)} \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 0.3 | 2.7 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input ( $\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}$ ) : all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND.
4. $I_{\text {cc }}=I_{\text {OUIESCENT }}+I_{\text {INPUTs }}+I_{\text {OYNAMIC }}$
$I_{C C}=I_{\mathrm{CCO}}+I_{\mathrm{CCT}} D_{\mathrm{H}} N_{T}+I_{\mathrm{CCD}}\left(f_{\mathrm{CP}} / 2+f_{1} N_{1}\right)$
$I_{c c o}=$ Quiescent Current
${ }^{\prime} \mathrm{CCT}=$ Power Supply Current for a TTL High Input $\left(\mathrm{V}_{\mathrm{iN}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $t_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{cc}}$ formula. These limits are guaranteed but not tested.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $C P_{U}$ | Count Up Clock Input (Active Rising Edge) |
| $C P_{D}$ | Count Down Clock Input (Active Rising Edge) |
| $M R$ | Asynchronous Master Reset Input (Active HIGH) |
| $\overline{P L}$ | Asynchronous Parallel Load Input (Active LOW) |
| $P_{0-3}$ | Parallel Data Inputs |
| $Q_{0-3}$ | Flip-Flop Outputs |
| $\overline{T C_{D}}$ | Terminal Count Down (Borrow) Output (Active LOW) |
| $\overline{T C_{U}}$ | Terminal Count Up (Carry) Output (Active LOW) |

FUNCTION TABLE

| $M R$ | $P L$ | $C P_{U}$ | $C P_{D}$ | MODE |
| :---: | :---: | :---: | :---: | :---: |
| $H$ | $X$ | $X$ | $X$ | Reset (Asyn.) |
| L | L | X | $X$ | Preset (Asyn.) |
| L | $H$ | $H$ | $H$ | No Change |
| L | $H$ | $\dagger$ | $H$ | Count Up |
| L | $H$ | $H$ | $\dagger$ | Count Down |

$H=$ HIGH Voltage Level
$L=$ LOW Voltage Level
$X=$ Immaterial

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{t_{\text {PHL }}}^{t_{\text {PH }}}$ | Propagation Delay $\mathrm{CP}_{\mathrm{y}}$ or $\mathrm{CP} \mathrm{P}_{\mathrm{D}}$ $\mathrm{TC}_{U}$ or $\mathrm{TC}_{\mathrm{D}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | - | 2.0 | 19.0 | ns |
| $\begin{aligned} & t_{\text {PUH }} \\ & t_{\text {PHLL }} \end{aligned}$ | Propagation Delay $\mathrm{CP}_{\mathrm{U}}$ or $\mathrm{CP} \mathrm{D}_{\mathrm{D}}$ to $\mathrm{Q}_{\mathrm{n}}$ |  | - | 2.0 | 20.0 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{P H H L} \end{aligned}$ | $\begin{aligned} & \text { Propagation Delay } \\ & \mathrm{P}_{\mathrm{n}} \text { to } \mathrm{Q}_{\mathrm{n}} \end{aligned}$ |  | - | 2.0 | 20.0 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHHL}} \end{aligned}$ | Propagation Delay $P L$ to $Q_{n}$ |  | - | 2.0 | 31.0 | ns |
| $t_{\text {PHL }}$ | Propagation Delay MR to $Q_{n}$ |  | - | 3.0 | 31.0 | ns |
| ${ }^{\text {PLH }}$ | Propagation Delay MR to $\mathrm{TC}_{u}$ |  | - | 3.0 | 31.0 | ns |
| $t_{\text {PHL }}$ | Propagation Delay MR to TC MR to TC |  | - | 3.0 | 31.0 | ns |
| $\begin{aligned} & t_{\mathrm{PH}} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation Delay PL to $\mathrm{TC}_{U}$ or $\mathrm{TC}_{D}$ |  | - | 3.0 | 31.0 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHLL }} \end{aligned}$ | Propagation Delay $P_{n}$ to $\mathrm{TC}_{u}$ or $\mathrm{TC}_{D}$ |  | - | 3.0 | 20.0 | ns |
| $\begin{aligned} & t_{s}(H) \\ & t_{s}(L) \end{aligned}$ | Set-up Time, HIGH or LOW $P_{n}$ to PL |  | - | 25.0 | - | ns |
| $\begin{aligned} & t_{H}(H) \\ & t_{H}(L) \end{aligned}$ | Hold Time, HIGH or LOW $P_{n}$ to PL |  | - | 1.5 | - | ns |
| $t_{\text {w }}(\mathrm{L})$ | PL Pulse Width, LOW |  | - | 25.0 | - | ns |
| $t_{w}(\mathrm{~L})$ | $\mathrm{CP}_{\mathrm{L}}$ or $C P_{0}$ Pulse Width, LOW |  | - | 20.0 | - | ns |
| $t_{\text {w }}(L)$ | $C P_{U}$ or $C P_{D}$ Pulse Width. LOW (Change of Direction) |  | - | 20.0 | - | ns |
| $t_{w}(\mathrm{H})$ | MiR Pulse Width. HIGH |  | - | 10.0 | - | ns |
| $\mathrm{t}_{\text {REC }}$ | Recovery Time PL to $\mathrm{CP}_{\mathrm{U}}$ or $\mathrm{CP}_{\mathrm{D}}$ |  | - | 20.0 | - | ns |
| $\mathrm{t}_{\text {REC }}$ | Recovery Time MR to $C P_{U}$ or $C P_{D}$ |  | - | 20.0 | - | ns |

## NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier CERPACK

Up/Down Binary Counter
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ OCTAL BUFFER/LINE DRIVER

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 7ns typical data to output delay
- Iol $=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- Octal buffer/line driver with 3 -state output
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT240 is an octal buffer/line driver built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The device is designed to be employed as a memory and address driver, clock driver and bus-oriented transmitter/receiver which provides improved board density.

PIN CONFIGURATIONS


FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voitage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, t=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | (1) | CONDITIONS | TYP. | MAX. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | UNIT |  |  |  |  |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{OV}$ | 8 | 8 | 12 |

NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Level | Guaranteed Logic High Level | 2.0 | - | - | $V$ |
| $V_{\text {il }}$ | Input LOW Level | Guaranteed Logic Low Level | - | - | 0.8 | $V$ |
| ${ }_{1}$ | Input HIGH Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}^{\text {. }}$, $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ | - | - | 5 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max} ., \mathrm{V}_{\text {IN }}=$ GND | - | - | -5 | $\mu \mathrm{A}$ |
| loz | Off State (High Impedance) Output Current | $V_{C C}=M a x$. | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | - | - | -10 |  |
| $\mathrm{I}_{\text {Sc }}$ | Short Circuit Current | $V_{C C}=$ Max. $^{(3)}$ | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $V_{H C}$ | $\mathrm{V}_{\mathrm{CC}}$ | - |  |
|  |  |  | 2.4 | 4.3 | - |  |
|  |  | $V_{\text {CC }}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $V_{\text {LC }}$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{H} \text { or } V_{I L} \end{aligned}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{\mathbb{N}} \geq V_{H C} ; V_{\mathbb{N}} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\text {cct }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{\mathbb{I N}}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{C C D}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. Outputs Open $\overline{\mathrm{OE}}_{\mathrm{A}}=\overline{\mathrm{O}}_{\mathrm{B}}=\mathrm{GND}$ One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\begin{aligned} & \mathrm{mA} / 2 \\ & \mathrm{MHz} \end{aligned}$ |
| Icc | Total Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. Outputs Open $f_{1}=1.0 \mathrm{MHz}$ 50\% Duty Cycle $\mathrm{OE}_{\mathrm{A}}=\mathrm{OE}_{\mathrm{B}}=\mathrm{GND}$ One Bit Toggling | $\begin{aligned} & V_{V_{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & \text { (AHCT) } \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} & V_{i N}=3.4 V \\ & V_{I N}=G N D \end{aligned}$ | - | 0.4 | 2.8 |  |
|  |  | $V_{C C}=M a x$. Outputs Open $\mathrm{t}_{1}=250 \mathrm{kHz}$ 50\% Duty Cycle $\overline{O E}=\overline{\mathrm{OE}}=\mathrm{GND}$ Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C}{ }^{(6)} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 0.3 | 2.0 |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 V^{(6)} \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 2.3 | 10.0 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $V_{\mathbb{I N}}=3.4 \mathrm{~V}$ ); all other inputs at $V_{C C}$ or GND.
4. $I_{C C}=I_{\text {OUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{C C Q}=$ Quiescent Current
$\mathrm{I}_{\mathrm{CCT}}=$ Power Supply Current for a TTL High Input ( $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL inputs High
$N_{T}=$ Number of TTL inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current caused by an input Transition pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the Icc formula. These limits are guaranteed but not tested.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{\mathrm{A}}, \overline{\mathrm{OE}}$ |  |
| B | 3-State Output Enable Input (Active LOW) |
| Dxx | Inputs |
| $\overline{\mathrm{O}}_{\mathrm{xx}}$ | Outputs |

TRUTH TABLE

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathrm{A}}, \overline{\mathrm{O}} \mathrm{B}$ | D |  |
| L | L | H |
| L | H | L |
| H | X | Z |
| $\mathrm{H}=\mathrm{HIGH}$ Voltage Level |  |  |
| $\mathrm{L}=$ LOW Voltage Level |  |  |
| $X=$ Don't Care |  |  |
| $Z=$ High Impedance |  |  |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHLL }} \\ & \hline \end{aligned}$ | Propagation Delay $\mathrm{D}_{\mathrm{N}}$ to $\mathrm{O}_{\mathrm{N}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 7.0 | 1.5 | 12.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{zH}} \\ & \mathrm{t}_{\mathrm{ZL}} \\ & \hline \end{aligned}$ | $\begin{gathered} \text { Output Enable } \\ \text { Time } \\ \hline \end{gathered}$ |  | 15.0 | 1.5 | 20.0 | ns |
| $\begin{aligned} & t_{\mathrm{HZ}} \\ & t_{\mathrm{LZ}} \end{aligned}$ | Output Disable Time |  | 10.0 | 1.5 | 18.0 | ns |

NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier
CERPACK
Octal Buffer/Line Driver
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## HIGH-SPEED CMOS OCTAL BUFFER/LINE DRIVER

Integrated Device Technology. Inc.

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 7ns typical data to output delay
- lol $=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu W$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- Octal buffer/line driver with 3-state output
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT244 are octal buffer/line drivers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The devices are designed to be employed as memory and address drivers, clock drivers and bus-oriented transmitters/receivers which provide improved board density.

## PIN CONFIGURATIONS




## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I}}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V}+10 \%$
$V_{L C}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic HIGH Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{12}$. | Input LOW Level | Guaranteed Logic LOW Level |  | - | - | 0.8 | V |
| ${ }_{1 H}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {., }} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1}$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=M a x ., \mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  | - | - | -5 | $\mu \mathrm{A}$ |
| loz | Off State (High Impedance) Output Current | $V_{C C}=M a x$. | $V_{0}=V_{C C}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=$ GND | - | - | -10 |  |
| $I_{\text {sc }}$ | Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ |  |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\dot{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{IOL}^{2}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\mathrm{CCT}}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\text {CCD }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{\mathrm{OE}}_{\mathrm{A}}=\overline{\mathrm{OE}}_{\mathrm{B}}=\mathrm{GND}$ <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | mA/ |
| Icc | Total Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{1}=1.0 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}_{\mathrm{A}}=\overline{\mathrm{OE}}_{\mathrm{B}}=\mathrm{GND}$ One Bit Toggling | $\begin{aligned} & V_{I N} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \\ & \text { (AHCT) } \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} & V_{I N}=3.4 V \\ & V_{I N}=G N D \end{aligned}$ | - | 0.4 | 2.8 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $f_{1}=250 \mathrm{KHz}$ 50\% Duty Cycle $\overline{O E}_{\mathrm{A}}=\overline{\mathrm{OE}}_{\mathrm{B}}=\mathrm{GND}$ Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C}{ }^{(6)} \\ & V_{i N} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 0.3 | 2.0 |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 V^{(6)} \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 2.3 | 10.0 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input ( $\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}$ ); all other inputs at $\mathrm{V}_{C C}$ or $G N D$.
4. $I_{\text {cc }}=I_{\text {ouiescent }}+I_{\text {InPuts }}+I_{\text {dYnamic }}$
$I_{\mathrm{CC}}=I_{\mathrm{CCO}}+I_{\mathrm{CCT}} D_{\mathrm{H}} \mathrm{N}_{\mathrm{T}}+I_{\mathrm{CCD}}\left(f_{\mathrm{CP}} / 2+\mathrm{f}_{\mathrm{I}} \mathrm{N}_{\mathrm{i}}\right)$
$I_{\mathrm{CCQ}}=$ Quiescent Current
$I_{\mathrm{CCT}}=$ Power Supply Current for a TTL High Input $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$\mathrm{N}_{1}=$ Number of Inputs at $\mathrm{f}_{\mathrm{i}}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $I_{\text {cc }}$ formula. These limits are guaranteed but not tested.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{\mathrm{A}}, \overline{\mathrm{OE}}_{\mathrm{B}}$ | 3-State Output Enable Input (Active LOW) |
| Dxx | Inputs |
| Oxx | Outputs |

## TRUTH TABLE

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{A}, \overline{\mathrm{O}}_{\mathrm{B}}$ | D |  |
| $L$ | L | H |
| L | H | Z |
| H | X |  |

H $=$ HIGH Voltage Level
L = LOW Voltage Level
$X=$ Don't Care
$z=$ High Impedance

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation Delay D to 0 | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 7.0 | $\cdots$ | 13.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{zH}} \\ & \mathrm{t}_{\mathrm{ZL}} \end{aligned}$ | Output Enable Time |  | 16.0 | 1.5 | 25.0 | ns |
| $\begin{aligned} & t_{\mathrm{HZ}} \\ & \mathrm{t}_{\mathrm{ZZ}} \\ & \hline \end{aligned}$ | Output Disable Time |  | 10.0 | 1.5 | 18.0 | ns |

## NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier CERPACK

Octal Buffer/Line Driver
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

HIGH-SPEED CMOS NON-INVERTING BUFFER TRANSCEIVER

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 8ns typical data to output
lol $=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu$ A max.)
- Non-inverting buffer transceiver
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT245 are 8-bit non-inverting, bidirectional buffers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. This bidirectional buffer has 3 -state outputs and is intended for bus-oriented applications. The Transmit/Receive (T/有) input determines the direction of data flow through the bidirectional transceiver. Transmit (active HIGH) enables data from A ports to B ports. Receive (active LOW) enables data from $B$ ports to $A$ ports. The Output Enable input, when HIGH, disables both A and B ports by placing them in High Z condition.

## PIN CONFIGURATIONS

## 



LCC TOP VIEW

CEMOS is a registered trademark of Integrated Device Technology, Inc.

FUNCTIONAL BLOCK DIAGRAM


ABSOLUTE MAXIMUM RATINGS (1)

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| OUTT | DC Output Current | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, f=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {I }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{10}$ | I/O Capacitance | $\mathrm{V}_{\text {Out }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{c c}=5.0 V+10 \%$
$V_{L C}=0.2 \mathrm{~V}$
$V_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic HIGH Level |  | 2.0 | - | -; | V |
| $V_{\text {LI }}$ | Input LOW Level | Guaranteed Logic LOW Level |  | - | - | 0.8 | V |
| $I_{1 H}$ | Input HIGH Current (Except I/O Pins) | $v_{C C}=$ Max., $v_{\text {IN }}^{\prime}=v_{C C}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{H}_{1}$ | Input LOW Current (Except 1/O Pins) | $V_{C C}=M a x ., V_{\mathbb{N}}=G N D$ |  | - | - | -5 | $\mu \mathrm{A}$ |
| ${ }_{1 / H}$ | Input HIGH Current (I/O Pins) | $V_{C c}=M a x ., V_{0}=V_{c c}$ |  | - | - | 15 | $\mu \mathrm{A}$ |
| 11. | Input LOW Current (I/O Pins) | $V_{C C}=M a x ., V_{0}=G N D$ |  | - | - | -15 | $\mu \mathrm{A}$ |
| Isc | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage Port A and B | $V_{C C}=3 V, V_{I N}=V_{L C}$ or $V_{H C}, I_{O H}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{\text {IH }} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $V_{0 L}$ | Output LOW Voltage Port $A$ and $B$ | $V_{C C}=3 V, V_{\text {IN }}=V_{L C}$ or $V_{\text {HC }}, I_{\text {OL }}=300$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L}} \end{aligned}$ | $\mathrm{l}_{\text {L }}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| ${ }_{\text {cct }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & V_{\mathbb{I N}}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| 1 Ccod | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max . <br> Outputs Open <br> $\overline{\mathrm{OE}}=\mathrm{GND}$ <br> $T / \bar{R}=G N D$ or $V_{C C}$ <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\begin{gathered} \mathrm{mHz} \\ \mathrm{MHz} \end{gathered}$ |
| lcc | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open <br> $\mathrm{f}_{\mathrm{i}}=1.0 \mathrm{MHz}$ 50\% Duty Cycle $\overline{\mathrm{OE}}=\mathrm{GND}$ One Bit Toggling | $\begin{aligned} & V_{I N} \geq V_{\mathrm{HC}} \\ & V_{I N} \leq V_{L C} \\ & \text { (AHCT) } \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} & V_{\mathrm{IN}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 0.4 | 2.8 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $f_{1}=250 \mathrm{kHz}$ 50\% Duty Cycie $\overline{\mathrm{O}}=\mathrm{GND}$ Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C}{ }^{(6)} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & \text { (AHCT) } \end{aligned}$ | - | 0.3 | 2.0 |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 V^{(6)} \\ & V_{I N}=G N D \end{aligned}$ | - | 2.3 | 10.0 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{\mathbb{I}}=3.4 V\right)$; all other inputs at $V_{C C}$ or $G N D$.
4. $I_{\text {cc }}=I_{\text {OUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{\mathrm{CCO}}=$ Quiescent Current
$\mathrm{I}_{\mathrm{CCT}}=$ Power Supply Current for a TTL High Input $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of $T L$ Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$\mathrm{f}_{\mathrm{j}}=$ Input Frequency
$\mathrm{N}_{1}=$ Number of inputs at $\mathrm{f}_{1}$
Aill currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $I_{\text {cc }}$ formula. These limits are guaranteed but not tested.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{O E}$ | Output Enable Input (Active LOW) |
| $T / \overline{\mathrm{B}}$ | Transmit/Receive Input |
| $A_{0}-A_{7}$ | Side A Inputs or 3-State Outputs |
| $B_{0}-B_{7}$ | Side B Inputs or 3-State Outputs |

TRUTH TABLE

| INPUTS |  | OUTPUTS |  |
| :---: | :---: | :--- | :---: |
| $\overline{O E}$ | $T / \bar{R}$ |  |  |
| $L$ | L | Bus B Data to Bus A |  |
| $L$ | $H$ | Bus A Data to Bus B |  |
| $H$ | $X$ | High Z State |  |

$\mathrm{H}=\mathrm{HIGH}$ Voltage Level
L = LOW Voltage Level
$X=$ Don't Care

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {t }}^{\text {PLH }}$ ( ${ }_{\text {PHL }}$ | Propagation Delay $A$ to $B$ $B$ to $B$ | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 8.0 | 1.5 | 15.0 . | ns |
| $\mathrm{t}_{\mathrm{ZH}}$ | Output Enable Time |  | 15.0 | 1.5 | 25.0 | ns |
| ${ }_{\text {t }}^{\mathrm{t}_{\mathrm{LZ}}}$ | Output Disable Time |  | 11.0 | 1.5 | 18.0 | ns |
| $t_{\text {DLH }}$ <br> $t_{\text {DHL }}$ | Propagation Delay $T / \bar{R}$ to $A$ or $B^{(3)}$ |  | 14.0 | - | - | ns |

NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. This parameter is guaranteed by design.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP Leadiess Chip Carrier CERPACK

Non-Inverting Buffer Transceiver
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- $10 n$ typical clock to output
- lol $=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu$ A max. )
- Octal D flip-flop with clear
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT273 are octal D flip-flops built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The IDT54AHCT273 has eight edge-triggered D-type flip-flops with individual $D$ inputs and O outputs. The common buffered Clock (CP) and Master Reset ( $\overline{\mathrm{MR}}$ ) inputs load and reset (clear) all flip-flops simultaneously.

The register is fully edge-triggered. The state of each D input, one set-up time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's O output.

All outputs will be forced LOW independently of Clock or Data inputs by a LOW voltage level on the $\overline{M R}$ input. The device is useful for applications where the true output only is required and the Clock and Master Reset are common to all storage elements.

## PIN CONFIGURATIONS




LCC TOP VIEW

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolutemaximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{c c}=5.0 \mathrm{~V} \pm 10 \%$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{1}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | $v$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=M_{\text {ax. }}, \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  | - | - | 5.0 | $\mu \mathrm{A}$ |
| $1 / 1$ | Input LOW Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$. , $\mathrm{V}_{\mathbb{N}}=\mathrm{GND}$ |  | - | - | -5.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {sc }}$ | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | mA |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L L}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C C}$ | - | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $v_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$, $\mathrm{lOL}=300 \mu \mathrm{~A}$ |  | - | GND | VIC | V |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min} . \\ & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{ILL}^{2}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 \mathrm{~V} ; V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1000 | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M_{a x .} \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\text {COT }}$ | Power Supply Current Per TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| 1 CCD | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. Outputs Open $\mathrm{MR}=\mathrm{V}_{\mathrm{cc}}$ One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & V_{I N} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
| Icc | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open $t_{C P}=1.0 \mathrm{MHz}$, $50 \%$ Duty Cycle $\overline{M R}=V_{c c}$ One Bit Toggling at $f_{1}=500 \mathrm{kHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{i N} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{N}}=\mathrm{or} \\ & =\mathrm{GND} \end{aligned}$ | - | 0.65 | 3.8 |  |
|  |  | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=1.0 \mathrm{MHz}$, 50\% Duty Cycle $\overline{M R}=V_{C C}$ Eight Bits Toggling $f_{1}=250 \mathrm{kHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathrm{IN}} \geq V_{\mathrm{HC}}{ }^{(6)} \\ & V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & (\mathrm{AHCT}) \\ & \hline \end{aligned}$ | - | 0.63 | 2.2 |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 V^{(6)} \\ & V_{\text {iN }}=\text { GND } \end{aligned}$ | - | 2.88 | 11.2 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $V_{I N}=3.4 \mathrm{~V}$; all other inputs at $V_{C C}$ or $G N D$.
4. $I_{\text {cc }}=I_{\text {OUIESGENT }}+I_{\text {INPuts }}+I_{\text {DYNamic }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c c o}=$ Quiescent Current
$I_{\text {cct }}=$ Power Supply Current for a TTL High Input $\left(V_{i N}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathbf{f}_{\mathrm{CP}}=$ ClockFrequency for Register Devices (Zero for Non-Register Devices)
$\mathbf{f}_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{0}-D_{7}$ | Data Inputs |
| $M R$ | Master Reset (Active LOW) |
| $C P$ | Clock Pulse Input (Active Rising Edge) |
| $O_{0}-O_{7}$ | Data Outputs |

## TRUTH TABLE

| OPERATING MODE | INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: |
|  | $\bar{M} \bar{R}$ | $\mathbf{C P}$ | $D_{N}$ | $\mathrm{O}_{\mathrm{N}}$ |
| Reset (Clear) | L | X | X | L |
| Load ' 1 ' | H | $\uparrow$ | h | H |
| Load ' 0 ' | H | T | I | L |

$\mathrm{H}=$ HIGH Voltage steady state
h = HIGH Voltage Level one set-up time prior to the LOW-to-HIGH clock transition
$\mathrm{L}=\mathrm{LOW}$ Voltage Level steady state
I = LOW voltage Level one set-up time prior to the LOW-to-HIGH clock transition
X = Don't Care
$\dagger=$ LOW-to-HIGH clock transition

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\mathbf{t}_{\mathrm{PLH}}}^{\mathrm{t}_{\mathrm{PHL}}}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 10.0 | 2.0 | 17.0 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay MR to Output |  | 12.0 | 2.0 | 21.0 | ns |
| $t_{s}$ | Set-up Time High or Low - Data to CP |  | 3.0 | 10.0 | - | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time High or Low Data to CP |  | 0.6 | 1.0 | - | ns |
| ${ }^{\text {w }}$ w | Clock Pulse Width High or Low |  | 10.0 | 16.0 | - | ns |
| $\mathrm{t}_{\text {REC }}$ | Recovery Time MR to CP |  | 5.0 | 15.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier CERPACK

Octal D Flip-Flop with Clear
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


HIGH-SPEED CMOS
IDT54AHCT299 8-INPUT UNIVERSAL SHIFT REGISTER

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- $9 n s$ typical clock to output
- $I_{\text {OL }}=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- 8 -input universal shift register
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT299 is an 8-input universal shift register built using advanced CEMOS ${ }^{\text {™ }}$, a dual metal CMOS technology. The IDT54AHCT299 is an 8-input universal shift/storage register with 3 -state outputs. Four modes of operation are possible: hold (store), shift left, shift right and load data. The parallel load inputs and flipflop outputs are multiplexed to reduce the total number of package pins. Additional outputs are provided for flip-flops $Q_{0}-Q_{7}$ to allow easy serial cascading. A separate active LOW Master Reset is used to reset the register.

PIN CONFIGURATIONS

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a registered trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{\text {(1) }}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right.$ )

| SYMBOL | PARAMETER | (1) | CONDITIONS | TYP. | MAX. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Unput Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 V+10 \%$
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARA, ${ }^{\text {P }}$ ETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic HIGH Level |  | 2.0 | - | - | V |
| $V_{1 L}$ | Input LOW Level | Guaranteed Logic LOW Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (Except I/O Pins) | $V_{C C}=M a x ., V_{\text {IN }}=V_{C C}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $1 / L$ | Input LOW Current (Except I/O Pins) | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} ., \mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ |  | - | - | -5 | $\mu \mathrm{A}$ |
| ${ }_{1}{ }_{H}$ | Input HIGH Current (//O Pins) | $V_{c c}=$ Max., $V_{1}=V_{c c}$ |  | - | - | 15 | $\mu \mathrm{A}$ |
| ILI | Input LOW Current (I/O Pins) | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{1}=\mathrm{GND}$ |  | - | - | -15 | $\mu \mathrm{A}$ |
| Isc | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{C C}$ | - | V |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min} . \\ & V_{\mathrm{IN}}=\mathrm{V}_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{L}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-200 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\text {cc }}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{\mathrm{Cc}}=\mathrm{Min}_{.} \\ & V_{\mathbb{I N}}=\mathrm{V}_{\mathbb{H}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | VLC |  |
|  |  |  | $\mathrm{loL}^{\text {a }}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{C P}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\text {cct }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Max} . \\ & V_{\mathrm{IN}}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{c c}=M a x .$ <br> Outputs Open $\begin{aligned} & \overline{\mathrm{OE}}_{1}=\mathrm{OE}_{2}=\mathrm{GND} \\ & \mathrm{MR}=V_{\mathrm{CC}} \\ & \mathrm{~S}_{0}=\mathrm{S}_{1}=V_{C C} \\ & \mathrm{DS} S_{0}=\mathrm{DS},=\mathrm{GND} \end{aligned}$ <br> One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{I N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
| lcc | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=1.0 \mathrm{MHz}$ $50 \%$ Duty Cycle $\mathrm{OE}_{1}=\mathrm{OE}_{2}=\mathrm{GND}$ $\overline{M R}=V_{C C}$ $S_{0}=S_{1}=V_{c c}$ $\mathrm{DS}_{0}=\mathrm{bS}_{1}=\mathrm{GND}$ One Bit Toggling at $f_{f}=500 \mathrm{kHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{I N} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & (A H C T) \end{aligned}$ $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \text { or } \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 0.15 0.65 | 1.8 | mA |
|  |  | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=1.0 \mathrm{MHz}$ 50\% Duty Cycle $\overline{\mathrm{OE}}_{1}=\mathrm{OE}_{2}=\mathrm{GND}$ $\overline{M R}=V_{c c}$ $S_{0}=S_{1}=V_{C C}$ DSo $=D S_{1}=$ GND Eight Bits Toggling at $\mathrm{f}_{\mathrm{f}}=250 \mathrm{kHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C}(6) \\ & V_{\mathbb{I N}} \leq V_{L C} \\ & \text { (AHCT) } \end{aligned}$ $\begin{aligned} & V_{\mathbb{N}}=3.4 V^{(6)} \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 0.63 <br> 2.88 | 2.2 11.2 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input ( $V_{\mathbb{N}}=3.4 \mathrm{~V}$ ); all other inputs at $V_{C C}$ or GND.
4. $I_{\text {CC }}=I_{\text {QUIESCENT }}+I_{\text {InPuTs }}+I_{\text {DYNAMIC }}$
$I_{\mathrm{CC}}=I_{\mathrm{CCO}}+I_{\mathrm{CCT}} D_{\mathrm{H}} \mathrm{N}_{\mathrm{T}}+I_{\mathrm{CCD}}\left(\mathrm{f}_{\mathrm{CP}} / 2+\mathrm{f}_{\mathrm{I}} \mathrm{N}_{\mathrm{i}}\right)$
$I_{\text {cca }}=$ Quiescent Current
$I_{C C T}=$ Power Supply Current for a TTL High Input $\left(V_{I N}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$t_{1}=$ Input Frequency
$N_{i}=$ Number of Inputs at $f_{f}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $I_{c C}$ formula. These limits are guaranteed but not tested.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| CP | Clock Pulse Input (Active Edge Rising) |
| $D S_{0}$ | Serial Data Input for Right Shift |
| $D S_{7}$ | Serial Data Input for Left Shift |
| $S_{0}, S_{7}$ | Mode Select Inputs |
| $\overline{M R}$ | Asynchronous Master Reset Input (Active LOW) |
| $\overline{O E}_{1}, \overline{O E}_{2}$ | 3-State Output Enable Inputs (Active LOW) |
| $1 / O_{0}-I / O_{7}$ | Paraliel Data Inputs or 3-State Parallel Outputs |
| $Q_{0}, Q_{7}$ | Serial Outputs |

TRUTH TABLE

| INPUTS |  |  |  | RESPONSE |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{MR}}$ | $\mathrm{S}_{1}$ | $\mathrm{S}_{0}$ | CP |  |
| L | X | X | X | Asynchronous Reset $\mathrm{Q}_{0}, \mathrm{Q}_{7}=$ LOW |
| H | H | H | $\Sigma$ | Parallel Load: $1 / O_{N} \rightarrow Q_{N}$ |
| H | L | H | $\checkmark$ | Shift Right; $\mathrm{DS}_{0} \rightarrow \mathrm{Q}_{0}, \mathrm{Q}_{0} \rightarrow \mathrm{O}_{1}$, etc. |
| H | H | L | 5 | Shift Left; $\mathrm{DS}_{7} \rightarrow \mathrm{Q}_{7}, \mathrm{Q}_{7} \rightarrow \mathrm{Q}_{6}$, etc. |
| H | L | L | X | Hold |

$H=$ HIGH Voltage Level
$\mathrm{L}=$ LOW Voltage Level
X = Don't Care

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\mathbf{t}_{\mathrm{PLH}}}$ | Propagation Delay $C P$ to $Q_{0}$ or $\mathrm{Q}_{7}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 9.0 | - | 17.0 | ns |
| $\begin{aligned} & t_{\mathrm{PH}} \\ & t_{\mathrm{PH}} \end{aligned}$ | Propagation Delay CP to $1 / O_{N}$ |  | 8.0 | - | 15.0 | ns |
| $t_{\text {PHL }}$ | Propagation Delay MR to $\mathrm{Q}_{0}$ or $\mathrm{Q}_{7}$ |  | 9.0 | - | 15.0 | ns |
| $t_{\text {PHL }}$ | Propagation Delay MR to $I / O_{N}$ |  | 9.0 | - | 15.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{ZH}} \\ & \mathrm{tzi}^{\prime} \end{aligned}$ | Output Enable Time $\overline{O E}$ to $I / O_{N}$ |  | 10.0 | - | 18.0 | ns |
| $\begin{aligned} & t_{\mathrm{HZ}} \\ & t_{\mathrm{LZ}} \\ & \hline \end{aligned}$ | Output Disable Time OE to $I / O_{N}$ |  | 7.5 | - | 12.0 | ns |
| $t_{s}$ | $\begin{aligned} & \text { Setup Time HIGH or LOW } \\ & S_{0} \text { or } S_{1} \text { to CP } \\ & \hline \end{aligned}$ |  | 4.0 | 8.5 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW $S_{0}$ or $S_{1}$ to $C P$ |  | 1.0 | 0.0 | - | ns |
| $t_{s}$ | Setup Time HIGH or LOW $\mathrm{I} / \mathrm{O}_{\mathrm{N}}, \mathrm{DS}_{0}$ or $\mathrm{DS}_{7}$ to CP |  | 1.5 | 5.5 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW $1 / O_{N}$. $\mathrm{DS}_{0}$ or $\mathrm{DS}_{7}$ to CP |  | 0 | 2.0 | - | ns |
| ${ }^{\text {w }}$ w | CP Pulse Width HIGH or LOW |  | 8.0 | 8.0 | - | ns |
| $t_{w}$ | MR Pulse Width Low |  | 8.0 | 8.0 | - | ns |
| $t_{\text {fec }}$ | Recovery Time MR to CP |  | 8.0 | 8.0 | - | ns |

NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier
CERPACK
8-Input Universal Shift Register
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## OCTAL TRANSPARENT LATCH

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- $10 n s$ typical data to output delay
- lol $=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu$ A max.)
- Octal transparent latch with enable
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT373 are 8-bit latches built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. This octal latch has 3 -state output and is intended for bus-oriented applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the set-up times is latched. Data appears on the bus when the Output Enable ( $\overline{\mathrm{OE}}$ ) is LOW. When $\overline{\mathrm{OE}}$ is HIGH, the bus output is in the high impedance state.

## PIN CONFIGURATIONS



FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\text {T }}$ | Power Dissipation | 0.5 | W |
| lUUT | DC Output Current | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=O \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$V_{\text {LC }}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ( ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| ${ }_{1 H}$ | Input HIGH Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max.}^{\text {. }} \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  | - | - | 5.0 | $\mu \mathrm{A}$ |
| $1 /$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  | - | - | -5.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {sc }}$ | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voitage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | mA |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\text {IN }}=V_{\mathrm{IH}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{O}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $V_{H C}$ | $V_{c c}$ | - | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $V_{C C}=3 V_{1} V_{\text {IN }}=V_{L C}$ or $V_{H C}, \mathrm{IOL}=300 \mu \mathrm{~A}$ |  | - | GND | VLC | V |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min.} \\ & \mathrm{~V}_{\mathrm{N}}=\mathrm{V}_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{LL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$V_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| I Cc O | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{\mathbb{N}} \geq V_{H C} ; V_{\mathbb{N}} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\mathrm{CCT}}$ | Power Supply Current Per TTL Inputs HIGH | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\operatorname{Max} . \\ & \mathrm{V}_{\mathrm{N}}=3.4 \mathrm{~V}(3) \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{\mathrm{OE}}=\mathrm{GND}$ <br> $L E=V_{C C}$ <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{iN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | mA/MHz |
| $\mathrm{I}_{\mathrm{cc}}$ | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $f_{1}=1.0 \mathrm{MHz}$, <br> $50 \%$ Duty Cycle <br> $\overline{O E}=G N D$ <br> $L E=V_{C C}$ <br> One Bit Toggling | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{N}} \leq \mathrm{V}_{\mathrm{LC}}(\mathrm{AHCT}) \\ & \hline \mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{N}} \stackrel{ }{=} \end{aligned}$ | - - - | 0.15 <br> 0.4 | 1.8 <br> 2.8 | mA |
|  |  | $\begin{aligned} & \hline V_{C C}=\text { Max. } \\ & \text { Outputs Open } \\ & f_{1}=250 \mathrm{kHz} \\ & 50 \% \text { Duty Cycle } \\ & \hline O E=G N D \\ & L E=V_{C C} \\ & \text { Eight Bits Toggling } \end{aligned}$ | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq \mathrm{V}_{\mathrm{LC}}(\mathrm{AHCT})^{(6)} \\ & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}^{(6)} \\ & \text { or } \\ & \mathrm{V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 0.3 <br> 2.3 | 2.0 10.0 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{\mathbb{I N}}=3.4 \mathrm{~V}\right)$; all other inputs at $V_{C C}$ or GND.
4. $I_{C C}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{C C O}=$ Quiescent Current
$\mathrm{I}_{\mathrm{CCT}}=$ Power Supply Current for a TTL High Input $\left(\mathrm{V}_{\mathrm{iN}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$\mathrm{N}_{\mathrm{T}}=$ Number of TTL Inputs at $\mathrm{D}_{\mathrm{H}}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ ClockFrequency for Register Devices (Zero for Non-Register Devices)
$f_{\mathrm{i}}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahert.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data Inputs |
| LE | Latch Enables Input (Active HIGH) |
| OE | Output Enables Input (Active LOW) |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | 3-State Latch Outputs |

TRUTH TABLE

| INPUTS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: |
| $D_{n}$ | $L E$ | $\overline{O E}$ | $O_{n}$ |
| $H$ | $H$ | $L$ | $H$ |
| $L$ | $H$ | $L$ | $L$ |
| $X$ | $X$ | $H$ | $Z$ |

$\mathrm{H}=$ HIGH Voltage Level
$\mathrm{L}=$ LOW Voltage Level
$\mathrm{X}=$ Don't Care
$\mathrm{Z}=$ HIGH Impedance

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{t_{\text {PLH }}}^{t_{\text {PHL }}}$ | Propagation Delay $D_{n} \text { to } O_{n}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 10.0 | 1.5 | 19.0 | ns |
| ${ }_{\text {t }}^{\mathrm{t}_{\mathrm{ZH}}}$ | Output Enable Time |  | 15.0 | 1.5 | 24.0 | ns |
| ${ }_{\text {t }}^{\mathrm{t}_{\mathrm{LZ}}}$ | Output Disable Time |  | 9.0 | 1.5 | 16.0 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHHL}} \end{aligned}$ | Propagation Delay LE to $\mathrm{O}_{\mathrm{n}}$ |  | 20.0 | 2.0 | 27.0 | ns |
| ${ }^{\text {t }}$ | Set-up Time HIGH or LOW $D_{n}$ to LE |  | 4.0 | 10.0 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW $\mathrm{D}_{\mathrm{n}}$ to LE |  | 3.0 | 1.5 | - | ns |
| ${ }^{\text {w }}$ w | LE Pulse Width HIGH or LOW |  | 7.0 | 10.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier CERPACK

Octal Transparent Latch
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 10ns typical address to output delay
- Iol $=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- Octal D register (3-state)
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT374 are 8-bit registers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These registers consist of eight D-type flip-flops with a buffered common clock and buffered 3 -state output control. When the output enable ( $\overline{\mathrm{OE}})$ input is LOW, the eight outputs are enabled. When the $\overline{O E}$ input is HIGH , the outputs are in the three-state conditions.

Input data meeting the set-up and hold time requirements of the D inputs is transferred to the O outputs on the LOW-to-HIGH transition of the clock input.

## PIN CONFIGURATIONS



DIP/CERPACK
TOP VIEW


LCC
TOP VIEW

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\text {T }}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |  |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | PF |

NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{c C}=5.0 \mathrm{~V} \pm 10 \%$ (Military)
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {H }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {lL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}^{\text {. }}$, $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| ILL | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max.. $\mathrm{V}_{\text {IN }}=$ GND |  | - | - | -5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {Sc }}$ | Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\left({ }^{(3)}\right.}$ |  | -60 | 120 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{IOH}=-150 \mu \mathrm{~A}$ | $V_{\text {HC }}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\text {CC }}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{L} \end{aligned}$ | $\mathrm{l}_{\mathrm{oL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{l}_{2}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=f_{\mathrm{I}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\mathrm{CCT}}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=3.4 V(3) \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{O E}=\mathrm{GND}$ <br> One Bit Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mAl}_{\mathrm{MHz}}$ |
| Icc | Total Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. <br> Outputs Open <br> $\mathrm{f}_{\mathrm{CP}}=1.0 \mathrm{MHz}$ <br> $50 \%$ Duty Cycle <br> $\overline{O E}=\mathrm{GND}$ <br> One Bit Toggling <br> at $f_{1}=500 \mathrm{kHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{I N} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & \text { (AHCT) } \end{aligned}$ $\begin{aligned} & V_{\text {IN }}=3.4 \mathrm{~V} \text { or } \\ & V_{\mathrm{iN}}=G N D \end{aligned}$ | - - | 0.15 0.65 | 1.8 | mA |
|  |  | $V_{\text {cc }}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=1.0 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}=\mathrm{GND}$ Eight Bits Toggling at $f_{1}=250 \mathrm{kHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C}{ }^{(6)} \\ & V_{\mathbb{I N}} \leq V_{\mathrm{LC}} \\ & (\mathrm{AHCT}) \end{aligned}$ | - | 0.63 | 2.2 |  |
|  |  |  | $\begin{aligned} & V_{\text {IN }}=3.4 \mathrm{~V} \text { or }{ }^{(6)} \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 2.88 | 11.2 |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}$ ); all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND.
4. $I_{\text {CC }}=I_{\text {QuIESCENT }}+I_{\text {INPuts }}+I_{\text {DYNamic }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c c o}=$ Quiescent Current
$I_{\text {CCT }}=$ Power Supply Current for a TTL High Input $\left(V_{I N}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TLL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{C P}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$\mathrm{N}_{\mathrm{I}}=$ Number of Inputs at $\mathrm{f}_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{cc}}$ formula. These limits are guaranteed but not tested.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{1}$ | The D flip-flop data inputs. <br> $C P$ <br> $O_{I}$ <br> $\overline{O E}$ |
| LOW-to-HIGH transition. |  |
| The register three-state outputs. <br> Output Control. An active-LOW three-state controi <br> used to enable the outputs. A HIGH level input <br> forces the outputs to the high impedance (off) <br> state. |  |

## TRUTH TABLE

| FUNCTION | INPUTS |  |  | OUTPUTS | INTERNAL |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{O E}$ | CLOCK | $\mathrm{D}_{1}$ | $\mathrm{O}_{1}$ | Q |
| $\mathrm{Hi}-\mathrm{Z}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & z \\ & z \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ |
| LOAD REGISTER | L L $H$ $H$ | $\sqrt{\pi}$ | L $H$ $L$ $H$ | L $H$ $Z$ $Z$ | $\begin{aligned} & L \\ & H \\ & L \\ & H \end{aligned}$ |

$H=H I G H$
$L=$ LOW
$X=$ Don't Care
$\mathbf{Z}=$ High Impedance
$\rightarrow$ LOW-to-HIGH transition
$\mathrm{NO}=$ No Change

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{t_{\text {PLH }}}$ $t_{\text {PHL }}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 10.0 | 2.0 | 18.0 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{ZH}} \\ & \mathrm{t}_{\mathrm{LL}} \end{aligned}$ | Output Enable Time |  | 11.0 | 1.5 | 20.0 | ns |
| $\begin{aligned} & t_{\mathrm{HZ}} \\ & t_{\mathrm{tZ}} \end{aligned}$ | Output Disable Time |  | 9.0 | 1.5 | 24.0 | ns |
| $t_{s}$ | Set-up Time HIGH or LOW $\mathrm{D}_{\mathrm{N}}$ to CP |  | 2.0 | 10.0 | - | ns |
| $t_{H}$ | $\begin{gathered} \text { Hold Time } \\ \text { HIGH or LOW } \\ D_{N} \text { to } \mathrm{CP} \\ \hline \end{gathered}$ |  | 0.5 | 1.5 | - | ns |
| ${ }^{\text {w }}$ w | CP Pulse Width HIGH or LOW |  | 10.0 | 16.5 | - | ns |

## NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

ORDERING INFORMATION


MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier
CERPACK
Octal D Register (3-State)
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 10ns typical propagation delay
- $l_{o l}=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- Octal D flip-flop with clock enable
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT377 is an octal D flip-flop built using advanced CEMOS ${ }^{\text {™ }}$, a dual metal CMOS technology. The IDT54AHCT377 has eight edge-triggered, D-type flip-flops with individual $D$ inputs and $O$ outputs. The common buffered Clock (CP) input loads all flip-flops simultaneously when the Clock Enable (CE) is LOW. The register is fully edge-triggered. The state of each D input, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's O output. The CE input must be stable only one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.

## PIN CONFIGURATIONS



DIP/CERPACK TOP VIEW


LCC TOP VIEW

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | PF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 H}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{1}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $\mathrm{V}_{C C}=\mathrm{Max} . \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  | - | - | 5.0 | $\mu \mathrm{A}$ |
| $1 / 2$ | input LOW Current | $\mathrm{V}_{\text {CC }}=M a \mathrm{C} ., \mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  | - | - | -5.0 | $\mu \mathrm{A}$ |
| Isc | Short Circuit Current | $V_{\text {cc }}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | mA |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}$, loL $=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{I N}=V_{I H} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | min. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {cco }}$ | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=M_{a x} . \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{\mathrm{CP}}=f_{1}=0 \\ & \hline \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\text {cct }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| ICCD | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. Outputs Open $\overline{C E}=$ GND <br> One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{mAl}}$ |
| $I_{\text {cc }}$ | Total Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ $50 \%$ Duty Cycle $\overline{C E}=$ GND One Bit Toggling at $f_{1}=500 \mathrm{kHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} V_{\mathbb{I N}} & =3.4 \mathrm{~V} \text { or } \\ V_{\mathbb{I N}} & =G N D \end{aligned}$ | - | 0.65 | 3.8 |  |
|  |  | $V_{C c}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=1.0 \mathrm{MHz}$ $50 \%$ Duty Cycle CE = GND Eight Bits Toggling at $\mathrm{f}_{1}=250 \mathrm{kHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}}{ }^{(6)} \\ & V_{\mathbb{I N}} \leq V_{\mathrm{LC}} \\ & \text { (AHCT) } \end{aligned}$ | - | 0.63 | 2.2 |  |
|  |  |  | $\begin{aligned} & V_{I N}=3.4 V \text { or }{ }^{(6)} \\ & V_{I N}=G N D \end{aligned}$ | - | 2.88 | 11.2 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left.V_{I N}=3.4 V\right)$; all other inputs at $V_{C C}$ or GND.
4. $I_{\text {CC }}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{C C O}=$ Quiescent Current
$I_{\text {cct }}=$ Power Supply Current for a TTL High Input ( $V_{I N}=3.4 \mathrm{~V}$ )
$D_{H}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current caused by an input Transition pair (HLH or LHL)
$f_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of inputs at $f_{i}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $I_{c c}$ formula. These limits are guaranteed but not tested.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{0}-D_{7}$ | Data Inputs |
| $\overline{C E}$ | Clock Enable (Active LOW) |
| $O_{0}-O_{7}$ | Data Outputs |
| $C P$ | Clock Pulse Input |

## TRUTH TABLE

| OPERATING MODE | INPUTS |  |  | OUTPUTS |
| :---: | :---: | :---: | :---: | :---: |
|  | CP | CE | D | 0 |
| Load "1" | $\uparrow$ | 1 | h | H |
| Load "0" | $\uparrow$ | 1 | 1 | L |
| Hold (Do Nothing) | $\uparrow$ | h | X | No Change |
| X | X | X | No Change |  |

$H=$ HIGH Voltage Level
h = HIGH Voltage Level one setup time prior to the LOW-to-HIGH Clock Transition
$L=$ LOW Voltage Level
1 = LOW Voltage Level one setup time prior to the LOW-to-HIGH Clock Transition
$X=$ Immaterial
$\uparrow=$ LOW-to-HIGH Clock Transition

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHLL}} \\ & \hline \end{aligned}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{N}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 10.0 | 2.0 | 20.0 | ns |
| $t_{s}$ | Set-up Time HIGH or LOW $\mathrm{D}_{\mathrm{N}}$ to CP |  | 5.0 | 2.0 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW $\mathrm{D}_{\mathrm{N}}$ to CP |  | 2.0 | 1.5 | - | ns |
| ${ }^{\text {t }}$ | Set-up Time HIGH or LOW CE to CP |  | 3.0 | 2.0 | - | ns |
| ${ }^{\text {t }}$ | Hold Time HIGH or LOW $\overline{C E}$ to CP |  | 2.0 | 2.0 | - | ns |
| $t_{\text {w }}$ | Clock Pulse Width, LOW |  | 7.0 | 7.0 | - | ns |

## NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier
CERPACK
8-Bit Identity Comparator
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

HIGH-SPEED CMOS
8-BIT IDENTITY COMPARATOR

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 9ns typical propagation delay
- lol $=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- 8-bit identity comparator
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT521 is an 8-bit identity comparator built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. The device compares two words of up to eight bits each and provides a LOW output when the two words match bit for bit. The expansion input $T_{A=B}$ also serves as an active LOW enable input.

## PIN CONFIGURATIONS



## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $T_{A}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| ${ }_{1}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {. }}$, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {LL }}$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max. $\mathrm{V}_{\text {V }}$ ( $=$ GND |  | - | - | -5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {sc }}$ | Short Circuit Current. | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | 120 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{IOH}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C C}$ | - |  |
|  |  |  | $\mathrm{IOH}=-12 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{i L} \end{aligned}$ | $\mathrm{l}_{\text {LL }}=300 \mu \mathrm{~A}$ | - | GND | $V_{L C}$ |  |
|  |  |  | $\mathrm{bLL}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 V ; V_{H C}=V_{C C}-0.2 V$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & V_{\mathbb{N}} \geq V_{H C}: V_{\mathbb{I N}} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| ICCT | Power Supply Current Per TTL Inputs HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{\mathbb{N}}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. Output Open One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
| lc | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=M a x .$ <br> Output Open $f_{1}=1.0 \mathrm{MHz}$ <br> 50\% Duty Cycle On Bit Toggling | $\begin{aligned} & V_{V_{N}} \geq V_{H C} \\ & V_{I N} \leq V_{L C}(A H C T) \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{I N}}=3.4 \mathrm{~V} \text { or } \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 0.4 | 2.8 |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{\mathrm{cC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $V_{I N}=3.4 \mathrm{~V}$; all other inputs at $V_{C C}$ or GND.
4. $I_{\text {CC }}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMic }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{i}\right)$
$I_{C C O}=$ Quiescent Current
$I_{C C T}=$ Power Supply Current for a TTL. High Input $\left(\mathrm{V}_{\mathbb{I N}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL inputs at $D_{H}$
$\mathrm{I}_{\mathrm{CCD}}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ ClockFrequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{i}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $A_{0}-A_{7}$ | Word A Inputs |
| $B_{0}-B_{7}$ | Word B Inputs |
| $T_{A}=B$ | Expansion or Enable Input (Active LOW) |
| $O_{A=B}$ | Identity Output (Active LOW) |

TRUTH TABLE

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| $\bar{T}_{A=B}$ | $A, B$ | $\bar{O}_{A=B}$ |
| $L$ | $A=B^{*}$ | $L$ |
| $L$ | $A \neq B$ | $H$ |
| $H$ | $A=B^{*}$ | $H$ |
| $H$ | $A \neq B$ | $H$ |

$$
\begin{aligned}
& H=H I G H \text { Voltage Level } \\
& L=\text { LOW Voltage Level } \\
& { }^{*} A_{0}=B_{0}, A_{1}=B_{1}, A_{2}=B_{2} \text {, etc. }
\end{aligned}
$$

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $A_{N}$ or $B_{N}$ to $\bar{O}_{A=B}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 9.0 | - | 17.0 | ns |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & \mathbf{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $\bar{T}_{A}=B \text { to } \bar{O}_{A}=B$ |  | 5.0 | - | 11.0 | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier CERPACK

8-Bit Identity Comparator
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 11ns typical clock to output
- $\mathrm{loL}=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu$ A max.)
- Octal transparent latch with 3-state output
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT533 are octal transparent latches built using advanced CEMOS ${ }^{T M}$, a dual metal CMOS technology. The IDT54AHCT533 consists of eight latches with 3-state outputs for bus organized system applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the set-up times is latched. Data appears on the bus when the Output Enable ( $\overline{O E}$ ) is LOW. When $\overline{O E}$ is HIGH, the bus output is in the high impedance state.

## PIN CONFIGURATIONS



DIP/CERPACK TOP VIEW


$$
\begin{gathered}
\text { LCC } \\
\text { TOP VIEW }
\end{gathered}
$$

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $T_{A}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.T_{A}=+25^{\circ} \mathrm{C}, \mathrm{t}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | PF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | PF |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$V_{L C}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | $\checkmark$ |
| $V_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| ${ }_{1} \mathrm{H}$ | Input HIGH Current | $V_{C C}=M_{\text {ax }} ., V_{\text {IN }}=V_{C C}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $1 /$ | Input LOW Current | $\mathrm{V}_{\mathrm{CC}}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  | - | - | -5 | $\mu \mathrm{A}$ |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $V_{0}=V_{C C}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=$ GND | - | - | -10 |  |
| $I_{\text {SC }}$ | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $V_{\text {HC }}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{I N}=V_{I H} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $V_{\text {HC }}$ | $V_{C C}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
|  |  | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{C C}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

POWER SUPPLY CHARACTERISTICS
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{\mathbb{I N}} \geq V_{H C} ; V_{\mathbb{I N}} \leq V_{L C} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| ${ }^{\text {coct }}$ | Power Supply Current Per TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{i N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. Outputs Open <br> $\overline{O E}=G N D$ <br> $L E=V_{C C}$ <br> One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mA} / \mathrm{MHz}$ |
| 1 cc | Total Power Supply Current ${ }^{(4)}$ | $\begin{aligned} & V_{C C}=\text { Max. } \\ & \text { Outputs Open } \\ & f_{1}=1.0 \mathrm{MHz}, \\ & 50 \% \text { Duty Cycle } \\ & \overline{\mathrm{OE}}=\mathrm{GND} \\ & \mathrm{LE}=\mathrm{V}_{\mathrm{CC}} \\ & \text { One Bit Toggling } \end{aligned}$ | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}}(\mathrm{AHCT}) \\ & \hline \mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \text { or } \\ & \mathrm{V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 0.15 0.4 | 1.8 <br> 2.8 | mA |
|  |  | $V_{c c}=$ Max. <br> Outputs Open <br> $f_{1}=250 \mathrm{kHz}$ <br> $50 \%$ Duty Cycle <br> $\overline{O E}=G N D$ <br> $L E=V_{C C}$ <br> Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C}(A H C T)^{(6)} \\ & V_{\mathbb{I N}}=3.4 V^{(6)} \\ & \text { or } \\ & V_{\mathbb{N}}=G N D \end{aligned}$ | - | 0.3 <br> 2.3 | 2.0 10.0 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $V_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $V_{\mathrm{IN}}=3.4 \mathrm{~V}$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND.
4. $I_{\text {CC }}=I_{\text {OUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C C}=I_{\mathrm{CCQ}}+I_{C C T} D_{\mathrm{H}} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$l_{\text {cco }}=$ Quiescent Current
$\mathrm{I}_{\mathrm{CCT}}=$ Power Supply Current for a TTL High Input $\left(\mathrm{N}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$\mathrm{N}_{\mathrm{T}}=$ Number of TTL Inputs at $\mathrm{D}_{\mathrm{H}}$
$\mathrm{I}_{\mathrm{CCD}}=$ Dynamic Current caused by an Input Transition Pair (HLH or LHL)
$f_{\text {CP }}=$ ClockFrequency for Register Devices (Zero for Non-Register Devices)
$\mathrm{f}_{\mathrm{l}}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{Cc}}$ formula. These limits are guaranteed but not tested.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data Inputs |
| $\frac{\mathrm{LE}}{\mathrm{OE}}$ | Latch Enable Input (Active HIGH) |
| $\overline{\mathrm{O}}_{0}-\overline{\mathrm{O}}_{7}$ | Output Enable Input (Active LOW) |

TRUTH TABLE

| INPUTS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: |
| $D_{N}$ | $L E$ | $\overline{O E}$ | $\bar{O}_{N}$ |
| $H$ | $H$ | $L$ | $L$ |
| $L$ | $H$ | $L$ | $H$ |
| $X$ | $X$ | $H$ | $Z$ |

$H=$ HIGH Voltage Level
$L=$ LOW Voltage Level
$X=$ Don't Care
$Z=$ HIGH Impedance

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $D_{n} \text { to } D_{n}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 11.0 | 1.5 | 24.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{ZH}} \\ & \mathrm{t}_{\mathrm{ZL}} \\ & \hline \end{aligned}$ | Output Enable Time |  | 15.0 | 1.5 | 20.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{Hz}} \\ & \mathrm{t}_{\mathrm{Zz}} \\ & \hline \end{aligned}$ | Output Disable Time |  | 11.0 | 1.5 | 22.0 | ns |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay LE to $\bar{O}_{N}$ |  | 15.0 | 2.0 | 28.0 | ns |
| $t_{s}$ | Set-up Time HIGH or LOW $D_{n}$ to LE |  | 7.0 | 15.0 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW $D_{n}$ to LE |  | 5.0 | 1.5 | - | ns |
| ${ }^{\text {w }}$ | LE Pulse Width HIGH or LOW |  | 7.0 | 15.0 | - | ns |

## NOTES:

1. See test cirćuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- $10 n$ typical clock to output
- $\mathrm{lol}_{\mathrm{l}}=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- Octal D flip-flop with 3-state output
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT534 are high-speed, low-power octal D-type flip-flops featuring separate D-type inputs for each flip-flop and 3 -state outputs for bus-oriented applications. A buffered Clock $(\mathrm{CP})$ and Output Enable ( $\overline{\mathrm{OE}}$ ) are common to all flip-flops.

They are built using IDT's advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology.

PIN CONFIGURATIONS


LCC
TOP VIEW

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specificationis not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | 12 | pF |

NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$V_{\mathrm{LC}}=0.2 \mathrm{~V}$
$V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 H}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {LI }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| ${ }_{1 H}$ | Input HIGH Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}^{\text {. }}$, $\mathrm{IN}=\mathrm{V}_{\text {CC }}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current | $V_{C C}=$ Max., $V_{\text {IN }}=$ GND |  | - | - | -5 | $\mu \mathrm{A}$ |
| loz | Off State (High Impedance) Output Current | $V_{C C}=$ Max. | $v_{0}=v_{c c}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=$ GND | - | - | -10 |  |
| $\mathrm{I}_{\text {Sc }}$ | Short Circuit Current | $V_{C C}=$ Max. $^{(3)}$ |  | -60 | -120 | - | mA |
| V OH | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{i N}=V_{i H} \text { or } V_{i L} \end{aligned}$ | $\mathrm{IOH}=-150 \mu \mathrm{~A}$ | $V_{H C}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot 1_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{I}}=V_{H} \text { or } V_{I L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

POWER SUPPLY CHARACTERISTICS
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$


## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{cC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}$ ); all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND.
4. $I_{\mathrm{CC}}=I_{\text {OUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C C}=I_{C C O}+l_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{\text {CCO }}=$ Quiescent Current
$\mathrm{I}_{\mathrm{CCT}}=$ Power Supply Current for a TTL. High Input $\left(\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}\right)$
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL Inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current Caused by an Input Transition Pair (HLH or LHL)
$f_{\text {CP }}=$ ClockFrequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of Inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the I IC formula. These limits are guaranteed but not tested.

## DEFINITION OF FUNCTIONAL. TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{0}-D_{7}$ | Data Inputs |
| $\overline{C P}$ | Clock Pulse Input (Active Rising Edge) |
| $\overline{O E}$ | 3-State Output Enable Input (Active LOW) |
| $\bar{O}_{0}-\bar{O}_{7}$ | Complementary 3-State Outputs |

## TRUTH TABLE

| FUNCTION | INPUTS |  |  | OUTPUTS | INTERNAL |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{O E}$ | CP | $\mathrm{D}_{\mathbf{I}}$ | $\overline{\mathrm{O}}_{\mathrm{N}}$ | $\mathrm{Q}_{\mathbf{I}}$ |
| $\mathrm{Hi}-\mathrm{Z}$ | H | L | X | Z | NC |
|  | H | H | X | Z | NC |
|  | L | - | L | H | L |
| LOAD | L | - | H | L | H |
| REGISTER | H | - | L | $Z$ | L |
|  | H | - | H | Z | H |

$\mathrm{H}=\mathrm{HIGH}$
L = LOW
X = Don't Care
Z = High Impedance
$\Omega_{=}=$LOW-to-HIGH transition
$N C=$ No Change

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHL }} \end{aligned}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 10.0 | 2.0 | 18.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{zH}} \\ & \mathrm{t}_{\mathrm{zL}} \\ & \hline \end{aligned}$ | Output Enable Time |  | 11.0 | 1.5 | 20.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{HZ}} \\ & \mathrm{t}_{\mathrm{tz}} \\ & \hline \end{aligned}$ | Output Disable Time |  | 11.0 | 1.5 | 16.0 | ns |
| $t_{s}$ | Set-up Time HIGH or LOW $D_{n}$ to CP |  | 2.0 | 10.0 | - | ns |
| ${ }^{\text {t }} \mathrm{H}$ | Hold Time HIGH or LOW $D_{n}$ to CP |  | 0.5 | 1.5 | - | ns |
| ${ }^{\text {tw }}$ | CP Pulse Width HIGH or LOW |  | 7.0 | 16.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier
CERPACK
Octal D Flip-Flop (3-state)
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

HIGH-SPEED CMOS OCTAL TRANSPARENT LATCH

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 10 ns typical data to output delay
- lol $=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- Octal transparent latch with enable
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT573 are 8 -bit latches built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These octal latches have 3 -state outputs and are intended for bus-oriented applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the set-up times are latched. Data appears on the bus when the Output Enable ( $\overline{\mathrm{OE}})$ is LOW. When $\overline{O E}$ is HIGH, the bus output is in the high impedance state.

## PIN CONFIGURATIONS



LCC TOP VIEW

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{t}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | 12 | pF |

## NOTE:

1. This parameter is measured at characterization but not tested.

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V}+10 \%$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 H}$ | Input HIGH Level | Guaranteed Logic HIGH Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic LOW Level |  | - | - | 0.8 | $\checkmark$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=M a x ., V_{\text {IN }}=V_{C C}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $I_{\text {L }}$ | Input LOW Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} ., \mathrm{V}_{\mathrm{iN}}=\mathrm{GND}$ |  | - | - | -5 | $\mu \mathrm{A}$ |
| loz | Off State (High Impedance) Output Current | $V_{c c}=$ Max. | $v_{0}=v_{C c}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $V_{0}=$ GND | - | - | -10 |  |
| $l_{\text {sc }}$ | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\text {cc }}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{\mathbb{N}}=V_{H} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $V_{\text {HC }}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $v_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{LL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{H} \text { or } V_{V} \end{aligned}$ | $\mathrm{l}^{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{I}_{\mathrm{Cot}}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & V_{\mathbb{I N}}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $I_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. Outputs Open $\overline{O E}=G N D$ $L E=V_{C C}$ One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\mathrm{mAl}_{\mathrm{MHz}}$ |
| Icc | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=M a x$. Outputs Open $f_{1}=1.0 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}=$ GND $L E=V_{c c}$ One Bit Toggling | $\begin{aligned} & V_{I N} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathbb{I N}}=\mathrm{GND} \end{aligned}$ | - | 0.4 | 2.8 |  |
|  |  | $V_{c c}=M a x$. Outputs Open $f_{1}=250 \mathrm{kHz}$ 50\% Duty Cycle $\overline{O E}=\mathrm{GND}$ $\mathrm{LE}=\mathrm{V}_{\mathrm{cc}}$ <br> Eight Bits Toggling | $\begin{aligned} & V_{V_{N}} \geq V_{H C}{ }^{(6)} \\ & V_{\mathbb{N}} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 0.3 | 2.0 |  |
|  |  |  | $\begin{aligned} & V_{I N}=3.4 V \text { or }{ }^{(6)} \\ & V_{\mathbb{I N}}=G N D \end{aligned}$ | - | 2.3 | 10.0 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{I N}=3.4 \mathrm{~V}\right.$; all other inputs at $\mathrm{V}_{C C}$ or GND.
4. $I_{\text {cc }}=I_{\text {OUIESCENT }}+I_{\text {inputs }}+I_{\text {DYNamic }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{c c o}=$ Quiescent Current
$I_{\text {Cct }}=$ Power Supply Current for a TTL High Input $N_{\mathbb{I N}}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$\mathrm{N}_{\mathrm{T}}=$ Number of TTL inputs at $\mathrm{D}_{\mathrm{H}}$
$\mathrm{I}_{\mathrm{CCD}}=$ Dynamic Current caused by an input Transition pair (HLH or LHL)
$f_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the I $\mathrm{I}_{\mathrm{CC}}$ formula. These limits are guaranteed but not tested.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{0}-D_{7}^{\prime}$ | Data Inputs |
| LE | Latch Enables Input (Active HIGH) |
| $\overline{\mathrm{OE}}$ | Output Enables Input (Active LOW) |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | 3-State Latch Outputs |

TRUTH TABLE

| INPUTS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: |
| $D_{\boldsymbol{n}}$ | $L E$ | $\overline{O E}$ | $\mathbf{O}_{\boldsymbol{n}}$ |
| $H$ | $H$ | $L$ | $H$ |
| $L$ | $H$ | $L$ | $L$ |
| $X$ | $X$ | $H$ | $Z$ |

$\mathrm{H}=$ HIGH Voltage Level
$\mathrm{L}=$ LOW Voltage Level
$\mathrm{X}=$ Don't Care
$\mathrm{Z}=$ High Impedance
$H=H I G H$ Voltage Level
= Low Voltage Leve
$Z=$ High Impedance

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & t_{\text {PuH }} \\ & t_{\text {PPL }} \end{aligned}$ | $\begin{aligned} & \text { Propagation Delay } \\ & D_{N} \text { to } O_{N} \end{aligned}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 10.0 | 1.5 | 15.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{zH}} \\ & \mathrm{t}_{\mathrm{zL}} \end{aligned}$ | Output Enable Time |  | 15.0 | 1.5 | 21.0 | ns |
| $\begin{aligned} & t_{\mathrm{HZ}} \\ & \mathrm{t}_{\mathrm{LZ}} \\ & \hline \end{aligned}$ | Output Disable Time |  | 9.0 | 1.5 | 15.0 | ns |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PHLL }} \\ & \hline \end{aligned}$ | Propagation Delay LE to $\mathrm{O}_{\mathrm{N}}$ |  | 20.0 | 2.0 | 27.0 | ns |
| $t_{s}$ | Set Up Time HIGH or LOW $\mathrm{D}_{\mathrm{N}}$ to LE |  | 4.0 | 2.0 | - | ns |
| $t_{H}$ | Hold Time HIGH or LOW $\mathrm{D}_{\mathrm{N}}$ to LE |  | 3.0 | 1.8 | - | ns |
| ${ }^{\text {t }}$ w | LE Pulse Width HIGH or LOW |  | 7.0 | 5.0 | - | ns |

## NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier CERPACK

Octal Transparent Latch
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


HIGH-SPEED CMOS OCTAL D REGISTER (3-STATE)

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 10ns typical address to output delay
- lol $=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu \mathrm{~A}$ max.)
- Octal D register (3-state)
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT574 are 8-bit registers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These registers consist of eight D-type flip-flops with a buffered common clock and buffered three-state output control. When the output enable ( $\overline{O E}$ ) input is LOW, the eight outputs are enabled. When the $\overline{O E}$ input is HIGH; the outputs are in the three-state condition.

Input data meeting the set-up and hold time requirements of the D inputs is transferred to the O outputs on the LOW-to-HIGH transition of the clock input.

## PIN CONFIGURATIONS



FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

## NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$V_{L C}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{1 H}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {., }}$ V $\mathrm{IN}=\mathrm{V}_{\text {CC }}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $1 /$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=\mathrm{Max}. . \mathrm{V}_{\text {IN }}=$ GND |  | - | - | -5 | $\mu \mathrm{A}$ |
| loz | Off State (High Impedance) Output Current | $V_{C C}=M a x$. | $V_{0}=V_{C C}$ | - | - | 10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{0}=\mathrm{GND}$ | - | - | -10 |  |
| $I_{\text {Sc }}$ | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot \mathrm{l}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $V_{\text {HC }}$ | $\mathrm{V}_{\mathrm{Cc}}$ | - | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathrm{H}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{IOH}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\text {LC }}$ | V |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\operatorname{Min} . \\ & V_{\mathrm{VN}}=\mathrm{V}_{\mathrm{H}} \text { or } \mathrm{V}_{\mathrm{L}} \end{aligned}$ | $\mathrm{l}_{\mathrm{LL}}=300 \mu \mathrm{~A}$ | - | GND | $V_{L C}$ |  |
|  |  |  | $\mathrm{l}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 v_{V} V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1000 | Quiescent Power Supply Current | $\begin{aligned} & V_{C C}=M_{a x} \\ & V_{I N} \geq V_{H C} ; V_{I N} \leq V_{L C} \\ & f_{C P}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $\mathrm{l}_{\mathrm{COT}}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{\mathrm{Cc}}=\text { Max. } \\ & \mathrm{V}_{\mathrm{iN}}=3.4 \mathrm{~V}^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| $\mathrm{I}_{\text {cco }}$ | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{c C}=M a x .$ <br> Outputs Open $\overline{O E}=\mathrm{GND}$ <br> One Bit Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} \\ & V_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | mA/MHz |
| Icc | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open $f_{C P}=1.0 \mathrm{MHz}$, 50\% Duty Cycle $\overline{O E}=G N D$ One Bit Toggling at $f_{1}=500 \mathrm{kHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{I N} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=3.4 \mathrm{~V} \\ & \text { or } \\ & \mathrm{V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 0.65 | 3.8 |  |
|  |  | $V_{c C}=$ Max. <br> Outputs Open <br> $f_{C P}=1.0 \mathrm{MHz}$, <br> 50\% Duty Cycle <br> $\overline{O E}=G N D$ <br> Eight Bits Toggling <br> at $f_{1}=250 \mathrm{kHz}$ <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C}{ }^{(6)} \\ & V_{\mathbb{I N}} \leq V_{L C} \\ & \text { (AHCT) } \end{aligned}$ | - | 0.63 | 2.2 |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V}^{(6)} \\ & \text { or } \\ & \mathrm{V}_{\mathrm{IN}}^{=}=\mathrm{GND} \end{aligned}$ | - | 2.88 | 11.2 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left.\mathcal{V}_{\mathbb{N}}=3.4 \mathrm{~V}\right)$; all other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND.
4. $I_{\text {CC }}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{C C O}=$ Quiescent Current
$I_{C C T}=$ Power Supply Current for a TTL High Input $\left(V_{I N}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL inputs High
$N_{T}=$ Number of TTL inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current caused by an input Transition pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ ClockFrequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $l_{\mathrm{cc}}$ formula. These limits are guaranteed but not tested.

DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $D_{1}$ | The $D$ flip-flop data inputs. <br> Clock Pulse for the register. Enters data on the <br> LOW-to-HIGH transition. |
| $\mathrm{O}_{1}$ | The register three-state outputs. |
| OUtput Control. An active-LOW three-state control |  |
| used to enable the outputs. A HIGH level input |  |
| forces the outputs to the high impedance (off) |  |
| state. |  |

TRUTH TABLE

| FUNCTION | INPUTS |  |  | OUTPUTS | INTERNAL |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{O E}$ | CLOCK | $\mathrm{D}_{1}$ | 0 | Q |
| $\mathrm{Hi}-\mathrm{Z}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\stackrel{\mathrm{L}}{\mathrm{H}}$ | X X | $\begin{aligned} & z \\ & z \end{aligned}$ | $\begin{aligned} & \text { NC } \\ & \text { NC } \end{aligned}$ |
| LOAD REGISTER | L L $H$ $H$ | $\sqrt{\pi}$ | L $H$ L $H$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{Z} \\ & \mathrm{Z} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \\ & \mathrm{~L} \\ & \mathrm{H} \end{aligned}$ |


| H | $=$ HIGH |
| ---: | :--- |
| L | $=$ LOW |
| X | $=$ Don't Care |
| Z | $=$ High Impedance |
| O | $=$ LOW-to-HIGH transition |
| NC | $=$ No Change |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{t}_{\mathrm{PLH}}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{N}}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{L}=500 \Omega \end{aligned}$ | 10.0 | 2.0 | 15.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{zH}} \\ & \mathrm{t}_{\mathrm{zL}} \end{aligned}$ | Output Enable Time |  | 11.0 | 1.5 | 21.0 | ns |
| ${ }_{\mathrm{t}_{\mathrm{LZ}}}^{\mathrm{t}_{\mathrm{L}}}$ | $\begin{gathered} \hline \text { Output Disable } \\ \text { Time } \end{gathered}$ |  | 9.0 | 1.5 | 15.0 | ns |
| $t_{s}$ | Set-up Time HIGH or LOW $D_{N}$ to CP |  | 2.0 | 2.0 | - | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Hold Time HIGH or LOW $\mathrm{D}_{\mathrm{N}}$ to CP |  | 0.5 | 1.5 | - | ns |
| ${ }^{\text {tw }}$ | CP Pulse Width HIGH or LOW |  | 10.0 | 6.0 | - | ns |

## NOTES:

1. See test circuit and waveforms.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier CERPACK

Octal D Register (3-state)
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## DESCRIPTION:

The IDT54AHCT640 are 8-bit inverting buffer transceivers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These octal bus transceivers are designed for asynchronous two-way communication between data buses. The devices transmit data from the A bus to the B bus or from the B bus to the A bus, depending upon the level at the direction control ( $T / \overline{\mathrm{R}}$ ) input. The enable input ( $\overline{\mathrm{OE}}$ ) can be used to disable the device so the buses are effectively isolated.

## PIN CONFIGURATIONS



FUNCTIONAL BLOCK DIAGRAM


ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 6 | 10 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 | pF |

## NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{c c}=5.0 \mathrm{~V}+10 \%$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic HIGH Level |  | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input LOW Level | Guaranteed Logic LOW Level |  | - | - | 0.8 | v |
| ${ }_{1}{ }_{H}$ | Input HIGH Current (Except I/O Pins) | $\mathrm{V}_{C C}=$ Max., $\mathrm{V}_{\mathbb{N}}=\mathrm{V}_{C C}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| IL | Input LOW Current (Except 1/O Pins) | $V_{\text {CC }}=$ Max., $V_{\text {iN }}=$ GND |  | - | - | -5 | $\mu \mathrm{A}$ |
| ${ }_{1 / H}$ | Input HIGH Current (I/O Pins) | $V_{c c}=$ Max., $V_{1}=V_{c c}$ |  | - | -: | 15 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current (I/O Pins) | $V_{C C}=M_{\text {ax }} ., V_{1}=G N D$ |  | - | - | -15 | $\mu \mathrm{A}$ |
| Isc | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $V_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - | v |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{V} \end{aligned}$ | $\mathrm{IOH}^{\text {a }}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $V_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | VLC | v |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{L L} \end{aligned}$ | $\mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$V_{L C}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathrm{IN}} \geq V_{\mathrm{HC}} ; V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $I_{\text {cct }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| 1 CCD | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. Outputs Open $\overline{O E}=\mathrm{GND}$ <br> $T / \bar{R}=$ GND or $K_{C}$ One Input Toggling 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{I N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\underset{\mathrm{MHz}}{\mathrm{~mA}}$ |
| ${ }^{\text {cc }}$ | Total Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{1}=1.0 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}=$ GND One Bit Toggling | $\begin{aligned} & V_{\mathbb{N}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}} \leq V_{\mathrm{LC}} \\ & \text { (AHCT) } \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} V_{\text {IN }} & =3.4 V \text { or } \\ V_{\mathbb{I N}} & =G N D \end{aligned}$ | - | 0.4 | 2.8 |  |
|  |  | $V_{C C}=$ Max. Outputs Open $\mathbf{f}_{1}=250 \mathrm{kHz}$ 50\% Duty Cycle $\overline{O E}=\mathrm{GND}$ Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C}\left({ }^{(6)}\right. \\ & V_{I N} \leq V_{L C} \\ & (A H C T) \end{aligned}$ | - | 0.3 | 2.0 |  |
|  |  |  | $\begin{aligned} & V_{i N}=3.4 \mathrm{~V} \text { or }{ }^{(6)} \\ & V_{\text {IN }}=G N D \end{aligned}$ | - | 2.3 | 10.0 |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per $T T L$ driven input $\left(V_{\mathbb{N}}=3.4 \mathrm{~V}\right.$ ) all other inputs at $V_{C C}$ or $G N D$.
4. $I_{\text {cc }}=I_{\text {OUIESCENT }}+I_{\text {inputs }}+I_{\text {DYNamic }}$
$I_{C C}=I_{C C O}+I_{C C T} D_{H} N_{T}+I_{C C D}\left(f_{C P} / 2+f_{1} N_{1}\right)$
$I_{\text {cco }}=$ Quiescent Current
$I_{\text {CCT }}=$ Power Supply Current for a TTL High Input $\mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of $T T L$ inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current caused by an input Transition pair (HLH or LHL)
$f_{\mathrm{CP}}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $\mathrm{I}_{\mathrm{CC}}$ formula. These limits are guaranteed but not tested.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{O E}$ | Output Enable Input (Active LOW) |
| $T / \bar{R}$ | Transmit/Receive Input |
| $A_{0}-A_{7}$ | Side $A$ Inputs or 3-State Outputs |
| $B_{0}-B_{7}$ | Side $B$ Inputs or 3-State Outputs |

TRUTH TABLE

| INPUTS |  | OPERATION |
| :---: | :---: | :--- |
| $\overline{O E}$ | $T / \bar{R}$ |  |
| $L$ | L | Bus B Data to Bus A |
| L | H | Bus A Data to Bus B |
| H | X | Isolation |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay <br> $A$ to $B$ <br> $B$ to $A$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & R_{\mathrm{L}}=500 \Omega \end{aligned}$ | 10.0 | 1.5 | 14.0 | ns |
| ${ }^{\mathrm{t}_{\mathrm{ZH}}}$ | Output Enable Time |  | 15.0 | 1.5 | 27.0 | ns |
| $t_{H Z}$ $t_{L Z}$ | Output Disable Time |  | 12.0 | 1.5 | 20.0 | ns |

NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.

## ORDERING INFORMATION



MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier
CERPACK
Octal Inverting Buffer Transceiver
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

HIGH-SPEED CMOS NON-INVERTING BUFFER TRANSCEIVER

## FEATURES:

- Equivalent to ALS speeds and output drive over full temperature and voltage supply extremes
- 8 ns typical data to output delay
- $\mathrm{lol}=14 \mathrm{~mA}$ over full military temperature range
- CMOS power levels ( $5 \mu \mathrm{~W}$ typ. static)
- Both CMOS and TTL output compatible
- Substantially lower input current levels than ALS ( $5 \mu$ A max.)
- Non-inverting buffer transceiver
- JEDEC standard pinout for DIP and LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT54AHCT645 are 8-bit non-inverting buffer transceivers built using advanced CEMOS ${ }^{\text {TM }}$, a dual metal CMOS technology. These non-inverting buffer transceivers are designed for asynchronous two-way communication between data buses. The devices transmit data from the $A$ bus to the $B$ bus or from the $B$ bus to the $A$ bus, depending upon the $1 / 74 \mathrm{evel}$ at the direction control $(\mathrm{T} / \overline{\mathrm{R}})$ input. The enable input ( $\overline{\mathrm{OE}}$ ) can be used to disable the device so the buses are effectively isolated.

PIN CONFIGURATIONS


FUNCTIONAL BLOCK DIAGRAM


## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 0.5 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, f=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | MAX. | UN |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{1 \mathrm{~N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | 6 | 10 | pF |
| Cout | Output Capacitanc | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 8 | 12 |  |

NOTE:

1. This parameter is measured at characterization but not tested.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%$
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic HIGH Level |  | 2.0 | - | - | V |
| $V_{\text {L }}$ | Input LOW Level | Guaranteed Logic LOW Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current (Except I/O Pins) | $V_{C C}=M a x ., V_{\text {IN }}=V_{C C}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $1 / 1$ | Input LOW Current (Except I/O Pins) | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ |  | - | - | -5 | $\mu \mathrm{A}$ |
| $I_{H}$ | Input HIGH Current (I/O Pins) | $V_{C C}=$ Max. | $V_{1}=V_{C C}$ | - | - | 15 | $\mu \mathrm{A}$ |
| $1 /$ | Input LOW Current (//O Pins) | $V_{C C}=$ Max. | $V_{1}=G N D$ | - | - | -15 | $\mu \mathrm{A}$ |
| Isc | Short Circuit Current | $V_{C C}=$ Max. ${ }^{(3)}$ |  | -60 | -100 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $V_{H C}$ | $\mathrm{V}_{C C}$ | - | V |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\text { Min. } \\ & V_{\mathrm{IN}}=V_{\mathrm{H}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{I}_{\mathrm{OH}}=-150 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\text {cc }}$ | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ | 2.4 | 4.3 | - |  |
| $V_{\text {OL }}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | V |
|  |  | $\begin{aligned} & V_{C C}=\text { Min. } \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{I}_{\mathrm{OL}}=14 \mathrm{~mA}$ | - | - | 0.4 |  |

## NOTES:

1. For conditions shown as max. or min. use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## POWER SUPPLY CHARACTERISTICS

$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V} ; \mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | max. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1000 | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\operatorname{Max} \\ & V_{\mathbb{I N}} \geq V_{H C} ; V_{\mathbb{I N}} \leq V_{\mathrm{LC}} \\ & \mathbf{f}_{\mathrm{I}}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| ${ }^{\text {c Cot }}$ | Power Supply Current Per TTL Input HIGH | $\begin{aligned} & V_{C C}=M a x . \\ & V_{I N}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 2.0 | mA |
| 1 cco | Dynamic Power Supply Current ${ }^{(5)}$ | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{O E}=G N D$ <br> $T / \bar{R}=G N D$ or $V_{C C}$ <br> One Input Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{V_{\mathrm{N}}} \geq \mathrm{V}_{\mathrm{HC}} \\ & \mathrm{~V}_{\mathbb{I N}} \leq \mathrm{V}_{\mathrm{LC}} \end{aligned}$ | - | 0.15 | 0.25 | mA/MHz |
| lcc | Total Power Supply Current ${ }^{(4)}$ | $V_{C C}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{l}}=1.0 \mathrm{MHz}$, 50\% Duty Cycle $\overline{O E}=$ GND One Bit Toggling | $\begin{aligned} & V_{\mathbb{I N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}}(\mathrm{AHCT}) \end{aligned}$ | - | 0.15 | 1.8 | mA |
|  |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}} \stackrel{\text { or }}{=} \mathrm{GND} \end{aligned}$ | - | 0.4 | 2.8 |  |
|  |  | $V_{C C}=$ Max. <br> Outputs Open $f_{1}=250 \mathrm{kHz}$ <br> 50\% Duty Cycle $\overline{O E}=\mathrm{GND}$ <br> Eight Bits Toggling | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{\mathbb{N}} \leq V_{\mathrm{LC}}(A H C T)^{(6)} \end{aligned}$ | - | 0.3 | 2.0 |  |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 V^{(6)} \\ & V_{\mathbb{N}} \stackrel{\circ r}{=} \mathrm{GND} \end{aligned}$ | - | 2.3 | 10.0 |  |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$. $+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TTL driven input $\left(V_{I N}=3.4 V\right)$; all other inputs at $V_{C C}$ or $G N D$.
4. $I_{\text {cC }}=I_{\text {QUIESCENT }}+I_{\text {INPUTS }}+I_{\text {DYNAMIC }}$
$I_{c C}=I_{\mathrm{CCO}}+I_{\mathrm{CCT}} D_{\mathrm{H}} \mathrm{N}_{\mathrm{T}}+I_{\mathrm{CCD}}\left(\mathrm{f}_{\mathrm{CP}} / 2+\mathrm{f}_{\mathrm{I}} \mathrm{N}_{\mathrm{I}}\right)$
$I_{\mathrm{cco}}=$ Quiescent Current
$\mathrm{I}_{\mathrm{CCT}}=$ Power Supply Current for a TTL High Input $\left(\mathrm{V}_{\mathbb{I N}}=3.4 \mathrm{~V}\right)$
$D_{H}=$ Duty Cycle for TTL inputs High
$N_{T}=$ Number of TTL inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current caused by an input Transition pair (HLH or LHL)
$\mathrm{f}_{\mathrm{CP}}=$ ClockFrequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$\mathrm{N}_{\mathrm{l}}=$ Number of inputs at $\mathrm{f}_{\mathrm{l}}$
All currents are in milliamps and all frequencies are in megahertz.
5. This parameter is not directly testable, but is derived for use in Total Power Supply calculations.
6. Values for these conditions are examples of the $I_{\mathrm{CC}}$ formula. These limits are guaranteed but not tested.

## DEFINITION OF FUNCTIONAL TERMS

| PIN NAMES | DESCRIPTION |
| :--- | :--- |
| $\overline{O E}$ | Output Enable Input (Active LOW) |
| $T / \bar{R}$ | Transmit/Receive Input |
| $A_{0}-A_{7}$ | Side A Inputs or 3-State Outputs |
| $B_{0}-B_{7}$ | Side B Inputs or 3-State Outputs |

## FUNCTION TABLE

| INPUTS |  | OPERATION |  |
| :---: | :---: | :--- | :---: |
| $\overline{O E}$ | $T / \bar{R}$ |  |  |
| $L$ | $L$ | Bus B Data to Bus A |  |
| $L$ | $H$ | Bus A Data to Bus B |  |
| $H$ | $X$ | Isolation |  |

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

| SYMBOL | PARAMETER | CONDITION ${ }^{(1)}$ | TYP. | MIN. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\stackrel{t_{\mathrm{PLH}}}{\mathrm{t}_{\mathrm{PHL}}}$ | Propagation Delay $A$ to $B$ $B$ to $A$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ | 8.0 | 1.5 | 15.0 | ns |
| ${ }^{\mathrm{t}_{\mathrm{ZH}}}$ | $\begin{gathered} \hline \text { Output Enable } \\ \text { Time } \\ \hline \end{gathered}$ |  | 15.0 | 1.5 | 25.0 | ns |
| $\mathrm{t}_{\mathrm{HZ}}$ | Output Disable Time |  | 11.0 | 1.5 | 18.0 | ns |
| $\overline{t_{\mathrm{PLH}}}$ | Propagation Delay $T / R$ to $A$ or $B^{(3)}$ |  | 15.0 | - | - | ns |

## NOTES:

1. See test circuit and waveform.
2. Minimum limits are guaranteed but not tested on Propagation Delays.
3. This parameter is guaranteed but not tested.

ORDERING INFORMATION


MIL-STD-883, Class B
CERDIP
Leadless Chip Carrier CERPACK

Non-inverting Buffer Transceiver
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## COMMON WAVEFORM-LOGIC

## TEST CIRCUITS AND WAVEFORMS

TEST CIRCUITS FOR THREE-STATE OUTPUTS


SET-UP, HOLD, AND RELEASE TIMES


SWITCH POSITION

| TEST | SWITCH |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All Other Outputs | Open |

DEFINITIONS
$C_{L}=$ Load capacitance: includes jig and probe capacitance
$R_{T}=$ Termination resistance: should be equal to $Z_{\text {Out }}$ of the Pulse Generator

## PULSE WIDTH



## PROPAGATION DELAY



ENABLE AND DISABLE TIMES


NOTES:

1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH
2. Pulse Generator for All Pulses: Rate $\leq 1.0 \mathrm{MHz} ; \mathrm{Z}_{\mathrm{O}} \leq 50 \Omega$; $t_{F} \leq 2.5 n s ; t_{R} \leq 2.5 n s$

## Product Selector and Cross Petorence Cuides

## Technology/Capabilites

Quality and Rellability
Static RAMS
Dual-Por Paims
FIFO Memories
Dighal Signal Processing (DSP)
Bi-Sice Mhoroprocessor Devices (MICROSLICE ${ }^{\text {m }}$ ) and EDC
Reduced Instuction Set Computer (HISC) Processors
Logic Devices
Data Conversion
E2pROMS Eiecrically Erasable Programmable Read Only Memories

Subsystems Modules
Application and Technical Notes
Package Diagram Outlines

## DATA CONVERSION INTRODUCTION

The Data Conversion Group is one of the newest members of IDT's product family. Mixing high-speed digital logic with highperformance analog functions opens a number of product opportunities

Video-Speed Analog products are a primary area of concentration for the Data Conversion Group. Integration advances in digital logic have allowed video/graphic resolutions to reach levels approaching broadcast quality in a personal computer. Until now, however, similar advances on the analog side have not been made.

IDT has targeted this area with a family of DACs featuring clock rates in excess of 100 MHz (more than 1,000 by 1,000 CRT pixel resolution) and outputs which directly drive the coaxial cable connections to the display. Merging IDT's SRAM technology with analog, it is now possible to integrate all of the functions needed for a high-resolution, RGB graphic output without power-hungry ECL logic.

Many of today's video systems mustdo extensive computations on the analog signal to enhance, convert and recognize patterns. These computations are done most easily in the digital domain, requiring a high-performance Analog-to-Digital Converter at the front end. IDT's first product offering in this area allows the conversion of video speed analog signals at clock rates exceeding four times the color subcarrier ( $\sim 14 \mathrm{MHz}$ NTSC, $\sim 17 \mathrm{MHzPAL}$ ). Along with the low power consumption, these parts include, a first for the industry, on-chip error detection and correction making it more immune to digital noise and much easier to use.

IDT is dedicated to providing complete CMOS solutions for high-performance system designs. High speed SRAMs, FIFOs, MICROSLICE ${ }^{\text {IM }}$ components, Arithmetic Processors, DSP units and FCT fast logic elements form the basis for leading-edge designs. The Data Conversion Group completes this picture with mixed analog and digital chips for front - and back - end interface. Look to IDT for innovative Data Conversion solutions.

## TABLE OF CONTENTS

CONTENTS PAGE
Data ConversionIDT75C188-Bit Video DAC (14-266)11-1
IDT75C19 9-Bit Video DAC (14-266) ..... 11-12
IDT75MB38 Triple 8-Bit Video DAC Module (14-266) ..... 11-23
IDT75C458 Triple 8-Bit Palette DAC ..... 11-29
IDT75C48 8-Bit Flash ADC ..... 11-42
IDT75C58 8-Bit Flash ADC w/Overflow Output ..... 11-50
IDT75M48 8-Bit Flash ADC Module ..... 11-58
IDT75M49 9-Bit Flash ADC Module ..... :11-59

## FEATURES:

- Graphics-ready
- Pin- and function-compatible with TRW TDC1018
- 8 bits, $1 / 2$ LSB linearity
- $70,100,125 \mathrm{MHz}$ models available
- ECL-compatible inputs
- Low power dissipation $<400 \mathrm{~mW}$
- Power supply noise rejection > 50dB
- Registered data and video controls
- Differential current outputs
- Flexible video controls
- Inherently low glitch energy
- Multiplying mode capability
- Single 5V power supply
- Available in 24-pin hermetic DIP, 24-pin plastic DIP and 28-pin LCC
- Military product is compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT75C18 is a $70 / 100 / 125$ MegaSample per Second (MSPS), 8-bit Digital to Analog Converter. It can directly drive a doubly terminated $75 \Omega$ load to levels compatible with RS-343A. Four special controls for blanking, synchronization and highlighting allow the device to be used intypical video applications with no extra components

The IDT75C18 is built usingIDT's high-performance CEMOS ${ }^{\text {TM }}$ process. Innovative design methods, which include on-chip data registers and precise matching of propagation delays, as well as an improved segmenting/decoding architecture, significantly reduce glitch energy. The IDT75C18 offers high-performance and low power in a 24 -pin hermetic DIP, 24-pin plastic DIP or 28 -pin LCC.

The IDT75C18 is pin- and function-compatible with the TRW TDC1018, with the advantage of low power due to CMOS processing. Besides providing higher reliability by running cooler, power supply requirements are reduced. Another advantage of the lower power dissipation is that this part may be packaged in a spacesaving, cost-effective, 0.3 -inch plastic package.

The IDT75C18 military DAC is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

FUNCTIONAL BLOCK DIAGRAM


## PIN CONFIGURATIONS



DIP
TOP VIEW

## FUNCTIONAL DESCRIPTION GENERAL INFORMATION

The IDT75C18 output current is proportional to the product of the digital input data and the analog reference current. All the digital inputs, data and control are compatible with standard ECL logic levels. The IDT75C18 is normally operated synchronously with data being latched by the rising edge of the convert clock, CONV. FT, the feedthrough control input, determines the operating mode. When FT is LOW, the part operates in the synchronous mode and the low-to-high transition of the convert clock, CONV, latches data and control values into internal D-type registers. The registered values are then decoded and presented to switched current sinks which produce the appropriate analog output values. When FT is HIGH, the part operates asynchronously and the digital inputs are not latched. The analog output, then, changes in response to the digital inputs without regard to clock. FT is the only asynchronous input and is typically tied to the appropriate DC level.

The IDT75C18 uses a $6 \times 2$ segmented DAC approach where the six MSBs of the input data are decoded into a parallel "Thermometer" code which produces sixty-four "coarse" output levels. The remaining two LSBs of the input data drive three binary weighted current switches with a total contribution of one-sixty-fourth of full scale. The MSB and LSB currents are summed at the output to produce 256 analog levels.

SYNC, BLANK, FH (Force High) and BRT (BRight) are special control inputs which drive appropriately weighted current switches. These currents are summed at the output with the level produced by the data inputs to allow for specific levels required by video applications such as the sync pulses and the blanking levels.

## POWER CONSIDERATIONS

The IDT75C18 operates from separate analog and digital supplies to provide the highest noise immunity on the analog output to digital switching spikes. All power and ground pins must be connected.

## REFERENCE CONSIDERATIONS

The IDT75C18 has two reference inputs, REF + and REF-, which are simply the non-inverting and inverting inputs to an internal buffer amplifier. The output of this amplifier serves as the


LCC
TOP VIEW
reference for the transistors in the DAC. The feedback loop internally includes current sources which are identical to the current sink transistors, guaranteeing that the reference current will be precisely mirrored in the DAC.

Since the output currents are proportional to the digital data and the reference current, the full-scale output current may be adjusted over a limited range by varying the reference current. In the same vein, the stability of the output depends strongly on the stability of the reference. The reference current is normally applied to REF + , while REF- is usually connected to a negative reference through a resistor equal to the effective impedance seen on REF + .

Through careful design of the reference amplifier, no external compensation capacitor is required and the COMP pin should be left unconnected.

## CONTROLS

The IDT75C18 has four special control inputs: SYNC, BLANK, FH (Force High) and BRT (BRight), as well as FT (Feed Through control). Typically, the IDT75C18 is operated in the synchronous mode which ensures the lowest output noise. When FT is forced HIGH, the input registers pass the data and control information through without latching, allowing the analog output to change asynchronously.

In the synchronous mode, the control inputs are registered by the rising edge of CONV in the same manner as the data inputs. The controls, like the data, must be stable for a set-up time ( $\mathrm{t}_{\mathrm{s}}$ ) before, and a hold time ( $t_{H}$ ) after, the rising edge of CONV. In the asynchronous mode, only the minimum pulse widths are relevant.

The video controls produce specific output levels which are used for frame synchronization, horizontal blanking, etc. as described in various standards such as RS-343A. The effect of these controls on the analog output is shown below. The internal logic simplifies the use of the controls in video applications. BLANK, SYNC and FH override the data inputs. SYNC overrides all other inputs and produces a full negative level. FH drives the analog output to full-scale producing a reference white level. The BRT control creates a "whiter than white" level by adding $10 \%$ of full-scale to the present output value.

VIDEO CONTROL OUTPUT VALUES ${ }^{(4)}$

| DESCRIPTION | SYNC | BLANK | FH | BRT | DATA | $\mathrm{OUT}^{-(m A)}{ }^{(1)}$ | OUT ${ }^{-}()^{(2)}$ | OUT-(IRE) ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Sync | 1 | X | X | X | X | 28.57 | -1.071 | -40.0 |
| Blank | 0 | 1 | X | X | X | 20.83 | -0.781 | 0.0 |
| 10\% White | 0 | 0 | 1 | 1 | X | 0.00 | 0.00 | 110.0 |
| White | 0 | 0 | 1 | 0 | X | 1.95 | -0.073 | 100.0 |
| Black | 0 | 0 | 0 | 0 | 00 | 19.40 | -0.728 | 7.5 |
| White | 0 | 0 | 0 | 0 | FF | 1.95 | -0.073 | 100.0 |
| 10\% Black | 0 | 0 | 0 | 1 | 00 | 17.44 | -0.654 | 17.5 |
| 10\% White | 0 | 0 | 0 | 1 | FF | 0.00 | 0.00 | 110.0 |

## NOTES:

1. OUT $^{+}$is complementary to OUT-. Current is specified as conventional current when flowing into the device. I Iout+ $=28.57-I_{\text {out }}$ -
2. Voltage produced when driving the standard load configuration ( 37.5 ohms). See Figure 4.
3. 140 IRE units $=1.00 \mathrm{~V}$
4. RS-343A tolerance on all control values is assumed.

## DATA INPUTS

The inputs of the IDT75C18 are single ended, ECL-compatible. Internal pull down resistors force unconnected pins to a logic LOW level.

In the synchronous mode (FT is LOW), the data inputs are registered by the rising edge of CONV. The data inputs must be stable for a set-up time ( $\mathrm{t}_{\mathrm{s}}$ ) before, and a hold time ( $\mathrm{t}_{\mathrm{H}}$ ) after, the rising edge of CONV. In the asynchronous mode (FT is HIGH), the input registers are disabled and only the minimum pulse widths are relevant. In this mode, the analog output changes asynchronously in response to the input data.

| SYMBOL | FUNCTION |
| :---: | :---: |
| $D_{1}$ | Data Bit 1 (MSB) |
| $D_{2}$ | $\bullet$ |
| $D_{3}$ | $\bullet$ |
| $D_{4}$ | $\bullet$ |
| $D_{5}$ | $\bullet$ |
| $D_{7}$ | Data Bit 8 (LSB) |
| $D_{8}$ |  |

The inputs of the IDT75C18 are voltage comparators with the threshold level set to approximately -1.27 V , ensuring the correct logic state when driven by standard ECL outputs. It is possible to overdrive the inputs without harming the device, allowing a direct interface to CMOS logic. In general, the input signals will correctly drive the IDT75C18 as long as they remain between Veed, Veea and $A_{G N D}$, DGND and meet the $V_{I L}$ and $V_{I H}$ specifications.

The diagram below shows a simple two resistor level shifter which allows the IDT75C18 to be driven from TTL signals.


## CLOCK INPUT CONV

The clock input to the IDT75C18 (CONV) is a differential ECLcompatible input. This signal may be driven single ended by connecting CONV to a suitable bias voltage ( $\mathrm{V}_{\mathrm{BB}}$ ) which determines the switching threshold of CONV.

## ANALOG OUTPUTS

The two analog outputs of the IDT75C18 are high impedance complementary current sinks which are capable of driving a doubly terminated 75 ohm load to standard video levels. The output voltage will be the product of the output current and the effective load impedance and will usually be between 0 and -1 V when the $V_{E E}=-5.2 \mathrm{~V}$. The outputs sink current from $A_{G N D}$, so that in the positive supply case (interfacing to CMOS or TTL), the output voltage swings between +5 V and +4 V . In AC coupled applications, this DC bias is unimportant. Shown below is a simple circuit which references the output voltage to the most negative supply.


## ABSOLUTE MAXIMUM RATINGS (1)

| SYMBOL | RATING | VALUE | UNIT |
| :---: | :---: | :---: | :---: |
| POWER SUPPLIES |  |  |  |
| $V_{\text {EED }}$ | Measured to D ${ }_{\text {GND }}$ | -7.0 to +0.05 | V |
| $V_{\text {EEA }}$ | Measured to DGND | -7.0 to +0.05 | V |
| $A_{\text {GND }}$ | Measured to D ${ }_{\text {GND }}$ | -0.5 to +0.5 | V |
| INPUT VOLTAGES |  |  |  |
| CONV, Data \& Controls | Measured to DGND | $V_{\text {EED }}$ to 0.5 | V |
| REF Input Applied Voltage ${ }^{(2)}$ | Measured to AGND | $V_{\text {EEA }}$ to 0.5 | V |
| REF Input, Applied Current ${ }^{(3,4)}$ | REF + | 6.0 | mA |
|  | REF- | 0.5 | mA |
| OUTPUT |  |  |  |
| Analog Output, Applied Voltage ${ }^{(2)}$ | Measured to $A_{G N D}$ | -2.0 to +0.4 | V |
| Analog Output, $(3,4)$ <br> Applied Current ${ }^{(3,4)}$ |  | 50 | mA |
| Short Circuit Duration |  | Unlimited |  |
| TEMPERATURE |  |  |  |
| Operating, Ambient | Military | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
|  | Commercial | 0 to + 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage | Military | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
|  | Commercial | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

## NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Absolute Maximum Ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
2. Applied voltage must be current limited to specified range.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current when flowing into the device.

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {eed }}$ | Digital Supply Voltage (REF D $\mathrm{D}_{\text {GND }}$ ) |  | -4.9 | -5.2 | -5.5 | V |
| $V_{\text {EEA }}$ | Analog Supply Voltage (REF $\mathrm{A}_{\text {GND }}$ ) |  | -4.9 | -5.2 | -5.5 | V |
| $V_{\text {AGND }}$ | Analog Ground Voltage (REF $\mathrm{D}_{\mathrm{GND}}$ ) |  | -0.1 | 0 | +0.1 | V |
| $\begin{aligned} & V_{\text {EEA- }} \\ & V_{\text {EED }} \end{aligned}$ | Supply Voltage Differential |  | -0.1 | 0 | +0.1 | V |
| $V_{\text {ICM }}$ | CONV, Common Mode Range |  | -0.5 | - | -2.5 | V |
| $V_{\text {IDF }}$ | CONV, Differential Range |  | 0.4 | - | 1.2 | V |
| $\mathrm{V}_{\text {IL }}$ | Input Voltage, Logic LOW |  | -1.49 | - | - | V |
| $\mathrm{V}_{\mathrm{H}}$ | Input Voltage. Logic HIGH |  | - | - | -1.045 | V |
| $\mathrm{I}_{\text {REF }}$ | Reference Current, Video Std. ${ }^{(1)}$ 8-Bit Lin. |  | $\begin{gathered} 1.059 \\ 1.0 \\ \hline \end{gathered}$ | $\begin{array}{r} 1.115 \\ \hline \end{array}$ | $\begin{gathered} 1.171 \\ 1.3 \\ \hline \end{gathered}$ | $\mathrm{mA}$ $\mathrm{mA}$ |
| $T_{A}$ | Ambient Temperature | MIL. | -55 | - | +125 | ${ }^{\circ} \mathrm{C}$ |
|  |  | COM'L. | 0 | - | +70 | ${ }^{\circ} \mathrm{C}$ |

NOTE:

1. Minimum and maximum values allowed by $\pm 5 \%$ variation given in RS-343A and RS-170 after initial gain correction of device.

## DC ELECTRICAL CHARACTERISTICS

Specified over the Recommended Operating Conditions unless otherwise stated.

| SYMBOL | PARAMETERS | TEST CONDITIONS | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \hline \mathrm{I}_{\mathrm{EEA}}+ \\ & \mathrm{I}_{\mathrm{EED}} \end{aligned}$ | Supply Current | $\mathrm{V}_{\text {EEA }}=\mathrm{V}_{\text {EED }}=$ Max. ${ }^{(1)}$ Static | - | 125 | mA |
| $\mathrm{C}_{\text {REF }}$ | Equivalent Input C , REF (+), REF (-) |  | - | 5 | pF |
| $\mathrm{C}_{1}$ | Input Capacitance, Data \& Controls |  | - | 5 | pF |
| $V_{\text {OCP }}$ | Compliance Voltage. + Output |  | -1.2 | +0.1 | V |
| $\mathrm{V}_{\text {OCN }}$ | Compliance Voltage, -Output |  | -1.2 | +0.1 | $\checkmark$ |
| $\mathrm{R}_{0}$ | Equivalent Out R |  | 20 | - | k $\Omega$ |
| $\mathrm{C}_{0}$ | Equivalent Out C |  | - | 20 | pF |
| $\mathrm{I}_{\mathrm{OP}}$ | Max. I, + Output | $\begin{aligned} & \mathrm{V}_{\text {EEA }}=\text { Typ., SYNC }=\text { BLANK }=0 \\ & \text { FH }=\text { BRT }=1 \end{aligned}$ | 30 | - | mA |
| $\mathrm{I}_{\mathrm{ON}}$ | Max. I, -Output | $\mathrm{V}_{\text {EEA }}=$ Typ., SYNC $=1$ | 30 | - | mA |
| $1 /$ | Input Current, Logic LOW, Data \& Controls | $\mathrm{V}_{\mathrm{EED}}=$ Max.; $\mathrm{V}_{1}=-1.40 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input Current, Logic HIGH, Data \& Controls | $V_{\text {EED }}=$ Max.; $V_{1}=-1.00 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IC}}$ | Input Current, CONV | $\mathrm{V}_{\text {EED }}=$ Max.; $-2.5<\mathrm{V}_{1}<-0.5$ | - | 50 | $\mu \mathrm{A}$ |

## NOTE:

1. Worst case for all Data and Control States. No termination on IOUT+or lour--

## AC ELECTRICAL CHARACTERISTICS

Specified over the Recommended Operating Conditions unless otherwise stated.

| SYMBOL | PARAMETERS | TEST CONDITIONS | IDT75C18×70 MIN. MAX. | $\begin{aligned} & \text { IDT75C18×100 } \\ & \text { MIN. } \quad \text { MAX. } \end{aligned}$ | $\begin{aligned} & \text { IDT75C18×125 } \\ & \text { MIN. MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{F}_{\mathrm{S}}$ | Max. Conversion Rate | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=\mathrm{Min}$. | 70 | 100 | 125 | MHz |
| $\mathrm{t}_{\text {PWL }}$ | CONV LOW Time | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=\mathrm{Min}$. | 6 | 5 | 4 | ns |
| $\mathrm{t}_{\text {PWH }}$ | CONV HIGH Time | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=\mathrm{Min}$. | 6 | 5 | 4 | ns |
| $\mathrm{t}_{\mathrm{s}}$ | Set-up Time, Data \& Control | $\mathrm{V}_{\mathrm{EEA}}, \mathrm{V}_{\text {EED }}=\mathrm{Min}$. | 8 | 6 | 5 | ns |
| $t_{H}$ | Hold Time, Data \& Control | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=$ Min. | 5 | 1 | 0 | ns |
| $\mathrm{t}_{\text {DSC }}$ | CONV to OUT Delay | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=$ Min. $\mathrm{FT}=0$ | 14 | 10 | 8 | ns |
| ${ }_{\text {t }}$ DST | DATA to OUT Delay | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=$ Min. $\mathrm{FT}=1$ | 20 | 16 | 13 | ns |
| ${ }_{t s}$ | Current Setting Time | $\begin{aligned} & \mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=\text { Min. } \mathrm{FT}=0 \\ & 0.2 \% \\ & 0.8 \% \\ & 3.2 \% \end{aligned}$ |  |  |  | ns <br> ns <br> ns |
| $\mathrm{t}_{\mathrm{Rl}}$ | Current Rise Time | 10\% to 90\% of Full Scale | - 3.0 | - 2.1 | - 1.7 | ns |

## SYSTEM PERFORMANCE CHARACTERISTICS

Specified over the Recommended Operating Conditions unless otherwise stated

| SYMBOL | PARAMETERS | TEST CONDITIONS | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ELI | Linearity Error Integral | $V_{\text {EEA }}, V_{\text {EED }}, I_{\text {REF }}=$ Typ. | - | 0.2 | \%FS |
| ELD | Linearity Error Differential | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}, I_{\text {REF }}=$ Typ. | - | 0.2 | \%FS |
| 1OF | Output Offset I | $\begin{aligned} & V_{E E A} \cdot V_{E E D}=M a x . S Y N C=B L A N K=0, \\ & F H=B R T=1 \end{aligned}$ | - | $\pm 10$ | $\mu \mathrm{A}$ |
| EG | Abs. Gain Error | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}, I_{\text {REF }}=$ Typ. | - | $\pm 5$ | \%FS |
| TCG | Gain Error Tempco |  | - | $\pm 0.024$ | \%FS/ ${ }^{\circ} \mathrm{C}$ |
| BWR | Ref. Bandwidth -3dB | $\Delta V_{\text {REF }}=1 \mathrm{mV}$ | 1 |  | MHz |
| DP | Differential Phase | $4 \times$ NTSC | - | 1.0 | Deg. |
| DG | Differential Gain | $4 \times$ NTSC | - | 2.0 | \% |
| PSRR | - Power Supn Rej Ratio | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}, \mathrm{I}_{\text {REF }}=$ Typ. ${ }^{(1)}$ | - | 45 | dB |
|  | Power Supp. Rej. Ralio | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}, \mathrm{I}_{\text {REF }}=$ Typ. ${ }^{(2)}$ | - | 55 | dB |
| PSS | Power Supp. Sensitivity | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}, \mathrm{I}_{\text {REF }}=$ Typ. | - | 120 | $\mu \mathrm{V} / \mathrm{N}$ |
| GC | Peak Glitch Charge | Registered Mode Typ. ${ }^{(3,4)}$ | - | 800 | $\mathrm{f}_{\mathrm{c}}$ |
| GI | Peak Glitch Current | Registered Mode | - | 1.2 | mA |
| GE | Peak Glitch Energy | Registered Mode Typ. (4) | - | 30 | pV -Sec |
| $\mathrm{FT}_{\mathrm{C}}$ | Clock Feedthrough | Data Constant (5) | - | -50 | dB |
| $\mathrm{FT}_{0}$ | Data Feedthrough | Clock Constant ${ }^{(5)}$ | - | -50 | dB |

NOTES:

1. $20 \mathrm{kHz}, \pm 0.3 \mathrm{~V}$ ripple superimposed on $\mathrm{V}_{E E A}, \mathrm{~V}_{\mathrm{EED}} ; \mathrm{dB}$ relative to full gray scale.
2. $60 \mathrm{~Hz}, \pm 0.3 \mathrm{~V}$ ripple superimposed on $\mathrm{V}_{\text {EEA }}, V_{E E D} ; \mathrm{dB}$ relative to full gray scale.
3. $\mathrm{f}_{\mathrm{coulombs}}=$ microamps $\times$ nanoseconds.
4. $37.5 \Omega$ load. Because glitches tend to be symmetric, average glitch area approaches zero.

5 . dB relative to full gray scale, 250 MHz bandwidth limit.


Figure 1. Timing Diagram


Figure 2. $\overline{C O N V}$ ert, CONVert Switching Levels


Figure 3. Equivalent Output Circuit


Figure 4. Standard Load Configuration


Figure 5. Video Output Waveform for Out- and Standard Load Configuration


PARTS LIST

| RESISTORS |  |  |  |
| :---: | :--- | :--- | :--- |
| R1 | $1 \mathrm{k} \Omega$ | Pot | 10 Turn |
| R2 | $900 \Omega$ | $1 / 8 \mathrm{~W}$ | $1 \%$ Metal Film |
| R3 | $2.00 \mathrm{k} \Omega$ | $1 / 8 \mathrm{~W}$ | $1 \%$ Metal Film |
| R4 | $37.5 \Omega$ | $1 / 8 \mathrm{~W}$ | $1 \%$ Metal Film |
| CAPACITORS |  |  |  |
| C1-C3 | $0.1 \mu \mathrm{~F}$ | 50 V | Ceramic disc |
| INTEGRATED CIRCUITS |  |  |  |
| U1 | IDT75C18 | D/A Converter |  |
| VOLTAGE REFERENCES |  |  |  |
| VR1 | LM113 or LM313 | Bandgap Reference |  |
| INDUCTORS |  |  |  |
| L1 | Ferrite Bead Shield Inductor Fair-Rite |  |  |

Figure 6. Typical Interface Circuit

## ORDERING INFORMATION



## DESCRIPTION:

The IDT75C19 is a 70/100/125 MegaSample per Second (MSPS), 9-bit Digital to Analog Converter. It can directly drive a doubly terminated $75 \Omega$ load to levels compatible with RS-343A. Four special controls for blanking, synchronization and highlighting allow the device to be used intypical video applications with no extra components.

The IDT75C19 is built using IDT's high-performance CEMOS ${ }^{\text {rm }}$ process. Innovative design methods, which include on-chip data registers and precise matching of propagation delays, as well as an improved segmenting/decoding architecture, significantly reduce glitch energy. The IDT75C19 offers high-performance and low power in a 24 -pin hermetic DIP, 24 -pin plastic DIP or 28 -pin LCC.

The IDT75C19 is functionally compatible with the TRW TDC1018, with the advantage of low power due to CMOS processing. Besides providing higher reliability by running cooler, power supply requirements are reduced. Another advantage of the lower power dissipation is that this part may be packaged in a spacesaving, cost-effective, 0.3 inch plastic package.

The IDT75C19 military DAC is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DIP
TOP VIEW

## FUNCTIONAL DESCRIPTION GENERAL INFORMATION

The IDT75C19 output current is proportional to the product of the digital input data and the analog reference current. All the digital inputs, data and control, are compatible with standard ECL logic levels. The IDT75C19 is normally operated synchronously with data being latched by the rising edge of the convert clock, CONV. FT, the feedthrough control input, determines the operating mode. When FT is LOW, the part operates in the synchronous mode and the low-to-high transition of the convert clock, CONV, latches data and control values into internal D-type registers. The registered values are then decoded and presented to switched current sinks which produce the appropriate analog output values. When FT is HIGH, the part operates asynchronously and the digital inputs are not latched. The analog output, then, changes in response to the digital inputs without regard to clock. FT is the only asynchronous input and is typically tied to the appropriate DC level.

The IDT75C19 uses a $6 \times 3$ segmented DAC approach where the six MSBs of the input data are decoded into a parallel "Thermometer" code which produces sixty-four "coarse" output levels. The remaining three LSBs of the input data drive seven binary weighted current switches with a total contribution of one-sixty-fourth of full scale. The MSB and LSB currents are summed at the output to produce 512 analog levels.

SYNC, BLANK, FH (Force High) and BRT (BRighT) are special control inputs which drive appropriately weighted current switches. These currents are summed at the output with the level produced by the data inputs to allow for specific levels required by video applications such as the sync pulses and the blanking levels.

## POWER CONSIDERATIONS

The IDT75C19 operates from separate analog and digital supplies to provide the highest noise immunity on the analog output to digital switching spikes. All power and ground pins must be connected.


LCC TOP VIEW

## REFERENCE CONSIDERATIONS

The IDT75C19 has two reference inputs, $\mathrm{REF}^{+}$and REF ${ }^{-}$, which are simply the non-inverting and inverting inputs to an internal buffer amplifier. The output of this amplifier serves as the reference for the current sources in the DAC. The feedback loop internally includes a transistor which is identical to the current sink transistors, guaranteeing that the reference current will be precisely mirrored in the DAC.

Since the output currents are proportional to the digital data and the reference current, the full-scale output current may be adjusted over a limited range by varying the reference current. In the same vein, the stability of the output depends strongly on the stability of the reference. The reference current is normally applied to REF ${ }^{+}$, while REF $^{-}$is usually connected to a negative reference througha resistor equal to the effective impedance seen on REF ${ }^{+}$.

## CONTROLS

The IDT75C19 has four special control inputs: SYNC, BLANK, FH (Force High) and BRT (BRighT), as well as FT (Feed Through control). Typically, the IDT75C19 is operated in the synchronous mode which ensures the lowest output noise. When FT is forced HIGH, the input registers pass the data and control information through without latching, allowing the analog output to change asynchronously.

In the synchronous mode, the control inputs are registered by the rising edge of CONV in the same manner as the data inputs. The controls, like the data, must be stable for a set-up time (ts) before, and a hold time ( $\mathrm{t}_{\mathrm{H}}$ ) after, the rising edge of CONV. In the asynchronous mode, only the minimum pulse widths are relevant.

The video controls produce specific output levels which are used for frame synchronization, horizontal blanking, etc. as described in various standards such as RS-343A. The effect of these controls on the analog output is shown below. The internal logic simplifies the use of the controls in video applications. BLANK, SYNC and FH override the data inputs. SYNC overrides all other inputs and produces a full negative level. FH drives the analog output to full-scale producing a reference white level. The BRT control creates a "whiter than white" level by adding 10\% of full-scale to the present output value.

## VIDEO CONTROL OUTPUT VALUES ${ }^{(4)}$

| DESCRIPTION | SYNC | BLANK | FH | BRT | DATA | $\mathrm{OUT}^{-(m A)}{ }^{(1)}$ | OUT ${ }^{-}()^{(2)}$ | $\mathrm{OUT}^{-(\text {IRE }}{ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Sync | 1 | X | X | X | X | 28.57 | -1.071 | -40.0 |
| Blank | 0 | 1 | X | X | X | 20.83 | -0.781 | 0.0 |
| 10\% White | 0 | 0 | 1 | 1 | X | 0.00 | 0.00 | 110.0 |
| White | 0 | 0 | 1 | 0 | X | 1.95 | -0.073 | 100.0 |
| Black | 0 | 0 | 0 | 0 | 000 | 19.40 | -0.728 | 7.5 |
| White | 0 | 0 | 0 | 0 | 1FF | 1.95 | -0.073 | 100.0 |
| 10\% Black | 0 | 0 | 0 | 1 | 000 | 17.44 | -0.654 | 17.5 |
| 10\% White | 0 | 0 | 0 | 1 | 1 FF | 0.00 | 0.00 | 110.0 |

## NOTES:

1. OUT $^{+}$is complementary to OUT $^{-}$. Current is specified as conventional current when flowing into the device. $\mathrm{I}_{\text {OUT }}{ }^{+}=28.57-\mathrm{I}_{\text {OUT }}$ -
2. Voltage produced when driving the standard load configuration ( 37.5 ohms ). See Figure 4.
3. 140 IRE units $=1.00 \mathrm{~V}$
4. RS-343A tolerance on all control values is assumed.

## DATA INPUTS

The inputs of the IDT75C19 are single ended, ECL-compatible. Internal pull down resistors force unconnected pins to a logic LOW level.

In the synchronous mode (FT is LOW), the data inputs are registered by the rising edge of CONV. The data inputs must be stable for a set-up time ( $t_{S}$ ) before, and a hold time ( $t_{H}$ ) after, the rising edge of CONV. In the asynchronous mode (FT is HIGH), the input registers are disabled and only the minimum pulse widths are relevant. In this mode, the analog output changes asynchronously in response to the input data.

| SYMBOL | FUNCTION |
| :---: | :---: |
| $D_{1}$ | Data Bit 1 (MSB) |
| $D_{2}$ |  |
| $D_{3}$ | $\bullet$ |
| $D_{4}$ | $\vdots$ |
| $D_{5}$ |  |
| $D_{8}$ |  |
| $D_{7}$ |  |
| $D_{8}$ | Data Bit 9 (LSB) |

The inputs of the IDT75C19 are voltage comparators with the threshold level set to approximately -1.27 V , ensuring the correct logic state when driven by standard ECL outputs. It is possible to overdrive the inputs without harming the device, allowing a direct interface to CMOS logic. In general, the input signals will correctly drive the IDT75C19 as long as they remain between $V_{\text {EED, }} V_{E E A}$ and Agnd, Dgnd and meet the $V_{I L}$ and $V_{I H}$ specifications.

The diagram below shows a simple two resistor level shifter which allows the IDT75C19 to be driven from TTL signals.


## CLOCK INPUT CONV

The clock input to the IDT75C19 (CONV) is a differential ECLcompatible input. This signal may be driven single ended by connecting $\overline{\text { CONV }}$ to a suitable bias voltage ( $\mathrm{V}_{\mathrm{BB}}$ ) which determines the switching threshold of CONV.

## ANALOG OUTPUTS

The two analog outputs of the IDT75C19 are high impedance complementary current sinks which are capable of driving a doubly terminated 75 ohm load to standard video levels. The output voltage will be the product of the output current and the effective load impedance and will usually be between 0 V and -1 V when $\mathrm{V}_{\mathrm{EE}}$ $=-5.2 \mathrm{~V}$. The outputs sink current from $\mathrm{A}_{\mathrm{GND}}$, so that in the positive supply case (interfacing to CMOS or TTL), the output voltage swings between +5 V and +4 V . In AC coupled applications, this DC bias is unimportant. Shown below is a simple circuit which references the output voltage to the most negative supply.


## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :---: | :---: | :---: | :---: |
| POWER SUPPLIES |  |  |  |
| $\mathrm{V}_{\text {EED }}$ | Measured to D ${ }_{\text {GND }}$ | -7.0 to +0.05 | V |
| $V_{\text {EEA }}$ | Measured to DGND | -7.0 to +0.05 | $V$ |
| $A_{\text {GND }}$ | Measured to $\mathrm{D}_{\mathrm{GND}}$ | -0.5 to +0.5 | V |
| INPUT VOLTAGES |  |  |  |
| CONV, Data \& Controls | Measured to D ${ }_{\text {GND }}$ | $V_{\text {EED }}$ to 0.5 | V |
| REF Input, Applied Voltage ${ }^{(2)}$ | Measured to Agnd | $V_{\text {EEA }}$ to 0.5 | V |
| REF Input, Applied Current ${ }^{(3,4)}$ | REF ${ }^{+}$ | 6.0 | mA |
|  | REF- | 0.5 | mA |
| OUTPUT |  |  |  |
| Analog Output, Applied Voltage ${ }^{(2)}$ | Measured to Agnd | -2.0 to +0.4 | V |
| Analog Output, Applied Current ${ }^{(3,4)}$ |  | 50 | mA |
| Short Circuit Duration |  | Unlimited |  |
| TEMPERATURE |  |  |  |
| Operating, Ambient | Military | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
|  | Commercial | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage | Military | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
|  | Commercial | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Absolute Maximum Ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
2. Applied voltage must be current limited to specified range.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current when flowing into the device.

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER |  | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {EED }}$ | $\begin{aligned} & \text { Digital Supply Voltage } \\ & \text { (REF } D_{G N D} \text { ) } \\ & \hline \end{aligned}$ |  | -4.9 | -5.2 | -5.5 | V |
| $\mathrm{V}_{\text {EEA }}$ | Analog Supply Voltage (REF AGND) |  | -4.9 | -5.2 | -5.5 | V |
| $V_{\text {AGND }}$ | Analog Ground Voltage (REF $\mathrm{D}_{\mathrm{GND}}$ ) |  | -0.1 | 0 | +0.1 | V |
| $\begin{aligned} & V_{\text {EEA- }} \\ & V_{\text {EED }} \end{aligned}$ | Supply Voltage Differential |  | -0.1 | 0 | +0.1 | V |
| $\mathrm{V}_{\text {ICM }}$ | CONV, Common Mode Range |  | -0.5 | - | -2.5 | V |
| $V_{\text {IDF }}$ | CONV, Differential Range |  | 0.4 | - | 1.2 | V |
| $\mathrm{V}_{\text {IL }}$ | Input Voltage, Logic LOW |  | -1.49 | - | - | V |
| $\mathrm{V}_{1 \mathrm{H}}$ | Input Voltage, Logic HIGH |  | - | - | -1.045 | V |
| $\mathrm{I}_{\text {REF }}$ | Reference Current, Video Std. ${ }^{(1)}$ $9-$ Bit Lin. |  | $\begin{gathered} 1.059 \\ 1.0 \end{gathered}$ | $1.115$ | $\begin{gathered} 1.171 \\ 1.3 \end{gathered}$ | $\mathrm{mA}$ $\mathrm{mA}$ |
| $T_{A}$ | Ambient Temperature | MIL. | -55 | - | 125 | ${ }^{\circ} \mathrm{C}$ |
|  |  | COM'L. | 0 | - | 70 | ${ }^{\circ} \mathrm{C}$ |

NOTE:

1. Minimum and maximum values allowed by $\pm 5 \%$ variation given in RS-343A and RS-170 after initial gain correction of device.

DC ELECTRICAL CHARACTERISTICS
Specifications over the recommended operating conditions, unless otherwise stated.

| SYMBOL | PARAMETERS | TEST CONDITIONS | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & I_{E E A+} \\ & I_{E E D} \end{aligned}$ | Supply Current | $\mathrm{V}_{\text {EEA }}=\mathrm{V}_{\text {EED }}=$ Max. ${ }^{(1)}$, Static | - | 125 | mA |
| $\mathrm{C}_{\text {REF }}$ | Equivalent Input C , REF ( + ), REF ( - ) |  | - | 5 | pF |
| $\mathrm{C}_{1}$ | Input Capacitance, Data \& Controls |  | - | 5 | pF |
| $V_{\text {OCP }}$ | Compliance Voltage. + Output |  | -1.2 | +0.1 | V |
| $\mathrm{V}_{\mathrm{OCN}}$ | Compliance Voltage, -Output |  | -1.2 | +0.1 | V |
| $\mathrm{R}_{0}$ | Equivalent Out R |  | 20 | - | k $\Omega$ |
| $\mathrm{C}_{0}$ | Equivalent Out C |  | - | 20 | pF |
| $\mathrm{I}_{\mathrm{OP}}$ | Max. I. + Output | $\begin{aligned} & V_{\text {VEA }}=\text { Typ. } . \text { SYNC }=\text { BLANK }=0 \\ & \mathrm{FH}=\mathrm{BRT}=1 \end{aligned}$ | 30 | - | mA |
| $\mathrm{I}_{\mathrm{ON}}$ | Max. I, -Output | $\mathrm{V}_{\text {EEA }}=$ Typ., SYNC $=1$ | 30 | - | mA |
| IL | Input Current, Logic LOW, Data \& Controls | $\mathrm{V}_{\mathrm{EED}}=\mathrm{Max} . ; \mathrm{V}_{1}=-1.40 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input Current, Logic HIGH, Data \& Controls | $V_{\text {EED }}=$ Max.; $V_{1}=-1.00 \mathrm{~V}$ | - | 200 | $\mu \mathrm{A}$ |
| 1 c | Input Current, CONV | $\mathrm{V}_{\text {EED }}=$ Max.; $-2.5<\mathrm{V}_{1}<-0.5$ | - | 50 | $\mu \mathrm{A}$ |

NOTE:

1. Worst case for all Data and Control States. No termination on $\mathrm{I}_{\mathrm{OUT}}+$ or $\mathrm{I}_{\mathrm{OUr}}$ -

## AC ELECTRICAL CHARACTERISTICS

Specifications over the recommended operating conditions, unless otherwise stated.

| SYMBOL | PARAMETERS | TEST CONDITIONS | $\begin{aligned} & \text { IDT75C19 } \times 70 \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{aligned} & \text { IDT75C19 } \times 100 \\ & \text { MIN. MAX. } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { IDT75C19 } \times 125 \\ & \text { MIN. MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $F_{S}$ | Max. Conversion Rate | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=\mathrm{Min}$. | 70 | 100 | 125 | MHz |
| $\mathrm{t}_{\mathrm{PWL}}$ | CONV LOW Time | $V_{\text {EEA }}, V_{\text {EED }}=$ Min. | 6 | 5 | 4 | ns |
| $\mathrm{t}_{\text {PWH }}$ | CONV HIGH Time | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=$ Min. | 6 | 5 | 4 | ns |
| $t_{s}$ | Set-up Time, Data \& Control | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=$ Min. | 8 | 6 | 5 | ns |
| $t_{\text {H }}$ | Hold Time, Data \& Control | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=$ Min. | 5 | 1 | 0 | ns |
| $\mathrm{t}_{\text {DSC }}$ | CONV to OUT Delay | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=\mathrm{Min} . \mathrm{FT}=0$ | 14 | 10 | 8 | ns |
| ${ }_{\text {t }}$ DST | DATA to OUT Delay | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=$ Min. $\mathrm{FT}=1$ | 20 | 16 | 13 | ns |
| ${ }^{\text {ts }}$ | Current Setting Time | $\begin{aligned} & \mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}=\text { Min. } \mathrm{FT}=0 \\ & 0.2 \% \\ & 0.8 \% \\ & 3.2 \% \end{aligned}$ |  | $\begin{array}{ll} - & - \\ - & - \end{array}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {RI }}$ | Current Rise Time | 10\% to $90 \%$ of Full Scale | 3.0 | 2.1 | 1.7 | ns |

SYSTEM PERFORMANCE CHARACTERISTICS
Specifications over the recommended operating conditions, unless otherwise stated.

| SYMBOL | PARAMETERS | TEST CONDITIONS | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ELI | Linearity Error Integral | $V_{\text {EEA }}, V_{\text {EED }}, I_{\text {REF }}=T y p$. | - | 0.1 | \%FS |
| ELD | Linearity Error Differential | $\mathrm{V}_{\text {EEA }}, V_{\text {EED }}, \mathrm{I}_{\text {REF }}=$ Typ. | - | 0.1 | \%FS |
| IOF | Output Offset 1 | $\begin{aligned} & V_{\text {EEA }}, V_{E E D}=M a x . S Y N C=B L A N K=0 . \\ & F H=B R T=1 \end{aligned}$ | - | $\pm 10$ | $\mu \mathrm{A}$ |
| EG | Abs. Gain Error | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}, \mathrm{I}_{\text {REF }}=$ Typ. | - | $\pm 5$ | \%FS |
| TCG | Gain Error Tempco |  | - | $\pm 0.024$ | \%FS/ ${ }^{\circ} \mathrm{C}$ |
| BWR | Ref. Bandwidth -3dB | $\Delta \mathrm{V}_{\mathrm{REF}}=1 \mathrm{mV}$ | 1 |  | MHz |
| DP | Differential Phase | $F_{S}=4 \times$ NTSC | - | 1.0 | Deg. |
| DG | Differential Gain | $\mathrm{F}_{\mathrm{S}}=4 \times$ NTSC | - | 2.0 | \% |
| PSRR | Power Supp. Rej. Ratio | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}, 1_{\text {REF }}=$ Typ. ${ }^{(1)}$ | - | 45 | dB |
|  | Power Supp. Re. Ratio | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}, \mathrm{I}_{\text {REF }}=$ Typ. ${ }^{(2)}$ | - | 55 | dB |
| PSS | Power Supp. Sensitivity | $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}, \mathrm{I}_{\text {REF }}=$ Typ. ${ }^{(3,4)}$ | - | 120 | $\mu \mathrm{V} / \mathrm{N}$ |
| GC | Peak Glitch Charge | Registered Mode Typ. | - | 800 | $\mathrm{t}_{\mathrm{c}}$ |
| GI | Peak Glitch Current | Registered Mode | - | 1.2 | mA |
| GE | Peak Glitch Energy | Registered Mode Typ. ${ }^{(4)}$ | - | 30 | pV -Sec |
| $\mathrm{FT}_{\mathrm{C}}$ | Clock Feedthrough | Data Constant ${ }^{(5)}$ | - | -50 | dB |
| $\mathrm{F}_{\mathrm{D}}$ | Data Feedthrough | Clock Constant ${ }^{(5)}$ | - | -50 | dB |

## NOTES:

1. $20 \mathrm{kHz}, \pm 0.3 \mathrm{~V}$ ripple superimposed on $V_{E E A}, V_{E E D}$; $d B$ relative to full gray scale.
2. $60 \mathrm{~Hz}, \pm 0.3 \mathrm{~V}$ ripple superimposed on $\mathrm{V}_{\text {EEA }}, \mathrm{V}_{\text {EED }}$; dB relative to full gray scale.
3. $\mathrm{f}_{\text {coulombs }}=$ microamps $\times$ nanoseconds
4. $37.5 \Omega$ load. Because glitches tend to be symmetric, average glitch area approaches zero.
5. dB relative to full gray scale, 250 MHz bandwidth limit.


Figure 1. Timing Diagram


Figure 2. $\overline{\text { CONV }}$ ert, CONVert Switching Levels


Figure 3. Equivalent Output Circuit


Figure 4. Standard Load Configuration


Figure 5. Video Output Waveform for Out- and Standard Load Configuration


PARTS LIST

| RESISTORS |  |  |  |
| :---: | :--- | :--- | :--- |
| R1 | $1 \mathrm{k} \Omega$ | Pot | 10 Turn |
| R2 | $900 \Omega$ | $1 / 8 \mathrm{~W}$ | $1 \%$ Metal Film |
| R3 | $2.00 \mathrm{k} \Omega$ | $1 / 8 \mathrm{~W}$ | $1 \%$ Metal Film |
| R4 | $37.5 \Omega$ | $1 / 8 \mathrm{~W}$ | $1 \%$ Metal Film |
| CAPACITORS |  |  |  |
| C1-C3 | $0.1 \mu \mathrm{~F}$ | 50 V | Ceramic disc |
| INTEGRATED CIRCUITS |  |  |  |
| U1 | IDT75C19 | D/A Converter |  |
| VOLTAGE REFERENCES |  |  |  |
| VR1 | LM113 or LM313 | Bandgap Reference |  |
| INDUCTORS |  |  |  |
| L1 |  |  |  |

Figure 6. Typical Interface Circuit

## ORDERING INFORMATION



## FEATURES:

- Graphics Ready
- Pin-compatible with TDC1318 \& BT109
- Triple 8-bit DACs, $1 / 2$ LSB linearity
- $70 / 100 / 125 \mathrm{MHz}$ update rate
- ECL-compatible inputs
- Low power consumption: 1500 mW
- On-board voltage reference
- Complementary current outputs
- Registered SYNC, BLANK and OVERLAY inputs
- Surface mount packages on an epoxy laminate substrate


## DESCRIPTION:

The IDT75MB38 is a 70/100/125 MegaSample per Second (MSPS), triple 8-bit Digital to Analog Converter capable of directly driving a $75 \Omega$ load to standard video levels. Most applications require no extra registering, buffering or deglitching. All inputs are ECL-compatible and the part runs from a single -5.2 V supply.

The IDT75MB38 is built using three IDT75C18 Video DACs in small outline plastic packages, mounted on an epoxy laminate (FR4) substrate. The module fits into a standard 40-pin DIP ( 600 mil ) footprint. Due to IDT's high-performance CEMOS ${ }^{\text {M }}$ process, power consumption is kept under 1500 mW .

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATION



## GENERAL INFORMATION

The IDT75MB38 is built using three monolithic Video DACs, a voltage reference and an operational amplifier to control the fullscale output current. All devices are housed in plastic SOIC packages and are mounted on a multilayer FR4 substrate. Conventional through-hole pins are attached for connection to the user's printed circuit board.

The IDT75MB38 provides 24 data input pins ( 8 each for red, blue and green) which are ECL-compatible. Data are latched on the rising edge of the clock input, CONV. In addition, three control signals are available which ease the interface to RS- 343 systems.

The IDT75MB38 outputs three pairs of complementary analog current signals which will directly drive the $75 \Omega$ inputs of a color video CRT. The current produced by these outputs is directly proportional to the product of the digital input data and the reference current.

## POWER

The IDT75MB38 operates from separate analog and digital supplies to provide the highest noise immunity on the analog output to digital switching spikes. All power and ground pins must be connected and properly decoupled.

## REFERENCE

TheIDT75MB38 has an on-board voltage reference and associated circuitry which provides a bias voltage for the DAC current switches and sets the full-scale current. Typically, a 1.1 K resistor is connected between the FS Adjust pin and $V_{C C A}$ which provides the reference current to the DACs.

## DATA INPUTS

The IDT75MB38 has 24 data inputs which are ECL-compatible and have an internal pull-down resistor which forces unconnected pins to their inactive state. Each DAC, red, green and blue, has 8 data inputs which are latched on the rising edge of the clock, CONV. Data must be valid for a set-up time (ts) before and a hold time $\left(t_{H}\right)$ after this edge to be correctly latched.

| SYMBOL | FUNCTION |
| :---: | :---: |
| $D_{7}$ | MSB |
| $D_{6}$ |  |
| $D_{5}$ | $\bullet$ |
| $D_{4}$ | $\bullet$ |
| $D_{3}$ |  |
| $D_{2}$ | LSB |
| $D_{1}$ |  |

## CONTROL INPUTS

The IDT75MB38 has three special control inputs, SYNC, BLANK and OVERLAY, which ease the interface in video applications. These inputs are ECL-compatible and have an internal pull-down resistor which forces unconnected pins to their inactive state. The controls, as the data inputs, are latched on the rising edge of clock.

The video controls produce specific output levels for RS-343 compatible synchronization and blanking. Also provided is a $110 \%$ white Overlay function. SYNC is only active on the IOG output and overrides all other data and control on that output only. BLANK is active on all three DACs, overrides OVERLAY and data, and produces a "blacker than black" level. OVERLAY produces a "whiter than white" level and overrides data on all three DACs.

## CLOCK

The clock input, CONV, is a single-ended, ECL-compatible input. On the rising edge of CONV, all data and control inputs are latched provided that they were valid for a set-up time before and a hold time after the edge.

## ANALOG OUTPUTS

The IDT75MB38 has three complementary current outputs corresponding to the red, green and blue DACs. These outputs are high-impedance current sinks which can directly drive a doubly terminated $75 \Omega$ load to video levels compatible with the RS-343A standard. The output current is proportional to the product of the DAC input data and the reference current set on the FS Adj pin.

VIDEO OUTPUT VALUES ${ }^{(4)}$

| DESCRIPTION | SYNC | BLANK | OVERLAY | DATA | Sut- ${ }^{(2)} \mathrm{mA}$ | $\mathrm{V}_{\text {OUt- }}{ }^{(3)} \mathrm{mV}$ | ${\mathrm{lout}+{ }^{(2)} \mathrm{mA}}$ | $\mathrm{V}_{\text {Out }+}{ }^{(3) \mathrm{mV}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 110\% White | 0 | 0 | 1 | X | 0.00 | 0.00 | 28.56 | -1071 |
| Reference White | 0 | 0 | 0 | FF | 1.95 | -73 | 26.61 | -998 |
| Reference Black | 0 | 0 | 0 | 00 | 19.41 | -728 | 9.15 | -343 |
| Blank | 0 | 1 | X | X | 20.83 | -781 | 7.73 | -290 |
| Sync ${ }^{(1)}$ | 1 | X | X | X | 28.56 | -1071 | 0 | 0 |

## NOTES:

1. IOG output only. IOR and IOB have no SYNC input.
2. Current is specified as conventional current when flowing into the device.
3. Voltage produced when driving the standard load configuration, $37.5 \Omega$.
4. RS-343A tolerance on all control values assumed.
mV (REF $V_{C C A}$ )

Figure 1. Video Output Waveform for Out- and Standard Load Configuration


Figure 2. Standard Load Configuration


Figure 3. Timing Diagram


Figure 4. Equivalent Output Circuit

## ORDERING INFORMATION



CMOS TRIPLE 8-BIT PALETTEDAC"

## FEATURES:

- $125 / 110 / 80 \mathrm{MHz}$ operating speed
- Fixed pipeline delay: 8 clock cycles
- Triple 8-bit DACs
- Integral and differential linearity $<1 / 2$ LSB
- $256 \times 24$ Dual-Ported Color Palette RAM
- $4 \times 24$ Dual-Ported Overlay Palette RAM
- Multiplexed TTL pixel and overlay inputs
- RS-343A compatible RGB outputs
- Universal 8-bit MPU interface
- CEMOS ${ }^{\text {TM }}$ monolithic construction
- Single 5V power supply
- 84-pin ceramic and plastic PGA package
- Typical power dissipation: 1000 mW
- Pin- and function-compatible with Brooktree BT458
- Military product is compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT75C458 is a triple 8-bit video DAC with on-chip, dualported color palette memory. This chip is specifically designed for the display of high resolution color graphics. The architecture eliminates the ECL pixel interface by providing multiple TTL-compatible pixel ports and by multiplexing the pixel data on-chip.

The IDT75C458 supports up to 259 simultaneous colors from a palette of 16.8 million. Other features included on-chip are programmable blink rates, bit plane masking and blinking as well as a color overlay capability. The IDT75C458 generates RS-343A compatible red, green, and blue video outputs which are capable of directly driving a doubly terminated $75 \Omega$ coaxial cable.

The IDT75C458 military DACs are manufactured in compliance with the latest revision of MiL-STD-883, Class B, making them ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and PaletteDAC are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## GENERAL INFORMATION:

The IDT75C458 triple 8-bit PaletteDAC is a highly integrated building block which interfaces a relatively low bandwidth frame buffer memory to an analog RS-343A, high bandwidth output. To decrease the frame buffer memory requirements, the IDT75C458 has a color lookup table (dual-port RAM) included on-chip. The basic functional blocks are the microprocessor bus interface, the frame buffer memory interface and multiplexer, a dual-port RAM with one R/W port and one high-speed R/O port and three 8-bit video speed DACs.

## MICROPROCESSOR BUS INTERFACE

The IDT75C458 supports a standard microprocessor bus interface, allowing the MPU direct access to the internal control registers and color/overlay palettes. The dual-port color palette RAM and overlay registers allow color updating without contention with the display refresh process.

The bus interface consists of eight bidirectional data pins, $D_{0}-D_{7}$, with two control inputs, $C 0$ and C 1 , a read/write direction input, $\mathrm{R} / \overline{\mathrm{W}}$, and a clock input, $\overline{\mathrm{CE}}$. All data and control information are latched on the falling edge of $\overline{C E}$, as shown in Figure 1. All accesses to the chip are controlled by the data in the address register combined with the control inputs $\mathrm{C}, \mathrm{C} 1$ and $\mathrm{R} / \overline{\mathrm{W}}$, depicted in the Truth Table (Table 1).

An access to a control register requires writing a 4 through 7 into the address register $(\mathrm{CO}=\mathrm{C} 1=0)$ and then writing or reading data to the selected register $(C 0=0, C 1=1)$. When accessing the control registers, the address register is not changed, facilitating read-modify-write operations. If an invalid address is loaded into the address register, data written is ignored or invalid data is read out.
It is also possible to access the color palette information. The palette is organized as 256 addresses with 8 bits of red, blue and green information. Additionally, there are four extra addresses assigned to overlay information, yielding a total memory size of $260 \times 24$.

Access to the palette entries is, again, through the address register. The desired palette address is loaded into the address register, C 0 and C 1 are modified to point to the color palette or overlay and the information is read or written. In this case, however, an internal counter is used to access the red, green or blue color information. The first color palette or overlay access reads or writes red. The next access is for green, while the third access is for blue. After the third access, the address register is incremented, allowing the reading or writing of the red information of the next palette address. When writing, red and green information is temporarily stored in registers and, during the blue cycle, all 24 bits are written.

The internal counter is reset by an access to the address or any of the control registers. After setting the address register, it is possible to read or write the entire palette without accessing the address register again. Some care is needed; only continuous reads or writes are allowed and it is not possible to switch between the color palette and overlay.

The color palette RAM and overlay registers are dual-ported which allows simultaneous access from the MPU port ( $D_{0}-D_{7}$ ) and the pixel port ( $P_{0}-P_{7}\{A-E\}$ ). If the pixel port is reading the same palette entry as the MPU is writing, it is possible that the DAC output may be invalid. It is recommended that the palette and overlay entries be updated during the blanking time.

| ADDRESS REGISTER <br> DATA | C1 | C0 | ACCESS |
| :---: | :---: | :---: | :--- |
| X | 0 | 0 | Address Register |
| $\$ 00-\$ F F$ | 0 | 1 | Color Palette |
| $\$ 00$ | 1 | 1 | Overlay Color 0 |
| $\$ 01$ | 1 | 1 | Overlay Color 1 |
| $\$ 02$ | 1 | 1 | Overlay Color 2 |
| $\$ 03$ | 1 | 1 | Overlay Color 3 |
| $\$ 04$ | 1 | 0 | Read Mask Register |
| $\$ 05$ | 1 | 0 | Blink Mask Register |
| $\$ 06$ | 1 | 0 | Command Register |
| $\$ 07$ | 1 | 0 | Test Register |

## NOTE:

Control input $\mathrm{C} 0=1$ enables the internal counter which accesses the red, green and blue colors individually and increments the address counter after the blue access. $\mathrm{C} 0=0$ disables auto-increment of the address register allowing read-modify-write operations.

Table 1. Truth Table for MPU Operations

## FRAME BUFFER INTERFACE

The frame buffer interface consists of five 8-bit input ports which correspond to five consecutive pixels. In addition, there are two extra bits per port which may be used for overlay information. To reduce the bandwidth requirements for the pixel data, the IDT75C458 latches 4 or 5 pixels (the multiplex factor is programmable to 4 or 5 by bit 7 of the command register) on each rising edge of $\overline{L D}$. The color and overlay information is internally multiplexed at the pixel clock frequency, CLK, and sequentially output. This arrangement allows pixel data to be transferred at a rate 4 or 5 times slower than the pixel clock. Typically, $\overline{\mathrm{LD}}$ is the pixel clock divided by 4 or 5 and is used to clock data out of the frame buffer memory.

As shown in Figure 2, sync, blank, color and overlay information are latched on the rising edge of $\overline{L D}$. Up to 40 bits of color information are input through $\mathrm{P}_{0}-\mathrm{P}_{7}\{\mathrm{~A}-\mathrm{E}\}$ and up to 10 bits of overlay information are input through $\mathrm{OL}_{0}-\mathrm{OL}_{1}\{\mathrm{~A}-\mathrm{E}\}$. Both sync and blank have separate inputs, SYNC and BLANK, respectively. The IDT75C458 outputs color information on each clock cycle. Four or five pixels are output sequentially, beginning with the $\{A\}$ information, then the $\{B\}$ information, until the cycle is completed with the $\{D\}$ or $\{E\}$ information. In this configuration, sync and blank times are limited to multiples of four or five clock cycles.

The multiplexing factor, $4: 1$ or $5: 1$, is programmable from the command register, bit 7 . In the $4: 1$ mode, the $\{E\}$ color and overlay inputs are not used and the $\overline{L D}$ clock should be CLOCK divided by 4. The $\{E\}$ color and overlay inputs must be connected to a valid logic level.

The overlay inputs ( $\mathrm{OL}_{0}-\mathrm{OL}_{1}$ ) have the same timing as the pixel inputs ( $P_{0}-P_{7}$ ). It is possible to use additional bit planes or external logic to control the overlay selection for cursor generation.

## INTERNAL MULTIPLEXING

$\overline{\mathrm{LD}}$ is typically CLK divided by four or five and it latches color and overlay information on every rising edge, independent of CLK. A digital PLL allows $\overline{L D}$ to be phase independent of CLK. The only restriction is that only one rising edge of $\overline{L D}$ is allowed to occurper four ( $4: 1$ multiplexing) or five ( $5: 1$ multiplexing) CLK cycles.

## Color Palette

On the rising edge of each CLK cycle, eight bits of color information $\left(P_{0}-P_{7}\right)$ and two bits of overlay information $\left(\mathrm{OL}_{0}-\mathrm{OL}_{1}\right)$ for each pixel are processed by the read mask, blink mask and command registers. This information provides the address to the dualport color palette RAM. Note that $P_{0}$ is the LSB when addressing the color palette RAM. The value stored at a selected address determines the displayed color. In this way, 8 bits of information can select from a palette of over 16 million with 256 simultaneous displayed colors (plus 3 overlay colors). Through the use of the control register, individual bit planes may be enabled or disabled for display and/or blinked at one of four blink rates and duty cycles.

The blink timing is based on vertical retrace intervals which are defined by at least $256 \overline{\mathrm{LD}}$ cycles since the last falling edge of BLANK. The color changes during this normally blanked time.

The processed pixel data is then used to select which color palette entry or overlay register is used to provide color information. Table 2 illustrates the truth table used for color selection.

| CR6 | $\mathrm{OL}_{\mathbf{1}}$ | $\mathrm{OL}_{\mathbf{0}}$ | $\mathrm{P}_{\mathbf{7}}-\mathrm{P}_{\mathbf{0}}$ | PALETTE ENTRY |
| :---: | :---: | :---: | :---: | :--- |
| $\mathbf{1}$ | 0 | 0 | $\$ 00$ | Color palette entry $\$ 00$ |
| 1 | 0 | 0 | $\$ 01$ | Color palette entry $\$ 01$ |
|  | $\cdot$ |  |  | $\cdot$ |
|  | $\cdot$ |  |  | $\cdot$ |
| 1 | 0 | 0 | $\$ \mathrm{FF}$ | Color palette entry $\$ \mathrm{FF}$ |
| 0 | 0 | 0 | $\$ \times x$ | Overlay color 0 |
| $\mathbf{x}$ | 0 | 1 | $\$ \times x$ | Overlay color 1 |
| $\mathbf{x}$ | 1 | 0 | $\$ \times x$ | Overlay color 2 |
| $\mathbf{x}$ | 1 | 1 | $\$ \mathrm{xx}$ | Overlay color 3 |

NOTE:
CR6 is bit 6 of the Command Register.
Table 2. Palette and Overlay Select

## Video Generation, DACs

On every CLK cycle, the selected 24 bits of color information ( 8 bits each of red, green and blue) from the Color Palette RAM are presented to the three 8-bit D/A converters. The IDT75C458 uses a $5 \times 3$ segmented approach where the four MSBs of the input data are decoded into a parallel "Thermometer" code which produces thirty two "course" output levels. The remaining three LSBs of input data drive eight binary weighted current switches with a total contribution of one-thirty second of full scale. The MSB and LSB currents are summed at the output to produce 256 levels.

The SYNC and BLANK inputs are pipelined to maintained synchronization with the pixel data. Both inputs drive appropriately weighted current switches which are summed at the output of the DACs to produce the specific output levels required by RS-343, as shown in Figure 3. Note that the sync information is only available at the $\mathrm{IO}_{\mathrm{G}}$ (green) output and that the input data to the DAC sums with the sync current. Table 3 details the output levels associated with SYNC, BLANK and data.

## Monitor Interface

The analog outputs of the IDT75C458 are high-Impedance current sources which are capable of directly driving a doubly terminated $75 \Omega$ coaxial cable to standard video levels. A typical output circuit is shown in Figure 3.

| Description | $\mathbf{S}$ | $\mathbf{B}$ | DAC <br> data | $1 \mathrm{O}_{\mathrm{a}}(\mathrm{mA})$ | $1 \mathrm{IO}_{\mathrm{R}}, \mathrm{IO}$ <br> $(\mathrm{mA})$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| WHITE | 1 | 1 | $\$ \mathrm{FF}$ | 26.67 | 19.05 |
| DATA | 1 | 1 | data | data +9.05 | data +1.44 |
| DATA \& SYNC | 0 | 1 | data | data+1.44 | data+1.44 |
| BLACK | 1 | 1 | $\$ 0$ | 9.05 | 1.44 |
| BLACK \& SYNC | 0 | 1 | $\$ 0$ | 1.44 | 1.44 |
| BLANK | 1 | 0 | $X$ | 7.62 | 0 |
| SYNC | 0 | 0 | X | 0 | 0 |

NOTE:
Typical values with full scale $1 O G=26.67 \mathrm{~mA}$. $\mathrm{RSET}=523 \Omega$, VREF $=1.235 \mathrm{~V}$. S is SYNC, B is BLANK.

Table 3. Video Output Truth Table


Figure 1. Composite Video Output Waveform


Figure 2. Pixel Timing


Figure 3. Data Bus Timing


11

Figure 4. Typical Application

## PIN DESCRIPTIONS

| PIN NAME | DESCRIPTION |
| :---: | :---: |
| DATA BUS |  |
| $D_{0}-D_{7}$ | 8 -bit, bidirectional data bus. Data is input and output over this bus and the flow is controlled by $R / W$ and $\overline{C E} . D_{7}$ is the most significant bit. |
| $\overline{C E}$ | Chip Enable input. The chip is enabled when this control pin is LOW. During a write cycle (R/W LOW), the data present on $D_{0}-D_{7}$ is internally latched on the LOW-to-HIGH transition of this pin. |
| R/W | Read/Write Control input. The Read/Write input is latched on the HIGH-to-LOW transition of CE and determines the direction of the bidirectional data bus $D_{0}-D_{7}$. If $R / W$ is HIGH during the falling edge of $\overline{C E}$, a read cycle occurs. If $R / W$ is $L O W$ during the falling edge of $C E$, a write cycle occurs and, additionally, $D_{0}-D_{7}$ are latched on the rising edge of $C E$. |
| C0, C1 | Register Control inputs. CO and C1 determine which register or palette entry is accessed during a read or write cycle. These inputs are latched on the HIGH-to-LOW transition of CE. |
| PIXEL |  |
| CLK, CLK | Pixel Clock inputs. These inputs are differential and may be driven by ECL operating from a +5 V supply. The clock frequency is normally the system pixel clock rate. |
| $\overline{\text { LD }}$ | Load Clock input. The Load Clock is normally CLK divided by 4 or 5 (determined by the Control Register, bit7). The pixel data, $P_{0}-P_{7}$ $\{A-E\}$ and $\mathrm{OL}_{0}-\mathrm{OL}_{1}\{\mathrm{~A}-\mathrm{E}\}$. BLANR and SYNC are internally latched on the LOW-to-HIGH transition of $\overline{L D}$. |
| $\mathrm{P}_{0}-\mathrm{P}_{7}\{A-E\}$ | Pixel Input Data. These inputs provide the address input to the color palette RAM. The data stored at a particular address is the color output by the DAC. Four or five consecutive pixels, as determined by bit 7 in the Command Register, are internally latched on the LOW-to-HIGH transition of $[D$. The pixels are output sequentially, first $\{A\}$ then $\{B\}$. After all four or five pixels have been output, the cycle repeats. Unused inputs must be connected to a valid logic level. |
| $\mathrm{OL}_{0}-\mathrm{OL}_{1}\{\mathrm{~A}-\mathrm{E}\}$ | Pixel Overlay Inputs. The Overlay inputs have the same timing as $P_{0}-P_{7}$ and select between either the color palette or the overlay palette. When the overlay palette is selected, the pixel information $P_{0}-P_{7}\{A-E\}$ is ignored. Bit 6 of the command register determines if Overlay $=0$ displays overlay color 0 or the color palette entry. See Table 2 for details. |
| BLANK | Composite Blank Input. A LOW on this input forces the analog outputs $\left(1 \mathrm{O}_{\mathrm{R}}, 1 \mathrm{O}_{\mathrm{G}}, 1 \mathrm{O}_{\mathrm{B}}\right)$ to the blanking level. The BLANR input is internally latched on the LOW-to-HIGH transition of $[\bar{D}$. This input overrides all other pixel information. |
| SYNC | Composite Sync input. A LOW on this input subtracts approximately 7 mA from the $1 \mathrm{O}_{\mathrm{G}}$ analog output and overrides no other pixel information. For the correct SYNC level, this input should be LOW only when BLANK is also LOW. The SYNC input is internally latched on the LOW-to-HIGH transition of LD. |
| ANALOG |  |
| $\mathrm{A}_{\text {GND }}$ | Analog Ground Power Supply, oV. |
| $V_{A A}$ | Analog Power Supply, 5V. |
| $V_{\text {REF }}$ | Voltage Reference Input, 1.235 V . This input supplies a reference voltage for the DAC circuitry. Care must be taken to correctly decouple this voltage because noise on this pin will couple directly to the DAC outputs. |
| FS AD | Full-Scale Adjust Input. The current flowing from this pin to $A_{G N D}$ is directly proportional to the full-scale analog output current. Normally, a resistor is connected between this pin and $A_{G N D}$. The voltage on this pin is approximately equal to $V_{\text {REF }}$. The relationship between the full-scale output current and RSET is: <br> $1 \mathrm{O}_{\mathrm{G}}(\mathrm{mA})=11.294 \times \mathrm{V}_{\text {REF }} \mathrm{V} / \mathrm{RSET}(\mathrm{K} \Omega)$ <br> $10_{\mathrm{R}}, 10_{\mathrm{B}}(\mathrm{mA})=8.067 \times \mathrm{V}_{\text {REF }}(\mathrm{V}) / \mathrm{RSET}(\mathrm{K} \Omega)$ |
| $10_{G} \cdot 10_{R}, 10_{B}$ | Green. Red and Blue DAC current outputs. |
| COMP | Compensation Input. This pin provides the ability to compensate the internal reference operational amplifier. |

## INTERNAL REGISTERS

## Command Register

The Command Register is accessed by reading or writing with the Address Register $=\$ 06, C 0=0$ and $C 1=1$ (see Table 1). It provides control over multiplexing and blink rate selection. The Command Register may be read or written at any time. CR7 (Command Register bit 7) corresponds to D7 (Data Bus bit 7).

| CRO | $\mathrm{OL}_{0}$ display enable. This bit is ANDed internally with the data from $\mathrm{OL}_{0}$ prior to the palette selection. If CRO is LOW, the internal $\mathrm{OL}_{0}$ bits are set LOW allowing only overlay colors 0 and 2 to be selected. |
| :---: | :---: |
| CR1 | $\mathrm{OL}_{1}$ display enable. This bit is ANDed internally with the data from $\mathrm{OL}_{1}$ prior to the palette selection. If CR1 is LOW, the internal $\mathrm{OL}_{1}$ bits are set LOW allowing only overlay colors 0 and 1 to be selected. |
| CR2 | $\mathrm{OL}_{0}$ blink enable. If this bit is set HIGH, the $\mathrm{OL}_{0}$ bit is internally switched between the value input and 0 at the rate specified by the CR4 and CR5 bits. CR0 must be set HIGH for this function. |
| CR3 | $\mathrm{OL}_{1}$ blink enable. If this bit is set HIGH , the $\mathrm{OL}_{1}$ bit is internally switched between the value input and 0 at the rate specified by the CR4 and CR5 bits. CR1 must be set HIGH for this function. |
| CR4, CR5 | Blink Rate Select. These bits select blink rates based on Vertical Sync cycles, defined as more than 256 LD cycles during BLANK. |
| CR6 | Color Palette RAM enable. This bit specifies whether to use the Color Palette or the Overlay Palette when $\mathrm{OL}_{0}=\mathrm{OL}_{1}=\mathrm{LOW}$. |
| CR7 | Multiplex Select. This bit selects between 4:1 (CR7 $=0$ ) or 5:1 $(C R 7=1)$ multiplexing. When using 4:1 multiplexing, the $\{E\}$ inputs are never used and must be connected to a valid logic level. |

## Read Mask Register

The Read Mask Register is accessed by reading or writing with the Address Register $=\$ 04, \mathrm{C} 0=0$ and $\mathrm{C1}=1$ (see Table 1). It internally ANDs the pixel information with a bit from the register before the color palette selection, effectively enabling ( HIGH ) or disabling (LOW) the entire pixel plane. The Read Mask Register may be read or written at any time. RMR7 (Read Mask Register bit 7) corresponds to D7 (Data Bus bit 7).

## Blink Mask Register

The Blink Mask Register is accessed by reading or writing with the Address Register $=\$ 05, C 0=0$ and $C 1=1$ (see Table 1). Each register bit causes the corresponding pixel bit ( $\mathrm{P}_{0}-\mathrm{P}_{7}$ ) to internally switch between the input value and 0 at the blink rate specified in the Command Register. For this function to work, the corresponding enable bit in the Read Mask Register must be set HIGH. The Blink Mask Register may be read or written at any time. BMR7 (Blink Mask Register bit 7) corresponds to $\mathrm{D}_{7}$ (Data Bus bit 7).

## Test Register

The Test Register is accessed by reading or writing with the Address Register $=\$ 07, \mathrm{C} 0=0$ and $\mathrm{C} 1=1$ (see Table 1). This register allows the MPU to read the 24 input bits of the DACs. The register bits are defined below.

| TR7-TR4 | Read data (one nibble of red, blue or green) |
| :--- | :--- |
| TR3 | Upper (LOW) or Lower (HIGH) nibble select |
| TR2 | Blue enable |
| TR1 | Green enable |
| TR0 | Red enable |

The desired DAC is selected by setting only one color enable bit ( $D_{0}-D_{2}$ ) HIGH and the upper or lower nibble is selected with $D_{3}$. After this write operation, a subsequent read yields the DAC data on $D_{7}-D_{4}$ and the previously written enable data on $D_{0}-D_{3}$. For a correct read, pixel and overlay data must remain constant for the entire MPU read cycle. When BLANK is asserted, the Test Register information $D_{7}-D_{4}$ will be forced to zero. TR7 (Test Register bit 7) corresponds to $\mathrm{D}_{7}$ (Data Bus bit 7).


## COMMAND REGISTER DESIGNATIONS



READ MASK REGISTER DESIGNATIONS


BLINK MASK REGISTER DESIGNATIONS

## ABSOLUTE MAXIMUM RATINGS (1)

| SYMBOL | RATING | VALUE | UNIT |
| :---: | :---: | :---: | :---: |
| POWER SUPPLIES |  |  |  |
| $\mathrm{V}_{\text {AA }}$ | Measured to $\mathrm{A}_{\text {GND }}$ | -0.5 to +7.0 | V |
| INPUT VOLTAGE |  |  |  |
| Applied Voltage ${ }^{(2)}$ | Measured to $\mathrm{A}_{\text {GND }}$ | -0.5 V to $\mathrm{V}_{\text {AA }}+05$ | V |
| OUTPUT |  |  |  |
| Applied Voltage ${ }^{(2)}$ | Measured to AGND | -0.5 V to $\mathrm{V}_{\text {AA }}+05$ | V |
| Applied Current ${ }^{(2,3,4)}$ | Externally forced | -1.0 to +6.0 | mA |
| Short <br> Circuit Duration | Single output High to $\mathrm{A}_{\mathrm{GND}}$ | 1.0 | S |
| TEMPERATURE |  |  |  |
| Operating, Ambient | Military | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
|  | Commercial | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage | Military | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
|  | Commercial | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect reliability. Absolute Maximum Ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
2. Applied voltage must be current limited to specified range.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current when flowing into the device.

## DC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {AA }}$ | Power Supply | Measured to $V_{G N D}$ | 4.75 | 5.0 | 5.25 | V |
| ${ }^{\text {AA }}$ | Power Supply Current | $V_{A A}=$ Typ. | - | 200 | - | mA |
| $\mathrm{V}_{\mathrm{H}}{ }^{(1)}$ | Input Voltage HIGH |  | 2.0 | - | $V_{A A}+0.5$ | V |
| $\mathrm{V}_{\mathrm{L}}{ }^{(1)}$ | Input Voltage LOW |  | $\mathrm{A}_{\text {GND }}-0.5$ | - | 0.8 | V |
| $\mathrm{V}_{\text {CIH }}$ | Clock Input Voltage HIGH |  | $\mathrm{V}_{\text {AA }}-1.0$ | - | $V_{A A}+0.5$ | V |
| $\mathrm{V}_{\mathrm{CIL}}$ | Clock Input Voltage LOW |  | $\mathrm{A}_{\text {GND }}{ }^{-0.5}$ | - | $V_{A A}-1.6$ | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input Current HIGH | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ | - | - | 1 | $\mu \mathrm{A}$ |
| $1 /$ | Input Current LOW | $\mathrm{V}_{\mathbb{N}}=0.8 \mathrm{~V}$ | - | - | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage HIGH | $V_{A A}=$ Min., $\mathrm{IOH}=-800 \mu \mathrm{~A}$ | 2.4 | - | - | V |
| $\mathrm{V}_{\text {OL }}$ | Output Voltage LOW | $V_{A A}=$ Min., $\mathrm{I}_{\mathrm{OL}}=6.4 \mathrm{~mA}$ | - | - | 0.4 | V |
| loz | Output 3-State Current |  | - | - | 10 | $\mu \mathrm{A}$ |

NOTE:

1. All digital inputs except CLK and CLK.

## AC ELECTRICAL CHARACTERISTICS

Following conditions apply unless otherwise specified:
$T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (Commercial Temperature Range)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (Military Temperature Range)
$V_{A A}=5.0 \mathrm{~V} \pm 5 \%$
TTL Inputs, $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.0 \mathrm{~V}$, rise/fall time $<5 \mathrm{~ns}$
CLK Inputs, $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{AA}}-1.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{V}_{\mathrm{AA}}-1.6 \mathrm{~V}$, rise/fall time $<2 \mathrm{~ns}$
Timing reference points at $50 \%$ of signal swing

|  |  | IDT75C458-125 |  |  | IDT75C458-110 |  |  | IDT75C458-80 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNIT |
| $\mathrm{F}_{\text {CLK }}$ | Clock Frequency | - | - | 125 | - | - | 110 | - | - | 80 | MHz |
| $\mathrm{F}_{\text {LD }}$ | LD Clock Frequency | - | - | 32 | - | - | 28 | - | - | 20 | MHz |
| $\mathrm{t}_{\text {MPUCY }}$ | MPU Cycle Time | 100 | - | - | 110 | - | - | 125 | - | - | ns |
| ${ }^{\text {t }}$ cs | Control Set-up Time | 0 | - | - | 0 | - | - | 0 | - | - | ns |
| ${ }^{\text {t }}{ }_{\text {ch }}$ | Control Hold Time | 15 | - | - | 15 | - | - | 15 | - | - | ns |
| ${ }_{\text {ceer }}$ | CE HIGH Time | 25 | - | - | 25 | - | - | 25 | - | - | ns |
| $\mathrm{t}_{\text {CEZ }}$ | $\overline{C E}$ to Data Bus Driven | 10 | - | - | 10 | - | - | 10 | - | - | ns |
| $\mathrm{t}_{\text {ced }}$ | $\overline{C E}$ to Data Valid | - | - | 75 | - | - | 75 | - | - | 100 | ns |
| ${ }^{\text {ceeoz }}$ | CE to Data Bus HI-Z | - | - | 15 | - | - | 15 | - | - | 15 | ns |
| $t_{\text {wDS }}$ | Write Data Set-up Time | 35 | - | - | 40 | - | - | 50 | - | - | ns |
| ${ }^{\text {w }}$ WDH | Write Data Hold Time | 0 | - | - | 0 | - | - | 0 | - | - | ns |
| $\mathrm{t}_{\text {CLKCY }}$ | Clock Cycle Time | 8 | - | - | 9 | - | - | 12 | - | - | ns |
| ${ }^{\text {chekPL }}$ | Clock Pulse Width LOW | 3.2 | - | - | 4 | - | - | 5 | - | - | ns |
| ${ }^{\text {t }}$ CLKPH | Clock Pulse Width HIGH | 3.2 | - | - | 4 | - | - | 5 | - | - | ns |
| $t_{\text {CLKT }}$ | Clock Transition Time | - | - | 1.6 | - | - | 1.6 | - | - | 2.0 | ns |
| $\mathrm{t}_{\text {LOCY }}$ | LD Cycle Time | 32 | - | - | 36 | - | - | 50 | - | - | ns |
| ${ }_{\text {L }}$ LDPH | LD Pulse Width HIGH | 13 | - | - | 15 | - | - | 20 | - | - | ns |
| ${ }^{\text {L LDPL }}$ | LD Pulse Width LOW | 13 | - | - | 15 | - | - | 20 | - | - | ns |
| $t_{\text {PS }}$ | Pixel Data Set-up Time | 3 | - | - | 4 | - | - | 4 | - | - | ns |
| $\mathrm{t}_{\mathrm{PH}}$ | Pixel Data Hold Time | 2 | - | - | 2 | - | - | 2 | - | - | ns |

## ANALOG OUTPUT DC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Res | Resolution |  | - | 8 | - | bits |
| $\mathrm{I}_{\text {LSB }}$ | LSB Current Size |  | - | 69.1 | - | $\mu \mathrm{A}$ |
| $L_{1}$ | Integral Linearity |  | - | 1/2 | $\pm 1$ | LSB |
| $\mathrm{L}_{\mathrm{D}}$ | Differential Linearity |  | - | 1/2 | $\pm 1$ | LSB |
| $\mathrm{I}_{0}$ | Offset Error |  | - | 10 | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{cc}}$ | Output Compliance Voltage |  | -1.0 | - | 1.2 | V |
| $\mathrm{E}_{\mathrm{M}}$ | Matching Error (DAC to DAC) |  | - | 2 | 5 | \% |
| PSRR | Power Supply Rejection Ratio |  | - | 50 | - | dB |
| $\mathrm{I}^{(1)}$ | White Current | Measured to BLANK | 17.69 | 19.05 | 20.40 | mA |
| $\mathrm{I}^{(1)}$ | White Current | Measured to BLACK | 16.74 | 17.62 | 18.50 | mA |
| $\mathrm{I}_{\mathrm{B}}{ }^{11}$ | Black Current | Measured to BLANK | 0.95 | 1.44 | 1.90 | mA |
| I BLANK | Blank Current $1 \mathrm{O}_{\mathrm{R}}, 1 \mathrm{IO}_{\mathrm{B}}$ |  | - | 0 | - | mA |
| $\mathrm{I}_{\text {BLANK }}{ }^{(1)}$ | Blank Current $1 \mathrm{O}_{\mathrm{G}}$ |  | 6.29 | 7.62 | 8.96 | mA |
| $\mathrm{I}_{\text {SYNC }}$ | Sync Current ${ }^{10} \mathrm{G}_{\mathrm{G}}$ |  | - | 0 | - | mA |

NOTE:

1. $\mathrm{R}_{\mathrm{SET}}=523 \Omega, \mathrm{~V}_{\mathrm{REF}}=1.235 \mathrm{~V}$

## ANALOG OUTPUT AC ELECTRICAL CHARACTERISTICS

Following conditions apply unless otherwise specified:
$\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ (Commercial Temperature Range)
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ (Military Temperature Range)
$V_{A A}=5.0 \mathrm{~V} \pm 5 \%$
TTL Inputs, $\mathrm{V}_{\mathrm{iL}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{iH}}=2.0 \mathrm{~V}$, rise/fall time $<5 \mathrm{~ns}$
CLK Inputs, $V_{I H}=V_{A A}-1.0 \mathrm{~V}, V_{I L}=V_{A A}-1.6 \mathrm{~V}$, rise/fall time $<2 \mathrm{~ns}$
Timing reference points at $50 \%$ of signal swing

|  |  | IDT75C458-125 |  |  | IDT75C458-110 |  |  | IDT75C458-80 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNIT |
| $\mathrm{F}_{\text {CLK }}$ | Clock Frequency | - | - | 125 | - | - | 110 | - | - | 80 | MHz |
| $\mathrm{t}_{\mathrm{vD}}$ | Video Output Delay Time | - | 5 | - | - | 5 | - | - | 5 | - | ns |
| $t_{V T}$ | Video Output Transition Time | - | 2 | - | - | 2 | - | - | 2 | - | ns |
| $\mathrm{t}_{\mathrm{s}}$ | Video Output Skew ${ }^{(1)}$ | - | 0 | 2 | - | 0 | 2 | - | 0 | 2 | ns |
| $\mathrm{t}_{\text {SI }}$ | Video Output Settling Time | - | 8 | - | - | 10 | - | - | 12 | - | ns |
| FT | Clock and Data Feedthrough | - | 50 | - | - | 50 | - | - | 50 | - | pV -s |
| $\mathrm{G}_{\mathrm{E}}$ | Glitch Energy | - | 50 | - | - | 50 | - | - | 50 | - | pV -s |
| CT | Crosstalk, DAC to DAC | - | 100 | - | - | 100 | - | - | 100 | - | pV -s |
| $\mathrm{t}_{\mathrm{VP}}$ | Pipeline Delay | 8 | - | 8 | 8 | - | 8 | 8 | - | 8 | clock |

NOTE:

1. $C_{L}=10 \mathrm{pF}, 10 \%-90 \%$ points


Figure 5. Video I/O Timing Diagram


Figure 6. MPU WRITE Timing Dlagram


Figure 7. MPU READ Timing Diagram

## ORDERING INFORMATION



## FEATURES:

- 8-bit resolution
- 20 MSPS conversion rate
- Pin- and function-compatible with TRW 1048
- Low power consumption: 500 mW
- Extended analog input range
- On-chip EDC (Error Detection and Correction)
- Improved output logic HIGH drive, no pull-up needed
- No sample and hold required
- Differential Phase < 1 Degree
- Differential Gain < 2\%
- $1 / 2$ LSB linearity
- Selectable output formats
- TTL-compatible
- Available in 28-pin Plastic DIP, CERDIP and LCC
- Military product is compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT75C48 is a 20 MegaSample per Second (MSPS), fully parallel, 8 -bit Flash Analog to Digital Converter. The wide input analog bandwidth of 7 MHz permits the conversion of analog input signals with full-power frequency components up to this limit with no input sample and hold. Low power consumption, due to CEMOS ${ }^{\text {TM }}$ processing, virtually eliminates thermal considerations. The IDT75C48 is available in 28-pin plastic and hermetic DIPs and a 28 -pin LCC.

The IDT75C48 consists of a reference voltage generator, 255 comparators, encoding and EDC (Error Detection and Correction) logic and an output data register. A single clock starts the conversion process and controls all internal operations. Two control inputs allow the output coding format to be programmed for straight binary or offset two's complement in either the true or inverted form.

The IDT75C48 military Flash A/D Converters are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## GENERAL INFORMATION

The IDT75C48 has four functional sections: a comparator array, a reference voltage generator, encoding logic with EDC and output logic. The comparator array compares the input signal with 255 reference voltages to produce an N - of - 255 code. This is sometimes called a "Thermometer" code because all of the comparators with their reference voltage less than the input signal will be "on," while those with their reference above the input will be "off."

The reference voltage generator consists of a string of precisely matched resistors which generate the 255 voltages needed by the comparators. The voltages at the ends of the resistor string set the maximum and minimum conversion range and are typically OV and -2 V , respectively.

The encoding logic converts the "Thermometer" code into binary or offset two's complement numbers and can invert either code. Included in the encoding function is Error Detection and Correction logic which ensures that a corrupted Thermometer code is correctly encoded.

The output logic latches and holds the data constant between samples. The output timing is designed for an easy interface to external latches or memories using the same clock as the ADC.

## POWER

The IDT75C48 requires two power supply voltages, Vcc and $\mathrm{V}_{E E}$. Typically, $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CC}}=+5.0 \mathrm{~V}$. Two separate grounds are provided, $A_{G N D}$ and $D_{G N D}$, the analog and digital grounds. The difference between $A_{G N D}$ and $D_{G N D}$ must not exceed $\pm 0.1 \mathrm{~V}$ and all power and ground pins must be connected.

## REFERENCE

The IDT75C48 converts analog input signals that are within the range of the reference ( $\mathrm{V}_{\mathrm{RB}} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{RT}}$ ) intodigital form. $\mathrm{V}_{\mathrm{RB}}$ (Reference Bottom) and $V_{\text {RT }}$ (Reference Top) are applied across the reference resistor chain and both must be within the range of +0.1 V to -2.1 V . In addition, the voltage applied across the reference resistor chain ( $V_{R T}-V_{R B}$ ) must be between 1.8 V and 2.2 V , with $V_{\text {Rt }}$ more positive than $V_{R B}$. Nominally, $V_{R T}=0.0 \mathrm{~V}$ and $V_{R B}=-2.0 \mathrm{~V}$.

The IDT75C48 provides a midpoint tap, RM, which allows the converter to be adjusted for optimum linearity or a non-linear transfer function. Adjustment of RM is not necessary to meet the linearity specification. Figure 5 shows a circuit which will provide approximately $1 / 2$ LSB adjustment of the midpoint. The characteristic impedance of RM is about $170 \Omega$ and this node should be driven from a low impedance source. Any noise introduced at this point will couple directly into the resistor chain, seriously affecting performance.


Due to the unavoidable coupling with the clock and the input signal, RT and RB should provide low AC impedance to ground. For applications with a fixed reference, a bypass capacitor is recommended.

## CONTROL

The IDT75C48 provides two function control pins, NMINV and NLINV. These controls are for steady state use and are usually tied to the appropriate voltages. They control the output coding format in either straight binary or offset two's complement. In addition, both formats may be either true or inverted. These pins are active low and perform the functions as shown in Figure 1.

## CONVERT

The IDT75C48 begins a conversion with every rising edge of the convert signal, CONV. The analog input signal is sampled on the rising edge of CONV, while the outputs of the comparators are encoded on the falling edge. The next rising edge latches the encoder output which is presented on the output pins.

The input sample is taken within 15ns of the rising edge of CONV and is called tsto or the Sampling Time Offset. This delay varies by a few nanoseconds from part to part and as a function of temperature, but the short term uncertainty or jitter is less than 60ps.

If the maximum CONV pulse width HIGH time (tpwh) is exceeded, the accuracy of the input sample may be impaired. The maximum CONV pulse width LOW time (tpwL) may be exceeded; but the digital output data for the sample taken by the previous rising edge of CONV will be meaningless. It is recommended that CONV be held LOW during longer periods of inactivity,

The digital output data is presented at $t_{\mathrm{D}}$, the Digital Output Delay Time, after the next rising edge of CONV. Previous output data is held for the tho (Output Hold Time) after the rising edge of CONV to allow for non-critical timing in the external circuitry. This means that the data for sample N is acquired while the converter is taking sample $N+2$.

## ANALOG INPUT

The IDT75C48 uses strobed, auto-zeroing, latching comparators. For optimum performance, the source impedance of the analog driver must be less than $25 \Omega$. All five analog input pins must be connected together as close to the package as possible.

If the analog input signal is within the reference voltage range, the output will be a binary number between 0 and 255 . An input signal above $V_{\text {RT }}$ will yield a full-scale positive output while an input below $V_{\text {RB }}$ will cause a full-scale negative output.

| STEP | RANGE |  | BINARY |  | OFFSET TWO'S |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & -2.0000 \mathrm{~V} \text { FS } \\ & -7.8431 \mathrm{mV} / \mathrm{STEP} \end{aligned}$ | $\begin{aligned} & \text {-2.0480V FS } \\ & -8.000 \mathrm{mV} / \mathrm{STEP} \end{aligned}$ | $\begin{aligned} & \text { NMINV }=1 \\ & \text { NLINV }=1 \end{aligned}$ | $\begin{aligned} & \text { NMINV }=0 \\ & \text { NLINV }=0 \end{aligned}$ | $\begin{aligned} & \text { NMINV }=0 \\ & \text { NLINV }=1 \end{aligned}$ | $\begin{aligned} & \text { NMINV }=1 \\ & \text { NLINV }=0 \end{aligned}$ |
| 000 | 0.0000 V | 0.0000 V | 00000000 | 11111111 | 10000000 | 01111111 |
| 001 | -0.0078V | -0.0080V | 00000001 | 11111110 | 10000001 | 01111110 |
| - | . | . | . | - | . |  |
| 127 | -0.9961V | -1.0160V | 01111111 | 10000000 | 11111111 | 00000000 |
| 128 | -1.0039V | -1.0240V | 10000000 | 01111111 | 00000000 | 11111111 |
| 129 | -1.0118V | -1.0320V | 10000001 | 01111110 | 00000001 | 11111110 |
| - | . | - | . |  | - | . |
| 254 | -1.9921V | -2.0320V | 11111110 | 00000001 | 01111110 | 10000001 |
| 255 | -2.0000V | -2.0400V | 11111111 | 00000000 | 01111111 | 10000000 |

Figure 1. Output Coding


Figure 2. Timing Diagram


Figure 3. Output Load 1

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | Value | UNIT |
| :---: | :---: | :---: | :---: |
| POWER SUPPLY |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Measured to $\mathrm{D}_{\mathrm{GND}}$ | -0.5 to +7.0 | V |
| $V_{E E}$ | Measured to $\mathrm{A}_{\text {GND }}$ | + 0.5 to -7.0 | v |
| $\mathrm{A}_{\mathrm{GND}}$ | Measured to $\mathrm{D}_{\mathrm{GND}}$ | -0.5 to +0.5 | v |
| INPUT VOLTAGE |  |  |  |
| CONV, NMINV, NLINV | Measured to $\mathrm{D}_{\text {GND }}$ | -0.5 to $V_{c c}+0.5$ | V |
| $\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}$ | Measured to $\mathrm{A}_{\text {GND }}$ | $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ | $\checkmark$ |
| $\mathrm{V}_{\text {RT }}$ | Measured to VRB | -2.2 to +2.2 | V |
| OUTPUT |  |  |  |
| Applied Voltage ${ }^{(2)}$ | Measured to $\mathrm{D}_{\text {GND }}$ | -0.5 to $\mathrm{V}_{\mathrm{cc}}+0.5$ | $\checkmark$ |
| Applied Current ${ }^{(2.3 .4)}$ | Externally forced | -3.0 to +6.0 | mA |
| Short Circuit Duration | Single output High to $\mathrm{D}_{\mathrm{GND}}$ | 1.0 | S |
| TEMPERATURE |  |  |  |
| Operating, Ambient | Military | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
|  | Commercial | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage | Military | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
|  | Commercial | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect reliability. Absolute Maximum Ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
2. Applied voltage must be current limited to specified range.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current when flowing into the device.

## AC ELECTRICAL CHARACTERISTICS

Specifications over the Recommended Operating Conditions unless otherwise stated.

| SYMBOL | PARAMETER | TEST CONDITIONS | TEMPERATURE RANGE |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COMMERCIAL |  | MILITARY |  |  |
|  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| $\mathrm{F}_{\mathrm{S}}$ | Max. Conversion Rate | $\mathrm{V}_{\text {CC }}=$ Min. $\mathrm{V}_{\text {EE }}=$ Min. | 20 | - | 20 | - | MSPS |
| ${ }^{\text {tsto }}$ | Sampling Time Offset | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{V}_{\mathrm{EE}}=\mathrm{Min}$. | 0 | 10 | 0 | 15 | ns |
| $t_{D}$ | Digital Output Delay | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{V}_{\text {EE }}=$ Min., Load 1 | - | 30 | - | 35 | ns |
| ${ }_{\text {t }}$ | Digital Output Hold Time | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {EE }}=$ Max., Load 1 | 5 | - | 5 | - | ns |

DC ELECTRICAL CHARACTERISTICS
Specifications over the Recommended Operating Conditions unless otherwise stated.

| SYMBOL | PARAMETER | TEST CONDITIONS | TEMPERATURE RANGE |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COMMERCIAL |  | MILITARY |  |  |
|  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| Icc | Positive Supply Current | $V_{C C}=$ Max., Static ${ }^{(1)}$ |  | 70 |  | 80 | mA |
| $\mathrm{I}_{\mathrm{EE}}$ | Negative Supply Current | $\mathrm{V}_{\text {EE }}=$ Max., Static ${ }^{(1)}$ | - | -35 | - | -35 | mA |
| $\mathrm{I}_{\text {REF }}$ | Reference Current ( $\mathrm{R}_{\mathrm{T}}$ to $\mathrm{R}_{\mathrm{B}}$ ) | $\mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}=\mathrm{NOM}$ | - | 9 |  | 10 | mA |
| $\mathrm{R}_{\text {REF }}$ | Reference Resistance ( $\mathrm{R}_{\mathrm{T}}$ to $\mathrm{R}_{\mathrm{B}}$ ) | $\mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}=\mathrm{NOM}$ | 250 | - | 220 | - | Ohm |
| $\mathrm{R}_{\text {IN }}$ | Equiv. Input Resistance | $\mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}=$ NOM, $\mathrm{V}_{\text {IN }}=\mathrm{VRB}$ | 100 | - | 100 | - | KOhm |
| $\mathrm{C}_{\text {IN }}$ | Equiv. Input Capacitance | $\mathrm{V}_{\text {RT }}, \mathrm{V}_{\mathrm{RB}}=\mathrm{NOM}, \mathrm{V}_{\text {IN }}=\mathrm{VRB}$ | - | 50 | - | 50 | pF |
| $\mathrm{I}_{\mathrm{CB}}$ | Input Const. Bias Current | $V_{E E}=$ Max. | - | 10 | - | 10 | $\mu \mathrm{A}$ |
| 1 L | Input Current Logic LOW | $V_{c c}=M a x ., V_{1 H}=0.5 \mathrm{~V}$ <br> CONV, NMINV, NLINV | - | $\pm 25$ | - | $\pm 25$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input Current, Logic HIGH | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max.}_{\text {., }} \mathrm{V}_{\text {IL }}=2.4 \mathrm{~V}$ | - | $\pm 25$ | - | $\pm 25$ | $\mu \mathrm{A}$ |
| 1 | Input Current, Max. Input Voltage | $V_{C C}=$ Max., $V_{1}=V_{c c}$ | - | 50 | - | 50 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Voltage, Logic LOW | $V_{C C}=$ Min., $\mathrm{bLL}=4.0 \mathrm{~mA}$ | - | 0.5 | - | 0.5 | V |
| VOH | Output Voltage, Logic HIGH | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{bOH}=-2.0 \mathrm{~mA}$ | 2.4 |  | 2.4 | - | V |
| los | Output Short Circuit Current | $V_{C C}=$ Max. ${ }^{(2)}$ | - | -50 | - | -50 | mA |
| $\mathrm{C}_{1}$ | Digital Input Capacitance | $\mathrm{T}_{\text {A }}=+25^{\circ} \mathrm{C}, \mathrm{F}=1 \mathrm{MHz}$ | - | 15 | - | 15 | pF |

NOTES:

1. Worst case, all digital inputs and outputs LOW.
2. Output HIGH one pin to ground, one second duration.

## SYSTEM PERFORMANCE

Specifications over the Recommended Operating Conditions unless otherwise stated.

| SYMBOL | PARAMETER | TEST CONDITIONS | TEMPERATURE RANGE |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COMMERCIAL |  | MILITARY |  |  |
|  |  |  | MIN. | MAX. | MIN. | Max. |  |
| $\mathrm{E}_{\mathrm{u}}$ | Linearity Error, Integral | $V_{\text {RT }}, V_{\text {RB }}=$ NOM | - | 0.2 | - | 0.2 | \%FS |
| $\mathrm{E}_{\mathrm{LD}}$ | Linearity Error, Differential | $\mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}=\mathrm{NOM}$ | - | 0.2 | - | 0.2 | \%FS |
| $\mathrm{C}_{5}$ | Code Size |  | 25 | 175 | 25 | 175 | \%NOM |
| $\mathrm{E}_{\text {OT }}$ | Offset Error, Top | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {RT }}$ | - | 45 | - | 45 | mV |
| $\mathrm{E}_{\text {OB }}$ | Offset Error, Bottom | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {RB }}$ | - | -30 | - | -30 | mV |
| Tco | Offset Error, Temperature Coefficient | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {RB }}$ | - | $\pm 20$ | - | $\pm 20$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{B}_{\mathrm{w}}$ | Bandwidth, Full Power Input |  | 7 | - | 5 | - | MHz |
| $\mathrm{T}_{\text {TR }}$ | Transient Response, Full Scale |  | - | 20 | - | 20 | ns |
| SNR | Signal to Noise Ratio | 20MSPS Conversion Rate, 10MHz Bandwidth |  |  |  |  |  |
|  | Peak Signal /RMS Noise | 1.248 MHz Input <br> 2.438 MHz Input | $\begin{aligned} & 54 \\ & 53 \end{aligned}$ | - | $\begin{aligned} & 53 \\ & 52 \\ & \hline \end{aligned}$ | - | dB |
|  | RMS Signal/RMS Noise | 1.248 MHz Input <br> 2.438 MHz Input | $\begin{aligned} & 45 \\ & 44 \end{aligned}$ | - | $\begin{aligned} & 44 \\ & 43 \end{aligned}$ | - | dB |
| $E_{\text {AP }}$ | Aperture Error |  | - | 60 | - | 60 | ps |
| DP | Differential Phase Error | $\mathrm{F}_{\mathrm{S}}=4 \times$ NTSC | - | 1 | - | 1 | Degree |
| DG | Differential Gain Error | $\mathrm{F}_{\mathrm{S}}=4 \times \mathrm{NTSC}$ | - | 2 | - | 2 | \% |
| NPR | Noise Power Ratio | DC to 8 MHz White Noise Bandwidth 4 Sigma Loading 1.248 MHz Slot 20MSPS Conversion Rate | 36.5 | - | 36.5 | - | dB |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | TEMPERATURE RANGE |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | COMMERCIAL |  |  | MILITARY |  |  |  |
|  |  | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. |  |
| $V_{c c}$ | Positive Power Supply | 4.75 | 5.0 | 5.25 | 4.5 | 5.0 | 5.5 | V |
| $V_{\text {EE }}$ | Negative Power Supply | -4.9 | -5.2 | -5.5 | -4.9 | -5.2 | -5.5 | V |
| $\mathrm{V}_{\text {AGND }}$ | Analog Ground Voltage (ref $\mathrm{D}_{\text {GND }}$ ) | -0.1 | 0 | +0.1 | -0.1 | 0 | +0.1 | v |
| $\mathrm{t}_{\text {PWL }}$ | CONV, Pulse Width LOW | 18 | - | 100,000 | 18 | - | 100,000 | ns |
| $\mathrm{t}_{\text {PWH }}$ | CONV, Pulse Width HIGH | 22 | - | 20,000 | 22 | - | 20,000 | ns |
| $\mathrm{V}_{\text {IL }}$ | Input Voltage, Logic LOW | -0.5 | - | 0.8 | -0.5 | - | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input Voltage, Logic HIGH | 2.0 | - | $\mathrm{V}_{\mathrm{cc}}+0.1$ | 2.0 | - | $\mathrm{V}_{\mathrm{cc}}+0.1$ | V |
| $\mathrm{l}_{\mathrm{OL}}$ | Output Current, Logic LOW | - | - | 4.0 | - | - | 4.0 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | Output Current, Logic HIGH | - | - | -2.0 | - | - | -2.0 | mA |
| $\mathrm{V}_{\text {RT }}$ | Most Positive Reference Voltage (1) | -0.1 | 0 | +0.1 | -0.1 | 0 | +0.1 | V |
| $\mathrm{V}_{\text {RB }}$ | Most Negative Reference Voltage (1) | -1.9 | -2.0 | -2.1 | -1.9 | -2.0 | -2.1 | V |
| $\mathrm{V}_{\mathrm{RT}}-\mathrm{V}_{\mathrm{RB}}$ | Reference Voltage Range | 1.8 | 2.0 | 2.2 | 1.8 | 2.0 | 2.2 | V |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage Range | $\mathrm{V}_{\mathrm{BB}}$ | - | $\mathrm{V}_{\mathrm{RT}}$ | $\mathrm{V}_{\mathrm{RB}}$ | - | $V_{\text {RT }}$ | V |
| $T_{\text {A }}$ | Ambient Temperature, Still Air | 0 | - | 70 | - | - | - | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{c}}$ | Case Temperature | - | - | - | -55 | - | +125 | ${ }^{\circ} \mathrm{C}$ |

NOTE:

1. $V_{R T}$ must be more positive than $V_{R B}$ and the voltage reference differential must be within the specified range.

## CALIBRATION

The calibration of the IDT75C48 involves the setting of the 1st and 255th comparator thresholds to the desired voltages. This is done by varying the top and bottom voltages on the reference resistor chain, $\mathrm{V}_{\mathrm{RT}}$ and $\mathrm{V}_{\mathrm{RB}}$, to compensate for any internal offsets. Assuming a nominal 0 V to-2V reference range, apply -0.0039 V ( $1 / 2$ LSB from $O V$ ) to the analog input, continuously strobe the device and adjust $V_{\text {rt }}$ until the converter output toggles between the codes of 0 and 1 . To adjust the 255th comparator, apply -1.996 V ( $1 / 2$ LSB from -2 V ) to the analog input and adjust $\mathrm{V}_{\text {RB }}$ until the converter output toggles between the codes 254 and 255.

The offset errors are caused by the parasitic resistance between the package pins and the actual resistor chain on chip and are shown as R1 and R2 in the Functional Block Diagram. The offset errors, Eот and Eов are specified in the System Performance Table and indicate the degree of adjustment needed.

The previously described calibration scheme requires that both ends of the reference resistor chain be adjustable, i.e., be driven by operational amplifiers. A simpler method is to connect the top of the resistor chain. RT, to analog ground or OV and to adjust this end of the range with the input buffer offset control. The offset error at the bottom of the resistor chain results in a slight gain error, which can be compensated for by varying the voltage applied to RB. This is a preferred method for gain adjustment since it is not in the input signal path. See Figure 4 for a detailed circuit diagram of this method.

## TYPICAL INTERFACE

Figure 4 shows a typical application example for the IDT75C48. The analog input amplifier is a bipolar wideband operational amplifier those low impedance output directly drives the A/D Converter. The input buffer amplifier is configured with a gain of minus two which will convert a standard video input signal (1Vp-p) to the recommended 2 V converter input range. All five $\mathrm{V}_{\mathrm{IN}}$ pins are connected together as close to the package as possible and the input buffer feedback loop is closed at this point. Bipolar inputs, as well as the calibration of the reference top, are accomplished using the offset control. A band-gap reference is used to provide a stable voltage for both the offset and gain control. A variable capacitor in the input buffer feedback loop allows optimization of either the step or frequency response and may be replaced by a fixed value in the final version of the printed circuit board.

To ensure operation to the rated specifications, proper decoupling is needed. The bypass capacitors should be located close to the chip with the shortest lead length possible. Massive ground planes are recommended. If separate digital and analog ground planes are used, they should be connected together at one point close to the IDT75C48.

The bottom reference voltage, $\mathrm{V}_{\mathrm{AB}}$, is supplied by an inverting amplifier buffered by a PNP transistor. The transistor provides a low impedance source and is necessary to provide the current flowing through the resistor chain. The bottom reference voltage may be adjusted to cancel the gain error introduced by the offset voltage, EOB, as discussed in the calibration section.


Figure 4. Application Example


Figure 5. Mid-Point Adjust

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B
Plastic DIP
CERDIP ( 600 mil )
Leadless Chip Carrier

MHz

Standard Power

Flash A/D Converter

## DESCRIPTION:

The IDT75C58 is a 20 MegaSample per Second (MSPS), fully parallel, 8 -bit Flash Analog to Digital Converter. The wide input analog bandwidth of 7 MHz permits the conversion of analog input signals with full-power frequency components up to this limit with no input sample and hold. Low power consumption due to CEMOS ${ }^{\text {TM }}$ processing virtually eliminates thermal considerations. The IDT75C58 is available in 28-pin plastic and hermetic DIPs and a 28 -pin LCC.

The IDT75C58 consists of a reference voltage generator, 255 comparators, encoding and EDC (Error Detection and Correction) logic and an output data register. A single clock starts the conversion process and controls all internal operations. An additional comparator detects an Overflow condition ( $\mathrm{V}_{\mathrm{IN}}$ more positive than Full-Scale +1 LSB) and activates the OVFL output. This output, together with two output enable inputs ( $\overline{\mathrm{OE}}$ and OE2), allow the stacking of two IDT75C58s for 9 -bit resolution with no external components.

The IDT75C58 military Flash A/D Converters are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



## GENERAL INFORMATION

The IDT75C58 has four functional sections: a comparator array, a reference voltage generator, encoding logic with EDC and output logic. The comparator array compares the input signal with 256 reference voltages to produce an N - of - 256 code. This is sometimes called a "Thermometer" code because all of the comparators with their reference voltage less than the input signal will be "on" while those with their reference above the input will be "off".

The reference voltage generator consists of a string of precisely matched resistors which generate the 256 voltages needed by the comparators. The voltages at the ends of the resistor string set the maximum and minimum conversion range and are typically OV and -2 V , respectively.

Included in the encoding function is Error Detection and Correction logic which ensures that a corrupted Thermometer code is correctly encoded.

The output logic latches and holds the data constant between samples. The output timing is designed for an easy interface to external latches or memories using the same clock as the ADC.

## POWER

The IDT75C58 requires two power supply voltages, $V_{C C}$ and $\mathrm{V}_{\mathrm{EE}}$. Typically, $\mathrm{V}_{\mathrm{EE}}=-5.0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CC}}=+5.0 \mathrm{~V}$. Two separate grounds are provided, $A_{G N D}$ and $D_{G N D}$, the analog and digital grounds. The difference between $\mathrm{A}_{\mathrm{GND}}$ and $\mathrm{D}_{\mathrm{GND}}$ must not exceed $\pm 0.1 \mathrm{~V}$ and all power and ground pins must be connected.

## REFERENCE

The IDT75C58 converts analog input signals that are within the range of the reference ( $\mathrm{V}_{\mathrm{RB}} \leq \mathrm{V}_{\mathbb{I}} \leq \mathrm{V}_{\mathrm{RT}}$ ) into digital form. $\mathrm{V}_{\mathrm{RB}}$ (Reference Bottom) and $\mathrm{V}_{\text {RT }}$ (Reference Top) are applied across the reference resistor chain and both must be within the range of +0.1 V to -2.1 V . In addition, the voltage applied across the reference resistor chain ( $V_{R T}-V_{\text {RB }}$ ) must be between 1.8 V and 2.2V, with $\mathrm{V}_{\mathrm{R} T}$ more positive than $\mathrm{V}_{\mathrm{RB}}$. Nominally, $\mathrm{V}_{\mathrm{RT}}=0.0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{RB}}=-2.0 \mathrm{~V}$.

The IDT75C58 provides a midpoint tap, RM, which allows the converter to be adjusted for optimum linearity or a non-linear transfer function. Adjustment of RM is not necessary to meet the linearity specification. Figure 6 shows a circuit which will provide approximately $1 / 2$ LSB adjustment to the midpoint. The characteristic impedance of RM is about $170 \Omega$ and this node should be driven from a low impedance source. Any noise introduced at this point will couple directly into the resistor chain, seriously affecting performance.


```
            LCC
TOP VIEW
```

Due to the unavoidable coupling with the clock and the input signal, $\mathrm{R}_{\mathrm{T}}$ and $\mathrm{R}_{\mathrm{B}}$ should provide low $A C$ impedance to ground. For applications with a fixed reference, a bypass capacitor is recommended.

## CONTROL

Two function control pins, $\overline{\mathrm{OE}}$ and OE 2 control the outputs with the function shown in Table 1.

## CONVERT

The IDT75C58 begins a conversion with every rising edge of the convert signal, CONV. The analog input signal is sampled on the rising edge of CONV, while the outputs of the comparators are encoded on the falling edge. The next rising edge latches the encoder output which is presented on the output pins.

The input sample is taken within 15 ns of the rising edge of CONV. This is called tsro or the Sampling Time Offset. This delay varies by a few nanoseconds from part to part and as a function of temperature, but the short term uncertainty or jitter is less than 60ps. If the maximum CONV pulse width HIGH time (tpwh) is exceeded, the accuracy of the input sample may be impaired. The maximum CONV pulse width LOW time (tpwL) may be exceeded, but the digital output data for the sample taken by the previous rising edge of CONV will be meaningless. It is recommended that CONV be held LOW during longer periods of inactivity.

The digital output data is presented at $\mathrm{t}_{\mathrm{d}}$, the Digital Output Delay Time, after the next rising edge of CONV. Previous output data is held for the tro (Output Hold Time) after the rising edge of CONV to allow for non-critical timing in the external circuitry. This means that the data for sample $N$ is acquired while the converter is taking sample $\mathrm{N}+2$.

## ANALOG INPUT

The IDT75C58 uses strobed, auto-zeroing, latching comparators. For optimum performance, the source impedance of the analog driver must be less than 25月. All three analog input pins must be connected together as close to the package as possible. The input signal must remain within the range of $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ to prevent damage to the device.

If the analog input signal is within the reference voltage range, the output will be a binary number between 0 and 255 . An input signal below $\mathrm{V}_{\mathrm{RB}}$ will yield a full-scale (all outputs low) output while an input above $V_{\text {RT }}$ will cause an OVFL output.

| STEP | RANGE |  | OUTPUT | OVFL |
| :---: | :---: | :---: | :---: | :---: |
|  | $\begin{aligned} & -2.0000 \mathrm{~V} \text { FS } \\ & -7.8431 \mathrm{mV} / \text { Step } \end{aligned}$ | -2.0480V FS $-8.000 \mathrm{mV} /$ Step |  |  |
| 256 | 0.0000 V | 0.0000 V | 11111111 | 1 |
| 255 | -0.0078V | -0.0080V | 11111111 | 0 |
| 254 | -0.0156V | -0.0160V | 11111110 | 0 |
| : | : | : | : | - |
| 129 | -0.9961V | -1.0160V | 10000000 |  |
| 128 | -1.0039V | -1.0240V | 01111111 | 0 |
| 127 | -1.0118V | -1.0320V | 01111110 | 0 |
| : | : | , |  | : |
| 001 | -1.9921V | -2.0320V | 00000001 | 0 |
| 000 | -2.0000V | -2.0400V | 00000000 | 0 |

Figure 1. Output Coding


Figure 2. Timing Diagram


Figure 3. Output, Enable/Disable Timing

| $\overline{\mathrm{OE1}}$ | OE2 | $\mathrm{D}_{0}-\mathrm{D}_{7}$ | OVFL |
| :---: | :---: | :--- | :--- |
| 0 | 1 | Valid | Valid |
| 1 | 1 | High $Z$ | Valid |
| X | 0 | High $Z$ | High $Z$ |

Table 1. Function Control

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :---: | :---: | :---: | :---: |
| POWER SUPPLY |  |  |  |
| $V_{\text {cc }}$ | Measured to $\mathrm{D}_{\mathrm{GND}}$ | -0.5 to +7.0 | V |
| $\mathrm{V}_{\mathrm{EE}}$ | Measured to $\mathrm{A}_{\text {GND }}$ | -0.5 to -7.0 | $V$ |
| $\mathrm{A}_{\text {GND }}$ | Measured to $\mathrm{D}_{\mathrm{GND}}$ | -0.5 to +0.5 | V |
| INPUT VOLTAGE |  |  |  |
| CONV, $\overline{O E 1}$, OE2 | Measured to $\mathrm{D}_{\mathrm{GND}}$ | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5$ | V |
| $\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}$ | Measured to $\mathrm{A}_{\text {GND }}$ | $V_{C C}$ to $V_{E E}$ | V |
| $\mathrm{V}_{\mathrm{RT}}$ | Measured to $\mathrm{V}_{\mathrm{RB}}$ | -2.2 to +2.2 | V |
| OUTPUT |  |  |  |
| Applied Voltage ${ }^{(2)}$ | Measured to $\mathrm{D}_{\mathrm{GND}}$ | -0.5 to $V_{\text {cc }}+0.5$ | V |
| Applied Current ${ }^{(2,3,4)}$ | Externally forced | -3.0 to +6.0 | mA |
| Short Circuit Duration | Single output High to $\mathrm{D}_{\text {GND }}$ | 1.0 | S |
| TEMPERATURE |  |  |  |
| Operating, Ambient | Military | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
|  | Commercial | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage | Military | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
|  | Commercial | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affectreliability. Absolute Maximum Ratings are limiting values applied individually while all other parameters are within specified operating conditions. Functional operation under any of these conditions is NOT implied.
2. Applied voltage must be current limited to specified range.
3. Forcing voltage must be limited to specified range.
4. Current is specified as conventional current when flowing into the device.

## AC ELECTRICAL CHARACTERISTICS

Specifications over the Recommended Operating Conditions unless otherwise stated.

| SYMBOL | PARAMETER | TEST CONDITIONS | TEMPERATURE RANGE |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COMMERCIAL |  | MILITARY |  |  |
|  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| $\mathrm{F}_{\mathrm{S}}$ | Max. Conversion Rate | $\mathrm{V}_{\text {CC }}=$ Min. $\mathrm{V}_{\text {EE }}=$ Min. | 20 | - | 20 | - | MSPS |
| $\mathrm{t}_{\text {STO }}$ | Sampling Time Offset | $V_{C C}=$ Min.,$V_{E E}=$ Min. | 0 | 10 | 0 | 15 | ns |
| $t_{D}$ | Digital Output Delay | $\mathrm{V}_{\mathrm{CC}}=$ Min. $\mathrm{V}_{\text {EE }}=$ Min., Load 1 | - | 30 | - | 35 | ns |
| $\mathrm{t}_{\mathrm{HO}}$ | Digital Output Hold Time | $\mathrm{V}_{\text {CC }}=$ Max. $\mathrm{V}^{\text {E }}$ E $=$ Max., Load 1 | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{Hz}}$ | Output Disable Time from HIGH | $\mathrm{V}_{\text {CC }}=$ Min., $\mathrm{V}_{\text {EE }}=$ Min., Load 1 | - | - | - | - | ns |
| tz | Output Disable Time from LOW | $\mathrm{V}_{\mathrm{CC}}=$ Min. $\mathrm{V}_{\text {EE }}=$ Min., Load 1 | - | - | - | - | ns |
| $\mathrm{t}_{\mathrm{ZH}}$ | Output Enable Time to HIGH | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{V}_{\text {EE }}=$ Min., Load 1 | - | - | - | - | ns |
| $\mathrm{t}_{\mathrm{ZL}}$ | Output Enable Time to LOW | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{V}_{\text {EE }}=$ Min., Load 1 | - | - | - | - | ns |

## DC ELECTRICAL CHARACTERISTICS

Specifications over the Recommended Operating Conditions unless otherwise stated.

| SYMBOL | PARAMETER | TEST CONDITIONS | TEMPERATURE RANGE |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COMMERCIAL |  | MILITARY |  |  |
|  |  |  | min. | MAX. | MIN. | MAX. |  |
| Icc | Positive Supply Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {., static }}{ }^{(1)}$ |  | 70 |  | 80 | mA |
| $\mathrm{I}_{\text {EE }}$ | Negative Supply Current | $\mathrm{V}_{\text {EE }}=$ Max., static ${ }^{(1)}$ | - | -35 | - | -35 | mA |
| $\mathrm{I}_{\text {REF }}$ | Reference Current ( $\mathrm{R}_{\mathrm{T}}$ to $\mathrm{R}_{B}$ ) | $\mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}=\mathrm{NOM}$ | - | 9 |  | 10 | mA |
| $\mathrm{R}_{\text {REF }}$ | Reference Resistance ( $\mathrm{R}_{\mathrm{T}}$ to $\mathrm{R}_{B}$ ) | $\mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}=\mathrm{NOM}$ | 250 | - | 220 | - | Ohm |
| $\mathrm{R}_{\text {IN }}$ | Equiv. Input Resistance | $\mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}=\mathrm{NOM}, \mathrm{V}_{\mathrm{IN}}=\mathrm{VRB}$ | 100 | - | 100 | - | KOhm |
| $\mathrm{Cl}_{\text {IN }}$ | Equiv. Input Capacitance | $\mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}=\mathrm{NOM}, \mathrm{V}_{\mathrm{IN}}=\mathrm{VRB}$ | - | 50 | - | 50 | pF |
| $\mathrm{I}_{\text {CB }}$ | Input Const. Bias Current | $\mathrm{V}_{\mathrm{EE}}=$ Max. | - | 10 | - | 10 | $\mu \mathrm{A}$ |
| $1 / 1$ | Input Current Logic LOW | $V_{\mathrm{CC}}=M a x ., V_{\mathrm{IH}}=0.5 \mathrm{~V}$ <br> CONV, NMINV, NLINV | - | $\pm 25$ | - | $\pm 25$ | $\mu \mathrm{A}$ |
| $\mathrm{IH}^{\text {H }}$ | Input Current, Logic HIGH | $\mathrm{V}_{C C}=$ Max., $\mathrm{V}_{\mathrm{IL}}=2.4 \mathrm{~V}$ | - | $\pm 25$ | - | $\pm 25$ | $\mu \mathrm{A}$ |
| 1 | Input Current, Max. Input Voltage | $V_{C C}=$ Max., $V_{1}=V_{c c}$ | - | 50 | - | 50 | $\mu \mathrm{A}$ |
| V OL | Output Voltage, Logic LOW | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OL}}=4.0 \mathrm{~mA}$ | - | 0.5 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Voltage, Logic HIGH | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{IOH}=-2.0 \mathrm{~mA}$ | 2.4 |  | 2.4 | - | V |
| loz | Output High 2 Current | $\mathrm{V}_{\mathrm{CC}}=$ Max. | - | - | - | - | $\mu \mathrm{A}$ |
| $\mathrm{C}_{1}$ | Digital Input Capacitance | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{F}=1 \mathrm{MHz}$ | - | 15 | - | 15 | pF |
| $\mathrm{C}_{0}$ | Digital Output Capacitance | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{F}=1 \mathrm{MHz}$ | - | 20 | - | 20 | pF |

## NOTE:

1. Worst case, all digital inputs and outputs LOW.

## SYSTEM PERFORMANCE

Specifications over the Recommended Operating Conditions unless otherwise stated.

| SYMBOL | PARAMETER | TEST CONDITIONS | TEMPERATURE RANGE |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | COMMERCIAL |  | MILITARY |  |  |
|  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| $\mathrm{E}_{\mathrm{LI}}$ | Linearity Error, Integral | $\mathrm{V}_{\mathrm{RT}}, \mathrm{V}_{\mathrm{RB}}=\mathrm{NOM}$ | - | 0.2 | - | 0.2 | \%FS |
| $E_{L D}$ | Linearity Error, Differential | $V_{R T}, V_{\text {RB }}=N O M$ | - | 0.2 | - | 0.2 | \%FS |
| $\mathrm{C}_{\text {S }}$ | Code Size |  | 25 | 175 | 25 | 175 | \%NOM |
| $E_{\text {OT }}$ | Offset Error, Top | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {RT }}$ | - | 45 | - | 45 | mV |
| $\mathrm{E}_{\text {OB }}$ | Offset Error, Bottom | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {RB }}$ | - | -30 | - | -30 | mV |
| $\mathrm{T}_{\mathrm{CO}}$ | Offset Error, Temperature Coefficient | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {RB }}$ | - | $\pm 20$ | - | $\pm 20$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{B}_{\mathrm{w}}$ | Bandwidth, Full Power Input |  | 7 | - | 5 | - | MHz |
| $\mathrm{T}_{\text {TR }}$ | Transient Response, Full Scale |  | - | 20 | - | 20 | ns |
| SNR | Signal to Noise Ratio | 20MSPS Conversion Rate, 10 MHz Bandwidth |  |  |  |  |  |
|  | Peak Signal /RMS Noise | 1.248 MHz Input <br> 2.438 MHz Input | $\begin{aligned} & 54 \\ & 53 \end{aligned}$ | - | $\begin{aligned} & 53 \\ & 52 \end{aligned}$ | - | dB |
|  | RMS Signal/RMS Noise | 1.248 MHz Input <br> 2.438 MHz Input | $\begin{aligned} & 45 \\ & 44 \end{aligned}$ | - | $\begin{aligned} & 44 \\ & 43 \end{aligned}$ | - | dB |
| $E_{\text {AP }}$ | Aperture Error |  | - | 60 | - | 60 | ps |
| DP | Differential Phase Error | $\mathrm{F}_{\mathrm{S}}=4 \times \mathrm{NTSC}$ | - | 1 | - | 1 | Degree |
| DG | Differential Gain Error | $\mathrm{F}_{\mathrm{S}}=4 \times \mathrm{NTSC}$ | - | 2 | - | 2 | \% |
| NPR | Noise Power Ratio | DC to 8 MHz White Noise Bandwidth 4 Sigma Loading 1.248 MHz Slot 20MSPS Conversion Rate | 36.5 | - | 36.5 | - | dB |

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | TEMPERATURE RANGE |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | COMMERCIAL |  |  | MILITARY |  |  |  |
|  |  | MIN. | NOM | MAX. | MIN. | NOM | MAX. |  |
| $\mathrm{V}_{C C}$ | Positive Power Supply | 4.75 | 5.0 | 5.25 | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{EE}}$ | Negative Power Supply | -4.75 | -5.0 | -5.5 | -4.5 | -5.0 | -5.5 | V |
| $\mathrm{V}_{\text {AGND }}$ | Analog Ground Voltage (ref D ${ }_{\text {GND }}$ ) | -0.1 | 0 | +0.1 | -0.1 | 0 | +0.1 | V |
| $t_{\text {PWL }}$ | CONV, Pulse Width LOW | 18 | - | 100,000 | 18 | - | 100,000 | ns |
| $\mathrm{t}_{\text {pWH }}$ | CONV, Pulse Width HIGH | 22 | - | 20,000 | 22 | - | 20,000 | ns |
| $\mathrm{V}_{\text {th }}$ | Input Voltage, Logic LOW | -0.5 | - | 0.8 | -0.5 | - | 0.8 | V |
| $\mathrm{V}_{\mathrm{iH}}$ | Input Voltage, Logic HIGH | 2.0 | - | $\mathrm{V}_{C C}+.1$ | 2.0 | - | $\mathrm{V}_{\mathrm{CC}}+.1$ | V |
| loL | Output Current, Logic LOW | - | - | 4.0 | - | - | 4.0 | mA |
| $\mathrm{I}_{\mathrm{OH}}$ | Output Current, Logic HIGH | - | - | -400 | - | - | -400 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {RT }}$ | Most Positive Reference Voltage ${ }^{(1)}$ | -0.1 | 0 | +0.1 | -0.1 | 0 | +0.1 | V |
| $\mathrm{V}_{\mathrm{RB}}$ | Most Negative Reference Voltage ${ }^{(1)}$ | -1.9 | -2.0 | -2.1 | -1.9 | -2.0 | -2.1 | V |
| $V_{\text {RT }}-V_{\text {RB }}$ | Reference Voltage Range | 1.8 | 2.0 | 2.2 | 1.8 | 2.0 | 2.2 | V |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage Range | $\mathrm{V}_{\text {RB }}$ | - | $\mathrm{V}_{\text {RT }}$ | $\mathrm{V}_{\mathrm{RB}}$ | - | $\mathrm{V}_{\text {RT }}$ | V |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient Temperature, Still Air | 0 | - | 70 | - | - | - | ${ }^{\circ} \mathrm{C}$ |
| $T_{c}$ | Case Temperature | - | - | - | -55 | - | +125 | ${ }^{\circ} \mathrm{C}$ |

NOTE:

1. $V_{R T}$ must be more positive than $V_{R B}$ and the voltage reference differential must be within the specified range.

## CALIBRATION

The calibration of the IDT75C58 involves the setting of the 1st and 255th comparator thresholds to the desired voltages. This is done by varying the top and bottom voltages on the reference resistor chain, $\mathrm{V}_{\mathrm{Rt}}$ and $\mathrm{V}_{\mathrm{RB}}$, to compensate for any internal offsets. Assuming a nominal 0 V to- 2 V reference range, apply $-0.0039 \mathrm{~V}(1 / 2$ LSB from OV) to the analog input, continuously strobe the device and adjust $V_{\text {RT }}$ until the OVFL output toggles between 0 and 1. To adjust the 256 th comparator, apply -1.996 V ( $1 / 2$ LSB from -2 V ) to the analog input and adjust $\mathrm{V}_{\text {RB }}$ until the converter output toggles between the codes 0 and 1.

The offset errors are caused by the parasitic resistance between the package pins and the actual resistor chain on-chip and are shown as R1 and R2 in the Functional Block Diagram. The offset errors, EOT and EOB, are specified in the System Performance Table and indicate the degree of adjustment needed.

The previously described calibration scheme requires that both ends of the reference resistor chain be adjustable, i.e. be driven by operational amplifiers. A simpler method is to connect the top of the resistor chain, $\mathrm{R}_{\mathrm{T}}$, to analog ground or OV and to adjust this end of the range with the input buffer offset control. The offset error at the bottom of the resistor chain results in a slight gain error which can be compensated for by varying the voltage applied to $\mathrm{R}_{\mathrm{B}}$. This is a preferred method for gain adjustment since it is not in the input signal path. See Figure 5 for a detailed circuit diagram of this method.

## TYPICAL INTERFACE

Figure 5 shows a typical application example for the IDT75C58. The analog input amplifier is a bipolar wideband operational amplifier whose low impedance output directly drives the A/D Converter. The input buffer amplifier is configured with a gain of minus two which will convert a standard video input signal (1Vp-p) to the recommended 2 V converter input range. Both $\mathrm{V}_{\text {IN }}$ pins are connected together as close to the package as possible and the input buffer feedback loop is closed at this point. Bipolar inputs, as well as the calibration of the reference top, are accomplished using the offset control. A band-gap reference is used to provide a stable voltage for both the offset and gain control. A variable capacitor in the input buffer feedback loop allows optimization of either the step or frequency response and may be replaced by a fixed value in the final version of the printed circuit board.

To ensure operation to the rated specifications, proper decoupling is needed. The bypass capacitors should be located close to the chip with the shortest lead length possible. Massive ground planes are recommended. If separate digital and ground planes are used, they should be connected together at one point close to the IDT75C48.

The bottom reference voltage, $\mathrm{V}_{\mathrm{RB}}$, is supplied by an inverting amplifier buffered by a PNP transistor. The transistor provides a low impedance source and is necessary to provide the current flowing through the resistor chain. The bottom reference voltage may be adjusted to cancel the gain error introduced by the offset voltage, $\mathrm{E}_{\mathrm{OB}}$, as discussed in the calibration section.


Figure 5. Application Example


Figure 6. MId-Point Adjust


Figure 7. SImplifled 9-Bit Application

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B
CERDIP ( 600 mil )
LCC ( 450 mil square)

MHz

Standard Power

Flash A/D Converter

## FEATURES:

- 20 MSPS conversion rate
- 8-bit resolution
- $1 / 2$ LSB linearity
- Low power consumption: 750 mW
- 24-pin, 600 mil DIP footprint
- Input bandwidth $>7 \mathrm{MHz}$, no sample and hold required
- On-board voltage reference and analog input buffer
- TTL-compatible inputs and outputs
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Modules available with the semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT75M48 is a 20 MegaSample per Second (MSPS), fully parallel Flash Analog to Digital Converter subsystem. Contained within the module is the IDT75C48 Flash ADC and all the peripheral components needed to make a fully functional converter. Careful attention has been paid to the substrate layout and power supply bypassing to ensure the highest performance.

The IDT75M48 is built using LCC packages mounted on a multilayer ceramic substrate using IDT's high-reliability vapor phase solder reflow process.

The IDT75M48 military ADC module is available with semiconductor components manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.


## FEATURES:

- 20 MSPS conversion rate
- 9-bit resolution
- $1 / 2$ LSB linearity
- Low power consumption: 950 mW
- 24-pin, 600 mil DIP footprint
- Input bandwidth $>7 \mathrm{MHz}$
- On-board voltage reference and analog input buffer
- TTL-compatible inputs and outputs
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Modules available with semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT75M49 is a 9-bit, 20 MegaSample per Second (MSPS), fully parallel Flash Analog to Digital Converter subsystem. Contained within the module are two IDT75C58 Flash ADCs and all the peripheral components needed to make a fully functional 9-bit converter. Careful attention has been paid to the substrate layout and power supply bypassing to ensure the highest performance.

The IDT75M49 is built using LCC packages mounted on a multilayer ceramic substrate using IDT's high-reliability vapor phase solder reflow process.

The IDT75M49 military ADC module is available with the semiconductor components manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## Product Selector and Cross Reference Cuides

## Technology/Gapablities

Quality and Reliability
Static RAMIS
Dual-Por RAMs
FIFO Memories
Digital Signal Processing (DSP)
Bit-Slice Microprocessor Devices (MICROSLICE ${ }^{\text {TM }}$ ) and EDC
Reduced Instruction Set Computer (RISC) Processors
Logic Devices
Data Conversion
E² PROMS-Electrically Erasable Programmable Read Only Memories

Subsystems Modules
Application and Technical Notes
Package Diagram Outines

## ELECTRICALLY ERASABLE PROGRAMMABLE READ ONLY MEMORIES

An Electrically Erasable ( $\mathrm{E}^{2}$ ) CEMOS technology has been developed to produce high-performance, programmable, nonvolatile devices that include $E^{2}$ PROMs. In memory products, it is IDT's intent to develop $E^{2}$ PROMs that mimic SRAM performance. IDT E ${ }^{2}$ products will closely follow IDT SRAM innovations in speed, density and application specific features. Products include JEDEC pin-function compatible $E^{2}$ PROMs, $E^{2}$ PROMs with serial accessi-
bility and registers, and high density $\mathrm{E}^{2}$ PROM modules. IDT nonvolatile products utilize the industry standard floating gate thin oxide technology and are fully tested to meet endurance and data retention specifications.

IDT $E^{2}$ PROMs are designed for military and commercial temperature applications. Radiation tolerant and radiation enhanced $E^{2}$ PROMs will also be available.

## TABLE OF CONTENTS

CONTENTS PAGE
EEPROMs - Electrically Erasable Programmable Read Only Memories
IDT78C16A 16K ( $2 \mathrm{~K} \times 8$ ) EEPROM ..... 12-1
IDT78C18A 16K (2K x 8) EEPROM w/SPC (14-154) ..... 12-10
IDT78M64 $8 \mathrm{~K} \times 8$ EEPROM Module ..... 12-22
IDT78C64A 64K ( $8 \mathrm{~K} \times 8$ ) EEPROM ..... 12-30
IDT78C464A $64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) Registered EEPROM ..... 12-32
IDT78C564A $\quad 64 \mathrm{~K}(8 \mathrm{~K} \times 8$ ) Registered EEPROM w/SPC (14-154) ..... 12-34
IDT78C256A 256K (32K x 8) EEPROM ..... 12-36
IDT78C4256A $256 \mathrm{~K}(32 \mathrm{~K} \times 8$ ) Registered EEPROM ..... 12-38
IDT78C5256A 256K (32K x 8) Registered EEPROM w/SPC (14-154) ..... 12-40

## FEATURES:

- 5 volt only operation
- Fast access times
- Military: 75ns (max.)
- Commercial: 70ns (max.)
- On-chip timer
- Automatic byte erase before write
- Byte write 10ms max.
- $\overline{\text { DATA }}$ Polling-detection of write cycle completion
- Low-power CEMOS ${ }^{\text {TM }}$ technology
- 125mA active current
-0.9 mA standby current (full CMOS)
- Data protection circuitry (Vcc lockout for $\mathrm{V}_{\mathrm{cc}}<3.8 \mathrm{~V}$ ) provides data integrity on power up/power down
- Minimum endurance of 10,000 write cycles per byte
- Endurance failure rate < 0.1\% per 1000 cycles
- JEDEC approved byte-wide pinout
- 24-pin THINDIP ( 300 mil.), 24-pin DIP ( 600 mil.) and $32-$ pin LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT78C16A is a 5 volt only $2 \mathrm{~K} \times 8$ Electrically Erasable Programmable Read-Only Memory (EEPROM). This high-speed CEMOS ${ }^{\text {TM }}$ EEPROM is written on a byte basis and provides 16,384 bits of non-volatile data storage (data retention in excess of 100 years). Its fast read access time allows zero wait state read cycles with high-performance microprocessors.

Writing is simplified by an internal charge-pump and timer circuit which eliminates the need for special external programming voltage and write pulse shaping circuits. Byte erase before write occurs automatically and input buffers, latches and internal timer free the host system for other tasks during the write cycle. A $\overline{\text { DATA }}$ Polling mode provides a method for determining write cycle completion. The IDT78C16A also contains a dual voltage detection logic circuit which allows the device to be used in older applications which incorporate external programming circuits.

The IDT78C16A is function- and pinout-compatible with the IDT6116, 2K $\times 8$ static RAM. It is ideal for systems requiring nonvolatility and in-system data modifications.

Military grade product is manufactured in compliance to the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



PIN NAMES

| $A_{0}-A_{3}$ | Addresses-Column |
| :--- | :--- |
| $A_{4}-A_{10}$ | Addresses-Row |
| $\overline{C E}$ | Chip Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $1 / O_{0}-1 / O_{7}$ | Data Input $\left(I_{0}-I_{7}\right)$ during write; <br> Data Output $\left(O_{0}-O_{7}\right)$ during read |
| $V_{C C}$ | Power |
| $G N D$ | Ground |

## DEVICE OPERATIONAL MODE ${ }^{(1)}$

| MODE | PIN |  |  | $1 / O_{0}-1 / O_{7}$ |
| :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathrm{CE}}$ | $\overline{\mathrm{OE}}$ | $\overline{\text { WE }}$ |  |
| Read | $V_{\text {LL }}$ | $\mathrm{V}_{11}$ | $\mathrm{V}_{\mathrm{H}}$ | Dataout ( $\mathrm{O}_{0}-\mathrm{O}_{7}$ ) |
| Byte Write | $\mathrm{V}_{1}$ | $\mathrm{V}_{1 \mathrm{H}}$ | $\mathrm{V}_{\text {LL }}$ | Data $_{1 \mathrm{~N}}\left(\mathrm{l}_{0}-\mathrm{I}_{7}\right)$ |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | Don't Care | Don't Care | High Z |
| Write Inhibit | Don't Care | $\mathrm{V}_{\mathrm{IL}}$ | Don't Care | High Z |
|  | Don't Care | Don't Care | $\mathrm{V}_{\mathrm{H}}$ | High Z |

NOTE:

1. All control inputs are TTL-compatible.

## READ MODE

Chip Enable ( $\overline{\mathrm{CE}}$ ) and Output Enable ( $\overline{\mathrm{OE}}$ ) must be logically active in order for data to be available at the outputs. After a selected byte address is stable, $\overline{C E}$ is taken to a TLL LOW (enabling chip). The Write Enable (WE) pin should remain deselected (TL HIGH) during the entire read cycle. Data is gated from the device outputs by selecting the $\overline{O E}$ pin (TTL LOW).

## WRITE MODE

The IDT78C16A is programmed electrically in-circuit and does not require any external latching, erasing or timing. Writing to the IDT78C16A is as easy as writing to a static RAM. When a write cycle is initiated, the device automatically latches the address, data and control signals as it begins its write operation.

A write cycle is initiated when both $\overline{C E}$ and $\overline{W E}$ are LOW and $\overline{O E}$ is HIGH. The IDT78C16A supports both a CE and WE controlled write cycle. All inputs, except for data, are latched on the falling edge of either $\overline{C E}$ or WE, whichever occurs last. Data is then latched in by the rising edge of either $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$, whichever occurred first. An automatic byte erase of the existing data at the addressed location is performed before the new data byte is written. Once initiated, a byte write operation will automatically proceed to completion within 10 ms .

## STANDBY MODE

The IDT78C16A features a standby mode which reduces the maximum active current from 125 mA to 20 mA for TTL levels and to 0.9 mA for CMOS levels. With $\overline{\mathrm{CE}} \geq \mathrm{V}_{\mathbb{H}}$ all outputs are in the high impedance state.

## DATA PROTECTION

Nonvolatile data is protected from inadvertent writes in the following manner:

## Power Up/Down

On-chip circuitry provides protection against false write during Vcc power up/down. The IDT78C16A features an internal sensing circuit that disables the internal programming circuit if $\mathrm{V}_{\mathrm{cc}}<3.8 \mathrm{~V}$. This prevents input signals at $\overline{\mathrm{CE}}, \overline{\mathrm{WE}}$ and $\overline{\mathrm{OE}}$ from triggering a write cycle during a $V_{c c}$ power up/down event.

## Noise Protection

The IDT78C16A will typically reject write pulses that are less than 15 ns. This prevents spurious noise from initiating a write cycle.

## Write Inhibit

Holding either $\overline{O E}$ LOW, $\overline{\text { WE }}$ HIGH or $\overline{C E}$ HIGH during a poweron and power-off, will inhibit inadvertent writes.

## $\overline{\text { DATA }}$ Polling

The IDT78C16A has a maximum write cycle time of 10 ms ; a write will always be completed in less than the maximum cycle time. Write cycle completion is readily determined via a simple software routine (DATA Polling) that performs a read operation while the device is in an automatic write mode. If a read command (addressed to the last byte written) is given while the IDT78C16A is still writing, the inverse of the most significant bit ( $/ \mathrm{O}_{7}$ pin) of the last byte written will be present. True data is not released until the write cycle is completed. Thus, a DATA polling monitor of the output (or periodic read of the last written byte) for true data can be used to detect early completion of a write cycle.

## ENDURANCE

IDT's EEPROM technology employs the Fowler-Nordheim method of tunneling across a thin oxide. IDT78C16A EEPROMs are designed and tested for applications requiring extended endurance.

The endurance failure mechanism associated with EEPROMs results from the charge trapping in the thin tunneling dielectric. This failure is a function of the number of write cycles that each byte in the part has experienced. Trapped charges accumulate slowly with each write cycle, eventually becoming large enough to prevent reliable writing to the bit cell. Since some bits may be more sensitive than others, an endurance failure is typically a single bit failure (i.e. a failure of a single bit to properly write or retain data).

To test for endurance, sample devices are written 10,000 times at every byte location and checked for data retention capability. IDT's tests ensure that shipped devices will write a minimum of 10,000 times (at every byte location) with a maximum failure rate of $1 \%$. This means that up to $1 \%$ of a sample of devices will fail to write or retain data after being written to 10,000 times. Those devices that do fail typically have a single bit(s) that fails to retain data after being written.

For more detailed information please refer to the IDT Reliability Report on Endurance.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## ENDURANCE

| PARAMETER | VALUE | UNIT |
| :---: | :---: | :---: |
| Minimum Endurance | 10,000 | Cycles/Byte |

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | 3.5 | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | -0.3 | 0.4 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{W}}$ | Write Inhibit | 3.8 | - | - | V |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

Following Conditions Apply Unless Otherwise Specified

| $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ (Commercial) |
| :--- | :--- |
| $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ (Military) |
| $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |

$\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\|\mathrm{LL}\|$ | Input Leakage Current | $V_{C C}=M a x ., V_{\text {IN }}=G N D$ to $V_{C C}$ | - | 10 | $\mu \mathrm{A}$ |
| 1 Lol | Output Leakage Current | $\begin{aligned} & \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{H}} \text { or } \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{H}}, \\ & \mathrm{~V}_{1 / \mathrm{O}}=\mathrm{GND}, \end{aligned}$ | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{lCO}_{1}$ | Operating Power Supply Current $V_{\mathrm{CC}}=$ Max., $\mathrm{f}=0$ | $\begin{aligned} & \overline{\mathrm{CE}}=\mathrm{V}_{1 \mathrm{~L}} \\ & \mathrm{I}_{1 / \mathrm{O}}=0 \mathrm{~mA} \end{aligned}$ | - | 125 | mA |
| $\mathrm{I}_{\text {cc2 }}$ | Dynamic Operating Current $V_{C C}=M a x ., f=f_{\text {MAX }}$ | $\begin{aligned} & \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{LL}} \\ & \mathrm{I}_{\mathrm{U}, \mathrm{O}}=0 \mathrm{~mA} \end{aligned}$ | - | 125 | mA |
| $\mathrm{I}_{\mathrm{SB}}$ | Standby Power Supply Current (TLL Level) | $\begin{aligned} & \overline{C E} \geq V_{H}, V_{C C}=M a x ., ~^{I_{I O}}=0 \mathrm{~mA} \\ & V_{\text {IN }} \geq V_{\mathrm{IH}} \text { or } 0 \leq V_{I N} \leq V_{\mathrm{IL}} \end{aligned}$ | - | 20 | mA |
| $\mathrm{l}_{\text {SB } 1}$ | Full Standby Power Supply Current (CMOS Level) | $\begin{aligned} & \overline{\mathrm{CE}} \geq V_{\mathrm{HC}}, V_{\mathrm{CC}}=M a x ., I_{I O}=0 \mathrm{~mA} \\ & V_{I N} \geq V_{C C}-0.2 \mathrm{or} 0 \leq V_{I N} \leq 0.2 \mathrm{~V} \end{aligned}$ | - | 0.9 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $V_{C C}=$ Min., $I_{\text {OL }}=8 \mathrm{~mA}$ | - | 0.4 | v |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA}$ | 2.4 | - | V |

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5.0 \mathrm{~V} \pm 10 \%, C_{L}=30 \mathrm{pF}, 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | COMMERCIAL $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { 78C16A70 } \\ & \text { MIN. } \quad \text { MAX. } \end{aligned}$ |  | $\begin{aligned} & \text { 78C16A90/100 } \\ & \text { MIN. } \end{aligned}$ |  | $\begin{aligned} & 78 \mathrm{C} 16 \mathrm{~A} 120 \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & \text { 78C16A150 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & \hline \text { 78C16A200 } \\ & \text { MIN. MAX. } \\ & \hline \end{aligned}$ |  |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {cte }}$ | Chip Enable Access Time | - | 70 | - | 90/100 | - | 120 | - | 150 | - | 200 | ns |
| $\mathrm{t}_{\text {AA }}$ | Address Access Time | - | 70 | - | 90/100 | - | 120 | - | 150 | - | 200 | ns |
| ${ }^{\text {toE }}$ | Output Enable to Output Valid | - | 50 | - | 60/65 | - | 70 | - | 70 | - | 70 | ns |
| ${ }_{\text {ctz }}$ | Chip Enable to Output in Low $Z^{(1)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {OLz }}$ | Output Enable to Output in Low $\mathbf{Z}^{(1)}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Chip Disable to Output in High $Z^{(1)}$ | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | ns |
| ${ }^{\text {tohz }}$ | Output Disable to Output in High $\mathbf{Z}^{(1)}$ | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | ns |
| ${ }^{\text {OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTE:

1. This parameter is guaranteed but not tested.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF},-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | MILITARY $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { 78C16A75 } \\ & \text { MIN. MAX. } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { 78C16A90/100 } \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{gathered} \text { 78C16A120/150 } \\ \text { MIN. MAX. } \end{gathered}$ | $\begin{aligned} & \text { 78C16A200/250 } \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{gathered} \hline 78 C 16 A 300 / 350 \\ \text { MIN. MAX. } \end{gathered}$ |  |
| READ CYCLE |  |  |  |  |  |  |  |
| ${ }^{\text {t }}$ CE | Chip Enable Access Time | 75 | 90/100 | - 120/150 | - 200/250 | - 300/350 | ns |
| $t_{\text {AA }}$ | Address Access Time | 75 | 90/100 | 120/50 | 200/250 | 300/350 | ns |
| ${ }^{\text {t }}$ OE | Output Enable to Output Valid | 50 | 60/65 | 70 | 70 | 70 | ns |
| ${ }_{\text {t }}^{\text {czz }}$ | Chip Enable to Output in Low $\mathrm{Z}^{(1)}$ | 5 | 5 | 5 | 5 | 5 | ns |
| ${ }^{\text {OLZ }}$ | Output Enable to Output in Low $\mathbf{Z}^{(1)}$ | 5 | 5 | 5 | 5 | 5 | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Chip Disable to Output in High $\mathbf{Z}^{(1)}$ | $0 \quad 30$ | $0 \quad 30$ | 030 | $0 \quad 30$ | $0 \quad 30$ | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ | Output Disable to Output in High $Z^{(1)}$ | 030 | 0 30 | 030 | 030 | $0 \quad 30$ | ns |
| ${ }^{\text {tor }}$ | Output Hold from Address Change | 5 | 5 | 5 | 5 | 5 | ns |

## NOTE:

1. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


NOTE:

1. $\overline{W E}$ is HIGH for Read Cycle.

TIMING WAVEFORM OF READ CYCLE NO. $2^{(1)}$


NOTE:

1. $\overline{W E}$ is $H I G H ; \overline{C E}=V_{i L} ; \overline{O E}=V_{l}$

TIMING WAVEFORM OF READ CYCLE NO. $3^{(1)}$


NOTE:

1. $\overline{\mathrm{WE}}$ is $\mathrm{HIGH} ; \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{L}}$; address valid prior to or coincident with $\overline{\mathrm{CE}}$ transition LOW.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges; $C_{L}=30 \mathrm{pF}$ )

| SYMBOL | PARAMETER | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |
| $\mathrm{t}_{\text {AS }}$ | Address Set-up Time | 5 | - | ns |
| $t_{\text {AH }}$ | Address Hold Time | 50 | - | ns |
| $\mathrm{t}_{\text {DS }}$ | Data Set-up Time | 20 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold from Write Time | 15 | - | ns |
| $\mathrm{t}_{\text {OES }}$ | Output Enable Set-up Time | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OEH}}$ | Chip Enable Hold from Write Time | 15 | - | ns |
| $\mathrm{t}_{\text {ces }}$ | Chip Enable Set-up Time | 0 | - | ns |
| $\mathrm{t}_{\text {ceH }}$ | Chip Enable Hold Time | 0 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 50 | - | ns |
| $\mathrm{t}_{\text {wB }}$ | Byte Write Cycle | - | 10 | ms |
| $\mathrm{t}_{\text {DBV }}$ | $\overline{\text { DATA }}$ Polling to $\overline{\text { DATA }}$ Valid | - | toe |  |
| $\mathrm{t}_{\text {WH }}$ | Write Hold Time | 15 | - | ns |
| $t_{\text {DP }}$ | End of Write Pulse to DATA Polling | 15 | - | ns |
| $\mathrm{t}_{\text {WES }}$ | Write Enable Set-up Time | 0 | - | ns |
| $t_{\text {WEH }}$ | Write Enable Hold Time | 0 | - | ns |
| $t_{\text {DV }}$ | Data Valid Time ${ }^{(1,2)}$ | - | 1 | $\mu \mathrm{s}$ |

NOTES:

1. Data must be valid within $1 \mu \mathrm{~s}$ maximum and must remain valid if $\mathrm{t}_{\mathrm{WP}}$ is longer than $1 \mu \mathrm{~s}$.
2. This parameter is guaranteed but not tested

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ss |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |

TIMING WAVEFORM OF WRITE CYCLE NO. 1, $\overline{\text { WE }}$ CONTROLLED


TIMING WAVEFORM OF WRITE CYCLE NO. 2, CE CONTROLLED


## $\overline{\text { DATA }}$ POLLING



## NOTE:

1. Most significant bit of the byte being written is inverted and available at $I / O_{7}$ if a Read command is issued. All other outputs are high impedance at this time. True data will not be released until the Write cycle is completed.

ORDERING INFORMATION

IDT


Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B
THINDIP (CERDIP)
CERDIP
Leadless Chip Carrier
$\left.\begin{array}{l}\text { Commercial Only } \\ \text { Military Only } \\ \because \\ \\ \begin{array}{l}\text { Military Only } \\ \text { Military Only } \\ \text { Miitary Only }\end{array} \\ \text { 16K (2K } \times 8 \text {-Bit) Fast CMOS EEPROM }\end{array}\right\}$ Speed in Nanoseconds
12 FAST CMOS EEPROM WITH

## FEATURES:

- $2 K \times 8$ EEPROM with serial write and readback
- 5 volt only operation
- Fast access times
- Military: 75ns (max.)
- Commercial: 70ns (max.)
- Low-power CEMOS ${ }^{\text {TM }}$ technology
- Active Current: 125mA
- Standby Current (full CMOS): 0.9 mA
- Serial Protocol Channel (SPC) allows load and readout of the memory array over a 4-wire channel
- On-chip timer
- Automatic byte erase before write
- Byte write 10 ms max.
- $\overline{\text { DATA }}$ Polling-detection of write cycle completion
- Data protection circuitry (Vcc lockout for Vcc <3.8V) provides data integrity on power up/power down
- Minimum endurance of 10,000 write cycles per byte
- Endurance failure rate < $0.1 \%$ per 1000 cycles
- Available in 28 -pin THINDIP and 32 -pin LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT78C18A is a 5 volt only $2 \mathrm{~K} \times 8$ Electrically Erasable Programmable Read-Only Memory (EEPROM) with Serial Protocol Channel (SPC). SPC complements the EEPROM's parallel information path by providing a serial link ( 4 additional pins) by which its nonvolatile array can be loaded or read. The IDT78C18A is written on a byte basis and provides 16,384 bits of nonvolatile data storage (data retention in excess of 100 years). Fast read access times allow zero wait state cycles with high-performance microprocessors.

Writing is simplified by an internal charge-pump and timer circuit which eliminates the need for external programming voltage and write pulse shaping circuits. Internal latches free the host system for other tasks during a write cycle. Byte erase before write occurs automatically. A $\overline{\text { DATA }}$ Polling mode is provided for determining write cycle completion.

The IDT78C18A is ideal for systems requiring nonvolatility and in-system data modifications. With SPC, a serial link can be established during board layout for easy field updates of code changes.

The IDT78C18A military EEPROM is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DEVICE OPERATIONAL MODE ${ }^{(1,2)}$

|  | CE | $\overline{O E}$ | WE | $1 / O_{0}-1 / O_{7}$ |
| :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{1}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{1+}$ | Data ${ }_{\text {our }}\left(O_{0}-O_{7}\right)$ |
| Byte Write | $V_{1 L}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {IL }}$ | Data $_{\text {IN }}\left(I_{0}-I_{7}\right)$ |
| Standby | $\mathrm{V}_{\mathrm{H}}$ | $\begin{aligned} & \text { Don't } \\ & \text { Care } \end{aligned}$ | $\begin{aligned} & \text { Don't } \\ & \text { Care } \end{aligned}$ | High Z |
| Write Inhibit | Don't Care | $\mathrm{V}_{\text {IL }}$ | $\begin{aligned} & \text { Don't } \\ & \text { Care } \\ & \hline \end{aligned}$ | High Z |
|  | Don't Care | Don't Care | $\mathrm{V}_{\mathrm{H}}$ | High Z |
| Chip Erase | $V_{1}$ | $\mathrm{V}_{\mathrm{H}}{ }^{(2)}$ | $\mathrm{V}_{\mathrm{H}}{ }^{(2)}$ | High Z |

## NOTES:

1. All control inputs are TTL-compatible.
2. $V_{H}=$ High Voltage; optional function, consult IDT for more details.

PIN NAMES

| $A_{0}-A_{3}$ | Addresses-Column |
| :--- | :--- |
| $A_{4}-A_{10}$ | Addresses-Row |
| $\overline{C E}$ | Chip Enable |
| $\overline{O E}$ | Output Enable |
| $\overline{W E}$ | Write Enable |
| $1 / O_{0}-1 / O_{7}$ | Data Input ( $I_{0}-I_{7}$ ) during write; <br> Data Output $\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$ during read |
| SDI | Serial Data Input |
| SDO | Serial Data Output |
| SCLK | Data Clock Input |
| $C / \bar{D}$ | Command/Data |

SPC OPERATIONAL MODES ${ }^{(1)}$

| MODE | $\overline{C E}$ | $\overline{O E}$ | $\overline{W E}$ | $C / \bar{D}$ | SCLK | FUNCTION |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- |
| Command | X | X | X | H | $\boldsymbol{\sim}$ | Shitt bit into command register |
| Data | X | X | X | L | - | Shift bit into data register |
| Execute | X | X | X | T | $-\quad$ | Execute command during time <br> between C/D and SCLK |

NOTE:

1. $X=$ Don't Care

## READ MODE

Chip Enable ( $\overline{C E}$ ) and Output Enable ( $\overline{O E}$ ) must be logically active in order for data to be available at the outputs. After a selected byte address is stable, $\overline{C E}$ is taken to a TTL LOW (enabling chip). The Write Enable (WE) pin should remain deselected (TTL HIGH) during the entire read cycle. Data is gated from the device outputs by selecting the OE pin (TLL LOW). For serial read function, see description within "Serial Protocol Channel" section.

## WRITE MODE

The IDT78C18A is programmed electrically in-circuit and does not require any external latching, erasing or timing. Writing to the IDT78C18A is as easy as writing to a static RAM. When a write cycle is initiated, the device automatically latches the address, data and control signals as it begins its write operation.

A write cycle is initiated when both $\overline{C E}$ and $\overline{W E}$ are LOW and $\overline{\mathrm{OE}}$ is HIGH. The IDT78C18A supports both a $\overline{\mathrm{CE}}$ and WE controlled write cycle. All inputs, except for data, are latched on the falling edge of either $\overline{C E}$ orWE, whichever occurs last. Data is then latched in by the rising edge of either $\overline{C E}$ or $\overline{W E}$, whichever occurred first. An automatic byte erase of the existing data at the addressed location is performed before the new data byte is written. Once initiated, a byte write operation will automatically proceed to completion within 10 ms . For serial write function, see description within "Serial Protocol Channe!" section.

## STANDBY MODE

The IDT78C18A features a standby mode which reduces the maximum active current from 125 mA to 20 mA for TTL levels and to 0.9 mA for CMOS levels. With $\overline{C E} \geq \mathrm{V}_{\mathrm{H}}$ all outputs are in the high impedance state.

## DATA PROTECTION

Nonvolatile data is protected from inadvertent writes in the following manner:

## Power Up/Down

On-chip circuitry provides protection against false write during Vcc power up/down. The IDT78C18A features an internal sensing circuit that disables the internal programming circuit if $\mathrm{V}_{\mathrm{cc}}<3.8 \mathrm{~V}$. This prevents input signals at $\overline{C E}, \overline{W E}$ and $\overline{\mathrm{OE}}$ from triggering a write cycle during a Vcc power up/down event.

## Noise Protection

The IDT78C18A will typically reject write pulses that are less than 15 ns . This prevents the initiation of a write cycle by a noise occurrence.

## Write Inhibit

Holding either $\overline{\mathrm{OE}}$ LOW, $\overline{\text { WE }}$ HIGH or $\overline{\mathrm{CE}}$ HIGH during a poweron and power-off, will inhibit inadvertent writes.

## $\overline{\text { DATA }}$ POLLING

The IDT78C18A has a maximum write cycle time of 10 ms ; a write will always be completed in less than the maximum cycle time. Write cycle completion is readily determined via a simple software routine ( $\overline{\text { DATA }}$ Polling) that performs a read operation while the device is in an automatic write mode. If a read command (addressed to the last byte written) is given while the IDT78C18A is still writing, the inverse of the most significant bit ( $/ \mathrm{IO}_{7} \mathrm{pin}$ ) of the last byte written will be present. The most significant bit becomes valid when the write cycle is completed. Thus, a DATA Polling
monitor of the output (or periodic read of the last written byte) for true data can be used to detect early completion of a write cycle.

## CHIP ERASE

In particular applications, erasure of the entire chip (all bytes simultaneously) may be desired. An optional chip erase feature of the IDT78C18A allows erasure of the entire chip within 5 ms . Contact IDT for more detalls regarding this optional function.

## ENDURANCE

IDT's EEPROM technology employs the Fowler-Nordheim method of tunneling across a thin oxide. IDT78C18A EEPROMs are designed and tested for applications requiring extended endurance.

The endurance failure mechanism associated with EEPROMs results from the charge trapping in the thin tunneling dielectric. This failure is a function of the number of write cycles that each byte in the part has experienced. Trapped charges accumulate slowly with each write cycle and eventually become large enough to prevent reliable writing to the bit cell. Since some bits are more sensitive than others, an endurance fallure is typically a single bit failure (i.e. a failure of a single bit to properly write or retain data).

To test for endurance, sample devices are written 10,000 times at every byte location and checked for data retention capability. IDT's tests ensure that shipped devices will write a minimum of 10,000 times (at every byte location) with a maximum failure rate of $1 \%$. This means that up to $1 \%$ of a sample of devices will fail to write or retain data after being written to 10,000 times. Those devices that do fail typically have a single bit(s) that fails to retain data after being written.

For more detailed information please refer to the IDT Reliability Report on Endurance.

## SERIAL PROTOCOL CHANNEL

The Serial Protocol Channel (SPC ${ }^{\text {mM }}$ ) provides a method by which data can be entered or extracted from the memory array via four unique pins C $\bar{D}$, SCLK, SDI and SDO. SPC logic consists of a 24-bit data shift register, a 4-bit command register and clock logic consisting of gates and a flip-flop (see block diagram). From the outside, SPC appears like two parallel serial shift registers; one for command and the other data. Data is clocked in on a Serial Data Input pin (SDI) and out on a Serial Data Output pin (SDO). The transfer of data is controlled by a serial clock (SCLK) and a Command/Data mode input (C/D). The serial clock (SCLK input) shifts information and the Command/ $\overline{\text { Data }}(C / \bar{D})$ input selects the register that will be shifted. The command register (when loaded and executed) controls the loading of data into and out of the data register with regard to writing to or reading from an addressed location of the memory array.

There are two modes for the shift operation: when $\mathrm{C} / \overline{\mathrm{D}}$ input is LOW, data information is shifted through the device and, when $\mathrm{C} / \overline{\mathrm{D}}$ is HIGH, command is shifted through. As the $\bar{C} / \overline{\mathrm{D}}$ line transitions from HIGH (command) to LOW (data), a clock pulse is internally generated to the command decode logic and is used to execute the instruction in the command register (clock pulse ends when serial clock transitions from LOW to HIGH). There are four steps to executing an SPC command: data is shifted in, command bits are then shifted in, the command is then executed and data is clocked (shifted) out. (Note: The data to the SPC is shifted in LSB first.) During the data mode, data is simultaneously shifted into the serial data register while data in the register is shifted out.

Command codes that are utilized for read/write operations are shown below:

Command Words (4-bit Command Register):

| 0000 | Read <br> 0001 <br> 0010 |
| :--- | :--- |
| Write (Byte) <br> Invalid Command-Reserved for Optional Chip <br> Erase |  |
| 15 | No Operation |

All functions can be performed serially, including DATA Polling. The operation of serial DATA Polling is the same as SPCread. The byte being written is read and bit 23 (representing I/ $\mathrm{O}_{7}$ ) will be the complement of the most significant data bit until the write cycle is completed. (After completion of the write cycle, bit 23 will show true data.)


Figure 1. Detailed SPC Block Diagram

To Read Data Out:


To Write Data In:


ABSOLUTE MAXIMUM RATINGS ${ }^{\text {(1) }}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 1.0 | 1.0 | W |
| lout | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

ENDURANCE

| PARAMETER | VALUE | UNIT |
| :---: | :---: | :---: |
| Minimum Endurance | 10,000 | Cycles/Byte |

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | VCc |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voitage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | 3.5 | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | -0.3 | 0.4 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{W}}$ | Write Inhibit | 3.8 | - | - | V |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}\right.$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 6 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 8 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

Following Conditions Apply Unless Otherwise Specified:
$\begin{array}{ll}T_{A}=0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} & V_{C C}=5.0 \mathrm{~V} \pm 10 \% \text { (Commercial) } \\ T_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} & V_{C C}=5.0 \mathrm{~V} \pm 10 \% \text { (Military) } \\ V_{\mathrm{LC}}=0.2 \mathrm{~V} & V_{H C}=V_{C C}-0.2 \mathrm{~V} \\ C_{\mathrm{L}}=30 \mathrm{pF} & \end{array}$

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\left\|l_{L}\right\|$ | Input Leakage Current | $V_{C C}=M a x ., V_{I N}=G N D$ to $V_{C C}$ | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current |  | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{lcCl}_{1}$ | Operating Power Supply Current $V_{C C}=M a x ., f=0$ | $\overline{C E}=V_{\text {IL }}, l_{1 / 0}=0 \mathrm{~mA}$ | - | 125 | mA |
| $\mathrm{I}_{\mathrm{CC} 2}$ | Dynamic Operating Current $V_{C C}=M_{\text {ax }}, f=f_{\text {MAX }}$ | $\overline{C E}=V_{L L}, I_{1 / O}=0 \mathrm{~mA}$ | - | 125 | mA |
| $I_{S B}$ | Standby Power Supply Current (TLL Level) | $\begin{aligned} & \overline{C E} \geq V_{H}, V_{C C}=M a x ., ~_{V_{V O}}=0 \mathrm{~mA} \\ & V_{\mathbb{I N}} \geq V_{\mathbb{H}} \text { or } 0 \leq V_{\mathbb{I N}} \leq V_{I L} \end{aligned}$ | - | 20 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current (CMOS Level) | $\begin{aligned} & \overline{C E} \geq V_{H C}, V_{C C}=M a x . . I_{1 / 0}=0 \mathrm{~mA} \\ & V_{\mathbb{I N}} \geq V_{C C}-0.2 \mathrm{~V} \text { or } 0 \leq V_{\mathbb{I N}} \leq 0.2 \mathrm{~V} \end{aligned}$ | - | 0.9 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $V_{C C}=$ Min., $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{C C}=$ Min., $\mathrm{I}_{\mathrm{OH}}=-2 \mathrm{~mA}$ | 2.4 | - | V |

## AC ELECTRICAL CHARACTERISTICS $N_{\mathrm{cC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges; $\mathrm{C}_{\mathrm{L}}=30 \mathrm{p}$ )

| SYMBOL | PARAMETER | COM'L. ONLY IDT78C18A70 MIN. $\qquad$ |  | $\begin{aligned} & \text { IDT7 } \\ & \text { PII. } \end{aligned}$ | $75^{(2)} / 90$ MAX. | OMM <br> MIN | L 100/120 MAX |  | $\begin{array}{r} 150 / 200 \\ \text { MAX. } \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {ce }}$ | Chip Enable Access Time | - | 70 | - | 75/90 | - | 100/120 | - | 150/200 | ns |
| $t_{\text {AA }}$ | Address Access Time | - | 70 | - | 75/90 | - | 100/120 | - | 150/200 | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid | - | 50 | - | 50/60 | - | 65/70 | - | 70 | ns |
| ${ }^{\text {ctiz }}$ | Chip Enable to Output in Low $Z^{(1)}$ | 5 | - | 5 | - . | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {OLZ }}$ | Output Enable to Output in Low $\mathbf{Z}^{(1)}$ | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{CHz}}$ | Chip Disable to Output in High $\mathbf{Z}^{(1)}$ | 0 | 20 | 0 | 20/30 | 0 | 20/30 | 0 | 20/30 | ns |
| $\mathrm{t}_{\mathrm{OHz}}$ | Output Disable to Output in High $\mathbf{Z}^{(1)}$ | 0 | 20 | 0 | 20/30 | 0 | 20/30 | 0 | 20/30 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTES:

1. This parameter is guaranteed but not tested.
2. Military temperature range only.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 V \pm 10 \%$, All Temperature Ranges; $C_{L}=30 \mathrm{pF}$ )

| SYMBOL | PARAMETER | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |
| $t_{\text {AS }}$ | Address Set-up Time | 5 | - | ns |
| $t_{\text {AH }}$ | Address Hold Time | 50 | - | ns |
| $t_{\text {ds }}$ | Data Set-up Time | 20 | - | ns |
| $t_{\text {DH }}$ | Data Hold from Write Time | 15 | - | ns |
| $\mathrm{t}_{\text {OES }}$ | Output Enable Set-up Time | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OEH}}$ | Chip Enable Hold from Write Time | 15 | - | ns |
| ${ }^{\text {tees }}$ | Chip Enable Set-up Time | 0 | - | ns |
| ${ }^{\text {teEH }}$ | Chip Enable Hold Time | 0 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 50 | - | ns |
| $t_{\text {we }}$ | Byte Write Cycle | - | 10 | ms |
| $\mathrm{t}_{\text {DBV }}$ | DATA Polling to DATA Valid | - | $\mathrm{t}_{\text {OE }}$ |  |
| $t_{\text {WH }}$ | Write Hold Time | 15 | - | ns |
| $t_{\text {DP }}$ | End of Write Pulse to DATA Polling | 15 | - | ns |
| $t_{\text {WES }}$ | Write Enable Set-up Time | 0 | - | ns |
| $t_{\text {WEH }}$ | Write Enable Hold Time | 0 | - | ns |
| tov | Data Valid Time ${ }^{(1,2)}$ | - | 1 | $\mu \mathrm{s}$ |

NOTES:

1. Data must be valid within $1 \mu \mathrm{~s}$ maximum and must remain valid if $\mathrm{t}_{\mathrm{wP}}$ is longer than $1 \mu \mathrm{~s}$.
2. This parameter is guaranteed but not tested.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


NOTE:

1. WE is HIGH for Read Cycle.

TIMING WAVEFORM OF READ CYCLE NO. $2^{(1)}$


NOTE:

1. $\overline{W E}$ is $\mathrm{HIGH} ; \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{K}} ; \overline{\mathrm{OE}}=V_{\mathrm{L}}$

TIMING WAVEFORM OF READ CYCLE NO. $3^{(1)}$


NOTE:

1. $\overline{W E}$ is $H I G H ; \overline{O E}=V_{1 L}$; address valid prior to or coincident with $\overline{C E}$ transition LOW.
timing waveform of write cycle no. 1, $\overline{\text { WE }}$ Controlled


TIMING WAVEFORM OF WRITE CYCLE NO. 2, CE CONTROLLED


## DATA POLLING



NOTE:

1. Most significant bit of the byte being written is inverted and available at $1 / O_{7}$ if a Read command is issued. All other outputs are high impedance at this time. True data will not be released until the Write cycle is completed.

SPC AC ELECTRICAL CHARACTERISTICS $V_{C C}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges

| SYMBOL | PARAMETER |  | COMMERCIAL ${ }^{(1)}$ |  | MILITARY ${ }^{(1)}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| $\mathrm{t}_{\text {SCLK }}$ | SCLK Period |  | 100 | - | 100 | - | ns |
| $t_{\text {scw }}$ | SCLK Pulse Width |  | 50 | - | 50 | - | ns |
| $t_{\text {SDS }}$ | Serial Data Set-up Time |  | 15 | - | 15 | - | ns |
| $\mathrm{t}_{\text {SDH }}$ | Serial Data Hold Time |  | 5 | - | 5 | - | ns |
| $t_{\text {SCD }}$ | Clock to Serial Data Output Delay |  | 4 | 25 | 4 | 25 | ns |
| $\mathrm{t}_{\text {SCLCMD }}$ | Clock to Command Set-up Time ${ }^{(3)}$ |  | 50 | - | 50 | - | ns |
| $\mathrm{t}_{\mathrm{CMLH}}$ | Command/Data Set-up Time, LOW to HIGH |  | 50 | - | 50 | - | ns |
| ${ }^{\text {t }}$ CMHL | Command Set-up Time, HIGH to LOW (Execution Time) ${ }^{(4)}$ | Read Cycle | $t_{\text {AA }}$ | - | $t_{A A}$ | - | ns |
|  |  | Write/Erase Cycle | 100 | 2(10) ${ }^{(6)}$ | 100 | 2(10) ${ }^{(6)}$ |  |
| $\mathrm{t}_{\text {SCLKCD }}$ | Clock LOW to C/D HIGH |  | 0 | - | 0 | - | ns |

## NOTES:

1. These specifications apply to all speed grades of the product.
2. This parameter guaranteed but not tested.
3. $C / D$ cannot change while clock is high.
4. During a write/erase cycle SCLK should be brought HIGH within 2 ms to prevent triggering another write/erase cycle.


## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
Compliant to MIL-STD-883, Class B
THINDIP (CERDIP)
Leadless Chip Carrier


16 K ( $2 \mathrm{~K} \times 8$-Bit) EEPROM with SPC

## FEATURES:

- Equivalent to JEDEC standard $8 \mathrm{~K} \times 8$ monolithic EEPROM
- $8,192 \times 8$ CMOS EEPROM module complete with decoder and decoupling capacitor
- Fast access times
- Military: 85ns (max.)
- Commercial: 70ns (max.)
- On-chip timer
- Automatic byte erase before write
- Byte write 10ns max.
- $\overline{D A T A}$ Polling-detection of write cycle completion
- Utilizes IDT78C16As - high-performance 16K EEPROMs
- Single 5 V ( $\pm 10 \%$ ) power supply
- Data protection circuitry (Vcc lockout for $V_{c c}<3.8 \mathrm{~V}$ )
- Provides data integrity on power up/power down
- Minimum endurance of 10,000 write cycles per byte
- Endurance failure rate < $0.1 \%$ per 1000 cycles
- Available in 28-pin, 600 mil DIP
- Military modules available with semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT78M64 is a 5 volt only $8 \mathrm{~K} \times 8$ Electrically Erasable Programmable Read-Only Memory (EEPROM) constructed on a co-fired ceramic substrate using four IDT78C16A ( $2 \mathrm{~K} \times 8$ ) EEPROMs in leadless chip carriers. Functional equivalence to monolithic 64 K EEPROMs is achieved by utilization of an on-board decoder circuit that interprets the higher order address $\mathrm{A}_{11}$ and $\mathrm{A}_{12}$ to select one of the four $2 \mathrm{~K} \times 8$ EEPROMs.

The IDT78M64 offers a reduced power standby mode. When $\overline{\mathrm{CE}}$ goes HIGH, the circuit will automatically go to, and remain in, a standby mode as long as these conditions are held. In standby mode, the module consumes less than 440 mW . Substantially lower power levels can be achieved in the $\mathrm{I}_{\mathrm{SB} 1}$ mode (less than 20mW max.).

The pinout of the IDT78M64 is equivalent to monolithic 64 K EEPROMs. Its fast read access time allows zero wait state read cycles with high-performance microprocessors.

All IDT module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATIONS



DIP TOP VIEW

DEVICE OPERATIONAL MODE ${ }^{(1)}$

|  | CE | OE | WE | $\mathrm{I} / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ |
| :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{12}$ | $\mathrm{V}_{\text {LL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | DATA out ( $\mathrm{O}_{0}-\mathrm{O}_{7}$ ) |
| Byte Write | $V_{1 L}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{L}}$ | DATA $_{\text {IN }}\left(\mathrm{I}_{0}-\mathrm{I}_{7}\right)$ |
| Standby | $\mathrm{V}_{\mathrm{i}}$ | Don't Care | Don't Care | High Z |
| Write Inhibit | Don't Care | $\mathrm{V}_{\text {IL }}$ | $\begin{aligned} & \text { Don't } \\ & \text { Care } \end{aligned}$ | High Z |
|  | $\begin{aligned} & \text { Don't } \\ & \text { Care } \end{aligned}$ | $\begin{aligned} & \text { Don't } \\ & \text { Care } \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | High Z |

NOTE:

1. All control inputs are TTL-compatible.

## PIN NAMES

| $A_{0}-A_{12}$ | Addresses |
| :--- | :--- |
| $\overline{C E}$ | Chip Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{W E}$ | Write Enable |
| $\mathrm{I} / \mathrm{O}_{0}-\mathrm{I} / \mathrm{O}_{7}$ | Data Input $\left(\mathrm{I}_{0}-\mathrm{I}_{7}\right)$ during write; <br> Data Output $\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$ during read |

## READ MODE

Chip Enable ( $\overline{\mathrm{CE}}$ ) and Output Enable ( $\overline{\mathrm{OE}}$ ) must be logically active in order for data to be available at the outputs. After a selected byte address is stable, $\overline{C E}$ is taken to a TTL LOW (enabling chip). The Write Enable (WE) pin should remain deselected (TTL HIGH) during the entire read cycle. Data is gated from the device outputs by selecting the $\overline{O E}$ pin (TTL LOW).

## WRITE MODE

The IDT78M64 is programmed electrically in-circuit and does not require any external latching, erasing or timing. Writing to the IDT78M64 is as easy as writing to a static RAM. When a write cycle is initiated the device automatically latches the address, data and control signals as it begins its write operation.

A write cycle is initiated when both $\overline{C E}$ and $\overline{W E}$ are LOW and $\overline{\mathrm{OE}}$ is HIGH. The IDT78M64 supports both a $\overline{\mathrm{CE}}$ and $\overline{\text { WE con- }}$ trolled write cycle. All inputs, except for data, are latched on the falling edge of either $\overline{C E}$ or WE, whichever occurs last. Data is then latched in by the rising edge of either $\overline{C E}$ or $\overline{W E}$, whichever occurred first. An automatic byte erase of the existing data at the addressed location is performed before the new data byte is written. Once initiated, a byte write operation will automatically proceed to completion within 10 ms .

## STANDBY MODE

The IDT78M64 features a standby mode which reduces the maximum active current from 250 mA to 80 mA for TTL levels and to 4 mA for CMOS levels. With $\overline{\mathrm{CE}} \geq \mathrm{V}_{\mathrm{IH}}$, all outputs are in the high impedance state.

## DATA PROTECTION

Nonvolatile data is protected from inadvertent writes in the following manner:

## Power Up/Down

On-chip circuitry provides protection against false write during Vcc power up/down. The IDT78M64 features an internal sensing circuit that disables the internal programming circuit if $\mathrm{V}_{\mathrm{cc}}<3.8 \mathrm{~V}$. This prevents input signals at $\overline{C E}, \overline{W E}$ and $\overline{O E}$ from triggering a write cycle during a Vcc power up/down event.

## Noise Protection

The IDT78M64 will typically reject write pulses that are less than $15 n \mathrm{n}$. This prevents the initiation of a write cycle by a noise occurence.

## Write Inhibit

Holding either $\overline{O E}$ LOW, $\overline{\text { WE }}$ HIGH or $\overline{\text { CE }}$ HIGH during a poweron and power-off will inhibit inadvertent writes.

## $\overline{\text { DATA }}$ POLLING

The IDT78M64 has a maximum write cycle time of 10 ms ; a write will always be completed in less than the maximum cycle time. Write cycle completion is readily determined via a simple software routine (DATA Polling) that performs a read operation while the device is in an automatic write mode. If a read command (addressed to the last byte written) is given while the IDT78M64 is still writing, the inverse of the most significant bit ( $1 / \mathrm{O}_{7} \mathrm{pin}$ ) of the last byte written will be present. True data is not released until the write cycle is completed. Thus, a DATA polling monitor of the output (or periodic read of the last written byte) for true data can be used to detect early completion of a write cycle.

## ENDURANCE

IDT's EEPROM technology employs the industry accepted Fowler-Nordheim tunneling across a thin oxide. IDT78M64 EEPROM modules are designed and tested for applications requiring extended endurance.

The endurance failure mechanism associated with EEPROMs results from the charge trapping in the thin tunneling dielectric. This failure is a function of the number of write cycles that each byte in the part has experienced. Trapped charges accumulate slowly with each write cycle and eventually become large enough to prevent reliable writing to the cell. Since some bits may be more sensitive than others, an endurance failure is typically a single bit failure (i.e. a failure of a single bit to properly write or retain data).

To test for endurance, a sample of devices is written 10,000 times at every byte location and checked for data retention capability. IDT test screens ensure that shipped devices will write a minimum of 10,000 times (at every byte location) with a maximum failure rate of $1 \%$. This means that up to $1 \%$ of a sample of devices will fail to write or retain data after being written to 10,000 times. Those devices that do fail typically have a single bit(s) that fails to retain data after being written.

For more detailed information please refer to the IDT Reliability Report on Endurance.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :---: | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| louT | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## ENDURANCE

| PARAMETER | VALUE | UNIT |
| :---: | :---: | :---: |
| Minimum Endurance | 10,000 | Cycles/Byte |

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | 3.5 | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | -0.3 | 0.4 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{WI}}$ | Write Inhibit | 3.8 | - | - | V |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=\mathrm{OV}$ | 28 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 33 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

Following Conditions Apply Unless Otherwise Specified

| $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ (Commercial) |
| :--- | :--- |
| $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ (Military) |
| $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ |  |


| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI ] | Input Leakage Current | $V_{C C}=M_{\text {ax. }}, V_{\text {IN }}=G N D$ to $V_{C C}$ | - | 15 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{LO}} \mathrm{l}$. | Output Leakage Current | $\begin{aligned} & \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{HH}} \text { or } \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{H}}, \\ & \mathrm{~V}_{I O}=\mathrm{GND} \text { to } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | - | 15 | $\mu \mathrm{A}$ |
| lcCl | Operating Power Supply Current $V_{C C}=M a x ., f=0$ | $\begin{aligned} & \overline{C E}=V_{11} \\ & I_{11 O}=0 \mathrm{~mA} \end{aligned}$ | - | 250 | mA |
| $\mathrm{I}_{\mathrm{CC} 2}$ | Dynamic Operating Current $V_{C C}=M a X ., f=f_{M A X}$ | $\begin{aligned} & \overline{C E}=V_{1 \mathrm{~L}}, \\ & \mathrm{I}_{1 / O}=0 \mathrm{~mA} \end{aligned}$ | - | 250 | mA |
| $I_{\text {SB }}$ | Standby Power Supply Current (TL Level) | $\begin{aligned} & \overline{\mathrm{CE}} \geq V_{\mathrm{H}}, V_{\mathrm{CC}}=\mathrm{Max} .,, \mathrm{I}_{1 / \mathrm{O}}=0 \mathrm{~mA} \\ & V_{\mathbb{I N}} \geq \mathrm{V}_{\mathrm{IH}} \text { or } 0 \leq V_{\mathrm{IN}} \leq V_{\mathrm{IL}} \end{aligned}$ | - | 80 | mA |
| $\mathrm{I}_{\text {SB } 1}$ | Full Standby Power Supply Current (CMOS Level) | $\begin{aligned} & \overline{\mathrm{CE}} \geq \mathrm{V}_{\mathrm{HC}}, V_{\mathrm{CC}}=M a x ., I_{V O}=0 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \text { or } 0 \leq V_{\text {IN }} \leq 0.2 \mathrm{~V} \end{aligned}$ | - | 4.0 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min} . \mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ | - | 0.4 | v |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{V}_{\mathrm{CC}}=$ Min., $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 | - | V |

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |

AC ELECTRICAL CHARACTERISTICS $\left.\mathrm{N}_{C C}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}\right)$

| SYMBOL | PARAMETER | MILITARY ONLY |  |  |  |  |  |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \text { 78M6485/100 } \\ \text { MIN. MAX. } \end{gathered}$ |  | $\begin{gathered} \text { 78M64120/150 } \\ \text { MIN. MAX. } \\ \hline \end{gathered}$ |  | $\begin{aligned} & \text { 78M64200 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | 78M64250 MIN. MAX. |  | $\begin{aligned} & 78 \mathrm{M} 64300 \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & \text { 78M64350 } \\ & \text { MIN. MAX. } \end{aligned}$ |  |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {cte }}$ | Chip Enable Access Time | - | 85/100 | - | 120/150 | - | 200 | - | 250 | - | 300 | - | 350 | ns |
| $t_{\text {AA }}$ | Address Access Time | - | 85/100 | - | 120/150 | - | 200 | - | 250 | - | 300 | - | 350 | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid | - | 60/65 | - | 70 | - | 70 | - | 70 | - | 70 | - | 70 | ns |
| ${ }^{\text {t }} \mathrm{CL}$ | Chip Enable to Output in Low $Z$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OLz}}$ | Output Enable to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {t }} \mathrm{CHZ}$ | Chip Disable to Output in High Z | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 30 | ns |
| ${ }^{\text {tohz }}$ | Output Disable to Output in High Z | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 30 | 0 | 30 | ns |
| ${ }^{\text {OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

## AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{C C}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ )

| SYMBOL | PARAMETER | COMMERCIAL ONLY |  |  |  |  |  |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { 78M6470 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & \text { 78M6485 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & 78 \mathrm{M} 64100 \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & \text { 78M64120 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & \text { 78M64150 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & 78 \mathrm{M} 64200 \\ & \text { MIN. MAX. } \end{aligned}$ |  |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {cte }}$ | Chip Enable Access Time | - | 70 | - | 85 | - | 100 | - | 120 | - | 150 | - | 200 | ns |
| $t_{A A}$ | Address Access Time | - | 70 | - | 85 | - | 100 | - | 120 | - | 150 | - | 200 | ns |
| $\mathrm{t}_{\mathrm{oE}}$ | Output Enable to Output Valid | - | 50 | - | 60 | - | 65 | - | 70 | - | 70 | - | 70 | ns |
| $\mathrm{t}_{\mathrm{CLZ}}$ | Chip Enable to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OLZ}}$ | Output Enable to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {chi }}$ | Chip Disable to Output in High Z | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ | Output Disable to Output in High Z | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | ns |
| ${ }^{\text {OH }}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{C C}=5.0 \mathrm{~V} \pm 10 \%$, All Temperature Ranges; $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ )

| SYMBOL | PARAMETER | MIN. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |
| $t_{\text {AS }}$ | Address Set-up Time | 5 | - | ns |
| ${ }^{\text {t }}$ AH | Address Hold Time | 50 | - | ns |
| ${ }^{\text {t }}$ DS | Data Set-up Time | 20 | - | ns |
| ${ }^{\text {t }}$ D | Data Hold from Write Time | 15 | - | ns |
| $\mathrm{t}_{\text {OES }}$ | Output Enable Set-up Time | 5 | - | ns |
| $t_{\text {OEH }}$ | Chip Enable Hold from Write Time | 15 | - | ns |
| ${ }^{\text {ches }}$ | Chip Enable Set-up Time | 0 | - | ns |
| $\mathrm{t}_{\text {cer }}$ | Chip Enable Hold Time | 0 | - | ns |
| $\mathrm{t}_{\text {WP }}$ | Write Pulse Width | 50 | - | ns |
| $\mathrm{t}_{\text {w }}$ | Byte Write Cycle | - | 10 | ms |
| $\mathrm{t}_{\text {DBV }}$ | $\overline{\text { DATA }}$ Polling to DATA Valid | - | toe |  |
| $\mathrm{t}_{\text {WH }}$ | Write Hold Time | 15 | - | ns |
| $t_{\text {dP }}$ | End of Write Pulse to DATA Polling | 15 | - | ns |
| $t_{\text {WES }}$ | Write Enable Set-up Time | 0 | - | ns |
| $\mathrm{t}_{\text {WEH }}$ | Write Enable Hold Time | 0 | - | ns |
| $t_{\text {dV }}$ | Data Valid Time | - | 1 | $\mu \mathrm{s}$ |

## NOTES:

1. Data must be valid within $1 \mu \mathrm{~s}$ maximum and must remain valid if $t_{W P}$ is longer than $1 \mu \mathrm{~s}$.
2. This parameter is guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


NOTE:

1. WE is HIGH for Read Cycle.

TIMING WAVEFORM OF READ CYCLE NO. $2^{(1)}$


NOTE:

1. $\overline{W E}$ is $\mathrm{HIGH} ; \overline{C E}=V_{\mathrm{LL}} ; \overline{O E}=V_{\mathrm{LL}}$

TIMING WAVEFORM OF READ CYCLE NO. $3^{(1)}$


NOTE:

1. $\overline{W E}$ is HIGH; $\overline{O E}=V_{\text {IL }}$; address valid prior to or coincident with $\overline{C E}$ transition LOW.
timing waveform of write cycle no. 1, we controlled


TIMING WAVEFORM OF WRITE CYCLE NO. 2, $\overline{\text { CE }}$ CONTROLLED


## $\overline{\text { DATA }}$ POLLING



## NOTE:

1. Most significant bit of the byte being written is inverted and available at I/O if a Read command is issued. All other outputs are high impedance at this time. True data will not be released until the Write cycle is completed.

## ORDERING INFORMATION



## FEATURES:

- 5 volt only operation
- Fast access times
- Military: 70ns (max.)
- Commercial: 55ns (max.)
- On-chip timer
- Automatic byte erase before write
- Byte write 10 ms max.
- $\overline{\text { DATA }}$ Polling-detection of write cycle completion
- 64-byte page write operation, page write 10 ms max.
- Low-power CEMOS ${ }^{\text {TM }}$ technology
- Active Current: 100 mA
- Standby Current (full CMOS): 0.9 mA
- Data protection circuitry (Vcc lockout for Vcc <3.8V) provides data integrity on power up/power down
- Software write protection
- Minimum endurance of 10,000 write cycles per byte
- Endurance failure rate $<0.1 \%$ per 1000 cycles
- JEDEC approved byte-wide pinout
- Available in 28 -pin DIP and 32-pin LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT78C64A is a 5 volt only $8 \mathrm{~K} \times 8$ Electrically Erasable Programmable Read-Only Memory (EEPROM). Fabricated using IDT's CEMOS ${ }^{\text {TM }}$ process, this EEPROM provides 64 K bits of nonvolatile data storage (data retention in excess of 100 years).

The IDT78C64A features fast read access times, allowing zero wait state read cycles with high-performance microprocessors. Write time is automatically timed out by an internal timer and input latches secure address/data information, freeing the host system for other tasks during a write cycle. A 64-byte page mode allows 1 to 64 bytes to be written within a single write cycle, to minimize total write time. The $\overline{\text { DATA }}$ Polling method for determining write cycle completion is supported by the IDT78C64A. Data protection features include $\mathrm{V}_{\text {CC }}$ lockout, write inhibit, noise protection for the WE pin and software write protection.

The IDT78C64A is function- and pinout-compatible with the IDT7164, $8 \mathrm{~K} \times 8$ static RAM. It is ideal for systems requiring nonvolatility and in-system data modifications.

The IDT78C64A Military EEPROM is manufactured in compliance to the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DEVICE OPERATIONAL MODE ${ }^{(1)}$

|  | $\overline{C E}$ | OE | WE | $1 / O_{0}-1 / O_{7}$ |
| :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{LL}}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{H}}$ | DATA $_{\text {Out }}\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$ |
| Byte Write | $\mathrm{V}_{\text {L }}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{1}$ | DATA $_{\text {IN }}\left(1_{0}-1_{7}\right)$ |
| Standby | $V_{1 H}$ | $\begin{aligned} & \text { Don't } \\ & \text { Care } \end{aligned}$ | Don't Care | High Z |
| Write Inhibit | Don't Care | VIL | Don't Care | High Z |
|  | $\begin{aligned} & \text { Don't } \\ & \text { Care } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Don't } \\ & \text { Care } \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | High Z |

NOTE:

1. All control inputs are TTL-compatible.


PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{12}$ | Addresses |
| :--- | :--- |
| $\overline{\mathrm{CE}}$ | Chip Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\mathrm{I} / \mathrm{O}_{0}-\mathrm{I} / \mathrm{O}_{7}$ | Data Input $\left(\mathrm{I}_{0}-1_{7}\right)$ During Write <br> Data Output $\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$ During Read |

ADVANCE INFORMATION IDT78C464A

## FEATURES:

- 5 volt only operation
- Fast access times
- Military: 70ns (max.)
- Commercial: 55ns (max.)
- On-chip timer
- Automatic byte erase before write
- Byte write 10ms max.
- DATA Polling-detection of write cycle completion
- 64-byte page write operation, page write 10 ms max.
- On-chip edge triggered registers
- Synchronous and asynchronous output enable
- Programmable asynchronous register (INIT)
- Low-power CEMOS ${ }^{\text {TM }}$ technology - 100 mA active current
- Data protection circuitry (Vcc lockout for $\mathrm{V}_{\mathrm{cc}}<3.8 \mathrm{~V}$ ) provides data integrity on power up/power down
- Software write protection
- Minimum endurance of 10,000 write cycles per byte
- Endurance failure rate $<0.1 \%$ per 1000 cycles
- 28-pin Dip, 32-pin LCC
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT78C464A is a 5 volt only $8 \mathrm{~K} \times 8$ Registered Electrically Erasable Programmable Read-Only Memory (Registered EEPROM). Fabricated in IDT's CEMOS process, this Registered EEPROM provides 64 K bits of non-volatile data storage (data retention in excess of 100 years).

The IDT78C464A features fast read access times, allowing zero wait state read cycles with high-performance microprocessors. Write time is automatically timed out by an internal timer and input latches secure address/data information, freeing the host system for other tasks during a write cycle. A 64-byte page mode allows one to 64 bytes to be written within a single write cycle to minimize total write time. The DATA Polling method for determining write cycle completion is supported by the IDT78C464A. Data protection features include $\mathrm{V}_{\mathrm{cc}}$ lock-out, write inhibit, noise protection for the WE pin and software write protection.

The IDT78C464A has an initialize function (INIT) which activates an 8-bit word loaded into the on-chip Initialize register. This registered word is user-programmable with any desired word (i.e. can be used to establish a PRESET or CLEAR word on the outputs). The IDT78C464A Military EEPROM is manufactured in compliance with the latest revision of MIL-STD-883, Class B , making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DIP TOP VIEW


LCC TOP VIEW

DEVICE OPERATIONAL MODES ${ }^{(1)}$

| MODE | PIN | CS | WE | OE | RCLK |
| :--- | :---: | :---: | :---: | :---: | :--- |
| $1 / O_{0}-1 / O_{7}$ |  |  |  |  |  |
| Deselected | H | X | L | F | High Z |
| Read | X | H | H | X | High Z |
| Read | H | H | L | r | High Z |
| Read | L | H | L | - | Data Out at <br> Addresses |
| Write | L | L | X | X | Data In at <br> Addresses |

NOTE:

1. " X " = Don't Care

PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{12}$ | Addresses |
| :--- | :--- |
| $\overline{\mathrm{CS}}$ | Synchronous Output Enable/ <br> Chip Enable (Write) |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\mathrm{I} / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ | Data Input $\left(\mathrm{I}_{0}-\mathrm{I}_{7}\right)$ During Write: <br> Data Output $\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$ During Read |
| $\mathbb{N I T}$ | Initialize |
| RCLK | Register Clock |

FAST CMOS REGISTERED EEPROM WITH SPC" ${ }^{*}$ $64 \mathrm{~K}(8 \mathrm{~K} \times 8$-BIT)

## ADVANCE INFORMATION IDT78C564A

## FEATURES:

- 5 volt only operation
- Fast access times
- Military: 70ns (max.)
- Commercial: 55ns (max.)
- Serial Protocol Channel (SPC) allows load and read-out of the memory array over a 4-wire channel
- On-chip timer
- Automatic byte erase before write
- Byte write 10ms max.
- DATA Polling-detection of write cycle completion
- 64-byte page write operation, page write 10 ms max.
- On-chip edge triggered registers
- Programmable asynchronous register (INIT)
- Low-power CEMOS ${ }^{\text {TM }}$ technology
- Active Current: 100 mA
- Data protection circuitry (Vcc lockout for $\mathrm{Vcc}<3.8 \mathrm{~V}$ ) provides data integrity on power up/power down
- Software write protection
- Minimum endurance of 10,000 write cycles per byte
- Endurance failure rate $<0.1 \%$ per 1000 cycles
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT78C564A is a 5 volt only $8 \mathrm{~K} \times 8$ Registered Electrically Erasable Programmable Read-Only Memory (Registered EEPROM) with Serial Protocol Channel (SPC). SPC complements the EEPROM's parallel information path by providing a serial link (four additional pins) by which its memory array can be written or read. Fabricated using IDT's CEMOS ${ }^{\text {™ }}$ process, this EEPROM provides 64 K bits of non-volatile data storage (data retention in excess of 100 years).

The IDT78C564A features fast read access times, allowing zero wait state cycles with high-performance microprocessors. Write time is automatically timed out by an internal timer and input latches secure address/data information, freeing the host system for other tasks during a write cycle. A 64-byte write page buffer allows 1 to 64 bytes to be written within a single write cycle to minimize total write time. The $\overline{\text { DATA }}$ Polling method for determining completion of the write cycle is supported by the IDT78C564A. Data protection features include Vcc lockout, write inhibit, noise protection for the WE pin and software write protection.

The IDT78C564A is ideal for systems requiring nonvolatility and in-system data modifications. With SPC, a serial link can be established during board layout for easy field updates of code changes. The initialize function (INIT) can be used to activate an 8-bit word loaded into the on-chip Initialize register. This registered word is user-programmable with any desired word.

The IDT78C564A Military EEPROM is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

PIN CONFIGURATIONS
(CONSULT FACTORY)

DEVICE OPERATIONAL MODES ${ }^{(1)}$

| MODE | PIN | $\overline{C E}$ | WE | $\overline{\mathrm{OE}}$ | $\overline{\text { RCLK }}$ |
| :--- | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{I} / \mathrm{O}_{\mathbf{0}}-\mathrm{I} / \mathrm{O}_{7}$ |  |  |  |  |  |
| Deselected | H | X | L | $\boldsymbol{-}$ | High Z |
| Read | X | H | H | X | High Z |
| Read | H | H | L | F | High Z |
| Read | L | H | L | - | Data Out at <br> Addresses |
| Write | L | L | X | X | Data In at <br> Addresses |

NOTE:

1. $\mathrm{X}=$ Don't Care

PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{12}$ | Addresses |
| :--- | :--- |
| $\overline{\mathrm{CS}}$ | Synchronous Output Enable/Chip <br> Enable (Write) |
| $\overline{\mathrm{OE}}$ | Output Enable |
| WE | Write Enable |
| $\mathrm{I} / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ | Data Input $\left(\mathrm{I}_{0}-\mathrm{I}_{7}\right)$ During Write; <br> Data Output $\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$ During Read |
| SDI | Serial Data Input |
| SDO | Serial Data Output |
| SCLK | Data Clock Input |
| $\mathrm{C} / \overline{\mathrm{D}}$ | Command/Data |
| $\overline{\mathrm{INIT}}$ | Initialize |
| RCLK | Register Clock |

SPC OPERATIONAL MODES ${ }^{(1)}$

| MODE | CE | OE | WE | C/D | SCLK | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| Command | X | X | X | H | $\boldsymbol{\sigma}$ | Shift bit into command register |
| Data | X | X | X | L | $\boldsymbol{\sigma}$ | Shift bit into data register |
| Execute | X | X | X | $\sqrt{r}$ | - | Execute command during time <br> between $\mathrm{C} / \overline{\mathrm{D}}$ and SCLK |

## NOTE:

1. $X=$ Don't Care

## DESCRIPTION:

The IDT78C256A is a 5 volt only $32 \mathrm{~K} \times 8$ Electrically Erasable Programmable Read Only Memory (EEPROM). Fabricated using IDT's CEMOS process, this EEPROM provides 256 K bits of nonvolatile data storage (data retention in excess of 100 years).

The IDT78C256A features fast read access times allowing zero wait state read cycles with high-performance microprocessors. Write time is automatically timed out by an internal timer and input latches secure address/data information, freeing the host system for other tasks during a write cycle. A 64-byte page mode allows 1 to 64 bytes to be written within a single write cycle to minimize total write time. The $\overline{\text { DATA }}$ Polling method for determining write cycle completion is supported by the IDT78C256A. Data protection features include Vcc lockout, write inhibit, noise protection for the WE pin and software write protection.

The IDT78C256A is function and pinout compatible with the IDT71256, 32K $\times 8$ static RAM. It is ideal for systems requiring nonvolatility and in-system data modifications. The IDT78C256 military EEPROM is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.


CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS



DEVICE OPERATIONAL MODE ${ }^{(1)}$

|  | CE | OE | WE | $1 / O_{0}-1 / O_{7}$ |
| :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{12}$ | $\mathrm{V}_{\text {LL }}$ | $\mathrm{V}_{\mathrm{IH}}$ | DATA OUT ( $\mathrm{O}_{0}-\mathrm{O}_{7}$ ) |
| Byte Write | $\mathrm{V}_{\text {L }}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\text {IL }}$ | DATA $_{\text {IN }}\left(I_{0}-I_{7}\right)$ |
| Standby | $\mathrm{V}_{\mathrm{iH}}$ | $\begin{aligned} & \text { Don't } \\ & \text { Care } \end{aligned}$ | Don't Care | High Z |
| Write Inhibit | Don't Care | $V_{\text {IL }}$ | Don't Care | High Z |
|  | $\begin{aligned} & \text { Don't } \\ & \text { Care } \end{aligned}$ | $\begin{aligned} & \text { Don't } \\ & \text { Care } \\ & \hline \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | High Z |

## NOTE:

1. All control inputs are TTL-compatible.


PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{14}$ | Addresses |
| :--- | :--- |
| $\overline{\mathrm{CE}}$ | Chip Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| WE | Write Enable |
| $\mathrm{I} / \mathrm{O}_{0}$ | Data Input $\left(\mathrm{I}_{0}-\mathrm{I}_{7}\right)$ During Write |
| $\mathrm{I} / \mathrm{O}_{7}$ | Data Output $\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$ During Read |

## FEATURES:

- 5 volt only operation
- Fast access times
- Military: 70ns (max.)
- Commercial: 55ns (max.)
- On-chip timer
- Automatic byte erase before write
- Byte write 10ms max.
- $\overline{\text { DATA }}$ Polling-detection of write cycle completion
- 64-byte page write operation, page write 10 ms max.
- On-chip edge triggered registers
- Synchronous and asynchronous output enable
- Programmable asynchronous register (INIT)
- Low-power CEMOS ${ }^{\text {TM }}$ technology
- 100 mA active current
- Data protection circuitry ( $\mathrm{V}_{\mathrm{cc}}$ lockout for $\mathrm{V}_{\mathrm{CC}}<3.8 \mathrm{~V}$ ) provides data integrity on power up/power down
- Software write protection
- Minimum endurance of 10,000 write cycles per byte
- Endurance failure rate $<0.1 \%$ per 1000 cycles
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT78C4256A is a 5 volt only $32 \mathrm{~K} \times 8$ Registered Electrically Erasable Programmable Read-Only Memory (Registered EEPROM). Fabricated in IDT's CEMOS process, this Registered EEPROM provides 256 K bits of non-volatile data storage (data retention in excess of 100 years).

The IDT78C4256A features fast read access times allowing zero wait state read cycle with high-performance microprocessors. Write time is automatically timed out by an internal timer and input latches secure address/data information, freeing the host system for other tasks during a write cycle. A 64-byte page mode allows one to 64 bytes to be written within a single write cycle to minimize total write time. The $\overline{\text { DATA }}$ Polling method for determining write cycle completion is supported by the IDT78C4256A. Data protection features include $V_{c c}$ lock-out, write inhibit, noise protection for the WE pin and software write protection.

The IDT78C4256A has an initialize function INIT which activates an 8 -bit word loaded into the on-chip Initialize register. This registered word is user programmable with any desired word (i.e. can be used to establish a PRESET or CLEAR word on the outputs). The IDT78C4256A military EEPROM is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION

## TO BE DETERMINED

DEVICE OPERATIONAL MODES ${ }^{(1)}$

| PIN | CS | WE | OE | RCLK | $1 / \mathrm{O}_{0}-1 / \mathrm{O}_{7}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Deselected | H | X | L | 4 | High Z |
| Read | X | H | H | X | High Z |
| Read | H | H | L | 4 | High Z |
| Read | L | H | L | 4 | Data Out at Addresses |
| Write | L | L | X | X | Data In at Addresses |

[^25]
## PIN NAMES

| $A_{0}-A_{14}$ | Addresses |
| :--- | :--- |
| $\overline{C S}$ | Synchronous Output Enable/ <br> Chip Enable (Write) |
| $\overline{O E}$ | Output Enable |
| WE | Write Enable |
| $1 / O_{0}-I / O_{7}$ | Data Input $\left(I_{0}-I_{7}\right)$ During Write; <br> Data Output $\left(O_{0}-O_{7}\right)$ During Read |
| $\mathbb{N I T}$ | Initialize |
| RCLK | Register Clock |

Integrated Device Technology. Inc.

## FEATURES:

- 5 volt only operation
- Fast access times
- Military: 70ns (max.)
- Commercial: 55ns (max.)
- Serial Protocol Channel (SPC) allows load and readout of the memory array over a 4-wire channel
- On-chip timer
- Automatic byte erase before write
- Byte write 10ms max.
- $\overline{D A T A}$ Polling-detection of write cycle completion
- 64-byte page write operation (page write 10 ms max.)
- On-chip edge triggered registers
- Programmable asynchronous register (iNIT)
- Low-power CEMOS ${ }^{\text {TM }}$ technology
- Active Current: 100 mA
- Data protection circuitry (Vcc lockout for $\mathrm{V}_{\mathrm{cc}}<3.8 \mathrm{~V}$ ) provides data integrity on power up/power down
- Software write protection
- Minimum endurance of 10,000 write cycles per byte
- Endurance failure rate $<0.1 \%$ per 1000 cycles
- Military product compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT78C5256A is a 5 volt only 32K x 8 Electrically Erasable Programmable Read Only Memory (EEPROM) with Serial Protocol Channel (SPC). SPC complements the EEPROM's parallel information path by providing a serial link ( 4 additional pins) by which its memory array can be written or read. Fabricated in IDT's CEMOS process, this EEPROM provides 256 K bits of nonvolatile data storage (data retention in excess of 100 years).

The IDT78C5256A features fast read access times allowing zero wait state cycles with high-performance microprocessors. Write time is automatically timed out by an internal timer and input latches secure address/data information, freeing the host system for other tasks during a write cycle. A 64-byte write page buffer allows 1 to 64 bytes to be written within a single write cycle to minimize total write time. The DATA Polling method for determining completion of the write cycle is supported by the IDT78C5256A. Data protection features include Vcc lockout, write inhibit, noise protection for the WE pin and software write protection.

The IDT78C5256A is ideal for systems requiring nonvolatility and in-system data modifications. With SPC, a serial link can be established during board layout for easy field updates of code changes. The initialize function (INIT) can be used to activate an 8 -bit word loaded into the on-chip Initialize register. This registered word is user programmable with any desired word. The IDT78C5256A military EEPROM is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

## PIN CONFIGURATIONS

 (CONSULT FACTORY)DEVICE OPERATIONAL MODES ${ }^{(1)}$

|  | CS | WE | OE | RCLK | $1 / O_{0}-1 / O_{7}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Deselected | H | X | L | 4 | High Z |
| Read | X | H | H | X | High Z |
| Read | H | H | L | 4 | High Z |
| Read | L | H | L | 4 | Data Out at Addresses |
| Write | L | L | X | X | Data In at Addresses |

## NOTE:

1. $X=$ Don't care

## PIN NAMES

| $\mathrm{A}_{0}-\mathrm{A}_{14}$ | Addresses |
| :--- | :--- |
| $\overline{\mathrm{CS}}$ | Synchronous Output Enable/ <br> Chip Enable (Write) |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\mathrm{I} / \mathrm{O}_{0}$ | Data Input $\left(\mathrm{l}_{0}-\mathrm{I}_{7}\right)$ during write <br> $\mathrm{I} / \mathrm{O}_{7}$ |
| SDI | Data Output $\left(\mathrm{O}_{0}-\mathrm{O}_{7}\right)$ during read |
| SDO | Serial Data Input |
| SCLK | Data Clock Input |
| $\mathrm{C} / \overline{\mathrm{D}}$ | Command/Data |
| $\overline{\mathrm{INIT}}$ | Initialize |
| RCLK | Register Clock |

SPC OPERATIONAL MODES ${ }^{(1)}$

| MODE | $\overline{C E}$ | $\overline{O E}$ | $\overline{W E}$ | $\overline{C / D}$ | SCLK | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| Command | X | X | X | H | - | Shift bit into command register |
| Data | X | X | X | L | - | Shift bit into data register |
| Execute | X | X | X | Z | - | Execute command during time <br> between $\mathrm{C} / \overline{\mathrm{D}}$ and SCLK |

NOTE:

1. $X=$ Don't Care
Product Selector and Cross Rererence Cuides
Technology/Capabilities
Cuality and Pelability
Static RAMs
Dualport RAMs
FIFO Memories
Dightal Signal Processing (DSP)
Bl-Sice Microprocessor Devices (MiCROSLICE ${ }^{\text {min }}$ ) and EDC
Peduced Instuction Set Computer (Fisc) Processors
Logic Devices
Data Conversion
E2PROMS Electrically Erasable Programmable Read Only
Memories
Subsystems Modules

Appllcation and Technical Notes
Package Diagram Outlines

## SUBSYSTEM PRODUCTS INTRODUCTION

A unique combination of resources and experience sets the Subsystems Division apart from its competitors. IDT's advanced technology, multiple manufacturing plants and the backing of sister divisions allow us to offer a diverse range of module products quickly and cost-effectively. In addition, our capabilities are flexible enough to include standard and custom modules, as well as a complete, self-contained, U.S.-based military device assembly and module operation.

IDT's subsystems provide a modular approach which allows designers to meet several important criteria needed in a modern electronics system. These features include:

High Performance
High Reliability
Compact Size
Low Power
Quick Design Time
Ease of Manufacture
Competitive Cost

High-performance CMOS products in surface mounted packages are combined with thermally matched substrates to produce very dense and highly reliable modules. Conventional pins are then attached to these modules so that they can be plugged into a circuit board in a conventional through-hole manner.

This process allows production of a Megabit static RAM in a standard size dual in-line package several years before the available technology can produce a comparable monolithic device. In addition, an application specific product can be manufactured that could not be easily or cost-effectively produced as a monolithic device. These ASIC products can include error detection, parity, address latching or buffering and wide words (x16 and $\times 32$ ).

Complete memory systems, such as megabyte-size highspeed caches or writable control stores, can also be produced on a single plug-in module. Systems can now be designed with the major memory portions supplied as a single fully-tested high density component. This approach gives customers access to surface mount technology without the need to invest in special design, manufacturing and testing facilities.

## TABLE OF CONTENTS

CONTENTS ..... PAGE
Subsystems Modules
Subsystem Ordering Information Page
Static RAM Modules
IDT7MB624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM (Plastic DIP) ..... 13-1
IDT7MC156 $256 \mathrm{~K} \times 1$ CMOS SRAM (Ceramic SIP) ..... 13-3
IDT7MC4001 1 Megabit ( $1024 \mathrm{~K} \times 1$ ) CMOS SRAM w/Separate I/O (Ceramic SIP) ..... 13-9
IDT7MC4032 512K (16K x 32) CMOS SRAM (Ceramic Dual SIP) ..... 13-15
IDT7MP156 256K (256K $\times$ 1) CMOS SRAM (Plastic SIP) ..... 13-17
IDT7MP456 . $256 \mathrm{~K}(64 \mathrm{~K} \times 4)$ CMOS SRAM (Plastic SIP) ..... 13-23
IDT7MP564 80K (16K x 5) CMOS SRAM (Plastic SIP) ..... 13-29
IDT7MP4008 . 4 Megabit ( $512 \mathrm{~K} \times 8$ ) CMOS SRAM (Plastic SIP) ..... 13-35
IDT7M624 1 Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-41
IDT7M656 256K (16K x 16) CMOS SRAM ..... 13-48
IDT7M812 512K (64K x 8) CMOS SRAM ..... 13-57
IDT7M856 256K (32K x 8-Bit) CMOS Static RAM ..... 13-63
IDT7M912 $512 \mathrm{~K}(64 \mathrm{~K} \times 9)$ CMOS SRAM ..... 13-57
IDT7M4016 4 Megabit ( $256 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-70
IDT7M4017 2 Megabit ( $64 \mathrm{~K} \times 32$ ) CMOS SRAM ..... 13-72
IDT8MP612 $512 \mathrm{~K}(32 \mathrm{~K} \times 16)$ CMOS SRAM (Plastic SIP) ..... 13-74
IDT8MP624 1 Megabit (64K x 16) CMOS SRAM (Plastic SIP) ..... 13-74
IDT8MP628 128K (8K x 16) CMOS SRAM (Plastic SIP) ..... 13-80
IDT8MP656 256K (16K $\times 16$ ) CMOS SRAM (Plastic SIP) ..... 13-80
IDT8MP824 1 Megabit (128K x 8) CMOS SRAM (Plastic SIP) ..... 13-86
IDT8M612 $512 \mathrm{~K}(32 \mathrm{~K} \times 16)$ CMOS SRAM ..... 13-92
IDT8M624 $\quad 1$ Megabit ( $64 \mathrm{~K} \times 16$ ) CMOS SRAM ..... 13-92
IDT8M628 128K (8K $\times 16$ ) CMOS SRAM ..... 13-99
IDT8M656 256K (16K x 16) CMOS SRAM ..... 13-99
IDT8M824 1 Megabit ( $128 \mathrm{~K} \times 8$ ) CMOS SRAM ..... 13-107
IDT8M856 256K (32K x 8) Low-Power CMOS SRAM ..... 13-113
Dual-Port RAM, FIFO and Application Specific Memory Modules
IDT7MB6042 $8 \mathrm{~K} \times 112$ High-Speed Writable Control Store w/SPC (14-154) ..... 13-121
IDT7MP6025 512K (64K x 8) Synchronous SRAM (Plastic SIP) ..... 13-123
IDT7M134 64K (8K x 8) Dual-Port RAM (14-9, 14-68, 14-260) ..... 13-125
IDT7M135 128K (16K x 8) Dual-Port RAM (14-9, 14-68, 14-260) ..... 13-125
IDT7M137 256K (32K x 8) Dual-Port RAM (14-9, 14-68, 14-260) ..... 13-135
IDT7M144 64K ( $8 \mathrm{~K} \times 8$ ) Dual-Port RAM (SLAVE) (14-9, 14-68, 14-260) ..... 13-142
IDT7M145 128K (16K x 8) Dual-Port RAM (SLAVE) (14-9, 14-68, 14-260) ..... 13-142
IDT7M203 CMOS Parallel In-Out FIFO Module $2 \mathrm{~K} \times 9$-Bit \& 4K $\times 9$-Bit ..... 13-146
IDT7M204 CMOS Parallel In-Out FIFO Module $2 \mathrm{~K} \times 9$-Bit \& 4K $\times 9$-Bit ..... 13-146
IDT7M205 8K x 9 FIFO (14-1, 14-254, 14-257) ..... 13-157
IDT7M206 16K x 9 FIFO (14-1, 14-254, 14-257) ..... 13-157
IDT7M824 1 Megabit ( $128 \mathrm{~K} \times 8$ ) Registered and Buffered SRAM Subsystem Family ..... 13-168
IDT7M820 128K x 8 SRAM w/Latched Address, Latched Data In, Latched Data Out ..... 13-172
IDT7M821 128K x 8 SRAM w/Latched Address, Registered Data In, Registered Data Out ..... 13-175
128K x 8 SRAM w/Latched Address, Registered Data In, Latched Data Out ..... 13-178

128K x 8 SRAM w/Latched Address, Latched Data In, Registered Data Out

128K x 8 SRAM w/Latched Address, Latched Data In, Registered Data Out

128K x 8 SRAM w/Latched Address, Latched Data In, Registered Data Out

128K x 8 SRAM w/Latched Address, Latched Data In, Registered Data Out

128K x 8 SRAM w/Latched Address, Latched Data In, Registered Data Out .....  .....  .....  .....  ..... 13-181 .....  .....  .....  .....  ..... 13-181 .....  .....  .....  .....  ..... 13-181 .....  .....  .....  .....  ..... 13-181 .....  .....  .....  .....  ..... 13-181

128K x 8 SRAM w/Registered Address, Registered Data In, Registered Data Out

128K x 8 SRAM w/Registered Address, Registered Data In, Registered Data Out

128K x 8 SRAM w/Registered Address, Registered Data In, Registered Data Out

128K x 8 SRAM w/Registered Address, Registered Data In, Registered Data Out

128K x 8 SRAM w/Registered Address, Registered Data In, Registered Data Out .....  .....  .....  ..... 13-184 .....  .....  .....  ..... 13-184 .....  .....  .....  ..... 13-184 .....  .....  .....  ..... 13-184 .....  .....  .....  ..... 13-184

128K $\times 8$ SRAM w/Registered Address, Registered Data In, Latched Data Out

128K $\times 8$ SRAM w/Registered Address, Registered Data In, Latched Data Out

128K $\times 8$ SRAM w/Registered Address, Registered Data In, Latched Data Out

128K $\times 8$ SRAM w/Registered Address, Registered Data In, Latched Data Out

128K $\times 8$ SRAM w/Registered Address, Registered Data In, Latched Data Out .....  .....  ..... 13-187 .....  .....  ..... 13-187 .....  .....  ..... 13-187 .....  .....  ..... 13-187 .....  .....  ..... 13-187

128K x 8 SRAM w/Registered Address, Latched Data In, Registered Data Out

128K x 8 SRAM w/Registered Address, Latched Data In, Registered Data Out

128K x 8 SRAM w/Registered Address, Latched Data In, Registered Data Out

128K x 8 SRAM w/Registered Address, Latched Data In, Registered Data Out

128K x 8 SRAM w/Registered Address, Latched Data In, Registered Data Out .....  ..... 13-190 .....  ..... 13-190 .....  ..... 13-190 .....  ..... 13-190 .....  ..... 13-190
128K x 8 SRAM w/Registered Address, Latched Data In, Latched Data Out
128K x 8 SRAM w/Registered Address, Latched Data In, Latched Data Out
128K x 8 SRAM w/Registered Address, Latched Data In, Latched Data Out
128K x 8 SRAM w/Registered Address, Latched Data In, Latched Data Out
128K x 8 SRAM w/Registered Address, Latched Data In, Latched Data Out ..... 13-193 ..... 13-193 ..... 13-193 ..... 13-193 ..... 13-193
IDT7M823
IDT7M823
IDT7M823
IDT7M823
IDT7M823
Bit Flash ADC ..... 11-58
IDT75M48
9-Bit Flash ADC ..... 11-59
IDT75MB38 Triple 8-Bit Video DAC Module (14-266) ..... 11-23
IDT7M6001 Dual, Multiplexed 16K x 20 SRAM ..... 13-197
IDT7M6032 16K x 32 High-Speed Writable Control Store w/SPC (14-154) ..... 13-199
IDT78M64 ..... 12-22

## MODULE PART NUMBER GUIDE



PACKAGE TABLE

| CODE | SUBSTRATE | COMPONENTS |
| :--- | :--- | :--- |
| C | CO-FIRED CERAMIC SIDEBRAZE, DUAL IN-LINE | CERAMIC |
| N | CO-FIRED CERAMIC SIDEBRAZE, DUAL IN-LINE | PLASTIC |
| P | FR4 EPOXY LAMINATE, DUAL IN-LINE | PLASTIC |
| S | FR4 EPOXY LAMINATE, SINGLE IN-LINE (SIP) | PLASTIC |
| CS | CO-FIRED CERAMIC, SINGLE IN-LINE | CERAMIC |
| Z | FR4 EPOXY LAMINATE, STAGGERED SIP (ZIP) | PLASTIC |
| V | FR4 EPOXY LAMINATE, VERTICAL, DUAL ROW (SIP TYPE) | PLASTIC |
| CV | CO-FIRED CERAMIC, VERTICAL, DUAL ROW (SIP TYPE) | CERAMIC |
| K | FR4 EPOXY LAMINATE, QUAD IN-LINE (QIP) | PLASTIC |
| CK | CO-FIRED CERAMIC, QUAD IN-LINE | CERAMIC |

## FEATURES:

- High-density 1024K-bit CMOS static RAM module
- Customer-configured to $64 \mathrm{~K} \times 16,128 \mathrm{~K} \times 8$ or $256 \mathrm{~K} \times 4$
- Fast access times
- 25 ns (max.)
- Low power consumption
- Active: 4.8W (typ.) (in 64K x 16 organization)
- Standby: 1.6mW (typ.)
- Utilizes 16 IDT7187 high-performance $64 \mathrm{~K} \times 1$ CMOS static RAMs produced with IDT's advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Offered in 40 -pin, 900 mil center plastic DIP, achieving very high memory density
- Cost-effective plastic surface mounted RAM packages on an epoxy laminate (FR4) substrate


## DESCRIPTION:

The IDT7MB624 is a 1024 K -bit high-speed CMOS static RAM constructed on an epoxy laminate substrate using 16 IDT7187 ( $64 \mathrm{~K} \times 1$ ) static RAMs in plastic surface mount packages. Making four chip select lines available (one for each group of 4 RAMs) allows the user to configure the memory into a $64 \mathrm{~K} \times 16,128 \mathrm{~K} \times 8$ or 256K x 4 organization. In addition, extremely high speeds are achievable by the use of IDT7187s fabricated in IDT's highperformance, high-reliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest 64 K static RAMs available.

The IDT7MB624 is available with access times as fast as 25 ns over the commercial temperature range, with maximum operating power consumption of only 9.6 W (significantly less if organized $128 \mathrm{~K} \times 8$ or $256 \mathrm{~K} \times 4$ ). The module also offers a standby power mode of 4.4 W (max.) and a full standby mode of 1.7 W (max.).

The IDT7MB624 is offered in a high-density 40-pin, 900 mil center plastic DIP to take full advantage of the compact IDT7187s in plastic surface mount packages.

All inputs and outputs of the IDT7MB624 are TTL-compatible and operate from a single 5 V supply. (NOTE: Both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access times for ease of use.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATION



## NOTES:

1. Both GND pins need to be grounded for proper operation.

## PACKAGE DIMENSIONS

(M15) 40-PIN PLASTIC DIP
 256K (256K x 1-BIT) CMOS STATIC RAM SIP MODULE

## FEATURES:

- High-density 256K (256K x 1) CMOS static RAM module
- Surface mounted LCC components mounted on a co-fired ceramic substrate
- Available in low profile 28 -pin ceramic SIP (single in-line package) for maximum space saving
- Fast access times: 25ns (max.) over commercial temperature
- Low power consumption
- Dynamic: less than 600mW (typ.)
- Full standby: less than 30 mW (typ.)
- Utilizes IDT7187s high-performance 64K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MC156 is a 256 K ( $256 \mathrm{~K} \times 1$-bit) high-speed static RAM module constructed on a co-fired ceramic substrate using four IDT7187 64K x 1 static RAMs in surface mount packages.

The 7MC family of ceramic SIPs offers the optimum in packing density and profile height. The IDT7MC156 is offered in a 28 -pin ceramic SIP (single in-line package). At only 350 mils high, this low profile package is ideal for systems with minimal board spacing. Surface mount SIP technology also yields very high packing density, allowing greater than three IDT7MC156 modules to be stacked per inch of board space.

The IDT7MC156 is available with maximum access times as fast as 25 ns and maximum power consumption of 1.8 watts. The module also offers a full standby mode of 440 mW (max.).

All inputs and outputs of the IDT7MC156 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access times for ease of use.

PIN CONFIGURATION
FUNCTIONAL BLOCK DIAGRAM


ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| V $_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {Our }}$ | DC Output Current | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress ratIng only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5(1)$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :---: | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV. | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{C C}($ Min. $)=4.5 \mathrm{~V}, V_{C C}($ Max. $)=5.5 \mathrm{~V}, V_{L C}=0.2 \mathrm{~V}, V_{H C}=V_{C C}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7MC156 |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| It ${ }^{\text {l }}$ | Input Leakage Current | $\mathrm{V}_{\text {cc }}=$ Max.; $\mathrm{V}_{\mathrm{N}}=\mathrm{GND}$ to $\mathrm{V}_{\text {cc }}$ | - | - | 15 | 15 | $\mu \mathrm{A}$ |
| $\mathrm{HLO}^{\text {l }}$ | Output Leakage Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{CS}=\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\text {OUT }}=\mathrm{GND}$ to $\mathrm{V}_{\text {CC }}$ | - | - | 15 | 15 | $\mu \mathrm{A}$ |
| $\mathrm{lcCl}^{\text {c }}$ | Operating Power Supply Current | $\begin{aligned} & \overline{\mathbf{C S}}=V_{L}, V_{c c}=\text { Max. } \\ & \text { Output Open, } f=0 \end{aligned}$ | - | 110 | 225 | 3000 | mA |
| lcc | Dynamic Operating Current | $\begin{aligned} & \overline{C S}=V_{V}, V_{C C}=\text { Max. } \\ & \text { Output Open, } t=f_{\text {MAX }} \end{aligned}$ | - | 120 | 245 | 330: | mA |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current | $\overline{C S} \geq V_{H}$ or (TTL Level) <br> $V_{c c}=$ Max.. Output Open | - | 90 | 180 | $240$ | mA |
| $l_{\text {sal }}$ | Full Standby Power Supply Current | $\mathrm{CS} \geq \mathrm{V}_{\mathrm{HC}}, \mathrm{V}_{\mathrm{N}} \geq \mathrm{V}_{\mathrm{HC}}$ or $\mathrm{V}_{\mathrm{LC}}$ $V_{C S}=$ Max., Output Open | - | 6 | 60 | $80$ | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | - | - | 0.4 | 04 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=$ Min. | 2.4 | - | - | - | V |

## NOTES:

1. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $t_{A A}=35,45,45,55 \mathrm{~ns}$
3. $t_{A A}=25,30 \mathrm{~ns}$

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{\text {CLZ }}, 2, t_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{CHz}, 2}, \mathrm{t}_{\mathrm{OHZ}}$, $\mathrm{t}_{\mathrm{ow}}, \mathrm{t}_{\mathrm{wHz}}$ )
*including scope and jig.

## AC ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7MC156S25 MIN. MAX. | IDT7MC156S30 MIN. MAX. | IDT7MC156S35 MIN. MAX. | IDT7MC156S45 MIN. MAX. | IDT7MC156S55 MIN. MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |
| $t_{\text {R }}$ | Read Cycle Time | 25 \% | 30 | 35 | 45 | 55 | ns |
| $t_{\text {AA }}$ | Address Access Time | \% 25 | 30 | 35 | 45 | 55 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | \% 25 | 30 | 35 | 45 | 55 | ns |
| $t_{\text {clzi, }}{ }^{(1)}$ | Chip Select to Output in Low Z | 5 \% \% - | 5 | 5 | 5 | 5 | ns |
| $\mathrm{t}_{\mathrm{CHZ}}{ }^{\text {(1) }}$ | Chip Select to Output in High Z | -\%. 20 | 25 | 25 | 30 | 30 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5\%) - | 5 | 5 | 5 | 5 | ns |
| $\mathrm{t}_{\text {PU }}{ }^{(1)}$ | Chip Select to Power Up Time | 0\% - | 0 | 0 | 0 | 0 | ns |
| $\mathrm{t}_{\text {PD }}{ }^{(1)}$ | Chip Deselect to Power Down Time | $\stackrel{25}{ }$ | 30 | 35 | 45 | 55 | ns |

NOTE:

1. This parameter guaranteed but not tested.

## AC ELECTRICAL CHARACTERISTICS

$N_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7MC156S25 MIN. MAX. | IDT7MC156S30 MIN. MAX. | IDT7MC156S35 MIN. MAX. | IDT7MC156S45 MIN. MAX. | IDT7MC156S55 MIN. MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |


| $t_{\text {wc }}$ | Write Cycle Time | 25 \% | 30 | - | 35 | - | 45 | - | 55 | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CW}}$ | Chip Selection to End of Write | 25 \% | 25 | - | 30 | - | 40 | - | 50 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 25 \%*- | 25 | - | 30 | - | 40 | - | 50 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5 \% $\quad$ - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 20 \% | 20 | - | 25 | - | 35 | - | 45 | - | ns |
| $t_{\text {wr }}$ | Write Recovery Time | 0\%\% - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {WHZ }}{ }^{(1)}$ | Write Enable to Output in High Z | \% | - | 25 | - | 25 | - | 30 | - | 30 | ns |
| $t_{\text {DW }}$ | Data to Write Time Overlap | $15 \%$ - | 20 | - | 20 | - | 25 | - | 25 | - | ns |
| $t_{\text {DH }}$ | Data Hold from Write Time | $5_{0}^{5 *}$ - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {OW }}{ }^{(1)}$ | Output Active from End of Write | 0 - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{L L}$.
3. Address valid prior to or coincident with CS transition low.
4. $\overline{O E}=V_{\text {IL }}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

## TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7)}$



TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. WE or CS must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{W}}$ ) of a low $\overline{C S}$ and a low WE.
3. $\mathrm{t}_{\mathrm{WR}}$ is measured from the earlier of $\overline{C S}$ or $W E$ going high to the end of write cycle.
4. During this period, I/O pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse ( $t_{W P}$ ) $>t_{W H Z}+t_{D W}$ ) to allow the $I / O$ drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If $O E$ is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\mathrm{wp}}$.

## TRUTH TABLE

| MODE | CS | OE | WE | OUTPUT | POWER |
| :--- | :---: | :---: | :---: | :---: | :--- |
| Standby | H | X | X | High Z | Standby |
| Read | L | L | H | Dour | Active |
| Read | L | H | H | High Z | Active |
| Write | L | X | L | DIN | Active |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | TEST | CONDITIONS | TYP. | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I}}=\mathrm{OV}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 40 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION



## FEATURES:

- High-density 1 megabit ( $1024 \mathrm{~K} \times 1$ ) CMOS static RAM module
- Surface mounted LCC components mounted on a co-fired ceramic substrate
- Available in low profile 30-pin ceramic SIP (single in-line package) for maximum space saving
- Fast access times: 35ns (max.)
- Separate I/O lines
- Low power consumption
- Dynamic: 1.35W (max.)
- Full standby: 330 mW (max.)
- Single $5 V( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MC4001 is a 1 megabit ( $1024 \mathrm{~K} \times 1$-bit) high-speed static RAM module with separate I/O. The module is constructed on a co-fired ceramic substrate using four IDT71257 $256 \mathrm{~K} \times 1$ static RAMs in surface mount packages.

The 7MC family of ceramic SIPs offers the optimum in packing density and profile height. The IDT7MC4001 is offered in a 30-pin ceramic SIP (single in-line package). At only 420 mils high, this low profile package is ideal for systems with minimal board spacing. Surface mount SIP technology also yields very high packing density, allowing five IDT7MC4001 modules to be stacked per inch of board space.

The IDT7MC4001 is available with maximum access times as fast as 35 ns , with maximum power consumption of 1.35 watts. The module also offers a full standby mode of 330 mW (max.).

All inputs and outputs of the IDT7MC4001 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access times for ease of use.

PIN CONFIGURATION


FUNCTIONAL BLOCK DIAGRAM


PIN NAMES

| A $_{0-17}$ | Address |
| :--- | :--- |
| DATA $_{\text {IN }}$ | Data Input |
| DATA $_{\text {OUT }}$ | Data Output |
| $\overline{C S}_{0-3}$ | Chip Select |
| $\mathrm{WE}_{0-3}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |
| GND | Ground |

CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $T_{A}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature Under Bias | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNITS |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{HH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{h}}=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :---: | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{C C}($ Min. $)=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}($ Max. $)=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ll}_{\mathrm{L}} \mathrm{l}$ | Input Leakage Current | $\mathrm{V}_{C C}=$ Max.; $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ to $\mathrm{V}_{C C}$ | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{lLO}_{\mathrm{LO}}$ | Output Leakage Current | $V_{C C}=$ Max., $^{\text {CS }}=\mathrm{V}_{\mathrm{iH}}, V_{\text {OUT }}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | 50. | $\mu \mathrm{A}$ |
| lccl | Operating Power Supply Current | $\begin{aligned} & \overline{C S}=V_{V}, V_{C C}=\text { Max., } \\ & \text { Output Open, } f=0 \end{aligned}$ | - | 225. | mA |
| $\mathrm{I}_{\mathrm{cc} 2}$ | Dynamic Operating Current | $\begin{aligned} & \overline{C S}=V_{1 .} \cdot V_{C C}=\text { Max., } \\ & \text { Output Open, } f=f_{\text {MAX }} \end{aligned}$ | - | 245.* | mA |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current | $\overline{C S} \geq V_{H}$ or (TTL Level) $V_{C C}=$ Max., Output Open | - | 180. | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current | $\begin{aligned} & C S \geq V_{H C}, V_{\text {IN }} \geq V_{\text {HC }} \text { or } \leq V_{\text {LC }} \\ & V_{C S}=\text { Max., Output Open } \end{aligned}$ | - | $60$ | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | - | 04 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | 2.4 | - | V |

AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{CLZ1}}, 2, \mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{CHZ1}, 2}, \mathrm{t}_{\mathrm{OHZ}}$, $t_{\text {ow }}$ and $t_{\text {WHz }}$ )

* Including scope and jig.


## AC ELECTRICAL CHARACTERISTICS

$\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7MC4001S35 MIN. MAX. | IDT7MC4001S45 MIN. MAX. | IDT7MC4001S55 MIN. MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |
| $t_{\text {R }}$ | Read Cycle Time | 35 | 45 | 55 | ns |
| $\mathrm{t}_{\mathrm{AA}}$ | Address Access Time | 35 | 45 | 55 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | 35 | 45 | 55 | ns |
| $t^{\text {cliz } 2}{ }^{(1)}$ | Chip Select to Output in Low Z | 10 | 10 | 10 | ns |
| $\mathrm{t}_{\mathrm{CHZ}}{ }^{(1)}$ | Chip Select to Output in High $Z$ | 25 | 35 | 45 | ns |
| ${ }^{\text {OH}}$ | Output Hold from Address Change | 5 | 5 | 5 | ns |
| $t_{\text {Pu }}{ }^{(1)}$ | Chip Select to Power Up Time | 0 | 0 | 0 | ns |
| $\mathrm{t}_{\text {PD }}{ }^{(1)}$ | Chip Deselect to Power Down Time | 35 | - 45 | - 55 | ns |

NOTE:

1. This parameter guaranteed but not tested.

## AC ELECTRICAL CHARACTERISTICS

$N_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7MC4001S35 MIN. MAX. | IDT7MC4001S45 <br> MIN. MAX. | IDT7MC4001S55 MIN. MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 35 - | 45 | 55 - | ns |
| $t_{\text {cw }}$ | Chip Selection to End of Write | 30 | 40 | 50 | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 30 | 40 | 50 | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5 | 5 | 5 | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 25 | 35 | 45 | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 5 | 5 | 5 | ns |
| $t_{\text {WHz }}{ }^{(1)}$ | Write Enable to Output in High Z | 25 | 30 | 40 | ns |
| $t_{\text {DW }}$ | Data Valid to End of Write | 20 | 25 | 35 | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold from Write Time | 5 | 5 | 5 | ns |
| $\mathrm{t}_{\text {OW }}{ }^{(1)}$ | Output Active from End of Write | 5 - | 5 | 5 | ns |

## NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


## NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{i L}$.
3. Address valid prior to or coincident with $\overline{C S}$ transition low.
4. $\overline{O E}=V_{\mathrm{IL}}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{w}$ ) of a low CS and a low WE.
3. $t_{W R}$ is measured from the earlier of CS or WE going high to the end of write cycle.
4. During this period, $I / O$ pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse $\left.\left(t_{W P}\right)>t_{W H Z}+t_{D W}\right)$ to allow the $/ / O$ drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If OE is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{w p}$.

## TRUTH TABLE

| MODE | CS | WE | OUTPUT | POWER |
| :--- | :---: | :---: | :---: | :--- |
| Standby | H | X | High Z | Standby |
| Read | L | H | DouT | Active |
| Write | L | L | High Z | Active |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | TEST | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 20 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## PACKAGE OUTLINE



## ORDERING INFORMATION



## FEATURES:

- High-density 32 bit word 512 K (16K $\times 32$ ) static RAM module
- Available in low profile 88-pin sidebraze dual ceramic SIP (single in-line package)
- Separate I/O
- Fast access time: 30ns (max.)
- Surface mounted LCC components mounted on a co-fired ceramic substrate
- High impedance outputs during write mode
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled in IDT's high reliability vapor phase solder reflow process
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs/outputs directly TTL-compatible
- Multiple GND pins for maximum noise immunity


## DESCRIPTION:

The IDT7MC4032 is a 32 -bit wide 512 K ( $16 \mathrm{~K} \times 32$ ) static RAM module with separate I/O constructed on a co-fired ceramic substrate using eight IDT71982 16K $\times 4$ static RAMs in leadless chip carriers. Extremely fast speeds can be achieved due to the use of 64 K static RAMs fabricated in IDT's high-performance, high-reliability CEMOS ${ }^{\text {TM }}$ technology. The IDT7MC4032 is available with access time as fast as 30 ns , with minimal power consumption.

The 7MC family of ceramic SIPs offers the optimum is packing density and profile height. The IDT7MC4032 is packaged in a 88 -pin dual ceramic SIP. The dual row configuration allows 88 pins to be placed on a package less than 4.5 inches long and .27 inches wide. At only 520 mils high, this profile package is ideal for systems with minimum board spacing. Extremely high packing density can also be achieved allowing four IDT7MC4032 modules to be stacked per inch of board space.

All inputs and outputs of the IDT7MC4032 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

## FUNCTIONAL BLOCK DIAGRAM



## PIN OUT



## PIN NAMES

| $\mathrm{A}_{0-13}$ | Addresses |
| :--- | :--- |
| $\mathrm{DI}_{0-31}$ | Data Input |
| $\mathrm{DO}_{0-31}$ | Data Output |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{CS}}_{\mathrm{L}}$ | Chip Select (Lower) |
| $\overline{\mathrm{CS}} \mathrm{U}$ | Chip Select (Upper) |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |
| GND | Ground |

## PACKAGE OUTLINE



PIN NO. 1


## FEATURES:

- High-density 256 K ( $256 \mathrm{~K} \times 1$ ) CMOS static RAM module
- Cost-effective plastic surface mounted RAM packages on an epoxy laminate (FR4) substrate
- Available in 28-pin SIP (single in-line package) for maximum space saving
- Fast access times: 25ns (max.) over commercial temperature
- Low power consumption
- Dynamic: less than 600 mW (typ.)
- Full standby: less than 30 mW (typ.)
- Utilizes IDT7187 high-performance 64K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION

The IDT7MP156 is a 256 K ( $256 \mathrm{~K} \times 1$-bit) high-speed static RAM module constructed on an epoxy laminate surface using four IDT7187 64K $\times 1$ static RAMs in surface mount packages. Extremely fast speeds can be achieved with this technique due to use of 64K static RAMs fabricated in IDT's high-performance, high-reliability CEMOS technology.

The 7MP family of surface mounted SIP technology is a costeffective solution allowing for very high packing density. The IDT7MP156 is offered in a 28-pin SIP (single in-line package). The IDT7MP156 can be mounted on 200 mil centers, yielding 1.25 megabits of memory in less than 3 square inches of board space.

The IDT7MP156 is available with maximum access times as fast as 25 ns with maximum power consumption of 1.8 watts. The module also offers a full standby mode of 440 mW (max.).

All inputs and outputs of the IDT7MP156 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

## PIN CONFIGURATION



NOTE:

1. For module dimensions, plese refer to module drawing M11 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{A}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{lL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {CC }}$ |
| :---: | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{CC}}($ Min. $)=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}($ Max. $)=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7MP156 |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\left\|\mathrm{IL}^{\prime}\right\|$ | Input Leakage Current | $V_{C C}=M a x ; V_{\mathbb{I N}}=G N D$ to $V_{C C}$ | - | - | 15 | 15 | $\mu \mathrm{A}$ |
| [LOI | Output Leakage Current | $\mathrm{V}_{\text {CC }}=$ Max., $\overline{C S}=\mathrm{V}_{\mathrm{HH}}, \mathrm{V}_{\text {OUT }}=G N D$ to $\mathrm{V}_{\text {CC }}$ | - | - | 15 | 15. | $\mu \mathrm{A}$ |
| ${ }^{\text {ccl }}$ | Operating Power Supply Current | $\begin{aligned} & \overline{C S}=V_{L}, V_{C C}=\text { Max. } \\ & \text { Output Open, } f=0 \end{aligned}$ | - | 110 | 225 | 300 | mA |
| $\mathrm{lcC2}$ | Dynamic Operating Current | $\begin{aligned} & \overline{C S}=V_{V}, V_{C C}=\text { Max., } \\ & \text { Output Open, } f=f_{\text {MAX }} \end{aligned}$ | - | 120 | 245 | 330 | mA |
| $I_{\text {SB }}$ | Standby Power Supply Current | $\overline{C S} \geq V_{\text {H }}$ or (TTL Level) <br> $V_{C C}=$ Max., Output Open | - | 90 | 180 | 240 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current | $\mathrm{CS} \geq \mathrm{V}_{\mathrm{HC}}, \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{HC}}$ or $\mathrm{V}_{\mathrm{LC}}$ $V_{C S}=$ Max., Output Open | - | 6 | 60 | 80 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. | - | - | 0.4 | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | 2.4 | - | - | - | V |

## NOTES:

1. $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $t_{A A}=35,45,45,55 \mathrm{~ns}$
3. $t_{A A}=25,30 \mathrm{~ns}$

## AC TEST CONDITIONS

| In Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load

Figure 2. Output Load (for $\mathrm{t}_{\mathrm{CLZ}, 2}, \mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{CHz}, 2,2} \mathrm{t}_{\mathrm{OHZ}}$, $t_{\text {ow }}, \mathrm{t}_{\mathrm{wHz}}$ )
*Including scope and jig.

## AC ELECTRICAL CHARACTERISTICS

$V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ )


NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{\mathrm{IL}}$ and $\overline{\mathrm{DB}, \mathrm{LB}}=\mathrm{V}_{\mathrm{IL}}$ for 16 output active.
3. Address valid prior to or coincident with CS transition low.
4. $\overline{O E}=V_{L}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

## TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7}$



TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. WE or CS must be high during all address transitions.
2. A write occurs during the overlap ( $t_{\text {wh }}$ ) of a low CS and a low WE.
3. $t_{\text {wR }}$ is measured from the earlier of $\overline{C S}$ or WE going high to the end of write cycle.
4. During this period, I/O pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. DuringaWE controlled write cycle, write pulse ( $\left.\left.t_{W P}\right)>t_{W H Z}+t_{D W}\right)$ to allow the I/O drivers toturn off and data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\text {wp }}$.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | TEST | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 40 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION



## FEATURES:

- High-density 256K (64K $\times 4$ ) CMOS static RAM module
- Cost-effective plastic surface mounted RAM packages on an epoxy laminate (FR4) substrate
- Available in 28-pin SIP (single in-line package) for maximum space saving
- Fast access times: 25 ns (max.) over commercial temperature
- Low power consumption
-Dynamic: less than 1.2W (typ.)
-Full standby: less than 30 mW (typ.)
- Utilizes IDT7187 high-performance 64 K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MP456 is a 256 K ( $64 \mathrm{~K} \times 4$-bit) high-speed static RAM module constructed on an epoxy laminate surface using four IDT7187 64K $\times 1$ static RAMs in plastic surface mount packages. Extremely fast speeds can be achieved with this technique due to the use of 64K static RAMs fabricated in IDT's high-performance, high-reliability CEMOS technology .

The 7MP family of surface mounted SIP technology is a costeffective solution allowing for very high packing density. The IDT7MP456 is offered in a 28 -pin SIP. The IDT7MP456 can be mounted on 200 mil centers, yielding 1.25 megabits of memory in less than 3 square inches of board space.

The IDT7MP456 is available with maximum access times as fast as 25 ns , with maximum power consumption of 3.3 watts. The module also offers a full standby mode of 440 mW (max.).

All inputs and outputs of the IDTMP456 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation and providing equal access and cycle times for ease of use.

PIN CONFIGURATION


NOTE:

1. For module dimensions, please refer to module drawing M11 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.
PIN NAMES

| $A_{0}-A_{15}$ | Address Inputs |
| :--- | :--- |
| $\overline{C E}$ | Chip Enable |
| $\overline{W E}$ | Write Enable |
| $D_{\text {INo }}-D_{I N_{3}}$ | Data Input |
| $D_{0 u_{0}}-$ Dour $_{3}$ | Data Output |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |
| GND | Ground |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanient damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {HH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {L }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{LL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :---: | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{CC}}($ Min. $)=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}($ Max. $)=5.5 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7MP456 |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | TYP. ${ }^{(1)}$ | MAX ${ }^{(2)}$ | MAX ${ }^{(3)}$ |  |
| HLI | Input Leakage Current | $\mathrm{V}_{\text {CC }}=$ Max.; $\mathrm{V}_{\text {IN }}=$ GND to $\mathrm{V}_{\text {CC }}$ | - | - | 15 | 15 | $\mu \mathrm{A}$ |
| $\mathrm{HLO}_{\mathrm{LO}}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M_{\text {ax. }} \\ & C S=V_{I H}, V_{\text {OUT }}=G N D \text { to } V_{C C} \end{aligned}$ | - | - | 15 | 15: | $\mu \mathrm{A}$ |
| $\mathrm{lcCl}_{1}$ | Operating Power Supply Current | $\begin{aligned} & \overline{C S}=V_{\mathrm{LL}} \\ & \mathrm{~V}_{\mathrm{CC}}=M \mathrm{Max} ., \text { Output Open } \\ & \mathrm{F}=0 \end{aligned}$ | - | 180 | 360 | 4800 | mA |
| $l_{\text {cce }}$ | Dynamic Operating Current | $\begin{aligned} & \overline{C S}=V_{\text {II }} \\ & V_{c c}=\text { Max., Output Open } \\ & f=f_{\text {MAX }} \end{aligned}$ | - | 240 | 440 | \% 600 | mA |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current | $\begin{aligned} & \overline{C S} \geq V_{\text {IH }} \text { or (TTL Level) } \\ & V_{C=}=M a x . \\ & \text { Output Open } \end{aligned}$ | - | 90 | 180 | $\begin{array}{r}240 \\ \square \\ \hline\end{array}$ | mA |
| $\mathrm{I}_{\text {Sa1 }}$ | Full Standby Power Supply Current | $\begin{aligned} & \overline{C_{S}} \geq V_{\mathrm{HC}}, V_{\mathrm{IN}} \geq V_{\mathrm{HC}} \text { or } \leq \mathrm{V}_{\mathrm{LC}} \\ & V_{\mathrm{CC}}=\text { Max., Output Open } \end{aligned}$ | - | 6 | 60 | 80 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{LL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | - | - | 0.4 | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | 2.4 | - | - | $\cdots$ | V |

NOTES:

1. $V_{C C}=5 \mathrm{~V}, \mathrm{t}_{A \mathrm{~A}}=25^{\circ} \mathrm{C}$
2. $t_{A A}=35,45,55 \mathrm{~ns}$
3. $t_{A A}=25,30 \mathrm{~ns}$

## AC TEST CONDITIONS

| In Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\left.\mathrm{t}_{\mathrm{CLZ} 1,2}, \mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{OWZ}}, \mathrm{t}_{\mathrm{WHZ}}\right), 2, \mathrm{t}_{\mathrm{OHZ}}$,
*including scope and jig.
AC ELECTRICAL CHARACTERISTICS
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7MP456S25 MIN. MAX. | $\begin{array}{\|l\|l\|} \hline \text { IDT7 } \\ \text { MIN. } \end{array}$ | $\begin{gathered} \text { 56S30 } \\ \text { MAX. } \end{gathered}$ | $\begin{gathered} \text { IDT7M } \\ \text { MIN. } \end{gathered}$ | 56S35 MAX. |  | 56S45 MAX. | $\begin{array}{\|c} \text { IDT7N } \\ \text { MIN. } \end{array}$ | 6S55 MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 25... - | 30 | - | 35 | - | 45 | - | 55 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | $\rightarrow 25$ | - | 30 | - | 35 | - | 45 | - | 55 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | - \% 25 | - | 30 | - | 35 | - | 45 | - | 55 | ns |
| $t_{\text {clzi. }{ }^{\text {(1) }}}$ | Chip Select to Output in Low Z | 5 | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ}}{ }^{(1)}$ | Chip Select to Output in High Z | - . 20 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {PU }}{ }^{(1)}$ | Chip Select to Power Up Time | 0, . ${ }_{\text {a }}$ - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}{ }^{(1)}$ | Chip Deselect to Power Down Time | 25 | - | 30 | - | 35 | - | 45 | - | 55 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 25. | 30 | - | 35 | - | 45 | - | 55 | - | ns |
| $\mathrm{t}_{\mathrm{cw}}$ | Chip Selection to End of Write | 25 | 25 | - | 30 | - | 40 | - | 50 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 25 | 25 | - | 30 | - | 40 | - | 50 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5 \% | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {WP }}$ | Write Pulse Width | 20. | 20 | - | 25 | - | 35 | - | 45 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0, \% | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {WHZ }}{ }^{(1)}$ | Write Enable to Output in High Z | --\%. 20 | - | 25 | - | 25 | - | 30 | - | 30 | ns |
| $t_{\text {bw }}$ | Data to Write Time Overlap | 15 \%. ${ }^{\text {- }}$ | 20 | - | 20 | - | 25 | - | 25 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold from Write Time | 5, \% - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {ow }}{ }^{(1)}$ | Output Active from End of Write | 0 | 0 | - | 0 | - | 0 | - | 0 | - | ns |

## NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,3)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3)}$


NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{\mathrm{IL}}$
3. Address valid prior to or coincident with CS transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. $\overline{W E}$ or $\overline{\mathrm{CS}}$ must be high during all address transitions.
2. A write occurs during the overlap (tw) of a low $\overline{C S}$ and a low WE.
3. $t_{W R}$ is measured from the earlier of $\overline{C S}$ or WE going high to the end of write cycle.
4. During this period, I/O pins are in the output state, and input signals must not be applied.
5. If the $\overline{C S}$ low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse $\left.\left(t_{W P}\right)>t_{W H Z}+t_{D W}\right)$ to allow the $/ / O$ drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{w p}$.

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 40 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION



Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Plastic SIP



## PLASTIC SIP MODULE (16K x 5-BIT)

## FEATURES:

- 81,920-bit CMOS static RAM module with decoupling capacitor
- High speed: 20ns max.
- Low power consumption: 1.1W typ.
- IDT7MP564 package options reduce overall height
- Utilizes IDT6167s-high-performance 16K RAMs produced with advanced CEMOS ${ }^{\text {m }}$
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MP564 is an 80K ( $16,384 \times 5$-bit) high-speed CMOS static RAM constructed on an epoxy laminate substrate using 5 IDT6167 ( $16,384 \times 1$-bit) CMOS static RAMs in plastic surface mount packages. Extremely fast speeds can be achieved with this technique due to use of the IDT6167 RAMs, fabricated in IDT's high-performance, high-reliability technology-CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest 16 K static RAMs available.

The IDT7MP564 is available with access times as fast as 20ns, with maximum power consumption of only 2.2 watts. The circuit also offers a reduced power standby mode. When CS goes high, the circuit automatically goes to, and remains in, a standby mode as long as CS remains high, consuming only 963 mW maximum. Substantially lower power levels can be achieved in the ISB1 mode (less than 138mW max.).

All inputs and outputs of the IDT7MP564 are TTL-compatible and operate from a single 5 V supply, thus simplifying system designs. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

FUNCTIONAL BLOCK DIAGRAM


PIN CONFIGURATION



$$
\begin{gathered}
\text { SIP } \\
\text { SIDE VIEW }
\end{gathered}
$$

CEMOS is a trademark of Integrated Device Technology, Inc.
PIN NAMES

| $A_{0}-A_{13}$ | Addresses | $\overline{W E}$ | Write Enable |
| :--- | :--- | :--- | :--- |
| $1 / O_{1}-1 / O_{5}$ | Data Inputs/Outputs | $V_{C C}$ | Power |
| $\overline{\mathrm{CS}} \quad$ | Chip Select | GND | Ground |

## TRUTH TABLE

| MODE | $\overline{\text { CS }}$ | $\overline{\text { WE }}$ | OUTPUT | POWER |
| :--- | :---: | :---: | :---: | :--- |
| Standby | H | X | High Z | Standby |
| Read | L | H | Dour | Active |
| Write | L | L | High Z | Active |

RECOMMENDED DC OPERATING CONDITIONS
$\left(T_{A}=0^{\circ} \mathrm{C}\right.$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNITS |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{LL}}(\min )=.-1.0 \mathrm{~V}$ for pulse width less than 20 ns .

DC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | $\begin{gathered} \hline \text { IDT7MP564 } \\ \text { TYP. }{ }^{1} \text { ( } \\ \hline \end{gathered}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mid \mathrm{LLI}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{N}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 15 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\text {LO }}$ | Output Leakage Current | $\overline{C S}=V_{H}, V_{\text {OUT }}=O V$ to $V_{C C}$ | - | - | 15 | $\mu \mathrm{A}$ |
| $\mathrm{lcC}_{1}$ | Operating Power Supply Current | $\overline{C S}=V_{\text {IL }}$, Output Open, $V_{C C}=$ Max., $f=0$ | - | 200 | 400 | mA |
| lcc 2 | Dynamic Operating Current | $\overline{C S}=V_{\text {IL }}$, Output Open, $V_{C C}=$ Max., $f=f_{\text {MAX }}$. | - | 200 | 400 | mA |
| $\mathrm{I}_{\mathrm{SB}}$ | Standby Power Supply Current | $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{H}}$ | - | 80 | 175 | mA |
| $\mathrm{l}_{\text {SB1 }}$ | Full Standby Power Supply Current | $\begin{aligned} & \overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \text { or } \leq 0.2 \mathrm{~V} \end{aligned}$ | - | 5 | 25 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 | - | - | V |

NOTES:

1. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 30 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 22 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise and Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures $1 \& 2$ |



Figure 1. Output Load
Figure 2. Output Load (for $\mathrm{t}_{\mathrm{HZ}}, \mathrm{t}_{\mathrm{LZ}}, \mathrm{t}_{\mathrm{WZ}}$, andt ${ }_{\mathrm{ow}}$ )
*Including scope and jig

AC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7MP564L20 <br> MIN. MAX. | IDT7MP564L25 <br> MIN. MAX. | IDT7MP564L35 <br> MIN. MAX. | IDT7MP564L45 MIN. MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 20 | 25 | $35 \quad-$ | 45 | ns |
| $t_{\text {AA }}$ | Address Access Time | 20 | 25 | 35 | 45 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | 20 | 25 | 35 | 45 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 3 | 5 | 5 | 5 | ns |
| $\mathrm{t}_{\mathrm{Lz}}$ | Chip Select to Output in Low Z | 3 | 5 | 5 | 5 | ns |
| $\mathrm{t}_{\mathrm{HZ}}$ | Chip Deselect to Output in High Z | - 10 | 10 | 15 | 20 | ns |
| $\mathrm{t}_{\mathrm{PU}}$ | Chip Select to Power Up Time | 0 | 0 | 0 | 0 | ns |
| $\mathrm{t}_{\text {PD }}$ | Chip Deselect to Power Down Time | 20 | 25 | 35 | 45 | ns |
| WRITE CYCLE |  |  |  |  |  |  |
| $\mathrm{t}_{\text {wc }}$ | Write Cycle Time | 20 - | 25 | 35 | 45 | ns |
| $\mathrm{t}_{\mathrm{cw}}$ | Chip Select to End of Write | 15 | 20 | 30 | 40 | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 15 | 20 | 30 | 40 | ns |
| $t_{\text {AS }}$ | Address Set-up TIme | 2 | 3 | 5 | 5 | ns |
| ${ }^{\text {wp }}$ | Write Pulse Width | 13 | 17 | 25 | 35 | ns |
| ${ }^{\text {wn }}$ | Write Recovery Time | 0 | 0 | 0 | 3 | ns |
| $\mathrm{t}_{\text {DW }}$ | Data Valid to End of Write | 13 | 15 | 20 | 25 | ns |
| ${ }^{\text {t }}{ }_{\text {dH }}$ | Data Hold Time | 2 | 3 | 3 | $3-$ | ns |
| ${ }^{\text {t }}$ w | Write Enable to Output in High Z | 7 | 10 | - 15 | - 20 | ns |
| $\mathrm{t}_{\text {ow }}$ | Output Active from End of Write | 0 | 0 | 0 | 0 - | ns |

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1,2)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,3)}$


NOTES:

1. $\overline{\mathrm{WE}}$ is high for read cycle.
2. $\overline{\mathrm{CS}}$ is low for read cycle.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage with specified loading in Figure 2. This parameter is sampled, not $100 \%$ tested.
5. All READ cycle timings are referenced from the last valid address to the first transitioning address.
6. For any given speed, operating voltage and temperature, $\mathrm{t}_{\mathrm{HZ}}$ will be less than or equal to $\mathrm{t}_{\mathrm{LZ}}$.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 ( $\overline{\text { WE CONTROLLED) }}{ }^{(1)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 ( $\overline{C S}$ CONTROLLED) ${ }^{(1)}$


1. $\overline{\mathrm{CS}}$ or $\overline{\mathrm{WE}}$ must be high during address transitions.
2. IF $\overline{\mathrm{CS}}$ goes high simultaneously with $\overline{\mathrm{WE}}$ high, the output remains in a high impedance state.
3. All write cycle timings are referenced from the last valid address to the first transitioning address.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state voltage with specified loading in Figure 2 . This parameter is sampled and not $100 \%$ tested.

## LOW V CC DATA RETENTION CHARACTERISTICS ( $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. ${ }^{(1)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DR }}$ | $\mathrm{V}_{\text {cC }}$ for Data Retention |  | 2.0 | - | - | V |
| $I_{\text {CCDR }}$ | Data Retention Current | $\begin{aligned} & \overline{C S} \geq V_{C C}-0.2 \mathrm{~V} \\ & V_{I N} \geq V_{C C}-0.2 V \text { or } \leq 0.2 \mathrm{~V} \end{aligned}$ | - | $\begin{aligned} & 10^{(2)} \\ & 15^{(3)} \\ & \hline \end{aligned}$ | $\begin{aligned} & 300^{(2)} \\ & 400^{(3)} \end{aligned}$ | $\mu \mathrm{A}$ |
| ${ }^{\text {con }}$ | Chip Deselect to Data Retention Time |  | 0 | - | - | ns |
| ${ }_{\text {t }}^{\text {R }}$ | Operation Recovery Time |  | $\mathrm{t}_{\mathrm{RC}}{ }^{(4)}$ | - | - | ns |

## NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $@ V_{C c}=3 V$
3. @ $V_{C C}=2 V$
4. $t_{\text {RC }}=$ Read Cycle Time

## LOW VCC DATA RETENTION WAVEFORMS



## NORMALIZED TYPICAL PERFORMANCE CHARACTERISTICS




## ORDERING INFORMATION




4 MEGABIT ( $512 \mathrm{~K} \times 8$ ) CMOS STATIC RAM PLASTIC SIP MODULE

## FEATURES:

- High-density 4 megabit ( $512 \mathrm{~K} \times 8$ ) CMOS static RAM module
- Cost-effective plastic surface mounted RAM packages on an epoxy laminate (FR4) substrate
- Available in 36-pin SIP (single in-line package) for maximum space saving
- Fast access times
- 45ns (max.)
- Low power consumption
- Dynamic: 2.6W (max.)
- Full standby: 1.9 (max.)
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MP4008 is a 4 megabit ( $512 \mathrm{~K} \times 8$-bit) high-speed static RAM module constructed on an epoxy laminate surface using sixteen IDT1256 32K x 8 static RAMs in plastic surface mount packages. Extremely fast speeds can be achieved with this technique due to the use of 256 K static RAMs fabricated in IDT's highperformance, high-reliability CEMOS technology.

The 7MP family of surface mounted SIP technology is a costeffective solution allowing for very high packing density. The IDT7MP4008 is offered in a 36 -pin SIP. The 7MP4008 can be stacked on 300 mil centers, yielding greater than 12 megabits of RAM in less than 5 square inches of board space.

The IDT7MP4008 is available with maximum access times as fast as 45 ns with maximum power consumption of 2.6 watts. The IDT7MP4008 also offers a full standby mode of 1.9 W (max.).

All inputs and outputs of the IDT7MP4008 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation and providing equal access and cycle times for ease of use.

## PIN CONFIGURATION



SIP
SIDE VIEW

FUNCTIONAL BLOCK DIAGRAM


## NOTE:

1. For module dimensions, please refer to module drawing M17 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{H}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\text {IL }}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING

TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\mathrm{CC}}$ |
| :---: | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{C C}$ (Min.) $=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}($ Max. $)=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7MP4008S |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mid \mathrm{ILI}^{\prime}$ | Input Leakage Current ${ }^{(1)}$ | $\mathrm{V}_{\mathrm{CC}}=$ Max.; $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ to $\mathrm{V}_{\text {CC }}$ | - | 80 | $\mu \mathrm{A}$ |
| 1 Lo | Output Leakage Current | $\begin{aligned} & V_{C C}=\mathrm{Max} \\ & \mathrm{CS}=V_{1 H} V_{\text {OUT }}=G N D \text { to } V_{C C} \end{aligned}$ | - | 80 | $\mu \mathrm{A}$ |
| ${ }^{\text {ccl }}$ | Operating Power Supply Current | $\begin{aligned} & \overline{C S}=V_{L L} \\ & V_{C C}=\text { Max., Output Open } \\ & f=0 \end{aligned}$ | - | 390 | mA |
| $\mathrm{I}_{\mathrm{cc} 2}$ | Dynamic Operating Current | $\begin{aligned} & \mathrm{CS}=V_{L} \\ & V_{C C}=\text { Max., Output Open } \\ & f=f_{\text {MAX }} \\ & \hline \end{aligned}$ | - | 470 | mA |
| ${ }^{\text {SB }}$ | Standby Power Supply Current | $\begin{aligned} & \left.\overline{C S} \geq V_{\text {IH }} \text { or (TL Level) }\right) \\ & V_{C C}=M \text { Max. } \\ & \text { Output Open } \end{aligned}$ | - | 350 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current | $\begin{aligned} & C S \geq V_{\mathrm{HC}}, V_{\mathrm{IN}} \geq V_{\mathrm{HC}} \text { or } \leq V_{\mathrm{LC}} \\ & V_{\mathrm{CS}}=\text { Max., Output Open } \end{aligned}$ | - | 350 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{LL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | 2.4 | - | V |

NOTE:

1. $l_{\mathrm{l}} \mid$ for $\mathrm{A}_{15}-\mathrm{A}_{18}$ and $\overline{\mathrm{MS}}=400 \mu \mathrm{~A}$ (max.).

AC TEST CONDITIONS

| In Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Flgure 2. Output Load (for $\mathbf{t}_{\mathbf{C L Z}, 2}, \mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{CHz}, 2}, \mathrm{t}_{\mathrm{OHZ}}$, $\mathbf{t}_{\text {ow }}$, t $_{\text {whz }}$ )
*Including scope and jig.

AC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT7MP4008S45 } \\ & \text { MIN. } \quad \text { MAX. } \end{aligned}$ |  | IDT7MP4008S55MIN. MAX. |  | $\begin{array}{cc} \text { IDT7MP4008S70 } \\ \text { MIN. } & \text { MAX. } \end{array}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RC }}$ | Read Cycle Time | 45 | - | 55 | - | 70 | - | ns |
| ${ }^{\text {AA }}$ | Address Access Time | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\mathrm{CLZ1,2}}{ }^{(1)}$ | Chip Select to Output in Low Z | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OE}}$ | Output Enable to Output Valid | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OLZ}}{ }^{(1)}$ | Output Enable to Output in Low Z | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\mathrm{C}_{\mathrm{CHZ}}(1)}$ | Chip Select to Output in High Z | - | 25 | - | 30 | - | 35 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ (1) | Output Disable to Output in High Z | - | 25 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 45 | - | 55 | - | 70 | - | ns |
| $\mathrm{t}_{\text {cw }}$ | Chip Selection to End of Write | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 35 | - | 45 | - | 55 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 5 | - | 5 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{WHZ}}{ }^{(1)}$ | Write Enable to Output in High Z | - | 15 | - | 20 | - | 25 | ns |
| $\mathrm{t}_{\text {DW }}$ | Data Valid to End of Write | 20 | - | 25 | - | 30 | - | ns |
| $t_{\text {DH }}$ | Data Hold from Write Time | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {Ow }}{ }^{(1)}$ | Output Active from End of Write | 5 | - | 5 | - | 5 | - | ns |

## NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


## NOTES:

1. WE is High for Read Cycle.
2. Device is continuously selected, $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IL}}$.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. $\overline{O E}=V_{\mathrm{IL}}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3, \eta}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{w}}$ ) of a low CS and a low WE.
3. $\mathrm{t}_{\mathrm{WR}}$ is measured from the earlier of CS or WE going high to the end of write cycle.
4. During this period, $\mathrm{I} / \mathrm{O}$ pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse ( $\left.\left.t_{W P}\right)>t_{W H Z}+t_{D W}\right)$ to allow the I/O drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If $O E$ is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{w p}$.

## TRUTH TABLE

| MODE | CS | OE | WE | OUTPUT | POWER |
| :--- | :---: | :---: | :---: | :--- | :--- |
| Standby | H | X | X | High Z | Standby |
| Read | L | L | H | DATA $_{\text {OUT }}$ | Active |
| Read | L | H | H | High Z | Active |
| Write | L | X | L | DATA $_{\text {IN }}$ | Active |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(\mathbf{1 )}}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 96 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 128 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION




1 MEGABIT CMOS
IDT7M624S STATIC RAM MODULE

## FEATURES:

- High-density 1024K-bit CMOS static RAM module
- Customer-configured to $64 \mathrm{~K} \times 16,128 \mathrm{~K} \times 8$ or $256 \mathrm{~K} \times 4$
- Fast access times
- Military: 35ns (max.)
- Commercial: 25ns (max.)
- Low power consumption
- Active: 4.8W (typ. in $64 \mathrm{~K} \times 16$ organization)
- Standby: 1.6mW (typ.)
- Utilizes 16 IDT7187 high-performance $64 \mathrm{~K} \times 1$ CMOS static RAMs produced with IDT's advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Offered in 40-pin, 900 mil center sidebraze DIP, achieving very high memory density
- Pin-compatible with IDT7M656 (256K RAM module)
- Single $5 V( \pm 10 \%)$ power supply
- Dual GND pins for maximum noise immunity
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## nOTES:

1. Both GND pins need to be grounded for proper operation.
2. For module dimensions, please refer to module drawing $M 6$ in the packaging section.
CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



## PIN NAMES

| $A_{0-18}$ | Address |
| :--- | :--- |
| $D_{0-15}$ | Data Input/Output |
| $\overline{C S}$ | Chip Select |
| WE | Write Enable |
| $V_{C c}$ | Power |
| GND | Ground |

## DESCRIPTION:

The IDT7M624 is a 1024K-bit high-speed CMOS static RAM constructed on a multi-layered ceramic substrate using 16 IDT7187 64K x 1 static RAMs in leadless chip carriers. Making four chip select lines available (one for each group of 4 RAMs) allows the user to configure the memory into a $64 \mathrm{~K} \times 16,128 \mathrm{~K} \times 8$ or $256 \mathrm{~K} x$ 4 organization. In addition, extremely high speeds are achievable by the use of IDT7187s fabricated in IDT's high-performance, highreliability technology, CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest 64 K static RAMs available.

The IDT7M624 is available with access times as fast as 25ns commercial and 35 ns military temperature range, with maximum operating power consumption of only 12.3 W (significantly less if organized $128 \mathrm{~K} \times 8$ or $256 \mathrm{~K} \times 4$ ). The module also offers a standby power mode of 5.7 W (max.) and a full standby mode of 1.7 W (max.).

The IDT7M624 is offered in a 40-pin, 900 mil center sidebraze DIP to take advantage of the compact IDT7187s in leadless chip carriers.

All inputs and outputs of the IDT7M624 are TTL-compatible and operate from a single 5 V supply. (NOTE: Both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access times for ease of use.

All IDT military module semiconductor components are compliant with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +155 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{LL}}=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

DC ELECTRICAL CHARACTERISTICS $N_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7M624S |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | TYP. ${ }^{(1)}$ | MAX ${ }^{(3)}$ | MAX ${ }^{(4)}$ |  |
| $\mid I L I^{\prime}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\mathrm{GND}$ to $\mathrm{V}_{C \mathrm{C}}$ | - | - | 20 | 20 | $\mu \mathrm{A}$ |
| $\mid \mathrm{L}_{\mathrm{L}} \mathrm{l}$ | Output Leakage Current | $\mathrm{V}_{C C}=5.5 \mathrm{~V}, \mathrm{CS}_{\mathrm{xx}}=\mathrm{V}_{1 H}, V_{\text {Out }}=\mathrm{GND}$ to V K | - | - | 20 | 20 | $\mu \mathrm{A}$ |
| $\mathrm{lccx16}$ | Operating Current in X16 mode | $\overline{C S}_{\text {XX }}=V_{L}$, Output Open, $V_{C C}=5.5 \mathrm{~V}, \mathrm{f}=\mathrm{f}_{\text {MAX }}$ | - | 960 | 1950 | 2240 | mA |
| $\mathrm{I}_{\text {ccx } 8}$ | Operating Current in $\times 8$ mode | $\overline{\mathrm{CS}} \mathrm{S}_{\mathrm{xX}}=\mathrm{V}_{\mathrm{LL}}$, Output Open, Min. Duty Cycle $=100 \%$ | - | 720 | 1380 | 1640 | mA |
| $\mathrm{ICCX4}$ | Operating Current in X 4 mode | $\overline{\mathrm{CS}} \mathrm{S}_{\mathrm{xx}}=\mathrm{V}_{\mathrm{LL}}$, Output Open, Min. Duty Cycle $=100 \%$ | - | 600 | 1100 | 1340 | mA |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current | $\overline{C S}{ }_{\text {xx }} \geq \mathrm{V}_{\mathrm{HH}}$ (TTL Level), $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$. Output Open | - | 480 | 820 | 1040 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current | $\begin{aligned} & \overline{C S}_{x \alpha} \geq V_{C C}-0.2 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \text { or } \leq 0.2 \mathrm{~V} \text { (CMOS Level) } \end{aligned}$ | - | 0.32 | $320{ }^{(2)}$ | З20 | mA |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{Cc}}=4.5 \mathrm{~V}$ | - | - | 0.5 | 05 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | - | - | 0.4 | 04 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{l}_{\mathrm{OL}}=-4 \mathrm{~mA}, \mathrm{VCc}=4.5 \mathrm{~V}$ | 2.4 | - | - | \% | V |

NOTES:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$.
2. $\mathrm{I}_{\mathrm{SB} 1} \mathrm{max}$. at commercial temperature $=240 \mathrm{~mA}$.
3. $t_{A A}=30,35,45,55,65 \mathrm{~ns}$
4. $t_{A A}=25 n s$

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



FIgure 1. Output Load


Flgure 2. Output Load (for $t_{H Z}, t_{\mathrm{LZ}}, \mathrm{t}_{\mathrm{WZ}}$ and $\mathrm{t}_{\mathrm{ow}}$ )

* Including scope and jig.


## AC ELECTRICAL CHARACTERISTICS

$N_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | 7M624S25 COM'L ONLY <br> MIN. MAX. | 7M6 MIN. | ONLY MAX. |  | $\begin{gathered} 4 \mathrm{~S} 35 \\ \mathrm{MAX} \end{gathered}$ |  | 4545 <br> MAX. |  | 4S55 <br> MAX. | 7M62 | S65 <br> MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 25 \% | 30 | - | 35 | - | 45 | - | 55 | - | 65 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | - $\quad 25$ | - | 30 | - | 35 | - | 45 | - | 55 | - | 65 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | - 25 | - | 30 | - | 35 | - | 45 | - | 55 | - | 65 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 \% - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{z}}$ | Chip Selection to Output in Low Z | 5 \% - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {HZ }}$ | Chip Deselection to Output in High Z | - $\quad 20$ | - | 25 | - | 30 | - | 30 | - | 30 | - | 30 | ns |
| $t_{\text {Pu }}$ | Chip Selection to Power Up Time | 0\% \% - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Selection to Power Down Time | \% \% 25 | - | 30 | - | 35 | - | 35 | - | 35 | - | 35 | ns |

## AC ELECTRICAL CHARACTERISTICS

$V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | $\begin{aligned} & \text { 7M624S25 } \\ & \text { COM'L. ONLY } \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{aligned} & \text { 7M6: } \\ & \text { COM' } \\ & \text { MIN. } \end{aligned}$ | $\begin{aligned} & \text { 4S30 } \\ & \text { ONLY } \\ & \text { MAX. } \end{aligned}$ |  | $\begin{aligned} & 4 \mathrm{~S} 35 \\ & \mathrm{MAX} \end{aligned}$ | 7M62 | 4S45 <br> MAX. | 7M6 | $\begin{gathered} 4 \mathrm{~S} 55 \\ \mathrm{MAX} . \end{gathered}$ | 7M62 | S65 <br> MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 25 \% | 30 | - | 35 | - | 45 | - | 55 | - | 65 | - | ns |
| $\mathrm{t}_{\mathrm{c} w}$ | Chip Selection to End of Write- | 22 \% | 25 | - | 30 | - | 40 | - | 50 | - | 55 | - | ns |
| $\mathrm{t}_{\mathrm{AW}}$ | Address Valid to End of Write | 22 \% | 25 | - | 30 | - | 40 | - | 50 | - | 55 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 2 \% \% - | 3 | - | 5 | - | 5 | - | 5 | - | 10 | - | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 20 - | 20 | - | 25 | - | 30 | - | 35 | - | 40 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 \% \% - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| ${ }^{\text {d }}$ W | Data Valid to End of Write | 15** - | 20 | - | 20 | - | 25 | - | 25 | - | 30 | - | ns |
| $t_{\text {dH }}$ | Data Hold Time | 5\% ${ }^{3}$ - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {wz }}$ | Write Enable to Output in High Z | 0\% \% 20 | 0 | 25 | 0 | 25 | 0 | 30 | 0 | 30 | 0 | 35 | ns |
| tow | Output Active from End of Write | 5\% | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1,2)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,3)}$


NOTES:

1. WE is high for READ cycle.
2. $\overline{C S}_{x x}$ is low for READ cycle.
3. Address valid prior to or coincident with CS $_{x x}$ transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state voltage with specified loading in Figure 2. This parameter is sampled, not $100 \%$ tested.
5. All READ cycle timings are referenced from the last valid address to the first transitioning address.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{w}}$ ) of a low CS and a low WE.
3. $t_{W R}$ is measured from the earlier of CS or WE going high to the end of write cycle.
4. During this period, $I / O$ pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse ( $t_{W P}$ ) $>t_{\text {WHZ }}+t_{D W}$ ) to allow the $/ / O$ drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If OE is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\text {wp }}$.

## TRUTH TABLE

| MODE | $\overline{\mathbf{C S}}_{\mathbf{x x}}$ | WE | OUTPUT | POWER |
| :--- | :---: | :---: | :--- | :--- |
| Standby | H | X | High Z | Standby |
| Read | L | H | DATAout | Active |
| Write | L | L | High Z | Active |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | TEST | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I}}=\mathrm{OV}$ | 130 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 35 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## IDT7M624

64K x 16 CONFIGURATION


NOTE:
All chip selects tied together since, in a by 16 configuration, all chips are either on or off.

IDT7M624
128K x 8 CONFIGURATION


NOTE:
The chip selects are tied together in groups of two. The decoder uses the new higher order address pin ( $\mathrm{A}_{16}$ ) to determine which of the two banks of memory are enabled.

IDT7M624
256K x 4 CONFIGURATION


NOTE:
Each chip is now controlled by the two higher order address pins $A_{16}$ and $A_{17}$.

## ORDERING INFORMATION

IDT


Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Semiconductor Components Compliant to MIL-STD-883, Class B

Sidebraze DIP
Commercial Only Commercial Only

Standard Power
1 Megabit (1024K-Bit)


## FEATURES:

- High-density 256 K -bit CMOS static RAM module
- Customer-configured to $16 \mathrm{~K} \times 16,32 \mathrm{~K} \times 8$ or $64 \mathrm{~K} \times 4$
- Fast access times
- Military: 20ns
- Commercial: 15 ns
- Low power consumption
- Active: 3.2 mW (typ.) (in 16K x 16 organization)
- Standby: 0.16mW (typ.)
- Utilizes 16 IDT6167s high-performance $16 \mathrm{~K} \times 1$ CMOS static RAMs produced with IDT's advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Offered in 40-pin, 900 mil center sidebraze DIP, achieving very high memory density
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Dual $\mathrm{V}_{\mathrm{cc}}$ and GND pins for maximum noise immunity
- Inputs and outputs directly TTL-compatible
- Module available with semiconductor components compliant to MIL-STD-883, Class B.


## DESCRIPTION:

The IDT7M656 is a 256K-bit high-speed CMOS static RAM constructed on a multilayered ceramic substrate using 16 IDT6167 ( $16 \mathrm{~K} \times 1$ ) static RAMs in leadless chip carriers. Making 4 chip select lines available (one for each group of 4 RAMs) allows the user to configure the memory intoa $16 \mathrm{~K} \times 16,32 \mathrm{Kx8}$ or $64 \mathrm{Kx4}$ organization. In addition, extremely high speeds are achievable by the use of IDT6167s fabricated in IDT's high-performance, high-reliability technology, CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides some of the fastest 16 K static RAMs available.

The IDT7M656 is available with access times as fast as 15 ns commercial and 20 ns military temperature range, with maximum operating power consumption of only 7.9 W (significantly less if organized $32 \mathrm{Kx8}$ or $64 \mathrm{Kx4}$ ). The RAM module also offers a maximum standby power mode of 3.0 W and a maximum full standby mode of 176 mW .

The IDT7M656 is offered in a high-density 40-pin, 900 mil center sidebraze DIP to take full advantage of the compact IDT6167s in leadiess chip carriers.

All inputs and outputs of the IDT7M656 are TTL-compatible and operate from a single 5 V supply. (NOTE: Both Vcc pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

PIN CONFIGURATION


> DIP TOP VIEW

1. For module dimensions, please refer to module drawing M5 in the packaging section.

FUNCTIONAL BLOCK DIAGRAM


PIN NAMES

| $A_{x x}$ | Addresses | $D_{x x}$ | DATA $_{\text {IN/OUT }}$ |
| :--- | :--- | :--- | :--- |
| $\overline{C S_{x x}}$ | Chip Selects | $V_{C C}$ | Power |
| $W E_{x x}$ | Write Enable | GND | Ground |

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {H }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

DC ELECTRICAL CHARACTERISTICS $N_{C C}=5.0 \mathrm{v} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7M656L |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | TYP. ${ }^{(1)}$ | MAX ${ }^{(3)}$ | MAX ${ }^{(4)}$ |  |
| $\mathrm{Hu}_{1}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 20 | 20 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | $\overline{C S}=\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\text {OUT }}=O V$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 20 | 20 | $\mu \mathrm{A}$ |
| $\mathrm{ICCx16}$ | Operating Current in X16 mode | $\overline{C S}_{\text {xx }}=\mathrm{V}_{\mathrm{lL}}$, Output Open, $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}=\mathrm{f}_{\text {MAX }}$ | - | 640 | 1280 | 1440 | mA |
| $\mathrm{I}_{\operatorname{ccx}}$ | Operating Current in $\mathrm{X8}$ mode | $\overline{C S}_{\text {xx }}=\mathrm{V}_{\mathrm{LL}}$, Output Open, $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}=\mathrm{f}_{\text {MAX }}$ | - | 420 | 840 | 920 | mA |
| $\mathrm{ICCX4}$ | Operating Current in X4 Mode | $\overline{C S}_{\text {xx }}=\mathrm{V}_{\mathrm{LL}}$, Output Open, $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}=\mathrm{f}_{\text {MAX }}$ | - | 310 | 620 | 660 | mA |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current | $\overline{C S}_{\text {xx }} \geq V_{c c}$ (TTL Level), $\mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}$, Output Open | - | 200 | 400 | 560 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current | $\begin{aligned} & \overline{\mathrm{CS}}_{\mathrm{xx}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}(\mathrm{CMOS} \text { Level } \\ & \mathrm{V}_{\mathrm{N}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \text { or }<0.2 \mathrm{~V} \end{aligned}$ | - | 0.032 | $15^{(2)}$ | 32 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}$ | - | - | 0.4 | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}$ | 2.4 | - | - | $\stackrel{\square}{*}$ | $\checkmark$ |

NOTES:

1. $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $\mathrm{I}_{\mathrm{SB} 1}$ max. at commercial temperature $=5.0 \mathrm{~mA}$
3. $t_{A A}=25,35,55,65 \mathrm{~ns}$
4. $t_{A A}=15,20 \mathrm{~ns}$

## TRUTH TABLE

| MODE | CS | $\overline{\text { WE }}$ | OUTPUT | POWER |
| :--- | :---: | :---: | :--- | :--- |
| Standby | H | X | High Z | Standby |
| Read | L | H | DATA out | Active |
| Write | L | L | High Z | Active |

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER $^{(1)}$ | CONDITIONS | MAX. | UNIT |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=\mathrm{OV}$ | 200 | pF |
| $\mathrm{C}_{\text {OUT }}{ }^{(2)}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 60 | pF |

## NOTE:

1. This parameter is determined by device characterization, but is not $100 \%$ tested.
2. For each output, $16 \mathrm{~K} \times 16$ mode.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load

Figure 2. Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$ and $t_{o w)}$

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER |  | 656L15 L. ONLY) MAX. |  | $\begin{array}{r} 556 \mathrm{~L} 20 \\ \text { MAX. } \end{array}$ | IDT7M MIN. | $\begin{array}{r} 56 \mathrm{~L} .25 \\ \text { MAX. } \end{array}$ | IDT7M MIN. | $\begin{array}{r} 56 \mathrm{~L} 35 \\ \text { MAX. } \end{array}$ | IDT7M <br> MIN. | $\begin{gathered} \text { 56L55 } \\ \text { MAX. } \end{gathered}$ | IDT7M <br> MIN. | $\begin{gathered} 56 \mathrm{~L} 65 \\ \text { MAX. } \end{gathered}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {R }}$ | Read Cycle Time | 15 | - | 20 令, | - | 25 | - | 35 | - | 55 | - | 65 | - | ns |
| $t_{A A}$ | Address Access Time | - | 15 | -\%. | 20 | - | 25 | - | 35 | - | 55 | - | 65 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | - | 15 | - | 20 | - | 25 | - | 35 | - | 55 | - | 65 | ns |
| ${ }^{\text {toh }}$ | Output Hold from Address Change | 3 | - | $5^{5}$ \%/ | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{L}}$ | Chip Selection to Output in Low Z | 5 | - | 5\% \% | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {Hz }}$ | Chip Deselect to Output in High Z | - | 10 |  | 15 | - | 15 | - | 20 | - | 40 | - | 40 | ns |
| $t_{\text {PU }}$ | Chip Select to Power Up Time | 0 | - | 0, | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Select to Power Down Time | - | 15 \% | - | 20 | - | 25 | - | 35 | - | 55 | - | 65 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ c | Write Cycle Time | 15 | - | 20 | - | 25 | - | 35 | - | 55 | - | 65 | - | ns |
| $\mathrm{t}_{\mathrm{cw}}$ | Chip Select to End of Write | 15 | $\cdots$ | 20 | - | 20 | - | 30 | - | 45 | - | 55 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 15 | - | 20 | - | 25 | - | 35 | - | 45 | - | 55 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 2 | ¢\% | 2 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 13 | $\bigcirc$ | 17 | - | 20 | - | 30 | - | 35 | - | 40 | - | ns |
| $\mathrm{t}_{\text {Wh }}$ | Write Recovery Time | 0 | $\stackrel{1}{2}$ | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {dw }}$ | Data Valid to End of Write | 13 | \%-* | 15 | - | 15 | - | 20 | - | 25 | - | 30 | - | ns |
| ${ }_{\text {t }}$ | Data Hold Time | 5 | $\stackrel{1}{2}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }_{\text {try }}$ | Write Enable to Output in HIGH Z |  | 10 |  | 10 | - | 10 | - | 15 | - | 40 | - | 40 | ns |
| ${ }^{t_{w}}$ | Output Active from End of Write |  | , | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1,2)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,3)}$


NOTES:

1. WExx is High for READ cycle.
2. $\overline{C S}_{x x}$ is low for READ cycle.
3. Address valid prior to or coincident with $\overline{C S}_{x x}$ transition low.
4. Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage with specified loading in Figure 2. This parameter is sampled and not $100 \%$ tested.
5. All READ cycle timings are referenced from the last valid address to the first transitioning address.
6. For any given speed grade, operating voltage, and temperature, $\mathrm{t}_{\mathrm{HZ}}$ will be less than or equal to $t_{\mathrm{LZ}}$.

## TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7}$



TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{w}}$ ) of a low $\overline{C S}$ and a low WE.
3. $t_{W R}$ is measured from the earlier of CS or WE going high to the end of write cycle.
4. During this period, I/O pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. DuringaWE controlled write cycle, write pulse $\left.\left(\mathrm{t}_{\mathrm{WP}}\right)>\mathrm{t}_{\mathrm{WHZ}}+\mathrm{t}_{\mathrm{DW}}\right)$ to allow the $/ / O$ drivers to turn off and datato be placed on the bus for the equired $\mathrm{t}_{\mathrm{DW}}$. If $O E$ is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\mathrm{WP}}$.

DATA RETENTION CHARACTERISTICS $\mathrm{N}_{C C}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITION | MIN. | TYP. | MAX. COM'L. | MAX. MIL. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DR }}$ | $V_{\text {cc }}$ for Retention Data | $\begin{aligned} & \overline{C S}_{x x} \geq V_{c C}-0.2 V \\ & V_{I N} \geq V_{C C}-0.2 V \text { or } \leq 0.2 V \end{aligned}$ | 2.0 | - | - | - | V |
| $I_{\text {ccor }}$ | Data Retention Current |  | - | $\begin{aligned} & .01^{(2)} \\ & .02^{(3)} \end{aligned}$ | $2.0{ }^{(2)}$ 3.0 | $\begin{aligned} & 6.0 \\ & 9.0 \end{aligned}$ | mA |
| $\mathrm{tcDR}^{\text {- }}$ | Chip Deselect to Data Retention Time |  | 0 | - | - | - | ns |
| $t_{\text {R }}$ | Operation Recovery Time |  | $\mathrm{t}_{\mathrm{Rc}}(4)$ | - | - | - | ns |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$.
2. at $\mathrm{V}_{\mathrm{CC}}=2 \mathrm{~V}$
3. at $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$
4. $\mathrm{t}_{\mathrm{RC}}=$ Read Cycle Time.

## LOW $\mathrm{V}_{\mathrm{cc}}$ DATA RETENTION WAVEFORM



## NORMALIZED TYPICAL PERFORMANCE CHARACTERISTICS



## IDT7M656

$16 \mathrm{~K} \times 16$ CONFIGURATION ${ }^{(1,2)}$


NOTES:

1. All chip selects tied together since, in a by-16 configuration, all chips are either on or off.
2. The two write enables are tied together allowing control of the write enable for entire memory at one time (necessary) in a by-16 organization since all chips are either writing or reading at any given time.

3. All chip selects tied together in groups of two. The decoder uses the new higher order address pin ( $\mathrm{A}_{14}$ ) to determine which of the two banks of memory are disabled.
4. The two write enables are tied together for ease of layout. They could be controlled by the decoder similar to the chip selects but would save only a minimal amount of power and add complexity to the layout.

## $64 \mathrm{~K} \times 4$ CONFIGURATION ${ }^{(1,2)}$



## ORDERING INFORMATION




## FEATURES:

- High-density 512K-bit CMOS static RAM module
- $64 \mathrm{~K} \times 8$ (IDT7M812) or $64 \mathrm{~K} \times 9$ (IDT7M912) configuration
- Fast access times
- Military: 35ns (max.)
- Commercial: 25ns (max.)
- Low power consumption
- Active: 2.4 W (typ. in $64 \mathrm{~K} \times 8$ organization)
- Standby: $240 \mu \mathrm{~W}$ (typ. in $64 \mathrm{~K} \times 8$ organization)
- Utilizes 8 (IDT7M812) or 9 (IDT7M912) IDT7187 highperformance $64 \mathrm{~K} \times 1$ CMOS static RAMs produced with IDT's advanced CEMOS ${ }^{\text {mM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Available in 40-pin, 600 mil center sidebraze DIP, achieving very high memory density
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Dual Vcc and GND pins for maximum noise immunity
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT7M812/IDT7M912 are 512K-bit high-speed CMOS static RAMs constructed on a multi-layered ceramic substrate using 8 IDT7187 64K $\times 1$ static RAMs (IDT7M812) or 9 IDT7187 static RAMs (IDT7M912) in leadless chip carriers. Extremely high speeds are achievable by the use of IDT7187s fabricated in IDT's highperformance, high-reliability technology, CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest 64 K static RAMs available.

The IDT7M812/IDT7M912 are available with access times as fast as 25 ns commercial and 35 ns military temperature range, with maximum operating power consumption of only 6.9 W (IDT7M912, $64 \mathrm{~K} \times 9$ option). The module also offers a standby power mode of less than 3.2W (max.) and a full standby mode of 1.2W (max.).

The IDT7M812/IDT7M912 are offered in a high-density 40 -pin, 600 mil center sidebraze DIP to take full advantage of the compact IDT7187s in leadless chip carriers. The IDT7M912 ( $64 \mathrm{~K} \times 9$ ) option can provide more flexibility in system application for error detection, parity bit, etc.

All inputs and outputs of the IDT7M812/IDT7M912 are TTLcompatible and operate from a single 5 V supply. (NOTE: Both $\mathrm{V}_{\mathrm{cc}}$ pins need to be connected to the 5V supply and both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing access and cycles times for ease of use.

All IDT military module semiconductor components are compliant to the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## PIN CONFIGURATION



## NOTES:

1. Both $V_{c c}$ pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.
2. Pin 18 is $\mathrm{D}_{8}$ and pin 23 is $\mathrm{Y}_{8}$ in $64 \mathrm{~K} \times 9$ (IDT7M912) option and both 18 and 23 are NC in $64 \mathrm{~K} \times 8$ (IDT7M812) option.
3. For module dimensions, please refer to module drawing M4 in the packaging section.

## FUNCTIONAL BLOCK DIAGRAM



PIN NAMES

| $A_{0}-A_{15}$ | Address |
| :--- | :--- |
| $D_{0}-D_{8}$ | Data Input |
| $Y_{0}-Y_{8}$ | Data Output |
| $\overline{C S}$ | Chip Select |
| $\overline{W E}$ | Write Enable |
| $V_{C C}$ | Power |
| $G N D$ | Ground |

CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +155 | ${ }^{\circ} \mathrm{C}$ |
| lout | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED OPERATING
TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL. | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5(1)$ | - | 0.8 | V |

NOTE:

1. $V_{\mathrm{IL}}=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | $$ |  |  |  | MIN. TYP. MAX. ${ }^{\text {IDT7MAX. }}{ }^{(4)}$ |  |  |  | $\begin{array}{\|c\|} \hline \text { UNIT } \\ \hline \mu \mathrm{A} \\ \hline \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 l_{\text {l }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{N}}=$ GND to V CC | - | - | 20 | 20 | - | - | 20 | 20 |  |
| ILO | Output Leakage Current | $\begin{aligned} & V_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \mathrm{CS}=V_{\mathrm{H}}, V_{\mathrm{OUT}}=\mathrm{GND} \text { to } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | - | - | 20 | 20\% | - | - | 20 | 20 \% | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{cc} 1}$ | Operating Power Supply Current | $\begin{aligned} & \overline{C S}=V_{\mathrm{L}}, \text { Output Open } \\ & \text { Min. Duty } \text { Cycle }=100 \% \\ & \hline \end{aligned}$ | - | 540 | 1080 | 1260 | - | 480 | 960 | 1120. | mA |
| $\mathrm{l}_{\text {cc2 }}$ | Dynamic Operating Current | $\begin{aligned} & \text { Min. Duty Cycle }=100 \% \\ & \text { Output Open } \end{aligned}$ | - | 540 | 1080 | 1580 | - | 480 | 960 | 1360: | mA |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current | $\begin{aligned} & \overline{C S} \geq V_{H H} \\ & \text { Min. } \text { Duty Cycle }=100 \% \end{aligned}$ | - | 270 | 450 | 8585 | - | 240 | 400 | 520. | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current | $\begin{aligned} & \overline{C S} \geq V_{c c}-0.2 V \\ & V_{\mathbb{N}} \geq V_{C C}-0.2 V \text { or } \leq 0.2 V \end{aligned}$ |  | 0.2 | $180{ }^{(2)}$ | 225 | - | 0.05 | 160 | 200\% | mA |
|  |  | $\mathrm{I}_{\mathrm{LL}}=10 \mathrm{~mA}, \mathrm{~V}_{C C}=\mathrm{Min}$. | - | - | 0.5 | \% 0.5 | - | - | 0.5 | 0.5 | V |
|  | Output Low Voitage | $\mathrm{IOL}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | - | - | 0.4 | . 0.4 | - | - | 0.4 | 0.4: | $\checkmark$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | 2.4 | - | - | \% | 2.4 | - | - | \% | V |

## NOTES:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$.
2. $\mathrm{I}_{\mathrm{SB} 1}$ (max.) of IDT7M812/912 at commercial temperature $=80 \mathrm{~mA} / 90 \mathrm{~mA}$.
3. $t_{A A}=30,35,45,55 \mathrm{~ns}$
4. $t_{A A}=25 n s$

## AC TEST CONDITIONS

Input Pulse Levels Input Rise/Fall Times Input Timing Reference Levels Output Reference Levels Output Load

GND to 3.0 V
10 ns
1.5 V
1.5 V

See Figures 1, 2 and 3


Figure 1. Output Load


Figure 2. Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$ and $t_{\text {ow }}$ )

* Including scope and jig.


## AC ELECTRICAL CHARACTERISTICS

$V_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )


| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {wc }}$ | Write Cycle Time | 23..... | 30 | - | 35 | - | 45 | - | 55 | - | 65 | - | ns |
| ${ }_{\text {t }}{ }_{\text {cw }}$ | Chip Selection to End of Write | 23, | 28 | - | 35 | - | 40 | - | 50 | - | 55 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 23 | 28 | - | 35 | - | 40 | - | 50 | - | 55 | - | ns |
| $\mathrm{t}_{\text {AS }}$ | Address Set-up Time | 3 | 3 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {WP }}$ | Write Pulse Width | 20.a.m. | 25 | - | 30 | - | 30 | - | 35 | - | 40 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0. | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\text {dw }}$ | Data Valid to End of Write | 15. | 20 | - | 20 | - | 25 | - | 25 | - | 30 | - | ns |
| ${ }^{\text {t }}$ H | Data Hold Time | 5 \%. | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {wz }}$ | Write Enable to Output in High Z | 0\%\% 20 | 0 | 25 | 0 | 25 | 0 | 30 | 0 | 30 | 0 | 35 | ns |
| tow | Output Active from End of Write | 0, / . | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

## TIMING WAVEFORM OF READ CYCLE NO. $1^{(1,2)}$



TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,3)}$


NOTES:

1. WE is high for READ cycle.
2. CS is low for READ cycle.
3. Address valid prior to or coincident with $\overline{C S}$ transition low.
4. Transition is measured $\pm 200 \mathrm{mV}$ from steady state voltage with specified loading in Figure 2. This parameter is sampled, not $100 \%$ tested.
5. All READ cycle timings are referenced from the last valid address to the first transitioning address.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap (\$wP) of a low CS and a low WE.
3. $\mathrm{t}_{\text {wR }}$ is measured from the earlier of $\overline{C S}$ or WE going high to the end of write cycle.
4. During this period, $\mathrm{I} / \mathrm{O}$ pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 500 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse ( $t_{W P}$ ) $\left.>t_{W H Z}+t_{D W}\right)$ to allow the $I / O$ drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If OE is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\text {wp }}$.

## TRUTH TABLE

| MODE | CS | WE | OUTPUT | POWER |
| :--- | :---: | :---: | :--- | :--- |
| Standby | H | X | High Z | Standby |
| Read | L | H | DATAOUT | Active |
| Write | L | L | High Z | Active |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | TEST | CONDITIONS | TYP. | UNIT |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=0 \mathrm{~V}$ | 80 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 15 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION


Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
Semiconductor Components Compliant to
MIL-STD-883, Class B
Sidebraze DIP
$\left.\begin{array}{l}\text { Commercial Only } \\ \text { Commercial Only }\end{array}\right\}$ Speed in Nanoseconds

Standard Power
$64 \mathrm{~K} \times 8$-Bit $64 \mathrm{~K} \times 9$-Bit

## FEATURES:

- High-density 256 K (32K $\times 8$-bit) CMOS static RAM module
- Equivalent to JEDEC standard for future monolithic $32 \mathrm{~K} \times 8$ static RAMs
- High-speed - 40ns (max.) commercial; 55ns (max.) military
- Low-power consumption; typically less than 1W operating, less than 1 mW in standby
- Utilizes IDT7198s-high-performance 64K static RAMs produced with advanced CEMOS ${ }^{\text {™ }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Pin compatible with IDT7M864 (8K $\times 8$ SRAM module)
- Offered in the JEDEC standard 28 -pin, 600 mil wide ceramic sidebraze DIP
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components $100 \%$ screened to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters as per customer requirements


## DESCRIPTION:

The IDT7M856 is a 256 K ( $32,768 \times 8$-bit) high-speed static RAM constructed on a co-fired ceramic substrate using four IDT7198 ( $16,384 \times 4$ ) static RAMs in leadless chip carriers. Functional equivalence to proposed monolithic 256 K static RAMs is achieved by utilization of an on-board decoder, used as an inverter, that interprets the higher order address $\mathrm{A}_{14}$ to select two of the four 16K $\times 4$ RAMs. Extremely fast speeds can be achieved with this technique due to use of 64K static RAMs and the decoder fabricated in IDT's high-performance, high-reliability CEMOS technology.
The IDT8M856 is available with maximum access times as fast as 40 ns for commercial and 55 ns for military temperature ranges, with maximum power consumption of only 2 watts. The circuit also offers a reduced power standby mode. When CS goes high, the circuit will automatically go to a standby mode with power consumption of only 1.1 mW (max.). Substantially lower power levels can be achieved in a full standby mode ( 440 mW max.).
The IDT8M856 is offered in a 28 -pin, 600 mil center sidebraze DIP. This provides four times the density of the IDT7M864 ( $8 \mathrm{~K} \times 8$ module) in the same socket with only minor pin assignment changes. In addition, the JEDEC standard for 256 K monolithic pinouts has been adhered to, allowing for compatibility with future monolithics.

All inputs and outputs of the IDT7M856 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used requiring no clocks or refreshing for operation, and provides equal access and cycle times for ease of use.
All IDT military module semiconductor components are 100\% processed to the test methods of MIL-STD-883 Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## PIN CONFIGURATION



FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATING(1)

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect <br> to GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -10 to +85 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 4.0 | 4.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{C C}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{12} \min =-3.0 \mathrm{~V}$ pulse width less than 20 ns .

DC ELECTRICAL CHARACTERISTICS $\left(V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $\left.+70^{\circ} \mathrm{C}\right)$

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. ${ }^{(1)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mid \mathrm{ILII}{ }^{\text {l }}$ | Input Leakage Current | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{C C}$ | - | - | 15 | $\mu \mathrm{A}$ |
| \| LLO | Output Leakage Current | $\mathrm{V}_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{CS}}=\mathrm{V}_{\text {IH }}, \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $\mathrm{V}_{C C}$ | - | - | 15 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC1}}$ | Operating Power Supply Current | $\overline{C S}=\mathrm{V}_{\text {LL }}$, Output Open, $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}, \mathrm{f}=0$ | - | 190 | 380 | mA |
| $\mathrm{I}_{\mathrm{CC} 2}$ | Dynamic Operating Current | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{LL}}$, Output Open, $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}=\mathrm{fmax}$. | - | 190 | 380 | mA |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current | $\overline{\mathrm{CS}} \geq \mathrm{V}_{1 H}$ (TTL Level), $\mathrm{V}_{C C}=5.5 \mathrm{~V}$, Output Open | - | 90 | 200 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current | $\begin{aligned} & \overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \text { (CMOS Level) } \\ & \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \text { or } \leq 0.2 \mathrm{~V} \\ & \hline \end{aligned}$ | - | 0.2 | $80^{(2)}$ | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mathrm{IOL}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ | - | - | $\begin{aligned} & 0.5 \\ & 0.4 \\ & \hline \end{aligned}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 2.4 | - | - | V |

NOTES:

1. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, T_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $I_{\mathrm{SB} 1}$ at commercial temperature $=60 \mathrm{~mA}$.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | ---: |
| Input Rise and Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


SRD7198S/L-006

Figure 2. Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$, and $t_{o w}$ )
*Including scope and jig

AC CHARACTERISTICS $\left(V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$

| SYMBOL | PARAMETER | IDT7M856S40 <br> MIN. MAX. |  | IDT7M856S50 MIN. MAX. |  | IDT7M856S60 MIN. MAX. |  | IDT7M856S70 <br> MIN. MAX. |  | IDT7M856S85 MIN. MAX. |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 40 | - | 50 | - | 60 | - | 70 | - | 85 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | - | 40 | - | 50 | - | 60 | - | 70 | - | 85 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | - | 40 | - | 50 | - | 55 | - | 65 | - | 80 | ns |
| $\mathrm{t}_{\mathrm{CLZ}}$ | Chip Select to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {O }}$ O | Output Enable to Output Valid | - | 30 | - | 35 | - | 40 | - | 45 | - | 55 | ns |
| $\mathrm{t}_{\mathrm{OLZ}}$ | Output Enable to Output in Low $\mathbf{Z}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {cher }}$ | Chip Select to Output in High Z | - | 15 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| ${ }^{\text {OHZ }}$ | Output Disable to Output in High Z | - | 15 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| ${ }^{\text {OHH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {PU }}$ | Chip Select to Power Up Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{P D}$ | Chip Deselect to Power Down Time | - | 40 | - | 50 | - | 60 | - | 70 | - | 85 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 40 | - | 50 | - | 60 | - | 70 | - | 85 | - | ns |
| $\mathrm{t}_{\mathrm{CW}}$ | Chip Select to End of Write | 35 | - | 45 | - | 50 | - | 60 | - | 75 | - | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Valid to End or Write | 35 | - | 45 | - | 50 | - | 60 | - | 75 | - | ns |
| $t_{\text {AS }}$ | Address Setup Time | 5 | - | 5 | - | 10 | - | 10 | - | 10 | - | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 30 | - | 35 | - | 40 | - | 45 | - | 50 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{WHZ}}$ | Write Enable to Output High Z | - | 20 | - | 20 | - | 25 | - | 30 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{DW}}$ | Data to Write Time Overlap | 20 | - | 20 | - | 25 | - | 30 | - | 40 | - | ns |
| ${ }^{\text {D }}$ DH | Data Hold from Write Time | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OW}}$ | Output Active from End of Write | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

AC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )


TIMING WAVEFORM OF READ CYCLE NO. 1 (1)


TIMING WAVEFORM OF READ CYCLE NO. $2(1,2,4)$


SRD7198S/L-008

TIMING WAVEFORM OF READ CYCLE NO. $3(1,3,4)$


## NOTES:

1. $\overline{W E}$ is High for Read Cycle.
2. Device is continuously selected, $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IL}}$.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{iL}}$.
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (产E CONTROLLED)(1)


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED)(1,6)


## NOTES:

1. $\overline{W E}$ or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{\text {wP }}$ ) of a low $\overline{\mathrm{CS}}$.
3. $t_{W R}$ is measured from the earlier of $\overline{C S}$ or $\overline{W E}$ going high to the end of the write cycle.
4. During this period, I/O pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
5. If the $\overline{C S}$ low transition occurs simultaneously with the $\overline{W E}$ low transitions or after the $\overline{W E}$ transition, outputs remain in a high impedance state.
6. $\overline{O E}$ is continuously low ( $\overline{O E}=V_{1 L}$ ).
7. DATA OUT is the same phase of write data of this write cycie.
8. If $\overline{\mathrm{CS}}$ is low during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them.
9. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

## TRUTH TABLE

| MODE | $\overline{\mathbf{C S}}$ | $\overline{\mathbf{O E}}$ | $\overline{\text { WE }}$ | OUTPUT | POWER |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Standby | H | X | X | High Z | Standby |
| Read | L | L | H | DouT | Active |
| Read | L | H | H | High Z | Active |
| Write | L | X | L | D |  |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER(1) | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 26 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.


## ORDERING INFORMATION



## Commercial

$\left(0^{\circ} \mathrm{C}\right.$ to $+70^{\circ} \mathrm{C}$ )
Military
$\left(-55^{\circ} \mathrm{C}+125^{\circ} \mathrm{C}\right)$
Semiconductor components screened to MIL-STD-883,
Method 5004, Class B
Sidebraze
Commercial Only Commercial Only
Commercial Only Commercial Only Commercial Only Military Only Military Only Speed

Military Only Military Only Military Only
Standard
$32 \mathrm{~K} \times 8$-Bit

# 4 MEGABIT (256K x 16) CMOS STATIC RAM MODULE 

## FEATURES:

- High-density 4 megabit ( $256 \mathrm{~K} \times 16$ ) CMOS static RAM module
- Low power consumption
- Utilizes 16 IDT71257 high-performance $256 \mathrm{~K} \times 1$ CMOS static RAMs produced with IDT's advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Available in 48 -pin, 900 mil wide ceramic sidebraze DIP
- 4X the density of the IDT7M624 (1024K RAM module) in the same size package
- Multiple GND pins for maximum noise immunity
- Single $5 V( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M4016 is a 4-megabit high-speed CMOS static RAM module constructed on a multi-layered ceramic substrate using sixteen IDT71257 (256K x 1) static RAMs in leadless chip carriers. The IDT7M4016 is an upgrade from the IDT7M624 (1024K RAM module) offering four times the memory density in the same size package. Making four chip select lines available (one for each group of four RAMs) allows the user to configure the memory into a $256 \mathrm{~K} \times 16,512 \mathrm{~K} \times 8$ or $1024 \mathrm{~K} \times 4$ organization. In addition, extremely high speeds are achievable by the use of IDT71257s, fabricated in IDT's high-performance, high-reliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest 256 K static RAMs available.

The IDT7M4016 is packaged in a 48 -pin, 900 mil center sidebraze DIP to take advantage of the compact leadless chip carriers. This enables four megabits of static RAM memory to be placed in less than 2.2 square inches of board space.

All inputs and outputs of the IDT7M4016 are TTL-compatible and operate from a single 5V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are compliant to the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

PIN CONFIGURATION


PIN NAMES

| $V_{C C}$ | Power |
| :--- | :--- |
| $G N D$ | Ground |
| $A_{0-17}$ | Addresses |
| $D_{0-15}$ | Data Input/Output |
| $\overline{C S}$ | Chip Select |
| $\overline{W E}_{L}$ | Write Enable (Lower Byte) |
| $\overline{W E}$ | Write Enable (Upper Byte) |

PACKAGE DIMENSIONS


## ADVANCE INFORMATION IDT7M4017

## FEATURES:

- High-density 2 megabit ( $64 \mathrm{~K} \times 32$ ) CMOS static RAM module
- Fast access times
- Military: 60ns (max.)
- Commercial: 45ns (max.)
- Individual byte selects
- Upper and lower word write enables
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Available in 60-pin, 600 mil wide ceramic sidebraze DIP
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B

The IDT7M4017 is a 2 megabit ( $64 \mathrm{~K} \times 32$ ) high-speed static RAM module constructed on a co-fired ceramic substrate using eight IDT71256 32K $\times 8$ static RAMs in leadless chip carriers. On-board decoders use A15 to select the upper or lower bank of RAMs. Four chip selects control individual byte selection. Extremely fast speeds can be achieved due to use of 256K static RAMs and the decoder fabricated in IDT's high-performance, high-reliability CEMOS technology.

The IDT7M4017 is offered in a $60-\mathrm{pin}, 600$ mil center sidebraze DIP which enables two megabits of memory to be placed in less than 1.9 square inches of board space.

The IDT7M4017 is available with fast access times over the commercial and military temperature ranges, with minimal power consumption. The circuit also offers a reduced power standby mode. When CS goes high, the circuit will automatically go to a substantially lower power mode.

All inputs and outputs of the IDT7M4017 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance with MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

DESCRIPTION:

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



PACKAGE DIMENSIONS


13


## 1 MEGABIT ( $64 \mathrm{~K} \times 16$-BIT) \& 512K (32K x 16-BIT) CMOS STATIC RAM PLASTIC SIP MODULE

## FEATURES:

- High-density $1024 \mathrm{~K} / 512 \mathrm{~K}$-bit CMOS static RAM module
- $64 \mathrm{~K} \times 16$ organization (IDT8MP624) with $32 \mathrm{~K} \times 16$ option (IDT8MP612)
- Upper byte ( $\mathrm{I} / \mathrm{O}_{9-18}$ ) and lower byte ( $\mathrm{l} / \mathrm{O}_{1-8}$ ) separated control - Allows flexibility in application
- Fast access time: 40ns (max.)
- Low power consumption
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Offered in a SIP (single in-line) package for maximum space-savings
- Cost-effective plastic surface-mounted RAM packages on an epoxy laminate (FR4) substrate
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT8MP624S/IDT8MP612S are 1024K/512K high-speed CMOS static RAMs constructed on an epoxy laminate substrate using four IDT71256 32K $\times 8$ static RAMs (IDT8MP624S) or two IDT71256 static RAMs (IDT8MP612S) in plastic surface-mount packages. Functional equivalence to proposed monolithic static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $\mathrm{A}_{15}$ to select one of the two $32 \mathrm{~K} \times 16$ RAMs as the by- 16 output and using $\overline{\mathrm{LB}}$ and $\overline{\mathrm{UB}}$ as two extra chip select functions for lower byte ( $1 / \mathrm{O}_{1-8}$ ) and upper byte ( $1 / \mathrm{O}_{8-18}$ ) control, respectively. (On the IDT8MP612S 32K x 16 option, $\mathrm{A}_{15}$ needs to be externally grounded for proper operation.) Extremely high speeds are achieved by the use of IDT71256s fabricated in IDT's high-performance, high-reliability technology, CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest $1024 \mathrm{~K} / 512 \mathrm{~K}$ static RAMs available.

The IDT8MP624S/IDT8MP612S are available with access times as fast as 40 ns over the commercial temperature range, with maximum operating power consumption of only 1.8 W ( $64 \mathrm{~K} \times 16$ option). The module also offers a full standby mode of 330 mW (max.)

The IDT8MP624S/IDT8MP612S are offered in a 40-pin plastic SIP package. For the 40-pin JEDEC standard DIP, refer to the IDT8M624S/IDT8M612S.

All inputs and outputs of the IDT8MP624S/IDT8MP612S are TTL-compatible and operate from a single 5V supply. (NOTE: Both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



SIP

## FRONT VIEW

NOTE:

* For module dimensions, please refer to module drawing M14 in the packaging section.


## PIN NAMES

| $A_{0-15}$ | Addresses |
| :--- | :--- |
| $I / O_{1-18}$ | Data Input/Output |
| $\overline{\mathrm{CS}}$ | Chip Select |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |
| GND | Ground |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{UB}}$ | Upper Byte Control |
| $\overline{\mathrm{LB}}$ | Lower Byte Control |

## NOTES:

1. Both GND pins need to be grounded for proper operation.
2. On IDT8MP612S, 512 K ( $32 \mathrm{~K} \times 16$-bit) option, $\mathrm{A}_{15}$ (Pin 31) requires extemal grounding for proper operation.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolute maximum rating conditions for extended period's may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{lL}}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\text {cc }}$ |
| :---: | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{C C}($ Min. $)=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}(\mathrm{Max})=.5.5 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | $\begin{array}{c\|} \hline \text { IDT8MP624S } \\ \text { MIN. TYP. (1) } \mathrm{MAX} . \end{array}$ |  |  | IDT8MP612SMIN. TYP.(1) MAX. |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mid \mathrm{lu}$ | Input Leakage Current | $V_{C C}=$ Max.; $V_{\text {IN }}=$ GND to $V_{C C}$ | - | - | 15 | - | - | 15 | $\mu \mathrm{A}$ |
| 1 Lol | Output Leakage Current | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Max} \\ & C S=V_{\mathrm{H}}, V_{\mathrm{OUT}}=G N D \text { to } V_{\mathrm{CC}} \end{aligned}$ | - | - | 15 | - | - | 15 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {cxx16 }}$ | Operating Current In X16 Mode | $\begin{aligned} & \overline{C S}, \overline{U B} \& \overline{L B}=V_{i L} \\ & V_{C C}=\text { Max., Output Open } \\ & f=f_{\text {max }} \end{aligned}$ | - | 175 | 340 | - | 150 | 300 | mA |
| $\mathrm{I}_{\text {ccx }}$ | Operating Current In X8 Mode | $\begin{aligned} & \overline{C S}=V_{\text {IU }}, \overline{\mathrm{BB}} \text { or } \overline{\mathrm{LB}}=V_{\text {LI }} \\ & V_{C C}=\text { Max., Output Open } \\ & f=f_{\text {MAX }} \end{aligned}$ | - | 100 | 200 | - | 80 | 170 | mA |
| $\begin{aligned} & I_{\mathrm{SB} \&} \\ & \mathrm{I}_{\mathrm{sB} 1} \end{aligned}$ | Standby Power Supply Current | $\begin{aligned} & \overline{\overline{\mathrm{CS}}} \geq V_{\mathrm{IH}} \text { or } \\ & \mathrm{UB} \geq V_{H \text { and }} \overline{\mathrm{LB}} \geq V_{\mathrm{IH}} \\ & V_{\mathrm{CC}}=\text { Max. } \\ & \text { Output Open } \\ & \hline \end{aligned}$ | - | 4 | 60 | - | 2 | 30 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=\mathrm{Min}$. | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | 2.4 | - | - | 2.4 | - | - | V |

NOTE:

1. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{CLZ} 1,2,}, \mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{CHZ}}, \mathrm{t}_{\mathrm{WHZ}}$ ),, $\mathrm{t}_{\mathrm{OHZ}}$,
*Including scope and jig.
AC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETERS | IDT8MP624S40 IDT8MP612S40 |  | IDT8MP624S45 IDT8MP612S45 |  | IDT8MP624S50 IDT8MP612S50 |  | IDT8MP624S60 IDT8MP612S60 |  | IDT8MP624S70 IDT8MP612S70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | Max. | MIN. | MAX. | MIN. | max. | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RC }}$ | Read Cycle Time | 40 | - | 45 | - | 50 | - | 60 | - | 70 | - | ns |
| ${ }^{\text {t }}$ A ${ }^{\text {a }}$ | Address Access Time | - | 40 | - | 45 | - | 50 | - | 60 | - | 70 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | - | 40 | - | 45 | - | 50 | - | 60 | - | 70 | ns |
| $t^{t_{L Z 1.2}}{ }^{\text {(1) }}$ | Chip Select to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid | - | 25 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| $\mathrm{t}_{\text {OLz }}{ }^{(1)}$ | Output Enable to Output in Low $\mathbf{Z}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ}}{ }^{(1)}$ | Chip Select to Output in High Z |  | 20 | - | 20 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}{ }^{(1)}$ | Output Disable to Output in High Z |  | 20 | - | 20 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 3 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {Pu }}{ }^{(1)}$ | Chip Select to Power Up Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{P D}{ }^{(1)}$ | Chip Deselect to Power Down Time | - | 40 | - | 45 | - | 50 | - | 60 | - | 70 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 40 | - | 45 | - | 50 | - | 60 | - | 70 | - | ns |
| $t_{\text {cw }}$ | Chip Selection to End of Write | 35 | - | 40 | - | 45 | - | 55 | - | 65 | - | ns |
| $t_{\text {Aw }}$ | Address Valid to End of Write | 35. | - | 40 | - | 45 | - | 55 | - | 65 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5. | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {WP }}$ | Write Pulse Width | 30 | - | 35 | - | 40 | - | 50 | - | 60 | - | ns |
| ${ }^{\text {twf }}$ | Write Recovery Time |  | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{WHz}}{ }^{(1)}$ | Write Enable to Output in High Z | , | 15 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $t_{\text {dw }}$ | Data to Write Time Overlap | 15. | - | 20 | - | 20 | - | 25 | - | 30 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold from Write Time | 3 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {aw }}{ }^{(1)}$ | Output Active from End of Write | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. $\overline{W E}$ is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{V L}$ and $\overline{U B}, \overline{L B}=V_{\text {IL }}$ for 16 output active.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. $\overline{O E}=V_{I L}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3, \eta}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $i_{w}$ ) of a low $\overline{C S}$ and a low $\overline{W E}$.
3. $t_{W R}$ is measured from the earlier of $\overline{C S}$ or $W E$ going high to the end of write cycle.
4. During this period, $I / O$ pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse $\left.\left(t_{W P}\right)>t_{W H Z}+t_{\text {WW }}\right)$ to allow the $l / O$ drivers to turn off and data to be placed on the bus for the required $t_{\text {DW }}$. If $\overline{O E}$ is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{\text {wp }}$.

## TRUTH TABLE

| MODE | $\overline{\mathrm{CS}}$ | UB | LB | $\overline{O E}$ | $\overline{W E}$ | OUTPUT | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standby | H | x | X | $x$ | x | High $\mathbf{Z}$ | Standby |
| Standby | L. | H | H | x | X | High Z | Standby |
| Read | L | L | L | L | H | Dout 1-18 | Active |
| Lower Byte Read | L | H | L | L | H | $\mathrm{D}_{\text {Out }}^{1-8}$ | Active (X8) |
| Upper Byte Read | L | L | H | L | H | Dour ${ }_{\text {9-18 }}$ | Active (X8) |
| Read | L | L | L | H | H | High Z | Active |
| Lower Byte Read | L | H | L | H | H | High Z | Active (X8) |
| Upper Byte Read | L | L | H | H | H | High Z | Active (X8) |
| Write | L | L | L | X | L | $\mathrm{DiN}_{1-18}$ | Active |
| Lower Byte Write | L | H | L | X | L | $\mathrm{D}_{1}{ }_{1-8}$ | Active (X8) |
| Upper Byte Write | L | L | H | X | L | $\mathrm{D}_{\text {IN 9-18 }}$ | Active (X8) |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, f=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{\text {(1) }}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 40 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION




## FEATURES:

- High-density $256 \mathrm{~K} / 128 \mathrm{~K}$ CMOS static RAM modules
- $16 \mathrm{~K} \times 16$ organization (IDT8MP656S) with $8 \mathrm{~K} \times 16$ option (IDT8MP628)
- Upper byte $\left(1 / \mathrm{O}_{9-18}\right)$ and lower byte $\left(1 / \mathrm{O}_{1-8}\right)$ separated control
- Flexibility in application
- Fast access times
- 40ns (max.)
- Low power consumption
- Active: less than 825mW (typ. in 16K x 16 organization)
- Standby: less than 20mW (typ.)
- Cost-effective plastic surface mounted RAM packages on an epoxy laminate (FR4) substrate
- Offered in an SIP (single in-line) package for maximum space-savings
- Utilizes IDT7164s-high-performance 64 K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT8MP656S/IDT8MP628S are $256 \mathrm{~K} / 128 \mathrm{~K}$-bit high-speed CMOS static RAMs constructed on an epoxy laminate substrate using four IDT7164 8K $\times 8$ static RAMs (IDT8MP656S) or two IDT7164 static RAMs (IDT8MP628S) in plastic surface mount packages.

Functional equivalence to proposed monolithic static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $\mathrm{A}_{13}$ to select one of the two $8 \mathrm{~K} \times 16$ RAMs as the by-16 output and using $\overline{L B}$ and $\overline{U B}$ as two extra chip select functions for lower byte ( $1 / \mathrm{O}_{1-8}$ ) and upper byte ( $\left(1 / \mathrm{O}_{9-18}\right.$ ) control, respectively. (On the IDT8MP628S $8 \mathrm{~K} \times 16$ option, $\mathrm{A}_{13}$ needs to be externally grounded for proper operation.) Extremely high speeds are achievable by the use of IDT7164s, fabricated in IDT's highperformance, high-reliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest $256 \mathrm{~K} / 128 \mathrm{~K}$ static RAMs available.

The 1DT8MP656S/IDT8MP628S are available with maximum operating power consumption of only 1.8W (IDT8MP656S 16K x 16 option). The modules also offer a full standby mode of 330 mW (max.).

The IDT8MP656S/IDT8MP628S are offered in a 40 -pin plastic SIP. For the JEDEC standard 40-pin DIP, refer to the IDT8M656S/ IDT8M628S.

All inputs and outputs of the IDT8MP656S/IDT8MP628S are TTL-compatible and operate from a single 5 V supply. (NOTE: Both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



SIP
FRONT VIEW
NOTE:

* For module dimensions, please refer to module drawing M13 in the packaging section.


## PIN NAMES

| $A_{0-13}$ | Addresses |
| :--- | :--- |
| $\mathrm{I}_{1-16}$ | Data Input/Output |
| $\overline{\mathrm{CS}}$ | Chip Select |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| GND | Ground |
| $\overline{\mathrm{UB}}$ | Upper Byte Control |
| $\overline{\mathrm{LB}}$ | Lower Byte Control |

## NOTES:

1. Both $V_{\mathrm{CC}}$ pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.
2. On IDT8MP628S, 128 K ( $8 \mathrm{~K} \times 16$-Bit) option, $\mathrm{A}_{13}$ (Pin 35 ) is required external grounding for proper operation.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | VAL.UE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| V $_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $V_{\|}$(min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :---: | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{C C}($ Min. $)=4.5 \mathrm{~V}, V_{C C}($ Max. $)=5.5 \mathrm{~V}, V_{L C}=0.2 \mathrm{~V}, V_{H C}=V_{C C}=-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT8MP656SMIN. TYP. MAX. |  |  | IDT8MP628S MIN. TYP. MAX. |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\left\|I_{L}\right\|$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {.; }} \mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 15 | - | -- | 15 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\mathrm{LO}}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M_{\text {Max }} . \\ & C S=V_{\mathrm{IH}}, V_{\text {OUt }}=G N D \text { to } V_{C C} \end{aligned}$ | - | - | 15 | - | - | 15 | $\mu A$ |
| $I_{\text {ccx16 }}$ | Operating Current $\ln$ X16 Mode | $\begin{aligned} & \overline{\overline{C S}, \overline{U B} \& \overline{L B}=V_{\mathrm{LL}}} \\ & V_{C C}=\text { Max., Output Open } \\ & i=\mathrm{f}_{\text {MAX }} \end{aligned}$ | - | 165 | 330 | - | 150 | 300 | mA |
| Iccxs | Operating Current $\ln$ X8 Mode | $\begin{aligned} & \overline{\mathrm{CS}}=V_{\mathrm{LL}}, \overline{\mathrm{UB}} \text { or } \overline{\mathrm{LB}}=V_{\mathrm{LI}} \\ & V_{\mathrm{CC}}=\mathrm{Max}^{\prime} ., \text { Output Open } \\ & \mathrm{f}=\mathrm{f}_{\text {MAX }} \end{aligned}$ | - |  | 200 | - | 80 | 170 | mA |
| $\begin{aligned} & \mathrm{I}_{\mathrm{SB} \&} \\ & \mathrm{I}_{\mathrm{SB} 1} \end{aligned}$ | Standby Power Supply Current | $\begin{aligned} & \overline{\mathrm{CS}} \geq V_{\mathrm{IH}} \text { or } \\ & \mathrm{UB} \geq V_{\mathrm{H}} \text { and } \overline{\mathrm{LB}} \geq \mathrm{V}_{\mathrm{IH}} \\ & V_{\mathrm{CC}}=\mathrm{Max}^{\prime} \\ & \text { Output Open } \\ & \hline \end{aligned}$ | - | 4 | 60 | - | 2 | 30 | mA |
| $\mathrm{V}_{\mathrm{O}}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=$ Min. | 2.4 | - | - | 2.4 | - | - | V |

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load
 tow, ${ }^{\text {whz }}$ )
*Including scope and jig.

AC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETERS | IDT8MP656S40 IDT8MP628S40 MIN. MAX. |  | IDT8MP656S50 IDT8MP628S50 MIN. MAX |  | IDT8MP656S70 IDT8MP628S70 MIN. MAX. |  | IDT8MP656S85 IDT8MP628S85 MIN. MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 40 | - | 50 | - | 70 | - | 85 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | - | 40 | - | 50 | - | 70 | - | 85 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | - | 40 | - | 50 | - | 70 | - | 85 | ns |
| ${ }^{\text {ctze }}{ }^{\text {d }}{ }^{(1)}$ | Chip Select to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {t }}$ OE | Output Enable to Output Valid | - | 25 | - | 30 | - | 40 | - | 50 | ns |
| $\mathrm{t}_{\text {OLZ }}{ }^{(1)}$ | Output Enable to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {t }}{ }^{\text {chz }}{ }^{(1)}$ | Chip Select to Output in High Z | - | 15 | - | 20 | - | 30 | - | 35 | ns |
| $t^{\text {OHZ }}{ }^{(1)}$ | Output Disable to Output in High Z | - | 15 | - | 20 | - | 30 | - | 35 | ns |
| $t$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{PU}}{ }^{(1)}$ | Chip Select to Power Up Time | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{PD}}{ }^{(1)}$ | Chip Deselect to Power Down Time | - | 40 | - | 50 | - | 70 | - | 85 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {t }}$ wc | Write Cycle Time | 40 | - | 50 | - | 70 | - | 85 | - | ns |
| ${ }^{t_{\text {cw }}}$ | Chip Selection to End of Write | 5 | - | 45 | - | 65 | - | 75 | - | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Valid to End of Write | 35 | - | 45 | - | 65 | - | 75 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5 | - | 5 | - | 10 | - | 10 | - | ns |
| ${ }^{\text {twp }}$ | Write Pulse Width | 30 | - | 40 | - | 55 | - | 65 | - | ns |
| ${ }^{\text {WR }}$ | Write Recovery Time | 5 | - | 5 | - | 5 | - | 10 | - | ns |
| $\mathrm{t}_{\text {WHZ }}{ }^{(1)}$ | Write Enable to Output in High Z | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\text {DW }}$ | Data to Write Time Overlap | 15 | - | 20 | - | 30 | - | 35 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold from Write Time | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {ow }}{ }^{(1)}$ | Output Active from End of Write | 5 | - | 5 | - | 5 | - | 5 | - | ns |

## NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $\boldsymbol{1}^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. $\overline{W E}$ is High for Read Cycle.
2. Device is continuously selected, $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{fL}}$ and $\overline{\mathrm{UB}}, \overline{\mathrm{LB}}=\mathrm{V}_{\mathrm{IL}}$ for 16 output active.
3. Address valid prior to or coincident with CS transition low.
4. $\overline{O E}=V_{I L}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. WE or CS must be high during all address transitions.
2. A write occurs during the overlap (tw) of a low CS and a low WE.
3. $t_{W R}$ is measured from the earlier of CS or WE going high to the end of write cycle.
4. During this period, $\mathrm{l} / \mathrm{O}$ pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse ( $\left.\left.t_{W P}\right)>t_{\text {WHZ }}+t_{D W}\right)$ to allow the $/ / O$ drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If OE is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\text {wp }}$.

## TRUTH TABLE

| MODE | CS | UB | LB | OE | WE | OUTPUT | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standby | H | X | X | x | $x$ | High Z | Standby |
| Standby | L | H | H | X | X | High Z | Standby |
| Read | L | L | L | L | H | $\mathrm{D}_{\text {Out }{ }_{\text {1-16 }}}$ | Active |
| Lower Byte Read | L | H | L | L | H | $\mathrm{D}_{\text {OuT }}{ }_{\text {1-8 }}$ | Active (X8) |
| Upper Byte Read | L | L | H | L | H | Dour 9-18 | Active (X8) |
| Read | L | L | L | H | H | High Z | Active |
| Lower Byte Read | L | H | L | H | H | High Z | Active (X8) |
| Upper Byte Read | L | L | H | H | H | High Z | Active (X8) |
| Write | L | L | L | X | L | $\mathrm{D}_{1 \mathrm{~N}_{1-16}}$ | Active |
| Lower Byte Write | L | H | L | X | L | $\mathrm{D}^{\left(\mathrm{N}_{1-8}\right.}$ | Active (X8) |
| Upper Byte Write | L | L | H | X | L | $\mathrm{D}_{\text {INQ-16 }}$ | Active (X8) |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{t}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 40 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.


ORDERING INFORMATION


> 1 MEGABIT (128K x 8-BIT) CMOS STATIC RAM PLASTIC SIP MODULE

## FEATURES:

- High-density 1024 K ( $128 \mathrm{~K} \times 8$ ) CMOS static RAM module
- Fast access time
- 40ns (max.) over commercial temperature range
- Low power consumption
- Active: less than 500 mW (typ.)
- Standby: less than 8mW (typ.)
- Cost-effective plastic surface-mounted RAM packages on an epoxy laminate (FR4) substrate
- Offered in a SIP (single in-line package) for maximum spacesaving
- Utilizes IDT71256s - high-performance 256K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT8MP824S is a 1024K (131, $072 \times 8$-bit) high-speed static RAM constructed on an epoxy laminate substrate using four IDT71256 32K x 8 static RAMs in plastic surface mount packages. Functional equivalence to proposed monolithic one megabit static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $A_{15}$ and $A_{16}$ to select one of the four 32K $\times 8$ RAMs. Extremely fast speeds can be achieved with this technique due to use of 256 K static RAMs and the decoder fabricated in IDT's high-performance, high-reliability CEMOS technology.

The IDT8MP824S is available with maximum access times as fast as 40 ns over the commercial temperature range, with maximum operating power consumption of 825 mW . The module also offers a full standby mode of 330 mW (max.).

The IDT8MP824S is offered in a 30 -pin SIP. For the 32-pin JEDEC standard DIP, refer to the IDT8M824S.

All inputs and outputs of the IDT8MP824S are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

## PIN CONFIGURATION



SIP
SIDE VIEW

FUNCTIONAL BLOCK DIAGRAM


PIN NAMES

| $A_{0-16}$ | Addresses |
| :--- | :--- |
| $I / O_{1-8}$ | Data Input/Output |
| $\overline{\mathrm{CS}}$ | Chip Select |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| GND | Ground |

1. For module dimensions, please refer to module drawing M12 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.

ABSOLUTE MAXIMUM RATINGS ${ }^{(3)}$

| SYMBOL | RATING | VALUE | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage with Respect <br> to GND | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating Temperature | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -10 to +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {HA }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\text {cc }}$ |
| :---: | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{C C}($ Min. $)=4.5 \mathrm{~V}, \mathrm{~V}_{C C}(\mathrm{Max})=.5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$


## NOTE:

1. $V_{C C}=5 V, T_{A}=+25^{\circ} \mathrm{C}$

PAuL 4928354

$[3$

## AC TEST CONDITIONS

In Pulse Levels Input Rise/Fall Times<br>Input Timing Reference Levels Output Reference Levels Output Load

| GND to 3.0 V |
| :---: |
| 10 ns |
| 1.5 V |
| 1.5 V |
| See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{CL} 1,2,}, \mathrm{t}_{\mathrm{OLZ}}, \mathrm{t}_{\mathrm{CHZ}, 2,2} \mathrm{t}_{\mathrm{OHZ}}$, tow $^{\text {, }}$ whz)
*Including scope and jig.

AC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, T_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETERS | $\begin{aligned} & \text { 8MP824S40 } \\ & \text { MIN. } \end{aligned}$ |  | S45 |  | $4 S 50$ | 8MP. | S60 MAX. | $\begin{aligned} & 8 \mathrm{ME} \varepsilon \\ & \mathrm{MIN} . \end{aligned}$ | $\begin{aligned} & \hline \text { S70 } \\ & \text { MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 40 \% - | 45 | - | 50 | - | 60 | - | 70 | - | ns |
| $t_{\text {AA }}$ | Address Access Time | - \%. 40 | - | 45 | - | 50 | - | 60 | - | 70 | ns |
| $\mathrm{t}_{\text {ACS }}$ | Chip Select Access Time | - \%\%. 40 | - | 45 | - | 50 | - | 60 | - | 70 | ns |
| $t_{\mathrm{t}_{\mathrm{CZ1,2}}}{ }^{\text {(1) }}$ | Chip Select to Output in Low Z | 5 \% \% \% | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {OE }}$ | Output Enable to Output Valid | - 25 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{OL}}{ }^{(1)}$ | Output Enable to Output in Low Z | 5 \% \% \# - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ}}{ }^{(1)}$ | Chip Select to Output in High Z | - | - | 20 | - | 20 | - | 25 | - | 30 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}{ }^{(1)}$ | Output Disable to Output in High Z | - $\quad . \quad .4 .20$ | - | 20 | - | 20 | - | 25 | - | 30 | ns |
| $t_{\mathrm{OH}}$ | Output Hold from Address Change | 3 ) $\times$, | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {PU }}{ }^{(1)}$ | Chip Select to Power Up Time | $0^{\text {²\% \% \% \% \% }}$ - - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{PD}}{ }^{(1)}$ | Chip Deselect to Power Down Time | - - \% \% \% | - | 45 | - | 50 | - | 60 | - | 70 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ wc | Write Cycle Time | 40\%\% $\sim$ \% | 45 | - | 50 | - | 60 | - | 70 | - | ns |
| ${ }^{\text {t }}$ cw | Chip Selection to End of Write | 35\%\%.\%.m. | 40 | - | 45 | - | 55 | - | 65 | - | ns |
| ${ }^{\text {taw }}$ | Address Valid to End of Write | 35 \% - | 40 | - | 45 | - | 55 | - | 65 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5\%\%\%\%\% - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 30 \% \# - | 35 | - | 40 | - | 50 | - | 60 | - | ns |
| ${ }^{t_{\text {WR }}}$ | Write Recovery Time | 5\%, \% \% - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {t }}{ }_{\text {HzZ }}{ }^{(1)}$ | Write Enable to Output in High Z | , \% \% \% \% 15 | - | 15 | - | 20 | - | 25 | - | 30 | ns |
| ${ }^{\text {d }}{ }^{\text {d }}$ | Data to Write Time Overlap | 45\%\%. | 20 | - | 20 | - | 25 | - | 30 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold from Write Time | 3 \% | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {ow }}{ }^{(1)}$ | Output Active from End of Write |  | 5 | - | 5 | - | 5 | - | 5 | - | ns |

## NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


## NOTES:

1. $\overline{W E}$ is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{\text {IL }}$ :
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. $\overline{O E}=V_{\mathrm{IL}}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. WE or CS must be high during all address transitions.
2. A write occurs during the overlap ( $t_{w F}$ ) of a low $\overline{C S}$ and a low WE.
3. $\mathrm{t}_{\mathrm{WR}}$ is measured from the earier of CS or WE going high to the end of write cycle.
4. During this period, I/O pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse ( $\mathrm{t}_{\mathrm{W}}$ ) $>\mathrm{t}_{\mathrm{WHZ}}+\mathrm{t}_{\mathrm{DW}}$ ) to allow the $/ / O$ drivers to turn off and data to be placed on the bus for the required $\mathrm{t}_{\mathrm{DW}}$. If $\overline{O E}$ is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{w p}$.

## TRUTH TABLE

| MODE | $\overline{\mathrm{CS}}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{WE}}$ | OUTPUT | POWER |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Standby | H | X | X | High Z | Standby |
| Read | L | L | H | $\mathrm{D}_{\text {OUT }}$ | Active |
| Read | L | H | H | High Z | Active |
| Write | L | X | L | $\mathrm{D}_{\mathbb{N}}$ | Active |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 40 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION



8MP824 1 Megabit

## FEATURES:

- High-density $1024 \mathrm{~K} / 512 \mathrm{~K}$-bit CMOS static RAM module
- $64 \mathrm{~K} \times 16$ organization (IDT8M624S) with $32 \mathrm{~K} \times 16$ option (IDT8M612S)
- Upper byte ( $/ \mathrm{O}_{9-18}$ ) and lower byte ( $/ / \mathrm{O}_{1-8}$ ) separated control - Allows flexibility in application
- Equivalent to JEDEC standard for future monolithic $64 \mathrm{~K} \times 16 /$ 32K x 16 static RAMs
- High speed, 40 ns (max.) over commercial temperature range
- Low power consumption
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Offered in the JEDEC standard 40-pin, 600 mil wide ceramic sldebraze DIP
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT8M624S/IDT8M612S are $1024 \mathrm{~K} / 512 \mathrm{~K}$-bit high-speed CMOS static RAMs constructed on a multi-layered ceramicsubstrate using four IDT7125632K $\times 8$ static RAMs (IDT8M624S) or two IDT71256 static RAMs (IDT8M612S) in leadless chip carriers. Functional equivalence to proposed monolithic static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $\mathrm{A}_{15}$ to select one of the two $32 \mathrm{~K} \times 16$ RAMs as the by-16 output and using $\overline{\mathrm{LB}}$ and $\overline{\mathrm{UB}}$ as two extra chip select functions for lower byte ( $/ / \mathrm{O}_{1-8}$ ) and upper byte ( $/ / \mathrm{O}_{9-16}$ ) control, respectively. (On the IDT8M612S $32 \mathrm{~K} \times 16$ option, $\mathrm{A}_{15}$ needs to be externally grounded for proper operation.) Extremely high speeds are achievable by the use of IDT71256s fabricated in IDT's highperformance, high-reliability technology, CEMOS. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest $1024 \mathrm{~K} / 512 \mathrm{~K}$ static RAMs available.

The IDT8M624S/IDT8M612S are available with access times as fast as 40 ns commercial and 60ns military temperature range, with maximum operating power consumption of only 1.8 W (max.IDT8M624S $64 \mathrm{~K} \times 16$ option). The module also offers a full standby mode of 440 mW (max.).

The IDT8M624S/IDT8MP612S are offered in a high-density 40-pin, 600 mil center sidebraze DIP to take full advantage of the compact IDT71256s in leadless chip carriers.

All inputs and outputs of the IDT8M624S/IDT8M612S are TTLcompatible and operate from a single 5V supply. (NOTE: Both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



NOTE:

* Formodule dimensions, please refer to module drawing M3 in the packaging section.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{l}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## PIN NAMES

| $A_{0-15}$ | Addresses |
| :--- | :--- |
| $\mathrm{I} / \mathrm{O}_{1-16}$ | Data Input/Output |
| $\overline{\mathrm{CS}}$ | Chip Select |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |
| GND | Ground |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{\mathrm{UB}}$ | Upper Byte Control |
| $\overline{\mathrm{LB}}$ | Lower Byte Control |

NOTES:

1. Both GND pins need to be grounded for proper operation.
2. On IDT8M612S, 512K ( $32 \mathrm{~K} \times 16$-bit) option, $\mathrm{A}_{15}$ (pin 1) requires external grounding for proper operation.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{LL}}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING

TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

## DC ELECTRICAL CHARACTERISTICS

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{C C}($ Min. $)=4.5 \mathrm{~V}, V_{C c}($ Max. $)=5.5 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | $\qquad$ <br> MIN. TYP(1) MAX. |  |  | $\begin{gathered} \text { IDT8M612S } \\ \text { MIN. TYP. (1) MAX. } \end{gathered}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 \mathrm{~L}!$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} . \mathrm{V}_{\mathrm{E}}=\mathrm{GND}$ to $\mathrm{V}_{\text {CC }}$ | - | - | 15 | - | - | 15 | $\mu \mathrm{A}$ |
| $\mathrm{ILO}_{\text {L }}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=\operatorname{Max} \\ & C S=V_{H H} V_{\text {OUT }}=G N D \text { to } V_{C C} \end{aligned}$ | - | - | 15 | - | - | 15 | $\mu A$ |
| $l_{\text {cexic }}$ | Operating Current In X16 Mode | $\begin{aligned} & \overline{C S}, \overline{U B} \& \overline{L B}=V_{V} \\ & V_{C C}=M_{\text {Max }} ., \text { Output Open } \\ & { }^{=}=f_{\text {MAX }} \end{aligned}$ | - | 175 | 340 | - | 150 | 300 | mA |
| $\mathrm{I}_{\mathrm{ccx} 8}$ | Operating Current In X8 Mode | $\begin{aligned} & \overline{C S}=V_{I N}, \overline{U B} \text { or } \overline{L B}=V_{V} \\ & V_{C C}=\text { Max. }^{\prime} \text {, Output Open } \\ & f=f_{\text {MAX }} \end{aligned}$ | - | 100 | 200 | - | 80 | 170 | mA |
| $\begin{aligned} & I_{\mathrm{SB} \&} \\ & \mathrm{I}_{\mathrm{sB} 1} \end{aligned}$ | Standby Power Supply Current | $\begin{aligned} & \overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{IH}} \text { or } \\ & \mathrm{UB} \geq \mathrm{V}_{1 / 4} \text { and } \overline{\mathrm{LB}} \geq \mathrm{V}_{1 H} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} \text {. } \\ & \text { Output Open } \end{aligned}$ |  | 4 | $80^{(2)}$ | - | 2 | $40^{(2)}$ | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. | 2.4 | - | - | 2.4 | - | - | V |

## NOTES:

1. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $\mathrm{I}_{\mathrm{SB}}$ and $\mathrm{I}_{\mathrm{SB} 1}$ of $\operatorname{IDTBM624S/DT8M612S}$ at commercial temperature $=60 \mathrm{~mA} / 30 \mathrm{~mA}$.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{CLZ} 1,2}, \mathrm{t}_{\mathrm{OLz}}, \mathrm{t}_{\mathrm{CHz}, 2}, \mathrm{t}_{\mathrm{OHZ}}$. $\mathrm{t}_{\mathrm{ow}}, \mathrm{t}_{\mathrm{WHz}}$ )
*Including scope and jig.
AC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, All Temperature Ranges)

| SYMBOL | PARAMETER | $\begin{aligned} & \hline \text { 8M624S40 } \\ & \text { 8M612S40 } \\ & \text { (COM'L.) } \\ & \text { MIN. MAX. } \end{aligned}$ | $\begin{array}{\|c\|} \hline \text { 8M624S45 } \\ \text { 8M612S45 } \\ \text { (COM'L) } \\ \text { MIN. MAX. } \end{array}$ | $\begin{array}{\|l\|} \hline 8 \mathrm{M} 624 \mathrm{~S} 50 \\ \text { 8M612S50 } \\ \text { (COM'L) } \\ \text { MIN. MAX. } \\ \hline \end{array}$ | $\begin{aligned} & \hline \text { 8M624S60 } \\ & \text { 8M612S60 } \\ & \text { MIN. MAX. } \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 8 \mathrm{M} 624 \mathrm{S70} \\ \text { 8M612S70 } \\ \text { MIN. MAX. } \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 8 \mathrm{M} 624 \mathrm{~S} 85 \\ \text { 8M612S85 } \\ \text { (MIL.) } \\ \text { MIN. MAX. } \\ \hline \end{array}$ | 8M624S100 <br> 8M612S100 <br> (MIL) <br> MIN. MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 40 - | 45. - | $50-$ | 60 - | $70-$ | 85 - | $100-$ | ns |
| $t_{\text {AA }}$ | Address Access Time | 40 | 45 | - 50 | 60 | - 70 | - 85 | 100 | ns |
| $t^{\text {ACS }}$ | Chip Select Access Time | 40 | 45 | 50 | 60 | 70 | 85 | 100 | ns |
| $\mathrm{t}_{\mathrm{CLZ1,2}}{ }^{\text {(1) }}$ | Chip Select to Output in Low Z | $5 \quad-$ | 5\%.. | $5 \quad-$ | 5 | $5 \quad-$ | 5 - | $5 \quad-$ | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid | 25 | 25 | 30 | 35 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\text {OZ }}{ }^{(1)}$ | Output Enable to Output in Low Z | 5 | 5\%/. | 5 - | 5 - | 5 - | 5 - | 5 | ns |
| $t^{\text {chZ }}$ (1) | Chip Select to Output in High Z | 20 | -, \% 20 | 20 | 25 | - 30 | - 35 | 40 | ns |
| $\mathbf{t}_{\mathrm{OHZ}}{ }^{(1)}$ | Output Disable to Output in High Z | - 20 | $\stackrel{4}{4}$ | - 20 | 25 | 30 | - 35 | 40 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | $3 \quad 3$ | 5. | 5 | 5 | 5 | 5 | 5 | ns |
| $t_{\text {P }}{ }^{(1)}$ | Chip Select to Power Up Time | 0 | 0 O. | 0 | $0 \quad-$ | 0 | 0 - | 0 | ns |
| $\mathrm{t}_{\text {PD }}(1)$ | Chip Deselect to Power Down Time | 40 | - 45 | 50 | 60 | - 70 | 85 | 100 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {wc }}$ | Write Cycle Time | 40 | 45 | $50-$ | 60 | 70 | 85 | 100 | ns |
| $\mathrm{t}_{\mathrm{c} w}$ | Chip Selection to End of Write | 35 \% | 40 | 45 | 55 | 65 | 75 | 90 | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Valid to End of Write | 35 | 40 | 45 | 55 | 65 | 75 | 90 | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5 \% | 5 | 5 - | 5 | 5 | 5 - | 5 | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 30 \% | 35 | 40 | 50 | 60 | 70 | 80 | ns |
| $t_{\text {WR }}$ | Write Recovery Time | $5 \%$, | 5 | 5 - | 5 | 5 | 10 | 10 | ns |
| $\mathrm{t}_{\text {WHZ }}{ }^{(1)}$ | Write Enable to Output in High Z | -\%. 15 | 15 | - 20 | 25 | - 30 | - 35 | - 40 | ns |
| $t_{\text {bw }}$ | Data to Write Time Overtap | 15\%\%. | 20 | 20 | 25 | 30 | 35 - | 40 | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold from Write Time | 3. | 5 | $5-$ | 5 | 5 - | 5 - | 5 - | ns |
| $\mathrm{t}_{\text {ow }}{ }^{(1)}$ | Output Active from End of Write | 5. ${ }^{\text {a }}$ | 5 - | $5-$ | 5 - | $5-$ | 5 - | 5 - | ns |

NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. $\overline{W E}$ is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{\mathrm{IL}}$ and $\overline{U B}, \overline{L B}=V_{\mathrm{IL}}$ for 16 output active.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. $\overline{O E}=V_{\mathrm{IL}}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. WE or $\overline{\mathrm{CS}}$ must be high during all address transitions.
2. A write occurs during the overlap ( $t_{w A}$ ) of a low $\overline{C S}$ and a low $\overline{W E}$.
3. $t_{W A}$ is measured from the earier of $\overline{C S}$ or $\overline{W E}$ going high to the end of write cycle.
4. During this period, $1 / O$ pins are in the output state, and input signals must not be applied.
5. If the $\overline{\mathrm{CS}}$ low transition occurs simultaneously with or after the $\overline{W E}$ low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse ( $\left.\left.t_{W P}\right)>t_{W H Z}+t_{D W}\right)$ to allow the $I / O$ drivers to turn off and data to be placed onthe bus for the required $t_{D W}$. If $\overline{O E}$ is high during a $\overline{W E}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\text {Wp }}$.

## TRUYH TABLE

| MODE | $\overline{C S}$ | UB | LB | $\overline{\mathrm{OE}}$ | WE | OUTPUT | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standby | H | X | X | x | X | High Z | Standby |
| Standby | L | H | H | X | X | High Z | Standby |
| Read | L | L | L | L | H | Dout 1-16 | Active |
| Lower Byte Read | L | H | L | L | H | Dout 1-8 | Active (X8) |
| Upper Byte Read | L | L. | H | L | H | Dout 9-16 | Active (X8) |
| Read | L | L | L | H | H | High Z | Active |
| Lower Byte Read | L | H | L | H | H | High Z | Active (X8) |
| Upper Byte Read | L | L | H | H | H | High Z | Active (X8) |
| Write | L | L | L | X | L | DiN 1-16 | Active |
| Lower Byte Write | L | H | L | X | L | DiN 1-8 | Active (X8) |
| Upper Byte Write | L | L | H | X | L | $\mathrm{D}_{\text {IN O-18 }}$ | Active (X8) |

CAPACITANCE $\left(\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | (1) | CONDITIONS | TYP. |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Unput Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $V_{\text {OUT }}=\mathrm{OV}$ | 40 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION



256K (16K x 16-BIT) \& 128 K ( $8 \mathrm{~K} \times 16$-BIT) CMOS STATIC RAM MODULE

## FEATURES:

- High-density $256 \mathrm{~K} / 128 \mathrm{~K}$-bit CMOS static RAM modules
- $16 \mathrm{~K} \times 16$ organization (IDT8M656) with $8 \mathrm{~K} \times 16$ option (IDT8M628)
- Upper byte $\left(1 / O_{9-18}\right)$ and lower byte ( $/ / \mathrm{O}_{1-8}$ ) separated control - Flexibility in application
- Equivalent to JEDEC standard for future monolithic $16 \mathrm{~K} \times 16 / 8 \mathrm{~K} \times 16$ static RAMs
- High-speed
- Military: 50ns (max.)
- Commercial: 40ns (max.)
- Low power consumption: typically less than 825 mW operating (IDT8M656), less than 40 mW in standby
- Utilizes IDT7164s-high-performance 64K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Offered in the JEDEC standard 40 -pin, 600 mil wide ceramic sidebraze DIP
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT8M656S/IDT8M628S are $256 \mathrm{~K} / 128 \mathrm{~K}$-bit high-speed CMOS static RAMs constructed on a multi-layered ceramic substrate using four IDT7164 8K x 8 static RAMs (IDT8M656S) or two IDT7164 static RAMs (IDT8M628S) in leadless chip carriers.

Functional equivalence to proposed monolithic static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $\mathrm{A}_{13}$ to select one of the two $8 \mathrm{~K} \times 16$ RAMs as the by-16 output and using $\overline{\mathrm{LB}}$ and $\overline{U B}$ as two extra chip select functions for lower byte ( $/ / \mathrm{O}_{1-8}$ ) and upper byte ( $/ / \mathrm{O}_{9-18}$ ) control, respectively. (On the IDT8M628S 8K x 16 option, $\mathrm{A}_{13}$ needs to be externally grounded for proper operation.) Extremely high speeds are achievable by the use of IDT7164s fabricated in IDT's highperformance, high-reliability CEMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest $256 \mathrm{~K} / 128 \mathrm{~K}$ static RAMs available.

The IDT8M656S/IDT8M628S are available with access times as fast as 40 ns over the commercial temperature range, with maximum operating power consumption of only 1.98 W (IDT8M656S $16 \mathrm{~K} \times 16$ option). The module also offers a full standby mode of 440mW (max.).

The IDT8M656S/IDT8M628S are offered in a high-density $40-\mathrm{pin}, 600$ mil center sidebraze DIP to take full advantage of the compact IDT7164s in leadless chip carriers.

All inputs and outputs of the IDT8M656S/IDT8M628S are TTLcompatible and operate from a single 5V supply. (NOTE: Both VCC pins need to be connected to the 5V supply and both GND pins need to be grounded for proper operation.) Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



1. For module dimensions, please refer to module drawing M3 in the packaging section.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +o125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| IOUT | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## PIN NAMES

| $A_{0-13}$ | Addresses |
| :--- | :--- |
| $1 / O_{1-16}$ | Data Input/Output |
| $\overline{\mathrm{CS}}$ | Chip Select |
| $V_{C C}$ | Power |
| $\overline{W E}$ | Write Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |
| $\overline{G N D}$ | Ground |
| $\overline{U B}$ | Upper Byte Control |
| $\overline{\mathrm{LB}}$ | Lower Byte Control |

NOTES:

1. Both $\mathrm{V}_{\mathrm{CC}}$ pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.
2. On IDT8M628S, 128 K ( $8 \mathrm{~K} \times 16$-Bit) option, $\mathrm{A}_{13}$ (pin 35 ) is required external grounding for proper operation.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING

TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | Vcc |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{C C}($ Min. $)=4.5 \mathrm{~V}, V_{C C}($ Max. $)=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}=-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT8M656SMIN. TYP. ${ }^{(1)}$ MAX. |  |  | IDT8M628SMIN. TYP. 1 MAX. |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\\|_{\text {L }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max} . \mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ to $\mathrm{V}_{\text {CC }}$ | - | - | 15 | - | - | 15 | $\mu \mathrm{A}$ |
| $\mathrm{HLO}^{\text {LO }}$ | Output Leakage Current | $\begin{aligned} & V_{C C}=M a x . \\ & C S=V_{I H}, V_{\text {OUT }}=G N D \text { to } V_{C C} \end{aligned}$ | - | - | 15 | - | - | 15 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {cxx18 }}$ | Operating Current $\ln$ X16 Mode | $\begin{aligned} & \overline{\overline{C S}, \overline{U B} \& \overline{L B}=V_{\mathrm{L}}} \\ & V_{\mathrm{CC}}=\text { Max., Output Open } \\ & f_{=}=\mathrm{f}_{\text {MAX }} \end{aligned}$ | - | 165 | 360 | - | 160 | 320 | mA |
| $\mathrm{I}_{\operatorname{ccx} 8}$ | Operating Current In X8 Mode | $\begin{aligned} & \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{L}}, \overline{\mathrm{U}} \mathrm{~B} \text { or } \overline{\mathrm{L} B}=\mathrm{V}_{\mathrm{LL}} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Maxx}^{\prime}, \text { Output Open } \\ & \mathrm{f}=\mathrm{h}_{\mathrm{MAX}} \end{aligned}$ | - | 100 | 220 | - | 82 | 180 | mA |
| $\begin{aligned} & \mathrm{I}_{\mathrm{sB} \&} \\ & \mathrm{I}_{\mathrm{sB} 1} \end{aligned}$ | Standby Power Supply Current | $\begin{aligned} & \overline{\overline{C S}} \geq V_{\mathrm{IH}} \text { or } \\ & \overline{\mathrm{UB}} \geq \mathrm{V}_{\mathrm{H}} \text { and } \overline{\mathrm{LB}} \geq \mathrm{V}_{\mathrm{H}} \\ & \mathrm{~V}_{\mathrm{CC}}=M \text { Max. } \\ & \text { Output Open } \end{aligned}$ |  | 8 | $80^{(2)}$ | - | 4 | $40^{(2)}$ | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{C C}=\mathrm{Min}$. | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | 2.4 | - | - | 2.4 | - | - | V |

NOTE:

1. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $\mathrm{I}_{\mathrm{SB}}$ and $\mathrm{I}_{\mathrm{SB} 1}$ of IDT8M656S/IDT8M628S at commercial temperature $=60 \mathrm{~mA} / 30 \mathrm{~mA}$.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load

*Including scope and jig.

AC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT8M656S40 IDT8M628S40 MIN. MAX |  | IDT8M656S50 IDT8M628S50 MIN. MAX |  | IDT8M656S70 IDT8M628S70 MIN. MAX. |  | IDT8M628S85 IDT8M656S85 MIN. MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {RC }}$ | Read Cycle Time | 40 | - | 50 | - | 70 | - | 85 | - | ns |
| $t_{A A}$ | Address Access Time | - | 40 | - | 50 | - | 70 | - | 85 | ns |
| ${ }^{\text {A }}$ ACS | Chip Select Access Time | - | 40 | - | 50 | - | 70 | - | 85 | ns |
| $\mathrm{t}_{\mathrm{czz1}, 2^{(1)}}$ | Chip Select to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid | - | 25 | - | 30 | - | 40 | - | 50 | ns |
| ${ }_{\text {tolz }}$ | Output Enable to Output in Low $\mathbf{Z}$ | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {chaz }}{ }^{(1)}$ | Chip Select to Output in High Z | - | 15 | - | 20 | - | 30 | - | 35 | ns |
| $\mathrm{t}_{\mathrm{OHz}}{ }^{(1)}$ | Output Disable to Output in High Z | - | 15 | - | 20 | - | 30 | - | 35 | ns |
| ${ }^{\text {OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {PU }}{ }^{(1)}$ | Chip Select to Power Up Time | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}(1)$ | Chip Deselect to Power Down Time | - | 40 | - | 50 | - | 70 | - | 85 | ns |
|  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {wc }}$ | Write Cycle Time | 40 | - | 50 | - | 70 | - | 85 | - | ns |
| ${ }^{\text {t }}$ cw | Chip Selection to End of Write | 35 | - | 45 | - | 65 | - | 75 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 35 | - | 45 | - | 65 | - | 75 | - | ns |
| $\mathrm{t}_{\text {AS }}$ | Address Set-up Time | 5 | - | 5 | - | 10 | - | 10 | - | ns |
| ${ }^{\text {twp }}$ | Write Pulse Width | 30 | - | 40 | - | 55 | - | 65 | - | ns |
| $\mathrm{t}_{\text {WR }}$ | Write Recovery Time | 5 | - | 5 | - | 5 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{WHZ}}{ }^{\text {(1) }}$ | Write Enable to Output in High Z | - | 15 | - | 20 | - | 30 | - | 35 | ns |
| ${ }^{\text {t }}$ DW | Data to Write Time Overlap | 15 | - | 20 | - | 30 | - | 35 | - | ns |
| ${ }^{\text {t }}{ }_{\text {dH }}$ | Data Hold from Write Time | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {Ow }}{ }^{(1)}$ | Output Active from End of Write | 5 | - | 5 | - | 5 | - | 5 | - | ns |

## NOTE:

1. This parameter guaranteed but not tested.

AC ELECTRICAL CHARACTERISTICS ( $V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT8M656S50 IDT8M628S50 MIN. MAX. | IDT8M656S60 IDT8M628S60 <br> MIN. MAX | IDT8M656S70 IDT8M628S70 MIN. MAX. | IDT8M656S85 IDT8M628S85 MIN. MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RC}}$ | Read Cycle Time | 50 - | 60 - | 70 - | 85 | ns |
| $t_{\text {A }}$ | Address Access Time | 50 | 60 | 70 | 85 | ns |
| ${ }^{\text {A ACS }}$ | Chip Select Access Time | 50 | 60 | 70 | 85 | ns |
| $t_{\text {czz1, }}{ }^{(1)}$ | Chip Select to Output in Low Z | 5 | 5 | 5 | 5 | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid | 30 | 35 | 40 | 50 | ns |
| $t^{\text {OLZ }}{ }^{(1)}$ | Output Enable to Output in Low Z | 5 | 5 - | 5 | 5 | ns |
| $\mathrm{t}_{\mathrm{CHZ}}{ }^{(1)}$ | Chip Select to Output in High $\mathbf{Z}$ | 20 | 25 | 30 | 35 | ns |
| $\mathrm{t}_{\mathrm{OHz}}{ }^{(1)}$ | Output Disable to Output in High Z | - 20 | 25 | 30 | 35 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | 5 | 5 | 5 | ns |
| $\mathrm{t}_{\text {PU }}{ }^{(1)}$ | Chip Select to Power Up Time | 0 - | 0 | 0 | 0 | ns |
| $\mathrm{t}_{\text {PD }}{ }^{(1)}$ | Chip Deselect to Power Down Time | - 50 | 60 | 70 | - 85 | ns |


| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {wc }}$ | Write Cycle Time | 50 | - | 60 | - | 70 | - | 85 | - | ns |
| ${ }^{\text {t }} \mathrm{cw}$ | Chip Selection to End of Write | 45 | - | 55 | - | 65 | - | 75 | - | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Valid to End of Write | 45 | - | 55 | - | 65 | - | 75 | - | ns |
| $\mathrm{t}_{\text {AS }}$ | Address Set-up Time | 5 | - | 10 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\text {wp }}$ | Write Pulse Width | 40 | - | 45 | - | 55 | - | 65 | - | ns |
| $\mathrm{t}_{\text {wh }}$ | Write Recovery Time | 5 | - | 5 | - | 5 | - | 10 | - | ns |
| ${ }^{\text {t }} \mathrm{WHZ}^{(1)}$ | Write Enable to Output in High Z | - | 20 | - | 20 | - | 25 | - | 30 | ns |
| $t_{\text {DW }}$ | Data to Write Time Overlap | 20 | - | 25 | - | 30 | - | 35 | - | ns |
| ${ }^{\text {t }}{ }_{\text {DH }}$ | Data Hold from Write Time | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {ow }}{ }^{(1)}$ | Output Active from End of Write | 5 | - | 5 | - | 5 | - | 5 | - | ns |

NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. $\overline{W E}$ is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{L}$ and $\overline{U B}, \overline{L B}=V_{I L}$ for 16 output active.
3. Address valid prior to or coincident with $\overline{\mathrm{CS}}$ transition low.
4. $\overline{O E}=V_{\mathrm{IL}}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{w}}$ ) of a low CS and a low WE.
3. $t_{\text {WR }}$ is measured from the earlier of $\overline{C S}$ or WE going high to the end of write cycle.
4. During this period, $\mathrm{I} / \mathrm{O}$ pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During a WE controlled write cycle, write pulse ( $t_{W P}$ ) $>t_{W H Z}+t_{D W}$ ) to allow the $/ / O$ drivers toturn off and data to be placed on the bus for the required $t_{D w}$. If OE is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\text {wp }}$.

## TRUTH TABLE

| MODE | CS | UB | LB | $\overline{O E}$ | WE | OUTPUT | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Standby | H | X | X | x | x | High Z | Standby |
| Standby | L | H | H | X | X | High Z | Standby |
| Read | L | L | L | L | H | DATA $_{\text {out }}^{1-16}$ | Active |
| Lower Byte Read | L | H | L | L | H | DATA Out $_{1-8}$ | Active (X8) |
| Upper Byte Read | L | L | H | L | H | DATA 0 ur 9-18 | Active (X8) |
| Read | L | L | L | H | H | High Z | Active |
| Lower Byte Read | L | H | L | H | H | High Z | Active (X8) |
| Upper Byte Read. | L | L | H | H | H | High Z | Active (X8) |
| Write | L | L | L | X | L | DATA $_{1 N_{1-16}}$ | Active |
| Lower Byte Write | L | H | L | X | L | $\mathrm{DATA}_{1 \mathrm{~N}_{1-8}}$ | Active (X8) |
| Upper Byte Write | L | L | H | X | L | $\mathrm{DATA}_{1 \mathrm{IN}^{-18}}$ | Active (X8) |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 40 | PF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION



## 1 MEGABIT (128K x 8-BIT)

## FEATURES:

- High-density 1024 K ( $128 \mathrm{~K} \times 8$ ) CMOS static RAM module
- Equivalent to JEDEC standard for future monolithic $128 \mathrm{~K} \times 8$ static RAMs
- High-speed
- Military: 60ns (max.)
- Commercial: 40ns (max.)
- Low power consumption
- Active: less than 550 mW (typ.)
- Standby: less than 20 mW (typ.)
- CEMOS ${ }^{\text {mm }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Offered in the JEDEC standard 32-pin, 600 mil wide ceramic sidebraze DIP
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT8M824S is a1024K ( $131,072 \times 8$-bit) high-speed static RAM constructed on a co-fired ceramic substrate using four IDT71256 32K x 8 static RAMs in leadless chip carriers. Functional equivalence to proposed monolithic one megabit static RAMs is achieved by utilization of an on-board decoder that interprets the higher order address $A_{15}$ and $A_{16}$ to select one of the four 32K x 8 RAMs. Extremely fast speeds can be achieved with this technique due to use of 256K static RAMs and the decoder fabricated in IDT's high-performance, high-reliability CEMOS technology.

The IDT8M824S is available with maximum access times as fast as 40 ns for commercial temperature range, with maximum power consumption of 1.2 watts. The module offers a full standby mode of 440 mW (max.).

The IDT8M824S is offered in a 32-pin, 600 mil center sidebraze DIP, adhering to JEDEC standards for one megabit monolithic pinouts, allowing for compatibility with future monolithics.

All inputs and outputs of the IDT8M824S are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance to the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## PIN CONFIGURATION

| NC담 | 32 | 2 G cc |
| :---: | :---: | :---: |
| $\mathrm{A}_{18} \mathrm{C}^{2}$ |  | $\square^{\square} A_{15}$ |
| $\mathrm{A}_{14} \mathrm{Cl}^{3}$ |  | 0 NC |
| $\mathrm{A}_{12} \mathrm{C}^{4}$ | 29 | 9 WE |
| $\mathrm{A}_{7} \mathrm{C}^{5}$ | 28 | $8 \mathrm{~A}_{13}$ |
| $\mathrm{A}_{6} \mathrm{C}^{8}$ | 27 | ص $\mathrm{A}_{8}$ |
| $\mathrm{A}_{5} \mathrm{Cl}_{7}$ | 26 | صA ${ }^{\text {a }}$ |
| $\mathrm{A}_{4} \mathrm{E}^{8}$ | (11) ${ }^{25}$ | ¢ $A_{11}$ |
| $\mathrm{A}_{3}$ С-1 | $\mathrm{M2}^{(1)}{ }_{24}$ |  |
| $A_{2} \mathrm{C}^{-10}$ | 23 | ${ }^{2} \mathrm{~A}_{10}$ |
| $A_{1}{ }^{\text {Crb }}$ | 22 | $2 \frac{10}{C S}$ |
| $\mathrm{A}_{0} \mathrm{C}_{12}$ | 21 | ص $1 / \mathrm{O}_{8}$ |
| $1 / 0_{1}{ }^{13}$ | 20 | $\mathrm{O}_{1} 1 / 0_{7}$ |
| $1 / \mathrm{O}_{2}$-14 | 18 | Q $1 / \mathrm{O}_{8}$ |
| $1 / \mathrm{O}_{3}$ ᄃ- 15 | 18 | 日 $1 / \mathrm{O}_{5}$ |
| GND 16 |  | $7 \mathrm{l} / \mathrm{O}_{4}$ |

## FUNCTIONAL BLOCK DIAGRAM



1. For module dimensions, please refer to module drawing M2 in the packaging section.

## PIN NAMES

| $A_{0-16}$ | Addresses |
| :--- | :--- |
| $1 / O_{0-8}$ | Data Input/Output |
| $\overline{C S}$ | Chip Select |
| $V_{C C}$ | Power |


| $\overline{W E}$ | Write Enable |
| :--- | :--- |
| $\overline{O E}$ | Output Enable |
| GND | Ground |

CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $T_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| lout | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is notimplied. Exposure to absolutemaximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}(\min )=.-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

## RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

DC ELECTRICAL CHARACTERISTICS
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{C C}($ Min. $)=4.5 \mathrm{~V}, V_{C C}($ Max. $)=5.5 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN ${ }^{\text {IDT8M824S }}$ |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \|ll | Input Leakage Current | $\mathrm{V}_{\text {CC }}=$ Max. $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ to $\mathrm{V}_{\text {CC }}$ | - | - | 15 | $\mu \mathrm{A}$ |
| 1 LO | Output Leakage Current | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Max} \\ & \mathrm{CS}=\mathrm{V}_{\mathrm{IH}} . \mathrm{V}_{\mathrm{OUT}}=\mathrm{GND} \text { to } \mathrm{V}_{\mathrm{CC}} \end{aligned}$ | - | - | 15 | $\mu \mathrm{A}$ |
| $\mathrm{lcc}_{1}$ | Operating Power Supply Current | $\begin{aligned} & \overline{\overline{C S}}=V_{V} \\ & V_{C C}=\text { Max., Output Open } \\ & f=0 \end{aligned}$ | - | 60 | 160 | mA |
| $l_{C 02}$ | Dynamic Operating Current | $\begin{aligned} & \overline{C S}=V_{\text {II }} \\ & V_{\text {CC }}=\text { Max. }^{\prime} \text {, Output Open } \\ & t=f_{\text {MAX }} \end{aligned}$ | - | 110 | 210 | mA |
|  | Standby Power Supply Current | $\begin{aligned} & \overline{\mathrm{CS}} \geq V_{\mathrm{H}} \\ & V_{\mathrm{CC}}=\text { Max. } \\ & \text { Output Open } \end{aligned}$ | - | 4 | $80^{(2)}$ | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}$. | 2.4 | - | - | V |

## NOTES:

1. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $\mathrm{I}_{\mathrm{SB}}$ and $\mathrm{I}_{\mathrm{SB} 1}$ of IDT8M824S at commercial temperature $=60 \mathrm{~mA}$.

## AC TEST CONDITIONS

| In Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 1Ons |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{CLZ} 1,2}, \mathrm{t}_{\mathrm{OLz}}, \mathrm{t}_{\mathrm{CHz}, 2,2, t_{\mathrm{OHZ}} \text {. }}$ tow. $\mathrm{t}_{\mathrm{WHZ}}$ )
*Including scope and jig.
AC ELECTRICAL CHARACTERISTICS ( $V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETERS | $\begin{array}{\|l\|} \hline \text { 8M824S40 } \\ \text { (COM'L ONLY } \\ \text { MIN. MAX. } \end{array}$ | $\begin{array}{\|l\|} \hline \text { 8M824S45 } \\ \text { (COM'L. ONLY } \\ \text { MIN. MAX. } \\ \hline \end{array}$ |  | $\begin{array}{\|l\|} \hline \text { 8M824S50 } \\ \text { (COM'L ONLY } \\ \text { MIN. MAX. } \\ \hline \end{array}$ |  | $\begin{aligned} & \text { 8M824S60 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & \text { 8M824S70 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{array}{\|l\|} \hline 8 \text { M824S85 } \\ \text { (MIL ONLY } \\ \text { MIN. MAX. } \\ \hline \end{array}$ |  | $\begin{gathered} \text { 8M824S100 } \\ \text { (MIL. ONLY } \\ \text { MIN. MAX. } \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | $40 \quad-$ | 45 | - | 50 | - | 60 | - | 70 | - | 85 | - | 100 | - | ns |
| $\mathrm{t}_{\text {AA }}$ | Address Access Time | - \% ${ }^{40}$ | - | 45 | - | 50 | - | 60 | - | 70 | - | 85 | - | 100 | ns |
| ${ }^{\text {ACS }}$ | Chip Select Access Time | - \% 40 | - | 45 | - | 50 | - | 60 | - | 70 | - | 85 | - | 100 | ns |
| $\mathrm{t}_{\mathrm{CLZ1,2}}{ }^{\text {(1) }}$ | Chip Select to Output in Low Z | 5 \%\% | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OE}}$ | Output Enable to Output Valid | - `, \% 25 | - | 25 | - | 30 | - | 35 | - | 40 | - | 50 | - | 60 | ns |
| $\mathrm{t}_{\mathrm{OL}^{\text {(1) }}}$ | Output Enable to Output in Low Z | 5 \% | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{CHZ}}{ }^{(1)}$ | Chip Select to Output in High Z | - 20 | - | 20 | - | 20 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}{ }^{(1)}$ | Output Disable to Output in High Z | - \% 20 | - | 20 | - | 20 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 3 | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {Pu }}{ }^{(1)}$ | Chip Select to Power Up Time | 0 | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{P D}{ }^{(1)}$ | Chip Deselect to Power Down Time | -\%, 40 | - | 45 | - | 50 | - | 60 | - | 70 | - | 85 | - | 100 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ c | Write Cycle Time | 40\%\#\#\#.m | 45 | - | 50 | - | 60 | - | 70 | - | 85 | - | 100 | - | ns |
| ${ }^{\text {taw }}$ | Chip Selection to End of Write | 35 , 蘦 | 40 | - | 45 | - | 55 | - | 65 | - | 75 | - | 90 | - | ns |
| $\mathrm{t}_{\text {AW }}$ | Address Valid to End of Write | $35 .$. | 40 | - | 45 | - | 55 | - | 65 | - | 75 | - | 90 | - | ns |
| $\mathrm{t}_{\text {AS }}$ | Address Set-up Time | 5\%\%.... | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {twp }}$ | Write Pulse Width | 30\%\%.. | 35 | - | 40 | - | 50 | - | 60 | - | 70 | - | 80 | - | ns |
| ${ }^{\text {twR }}$ | Write Recovery Time | 5\% M, \% | 5 | - | 5 | - | 5 | - | 5 | - | 10 | - | 10 | - | ns |
| ${ }^{\text {WHHZ }}{ }^{(1)}$ | Write Enable to Output in High Z | \% | - | 15 | - | 20 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| ${ }^{\text {dw }}$ | Data to Write Time Overlap | $15 \times$ | 20 | - | 20 | - | 25 | - | 30 | - | 35 | - | 40 | - | ns |
| ${ }^{\text {t }}$ DH | Data Hold from Write Time | $3-$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{0}{ }^{(1)}$ | Output Active from End of Write | 5 - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

## NOTE:

1. This parameter guaranteed but not tested.

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. $\overline{W E}$ is High for Read Cycle.
2. Device is continuously selected, $\overline{C S}=V_{\mathrm{L}}$.
3. Address valid prior to or coincident with CS transition low.
4. $\overline{O E}=V_{1 L}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap (twA) of a low CS and a low WE.
3. $\mathrm{t}_{\mathrm{WR}}$ is measured from the earlier of CS or WE going high to the end of write cycle.
4. During this period, I/O pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse ( $t_{W A}$ ) $\left.>t_{W H Z}+t_{D W}\right)$ to allow the $/ / O$ drivers toturn off and data to be placed on the bus for the required $t_{D W}$. If OE is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp.

## TRUTH TABLE

| MODE | $\overline{\text { CS }}$ | $\overline{\mathrm{OE}}$ | WE | OUTPUT | POWER |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Standby | H | X | X | High Z | Standby |
| Read | L | L | H | Out | Active |
| Read | L | H | H | High 2 | Active |
| Write | L | X | L | $\mathrm{D}_{\text {IN }}$ | Active |

CAPACITANCE ( $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 40 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION




256K (32K x 8-BIT) CMOS STATIC RAM MODULE (Low-Power Version)

## FEATURES:

- High-density 256 K ( $32 \mathrm{~K} \times 8$-bit) CMOS static RAM module
- Equivalent to JEDEC standard for future monolithic $32 \mathrm{~K} \times 8$ static RAMs
- High-speed-45ns (max.) commercial; 55ns (max.) military
- Low power consumption; typically less than 225 mW operating. less than $500 \mu \mathrm{~W}$ in full standby
- Utilizes IDT7164s-high-performance 64K static RAMs produced with advanced CEMOS ${ }^{\text {TM }}$ technology
- CEMOS process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Pin-compatible with IDT7M864 (8K x 8 SRAM module)
- Offered in the JEDEC standard 28 -pin, 600 mil wide ceramic sidebraze DIP
- Single 5 V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT8M856 is a 256K ( $32,768 \times 8$-bit) high-speed static RAM constructed on a co-fired ceramic substrate using four IDT7164 $(8,192 \times 8)$ static RAMs in leadless chip carriers. Functional equivalence to proposed monolithic 256K static RAMs is achieved by utilization of an on-board decoder circuit that interprets the higher order address $\mathrm{A}_{13}$ and $\mathrm{A}_{14}$ to select one of the four $8 \mathrm{~K} \times 8$ RAMs. Extremely fast speeds can be achieved with this technique due to use of 64 K static RAMs and the decoder fabricated in IDT's highperformance, high-reliability CEMOS technology.

The IDT8M856 is available with maximum access times as fast as 45 ns for commercial and 55 ns for military temperature ranges, with maximum power consumption of only 825 mW . The circuit also offers a substantially low-power standby mode. When CS goes high, the circuit will automatically go to a standby mode with power consumption of only 83 mW (max.).

The IDT8M856 is offered in a 28 -pin, 600 mil center sidebraze DIP. This provides four times the density of the IDT7M864 ( $8 \mathrm{~K} \times 8$ module) in the same socket, with only minor pin assignment changes. In addition, the JEDEC standard for 256K monolithic pinouts has been adhered to, allowing for compatibility with 256 K monolithics.

All inputs and outputs of the IDT8M856 are TTL-compatible and operate from a single 5 V supply. Fully asynchronous circuitry is used, requiring no clocks or refreshing for operation, and providing equal access and cycle times for ease of use.

All IDT military module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

PIN CONFIGURATION


## NOTE:

* For module dimensions, please refer to module drawing M1 in the packaging section.
CEMOS is a trademark of Integrated Device Technology. Inc.

FUNCTIONAL BLOCK DIAGRAM


PIN NAMES

| $A_{0}-A_{14}$ | Addresses | $\overline{W E}$ | Write Enable |
| :--- | :--- | :--- | :--- |
| $1 / O_{1}-I / O_{8}$ | Data Input/Output | $\overline{\overline{ } E}$ | Output Enable |
| $\overline{C S}$ | Chip Select | GND | Ground |
| $V_{\text {CC }}$ | Power |  |  |

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolutemaximum rating conditions for extended periods may affect reliability.

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| V $_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {IH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $V_{\text {IL }}$ (min.) $=-3.0 \mathrm{~V}$ for pulse width less than 20 ns .

DC ELECTRICAL CHARACTERISTICS $N_{C C}=5.0 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. ${ }^{(1)}$ | COM'L. MAX. | $\begin{aligned} & \text { MIL } \\ & \text { MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{IL}_{\mathrm{L}} \mathrm{l}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}$ | - | - | 5 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{HLO}^{\text {l }}$ | Output Leakage Current | $V_{C C}=5.5 \mathrm{~V}, \overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\text {OUT }}=O \mathrm{~V}$ to $\mathrm{V}_{C C}$ | - | - | 5 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{LCO}_{1}$ | Operating Power Supply Current | $V_{C C}=5.5 \mathrm{~V}, \overline{C S}=V_{\text {IL }}$, Output Open, $t=0$ | - | 45 | 90 | 100 | mA |
| $\mathrm{l}_{\mathrm{CO} 2}$ | Dynamic Operating Current | $V_{\text {CC }}=5.5 \mathrm{~V}, \overline{\mathrm{CS}}=\mathrm{V}_{\text {IL }}$. Output Open, $f=f_{\text {MAX }}$ | - | 70 | 140 | 150 | mA |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current | $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{IH}}$ (TTL Level). $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}$. Output Open | - | 2.5 | 15 | 20 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Full Standby Power Supply Current | $\begin{aligned} & \left.\overline{C S} \geq V_{C C}-0.2 V \text { (CMOS Level }\right) \\ & V_{I N} \geq V_{C C}-0.2 \mathrm{~V} \text { or } \leq 0.2 \mathrm{~V} \end{aligned}$ | - | 0.1 | 1 | 4.5 | mA |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{cc}}=4.5 \mathrm{~V} \\ & \mathrm{l}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ | - | - | $\begin{aligned} & \hline 0.5 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.4 \end{aligned}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Vottage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=4.5 \mathrm{~V}$ | 2.4 | - | - | - | V |

NOTE:

1. $V_{C C}=5 V, T_{A}=+25^{\circ} \mathrm{C}$

DATA RETENTION CHARACTERISTICS ( $\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. ${ }^{(1)}$ | COM'L. MAX. | $\begin{aligned} & \text { MIL } \\ & \text { MAX. } \end{aligned}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DR }}$ | $\mathrm{V}_{\mathrm{CC}}$ for Retention Data | - | 2.0 | - | - | - | $V$ |
| $l_{\text {c }}$ | Data Retention Current | $\begin{aligned} & \overline{C S} \geq V_{C C}-0.2 \mathrm{~V} \\ & V_{\mathbb{N}} \leq V_{C C}-0.2 \mathrm{~V} \text { or } \geq 0.2 \mathrm{~V} \end{aligned}$ | - |  | $\begin{aligned} & 1000^{(2)} \\ & 1500^{(3)} \end{aligned}$ | $\begin{aligned} & 4000^{(2)} \\ & 6000^{(3)} \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{CDR}}$ | Chip Deselect to Data Retention Time |  | 0 | - | - | - | ns |
| $t_{\text {R }}$ | Operation Recovery Time |  | ${ }^{\text {t }}$ ( ${ }^{(4)}$ | - | - | - | ns |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $@ V_{C C}=2 V$
3. $@ V_{c c}=3 V$
4. $t_{R C}=$ Read Cycle Time

## LOW $V_{c c}$ DATA RETENTION WAVEFORM



## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$, and $t_{O W}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT8M856L45 <br> MIN. MAX. | 1DT8M856L50 <br> MIN. MAX. | IDT8M856L60 <br> MIN. MAX. | IDT8M856L70 <br> MIN. MAX. | IDT8M856L85 MIN. MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 45 - | 50 - | 60 - | 70 - | 85 | ns |
| $t_{A A}$ | Address Access Time | 45 | 50 | 60 | 70 | 85 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | 45 | 50 | 55 | 65 | 85 | ns |
| ${ }^{\text {clZ }}$ | Chip Select to Output in Low Z | 5 - | 5 - | 5 - | 5 - | 5 - | ns |
| $t_{\text {OE }}$ | Output Enable to Output Valid | 25 | 35 | 40 | 45 | 55 | ns |
| ${ }^{\text {OLZ }}$ | Output Enable to Output in Low Z | 5 - | 5 - | 5 - | 5 - | 5 | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Chip Select to Output in High Z | 20 | 20 | 20 | - 25 | - 30 | ns |
| torz | Output Disable to Output in High Z | 20 | 20 | - 20 | - 25 | - 30 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 - | 5 - | 5 - | 5 - | 5 | ns |
| $t_{\text {PU }}$ | Chip Select to Power Up Time | 0 - | 0 | 0 - | 0 | 0 | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time | - 45 | - 50 | - 60 | - 70 | - 85 | ns |

## WRITE CYCLE

| twe | Write Cycle Time | 45 | - | 50 | - | 60 | - | 70 | - | 85 | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tcw | Chip Select to End of Write | 40 | - | 45 | - | 50 | - | 60 | - | 70 | - | ns |
| $t_{\text {aw }}$ | Address Valid to End of Write | 40 | - | 45 | - | 50 | - | 60 | - | 70 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5 | - | 5 | - | 10 | - | 10 | - | 15 | - | ns |
| twp | Write Pulse Width | 35 | - | 35 | - | 40 | - | 45 | - | 50 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| twhz | Write Enable to Output High Z | - | 20 | - | 20 | - | 25 | - | 30 | - | 40 | ns |
| $t_{\text {DW }}$ | Data to Write Time Overlap | 20 | - | 20 | - | 25 | - | 30 | - | 40 | - | ns |
| $t_{\text {DH }}$ | Data Hold from Write Time | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| tow | Output Active from End of Write | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT8M856L55 MIN. MAX. |  | IDT8M856L65 <br> MIN. MAX. |  | IDT8M856L75 <br> MIN. MAX. |  | IDT8M856L90 <br> MIN. MAX. |  | $\left\|\begin{array}{ll} \text { IDT8M856L100 } \\ \text { MIN. } & \text { MAX } \end{array}\right\|$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 55 | - | 65 | - | 75 | - | 90 | - | 100 | - | ns |
| $t_{\text {A }}$ | Address Access Time | - | 55 | - | 65 | - | 75 | - | 90 | - | 100 | ns |
| $t_{\text {ACS }}$ | Chip Select Access Time | - | 55 | - | 55 | - | 65 | - | 80 | - | 90 | ns |
| $\mathrm{t}_{\mathrm{CLZ}}$ | Chip Select to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Valid | - | 40 | - | 45 | - | 50 | - | 60 | - | 65 | ns |
| ${ }^{\text {OLZ }}$ | Output Enable to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{CHz}}$ | Chip Select to Output in High Z | - | 20 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| tohz | Output Disable to Output in High Z | - | 20 | - | 25 | - | 30 | - | 35 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold from Address Change | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {Pu }}$ | Chip Select to Power Up Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Deselect to Power Down Time | - | 55 | - | 65 | - | 75 | - | 90 | - | 100 | ns |

## WRITE CYCLE

| $t_{\text {wc }}$ | Write Cycle Time | 55 | - | 65. | - | 75 | - | 90 | - | 100 | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {cw }}$ | Chip Select to End of Write | 50 | - | 55 | - | 65 | - | 75 | - | 85 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 50 | - | 55 | - | 65 | - | 75 | - | 85 | - | ns |
| $\mathrm{t}_{\text {AS }}$ | Address Set-up Time | 5 | - | 10 | - | 10 | - | 15 | - | 15 | - | ns |
| $t_{\text {WP }}$ | Write Pulse Width | 40 | - | 45 | - | 45 | - | 50 | - | 55 | - | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| twhz | Write Enable to Output High Z | - | 25 | - | 30 | - | 40 | - | 50 | - | 50 | ns |
| $\mathrm{t}_{\mathrm{DW}}$ | Data to Write Time Overlap | 25 | - | 30 | - | 35 | - | 45 | - | 45 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold from Write Time | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\text {Ow }}$ | Output Active from End of Write | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |

TIMING WAVEFORM OF READ CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF READ CYCLE NO. $2^{(1,2,4)}$


TIMING WAVEFORM OF READ CYCLE NO. $3^{(1,3,4)}$


NOTES:

1. $\overline{W E}$ is High for Read Cycle.
2. Device is continuously selected, $\mathrm{CS}=\mathrm{V}_{\text {II }}$.
3. Address valid prior to or coincident with CS transition low.
4. $O E=V_{\text {IL }}$
5. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

TIMING WAVEFORM OF WRITE CYCLE NO. $1^{(1)}$


TIMING WAVEFORM OF WRITE CYCLE NO. $2^{(1,6)}$


NOTES:

1. $\overline{W E}$ or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap (twh) of a low CS.
3. $t_{W A}$ is measured from the earlier of $\overline{C S}$ or $W E$ going high to the end of the write cycle.
4. During this period, $I / O$ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied.
5. If the $\overline{\mathrm{CS}}$ low transition occurs simultaneously with the $\overline{\mathrm{WE}}$ low transitions or after the $\overline{W E}$ transition, outputs remain in a high impedance state.
6. $\overline{O E}$ is continuously low ( $\overline{O E}=V_{\mathrm{L}}$ ).
7. DATA Out $^{\text {is the same phase of write data of this write cycle. }}$
8. If CS is low during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them.
9. Transition is measured $\pm 200 \mathrm{mV}$ from steady state. This parameter is sampled and not $100 \%$ tested.

## TRUTH TABLE

| MODE | $\overline{\mathrm{CS}}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{WE}}$ | OUTPUT | POWER |
| :--- | :---: | :---: | :---: | :--- | :--- |
| Standby | H | X | X | High Z | Standby |
| Read | L | L | H | $\mathrm{D}_{\text {OUT }}$ | Active |
| Read | L | H | H | High Z | Active |
| Write | L | X | L | $\mathrm{D}_{\mathbb{I}}$ | Active |

CAPACITANCE ( $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{I N}}=\mathrm{OV}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 26 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $+70^{\circ} \mathrm{C}$ )
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ Semiconductor Components Compliant to MIL-STD-883, Class B

Sidebraze DIP
$\left.\begin{array}{c}\text { MIL. } \\ 55 \\ 65 \\ 75 \\ 90 \\ 100\end{array}\right\}$ Speed in Nanoseconds
Low Power
32K $\times 8$-Bit


## FEATURES:

- $8 \mathrm{~K} \times 112$ high-performance Writable Control Store (WCS)
- Serial Protocol Channel (SPC ${ }^{\text {TM }}$ )-reading, writing and interrogation
- High fanout pipeline register
- Width expandable
- Designed for high-speed writable control store applications
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Compact quad in-line module
- Single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Inputs and outputs directly TTL-compatible


## DESCRIPTION:

The IDT7MB6042 is an $8 \mathrm{~K} \times 112$-bit Writable Control Store (WCS) RAM and pipeline register. It features fourteen $8 \mathrm{~K} \times 8$ IDT7164 high-performance static RAMs and fourteen IDT49FCT818 Serial Protocol Channel (SPC) registers. These devices are arranged to form the $8 \mathrm{~K} \times 112$ Writable Control Store RAM with Serial Protocol Channel for loading of the memory. Each eight
outputs of the RAM are connected to the $\mathbf{D}$ inputs of an IDT49FCT818 in the normal fashion. The device has the serial data-in and serial data-output bits connected to form a 112-bit Serial Protocol Channel register. The command/data (C/D) and Serial Shift Clock (SCLK) are all bus organized across the fourteen IDT49FCT818 registers. The 112 register output bits, 8 from each device, are separately brought out to form a 112-bit wide pipeline register on the Writable Control Store.

In normal operation, data from the 112-bit wide memory is loaded into the IDT49FCT818 registers on the low-to-high transition of PCLK. Reading and writing of the memory by means of the Serial Protocol Channel are performed using the protocol of the IDT49FCT818. (For details of this operation, please refer to the IDT49FCT818 data sheet.) The data to be loaded can be shifted in the serial data input by using the SCLK and a load command executed by shifting the proper command word in the serial data input when the $\mathrm{C} / \overline{\mathrm{D}}$ line is in the command mode. This command will then be executed by manipulating the C/D line and SCLK line in the desired fashion. Data is then written into the RAM by bringing the write enable line on the RAM memory from the high state to the low state and back to the high state.

The IDT7MB6042 is offered as a compact, cost-effective plastic quad in-line module and occupies less than 9 square inches of board space.

FUNCTIONAL BLOCK DIAGRAM


CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

## PACKAGE OUTLINE

 164-PIN DIP 512K (64K x 8) SYNCHRONOUS STATIC RAM PLASTIC SIP MODULE

## ADVANCE INFORMATION IDT7MP6025

## FEATURES:

- $64 \mathrm{~K} \times 8$ fully synchronous memory
- High-speed-20MHz read cycle time
- 16-bit synchronous address input
- 8-bit synchronous data input
- Synchronous chip select and write enable
- Separate clock enable for each register
- Low standby power .
- Onboard decoupling capacitors
- Available in 43-pin SIP (single in-line package) configuration
- 2 Ground and $2 V_{c c}$ pins


## DESCRIPTION:

The IDT7MP6025 is a $64 \mathrm{~K} \times 8$ synchronous RAM with edge triggered registers on the address lines, data-in bus, data-out bus, chip select and write enable. The edge triggered register of the 16 address lines features an independent clock enable that allows the address register to be selectively loaded. The address register will be loaded on the low-to-high transition of the clock when the clock enable line is low and will hold its current contents on the low-tohigh transition of the clock when the clock enable is high. Similarly, the 8-bit data-in register will be loaded with new data on the low-tohigh transition of the clock when the data-in clock enable is low and will hold its contents when the data-in clock enable is high. The data-out register will receive new data from the $64 \mathrm{~K} \times 8$ RAM when the clock enable line is low and will hold its data when the clock enable line is high at the low-to-high transition of the clock. All
clock enables, as well as address and data inputs, must meet the appropriate set-up and hold times with respect to the clock.

The eight data output bits are enabled when the output enable is low and are in the high-impedance state when the output enable is high. The chip select and write enable signals are also registered in D flip-flops. These two flip-flops are loaded with new data on each low-to-high transition of the clock. The chip select is passed directly from the Q output of the D-type flip-flop to the $64 \mathrm{~K} \times 8$ RAM. The write enable signal is gated with the clock signal to generate a delayed write enable pulse. In essence, this gives the output of the address register time to settle and internally select the appropriate byte of RAM before the write enable goes low to write new data into the RAM. Thus, the low-to-high transition of the clock causes the chip select and write enable flip-flops to be loaded with new data and immediately deselects a previous write by means of the clock going high. The data lines to the RAM and the address lines to the RAM may indeed change to new values based on the low-to-high transition of the clock. When the clock goes from high-to-low, if the chip select is low and the write enable is low, a write cycle is begun and the data at the RAM data inputs will be written into the selected address. If the write enable is high or the chip enable is high, data will not be written into the memory.

One of the features of this configuration of memory that have registers on all of the address lines, data input lines and data output lines as well as the control lines, is to provide the highest possible clock rate in the system. All that is necessary is that the data, address, chip select, write enable and clock enables signals meet the required set-up and hold time with respect to the clock. In this manner, fully asynchronous operation is achieved. The IDT7MP6025 is offered as a compact, cost-effective 43-pin plastic SIP module.

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## PIN CONFIGURATION



PIN NAMES

| $A_{0-15}$ | Addresses |
| :--- | :--- |
| CK | Clock |
| $\mathrm{DI}_{0-7}$ | Data Input |
| $\mathrm{DO}_{0-7}$ | Data Output |
| $\mathrm{DI-CLKEN}$ | Data Input Clock Enable |
| $\overline{\mathrm{A}-\mathrm{CLKEN}}$ | Address Clock Enable |
| $\overline{\mathrm{DO-CLREN}}$ | Data Output Clock Enable |
| $\mathrm{V}_{\mathrm{CC}}$ | Power |
| GND | Ground |
| $\overline{\mathrm{CS}}$ | Chip Select |
| $\overline{\mathrm{WE}}$ | Write Enable |
| $\overline{\mathrm{OE}}$ | Output Enable |

PACKAGE DIMENSIONS



CMOS DUAL-PORT RAM 128K (16K x 8-BIT)

## FEATURES:

- High-density $64 \mathrm{~K} / 128 \mathrm{~K}$-bit CMOS dual-port RAM modules
- $16 \mathrm{~K} \times 8$ organization (IDT7M135) with $8 \mathrm{~K} \times 8$ option (IDT7M134)
- Low power consumption
- CEMOS ${ }^{\text {TM }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- On-chip port arbitration logic
- BUSY flags
- Fully asynchronous operation from either port
- Single 5 V ( $\pm 10 \%$ ) power supply
- Dual $\mathrm{V}_{c}$ and GND pins for maximum noise immunity
- On-chip pull up resistors for open-drain BUSY flag option
- Inputs and outputs directly TTL-compatible
- Fully static operation
- Modules available with semiconductor components compliant to MIL-STD-883, Class B
- Finished modules tested at Room, Hot and Cold temperatures for all AC and DC parameters


## DESCRIPTION:

The IDT7M134/135 are 64K/128K-bit high-speed CMOS dualport static RAM modules constructed on a multi-layered ceramic
substrate using four IDT7132 2K x 8 dual-port RAMs (IDT7M134) or eight IDT7132 dual-port RAMs (IDT7M135) in leadless chip carriers. Dual-port function is achieved by utilization of the two on-board IDT54/74FCT138 decoder circuits that interpret the higher order addresses $A_{L 11-13}$ and $A_{\text {R11-13 }}$ to select one of the eight $2 \mathrm{~K} \times 8$ dual-port RAMs. (On IDT7M134 8K $\times 8$ option, the $\mathrm{A}_{\mathrm{L} 13}$ and $A_{\text {R13 }}$ need to be externally grounded and the selection becomes one of the four $2 \mathrm{~K} \times 8$ dual-port RAMs.) Extremely high speeds are achieved in this fashion due to the use of the IDT7132 dual-port RAM, fabricated in IDT's high-performance CEMOS technology.

The IDT7M134/135 provide two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in the memory. The BUSY flags are provided for the situation when both ports simultaneously access the same memory location. The on-chip arbitration logic will determine which port has access and sets the BUSY flag of the delayed port. BUSY is set at speeds that permit the processor to hold the operation and its respective address and data. The delayed port will have access when BUSY goes high (inactive).

The IDT7M134/135 are avallable with access times as fast as 45ns commercial and 60 ns military temperature range, with operating power consumption of only 2.1W/3.5W (max.). The module also offers a standby power mode of 1.4W/2.8W (max.) and a full standby mode of $660 \mathrm{~mW} / 1.3 \mathrm{~W}$ (max.).

All IDT military module semiconductor components are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## PIN CONFIGURATION



## PIN NAMES

| LEFT PORT | RIGHT PORT | NAMES |
| :---: | :---: | :---: |
| $\mathrm{CE}_{6}$ | $\overline{C E}_{\mathrm{B}}$ | Chip Enable |
| $\mathrm{R} / \mathrm{W}_{\mathrm{L}}$ | $\mathrm{R} / \mathrm{W}_{\mathrm{R}}$ | Read/Write Enable |
| $\mathrm{OE}_{L}$ | $\mathrm{OE}_{\mathrm{R}}$ | Output Enable |
| BUSY ${ }_{L}$ | $\mathrm{BUSY}_{\text {R }}$ | BUSP Flag (Open Drain) |
| R330 ${ }_{\text {L }}$ | R330 ${ }_{\text {R }}$ | PULL-UP Resistors for Open-drain BUSY Flag option |
| $\mathrm{A}_{\mathrm{OL}}-\mathrm{A}_{13 \mathrm{~L}}$ | $\mathrm{A}_{\text {OR }}-\mathrm{A}_{13 \mathrm{R}}$ | Address |
| $1 / 0_{\mathrm{oL}}-1 \mathrm{O}_{7 \mathrm{~L}}$ | $1 / O_{O R}-1 / O_{7 R}$ | Data Input/Output |
| $V_{\text {cc }}$ |  | Power |
| GND |  | Ground |

NOTES:

1. Both $V_{c c}$ pins need to be connected to the 5 V supply and both $G N D$ pins need to be grounded for proper operation.
2. On $8 K \times 8$ IDT7M134 option $A_{13 L}$ and $A_{13 R}$ need to be externally connected to ground for proper operation.
3. For module dimensions, please refer to module drawing M7 in the packaging section.

CEMOS is a trademark of Integrated Device Technology, Inc.

## FUNCTIONAL BLOCK DIAGRAMS

(A) IDT7M135 (16K x 8-BIT)

(B) IDT7M134 (8K x 8-BIT)


ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> With Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\text {A }}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| IOUT | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## RECOMMENDED OPERATING

 TEMPERATURE AND SUPPLY VOLTAGE| GRADE | AMBIENT <br> TEMPERATURE | GND | V $_{\text {CC }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | OV | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {HH }}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\text {IL }}$ | Input Low Voltage | $-0.5^{(1)}$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{IL}}=-3.5 \mathrm{~V}$ for pulse width less than 30 ns .

DC ELECTRICAL CHARACTERISTICS
( $\mathrm{VCC}_{\mathrm{C}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | IDT7M134S MIN. TYP. ${ }^{(1)}$ MAX. |  |  | IDT7M135SMIN. TYP.(1) MAX. |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\|l\|_{\text {l }}$ | Input Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{VN}}=0 \mathrm{~V}$ to V cc | - | - | 15 | - | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{lL}_{\mathrm{LO}}$ ! | Output Leakage Current | $\overline{C E}=\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {CC }}$ | - | - | 15 | - | - | 20 | $\mu \mathrm{A}$ |
| $V_{\text {IH }}$ | Input High Voltage |  | 2.2 | - | 6.0 | 2.2 | - | 6.0 | V |
| $V_{1}$ | Input Low Voltage |  | $-1.0^{(2)}$ | - | 0.8 | $-1.0^{(2)}$ | - | 0.8 | V |
| lec | Dynamic Operating Current (Both Ports Active) | $\overline{C E}=V_{\text {IL }}$, Outputs Open | - | 190 | 380 | - | 320 | 640 | mA |
| $\mathrm{I}_{\mathrm{SB}}$ | Standby Current (Both Ports Standby) | $\overline{C E}_{\mathrm{L}}$ and $\mathrm{CE}_{\mathrm{R}} \geq V_{\mathrm{H}}$ | - | 130 | 260 | - | 260 | 520 | mA |
| ${ }^{\text {SB }}{ }_{1}$ | Standby Current (One Port Standby) | $\overline{C E_{L}} \text { or } \overline{C E} E_{R} \geq V_{1 H}$ <br> Active Port Outputs Open | - | 160 | 320 | - | 290 | 580 | mA |
| $\mathrm{ISB}_{2}$ | Full Standby Current (Both Ports Full Standby) | Both Ports <br> $\overline{C E}{ }_{L}$ and $\overline{C E}_{\mathrm{R}} \geq V_{C C}-0.2 V$ <br> $V_{\mathbb{I N}} \geq V_{C C}-0.2 \mathrm{~V}$ or $\mathrm{V}_{\text {IN }} \leq 0.2 \mathrm{~V}$ |  | 4 | $120^{(3)}$ |  | 10 | $240^{(3)}$ | mA |
| $V_{0}$ | 0 | $\mathrm{I}_{\mathrm{OL}}=3.5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | - | - | 0.4 | - | - | 0.4 | V |
|  | O | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | - | - | 0.5 | - | - | 0.5 | V |
| $V_{\text {OL }}$ | Open Drain Output Low Voltage (BUSV) | $\mathrm{I}_{\mathrm{OL}}=16 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | - | - | 0.5 | - | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{IOH}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 2.4 | - | - | 2.4 | - | - | V |

NOTES:

1. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$
2. $\mathrm{V}_{\mathrm{IL}}$ min. $=-3.5 \mathrm{~V}$ for pulse width less than 30 ns .
3. $\mathrm{I}_{\mathrm{SB}_{2}}$ max. of IDT7M134/IDT7M135 at commercial temperature $=80 \mathrm{~mA} / 150 \mathrm{~mA}$.

AC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | 7M134S457M135S45(COM'L. ONLY) |  | $\begin{gathered} \text { 7M134S50 } \\ \text { 7M135S50 } \\ \text { (COM'L. ONLY) } \end{gathered}$ |  | $\begin{aligned} & \text { 7M134S60 } \\ & 7 M 135 S 60 \end{aligned}$ |  | $\begin{array}{\|l} \text { 7M134S70 } \\ \text { 7M135S70 } \end{array}$ |  | 7M134S90 7M135S90 |  | $\begin{array}{\|l} 7 M 134 S 100 \\ 7 M 135 S 100 \end{array}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {R }}$ | Read Cycle Time | 45 | - | 50 | - | 60 | - | 70 | - | 90 | - | 100 | - | ns |
| $t_{\text {A }}$ | Address Access Time | - | 45 | - | 50 | - | 60 | - | 70 | - | 90 | - | 100 | ns |
| ${ }^{\text {ACEE }}$ | Chip Enable Access Time | - | 45 | - | 50 | - | 60 | - | 70 | - | 90 | - | 100 | ns |
| $t_{\text {AOE }}$ | Output Enable Access Time | - | 30 | - | 35 | - | 40 | - | 40 | - | 45 | - | 50 | ns |
| ${ }^{\text {t }}$ | Output Hold from Address Change | 0 | - | 0 | - | 0 | - | 5 | - | 10 | - | 10 | - | ns |
| ${ }^{\text {ctz }}$ | Chip Select to Output in Low Z | 10 | - | 10 | - | 10 | - | 10 | - | 15 | - | 15 | - | ns |
| ${ }_{\text {t }}{ }_{\text {chz }}$ | Chip Select to Output in High Z | - | 20 | - | 25 | - | 35 | - | 35 | - | 45 | - | 50 | ns |
| ${ }^{\text {t }}$ OHZ | Output Enable to Output in High $\mathbf{Z}$ | - | 30 | - | 40 | - | 40 | - | 30 | - | 40 | - | 40 | ns |
| $\mathrm{t}_{\text {Oz }}$ | Output Enable to Output in Low $\mathbf{Z}$ | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $t_{\text {PU }}$ | Chip Enable to Power Up Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Enable to Power Down Time | - | 50 | - | 50 | - | 50 | - | 50 | - | 50 | - | 50 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {w }}$ c | Write Cycle Time | 45 | - | 50 | - | 60 | - | 70 | - | 90 | - | 100 | - | ns |
| ${ }^{\text {t }}$ cw | Chip Selection to End of Write | 40 | - | 45 | - | 50 | - | 60 | - | 80 | - | 95 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 40 | - | 45 | - | 50 | - | 60 | - | 80 | - | 95 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5 | - | 5 | - | 5 | - | 10 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\text {WP }}$ | Write Pulse Width | 35 | - | 40 | - | 45 | - | 40 | - | 50 | - | 55 | - | ns |
| ${ }^{\text {t }}$ ( ${ }_{\text {R }}$ | Write Recovery Time | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {t }}$ DW | Data Valid to End of Write | 25 | - | 25 | - | 25 | - | 30 | - | 40 | - | 40 | - | ns |
| $\mathrm{t}_{\text {DH }}$ | Data Hold Time | 5 | - | 5 | - | 5 | - | 10 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ | Output Enable to Output in High Z | - | 20 | - | 25 | - | 35 | - | 35 | - | 40 | - | 40 | ns |
| $t_{\text {wz }}$ | Write Enable to Output in High Z | - | 20 | - | 25 | - | 35 | - | 35 | - | 40 | - | 40 | ns |
| ${ }^{\text {tow }}$ | Output Active from End of Write | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| BUSY TIMING |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| ${ }^{\text {BAA }}$ | BUSY Access Time to Address | - | 40 | - | 40 | - | 45 | - | 45 | - | 45 | - | 50 | ns |
| $t_{\text {BBA }}$ | BUSY Disable Time to Address | - | 35 | - | 40 | - | 45 | - | 45 | - | 45 | - | 50 | ns |
| $t_{B A C}$ | BUSY Access Time to Chip Enable | - | 40 | - | 40 | - | 40 | - | 40 | - | 40 | - | 50 | ns |
| $t_{B D C}$ | BUSY Disable Time to Chip Enable | - | 35 | - | 35 | - | 35 | - | 35 | - | 35 | - | 50 | ns |
| $t_{\text {BDO }}$ | BUSP Disable to Valid Data | - | 30 | - | 35 | - | 40 | - | 50 | - | 50 | - | 60 | ns |
| $t_{\text {wDD }}$ | Write Pulse To Data Delay | - | 65 | - | 75 | - | 85 | - | 90 | - | 100 | - | 120 | ns |
| $t_{\text {DDD }}$ | Write Data Valid to Read Data Delay | - | 40 | - | 50 | - | 60 | - | 70 | - | 80 | - | 100 | ns |
| $t_{\text {APS }}$ | Arbitration Priority Set-up Time | 10 | - | 10 | - | 10 | - | 10 | - | 10 | - | 10 | - | ns |

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figs. 1,2 and 3 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$, and $t_{o w}$ )

* Including scope and jig.


Figure 3. BUSY Output Load

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{i}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | IDT7M134S ${ }^{(2)}$ | IDT7M135S ${ }^{(2)}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 80 | 100 | pF |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 30 | 40 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.
2. Typical value.

TIMING WAVEFORM OF READ CYCLE NO. 1, EITHER SIDE ${ }^{(1,2,6)}$


TIMING WAVEFORM OF READ CYCLE NO. 2 EITHER SIDE ${ }^{(1,3)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


## NOTES:

1. WE or CS must be high during all address transitions.
2. A write occurs during the overlap (twa) of a low $\overline{C S}$ and a low $\overline{W E}$.
3. $\mathrm{t}_{\mathrm{WR}}$ is measured from the earlier of CS or WE going high to the end of write cycle.
4. During this period, $\mathrm{I} / \mathrm{O}$ pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During a WE controlled write cycle, write pulse ( $t_{W P}$ ) $\left.>t_{W Z}+t_{D W}\right)$ to allow the I/O drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during a WE controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $\mathrm{t}_{\mathrm{Wp}}$.

TIMING WAVEFORM OF CONTENTION CYCLE NO. 1, $\overline{\text { CE ARBITRATION }}$
$\overline{C E}_{\mathrm{L}}$ VALID FIRST:

$\overline{\mathrm{CE}}_{\mathrm{R}}$ VALID FIRST:


TIMING WAVEFORM OF CONTENTION CYCLE NO. 2, ADDRESS VALID ARBITRATION ${ }^{(5)}$

LEFT ADDRESS VALID FIRST:


RIGHT ADDRESS VALID FIRST:


## TIMING WAVEFORM OF READ WITH BUSY ${ }^{(5)}$



## TIMING WAVEFORM OF WRITE WITH BUSY ${ }^{(5)}$



## NOTES:

1. $\mathrm{R} / \mathrm{W}$ is high for Read Cycles.
2. Device is continuously enabled, $\overline{C E}=\mathrm{V}_{\mathrm{IL}}$.
3. Addresses valid prior to or coincident with $\overline{C E}$ transition low.
4. If CE goes high simultaneously with $\mathrm{R} / \mathbb{W}$ high, the outputs remain in the high impedance state.
5. $C E_{L}=C E_{R}=V_{L}$
6. $\mathrm{OE}=\mathrm{V}_{\mathrm{L}}$
7. $\mathrm{R} / \mathbb{W}=\mathrm{V}_{\mathbb{H}}$ during address transition.
8. Transition is measured at +500 mV from low or high impedance voltage with load (Figures $1,2 \& 3$ ). This parameter is guaranteed by design, but not tested.
9. For SLAVE port (IDT7M144/IDT7M145) only.
10. Port-to-port delay through RAM cells from writing port to reading port.
11. This parameter guaranteed by design, but not tested.

## FUNCTIONAL DESCRIPTION

The IDT7M134/135 provide two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT7M134/135 have an automatic power down feature controlled by $\overline{C E}$. The CE controls onchip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{\mathrm{CE}}$ high). When a port is enabled, access to the entire memory array is permitted. Each port has its own Output Enable control ( $\overline{O E}$ ). In the read mode, the port's $\overline{\mathrm{OE}}$ turns on the output drivers when set LOW. Non-contention READ/WRITE conditions are illustrated in Table I.

## ARBITRATION LOGIC, <br> FUNCTIONAL DESCRIPTION

The arbitration logic will resolve an address match or a chip enable match down to 10 ns minimum and determine which port has access. In all cases, an active BUSY flag will be set for the delayed port.

The BUSYflags are provided for the situation when both ports simultaneously access the same memory location. When this situation occurs, on-chip arbitration logic will determine which port has access and set the delayed port's BUSY flag. BUSY is set at speeds that permit the processor to hold the operation and its respective address and data. It is important to note that the operation is invalid for the port that has BUSY set LOW. The delayed port will have access when BUSYgoes inactive.

Contention occurs when both left and right ports are active and both addresses match. When this situation occurs, the on-chip arbitration logic determines access. Two modes of arbitration are provided: (1) if the addresses match and are valid before $\overline{\mathrm{CE}}$, on-chip control logic arbitrates between $\overline{\mathrm{CE}}_{\mathrm{L}}$ and $\overline{\mathrm{CE}}_{\mathrm{R}}$ for access;
or (2) if the $\overline{\mathrm{CE}}$ s are low before an address match, on-chip control logic arbitrates between the left and right addresses for access (refer to Table III, Address Arbitration). In either mode of arbitration, the delayed port's BUSY flag is set and will reset when the port granted access completes its operation.

## DATA BUS WIDTH EXPANSION, MASTER/SLAVE DESCRIPTION

Expanding the data bus width to sixteen-or-more-bits in a dualport RAM system implies that several chips will be active at the same time. If each chip includes a hardware arbitrator, and the addresses for each chip arrive at the same time, it is possible that one will activate its $\overline{B U S Y_{L}}$ while another activates its $\overline{B U S Y_{R}}$ signal. Both sides are now busy and the CPUs will wait indefinitely for their port to become free.

To avoid this "busy lock-out" problem, IDT has developed a MASTER/SALVE approach where only one hardware arbitrator, in the MASTER, is used. The SLAVE has BUSY inputs which allow an interface to the MASTER with no external components and with a speed advantage over other systems.

When expanding dual-port RAMs in width, the writing of the SLAVE RAMs must be delayed until after the $\overline{B U S Y}$ input has settled. Otherwise, the SLAVE chip may begin a write cycle during a contention situation. Conversely, the write pulse must extend a hold time past BUSY to ensure that a write cycle takes place after the contention is resolved. This timing is inherent in all dual-port memory systems where more than one chip is active at the same time.

The write pulse to the SLAVE should be delayed by the maximum arbitration time of the MASTER. If, then, a contention occurs, the write to the SLAVE will be inhibited due to BUSY from the MASTER.

## TRUTH TABLES

TABLE I-NON-CONTENTION READ/WRITE CONTROL, LEFT OR RIGHT PORT ${ }^{(1)}$

| R/W | CE | OE | $1 / 0_{0-7}$ | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| X | H | X | z | Port Disabled and in Power Down Mode, $I_{\text {SB }}$ |
| X | H | X | Z | $\overline{\mathrm{CE}} \mathrm{R}=\mathbf{C E} \mathrm{E}_{\mathrm{L}}=\mathrm{H}$, Power Down Mode, $\mathrm{I}_{\text {SB }}$ or $\mathrm{I}_{\text {SB2 }}$ |
| L | L | X | DATA $_{\text {IN }}$ | Data on Port Written into Memory ${ }^{(2)}$ |
| H | L | L | DATA ${ }_{\text {OUT }}$ | Data in Memory Output on Port ${ }^{(3)}$ |
| H | L. | H | Z | High Impedance Outputs |

## NOTE:

1. $A_{O L}-A_{13 L} \neq A_{O R}-A_{13 R}$
2. If $B U S P=\mathrm{L}$, data is not written.
3. If $\overline{B U S Y}=\mathrm{L}$, data may not be valid, see $\mathrm{t}_{\text {wDD }}$ and $\mathrm{t}_{\text {DDD }}$ timing.
4. $H=H I G H, L=L O W, X=D O N ' T$ CARE, $Z=H I G H$ IMPEDANCE

TABLE III-ARBITRATION

| LEFT PORT |  | RIGHT PORT |  | FLAGS ${ }^{(1)}$ |  | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{CE}_{\mathrm{L}}$ | $A_{0 L}-A_{13 L}$ | $\mathrm{CE}_{\mathrm{R}}$ | $A_{0 L}-A_{13 \mathrm{H}}$ | BUSY | BUSY $_{\text {R }}$ |  |
| H | $X$ | H | X | H | H | No Contention |
| L | Any | H | X | H | H | No Contention |
| H | X | L | Any | H | H | No Contention |
| L | $\pm A_{\text {OR }}-A_{\text {13F }}$ | L | $\pm$ AOL - $\mathrm{A}_{13 \mathrm{~L}}$ | H | H | No Contention |
| ADDRESS ARBITRATION WITH CE LOW BEFORE ADDRESS MATCH |  |  |  |  |  |  |
| L | LV10R | L | LV10R | H | L | Left-Port Wins |
| L | RV10L | L | LV10L | L | H | Right-Port Wins |
| L | Same | L | Same | H | L | Arbitration Resolved |
| L | Same | L | Same | L | H | Arbitration Resolved |

CE ARBITRATION WITH ADDRESS MATCH BEFORE CE

| LL10R | $=A_{0 R}-A_{13 R}$ | LL10R | $=A_{0 L}-A_{13 L}$ | H | L | Left-Port Wins |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RL10L | $=A_{0 R}-A_{13}$ | RL10R | $=A_{0 L}-A_{13 L}$ | L | H | Right-Port Wins |
| LW10R | $=A_{0 R}-A_{13 R}$ | LW10R | $=A_{0 L}-A_{13 L}$ | H | L | Arbitration Resolved |
| LW10R | $=A_{0 R}-A_{13}$ | LW10R | $=A_{0 L}-A_{13 L}$ | L | H | Arbitration Resolved |

NOTE:

1. $X=$ DON'T CARE, $L=$ LOW, $H=H I G H$, Same $=$ Left and Right Addresses match within 10 ns of each other.

LV10R = Left Address Valid $\geq 10 \mathrm{~ns}$ before Right Address.
RV10L $=$ Right Address Valid $\geq 10$ ns before Left Address.
LL10R $=$ Left $\overline{C E}=L O W \geq 10$ ns before Right CE .
RL10L $=$ Right CE $=$ LOW_> 10 ns before Left CE.
LW10R = Left and Right CE $=$ LOW within 10 ns of each other.

## ORDERING INFORMATION



## FEATURES:

- High-density 256K-bit CMOS dual-port RAM module
- 32K x 8 organization
- Low power consumption
- CEMOS ${ }^{\text {M }}$ process virtually eliminates alpha particle soft error rates (with no organic die coating)
- Battery backup operation-2V data retention
- Fully asynchronous operation from either port
- Single $5 V( \pm 10 \%)$ power supply
- Dual Vcc and GND pins for maximum noise immunity
- Inputs and outputs directly TTL-compatible
- Fully static operation
- Modules available with semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M137 is a 256K-bit high-speed CMOS dual-port static RAM module constructed on a multi-layered ceramic substrate using eight IDT7134 dual-port RAMs in leadless chip carriers. The full 32 K bytes of dual-port RAM are directly addressable by utilization of the two on-board IDT54/74FCT138 decoder circuits that interpret the higher order addresses $A_{L 12-14}$ and $A_{\text {R12-14 }}$ to select one of the eight $4 \mathrm{~K} \times 8$ dual-port RAMs. Extremely high speeds are achieved in this fashion due to the use of the IDT7134 dual-port RAM, fabricated in IDT's high-performance CEMOS technology.

The IDT7M137 provides two ports with separate control, address and I/O pins that permit independent, asynchronous access for reads or writes to any location in the memory. The IDT7M137 is designed to be used in systems where on-chip hardware port arbitration is not needed. It is the user's responsibility to ensure data integrity when simultaneously accessing the same memory location from both ports.

The IDT7M137 is available with access times as fast as 55ns commercial and 60 ns military temperature range, with operating power consumption of only 4W (max.) The modules also offer a standby power mode of 3.6 W (max.) and full standby mode of 1.3 W (max.).

All IDT military module semiconductor components are manufactured in compliance to the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## PIN NAMES

| LEFT PORT | RIGHT PORT | NAMES |
| :---: | :---: | :---: |
| $\overline{C E}$ | $\mathrm{CE}_{\mathrm{R}}$ | Chip Enable |
| R/W ${ }_{\text {L }}$ | $\mathrm{R} / \mathrm{W}_{\mathrm{R}}$ | Read/Write Enable |
| $\mathrm{OE}_{L}$ | $\mathrm{OE}_{\mathrm{R}}$ | Output Enable |
| $\mathrm{A}_{0 \mathrm{~L}-14 \mathrm{~L}}$ | $\mathrm{A}_{\text {OR-14R }}$ | Address |
| $1 / O_{0 L-7 L}$ | $1 / O_{\text {OR-7R }}$ | Data Input/Output |
| $\mathrm{V}_{\text {cc }}$ |  | Power |
| GND |  | Ground |

## NOTES:

1. Both Vcc pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.
2. On 16K×8IDT7M136 option, $A_{14 L}$ and $A_{14 R}$ need to be extemally connected to ground for proper operation.
3. For module dimensions, please refer to module drawing M7 in the packaging section.

## FUNCTIONAL BLOCK DIAGRAM

## IDT7M137 (32K x 8-BIT)



## FUNCTIONAL DESCRIPTION:

The IDT7M137 provides two ports with separate controls, address and I/O that permit independent access for reads or writes to any location in memory. The IDT7M137 has an automatic power down feature controlled by $\overline{\mathrm{CE}}$. The $\overline{\mathrm{CE}}$ controls on-chip power down circuitry that permits the respective port to go into a standby
mode when not selected ( $\overline{\mathrm{CE}}$ high). When a port is enabled, access to the entire memory array is permitted. Each port has its own Output Enable control ( $\overline{\mathrm{OE}}$ ). In the read mode, the port's $\overline{\mathrm{OE}}$ turns on the output drivers when set LOW.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $T_{A}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| lout DC Output Current | 50 | 50 | mA |  |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## RECOMMENDED OPERATING

 TEMPERATURE AND SUPPLY VOLTAGE| GRADE | AMBIENT <br> TEMPERATURE | GND | $V_{\text {cc }}$ |
| :--- | :---: | :---: | :---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 0 V | $5.0 \mathrm{~V} \pm 10 \%$ |

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 2.2 | - | 6.0 | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.5(1)$ | - | 0.8 | V |

NOTE:

1. $\mathrm{V}_{\mathrm{LL}}=-3.5 \mathrm{~V}$ for pulse width less than 30 ns.

## DC ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | TEST CONDITIONS | M | T7M1 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mid \mathrm{LLI}$ | Input Leakage Current | $\mathrm{V}_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {cc }}$ | - | - | 20 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{LO}} \mathrm{l}$ | Output Leakage Current | $\overline{C E}=V_{\text {IH }}, V_{\text {OUT }}=0 \mathrm{~V}$ to $V_{\text {CC }}$ | - | - | 20 | $\mu \mathrm{A}$ |
| $V_{\text {IH }}$ | Input High Voltage |  | 2.2 | - | 6.0 | V |
| $\mathrm{V}_{\mathrm{LL}}$ | Input Low Voltage |  | $-1.0^{(2)}$ | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{cc}}$ | Dynamic Operating Current (Both Ports Active) | $\overline{C E}=V_{\text {LL }}$. Outputs Open | - | 275 | 730 | mA |
| $\mathrm{I}_{\mathrm{SB}}$ | Standby Current (Both Ports Standby) | $\overline{\mathrm{CE}} \mathrm{L}$ and $\overline{\mathrm{CE}}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{H}}$ | - | 200 | 560 | mA |
| $\mathrm{ISB}_{1}$ | Standby Current (One Port Standby) | $\begin{aligned} & \overline{C E_{L}} \text { or } \overline{C E} E_{R} \geq V_{I H} \\ & \text { Active Port Outputs Open } \end{aligned}$ | - | 225 | 650 | mA |
| $\mathrm{ISB}_{2}$ | Full Standby Current (Both Ports Full Standby) | $\begin{aligned} & \text { Both Ports } \\ & \mathrm{CE}_{L} \text { and } \mathrm{CE}_{\mathrm{R}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IN}} \leq 0.2 \mathrm{~V} \end{aligned}$ |  | 8 | $240^{(3)}$ | mA |
| $V_{\text {OL }}$ | Output Low Voltage$\left(1 / 0_{0}-1 / 0_{7}\right)$ | $\mathrm{loL}^{2}=8 \mathrm{~mA}$ | - | - | 0.4 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}$ | - | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 | - | - | V |

NOTES:

1. $V_{C C}=5 V, T_{A}=+25^{\circ} \mathrm{C}$
2. $\mathrm{V}_{\mathrm{IL}}$ min. $=-3.5 \mathrm{~V}$ for pulse width less than 30 ns .
3. $\mathrm{I}_{\mathrm{S}_{2}}$ max. of IDT7M137 at commercial temperature $=150 \mathrm{~mA}$.

AC ELECTRICAL CHARACTERISTICS

| SYMBOL | PARAMETER | IDT7M137S55 (COM'L ONLY) MIN. MAX. |  | IDT7M137S60 |  | IDT7M137S70 |  | IDT7M137S90 |  | IDT7M137S100 (MIL. ONLY) |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {RC }}$ | Read Cycle Time | 55 | - | 60 | - | 70 | - | 90 | - | 100 | - | ns |
| $t_{\text {A }}$ | Address Access Time | - | 55 | - | 60 | - | 70 | - | 90 | - | 100 | ns |
| $t_{\text {ACE }}$ | Chip Enable Access Time | - | 55 | - | 60 | - | 70 | - | 90 | - | 100 | ns |
| $t_{\text {AOE }}$ | Output Enable Access Time | - | 35 | - | 35 | - | 40 | - | 40 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{OH}}$ | Output Hold From Address Change | 0 | - | 0 | - | 0 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{CLZ}}$ | Chip Select to Output in Low Z | 15 | - | 15 | - | 15 | - | 5 | - | 5 | - | ns |
| ${ }^{\text {t }}$ CHz | Chip Select to Output in High Z | - | 35 | - | 40 | - | 40 | - | 40 | - | 40 | ns |
| $\mathrm{t}_{\mathrm{OL}}$ | Output Enable to Output in Low Z | 5 | - | 5 | - | 5 | - | 5 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{OHZ}}$ | Output Enable to Output in High Z | - | 30 | - | 35 | - | 40 | - | 40 | - | 40 | ns |
| $t_{\text {PU }}$ | Chip Enable to Power Up Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $t_{\text {PD }}$ | Chip Disable to Power Down Time | - | 60 | - | 60 | - | 60 | - | 60 | - | 60 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |  |  |  |  |
| $t_{\text {wc }}$ | Write Cycle Time | 55 | - | 60 | - | 70 | - | 90 | - | 100 | - | ns |
| $\mathrm{t}_{\mathrm{EW}}$ | Chip Enable to End of Write | 50 | - | 55 | - | 60 | - | 80 | - | 90 | - | ns |
| $t_{\text {AW }}$ | Address Valid to End of Write | 50 | - | 55 | - | 60 | - | 80 | - | 90 | - | ns |
| $t_{\text {AS }}$ | Address Set-up Time | 5 | - | 5 | - | 5 | - | 10 | - | 10 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 45 | - | 50 | - | 55 | - | 70 | - | 80 | - | ns |
| $\mathrm{t}_{\text {WR }}$ | Write Recovery Time | 5 | - | 5 | - | 5 | - | 10 | - | 10 | - | ns |
| $t_{\text {dw }}$ | Data Valid to End of Write | 25 | - | 30 | - | 35 | - | 45 | - | 50 | - | ns |
| ${ }^{\text {t }}$ W | Data Hold Time | 5 | - | 5 | - | 5 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\mathrm{OHz}}$ | Output Enable to Output in High Z | - | 35 | - | 40 | - | 40 | - | 40 | - | 50 | ns |
| $\mathrm{t}_{\text {Wz }}$ | Write Enabled to Output in High Z | 0 | 35 | 0 | 40 | 0 | 40 | 0 | 40 | 0 | 50 | ns |
| $t_{\text {ow }}$ | Output Active From End of Write | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

TIMING WAVEFORM OF READ CYCLE NO. 1 EITHER SIDE ${ }^{(1,2,6)}$


TIMING WAVEFORM OF READ CYCLE NO. 2 EITHER SIDE ${ }^{(1,3)}$


TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED TIMING) ${ }^{(1,2,3,7}$


TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CS CONTROLLED TIMING) ${ }^{(1,2,3,5)}$


NOTES:

1. WE or $\overline{C S}$ must be high during all address transitions.
2. A write occurs during the overlap ( $\mathrm{t}_{\mathrm{wH}}$ ) of a low $\overline{C S}$ and a low WE.
3. $t_{W R}$ is measured from the earlier of CS or WE going high to the end of write cycle.
4. During this period, $I / O$ pins are in the output state, and input signals must not be applied.
5. If the CS low transition occurs simultaneously with or after the WE low transition, the outputs remain in a high impedance state.
6. Transition is measured $\pm 200 \mathrm{mV}$ from steady state with a 5 pF load (including scope and jig). This parameter is sampled and not $100 \%$ tested.
7. During aWE controlled write cycle, write pulse ( $t_{W P}$ ) $>t_{W Z}+t_{D W}$ ) to allow the $I / O$ drivers to turn off and data to be placed on the bus for the required $t_{D W}$. If $\overline{O E}$ is high during a $W E$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified $t_{\text {wp }}$.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1,2 and 3 |

CAPACITANCE $\left(T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | TEST | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {IN }}=O V$ | 120 | pF |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 50 | pF |

1. This parameter is sampled and not $100 \%$ tested.


Figure 1. Output Load


Flgure 2.
Output Load (for $t_{H Z}, t_{L Z}, t_{W Z}$ and tow)

* Including scope and jig.


## ORDERING INFORMATION



# IDT7M144S IDT7M145S 

## FEATURES:

- High-density 64K/128K-bit CMOS SLAVE dual-port RAM modules
- Easily expands data bus width to 16 -or-more-bits when used with MASTER IDT7M134 or IDT7M135
- 16K x 8 organization (IDT7M145) or $8 \mathrm{~K} \times 8$ option (IDT7M144)
- High-speed access
- Military: 60ns (max.)
- Commercial: 45ns (max.)
- Low power operation
- Active: 950mW (typ.) (IDT7M144)
- Standby: 20mW (typ.) (IDT7M144)
- BUSY input flags
- Fully asynchronous operation from either port
- Fully static operation
- Dual $V_{c c}$ and GND pins for maximum noise immunity
- Inputs and outputs directly TTL-compatible
- Single $5 \mathrm{~V}( \pm 10 \%$ ) power supply
- Modules available with semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M144/145 are $64 \mathrm{~K} / 128 \mathrm{~K}$-bit high-speed CEMOS ${ }^{\text {TM }}$ SLAVE dual-port static RAM modules constructed on a multilayered, co-fired, ceramic substrate using four IDT7142 2K x 8 SLAVE dual-port RAMs (IDT7M144) or eight IDT7142 SLAVE dualport RAMs (IDT7M145) in leadless chip carriers. Dual-port function is achieved by utilization of the two on-board IDT54/74FCT138 decoder circuits that interpret the higher order addresses $\mathrm{A}_{\mathrm{L11-13}}$ and $\mathrm{A}_{\text {R11-13 }}$ to select one of the eight $2 \mathrm{~K} \times 8$ dual-port RAMs. (On IDT7M144 8K x 8 option, the $A_{L 13}$ and $A_{R 13}$ need to be externally grounded and the selection becomes one of the four $2 \mathrm{~K} \times 8$ dual-port RAMs.)

The IDT7M144/145 are designed as "SLAVE" dual-port RAM modules to be used together with the IDT7M135/135 "MASTER" dual-port RAM modules in 16-or-more-bit systems, whereas the IDT7M134/135 are designed to be used as stand-alone 8-bit dualport RAM modules. Using the IDT MASTER/SLAVE dual-port RAM module approach in 16-or-more-bit memory system applications results in full speed operation without the need for additional discrete logic.

Both SLAVE IDT7M144/145 and MASTER IDT7M134/135 modules provide two ports with separate control, address and I/O pins that permit independent asynchronous access for reads or writes to any location in the memory. The BUSY flags are provided for the situation when both ports simultaneously access the same memory location. BUSY is set at speeds that permit the processor to hold the operation and its respective address and data. The delayed port will have access when BUSY goes high (inactive). The $\overline{B U S Y}$ pins are outputs on the MASTER and inputs on the SLAVE.

## PIN CONFIGURATION



## PIN NAMES

| LEFT PORT | RIGHT PORT | NAMES |
| :---: | :---: | :---: |
| $\mathrm{CE}_{\mathrm{L}}$ | $\mathrm{CE}_{\mathrm{R}}$ | Chip Enable |
| $\mathrm{R} / \mathrm{W}_{\mathrm{L}}$ | $\mathrm{R} / \mathrm{W}_{\mathrm{f}}$ | Read/Write Enable |
| $\overline{\mathrm{E}} \mathrm{L}^{\prime}$ | $\mathrm{OE}_{\mathrm{R}}$ | Output Enable |
| BUSY ${ }_{\text {L }}$ | BUSP $_{\text {R }}$ | Busy Flag |
| $\mathrm{A}_{0 L}-\mathrm{A}_{13 \mathrm{~L}}$ | $A_{\text {OR }}-\mathrm{A}_{13 \mathrm{R}}$ | Address |
| $1 / O_{0 L}-1 / O_{7 L}$ | $1 / \mathrm{O}_{\text {OR }}-1 / \mathrm{O}_{7 R}$ | Data Input/Output |
| $\mathrm{V}_{\mathrm{cc}}$ |  | Power |
| GND |  | Ground |

NOTES:

1. Both $\mathrm{V}_{c \mathrm{C}}$ pins need to be connected to the 5 V supply and both GND pins need to be grounded for proper operation.
2. On $8 \mathrm{~K} \times 8$ IDT7M134 option, $A_{13 L}$ and $A_{13 R}$ need to be extemally connected to ground for proper operation.
3. IDT7M134/135 (MASTER): BUSY is open drain output and requires pull up resistor. IDT7M144/145 (SLAVE): BUSY is input.
4. For module dimensions, please refer to module drawing M7 in the packaging section.

## FUNCTIONAL BLOCK DIAGRAMS

(A) IDT7M145 (16K x 8-BIT)

(B) IDT7M144 (8K x 8-BIT)

(GROUND $A_{13 L}$ AND $A_{13 R}$ EXTERNALLY)

## DC ELECTRICAL CHARACTERISTICS

OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE
(DC electricals for the IDT7M144/IDT7M145 SLAVE dual-port are identical to the IDT7M134/IDT7M135 MASTER dual-port. Reference the IDT7M134/IDT7M135 CMOS dual-port RAM data sheet.)

## AC ELECTRICAL CHARACTERISTICS

## OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE

(AC electricals for the IDT7M144/IDT7M145 SLAVE dual-port are identical to the IDT7M134/IDT7M135 MASTER dual-port except where noted below.)

| SYMBOL | PARAMETER | 7M144S45 7M144S50 <br> 7M145S45 7M145S50 <br> (COM'L. ONLY)  <br> MIN. MAX. MIN. MAX. |  |  |  | $\begin{aligned} & \text { 7M144S60 } \\ & \text { 7M145S60 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | 7M144S70 <br> 7M145S70 <br> MIN. MAX. |  | $\begin{aligned} & \text { 7M144S90 } \\ & \text { 7M145S90 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | $\begin{aligned} & \text { 7M144S100 } \\ & \text { 7M145S100 } \\ & \text { MIN. MAX. } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {WP }}$ | Write Pulse Width | 35 | - | 40 | - | 45 | - | 45 | - | 50 | - | 60 | - | ns |
| ${ }^{\text {twB }}$ | Write to BUSY | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |
| $\mathrm{t}_{\mathrm{WH}}$ | Write Hold After BUSY | 20 | - | 20 | - | 20 | - | 20 | - | 20 | - | 20 | - | ns |

## 16-BIT MASTER/SLAVE DUAL-PORT MEMORY SYSTEM



NOTE:

1. No arbitration in IDT7M144/IDT7M145 (SLAVE): BUSY IN inhibits write in IDT7M144/IDTMM145.

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ )
Semiconductor Components Compliant to MIL-STD-883, Class B

Commercial Only
Commercial Only
Speed in Nanoseconds

Standard Power
64 K ( $8 \mathrm{~K} \times 8$-bit) SLAVE Dual-Port RAM 128K ( $16 \mathrm{~K} \times 8$-bit) SLAVE Dual-Port RAM
CMOS PARALLEL IN-OUT FIFO MODULE $2 \mathrm{~K} \times 9$-BIT \& $4 \mathrm{~K} \times 9$-BIT

## IDT7M203S IDT7M204S

## FEATURES:

- First-In, First-Out memory module
- $2 \mathrm{~K} \times 9$ organization (IDT7M203S)
- $4 \mathrm{~K} \times 9$ organization (IDT7M204S)
- Low-power consumption
- Asynchronous and simultaneous read and write
- Fully expandable by both word depth and/or bit width
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Single 5V ( $\pm 10 \%$ ) power supply
- Master/slave multiprocessing applications
- Bidirectional and rate buffer applications
- Empty and full warning flags
- High-performance CEMOS ${ }^{\text {M }}$ technology
- Pin compatible with IDT7201 and Mostek MK4501, but with four times word depth (IDT7M203S) or eight times (IDT7M204S)
- Module available with semiconductor components $100 \%$ screened to MIL-STD-883, Class B


## PIN CONFIGURATION



## PIN NAMES

| $\bar{W}=$ <br> WRITE | $\overline{\mathrm{FL}}=$ <br> FIRST LOAD | $\overline{\mathrm{XI}}=$ <br> EXPANSION IN | $\overline{\mathrm{EF}}=$ <br> EMPTY FLAG |
| :--- | :--- | :--- | :--- |
| $\overline{\mathrm{R}}=$ <br> READ | $\mathrm{D}=$ <br> DATA IN | $\overline{\mathrm{XO}}=$ <br> EXPANSION <br> OUT | $\mathrm{V}_{\mathrm{CC}}=$ <br> 5 V |
| $\overline{\mathrm{RS}}=$ <br> RESET | $\mathrm{Q}=$ <br> DATA OUT | $\overline{\mathrm{FF}}=$ <br> FULL FLAG | GND $=$ <br> GROUND |

## DESCRIPTION:

The IDT7M203/204 are FIFO memory modules that utilize a special First-In, First-Out algorithm that loads and empties data on a first-in, first-out basis. The device uses full and empty flags to prevent data overflow and underflow and expansion logic to allow for unlimited expansion capability in both word size and depth.

The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the device through the use of the WRITE $(\bar{W})$ and READ $(\bar{R})$ pins. The device has a read/write cycle time of $65 \mathrm{~ns}(15 \mathrm{MHz})$ for commercial and 70 ns ( 14 MHz ) for military temperature ranges.

The device utilizes a 9-bit wide data array to allow for control and parity bits at the user's option. This feature is especially useful in data communications applications where it is necessary to use a parity bit for transmission/reception error checking.

The IDT7M203/204 are constructed on a multi-layered ceramic substrate using four IDT7201 ( $512 \times 9$ ) or four IDT7202 (1Kx9) FIFOs in leadless chip carriers. Extremely high speeds are achieved in this fashion due to the use of IDT7201s and IDT7202s fabricated in IDT's high-performance CEMOS technology.

IDT's military FIFO modules have semiconductor components $100 \%$ processed to the test methods of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

FUNCTIONAL BLOCK DIAGRAM


## ABSOLUTE MAXIMUM RATING (1)

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect <br> to GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -10 to +85 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{T}}$ | Power Dissipation | 4.0 | 4.0 | W |
| $\mathrm{I}_{\text {OUT }}$ | DC Output Current | 50 | 50 | mA |

## NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or anyother conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Military Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC}}$ | Commercial Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage <br> Commercial | 2.0 | - | - | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage <br> Military | 2.2 | - | - | V |
| $\mathrm{V}_{\mathrm{IL}}(1)$ | Input Low Voltage <br> Commercial \& Military | - | - | 0.8 | V |



NOTE:

1. 1.5 V undershoots are allowed for 10 ns once per cycle.

## DC ELECTRICAL CHARACTERISTICS

$\left(V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )


## NOTES:

1. Measurements with $0.4 \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$
2. $\bar{R} \geq \mathrm{V}_{I H}, 0.4 \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\mathrm{CC}}$.
3. I CC measurements are made with outputs open.

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER( ${ }^{\mathbf{1}}$ | CONDITIONS | TYP. | UNIT |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=\mathrm{OV}$ | 35 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 40 | pF |

NOTE:

1. This parameter is sampled and not $100 \%$ tested.

## AC CHARACTERISTICS(1)

$\left(V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | 7M203/4S40 COM'L. ONLY MIN. MAX. |  | 7M203/4S50 MIN. MAX. |  | 7M203/4S55 MIN. MAX. |  | 7M203/4S65 MIN. MAX. |  | $\begin{aligned} & \text { 7M203/4S } 100 \\ & \text { MIN. MAX. } \end{aligned}$ |  | 7M203/4S140 MIN. MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {RC }}$ | Read Cycle Time | 50 | - | 65 | - | 70 | - | 85 | - | 125 | - | 165 | - | ns |
| $\mathrm{t}_{\mathrm{A}}$ | Access Time | - | 40 | - | 50 | - | 55 | -. | 65 | - | 100 | - | 140 | ns |
| $\mathrm{t}_{\mathrm{RR}}$ | Read Recovery Time | 10 | - | 15 | - | 15 | - | 20 | - | 25 | - | 25 | - | ns |
| $\mathrm{t}_{\text {RPW }}$ | Read Pulse Width ${ }^{(2)}$ | 40 | - | 50 | - | 55 | - | 65 | - | 100 | - | 140 | - | ns |
| $\mathrm{t}_{\mathrm{RLZ}}$ | Read Pulse Low to Data Bus at Low Z(3) | 5 | - | 10 | - | 10 | - | 10 | - | 10 | - | 10 | - | ns |
| $t_{\text {WLZ }}$ | Write Pulse High to Data Bus at Low $Z^{(3,4)}$ | 10 | - | 15 | - | 15 | - | 15 | - | 20 | - | 20 | - | ns |
| ${ }^{\text {t }} \mathrm{DV}$ | Data Valid from Read Pulse High | 5 | - | 5 | - | 5 | - | 5 | - | 5 | 一 | 5 | - | ns |
| $t_{\text {RHZ }}$ | Read Pulse High to Data Bus at High Z ${ }^{(3)}$ | - | 25 | - | 30 | - | 30 | - | 35 | - | 40 | - | 50 | ns |
| $\mathrm{t}_{\mathrm{WC}}$ | Write Cycle Time | 50 | - | 65 | - | 70 | - | 85 | - | 125 | - | 165 | - | ns |
| $\mathrm{t}_{\text {WPW }}$ | Write Pulse Width ${ }^{(2)}$ | 40 | - | 50 | - | 55 | - | 65 | 一 | 100 | - | 140 | - | ns |
| ${ }_{\text {t }}^{\text {WR }}$ | Write Recovery Time | 10 | - | 15 | - | 15 | - | 20 | - | 25 | - | 25 | - | ns |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Setup Time | 20 | - | 25 | - | 30 | - | 40 | - | 50 | - | 50 | - | ns |
| $t_{\text {DH }}$ | Data Hold Time | 0 | - | 5 | - | 10 | - | 10 | - | 10 | - | 10 | - | ns |
| $t_{\text {RSC }}$ | Reset Cycle Time | 50 | - | 65 | - | 70 | - | 85 | - | 125 | - | 165 | - | ns |
| $\mathrm{t}_{\mathrm{RS}}$ | Reset Pulse Width ${ }^{(2)}$ | 40 | - | 50 | - | 55 | - | 65 | - | 100 | - | 140 | - | ns |
| $t_{\text {RSR }}$ | Reset Recovery Time | 10 | - | 15 | - | 15 | - | 20 | - | 25 | - | 25 | - | ns |
| $\mathrm{t}_{\text {EFL }}$ | Reset to Empty Flag Low | - | 45 | - | 65 | - | 70 | - | 85 | - | 125 | - | 165 | ns |
| $t_{\text {REF }}$ | Read Low to Empty Flag Low | - | 45 | - | 50 | - | 55 | - | 60 | - | 95 | - | 135 | ns |
| $\mathrm{t}_{\text {RFF }}$ | Read High to Full Flag High | - | 45 | - | 50 | - | 55 | - | 60 | - | 95 | - | 135 | ns |
| $\mathrm{t}_{\text {WEF }}$ | Write High to Empty Flag High | - | 45 | - | 50 | - | 55 | - | 60 | - | 95 | - | 135 | ns. |
| $\mathrm{t}_{\text {WFF }}$ | Write Low to Full Flag Low | - | 45 | - | 50 | - | 55 | - | 60 | - | 95 | - | 135 | ns |

NOTES:

1. Timings referenced as in $A C$ Test Conditions.
2. Pulse widths less than minimum value are not allowed.
3. Values guaranteed by design, not currently tested.
4. Only applies to read data flow-through mode.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0 V |
| :--- | ---: |
| Input Rise and Fall Times | 5 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figure 1 |

NOTE:
Generating $\overline{\mathbf{R}} / \bar{W}$ Signals - When using these high-speed FIFO devices, it is necessary to have clean inputs on the $\bar{R}$ and $\bar{W}$ signals. It is important to not have glitches, spikes or ringing on the $\overrightarrow{\mathrm{R}}, \overline{\mathrm{W}}$ lines (violates the $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{IL}}$ requirements); although the minimum pulse width low for the $\bar{R}$ and $\bar{W}$ are specified in tens of nanosecond, a glitch of 5 ns can affect the read or write pointer and cause it to increment.

*Includes jig and scope capacitances.

Figure 1. Output Load.

## SIGNAL DESCRIPTIONS:

## INPUTS:

DATA IN (D0-D8)
Data inputs for 9 -bit wide data.

## CONTROLS:

## RESET ( $\overline{\mathrm{RS}})$

Reset is accomplished whenever the RESET ( $\overline{\mathrm{RS}}$ ) input is taken to a low state. During reset, both internal read and write pointers are set to the first location. A reset is required after power up before a write operation can take place. Both the READ ENABLE $(\bar{R})$ and WRITE ENABLE $(\bar{W})$ inputs must be in the high state during the window shown in Figure 2: i.e., $\mathrm{t}_{\text {RPW }}$ or $t_{\text {WPW }}$ before the rising edge of $\overline{R S}$, and $\bar{W}$ should not change until $t_{\text {RSR }}$ after the rising edge of $\overline{\mathrm{RS}}$.

## WRITE ENABLE ( $\bar{W}$ )

A write cycle is initiated on the falling edge of this input if the FULL FLAG ( $\overline{\mathrm{FF}}$ ) is not set. Data setup and hold times must be adhered to with respect to the rising edge of the WRITE ENABLE $(\bar{W})$. Data is stored in the RAM array sequentially and independently of any ongoing read operation.

To prevent data overflow, the FULL FLAG ( $\overline{\mathrm{FF}}$ ) will go low, inhibiting further write operations. Upon the completion of a valid read operation, the FULL FLAG ( $\overline{\mathrm{FF}}$ ) will go high after $\mathrm{t}_{\mathrm{RFF}}$, allowing a valid write to begin. When the FIFO is full, the internal write pointer is blocked from $\bar{W}$, so external changes in $\bar{W}$ will not affect the FIFO when it is full.

## READ ENABLE ( $\overline{\mathbf{R}}$ )

A read cycle is initiated on the falling edge of the READ ENABLE $(\bar{R})$ provided the EMPTY FLAG ( $\overline{\mathrm{EF}}$ ) is not set. The data is accessed on a First-In, First-Out basis independent of any ongoing write operations. After READ ENABLE ( $\overline{\mathrm{R}})$ goes high, the data outputs (Q0 through Q8) will return to a high impedance condition until the next READ operation. When all the data has
been read from the FIFO, the EMPTY FLAG ( $\overline{E F}$ ) will go low, allowing the "final" read cycle but inhibiting further read operations with the data outputs remaining in a high impedance state. Once a valid write operation has been accomplished, the EMPTY FLAG ( $\overline{E F}$ ) will go high after $t_{\text {WEF }}$, and a valid READ can then begin. When the FIFO is empty, the internal read pointer is blocked from $\overline{\mathrm{R}}$; so external changes in $\overline{\mathrm{R}}$ will not affect the FIFO when it is empty.

## FIRST LOAD ( $\overline{\mathrm{FL}}$ )

This pin is grounded to indicate that it is the first device. In the multiple mode (depth expansion mode) application, this pin on the rest of the devices should connect to $V_{C C}$ for proper operation.

## EXPANSION IN (지)

EXPANSION IN $(\overline{\mathrm{XI}})$ is connected to EXPANSION OUT $(\overline{\mathrm{XO}})$ of the previous (in depth expansion) or same device for proper application.

## OUTPUTS:

## FULL FLAG ( $\overline{\text { FF }}$ )

The FULL FLAT ( $\overline{\mathrm{FF}}$ ) will go low, inhibiting further write operation, when the write pointer is one location from the read pointer, indiciating that the device is full. If the read pointer is not moved after RESET ( $\overline{\mathrm{RS}}$ ), the FULL FLAG ( $\overline{\mathrm{FF}}$ ) will go low after 2048 writes for the IDT7M203 and 4096 writes for the IDT7M204.

## EXPANSION OUT ( $\overline{\mathrm{XO}}$ )

EXPANSION OUT ( $\overline{\mathrm{XO}}$ ) is connected to the EXPANSION IN $(\overline{\mathrm{XI}})$ of the same device (single device mode) or the EXPANSION IN $(\overline{\mathrm{XI}})$ of the next device (multiple device, depth expanion mode) for proper operation. This output acts as a signal to the next device by providing a pulse to the next device when the current device reaches the last location of memory.

## DATA OUTPUTS (QO-Q8)

Data outputs for 9-bit wide data. This output is in a high impedance condition whenever READ $(\overline{\mathrm{R}})$ is in a high state.


## notes:

1. $t_{\mathrm{RSC}}=\mathrm{t}_{\mathrm{RS}}+\mathrm{t}_{\mathrm{RSR}}$.
2. $\bar{W}$ and $\vec{R}=V_{I H}$ around the rising edge of $\overline{R S}$.

Figure 2. Reset


Figure 3. Asynchronous Write and Read Operation


Figure 4. Full Flag From Last Write to First Read


Figure 5. Empty Flag From Last Read to First Write

NOTE:

1. $\left(t_{\text {RPE }}=t_{\text {RPW }}\right)$


Figure 6. Empty Fiag Timing
$t_{\text {wPF: }}$ EFFECTIVE WRITE PULSE WIDTH AFTER FULL FLAG HIGH


Figure 7. Full Flag Timing

## OPERATING MODES:

## SINGLE DEVICE MODE

A single IDT7M203/IDT7M204 may be used when the application requirements are for 2048/4096 words or less. The IDT7M203/IDT7M204 is a Single Device Configuration when the EXPANSION IN ( $\overline{\mathrm{XI}})$ control input is connected to the EXPANSION OUT ( $\overline{\mathrm{XO}})$ of the device and the FIRST LOAD ( $\overline{\mathrm{FL}}$ ) control pin is grounded (see Figure 8).

## WIDTH EXPANSION MODE

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags ( $\overline{E F}, \overline{F F}$ ) can be detected from any one device. Figure 9 demonstrates an 18-bit word width by using two IDT7M203/IDT7M204s. Any word width can be attained by adding additional IDT7M203/IDT7M204s.


Figure 8. Block Dlagram of Single IDT7M203/IDT7M204 FIFO

## DEPTH EXPANSION (DAISY CHAIN) MODE

The IDT7M203/IDT7M204 can easily be adapted to applications when the requirements are for greater than 2048/4096 words. Figure 10 demonstrates Depth Expansion using three IDT7M203/IDT7M204s. Any depth can be attained by adding additional IDT7M203/IDT7M204s. The IDT7M203/IDT7M204 operates in the Depth Expansion configuration when the following conditions are met:

1. The first device must be designed by grounding the FIRST LOAD ( $\overline{\mathrm{FL}}$ ) control input.
2. All other devices must have $\overline{F L}$ in the high state.
3. The EXPANSION OUT $(\overline{\mathrm{XO}})$ pin of each device must be tied to the EXPANSION IN ( $\overline{\mathrm{XI}})$ pin of the next device. See Figure 10.
4. External logic is needed to generate a composite FULL FLAG $(\overline{F F})$ and EMPTY FLAG ( $\overline{E F}$ ). This requires the ORing of all $\overline{E F}$ s and ORing of all $\overline{\mathrm{FF}}$ s (i.e. all must be set to generate the correct composite $\overline{\mathrm{FF}}$ or $\overline{\mathrm{EF}}$ ). See Figure 10.

## COMPOUND EXPANSION MODE

The two expansion techniques described above can be applied together in a straightforward manner to achieve large FIFO arrays. (See Figure 11.)

## BIDIRECTIONAL MODE

Applications which require data buffering between two systems (each system capable of READ and WRITE operations) can be achieved by pairing IDT7M203/IDT7M204s as is shown in Figure 12. Care must be taken to assure that the appropriate flag
is monitored by each system (i.e. $\overline{\mathrm{FF}}$ is monitored on the device where $\bar{W}$ is used; $\overline{E F}$ is monitored on the device where $\overline{\mathrm{R}}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

## DATA FLOW-THROUGH MODES

Two types of flow-through modes are permitted with the IDT7M203/IDT7M204: a read flow-through and write flowthrough mode. For the read flow-through mode (Figure 13), the FIFO permits a reading of a single word after writing one word of data into an empty FIFO. The data is enabled on the bus in ( $\mathrm{t}_{\text {WEF }}{ }^{+}$ $t_{A}$ )ns after the rising edge of $\bar{W}$, called the first write edge, and it remains on the bus until the $\overline{\mathrm{R}}$ line is raised from low-to-high, after which the bus would go into a three-state mode after $t_{\mathrm{RHZ}}$ ns. The $\overline{\mathrm{EF}}$ line would have a pulse showing temporary deassertion and then would be asserted. In the interval of time that $\overline{\mathrm{R}}$ was low, more words can be written to the FIFO (the subsequent writes after the first write edge would deassert the empty flag); however the same word (written on the first edge), presented to the output bus as the read pointer, would not be incremented when $\bar{R}$ is low. On toggling $\overline{\mathrm{R}}$, the other words that were written to the FIFO will appear on the output bus as in the read cycle timings.
In a write flow-through mode (Figure 14), the FIFO permits the writing of a single word of data immediately after reading one word of data from a full FIFO. The $\overline{\mathrm{R}}$ line causes the $\overline{\mathrm{FF}}$ to be deasserted, but the $\bar{W}$ line being low causes it to be asserted again in anticipation of a new data word. On the rising edge of $\bar{W}$, a new word is loaded in the FIFO. The $\bar{W}$ line must be toggled when $\overline{\mathrm{FF}}$ is not asserted to write new data in the FIFO and increment the write pointer.


## NOTES:

Flag detection is accomplished by monitoring the $\overline{\mathrm{FF}}$ and $\overline{\mathrm{EF}}$ signals on either (any) device used in the width expansion configuration. Do not connect any output control signals together.

Figure 9. Block Diagram of 2048x18/4096x18 FIFO Memory Used In Width Expansion Mode

TABLE I - RESET
SINGLE DEVICE CONFIGURATION/WIDTH EXPANSION MODE

| MODE | INPUT |  | INTERNAL STATUS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathbf{R S}}$ | Read Pointer | Write Pointer | $\overline{\mathbf{E F}}$ | $\overline{\mathbf{F F}}$ |  |
| Reset | 0 | Location Zero | Location Zero | 0 | 1 |  |
| Read/Write | 1 | Increment ${ }^{(1)}$ | Increment ${ }^{(1)}$ | X | X |  |

NOTE:

1. Pointer will increment if flag is high.

TABLE II - RESET AND FIRST LOAD TRUTH TABLE DEPTH EXPANSION/COMPOUND EXPANSION MODE

| MODE | INPUTS |  |  | INTERNAL STATUS |  | OUTPUTS |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathbf{R S}}$ | $\overline{\mathbf{F L}}$ | $\overline{\mathbf{X}}$ | Read Pointer | Write Pointer | $\overline{\mathbf{E F}}$ | $\overline{\mathbf{F F}}$ |
| Reset-First Device | 0 | 0 | $(1)$ | Location Zero | Location Zero | 0 | $\mathbf{1}$ |
| Reset all Other Devices | 0 | 1 | $(1)$ | Location Zero | Location Zero | 0 | 1 |
| Read/Write | 1 | X | $(1)$ | X | X | X | X |

NOTES:

1. $\overline{X I}$ is connected to $\overline{X O}$ of previous device. See Figure 10.
$\overline{\mathrm{RS}}=$ Reset Input, $\overline{\mathrm{FL}}=$ First Load, $\overline{\mathrm{EF}}=$ Empty Flag Output, $\overline{\mathrm{FF}}=$ Full Flag Output, $\overline{\mathrm{XI}}=$ Expansion Input.


Figure 10. Block Dlagram of 6144x9/12288x9 FIFO Memory (Depth Expansion)


NOTES:

1. For depth expansion block see DEPTH EXPANSION Section and Figure 10.
2. For flag detection see WIDTH expansion Section and Figure 9.

FIgure 11. Compound FIFO Expansion


Figure 12. Bidirectional FIFO Mode


NOTE:
( $\mathrm{T}_{\text {RPE }}=\mathrm{T}_{\text {RPW }}$ )
Figure 13. Read Data Flow-Through Mode


NOTE:
( $\mathrm{T}_{\text {wPF }}=\mathrm{T}_{\text {wPw }}$ )
Figure 14. Write Data Flow-Through Mode

## ORDERING INFORMATION



# CMOS PARALLEL IN-OUT FIFO MODULE $8 \mathrm{~K} \times 9$-BIT \& $16 \mathrm{~K} \times 9$-BIT 

 ID「7M205S IDT7M206S
## FEATURES:

- First-In/First-Out memory module
- $8 \mathrm{~K} \times 9$ organization (IDT7M205S)
- 16K x 9 organization (IDT7M206S)
- Low power consumption
- Active: 840 mW (typ. Com'l.)
- Power Down: 176mW (max. Com'l)
- Asynchronous and simultaneous read and write
- Fully expandable by both word depth and/or bit width
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Single 5V ( $\pm 10 \%$ ) power supply
- MASTER/SLAVE multiprocessing applications
- Bidirectional and rate buffer applications
- Empty and Full warning flags
- High-performance CEMOS ${ }^{\text {TM }}$ technology
- Pin-compatible with IDT7201 and Mostek MK4501, but with 16 times word depth (IDT7M205S) or 32 times (IDT7M206S)
- Module available with semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M205S/206S are FIFO memory modules constructed on a multi-layered ceramic substrate using four IDT7203 ( $2 \mathrm{~K} \times 9$ ) or four IDT7204 (4K x 9) FIFOs in leadless chip carriers. Extremely high speeds are achieved in this fashion due to the use of IDT7203s and IDT7204s fabricated in IDT's high-performance CEMOS technology. These devices utilize a special First-In/First-Out algorithm that loads and empties data on a first-in/first-out basis. The device uses Full and Empty flags to prevent data overflow and underflow and expansion logic to allow for unlimited expansion capability in both word size and depth.
The reads and writes are internally sequential through the use of ring pointers, with no address information required to load and unload data. Data is toggled in and out of the device through the use of the WRITE ( $\bar{W}$ ) and READ ( $\overline{\mathrm{R}})$ pins. The devices have a read/ write cycle time of $50 \mathrm{~ns}(25 \mathrm{MHz})$ for commercial and $65 \mathrm{~ns}(15 \mathrm{MHz})$ for military temperature ranges.

The devices utilize a 9-bit wide data array to allow for control and parity bits at the user's option. This feature is especially useful in data communications applications where it is necessary to use a parity bit for transmission/reception error checking.

IDT's Military FIFO modules have semiconductor components manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## PIN CONFIGURATION



## PIN NAMES

| $\overline{\mathrm{W}}=$ | $\overline{\mathrm{FL}}=$ | $\overline{\mathrm{X}}=$ | $\overline{\mathrm{EF}}=$ |
| :--- | :--- | :--- | :--- |
| WRITE | FIRST LOAD | EXPANSION IN | EMPTY FLAG |
| $\overline{\mathrm{R}}=$ | $\mathrm{D}=$ | $\overline{\mathrm{XO}}=$ | $\mathrm{V}_{\mathrm{CC}}=$ |
| READ | DATAIN | EXPANSION OUT | 5 VV |
| $\overline{\mathrm{RS}}=$ | $\mathrm{Q}=$ | $\overline{\mathrm{FF}}=$ | GND $=$ |
| RESET | DATAOUT | FULL FLAG | GROUND |

## FUNCTIONAL BLOCK DIAGRAM



CEMOS is a trademark of Integrated Device Technology, Inc.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| lout | DC Output Current | 50 | 50 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {CCM }}$ | Military Supply <br> Voltage | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~V}_{\text {CCC }}$ | Commercial <br> Supply Voltage | 4.5 | 5.0 | 5.5 | V |
| GND | Supply Voltage | 0 | 0 | 0 | V |
| $\mathrm{~V}_{\text {H }}{ }^{(1)}$ | Input High Voltage <br> Commercial | 2.0 | - | - | V |
| $\mathrm{V}_{\text {H }}$ | Input High Voltage <br> Military | 2.2 | - | - | V |
| $\mathrm{V}_{\text {LI }}{ }^{(1)}$ | Input Low Voltage <br>  <br> Military | - | - | 0.8 | V |

NOTE:

1. 1.5 V undershoots are allowed for 10 ns once per cycle.

DC ELECTRICAL CHARACTERISTICS
(Commercial: $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7M205S IDT7M206S COMMERCIAL |  |  | IDT7M205S IDT7M206S MILITARY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{1 L}{ }^{(1)}$ | Input Leakage Current (Any Input) | -5 | - | 5 | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{lOL}^{(2)}$ | Output Leakage Current | -10 | - | 10 | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output Logic " 1 " Voltage $\mathrm{l}_{\text {Out }}=-1 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | $V$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Logic "0" Voltage $\mathrm{I}_{\text {OuT }}=4 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{ICC1}^{(3)}$ | Average $\mathrm{V}_{\text {cc }}$ Power Supply Current | - | 168 | 264 | - | 224 | 350 | mA |
| $\mathrm{ICC2}^{(3)}$ | Average Standby Current $\left(\bar{R}=\overline{\mathrm{W}}=\overline{\mathrm{RST}}=\overline{\mathrm{FL}} / \overline{\mathrm{RT}}=\mathrm{V}_{\mathbb{H}}\right)$ | - | 32 | 48 | - | 48 | 100 | mA |
| $\mathrm{ICC3}^{(3)}$ | Power Down Current (All Input $=V_{C C}=-0.2 \mathrm{~V}$ ) | - | - | 32 | - | - | 48 | mA |

## NOTES:

1. Measurements with $0.4 \leq V_{\mathbb{N}} \leq V_{\text {OUT }}$.
2. $R \geq V_{H}, 0.4 \leq V_{\text {OUT }} \leq V_{C C}$
3. I $l_{C C}$ measurements are made with outputs open.

CAPACITANCE（ $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ ）

| SYMBOL | PARAMETER ${ }^{(1)}$ | CONDITIONS | MAX． | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | 40 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | 60 | pF |

NOTE：
1．This parameter is sampled and not $100 \%$ tested．

## AC ELECTRICAL CHARACTERISTICS（1）

（Commercial：$V_{C C}=5 \mathrm{~V} \pm 10 \%, T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ ；Military： $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ）

| SYMBOL | PARAMETER | $\begin{array}{\|c} \text { 7M205S40 } \\ \text { 7M206S40 } \\ \text { (COM'L ONLY) } \\ \text { MIN. MAX. } \end{array}$ | $\begin{gathered} \text { 7M205S50 } \\ \text { 7M206S50 } \\ \text { MIN. MAX. } \end{gathered}$ | $\begin{aligned} & \text { 7M205S60 } \\ & \text { 7M206S60 } \end{aligned}$ |  | $\begin{aligned} & \text { 7M205S70 } \\ & \text { 7M206S70 } \end{aligned}$ |  | $\begin{aligned} & \text { 7M205S85 } \\ & \text { 7M206S85 } \end{aligned}$ |  | $\begin{aligned} & \text { 7M205S120 } \\ & \text { 7M206S120 } \end{aligned}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {RC }}$ | Read Cycle Time | 50 － | 65\％＊－ | 75 | － | 85 | － | 105 | － | 140 | － | ns |
| $t_{\text {A }}$ | Access Time | － 40 | ，\％\％\％ 50 | － | 60 | － | 70 | － | 85 | － | 120 | ns |
| ${ }^{\text {t }}$ RR | Read Recovery Time | 10 － |  | 15 | － | 15 | － | 20 | － | 20 | － | ns |
| $\mathrm{t}_{\text {RPW }}{ }^{(2)}$ | Read Pulse Width | 40. | 50\％＊終－ | 60 | － | 70 | － | 85 | － | 120 | － | ns |
| $t_{\text {RLZ }}{ }^{(3)}$ | Read Pulse Low to Data Bus at Low Z | 5 | \％10\％－ | 10 | － | 10 | － | 10 | － | 10 | － | ns |
| $t_{W L}{ }^{(3)}$ | Write Pulse High to Data Bus at Low Z | $10 \rightarrow$ | 15\％ | 15 | － | 15 | － | 20 | － | 20 | － | ns |
| $t_{\text {DV }}$ | Data Valid from Read Pulse High | $5-$ 落 | 知\％ | 5 | － | 5 | － | 5 | － | 5 | － | ns |
| $t_{\text {RHZ }}{ }^{(3)}$ | Read Pulse High to Data Bus at High Z | －25． |  | － | 30 | － | 30 | － | 30 | － | 35 | ns |
| $t_{\text {wC }}$ | Write Cycle Time | 50 ＊ | W5． | 75 | － | 85 | － | 105 | － | 140 | － | ns |
| $t_{\text {WPW }}{ }^{\text {（2）}}$ | Write Pulse Width | 40 \％\％ | 50 － | 60 | － | 70 | － | 85 | － | 120 | － | ns |
| $t_{\text {WR }}$ | Write Recovery Time | 10 \％\％ | ，15 | 15 | － | 15 | － | 20 | － | 20 | － | ns |
| $t_{\text {DS }}$ | Data Set－up Time | 20 ，納 | $\cdots 30$ | 30 | － | 30 | － | 40 | － | 40 | － | ns |
| $t_{\text {DH }}$ | Data Hold Time | 0 \％＜\％ | 5 | 5 | － | 10 | － | 10 | － | 10 | － | ns |
| $t_{\text {RSC }}$ | Reset Cycle Time | 50 \％－\％ | 65 | 75 | － | 85 | － | 105 | － | 140 | － | ns |
| $t_{\text {RS }}{ }^{(2)}$ | Reset Pulse Width | 40 \％$<$ \％ | 50 | 60 | － | 70 | － | 85 | － | 120 | － | ns |
| $t_{\text {RSR }}$ | Reset Recovery Time | 10 ，\％\％\％\％ | 15 | 15 | － | 15 | － | 20 | － | 20 | － | ns |
| $\mathrm{t}_{\text {EFL }}$ | Reset to Empty Flag Low | －\％＊＊${ }^{\text {\％}}$ 50 | 65 | － | 75 | － | 85 | － | 105 | － | 140 | ns |
| $\mathrm{t}_{\text {REF }}$ | Read Low to Empty Flag Low |  | 50 | － | 60 | － | 70 | － | 85 | － | 120 | ns |
| $\mathrm{t}_{\text {RFF }}$ | Read High to Full Flag High | \％\％\％${ }^{\text {\％}}$ ， 40 | 50 | － | 60 | － | 70 | － | 85 | － | 120 | ns |
| $t_{\text {WEF }}$ | Write High to Empty Flag High |  | 50 | － | 60 | － | 70 | － | 85 | － | 120 | ns |
| $t_{\text {WFF }}$ | Write Low to Full Flag Low | － 40 | － 50 | － | 60 | － | 70 | － | 85 | － | 120 | ns |

NOTES：
1．Timings referenced as in AC Test Conditions．
2．Pulse widths less than minimum value are not allowed．
3．Values guaranteed by design，not currently tested．

## AC TEST CONDITIONS

Input Pulse Levels Input Rise／Fall Times Input Timing Reference Levels Output Reference Levels Output Load

GND to 3．0V
5ns
1.5 V
1.5 V

See Figures 1， 2 \＆ 3


Figure 1．Output Load
＊Includes jig and scope capacitances．

## SIGNAL DESCRIPTIONS:

## INPUTS:

DATA IN ( $D_{0}-D_{8}$ )
Data inputs for 9-bit wide data.

## CONTROLS:

## RESET ( $\overrightarrow{\operatorname{RS}}$ )

Reset is accomplished whenever the RESET ( $\overline{\mathrm{RS}}$ ) input is taken to a low state. During RESET, both internal read and write pointers are set to the first location. A reset is required after power up before a write operation can take place. Both the READ ENABLE ( $\overline{\mathrm{R}}$ ) and WRITE ENABLE $(\bar{W})$ inputs must be in the high state during reset.

## WRITE ENABLE ( $\bar{W}$ )

A write cycle is initiated on the falling edge of this input if the FULL FLAG ( $\overline{F A}$ ) is not set. Data set-up and hold times must be adhered to with respect to the rising edge of the WRITE ENABLE $(\bar{W})$. Data is stored in the RAM array sequentially and independently of any ongoing read operation.

To prevent data overflow, the FULL FLAG ( $\overline{F F}$ ) will go low, inhibiting further write operations. Upon the completion of a valid read operation, the FULL FLAG ( $\overline{\mathrm{FF}}$ ) will go high after $\mathrm{t}_{\text {RFF, }}$, allowing a valid write to begin.
READ ENABLE ( $\overline{\mathrm{R}}$ )
A read cycle is initiated on the falling edge of the READ ENABLE $(\overline{\mathrm{R}})$ provided the EMPTY FLAG (EF) is not set. The data is accessed on a first-in/first-out basis independent of any ongoing write operations. After READ ENABLE ( $\overline{\mathrm{R}}$ ) goes high, the Data Outputs ( $Q_{0}$ through $Q_{8}$ ) will retum to a high impedance condition until the next READ operation. When all the data has been read from the FIFO, the EMPTY FLAG ( $\overline{E F}$ ) will go low, inhibiting further read operations with the data outputs remaining in a high impedance state. Once a valid write operation has been accomplished, the EMPTY FLAG (EF) will go high after $t_{\text {wEF }}$ and a valid READ can then begin.

## FIRST LOAD (FL)

This pin is grounded to indicate that it is the first device. In the multiple module (depth expansion mode) application, this pin on the rest of devices should connect to $\mathrm{V}_{\mathrm{cc}}$ for proper operation.

## EXPANSION IN (XI)

EXPANSION IN ( $\overline{\mathrm{XI}}$ ) is connected to EXPANSION OUT ( $\overline{\mathrm{XO}})$ of the previous (in depth expansion) or same device for proper application.

## OUTPUTS:

FULL FLAG ( $\overline{F F}$ )
The FULL FLAG (寽) will go low, inhibiting further write operation, when the write pointer is one location from the read pointer, indicating that the device is full. If the read pointer is not moved after RESET ( $\overline{\mathrm{AS}}$ ), the FULL FLAG ( $\overline{\mathrm{FF}}$ ) will go low after 8,192 writes for the IDT7M205 and 16,384 writes for the IDT7M206.

## EXPANSION OUT ( $\overline{X O}$ )

EXPANSION OUT ( $\overline{\mathrm{XO}})$ is connected to the EXPANSION IN (XI) of the same device (single device mode) or the EXPANSION IN (XI) of the next device (multiple device, depth expansion mode) for proper operation. This output acts as a signal to the next device by providing a pulse to the next device when the current device reaches the last location of memory.

## DATA OUTPUTS ( $\mathrm{Q}_{0}-\mathrm{a}_{8}$ )

Data outputs for 9-bit wide data. This output is in a high impedance condition whenever READ $(\overline{\mathrm{R}})$ is in a high state.


## NOTES:

1. $t_{\text {RSC }}=t_{\text {RS }}+t_{\text {RSR }}$
2. $\bar{W}$ and $\overline{\mathrm{A}}=\mathrm{V}_{\mathbb{H}}$ during RESET.

Figure 2. RESET ${ }^{(1,2)}$


Figure 3. Asynchronous Write and Read Operation


Figure 4. Full Flag From Last Write to First Read


Figure 5. Empty Flag From Last Read to First Write
$t_{\text {RPE }}$ :EFFECTIVE READ PULSE WIDTH AFTER FULL FLAG HIGH ${ }^{(1)}$


NOTE:

1. $\left(t_{\text {RPE }}=t_{\text {RPW }}\right)$

Figure 6. Empty Flag Timing
$\mathrm{t}_{\text {RPE }}$ EFFECTIVE READ PULSE WIDTH AFTER FULL FLAG HIGH ${ }^{(1)}$


NOTE:

1. $\left(t_{\text {WPF }}=t_{\text {WFW }}\right)$

Figure 7. Full Flag Timing

## OPERATING MODES: <br> SINGLE DEVICE MODE

A single IDT7M205/206 may be used when the application requirements are for $8,192 / 16,384$ words or less. The IDT7M205/206 is in a Single Device Configuration when the EXPANSION IN (XI) control input is connected to the EXPANSION OUT (XO) of the device and the FIRST LOAD ( $\overline{\mathrm{FL}}$ ) control pin is grounded (see Figure 8).


Figure 8. Block Diagram of Single IDT7M205206 FIFO

## WIDTH EXPANSION MODE

Word width may be increased simply by connecting the corresponding input control signals of multiple devices. Status flags (EF and $\overline{\mathrm{FF}}$ ) can be detected from any one device. Figure 9 demonstrates an 18-bit word width by using two IDT7M205/206s. Any word width can be attained by adding additional IDT7M205/206s.

## DEPTH EXPANSION (DAISY CHAIN) MODE

The IDT7M205/206 can easily be adapted to applications when the requirements are for greater than $8,192 / 16,384$ words. Figure 10 demonstrates Depth Expansion using three IDT7M205/206. Any depth can be attained by adding additional IDT7M205/206s. The IDT7M205/206 operate in the Depth Expansion configuration when the following conditions are met:

1. The first device must be designated by grounding the FIRST LOAD (FL) control input.
2. All other devices must have $\overline{F L}$ in the high state.
3. The EXPANSION OUT ( $\overline{\mathrm{XO}})$ pin of each device must be tied to the EXPANSION IN (XI) pin of the next device. (See Figure 10.)
4. External logic is needed to generate a composite FULL FLAG $(\overline{\mathrm{FF}})$ and EMPTY FLAG ( $\overline{\mathrm{EF}}$ ). This requires the logical ANDing of all $\overline{\mathrm{EF}}$ s and logical ANDing of all $\overline{\mathrm{FF}}$ ( i.e. all must be set to generate the correct composite $\overline{\mathrm{FF}}$ or $\overline{\mathrm{EF}}$ ). (See Figure 10.)

## COMPOUND EXPANSION MODE

The two expansion techniques described above can be applied together in a straightforward manner to achieve large FIFO arrays. (See Figure 11.)

## BIDIRECTIONAL MODE

Applications which require data buffering between two systems (each system capable of READ and WRITE operations) can be achieved by pairing IDT7M205/206s as shown in Figure 12. Care must be taken to assure that the appropriate flag is monitored by each system (i.e. $\overline{\mathrm{FF}}$ is monitored on the device where $\bar{W}$ is used; $\overline{\mathrm{EF}}$ is monitored on the device where $\overline{\mathrm{R}}$ is used). Both Depth Expansion and Width Expansion may be used in this mode.

## DATA FLOW-THROUGH MODES

Two types of flow-through modes are permitted with the IDT7M205/206: a read flow-through mode and write flow-through mode. For the read flow-through mode (Figure 13), the FIFO permits a reading of a single word of data immediately after writing one word of data into the completely empty FIFO.

In the write flow-through mode (Figure 14), the FIFO permits a writing of a single word of data immediately after reading one word of data from a completely full FIFO.


NOTE:
Flag detection is accomplished by monitoring the $\overline{\mathrm{FF}}$ and $\overline{\mathrm{EF}}$ signals on either (any) device used in the width expansion configuration. Do not connect any output control signals together.

Figure 9. Block Diagram of $8,192 \times 18 / 16,384 \times 18$ FIFO Memory Used In WIdth Expansion Mode

## TRUTH TABLES

TABLEI-RESET-
SINGLE DEVICE CONFIGURATION/WIDTH EXPANSION MODE

| MODE | INPUTS |  | INTERNAL STATUS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\text { RS }}$ | $\overline{\mathrm{XI}}$ | Read PoInter | Write Pointer | $\overline{\mathrm{EF}}$ | $\overline{\mathrm{FF}}$ |
| Reset | 0 | 0 | Location Zero | Location Zero | 0 | 1 |
| Read/Write | 1 | 0 | Increment $(1)$ | Increment $(1)$ | X | X |

NOTE:

1. Pointer will increment if flag is high.

TABLE II-RESET AND FIRST LOAD TRUTH TABLEDEPTH EXPANSION/COMPOUND EXPANSION MODE

| MODE | INPUTS |  |  | INTERNAL STATUS |  | OUTPUTS |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathrm{RS}}$ | $\overline{\mathrm{FL}}$ | $\overline{\mathrm{XI}}$ | Read Pointer | Write Pointer | $\overline{\mathrm{EF}}$ |  |
| Reset-First Device | 0 | 0 | $(1)$ | Location Zero | Location Zero | 0 | 1 |
| Reset all Other Devices | 0 | 1 | $(1)$ | Location Zero | Location Zero | 0 | 1 |
| Read/Write | 1 | X | $(1)$ | X | X | X | X |

NOTES:

1. $\overline{\mathrm{XI}}$ is connected to $\overline{\mathrm{XO}}$ of previous device. See Figure 10.
2. $\overline{\mathrm{RS}}=$ Reset Input $\overline{\mathrm{FL}}=$ First Load, $\overline{\mathrm{EF}}=$ Empty Flag Output, $\overline{\mathrm{FF}}=$ Full Flag Output, $\overline{\mathrm{XI}}=$ Expansion Input.


Figure 10. Block Diagram of $24,576 \times 9 / 49,152 \times 9$ FIFO Memory (Depth Expansion)


## NOTES:

1. For depth expansion block see DEPTH EXPANSION Section and Figure 10.
2. For Flag detection see WIDTH EXPANSION Section and Figure 9.

Figure 11. Compound FIFO Expansion


Figure 12. Bidirectional FIFO Mode


NOTE:

1. $t_{\text {RPE }}=t_{\text {RPW }}$

Figure 13. Read Data Flow-Through Mode


Flgure 14. Write Data Flow-Through Mode

## ORDERING INFORMATION



Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$
Military $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Compliant to MIL-STD-883, Class B

Sidebraze DIP

Speed in Nanoseconds

Standard Power
$8 \mathrm{~K} \times 9$-Bit
$16 \mathrm{~K} \times 9$-Bit LATCHED CMOS STATIC RAM SUBSYSTEMS

## FEATURES:

- High-density 1024 K -bit (128K $\times 8$-bit) CMOS static RAM modules with registered/buffered/latched addresses and I/Os
- High-speed registered access time:
- Military temperature range: 60ns (max.)
- Commercial temperature range: 50ns (max.)
- 20 MHz read cycle time
- Low power consumption (typ.)
- Active: 1.5W
- Standby: 75mW
- Low input capacitance (typ.): input 20 pF ; output 25 pF
- High output drive ( min .): lol $=48 \mathrm{~mW}$; $\mathrm{loH}^{=}=-15 \mathrm{~mA}$
- Available in 64-pin, 900 mil centre sidebraze DIP (with LCCs on both sides), achieving very high memory density
- Module select output
- Separate inputs and outputs
- Clear data and clock enables on all registers
- Address, input and outputs on separate clocks or latch enables
- Registered write enable
- Internal bypass capacitors for minimizing power supply noise
- TTL-compatible; single $5 \mathrm{~V}( \pm 10 \%)$ power supply
- Five GND pins for maximum noise immunity, five Vcc pins
- Military grade module available with semiconductor components compliant to the latest revision of MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M824 family is a set of 1024 K -bit ( $128 \mathrm{~K} \times 8$-bit) highspeed CMOS static RAM modules with registered/buffered/ latched addresses and I/Os. They are constructed on co-fired, multi-layered ceramic substrates with sidebrazed leads using 16 IDT71981 (16K x 4) static RAMs, IDT logic devices and decoupling capacitors. Devices in leadless chip carriers are mounted top and bottom for maximum density.

Extremely high speeds are achievable by the use of IDT71981s and logic devices fabricated in IDT's high-performance, highreliability CEMOS ${ }^{\text {TM }}$ technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides the fastest circuits possible. The IDT7M824 has registered access times of 50 ns (max.) over the commercial temperature range and can be operated with cycle times as fast as 20 MHz .

Designing with this device can be very flexible because of such features as module select output and clock enables on all registers, registered write enable and 8 -bit separate inputs and outputs. Because of the proprietary IDT49C801, the modules are cascadable in terms of depth with no additional external decoding. The write enable can be turned off when the module is deselected. Immunity to noise has been extended with such features as 8 -bit separate inputs and outputs; addresses, inputs, and outputs on separate clocks; internal decoupling capacitors; five ground pins and five $V_{c c}$ pins.

The semiconductor components used on all IDT military modules are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



## PRODUCT SELECTOR GUIDE

| PART NO. | I/O AND ADDRESS FEATURES |  |  |
| :--- | :---: | :---: | :---: |
|  | ADDRESS <br> BUS | INPUT <br> DATA BUS | OUTPUT <br> DATA BUS |
| IDT7M820 | $\mathrm{L} / \mathrm{B}$ | $\mathrm{L} / \mathrm{B}$ | $\mathrm{L} / \mathrm{B}$ |
| IDT7M821 | $\mathrm{L} / \mathrm{B}$ | R | R |
| IDT7M822 | $\mathrm{L} / \mathrm{B}$ | R | $\mathrm{L} / \mathrm{B}$ |
| IDT7M823 | $\mathrm{L} / \mathrm{B}$ | $\mathrm{L} / \mathrm{B}$ | R |
| IDT7M825 | R | R | R |
| IDT7M826 | R | R | $\mathrm{L} / \mathrm{B}$ |
| IDT7M827 | R | $\mathrm{L} / \mathrm{B}$ | R |
| IDT7M828 | R | $\mathrm{L} / \mathrm{B}$ | $\mathrm{L} / \mathrm{B}$ |

NOTES:

1. L/B = LATCHED/BUFFERED

R = REGISTERED
2. For module dimensions, please refer to module drawing M8 in the packaging section.

PIN NAMES

| NAME | DESCRIPTION |
| :---: | :---: |
| $A_{0}-A_{18}$ | Addresses |
| $D \mathrm{I}_{0}-\mathrm{DI}_{7}$ | Data input |
| $\mathrm{DO}_{0}-\mathrm{DO}_{7}$ | Data output |
| CLRDIN | Data input clear |
| CPDIN/LEDIN | Data input register clock/latch enable |
| ENDIN/PREDIN | Data input register clock enable/atch preset |
| $\overline{O E}, \overline{O E}, \overline{O E} 3$ | Output enable |
| CPDOUT/LEDOUT | Data output register clock/latch enable |
| ENDOUT/PREDOUT | Data output register clock enable/latch preset |
| $\mathrm{CS}_{1}, \mathrm{CS}_{2}, \& \mathrm{CS}_{3}$ | Chip select |
| WE | Write enable |
| SEL | Select output |
| LE/CP | Latch enable/clock pulse control input |
| CE/GND | Clock enable/ground |
| REG/LAT | Register/latch (low active) input control |
| $\mathrm{V}_{\text {cc }}$ | Power |
| GND | Ground |

CAPACITANCE ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| SYMBOL | PARAMETER $^{(1)}$ | CONDITIONS | TYP. | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | $\mathrm{V}_{\text {IN }}=O \mathrm{~V}$ | 20 | pF |
| $\mathrm{C}_{\text {OUT }}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=\mathrm{OV}$ | 25 | pF |

## NOTE:

1. This parameter is sampled and not $100 \%$ tested.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| SYMBOL | RATING | COMMERCIAL | MILITARY | UNIT |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\text {TERM }}$ | Terminal Voltage <br> with Respect to <br> GND | -0.5 to +7.0 | -0.5 to +7.0 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating <br> Temperature | 0 to +70 | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature <br> Under Bias | -55 to +125 | -65 to +135 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage <br> Temperature | -55 to +125 | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| OUUT | DC Output Current | 120 | 120 | mA |

NOTE:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## DC ELECTRICAL CHARACTERISTICS

Following Conditions Apply Unless Otherwise Specified:
$\mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$V_{c C}=5.0 \mathrm{~V} \pm 10 \%$
Min. $=4.50 \mathrm{~V}$
Max. $=5.50 \mathrm{~V}$ (Military)
$\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}$
$\mathrm{V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | V |
| $V_{\text {LL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{l}_{\mathrm{H}}$ | Input HIGH Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $1 / 2$ | Input LOW Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}^{\text {. }}$, $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ |  | - | - | -5 | $\mu \mathrm{A}$ |
| Isc | Short Circuit Current | $\mathrm{V}_{\mathrm{CC}}=$ Max. ${ }^{(3)}$ |  | -60 | -120 | - | $m A$ $v$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{L C}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | - | v |
|  |  | $\begin{aligned} & V_{\mathrm{CC}}=\text { Min. } \\ & V_{\mathrm{VN}}=V_{\mathrm{IH}} \text { or } V_{\mathrm{IL}} \end{aligned}$ | $\mathrm{b}_{\mathrm{H}}=-300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $\mathrm{V}_{\mathrm{cc}}$ | - |  |
|  |  |  | $\mathrm{S}_{\mathrm{OH}}=-12 \mathrm{~mA}$ MIL. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{b}_{\mathrm{H}}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\prime} \mathrm{L}$ | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{C C}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $\mathrm{V}_{\mathrm{LC}}$ | v |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{N}}=V_{\mathbb{H}} \text { or } V_{I L} \end{aligned}$ | $\mathrm{blL}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\mathrm{LC}}$ |  |
|  |  |  | $\mathrm{bLL}=32 \mathrm{~mA} \mathrm{MLL}$. | - | - | 0.4 |  |
|  |  |  | $\mathrm{bL}=48 \mathrm{~mA}$ COM'L. | - | - | 0.5 |  |
| $\mathrm{lcCl}_{1}$ | Operating Power Supply Current | $\begin{aligned} & \overline{C S}=V_{\text {II }} \\ & V_{c c}=\text { Max. Output Open } \\ & f=0 \end{aligned}$ |  | - | 300 | 600 | mA |
| $\mathrm{I}_{\mathrm{CC} 2}$ | Dynamic Operating Current | $\begin{aligned} & \overline{C S}=V_{L} \\ & V_{C C}=M_{a x .} \text { Output Open } \\ & f=f_{\text {MAX }} \end{aligned}$ |  | - | 320 | 650 | mA |
| $\mathrm{I}_{\text {SB }}$ | Standby Power Supply Current | $\begin{aligned} & \overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{H}} \\ & \mathrm{~V}_{\mathrm{CC}}=\text { Max. } \\ & \text { Output Open, } \mathrm{f}=\mathrm{f}_{\text {MAX }} \end{aligned}$ |  | - | 15 | 330 | mA |

## NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

## IDT49C801

## REGISTERED/LATCHED DECODER

The IDT49C801 is a proprietary IDT gate array that includes a 138-type 1-of-8 decoder, as well as latches and registers for all inputs and controls for WRITE ENABLE ( $\overline{W E}$ ). The latch or register mode is controlled by a single input, REG/LAT.

With the IDT49C801 in the Latch mode, the three address and the three chip select inputs are latched by a 373-type latch. When LE is high, the latch is transparent and, when LE goes low, all data
that meets the required set-up time is latched. The $\overline{W E}$ input is not latched but it is gated by the result of the three chip select inputs. With the IDT49C801 in the Register mode, the three address and chip select inputs are registered by a 377-type register. All data that meets the set-up time requirements before the rising edge of CP will be transferred to the output of the register provided Clock Enable ( $\overline{\mathrm{CE}}$ ) is asserted. In this mode, $\overline{\mathrm{WE}}$ is also registered but the output of its register is gated with CP so that when CP goes low, the output of WE is applied to the RAMs.


## IDT49C802

## UNIVERSAL PULL-UP/DOWN RESISTORS

The IDT49C802 is a proprietary gate array that has 18 selectable pull-up or pull-down resistors, only eight of which are used on
these parts. The purpose of the pull-down resistor, as used in these parts, is to prevent the RAM DO pins from floating when the RAM array is deselected. When the RAM array is selected, the pull-down resistor is inhibited. The value of the resistors is approximately 15K,



## FEATURES:

- Latched and buffered address lines
- Latched and buffered input data lines
- Latched and buffered output data lines
- Separate I/O
- High-speed access time:
- Military temperature range: 55ns (max.)
- Commercial temperature range: 45ns (max.)
- 20 MHz read/write cycle time


## DESCRIPTION:

The IDT7M820 is a $128 \mathrm{~K} \times 8$ RAM with latched address, latched DATA ${ }_{\text {IN }}$ and latched DATAour lines. Each of the three buses has its own Latch Enable (LE), allowing the latch to be used as a buffer by connecting the appropriate LE to Vcc .

Address, Write Enable and the three chip select lines are controlled by LE. When LE is high, the address latches and decoder are transparent, or in the buffer mode. All address, Chip Select $(\overline{\mathrm{CS}})$ and Write Enable ( $\overline{\mathrm{WE}}$ ) data that meets the specified set-up time will be latched when LE goes low.

DATAIn is controlled by its own enable, LEDIN. With this line in the high state, the latch is in the transparent or buffer mode. All DATA ${ }_{\text {IN }}$ that meets the specified set-up time will be latched when LEDIN goes low. PREDIN and CLRDIN are asynchronous controls that can be used to preset or clear the DATA In latch. The preset function overrides the clear so that, with both asserted, the latch will be preset.

DATAout is controlled by its own enable, LEDOUT. With this line in the high state, the latch is in the transparent or buffer mode. DATAout of the RAM array that meets the set-up time requirements will be latched when LEDOUT goes low. PREDOUT and CLRDOUT are asynchronous controls that can be used to preset or clear the DATA out latch. The preset function overrides the clear so that, with both asserted, the latch will be preset. There are three active low output enables for DATAour. Unless all three of these lines are asserted, the output will be in the high impedance state.

The SEL signal is an output that can be used to monitor the state of the internal RAM array output bus.


FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## AC TEST CONDITIONS

Input Pulse Levels Input Rise/Fall Times Input Timing Reference Levels Output Reference Levels Output Load

GND to 3.0V
10ns
1.5 V 1.5 V

See Figures 1 and 2


Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OHZ}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT7M820S45 } \\ & \text { (COM'L. ONLY) } \\ & \text { MIN. } \\ & \hline \end{aligned}$ |  | IDT7M820S55 |  | IDT7M820S70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {A }}$ | Address, CS Access Time | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {ADS }}$ | Address, CS to LE Set-up Time | 2 | - | 2 | - | 2 | - | ns, |
| $t_{\text {ADH }}$ | Address, CS from LE Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {LEDO }}{ }^{(2)}$ | DATA ${ }_{\text {our }}$ Latch Enable from Address, CS | - | 36 | - | 40 | - | 55 | ns |
| $\mathrm{t}_{\mathrm{OE}}$ | OE to Data Valid | - | 8 | - | 9 | - | 15 | ns |
| $\mathrm{t}_{\mathrm{OHz}}{ }^{(3)}$ | $\overline{O E}$ to High Z | - | 7 | - | 9 | - | 15 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{AW}}$ | Address, CS to End of Write | 31 | - | 41 | - | 55 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 27 | - | 37 | - | 50 | - | ns |
| $t_{\text {ADS }}$ | Address, CS to LE Set-up Time | 2 | - | 2 | - | 2 | - | ns |
| $\mathrm{t}_{\text {ADH }}$ | Address, CS from LE Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {DW }}$ | Data Valid to End of Write | 26 | - | 36 | - | 50 | - | ns |

## NOTES:

1. WE Must be high for read cycles.
2. Latch Enable signal arriving after this maximum will delay overall access time ( $t_{A A}$ )
3. Transition is measured -200 mV from steady state voltage with specified loading in Figure 2.
timing waveform of read cycle


TIMING WAVEFORM OF WRITE CYCLE

 REGISTERED DATA LINES

## FEATURES:

- Latched/buffered address lines
- Registered input data lines
- Registered output data lines
- Separate I/O
- High-speed access time:
- Military temperature range: 55ns (max.)
- Commercial temperature range: 45ns (max.)
- 20 MHz read/write cycle time


## DESCRIPTION:

The IDT7M821 is a $128 \mathrm{~K} \times 8$ RAM with latched address, registered DATA ${ }_{I N}$ and registered DATAout lines. The address latch can be used as a buffer by connecting its Latch Enable LE to Vcc.

Address, Write Enable ( $\overline{\mathrm{WE}}$ ) and the three Chip Select ( $\overline{\mathrm{CS}}$ ) lines are controlled by LE. When LE is high, the address latches and decoder are transparent or in the buffer mode. All address, $\overline{\mathrm{CS}}$ and $\overline{W E}$ data that meets the specified set-up time will be latched when LE goes low.

DATA ${ }_{\text {IN }}$ is controlled by its own clock, CPDIN. When ENDIN (clock enable) is asserted, all DATA ${ }_{\text {IN }}$ data that meets the specified set-up time will be registered on the rising edge of CPDIN. CLRDIN is an asynchronous control that can be used to clear the DATA ${ }_{\text {in }}$ register.

DATAout is controlled by its own enable, CPDOUT. When ENDOUT (clock enable) is asserted, all data out of the RAM array that meets the set-up time requirements will be registered on the rising edge of CPDOUT. CLRDOUT is an asynchronous control that can be used to clear the DATAour register. There are three active low output enables for DATA our. Unless all three of these lines are asserted, the output will be in the high impedance state.

The $\overline{\text { SEL }}$ signal is an output that can beused to monitor the state of the internal RAM array output bus.

## PIN CONFIGURATION



FUNCTIONAL BLOCK DIAGRAM


## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OHz}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7M821S45 (COM'L. ONLY) MIN. MAX. |  | IDT7M821S55 |  | IDT7M821S70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE ${ }^{(1)}$ |  |  |  |  |  |  |  |  |
| $t_{A A}$ | Address, CS Access Time | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {ADS }}$ | Address, CS to LE Set-up Time | 2 | - | 2 | S | 2 | - | ns |
| $t_{\text {ADH }}$ | Address, CS from LE Hold Time | 2 | - | 2 | F | 3 | - | ns |
| ${ }^{\text {c }}$ CPO | DATAout Clock from Address, CS | 36 | - | 45 | - | 57 | - | ns |
| ${ }^{\text {t }}$ EDS | DATA ${ }_{\text {our }}$ Clock Enable to Clock Set-up Time | 3 | - | 3 | - | 3 | - | ns |
| ${ }_{\text {E EDH }}$ | DATA ${ }_{\text {Out }}$ Clock Enable from Clock Hold Time | 0 | - | 0 | - | 2 | - | ns |
| $\mathrm{t}_{\text {OE }}$ | OE to Data Valid | - | 8 | - | 9 | - | 15 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}{ }^{(2)}$ | $\overline{\mathrm{O}}$ to High Z | - | 7 | - | 9 | - | 15 | ns |
| $\mathrm{t}_{\mathrm{CPD}}$ | DATA out Clock to Data Valid | - | 8 | - | 10 | - | 13 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {AW }}$ | Address, CS to End of Write | 31 | \% - | 45 | - | 55 | - | ns |
| $\mathrm{t}_{\text {wp }}$ | Write Pulse Width | 27 | - | 35 | - | 45 | - | ns |
| $t_{\text {ADS }}$ | Address, CS to LE Set-up Time | 2 | - | 2 | - | 2 | - | ns |
| $t_{\text {ADH }}$ | Address, CS from LE Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {EDS }}$ | DATA $_{\text {IN }}$ Clock Enable to Clock Set-up Time | 3 | - | 3 | - | 3 | - | ns |
| $\mathrm{t}_{\mathrm{EDH}}$ | DATA $_{\text {IN }}$ Clock Enable from Clock Hold Time | 0 | - | 0 | - | 2 | - | ns |
| $t_{\text {DS }}$ | DATA $_{\text {IN }}$ to DATA ${ }_{\text {IN }}$ Clock Set-up Time | 3 | - | 5 | - | 5 | - | ns |
| $t_{\text {DH }}$ | DATA $_{\text {IN }}$ from DATA ${ }_{\text {IN }}$ Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {cow }}$ | DATA $_{\text {IN }}$ Clock to End of Write Cycle | 27 | - | 31 | - | 40 | - | ns |

## NOTES:

1. WE Must be high for read cycles.
2. Transition is measured -200 mV from steady state voltage with specified loading in Figure 2.

## TIMING WAVEFORM OF READ CYCLE



TIMING WAVEFORM OF WRITE CYCLE


128K x 8 SRAM WITH LATCHED/

## FEATURES:

- Latched and buffered address lines
- Registered input data lines
- Latched and buffered output data lines
- Separate I/O
- High-speed access time:
- Military temperature range: 55ns (max.)
- Commercial temperature range: 45ns (max.)
- 20MHz read/write cycle time


## DESCRIPTION:

The IDT7M822 is a $128 \mathrm{~K} \times 8$ RAM with latched address, registered DATA ${ }_{\text {IN }}$ and latched DATAout lines. The address and DATAIN latches have independent latch enables (LE) allowing the latch to be used as a buffer by connecting its Latch Enable LE to Vcc.

Address, Write Enable ( $\overline{W E}$ ) and the three Chip Select ( $\overline{\mathrm{CS}}$ ) lines are controlled by LE. When LE is high, the address latches and decoder are transparent or in the buffer mode. All address,
$\overline{\mathrm{CS}}$ and $\overline{\mathrm{WE}}$ data that meets the specified set-up time will be latched when LE goes low.

DATAIN is controlled by its own clock, CPDIN. When ENDIN (clock enable) is asserted, all DATA ${ }_{\text {IN }}$ data that meets the specified set-up time requirements will be registered on the rising edge of CPDIN. CLRDIN is an asynchronous control that can be used to clear the DATA IN register.

DATAour is controlled by its own enable, LEDOUT. With this line in the high state, the latch is in the transparent or buffer mode. Data out of the RAM array that meets the set-up time requirements will be latched when LEDOUT goes low. PREDOUT and CLRDOUT are asynchronous controls that can be used to preset or clear the DATA out latch. The preset function overrides the clear so that, with both asserted, the latch will be preset. There are three active low output enables for DATA out. Unless all three of these lines are asserted, the output will be in the high impedance state.

The $\overline{\text { SEL }}$ signal is an output that can be used to monitor the state of the internal RAM array output bus.

## PIN CONFIGURATION



FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## AC TEST CONDITIONS

Input Pulse Levels Input Rise/Fall Times Input Timing Reference Levels Output Reference Levels Output Load

| GND to 3.0 V |
| :---: |
| 10 ns |
| 1.5 V |
| 1.5 V |
| See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OHZ}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | $\begin{gathered} \text { IDT7M822S45 } \\ \text { (COM'L. ONLY) } \\ \text { MIN. } \quad \text { MAX. } \end{gathered}$ |  | IDT7M822S55 |  | IDT7M822S70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE ${ }^{(1)}$ |  |  |  |  |  |  |  |  |
| $t_{A A}$ | Address, CS Access Time | - | 45 | - | 55 | - | 70 | ns |
| $\mathrm{t}_{\text {ADS }}$ | Address, CS to LE Set-up Time | 2 | - | 2 | - | 2 | - | ns |
| $\mathrm{t}_{\text {ADH }}$ | Address, $\overline{\text { CS }}$ from LE Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {LEDO }}{ }^{(2)}$ | DATA $_{\text {out }}$ Latch from Address, $\overline{\mathrm{CS}}$ | - | 36 | - | 40 | - | 55 | ns |
| $\mathrm{t}_{\mathrm{OE}}$ | $\overline{O E}$ to Data Valid | - | 8 | - | 9 | - | 15 | ns |
| $\mathrm{t}_{\mathrm{OHz}}{ }^{(3)}$ | $\overline{O E}$ to High Z | - | 7 | - | 9 | - | 15 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{AW}}$ | Address, $\overline{\mathrm{CS}}$ to End of Write | 31 | - | 45 | - | 55 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 27 | - | 35 | - | 45 | - | ns |
| $\mathrm{t}_{\text {ADS }}$ | Address, CS to LE Set-up Time | 2 | - | 2 | - | 2 | - | ns |
| $\mathrm{t}_{\mathrm{ADH}}$ | Address, $\overline{\text { CS }}$ from LE Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {EDS }}$ | DATA $_{\text {IN }}$ Clock Enable to Clock Set-up Time | 3 | - | 3 | - | 3 | - | ns |
| $\mathrm{t}_{\mathrm{EDH}}$ | DATA $_{\text {IN }}$ Clock Enable from Clock Hold Time | 0 | - | 0 | - | 2 | - | ns |
| $t_{\text {DS }}$ | DATA $_{\text {IN }}$ to DATA ${ }_{\text {IN }}$ Clock Set-up Time | 3 | - | 3 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | DATA $_{\text {IN }}$ from DATA ${ }_{\text {IN }}$ Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\mathrm{CDW}}$ | DATA $_{\text {IN }}$ Clock to End of Write Cycle | 27 | - | 31 | - | 40 | - | ns |

## NOTES:

1. WE Must be high for read cycles.
2. Latch Enable signal arriving after this maximum will delay overall access time ( $\mathrm{t}_{\mathrm{AA}}$ ).
3. Transition is measured -200 mV from steady state voltage with specified loading in Figure 2.

## TIMING WAVEFORM OF READ CYCLE



TIMING WAVEFORM OF WRITE CYCLE

ADDR, CS


$128 \mathrm{~K} \times 8$ SRAM WITH LATCHED/
BUFFERED ADDRESS LINES,
LATCHEDDBUFFERED DATA ININES
AND REGISTERED DATAOUTLINES

## FEATURES:

- Latched and buffered address lines
- Latched and buffered input data lines
- Registered output data lines
- Separate I/O
- High-speed access time:
- Military temperature range: 55ns (max.)
- Commercial temperature range: 45ns (max.)
- 20 MHz read/write cycle time


## DESCRIPTION:

The IDT7M823 is a $128 \mathrm{~K} \times 8$ RAM with latched address, latched DATA ${ }_{\text {IN }}$ and registered DATA our lines. The address and DATA out latches have independent latch enables, allowing the latch to be used as a buffer by connecting its Latch Enable (LE) to Vcc.
Address, Write Enable ( $\overline{W E}$ ) and the three Chip Select ( $\overline{C S}$ ) lines are controlled by LE. When LE is high, the address latches and decoder are transparent, or in the buffer mode. All address, $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WE}}$ data that meets the specified set-up time will be latched when LE goes low.

DATA $_{\text {IN }}$ is controlled by its own enable, LEDIN. With this line in the high state, the latch is in the transparent or buffer mode. All DATA IN data that meets the specified set-up time will be latched when LEDIN goes low. PREDIN and CLRDIN are asynchronous controls that can be used to preset or clear the DATA ${ }_{\text {IN }}$ latch. The preset function overrides the clear so that, with both asserted, the latch will be preset.

DATAout is controlled by its own clock, CPDOUT. When ENDOUT (clock enable) is asserted, all data out of the RAM array that meets the set-up time requirements will be registered on the rising edge of CPDOUT. CLRDOUT is an asynchronous control that can be used to clear the DATAout register. There are three active low output enables for DATA our. Unless all three of these lines are asserted, the output will be in the high impedance state.

The SEL signal is an output that can be used to monitor the state of the internal RAM array output bus.

## PIN CONFIGURATION



FUNCTIONAL BLOCK DIAGRAM


## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $t_{\mathrm{OHZ}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7M823S45 (COM'L. ONLY) MIN. MAX. |  | IDT7M823S55 |  | IDT7M823S70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE ${ }^{(1)}$ |  |  |  |  |  |  |  |  |
| $t_{\text {A }}$ | Address, CS Access Time | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {ADS }}$ | Address, CS to LE Set-up Time | 2 | - | 2 | - | 2 | - | ns |
| $t_{\text {ADH }}$ | Address, $\overline{\text { CS }}$ from LE Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {cPO }}$ | DATA out Clock from Address, CS | 36 | - | 45 | - | 57 | - | ns |
| $t_{\text {EDS }}$ | DATA $_{\text {Out }}$ Clock Enable to Clock Set-up Time | 3 | - | 3 | - | 3 | - | ns |
| $\mathrm{t}_{\mathrm{EDH}}$ | DATA our Clock Enable from Clock Hold Time | 0 | - | 0 | - | 2 | - | ns |
| ${ }^{\text {toE }}$ | OE to Data Valid | - | 8 | - | 9 | - | 15 | ns |
| $\mathrm{t}_{\mathrm{HzZ}}{ }^{(2)}$ | OE to High Z | - | 7 | - | 9 | - | 15 | ns |
| $\mathrm{t}_{\text {cPD }}$ | DATA our Clock to Data Valid | - | 8 | - | 10 | - | 13 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {AW }}$ | Address, CS to End of Write | 31 | - | 41 | - | 55 | - | ns |
| $t_{\text {wp }}$ | Write Pulse Width | 27 | - | 37 | - | 50 | - | ns |
| $t_{\text {ADS }}$ | Address, CS to LE Set-up Time | 2 | - | 2 | - | 2 | - | ns |
| $t_{\text {ADH }}$ | Address, CS from LE Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\mathrm{DW}}$ | Data Valid to End of Write | 26 | - | 36 | - | 50. | - | ns |

## NOTES:

1. WE Must be high for read cycles.
2. Transition is measured -200 mV from steady state voltage with specified loading in Figure 2.

## TIMING WAVEFORM OF READ CYCLE

ADDR, CS, WE

LE


TIMING WAVEFORM OF WRITE CYCLE

ADDR, CS

LE

WE

LEDIN

DATA $_{\text {IN }}$


## FEATURES:

- Registered address lines
- Registered input data lines
- Registered output data lines
- Separate I/O
- High-speed access time:
- Military temperature range: 60ns (max.)
- Commercial temperature range: 50ns (max.)
- 20 MHz read/write cycle time


## DESCRIPTION:

The IDT7M825 is a $128 \mathrm{~K} \times 8$ RAM with registered address, registered DATA ${ }_{\text {In }}$ and registered DATAour lines. Each of the three buses has its own independent clock.

Address, Write Enable ( $\overline{\mathrm{WE}}$ ) and the three Chip Select ( $\overline{\mathrm{CS}}$ ) lines are controlled by CP. When CE (clock enable) is asserted, all address, $\overline{\mathrm{CS}}$ and WE data that meets the specified set-up time will be registered on the rising edge of CP.

DATA ${ }_{\text {IN }}$ is controlled by its own clock, CPDIN. When ENDIN (clock enable) is asserted, all DATAin data that meets the specified set-up time will be registered on the rising edge of CPDIN. CLRDIN is an asynchronous control that can be used to clear the DATA $_{\text {IN }}$ register.

DATAout is controlled by its own clock, CPDOUT. When ENDOUT (clock enable) is asserted, all data out of the RAM array that meets the set-up time requirements will be registered on the rising edge of CPDOUT. CLRDOUT is an asynchronous control that can be used to clear the DATA out register. There are three active low output enables for DATA out. Unless all three of these lines are asserted, the output will be in the high impedance state.

The $\overline{S E L}$ signal is an output that can be used to monitor the state of the internal RAM array output bus.

PIN CONFIGURATION


FUNCTIONAL BLOCK DIAGRAM


## AC TEST CONDITIONS

Input Pulse Levels<br>Input Rise/Fall Times<br>Input Timing Reference Levels Output Reference Levels Output Load

| GND to 3.0 V |
| :---: |
| 10 ns |
| 1.5 V |
| 1.5 V |
| See Figures 1 and 2 |



Flgure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OHZ}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $N_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | $\begin{aligned} & \text { IDT7M825S50 } \\ & \text { (COM'L. ONLY) } \\ & \text { MIN. MAX. } \end{aligned}$ |  | IDT7M825S60 <br> MIN. MAX. |  | IDT7M825S70 <br> MIN. MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE ${ }^{(1)}$ |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {ACC }}$ | Min. Clock to Clock Time | 40 | - | 50 | - | 60 | - | ns |
| $\mathrm{t}_{\mathrm{ACP}}{ }^{(2)}$ | Address, $\overline{\text { CS Clock to Data Valid }}$ | - | 48 | - | 58 | - | 67 | ns |
| $\mathrm{t}_{\text {ADS }}$ | Address, CS to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {ADH }}$ | Address, $\overline{C S}$ from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }^{\text {t }}$ CES | Address Clock Enable to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }^{\text {teEH }}$ | Address Clock Enable from Address Clock Hold Time | 2 | - | 2 | - | 5 | - | ns |
| $\mathrm{t}_{\text {EDS }}$ | DATA $_{\text {out }}$ Clock Enable to DATA ${ }_{\text {Out }}$ Clock Set-up Time | 3 | - | 3 | - | 5 | - | ns |
| $t_{\text {EDH }}$ | DATA $_{\text {out }}$ Clock Enable from DATA out $^{\text {Clock Hold Time }}$ | 0 | - | 0 | - | 3 | - | ns |
| $\mathrm{t}_{\text {OE }}$ | Output Enable to Output Data Valid | - | 8 | - | 9 | - | 20 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}{ }^{(3)}$ | Output Enable to Output in High Z | - | 7 | - | 8 | - | 18 | ns |
| $\mathrm{t}_{\text {CPD }}$ | DATA out Clock CPDOUT to Data Valid | - | 8 | - | 9 | - | 15 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| ${ }^{\text {A }}$ A | Write Cycle Time | 35 | - | 45 | - | 60 | - | ns |
| $t_{\text {CWPL }}$ | Address Clock Low Pulse Width | 20 | - | 30 | - | 35 | - | ns |
| ${ }^{\text {chewp }}$ | Address Clock High Pulse Width | 7 | - | 10 | - | 10 | - | ns |
| $\mathrm{t}_{\text {ADS }}, \mathrm{t}_{\text {WES }}$ | Address, CS, WE to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {ADH }}, \mathrm{t}_{\text {WEH }}$ | Address, CS, WE from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {ces }}$ | Address Clock Enable to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {CEH }}$ | Address Clock Enable from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {EDS }}$ | DATA $_{\text {IN }}$ Clock Enable to DATA ${ }_{\text {IN }}$ Clock Set-up Time | 3 | - | 3 | - | 5 | - | ns |
| $t_{\text {EDH }}$ | DATA $_{\text {IN }}$ Clock Enable from DATA ${ }_{\text {IN }}$ Clock Hold Time | 0 | - | 0 | - | 3 | - | ns |
| $\mathrm{t}_{\text {DS }}$ | $\mathrm{DATA}_{\text {IN }}$ to DATA ${ }_{\text {IN }}$ Clock Set-up Time | 3 | - | 3 | - | 5 | - | ns |
| $t_{\text {DH }}$ | DATA $_{\text {IN }}$ from DATA ${ }_{\text {IN }}$ Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {cow }}$ | DATA $_{\text {IN }}$ Clock to End of Write Cycle | 27 | - | 35 | - | 50 | - | ns |

## NOTES:

1. WE Must be high for read cycles.
2. Assumes min $t_{R C C}$ is observed.
3. Transition is measured -200 mV from steady state voltage with specified loading in Figure 2.

TIMING WAVEFORM OF READ CYCLE

ADDR, CS, WE

CP
$\overline{C E}$

CPDOUT

ENDOUT

סE

DATAout


TIMING WAVEFORM OF WRITE CYCLE

ADDR, CS

CP

CE

WE


> 128K x 8 SRAM WITH REGISTERED ADDRESS LINES, REGISTERED DATA IN LINES AND LATCHED/BUFFERED DATAOUT LINES

## FEATURES:

- Registered address lines
- Registered input data lines
- Latched and buffered output data lines
- Separate I/O
- High-speed access time:
- Military temperature range: 55ns (max.)
- Commercial temperature range: 45 ns (max.)
- 20 MHz read/write cycle time


## DESCRIPTION:

The IDT7M826 is a $128 \mathrm{~K} \times 8$ RAM with registered address, registered DATA ${ }_{I N}$ and latched DATA out lines. The DATA out latch can be used as a buffer by connecting its Latch Enable (LE) to Vcc.

Address, Write Enable ( $\overline{\mathrm{WE}}$ ) and the three Chip Select ( $\overline{\mathrm{CS}}$ ) lines are controlled by CP. When $\overline{\mathrm{CE}}$ (clock enable) is asserted, all address, $\overline{\mathrm{CS}}$ and WE data that meets the specified set-up time will be registered on the rising edge of CP.

DATA $_{\text {In }}$ is controlled by its own clock, CPDIN. When ENDIN (clock enable) is asserted, all DATA AN data that meets the specified set-up time will be registered on the rising edge of CPDIN. CLRDIN is an asynchronous control that can be used to clear the DATA $_{\text {IN }}$ register.

DATAout is controlled by its own enable, LEDOUT. With this line in the high state, the latch is in the transparent or buffer mode. Data out of the RAM array that meets the set-up time requirements will be latched when LEDOUT goes low. PREDOUTand CLRDOUT are asynchronous controls that can be used to clear the DATAour latch. The preset function overrides the clear so that, with both asserted, the latch will be preset. Unless all three of these lines are asserted, the output will be in the high impedance state.

The $\overline{\text { SEL }}$ signal is an output that can be used to monitor the state of the internal RAM array output bus.

PIN CONFIGURATION


FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## AC TEST CONDITIONS

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise/Fall Times | 10 ns |
| Input Timing Reference Levels | 1.5 V |
| Output Reference Levels | 1.5 V |
| Output Load | See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OHZ}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7M826S45 (COM'L. ONLY) MIN. MAX. |  | IDT7M826S55 |  | IDT7M826S70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. |  |
| READ CYCLE ${ }^{(1)}$ |  |  |  |  |  |  |  |  |
| $t_{\text {ACP }}$ | Address, CS Clock to Data Valid | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {ADS }}$ | Address, CS to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {ADH }}$ | Address, CS from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }^{\text {t Ces }}$ | Address Clock Enable to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }^{\text {t }}$ CEH | Address Clock Enable from Address Clock Hold Time | 2 | - | 2 | - | 5 | - | ns |
| $t_{\text {LEDO }}$ | DATA out $^{\text {LE from Address Clock }}$ | - | 39 | - | 46 | - | 55 | ns |
| $t_{\text {OE }}$ | OE to Data Valid | - | 8 | - | 9 | - | 15 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}{ }^{(2)}$ | $\overline{O E}$ to High Z | - | 7 | - | 9 | - | 13 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $t_{\text {AW }}$ | Write Cycle Time | 35 | - | 45 | - | 60 | - | ns |
| $t_{\text {CWPL }}$ | Address Clock Low Pulse Width | 20 | - | 30 | - | 35 | - | ns |
| $t_{\text {cWPH }}$ | Address Clock High Pulse Width | 7 | - | 10 | - | 10 | - | ns |
| $t_{\text {ADS }}, t_{\text {WEH }}$ | Address, CS, WE to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {ADH }}, \mathrm{t}_{\text {WEH }}$ | Address, CS, WE from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {CES }}$ | Address Clock Enable to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }^{\text {t }}$ CEH | Address Clock Enable from Address Clook Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $t_{\text {EDS }}$ | DATA $_{\text {IN }}$ Clock Enable to DATA ${ }_{\text {IN }}$ Clock Set-up Time | 3 | - | 3 | - | 5 | - | ns |
| $\mathrm{t}_{\text {EDH }}$ | DATA $_{\text {IN }}$ Clock Enable from DATA ${ }_{\text {IN }}$ Clock Hold Time | 0 | - | 0 | - | 3 | - | ns |
| $t_{\text {ds }}$ | DATA $_{\text {IN }}$ to DATA ${ }_{\text {IN }}$ Clock Set-up Time | 3 | - | 3 | - | 5 | - | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | DATA $_{\text {IN }}$ from DATA ${ }_{\text {IN }}$ Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $t_{\text {cow }}$ | DATA $_{\text {IN }}$ Clock to End of Write Cycle | 27 | - | 35 | - | 50 | - | ns |

## NOTES:

1. WE Must be high for read cycles.
2. Transition is measured -200 mV from steady state voltage with specified loading in Figure 2.

TIMING WAVEFORM OF READ CYCLE .

ADDR, CS, WE


TIMING WAVEFORM OF WRITE CYCLE



128K x 8 SRAM WITH REGISTERED
ADDRESS LINES, LATCHED
/BUFFERED DATAIN LINES AND
REGISTERED DATA OUT LINES

## FEATURES:

- Registered address lines
- Latched and Buffered input data lines
- Registered output data lines
- Separate I/O
- High-speed access time:
- Military temperature range: 60ns (max.)
- Commercial temperature range: 50 ns (max.)
- 20MHz read/write cycle time


## DESCRIPTION:

The IDT7M827 is a $128 \mathrm{~K} \times 8$ RAM with registered address, latched DATA $\mathbb{I N}$ and registered DATA oun lines. The DATA ${ }_{\mathbb{N}}$ latch can be used as a BUFFER by connecting its Latch Enable (LE) to Vcc.

Address, Write Enable ( $\overline{\mathrm{WE}}$ ) and the three Chip Select ( $\overline{\mathrm{CS}}$ ) lines are controlled by CP. When $\overline{C E}$ (clock enable) is asserted, all
address, $\overline{\mathrm{CS}}$ and $\overline{\mathrm{WE}}$ data that meets the specified set-up time will be registered on the rising edge of CP.

DATA ${ }_{\text {IN }}$ is controlled by its own enable, LEDIN. With this line in the high state, the latch is in the transparent or buffer mode. All DATA ${ }_{\text {IN }}$ data that meets the specified set-up time will be latched when LEDIN goes low. PREDIN and CLRDIN are asynchronous controls that can be used to preset or clear the DATA ${ }_{\text {IN }}$ latch. The preset function overrides the clear so that, with both asserted, the latch will be preset.

DATAour is controlled by its own clock, CPDOUT. When ENDOUT (clock enable) is asserted, all data out of the RAM array that meets the set-up time requirements will be registered on the rising edge of CPDOUT. CLRDOUT is an asynchronous control that can be used to clear the DATAout register. There are three active low output enables for DATA our. Unless all three of these lines are asserted, the output will be in the high impedance state.

The SEL signal is an output that can be used to monitor the state of the internal RAM array output bus.


CEMOS is a trademark of Integrated Device Technology, Inc.

## AC TEST CONDITIONS

Input Pulse Levels Input Rise/Fall Times Input Timing Reference Levels Output Reference Levels Output Load

| GND to 3.0 V |
| :---: | :---: |
| 10 ns |
| 1.5 V |
| 1.5 V |
| See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OHZ}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\mathrm{N}_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | IDT7M827S50 (COM'L. ONLY) MIN. MAX. |  | IDT7M827S60 |  | IDT7M827S70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE ${ }^{(1)}$ |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RCC}}$ | Min. Clock to Clock Time | 40 | - | 50 | - | 60 | - | ns |
| $t_{\text {ACP }}{ }^{(2)}$ | Address, CS Clock to Data Valid | - | 48 | - | 58 | - | 67 | ns |
| $t_{\text {ADS }}$ | Address, CS to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {ADH }}$ | Address, CS from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }^{\text {t }}$ CES | Address Clock Enable to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }^{\text {t }}$ CEH | Address Clock Enable from Address Clock Hold Time | 2 | - | 2 | - | 5 | - | ns |
| $\mathrm{t}_{\text {EDS }}$ | DATA $_{\text {our }}$ Clock Enable to DATA ${ }_{\text {out }}$ Clock Set-up Time | 3 | - | 3 | - | 5 | - | ns |
| $\mathrm{t}_{\text {EDH }}$ | DATA $_{\text {out }}$ Clock Enable from DATA out $^{\text {Clock Hold Time }}$ | 0 | - | 0 | - | 3 | - | ns |
| $t_{\text {OE }}$ | Output Enable to Output Data Valid | - | 8 | - | 9 | - | 20 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}{ }^{(3)}$ | Output Enable to Output in High Z | - | 7 | - | 8 | - | 18 | ns |
| ${ }_{\text {t }}^{\text {CPD }}$ | DATA ${ }_{\text {out }}$ Clock CPDOUT to Data Valid | - | 8 | - | 9 | - | 15 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| ${ }^{\text {taw }}$ | Write Cycle Time | 35 | - | 45 | - | 60 | - | ns |
| ${ }^{t_{\text {cWPL }}}$ | Address Clock Low Puise Width | 20 | - | 27 | - | 35 | - | ns |
| ${ }^{\text {c }}$ CWPH | Address Clock High Pulse Width | 7 | - | 10 | - | 10 | - | ns |
| $t_{\text {ADS }}, t_{\text {WES }}$ | Address, CS, WE to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {ADH }}, \mathrm{t}_{\text {WEH }}$ | Address, CS, WE from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {ces }}$ | Address Clock Enable to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {CEH }}$ | Address Clock Enable from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $t_{\text {DW }}$ | Data Valid to End of Write | 26 | - | 32 | - | 45 | - | ns |

## NOTES:

1. WE Must be high for read cycles.
2. Assumes $\min \mathrm{t}_{\mathrm{RCC}}$ is observed.
3. Transition is measured -200 mV from steady state voltage with specified loading in Figure 2.

## TIMING WAVEFORM OF READ CYCLE



TIMING WAVEFORM OF WRITE CYCLE

ADDR, CS
 BUFFERED DATA LINES
Integrated Device Technology.Inc.

## FEATURES:

- Registered address lines
- Latched and buffered input data lines
- Latched and buffered output data lines
- Separate I/O
- High-speed access time:
- Military temperature range: 55ns (max.)
- Commercial temperature range: 45ns (max.)
- 20 MHz read/write cycle time


## DESCRIPTION:

The IDT7M828 is a $128 \mathrm{~K} \times 8$ RAM with registered address, latched DATA ${ }_{\text {IN }}$ and latched DATAout lines. The two data buses have independent latch enables and this allows the latch to be used as a buffer by connecting the appropriate Latch Enable (LE) to Vcc.

Address, Write Enable ( $\overline{\mathrm{WE}}$ ) and the three Chip Select ( $\overline{\mathrm{CS}}$ ) lines are controlled by CP. When CE (clock enable) is asserted, all address, $\overline{C S}$ and $\overline{W E}$ data that meets the specified set-up time will be registered on the rising edge of CP.

DATAIN is controlled by its own enable, LEDIN. With this line in the high state, the latch is in the transparent or buffer mode. All DATA ${ }_{\text {In }}$ data that meets the specified set-up time will be latched when LEDIN goes low. PREDIN and CLRDIN are asynchronous controls that can be used to preset or clear the DATA in latch. The preset function overrides the clear so that, with both asserted, the latch will be preset.

DATAour is controlled by its own enable, LEDOUT. With this line in the high state, the latch is in the transparent, or buffer mode. Data out of the RAM array that meets the set-up time requirements will be latched when LEDOUT goes low. PREDOUT and CLRDOUT are asynchronous controls that can be used to clear the DATA out latch. The preset function overrides the clear so that, with both asserted, the latch will be preset. There are three active low output enables for DATAour. Unless all three of these lines are asserted, the output will be in the high impedance state.

## PIN CONFIGURATION



FUNCTIONAL BLOCK DIAGRAM


CEMOS is a trademark of Integrated Device Technology, Inc.

## AC TEST CONDITIONS

Input Pulse Levels
Input Rise/Fall Times
Input Timing Reference Levels
Output Reference Levels
Output Load

| GND to 3.0 V |
| :---: |
| 10 ns |
| 1.5 V |
| 1.5 V |
| See Figures 1 and 2 |



Figure 1. Output Load


Figure 2. Output Load (for $\mathrm{t}_{\mathrm{OHz}}$ )

* Including scope and jig.

AC ELECTRICAL CHARACTERISTICS $\left(V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $+70^{\circ} \mathrm{C}$ and $-55^{\circ} \mathrm{C}$ to $\left.+125^{\circ} \mathrm{C}\right)$

| SYMBOL | PARAMETER | IDT7M828S45 (COM'L. ONLY) MIN. MAX. |  | IDT7M828S55 |  | IDT7M828S70 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| READ CYCLE ${ }^{(1)}$ |  |  |  |  |  |  |  |  |
| $t_{\text {ACP }}$ | Address, CS Clock to Data Valid | - | 45 | - | 55 | - | 70 | ns |
| $t_{\text {ADS }}$ | Address, CS to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| $\mathrm{t}_{\text {ADH }}$ | Address, CS from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }_{\text {t }}$ ces | Address Clock Enable to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }^{\text {t }}$ CEH | Address Clock Enable from Address Clock Hold Time | 2 | - | 2 | - | 5 | - | ns |
| $\mathrm{t}_{\text {LEDO }}$ | DATA Out $^{\text {LE from Address Clock }}$ | - | 39 | - | 46 | - | 55 | ns |
| $\mathrm{t}_{\text {OE }}$ | OE to Data Valid | - | 8 | - | 9 | - | 15 | ns |
| $\mathrm{t}_{\mathrm{OHZ}}{ }^{(2)}$ | $\overline{O E}$ to High Z | - | 7 | - | 9 | - | 13 | ns |
| WRITE CYCLE |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{AW}}$ | Write Cycle Time | 35 | - | 45 | - | 60 | - | ns |
| $t_{\text {CWPL }}$ | Address Clock Low Pulse Width | 20 | - | 27 | - | 35 | - | ns |
| $t_{\text {cWPH }}$ | Address Clock High Pulse Width | 7 | - | 10 | - | 10 | - | ns |
| $t_{\text {ADS }}{ }^{\text {d }}$ teS | Address, CS, WE to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| $t_{\text {ADH }}, t_{\text {WEH }}$ | Address, CS, WE from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }^{\text {ches }}$ | Address Clock Enable to Address Clock Set-up Time | 2 | - | 2 | - | 3 | - | ns |
| ${ }^{\text {teEH }}$ | Address Clock Enable from Address Clock Hold Time | 2 | - | 2 | - | 3 | - | ns |
| $t_{\text {dw }}$ | Data Valid to End of Write | 26 | - | 32 | - | 45 | - | ns |

## NOTES:

1. WE Must be high for read cycles.
2. Transition is measured -200 mV from steady state voltage with specified loading in Figure 2.

## TIMING WAVEFORM OF READ CYCLE

ADDR, CS, WE


TIMING WAVEFORM OF WRITE CYCLE

ADDR, CS
$\operatorname{lep}^{-1}$
$\overline{C E}$


## ORDERING INFORMATION


 16K x 20 SYNCHRONOUS

# INFORMATION IDT7M6001 <br> ADVANCE 

## FEATURES:

- Dual $16 \mathrm{~K} \times 20$ synchronous RAM
- Edge triggered data input and data output registers
- Edge triggered data address registers
- Two address register sources individually selectable
- Separate chip select and write enables to each memory array
- Individual clock lines to each register
- Dual high-performance $16 \mathrm{~K} \times 20$ memories
- Unique ping-pong operation capability
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Available in compact 92-pin ceramic sidebraze QIP (quad in-line) package
- Single 5V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Military modules available with semiconductor components compliant to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M6001 is a dual multiplexed $16 \mathrm{~K} \times 20$ synchronous RAM module. It utilizes ten IDT71981 high-speed synchronous memories, along with the appropriate input data, output data and address registers. The device features the ability to be used in a ping-pong mode. That is, data can be loaded into one memory array at one address and be read from the other memory array at a
different address. This allows systems to be built that can perform fast Fourier Transforms in either a decimation-in-time or a decima-tion-in-frequency configuration. Data read from Memory 1 can be synchronously loaded into its output register, while data can be written into a different location in Memory 2. Similarly, data can be read from Memory 1 and Memory 2 in parallel from two different addresses and can be written into Memory 1 and Memory 2 at unique addresses. Registers at the data input and data output provide fully synchronous pipelined operation. The two memory systems are 20 bits wide and have multiplexed data input and data output bits from the module data pins. By taking advantage of the speed of the registers, data on the pins can run at a speed twice that of the memory. That is, both output registers can be read or both input registers can be loaded in a single memory cycle.

Two address sources are available to each address register to the RAM. Address Source A or Address Source B may be selected to load the edge triggered register for the $16 \mathrm{~K} \times 20$-bit memory. The IDT54/74FCT399 is used for the two input multiplexer and address registers for each $16 \mathrm{~K} \times 20$ memory. All inputs and outputs of the IDT7M4017 are TTL-compatible and operate from a single 5 V supply.

The IDT7M6001 is offered as a compact 92 -pin quad in-line (QIP) ceramic module. It is constructed using ceramic LCC components on a multilayer co-fired ceramic substrate and occupies only 4.2 square inches of board space.

All IDT military module semiconductor components are compliant to the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

## FUNCTIONAL BLOCK DIAGRAM



## PIN CONFIGURATION

| GND 1 | 47 | GND | $V_{\text {cc }}$ | 92 | 46 | 3 Vcc |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $A^{\prime} A_{0} \square_{2}$ | 48 | $\mathrm{ADB}_{0}$ | $\mathrm{Dl}_{0}$ | 91 | 45 | $\square \mathrm{DO}_{0}$ |
| $\mathrm{ADA}_{1} \mathrm{C} 3$ | 49 | $\mathrm{ADB}_{1}$ | D1 1 | 90 | 44 | $\mathrm{DO}_{1}$ |
| $\mathrm{ADA}_{2}-4$ | 50 | $\mathrm{ADB}_{2}$ | $\mathrm{DI}_{2}$ | 89 | 43 | $\mathrm{DO}_{2}$ |
| $\mathrm{ADA}_{3} \mathrm{~S}_{5}$ | 51 | $\mathrm{ADB}_{3}$ | $\mathrm{Dl}_{3}$ | 88 | 42 | $\square \mathrm{DO}_{3}$ |
| $\mathrm{ADA}_{4}-6$ | 52 | $\mathrm{ADB}_{4}$ | $\mathrm{DI}_{4}$ | 87 | 41 | $\mathrm{DO}_{4}$ |
| $\mathrm{ADA}_{5} \mathrm{C}_{7}$ | 53 | $\mathrm{ADB}_{5}$ | $\mathrm{Dl}_{5}$ | 86 | 40 | $\square \mathrm{DO}_{5}$ |
| $\mathrm{ADA}_{6} 8$ | 54 | $\mathrm{ADB}_{6}$ | $\mathrm{Dl}_{8}$ | 85 | 39 | $\square \mathrm{DO}_{6}$ |
| $\mathrm{ADA}_{7} \mathrm{G} 9$ | 55 | $\mathrm{ADB}_{7}$ | $\mathrm{Dl}_{7}$ | 84 | 38 | $\mathrm{DO}_{7}$ |
| $\mathrm{ADA}_{8}-10$ | 56 | $\mathrm{ADB}_{8}$ | $\mathrm{Dl}_{8}$ | 83 | 37 | $\mathrm{DO}_{8}$ |
| $\mathrm{ADA}_{9}-11$ | 57 | $\mathrm{ADB}_{9}$ | $\mathrm{Dl}_{9}$ | 82 | 36 | $\square \mathrm{DO}_{9}$ |
| $\mathrm{ADA}_{10}=12$ | 58 | $\mathrm{ADB}_{10}$ | GND | 81 | 35 | $\square$ GND |
| $\mathrm{ADA}_{11}-13$ | 59 | $\mathrm{ADB}_{11}$ | $\mathrm{Dl}_{10}$ | 80 | 34 | $\square \mathrm{DO}_{10}$ |
| $\mathrm{ADA}_{12} \mathrm{C}_{14}$ | 60 | $\mathrm{ADB}_{12}$ | D111 | 79 | 33 | $\square \mathrm{DO}_{11}$ |
| $\mathrm{ADA}_{13} 15$ | 61 | $\mathrm{ADB}_{13}$ | $\mathrm{D}_{12}$ | 78 | 32 | $\square \mathrm{DO}_{12}$ |
| $\mathrm{CKI}_{1} 516$ | 62 | $\mathrm{CKI}_{2}$ | Dl 13 | 77 | 31 | $\square \mathrm{DO}_{13}$ |
| CKO, 17 | 63 | $\mathrm{CKO}_{2}$ | $\mathrm{Dl}_{14}$ | 76 | 30 | $\square \mathrm{DO}_{14}$ |
| OE, $\mathrm{S}_{1} 18$ | 64 | $\mathrm{OE}_{2}$ | $\mathrm{Dl}_{15}$ | 75 | 29 | $\square \mathrm{DO}_{15}$ |
| $\mathrm{S}_{1}-19$ | 65 | $\mathrm{S}_{2}$ | $\mathrm{Dl}_{16}$ | 74 | 28 | $\square^{2} \mathrm{DO}_{16}$ |
| $\mathrm{ACK}_{1} \mathrm{~B}_{2} 20$ | 66 | $\mathrm{ACK}_{2}$ | $\mathrm{Dl}_{17}$ | 73 | 27 | $\square \mathrm{DO}_{17}$ |
| $\overline{C E}_{1} \square^{-1}$ | 67 | $\mathrm{CE}_{2}$ | $\mathrm{Dl}_{18}$ | 72 | 26 | $\square \mathrm{DO}_{18}$ |
| WE, $\square_{1} 22$ | 68 | $\mathrm{WE}_{2}$ | $\mathrm{DH}_{19}$ | 71 | 25 | $\mathrm{DO}_{19}$ |
| $\mathrm{V}_{\mathrm{cc}} \square_{-1}$ | 69 | V cc | GND | 70 | 24 | $\square \mathrm{GND}$ |

## PIN NAMES

| $\overline{\mathrm{OE}} 1_{1}-\overline{\mathrm{OE}}{ }_{2}$ | Data Out Register Output Enable |
| :--- | :--- |
| $\mathrm{ADA}_{0}-\mathrm{ADA}_{13}$ | Address Inputs |
| $\mathrm{ADB}_{0}-\mathrm{ADB}_{13}$ |  |
| $\mathrm{DI}_{0}-\mathrm{DI}_{19}$ | Data Inputs |
| $\mathrm{DO}_{0}-\mathrm{DO}_{19}$ | Data Outputs |
| $\mathrm{CKI}_{1}-\mathrm{CLI}_{2}$ | Data In Register Clock Input (Active Rising Edge) |
| $\mathrm{ACK}_{1}-\mathrm{ACK}_{2}$ | Address Clock Input (Active Rising Edge) |
| $\mathrm{S}_{1}-\mathrm{S}_{2}$ | Address MUX Select Input |
| $\mathrm{WE}_{1}-\mathrm{WE}_{2}$ | Write Enable |
| $\overline{\mathrm{CE}}_{1}-\overline{\mathrm{CE}}_{2}$ | RAM Select |
| $\mathrm{CKO}_{1}-\mathrm{CKO}_{2}$ | Data Out Register Clock Input (Active Rising Edge) |

PACKAGE OUTLINE


$16 \mathrm{~K} \times 32$ WRITABLE CONTROL STORE STATIC RAM MODULE

## FEATURES:

- $16 \mathrm{~K} \times 32$ high-performance Writable Control Store (WCS)
- Serial Protocol Channel (SPC ${ }^{\text {TM }}$ )-reading, writing and interrogation
- 4 byte/wide output enables
- Separate chip select, write enable and output enable memory controls
- High fanout pipeline register
- Fully width expandable
- Designed for high-speed writable control store applications
- Assembled with IDT's high-reliability vapor phase solder reflow process
- Compact 64-pin ceramic sidebraze DIP
- Single 5V ( $\pm 10 \%$ ) power supply
- Inputs and outputs directly TTL-compatible
- Military modules available with semiconductor components manufactured in compliance to MIL-STD-883, Class B


## DESCRIPTION:

The IDT7M6032 is a $16 \mathrm{~K} \times 32$-bit Writable Control Store (WCS) RAM and pipeline register. It features eight IDT7198 16K $\times 4$ highperformance static RAMs and four IDT49FCT818 Serial Protocol Channel (SPC) registers. These devices are arranged to form the 16K $\times 32$ Writable Control Store RAM with Serial Protocol Channel for loading of the memory. The address lines, chip select, write enable and output enable of the RAMs are all bused together to form one large $16 \mathrm{~K} \times 32$ memory. Each eight outputs of the RAM are connected to the D inputs of an IDT49FCT818 in the normal
fashion. The device has the serial data-in and serial data-output bits connected to form a 32-bit Serial Protocol Channel register. The module features four separate output enables, one for each of the IDT49FCT818 registers. Thus, the Y outputs from the IDT49FCT818 registers may be enabled or put into the high-impedance state on individual 8-bit boundaries. The Command/Data (C/D), Serial Shift Clock (SCLK) and Parallel Clock (PCLK) are all bus organized across the four IDT49FCT818 registers. The thirtytwo register output bits, eight from each device, are separately brought out to form a 32-bit wide pipeline register on the Writable Control Store.

In normal operation, data from the 32-bit wide memory is loaded into the IDT49FCT818 registers on the low-to-high transition of PCLK. Reading and writing of the memory by means of the Serial Protocol Channel is performed in the normal fashion using the IDT49FCT818. That is, the data to be loaded can be shifted in the serial data input by using the SCLK and a load command executed by shifting the proper command word in the serial data input when the $\mathrm{C} / \overline{\mathrm{D}}$ line is in the command mode. This command will then be executed by manipulating the $\mathrm{C} / \overline{\mathrm{D}}$ line and SCLK line in the desired fashion. Data is then written into the RAM by bringing the write enable line on the RAM memory from the high state to the low state and back to the high state.

The IDT7M6032 is offered in a compact 64-pin 600 mil wide ceramic dual in-line module. it is constructed using ceramic LCC components on a multilayer co-fired ceramic substrate and occupies less than 2 square inches of board space.

The semiconductor components used on all IDT military modules are manufactured in compliance with the latest revision of MIL-STD-883, Class B, making them ideally suited to applications demanding the highest level of performance and reliability.

FUNCTIONAL BLOCK DIAGRAM


CEMOS and SPC are trademarks of Integrated Device Technology, Inc.

## PACKAGE OUTLINE

## 64-PIN DIP



## Product Selector and Cross Peference Cuides

## Technology/Gapabilites

## Quality and Rellability

Static MAMS

## Dualpor hamis

Fifo Nemories
Digital Signal Processing (DSP)
Bit-Sice Microprocessor Devices (MICROSLICE ${ }^{\text {m }}$ ) and EDC
Reduced Instruction Set Computer (HSC) Processors
Logic Devices

## Deta Conversion

E2PROMS-Electrically Erasabie Programmable Read Only Memories

Subsystems Modules

## Application and Technical Notes

## TABLE OF CONTENTS

CONTENTS ..... PAGE
Application and Technical Notes
Application Notes
AN-01 Understanding the IDT7201/7202 FIFO ..... 14-1
AN-02 Dual-Port RAMs Simplify Communications in Computer Systems (Rev. 1) ..... 14-9
AN-03 Trust Your Data with a High-Speed CMOS 16-, 32- or 64-Bit EDC ..... 14-22
AN-04 High-Speed CMOS TTL-Compatible Number-Crunching Elements for Fixed- and Floating-Point Arithmetic ..... 14-30
AN-05 Separate I/O RAMs Increase Speed and Reduce Part Count ..... 14-36
AN-06 16-Bit CMOS Slices - New Building Blocks Maintain Microcode Compatibility Yet Increase Performance ..... 14-41
AN-07 Cache Tag RAM Chips Simplify Cache Memory Design ..... 14-47
AN-08 CMOS Breathes New Life Into Bit-Slice ..... 14-56
AN-09 Dual-Port RAMs Yield Bit-Slice Designs Without Microcode ..... 14-68
AN-10 Low-Power and Battery Back-Up Operation of CMOS Static RAMs ..... 14-74
AN-11 A Powerful New Architecture for a 32-Bit Bit-Slice Microprocessor ..... 14-86
AN-12 Using the IDT721264/65 Floating-Point Chip Set ..... 14-95
AN-13 The IDT49C404 32-Bit Microprogram Microprocessor ..... 14-111
AN-14 Dual-Port RAMs with Semaphore Arbitration ..... 14-139
AN-15 Using the IDT72103/04 Serial-Parallel FIFO ..... 14-146
AN-16 SPC Provides Board and System Level Testing Through a Serial Scan Technique ..... 14-154
AN-17 FIR Filter Implementation Using FIFOs \& MACs ..... 14-193
AN-18 High-Performance Controllers Need Microprogramming ..... 14-197
Technical Notes
TN-02 Build a 20 MIP Data Processing Unit ..... 14-200
TN-03 Using the IDT49C402A ALU ..... 14-203
TN-04 Using High-Speed $8 \mathrm{~K} \times 8$ RAMs ..... 14-207
TN-05 FCT-Fast, CMOS, TTL-Compatible Logic ..... 14-209
TN-06 Designing with FIFOs ..... 14-251
TN-07 Fast RAMs Give Lowest Power ..... 14-253
TN-08 Operating FIFOs on Full and Empty Boundary Conditions ..... 14-254
TN-09 Cascading FIFOs or FIFO Modules ..... 14-257
TN-10 Dual-Port RAM Address Arbitration Metastability Testing ..... 14-260
TN-11 Cache Timing for the 68020 ..... 14-264
TN-12 Using IDT's Video DACs in 5V Only Systems ..... 14-266
TN-13 Cache Timing for the 80386 ..... 14-268 UNDERSTANDING THE IDT7201／7202 FIFO

## APPLICATION NOTE AN－01

By Michael J．Miller

## INTRODUCTION

This article discusses several different types of FIFO queues， their implementation，their performance and their use．Data，or information in computers，is processed as words or bytes in a predominantly serial fashion．There àre producers and con－ sumers of information that are connected by busses．Often there is a mismatch in the rate at which data is produced and the rate at which it can be accepted．The data is therefore buffered in serial lists until it can be used．The serial lists are stored in memory and require overhead to maintain them．These First－In－First－Out （FIFO）structures can be implemented at many levels from all software to all hardware．The software implementations are often the most flexible but yield the lowest performance．The hardware implementations，while less flexible，give the highest performance．

## QUEUES

The elements of any computer or controller can be divided into three categories in relation to information：transformation，storage and transfer．Logic gates transform and combine information， memory elements store information and wires transfer informa－ tion between the other elements．

Memory can be viewed as an element which transfers informa－ tion with respect to time．The simplest of memory elements are latches and registers．RAMs are dense arrays of latches．While RAMs allow for dense information storage，they require an address to access individual pieces of information in the array． Therefore，addresses（information）must be generated and stored in order to access the desired information．The＇addresses are stored in programs and data structures such as linked lists．

Queues are a special organization of dense arrays of latches． Queues are a linear organization of groups of latches．Access to the linear string is restricted to either end．While RAMs allow for random access of any data in the array at any point in time，they require address inputs．Queues on the other hand，don＇t have an address thus avoiding the address generation and storage overhead．Queues can be divided into two categories：FIFOs and LIFOs．

Queues can be observed in the world about us．FIFO is an acronym for＂First－In－First－Out＂．They can be observed in a bank line－up where customers enter at the end of a line and，after some wait，are serviced at the other end．The FIFO queue provides a mechanism by which customers，which arrive at an erratic rate， can wait until a teller can accommodate them．

LIFO is an acronym for＂Last－In－First－Out＂．We can observe this phenomenon in the work place．As a person is working at a desk， interrupts occur．A higher priority interrupt such as a phone call or a request from people higher in management will cause the person to drop the work on the desk and start a new task．When the higher priority task is accomplished，the interrupted task on the desk is resumed．Depending on how many interrupts of sequentially higher priority tasks come in during the day，the stack of tasks on the desk grows．Another time honored example is the stacks of trays at the cafeteria．As trays are washed they are placed on a spring loaded elevator which sinks down to accom－ modate the new trays．When new customers enter the food line， trays are removed from the stack．

As can be seen in the above examples，queues are used to buffer between the flows of consumers and distributors of services．Groups of computing elements can be divided into consumers and producers of information with rates that must be matched．For example，a rotating Winchester disk is a source of information that must be serviced at a rate that may not be easily matched by the CPU which is consuming the information through the use of a data bus．

## SIMPLE FIFO

The implementation of FIFOs is varied and presents many trade－offs．The simplest design treats the FIFO as a fixed number of memory elements in a linear array．When data is written （pushed）in at one end，all of the rest of the elements shift their data over to their neighbor at the same time．One can visualize （Figure 1）the structure as a shift register．The same structure can be implemented in software where the program manages an array of memory locations in RAM．To push data into the queue the program must first start by moving the contents of the next to the last location into the last location．The algorithm continues from the last to the first location．When all of the data has been rippled down，the first location in the queue will be vacated．The data to be pushed into the queue is written into that vacated location．
An improvement in the software solution could be made with the introduction of a pointer．A pointer is a variable which contains an address．The pointer would identify a location from which to read the output of the FIFO．When a new piece of


Figure 1．Hardware implementation of a fixed length FIFO．
information is written, it would go into the location identified by the pointer after which the pointer would be incremented. The pointer now points at the new output data. When the pointer reaches the end of the array, the next increment would be replaced by setting the pointer to the beginning of the array. The obvious advantage is that the program does less work and therefore is faster. This software technique is called a circular queue with one pointer. (See Figure 2.)

## FIXED LENGTH FIFO: NO FALL-THROUGH

The FIFO described previously is called a Fixed Length FIFO and has the characteristic that it takes N cycles for a piece of information that was placed into it to emerge out of it. The number N is the number of locations in the FIFO. This implementation also has the characteristic that, when first started after power up, it will produce unknown data for N cycles until the first valid data arrives at the output. The latency is therefore N read/write cycles. The fixed length FIFO does not allow for differences between the rate of input and output rates. This type of FIFO is used where the arrival of data at the output is delayed to match parallel paths in a pipelined system.

## VARIABLE LENGTH FIFO

The variable length FIFO solves the rate mismatch problem but requires more overhead to implement. Where the fixed length FIFO is like a steel pipe which information is fed through and has a fixed number of locations, the variable length FIFO is like a rubber hose that can stretch, holding from one to many items. The items are removed at will instead of being required to at write time. Every variable length system has a limit and therefore must signal when it is at capacity and must be serviced before bursting.

## FALL-THROUGH FIFOs

In the real world of silicon and aluminum there is no such thing as rubber. Variable length FIFOs must therefore be implemented using fixed length queues. This fact creates some limitations which translate into trade-offs. The traditional hardware implementation uses two sets of shift registers. One set is used to hold the data in much the same way as in the fixed length FIFO. Data that is placed in the top emerges at the bottom. There is a second


Figure 2. Circular queue with one pointer
a) As it is in memory.
b) Logical view.
shift register that functions in parallel. The second shift register contains flags that indicate whether the associated data element at the same chronological position in the data queue is valid data or not. When data is written into the top location of the data queue, a true flag is placed into the "valid bit" queue. The variable length quality is achieved by allowing the data and its associated valid bit to "sink down" into the next location below it if there is no valid data in that location (see Figure 3). In this way valid data "sinks" to the bottom of the queue and stacks up in much the same way as pearls being dropped into a narrow tube filled with oil. The clocking of data down through the queue is controlled by an internal self-generated clock. The maximum latency or fallthrough time is a product of the number of cells in the queue and the internal clock cycle length. This approach meets the requirement that differing rates may be accommodated. The valid bit data is brought out in parallel with the queue data. The valid bit data tells the consumer when valid data is present, thus avoiding the start-up period of invalid data as in the previous implementation of the fixed length FIFO. Examples of this approach are the shorter FIFOs such as the MMI 67401. Fall-through FIFOs tend to have very long undesirable fall-through times if the FIFO is deep.

The software approach could be designed to mirror the typical hardware approach by working with two arrays. One for the data and one of the valid bits. That approach uses too much memory. An alternate could use a wider array which carried the valid bit with the data. The algorithm would then start at the end of the array and pass to the front, advancing all elements which were valid to the end of the array until all valid data was collected at the end of the array. This approach would be very costly in terms of CPU cycles for what is achieved. There is a fall-through latency which is a product of the time to execute the updated software loop times the number of locations in the queue.

## TWO-POINTER FIFO

A more economical approach would utilize two pointers and one array that was as wide as the data. One pointer would point to


Figure 3. Classical FIFO architecture.
the location at which new data is written into. The second pointer identifies where data is to be read from for output from the queue (see Figure 4). When either pointer is used to access a location, it is incremented. When a pointer is incremented to the last location in the array, the next increment will be substituted with a reset of the pointer to the beginning of the array. The logical view of this structure is a circular queue with a read and a write pointer. This approach results in a much shorter fall-through time while still achieving the variable length feature. The fall-through time is the time that it takes to invoke the software to write the data into the queue, plus the time that it takes to invoke the software to read


Figure 4. Circular queue with two pointers
a) As it is in memory.
b) Logical view.


Figure 5. Functional Block diagram of IDT7201/7202 FIFO.
the data out of the queue. While this is much better than the previous approach, it still requires a reasonable amount of time to accomplish.

## TODAY'S HIGH SPEED FIFOs

The hardware approach, which is used by the IDT7201 and IDT7202 devices, utilizes the software concepts demonstrated in the previous approach but at very fast hardware speeds (50ns typical military). The block diagram in Figure 5 shows the two pointers which locate where reading and writing is to take place in the queue (RAM Array). There is added logic which provides status about the queue: empty ( $\overline{\mathrm{FF}}$ ), half full ( $\overline{\mathrm{HF}}$ ) and full ( $\overline{\mathrm{FF}}$ ) (-means an active LOW signal). Two pins, one input ( $\overline{\mathrm{XI}}$ ) and one output ( $\overline{\mathrm{XO}}$ ), provide for unlimited expansion while still maintaining the 50 ns fall-through time. This part functions identically to the software approach utilizing the two pointers. When either pointer reaches the last location, it is reset to the first location thus achieving a circular queue via a wraparound approach. The status flags reflect the count of how many valid pieces of data are in the queue. After the device is reset, the empty flag ( $\overline{\mathrm{EF}}$ ) is asserted. As soon as a datum is written into the queue, the empty flag is deasserted. The empty flag is not asserted again until all pieces of data have been read from the queue. When the count of data elements reaches one-half the number of locations in the RAM array, the half full flag $(\overline{\mathrm{HF}})$ is asserted. If a read is performed which reduces the count to just below the half way count, then the ( $\overline{\mathrm{HF}}$ ) is deactivated. The full flag is asserted when the count of data elements is exactly equal to the number of locations in the RAM array, thus flagging that there are no more empty locations in the queue.

## WIDER FIFOs

Applications may vary widely as to the width and depth of the FIFO required. If an application's maximum requirement is 1024 locations or less and 9 bits in width or less, then the IDT7202 will fit. Wider word widths can be achieved by connecting two or more devices in parallel (control signals). The status flags can be detected from any one device because each device is working in lock step parallel. Figure 6 shows an example of an 18 bit-word composed of two IDT7201/7202 devices. The older classical architecture would require more external circuitry to match the Input Ready and Output Ready signals to account for differences in the internal self-generated clock frequencies. RAM-based FIFOs, such as the IDT7201/7202, do not have this problem.

## DEEPER FIFOs

Some applications require deeper FIFOs. In the older architecture, deeper FIFOs mean longer fall-through times because they are connected end to end. The time increases in direct proportion to the number of devices. For example two devices yield a maximum fall-through time of twice that of one device. This can make some applications of FIFOs impractical or totally unusable.

With the two pointer approach used in the IDT7201/7202, the data input busses are connected together and the data output busses are common. This produces a parallel architecture (see Figure 7) as opposed to the serial approach above. The parallel structure is analogous to cascading standard RAM devices to achieve deeper memories.

Since FIFOs do not have chip selects and external decoding mechanisms, the task of choosing which device is selected must be provided for internally. The control (in the IDT7201/7202) is achieved through a unique serial structure. The first (or master)

FIFO is identified by grounding the $\overline{F L}$ input. All other FIFOs in the structure must have the $\overline{F L}$ input pulled up to $V_{C C}$. The $\overline{X O}$ output of the first FIFO is connected to the $\overline{X I}$ input on the next FIFO in the queue. The $\overline{X O}$ output of that FIFO is connected to the $\overline{X I}$ input of the next and so on until the $\overline{X O}$ output of the last FIFO is connected to the $\overline{\mathrm{XI}}$ input of the first FIFO (see Figure 7).

After reset, the active read and write pointers are in the first device. When the write pointer has progressed to the end of the first FIFO device, it outputs a pulse on $\overline{X O}$ which activates the write pointer at the beginning of the next device and simultaneously deactivates the write pointer in the first device. Thus, write enable control is passed to the second device. When the


Figure 6. IDT7201/7202 FIFO Word-Width Expansion.


Figure 7. IDT7201/7202 FIFO Word-Depth Expansion.
active read pointer reaches the end of the first device, it terminates and activates the read pointer in the next device with another pulse on the $\overline{\mathrm{XO}}$ output of the first device. Figure 8 shows the progression of read and write pointers across two devices. In this ring structure, the read pointer is always chasing the write pointer. The pointer enable crosses the device boundaries via sending an $\overline{X O}$ pulse onto the next device. This continues in a circular queue fashion.


Figure 8. Example on $\overline{\mathrm{XO}} / \overline{\mathrm{XI}}$ expansion scheme.
The IDT7201/7202 has been designed such that the read and write pointer can never cross over each other even in the cascade mode. The $\overline{X O}$ pulse is synchronous with read and write. When the last location is read or written, the $\overline{X O}$ output goes low with the read or write enable input and back high with the read or write enable. To see why there is no conflict even though reads and writes are asynchronous, the usage must be examined. The case of concern is when the FIFO is empty and the read and write pointers are at the last location. It must be realized that the consumer will not read until the empty flag is deasserted. The empty flag output will go high after the write pulse has gone high again thus ensuring that the $\overline{X O}$ pulse, indicating the write pointer, has been passed on to the next device. The consumer will then read the last location causing another pulse on $\overline{\mathrm{XO}}$ which will transfer the read pointer (see Figure 9).

There is one special case regarding read flow-through mode (discussed below). In this mode the consumer can anticipate the write, by producer, by lowering the read enable input. In this case the $\overline{X O}$ input does not go low with read enable. When write enable is lowered, $\overline{X O}$ goes low. $\overline{X O}$ goes high with write enable. At this point the empty flag is cleared, thus signaling to the consumer to terminate the read after the appropriate period
specified in the data sheet. During this period the $\overline{X O}$ output, which went high at the end of the write enable pulse, has lowered again. When the read enable is raised by the consumer, the $\overline{\mathrm{XO}}$ output goes high. In this way two pulses on $\overline{\mathrm{XO}}$ are assured (see Figure 9).


Figure 9. Generation on XO output when the FIFO is empty. a) Regular case. b) The read-flow through case.

Two examples of the IDT7201/7202 in expanded depth configuration are available from IDT commercially. The IDT7M203/204 are Subsystems modules which incorporate onto one ceramic substrate four FIFO LCCs and the $\overline{\mathrm{EF}} \& \overline{\mathrm{FF}}$ "OR" gating to produce $2 \mathrm{~K} \times 9$ and $4 \mathrm{~K} \times 9$ FIFOs. The Subsystem module has a lead frame which pins out like the 28-pin 0.6 inch IDT7201/7202. This allows for a plug compatible $4 \mathrm{~K} \times 9$ FIFO in one socket.

## SPECIAL FEATURES OF IDT7201/7202

The architecture used in the IDT7201/7202 provides some features that distinguish it from FIFOs with other architectures. One outstanding feature is the dual port implementation of the RAM array. The RAM is designed in such a way that the read and write ports are separate, allowing for simultaneous asynchronous reads and writes with no hand shaking or arbitration. In the classical architecture the consumer and producer circuits must monitor ready flags for each access.

The IDT7201/7202 support a retransmit function. In the single device solution, the $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}$ input may be pulsed low signaling a retransmit.

A retransmit operation will set the internal read pointer to the first location and will not affect the write pointer. READ ENABLE $(\overline{\mathrm{R}})$ and WRITE ENABLE $(\overline{\mathrm{W}})$ must be in the high state during retransmit. This feature is useful when less than $512 / 1024$ writes are performed between resets. The retransmit feature is not compatible with Depth Expansion Mode and will affect HALF FULL FLAG $(\overline{\mathrm{HF}})$ depending on the relative locations of the read and write pointers. For example in a communications application, during transmission of a message, the receiver may request a retransmit of the message. This can be accomplished by always starting new messages at the beginning of the queue via a pulse on the reset input. If and when the retransmit request arrives, the $\overline{F L} / \overline{\mathrm{RT}}$ line is pulsed. The read pointer is repositioned at the beginning of the queue. The message producer may continue to write more of the same message into the queue as the retransmit
of the message continues. The retransmit can happen as many times as desired. At the start of the next complete message, the reset line ( $\overline{\mathrm{RS}}$ ) must be pulsed after the successful acknowledge by the receiver. The reset ensures that the new message will be placed in the FIFO at the start of internal queue. It should be noted that, when retransmit is possible, messages cannot be bigger than the maximum size of the queue. If the message is longer than the queue, even though the read pointer has progressed far enough to accommodate the extra data, resetting the read pointer back to the beginning with retransmit will produce data from the end of message instead of the beginning.
This architecture supports flow-through modes. In the read flow-through mode, when the buffer is empty, the consumer can anticipate the write, by the producer at the other end, by lowering the read input. When the empty flag ( $\overline{\mathrm{EF}})$ goes false, the consumer circuitry can terminate the early read cycle by reading the data and deasserting the read signal. The read input must go high for a brief period in order to clock the read pointer. The read flow-through mode avoids the standard sequence of monitoring flag going high before hitting a read cycle.

The write flow-through mode is a mode that is employed when the FIFO is full. The producer can anticipate a read by the consumer by lowering the write input before the read. When the full flag ( $\overline{\mathrm{FF}}$ ) raises, the producer knows that the consumer has read a location, thus freeing up a liocation that can receive the new data. The producer then raises the write input which actually writes the data into the RAM array. This flow-through mode avoids the overhead of monitoring the full flag before initiating a write cycle.

The IDT7201 is pin and functionally compatible with the Mostek MK4501, thus serving as an alternate source. The IDT7202 gives the same functionality as the IDT7201 but is twice as deep (1024×9). The IDT7202 is the largest FIFO made with the zero fall-through time architecture making it the logical choice for FIFO applications.

## SOFTWARE VERSUS

## HARDWARE SOLUTIONS

With every application involving a computer or programmed controller, the designer can trade off between performing certain functions in software or hardware. In general, the software solution is a more flexible design (easily changed) but performs the task more slowly. The hardware solution is less flexible but performs the task very fast.

To clarify these concepts, a discussion of an application and how it could be solved at the various levels from software to hardware is beneficial. A good example is a file server. The server could be connected to a Local Area Network (LAN) and, on the other side, to a Winchester disk drive. Both I/O connections demand attention at unpredictable intervals and must be serviced on demand or data is lost.

If the data rate of both interfaces is sufficiently low, a total software solution might be considered. The data rate would have to be low enough such that the software code could poll the status of either 1/O port. As data arrives it could be placed into software FIFO queues. When a full record is buffered, then processing would commence. During the processing, the I/O ports must still be monitored as another user on the LAN might make a request (see Figure 10). It is doubtful that a total software solution could be designed for the server application that would have acceptable system performance.

The next approach to consider might be to include hardware interrupts. Interrupts allow for one task to be running and almost immediately switching to an I/O service routine. Interrupts are something like a hardware subroutine call. This scheme would use the interrupt mechanism to call routines to move data to and from the I/O ports and the software FIFO queues. The overhead of constantly polling the I/O port status flags would be eliminated, thus allowing for higher system performance. An asynchronoustype problem is introduced with interrupts. To use interrupts properly, the 1/O service routines may be called at any instance. Therefore, the interrupt routines must be designed in such a way that they do not destroy data that the interrupted task might be using. Usually, the routines must be careful to save the state of the machine, perform their task and restore the state of the machine. The extra code to maintain the state of the machine is an overhead that is not in the polled solution. Worse yet, saving the state of the machine may be too much overhead to allow for an interrupt during a time-critical piece of code. Because interrupts may not be acceptable at certain points in the code, the programmer must insert code to disable and re-enable interrupts around the critical sections.

Where the polling scheme provides a solution which has a more easily definable sequence of execution, the interrupt solution is indefinite. The programmer must spend a lot more time proving that all possible sequences caused by random interrupts will produce desirable results. Because interrupts may not be acceptable at certain points in the code, the programmer must insert code to disable and re-enable interrupts around the critical sections. The interrupt disable solution not only cuts performance by not accepting I/O during some periods, but also adds more overhead with the maintenance of the interrupt enable mechanism. In some sense, interrupts can be to software what the meta-stable flip-flop problem is to hardware.

The interrupt solution can be moved out of the software and more into the hardware realm through the use of a technique called Direct Memory Access (DMA). The DMA solution is provided by a block of circuitry which monitors the I/O ports. When the port requires attention, the DMA logic interrupts the current task at the bus transfer level and steals a memory cycle to transfer the data to or from the port and the FIFO queue in memory. The task that is running on the processor misses only a few memory cycles now and again which is much less than in the interrupt scheme where a whole subroutine of many memory cycles was executed to transfer each element of data. The DMA solution is not for free. DMA controllers are complex devices which must be programmed as well as designed into the bus structure. The DMA mechanism can only serve one source at any given instance in time thus still being a bottleneck in throughput.

So far, each solution proposed has moved the mechanism that feeds data to or from FIFOs in program memory away from the software and closer to the I/O port. The memory bus still remains the bottleneck because both FIFO queues are in memory. To simplify and improve performance, hardware FIFOs such as the IDT7201/7202 can be used. The processor would interface to the FIFO through an I/O port as before, but the FIFO would now be between the I/O port and the rest of the hardware. The software could then service the data at a steady rate and be sure that data was not lost without the problems or overhead of more complicated schemes such as interrupts or DMA.

Because the queues are between the controller and the peripheral, the peripheral can load or read the queue without interrupting the controller. Since the controller is not involved
with maintaining both queues, there is no possibility of lost data because one queue was being serviced while data for the other queue arrived. For these reasons the hardware FIFO represents the highest performance solution.

If the designer uses large FIFOs like the IDT7202, there is a minimum of device count. Assuming 2 FIFOs (transmit and receive) for each I/O port gives a count of four 28-pin devices for
the FIFO solution. The DMA solution would at least be one 40-pin device and several bus buffer/control devices. The interrupt solution would require a similar parts count to the DMA solution. Therefore, the FIFO solution is not only the highest performance solution but usually has the lowest part count of the hardware solutions.


Figure 10. Example solutions for File Servers.

## COMMUNICATIONS-MULTIPLEXOR ،APPLICATION

Another example of a rate mismatch problem is shown in a CRT terminal and CPU interface. In order to not load the CPU with the burden of monitoring the UARTs of multiple CRTs and printers, a communications controller is employed. The controller can serve as a communications multiplexor and data concentrator (see Figure 11).

As the controller receives characters it must buffer them such that if multiple characters are received close together from several terminals, they will not be lost as more characters come in . The natural structure to store them in is a queue of the FIFO type. The CPU will then need to respond to the characters. If the controller is inputing other characters, the CPU should not have to wait until the controller is done. Therefore, a FIFO can be employed on the transmit side as well as the receive side. To make the design simple, two sets of FIFOs could be placed between the CPU and controller. When characters are received they are placed in one end of a FIFO and read from the other end by the CPU. As the CPU prepares characters for transmission, it places them in a FIFO going the other direction. The controller then reads them from the other end of the transmit FIFO and sends them out through the UART.

Conceivably, there could be a pair of FIFOs for each UART. That way it would be easy for both the controller and the CPU to keep straight which characters correspond with which UART. While this provides for a large total of buffer space for characters, it is more than needed when using a part like the IDT7201/7202. For eight UARTs, this scheme would require a minimum of sixteen FIFO devices. A better solution would be to use one FIFO device in either direction. If an IDT7202 were used, it could provide a maximum of up to 128 characters per UART if all the UARTs input at the same time and rate. While the two FIFO techniques would most likely provide plenty of buffering at a
minimal device count, it presents the problem of which character belongs to which UART. The solution is to make a wider FIFO which is 18 bits wide; thus using 4 devices instead of 16 devices for 8 UARTs. This would allow for a UART number to be placed in the FIFO along side each character. The remainder of the word could be used for flag, status and command information between the CPU and the controller. For example, several of the bits in the FIFO word could indicate whether the character information was a character to send or BAUD change rate information.

The empty and full flags of the IDT7201/7202 FIFO would be used as status flags. For example, the transmit buffer must be monitored from both sides. As the CPU prepares a character to transmit, it would first examine the full flag ( $\overline{\mathrm{FF}}$ ) to see if the FIFO is full. If the FIFO was full, it would delay outputting the character. If the buffer is not full then it would place the character in the FIFO. The empty flag ( $\overline{\mathrm{EF}}$ ) would be monitored by the controller. As soon as the CPU places a character into an empty FIFO, the empty flag would change to not true. At this point the controller would know there was a character in the buffer which could be transmitted. The controller would read characters from the buffer as long as the empty flag was not true (buffer contains more than one character).

## CONCLUSION

Hardware FIFOs are an economical memory organization to use when lists of data items are to be buffered. Because they do not require an address to access items in the list, there is less overhead in terms of circuitry and access time. The FIFO buffer is most often used as a "system rubber band" to stretch between the differing and fluctuating rates of different elements in a system. The IDT7201/7202 FIFO device features the newest RAM-based architecture and provides the latest in technology in terms of access time, fall-through time and size, thus providing the most economical solution for today's design needs.


Figure 11. Communications Controller example.


By David C. Wyland

## INTRODUCTION

Dual-port RAMs allow two independent devices to have simultaneous read and write access to the same memory. This allows the two devices to communicate with each other by passing data through the common memory. These devices might be a CPU and a disc controller or two CPUs working on different but related tasks. The dual-port memory approach is useful and popular because it
allows the same memory to be used for both working storage and communication by both devices and avoids the need for any special data communication hardware between the devices. The latest development in dual-port RAMs has been the appearance of high speed dual-port RAM chips. These chips allow high speed access by both devices with the minimum amount of interference and delay. Integrated Device Technology offers a family of these devices as shown in Table 1.

| Width | Slize | Part | Support Logic |  |  |  | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Interrupt | Busy Logic |  | Semaphore |  |
|  |  |  |  | MASTER | SLAVE |  |  |
| X8 | 1K | IDT7130 | X | X |  |  |  |
|  |  | IDT7140 | X |  | X |  |  |
|  | 2K | IDT132 |  | X |  |  |  |
|  |  | ID7142 |  |  | X |  |  |
|  |  | IDT71321 | X | X |  |  | 52-pin |
|  |  | IDT71421 | X |  | X |  | 52-pin |
|  |  | IDT71322 |  |  |  | X |  |
|  | 4K | IDT7134 |  |  |  |  |  |
|  |  | ID771342 |  |  |  | X | 52-pin |
| X16 | 2K | IDT7133 |  | X |  |  |  |
|  |  | ID7143 |  |  | X |  |  |

Table 1. Dual-Port RAMs Avallable from Integrated Device Technology

## DUAL-PORT RAMS: SIMULTANEOUS ACCESS

A dual-port memory has two sets of address, data and read/ write control signals, each of which access the same set of memory cells. This is shown in Figure 1. Each set of memory controls can independently and simultaneously access any word in the memory including the case where both sides are accessing the same
memory location at the same time. Up to this time, there have been very few true dual-port memories available. Memories have a single set of controls for address, data and read/write logic and are single-port RAMs. If you wanted a dual-port RAM function, you had to design special logic to make the single-port RAM simulate a dual-port RAM in operation.


Figure 1. Dual-Port Memory Block Dlagram

## Direct Memory Access (DMA) as a Dual-Port Memory Simulation

The concept of using a conventional memory to simulate a dualbeginning. It is known under the name Direct Memory Access, or DMA. In the DMA concept, a single memory is shared between the CPU and one or more I/O devices as shown in Figure 2.


Flgure 2. DMA Memory System Block Diagram

Each device wishing to use memory submits a request to the arbitration logic. The arbitration logic responds by connecting the memory address, data and control lines to one of the requesters and tells any other requesting devices to wait by issuing a busy signal. The busy signal causes the memory access logic in the device to wait until busy has gone away before performing a memory transfer.

## DMA Limitations: Waiting for the Bus

In a computer system with DMA, the CPU must stop and wait while an I/O device is doing DMA transfers to memory. This works well in typical systems where the I/O devices are transferring data only a small percentage of the time and the impact on CPU processing time is minimal. These assumptions do not hold where you have two CPUs trying to use the same memory. In this case, one CPU must wait while the other uses the memory. As a result, the average speed of the CPUs will typically be cut in half.

There are two solutions to this problem: 1) You can provide local memory for both CPUs and limit use of the common memory to

CPU/CPU communication only, in an attempt to reduce the time impact of DMA waiting, or 2) you can provide true hardware dualport memory between the CPUs and all simultaneous high-speed access by both CPUs to the same memory without waiting. The introduction of high-speed dual-port RAM chips now makes the second option practical.

## Dual-Port RAM Chips: How They Work

A true dual-port memory allows independent and simultaneous access of the same memory cells by both devices. This means two complete and independent sets of address, data and read/write logic and memory cells that are capable of being read and written by two different sources. An example of the dual-port memory cell is shown in Figure 3. In this cell both the left and right hand select lines can independently and simultaneously select the cell for read out. In addition, either side can write data into the cell independent of the other side. The only problem would be when both sides try to write into the same cell at the same time. We will discuss this in a moment.


## DUAL-PORT RAM CONTROL LOGIC

Dual-port RAM chips include control logic to solve three common application problems: signaling between processors, timing interactions when both are using the same location and hardware support for temporary assignment (called allocation) of a block of memory to one side only.

## Interrupt Logic For Signaling

A common problem in dual-processor systems is signaling between the processors. For example, processor A needs to signal processor B to request a task to be performed, as defined by data in the common memory. When processor B has completed the task, it needs to signal processor $A$ that the task is done. Note that the signaling must occur in both directions. A common form of signaling is for one processor to cause an interrupt on the other proces-
sor. This allows the receiving processor to be informed of a communication without having to constantly check for it.

Hardware support for this signaling function is provided by interrupt logic, available on certain IDT dual-port RAM chips. A block diagram of this logic is shown in Figure 4. In these chips, the top two addresses of the memory chip also serve as interrupt generators for each of the ports. If the left side CPU writes into the even address of this pair (3FF in a 1K RAM) an interrupt latch is set and the interrupt line to the right hand port is activated. This interrupt latch is cleared when the right hand CPU reads from the even address. A similar set of logic is provided to allow the right hand CPU to interrupt the left hand one. This logic is associated with the odd address of the pair (3FE in a 1K memory). Providing this logic on chipsaves the system designer from having to design in extra logic to allow one CPU to interrupt the other.


Figure 4. IDT7130 Interrupt Logic

## Busy Logic Solves Interaction Problems

A problem can occur with dual-port memories when both ports attempt to access the same address at the same time. There are two significant cases: when one port is trying to read the same data that the other port is writing and when both ports attempt to write to the same word at the same time. If one port is reading while the other port is writing, the data on the read side will be changing during the read and a read error can be caused. If both ports attempt to write at the same time, the memory cell is being driven by both sides and the result can be a random combination of both data words rather than the data word from one side or the other. Busy logic solves this problem by detecting when both sides are using the same location at the same time and causing one side to wait until the other side is done.

Note that although one or the other processor may have to wait occasionally, the throughput loss is minimal, typically less than $0.1 \%$. This is because the probability of both processors using the same location at the same time is small. For example, if there are a thousand words in memory with a relatively uniform and random
access of these locations by either side, the probability of a given location being accessed by one side is of the order of one part of a thousand. The probability of both sides accessing the same location at the same time is, therefore, of the order of one part in a million. As a result, the average throughput of the system is reduced by only one part per million due to dual-port RAM access contention (again, assuming uniform random address access by both sides).

## Busy Logic Design

Busy logic is called hardware address arbitration logic because it consists of hardware that decides which side will receive a busy signal if the addresses are equal. It consists of common address detection logic and a cross coupled arbitration latch. A logic diagram of the type of busy logic used in the IDT dual-port RAM chips is shown in Figure 5. The purpose of this logic is to provide a busy signal for the address that arrived last, to inhibit writing to the busy port and to make a decision in favor of one side or the other when both addresses arrive at the same time. This logic consists of a pair
of address comparators, a pair of delay buffers, a cross-coupled latch and a set of busy output drivers. The address comparator output goes true when the addresses at its inputs are equal.

In the logic shown in Figure 5, the ability to detect which address arrived last is provided by the time delay buffers between address
lines and the comparators. If we assume that the Laddress is stable and the $R$ address changes to match the L address, the $R$ address comparator will go true immediately while the L address comparator will become active some time later as determined by the time delay gates.


Figure 5. Dual-Port Busy Logic Design

The arbitration latch formed by the $L$ and $R$ gates reflects the address comparator output timing. This latch has three stable states, both latch outputs A and B high, A low/ B high and A high/ B low. Initially, both $A$ and $B$ are high because the outputs of both address comparators are low. We start with the $L$ address stable and the $R$ address arriving later. When the $R$ comparator becomes active its output will go high and $B$ will go low. The A output will remain high because its address comparator input will go high sometime later and the $L$ gate input from $B$ output will go low before this $0 c$ curs. The result is that the R gate B output will be active inhibiting writing to the R side of the dual-port RAM and activating the busy signal to the R port.

The extreme case of busy logic decision making is when both addresses arrive at exactly the same time. In this case, the outputs of both address comparators go high at the same time activating both sides of the arbitration latch. The latch will settle into one of two states with either the A or the B latch output being active. The latch design ensures that a decision will be made in favor of one side or the other.

The chip enable lines come directly into the arbitration latch, although they could have been brought into the address comparators along with the other address lines. This is because if the chip enable for one side is inactive, both reading and writing for that side is automatically inhibited and/or arbitration is not needed. If the addresses are equal, the chip enable that arrives last will lose the arbitration. If both chip enables are active then arbitration will be determined by the settling of the address lines.

## Temporary Assignment of Memory to One Side

A common problem in dual-port RAM application is the need to temporarily assign a block of memory to one side. For example,
sometimes you need to update a data table as whole and you cannot allow the other processor to use the table until you are done. This is called block allocation of the memory.

Block allocation can also be used to avoid the address arbitration problem since it is a way of ensuring that both sides do not use the same address at the same time. This method is also called software arbitration because the software on both sides decides and agrees as to who has permission to use a given portion of the memory. Software allocation has the advantage of not requiring busy logic, which is useful in systems which cannot accommodate a busy signal.

The design problem with block allocation is communication of the assignments between the CPUs. A simple but time consuming method is to pass messages between the CPUs, perhaps aided by interrupt logic. In the message method, processor A requests use of a block from processor B. Processor B agrees and sends permission back to processor $A$. When $A$ is finished it sends a release message to $B$ which responds with a release acknowledge to $A$. In this system, four messages are sent for each block assigned and released.

## Semaphore Logic Support for Memory Assignment

Although block allocation is a software technique, it can benefit from hardware support. In message passing allocation, four messages must be passed to assign and release a block of memory. Semaphore logic, available in certain IDT dual-port RAMs, can be used to eliminate this message passing and its associated overhead. Semaphore logic provides a set of flags especially designed for the block assignment function. Each flag is used as a token to indicate which CPU has permission to use a block of memory.

Each semaphore flag can be set to one side or the other but not both. This ensures that only one side has permission to use the block of memory.

The IDT semaphore logic bits are designed to be used in a set-and-test sequence. Each bit is normally in the logic one state, indicating that it is not assigned to either side. A processor, desiring to assign a bit and, therefore, its associated block of memory, attempts to write a zero into the bit. It then reads the bit to see if it was successful. If it was, the bit will read zero, and the processor has use of the block. If it reads a one, it was unsuccessful, and the block is in use by the other side. The processor must then wait until the bit becomes zero, indicating that the other side has released it.

Semaphore flags have a particular requirement: a given flag can be assigned to only one side at a time. Specifically, you must not have a situation where both sides simultaneously think they. have permission to use a block. Semaphore logic is designed to resolve this problem. If both sides attempt to set a semaphore flag at exactly the same time, only one side sees it set.

Semaphore flags consist of eight individually addressable dualport latches. Each latch can be read and written by either side. They are selected by a separate chip enable, addressed by the three last significant bits of the address lines and are read and written through the $\mathrm{D}_{0}$ data bit. Except for sharing the address, data and read/write pins of the RAM, the semaphore latches are completely independent, as shown in Figure 6.


Figure 6. Dual-Port RAM Semaphore Logic

A logic diagram of a semaphore logic flag is shown in Figure 7. In this logic, both flip-flops are initially at logic one and both Grant outputs are high. If only one flip-flop is set to zero, its corresponding Grant output will go to zero. If the other flip-flop is set later, this
will have no effect. If both flip-flops are set at the same time however, the latch will settle so that only one Grant output goes low, ensuring that only one side receives permission to use the resource.


Figure 7. Semaphore Logic Design

## DUAL-PORT RAM CHIP TIMING

The dual-port RAM has a simplestatic RAM interface and timing requirements. There are some special requirements associated with Busy, however. A timing diagram, shown in Figure 8, shows the relationships between address, data, read/write, chip select
and busy signals for a dual-port RAM chip and busy logic. In this diagram, the chip select is used to enable the chip for a read or write operation after the addresses have settled. An arbitration is performed at the leading edge of the chip select.


Figure 8. Dual-Port RAM Timing Diagram

## Busy Logic Timing

In the case of address contention, the busy signal from the losing RAM port stabilizes some time after the leading edge of its chip select (or after its address settles, whichever comes last). If the busy signal is going to become active, it will become active during this time or not at all. If the busy signal is generated, the CPU must wait for busy to go away before completing the read or write cycle. Once the busysignal has gone high the memory read or write cycle can proceed to completion.

Note that during the arbitration time following the chip select the busy signal may be changing. Since it is possible to have a glich on the busy line during this indeterminate period, the busy line should be sensed as a level rather than as an edge.

Busy arbitration will be somewhat slower in the extreme case where both addresses arrive at exactly the same time. This is because both gates of the arbitrator latch are initially inactive and must settle into a state where only one of them is active. There will be a period of time when both gates are in transition. This is called the metastable condition and is a classic and unavoidable problem in latch and flip-flop design. As a result, the busy settling time is somewhat longer in the low probability worst case than in the commonly observed typical case. The maximum arbitration times, $t_{B A A}$ and $t_{B A C}$, on the data sheet give the worst case values, including metastability setting, for these times.

## Read/Write Timing with Busy

The read and write timing for either port of the dual-port RAM chip is the same as a simple static RAM in the absence of address contention. All the standard timing measures apply: read data address access time is $t_{A A}$, etc.

Dual-port RAMs have additional timing specifications for the case of address contention where one port is busy and waiting for
access. For the most general and conservative case, the read or write cycle for the waiting side should begin after the busy signal goes away. The actual timing can be somewhat shorter than this in most cases.

For the case where the waiting side is waiting to write, the write timing requirement is that the write pulse width be measured from busy going away. For the case where both sides are reading, the data will be available at the outputs one access time after the address/chip select lines settle even though the busy line is active. In the most common case, the trailing edge of busy will occur more than one access time after the address and data for the busy side have settled. As a result, the read access time as measured from the trailing edge of busy, for this case ${ }_{\mathrm{BDD}}$, is effectively zero.

The write/read case, waiting to read while the other side is writing to the same location, has some additional timing specifications. Since writing to a location by the $L$ side, for example, will involve changing the data the cell being read by the $R$ side, there is a write-to-read propagation delay time. This time is ${ }_{\text {WDD }}$ for the delay for constant write data from the leading of the write pulse to the read data, and $t_{D D D}$ for the delay for changing write data from a change of the write data to the read data.

If the writing side is running at minimum values for the write pulse or write data set-up times, the read access time, $\mathrm{t}_{\mathrm{BDD}}$, will no longer be zero. The actual $t_{B D D}$ will be equal to twDD minus the actual write pulse width or ${ }^{\text {tDDD }}$ minus the actual write data set-up time, which ever is larger (and greater than zero). Note: $t_{B D D}$ is always less than $t_{A A}$ for the worst case of minimum write values. This is why the read or write cycle is begun from the trailing edge of busy for the most conservative case recommended above.

## DUAL-PORT MEMORY EXPANSION: MAKING BIG ONES OUT OF LITTLE ONES

Dual-port RAM chips can be combined to form large dual-port
memories. Expansion in memory depth with dual-port RAMs is similar to expansion in depth for conventional RAMs. An example of this kind of expansion is shown in Figure 9 where and $8 \mathrm{~K} \times 8$ dual-port RAM has been made out of $2 \mathrm{~K} \times 8$ dual-port RAM chips.


Figure 9. Depth Expansion of Dual-Port RAMs

## Width Expansion: The Busy Lock-up Problem

Dual-port RAMs can also be expanded in width. However, in this case, we have a subtle problem. Expansion in width implies that several dual-port RAM chips will be active at the same time. This is a problem if several hardware arbitrators are active at the same time. If we examine the case of a 16-bit RAM made out of two 8-bit RAMs, we can better understand the problem. If the addresses for
both ports arrive simultaneously at both RAMs, it is possible for one RAM arbitrator to activate its L busy signal and the other RAM to activate its $\mathbf{R}$ busy signal. If both busy signals are used on each side, we now have a situation where both sides are simultaneously busy. The system is now locked up since both sides will be busy and both CPUs will wait indefinitely for their port to become free.

## The Busy Lock-up Solution: Use Only One Arbitrator

The solution to this busy lock-up problem is to use the arbitration logic in only one RAM and to force the other RAM to follow it. In this case, one RAM is dedicated as the arbitration MASTER and additional RAM are designated as SLAVES. Two solutions to this
problem are shown in Figure 10. One solution is to add external logic to the chip-enables of additional dual-port RAM chips. The logic gates shown cause the SLAVE RAM chip select to be disabled if the MASTER RAM is busy. Since only one set of arbitration logic is controlling the system the problem of SLAVE lock-up is avoided.


Width Expansion with SLAVE Logic (Not Recommended)


Width Expansion with SLAVE Chips (Recommended)

Figure 10. Width Expansion of Dual-Port RAMs

The second, more desirable solution, is to use specially designed dual-port RAM SLAVE chips which are part of IDT's product line. These SLAVE chips incorporate the SLAVE disable logic internally so that no additional logic is required to make a MASTER/ SLAVE combination. In the SLAVE chip, the busy pin serves as an input rather than an output. If the MASTER chip activates busy, the

SLAVE chip will sense this busy state and internally disable its write enable. SLAVE chips provide a speed advantage over systems which use external logic to implement the SLAVE . function. Since the SLAVE logic is built into the SLAVERAM chip, it can be designed so that there is no speed penalty when using SLAVE chips to expand the dual-port RAM width.

## Width Expansion: Write Timing

When expanding dual-port RAMs in width, the writing of the SLAVE RAMs must be delayed until after the busy input at the SLAVE has settled. Otherwise, the SLAVE chip may begin writing while the busy signal is settling. This is true for systems using SLAVE chips and for systems using conventional dual-port RAMs
with SLAVE logic. This delay can be accomplished by delaying the write enable to the SLAVE by the arbitration time of the MASTER. This is shown in Figure 11.


Figure 11. MASTER/SLAVE Write TIming

Note that the write delay is required only in width expanded systems which use SLAVE RAMs, not in single chip or depth expanded systems where only one chip is active at a time. This is because the individual chips have a built-in delay between the chip select and write enable inputs and the internal write enable to the

RAM. Separate timing must be supplied in the SLAVE case because this internal delay time can be balanced to the arbitration time only within a chip and can vary from chip to chip. If the delay time for the SLAVE is less than the arbitration time of the MASTER, writing could begin before busy became active, as above.

## Width and Depth Expansion: An Example

These techniques for expanding dual-port memories in width and depth are combined in the example shown in Figure 12. In this
example, an $8 \mathrm{~K} \times 16$ dual-port memory is made from $2 \mathrm{~K} \times 8$ chips in MASTER/SLAVE combination.


Figure 12. Width and Depth Expansion of Dual-Port RAMs

## USING THEM: DUAL-PORT RAM APPLICATION EXAMPLES

Examples of dual-port RAMs used for CPU-to-CPU communication are shown in Figures 13, 14 and 15. In Figure 11, a pair of 8 -bit processors communicate using a single $2 \mathrm{~K} \times 8$ dual-port RAM chip. In Figure 12, there is a similar system where a pair of 16-bit processors communicate using a pair of dual-port RAM chips and a MASTER/SLAVE configuration. Finally, in Figure 13, we have an

8 -bit processor communicating with a 16 -bit processor through two 2K x 8 dual-port RAMs.

In Figure 13, two Z80 microprocessors communicate using a single IDT7132 dual-port RAM chip. The IDT7132 is controlled by the chip enable. The write enable is set up in advance by the WR signal from the Z80 and the chip enable is used to write data into the RAM or to gate the read data onto the Z80 bus. The output enable (not shown) is tied to ground (continuous enable). The write enable is used to disable the output drivers.


Figure 13. 8-bit to 8 -bit CPU Communication

In Figure 14, two 68000 microprocessors communicate through a pair of dual-port RAMs. A IDT7132/7142 MASTER/SLAVE pair is used to avoid the busy lock-up problem. Note that the Address Strobe (AS) from each 68000 is used with an address decoder to
enable the dual-port RAM chips. This is to maintain the address for read-modify-write cycles so that arbitration is not lost between the read and the write. This is important for test and set instructions, for example.


Figure 14. 16-blt to 16 -blt CPU Communication

In Figure 15, a Z80 and a 68000 communicate using a pair of IDT7 132 dual-port RAMs. No SLAVE logic is required because the Z80 side chip enable decode ensures that only one RAM chip will
be enabled at a time. Otherwise, this figure is a combination of the logic from Figures 13 and 14.


Figure 15.8-bit to 16 -bit CPU Communication

## SUMMARY AND CONCLUSION

The development of true dual-port memories in integrated circuit form provides the designer with the ability to set up communication between components of a computer system while avoiding many of the problems of prior systems. While the concept of dualport memory has been with us from the early days of computing in
the form of DMA, the new dual-port ICs can provide this function at very high speeds and without the delays associated with earlier designs. Because of the utility of the dual-port memory concept these chips should come into wide spread use and become one of the standard components used by the computer designer.

TRUST YOUR DATA WITH A HIGH-SPEED CMOS 16-, 32- OR 64-BIT EDC

AN-03

By Suneel Rajpal and John R. Mick

## INTRODUCTION

As a computer-science corollary to Parkinson's First Law, "Work expands to fill the time available," it is observably always true that "Computer software expands to fill the memory available." There is an insatiable demand for higher speed and denser memory, be it dynamic RAM or static RAM. However, there are reliability considerations that have to be made in large memory systems that must always provide correct data. This application note deals with methods of enhancing data integrity and system performance by using Error Detection and Correction (EDC) logic circuits.

## TYPES AND SOURCES OF ERROR

In memory systems, two types of errors can occur - hard errors or soft errors. A hard error is a permanent error and it occurs when a memory location is stuck-at-one or stuck-at-zero. A soft error is temporary, random and correctable. As these errors are non-recurring and non-destructive they can be corrected using EDC logic.

Hard errors are caused by factors such as interconnect failures, internal shorts and open leads. Soft errors can be caused by system noise, power surges, pattern sensitivity and alpha particle radiation. The charge of an alpha particle can become comparable to the charge on memory cells as geometries shrink. This implies that susceptibility to alpha particle radiation is likely to increase as memory densities increase; however, memory manufacturers try to reduce or eliminate the problem through design or packaging techniques.

In spite of that, there is a probability of failure or error, especially where large systems are concerned. A graph that shows the trend of error rate versus chip density for dynamic RAMs is presented in Figure 1. One can calculate the Mean Time Between Failures (MTBF) for a DRAM system quite easily based on such data from a DRAM manufacturer.

A common method to examine data integrity is to incorporate parity. In a simple case of a three-bit number and one parity bit, the following relationship exists as shown in Table 1:

TABLE 1

| DATA | ODD PARITY |
| :---: | :---: |
| 000 | 1 |
| 001 | 0 |
| 010 | 0 |
| 011 | 1 |
| 100 | 0 |
| 101 | 1 |
| 110 | 1 |
| 111 | 0 |

The odd parity is generated by an exclusive-NOR operation of the data bits. An error can be identified by taking the entire word and the parity bit, called a code, and performing an exclusive-OR operation. If the exclusive-OR result was a one, it indicates that the data was probably correct and the combination of the data and par-


Figure 1: Typlcal Error Rates
ity bits represent a valid code; "probably" is mentioned, and will be explained in the following lines. However, if the exclusive-OR result was a zero, then it can only be identified that an error occurred and the combination of the data and parity bits represent an invalid code.

Another interesting aspect of Table 1 is the fact that to go from one valid code, say 0001, to another valid code, 0100, at least two bits have to change. This is called a distance of two. If only one bit changed on the code, it could be used to identify an error, but it could not point to the correct valid code. For example, if an invalid code of 0011 is seen, it lies between 0001 and 0010 and it is not possible to tell if the last data bit is in error or the parity bit is in error. Now, back to the mention of the word "probably". If two bits in the data changed erroneously, the parity tree performing the exclu-sive-OR would not be able to catch that kind of an error. Detection codes using parity are therefore limited and useful only in detecting one bit in error (or any number of odd errors), and they cannot provide any correction. Unfortunately, they cannot detect two errors (or any even number or errors).

The detection capability of the codes with different distances are shown in Figure 2. An invalid code that occurs in the distance of two cannot tell which bit was erring as outlined in the previous paragraph. Codes that keep a distance of three (or least 3-bits have to change to go from one valid code to another) can detect single bit errors and also correct them. However, codes with a distance of three cannot detect two failing bits. As shown in the distance of three examples, if a two-bit error occurs, it would be identified as if one bit failed. An invalid code associates detection/correction with the valid code adjacent to it rather than the other valid code that is a distance of two from it. Codes with a distance of four can detect all single-bit errors, detect all double-bit errors and also correct all sin-gle-bit errors. Double-bit errors are equidistant from two valid codes as shown by the central invalid code in Figure 2. The Single Error Correction and Double Error Detection (SECDED) capability is highly desirable for data integrity in high-reliability computer systems.


Figure 2: Codes of Various Distances and Their Effectiveness

## EDC ICs TO THE RESCUE

Codes with the distance of four are used in the IDT39C60/IDT49C460 Error Detection and Correction ICs. The overhead in the EDC implementation is additional check bits to the words in memory. For example, 6 bits are needed for 16-bit data, 7 bits for 32-bit data, and 8 bits for 64 -bit data to generate a distance of four. The code formed is a catenation of the word bits and the check bits and, as in the parity case, the code can be valid or invalid. The valid codes are a distance of four apart from the next valid code. Valid codes are implemented by generating check bits based on the data word and writing the check bits with the data bits to the memory. On reading the data and check bits from memory, a possibly valid or invalid code could have been read. The determination of whether the code was valid or not is done by regenerating check bits using the data bits; these are compared (ex-ORed) to the check bits that were read and the result is syndrome bits. These syndrome bits are indicative of an error-free situation, or a single or double-bit error, and are used to determine validity of a code, and also to point to single-bit errors and identify the occurrence of two or more bits in error.

As an example, let us write (FFFF) $H$ as the data word. The corresponding check bits that will be written in the memory are 001100 and can be computed using Table 2 which is based on a modified Hamming code. On reading back, if the data was FFFE and the data in position 15 had erroneously flipped from a " 1 " to a " 0 ", the
regenerated check bits would be 000111 (based on FFFE). The syndrome bits are the ex-OR of the two sets of check bits and are 001011. Referring to Table 3, a syndrome of 001011 indicates bit 15 is in error and has to be flipped.

The internal hardware of the IDT39C60 16-bit EDC, shown in Figure 3A, consists of ex-OR trees that can generate check bits and syndromes and also contains hardware to correct data. In addition, two or four IDT39C60s and some SSI, MSI can be connected to form 32-bit or 64-bit EDC systems. The IDT39C60 is a functional and pin-compatible replacement of the 16-bit 2960, and runs at a quarter of the power. Faster versions, such as the IDT39C60 and the IDT39C60A (the IDT39C60-1 replaces the Am2960-1 and the IDT39C60A is the fastest 16 -bit EDC available), demonstrate that CMOS circuits can not only run cooler than their equivalent bipolar circuits, but also run faster with higher output drive.

The architecture of a 32-bit EDC, the IDT49C460, is shown in Figure 3B. The IDT49C460 provides efficient means of generating check bits, calculating syndrome bits and correcting data bits on a 32-bit data path. In addition, diagnostic capability is provided to verify data operations in the memory system and verify that the EDC IC is functional too.

TABLE 3.
SYNDROME DECODE TO ERROR LOCATION/ TYPE

| SYNDROME BITS |  |  | $\begin{aligned} & \text { S8 } \\ & \text { S4 } \end{aligned}$ | 0 | 1 0 | 0 | 1 | 0 | 1 0 | 0 | 1 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | S0 | S1 |  |  |  |  |  |  |  |  |  |
| 0 | 0 | 0 |  | * | C8 | C4 | T | C2 | T | T | M |
| 0 | 0 | 1 |  | C1 | T | T | 15 | T | 13 | 7 | T |
| 0 | 1 | 0 |  | C0 | T | T | M | T | 12 | 6 | T |
| 0 | 1 | 1 |  | T | 10 | 4 | T | 0 | T | T | M |
| 1 | 0 | 0 |  | CX | T | T | 14 | T | 11 | 5 | T |
| 1 | 0 | 1 |  | T | 9 | 3 | T | M | T | T | M |
| 1 | 1 | 0 |  | T | 8 | 2 | T | 1 | T | T | M |
| 1 | 1 | 1 |  | M | T | T | M | T | M | M | T |

NOTES:

* $=$ No errors detected

Number = Number of the single bit-in-error
T=Two errors detected
$M=$ Three or more errors detected

TABLE 2. 16-BIT MODIFIED HAMMING CODE CHECK BIT GENERATION

| GENERATED CHECK BITS | PARITY | PARTICIPATING DATA BITS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| CX | Even (XOR) |  | X | X | X |  | X |  |  | X | X |  | X |  |  | X |  |
| C0 | Even (XOR) | X | X | X |  | X |  | X |  | X |  | X |  | X |  |  |  |
| C1 | Odd (XNOR) | X |  |  | X | X |  |  | X |  | X | X |  |  | X |  | X |
| C2 | Odd (XNOR) | X | X |  |  |  | X | X | X |  |  |  | X | X | X |  |  |
| C4 | Even (XOR) |  |  | X | X | X | X | X | X |  |  |  |  |  |  | X | X |
| C8 | Even (XOR) |  |  |  |  |  |  |  |  | X | X | X | X | X | X | X | X |

The check bit is generated as either an XOR or XNOR of the eight data bits noted by an " $X$ " in the table.

Figures 4 A and 4 B show the dataflow for the generate and error detect/correct operations in the IDT49C460. In Figure 4A, check bits based on input data are generated by the EDC and are written to the check-bit memory along with the data. In Figure 4B, the data and check bits are read from the memory. Based on their values, the syndrome bits are generated inside the IDT49C460. If the EDC is in the correct mode, any single-bit error is corrected and the corrected data is placed in the output data latch. The syndrome bits are also available if error logging is done.

Another necessary operation that is required is byte handling. When the memory is organized as a 32-bit word and an 8 -bit update is being performed, it requires a 2 -step operation. The first step is to read the 32-bit data and check bits, and correct any erroneous single bit failure. The second step is to write the new byte with the three unmodified bytes back to the system memory. The check bits corresponding to the newly formed 32-bit word are generated and also written to the memory. This operation is supported by having four separate output byte enables in the IDT49C460. The two-step process is shown in Figures 5A and 5B.


Figure 3A: The IDT39C60 16-Blt EDC Architecture


Figure 3B: The IDT49C460 32-Bit EDC Archltecture


Figure 4A. Check Bit Generation in the IDT49C460


Figure 4B. Error Detection and Correction Data Flow in the IDT49C460


Figure 5A. Byte-Write Operation, Step 1. Read 32-Bit Word and Correct Any Single-Bit Error


Figure 5B. Byte-Write Operation, Step 2. Newly Generated Check Bits Corresponding to Bytes A, B, E, and D Are Written To Memory Along With Bytes A, B, E, and D

The IDT49C460 is expandable to 64-bit wordlengths as shown in Figure 6A. The external buffer may not be required if the path from the memory already has a three-state buffer in its output stage or externally in the data path to the EDC. Figure 6B shows a 2-step operation when an error detection and correction occurs in bit 32-63 of the 64-bit word. The IC on the first level, with the code $I D=10$, receives the data bits $0-31$ and all the check bits. In the example shown, bit 63 has erroneously flipped from a " 1 " to a " 0 ". The partial syndrome bits are passed from the first device to the second. (The actual syndrome bits are generated from a table not shown in this article but are in the IDT49C460 data sheet.) The check input latch of the second device is open, due to its code ID = 11, and the partial syndrome bits are combined with the data bits to generate the final syndrome bits. The final syndrome bits indicate that bit 63 is in error and it is inverted to produce a correct result. The final syndrome bits are also sent back to the first device, but the resulting syndrome does not alter any data bits in the first device. Therefore, the error correction is a 2-step process. In Figure $6 C$, an error occurs in the bits $0-31$. In this case, the partial syndrome is sent to the second device. The second device generates the final syndrome and sends it back to the first device. Finally the erroneous bit is flipped over. In this case, a 3-step operation takes place.


Figure 6A. The IDT49C460 In a 64 -Bit Configuration

| DATA | CHECK |  |
| :---: | :--- | :--- |
| FFFFFFFFFFFFFFFF | 30 | WRITE |
| FFFFFFFFFFFFFFFE | 30 | READ |

CODE $=10$ FFFFFFFF (BITS 0-31)

CODE $=11$ FFFFFFFE(BITS 32-63)
FFFFFFFFF(CORRECTED 32-63)


CODE $=10$ FFFFFFFF(UNCHANGED 0-31)
Figure 6B. Error Correction on a 64-Bit Word, When Error is in Bits 32-63


Figure 6C. Error Correction on a 64-Bit Word, With Error in Bits 0-31

## HOW THE IDT49C460 FITS IN A SYSTEM

By virtue of their function, EDC ICs tie in closely with system memory architecture. Figure 7 shows a host that generates addresses and accesses a memory system. The memory contains memory elements, error detection logic and interface circuits. These are needed to start a memory cycle, to send/receive data on the system bus, and to inform the host that it has completed the memory operation.

One may use EDC for dynamic RAM memories or static RAM memories. Figures 8A and 8B show general configurations for DRAM arrays. Normally, in DRAM systems, separate pins exist for the DATAOUT and DATAIN. Therefore, IDTFCT244s can be used to provide an isolation between the DATA port of the EDC and the DATAOUT from the RAM. This isolation may be required after a read operation, and the EDC provides corrected data to the system and the DRAM. Another buffer is needed between the DATA port of the EDC and the system data bus to allow the corrected data to be placed on the system bus. The DRAM controller can be implemented using standard off-the-shelf products. An important operation that has to be supported is byte or word handling. The IDT49C460 EDC configuration shown in Figure 8 A has four individual byte enable controls going to the IDT FCT244s and their complements to the IDT49C460. The IDT39C60 shown in Figure 8B has two individual byte controls to the IDT FCT244s and their complements going to the IDT39C60.

In static RAM systems, as shown in Figure 9, there is no need for a dynamic memory array controller; however, bidirectional buffers are required on the ports of the static RAMs as RAMs have common I/O lines for data. If the SRAMs had separate I/O pins for the data, the buffer configuration of the DRAM array could be used.

The timing controller, common to both DRAM and SRAM systems, controls the buffers and the EDC ICs. This is an interesting task to the memory system designer, as a choice of EDC architectures are available.


Figure 7. A Typical High-Reliability Memory System


Figure 8A. EDC Logic in 32-Bit DRAM-Based Memory Systems


Figure 9. EDC Logic in 16-, 32- or 64-Bit Static RAM-Based Systems


Figure 8B. EDC Logic in 16-Bit DRAM-Based Memory Systems

## BUS-WATCH AND FLOW-THROUGH EDC ARCHITECTURE

The architecture of EDC ICs can be categorized as Bus-Watch and Flow-Through as shown in Figure 10. In a bus-watch architecture, there is only one bus to handle the data and one set of pins that handle incoming data from the memory, corrected data from the EDC, and incoming data from the system to be written to the memory. The IDT39C60 and IDT49C460 are based on a bus-watch architecture. In a flow-through architecture, such as Intel's 8206, there are two ports that handle data movement. The WDin/DOUT handle incoming data from the system so that the EDC can generate check bits. The second function of the WDIN/DOUT is to supply the corrected data to the system and the memory. The second set of pins, DiN, only handle incoming data from the RAM. These architectures lend themselves to "Check Only" and "Correct Always" configurations.

The "Check Only" method is used in high-performance systems. The memory system always sends data directly to the host when a read is requested. In the event a single bit error occurs, one approach is that the read cycle is delayed and a correction is performed. The corrected data is sent to the host and written into the memory. In this case, the timing control circuit would disable the Memory Data Out Buffer (the IDT FCT244 for the DRAM case and the IDT FCT245 for the SRAM case) and put corrected data from the EDC IC onto the system data bus, also writing the corrected data back into the memory array. For the "Check Only" method, a DATATO ERR parameter is of key concernto designers as this can be used to generate the DTACK, READY or BERR signals to the host.

The other option is that a "Correct Always" method is used. In this case, the EDC always corrects data (regardless of the fact that it may be error-free), sends it on the system data bus and writes it back to the memory. In this case, the cycle time for the data read includes the "DATAIN TO CORRECTED DATAOU"" parameter for the EDC. The IDT49C460 and the IDT39C60 provide the fastest timings for the "DATAIN to ERR" and "DATAIN TO CORRECTED DATAOUT" parameters when compared to other currently available 32-bit and 16 -bit EDCs. This was made possible by using IDT's CEMOS ${ }^{\text {m" }}$ technology.

The IDT49C460B dissipates only 95mA and the IDT39C60A dissipates only 85 mA over the commercial temperature range. The quiescent power consumption is only 5mA for the IDT49C460B and the IDT39C60A.

The delay for the DATAIN to ERR is only $25 n$ for the standalone 32-bit IDT49C460B (worst case commercial) and 42ns for the 64-bit cascaded case. The delay in DATAINTO CORRECTED DATAOUT is only 32ns for the stand-alone case and 57 ns for the 64-bit cascaded case. These parameters are very important when considering EDC ICs discussed further in a later section. They are, however, shown in Tables 4 and 5 for the 16-bit IDT39C60 and 32-bit IDT49C460, respectively.

The acid test is how a flow-through architecture compares in performance to a bus-watch architecture in the "Check Only" mode and the "Correct Always" mode. In Figure 11, a flow-through EDC device is connected to a DRAM array system for "Check Only" operations. Data from the memory goes through the IDT FCT244 buffer to the system bus directly and simultaneously to the EDC device. Within the DATAIN to ERR of the device, it is determined if a single-bit error occurred and, if so, a timing controller would disable the IDT FCT244 and allow corrected data to be sent on the system bus via the IDT FCT245.


Figure 10. Architecture of Bus Watch and Flow-Through EDC Logic

A bus-watch EDC in a "Check Only" configuration is shown in Figure 12. The data path from the DRAM to the EDC goes through one IDT FCT244 delay and is identical to the flow-through case. After that, the DATAIN to ERR delay determines whether or not thecycle would be stretched. The data from the DRAM goes through an IDT FCT244 buffer and an IDT FCT245 buffer in the bus-watch case. One emerging fact is that the time it takes to make a decision to stretch a memory cycle is the same for bus-watch and flowthrough EDC parts and is determined by the DATAIN to ERR of the respective devices.

In the flow-through "Correct Always" configuration, as shown in Figure 13, data has to always pass through the EDC and any IDT FCT245 and then go on to the system bus. In the case of buswatch ICs, data from the DRAM goes through an IDT FCT244, in and out the EDC device and through an IDT FCT245, as shown in Figure 12. A bus switch has to take place every cycle as memory data comes into the EDC, is corrected and then transferred to the system bus. In a practical design this bus switch may be the longest delay path for "Correct Always".

TABLE 4:
KEY PARAMETERS FOR THE IDT39C60/-1/A FOR COMMERCIAL RANGE

|  | IDT39C60 | IDT39C60-1 | IDT39C60A |
| :--- | :---: | :---: | :---: |
| DATA $_{\text {IN }}$ TO $\overline{\text { ERR }}$ | 32 ns | 25 ns | 20 ns |
| DATA <br> CORRECTED DATA OUT | 65 ns | 52 ns | 30 ns |

TABLE 5:
KEY PARAMETERS FOR THE IDT49C460/A/B FOR COMMERCIAL RANGE

| CONDITIONS | IDT <br> 49 C 460 | IDT <br> $49 \mathrm{C460A}$ | IDT <br> 49 C460B | $2-49 \mathrm{C460Bs}$ <br> FOR <br> $64-$ BIT EDC |
| :--- | :---: | :---: | :---: | :---: |
| DATAIN <br> TO ERR | 40 ns | 30 ns | 25 ns | 42 ns |
| DATA <br> CORRECTED <br> DATA | 49 ns | 36 ns | 30 ns | 57 ns |



Figure 11. The "Check Only" Configuration for Flow-Through EDC ICs


Figure 12. The Bus-Watch EDC in "Check Only" or "Correct Always" Configurations


Figure 13. Flow-Through EDC in "Correct Always" Mode

However, if just the specification is being reviewed, the flowthrough path is shorter by an IDT FCT244 delay. A specification comparison is that the "DATAINTO CORRECTED DATAOUT" delay of a flow-through EDC part should be compared to the "DATAIN TO CORRECTED DATAOUT" delay of the IDT49C460 plus an external 7ns buffer delay (for the IDT FCT244). However, in an actual system such as the one in Figure 8A, a "bus-switch" has to take place, as explained below.

In a DRAM system that has a bus-watch EDC, a sequence of events has to be created by the timing controller that was shown in Figure 8A. The timings that the controller generates are shown in Figure 14. The example being considered is "Correct Always." The RAS, CAS, $\overline{\text { WE }}$ signals have to be generated to read data from the DRAM. The read takes place before state 7, and the read data is latched in the DATAIN latch of the EDC. It is then corrected and the corrected data can be latched in the DATAOUTlatch. The data correction can take place between states 7 and 10. Any time after state 10, the EDC can place the corrected data on the bus. The bus that was loading the data in the EDC has to be turned around as the

EDC is going to send corrected data to the host. The EDC also writes back the corrected data and the newly generated check bits to the memory. The memory buffers shown in Figure 8A are threestated, as the $\overline{O E} M E M$ BUFF is high from state 7 onwards and the EDC would be enabling data on the bus. The timing diagram in Figure 14 explains a typical case and the users will have to customize it based on their memory speeds and the time the system has for receiving valid data.

Other factors that may be a consideration are package count and board space. The number of packages used in flow-through and bus-watch implementations are the same for "Check Only" configurations. In "Correct Always" configurations the bus-watch implementation requires four more IDT FCT244s than the flowthrough implementation. Flow-through ICs have more pins and therefore leave a larger footprint on the PC. However, in terms of board space, since the footprint of the flow-through EDC is larger that the bus-watch, the bus-watch approach takes less space for "Check Only" configurations and there is a tie for the "Correct Always" configuration.

*NOTE: A BUS-SWITCH TAKES PLACE BETWEEN STATES 6 AND 10

Figure 14. Timing Dlagram for Correct Always in Figure 7A

## SUMMARY

This article has covered reliability issues in memory systems and solutions using EDC devices. In considering EDC devices, two parameters are critical: the "DATAINto ERR" and the "DATAIN TO CORRECTED DATAOUT". At Integrated Device Technology, we have optimized these two parameters and produce ultra-fast, TTL-compatible CMOS Error Detection and Correction devices for high-performance 16-, 32- and 64-bit systems.

HIGH-SPEED CMOS
TTL-COMPATIBLE NUMBERCRUNCHING ELEMENTS FOR FIXEDAND FLOATING-POINT ARITHMETIC

## by Suneel Rajpal

## INTRODUCTION

Traditionally, high-speed number-crunching requirements could only be fulfilled by bipolar (TTL) components. However, with the advent of advanced CMOS technologies, one can not only attain higher densities and lower power consumption, but also attain higher speeds. This paper deals with different building blocks that can be used to build integer or floating-point processors at speeds greater than 10 MHz .

## FIXED-POINT PROCESSORS

In order to build a high-speed efficient fixed-point processor, a number of computational elements are required. A high-speed ALU and a multiplier are all integral parts of a high-speed processor. These building blocks must be cascadable or expandable for higher-precision numbers. High-speed memories are also required for data storage and for control store which essentially drives the system. A typical microcoded system is shown in Figure 1. It consists of three sections: the control section, the address generation section and the number-crunching section. The key elements in the control block and number-crunching block, shown in Figure 1, are illustrated in Figures 2 and 3. (The address generation can be supported by the architecture in Figure 3.) An instruction is fetched from the main memory (not shown). Then the opcode is decoded to cause a jump to the appropriate address in the control store. This address is the start address of the microinstructions that emulate the macroinstruction.

The next step may be to fetch the operands; this is done by putting the address on the address bus and bringing data into the


DSPAN04-001
Figure 1. A Typical CPU
data input registers. If more parallelism is required, a separate ALU can be used to compute addresses concurrently with an ALU that is computing data from the previous instruction.

Figure 2 contains the microprogram sequencing and the control store section. This typically consists of a microprogram sequencer, a control store, pipelines, registers, and some MSI for condition code selection. The IDT39C10B is a 12 -bit microprogram sequencer that is plug-compatible with all versions of the 2910. One of four sources can be selected as the next address: the microprogram address register, the LIFO stack, the internal register/counter, or the direct $D$ input. An added feature in the IDT39C10 is the deeper stack with 33 locations instead of nine provided by the 2910 sequencer. Figure 3 shows a plausible arrangement of ALUs, multiplier/ multiplier-accumulators and extended data storage. A computation for worst-case cycle time for the control path is shown in Figure 4. The corresponding worst-case delay for the data path is shown in Figure 5. It is an interesting exercise to analyze these two delay paths. The control path has a 64 ns delay and the data path has a 49 ns delay, adding to the IDT49C402 delay and register propagation delay and setup time. The IDT49C402, shown in Figure 6, is code-compatible


DSPANO4-002
Figure 2. The Instruction Decoder and Microprogram Sequencer
to the 2901 and has 64 registers in the register file. There are eight additional destination functions that allow direct loading of the $Q$ register or the RAM, thereby enhancing the overall performance. The additional destination functions are shown in Table 1.

If multipliers are used in the data path, the pipelined delay of 35 ns for the IDT7216/IDT7217 ( $16 \times 16$ multipliers) is far less than the sequencer delays and ALU delays. The other data path of concern is a multiplier output that is added in the IDT49C402, shown as Path 2 in Figure 5. It is only 45 ns , less than both the Data Path 1 delay and the Control Path delay. The IDT7216 is pin and functionally compatible to the TRW MPY- $016 \mathrm{H} / \mathrm{K}$ and Am29516. The IDT7217 is pin and functionally compatible to the Am29517. If a multiply-accumulate function is required, an IDT7210/IDT7243 ( $16 \times 16$ MACs) can provide sum-of-products at 35 ns clocked speeds. The IDT7210/IDT7243 are pin and functionally compatible to the TRW TDC1010/1043 multiplieraccumulators. Generic block diagrams for the multipliers and multiplier-accumulators are shown in Figures 7 and 8.

The multipliers operate on unsigned two's complement or mixed mode numbers. In every clock cycle, a 32-bit product is generated and either the least significant or the most significant half can be read through the output lines. The least significant of the product is also shared with the $\mathrm{Y}_{0-15}$ input lines. IDT7216/ IDT7217s are capable of running at 35 ns clocked multiply rates over the commercial temperature range and 40 ns over the military temperature range.

The multiplier-accumulator, IDT7210, provides the multiply, multiply-add and multiply-subtract functions. Three bits of overflow are provided, corresponding to a 35-bit accumulator. The IDT7243 is a trimmed version of the IDT7210 that does internal accumulates of 35 bits; but only the most significant 19 bits are available externally. Also, the IDT7243 has no preload capability. The multiply-accumulate operations can run at 35ns clocked speeds for the commercial temperature range. The summarized performance is shown in Table 2.


DSPANO4-003

Blazing fast speeds of the multipliers are needed in systems where the operands are of longer wordlength ( $>16$ bits). For example, if fixed-point 32 -bit operands are to be multiplied, four partial products have to be added, as shown in Figure 9. The four partial products can be generated in parallel using four multipliers and adding the partial products at their appropriate binary weighting. Alternately, the partial products can be added using one multiplier while doing shift and add operations in the IDT49C402, using the register space efficiently.

| Pipeline register CLK-Q | 10 ns |
| :---: | :---: |
| Condition MUX (74F251) | 13 ns |
| IDT49C410: CC to Y | 16 ns |
| WCS RAM; IDT71682 | 25 ns |
| Pipeline Register Set-Up | $\frac{\mathrm{ns}}{64 \mathrm{~ns}}$ |
| Total |  |

Figure 4. The Control Path Delay

| Pipeline register CLK-Q IDT49C402:A/B to $F=0$ Status Register Set-Up | 10ns 37ns $2 n s$ |
| :---: | :---: |
| Total | 49 ns |
| CLK-Q, IDT7216/IDT7217 Data to RAM, Set-Up | $\begin{aligned} & 25 \mathrm{~ns} \\ & 20 \mathrm{~ns} \end{aligned}$ |
| Total | 45ns |

Figure 5. The Data Path Delay


Figure 6. The IDT49C402 Block Diagram

In the example shown in Figure 9, the partial product XA•YA is stored in two locations of the register file. The Most Significant (MS) part of XB•YB is added to the Least Significant (LS) part of $X A \cdot Y B$; the carry-out is saved for the next addition to the LS part of XB•YA. The carry-out again is saved for the next operation for


IDT7216 HAS SEPARATE CLOCKS FOR THE REGISTERS. IDT7217 HAS A COMMON CLOCK AND SEPARATE ENABLES.

DSPANO4-007
Figure 7. The IDT7216/IDT7217 Multiplier Block Dlagram


DSPANO4-008
Figure 8. The Block Dlagram of the IDT7210/IDT7243
the additional of the MS part of the $X B \cdot Y A$ and $X A \cdot Y B$. This result is added to the LS part of XA•YA. Finally, the sign extension of the previous operation is added to the MS part of XA•YA. By using the register file of the IDT49C402 efficiently, one does not have to perform 16-bit shifts with each partial product addition, resulting in a fairly efficient $32 \times 32$ multiplication.

A high-speed 12 MHz fixed-point processor can be built using the parts shown in Figures 2 and 3-namely the IDT39C10 12-bit sequencer or the IDT49C410 16-bit sequencer, the IDT49C402 16-bit ALU, the IDTFCT374, the IDT71682 RAMs, the IDT7216/IDT7217 multipliers or the IDT7210/IDT7243 multiplieraccumulators.

## FLOATING-POINT PROCESSORS

In applications that need a larger dynamic range, floating-point number representation is used. A discrete solution to a 32-bit floating-point processor can be at least one board of SSI and MSI. Most designers prefer an IC or an IC set that implements the IEEE standard over a discrete solution. The implementation problem only worsens for double precision 64-bit floating point processors. The IDT72064/IDT72065 and IDT72264/IDT72265 provide compact, low-powered high-speed solutions to single-, and double-precision IEEE standard 754 version 10.0 calculations.

The IDT72064/IDT72264 are floating-point multipliers; the IDT72065/IDT72265 are floating point ALUs. All the parts have similar I/O structures. Data input and output transfers may occur at twice the maximum pipeline rate, allowing the devices to be used in a variety of bus configurations without degrading performance. The detailed block diagram of the IDT72264 is shown in Figure 10. The detailed block diagram for the IDT72265 is shown in Figure 11. Note that, in Figure 10, the IDT72264 takes two cycles for 32-bit operations and four cycles for 64-bit operations. The IDT72064, very similar to the IDT72264, takes four cycles for a 32-bit operation and eight cycles for a 64-bit operation.
The multiplier and ALU can operate in two modes: one with pipelined levels and the other with the pipelined registers made transparent (called the flow-through operation in the data sheets). For example, the multiplier in Figure 10 can have the following registers made transparent: PIPE1 and the STREG (Status Register), DM and DL registers. This allows the operands to "ripple" through the logic circuitry at a slower time, as compared to the pipelined case. A simitar configuration is possible for the ALU,

$$
\begin{aligned}
& X=\text { 32-bits } X_{A}=X_{31-16}, X_{B}=X_{15-0} \\
& Y=\text { 32-bits } Y_{A}=Y_{31-16}, Y_{B}=Y_{15-0}
\end{aligned}
$$



DSPANO4-009
Figure 9. Partial Products for a $32 \times 32$ Muitiply


Figure 10. The IDT72264 Floating-Point Multiplier


DSP72265-001
Figure 11. The IDT72265 Floating-Point ALU
shown in Figure 11, where the following registers can be made transparent: PIPE1, PIPE2, PIPE3, and STREG, DM and DL registers. The tradeoff in using pipelining is that one result is available every (pipeline) cycle once the pipe is full. Often this is a preferred method of computing if the pipe is not flushed. In the flow-through situation, one does not present any new operands to the inputs during the duration of the operating time. In a pipelined system, new values of $X$ and $Y$ are loaded every cycle and new results are read every cycle, with an understanding that the result being read currently is from operands loaded " $n$ " cycles ago. " $N$ " depends on the operation being performed and can range from 6 to 14.

The input stage allows easy interfacing to 16 -bit, 32 -bit, and

TABLE 1.
IDT49C402 16-Bit ALU Destination Functions

|  | RAM | Q | Y-OUT |
| :---: | :---: | :---: | :---: |
|  | F-Up | Q-Up | F |
|  | F-Up | - | F |
| 2901 | F-Down | Q-Down | F |
| Functions | F-Down | - | F |
| (3-Bits | - | - | F |
| $\mathrm{I}_{6}-\mathrm{I}_{8}$ | - | Load F | F |
| $\mathrm{Ig}_{9} \mathrm{HIGH}$ | Load F | - | F |
|  | Load D | Load F |  |
|  | Load D | Load F | A |
| Added | Load F | Load D | F |
| IDT | Load F | Load D | A |
| Functions | - | Q-Up | F |
| (1 Additional | - | Q-Down | F |
| Bit $\mathrm{I}_{9}$ ) | Load D | - | F |
| $\mathrm{I}_{9}$ LOW | - | Load D | F |

## TABLE 2.

Multiplier and MAC Performances

| IDT7216/IDT7217 <br> $16 \times 16$ Multiply <br> Clocked Times | Commercial | Military |
| :---: | :---: | :---: |
| IDT7210/IDT7243 <br> Multiply-Accumulate <br> Clocked Times | 35 ns | 40 ns |

64-bit buses. The instruction set of the multipliers include singleand double-precision multiply and handling of wrapped multiply. A wrapped number is one that is smaller than the smallest representable number that is normally used. The ALU has a wide 'variety of instruction including add, subtract, convert, compare, negate, pass, wrap and unwrap for both single-precision and double precision operands.
The performance for these devices for the pipelined and flowthrough operations are listed in Tables 3 and 4. These timings are based on a 50 ns clock time. The IDT72064 and IDT72065 are compatible with Weitek's 1064 and 1065 in the IEEE mode. The IDT72264 and IDT72265 replace Weitek's 1264 and 1265. The performance is expected to be $20 \%$ faster when compared to currently available Weitek parts.

## CONCLUSION

As the need for high-speed computing increases, so does the expected throughput of number-crunching chips. The availability of efficient building blocks from IDT allows users to build a 12 MHz fixed-point processor and a 10 MHz floatingpoint processor.

TABLE 3.
The IDT72065/IDT72265 Performance

| Single-Precision Pipelined Throughput | 100 ns |
| :---: | :---: |
| Single-Precision Latency | 450 ns |
| Double-Precision Pipelined Throughput | 100 ns |
| Double-Precision Latency | 450 ns |

ALU Operations

TABLE 4.
The IDT72064/IDT72264 Performance

| Single-Precision Pipelined Throughput | 100 ns | 200 ns |
| :---: | :---: | :---: |
| Single-Precision Latency | 300 ns | 500 ns |
| Double-Precision Pipelined Throughput | 200 ns | 400 ns |
| Double-Precision Latency | 450 ns | 700 ns |

SEPARATE I/O RAMS INCREASE SPEED AND REDUCE PART COUNT

## INTRODUCTION:

Static RAMs with separate data inputs and data outputs, such as the IDT71681/71682 4K $\times 4$-bit RAMs and the IDT71982/71982 $16 \mathrm{~K} \times 4$-bit RAMs, provide memory organizations that can improve system architecture in many applications. IDT makes a series of separate I/O RAMs, as shown in Table 1. In this application note, we will demonstrate several system ideas where RAMs with separate data inputs and data outputs offer improved system performance. Typically, the separate data inputs and data outputs eliminate the need for multiplexing of demultiplexing in the data path. Thus, not only is the output enable or disable time eliminated in a critical speed path, but a potential additional element (multiplexer or demultiplexer) may also be eliminated.

## TABLE 1: IDT Separate I/O RAM CHIPS

| Size | Organization | Outputs <br> Track Inputs <br> During Write | Outputs <br> High Imped. <br> During Write |
| :---: | :---: | :---: | :---: |
|  | $16 \mathrm{~K} \times 1$ | - | IDT6167 |
|  | $4 \mathrm{~K} \times 4$ | IDT71681 | IDT71682 |
| 64 K | $64 \mathrm{~K} \times 1$ | - | IDT7187 |
|  | $16 \mathrm{~K} \times 4$ | IDT71981 | IDT71982 |

## SEPARATE I/O RAM APPLICATION EXAMPLES

## MICROPROGRAM MEMORY

Separate I/O RAMs can be used in a high-speed writeable control store application and offer both speed improvement and a significant parts count reduction in the interface to a MOS microprocessor used to initialize the RAM at power up. Figure 1 shows a typical writeable control store design for a microprogrammed machine. Here we see an IDT39C10 microprogram sequencer driving the 12 -address lines of the IDT71681/71682 4 K word array. If we assume a microcode width of 96 bits, this design will use 24 of the IDT71681/71682 24-pin, 300 mil packages. As shown in Figure 1, the 12 address lines to all 24 packages are connected in parallel and are driven by the $Y$ outputs of the IDT39C10 microprogram sequencer. This gives a total microcode depth of 4 K words, which is sufficient for most microprogram applications. The four data outputs from each device provide microcode bits to the pipeline register to overlap the microinstruction fetching with the microinstruction execution. The pipeline register always contains the microinstruction currently executing, while the IDT39C10 is generating the next address to the RAM and the RAM is accessing the next microinstruction to be set up at the input to the pipeline register.

The advantages of using the IDT71681/71682 RAM in this application come from the speed of this device and from the parts savings associated with not having to demultiplex the data to be loaded into the memory. If the data path were to be bidirectional, such as would be required if we used the IDT6116 ( $2 \mathrm{~K} \times 8$-bit RAM) on the IDT6168 ( $4 \mathrm{~K} \times 4$-bit RAM), it would be necessary to demultiplex a MOS microprocessor data bus that provides the microcode at power up. This would require one 8-bit driver for each 8 bits of RAM to interface between the various RAMs and the 8 -bit microprocessor data bus-an additional 12 parts in this case.


Figure 1. Typical Writeable Control Store in a Microprogrammed Machine.

In a typical system, such as is shown in Figure 1, the microcode is read from a floppy disk and loaded into the writeable control store. An example of this type of microcode loading architecture as shown in Figure 2. The microprocessor system shown in Figure 2 requires three interface points to the writeable control store. First, you must define the address for the write operation. This is provided by means of a WCS address register to select which word in the writeable control store will be written into. Second, you must define the data you are going to write. This is provided by a data register which defines the data for a specific eight bits of the 96-bit word of the control store shown in Figure 1. A total of 12 bytes are required to load one microcode word into the writeable control store depicted in Figure 1. The specific byte to be written is selected by four additional address bits from the WCS address register which are directed to the decoder so that one of the 12 bytes can be selected for loading. Third, a control register is then used to select between the WCS load and operate modes and to manipulate the write enable (WRITE*) line connected to the decoder.


Figure 2. Autoload of the Writeable Control Store.

The complete cycle required can be described as follows. First, set up the control register to select the WCS address register onto the address bus and disable the IDT39C10 Y outputs. Second, move the address of the first byte to be loaded to the WCS address register. Third, move the data byte to be loaded to the data register. Fourth, change the WRITE* line from high-to-low-to-high by means of two MOS microprocessor I/O cycles. This will write one byte of data to the writeable control store memory. Continue by repeating the steps of loading the WCS address register, data register and then "writing" the data into the writeable control store memory.
A detailed connection diagram of the IDT71681/71682 interface to the MOS microprocessor is shown in Figure 3. Only 10 of the 24 devices are shown, but the connection scheme is similar for all 24 -devices. The important point to recognize from the diagram is that the data-in lines are connected on a byte-wide basis. One IDT71681/71682 is connected to the $D_{0}$ to $D_{3}$ data inputs and the second IDT71681/71682 is connected to the $D_{4}$ through $D_{7}$ inputs. This means that each two devices are connected so as to accept one byte of data from the MOS microprocessor system. The 12 address lines to IDT71681/71682 are connected in parallel and are driven by a register with three state outputs such as the IDT74FCT374. The remaining address lines from the 29825 WCS address register are connected to decoders such as the IDT74FCT138. Each output for the IDT74FCT138 is connected to two write enable inputs on the IDT71681/71682 memories. This allows one byte to be written when the WRITE* line is changed high-low-high. The chip select line is simply grounded and not used in this application. As can be seen, the IDT71681/71682 offers a convenient interface in a writeable control store for external loading of the data. This connection concept can be extended and changed such that the writeable control store could be loaded with data provided by the host execution CPU itself, rather than the floppy disk.


Figure 3. Detail of the MOS Microprocessor Interface to a Writeable Control Store.

## VIRTUAL MEMORY AND MEMORY MAPPING

Separate I/O RAMs are ideally suited for use with MOS microprocessors to provide the memory mapping function associated with today's complex microprocessor operating systems. As shown in Figure 4, the IDT71681/71682 can be used to provide mapping from a microprocessor virtual address to a microprocessor physical address in main memory. In addition, status information about the map can also be present in the page table. In this example, a 24 -bit virtual address is divided into a 12 -bit virtual page consisting of 4 K words per page. Depth into the page
is provided by a 12-bit offset address. As shown in Figure 4, the 12-bit virtual page address can be connected to the page mapping memory and the resultant output will be a physical page address and status information. A detailed connection diagram is shown in Figure 5.


Figure 4. Memory Mapping.


Figure 5. Memory Mapping.

A computer that provides any form of mapping other than the identity map between the central processing unit generated addresses and the physical memory address satisfies the most general definition of virtual memory. In Figure 5, we see the IDT71681/71682 address lines connected to the upper 12 bits of an address bus, such as those provided by the 68000 microprocessor. Here, the separate data output lines are used to provide mapped addresses as well as exception bit status vectors. The separate data-in lines can be connected to the data bus so that the page table provided by this memory is easily updated.

Many use the terminology of virtual memory in a more restrictive fashion. That is, a virtual memory is one where the actual physical memory is smaller than the total memory addressing capability of the machine. A page table memory map, such as that shown in Figure 5, is used to provide a translation from the virtual address to the physical address in such a memory. In a related definition called memory mapping, the physical memory is larger than the logical address space of the machine. This is often applied to such microprocessors as the 8085 and Z80. Here, the machine's logical address space is limited to 64 K bytes, but it may be desirable to have a larger physical memory available to the machine. The connection scheme shown in Figure 6 can be used to perform this memory mapping. Some number of address lines, eight in this example,
are connected to eight of the 12 IDT71681/71682 RAM address lines. The additional four RAM address lines are provided by a register and perform an additional mapping select function. The 12 RAM data output lines of the RAM are used in conjunction with the 8 remaining address lines from the microprocessor to provide a total of 20 address lines ( 1 megabyte) in this example. The 12 RAM data-in lines are connected to the data bus for easy loading of the page table.


Figure 6. $\mathbf{Z 8 0}$ Memory Mapping.
Figures 5 and 6 indicate that some thought must be given to the exact mechanism for the address to be provided to the mapping RAM while it is being loaded. This can be handled in one of two ways. The simplest way is to provide an address register on one of the microprocessor I/O ports that is loaded with the target address, and then this address is used when the mapping memory is being written into. A more clever technique is to provide a control register that disables the main memory write and enables the mapping memory write such that no additional address register is required. Instead, data to be loaded into the mapping memory is simply moved to the address in the virtual space and is redirected to the mapping memory rather than the main memory.

Again, the examples of Figure 3 through 5 demonstrate the advantage of the IDT71681/71682 in having separate data inputs and data outputs.

## CACHE MEMORY

A cache memory is a high-speed memory that is placed between the CPU and the main system bus. The purpose of a cache memory is to make a slow memory look like a fast memory. This is done by using two memories. The first is a small, highspeed memory called a cache memory, and the second is a large, slow memory called the main memory. Both memories are attached to the system bus which is connected to the CPU. The cache memory holds a copy of the most frequently used data in the main memory. If data requested by the CPU is in the cache memory, it responds first; if not, the CPU waits for the data from the slower main memory. If the data and instructions being executed most of the time are in the cache memory, a performance improvement is realized. This is commonly the case because most programs consist of loops and small pieces of code which are executed repetitively, and these occupy a small number of memory locations. The hardware associated with the cache memory attempts to keep this data in the high-speed memory. The term "hit ratio" is used to describe the number of times the data or instructions are in the cache memory versus the total number of memory accesses. It is not unusual to find hit ratios in the 90 percent range for some cache memory designs.

One of the most common cache memory organizations used is called the direct mapped cache memory. Figure 7 shows the block diagram for the implementation of the typical direct mapped cache. In this implementation, the cache memory consists of three main parts. These are the tag store, the data store and the match comparator. In the example shown in Figure 7, the tag buffer and data RAM are each 4 K words deep using one row of the IDT71681/71682 static RAMs. The high order 12 bits of the address can be stored in the tag RAM so as to specify the unique memory space for which the data corresponds. The tag RAM usually contains additional bits which represent data validity and parity.


Figure 7. Direct Mapped Cache Memory.
The operation of such a cache memory is as follows. The microprocessor puts out an address on the address bus. The lower 12 bits are connected to the address inputs of the data and tag RAMs and cause the data and tag RAMs to begin fetching the word at the location. Then, the actual data value stored in the tag RAM is compared against the upper 12 address bits to look for a match. If a match is found, the valid bit is true and the data in the data RAM corresponds to the address on the address bus, we have a cache "hit" and the data in the data RAM is placed onto the microprocessor data bus. If no match is found or the valid bit is false, then a cache "miss" occurs and the data must be fetched from the main memory. As the data is brought in from the main memory to the microprocessor, it is also written into the data RAM and, at the same time, the tag RAM is loaded with the high order 12 address bits that represent the tag number from which the data was taken. Hopefully, the next time this address is used, it will still be in the cache memory.

## STACK MACHINES AND HIGH-PERFORMANCE ALUS

A bit-slice microprocessor design can utilize separate I/O RAMs in the ALU architecture in several ways. A typical bit-slice microprocessor ALU configuration is shown in Figure 8. Here we see the IDT71681/71682 configured with its data inputs connected to the Y output of the 2903 bit-slice, and its data outputs connected to the DA input of the 2903 bit-slice. Two uses for such a connection are obvious. First, it is possible to use the tightly coupled RAM to increase the number of registers available to the

ALU. This could be used in certain high-performance algorithms such as floating point, Fast Fourier Transforms (FFTs), etc. Similarly, this register set might be used to allow very high-speed context switching of the processor ALU section. In this fashion, no register would have to be updated during the handling of interrupts or other system/user context switches.


Figure 8. Stack Machines and High-Performance ALUs.

Another use for the IDT71681/71682 RAM shown in Figure 8 would be to provide a local stack for the ALU. This could be implemented using an up-down counter to drive the address lines to the RAM and the appropriate microcode to control pushing and popping of the stack. One or more such stacks could be very useful in high level language machines. For example, two such stacks might be used in a FORTH machine. One stack would be the operand stack, while the second stack would be the return stack.
A typical TTL ALU implementation is shown in Figure 9. Here, an MSI ALU, such as the 74S181, is used in a microprogrammed environment. Local register/accumulator storage is provided by IDT71681/71682 memories. The A and B inputs to the ALU are driven by the accumulator A and accumulator B RAM register/ stack, respectively. Again, the advantage of the separate data inputs and data outputs is well displayed.


Figure 9. TTL ALU Implementation.

## VIDEO DISPLAY CONTROLLER

The video display controller shown in Figure 10 can utilize separate I/O RAMs in two different ways. One area of the video
display controller, the character generator, uses two IDT71681/ 71682 s to hold 512 different $5-$ by- 7 dot characters. In this configuration, the CRT controller provides the address to the character generator which generates the dot pattern for a particular line in the selected character. By using RAM in the character generator, the character font can be controlled by the host microprocessor and changed as often as desired. Two additional IDT71681/71682s are used for the screen refresh RAM. In this application, two RAM chips provide the local storage for the characters on the screen. Since a standard 24-row-by-80-column CRT display represents almost 2 K bytes of data, the screen refresh RAM shown can store up to two pages of information for display.


Figure 10. Video Display Controller.

## DIGITAL FILTERS

The four-sample non-recursive digital filter in Figure 11 is another application which demonstrates the importance of separate data inputs and data outputs in the RAM memory. In this example, a 4096 word range-gated filter is shown. Digital filters consist primarily of memory, multipliers and adders. Rangegated filters are used in systems that quantify and otherwise process distance-related measurements such as radar, sonar and ultrasonic medical diagnostic instruments. Typically, the return signal is divided into increments of time (or distance) where each increment is to be individually processed. Thus, many different elements are to be processed and all may share the same multipliers and adders. However, different memory locations are needed for each time-sequential element. The example shown in Figure 11 can best be understood with the following description: the current output is equal to the sum of the present sample times the constant $A_{0}$, plus previous sample times the constant $A_{1}$, plus the second previous sample times the constant $A_{2}$, plus the third previous sample times the constant $A_{3}$. Four samples participate in generating each output, and because only input samples contribute to the output, the filter is said to have a finite impulse response.

Similarly, Figure 12 shows a range-gated recursive digital filter. It is similar in concept to that shown in Figure 11, except that a recursive filter contains feedback. Because feedback terms contribute to the output, it has an infinite impulse response. Again, separate I/O RAMs provide a unique performance advantage in this application.

Depending on the write timing, it may be necessary to place either latches or registers at the input or output of the RAMs shown in Figure 11 and 12.


Figure 11. Four-Sample Non-Recursive Digital Filter.


Figure 12. Recursive Digital Filter.

## PING PONG RAM

A common problem in digital signal processing is the word-byword transformation of a block of data, such as adding a constant to each word. This tranformation is usually done by reading each word from on RAM, modifying the data and writing the word into a second RAM. This type of operation may be done several times,
with different transformations on each pass. This requires at least two RAMs. It is desirable to use a single bus system to tie the RAMs to the transformation logic, so that only one set of transformation logic is required.


Figure 13. Pin Pong RAM.
A significant speed improvement in a common bus design can be realized by using two separate I/O RAMs in an alternate read/write mode, as shown in Figure 13. In this approach, data is initially read from the first RAM while transformed data is being stored in the second. Then, by changing the state of the WE input, data is read from the second RAM and new data can be written into the first RAM. In this fashion, one RAM is always in the read mode and the other is in the write mode. The $\overline{\mathrm{CS}}$ can be used to remove both RAMs from the DATA OUT bus so it can be used by other devices. The $\overline{C S}$ line MUST be set inactive during a change of address to the RAM in the example shown in Figure 13. A speed improvement is realized in this configuration because the "data valid to end of write" time is faster than the "write cycle" time. This allows external logic to be performed on the DATA OUT and the result to be written back into the RAM at an overall higher system speed. In some designs, timing advantages can be realized by separating $\overline{C S}, \overline{W E}$, or both.

## SUMMARY

Separate I/O CMOS static RAMs can provide the system designer with increased speed and reduced part count and their versatility will be demonstrated by creative design engineers in numerous applications beyond those discussed in this application note. These devices offer high-speed access times and highspeed cycle times. The low power inherent in CMOS allows new levels of performance to be achieved in small, compact designs without the thermal problems of earlier bipolar designs. Certainly, these devices offer the system design engineer another tool in the search for improved system performance.

16-BIT CMOS SLICES - NEW BUILDING BLOCKS MAINTAIN MICROCODE COMPATIBILITY YET INCREASE PERFORMANCE

by Michael J. Miller

## INTRODUCTION

The electronics industry has been an evolutionary succession of dominating technologies. This has been true for semiconductor devices in general, as well as the product family called bit-slice microprocessors. With the extinction of each technology and the emergence of the new, there is an associated transition for both the manufacturer and the consumer. Each company seeks to minimize the effort of this transition.

In the 1950s it was a generation of germanium diodes and transistors. During the 1960s, silicon transistors and bipolar ICs dominated. The last decade saw the emergence of the NMOS microprocessor and dynamic memories. This decade will be dominated by very high-speed CMOS as the primary volume process. This evolution is not only taking place with the industry but, in specific, with the microprogrammed bit-slice microprocessors. Today very high-speed, low-power CMOS is taking the place of high-speed bipolar. CMOS is capable of operating faster and at $1 / 5$ to $1 / 10$ the power of bipolar technologies. Because of this, CMOS is becoming the technology of choice for bit-slice microprocessors.
In the past, technological changeovers have been expensive to the manufacturer as well as the consumer. The MICROSLICE'" Family from IDT seeks to facilitate this transition by offering two families of CMOS bit-slice devices: IDT39C000, IDT49C000. The IDT39C000 family provides high-speed CMOS devices that fit into the sockets of current designs which utilize the 2900 family of bit-slice devices. The IDT39C000 family is pin-for-pin compatible to the 2900 family as well as compatible with its highest speed grade. An easy upgrade path is provided by the IDT49C000 family of bit-slice devices. This family starts off by providing higher densities (families of 16 - and 32-bit), improved architecture and progresses on into innovative architectures of the future.

## RE-EMERGENCE OF MICROPROGRAMMING

As a result of CMOS, bit-slice microprogram designs are experiencing a new renaissance. In the mid-70s, the emergence of the 2900 family, as heralded by the 2901, was designed entirely using TTL bipolar technology. The 2901 has progressed from a propagation time - $A / B$ to $\bar{G} / \bar{P}$ equal to 80 ns - to the 2901C which sports 37 ns . To achieve these final speeds though, the total TTL design had to be abandoned and ECL was substituted for the inner workings of the 2901, with TTL buffers interfacing to the outside world. Today at IDT, very high-speed CMOS is being used to produce an IDT39C01E with A/B to $\overline{\mathrm{G}} / \overline{\mathrm{P}}$ of 21 ns , at $1 / 8$ the power of the bipolar 2901C.

In parallel with the evolution of the 2901 has been the blossoming of the 2900 family to a multi-device product family. All of the latest designs use ECL internally. The trend in this family has been to add more and more gates on chip. To achieve this, though, more current has been consumed by each of the ICs starting with the 2901 at 1.25 W to the 29300 family at approximately 8 W . To handle the 8 W , new packaging technology was developed which incorporates heat spreaders and cooling towers mounted on top.

Within the limits of maximum speed and density, tradeoffs can be made. For a given package, more speed can be achieved with less gates; or conversely, more gates can be incorporated at the expense of overall speed in critical paths. This relationship is referred to as the speed/power product of a given technology. The bipolar 2900 family has been extended to the limit of feasible packaging and cooling technology because of the density and speed requirements of today's applications. Very high-speed CMOS, in contrast, has a speed/power product an order-of-magnitude smaller than bipolar for the same speed. Therefore, CMOS requires less expensive packages and cooling systems.

## COMPARISON OF FAMILY PERFORMANCE(1)



## NOTE:

1. Reflects performance over commercial temperature and voltage range.

A decade ago, CMOS was noted for lower power and lowperformance. Today, CMOS is capable of running at speeds faster than bipolar at $1 / 5$ to $1 / 10$ the power. Dramatically smaller power consumption and smaller gate sizes allow for even higher levels of integration to be achieved. In previous bipolar designs, an ALU, a barrel shifter and a multiplier each required a package of their own for heat dissipation, whereas CMOS can incorporate them all on one piece of silicon while still having room to include a reasonable amount of RAM. This means that CMOS has room to grow, thus providing for new innovative architectures in the future.

While the lower power consumption allows for more gates in the same package, there is also freedom to shrink the size of the packages because the package is being used less as a means of dissipating the heat. This is timely because consumers are requesting more and more in smaller volumes of space.

## THE LATEST IN CMOS TECHNOLOGY

CEMOS ${ }^{\text {w }}$ is used to produce the MICROSLICE family with its two sub-familes - named, respectively, the IDT39C000 Family and the IDT49C000 Family. These families address microprogrammable designs of the present and future. CEMOS is a trademark for the proprietary CMOS process technology of IDT. CEMOS is an enhanced CMOS technology which includes such features as high ESD protection, latch-up protection and high alpha particle immunity.

## MICROSLICE IN EXISTING DESIGNS

The IDT39C000 family allows the designer to take advantage of very high-speed CMOS in existing designs. This family is a pin-for-pin compatible family with the 2900 counterparts. By replacing the current 2900 parts with IDT39C000 parts in existing sockets, the power consumption of that portion of the circuitry may be reduced down to $1 / 5$ to $1 / 10$ of the bipolar power consumption at full operating speeds. The IDT39C000 family is specified around the highest speed grade versions of the current bipolar devices. Currently in the IDT39C000 family are two of the common ALU architectures, the IDT39C01 and the IDT39C03/203. Included in the family are the sequencers IDT39C10 and IDT39C09/11. The IDT39C705/707 are registered file expansions for the IDT39C03/203. The family also includes the $16 \times 16$ multipliers, IDT39C516/517, and the $16 \times 16$ multiplier-accumulator, IDT39C510. Not to be ignored, the IDT39C60 family is available for high-performance error correcting memory designs. This family also includes the first speed upgrade beyond the bipolar technology. The IDT39C01D is $25 \%$ faster than the 2901C, while the IDT39C01E exhibits speeds $40 \%$ faster than the 2901C.

THE IDT49C000 FAMILY, THE NEXT GENERATION
The IDT49C000 family takes advantage of all the benefits that CEMOS has to offer: high-speed, low-power, very large scale integration and smaller packages. Because of the new freedoms imparted by CEMOS, the IDT49C000 family is the next family of innovation for bit-slice microprogrammed designs.

While the IDT39C000 family minimizes upgrade costs by being pin-compatible, the IDT49C000 family addresses the aspect by providing parts in the family which are code-compatible, thus achieving conservation of previously written code. This is significant because, in the last decade, the cost of the software portion of the system has surpassed the hardware. The IDT49C000 family, however, is not limited to code-compatible devices and will, in the future, include devices with new and wider architectures.

## THE IDT49C402A 16-BIT ALU PLUS

The first ALU in the IDT49C000 family is the IDT49C402A which is a 16 -bit ALU and register file. This device is a superset of the 2901 architecture. It is a very high-speed, fully-cascadable 16 -bit CMOS microprocessor slice, which combines the standard functions of four 2901s and one 2902 with additional control features aimed at enhancing the performance of bit-slice microprocessor designs. The IDT49C402A includes all of the normal functions associated with the standard 2901 bit-slice operation: (A) a 3 -bit instruction field ( $I_{0}, I_{1}, I_{2}$ ) which controls the source operands selection of the ALU; (B) a 3-bit microinstruction field $\left(I_{3}, I_{4}, I_{5}\right)$ used to control the eight possible functions of the ALU; (C) eight destination control functions which are selected by the microcode inputs ( $I_{6}, I_{7}, I_{8}$ ); and ( $D$ ) a tenth instruction input ( $I_{g}$ ) offering eight additional designation and control functions. This $\mathrm{I}_{g}$ input, in conjunction with $I_{6}, I_{7}$ and $I_{8}$ allows for shifting the $Q$ Register up and down, loading the RAM or Q Register directly from the D inputs without going through the ALU, and new combinations of destination functions with the RAM A-port output available at the $Y$ output pins of the device. This eliminates bottlenecks of inputting data into the on-chip RAM.

The block diagram on page 3 shows the familiar architectures of the 2901 with register files which have both $A$ and $B$ data feeding into an ALU data source selector. This combines together the data from the register file along with direct data input (D) and the Q Register. The output of the ALU data source selector produces two operands, R and S. R and S are fed into an eight-function ALU, the output of which can go to the data output pins or be fed back into the register file and/or Q Register.


IDT49C402A 16-Bit Microprocessor Slice.

## WHERE THE IDT49C402A EXCELS

The IDT49C402A, however, differs from the regular 2901 architecture by the addition of a new data bus that goes from the direct data input pins (D) into the register file and the Q Register, thus providing a data path directly into the register file and Q Register rather than passing through the ALU block. With conventional 2901 architecture, in order to get data into the register file the ALU must be placed in the pass mode taking data directly from the D inputs through the ALU and around to the register file. With this new architecture, data can be operated on out of the register file and the Q Register and the result placed back in the Q Register while new direct data is being brought into the register file. Conversely, the $Q$ Register can be loaded while operations are being performed on the register file and placed back into the register file.

Whereas the 2901 has a 16-deep register file, the IDT49C402A has 64 addressable registers. The 2901 architecture does not allow for direct cascading of the register file. Dead cycles can be eliminated because 4 times more data can be cached on-chip with the ALU. Other applications may use the 64 registers as four banks of 16 registers. The bank selection could be thought of as task switching for interrupt-driven multi-tasked applications.

The third difference from the 2901 is the ALU expansion mechanism. The IDT49C402A incorporates an MSS input which
programs the device, being the most significant device or not. When not the most significant slice, the $P$ \& $G$ signals are brought out. When the most significant slice, the sign and overflow are brought out on the P \& G.

IDT49C402A 16-Bit ALU Destination Functions

|  | RAM | Q | Y-OUT |
| :---: | :---: | :---: | :---: |
|  | F-Up | Q-Up | F |
|  | F-Up | - | F |
| 2901 | F-Down | Q-Down | F |
| Functions | F-Down | - - | F |
| (3-Bits | - | - | F |
| $\mathrm{I}_{6}-\mathrm{I}_{8}$ | - | Load F | F |
|  | Load F | - | F |
| $\mathrm{I}_{9} \mathrm{HIGH}$ | Load F | - | A |
|  | Load D | Load F | F |
|  | Load D | Load F | A |
| Added | Load F | Load D | F |
| IDT | Load F | Load D | A |
| Functions | - | Q-Up | F |
| (1 Additional | - | Q-Down | F |
| Bit $I_{9}$ ) | Load D | - | F |
| $\mathrm{I}_{9}$ LOW | - | Load D | F |

## CODE CONSERVATION

The microinstruction word of the IDT49C402A looks the same as the 2901 with the exception of the additional destination control line called $\mathrm{I}_{9}$. Conservation of microcode can be achieved via two methods. The first and the most simple method is to tie the instruction line $\mathrm{I}_{\mathrm{g}}$ high on the socket and not connect it to the microcode. In this way, the remaining destination control lines $I_{8}, I_{7}$ and $I_{6}$ are compatible to the 2901.

For those systems that intend to add more code, or rewrite code for performance optimization, the second method is performed by making minor alterations on the microcode. For many designers this can be a fairly easily-achieved task by making minor alterations in the meta assembler used to compile the microcode source. The alteration in the meta assembler would add $I_{g}$ such that all previously written code would have this signal default to a Don't Care state of high, thus enabling the standard destination instructions (the traditional 2901 codes). Additional code could then be written which utilizes this instruction line and the extra features provided in the IDT49C402.
An alternative to the second method for achieving microcode compatibility would take the already-compiled microcode and run it through a simple program, written in another language, which would spread the microcode apart and introduce in this additional instruction bit. This method is used for microcode which no longer has existing source.

## ONE IDT49C402A WINS

## RACE AGAINST FOUR 2901s

While the IDT49C402A seeks to improve performance through architectural enhancements, it also achieves improved performance through raw technology. The IDT49C402A achieves an $A$ and $B$ address to $Y$ output of 41 ns for military and 37 ns for commercial temperature ranges, as compared to four 2901Cs and a 2902A which have A and B to $Y$ and flag of 80 ns for military and 68 ns for commercial. Thus the IDT49C402A is 45\% faster than five discrete parts of the older 2900 family. the IDT49C402A could achieve processing of approximately 15 MIPS.

## COMPARISON OF 16-BIT MICROPROGRAMMED SOLUTIONS

|  | $\begin{aligned} & \text { IDT49C402A } \\ & \text { CMOS } \end{aligned}$ | $\begin{aligned} & 4-2901 C \\ & \& 2902 A \\ & \text { BIPOLAR } \end{aligned}$ | $\stackrel{29116}{\text { BIPOLAR }}$ |
| :---: | :---: | :---: | :---: |
| Dynamic Power(1) | 125 mA | 1049mA | 735 mA |
| ABI $\rightarrow$ Y/FLAG ${ }^{(1)}$ | 37ns | 68ns | 84ns |
| Package Space Sq. Inches | $\begin{gathered} 0.32 \text { LCC } \\ 1.5 \mathrm{DIP} \end{gathered}$ | $\begin{aligned} & 1.8 \mathrm{LCC} \\ & 5.04 \mathrm{DIP} \end{aligned}$ | $\begin{gathered} 0.56 \text { LCC } \\ \text { 2.08 DIP } \end{gathered}$ |
| Features |  | $\begin{gathered} \text { ALU } \\ 16 \text { RAM } \\ \text { Q REG } \\ \text { SHIFTER } \\ \hline \end{gathered}$ | $\begin{gathered} \text { ALU } \\ 32 \text { RAM } \\ \text { ACCCUM } \\ \text { BAR. SHIFT } \\ \hline \end{gathered}$ |

## NOTE:

1. Reflects performance over commercial temperature and voltage range.

## THE IDT49C402A IS COOL

Even though the IDT49C402 has five times the circuitry on-chip as does the 2901, it is $1 / 2$ the power of just one 2901.
The 16 -bit solution of the IDT49C402A is $1 / 8$ the power of four 2901Cs and one 2902A. While total power consumption is the concern of many designers because it has impact on power supplies and cooling systems, the lower power consumption also provides other benefits. Because less power is being consumed less of the package is needed as a heat sink. This allows for packages with much smaller outlines. Besides being offered in a standard 68-pin PGA, the IDT49C402A comes in a 68 -pin dual in-line package with pins on 70 mil centers, 600 mils wide, which yields a package with an outline of $2.5 \times 0.6$ inches. A $68-\mathrm{pin}$ LCC with pad spacing of 25 mil centers, as well as a standard 68-pin LCC with pad spacing of 50 mil centers, are offered. When the board space taken up by just the packages are added up, the LCC version of the IDT49C402A is 0.32 square inches, as opposed to 1.8 square inches for four 2901Cs and a 2902A. Respectively, the IDT49C402A in the SHRINK-DIP package ( 70 mil centers) is 1.5 square inches as opposed to 5 square inches for four 2901Cs and a 2902A. Not included in the calculations for the multi-chip solutions is the spacing between the ICs.

The next ALU, soon to be introduced in the IDT49C000 family, is the IDT49C403 which will be a 16-bit version of the $2903 / 203$. This device will be at least as fast as the four 2903s and a 2902A, and will consume $1 / 5$ to $1 / 10$ the power of the multi-chip solution.

## A 16-BIT SEQUENCER TO MATCH A 16-BIT ALU

While ALUs provide the data path for performing computations, the sequencer is another important building block which orchestrates the entire machine. The first sequencer in the IDT49C000 family is the IDT49C410. The IDT49C410 is architecture- and function code-compatible to the 2910A, with an expanded 16-bit address path which allows for programs up to 64 K words in length.

The IDT49C410 is a microprogram address sequencer intended for controlling the sequence of execution of microinstructions stored in microprogram memory. Besides the sequential accesses, it provides conditional branching to any microinstruction within its 64 K word range.

While the 2910A incorporates a 9-deep stack, the IDT49C410 has a 33-deep stack which provides micro subroutine return linkage and looping capability. This deep stack can be used for highly nested microcode applications.

Referring to the block diagram on page 5, it can be observed that, during each microinstruction, the microprogram controller provides a 16 -bit address from one of four sources: 1) the microprogram address register ( $\mu \mathrm{PC}$ ) which usually contains an address one greater than the previous address; 2) an internal direct input (D); 3) a register/counter (R) retaining data loaded during a previous microinstruction; or 4) a last-in firstout stack (F).

The IDT49C410 is completely code-compatible with the 2910A. This allows the IDT49C410 to execute previously written

microcode, while allowing for more microcode to be added to the application and taking the program beyond the 4 K word boundary. Because the IDT49C410 is microcode-compatible, older microcode routines can be incorporated in new designs utilizing the IDT49C410.
The 16-bit IDT49C410 uses approximately $1 / 4$ the power consumption of the 2910A (which is a 12-bit sequencer), thus maintaining the $1 / 5$ power consumption on a bit-by-bit basis. The IDT49C410 consumes, over frequency and temperature ranges, 75 mA for commercial and 90 mA for military. The 2910A compares with 340 mA for military and 344 mA for commercial. Because of the lower power consumption, smaller packaging may be utilized. While the IDT49C410 is offered in a standard 600 mil wide package with pins on tenth inch spaces,
it is also offered in a package which is 400 mils wide with pins on 70 mil centers. This is roughly $1 / 2$ the standard package with regards to area taken up by each package.
COMPARISON OF
miCROPROGRAM SEQUENCERS

|  | IDT49C410A | IDT49C410 | 2910A |
| :---: | :---: | :---: | :---: |
| $\overline{\mathbf{C C}} \rightarrow \mathbf{Y ( 1 )}$ | 15 ns | 24 ns | 24 ns |
| Stack Depth | 33 | 33 | 9 |
| Address Range | 64 K | 64 K | 4 K |
| Dynamic Power(1) | 75 mA | 75 mA | 340 mA |

NOTE:

## NOTE:

1. Reflects performance over commercial temperature and voltage range.

## WORKING TOGETHER

The simplified block diagram of an example Central Processing Unit (CPU) is shown below using devices manufactured by IDT. This CPU architecture can be viewed as two major sections which have a MICROSLICE family part at the heart of each. The major section of the left hand side of the diagram is the control path. The microprogram sequencer at the heart is the IDT49C410 which generates the address for the microprogram stored in the writeable control store (WCS). The output of the WCS is registered by the pipeline register. Together, the sequencer, WCS and pipeline register make up a state machine which controls the operation of the entire CPU. In this CPU, the state machine first fetches a machine instruction and captures it in the instruction register. The instruction register determines the starting address for each sequence of microinstructions associated with each machine opcode.

In this example, both the microprogram store and the instruction mapping memory are formed using RAM. The RAM has separate DATA IN and DATA OUT buses (IDT71682). This allows the input side to be connected conveniently to an 8-bit bus for initialization at power up.

The second major section is on the right hand side. This section is called the data path. The heart of this section is the

IDT49C402A. In it is contained all of the working registers and the arithmetic logic unit for performing data computations. One of the internal registers always contains the value of the program counter (PC) which is the address at which the opcode for the machine instruction is fetched. When an opcode is fetched, the memory address register (MAR) is loaded with the value of the PC while, at the same time, the value of the PC plus one is loaded back into the internal register file. The DATA $_{\text {IN }}$ and DATA OUT registers are used to buffer data coming from and going to the memory during execution of the machine instruction.

## CONCLUSION

The MICROSLICE family from IDT provides high-performance CMOS solutions for microprogrammed applications. Not only does the family provide for yesterday's designs with plugcompatible devices of the IDT39C000 family, it also provides solutions for future applications. With the IDT49C000 family, the designer can take advantage not only of the lower power consumption of CMOS, but utilize higher speeds and smaller board spacing, yielding smaller packaging concepts required by today's customers. In the future, the IDT49C000 MICROSLICE family will provide alternative architectures which will provide for yet higher performance solutions.


CACHE TAG RAM CHIPS SIMPLIFY CACHE MEMORY DESIGN


#### Abstract

Cache memories are a widely used tool for increasing the throughput of computer systems. The IDT7174 Cache Tag RAM is a new component designed to support direct mapped cache designs by providing the tag comparison on-chip. This allows relatively large cache memories to be designed with low chip count. The application of the IDT7174 to cache memory design is explored by designing a simple cache memory, reviewing its operation and performance, discussing methods of extending the design, and then reviewing the theory behind the design of cache memories in general.


## INTRODUCTION

Cache memories are an important design tool for increasing computer performance by increasing the effective speed of the memory. Computer memories are usually implemented with slow, inexpensive devices such as dynamic RAMs. A cache memory is a small, high-speed memory that fits between the CPU and the main memory in a computer system. It increases the effective speed of the main memory by responding quickly with a copy of the most frequently used main memory data. When the CPU tries to read data from the main memory, the high-speed cache memory will respond first if it has a copy of the requested data. Otherwise, a normal main memory cycle will take place. In typical systems, the read data will be supplied by the cache memory over $90 \%$ of the time. The result is that the large main memory appears to the CPU to have the high speed of the cache memory.

The IDT7174 Cache Tag RAM introduced by IDT simplifies the design of high-speed cache memories. It can be used to make a high-performance cache memory with a low part count. The IDT7174 Cache Tag RAM consists of a 64K-bit static RAM organ-


Figure 1: IDT7174 Cache Tag RAM Block Diagram
ized as $8 \mathrm{~K} \times 8$ and an 8-bit comparator, as shown in Figure 1. The comparator is used in direct mapped cache memories to perform the address tag comparison, and allows a 16 K byte cache for a 68000 microprocessor to be built with four memory chips. The IDT7174 also provides a single pin RAM clear control which clears all words in the internal RAM to zero when activated. This control is used to clear the tag bits for all locations at power-on or system-reset when the cache is empty of data. This allows one of the comparison bits to be used as a cache data valid bit.

## DESIGN OF A CACHE MEMORY

To understand the application of the IDT7174 to cache memories, we will begin by designing one. A block diagram of a cache memory system using IDT7174 Cache Tag memory chips is shown in Figure 2. The cache memory serves a 16-bit microprocessor with a 24-bit address bus and a main memory. In this system, the 13 least significant bits of the address bus are connected to the address inputs of both the cache tag and the cache data RAM chips. The upper 11 bits of the address bus are connected to the data I/O pins of the cache tag RAMs. The remaining five I/O pins of the cache tag RAMs are connected to a logic 1 (+5).


Figure 2: Cache Memory System Block Diagram
The MATCH outputs of the cache tag rams are tied together and connected to the WAIT input of the microprocessor. A 330 ohm pull-up resistor is used because the MATCH outputs are open-drain type. The MATCH outputs are positive-active. The MATCH output goes high when the contents of the internal RAM are equal to the data on the I/O pins. When several cache tag RAMs have their MATCH outputs connected together, a wireAND function results: all of the comparators must each register a match before the common MATCH signal can go high.

In the system shown, the state of the WAIT input to the microprocessor determines whether the memory data is to come from the cache or the main memory. If the WAIT input to the microprocessor is high, the microprocessor will accept data immediately from the cache data RAMs; if the WAIT input is low, the microprocessor will wait for the slower main memory to respond with the data.

To understand how the cache memory operates, we will follow its operation from start-up in an initially empty state. When the system is powered-up, the cache tag RAMs are cleared to zero by a pulse to the initialize pins of the IDT7174 RAMs. This causes all cells in the RAM to be simultaneously cleared to logic zero. When the microprocessor begins its first read cycle, the 13 least significant bits of the address bus select a location in the cache tag RAMs. The location in the cache tag RAMs is compared against the upper bits of the address bus and against five bits of logic one.

The MATCH output of the cache tag RAMs will be low because all cache tag RAM cells were reset to zero, and the zeros from the selected cell are being compared against the five bits of logic one. In this case, the microprocessor waits for the slower main memory to respond. This is called a cache miss.

When the main memory responds with read data for the microprocessor, this data is also written into the cache data memory at the address defined by the 13 least significant bits of the address bus. At the same time, the upper 11 bits of the address bus and the five bits of logic one are written into the cache tag memory. This 11-bit address tag, in combination with the 13 bits of RAM address select, uniquely identify the copy of the main memory data that was stored. The five logic one bits serve as a data valid bits which indicate that the data in the cell is a valid copy of main memory data.

When the microprocessor requests data from the same location that has been written into the cache, the upper address bits on the address bus will be the same as the bits which were previously written into the cache tag RAM and the MATCH signal will go high. This is called a cache hit. In this case, the cache data is gated onto the data bus and the memory cycle is complete.

If the microprocessor requests data from an address with the same 13 least significant bits as a word in the cache, but with different upper address bits, a cache miss will result and the current (more recent) data will be written into the cache. In this manner, the cache is continuously updated with the most recently used data.

Memory write cycles are treated differently from read cycles. On write cycles, data is written directly into main memory and into the cache. This is called the write-through method of cache updating. Since all data is written immediately into main memory, it always contains current information. Data is written into the cache on full word writes or on byte (i.e. partial word) writes if a match occurred. Writing bytes into the cache only if a cache match occurs ensures that the full word in the cache is valid. For example, this ensures valid data for a byte write followed by a word read.

The design in Figure 2 uses unbuffered writes. In unbuffered writes, all write cycles occur at main memory speeds. This slows down the system for all write cycles at the expense of simple memory controls; however, this may be acceptable since only $15 \%$ of all memory cycles are write cycles in typical programs. Buffered write is a slightly more complicated method which improves performance. In buffered write cycles, the write data and address are loaded into registers, and the main memory write cycle proceeds in overlap with other processor operations. Since the next few cycles will probably be read cycles and their data will come from the cache, the result is that buffered write cycles are as short as cache read cycles.

## CACHE MEMORY DESIGN: PERFORMANCE

Even a simple cache memory can improve system performmance. For a simple, 16 -bit cache system such as described above, a hit rate (percentage of read cycles that are from the cache) of $68 \%$ can be expected. If IDT 7174 Cache Tag RAMs and IDT7164 cache data RAMs are used, an access time at the chip level of 35 ns results and a corresponding system cache read or write cycle time of 50 ns is practical. Assuming a system cache access time of 50 ns and a main memory system access time of 250 ns , the average access time of an unbuffered cache would be 134 ns and the average access time of a buffered cache would be 104 ns . This corresponds to an improvement in access time of 1.9:1 and 2.4:1, respectively.

## CACHE DESIGN DETAILS: CONTROL LOGIC

Figure 3 shows a block diagram of a control logic design and a typical timing diagram for the cache memory of Figure 2. The vertical lines in the timing diagram represent 50 ns timing intervals. The microprocessor is assumed to have a 50 ns clock and a 100 ns memory cycle time. In the timing diagram and associated logic, a Read/Write Timing signal is used to determine whether to use the cache data or to start the main memory. This timing signal is the memory read/write request signal from the CPU delayed by 37 ns ; the address-to-match time of the IDT7174. If main memory is used, this timing signal is used to write the main memory data into the cache RAMs on both the main memory read and write cycles. Data is written into the cache on write cycles only if there is a match or if it is a word write operation. The state of the MATCH line is latched by the Read/write Timing signal so that it remains stable during cache write operations.


Figure 3: Cache Memory Control Timing and Logic Block Dlagrams

## CACHE DESIGN DETAILS: UNCACHED ADDRESSES

In the above cache design, we have assumed that all parts of memory are cached; however, there are significant exceptions to this assumption. Hardware I/O addresses should not be cached because they do not respond in the same way as normal memory locations. Bits in an I/O register can and must change at any time, asynchronously, with respect to the rest of the system. A cache copy of an earlier I/O state is clearly not a valid response to an I/O read request under these conditions. Also, an I/O register address may be used for different functions for read and write, so that what is read will not be the same as what was written. For example, write-only control bits will not appear when read, and read-only bits will not be affected by write operations. For these reasons, hardware I/O addresses must always force cache misses. This can be accomplished by adding an I/O address decoder to the memory address bus to force a cache miss. (This decoder aleady exists in many systems to enable the I/O subsystem.)

## CACHE DESIGN DETAILS: DMA ADDRESSES

Direct Memory Access (DMA) allows I/O devices such as disk controllers to have direct access to main memory by temporarily stopping the CPU and taking control of the memory address and data busses. If DMA devices are allowed to write into main memory without updating the cache memory, cache data could become invalidated because it would no longer be a copy of the
contents of main memory. The simplest solution to this problem is to have the cache monitor the memory bus and be updated if an address match occurs in the same manner as CPU write-through operations. Otherwise, the I/O DMA buffer areas of memory must be forced to be uncached in the same manner as hardware I/O addresses.

## CACHE DESIGN DETAILS: EXPANDING THE CACHE IN WIDTH

The cache as described above, can be expanded in both width and depth. For a 32-bit system, two additional IDT7164 cache data RAMs (for a total of 4 chips ) will be required to store the 32-bit data words. A block diagram of a 32-bit cache system, with a 32-bit address bus, is shown in Figure 4. Compared with Figure 2, the number of cache data RAMs has been expanded from two to four to handle the expansion of the data bus from 16 to 32 bits, and the number of cache tag RAMs has been expanded from two to three to handle the expansion of the address bus from 24 to 32 bits.


Figure 4: 32-Bit Cache Memory System

Note that the cache memory system uses the memory address lines corresponding to the 32-bit words stored in the cache. If a byte addressing memory address convention is used, the least significant bit of the address lines going to the cache RAM chips is A2, with A1 and AO used to select the byte(s) within the word to be read or written in the cache data RAMs.

There is a benefit to expanding the cache width by adding data RAMs: the miss rate improves. The miss rate improves because of the increase in width, as well as in the amount of data stored. The miss rate for a $8 \mathrm{~K} \times 32$-bit cache is estimated at $12.4 \%$, as compared to $32 \%$ for a $8 \mathrm{~K} \times 16$-bit cache. Doubling the cache width by adding RAM chips doubles the amount of data stored. We would expect an improvement in miss rate due to the increased probability of finding the data in the cache.

There is an additional improvement in miss rate, however, specifically due to the increase in width. This is because there is a high probability that the next word the CPU wants is the next word after the current one. If the cache width is doubled, there is a $50 \%$ probability that the next word is already in the cache, fetched from main memory along with the current word.

Studies have shown that the miss rate is cut almost in half for each doubling of the cache data word width - called line size in cache theory - up to 16 bytes and larger (Smith 85). The disadvantage of very wide cache data word width is either a wide main memory data bus or complex logic to transfer the word to the cache in a high-speed serial burst. Simply doubling the number of main memory cycles does not work well because you have
doubled the effective access time of the main memory but have cut the miss rate by less than half, yielding a net decrease in performance.

## CACHE DESIGN DETAILS: EXPANDING THE CACHE IN DEPTH

The cache memory can be expanded in depth by adding copies of the cache tag and data chips and using upper bits of the address bus for chip enable selection. An example of an expanded cache is shown in Figure 5. The primary reason for increasing the size of the cache memory is to decrease the miss rate percentage. For example, increasing the cache size from $8 \mathrm{~K} \times 16$ to $16 \mathrm{~K} \times 16$ decreases the estimated miss rate from $32 \%$ to $22 \%$.


Figure 5: Depth Expanded Cache Memory System

## CACHE DESIGN DETAILS: <br> SET ASSOCIATIVE EXPANSION

A better way to expand the cache memory in depth is called set associative expansion (shown in Figure 6), and its control logic (shown in Figure 7). In this example, we have two independent cache memories which results in a two-way set associative cache. If a match is found in one of the memories, its data is gated to the data bus. If no match is found, one of the two memories is selected and updated. Selection of one of the two memories for cache write update is done by using an additional $8 \mathrm{~K} \times 1$ memory to hold a flag for each cache word, indicating which memory was read last. This way, the least recently used cache word of the pair is updated.
The cache system described above attacks the problem of having two frequently used words mapped to the same cache word. For example, if a program loop included an instruction at 200B2 (hexadecimal) and called a subroutine at 800B2, the cache word 00B2 would be alternately registered as a cache miss and updated with memory data from each of these two addresses. The above design solves this problem by having two independent memories. One would cache the instruction at 200B2 and the other would cache 800B2.

Two way set associative expansion, while more complex in control logic, achieves a better miss rate. For example, the estimated miss rate for a $16 \mathrm{~K} \times 16$ set associative cache is $18 \%$ versus $22 \%$ for a simple $16 \mathrm{~K} \times 16$ cache.


Figure 6: 2-Way Set Associative Cache Memory System


Figure 7: 2-Way Set Assoclative Cache Control Logic Block Dlagram

## CACHE THEORY: HOW IT WORKS

A cache memory cell holds a copy of one word of data corresponding to a particular address in main memory. It will respond with this word if the address on the main memory address bus matches the address of the word stored. A cache memory cell therefore has three components. These components are an address memory cell, an address comparator, and a data memory cell, as shown in Figure 8. The data and address memory cells record the cached data and its corresponding address in main memory. The address comparator checks the address cell contents against the address on the memory address bus. If they match, the contents of the data cell are placed on the data bus.
An ideal cache memory would have a large number of cache memory cells with each of them holding a copy of the most frequently used main memory data. This type of cache memory is
called fully associative because access to the data in each memory cell is through its associated, stored address. This type of memory is expensive to build because the address cell and address comparator are generally several times larger, in terms of chip area or part count, than the data cell. Also, the address comparator required for each associative memory cell makes the design of the cell different from that of standard RAM memory cells. This makes a fully associative memory a custom design, precluding the use of efficient standard RAM designs.


Figure 8: Cache Memory Cell Block Dlagram

## CACHE THEORY: WHY IT WORKS

Cache memories work because computer programs spend most of their memory cycles accessing a very small part of the memory. This is because most of the time the computer is executing instructions in program loops and using local variables for calculation. Because of this observation, a 64 K byte cache can have a $90+\%$ hit rate on programs that are megabytes in size.

## HOW THE DIRECT MAPPED CACHE WORKS

The direct mapped cache memory is an alternative to the associative cache memory which uses a single address comparator for the cache memory system and standard RAM cells for the address and data cells. The direct mapped cache is based on an idea borrowed from software called hash coding which is a method for simulating an associative memory. In a hash coding approach, the memory address space is divided into a number of sets of words with the goal of each set having no more than one word of most-frequently-used data. In our case, there are 8 K sets of 2048 words each.

Each set is assigned an index number derived from the main memory address by a calculation which is called the hashing algorithm. This algorithm is chosen to maximize the probability that each set has no more than one word of most-frequently-used data. In the direct mapped cache, the hashing algorithm uses the least significant bits of the memory address as the set number. This uses the concept of locality, which assumes that the most often used instructions and data are clustered in memory. If locality holds, the least significant bits of the address should be able to divide this cluster into individual words and assign each one to a separate set.
A memory map of a direct mapped cache of Figure 2 is shown in Figure 9 as an example of how the main memory words are related to the cache words. The 16M Word main memory is divided into 8 K word pages, a total of 2048 pages. Each word within each 8 K page is mapped to its corresponding word in the 8 K words of the cache; i.e., word 0 of the cache corresponds to word 0 in each of the 2048 pages ( 8 K sets at 2048 words/set).

Each word in the cache stores one word out of its set of 2048 corresponding to one of the 2048 possible pages. Both the data word and the page number (i.e. upper address bits), are stored.

Since only one word in each set (one of 2048 words in our case) is assumed to be one of the most-frequently-used words, each set has a single cache memory cell associated with it. This cache cell consists of an address cell and a data cell, but no comparator. One comparator is used for the cache memory system since only one set can be selected for a given memory cycle and only one comparison need be made. In a memory cycle, one set is selected, and the single cache address cell for that set is read and compared against the memory address, and the data from the cache data cell is placed on the bus if there is a match. The advantage of this scheme is that a single comparator is used, allowing standard RAM memories to be used to store the cache address and data for each set.


Figure 9: Cache System Memory Map
The cache cell for each set should hold the data that was most frequently used. However, since we do not know which data was the most frequently used until after the program is run, we approximate it by storing the most recently used data and replacing the least recently used (oldest) data. In the direct mapped cache, this is done by replacing the cache cell contents with the newer main memory data in the case of a cache miss.

## CACHE PERFORMANCE

A cache memory improves a system by making data available from a small, high-speed memory sooner than would otherwise be possible from a larger, slower main memory. The performance of a cache memory system depends upon the speed of the cache memory relative to the speed of the main memory and on the hit rate or percentage of memory cycles that are serviced by the cache.

The cache performance equations below express the idea that the average speed of the cache memory is the weighted average of the cycle times for cache hits plus the main memory time for cache misses, with memory writes dealt with as a special case of
$100 \%$ cache miss or $100 \%$ cache hit for the unbuffered and buffered cases, respectively.

## CACHE SYSTEM PERFORMANCE: MISS RATE

One of the key parameters in a cache memory system is the miss rate. Miss rate figures are estimates derived from statistical studies of cache memory systems. The miss rate is an estimate because it varies, often significantly, with the program being run. Miss rate estimates for various cache memory configurations are given in Table 1. Miss rates for one example of two-way set associative expansion are also shown in this table.

| Size: <br> Words/Tag RAM | Miss Rate for Cache Data Word Width - Bits |  |  |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | 16 | 32 | 64 | 128 |  |
| 2 K | 0.57 | 0.23 | 0.10 | 0.04 |  |
| 4 K | 0.40 | 0.18 | 0.07 | $<0.04$ |  |
| 8 K | 0.32 | 0.12 | 0.05 | $<0.04$ |  |
| 16 K | 0.22 | 0.09 | $<0.04$ | $<0.04$ |  |
| $16 \mathrm{~K}(8 \mathrm{~K}+8 \mathrm{~K})$ | 0.18 | 0.07 | $<0.04$ | $<0.04$ | 2-way Set Assoc |

Table 1.
The miss rate estimates given in Table 1 are derived from simulation studies. (See references.) These studies covered cache sizes of up to 32 K bytes and cache data word widths (called line sizes in cache terminology) from 4 bytes through 64 bytes. In the case of 16 -bit word width caches, the figures given are extrapolations from the 32 -bit data. Also, the figures for cache sizes above 32 K bytes (i.e., $16 \mathrm{~K} \times 32$, etc.) are extrapolations from 32K byte data.

## CACHE SYSTEM PERFORMANCE FOR READ CYCLES

Cache memory system performance is determined by the access time of the main memory, the access time of the cache, the miss rate (the percentage of memory cycles that are not serviced by the cache) and the write time. The effective access time of a cache memory system can be expressed as a fraction of the main memory access time. This dimensionless number, Ps , is a measure of cache performance. If we consider read cycles only, the access time of a cache memory system is:
$T s=(1-M) T c+M T m=(1-M) T c+M T m$
$P s=T s / T m=(1-M)(T c / T m)+M=(1-M) P c+M$
Where:
Ts = Cache average system cycle time, averaged over read and write
$M=$ Miss rate of cache
Tc = Cache cycle time, read or write (assumed to be equal)
Tm = Main memory cycle time, read or write (assumed to be equal)
Pc = Cache memory access time as a fraction of main memory cycle time
Ps = Cache system access time as a fraction of main memory access time
If the miss rate of a cache memory is $100 \%, \mathrm{Pc}=1.00$. If the cache memory is infinitely fast corresponding to a cache access time of zero, Pc will be equal to the miss rate, M . For real cache memories, the access time of the cache is finite. This means that the cache system access time will approach the cache access time as the miss rate approaches zero. This is shown in Figure 10.


Figure 10: Cache Access Time vs Miss Rate for Read Cycles

## CACHE SYSTEM PERFORMANCE FOR READ AND WRITE CYCLES

Memory write cycles affect the average access time of the cache system. In a write-through design, unbuffered write cycles are equivalent to cache misses, while buffered write cycles are equivalent to cache hits. Unbuffered write cycles take a main memory cycle to write data for every write. If the main memory write cycle time is the same as the read cycle time, this is equivalent to a cache miss. In buffered write, data is written into the cache and into a register for later off-line write into the memory. Thus, the write cycle in the buffered write case is equivalent to a cache cycle. Each write cycle in the buffered case is, therefore, equivalent to a cache hit. The performance equations for this case are:

$$
P_{s}=R((1-M) P c+M)+W(T w / T m)
$$

For unbuffered writes:

$$
P s=R((1-M) P c+M)+W
$$

For buffered writes:

$$
P s=R((1-M) P c+M)+W P c
$$

Where:
R = Fraction of total memory cycles that are read cycles
$\mathrm{W}=$ Fraction of total memory cycles that are write cycles
Tw = Write time $=$ Tm for unbuffered, Tc for buffered writes
The effect of unbuffered write cycles is to limit the maximum performance of the cache system. For the average case where write cycles are approximately $15 \%$ of the total number of memory cycles, this is approximately equivalent to a cache memory performance of 0.15 , as shown in Figure 11.


Figure 11: Cache Access Time vs Miss Rate for Buffered and Unbuffered Write Cycles

## CACHE SYSTEM PERFORMANCE IN TERMS OF AVERAGE MEMORY ACCESS TIME

Although cache memory systems can be evaluated in terms of the dimensionless performance parameter, Ps, you often need to calculate the actual access time for a specific system. This is expressed by:

$$
T s=R((1-M) T c r+M T m r)+W T w
$$

Where:
$\begin{aligned} T s & =\text { Cache average system cycle time, averaged over } \\ & \text { read and write } \\ R & =\text { Percentage of memory cycles which are read cycles } \\ & =85 \% \text { typical } \\ W & =\text { Percentage of memory cycles which are write cycles }\end{aligned}$ = $15 \%$ typical
$M=$ Miss rate of cache $=10+\%$ typical
Tcr = Cache read cycle time
Tmr = Main memory read cycle time
Tw = Write cycle time: main memory for unbuffered write, cache for buffered

For. typical values:

$$
\begin{aligned}
\mathrm{Ts} & =0.85(0.9 \mathrm{Tcr}+0.1 \% \mathrm{mr})+0.15 \mathrm{Tw} \\
& =0.765 \mathrm{Tcr}+0.085 \mathrm{Tmr}+0.15 \mathrm{Tw}
\end{aligned}
$$

For unbuffered write and Tcr $=50 \mathrm{~ns}, \mathrm{Tmr}=\mathrm{Tw}=250 \mathrm{~ns}$ :

$$
\text { Ts }=0.765(50)+0.085(250)+0.15(250)=\underline{97.0 \mathrm{~ns}}
$$

For buffered write and $\mathrm{Tcr}=\mathrm{Tw}=50 \mathrm{~ns}, \mathrm{Tmr}=250 \mathrm{~ns}$ :

$$
T \mathrm{~s}=0.765(50)+0.085(250)+0.15(50)=\underline{67.0 \mathrm{~ns}}
$$

## CACHE SYSTEM PERFORMANCE IN TERMS OF CPU WAIT STATES

In many computer and microprocessor systems, the purpose of the cache memory system is to eliminate CPU wait states, clock periods where the processor is stopped waiting for the memory. The cache performance calculations for this condition are more properly expressed in terms of processor wait states as follows:

$$
\begin{aligned}
& \text { Ncw }=R((1-M) N c r+(1-H) N m r)+W N w \\
&=R M N m r+W N w \quad \text { If: } N c r=0 \text { (no wait states for cache) } \\
& \text { Where: }
\end{aligned}
$$

Ncw = CPU average number of wait states, averaged over read and write
$R=$ Percentage of memory cycles which are read cycles = 85\% typical
W = Percentage of memory cycles which are write cycles $=15 \%$ typical
$M=$ Miss rate of cache $=10+\%$ typical
$\mathrm{Ncr}=$ Cache read cycle time wait states (typically 0 )
$\mathrm{Nmr}=$ Main memory read cycle wait states
Nw = Write cycle wait states: main memory wait states for unbuffered write, cache wait states for buffered
For unbuffered write and $\mathrm{Ncr}=0$ wait states, $\mathrm{Nmr}=3$ wait states:
Ncw $=0.085(3) 1 \mathrm{m1} .15(3)=0.535$ wait states
For buffered write and $\mathrm{Ncr}=\mathrm{Nw}=0$ wait states, $\mathrm{Nmr}=3$ wait states:
Ncw $=0.085(3)+.15(0)=0.255$ wait states

## CACHE SYSTEM PERFORMANCE IN TERMS OF CPU THROUGHPUT

The reason for adding a cache to a CPU is to improve throughput by eliminating wait states. CPU throughput improvement, as a result of adding a cache, can be expressed as the ratio of the speeds before and after adding the cache. For our purposes, CPU throughput improvement can be equated to memory throughput improvement. CPU throughput for this case can be defined as the CPU clock frequency divided by the number of clock states per memory cycle. The speed improvement provided by the cache can therefore be expressed as the ratio of the throughput with the reduced number of wait states provided by the cache to the throughput with full wait states:

$$
\begin{aligned}
\mathrm{Fc} & =\frac{\mathrm{fclk} /(\mathrm{No}+\mathrm{Ncw})}{\mathrm{fclk} /(\mathrm{No}+\mathrm{Nm})} \\
& =(\mathrm{No}+\mathrm{Nm}) /(\mathrm{No}+\mathrm{Ncw})
\end{aligned}
$$

[^26]A 68010 microprocessor requires four clock states per memory cycle, i.e. $\mathrm{No}=4$. Assuming a 12.5 MHz clock and 250 ns main memory access time, $\mathrm{Nm}=2$ wait states. If we use the unbuffered write case from the clock state analysis above, Ncw $=0.535$. The throughput improvement provided by the cache is therefore:

$$
\begin{aligned}
\mathrm{Fc}= & (4+2) /(4+0.535)=6 / 4.535= \\
& 1.32=32 \% \text { throughput increase }
\end{aligned}
$$

This is equivalent to increasing the CPU clock speed from 12.5 MHz to 16.5 MHz .

## CACHE MEMORY PERFORMANCE: HOW MUCH DO YOU NEED?

A simple, direct mapped cache memory system, as described above, is often the most cost effective design. In many cases, the effort to decrease the miss rate beyond that of a simple design may not be worth the increase in system performance.
For example, if Pc is greater than 0.20 corresponding to a cache access time greater than $20 \%$ of the main memory access time, it may not be cost effective to improve the hit rate above $90 \%$. This is because there is a knee in the curve of performance improvement versus miss rate at the point where $\mathrm{Pc}=$ miss rate, as shown in Figure 10. In some cases, even the added expense of buffered write may not be justified. To examine the relationship between CPU throughput and miss rate, CPU thorughput improvement versus miss rate for various microprocessors is shown in Table 2.

| Miss Rate | Throughput Relative to Uncached System |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 68010 <br> Unbuffered | 68010 <br> Buffered | 68020 <br> Buffered | RISC <br> Buffered |
| 1.00 | 1.00 | 1.00 | 1.00 | 1.00 |
| 0.80 | 1.06 | 1.12 | 1.19 | 1.27 |
| 0.60 | 1.13 | 1.20 | 1.32 | 1.49 |
| 0.40 | 1.20 | 1.28 | 1.49 | 1.79 |
| 0.20 | 1.29 | 1.38 | 1.71 | 2.24 |
| 0.10 | 1.34 | 1.44 | 1.84 | 2.56 |
| 0.05 | 1.37 | 1.47 | 1.92 | 2.76 |
| 0.00 | 1.40 | 1.50 | 2.00 | 3.00 |

Table 2.
The data shown is for three CPU/cache systems. The 68010 microprocessor system has a 12.5 MHz clock and a cache with unbuffered write. The 68020 system has a 16 MHz clock and a buffered write cache. The RISC CPU assumes a 10 MHz RISC computer with a 10 MHz clock and a buffered write cache, and assumes one clock per memory cycle with wait states equal to an integral number of clock cycles.

Using the data in Table 2, we can make an interesting comparison between chip count and performance gained over an uncached system. Table 3 gives this comparison, showing the chip counts, miss ratios, and performance improvement gain for simple, depth expanded, and two-way set associative expanded caches. The chip counts given are for the cache tag and data RAM chips required, but do not include chip counts for the control logic. One RAM chip is added for the two-way set associative case for the least-recently-used cache flag RAM.

| Tag RAM <br> Size | 68010 Unbuffered |  |  | 68020 Buffered |  |  | RISC Buffered |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Chips | Miss | Perf | Chips | Miss | Perf | Chips | Miss | Perf |
| 8 K | 4 | 0.32 | 1.24 | 7 | 0.12 | 1.81 | 7 | 0.12 | 2.49 |
| 16 K | 8 | 0.22 | 1.28 | 14 | 0.09 | 1.86 | 14 | 0.09 | 2.60 |
| $8 \mathrm{~K}+8 \mathrm{~K}$ S.A. | 9 | 0.17 | 1.31 | 15 | 0.07 | 1.89 | 15 | 0.07 | 2.68 |

Table 3.
Table 3 shows that the throughput improvement created by expanding the cache above a minimum chip count design is small. This table can be interpreted in two ways. In small systems where the goal is to achieve high-performance at minimum chip count, the table indicates that a mimum chip count cache is best since it buys the most performance improvement per chip; doubling the cache chip count purchased less than $10 \%$ further increase in performance in all cases. In larger systems where the goal is to achieve maximum performance at moderate chip count, the table indicates that a further increase in performance of $5-8 \%$ can be obtained by adding fewer than ten chips.

## CACHE DESIGNS:

## DIFFERENT WAYS TO MAKE ONE

The cache memory described above is a direct mapped cache. It is a simple, commonly used design with respectable performance. Further investigation into the technology of cache memories will reveal a wealth of other approaches to cache design. Much of the variety comes fromattempts to maximize the performance of relatively small cache memories typical of earlier technology. Fortunately, there exists some data to help sort out the relative value of the various approaches. This data is in the form of studies on cache memory performance as a function of cache size, organization, word width, etc., such as the excellent work done by Prof. Alan Jay Smith of the University of California
at Berkeley (see references). These studies provide background and insight on how to achieve the highest performance out of cache memory systems, as well as documentation of a wide variety of cache schemes which do and do not work. The following comments are intended to provide a simplified guide to, and summary of, some of this data. The following comments are, in large part, judgments and opinions derived from the data in various reports and do not necessarily reflect the opinions of the original authors of the data.

## What we have learned about CACHE MEMORY DESIGN

A simple, direct mapped cache as discussed above will give good performance if it is large enough. The ultimate measure of cache memory performance is its effect on system cycle time, which is a function of cache cycle time relative to main memory cycle time and the hit rate of the cache. Given a cache cycle time, miss rate becomes the measure of cache performance. Improving cache perfomrance, therefore, means improving the hit rate. However, a simple design with a moderate miss rate may be sufficient for many applications, giving most of the performance improvement that could be achieved by a more sophisticated design.
Much of the work that has been done on cache architecture and design was aimed at maximizing the performance of relatively small caches, consistent with the capabilities of earlier technologies. With today's technology, in the form of chips such as the IDT7174, we can easily make large cache memories at low chip counts that are at the upper limit of the earlier technologies. As a result, much of the sophistication required in smaller cache designs, in order to achieve an acceptable hit rate, is not required in today's large cache designs.

## CACHE ARCHITECTURE: DIRECT MAPPED vs SET ASSOCIATIVE

A pure cache memory should be an associative memory, where the cache contains all of the most recently used data words. The direct mapped and set associative designs are approximations to this which sometimes exclude recently used words when there is more than one frequently used word per set. Fortunately, the difference between associative, set associative and direct mapped can be quantified. The ratios of miss rates for set associative and fully associative, relative to the direct mapped case, are shown in Table 3A. For example, if the miss rate for a direct mapped design is estimated at 0.20 , the miss rate for a two-way set associative design of the same size would be $(0.78)(0.20)=0.156$.
What this chart tells us is that two-way set associative caches have a significant performance improvement over simple direct mapped caches, but there is little additional improvement beyond four-way set associative designs. As was noted earlier, the set associative method can often be included in depth expanded cache designs where the two (or more) sets of cache hardware required for the expansion can be arranged to work in a set associative manner.

| Cache Type | Ratio of Miss Rate to <br> Direct Mapped |
| :---: | :---: |
| Direct Mapped | 1.00 |
| 2-Way Set Assoc | 0.78 |
| 4-Way Set Assoc | 0.70 |
| 8-Way Set Assoc | 0.67 |
| Fully Associative | 0.66 |

Table 3a.

## CACHE SIZE

Cache sizes on commercial systems have tended to range from 16 K to 64 K bytes. Caches smaller than 16 K can have significantly higher miss rates, while caches larger than 64 K may not significantly improve the miss rate. This is shown above in Table 1. Much work has been done on the relationship between cache size and miss rate; however, most of this work is concerned with small caches, 32 K bytes and under. The IDT7164/IDT7174 combination allows 16 K byte cache memory design for 16 -bit systems and a 32K-byte design for 32-bit systems using a minimum number of chips, and can be easily expanded to 64 K and larger if desired.

## WRITE THROUGH vs COPY BACK

There are two general approaches to handling the memory write problem: write through and copy back. In the write through approach, memory data is written into main memory as it is received from the CPU. In the copy back mode, memory data is written into the cache and flagged with a "dirty write" bit which indicates that the word has been written into the cache but not into the main memory. The cache data is copied into main memory as a separate operation at some later time, and the dirty write bit is cleared. There appears to be little performance difference between the write through and copy back approaches. Since the write through approach is simpler in concept and easier to implement, it is the most often used method.

## WRITE BUFFERING

A significant performance increase can be achieved with a single level of write buffering. Complete write buffering requires more than one level of buffering to cover the case of two write cycles closer together than the main memory write cycle time. A FIFO can be used to buffer more than one word of write data; however, the FIFO need be no deeper than four words, since no further performance results from making it deeper.

## SPLITTING THE CACHE: INSTRUCTION/DATA, SUPERVISOR/USER

Splitting the cache into two smaller caches, one for instructions and one for data, seems like it would improve the hit rate; however, it doesn't. In theory, the CPU spends most of its instruction cycles in a small part of the program. By caching these separately from the more random data memory, the hit rate on the instruction portion should be improved. Alas, the studies show that splitting the cache into two pieces typically does no better - and in some cases does a lot worse - than leaving the cache in one piece. This is, perhaps, because the miss rate for data is degraded by more than the hit rate for instructions is improved.

## LINE SIZE: MAIN MEMORY WORD WIDTH vs CACHE WORD WIDTH

We have considered cache sizes where the CPU word width, memory word width and cache data word width are the same size. Performance improvement can result if the main memory and cache words are wider than the CPU word. If the cache word width (called the line size) is doubled the miss rate is cut almost in half. This is because the next word the CPU wants from memory is often the word adjacent to the one it just used. Increasing the
line size by a factor of two will lower the miss rate by almost a factor of two up to line sizes of 16 bytes and beyond. This is shown in Table 4.

| Cache Size <br> in Bytes | Miss Ratio Reduction for Increasing Line Size |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Line Size (Size of Block From Main Mem to Cache) |  |  |  |
|  | 4 bytes | 8 bytes | 16 bytes | 32 bytes |
| 4 K | 1.00 | 0.586 | 0.364 | 0.262 |
| 8 K | 1.00 | 0.581 | 0.345 | 0.222 |
| $\mathbf{1 6 K}$ | 1.00 | 0.569 | 0.330 | 0.203 |
| 32 K | 1.00 | 0.564 | 0.324 | 0.194 |

Table 4.

There are two approaches to increasing line size in order to reduce miss rate: by increasing the memory data bus width, and by fetching a block rather than a word of data from memory. Increasing the data bus width (from 16 to 32 bits, for example) may be practical in some systems where additional performance is desired.

The other alternative is to transfer a block of bytes to the cache instead of a single word. This becomes significant in systems where there is a delay before data transfer from main memory, but where several words can be transferred quickly after the initial delay. An example of this concept is the page mode in dynamic RAM designs. In such a system, there may be an initial latency of 200 ns to begin a memory read cycle but, once started, the memory may be able to transfer words at 100 ns per word for blocks of up to 256 words. In this case, a line (block) size of 2-4 words may be used to significantly reduce the miss rate with moderate increase in the main memory cycle time.

## SUMMARY

Cache memories have been extensively used in large computer systems to improve performance. Cache tag RAM chips allow this technology to be adapted to the small-to-medium system design at reasonable cost. Simple, direct mapped cache designs with low chip counts can be used to achieve significant performance improvements. High-performance and low miss rates are possible with simple designs due to the high speed and relatively large cache sizes possible with high-speed CMOS technology.

## REFERENCES

[Smith82] Alan Jay Smith, "Cache Memories," Computing Surveys, 14, 3, September 1982, pp. 473-530.
[Smith84] Alan Jay Smith, "CPU Cache Memories," April 1986. To appear in Handbook for Computer Designers, ed. Flynn and Rossman.
[Smith85] Alan Jay Smith, "Line (Block) Size Selection in CPU Cache Memories," June 1985. Available as UC Berkeley CS Report UCB/CSD 85/239.
[Smith86] Alan Jay Smith, "The Memory Architecture and the Cache and Memory Management Unit for the Fairchild CLIPPER ${ }^{\text {m }}$ Processor," April 1986. Available as UC Berkeley CS Report UCB/CSD 86/289.
[Smith86b] Alan Jay Smith, "Bibliography and Readings on CPU Cache Memories and Related Topics," 1986. from Computer Science Division, EECS Department, University of California, Berkeley, CA 94720.

Integrated Device Technology. Inc

By Michael J. Miller

## INTRODUCTION

Today's high-performance systems are composed of multiple processors and controllers working together. Several decades ago, in all but the most sophisticated designs, there was one processor doing everything. Now, the descendants of these systems are more like multi-cell organisms where each cell is interacting with other cells and performing a specialized task. For example, a work station today is composed of a central processor (80286), a graphic/video controller, a communications controller for ETHERNET or token ring, a mathematics accelerator and a disk controller (Figure 1). Except for the main CPU, all of the other elements are dedicated controllers. When performance counts, microprogram designs today can provide controller solutions that operate at more than 15 MIPS, which is an order of magnitude over what a fixed instruction set processor can provide.

The requirement for many of today's system designs to provide the highest performance possible means there is a requirement for high-performance solutions such as microprogram architectures. The performance benefit, however, must always be traded off with the cost in terms of power consumed and number of parts in the design solution. The power and parts count for a solution provided by a given family of devices
is directly related to the speed/power ratio of the technology used. For several years the speed/power performance advances in the bipolar bit-slice world have slowed to a mere crawl while other families have moved ahead. The new wave of very highspeed CMOS has entered the bit-slice world, thereby offering ever faster and denser functions.

At the current level of technology, the number of gates, or the speed at which the gates can run in bipolar ICs is limited by the heat dissipation capabilities of the package which houses the individual piece of silicon on which the gates are fabricated. If the speed/power product is lowered, more speed can be gained from the same number of gates in the package or more gates can be packaged inside the device at the same speed. Because high-speed CMOS has a speed/power product almost an order of magnitude better than bipoloar TTL-ECL internal, it is becoming the technology of choice for new bitslice functions today. Many more gates, running at higher speeds than the conventional bipolar technologies, may be contained in inexpensive packages. This provides more freedom for new architectures running at higher performance levels. Therefore, very high-speed CMOS is here just in time to breath new life into bit-slice ICs.


Figure 1: Work Station with Floating Point Math Accelerator
MICROSLICE is a trademark of Integrated Device Technology, Inc.

## COMPARISON OF

## MICROPROCESSOR ARCHITECTURES

In order to understand why microprogramming is still a very important architecture for today's designer, one must compare the fixed instruction set $(8086,68000)$ versus bit-slice microprocessor architectures. These two different approaches have their major strengths in different areas. The fixed instruction set processors have mainly filled the niche of lower parts count solutions and general purpose computation. In the controller area they have serviced the low-to-medium performance solutions. On the other hand, the microprogram bit-slice products have been utilized in very high-performance control applications and emulation of specialized computer architectures. To see why this is, one must inspect the architectures (shown in Figure 2) more closely.
-The fixed instruction set processors, like the 68000, fall into a class of machines referred to as the Von Neumann-type architecture which has an address bus and a data bus linking together the processor and the memory. These two buses are sometimes referred to as the Von Neumann bottleneck. This is because all data and program instructions must pass through the address and data bus between the memory and processor. This limits the bandwidth because at any give time, only data or program instructions can be fetched or written. The performance is therefore directly related to the bandwidth of this data path. For example, in a 16 MHz 68000 for one memory access, the clock must cycle three times, yielding 5 million data transfers in one second. To perform any instruction the processor must fetch the op code, source and destination designators, and the data. This can be anywhere from two memory cycles to many memory cycles and averages out around 3 to 5 memory cycles. At a bus cycle rate of 5 MHz , this
results in approximately 1 to 1.5 MIPS which is a theoretical number that exceeds actual benchmarks for the 68000 . Through many years of optimizing the architecture and the instruction set, the fixed instruction microprocessors have become very good at performing general purpose-type computations. Because the instruction set is fixed and has been added to over the years, previous software written from these processors has been brought forward, creating a very rich base of application software to solve all sorts of applications such as operating sytems, compilers, editors, data base programs, etc. Use of high level languages has made this much easier.

The microprogram architecture can be thought of as a Harvard class architecture. This architecture allows instructions to be fetched at the same time that data is fetched, thus overlapping instruction fetch and decode along with data operations. The heart of the bit-slice architecture is found in the sequencer. The sole purpose of the sequencer is to generate a new address on every clock cycle. These addresses are fed into a programmed memory whose result is stored in an instruction register referred to as the pipeline register. The pipeline register and memory are very wide - anywhere from 32 bits to as large as 256 bits. The width of this register is tailored in each design in order to control a few or many operations in parallel, tuning the performance to the required application. The instruction register holds the instruction for the sequencer which is generating the next address. With a 20 MHz signal clocking the sequencer, a new instruction can be fetched 20 million times per second. This sets an upper end performance level for the bit-slice architecture at 20 MIPS. This very high rate of instruction stream can be used to control such applications as disc controllers, high-speed graphics engines, dedicated DSP architectures for radar/sonar, imaging devices, communications, robotics and so on.


Figure 2: Comparison of Microprocessors as Controllers

The other half of the Harvard architecture is the portion which processes data (shown in Figure 2) as the computation. This section is typically composed of RAM, arithmetic logic units, multipliers and data conversion elements (for DSP applications). This portion of the architecture can have local memory which is used directly in the computation path, as well as larger more bulky memory. This architecture may be highly pipelined to get maximum performance or it may be very simple small architectures.

The 2900 family is a group of LSI/VLSI building blocks which provide such functions as sequencers, address generators and data path elements. Typically, devices like the 2910 are used for the sequencer and devices like the 2903 or 2901 are used for the ALUs and the data paths of microprogrammedtype machines. Because the microprogram devices are thought of more as building blocks, they therefore have the capability and flexibility to emulate many different types of structures, just as the NAND-gate is the ultimate in flexibility. For example, the 2901 is often used as a sophisticated, dedicated address generator which can perform PC relative operations, calculate pointers into complex data structures, etc. Because of the
flexibility and instruction rate, the microprogram architecture is very suitable for high-performance controllers and the emulation of special purpose computer architectures not available as fixed instruction set machines.

## NEW AND MORE POWERFUL BIT-SLICE DEVICES AS A RESULT OF CMOS

Because CMOS consumes an order of magnitude less power for the same speed as bipolar, many more gates may be packed into the same package and still have room to reduce the size of that package. This allows for ever increasing levels of integration. IDT has designed a new family of bit-slice devices which can execute the already-existing microcode of the AMD 2900 family, but at more than four times the integration level. This family is referred to as the IDT49C000 family, and the heart of it is made up of ALUs and sequencers. Three key devices in this family are the IDT49C410, the IDT49C402 and the IDT49C403. These parts characteristically have wider data paths, more internal paths, larger RAM and support much higher clock rates than their bipolar predecessors.


Figure 3: IDT49C410 16-Bit Microprogram Sequencer

The IDT49C410, shown in Figure 3, is architecture and function code compatible to the 2910 A , with an extended 16 -bit address path which allows for programs up to 64 K words in length. It is a microprogram address sequencer intended for controlling the sequence of execution of microinstruction stored in microprogram memory. Besides the capability of sequential access, it provides conditional branching to any microinstruction within the 64 K microword range. Unlike the 2910 which has a 9 deep stack, the IDT49C410 has a 33 deep stack which provides microsubroutine linkage and looping capability. This deep stack can be used for highy nested microcode applications, as well as
microprogram loop control. At the center of the IDT49C410 is a multiplexer which selects the address for the next instruction to be executed. During each microinstruction, the microprogram controller provides a 16-bit address from one of four sources: 1) the microprogram address register ( $\mu \mathrm{PC}$ ) which usually contains an address one greater than the previous address; 2) an external direct input used for branching; 3 ) a register counter ( $R$ ) which is used to retain data loaded during a previous microinstruction; or 4) the return stack which is a last-in first-out organization (F).

In a typical application, the worst-case performance path for the sequencer is from a pipeline register through the condition
code mux and on into the instruction decoder of the sequencer which selects the next address. The address then passes through into the microprogram memory which must set up the next instruction into the pipeline register. Using the highest performance devices, this consists of a 6.5 ns clocked $Q$ pipeline register (IDT74FCT374A), 12ns condition code MUX (IDT74FCT153), 13ns through the sequencer (IDT49C410A), 15ns access time for 16Kx1 static RAM (IDT6168A) and 3 ns set up to the pipeline register (IDT74FCT374A), thus yielding a 49.5 ns cycle time. The

20 MIPS operation is twice as fast as what was realistically achievable ( 10 MIPS) using the 2900 family's corresponding support devices. This will allow designers to achieve performance levels never dreamed of before. Because of the enhanced CEMOS ${ }^{\text {T" }}$ technology used to fabricate this device, the IDT49C410 draws no more than 80 milliamps commerical in the worst-case system configuration which is approximately $1 / 5$ the power of its 12-bit predecessor, the 2910A, which is 344 milliamps.


Figure 4: IDT49C402 - 16-Bit CMOS Microprocessor Slice (Quad 2901 Plus Extra Destination Functions)

The IDT49C402, shown in Figure 4, is a very high-speed, fully cascadeable, 16 -bit CMOS microprocessor slice unit which combines the standard functions of four 2901s and a 2902 with additional control features aimed at enhancing the performance of bit-slice microprocessor designs.

The IDT49C402 includes all the normal functions associated with the standard 2901 bit-slice operation: 1) a 3-bit instruction field composed of $I_{0}, I_{1}, I_{2}$ which controls the source operand selection of the ALU: 2) a 3-bit microinstruction field composed of $I_{3}, I_{4}, I_{5}$ used to control the 8 possible functions of the ALU; 3) 8 destination control function lines which are selected by the microcode inputs $\mathrm{I}_{6}, \mathrm{I}_{7}, \mathrm{I}_{8}$; and 4) a tenth microinstruction input, $\mathrm{I}_{9}$, offering 8 additional destination control functions. This $l_{g}$ input, which is above and beyond the standard 2901 instruction lines, is used in conjunction with $I_{6}, I_{7}, I_{8}$ and allows for shifting the $Q$ register up and down, loading the RAM or Q registers directly from the D inputs without going through the ALU, and new combinations of destination functions with RAM A-port output
available at the $Y$ output pins of the device. The new ability to load the RAM or the Q register directly for the Dinputs without having to pass through the ALU means that new operands may be brought into the register file in parallel with ALU operations in critical sections of algorithms. Where the architecture used to take two cycles to load and operate, it now can be done in one cycle, providing twice the performance in critical portions of the code.

Also featured in the IDT49C402 is an on-chip dual-port RAM that contains 64 words by 16 bits. This is four times the number of working registers in the 2901. Because the on-board register file in the 2901 architecture is not readily cascadeable, the large memory is a significant advantage to the designer. The register file can be thought of as a high-speed cache on-board the device. The more room that is available to the programmer, the higher the hit ratio is for desired data.
The 64 on-board registers in the IDT49C402 can be alternately used in a bank selected architecture to yield four sets of 16 working registers. Each bank can then be set aside for one of four
microprogram tasks, thus making it easy to write multi-tasking microcode where any one of four tasks can be executed in each clock cycle. This means that the time to switch between tasks is one clock cycle for the ALU section of the circuitry. This can be very important in highly interrupt-driven controller-type architectures. For fixed instruction set processors (like the 68020 or 80386), a context switch requires the execution of multiple instructions.
The critical path through the IDT49C402 on most applications is the A and B addresses and instruction to the data output. This path in the IDT49C402A is 37 ns commerical. In a typical application this means that, if the addresses come from the pipeline register which has a clocked $Q$ of 10 ns and the data
output of the IDT49C402A goes into another register with a set-up of 3 ns , the full cycle time of that portion of the circuitry is 50 ns , thus yielding an operation of 20 MIPS. This can be compared with four 2901Cs (bipolar competitor) which require a system cycle time of 80 ns , resulting in a maximum rate of 12 MIPS.

While the 2901/49C402 architecture can be thought of as a 2-bus architecture with 1 bus into the ALU and 1 bus out of the ALU, the 2903/203/49C403 is thought of as a 3-bus architecture. The IDT49C403 is a high-speed, fully cascadeable, 16-bit CMOS microprocessor slice unit which combines the standard functions of four 2903s and a 2902 - with additional control features aimed at enhancing the performance of classic bit-slice microprocessor designs.


Figure 5: IDT49C403 16-Bit CMOS Microprocessor Slice
(Quad 2903/203 Plus Expanded RAM)

Included in the extremely low-powered yet fast IDT49C403 device (shown in Figure5) are three bi-directional data buses, 64 word $\times 16$-bit dual-port expandable RAM, 4 word $\times 16$-bit $Q$ register, parity generation,sign extension, multiplication, division and normalization logic. Additionally, the IDT49C403 offers the special feature of enhanced byte support through both word/byte control and byte swap control. The IDT49C403A will support cycle times as fast as 65 ns and will enhance the speed of all existing quad 2903A and 29203 systems by $40 \%$. Being specified at an extremely low 185 milliamp maximum commercial power consumption, the IDT device offers an immediate system power savings and improved reliability over the existing designs. This device is packaged in either 108-pin PGA or a 144-pin leaded chip carrier.

The functional block diagram of the IDT49C403 shows that not only has the data path been widened to 16 bits, but the RAM and the $Q$ registers are four times as deep. Thus, the IDT49C403 has been expanded in depth as well as in width, giving a two-fold improvement in performance. Not only can the expanded RAM and $Q$ registers be used to provide more room for caching intermediate operands, they can also be thought of in bankselected architectures as providing room for a least four tasks in a multi-task environment. Therefore, in a highly interrupt-driven application, the overhead to switch between one task and the next is zero.

Because the width of the IDT49C403 is 16 bits, a control line called W/B is provided to switch the IDT49C403 between working on 8 bits or 16 bits. When in the byte mode, the RAM location being written into has only the lower 8 bits enabled, leaving the upper 8 bits intact. All of the status flags coming out of the IDT49C403 come from the intermediate boundary between the 8th and the 9th bit of the ALU, all of which makes it convenient for the designer to operate on 8 bits at a time. The word/byte control, taken in conjunction with the instruction enable, allows the designer to cascade the IDT49C403 into larger words such as 32 bits or 64 bits by controlling each of the instruction enables and the word/byte line on the least significant device operand links of $8,16,32$, and 64 bits. The additional instruction added to the instruction set with an IDT49C403 can be used to swap upper and lower bytes inside each IDT49C403 device.

## CONSERVATION OF MICROCODE

IDT provides a solution that minimizes the total redesign cost of transition from bipolar technologies to CMOS technologies. This is achieved by having a series of parts designed in CMOS taking advantage of the VLSI capabilities yet utilizing the same instruction set as devices in the 2900 family. Each of the three devices mentioned above is capable of executing microcode previously written for their bipolar counterparts.

In the case of the IDT49C410 sequencer, the old microcode may be run with no alterations. For the two ALUs, the IDT49C402 and IDT49C403, compatibility can be handled at several levels. The simplest solution is to connect only the instruction lines which correspond to the 2901 or the 2903/203, respectively, and
tie the remaining inputs to their respective default levels. In this way, the design can execute the previously assembled microcodes.

If the design requires the designer to take advantage of some of the new features in the ALU such as deeper register files or new data paths, microcode must be modified to control the additional instruction lines. This can be achieved by modifying the assembler and reassembling the old microcode.

Because each microprogram design is different, the microprogram control word is different. This requires that microprogram assemblers have the ability to define mnemonics and relationships to define microprogram instructions and then assemble the user's microprogram written in the design's unique instructions. When upgrading from four 2901s to one IDT49C402, for example, the designer can add new mnemonics for the new operations to the definition phase of the microprogram assembler. At this point, consideration for the additional instruction input lines are made by simply widening the subfields. After the definitions have been modified, the older microcode can be reassembled along with new code using the new operations.

## GRAPHICS ACCELERATOR EXAMPLE

Today's high-end work stations use a processor like the 68020 or 8386 as the main CPU. Often augmenting the processing capability of the main CPU is a floating point math accelerator. While in some cases the floating point units are connected to the main CPU as a co-processor, in other cases the floating point is a separate processor itself. If the floating point processor is isolated from the main CPU through the use of a dual-port, higher overall system performance can be achieved because the accelerator can process in parallel to the main CPU.
In a graphics-type application, it is conceivable that the dualport could contain a link list of data elements containing three dimensional point values and transformation instructions which are composed of $4 \times 4$ matrix. The floating point processor then could have the capability of traversing the link list and multiplying each point with the transformation matrice. This scenario could be used not only to rotate three dimensional objects, but also transformation of three dimensional objects onto two dimensional surfaces and performing clipping algorithms for final display on the video graphics terminal. Figure 6 shows how a cube might appear to a viewer of the work station and how it might be represented internally in memory.
The floating point accelerator can be broken into three main functional blocks: dual-port RAM, controller and floating point ALU, and multiplier. A block of dual-port RAMs is used as the interface between the global system bus and a local system bus used by the floating point processor. The control section generates sequences of instructions for a floating point ALU as well as the address generator indexing into the dual-port. The performance of the floating point accelerator is determined by how fast the controller can generate instructions for the ALU and the data band width of the ALU.


Figure 6

There are various floating point ALU devices on the market today. These devices can be grouped by the number of data buses used to get data in and out of them and the number of operations that can be performed at any given time (pipelining stages). The 1164/65 from Weitek each have one data bus in and out. These devices are meant to be connected to a common data bus which eventually is tied to the data bus of a fixed instruction set processor.

The 1264/65 floating point devices from Weitek and the IDT721264/1265 pin compatible CMOS versions have two data buses in and one data bus out, thus supporting the three bustype architecture. Unlike the $1164 / 65$, these devices can be operating on various pieces of data in several stages of completion through the use of pipeline registers, thus having a higher throughput. Both the IDT721264 and IDT721265 have a clock rate of 20 MHz . The three data buses and pipelining makes the 1264/65 a very good match for high-performance bit-slice solutions.

The following is a discussion and comparison between two different types of solutions: the first being a fixed instruction set processor controlling the 1164/65 and the second solution being a 1264/65 controlled by bit-slice. The detailed description of the 1164/65 and 1264/65 are beyond the scope of this article, but Figures 8 and 10 show timing sequences of parameters, instructions and results.

## FIXED INSTRUCTION PROCESSOR

As with any design problem, there are various solutions which present trade-offs in parts count and performance. The fixed instruction set processors provide solutions that are typically the lowest parts count but, when applied to dedicated control applications, do not provide the highest performance. The Intel 80386 is an example of a fixed instruction set processor that is popular as a general purpose CPU. Figure 7 shows a block diagram of how it would be used to control the 1164/65. While one approach could use a co-processor, the Weitek 1164/65 provides a higher performance solution.

In keeping with the possible structure for the floating point accelerator previously discussed, the 80386 serves the purpose of controlling the overall operation of the accelerator, shown in Figure 7. It serves the purpose of fetching data from the dual-port RAM. Through address decode circuitry and bus transceivers, the 386 sends commands as well as data to the ALU. The instructions are encoded as addresses in the 386's memory map where each address corresponds to a unique instruction for the $1164 / 65$. While the address map is a clever concept, and probably the most efficient implementation, the decode and bus transceiver circuitry numbers more than a dozen parts.
To understand the performance, bus cycles must be counted and multiplied times the clock frequency. To perform one floating point operation, data must be fetched from the dual-port into the 80386 registers and then written out to the floating point chip. At this point, the floating point chips must be clocked multiple times to accomplish the desired operation. Finally, the 80386 must read the results into its register file where it might be saved as a temporary value or moved back to the dual-port.
The memory-to-register move instruction of the 386 requires four clock cycles. The register-to-memory move instruction requires two clock cycles. Therefore, to read data from the dualport RAM into the floating point ALU requires six clock cycles. Instructions are passed from the 386 to the 1164/65 via the address bus. Each time the memory map is written to or read from, a clock is generated to the 1164/65. After placing the two operands in the floating point ALU, they must be clocked five times (shown in Figure 8), thus using ten clock cycles. Finally, to get data out of the floating point ALU, a memory-to-register move must be performed using four clock cycles. Therefore, to perform a floating point single precision floating point operation, 38 clock cycles must be utilized. In order to perform a three dimensional transformation requiring that a vector be multiplied by a matrix of $4 \times 4$ elements, 1,064 clock cycles must be utilized. At a clock rate of 16 MHz , this means that a transformation can be done every 66 microseconds. This does not include the instructions to manage the linked lists and housekeeping.


Figure 7: Floating Point Accelerator Using Fixed Instruction Set Processor


Figure 8: Single Precision Multiply for WTL1164

The need was recognized for a higher performance solution utilizing a processor like a 386. A product from Weitek, the 1163, replaces the address and instruction decode in the block diagram. The 1163 is a small sequencer and RAM which takes instructions from the 386's address bus and translates them into a series of instructions to the 1165 and 1165, thus reducing a floating point operation to 13 cycles. This results in a floating point transformation being done in 256 cycles which, with 16 MHz clock, yields a transformation every 15.5 microseconds - a 5 fold improvement.

## MICROSLICE ${ }^{\text {TM }}$ SOLUTION

While a six fold increase in performance can be achieved using a special purpose sequencer like the 1163, by using general purpose sequencers (like the IDT49C410), another order of magnitude in improvement can be achieved. This improvement in performance is the direct result of three major characteristics of microprogram solutions. The first characteristic is that on every clock cycle a new instruction is fetched and executed, producing a sequence of very rapid fire instructions. The width of these instructions is chosen at design time to maximize the controllability of multiple devices. Therefore, the second char-
acteristic of microprogram solutions is that multiple devices can be controlled in parallel. The third advantage of microprogram solutions is that multiple buses can be utilized and controlled in parallel, thereby allowing the designer to tailor the performance of the design to match the requirements of the application.
The MICROSLICE'" family is very well suited for controlling such devices as the floating point ALU or multiplier, like the IDT721264/1265, both of which are pin and functionally compatible with the 1264 and 1265. The control section of the floating point accelerator (shown in Figure 9) can be composed of the IDT49C410 which generates addresses to the writeable control store of the IDT71681. This, in turn, produces an instruction which is held in a pipeline register. The pipeline register is the current instruction being executed. From this register, control lines fan out to all instruction lines and control inputs of every device in the accelerator subsystem.

## IDT49C402 AS AN ADDRESS GENERATOR

While most designers would think of the IDT49C402 and its class of devices only as ALUs with register files for data paths, it can be used for a larger variety of tasks. In the accelerator applications, it is used as an address generator. The data for a


Figure 9: Floating Point Accelerator Using MICROSLICE ${ }^{\text {rm }}$ Approach
$4 \times 4$ matrice can be stored in the dual-port memory as a sequential list of 16 values. Any element can be located by adding together the address pointer to the start of the matrix, the row offset and the column offset. To perform a matrix multiplicaton with a vector, a column of values out of the matrix is individually multipled with the corresponding values in the vector and then the four products are summed. One way of efficiently generating the addresses using the IDT49C402, is to have the address pointer to the matrix and vector stored in the register file. To start, the address pointer of the matrix could be summed with a constant corresponding to the column to be operated on. This operation can be accomplished in one cycle by bringing the constant in through the " $D$ " bus from the pipeline register, addressing the pointer with the $A$ address and storing the result at a location specified by the B address. In the same cycle the new address could be output from the ALU through the Y port and placed in the MAR register. In this way, the MAR register would supply the dual-port RAM address on the next cycle,thus forming a pipeline mode of operation. On the next three cycles, the new address stored in the register file could be incremented and the respective calculated addresses passed on to the MAR. Therefore, in four cycles four addresses can be generated in rapid fire that correspond to four values in the column of the matrix. All of this function can be independent of, and working in parallel with, what is happening in the computation unit. With proper orchestration, address can be fed into the dual-port RAM and values read out in succession into the computation unit on every cycle. The minimum time from register file address to the $Y$ output is 37 ns , which is one of the fastest ways to generate complex 16-bit address.
Just as the IDT49C402 can be used to compute offsets into matrices, it can also be used to keep track of linked lists of complex data structures. The register file could be used to retain pointers of various lists, as well as intermediate pointers. In the accelerator described earlier, there are several required pointers: one pointer to the head of a list of XYZW points, an intermediate pointer to the current XYZW and a pointer to the transformation matrix.

## HIGH-PERFORMANCE COMPUTATION

The computation portion of the accelerator is composed of the floating point devices and some local storage. The most efficient approach for multiplying a series of vectors with a transformation matrix is to start out by fetching the matrix from the dual-port RAM into local memory connected to the floating point chips. For this purpose, two IDT49C403s are incorporated as a 32-bit register file and ALU. Since the IDT49C403 has 64 registers, there is plenty of room to store the $4 \times 4$ matrix and still be able to accommodate temporary variables. The 32-bit ALU portion of the IDT49C403s can then be conveniently used to perform fixed point arithmetic and logic functions.
The IDT49C403 is a three bus architecture which allows for both of the output ports of register file to come off-chip and drive inputs into the floating point devices. In this way, two operands can come from the IDT49C403s and one from the dual-port addressed by the IDT49C402 each clock cycle. The results of the floating point multiplier or ALU can be stored back into the register file using the $Y$ bus.
Once the transformation matrix is stored in the IDT49C403 registers, consecutive XYZW point values can be brought from the dual-port. In this way, a value from the XYZW vector and transformation matrix can be fed to the multiplier (IDT721265) on every cycle, thus keeping the multiplier constantly busy.

The multiply of a column with a vector is a sum of four products. The multiply of an XYZW vector with a $4 \times 4$ matrix is, therefore, 4 sums of products. Because it takes 8 clock cycles to perform the multiply and 12 clock cycles (shown in Figure 10) for the add operation (IDT721264), it is impractical to contemplate doing one sum of product in sequential cycles if the goal is to feed the multiplier and ALU on every cycle. To this end, the algorithm (pictured in Figure 11) works on all four sums of products in paraliel.

To implement the parallel scheme the $X, Y, Z$ and $W$ must be multiplied in succession with each row of values in the matrix. When the four products of $X$ with the first row of the matrix come out of the multiplier (a11, a12, a13, a14), they must be temporarily stored in the IDT49C403s until the four products of $Y$ with the second row (a21, a22, a23, a24) start to come out. When the result of the first product of Y comes out ( $\mathrm{Y} \cdot \mathrm{a} 21$ ), it can be immediately fed into the floating point ALU (IDT721265) with the first product of $X(X \cdot a 11)$ which is stored in the register file of the IDT49C403s. As the results of the sum of $X$ and $Y$ vectors come out, they must be stored until the corresponding sums come out of the $Z$ and $W$ vectors. When the corresponding sums are available, the final sum of all four vectors may be computed.
Figure 12 shows how the parallel algorithm can be implemented while taking into account pipelining of the floating point devices. The block is a graph which represents time as clock cycles on the horizontal axis and pipeline stages on the vertical axis. The input values start at the top and flow down to the bottom of the chart. Intermediate values out of the multiplier and the ALU are stored in the IDT49C403 and are reinserted into the floating point ALU in the middle of overall pipeline.
Since this is a pipelined parallel architecture, a new matrix multiply can be started every 32 clock cycles. This results in a matrix multiply every 2 microseconds, given a 16 MHz system clock which is more than a 33 fold increase in performance over the 386 solution. One of the tradeoffs is that there is a 40 clock cycle latency to complete the matrix multiply after the last values are put into the top of the pipeline. This is not a technical problem because the dual-port memory can contain a complete list of XYZW vectors and be processing them in sequence.

## FIXED INSTRUCTION SET VERSUS MICROSLICE

As can be seen, different solutions to the same application can result in a broad range of performances of much more than an order of magnitude, 1 to 33. The larger increase in performance must be viewed from the perspective of the tradeoff in hardware. On the level of VLSI devices, the control section of the 80386 solution uses one device, whereas the MICROSLICE solution uses two devices: the IDT49C410 for overall control and the IDT49C402 for operand address generation. The computation section maintains the one-to-two ratio with two devices for the 80386 solution (the 1164 and 1165) as opposed to the bit-slice solution which uses four devices (the IDT721264, IDT721265 and two IDT49C403s). In 1985, the disparity in the parts count of these areas would have been much greater because only 4-bit ALU slices were available, making the count for the control section 5 devices and the computation 6 devices.
The two areas where these solutions differ the most is in the control word formation for the floating point chip and the number of buses. For the 80386 solution, control signals are derived from the execution of a program stored in a 32-bit cycle wide memory which generates a succession of addresses which in turn are decoded into control words for the 1164/65. The decode logic is


Pipelined Single Precision Multiply for IDT721264


FIGURE 10: Plpelined Single Precision Add for IDT721265
\(\left[\begin{array}{llll}a 11 \& a 12 \& a 13 \& a 14 <br>
a 21 \& a 22 \& a 23 \& a 24 <br>
a 31 \& a 32 \& a 33 \& a 34 <br>

a 41 \& a 42 \& a 43 \& a 44\end{array}\right] \quad \times \quad\left[$$
\begin{array}{l}X Y Z W\end{array}
$$\right]=\)| $X^{\prime}=X \cdot a 11+Y \cdot a 21+Z \cdot a 31+W \cdot a 41$ |
| :--- |
| $Y^{\prime}=X \cdot a 12+Y \cdot a 22+Z \cdot a 32+W \cdot a 42$ |
| $Z^{\prime}=X \cdot a 13+Y \cdot a 23+Z \cdot a 33+W \cdot a 43$ |
| $W^{\prime}=X \cdot a 14+Y \cdot a 24+Z \cdot a 34+W \cdot a 44$ |

$X$ a11 $X$ a12 $X$ a13 $X$ a14 $Y$ a21 $Y$ a22 $Y$ a23 $Y$ a24 $Z$ a31 $Z$ a32 $Z$ a33 $Z$ a34 $W$ a41 $W$ a42 $W$ a43 $W$ a44


Figure 11: Mathematics of Matrix Multiply with Rearranged Order of Scalar Multiplies and Summations


Figure 12: Pipeline of Matrix Multiply Using IDT721264/1DT721265
approximately a dozen devices which includes address buffers, address decode, transfer acknowledge, etc. The microprogram solution generates the control signals directly from a program memory of 16 bits wide which is stored in an instruction register called the pipeline register ( 12 IDT39C825A octal registers).
The area which has the largest variation in parts count is the bus structure. The 80386 has one address bus which it uses for control and one data bus which ties together the 80386, program RAM, dual-port RAM and the computation unit. There is one set of four bus transceivers required to isolate the floating point chips from the local data bus.
In contrast, the microprogram solution has numerous short buses which require interconnecting. One data bus comes from the dual-port RAM which ties together the control section as well as providing parameters to the computation section. The computation section, however, has four short buses which require four sets of four bus buffers (16 octal buffers) plus four octal registers for storing an intermediate value. The table in Figure 13 shows a summary of the performance and parts count of the two solutions. The total at the bottom is a sum of the sections compared. While it is not a total parts count, the ratio will be representative of the relation between the two solutions.

## CONCLUSION

It can be concluded on a comparison basis that the MICROSLICE solution provides 33 times the performance of a fixed instruction set procressor like the 80386 for about 2 to 3 times the parts count. The advantage of the 80386 solution is that
it utilizes single 32 address and data buses with one 32-bit wide memory, but has the disadvantage of requiring many clock cycles to perform a control operation. The advantage of the MICROSLICE solution is that it can control multiple devices in parallel at the cost of wider control memory and multiple bus interface parts. The speed/power product provided by very highspeed CMOS today offers the designer bit-slice tools for designing control structures and computation units which are on a comparable level of integration with fixed instruction set processors, but can offer significantly more than an order of magnitude in performance.

|  | Solution | 80386 | MICROSLICE |
| :---: | :---: | :---: | :---: |
|  | Number of Floating Point Matrix Multiplies Per Second | 15K | 500K |
|  | VLSI | 3 | 6 |
|  | In Control | -12 | 12 |
|  | Memory | 8 (32-Bits) | 24 (96) |
|  | (Width) |  |  |
|  | In Bus Interfact | 4 | 20 |
|  | Total Compared Sections | 27 | 62 |

Figure 13: Comparison of Different Solutions


DUAL-PORT RAMs YIELD BIT SLICE DESIGNS WITHOUT MICROCODE

By DAVID C. WYLAND


#### Abstract

High-performance controller designs use bit-slice components for their speed and design flexibility. Speeds of 10-20 million instructions per second (MIPS) are common and the designer can use bit-slice design flexibility to perform speed-critical operations in one instruction. Bit-slice designs have the drawback, however, of requiring microcode design for their implementation, often with a long development cycle. The problem is that the microcode resides in a separate, stand-alone control memory which prevents use of the kind of interactive prototyping and debugging tools associated with conventional microprocessors. The problem can be eliminated by using a dual-port RAM for the control memory, making it part of the data memory address space, and converting the controller to a CPU by borrowing some techniques from Reduced Instruction Set Computer (RISC) designs. The result is a RISC controller where the microinstructions of the bit-slice approach become the instructions of a computer. The design approach provides all the speed and architectural flexibility of microcoded bitslice designs, while allowing the use of interactive debugging methods associated with microprocssors.


## BIT-SLICE VERSUS RISC ARCHITECTURES

An example of a typical bit-slice controller design is shown in Figure 1. It consists of a control flow section and a data flow section. The control flow section has a microinstruction counter and the
control memory. The data flow section has a register and ALU ele-ment-the bit-slice-plus a data memory and I/O registers on a data bus. Note that the control and data memories are separate. The use of separate data and instruction memories is called the Harvard architecture. The separate control memory provides some of the speed associated with bit-slice designs because it operates in parallel with the data memory. This allows the next microinstruction to be fetched from the control memory, while data for the current instruction may be read from the data memory. This contrasts with conventional microprocessors which alternately get instructions and data from the same memory. This use of a single memory for instructions and data is called the Von Neumann architecture.

There is a remarkable similarity between the block diagram in Figure 1 and the block diagrams of RISC computers, as can be noted by comparing the block diagram in Figure 1 with the block diagram of a RISC CPU shown in Figure 2. The difference is that the control memory and the data memory of the controller have been replaced by an instruction cache memory and a data cache memory in the RISC CPU. The instruction and data cache memories work the same as their microcode counterparts except that they both contain copies of data in the common main memory. The programmer sees a single memory-the main memory-while the hardware works as if it has two independent memories. In this manner, the RISC computer has the speed advantage of the Harvard architecture and the single memory for programs and data of the Von Neumann architecture.


Figure 1. Blt-Slice Controller Block Dlagram


Flgure 2. RISC CPU Block Diagram

The instruction and data caches of the RISC architecture are equivalent to having two ports on one memory. We can apply this concept to bit-slice controllers by using a high-speed dual-port memory in place of the cache memories, as shown in Figure 3. The dual-port RAM allows the instruction and data ports to be active simultaneously and independently, while providing both sides access to a common set of RAM cells. Since both ports are working from the same memory, the data flow section can load and move both data and instructions in the same manner as a conventional microprocessor. As a result, this design functions as a conventional CPU with a long instruction word. This allows conventional interactive software tools, such as interpreters and monitors, to be used in system development and debugging.

## DESIGN OF A RISC CONTROLLER

The design of a RISC controller using a dual-port control memory is similar to a conventional bit-slice design except for inclusion of a minimum set of operations for a CPU. This allows use as a conventional computer for software coding and debugging. In ordinary bit-slice controller designs, the minimal CPU operation set already exists as a subset of the data flow and control operations already present.

A minimal set of CPU operations, suitable for bit-slice designs, can be derived from the instruction set of a RISC-like computer such as the Data General Nova minicomputer. It is a useful example because it is a 16-bit general register design having approximately 20 instructions and three addressing modes, yet is fully functional as a computer. From its instruction set, the list of 21 operations shown in Table 1 can be derived as a representative minimum
working set. If the design includes these operations, it will function as a CPU.
Table 1. Minimal CPU Instruction Set

1. Load register from memory at immediate address (address in instruction).
2. Load register from memory at address in a register.
3. Store register to memory at immediate address (address in instruction).
4. Store register to memory at address in a register.

5-11. Move/combine registers: move, negate, invert, add, subtract, AND, OR.
12-13. Shift: rotate left through sign, rotate right through sign.
14. Read status register.
15. Write status register.
16. Jump absolute: load program counter with immediate address.
17. Jump register: load program counter with register contents.
18-20. Jump absolute conditional: if zero result, if sign, if carry.

This instruction set assumes a set of general purpose registers (typically 16 or more in bit-slice designs), a memory which contains both instructions and data and a status register which records the result of register-to-register operations. I/O registers are assumed to be mapped into the memory space so that separate instructions for them are not required.


Figure 3. Bit-Slice Controlter With Dual-Port Control Store

Some of the above operations are automatically included in bitslice controllers as a result of staightforward design. The register combination operations are provided by the bit-slice RALUs and the jump operations are commonly required as part of the control flow design. All that is required to complete the set is the ability to transfer registers to and from memory, to save and restore the status register and to save the Program Counter in a register in Jump and Save Return instructions.

Figure 4 shows a block diagram of a general purpose bit-slice controller design, based on the RISC controller architecture in Figure 3, and capable of implementing the minimal instruction set. This is a 16-bit controller design using an IDT49C402 16-bit RALU and a 64-bit instruction word. The control flow section is fully pipelined for maximum speed and uses a simple counter as the Program Counter (PC). As a result, branch execution is delayed by one instruction: the instruction following the branch is executed before the branch takes effect. This method allows maximum speed in the control flow section and is commonly used in RISC designs. A path is provided from the PC to the data inputs of the IDT49C402 for saving the PC in a register during Jump and Save Return operations. Also shown in the block diagram is an initial-load EPROM. This EPROM holds the non-volatile copy of the program to be loaded at power up. A power up flip-flop and some sequencing logic cause the contents of this EPROM to be loaded into the RAM at power up.


Figure 4. Dual-Port Bit-Slice RISC Controller Design Block Diagram

In the design in Figure 4, the instructions and data share the same memory. The mapping for instructions and the mapping for data are different, however, as is shown in Figure 5. The eight dualport RAM chips are mapped as 2 K words of 64 bits/word on the instruction port and as 8 K words of 16 bits/word on the data port. Each 64-bit instruction word corresponds to four sequential 16-bit data words. The instruction at address 0000 on the instruction port corresponds to locations 0000, 0001, 0002 and 0003 on the data port. On the instruction port, all eight chips are enabled, resulting in 64 bits of instruction output. Only the upper 14 bits of the PC are used to address the RAM so that the address in the PC is consistent with the addressing on the data side. On the data port, the least significant two bits of the address in MAR select the appropriate 16-bit word by selecting the chip enable for the appropriate one of four pairs of chips.

## RISC CONTROLLER INSTRUCTION FORMAT

The 64-bit instruction word is shown in Figure 6. Fifty of the 64 bits are used to control the basic data and control flow of the controller and 14 bits are available as additional control bits for the specific controller application. Each 64-bit instruction word from the control port of the RAM is mapped as four 16 -bit words on the data memory port. A larger instruction word can be used in the same manner as in microcoded designs. It is convenient if the word width is a power of two, such as 64 or 128 bits, so that there are no gaps in the memory space as seen from the data flow side.

The IDT49C402 is controlled by the $A$ and $B$ fields, $10-9, C_{N}$, Stat Enable field and the Shift Gating field. The A and B fields provide the 6-bit addresses for the A and B register inputs on the IDT49C402. The Io-9, $\mathrm{C}_{\mathrm{N}}$ and Stat EN field provide the 10 control bits to the IDT49C402, the carry-in bit and a status register load enable, respectively, and the Shift Gating field controls the shift-in/ shift-out gating for shift operations. The data source for the DIN pins of the IDT49C402 is selected by the Din field. This field can choose the data bus, the immediate data field or the PC as the data source.

The data bus is controlled by the A and B fields as well, which provide 6-bit select codes for bus read and write operations, respectively, and by the bus read/write, memory write and load MAR bits. The default operation is to gate the data from the IDT49C402 onto the data bus. The load MAR and memory write bits allow writ-
ing this data into the memory and/or MAR from the bus. The bus read bit disables the IDT49C402 outputs and gates an I/O register onto the bus as determined by the 6 -bit A field. The bus write bit causes bus data to be written into an I/O register selected by the B field.

Branch operations are controlled by the Jump and A fields. The Jump field enables loading of the PC from the bus, which is the branch operation. The A field provides the 6 -bit condition select code for conditional branch operations.

The Misc Control field provides 14 bits for direct control of additional devices. This field would typically be used for gates and strobes to additional devices such as parallel multipliers, FIFOs, disk controller chips and other devices which communicate with, and are controlled by, the RISC controller.

## IMPLEMENTING THE MINIMAL INSTRUCTION SET

The RISC controller design must now be checked to ensure that it implements each instruction in the minimal instruction set.

## Load and Store

Load and Store register operations are done in two instructions: load MAR and load or store register. The load MAR instruction places register data from the IDT49C402 or data from the immediate data field on the bus and enables MAR load. The load register instruction gates memory data into the data inputs of the IDT49C402. The store register instruction gates register data onto the bus and writes it into memory.

## Move, Combine and Shift Register

Register-to-register and shift operations are performed directly by the IDT49C402 bit-slice.

## Status Register Read/Write

Read and Write Status register operations select the Status Register and bus read and write, respectively.

## Jump and Conditional Jump

Jump operations are done by enabling the PC to be loaded from the bus using either immediate or register data for the jump address. Conditional Jump is done by enabling a conditions select multiplexer to conditionally enable the PC load.


Figure 5. Dual-Port Controller Memory Map


FIgure 6. Dual-Port Controller Instruction Format

## Jump and Save Return

The Jump and Save Return operation is performed by using the immediate data field to provide the jump address and simultaneously storing the PC in a register selected by the B field. The immediate data field is gated to the bus, the PC is gated to the IDT49C402 data inputs and the IDT49C402 is instructed to perform a D-input-to-register-load operation.

## RISC CONTROLLER TIMING

The design in Figure 4 is capable of a 55 ns cycle time. A timing diagram for a $55 n s$ cycle time, assuming the 35 ns dual-port RAMs, is shown in Figure 7. The critical timing path, in this case, is the data path from the Memory Address Register (MAR) through the data port of the memory into the IDT49C402. If the dual-port RAMs are slower than 35 ns , the cycle is extended proportionately.


Figure 7. RISC Controller Timing Diagram

Table 2. Critical Path Timing

| CONTROL PATH |  | DATA PATH |  |
| :--- | :---: | :--- | :---: |
| PC settle: FCT161A | 6.5 ns | MAR settle: FCT161A | 6.5 ns |
| RAM Access | 35.0 | RAM Access | 35.0 |
| I reg set-up: FCT374A | 2.5 | IDT49C402A, Din Set-up | 10.0 |
| Total | 44.0 ns | Total | $\mathbf{5 1 . 5 \mathrm { ns }}$ |

## RISC CONTROLLER APPLICATION

The utility of the RISC controller design approach is that it allows interactive system development, debugging and diagnostic testing. It also provides the potential for high-level language support of the bit-slice design. Powerful interactive access to the RISC controller can be provided by an RS-232 interface and a FORTH language interpreter program. This allows interactive coding and testing of the system, speeding up the test-and-analyze debug cycles. This RS-232 interface can exist on a separate board external to the RISC controller, connected to the bus by a connector on the controller board. No additional hardware is required for access by the designer to the system and this access can allow direct activation and sensing of controller hardware, setting up timing loops for oscilloscope checks and on-line development of routines. If a floppy disk controller is included in the external I/O board, the RISC controller can function as a stand-alone development system in the same fashion as other stand-alone FORTH systems.

The RISC controller's ability to load programs also means that diagnostics can be loaded from the initial load EPROM. The initial load EPROM can hold both the normal control program and various test programs. The controller can load diagnostic programs from the EPROM for board and system test without requiring permanent space for them in the control memory. This allows self-diagnostics at the hardware level with minimum cost impact on the hardware.

## SUMMARY

The RISC controller uses high-speed dual-port RAMs to blend the features of a bit-slice controller with the capabilities of a RISC computer, allowing the microinstructions of the bit-slice approach to become the instructions of a computer. This design approach provides all the speed and architectural flexibility of microcoded bit-slice designs, while allowing the use of interactive debugging methods associated with microprocessors to shorten development time. LOW POWER AND BATTERY BACKUP OPERATION OF CMOS STATIC RAMS

By DAVID C. WYLAND

## INTRODUCTION

High-speed CMOS static RAMs are capable of very low-power operation in the standby mode when the chip is disabled. In a properly designed circuit, the standby power may be a few microwatts, as compared with several hundred milliwatts when the RAM is operating. This low-power capability can be used by the designer to reduce system power and heat loading. It also makes these parts suitable for battery backed permanent storage applications. In these applications, power is kept on the RAM at all times to avoid the loss of data when power is removed from the part. This is done by using a battery to supply power to the RAM when system power is shut off. In these applications, low standby power drain is important in order to achieve long battery life with a reasonably sized battery. In this application note, we study the operating and standby power modes of the CMOS static RAM, the methods for achieving low-power standby operation and some of the methods for implementing battery backup operation.

## CMOS RAM Power Consumption

CMOS RAMs have five regions of operation with a different power consumption for each region. These regions are: dynamic operating, DC operating, TTL standby, CMOS standby and battery backup standby. In the dynamic operating region, the RAM is reading and writing at speeds up to its rated read/write cycle time. In the DC operating region, the RAM is enabled but not cycling: its address, data and control inputs do not change. In the TTL standby mode, the RAM is disabled with its various address, data and con-
trol inputs at TTL levels, either static or cycling at the rated cycle time. In the CMOS standby region, the RAM is disabled and all inputs are at CMOS levels (i.e., within 0.20 volts of ground or $V_{C C}$ ).The battery backup standby region is similar to the CMOS standby region, but with a reduced power supply voltage of 2.0 or 3.0 volts rather than the normal 5.0 volts. The five regions of operation are shown in Figure 1. It shows a plot of Icceversus operating region for an IDT7187L25, a 64Kx1 CMOS static RAM with a 25 ns access time. The highest current, ICC2, occurs under dynamic operating conditions where the part is cycling at its access time, a afrequency equal to $1 / t_{A A}$. The device current decreases linearly with frequency to the static operating current, ICC1. When the chip is disabled, current drops immediately to ISB, the TTL standby current, or below. ISB corresponds to the current drawn by the chip when it is disabled and with all inputs at TTL high or with all inputs changing at the rated cycle time. With the inputs at TTL high, each input circuit is in its linear threshold determining region and drawing supply current. The device current linearly decreases from ISB to ISB1 as the various inputs are changed from TTL high levels to CMOS levels which are within 0.20 volts of $\mathrm{V}_{\mathrm{CC}}{ }^{\circ}$ ground. $\mathrm{ISB}_{\mathrm{SB}}$ is the full CMOS standby current for 5.0 voltV CC . There are two other CMOS standby cases, specified by ICCDR. ICCDR Corresponds to ISB1 but is measured at two other power supply voltages, 2.0 and 3.0 volts. The ICCDR Specification is used in battery backup applications to calculate the battery size required for a given battery lifetime. The 2.0 or 3.0 volt power supply voltages correspond to those typically available from battery systems in battery backed applications.


Figure 1. CMOS RAM Operating Regions

## Components of Power Dissipation

There are five major sources of power dissipation in CMOS RAMs:

- The RAM array
- The sense amplifiers
- The input buffers
- Dynamic switching
- Diode leakage

The RAM array power is that required to power the RAM cells that hold the data. It is continuously drawn and is required to keep data stored in the RAM. The sense amplifier power is that required to read the data from the RAM array. It is drawn only when the chip is enabled. Each input to the RAM chip has a buffer which draws power when its input voltage is between 0.5 and 4.0 volts. In this region, the input buffer operates as a linear device, performing a logic threshold comparison. If the input is within 0.20 volts of Vcc or ground, the input buffer draws no power. Static RAMs draw additional power if they are cycled continuously at high speed. The additional power required is the dynamic switching power. It rises linearly with the average frequency of read/write cycles. Diode leakage is the current drawn by reversed biased diodes on the chip, such as CMOS gates that are not switching. It is a small value at room temperature, but it is strongly temperature-dependent, doubling approximately every $+10^{\circ} \mathrm{C}$. Because of its strong temperature dependence, it is usually the dominant component in CMOS standby power specifications, such as the ICCDR specification used in battery backed RAM calculations. Diode leakage and RAM array power are two unavoidable components of RAM power dissipation.

## Standard and Low-Power RAMS

IDT RAM chips are divided into two types, standard power and low power. This is indicated by a letter suffix to the part number, $S$ or L, respectively. These part types are power dissipation test selections from a single product, similar to speed grade selections. The low-power part is selected for low-power standby operation and fully specified for the battery backup mode. The standardpower part has relaxed power specifications in the form of higher limits on all ICCspecifications, particularly the standby power modes, and it is not specified for battery backed operation. Because of its relaxed power specifications, it is usually less expensive. The standard-power part is used where very low standby power is not required, such as applications where the part is continuously enabled.

## Dynamic Operating Current-I cc2

The dynamic operating current specification applies when the RAM is cycling at its specified access time. In the case of the IDT7187L25, the access time is 25ns and the frequency at which ICC2 is measured is $1 / 25=40 \mathrm{MHz}$. ICC2 consists of two components: the DC operating component, ICC1, and a frequency dependent component equal to (ICC2-ICC1). In the case of the IDT7187L25, the ICC2 value is 100 milliamperes and the frequency dependent component is 100-70=30 milliamperes. Note that, as the specified access time goes down, the specified dynamic operating current goes up. This is because the dynamic operating current is measured at a frequency equal to the inverse of the access time. Fast access RAMs are measured at higher frequencies than slow ones and have higher frequency dependent current components.

The dynamic current component of ICC2 is the result of transient currents in the internal CMOS gates when they switch. These transient currents can be understood by examining the switching behavior of CMOS circuits. The basic building block of CMOS circuits, including RAMs, is the CMOS logic gate. An example of a simple CMOS gate, an inverter, is shown in Figure 2. It consists of an $N$-channel device, Q1, and a P channel device, Q2. If the input is high, Q1 will be on, Q2 will be off and the output will be low. If the input is low, Q2 will be on, Q1 will be off and the output will be high.


Figure 2. CMOS Inverter
This CMOS gate draws momentary current only when it changes state. It draws no current when its input is at ground or VCC because one of the two transistors will be off, eliminating a direct path from VCC to ground. This is what makes CMOS an inherently low-power technology - it draws no static current. However, it does draw current momentarily when it changes state. When the input transitions from low-to-high or high-to-low, it will pass through the middle region where both Q1 and Q2 are on. During this transition time, current will flow through Q1 and Q2. Since the current flows only during the transition time, there is a fixed amount of charge transferred from VCC to ground for each transition. This results in a frequency-dependent current consisting of the sum of all the charges transferred for all the gates on the chiptimes the frequency of the charge transfers - i.e., the frequency of cycling the RAM.

## Static Operating Current-I cc1

The static current specification applies when the RAM is enabled but with its various inputs not changing and held at a TTL high. In this condition, the RAM array, sense amplifiers and input buffers are all drawing current. For the case of the IDT7187125, this is 70 milliamperes.

## TTL Standby Current-I sB

The TTL standby current specification applies when the chip is disabled but its inputs are at TTL levels or changing at the rated cycle time. Since a TTL high represents the worst case condition, ISB is specified for the case of all inputs at TTL high.

In the TTL standby mode, the RAM array and input buffers draw current, with the input buffers drawing the majority. The input buffers are CMOS circuits similar to the CMOS inverter shown in Figure 2, but with the geometry of the transistors designed so that the input threshold is at a TTL-compatible threshold voltage of approximately 1.40 volts. A diagram of the device current versus input voltage for one input is shown in Figure 3. When the input is within 0.20 volts of ground or VCC, one of the two transistors is turned off and no current flows. Very little current flows even for the TTL low case of 0.50 volts input. However, for the TTL high case of 3.0 volts typi-
cal, both transistors will be on and approximately 1.50 milliamperes, typical, will flow through them.


Figure 3. Icc vs $\mathrm{V}_{\mathrm{IN}}$ for One Input

## CMOS Standby Current-IsB1

The CMOS standby current specification applies when the chip is disabled and all its inputs are static (i.e., nonchanging) at CMOS levels - within 0.20 volts of VCC or ground. In this state, only the RAM array and leakage currents are drawn. The RAM array current is relatively independent of temperature, while the diode leakage is strongly temperature dependent, rising dramatically with tempera-
ture. At $+25^{\circ} \mathrm{C}$, the total current for an IDT7187L25 consists primarily of RAM array current, which may be $25 \mu \mathrm{~A}$. However, at $+70^{\circ} \mathrm{C}$ for commercial parts, the total current is specified at $300 \mu \mathrm{~A}$ and is mostly leakage current. This rises to $1500 \mu \mathrm{~A}$ at $+125^{\circ} \mathrm{C}$ for military parts. A plot of ISB1 versus temperature is shown in Figure 4.

## Battery Backed CMOS Standby Current-I ccdr

The battery backed CMOS standby current specification applies when the chip is disabled and all its inputs are at CMOS levels (i.e. within 0.20 volts of VCC or ground) and when VCC is at a reduced voltage of 2.0 or 3.0 volts. It is the same as ISB1 except it is measured at VCC voltages of 2.0 and 3.0 volts. In this state, only the RAM array and leakage currents are drawn.

When $V_{C C}$ is reduced to 2.0 or 3.0 volts, the RAM is guaranteed to retain data stored at 5.0 volts, but may not function: i.e. it may or may not read or write reliably at these voltages. For this reason, the chip is kept disabled while VCC is below 5.0 volts. When VCC is restored to 5.0 volts, full functional operation is restored and the data will remain as it was before VCC was reduced.

## DESIGN OF A HIGH-SPEED CMOS RAM MEMORY ARRAY

CMOS RAMs are often used in memory arrays. Figure 5 shows a CMOS RAM array used as high-speed main memory for a 32-bit microprocessor. The high speed of the CMOS devices allows operation of the microprocessor at full speed without wait states. Figure 6 shows an example of a design of such a memory array using techniques which allow high-speed operation at low power.


Figure 4. $\mathrm{I}_{\mathrm{SBI}}$ and $\mathrm{I}_{\mathrm{CCDR}}$ vs Temperature


Figure 5. CMOS RAM Array with 32-bit Microprocessor


Figure 6. CMOS RAM Array Design

The 512 Kx 32 memory array of Figure 5 consists of 256 RAM chips, each $64 \mathrm{~K} \times 1$, arranged as an array of eight rows of 32 de vices. The array is driven by CMOS devices capable of driving the RAM inputs to CMOS levels within 0.2 volts of VCC or ground. An IDT74FCT138A 3-to-8 line decoder enables one row at a time. If the decoder is disabled, all RAM chips are disabled. The address and write enable inputs are driven by IDT74FCT244A non-inverting buffers and the data lines are buffered by a set of IDT74FCT245A transceivers. Four sets of IDT74FCT244A buffers are used for the
address and write enable inputs, with each buffer driving 64 chips. This reduces the capacitive loading on each buffer to maintain high speed. One set of IDT74FCT245A transceivers is used since each one drives only eight RAM data inputs.

CMOS RAM arrays draw significantly less power in standby mode if the RAM inputs are driven to CMOS levels. This is shown in Table 1 for the RAM array of Figure 6. In this table, the total current of the RAM array is shown for the case of TTL and CMOS drivers for the address and control lines.

| Dynamic Operating Power for TTL vs CMOS Drivers |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Part | Qty. | Icc $_{\text {Using }}$ <br> 74F Bipolar | Icc $_{\text {Using }}$ <br> FCTA CMOS | Comments |
| IDT7187L25 | 32 | 3200 | 3200 | Enabled, IcC2 |
| IDT7187L25 | 224 | 10,080 | 10,080 | Disabled, IsB |
| 244 | 9 | 810 | 116 | 74F244/74FCT244A |
| 245 | 4 | 440 | 52 | 74F245/74FCT245A |
| 138 | 1 | 20 | 5 | 74F138/74FCT138A |
| Total |  | $14,550 \mathrm{~mA}$ | $13,453 \mathrm{~mA}$ |  |


| Standby (non-operating) Power for TTL vs CMOS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Part | Qty. | $\begin{aligned} & I_{c c} \text { Using } \\ & \text { 74F Bipolar } \end{aligned}$ | $\begin{aligned} & \text { I }_{\text {cc }} \text { Using } \\ & \text { FCTA CMOS } \end{aligned}$ | Comments |
| ID77187L25 | 256 | 11,520 | 77 | Disabled, $\mathrm{ISB} / \mathrm{I}_{\text {SB } 1}$ |
| 244 | 9 | 810 | 116 | 74F244/74FCT244A |
| 245 | 4 | 440 | 52 | 74F245/74FCT245A |
| 138 | 1. | 20 | 2 | 74F138/74FCT138A |
| Total |  | 12,790 mA | 247 mA |  |

Table 1. CMOS RAM Array Power

The power savings from using CMOS drivers can be dramatic, as shown in Table 1. The difference between the CMOS and bipolar current is only $7.6 \%$ in the dynamic case but, in the standby, non-operating case, the current differs by a factor of 51.8. The lower standby current with CMOS drivers occurs because the RAM inputs are kept at CMOS levels, putting them into the $\mathrm{I}_{\text {SB1 }}$, CMOS standby region. Using CMOS drivers does not, however, put the unselected rows into the $\mathrm{I}_{\mathrm{SB} 1}$ region during dynamic operation of the array. This is because the address and data inputs to the unselected RAM chips are changing rather than being held at static levels. Thus, $I_{\text {SB }}$ must be used instead of $I_{\text {SB } 1}$ in these calculations.

The dynamic and standby $I_{C C}$ specifications assume that the RAM is cycling at its rated cycle time. The cycle time of the RAM array will be longer than the rated cycle time of the RAM chips. This will reduce both the dynamic operating current of the enabled row and the standby power of the disabled rows. A conservative estimate of the current requirement reduction can be made by reducing the current of the disabled rows by the ratio of the RAM chip rated cycle time to the RAM array cycle time. If the RAM chip cycle time is 25 ns and the RAM array cycle time is 100 ns , the current required by the disabled rows will be $(0.25 * 10,080+0.75 * 67)=$ $2,570 \mathrm{~mA}$. The current savings will be $(10,080-2,570)=7,510 \mathrm{~mA}$. The RAM array operating current will therefore be ( $13,453-7,510$ ) $=5,943 \mathrm{~mA}$, a reduction of $56 \%$.

## RAM Array Speed Considerations

CMOS RAM arrays can achieve low power while maintaining high speed. This is done by using the high speed of the CMOS RAM chips and taking care that speed is not lost in the surrounding logic. The primary problem in driving large RAM arrays is driving the capacitance of the address and data inputs.

The speed of the array is a combination of the propagation delay of the RAM chips, the circuits driving them and the time delay caused by driving the capacitance of the array. The time delay caused by driving the capacitance depends on the design of the array. This delay is proportional to the capacitance being driven by each IC output, with a typical design value of $3.0 \mathrm{~ns} / 100 \mathrm{pF}$ for FCT logic and $6.0 \mathrm{~ns} / 100 \mathrm{pF}$ for RAM outputs. This delay applies to capacitance above the rated load capacitance for the device, which is 50 pF for FCT devices and 30 pF for the IDT7187 RAM. This delay applies for address and write enable drivers driving the RAM chip inputs and for each RAM chip driving other RAM outputs and its IDT74FCT245 input. In this design, the RAM chip input capacitance is $5.0 \mathrm{pF} / \mathrm{input}$, and the output capacitance is $7.0 \mathrm{pF} /$ output. Since the RAM data input and output pins are connected together, the total capacitance is $(5.0+7.0)=12.0 \mathrm{pF} /$ RAM chip. Thus, each RAM output must drive seven RAM outputs, eight RAM inputs and one IDT74FCT245 input for a total of $(7 \star 7+8 * 5+5=5)=94 \mathrm{pF}$. The net capacitance used in the delay calculation is $(94-30)=$ 64 pF and the corresponding delay is $(6 \star 64 / 100)=3.84 \mathrm{~ns}$.

If one set of drivers is used to drive all the devices, the capacitance can be high and the delay can be significant compared to the delay of the RAM chips. In high-speed designs, several drivers are used so that the capacitance seen by each driver is moderate and the speed delay is small. A comparison of the total propagation delay of a RAM array for various combinations of drivers is shown in Table 2.

To design a RAM array for high speed, both the address and chip select paths must be considered. In Table 2, the propagation delay with capacitive loading is calculated for both paths and the larger of the two numbers is used to calculate the access time of the array as a whole. Note that the critical path changes from address to chip select as the capacitive loading of the address drivers is reduced.

| Address and Chip Select Path Delays vs Capacitive Drive |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Delay Source | 256/Driver |  | 64/Driver |  | 32/Driver |  | 16/Driver |  |
|  | Cap | Delay | Cap | Delay | Cap | Delay | Cap | Delay |
| IDT74FCT244A | - | 4.3 | 8 | 4.3 | 16 | 4.3 | 32 | 4.3 |
| Addr Cap Delay * | 1280 | 36.9 | 320 | 8.1 | 160 | 3.3 | 80 | 0.9 |
| IDT7187L25-t ${ }_{\text {AA }}$ | - | 25.0 | - | 25.0 | - | 25.0 | - | 25.0 |
| Addrs Path Delay | - | 66.2 | - | 37.4 | - | 32.6 | - | 30.2 |
| IDT74FCT138A | - | 5.8 | - | 5.8 | - | 5.8 | - | 5.8 |
| CS Cap Delay * | 160 | 3.3 | 160 | 3.3 | 160 | 3.3 | 80 | 0.9 |
| IDT7187L25-t ${ }_{\text {ACS }}$ | - | 25.0 | 256 | 25.0 | 256 | 25.0 | 256 | 25.0 |
| $\overline{\text { CS Path Delay }}$ | - | 34.1 | - | 34.1 | - | 34.1 | - | 31.7 |
| * 3ns/100pF-50pF |  |  |  |  |  |  |  |  |
| RAM Array Access Time vs Capacitive Drive |  |  |  |  |  |  |  |  |
| Delay Source | 256/Driver |  | 64/Driver |  | 32/Driver |  | 16/Driver |  |
|  | Chips | Delay | Chips | Delay | Chips | Delay | Chips | Delay |
| IDT74FCT244A | 2 | - | 8 | - | 16 | - | 32 | - |
| IDT7187L25 | 256 | - | 256 | - | 256 | - | 256 | - |
| IDT74FCT138A | 2 | - | 2 | - | 2 | - | 4 | - |
| Path Delay | - | 66.2 | - | 37.4 | - | 34.1 | - | 31.7 |
| IDT74FCT245A | 4 | 4.6 | 4 | 4.6 | 4 | 4.6 | 4 | 4.6 |
| Out Cap Delay ** | - | 3.8 | - | 3.8 | - | 3.8 | - | 3.8 |
| TOTAL | 264 | 74.6 | 270 | 45.8 | 278 | 42.5 | 296 | 40.1 |

** 6ns/100pF - 30pF
Table 2. CMOS RAM Array Speed vs Drive

## Using RAM Modules to Save PC Board Space

RAM modules can be used to significantly reduce the printed circuit (PC) board area required for a RAM array. A RAM array using 256 chips (of the IDT7 187 type) will require approximately ( 0.4 * 1.2 * 256 ) $=122.88$ square inches of board space, assuming 24-pin, 300 mil DIP devices with 0.1 inch spacing. RAM modules, such as the IDT7M624, use surface mounting to fit sixteen of the IDT7187 RAM chips on a $2.0 \times 0.9$ inch DIP module. Sixteen of these modules could directly replace the 256 RAM chips in the array. The PC board area using these modules would be (16*2.0*1.0) = 32 square inches, assuming 0.1 inch spacing, a savings of approximately a factor of four over mounting individual chips.

## ARRAY DESIGN FOR LOW POWER

The RAM array design of Figure 6 can be redesigned for lower operating power by using CMOS RAM chips with input gating, such as the IDT7164, $8 \mathrm{~K} \times 8$ RAM. An example of such a design is shown in Figure 7. Table 3 compares the characteristics of the lowpower design in Figure 7 against the high-speed design in Figure 6.

In parts with input gating, the input circuits are powered down when the chip is disabled. These parts have very low TTL standby ISB values because only the chip select inputs are on in the TTL standby case. In RAM array design, this means that the disabled rows have very low standby power when compared to RAMs with conventional inputs, as used in the design of Figure 6.


Figure 7. Low-Power CMOS RAM Array Design

| Function | High-Speed <br> Design | Low-Power <br> Design | Units | Comments |
| :--- | :---: | :---: | :---: | :---: |
| RAM Chip Type | IDT7187 | IDT7164 |  |  |
| Chip Organization | $64 \mathrm{Kx1}$ | $8 \mathrm{Kx8}$ |  |  |
| Speed: $\mathrm{t}_{\mathrm{AA}}$ | 42.5 | 64.7 | ns | $32 /$ driver |
| Operating Power | 13,453 | 853 | mA |  |
| Standby Power | 247 | 81 | mA |  |
| Part Count | 278 | 276 | ICs | $32 /$ driver |
| Battery Power, 3.0 V | 81.6 | 30.5 | mA | at $+70^{\circ} \mathrm{C}$ |

Table 3. Comparison of High-Speed vs Low-Power Array Designs

The $512 \mathrm{~K} \times 32$ memory array in the low-power design shown in Figure 7 consists of 256 RAM chips, each $8 \mathrm{~K} \times 8$, arranged as an array of 64 rows of 8 devices. The array is driven by CMOS devices capable of driving the RAM inputs to CMOS levels, within 0.2 volts of VcC or ground. Two IDT74FCT138A, 3-to-8 line decoders are used with the two RAM chip selects to enable only one row at a time. An IDT74FCT240A inverter is used between one decoder and the RAM array to drive the positive active RAM chip enable. If either decoder is disabled, all RAM chips are disabled. The address and write enable inputs are driven by IDT74FCT244A non-inverting buffers and the data lines are buffered by a set of IDT74FCT245A transceivers. Four sets of IDT74FCT244A buffers are used for the address and write enable inputs, with each buffer driving 64 chips. This reduces the capacitive loading on each buffer in order to maintainhigh speed. Two sets of IDT74FCT245A transceivers are used to reduce the loading on the RAM output pins so that each RAM drives only 32 outputs.

The CMOS RAM array in Figure 7 draws significantly less power than the design in Figure 6, as is shown in Table 4. The primary reasons for this reduction are that the rows that are disabled draw very little power due to their gated inputs and only four RAMs in a row are enabled at any onetime rather than 32. The result is that the dynamic power is reduced by a factor of 15.7 and the standby power is reduced by a factor of 3.0. Note that ISB1 is used in calculating the power of the disabled rows. This is because there is no dynamic standby effect with input gated RAMs since the input buffers are turned off. Also, since the chip enables are driven to CMOS
levels by CMOS devices, there is no TTL standby current drawn by the chip select inputs.

## Low-Power RAM Array Speed Considerations

RAM array speed considerations for the low-power design in Figure 7 are similar to those of the design in Figure 6 . The delay for the address and chip select paths are calculated and the larger of the two numbers is used in calculating the total delay. The total delay for various combinations of driver loading is shown in Table 5.

RAMs with gated inputs (i.e., input buffers powered up by chip select) trade speed for low power. Gating the inputs with the chip select means that the chip select access time is equal to, or longer than, the address access time. This means that the chip select decode propagation delay is no longer hidden by a fast chip select access time. As a result, the chip select path is usually the critical path in gated input designs.

The design in Figure 7 is somewhat slower than the design in Figure 6 because $\times 8$ RAMs rather than $\times 1$ RAMs are used. In the minimum chip count configuration, each RAM output in Figure 6 drives seven other RAM outputs, plus an IDT74FCT245A input. In the minimum chip count design in Figure 7, each RAM output drives 63 other RAM outputs, plus an IDT74FCT245A input. This is the source of another tradeoff of speed versus chip count in the RAM output path. The output drive problem is helped by the fact that the IDT7164 RAMs are common I/O devices with a capacitance of 7.0pF per I/O pin, rather than the combined capacitance of 12.0 pF for the IDT7187 design which ties the input and output pins together.

| Dynamic Operating Power for Low-Power RAM Array |  |  |  |
| :---: | :---: | :---: | :---: |
| Part | Qty. | I cc Using FCT CMOS | Comments |
| IDT7164L30 | 4 | 560 | Enabled, Icc2 |
| IDT7164L30 | 252 | 50 | Disabled, ISB1 |
| IDT74FCT244A | 8 | 103 |  |
| IDT74FCT245A | 8 | 103 |  |
| IDT74FCT138A | 2 | 11 |  |
| IDT74FCT240A | 2 | 26 |  |
| Total |  | 853 mA | $13,453 \mathrm{~mA}$ for Fig. 6. |
| . |  |  |  |
| Standby Power for Low-Power RAM Array |  |  |  |
| Part | Qty. | Icc Using FCT CMOS | Comments |
| IDT7164L30 | 256 | 51 | Disabled, ISB1 |
| IDT74FCT244A | 8 | 12 |  |
| IDT74FCT245A | 8 | 12 |  |
| IDT74FCT138A | 2 | 3 |  |
| IDT74FCT240A | 2 | 3 |  |
| Total |  | 81 mA | 247mA for Figure 6 |

Table 4. CMOS RAM Array Power

| Address and Chip Select Path Delays vs Capacitive Drive |  |  |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Delay Source | 256/Driver |  | $64 /$ Driver |  | 32/Driver |  | 16/Driver |  |  |
|  | Cap | Delay | Cap | Delay | Cap | Delay | Cap | Delay |  |
| IDT74FCT244A | - | 4.3 | 8 | 4.3 | 16 | 4.3 | 32 | 4.3 |  |
| Addr Cap Delay * | 1280 | 36.9 | 320 | 8.1 | 160 | 3.3 | 80 | 0.9 |  |
| IDT7164L30- $t_{\text {AA }}$ | - | 30.0 | - | 30 | - | 30 | - | 30 |  |
| Addrs Path Delay | - | 71.2 | - | 42.4 | - | 37.6 | - | 35.2 |  |
| IDT74FCT138A | - | 5.8 | - | 5.8 | - | 5.8 | - | 5.8 |  |
| IDT74FCT244A | - | 4.3 | - | 4.3 | - | 4.3 | - | 4.3 |  |
| CS Cap Delay * | 160 | 3.3 | 160 | 3.3 | 160 | 3.3 | 80 | 0.9 |  |
| IDT7164L30- $t_{\text {ACS }}$ | - | 35.0 | 256 | 35.0 | 256 | 35.0 | 256 | 35.0 |  |
| CS Path Delay | - | 48.4 | - | 48.4 | - | 48.4 | - | 46.0 |  |

* 3ns/100pF - 50pF

| RAM Array Access Time vs Capacitive Drive |  |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Delay Source | 256/Driver |  | 64/Driver |  | 32/Driver |  | 16/Driver |  |
|  | Chips | Delay | Chips | Delay | Chips | Delay | Chips | Delay |
| IDT74FCT244A | 2 | - | 8 | - | 8 | - | 8 | - |
| IDT7164L30 | 256 | - | 256 | - | 256 | - | 256 | - |
| IDT74FCT138A | 2 | - | 2 | - | 2 | - | 4 | - |
| IDT74FCT240A | 2 | - | 2 | - | 2 | - | 3 | - |
| Path Delay | - | 71.2 | - | 48.4 | - | 48.4 | - | 46.0 |
| IDT74FCT245A | 4 | 4.6 | 4 | 4.6 | 8 | 4.6 | 16 | 4.6 |
| Out Cap Delay ** | - | 25.1 | - | 25.1 | - | 11.7 | - | 4.9 |
| TOTAL | 266 | 100.9 | 272 | 78.1 | 276 | 64.7 | 287 | 55.5 |

** $6 \mathrm{~ns} / 100 \mathrm{pF}-30 \mathrm{pF}$
Table 5. CMOS RAM Array Speed vs Drive

## BATTERY BACKUP OPERATION OF CMOS RAMS

Because of their low standby power, CMOS RAMs are often used as permanent memory where a battery is used to maintain data in the RAM by supplying power when the system power is off. These are called battery backup applications. In battery backup applications, the battery supplies a lower voltage- 2.0 to 3.0 volts versus the 5.0 volts of normal operation. This lower voltage allows use of a smaller battery, both because of the lower voltage for the same ampere-hour rating and because the RAM draws less current at the lower voltage.
The design of a battery backed RAM array includes consideration of the following problems:

- Driving the RAM inputs to CMOS levels during battery operation
- Determining the power drain in battery backup mode
- Switching from the system supply to/from the battery supply while maintaining VCC at the RAM


## Driving the RAM Inputs to CMOS Levels During Battery Operation

in order to achieve the low power levels specified for battery backup operation, the RAM inputs must be driven to CMOS levels. In the array design of Figure 6, this is done by driving the RAM chips with FCT CMOS drivers for the 5.0 volt VCC case. These levels must also be guaranteed for the 3.0 volt Vcc, battery backed case. In the case of the FCT CMOS devices, the output drive is also specified to be at CMOS levels for the 3.0 volt VCC case.

The RAM array drivers must be able to maintain CMOS output levels with 3.0 volt VCC and maximum leakage from the RAM inputs and/or outputs. CMOS FCT drivers are used for the address, write enable, chip select and data inputs of the design in Figure 6. The worst case leakage will be for 64 address inputs being driven by a single driver. The maximum specified leakage for any input of the IDT7187L25 RAM chips is 2.0 microamperes at 3.0 volts VCC over the temperature range. The maximum total leakage for 64 in-
puts will then be 128 microamperes. The IDT74FCT244A drivers are rated at an IOL of $300 \mu \mathrm{~A}$ and an IOH of $32 \mu \mathrm{~A}$ at 3.0 volts VCC. If the address drivers are kept in the low state, the $300 \mu \mathrm{~A}$ IOL specification is more than enough to keep the outputs at a CMOS low level.

Additional drivers are required to keep the write enable and chip select inputs in the CMOS high state. The write enable drivers can be kept in the low state if the RAM chips are kept disabled; however, it would be more prudent to keep them in the high state to ensure that no write can possibly occur. This requires more drivers for these lines than the address lines. With a $32 \mu \mathrm{~A}$ IOH specification, each CMOS FCT part can drive a maximum of 16 inputs. Since each IDT74FCT244A supplies eight drivers, this would mean two chips instead of one for the write enable input. Two

IDT74FCT138A decoders will also be required in order to have each decoder output drive only 16 RAM enable inputs. A drawing of the RAM array with this implementation is shown in Figure 8.

The FCT CMOS drivers will keep the RAM inputs at CMOS levels during battery backup mode; however, the inputs to the FCT devices must also be kept at CMOS levels during this mode. If the rest of the system which communicates with the RAM array is powered down, these inputs should be at or near zero volts, which solves this problem. To ensure this case, a resistor to ground should be added to the input of each FCT CMOS device to provide a path for the input leakage of these devices. A 10K resistor will support the input leakage of ten FCT devices at $2 \mu A$ per device and a VOL of 0.20 volts.


$$
\text { 膡 }=10 \mathrm{~K} \text { resistor to ground on these lines }
$$

Figure 8. High-Speed CMOS RAM Array Design for Battery Standby

## Determining the Current Drain in Battery Backup Mode

The RAM array standby current in battery backup can be calculated by adding the current required for the RAM chips and the cur-
rent for the array drivers. A calculation of the current required for the RAM array of Figure 6 in the battery backup mode, including the additional drivers for write enable and chip select, is shown in Table 6.

| Battery Backed Standby Current at 3.0 Volts |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Part | Qty. | Typ., $+25^{\circ} \mathrm{C}$ | Max., $+70^{\circ} \mathrm{C}$ | Max., $+125^{\circ} \mathrm{C}$ |
| IDT7187L25 | 256 | 3.84 | 57.6 | 230.4 |
| IDT74FCT244A | 10 | 0.010 | $15.0^{\star}$ | 15.0 |
| IDT74FCT245A | 4 | 0.004 | $6.0^{\star}$ | 6.0 |
| IDT74FCT138A | 2 | 0.002 | $3.0^{\star}$ | 3.0 |
| Total | 272 | 3.9 mA | 81.6 mA | 254.4 mA |

* Max. for commercially rated parts. Military rated parts will have lower values at $+70^{\circ} \mathrm{C}$.

Table 6. HIgh-Speed CMOS RAM array Battery Standby Current

## Battery Backed Operation of the Low-Power RAM Array Design

The low-power RAM array design in Figure 7 is well suited to battery backed operation. Because of the gated input design of the RAM chips, only the chip select inputs of the RAM need be driven to CMOS levels. This means increasing the number of decoders for the low active chip select from two to three so that each decoder drives a maximum of 16 inputs to $\mathrm{V}_{\mathrm{IH}}$. The non-inverting chip select input is not a problem because the IDTFCT240A driver will eas-
ily drive its 32 inputs to VIL. Only the RAM chips, the IDTFCT138A decoders and the IDTFCT240A drivers need be powered by the battery.

The RAM array standby current in battery backup can be calculated by adding the current required for the RAM chips and the current for the array drivers. A calculation of the current required for the RAM array in Figure 7 in the battery backup mode, including the additional chip select decoders, is shown in Table 7.

| Battery Backed Standby Current at 3.0 Volts |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Part | Qty. | Typ., $+\mathbf{2 5 ^ { \circ }} \mathbf{C}$ | Max., $+70^{\circ} \mathrm{C}$ | Max., $+125^{\circ} \mathbf{C}$ |
| IDT7164L30 | 256 | 3.84 | 23.0 | 76.8 |
| IDT74FCT138A | 3 | 0.003 | $4.5^{*}$ | 4.5 |
| IDT74FCT240A | 2 | 0.002 | $3.0^{*}$ | 3.0 |
| Total |  | 3.9 mA | 30.5 mA | 84.3 mA |

* Max. for commercially rated parts. Military rated parts will have lower values at $+70^{\circ} \mathrm{C}$.

Table 7. Low-Power CMOS RAM Array Battery Standby Current

## Switching Between System V cc and the Battery

In a battery backup system, VCC for the RAM array must switch between the battery and the system VCC without causing the RAM to lose data in the battery backup mode and allowing the RAM to achieve full speed in the normal operation mode. This requires a switch design for VCC. Also, the RAM array must be disabled during the battery backup mode and during switching between the battery and normal VCC. This is done by using a power-down detect signal from the power supply which forces the RAM to be disabled.

When switching from the system to the battery, VcC must be kept above the 2.0 volt minimum guaranteed data maintenance voltage at all times. When switching from the battery to the system, VCC at the part must be within the VCC specifications for nomal operation, (i.e., 4.5 volts minimum). These two requirements can
be met by the circuit shown in Figure 9. In this circuit, the silicon diodes perform a smooth transfer of power from the system VcC to the battery backed VCC and vice-versa. The diode to VCC is not strictly required because of the FET switch; however, it can reduce the switching transient when the FET turns on by reducing the voltage that must be switched, assuming that $\mathrm{V}_{\mathrm{CC}}$ comes up slowly before the FET turns on.

The P-channel power FET is used to reduce the drop across the diode to 0.10 volt during normal operation so that the RAM array VCC is kept within specifications. The IDT74FCT240A inverting driver is used to drive the gate of the P -channel power FET. When the power down signal is high, indicating normal system operation, the IDT74FCT240A output is low and the P-channel FET is on. When the power down signal is low, indicating that the power is going down or is already down, the IDT74FCT240A drives the

P-channel FET gate high to turn it off. When the battery is supplying the VCc, the FET gate will be driven to the most positive voltage on either of its two terminals, ensuring that it will be off. Note that the circuit of Figure 1 is a typical example only-actual designs will
differ depending on system requirements. For example, a PNP transistor or an $N$-channel FET with a gate drive to +12 volts could be used instead of the P-channel FET.


Figure 9. Battery Power Switch Circuit

## CONCLUSION

CMOS RAMs have the capability of high speed and low power. In this application note, some of the possibilities for using these capabilities have been explored in the hope that the designer may use them to good advantage in new designs.

# A POWERFUL NEW ARCHITECTURE FOR A 32-BIT BIT-SLICE MICROPROCESSOR 

## INTRODUCTION

Microprogram architectures are capable of meeting many of today's system design requirements. Nevertheless, trade-offs exist between performance and cost in terms of power consumption and the total number of parts needed to satisfy design functionality. For a given device family, cost considerations are directly related to the speed/power ratio. In recent years, advancements in speed/power performance for bipolar bit-slice technologies have slowed considerably while, at the same time, very high-speed CMOS has directly impacted the bit-slice world, offering greater functional speed and an increased level of integration.

Currently, packing density and the ultimate speod of performing a function in integrated circuits is limited by the heat dissipation capabilities of the chip package. Since CMOS has a speed/power ratio almost an order of magnitude higher than conventional bipolar device families, it is rapidly becoming the technology of choice for new bit-slice functions. Denser device packing at higher speeds gives CMOS technology more freedom for creating new high-performance architecture.

## Historical Perspective

The most traditional bit-slice microprocessor architecture for the data path portion of the machine is the 2901 architecture, developed in the mid-seventies. A simplified diagram is shown in Figure 1. Here we see a tightly coupled RAM and ALU architecture which contains single input and output data paths. The 2901 is a 4-bit microprocessor slice that features 16 words of internal 4-bit wide RAM and an eight-function ALU capable of performing both arithmetic and logic operations on two operands. The ALU output can be loaded into the RAM, shifted up, shifted down or unshifted. Also included is an additional temporary register normally called the "Q Register". It is capable of performing double-length shift operations and facilitating multiplication and division. The 2901 has become the industry standard for bit-slice microprocessor architectures.


Figure 1. 2901 Archltecture

An upgraded architecture, the 2903, was introduced in 1978 and is shown in Figure 2. The 2903 features a three-bus architecture for the data paths. Like the 2901, this slice contains a 16-word-by-4-bit dual-port RAM connected to an ALU which performs arithmetic and logic operations. This architecture, however, has the added capability of bringing external operands to the ALU via the DA and DB buses. The ALU can perform 16 different arithmetic and logic operations in all. Its output can be written shifted up or unshifted to either the RAM or the Y outputs. The 2903 architecture also incorporates several special functions which facilitate multiply, divide and sign magnitude to two's complement conversion. A special. version of this architecture, known as the 29203, features both BCD and binary arithmetic capability. In addition, the DA, DB and $Y$ buses are all bi-directional. Both the 2903 and 29203 also contain the internal Q Register used to perform double-length operations.


Figure 2. 2903/203 Architecture
A third architecture of historical importance is the 29116/29117. This architecture, shown in Figure 3, features a 32-word 16-bit single-port RAM, a 16-bit accumulator and a 16-bit D input latch. These three possible operand sources are connected to the ALU through a multiplexer. One path into the ALU contains a barrel shifter capable of rotating the 16-bit operand. The ALU can perform various combinations of operations on one or two operands. The three operand instructions are primarily rotate-and-merge or rotate-and-compare. The ALU output is fed back to both the RAM and the accumulator. In the 29116, the Y output is internally connected to the D input, forming a 16-bit bidirectional data bus. In the 29117, they remain separate and there is a 16-bit D input and a 16 -bit Y output bus similar to the structure of the 2901. The 29116 contains an internal status register for the carry, overflow, sign and zero flags. Microinstruction to the 29116 is an encoded field instruction set.

CEMOS and MICROSLICE are trademarks of Integrated Device Technology, Inc.


Figure 3. 29116/7 Architecture

## New Technology for Bit-Slice

Integrated Device Technology's CEMOS ${ }^{\text {™ }}$ technology offers greater speed and output drive at lower power levels. It was only natural to incorporate this technology into new bit-slice designs, thus offering improvements over the traditional "industry standards."

The IDT39C01 is totally pin-compatible and functionally identiCal to the 2901. The "C" grade version is equal to the fastest bipolar 4-bit slice and, in addition, IDT offers a "D" grade slice which is $25 \%$ faster than its "C" speed grade. Recently, IDT introduced an " $E$ " grade which is $25 \%$ faster than the " $D$ " grade.

The IDT39C03 and IDT39C203 are pin-compatible and functionally identical to the 2903 and 29203, respectively. IDT39C03 "B" grade and IDT39C203 "A" grade slices are also available. Again, these devices are about 25\% faster and offer considerably higher output drive at lower operating power than their equivalent bipolar counterparts.

## New and More Powerful Bit-Slice Devices

The order of magnitude difference in speed/power ratios between CMOS and bipolar technologies is leading to ever-increasing levels of CMOS integration. IDT has designed a new bit-slice family (the IDT49C000) which executes standard AMD 2900 microcode, but at greater than four times the circuit density. The key devices in this family are the IDT49C410, IDT49C402, IDT49C403 and IDT49C404. In general, these parts have wider data paths, more internal paths, larger RAM and support higher clock rates than their bipolar predecessors.
The IDT49C410 is architecture and function code-compatible with the 2910A and features an extended 16-bit address path which allows for programs upto 64 K words in length. It is a microprogram address sequencer intended for controlling the execution sequence of microinstruction stored in microprogram memory. Thus, the IDT49C410 can be used at the heart of next generation designs to orchestrate the operation of other parts in IDT's MICROSLICE ${ }^{\text {m }}$ family of bit-slice devices.

The IDT49C402 and IDT49C403 are very-high-speed, fully cascadable 16 -bit CMOS microprocessor slice units. The IDT49C402 performs the standard functions of four 2901s and a 2092 with a 2-bus architecture: one bus into the ALU and one bus
out of the ALU. The IDT49C403, incorporating a three-bus architecture, combines the standard functions of four 2903s and a 2902. Both parts have additional control features aimed at enhancing the performance of traditional bit-slice microprocessor designs.

## Conservation of Microcode

IDT has minimized bit-slice redesign cost in the CMOS-to-bipolar transition through "conservation of microcode". This is achieved by taking full advantage of CMOS integration capabilities while utilizing pre-existent 2900 family instruction sets.

The IDT49C410 sequencer is capable of executing old microcode with no alterations. The IDT49C402 and IDT49C403 ALUs can resolve compatibility issues at several levels. The simplest solution involves connecting only the instruction lines which correspond to the 2901 or the 2903/203, respectively, and tying the remaining inputs to their respective default levels. This permits the design to execute previously assembled microcode.

In some design instances, it may be advantageous to utilize some of the new features of the IDT ALUs-deeper register files or new data paths, for example. This involves changing microcode to control the additional instruction lines and can be achieved by modifying the assembler and reassembling the old microcode.

The design of new high-performance products may require writing new, more robust microcode. This should come as no surprise when considering the architectural complexity of modern state-of-the-art designs. A good example is the next generation of 32 -bit processors capable of working on bit fields.

## 32-Bit Microprocessor Slice

Perhaps the best known architecture in the 32-bit microprocessor slice arena is the 29300 family of devices, illustrated in Figure 4. It is a non-cascadable architecture which involves multiple chips. This family contains an ALU and a RAM register, but multiple RAM register devices must be used to build a 32-bit microprocessor slice. This approach is most likely due to the relatively high power consumption inherent to bipolar technology. It is interesting to note that there are three tightly coupled buses (DA, DB and Y) with the ALU and, since the design uses multiple chips, we see a four-port RAM and a three-port ALU.


Figure 4. 29300 ALU \& RAM Family Architecture ( $2 \times 16$-Bit RAMs Plus ALU)

## The IDT49C404 Enhances 32-Bit Architecture

The IDT49C404 microprocessor architecture exploits advanced CMOS technology to implement maximum functionality on a single chip. Figure 5 is a simplified block diagram of this slice. The IDT49C404 features a powerful seven-port 64 -word-by-32-bit register file containing four output ports and three input ports under the control of four 6 -bit address fields. The lower half of the block diagram shows the FS/ALU/ML portion of the IDT49C404 for manipulating 32-bit data. Figure 5 also shows a 32-bit Funnel Shifter which is capable of driving the multi-function 32-bit ALU whose output can be merged with another operand under the control of a merge mask. This is called Merge Logic. In this case, the ALU can perform operations on bit fields in 32 -bit words. Applications are far-reaching and include graphics, communications, field searching, packed data operations, etc.


Figure 5. The IDT49C404A 32-Bit Cascadable RAM and ALU Slico

## Detailed Description of the IDT49C404

The IDT49C404 is shown in more detail in Figure 6. This device is an expandable microprogrammable 32-bit microprocessor slice fabricated using advanced high-speed, low-power CMOS technology. This monolithic three-port (DA, DB and Y) slice contalns a seven-port 64-word-by-32-bit RAM, 32-bit cascadable Funnel Shifter, 32 -bit wide ALU, 32-bit wide Merge Logic block and a 32-bit mask generator. The IDT49C404 is capable of 32-bit counting for matrix operations as well as byte, word and double-word operations. This architecture and its instruction set are optimized for use in microprogrammable microprocessors, high-speed communications, graphics and disk controllers and digital signal processing algorithms. It also provides advanced internal diagnostics capabilities for detecting and locating hardware system failures. The versatility of these capabilities allows test and error detection during engineering development, in the manufacturing cycle or at the customer facility after delivery of the part.

The 64 -word-by-32-bit working RAM has seven ports: three dedicated input ports (A-IN, B-IN and T-IN) and four dedicated output ports (A-OUT, B-OUT, T-OUT and Q-OUT). Each port output is latched. Any four RAM locations can be accessed at the address ports by using the A, B, T and Q address fields. Data can be read simultaneously from all four ports and each will contain
identical data when the same address is applied to all of the four address inputs. As in all other bit-slice microprocessor devices, the intemal latches are transparent at the output ports during a high clock signal. Data is held in the latches when the clock signal is low. As Figure 6 indicates, each data input path has a multiplexer which selects data from either the ALU/Y bus, the DA/DB bus or, in the case of the $T$ input, the internal counter.

The Funnel Shifter is a powerful 32-bit shift unit which operates on two 32-bit inputs and generates a 32-bit output. It is capable of implementing all basic 32-bit barrel shift functions including shift up, shift down, rotate up and rotate down in any number of positions. Sixty-four-bit operations are performed by cascading devices. This high-speed shifting is particularly useful in operations such as mantissa normalization for floating-point arithmetic or in schemes which involve frequent packing and unpacking of data. The Funnel Shifter can also be used to extract 32-bit output from a sliding window applied to 64 -bit input. Control can be supplied from a number of sources and can be either a 32-bit word or an encoded 7-bit start position and 7-bit shift select function. A positive start position moves the sliding window towards the least significant bit. Conversely, a negative start position moves the window towards the most significant bit. In addition, the Funnel Shifter can perform various types of sign extension and 0,1 or M-link fills as required by the user.

The eight-function ALU has three arithmetic, four logic and one special opcode function. Arithmetic functions are R $+\mathrm{S}, \mathrm{R}-\mathrm{S}$ and S - R. The logic functions are OR, AND, exclusive-OR and exclusive-NOR. The eighth function places the IDT49C404 in a special opcode mode. These special instructions might include unsigned and two's complement conversion. The device is capable of performing two's complement multiply or divide on either 32-bit or 64-bit operands.

A 32-bit Merge Logic block is under the control of the 32-bit mask generator. Normally, the merge operation involves selecting bits from either the V or W operand and presenting a final 32-bit word to the Y bus (see Figure 6). The 32-bit mask is generated by the mask generator which is controlled by a 2-bit mask select field. Mask selection may occur in several different fashions in conjunction with the various RAM outputs and the start position and width input fields. The W operand can be selected from a number of different sources including all ones and zeros. The Merge Logic block also features a priority encoder conceptually similar to the 29116. It is valuable in floating-point operations, as well as various types of polled interrupt systems.

## Diagnostic Capability

The IDT49C404 employs a diagnostic scheme involving data entry and extraction through serial input and output pins. This approach allows diagnostic evaluation at any stage of the development, manufacture and utilization cycle. In general, access to test debug points has become more and more difficult because board level packing densities have increased dramatically. For this reason, customers will find serial diagnostics to be of significant benefit. This is especially true in double-sided surface mount technologies.

IDT's method of employing serial diagnostics maintains maximum flexibility while using a minimum number of pins. The data is passed in and out on single pins, while transfer is controlled by a diagnostics clock and a command/data mode input. Thus, only four pins are required. Systems level diagnostics involves the serial connection of output and input of adjacent devices. In effect, this cascades devices into one long serial shift register. The diagnostics clock and command/data mode lines for the devices are connected in parallel. This approach minimizes the number of device connections required for diagnostics.


FIgure 6. Detailed Block Diagram of the IDT49C404

Serial diagnostics capability allows data to be read from, or inserted to, the seven-port register file. Additionally, various input pins and output pins can be observed and some break-point capability is implemented. Figure 7 lists all of the instruction fields and their associated opcodes. The control lines of each functional
block are brought out separately to achieve an orthogonal instruction set. This allows the highest degree of performance and flexibility. The unencoded control lines are especially useful to designers of RISC-type architectures.

49 C 404 Instruction Fields


49 C 404 Instruction Flelds Opcodes

| Mask Src |  |  |
| :---: | :---: | :---: |
| Code | Source |  |
| 0 | 0 | Start and Width <br> from Instruction |
| 0 | 1 | $T$ \& Q supply <br> Start and Width |
| 1 | 0 | $T$ as a <br> $32-$ Bit Mask |
| 1 | 1 | Q as a <br> $32-B i t$ |


| Funnel Shift Operations |  |  |
| :---: | :---: | :---: |
| Code | Function | Operands |
| $00 \quad 000$ | Shift $X$ and fill with O | $0, \mathrm{X}$ |
| $00 \quad 001$ | Shift $Y$ and fill with $O$ | O.Y |
| 00010 | Shift $X$ and fill with M | M, X |
| 00011 | Shift Y and fill with M | M, Y |
| 00100 | Extract field from | Y, X |
| $00 \quad 101$ | Extract field from | X, Y |
| 00110 | Shift X arithmetic and fill O | Sign, X, O |
| $00 \quad 111$ | Shift $Y$ arithmetic and fill $O$ | Sign, Y, O |
| 01000 | Shift X arithmetic and fill $M$ | Sign, $\mathrm{X}, \mathrm{M}$ |
| 01001 | Shift Y arithmetic and fill M | Sign, Y, M |
| 01010 | Barrel shift X | X |
| 01011 | Barrel shift $Y$ | $Y$ |
| 01.100 | Pass X | X |
| 01101 | Pass $Y$ | $Y$ |
| 01110 | Pass all O's | 0 |
| 01111 | Pass all 1's | 1 |
| 10000 | Shift X and fill with O, Bypass ALU | O, X |
| 10001 | Shift $Y$ and fill with O, Bypass ALU | O, Y |
| $10 \quad 010$ | Shift X and fill with M, Bypass ALU | M, X |
| $10 \quad 011$ | Shift $Y$ and fill with M, Bypass ALU | M, Y |
| $10 \quad 100$ | Extract field from Y \& X, Bypass ALU | Y, X |
| $10 \quad 101$ | Extract field from X \& Y, Bypass ALU | X, Y |
| 10110 | Shift $X$ arith. and fill O, Bypass ALU | Sign, $X$, $O$ |
| $10 \quad 111$ | Shift $Y$ arith. and fill O, Bypass ALU | Sign, Y, O |
| 11000 | Shift X arith. and fill M, Bypass ALU | Sign, X M |
| 11001 | Shift $Y$ arith. and fill M, Bypass ALU | Sign, Y, M |
| 11010 | Barrel shift X, Bypass ALU | X |
| 11011 | Barrel shift Y, Bypass ALU | Y |
| 11100 | Pass 1's Complement of $X$ | X |
| 11101 | Pass 1's Complement of $Y$ | Y |
| 11110 | Pass $X$ and merge Cin from Bito to SP | X |
| 11111 | Pass $X$ and merge Cin from Bito to SP | Y |


| Merge Control |  | $Y$ Source Selection |  |  |
| :---: | :---: | :---: | :---: | :---: |
| MRG | Function | OEB | Y Src | $Y$ Source |
|  |  | 0 | 0 | RAM B |
| 00 | Pass F | 0 | 1 | RAM 0 |
| 01 | Pass V | 1 | 0 | RAM B |
| 10 | Merge FN | 1 | 1 | DB |


\left.| S Source Selection |  |  |
| :---: | :---: | :---: |
| Code | Source |  |
| 0 | 0 | 0 |
| 0 | 0 | 1 |
| 0 | 1 | 0 |$\right]$ RAM | RAM $Q$ |  |
| :---: | :---: |
| 0 | 1 | 1


| V Source Selection |  |
| :---: | :---: |
| VSEL | Selection |
| 000 | DA |
| 001 | A |
| 010 | Q |
| 011 | T |
| 100 | B |
| 101 | DB |
| 110 | O's |
| 111 | 1's |


| ALU |  |  |  |
| :---: | :---: | :---: | :---: |
| Code | Function |  |  |
| 0 | 0 | 0 |  |
| 0 | 0 | 1 |  |
| 0 | 1 | 0 |  |
| 0 | 1 | 1 |  |
| 1 | 0 | 0 |  |
| 1 | 0 | 1 |  |
| 1 | 1 | 0 |  |
| 1 | 1 | 1 |  |


| Z BUS Control |  |  |  |
| :---: | :---: | :---: | :---: |
| Code | RAM DEST |  | Zero |
|  | A | B | Test Src |
| 000 | DA | F | F |
| 001 | DA | Y | F |
| 010 | F | DB | F |
| 011 | Y | DB | F |
| 100 | DA | F | $Y$ |
| 101 | DA | Y | $Y$ |
| 110 | F | DB | $Y$ |
| 111 | Y | DB | Y |


| T Source |  |
| :---: | :---: |
| Code | Source |
| 00 | Z BUS |
| 01 | Y BUS |
| 10 | T+C1 |
| 11 | T+C2 |

Figure 7. The IDT49C404
Instruction Fields and Opcodes

## APPLICATIONS:

## Floating-Point Math Accelerator

Modern work stations often use a processor such as the 68020 or 80386 as the main CPU. In many cases, the processing capability of the CPU is extended with the use of a floating-point math accelerator. If the floating-point processor is isolated from the main CPU through the use of a dual-port RAM, higher overall system per-formance can be achieved because the accelerator can process in parallel to the main CPU.

Consider a graphics application. Conceivably, the dual-port RAM could contain a link list of data elements containing three-dimensional point values and transformation instructions which are composed of $4 \times 4$ matrices. The floating-point processor could be capable of traversing the link list and multiplying each point with the transformation matrices. This approach could be used to rotate three-dimensional objects, transform them into two-dimensional surfaces and perform clipping algorithms forfinal display on a graphics terminal. Figure 8 compares a possible display representation and how it might be stored in memory internally.

THE USER'S VIEW


THE PROCESSOR'S VIEW


Figure 8. Different Views of the Same Cube

The floating-point math accelerator consists of a dual-port RAM, a controller and floating-point ALU and a multiplier. A block of dual-port RAMs serves as the interface between the global system bus and the local system bus used by the floating-point processor. The control section generates sequences of instructions for a floating-point ALU, as well as address generator indexing into the dual-port. The performance of the accelerator depends on the speed at which the controller can generate instructions and on the bandwidth of the ALU.

The MICROSLICE family contains a number of well-suited control devices. As shown in Figure 9, the control section of a floating-point accelerator can be composed on an IDT49C410 that generates addresses to the writable control store of an IDT71681 which, in turn, produces an instruction to be held in a pipeline register. The contents of the pipeline register are the current instructions being executed. Control lines can be fanned out to instruction lines and control inputs of every device in the accelerator subsystem.


Figure 9. Floating-Point Math Accelerator Using the MICROSLICE Family

Most designers think of the IDT49C402 (and others in its class) only as an ALU with register files for data paths. However, it can be used for a larger variety of tasks. In the accelerator example, it is used as an address generator. Data for a $4 \times 4$ matrix can be stored in the dual-port memory as a sequential list of 16 values. Any element can be located by adding the address pointer to the start of the matrix, the row offset and the column offset. To multiply a matrix by a vector, a column of matrix elements is individually multiplied by the corresponding vector values and the four products are added together. One way to efficiently generate addresses with the IDT49C402 is to store the matrix address pointer and vector in the register file. To begin, the address pointer of the matrix can be added to a constant corresponding to the column to be operated on. This operation can be completed in a single cycle by bringing the constant from the pipeline register through the D bus, addressing the pointer with the $A$ address and storing the result in a location specified by the $B$ address. In the same cycle, the new address could be output from the ALU through the $Y$ port and placed in the MAR register. In this way, the MAR register would supply the dual-port RAM address on the next cycle, forming a pipeline mode of operation. On the next three cycles, the new address in the register file could be incremented and the respective calculated addresses passed to the MAR. Consequently, it would require only four cycles to generate four addresses that correspond to four values in the matrix column. In addition, this entire process can be performed while the computation unit attends to other tasks. With proper design, addresses can be fed into the dual-port RAM and values can be read into the computation unit on every clock cycle. With the IDT49C402A, the minimum time from register file address to the $Y$ output is only 37 ns . This is one of the fastest ways to generate a complex 16-bit address.

The IDT49C402 can also be used to keep track of linked lists of complex data structures. The register file is capable of retaining pointers of various lists, as well as intermediate pointers. The accelerator described previously requires a pointer to the head of a list of XYZW values, an intermediate pointer to the current XYZW value and a pointer to the transformation matrix.

The computation portion of the accelerator is composed of floating-point devices and local storage elements. The most efficient way to multiply a series of vectors by a transformation matrix is to begin by fetching the matrix from the dual-port RAM into local memory connected to the floating-point chips. The register file of the IDT49C404 can be used to hold the matrix variables, as well as intermediate results. This poses no problem since the IDT49C404 has 64 registers - enough room to store the $4 \times 4$ matrix
and any temporary variables. The 32-bit ALU portion of the chip can then be used to perform fixed-point arithmetic and logic functions.

The IDT49C404's three-bus architecture allows both output ports of the register file to come off-chip and drive inputs to the floating-point devices. Thus, two operands can come from the IDT49C404 and one from the dual-port RAM addressed by the IDT49C402 on each clock cycle. The Y bus can be used to put the results of the floating-point multiplier or ALU back into the register file.

Once the transformation matrix is stored in the IDT49C404 registers, consecutive XYZW point values can be brought in from the dual-port RAM. Consequently, values from the XYZW vector and transformation matrix can be delivered to the IDT721265 multiplier on every cycle.

## Graphics Accelerator Example

Figure 10 shows the block diagram for a graphics accelerator. Once again, this scheme uses a dual-port RAM as the communication device between the main processor and the accelerator. The accelerator is composed of two blocks: a control unit containing the IDT49C410 sequencer and an image computation unit which utilizes the IDT49C404 as the main image computing processor. Both blocks use the IDT49C402 to generate addresses.

In the control unit, the IDT49C402 can be used to generate link list addresses, as well as indexes into complex data structures. The IDT49C402 is used in the computation unit to generate addresses into the video frame buffer. The video frame addresses might be used for bit block moves or for drawing complex line algorithms.

Within the computation unit, the IDT49C404 is used for performing mask and merge operations with data in the frame buffer. The Funnel Shifter rotates and aligns data and the ALU merge unit takes new data and merges it into old data in the frame buffer. The three-bus structure of the IDT49C404 is very useful. The DA bus may be used to bring icon and bit pattern data in from the dual-port memory on the system bus. The DB bus is used to bring in data from the video frame buffer. These two buses can be merged together using the Funnel Shifter, ALU and Merge Logic block to compute output which is the Y bus. The Y bus can then be used to write the result back into the frame buffer. Since address computation and data manipulation are done on separate chips, read modify writes can be performed very easily by holding the address steady. Data is read from the frame buffer and then the buffer write control line is brought low as data is delivered through the IDT49C404 and back into the frame buffer.


Figure 10. Graphics Accelerator Using the MICROSLICE Family

The previous examples of the IDT49C404 are two of many possible applications. This device is very well-suited for any operation which requires 1-bit to 32-bit data manipulation on any type of boundary. Other examples include business automation projects such as data base manipulation, graphics and special purpose CPUs. Industrial automation efforts like robotics and artificial intelligence could benefit from the IDT49C404. Telecommunications is another fast-paced application segment where bit field manipulation is of paramount importance, especially in video control strategies. Peripheral controls for high-speed communications and disk drives is yet another area where high-performance bit field processing is very important.

## SUMMARY

Integrated Device Technology's 32-bit IDT49C404 cascadable bit-slice microprocessor is the most powerful introduced to date. It offers technical features which maximize system throughput and performance in a tremendously wide variety of applications. The 64 -word-by- 22 -bit register file represents 2 K bits of total multi-port memory. The Funnel Shift/ALU/Merge arrangement provides maximum data manipulation in a single clock cycle. Together with other IDT49C000 devices, the MICROSLICE family offers a complete set of building blocks for high-performance system solutions.

## By DANH LE NGOC

## INTRODUCTION

This article discusses floating-point in general terms: IEEE floating-point format, the pipelined architecture of IDT721264/65, how to perform divislon-algorithms and several DSP applications such as FIR, FFT and graphics accelerators.

## Floating-Point Versus Fixed-Point

There are three major types of number representations: decimal, fixed-point and floating-point. The discussion here concentrates on fixed-point and floating-point. In the fixed-point data notation, data is represented with a radix point which remains in a fixed position within the number. The fixed-point data can be subdivided into two categories: integer number and fractional number. An integer number represented in the fixed-point notation has an implied radix point to the right of the number. The radix point is to the left of the number in the fixed fractional data representation. Figure 1 illustrates the two different fixed-point representations.


Figure 1.

Users of fixed-point processors have to maintain the correct position of the radix point at all times, resulting in scaling problems such as shifting the number in one direction or another to avoid the overflow or loss of precision. For example, a 32-bit fixed-point number can represent all integers roughly between $-2 \times 10^{9}$ and $+2 \times 10^{9}-1$. An overflow or underflow occurs when a number is larger or smaller than this range. A fractional number like 4.25 can be represented as a integer number by scaling down by 0.25 . The scaling process is also referred to as rounding. The scaling or rounding is normally fixed in the arithmetic operations. Therefore, the number of data bits of each fixed-point processor determines the magnitude (range of values) and precision of values (how accurately a number can be represented). These restrictions can cause some errors in the digital signal processing computations which result in a noise-like source in the digital systems.

Floating-point processors handle scaling automatically and expand the range of values represented by fixed-point processors. For example, a 32-bit floating-point number in the IEEE format can represent all numbers from roughly $1.2 \times 10^{-38}$ to $1.7 \times 10^{38}$. A floating-point number consists of two parts: a fraction and an exponent. The fractional and exponent parts of a floating-point number can also be referred to as the mantissa and the characteristic, respectively. The IDT721264/65 chip set supports the ANSI/IEEE standard 754 version 1985 floating-point notation which consists of two formats: single precision (32-bit)
and double precision (64-bit). These two formats are described below:

- IEEE standard single precision:

| 31 | 30 | 23 |  |  |
| :--- | :--- | :--- | :--- | :--- |
| SIGN | EXPONENT | FRACTION |  |  |

In the single precision format, the floating-point number is divided into three fields: the sign-bit, an 8-bit exponent and a23-bit fraction. The floating point value is determined by the following table:

| $E$ | $F$ | Value | Name | Mnemonic |
| :---: | :---: | :---: | :---: | :---: |
| 255 | Not All Zero | - | Not A Number | NaN |
| 255 | All Zeros | $(-1)^{\text {s }}$ (Infinity) | Infinity | INF |
| $1-254$ | Any | $(-1)^{\text {s }}(1 . F) 2^{\text {E-127 }}$ | Normalized <br> Number | NOR |
| 0 | Not All Zeros | $(-1)^{\text {s }(0 . F) 2^{-128}}$ | Denormalized <br> Number | DNRM |
| 0 | Zero | $(-1)^{\text {s } 0.0}$ | Zero | ZERO |

- Approximate Maximum positive number: $2^{128}=1.7 \times 10^{38}$
- Approximate Minimum positive normalized number: $2^{-128}=1.2$ $\times 10^{-38}$
- Precision: $2^{-23}=10^{-7}$ (7 decimal places)

NaN
As the table indicates, the exponent values $\mathrm{E}=0$ and $\mathrm{E}=255$ are reserved to specify the special numbers in the IEEE format. When the exponent $E$ equals 255 and the fractional part $F$ is not zero, the number is called "Not a Number" ( NaN ). NaN does not represent a numeric value, but it represents a symbol in the IEEE format. This special data format is usually used as a flag for data flow control, for uninitialized variables or to indicate an invalid operation such as $0 \times$ INFINITY.

## Infinity and Zero

When exponent $E=255$ and fraction $F=0$, this number defines INFINITY. When exponent $E=0$ and fraction $F=0$, the value is zero in the IEEE format.

## Normalized Number and Denormalized Number

A floating-point number is called normalized when the hidden-bit is one. When the hidden-bit of a floating-point number is zero and the fractional part $F$ is not zero, this number is called a denormalized number.

## Hidden Blt and Blased Exponent

There are two additional significant items in the single precision floating-point format. The assumed "1" preceding the fraction is called the hidden bit which increases the precision of the fraction from 23 bits to 24 bits. The biased exponent representation, $\theta=\mathrm{E}-127$, makes all of the exponents larger than zero, simplifying the hardware logic implementation for the floating-point numbers. This is illustrated in the two examples below:

## Examples:

010110111.0100000000000000000000

$$
\operatorname{sign}=+\quad E=183 \quad F=1.25
$$

### 110110111.1000000000000000000000

$$
\text { sign }=-\quad E=183 \quad F=1.50
$$

For applications requiring larger precision, the double precision IEEE format is preferred:

- IEEE standard double precision:


The range of values is defined by the following table:

| E | F | Value | Name | Mnemonic |
| :---: | :---: | :---: | :---: | :---: |
| 2047 | Not All Zero | - | Not A Number | NaN |
| 2047 | All Zeros | $(-1)^{\mathrm{s}}$ (Infinity) | Infinity | INF |
| $1-2046$ | Any | $(-1)^{\mathrm{s}}(1 . \mathrm{F}) 2^{\mathrm{E}-1023}$ | Normalized <br> Number | NOR |
| 0 | Not All Zeros | $(-1)^{\mathrm{S}}(0 . \mathrm{F}) 2^{-1022}$ | Denormalized <br> Number | DNRM |
| 0 | Zero | $(-1)^{\mathrm{s}} 0.0$ | Zero | ZERO |

The key differences between the single precision and double precision are the number of bits for the exponent and the fraction. In the double precision, the exponent is eleven bits and the fraction is fifty-two bits, which provides a larger dynamic range and greater accuracy.

- Approximate maximum positive number: $2^{1024}=9 \times 10^{307}$
- Approximate minimum positive normalized number:

$$
2^{-1022}=2.2 \times 10^{-308}
$$

- Precision: $2^{-52}=10^{-15}$ (15 decimal places)


## Architectural Overview of the IDT Floating-Point Chip Set

The floating-point hardware implementation is inherently more complex than the fixed-point processor. Generally, the floatingpoint arithmetic processor consists of four basic elements: fixed-point logic to perform the fixed-point operation on the fraction, fixed-point logic to perform calculation on the exponent part of the floating-point format, logic to perform the rounding and format-adjustment to the floating-point formats and logic to detect and handle the exceptions. Figures 2 and 3 illustrate the data-flows for the multiplication and addition of two floating-point numbers, respectively.

Floating-Point Operand 1 Floating-Point Operand 2


Figure 2. Floating-Point Multiplication Data Flow


Figure 3. Floating-Point Addition Data Flow

As the data flow in Figures 2 and 3 demonstrates, performing a floating-point multiplication or addition will take a longer system clock-cycle than fixed-point operations. To reduce the long clock cycle, the pipelined approach is implemented in the IDT floatingpoint chip set.

The IDT721264/65 chip set consists of two devices: a floating-point multiplier and an ALU (see Figures 4 and 6).

The floating-point multiplier and ALU are architectured as
three-bus devices. There are two dedicated 32-bit input ports (X and $Y$ ) to load the two operands, and one dedicated output port (Z) to unload the result of floating-point operations.


Figure 4. IDT721264 Floating-Point Multiplier

Five bits (L0-4) are used to specify the load operations. The result can be read on the $\mathbf{Z}$ bus under control of the 3-bit U0-2 in parallel with the 4 -bit status S0-3. The 6 -bit function controls FO-5 are used to select the opcodes for the floating-point multiplier and ALU. They are also used to load data into the mode register which specifies the different operating modes: flowthrough, pipelined, IEEE standard mode, fast mode and all rounding modes. The IDT721264 and IDT721265 provide a very flexible input/output structure which can be easily interfaced with a 16-bit, 32-bit or 64 -bit bus. The two input buses $X$ and $Y$ can be configured as two independent 16-bit or 32-bit buses or as a single 64-bit bus under control of two mode-bits: MODE15, MODE14. In the 16 -bit mode configuration, when MODE15 is high, two consecutive clocks are required to load a 32-bit number into the X1 and Y1 registers. In the single precision mode, the 32-bit operands must be loaded into the most significant bits of the AREG and BREG because the least significant 32 bits of the AREG and BREG are filled in with logic zeros by the hardware. Data on the X and Y buses are loaded into the X 1 and Y 1 registers on the low-to-high transition of the clock.

From there the data is moved into the AM, AL, BM, BL, AREG and BREG registers on the low-to-high transition of the clock signal. When LO is high, the two operands stored in the registers AM, AL, BM, BL, X1 and Y1, as well as the function-code in F1, are transferred to the first pipelined stage of the floating-point multiplier or ALU. At the same time, the pipe advance timer and accumulate timer are also reset to indicate the beginning of a new operation.

The internal architecture of the floating-point multiplier (see Figure 4) consists of five basic elements: a front end circuit to detect exceptions, a synchronous multiplier array, a circuit for handling the exponents, a shifter to normalize the result of the fixed-point multiplication and IEEE rounding circuitry. The five basic elements are partitioned into two pipelining stages. Under control of two mode bits MODE5/MODE4, the first pipe/second pipe of the floating-point multiplier can be made transparent. Making pipeline registers transparent reduces the worst-case latency of operation, but it also reduces the maximum throughput. This mode is also called the flowthrough mode.

A 56-bit-by-28-bit multiplier array is used to perform the fixed-point multiplication. One pass is required to perform the single precision multiplication. Two passes are required to perform
the double precision multiplication. Figure 5 illustrates the internal architecture of the fixed-point multiplier array:


Figure 5. Multipller Array of IDT721264

The floating-point ALU also consists of five basic elements: a front end circuit to detect the exceptions, a shifter to align the two operands, a 57-blt adder, a shifter to renormalize the results and a circuit to produce the IEEE format. These five basic elements are
partitioned into five pipelined stages. The last four pipeline registers can be made transparent under control of four mode bits: MODE7, MODE6, MODE5 and MODE4. Figure 6 illustrates the simplified block diagram of the IDT721265.


Figure 6. IDT721265 Floating-Point ALU

## Flowthrough and Pipelining Modes

The IDT floating-point chips are architectured as pipelining devices which are well suited for pipelined signal processing applications such as FFT, FIR and Matrix multiplications. The IDT721264 floating-point multiplier consists of two pipeline stages which can be made transparent under control of two mode bits (MODE5 and MODE4) as follows:

| MODE5 | MODE4 |
| :---: | :---: |
| Pipe1 | STREG \& DM, DL |
| $0->$ Transparent | $0->$ Transparent |
| $1->$ Register | $1->$ Register |

In the single precision multiplication, the minimum pipeline clock is twice the system clock. However, the pipeline clock for the double precision multiplication is four times that of the system clock. To optimize the throughput in the pipeline mode, the multiplier also contains two timers: the accumulator advance control and pipeline advance control. For a given system clock, the accumulator timer control is used mainly to select the number of clocks required to perform the 24-bit-by-24-bit or 54-bit-by-54-bit fixed-point multiplication under control of the two mode bits MODE7 and MODE6:

| MODE7 | MODE6 | Accumulate Rate |
| :---: | :---: | :---: |
| 0 | 0 | Clock/1 |
| 0 | 1 | Clock/2 |
| 1 | 0 | Clock/3 |
| 1 | 1 | Clock/4 |

Under control of the four mode bits MODE11-8, the pipeline advance timer controls when the pipeline registers are clocked after the start of an operation. If all zeros are loaded into M11-8, the pipeline registers are latched only at the beginning of an operation. When M11-8 are loaded with a non-zero value $N$, the pipeline registers are clocked at the beginning of every operation and $\mathbf{N}$ clock cycles after the beginning of every operation. Both the accumulator advance timer and pipeline advance timer are reset at the beginning of each operation, namely every time the bit LO is
high. The example below illustrates two typical selections for two different system clocks :

## Examples:

| IDT721264 System Clock | Accumulator MODET \& 6 | Pipeline MODE11-8 |
| :---: | :---: | :---: |
| Single 40ns | 01 -- > 80ns | $\begin{array}{\|lll\|} \hline 0010 & -> & 80 \mathrm{~ns} \\ (\mathrm{~N}=2) & & \\ \hline \end{array}$ |
| Single 80ns | $00-->80 \mathrm{~ns}$ | $\begin{array}{\|lll\|} \hline \begin{array}{lll} 0001 \\ (N=1) \end{array} & --> & 80 \mathrm{~ns} \\ \hline \end{array}$ |
| Double 40ns | $01-->80 \mathrm{~ns}$ | $\begin{array}{llll} \hline 0100 & & -\gg & 160 \mathrm{~ns} \\ (\mathrm{~N}=4) \end{array}$ |
| Double 80ns | $00-->80 \mathrm{~ns}$ | $\begin{array}{lll} 0010 \\ (N=2) \end{array} \text {--> } 160 \mathrm{~ns}$ |

The table below summarizes the performance of the IDT chip set:

| Operation | IDT21264 <br> Multiplier | IDT721265 <br> ALU |
| :---: | :---: | :---: |
| Single-Precision <br> Pipelined-Throughput | 80 ns | 80 ns |
| Single-Precision <br> Latency | 240 ns | 360 ns |
| Double-Precision <br> Pipelined-Throughput | 160 ns | 80 ns |
| Double-Precision <br> Latency | 360 ns | 360 ns |

Figure 7. IDT Floating-Point Chip Set Performance
Figure 8 shows the timing for the pipelined single precision multiplication. To achieve the maximum pipelined throughput in the single precision multiplication, the accumulator advance timer, pipeline advance timer and pipeline configuration control are selected as follows:

| Clock | MODE5 | MODE4 | Accumulator <br> MODE7-6 | Pipeline <br> MODE11-8 |
| :---: | :---: | :---: | :---: | :---: |
| 40 ns | 1 | 1 | $01->80 \mathrm{~ns}$ | $0010->80 \mathrm{~ns}$ <br> $(N=2)$ |



Figure 8. Pipelined Single Precision Multiply Timing for IDT721264

Onthe low-to-high transition of clock \#3, the operands as well as the function are loaded into the AR, BR and F registers. In the next clock cycle (\#4) the operation is started. It takes two clock cycles to finish the partial product of the 24 -bit-by-24-bit multiplication. Then the partial product is loaded into pipe1. On the next two clock cycles (\#6 and \#7), the final result of the multiplication is generated and pipelined into the last pipe. On the low-to-high transition of clock \#8, the unload-opcode can be loaded. The result, as well as status, canbe read on clock\#10 and remains for two clock cycles (pipeline clock). The TLATENCY specifies the initial total latency of the pipelined mode. After the pipe is full, the result can be read on the $Z$ bus every two system clock cycles.

Figure 9 shows the timing for the pipeline double precision multiplication. In this mode, four clock cycles are required to perform the fixed-point multiplication. Therefore, the accumulator
timer is set to clock/2 (two clock cycles) and the pipelined advance control is set to clock/4 which provides two passes required for the accumulations. To maximize the throughput, the DM and DL registers are made transparent, since the last pipe requires only two clock cycles (see table below).

| Clock | MODE5 | MODE4 | Accumulator <br> MODE7-6 | Pipeline <br> MODE11-8 |
| :---: | :---: | :---: | :---: | :---: |
| 40 ns | 0 | 0 | $01 \rightarrow 80 \mathrm{~ns}$ | 0100 <br> $(\mathrm{~N}=4)$$->160 \mathrm{~ns}$ |

Similar to pipelined single precision multiplication, the result and status can be read on the $\mathbf{Z}$ bus and S0-3 lines every four system clock cycles after the first initial pipeline delay is filled in.


Figure 9. Plpelined Double Precision for IDT721264

Likewise, the floating-point ALU consists of four pipeline stages which can be made transparent under control of the four mode bits: MODE7, MODE6, MODE5 and MODE4 (see Figure 10). The

IDT721265 ALU has only the pipeline advance control. The pipeline clock for the ALU operation is twice the system clock for both the single and double precision operations.

| MODE7 <br> Pipe1 | MODE6 <br> Pipe2 | MODE5 <br> Pipe3 | MODE4 <br> STREG \& DM, DL |
| :---: | :---: | :---: | :---: |
| $0->$ Transparent | $0->$ Transparent | $0->$ Transparent | $0->$ Transparent |
| $1->$ Register | $1->$ Register | $1->$ Register | $1->$ Register |

Figure 10. Pipeline Configuration for IDT721265

The IDT721265 ALU has the same throughput for the single and double precision operations. The pipeline clock must be twice the system clock. Therefore the pipeline advance control is set to two and all the pipelined stages are enabled (see Figure 11).

| Clock | MODE7 | MODE6 | MODE5 | MODE4 | Pipeline <br> MODE11-8 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 40 ns | 1 | 1 | 1 | 1 | $2->80 \mathrm{~ns}$ |



Figure 11. Pipellned Single and Double Precision ALU for IDT721265

For applications requiring a single clock execution time, such as in a general purpose computer, the pipelining stage can be made transparent to reduce the total latency using the four mode bits: MODE4, MODE5, MODE6 and MODE7.

In the flowthrough mode for single precision multiplication (Figure 12), the accumulative control is set to one, pipeline control is set to zero and the pipeline1 and DM, DL registers are made
transparent in order to achieve the minimum total latency (see table below).

| Clock | MODE5 | MODE4 | Accumulator <br> MODE7-6 | Pipeline <br> MODE11-8 |
| :---: | :---: | :---: | :---: | :---: |
| 40 ns | 0 | 0 | $01->80 \mathrm{~ns}$ | 0000 |



Figure 12. Flowthrough Single Precision Multiply for IDT721264

In the flowthrough mode for the double precision multiplication (Figure 13), the accumulator timer is set to clock/2, because two clock cycles are required to perform the partial product for each pass. To minimize the total latency, the pipeline advance control is

| Clock | MODE5 | MODE4 | Accumulator <br> MODEF-6 | Pipeline <br> MODE11-8 |
| :---: | :---: | :---: | :---: | :---: |
| 40 ns | 0 | 0 | $01->80 \mathrm{~ns}$ | $0000(\mathrm{~N}=0)$ | set to zero and the DM, DL registers are made transparent.



Figure 13. Flowthrough Double Precision Multiply for IDT721264
To minimize the total latency for the single and double precision ALU (Figure 14), the pipeline advance control is set to zero and all pipeline registers are made transparent.

| Clock | MODE5 | MODE4 | Pipeline <br> Register <br> MODE 7-4 | Pipeline Advance <br> MODE 11-8 |
| :---: | :---: | :---: | :---: | :---: |
| 40 ns | 0 | 0 | 0000 | $0000(\mathrm{~N}=0)$ |



## Handling Denormalized Numbers

There are two ways to handle denormalized numbers in the IDT floating-point chip set: IEEE mode and Fast mode by programming mode bit MODEO. For applications requiring exact compliance with the IEEE standard (as in general purpose computers), it is necessary to treat the denormalized numbers exactly as specified by the IEEE standard. In this mode, the chip set contains the circuitry to detect the denormalized numbers and to generate the flag on the status bus S0-3. The IDT721264 multiplier cannot handle the denormalized number directly, but can detect it. The "denormalized number" exception is signaled on the status-bus S0-3. The operand is then moved to the floating-point ALU. The floating-point ALU provides a special instruction called "single wrap or double wrap" to convert a denormalized number into a normalized number called "wrap number". This wrapping process is done by shifting the fraction of a denormalized number toward the most significant bit until the hidden bit becomes one. At the same time, the exponent of the denormalized number (in this case is 0 ) is subtracted from the shift-number of the fraction in the two's complement format. Multiplication can be performed on the wrap number. The whole process consumes extra cycles because the software must detect the exception and call special routines to handle the exceptions.

However, the floating-point chip set provides a faster way to treat denormalized numbers for applications which do not require the IEEE standard compliance. In this particular mode, called FAST MODE, the denormalized number is treated as zero in order to shorten the processing delay.

## Division

This section describes how to use the IDT721264/65 floating-point chip set to perform the convergence division of $Q=A / B$ in the IEEE floating-point format. To achieve more accuracy, the non-restoring bit-wise algorithm is required; but it also consumes more time. The convergence method for binary division generates the reciprocal of the divisor by an iterative process and then obtains the quotient by multiplying the dividend by the divisor reciprocal. The operation A/B may be considered as $A$ * $1 / B$. First, it is necessary to evaluate the term 1/B. A simple but effective iterative method called NEWTON-RAPHSON is used. Consider the graph of $F(x)=1 / X$ (Figure 15) and assume that $X_{i}$ is the first approximation of a root. If a tangent is drawn to the curve at $X=X_{i}$, then the tangent intersects with the $X$-axis at $X_{i+1}$, which is an improved approximation for the root of $F(x)=0$.
The slope of the curve is defined as follows:

$$
F(X)^{\prime}=F\left(X_{i}\right) / X_{i}-X_{i+1}
$$

Therefore:

$$
X_{i}+1=X_{i}-F\left(X_{i}\right) / F^{\prime}\left(X_{i}\right)
$$

This method, based on the first order Taylor series expansion, is very useful for improving a first approximation to a root of an equation of the form $f(x)=0$.

To find $1 / B$, we define $f(x)=B-1 / x$, where $B$ is the divisor. The root for this equation when $f(x)=0$ corresponds to $x=1 / B$. Using the Newton-Raphson method, the iterative equation for the reciprocal of divisor $1 / B$ is finalized as follows:

$$
X_{n+1}=X_{n}\left(2-B X_{n}\right)
$$



Flgure 15. Graph of $F(x)=1 / X$
Here, $B$ is the divisor and the $X_{n}$ are successively closer approximations to the reciprocal 1/B. In order to use the NewtonRaphson method to obtain the quotient, the function must converge. When the function converges, the quotient is obtained. For this reason, this method does not provide an accurate remainder. The first approximation is very important for the success of this method. Since the equation for the reciprocal value is iterative, making the process converge requires that the first approximation $X_{0}$ of the divisor reciprocal must fall within the range:

$$
\begin{aligned}
& 0<x_{0}<2 / B \text { if } B>0 \\
& 2 / B<x_{0}<0 \text { if }<0
\end{aligned}
$$

The error of $X_{i}$ is reduced quadratically for every iteration. For example, computing the reciprocal of a 32-bit number can start by using a hardware lookup table to provide the 8 most significant bits. The next iteration will provide 15 bits and the third iteration provides 29 bits of accuracy. Depending on the application and accuracy desired, two or three iterations may be used. The example below illustrates the iterative equation and its quadratic convergence:

## Example:

- To find the reciprocal of the number: $\mathrm{B}=5.35$

Because: $B>0: 0<X_{0}<2 / B=0.373831775$

| 1. Iteration: $X_{0}$ is chosen as 0.1 | Error: 0.086915887 |
| :--- | :--- |
| 2. Iteration: $X_{1}=0.1465$ | Error: 0.040415887 |
| 3. Iteration: $X_{2}=0.178176962$ | Error: 0.008738925 |
| 4. Iteration: $X_{3}=0.186507314$ | Error: 0.000408573 |
| To find the reciprocal of the number: $B=0.75$ |  |
| 1. $X_{0}=1$ | Error: 0.333334 |
| 2. $X_{1}=1.25$ | Error: 0.083334 |
| 3. $X_{2}=1.328125$ | Error: 0.005208 |
| 4. $X_{3}=1.333313$ | Error: 0.000021 |

To implement the Newton-Raphson division algorithm, a hardware lookup-table which generates the reciprocal value of the first approximation (seed) is required. There are two lookup tables: one for the exponent and one for the fraction. The 8-bit exponent of a single precision floating-point number is used to address one of the 256 exponents in the lookup-table. Similarly, the fraction lookup table is addressed by the eight most significant bits of the
fraction. Figure 16 illustrates how the divisor B is mapped into the first reciprocal value $X_{0}$ using lookup-tables. The sign-bit is unmodified. The exponent lookup table generates the exponent reciprocal values $(\mathrm{H})$ using the 8 -bit exponent as the address. H is
calculated using the following equation:
$H=253-E$, where $E$ is the 8-bit exponent of the divisor and ranges from 1 to 252.


Figure 16. Division Look-up Table

Special Cases for E:

1. $E=255$ and $F$ not zero: $B$ is NaN. In this case, the quotient is NaN and signals the INF.
2. $E=255$ and $F$ zero: $B$ is INF. In this case, the RE can be set to zero.
3. $E=254$ : $B$ is too large. In this case, the divisor and quotient are multiplied by the constant $1 / 2$ and the operation is tried again.
4. $E=253$ : $B$ is too large. In this case, the divisor and quotient are multiplied by the constant $1 / 4$ and the operation is tried again.
5. $E=0: B$ is DNRM or zero. Depending on the value of the divident: DIV, the division results in different values as specified below:

- If DIV $=\mathrm{NaN}, \mathrm{DNRM}, \mathrm{ZERO}$ then $\mathrm{Q}=\mathrm{NaN}$ status $=\mathrm{INV}$
-If DIV $=\operatorname{INF}$ then $Q=I N F$
- If DIV $=$ NRM then $Q=I N F$

The look-up table for the first reciprocal values of the fraction is generated using either eight or twelve most significant bits of the fraction. The other least significant bits of the first reciprocal fraction are filled in with the values zero. The output of the hardware lookup tables is generated as below:

1. Eight bits of the fraction:

$$
\mathrm{G}=(256 \times 512 / 257+F)-256
$$

where $F$ ranges from 0 to 256
2. Twelve bits of the fraction:

The number of iterations can be reduced by using larger ROM look-up table:

$$
\mathrm{G}=(4096 \times 8192 / 4097+\mathrm{F})-4096
$$

where F and H range from 0 to 4095
With the hardware look-up implementation shown in Figure 17, the division can be calculated as follows:

1. Load divisor B into the input register DIN2 and DIN1.
2. Calculate the first reciprocal approximation of the divisor $X_{0}$.
3. Perform the multiplication: $B * X_{i}$.
4. Select special instruction2-A to perform the 2-BX ${ }_{i}$. The IDT floating-point chip set provides special instructions to
execute 2-A which saves the extra loading of the constant " 2 ", as well as the external hardware to generate the constant.
5. If the accuracy is adequate, go to step 6; if not, go to step 3 .
6. Perform the multiplication $\mathrm{Q}=\mathrm{A} \times 1 / \mathrm{B}$.


Figure 17. Configuration for Fioating-Point Division

## Applications

The IDT floating-point chip set is ideally suited for applications where large number crunching capability, high precision and very wide dynamic ranges are required. Typical examples of such applications are in high-speed signal processing, array processors, scientific engineering work stations and high-speed graphics accelerators. The data flow of such applications can be subdivided into either pipelined or flowthrough. Typical pipelined
applications are FAST FOURIER TRANSFORM (FFT) and FINITE IMPULSE RESPONSE (FIR) which consist of $n$ repetitive multiplications and additions. High-speed number crunching in a general purpose computer is a classic example of a flowthrough application where the operations happen at random intervals and require exact treatment of exceptions. Both architectures are implemented in the IDT floating-point chip set. Figures 18 and 19 illustrate some typical applications:


Figure 18. Floating-Point Interface with a 32-Bit Microprocessor


Figure 19. Typical 64-Bit CPU

## FFT Processor

DSP applications such as radar, sonar, speech processing, imaging and seismic data processing require a real time spectrum analysis using the Fast Fourier Transformation. FFT is a high-speed algorithm for computing the Fourier transformation of a discrete time signal called the Discrete Fourier Transform (DFT). By taking advantage of the mathematical properties of periodic waveforms, the DFT algorithm provides a means to reduce the number of computations of the Fourier transform. The two well-known equations for the DFT are described below:

- Direct DFT:

$$
\begin{aligned}
& X(k)=X(n) W^{n k}, \text { where } k=\{0, N-1\} \\
& W=\theta-j(2 \pi / N)
\end{aligned}
$$

- Inverse DFT:

$$
x(n)=1 / N X(k) W^{-n k}
$$

The simplest and most popular DFT for radix 2 can be rewritten in the two forms:

- Decimation in time:

The decimation-in-time algorithm consists of a butterfly in which two inputs ( $A$ and $B$ ) are combined to give two outputs ( $X$ and Y :

$$
\begin{aligned}
& \mathbf{X}=\mathbf{A}+W_{\mathbf{N}^{k}} \times \mathbf{B} \\
& \mathbf{Y}=\mathbf{A}-W_{\mathbf{N}^{k}} \times \mathbf{B}
\end{aligned}
$$

Where $W_{N^{k}}=e^{-j}(2 \pi / N)=e-\theta=\operatorname{Cos} \theta-\operatorname{Sin} \theta$, and $X$ and $Y$ are complex numbers:

$$
\begin{aligned}
& R e X=\operatorname{ReA}+\operatorname{ReB} \times \operatorname{Cos} \theta+j \operatorname{ImB} \times \operatorname{Sin} \theta \\
& \operatorname{ImX}=\operatorname{ImA}+\operatorname{ImB} \times \operatorname{Cos} \theta-j \operatorname{ReB} \times \operatorname{Sin} \theta \\
& \operatorname{ReY}=\operatorname{ReA}-\operatorname{ReB} \times \operatorname{Cos} \theta+\operatorname{ImB} \times j \operatorname{Sin} \theta \\
& \operatorname{ImY}=\operatorname{ImA}-\operatorname{ImB} \times \operatorname{Cos} \theta-\operatorname{ReB} \times \operatorname{Sin} \theta
\end{aligned}
$$

- Decimation in frequency:

The decimation in frequency algorithm also consists of a butterfly in which two inputs ( A and B ) are combined to give two outputs ( X and Y ):

$$
\begin{aligned}
& X=A+B \\
& Y=(A-B) W^{k} N
\end{aligned}
$$

The basic FFT calculation is the butterfly, which consists of four multiplications and six additions or subtractions. Figure 20 shows the basic butterfly calculation.


Figure 20. Butterfly Computational Dlagram

Figure 22 illustrates an eight-point FFT; the butterflies occur in the group. Although the butterflies' spans and positions (as well as the twiddle factor $W$ vary from pass to pass, the signal flow through the butterfly is the same. The repetitive butterfly calculations are suitable for using the plpeline architecture of the floating-point IDT721264 and IDT721265.


Figure 21. Butterfly

Pass 1 Pass 2
Pass 3


Figure 22. Elght-Point FFT Graph

Figure 23 illustrates the implementation for a single cycle radix 2 butterfly calculation. It consists of four building blocks: a control block, address generator, working RAM and execution unit. The control block contains the microsequencer (IDT49C410), a writeable control store using high-speed static RAM (IDT71681), pipelined registers (IDT49C818) and several MSI chips for condition code selection. The 16-bit-slice (IDT49C402) and some three-state buffers (IDT74FCT244) are used to generate the addresses for the working RAM, as well as for the FFT execution unit. The working RAM is configured from high-speed dual-port

RAMs (IDT7132s) which are used as a buffer between the host processor and FFT processor. The execution block consists mainly of a single-clock butterfly network using the IDT floating-point chip set and several pipeline registers (IDT39C520). To accomplish a single clock cycle butterfly calculation, the butterfly network is highly pipelined. In the first stage of the butterfly network, four multiplications are performed in parallel. Then the products are pipelined into the second stage where the intermediate additions are executed. The last stage generates the final results for two complex numbers.


FIgure 23. Pipelined FFT Processor

## CONCLUSION

As the need for high-speed data computation with greater dynamic range and higher precision increases, so does the complexIty of the hardware solution. The IDT721264 and IDT721265 provide an integrated high-performance CMOS solution for floating-point processors ideally suited for graphics accelerators and digital signal processing applications.
 32-BIT MICROPROGRAM

## INTRODUCTION

IDT49C404 32-bit CMOS microprogram microprocessor's detailed functionality and operation is discussed in this User's Manual. This manual is subdivided into multiple sections each concentrating on a section of particular importance. These sections are: General Information - includes description, block diagram and pin definitions. Architectural Overview-explains the operation of the key functional blocks; seven port RAM, funnel shifter, ALU and mask/merge logic. Special Instruction definitions and Serial Protocol Channel diagnostics operation.

This manual is based on operating in the 32-bit mode; however, a section has been added within the Special Instructions category which defines the operating modes for 64-bit applications.

## GENERAL DESCRIPTION

The IDT49C404 is an expandable, microprogrammable 32-bit ALU and register file designed in advanced high-speed, low-power CEMOS ${ }^{\text {™ }}$. Highlighting the monolithic three-bus device is a powerful 7 -port 64 -word-by-32-bit working RAM, a 64 -bits-in/32-bitsout cascadable funnel shifter, a high-speed multi-function ALU and the necessary Mask generation and Merge for field manipulation within a 32-bit word (see Figure 1).


Figure 1. Simplified Block Dlagram

This monolithic device has been optimized, both architecturally and instruction set-wise, for use in intelligent controllers such as high-speed graphics engines, array processors and high-speed communication/disk controllers. Other applications of the IDT49C404 range from artificial intelligence, robotics and data base manipulation to high-performance LANs and channel MUXes.

The IDT49C404 is the industry's only 32-bit microprocessor capable of performing the ALU, Shift and Merge operations in a single cycle. This feature, coupled with a highly orthogonal instruction set, fast 80 ns cycle time and low CMOS power (1.5W), results
in the world's highest performance microprogrammable 32-bit microprocessor.

The 7-port RAM is designed for writing three locations while reading four locations, all in one cycle. The 64 -bits-in/32-bits-out Funnel Shifter allows for fast alignment of data to any bit boundary. Through special architecture hooks, the IDT49C404 can be easily expanded to 64 bits. Following the Funnel Shifter is a multi-function, streamlined 32-bit ALU which provides high-performance operations from any bit boundary while selecting status flags (carry, overflow and sign-bit). The 32-bit Merge Logic block, under
control of the 32-bit Mask Generator, enables the designer to select a subfield of any bit width on any bit boundary.

The IDT49C404's parallel architecture allows for large performance improvements in many applications. Often-used functions within graphics applications, such as block BLIT, line and curve drawing algorithms, take full advantage of the flexible 7-port RAM, Funnel Shift, Mask/Merge architecture. This same architectural approach also lends itself perfectly to high-speed disk and communication controller applications where extensive bit and subfield manipulation are needed.

The new IDT49C404 also features comprehensive on-chip diag-nostics-Serial Protocol Channel (SPC) - which greatly simplifies the task of writing and debugging microcode, field maintenance debug and test, as well as system testing during manufacturing. Operation of this innovative IDT technique is performed by only four pins: Serial Data in (SDI), Serial Data Out (SDO), Serial Clock (SCLK) and Command/Data (C/D).

Microcode for the device is developed by using the industry standard meta-assemblers and development systems for system level debugging available from Step Engineering, HILEVEL and Hewlett Packard.


## PIN DESCRIPTIONS

| PIN NAME | DESCRIPTION |
| :---: | :---: |
| $\mathrm{DA}_{31-0}$ | Thirty-two-bit data input/output port is under control of the signal $\overline{\sigma E}_{A}$. When the $\bar{O} E_{A}$ is low, RAM output port A can be directly read on these lines. Data on these lines can be selected as the source for the ALU, funnel-shifter or loaded into port A of the working RAM. |
| D831-0 | Thirty-wwo-bit data input/output port is under control of the signal $\bar{\sigma} E_{B}$. When the $\bar{~}_{B}$ is low, RAM output port B can be directly read on these lines. Data on these lines can be selected as the source for the ALU, funnel-shifter or loaded into port B of the working RAM. |
| $\mathrm{Y}_{31-0}$ | Thirty-two-bit data input/output port is under control of the signal $\overline{O E}{ }_{Y}$. When $\bar{O} E_{Y}$ is low, the merge output can be directly read on these lines. Data on the lines can be loaded into port T of the working RAM or selected as the source tor the ALU when $O E_{Y}$ is high. |
| $\overline{O E}_{Y}$ | A control input pin which, when low, enables the output of merge-logics on the lines $Y_{31-0}$ and, when high, disables the $Y_{31-0}$ three-state output buffers. |
| $\mathrm{WE}_{\mathrm{A}}$ | The write control signal for RAM input port $A$. If the signal $W E_{A}$ is low, the data on the $D A$ lines or $Z$ bus is written into the $R A M$ (input port A) when the clock signal is low. |
| WE ${ }_{\text {B }}$ | The write control signal for RAM input port B. If the signal $W E_{B}$ is low, the data on the $D B$ lines or $Z$ bus is written into the $R A M$ (input port B) when the clock signal is low. |
| ${ }^{W} E_{T}$ | The write control signal for RAM input port $T$. If the signal $W E_{T}$ is low, the data on the $Z$ lines, $Y$ lines, $T+C 1$ or $T+C 2$ is written into the RAM (input port T) when clock signal is low. |
| $\overline{\mathrm{O}}$ A | A control input for data input/output port DA. When $\overline{O E} \mathrm{~A}_{\mathrm{A}}$ is low; RAM output port A is read on the $D A$ line. When $\overline{ } \bar{E}_{A}$ is high, the data on the data lines can be selected as the source for the ALU or loaded into port A of the working RAM. |
| $\overline{\mathrm{O}} \mathrm{B}_{\mathrm{B}}$ | A control input for data input/output port DB. When $\mathrm{OE}_{\mathrm{B}}$ is low, RAM output port B can be read on these lines. When is $\mathrm{OE}_{\mathrm{B}}$ high, the data on the DB lines can be selected as the source for the ALU or loaded into port T of the working RAM. |
| CP | The clock input to the IDT49C404. When clock is low, data is written in the seven-port RAM. |
| TC ${ }_{0}$ | Used as carry input for the $T$ counter. |
| $\mathrm{TC}_{31}$ | Used as carry output for the T counter. |
| ML | The input pin which can be used to load the extemal bit in order to fill in the vacant positions of a word in shift-linkage. |
| $\mathrm{C}_{0}$ | The carry input to the least significant bit of the ALU. |
| Cout | Indicates the carry-output. |
| N | Indicates the sign N of the ALU operation. |
| OVF | Indicates the conventional two's complement overflow. |
| $\mathrm{C}_{31}$ | The carry output pin which is used to ripple the carry in the expansion mode (64-bit). |
| ZERO | The open drain input/output pin which, when high, generally indicates that all outputs are low. |
| $\mathrm{ALU}_{2-0}$ | Instruction inputs are used to select the operations for the ALU. |
| $\mathrm{A}_{5-0}$ | Six RAM address inputs which contains the address of the RAM word appearing at RAM output port A and into which new data is written when $\mathrm{WE}_{\mathrm{A}}$ is low. |
| $\mathrm{B}_{5-0}$ | Six RAM address inputs which contains the address of the RAM word appearing at RAM output port B and into which new data is written when $\mathrm{WE}_{\mathrm{B}}$ is low. |
| $\mathrm{T}_{5-0}$ | Six RAM address inputs which contains the address of the RAM word appearing at output port T and into which new data is written under control of TSEL. |
| ASEL | Defines what data RAM port A receives, either DA or $Z$ bus. |
| BSEL | Defines what data RAM port B receives, either DB or Z bus. |
| $0_{5-0}$ | Six RAM address inputs which contain the address of the RAM word appearing at output port Q. |
| $\mathrm{SP}_{6-0}$ | The seven pins are used to specify the start positions or the number of shift positions. |
| $\mathrm{W}_{5-0}$ | The six pins are used to specify the word width. |
| ZSEL | Selects the source of the Z bus between the output of the ALU (F) or the Y bus. |
| MSEL | Taken together with $\mathrm{OE}_{A}$, selects the source of the M input into the funnel shifter. |
| NSEL | Taken together with $\mathrm{OE}_{\mathrm{B}}$, selects the source of the N input into the funnel shifter. |
| VSEL ${ }_{2-0}$ | Selects the source of the V bus used for merging with the output of the ALU. |
| ZD | Chooses zero detect of the ALU output (F) or the Y bus. |
| SSEL $_{2-0}$ | Selects the source of the S operand input to the ALU. |
| $\mathrm{FUN}_{4-0}$ | Controls the operation of the funnel shifter. |
| MSK ${ }_{1-0}$ | Selects the function of the mask generator. |
| $\mathrm{MRG}_{1-0}$ | Controls the merge function. |

PIN DESCRIPTIONS (Cont'd)

| PIN NAME |  |
| :--- | :--- |
| TSEL $1-0$ | Delects the source of the data to be written into the T port of the RAM. |
| SDI | Serial data input to the SPC command and data registers for diagnostics. |
| SDO | Serial data output from SPC command and data registers for diagnostics. |
| SCLK | SHIFT clock for loading the SPC command and data registers for diagnostics. |
| C/D | Command/data control input for SPC operation. |
| DCMP $^{\text {VCC }_{7-0}}$ | The open drain compare output for SPC diagnostics. |
| GND $_{18-0}$ | Eight pins for power supply 5 volt, all of which must be connected to 5 volts. |
|  | Sixteen pins for ground, all of which must be connected to ground. |

## GENERAL ARCHITECTURAL OVERVIEW

The IDT49C404 is a high-speed 32-bit microprogrammable CMOS microprocessor slice which can be cascaded to 64 bits. It allows simple yet high-speed arithmetic and logic operations on Subfields, Shlft, Rotate, Mask and Merge.

In general, the IDT49C404 can be viewed as a 7-port working RAM feeding into a funnel shifter, then into an ALU and then into Merge Logic. The control of each of these blocks is orthogonal, allowing the user to select data from registers, shift it, operate on it with the ALU and then merge it in only one cycle. Optionally, the Funnel Shifter or ALU can be bypassed, allowing the user additional flexibility. In this way, the designer may avoid paying a performance penalty when a particular algorithm requires only one or the other. Thus, the cycle time can be tailored to match the processing requirements.

The IDT49C404 can be divided into the following functional segments:

- Three 32-bit bidirectional I/O ports
-7 port 64-word x 32-bit RAM
- 64-bits-in/32-bits-out cascadable Funnel Shifter
- 32-bit ALU
- Mask Generator
- Merge Logic
- Diagnostics circuitry


## Three-Bus Architecture

The IDT49C404's 3-bus architecture consists of three bidirectional 32-bit ports (DA, DB and Y). The DA and DB bidirectional buses connect respectively to the A and B RAM outputs and $A$ and $B$ RAM inputs. Thus, data can be read out of the RAM on DA and DB or data can be brought in independently on DA and DB. This special feature allows for easy RAM expansion. Since data can be brought out on the DA and DB buses, other ALU elements can be connected externally which extend the overall ALU/Funnel Shifter/Mask-Merge capabilities.

The third 32-bit bus, Y , is the output of the Merge Logic and also the input back to the RAM ports A, B and T via the $Z$ bus or internal $Y$ bus. The ZMUX multiplexes between the ALU or the Y bus. By selecting the output of the ALU, the results of the ALU operation can be stored back into the RAM, while data may be brought out through the Merge path onto the Y bus. This results in an ALU operation in parallel with the extraction of data out of the register file. Additionally, there is an alternate data path which allows the Y bus to connect directly into the T MUX, such that data can be written from the ALU back into the RAM while data is being brought in, at the same time, through the $Y$ bus to the RAM.

This three-bus approach allows for the easy data accessibility necessary when designing high-performance microprocessorbased systems.

## Seven-Port RAM

The IDT49C404 incorporates a 64-word-by-32-bit RAM which has seven ports: four read ports and three write ports. The four read ports are $\mathrm{A}, \mathrm{B}, \mathrm{Q}$ and T . The A and B ports are considered the data path ports and can be used interchangeably. During most cycles
they supply data to the Funnel Shifter, ALU and Merge Logic. These ports can be considered to be similar to the $A$ and $B$ ports of the IDT39C203 4-bit ALU. The Q and T output ports are used mainly for controlling the start and width for the Funnel Shifter and Mask generation for Merge operations. Since the $\mathbf{Q}$ and $T$ ports are outputs of the RAM, the start positions may be computed on previous cycles using the ALU, providing extensive programmer flexibility.

There are three write ports: A, B and T. The A and B ports are typically used for results from the current cycle. The T port is used for incrementing counter values in the RAM, as well as loading data from the Y bus in parallel with ALU operations. There are four address buses contro!ling A, B, Q and T. In one cycle, the seven-port RAM is capable of writing to three locations while reading from four locations. This feature highlights the IDT49C404's highly parallel architecture.

## 64-Bit Funnel Shifter

The Funnel Shifter accepts two 32-bit operands (DA, A, DB, B, Q or T) which are operated on as a 64-bit word. The output of the Funnel Shifter is the result of selecting any consecutive 32-bit word within the 64-bit operand. The 32-bit word can start on any bit boundary between 0 and 31 . The M and N input MUXes allow the user to swap the data, as well as duplicate it, allowing for barrel shifting. The Funnel Shifter also has the capability of taking any 32-bit word as an input and extending the sign, as well as providing zero fill. Through special hooks in the architecture, the Funnel Shifter can be expanded along with the ALU/Merge Logic to perform 64-bit operations in a single cycle.

## ALU

The output of the Funnel Shifter feeds the 32-bit ALU. The ALU can perform conventional binary operations such as logic, addition and subtraction, as well as multiplication and division. Also, the sum of the start and the width information can be used to select the bit boundary from which the carry, sign and overflow flags will output as status. This allows for true arbitrary subfield operations. The other ALU inputs are selected from DA, DB, Y, A, B, Q, T or Mask Generator.

## Mask Generation And Merge Logic

The mask generation and merge logic allows for field manipulation within the 32-bit resulting word. The mask generator, which determines how the bits will be merged between $V$ and $F$, is controlled by start and width input pins. The start and width can also come from $Q$ or $T$. T is used for start and $Q$ is used for width, thus start/width can be calculated, stored in the register file and used in the mask generator. An alternate to the mask generator is a mask which comes directly from the Q or T outputs of the RAM, allowing for totally arbitrary masks.

The V input of the merge logic comes from a multiplexer which can select any output of the RAM, DA, DB, all 1s or all Os. The F input is connected to the output of the ALU. The mask is used to merge the $V$ and $F$ input on a bit-by-bit basis, which results in the $Y$ output.

Included in the merge logic is a priority detect circuit. It is used to produce a binary weighted code to indicate the location of the highest order one on its input.

## DETAILED ARCHITECTURAL OVERVIEW

## SEVEN-PORT RAM

As shown in Figure 3A, the 64-word-by-32-bit working RAM is a seven-port RAM. It has three dedicated input ports, $A_{I N}, B_{I N}$ and TIN, and four dedicated output ports, AOUT, BOUT, TOUT and Qout, with latches at the output ports. Any four RAM locations addressed at the address ports A, B, T and Q can be read simultaneously. Identical data appears at the four output ports when the
same addresses are applied at address port A, address port B, address port T and address port $Q$. When the clock CP is high, latches at output ports A, B, T and Q are transparent and when the clock CP is low, the latches hold the data. A, B, T and Q can be selected as source for the ALU operation, Funnel Shifter and Merge Logic. A and B can be read out on the DA and DB lines. $Q$ and $T$ can be sources for the Mask Generator. When the addresses applied to address port A, B or T for writing data into RAM are matched, the data written into the matched RAM location is undefined.


Figure 3A. Seven-Port RAM

The DA and DB buses are bidirectional 32-bit buses. As input buses they can provide data (as operands) into the Shifter/ALU/ Merge block, as well as provide access to the seven-port RAM. As output buses they can be used to deliver data from the seven-port RAM to off-chip functions.

Under control of the select signais, ASEL and BSEL, data on the DA lines, DB lines or $Z$ bus at the input ports $A$ and $B$ can be written into any two RAM locations whose addresses are applied at address port A or B . Writing occurs when the clock CP is low and the appropriate control signals, $\overline{W E}_{A}$ and $\overline{W E}_{B}$, are enabled low.

Data is written into the Tin port under control of the $\overline{W E} T$ and TSEL $1-0$ signals. The TSEL 1-0 is used to select between the $Y$ or $Z$ bus, as well as increment a location identified by the $T$ address lines. $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are 32-bit registers that can be loaded with special instructions through the $\mathbf{Z}$ bus. The 32-bit increment can be performed with one of two values, $\mathrm{C}_{1}$ or $\mathrm{C}_{2}$. The 32-bit adder used for incrementing has carry-in and carry-out pins, $\mathrm{TC}_{0}$ and $\mathrm{TC}_{31}$, respectively. See Figure 3B.


Figure 3B.

| A RAM DEST |  |  |
| :---: | :---: | :---: |
| Mnemonic | ASEL | Source |
| DA | 0 | DA Bus |
| $Z$ | 1 | $Z$ Bus |


| B RAM DEST |  |  |
| :---: | :---: | :---: |
| Mnemonlc | BSEL | Source |
| $Z$ | 0 | $Z$ Bus |
| $D B$ | 1 | DB Bus |


| T Source |  |  |  |
| :---: | :---: | :---: | :---: |
| Mnemonic | TSEL |  | Source |
| $Z$ | 0 | 0 | $Z$ Bus |
| $Y$ | 0 | 1 | $Y$ Bus |
| $T C 1$ | 1 | 0 | $T+C 1+T C_{0}$ |
| TC2 | 1 | 1 | $T+C 2+T C_{0}$ |

Figure 4A. T, A, B Instructions

Under control of the special instruction "load T, immediate", 16-bit immediate data can be loaded directly into the RAM location whose address is applied at the address port T. During the execution of the special instruction "multiply or divide", the contents of RAM T can be shifted up or down. In the adder mode, $\mathrm{TC}_{0}$ is an input and $\mathrm{TC}_{31}$ is an output (see special instructions).

ADDR A, B, T, Q


Figure 4B. Read Timing of the 7-Port RAM


Figure 4C. Write Timing of the 7-Port RAM

## EXECUTION BLOCK

The IDT49C404 can be divided into two functional blocks, the seven-port RAM and the execution block. The execution block (see Figure 5) processes the data on the IDT49C404. It includes the Funnel Shifter, ALU, Mask Generator and Merge Logic. The source for this block is a set of individual orthogonal control buses. Each of the individual functions has its own control signals. This block can select from nine possible operands: DA, A, Q, T, B, DB, 1s, Os and Y. The results of this block can be written back into the RAM via the Y or Z buses or be sent outside the device via the Y bus.


Figure 5. Block Dlagram of Execution Circuitry

The organization of this block is the Funnel Shifter, which aligns data and inputs it to the ALU, and the output which can be merged into original operands as well as fields of all ones or zeros. With this organization, arbitrary fields of bits can be manipulated in one clock cycle. Performance tailoring, as defined in the Funnel Shift operations, can be accomplished by bypassing the Funnel Shifter or the ALU in any given cycle. In this way, a Shift/Merge or an ALU/ Merge cycle can be achieved without paying a timing penalty for the unused function.
Manipulation of bit fields is accomplished by using all of the three functional elements in this block. Figure 6 shows how a 32-bit word with a subfield (B) can be modified with another word (A). First, the data in word A is aligned with B using the Funnel Shifter. The ALU can then combine the two words which will result in a 32-bit word where only the target subfield has correct data. Finally, the Merge unit merges the resulting partial field back into the original word (A).

The start (SP) and the width (W) information is used to tie together the different units in the execution block. The start information controls the Funnel Shifter for data alignment. The sum of the start and width is used to select the bit boundary to fetch flag information like sign, overflow and carry from the result of the ALU. Finally, the start and width information is used to generate a mask to control the Merge unit. In the 32-bit configuration, the most significant bit of SP and W should be tied low.


14

## FUNNEL SHIFTER

The Funnel Shifter (Figure 7) is a block of logic which takes two 32-bit inputs, concatenates them into a 64-bit word and extracts out a 32-bit word starting on any bit boundary. Given the appropriate inputs, it can perform a varlety of tasks such as barrel shift, arithmetic and logical linear shifts by any number of bits in a single cycle.


Flgure 7. Detailed Funnel Shifter Diagram

The Funnel Shifter block can be segmented into three sections: operand select, SWAP and shifter. The operand selection is controlled by $\overline{O E}_{A}$, MSEL, $\overline{O E}_{B}$ and NSEL. The programmer can select from DA, A, Q, T, B and DB and route them to the M and N inputs of the shifter (Figure 8). The SWAP section is controlled by the

FUN inputs which determine the fundamental operation of the total Funnel Shifter block. The SWAP logic swaps the M and N inputs, as well as performs fill operations on the M and N operands. The fill operations that are supported are sign, zero and fill with the value of the ML input pin. The fill operation is defined as replicating one bit across many.

| M Source Selection |  |  |  |
| :---: | :---: | :---: | :---: |
| Mnemonic | $\mathrm{OE}_{\mathrm{A}}$ | MSEL | M Source |
| AOE | 0 | 0 | A |
| T | 0 | 1 | T |
| A | 1 | 0 | A |
| DA | 1 | 1 | DA |
| N Source Selection |  |  |  |
| Mnemonic | $\mathrm{OE}_{\mathrm{B}}$ | NSEL. | N Source |
| BOE | 0 | 0 | B |
| Q | 0 | 1 | 0 |
| B | 1 | 0 | B |
| DB | 1 | 1 | DB |

Flgure 8. M and N Source Selection

The shifter extracts a 32-bit word from the 64-bit word that is formed as a result of concatenating the two 32-bit inputs. The extensive list of Funnel Shift operations is shown in Figure 9. The start position is determined by a 6 -bit two's complement number (seven pins are provided for cascading to 64 bits). The start position is determined either by the SP pins or the T output port of the RAM. The Mask Generator Source control (MSK) inputs determine whether SP or T will be used. The origin is at the boundary between the two 32-bit input words.

| Mnemonic | FUN | Function | Operands ${ }^{(1)}$ |
| :---: | :---: | :---: | :---: |
| SMLZ | 00000 | Shift M and fill with 0 | O, M |
| SNLZ | 00001 | Shift N and fill with 0 | O, N |
| SMLM | 00010 | Shift M and fill with ML | ML, M |
| SNLM | 00011 | Shift N and fill with ML | ML, N |
| XNM | 00100 | Extract field from N, M | N, M |
| XMN | $00 \quad 101$ | Extract field from M, N | M, N |
| SMAZ | 00110 | Shift $M$ arithmetic and fill 0 | Sign, M, 0 |
| SNAZ | 00111 | Shift N arithmetic and fill 0 | Sign, N, 0 |
| SMAM | 01000 | Shift M arithmetic and fill ML | Sign, M, ML |
| SNAM | 01001 | Shift N arithmetic and fill ML | Sign, N, ML |
| BM | 01010 | Barrel shift M | M |
| BN | 01011 | Barrel shift N | N |
| PM | 01100 | Pass M | M |
| PN | 01101 | Pass N | N |
| PZ | 01110 | Pass all Os | 0 |
| PO | 01111 | Pass all is | 1 |
| SMLZBA | 10000 | Shift M and fill with O, Bypass ALU | O, M |
| SNLZBA | 10001 | Shift N and fill with 0 , Bypass ALU | O. N |
| SMLMBA | $10 \quad 010$ | Shift M and fill with ML, Bypass ALU | ML, M |
| SNLNBA | 10011 | Shift N and fill with ML, Bypass ALU | ML. N |
| XNMBA | $10 \quad 100$ | Extract field from N \& M, Bypass ALU | N, M |
| XMNBA | $10 \quad 101$ | Extract field from M \& N, Bypass ALU | M, N |
| SMAZBA | $10 \quad 110$ | Shift M arithmetic and fill 0 , Bypass ALU | Sign, M, 0 |
| SNAZBA | $10 \quad 111$ | Shift N arithmetic and fill 0 , Bypass ALU | Sign, N, 0 |
| SMAMBA | 11000 | Shift M arithmetic and fill ML, Bypass ALU | Sign, M, ML |
| SNAMBA | 11001 | Shitt N arithmetic and fill ML, Bypass ALU | Sign, N, ML |
| BMBA | 11010 | Barrel shift M, Bypass ALU | M |
| BNBA | 11011 | Barrel shitt N, Bypass ALU | N |
| POCM | 11100 | Pass 1s Complement of M | M |
| POCN | $11 \quad 101$ | Pass is Complement of N | N |
| PMFM | 11110 | Pass M and fill ML bit from Bit 0 to SP | M |
| PNFM | 11111 | Pass N and fill ML bit from Bit 0 to SP | N |

## NOTE:

1. Operand order for negative start or shift down is shown. For positive start or shift up, swap operands (i.e. $N, M \rightarrow M, N$ ). See Figure 11.

Figure 9. Funnel Shifter Operations

When performing shifts with fill, a positive start position results in shitting the word up and filling in from the least significant bit position. When using a negative start position, the word is shifted down and fill bits are inserted from the most significant end of the word. In the arithmetic shifts, the sign is propagated when shifting down and shifted around when shifting up (see Figure 10).


Figure 10. Shift Up/Down Arithmetic

The Extract operation extracts 32 consecutive bits to form a 64 -bit word which is the concatenation of two 32-bit words. When extracting from M and N , where M is the most significant word, positive start positions select a 32 -bit word starting in the $\mathbf{N}$ word

and negative start positions starting in the M word (see Figure 11). When using negative start positions, the lower 32 -bit word $(N)$ is replicated above the upper 32-bit word (M).


Figure 11. Positive/Negative Start Positions

When performing a rotation or barrel shift, a positive number indicates moving the bit in the least significant position towards the most significant end of the word.

When the Pass With Fill operation is performed, a 32-bit unshifted word is generated which is identical to the input word with the exception that the bit positions from zero to the position identified by SP are filled with the value of the ML input pin. This operation is used when two words, which contain a field that is already aligned, are operated on by the ALU. By filling the bit positions from zero to SP for one of the operands, the carry-in flag can be propagated to the embedded subfield (see Figure 12).


Flgure 12. Allgned Bit Field Manipulation

## ARITHMETIC LOGIC UNIT

The Arithmetic Logic Unit is a fully cascadable 32-bit ALU with full carry lookahead (Figure 13A). It performs addition and subtraction operations, as well as logical functions. The flags sign ( N ), overflow (OVF) and carry (COUT) are derived from the upper end of
field identified by the sum of the start and width operands. When cascading ( 64 -bit system), the fiags are wire-ORed together between the two devices. The $\mathrm{C}_{31}$ line is the carry-out of the 32nd bit position of the ALU and is provided for ripple carry expansion (in the 64-bit application) into the $\mathrm{C}_{0}$ input which is the carry input of the most significant device.


Figure 13A. ALU
The R operand is supplied by the Funnel Shifter while the S operand is supplied by the SMUX. For convenience and cycle time improvement, the Funnel Shifter can be placed in the pass mode. It can pass DA, A, DB, B, Q, T, all ones or all zeros. The SMUX is controlled by the SSEL inputs (Figure 13B). The possible operands via the SMUX are DA, A, Q, T, B, DB, Y or the output of the Mask Generator. The Mask Generator can be used as an operand for logical operations, as well as provide values for increments or decrements. The 4-bit Funnel shifter control is decoded in order to control a mux for bypassing the ALU. In this way, when the ALU is not required, it need not contribute to the delay through the device.

| S Source |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Mnemonic | SSEL. |  |  | Sourco |
| DA | 0 | 0 | 0 | DA |
| $A$ | 0 | 0 | 1 | $A$ |
| $Q$ | 0 | 1 | 0 | $Q$ |
| $T$ | 0 | 1 | 1 | $T$ |
| $B$ | 1 | 0 | 0 | B |
| DB | 1 | 0 | 1 | DB |
| $Y$ | 1 | 1 | 0 | $Y$ |
| MASK | 1 | 1 | 1 | MASK |

Figure 13B. S Source Instructions
The 3-bit instruction field which controls the ALU is shown in Figure 14. The opcode 101 is used to put the IDT49C404 into a special instruction mode where the VSEL and MRG control input pins determine what special instruction is executed. The special instructions are a group of operations which require special internal connections that cannot be controlled from the standard control input pins. Refer to the section on special instructions for more information.

| ALU |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Mnemonic | ALU |  |  | Function |
| ADD | 0 | 0 | 0 | $R+S+C_{0}$ |
| SUBR | 0 | 0 | 1 | $S-R-1+C_{0}$ |
| SUBS | 0 | 1 | 0 | $R-S-1+C_{0}$ |
| OR | 0 | 1 | 1 | R or $S$ |
| AND | 1 | 0 | 0 | R and $S$ |
| - | 1 | 0 | 1 | Special Instruction |
| EXOR | 1 | 1 | 0 | R exor $S$ |
| EXNOR | 1 | 1 | 1 | Rexnor $S$ |

Figure 14. ALU Instructions

## MERGE LOGIC

The Merge Logic Unit combines two 32-bit words to form another 32-bit word under the control of a Mask. The Merge operation overlays a field of bits from one word onto another word. This is achieved by using the Mask to select which bits will be included in the result word. If the $F$ Merge $V$ function is selected, the $F$ bus from the ALU provides the 32-bit word which is selected by the HIGH bits in the Mask. The word selected by the LOW bits in the mask is supplied by the VMUX which is controlled by the VSEL2-0 input pins. The Mask is supplied by the Mask Generator and converts a start and a width input to a string of one bits in a word of zero bits.

The control lines for the Mask Generator are MSK $1-0$. They select between the start and width as supplied from the SP $6-0$ and the $\mathrm{W}_{5-0}$ input pins or the RAM ports T and Q . These control lines are shown in Figure 15.


Figure 15. Merge Logic Unit
For example when F is merged with V , bit $\mathbf{0}$ of the output word receives bit zero of the word coming from the ALU (F) if bit 0 of the Mask is HIGH, or it receives bit 0 of the V bus if it is LOW. All of the bits in the result bus are processed in parallel at the same time. The Merge Unit can be characterized as thirty-two 1-bit MUXes which are controlled by the Mask (see Figure 16). If $V$ Merge $F$ is selected, operands $F$ and $V$ are swapped such that a 0 bit in $W$ will select a bit in $F$.


Figure 16. Detailod Dlagram of Merge Function
The Merge Unit can combine various operands. It can directly pass the results of the ALU (F) as well as the Mask Generator. The output of the ALU (F) can be merged with the RAM ports Q and A, as well as the DB bus. The ALU results can also be merged into a word of all zeros or all ones (see Figure 17). These functions can be controlled by the VSEL inputs.


| V Src |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Mnemonic | VSEL |  |  | Source |
| DA | 0 | 0 | 0 | DA |
| A | 0 | 0 | 1 | A |
| Q | 0 | 1 | 0 | 0 |
| $T$ | 0 | 1 | 1 | $T$ |
| B | 1 | 0 | 0 | B |
| DB | 1 | 0 | 1 | DB |
| ZEROS | 1 | 1 | 0 | $0 ' s$ |
| ONEs | 1 | 1 | 1 | $1 ' s$ |


| Merge Control |  |  |  |
| :---: | :---: | :---: | :---: |
| Mnemonic | MRG | Function |  |
| $F$ | 0 | 0 | Pass $F$ |
| V | 0 | 1 | Pass $V$ |
| F to $V$ | 1 | 0 | Merge $F$ with $V$ |
| V to $F$ | 1 | 1 | Merge $V$ with $F$ |

Figure 17. Merge Control Instruction
The Mask Generator produces a mask which is used by the Merge Unit. It can be used to select the RAM ports T or Q as a mask, or it can be used to generate a mask of a string of HIGH bits in a word of all LOW bits. There are seven SP pins to allow for control in the cascaded mode (64-bit operation of two devices). The width is provided by the $\mathrm{W}_{5-0}$ input pins. These operands can be used to select any width. The control lines MSK $1-0$ select which source is used for the Mask Generation (see Figure 18).

| Mask Generator |  |  |  |
| :---: | :---: | :---: | :---: |
| Mnemonic | MSK |  | Source |
| EXT | 0 | 0 | Start and Width from Instruction |
| INT | 0 | 1 | T \& Q Supply Start and Width |
| T32 | 1 | 0 | T as a 32-Bit Mask |
| Q32 | 1 | 1 | Q as a 32-Bit Mask |

FIgure 18. Mask Generation Instructions
The Zero Detect can be performed on the output of the ALU or the Merge Unit. The ZD line determines the source for the Zero Detect. The ZSEL input steers the source of the Z bus between the output of the ALU or the Merge. When the output of the ALU is selected, data is allowed to be brought in through the $Y$ bus pins and used in the ALU via the SMUX or written into the RAM via the T port. Altematively, data could be passed through the Merge Unit by using an all zero mask to select the VMUX (see Figure 19).

| Zero Detect Source |  |  |
| :---: | :---: | :---: |
| Mnemonic | ZD | Source |
| F | 0 | F Bus |
| Y | 1 | Y Bus |


| Z BUS Source |  |  |
| :---: | :---: | :---: |
| Mnemonic | ZSEL | Source |
| $F$ | 0 | F Bus |
| $Y$ | 1 | Y Bus |

Figure 19. Zero/Z Bus Instructions

## SPECIAL INSTRUCTIONS

The IDT49C404 supports a group of operations called Special Instructions (see Figure 20). These are instructions which require control over special intemal connections beyond that provided by the standard set of control inputs. Special Instructions are
achieved by setting the ALU control field to the binary value 101. The VSEL2-0 and MRG1-0 inputs then select which Special Instruction is to be executed. The suggested layout of the microword is shown below, as well as a table of the Special Instructions and their opcodes.

| Spocial Instructions (ALU = 101) |  |  |  |  |  | Operands |
| :---: | :---: | :---: | :--- | :---: | :---: | :---: |
| Mnomonlc | MRG | VSEL | Function | A, B, T |  |  |
| UMLT | 00 | 000 | Unsigned Multiply | A, B, T |  |  |
| TMLT | 00 | 001 | Two's Complement Multiply | A, B, T |  |  |
| TMLTL | 00 | 010 | Two's Complement Multiply Last Cycle | A, B, T |  |  |
| DIVF | 00 | 011 | First Divide | A, B, T |  |  |
| DIV | 00 | 100 | Second Divide | A, B, T |  |  |
| DIVL | 00 | 101 | Last Divide | S, Mask |  |  |
| PRF | 00 | 110 | Prioritize First Cycle (32 Bits) | S |  |  |
| PRS | 00 | 111 | Prioritize Second Cycle (64 Bits) | S, Imm |  |  |
| INC | 01 | 000 | S + Imm (7-Bit) + Co | S, Imm |  |  |
| DEC | 01 | 001 | S-Imm (7-Bit) - 1 + Co | 16 -Bit Imm |  |  |
| LDI | 01 | 010 | Load T with Imm (16-Bit) | S |  |  |
| LDC1 | 01 | 011 | Load C1 from Z Bus | S |  |  |
| LDC2 | 01 | 100 | Load C2 from Z Bus | DA, DB |  |  |
| EXCHG | 01 | 101 | Exchange RAM Locations | DA |  |  |
| LDAB | 01 | 110 | Load DA into B Address | DB |  |  |
| LDBA | 01 | 111 | Load DB into A Address | S |  |  |
| SMAGT | 10 | 000 | Sign Mag/Two's Comp Conversion | - |  |  |
| PROGS | 10 | 001 | Program Slice |  |  |  |

FIgure 20. Special Instructions


NOTE:
SP6 and SP5 must be connected together and W5 must be connected to ground.
Figure 21A. Example of Instruction Field for a 32-bit System


Not used for 7 and 16 -bit immediate
Figure 21B. Example of Instruction Field for a 64-bit System

Figures 21A \& 21B show the Special Instruction field as well as two immediate fields. Several of the Special Instructions utilize immediate operands ( 7 bits or 1 bit) which are provided from microcode. The 7-bit immediate field is provided by the start position, while the 16-bit field is provided by the start, width and funnel control fields.

Some of the Special Instructions have special considerations when executed in the expanded 64-bit architecture. See the Expansion Mode section.

## PROGRAM SLICE

The IDT49C404 can be expanded to a 64-bit system using two devices (see Figure 22). To configure a 64-bit system, there must be appropriate interconnect. Also, the "program slice" instruction must be executed to indicate two slices and their positions.

Programming slice number and position is done by executing the Special Instruction "program slice" (see Figure 20). The number of slices comes from the width pins (0 or 1) and the slice position from the $\mathrm{C}_{0}$ input (slice 0 if $\mathrm{C}_{0}$ is grounded and slice 1 if $\mathrm{C}_{0}$ is high) because each slice raises its carry-out pin ( $\mathrm{C}_{31}$ ). For example, to program the 64-bit mode, ground the carry in line ( $\mathrm{C}_{0}$ ) and place the value " 000001 " on the width input pins.


Proper expansion interconnect will satisfy the requirements of device intercommunication for such things as a proper status flag generation, funnel shift cascade and special instructions like divide, multiply and prioritize. The status flag outputs (Cout, N, OVF) are tri-state outputs which turn on depending on which device has the appropriate information. During divide and multiply, the status flags provide the shift linkage for shifting one bit at a time. The carry-out of the 32nd bit of the ALU is connected to the carry-in of the first bit position of most significant slice. When RAM ports Q and T supply the start and width information, the SP and W pins are used to transmit the information from the least significant device to the most significant device. While this is happening, the pipeline register (which supplies external start and width) must be put in the Hi-Z state. During these operations, the 7 pins of the SP bus provide the start position, while the 6 pins of the $W$ bus provide the width position.

Figure 22. Programming 64-Bit Mode


Figure 23. 64-Bit Configuration of Two Cascaded IDT49C404s

The 32-bit DA and DB buses of each device are taken in parallel toform two 64-bit buses. When the Funnel Shifter is being used, the DA and DB buses perform 32-bit swaps between the internal RAM of one device and the Funnel Shifter inputs of the other device. Therefore, two sets of transceivers must be provided to connect the lower 32 bits of the DA bus with the upper 32 bits of the DB and, conversely, for the other 32 bits of the upper DA and lower DB.

## MULTIPLY

The IDT49C404 provides three Special Instructions to perform unsigned and signed two's complement multiply. These instructions work on a bit-by-bit basis. To use this instruction, the word addressed by the B port must be zero, the multiplier is addressed
by the $T$ address lines and the $A$ address lines indicate the location of the multiplicand. After performing the multiplication operations several times, the resulting product will be stored in the locations addressed by the B and T ports. The word addressed by B is the 32 most significant bits and $T$ is the 32 least significant bits of a 64-bit result (see Figure 24). There are no external connections required for 32-bit operations. For 64-bit configurations, external connections are required as shown in Figure 25.

To perform unsigned multiplication, the unsigned multiply instruction is executed 32 times. In order to perform signed multiplication the signed multiply instruction is executed 31 times, followed by one cycle of the "Two's Complement Multiply Last Cycle".


Figure 24. Multiply Operation


Figure 25. Multiply Operation In a 64-Bit System

## TWO'S COMPLEMENT DIVISION

Three Special Instructions are provided for division which implement the non-restoring division algorithm. The $B$ and $T$ address inputs select the 64-bit dividend and the A address port identifies the 32-bit divisor. The quotient will end up in the location ad-
dressed by T , while the remainder is in the location addressed by B (see Figure 26). For 32-bit systems, no external connection is required. For 64-bit configurations, external connections are required. (see Figure 27).


Figure 26. Two's Complement Division Operation


Figure 27. Divide Operation In a 64-Bit System

To perform 32-bit division, the "First Divide" instruction must be executed once followed by 30 cycles of the "Second Divide" instruction and, finally, one cycle of the "Third Divide" or last divide instruction.

## PRIORITIZE

The IDT49C404 contains a 32-bit priority encoder. It is used to produce a binary-weighted code to indicate the location of the highest order one bit in a 32-bit word. The input to the priority encoder is from the SMUX. The Mask is used to determine which bit locations are eliminated from prioritization. The priority encoder generates a 6-bit binary output.

The IDT49C404 provides two Special Instructions for prioritizing. The first Prioritize instruction is used to perform the prioritizing on the operand provided by the SMUX. The result can be read on the $Y$ lines or stored back in RAM simultaneous with the setting of the internal priority flag. The second Prioritize instruction is used to prioritize a 64-bit number in a 64-bit system. During the execution of the Special Instruction "Prioritize 1", the result of the most significant slice is moved to the least significant slice by reading out RAM A of the most significant slice which must be connected through bus tranceivers to the DA bus of the most significant device. At the same time, the intemal priority flag of the most significant slice generated by the first Prioritize instruction is transferred to the least significant slice by using the ZF pin. When the ZF pin of the least significant slice is high, the data on the DB lines is loaded into RAM A of the least significant slice. When the ZF pin is low, RAM A of the least significant slice is unchanged. A zero is loaded into RAM A of the most significant slice.

## INCREMENT/DECREMENT IMMEDIATE

There are two instructions provided for increment or decrement with an immediate value. The 7 -bit immediate value is provided by the $\mathrm{W}_{0}, \mathrm{SP}_{5-0}$ pins. The value to be operated on is supplied by the SMUX, controlled by the SSEL2-0 input lines.

## THE LOAD INSTRUCTION

The IDT49C404 provides a Special Instruction for loading data into the TIN $^{\prime}$ port. This instruction is used to load a 16 -bit binary number into the least significant 16 bits of RAM location whose address is applied at the T address port. The most significant 16 bits are not affected by the execution of this instruction. The 16-bit immediate value is supplied by the $\mathrm{FUN}_{4-0}, \mathrm{~W}_{5-0}$ and $\mathrm{SP}_{6-0}$ pins. A 32-bit constant can be loaded by the Shift/Merge of two 16-bit loads.

## LOAD $C_{1}$ AND $C_{2}$

Two instructions are supplied to load the registers $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ from the output of the ZMUX. When executing these instructions, a 32-bit word can be loaded through the $Y$ pins via the ZMUX (with ZSEL = 1) or from the SMUX (controlled by SSEL $\mathbf{2 - 0}^{-0}$ ) via the ZMUX (with ZSEL = 0).

## LOAD DA TO B OR DB TO A

These two instructions route DA input into the BIN port of the RAM and, conversely, the DB bus into the AIN port. This allows for crossover of the DA and DB buses with respect to the A and B address.

## SIGN/MAGNITUDE TWO'S COMPLEMENT

This instruction converts between sign magnitude or two's complement representation. The most significant bit is used to determine the operation. If the most significant bit is zero, the operand selected by the SMUX is passed unattered. If it is a one, each bit in the operand is inverted and a one is added, resulting in a two's complement operation.

## EXCHANGE

This instruction swaps the contents of the two RAM locations addressed by A and B.

## SERIAL DIAGNOSTICS

As I.C.s become more complex and more integrated, additional consideration must be given to in-system testing and verification. IDT has addressed this increasingly important issue with Serial Protocol Channel.

The Serial Protocol Channel (SPC) is a flexible on-chip feature of the IDT49C404 which can be brought into use to monitor and control the operation of both the IDT49C404, as well as the interface hardware. It consists of four pins by which data can be entered into and extracted from a device through a serial data input and output port. Addresses and commands can be inserted into the device for stimulating and monitoring not only internal hardware, but the system bus and device I/O pins as well. SPC can be used at many points in the life of a product for diagnostic purposes such as system level design debug and development, system test during manufacturing and field maintenance debug and test.

TheSPChas been optimized for a minimum number of pins with maximum flexibility. It consists of four pins:

- Serial Data Input pin (SDI) for inserting data and command strings
- Serial Data Output pin (SDO) for extracting information from the device
- Serial Clock pin (SCLK) for clocking the information
- Command/Data Mode pin (C/D) to identify commands from data.
Figure 28 shows the internal architecture of the SPC on the IDT49C404. Its primary logic blocks consist of the Serial Command and Address/Data registers, the XFER strobe logic, the Command Decode logic and the I/O pads scan circuitry. The Command Register holds the command which controls the data paths and generates the signals necessary to exercise the hardware in the device.


Figure 28. SPC Architecture on the IDT49C404

The Address/Data registers hold the RAM address/data and the data obtained after the diagnostic commands are executed. The I/O pad circuitry consists of scanning flip-flops that permit monitoring the state of the device pins, as well as simulating external conditions on these pins.

## SHIFTING AND EXECUTION OF COMMAND AND DATA

An SPC operation is performed in four distinct phases:

1. data is shifted in,
2. command is shifted in,
3. command is executed, and

## 4. data is shifted out.

Information is shifted into the device under two phases of operation. In Phase 1, the C/D line is LOW and the data bits are shifted into the device. In Phase 2, the C/D line is HIGH and the command bits are shifted into the device.

During the Data Phase, data is simultaneously shifted into the serial data register, while the information from the data register is


Figure 29. Phases of Executing SPC Commands

There is an internal signal called XFER which is generated from the SCLK and the C/D inputs. XFER is used both as an enable and a strobe. It begins with C/D transitioning from HIGH to LOW and ends with the next rising edge of SCLK. The strobe is then used to gate the decoded command register. The decode can be thought of as a one-of- N type decode. In this way, individual strobes and enables are generated which can be used to drive multiplexers and control registers/latches. In all devices there is a no-operation opcode (NOP) consisting of all command bits HIGH, which prevents the generation of any strobes.

With few exceptions, execution of the Serial Protocol commands can only be performed on devices which are currently in their standby mode. Each device has a unique standby mode. For MICROSLICE ${ }^{\text {TM }}$ family devices, standby is when the system clock is stopped in the high state, guaranteeing that the RAM, latches and registers are not being accessed.

The above restriction does not apply to shifting command and data information through an active device into another device in its standby mode. The active device can be put in a NOP mode and this information shifted through without affecting its normal operation. When the commands (and data) reach their respective devices and execution is signaled by the lowering of the $C / \bar{D}$ line, those devices with a NOP opcode in their serial command registers will not generate internal strobes, thus leaving their current status undisturbed.

SPC permits a variety of diagnostic operations. It not only includes the ability to observe and modify the register files and key buses, but can also scan data out of the I/O pad cells which are connected to the pins of the device. In this way, by knowing the state of internal and external device connections, the state of the system surrounding the device can be monitored.

## CASCADING SPC DEVICES

To the user, the SPC inside each device appears as two serial shift registers in parallel: one for command and the other for data, as shown in Figure 30. The serial clock shifts data while the com-
mand/data (C/D) line selects which register is being accessed. The serial command register is used to control loading of data between the serial data register and other storage elements in the device.


Figure 30. Basic SPC Structure
SPC also incorporates the feature of cascading an unlimited number of devices. By connecting the SDO pin of one device to the SDI pin of the next device, cascading of multiple devices with SPC becomes straightforward and simple. Figure 31 illustrates three cascaded devices.

In the Cascade Mode, the serial clock and the command/data line of each of device is connected in parallel. In this way, a minimal number of connections are made between successive SPC devices. To enter a command or data into the third device, the data must be shifted through the previous two devices. The data for each device must beentered in order of position in the ring through the first serial input. On the last shift clock, all of the data for each device will have reached its final destination.

The command registers for cascaded devices can be viewed as one long virtual microprogram command word, where each field corresponds to the individual command bits of each device. Similarly, the data register can be viewed as one continuous virtual data register, with each field corresponding to the data bits for each device.


Figure 31. Cascaded Devices With SPC

## SPC ON THE IDT49C404

The IDT49C404 accommodates a variety of diagnostic operations. It not only includes the standard Serial Protocol Channel, but also the ability to scan data out of the I/O pad cells which are connected to the pins of the device. In this way, the state of external connections can be observed, thus giving status information about
the system surrounding the IDT49C404. The scan path through the I/O pad cells is in series with the serial data register.

Figure 32 illustrates the four pins (SDI, SDO, SCLK, and C/D $)$ used to serially access the I/O pad cells, as well as the internal ALU registers and buses of the IDT49C404.


Figure 32. Conceptual Dlagram of IDT49C404 Die Incorporating SPC Scan path

The block diagram in Figure 33 shows the detailed SPC architecture for the IDT49C404. It consists primarily of Serial Registers for Command, Data and Addresses and decode/control logic. The Serial Command Register consists of a 4-bit field (signals 3-0) which decodes 16 possible instructions. The 4-bit field coordinates the transfer of data between the RAM and the Serial Data Register, as well as controls an on-chip break detect mechanism.

In parallel to the path through the Command Register is a path going through a RAM Address Register, parallel-to-serial Data Register and the I/O pad scan. The Serial Data Register is connected to the internal bus to gain access to the RAM register file and the data break point circuitry.


Figure 33. Internal Organization of the SPC

## READING DATA

To read data from the IDT49C404's internal RAM or other logic circuitry into the Serial Data Register, the Address and Don't Care bits (for the Serial Data Register) are shifted in. The command is shifted into the Serial Command Register. The Command Register must be decoded to determine what data paths are to be steered in order to get data into the Serial Data Register. The read strobegenerated by the strobe logic must then strobe this data (in parallel) into the Serial Data Register. The data can now be shifted out via the SDO pin and its contents disassembled and observed.

## WRITING COMMAND/DATA

To perform the write operation, address and data must first be shifted into the Serial Data Register. The command is then entered into the Serial Command Register via the Command Phase. This register provides information as to what data paths are to be steered. The address is supplied by the Address Register in the data scan path. The write strobe is then generated between the time the $C / \bar{D}$ line is lowered and the SCLK line is raised. This is the strobe which actually clocks the data into the RAM or register in the device.

## I/O PAD SCAN PATH

Each I/O cell on the IDT49C404 contains a flip-flop which can be used to store the state of that cell and then be scanned out. Figure 34 shows the logic configuration. The flip-flop in the I/O cell is loaded each time an SPC command is executed via the XFER signal, thus loading the scan flip-flops in parallel. The SCLK is then used to scan the data out the SDO pin, in series with the Address and Serial Data Registers.


Figure 34. Serial Scan In the I/O Cell

The Set Bypass and Clear Bypass commands control a mode flip-flop which determines whether the I/O cell scan-path flip-flops are scanned out or not. The Clear Bypass command enables the scanning out of the RAM address, serial data and I/O cells. The Set Bypass command disables the scanning out of I/O cells such that only RAM address and serial data are shifted out.

## SPC COMMAND OPCODES

The Serial Command Register consists of a 4-bit field as shown in Figure 35. The 4-bit command opcode field gives sixteen possible command opcodes. The first eight are reserved for writing data from the Serial Data Register into the registers and RAM on the device. The second eight opcodes are reserved for reading data from intemal registers or RAM into the 32-bit Serial Data Register.

| COMMAND OPCODES |  |
| :--- | :--- |
| OP CODE | FUNCTION |
| 0 | Write RAM |
| 1 | Write Break Control |
| 2 | Write Break Data |
| 3 | Reserved |
| 4 | Reserved |
| 5 | Reserved |
| 6 | Set Bypass |
| 7 | Clear Bypass |
| 8 | Read RAM |
| 9 | Read Break Control |
| 10 | Read Break Data |
| 11 | View Z |
| 12 | Reserved |
| 13 | Reserved |
| 14 | Reserved |
| 15 | NOP |



Flgure 35. Serial Command Register and Opcodes

## SPC COMMAND OPCODES

The Serial Command register consists of a 4-bit field shown in Figure 35. The four bit opcode gives 16 possible instructions. The first eight are for writing data from the Serial Diagnostic Register to the RAM or other register destinations. The second eight opcodes are for reading data from internal registers or the RAM into the Serial Data Register. The Serial Data Register is a 38 bit Register; 6 bits for RAM address and 32 bits for data.

Opcode 0 executes a write RAM operation. Opcode 1 is used to write to the Break Point Cmd registers. Opcodes 2 writes the Break Point Data register. Opcode 6 sets the bypass register, bypassing the I/O cells when shifting SPC data; and opcode 7 clears the bypass.

Opcode 8 reads the contents of the RAM. The RAM address is supplied by the Serial Diagnostic Register. Opcodes 9 and 10 are used for reading the Break Control Register and the Break Data Register, respectively. Opcode 11 is used to strobe data from the $Z$ bus into the 32 bit diagnostics data register. Opcodes 12, 13 and 14 are reserved opcodes. The last opcode, 15, is a no-operation opcode. This opcode can be used to scan the data in and out of the l/O pad cells and use the device in a pass-through mode (in a cascaded application) without affecting normal device operation.

All the reserved opcodes if executed perform a no-operation, however they should not be relied upon to always perform NOPs as future upgrades may make use of reserved opcodes.

The command with Opcode 0 causes a write to the internal device RAM. Opcode 1 is used to write to the Q registers. Opcodes 2 and 3 are used to write data from the Serial Data Register into the Break Data Register and Break Control Registers, respectively. Opcodes 4 through 7 are reserved opcodes.

Opcode 8 is the first opcode used for reading data into the Diagnostics Register. It is called Read RAM. The RAM location address is supplied by the scan path in the input pad cells for the T port. The address, therefore, must be scanned in. Opcodes 9 and 10 are used for reading the Break Control Register and the Break Data

Register, respectively. Opcode 11 is used to strobe data from the $Z$ bus into the 32-bit diagnostics Data Register. Opcodes 12, 13 and 14 are reserved opcodes. The last opcode, 15, is a no-operation opcode. This opcode can be used to scan the data in and out of the I/O pad cells and use the device in a pass-through mode (in a cascaded application) without affecting normal device operation.
All the reserved opcodes if executed, perform a no-operation. However, they should not always be relied upon to perform NOPs as future upgrades may use reserved opcodes.

## BREAKPOINT DETECTION CIRCUITRY

Figure 36 shows the diagnostics break point detection circuit on the IDT49C404. This circuit is designed to allow the user to monitor certain key data buses and detect the data patterns on the $Z$ and $S$ buses. When a data pattern is detected, a breakpoint compare signal is generated on the DCMP pin and is used to halt the system operation. The DCMP is an open drain signal and should be wireANDed with DCMP lines of other similar devices and monitored by the main sequencer in the system. Thus, the break point detection mechanism allows for an easier debug of microcode with regard to the data path.

## BREAKPOINT DETECT MECHANISM

At the heart of the break point detection circuit is a comparator which compares data from the Break Data Register with data from either the Z bus or the S bus. The Break Control Register determines which of the two buses is selected for a comparison. The Break Control Register also steers a multiplexer at the output of the comparator. This multiplexer selects between the equal-to signal, latched-equal-to, VCC or GND. The latched-equal-to input into the multiplexer gives the user the ability to pipeline the match signal, shortening the system cycle time in the diagnostics mode. The VCC and GND inputs to the multiplexer allow the programmer to disable the break compare feature by forcing the DCMP pin either HIGH or LOW, respectively.

When a match is made the DCMP line goes HIGH. Thus, if any one slice in a cascade application does not match, the wire-ANDed DCMP will be LOW. Selecting GND via the multiplexer will disable matches altogether. Selecting $V_{C C}$, disables that particular slice from the comparison.

Figure 37 shows the format of the Break Data and Break Control

Registers. The Break Data pattern is 32 bits wide, with bit 31 being the most significant bit and last to be shifted in. The Break Control Register contains three fields. Bits 0 and 1 control the DCMP output and bit 2 selects between the $Z$ and the $S$ bus to be compared with the Break Data Register. Bits 3 to 31 are reserved for future expansion.


Figure 36. Breakpoint Detect Circultry

BREAK DATA REGISTER FORMAT


BREAK CONTROL REGISTER FORMAT

BREAK POINT CONTROL CODES

| Bus Sel | Bus |
| :---: | :---: |
| 0 | $Z$ |
| 1 | $S$ |


| DCMP Control | DCMP Status |  |
| :---: | :---: | :---: |
| 0 | 0 | LOW |
| 0 | 1 | Pipelined |
| 1 | 0 | Non-Pipelined |
| 1 | 1 | HIGH |

Figure 37. Break-Point Control Registers and Opcodes

## BASIC SPC APPLICATION

The block diagram in Figure 38 shows the Serial Protocol Channel being used with a writable control store in a microprogrammed design. The control store can be initialized through the SPC path. A register with SPC is used for the instruction register going into the IDT49C410 (16-bit microprogram sequencer), as well as data registers around the IDT49C404. In this way, the designer may use the Serial Protocol Channel to observe and modify the microcode read from the writable control store, and also observe and modify data and instructions in the system.

Access to the SPC on the user's system could be obtained using two possible approaches:

1. Interface the paralle I/O ports of a development system (such as an IBM PC or a PC-compatible) directly to the SPC lines.
2. Use a user-system processor to initiate and control the diagnostics via SPC.

When using the parallel port, the PC contains the monitor program required to generate the protocol for the SPC lines and supply the diagnostic information to the SPC hardware. This would allow the PC to be used not only as a development station, but also as a test and debugging tool. Figure 39 shows the set-up of a user's system. Microcode development is done on the host PC. The parallel interface connects the PC to the user's system via the four diagnostics pins, SDI, SDO, SCLK and C/D. The monitor program would allow entering the data and addresses, exercising the commands and extracting and displaying the data from each device in the SPC ring.


Figure 38. Typical Microprogram Application with SPC


Figure 39. A PC-Based User System

Alternately, a processor on the user system could be used to generate the SPC signals and perform such functions as Writable Control Store initialize and power-up diagnostic operations. This could be the host processor or a dedicated control processor. Figure 40 shows a system where a dedicated processor is used to initialize and control the SPC diagnostic operations over the entire system.

Another method would be to use a diagnostics interface board to communicate with the SPC. To access the SPC through this interface board, the PC would serve as a host, transmitting diagnostic information directly to the user's hardware. The interface board
generates the signals to operate the SPC in the user's system. The ability to be used, not only for system diagnostics but also as a debug tool, is the primary advantage of the SPC scheme.

## TAKING ADVANTAGE OF DIAGNOSTICS

IDT's innovative Serial Protocol Channel has been architected in such a way that it can be easily implemented in many different applications. The cascading feature on the SPC not only allows a complete system debug and test, but specific blocks of logic can be tested by breaking the test program loop into multiple miniloops, thus performing much tighter diagnostic checks.


Figure 40. A Dedicated SPC Controller for a Complex Digital System

Finally, as chip technologies continue their push towards more heavily integrated VLSI architectures, IDT has responded with the
right tool for enhancing and simplifying in-circuit testing and diagnostics --the Serial Protocol Channel.

CEMOS, SYSTEM-SLICE, SPC and MICROSLICE are trademarks of Integrated Device Technology, Inc.

DUAL PORT RAMS WITH SEMAPHORE ARBITRATION
by Michael J. Miller

## INTRODUCTION

Due to their high bandwidth and message access flexibility, dual-port RAMs are used to link multiple high-performance processors and systems. Integrated Device Technology makes dualport RAMs of many configurations, all of which consist of one RAM with two sets of address, data and control signals. This allows two processors to share the same block of physical memory in their respective address spaces. The two processors can access data in two memory locations simultaneously and asynchronously. This approach clearly outperforms a discrete parts design where two processors must synchronize through arbitration for access to a bus which is used to access one location at a time in a standard single-port RAM.


Figure 1. Dual-Port RAMs Link High-Performance Processors
IDT's dual-access approach removes synchronization requirements at the memory's bus access level. Nevertheless, synchronization must be performed at other levels to ensure data integrity and proper system operation. This application note addresses several approaches to solving the mutual exclusion problem and gives a detailed discussion of the semaphore capability provided by the IDT71322 and IDT71342.

## Arbitration

Consider a multiple-processor system where each processor has access to the same data. Arbitration schemes are necessary to resolve the situation when multiple processors want the same piece of data at the same time. Different approaches to the arbitration issue have different tradeoffs and are best-suited for different applications. These solutions vary from no arbitration, hardware solutions, and software solutions, to combinations thereof.

Seemingly, the simplest solution is to employ no arbitration at all. This approach works if the application guarantees that two processors will not access the same location simultaneously or, if they do, then the indeterminate results are acceptable. Sometimes handshaking can be employed through I/O ports or interrupt mechanisms. This approach provides a high-performance, lowoverhead design but is restricted to certain applications. If arbitration is not required, the IDT7134 can be used. It is a 4K $\times 8$ dual-port RAM with no arbitration. This part can also be used in large dualport designs where one hardware arbiter is used for a whole array composed of many IDT7134s. The interrupt handshake mechanism can be achieved by using the IDT7130/7140.

Most applications cannot sacrifice data integrity and utilize the dual-port memory as a collection of individual memory locations which require a finite access time. In this case, arbitration at memory location resolution is required. The IDT7130/7132 use an address comparison mechanism which provides a BUSY signal at both sides. When the two processors try to access the very same location, the arbitration asserts the BUSY signal to the processor which attempted access last. When access attempts are within 5 ns of each other, a side is chosen arbitrarily. The BUSY outputs are suitable for attachment to the READY inputs of most microprocessors. This approach is very straightforward and flexible and has the benefit that a processor cannot be locked out of the RAM longer than the access period of the other processor.

The features of the IDT7130/7132 that make them a superb solution in many designs may create problems in other applications. The fact that BUSY lines are used and that arbitration resolution is at the level of individual locations can bea major limitation in some instances. Many significant controllers, such as the 8031 and 8051, are not equipped with READY input pins. Of those that are equipped, a penalty is often paid in the higher performance versions if they require "seeing" the BUSY signal faster than the IDT7130/7132 can supply it ( 16 MHz 68020 requires $25 \mathrm{~ns} \overline{\mathrm{AS}}$ to $\overline{\text { DSACK }) . ~ I n ~ t h e s e ~ c a s e s, ~ w a s t e f u l ~ w a i t ~ c y c l e s ~ a r e ~ r e q u i r e d . ~ I n ~ o t h e r ~}$ applications, software constraints may require mutual exclusion at the software data structure level rather than at the memory cell location level. For this reason, Integrated Device Technology developed the IDT71342 and IDT71322.

Instead of comparing addresses on every cycle, and occasionally asserting BUSY status, the IDT71342 and IDT71322 employ circuitry to support a software mechanism called semaphores. Here, every memory cycle is equally as short as the next and arbitration is handled at the software level.

The semaphore concept was pioneered by E.N. Dijkstra in 1968. He developed a test and set approach for single processor multi-tasking systems. The task tests a memory location (a semaphore) for a particular value and, on the next cycle, the task sets the same location a unique value. If the semaphore was already set, then the current task knows that another task has access. If the value was not present, then the task knows that it has permission to proceed and all other tasks are blocked because the semaphore is not set. Only one task at a time has permission via the semaphore. Semaphores are used like locks to resources such as disk buffers, message queues, critical code sections, shared access to communication controllers, etc.

Because the test and set operation requires that the two memory accesses are indivisible in time, the IDT7130/7132 will not support semaphores for many processors and systems. This occurs because one processor may test the semaphore and, before it canset it, the other processor might test it, too. In this case, both processors "believe" they have the semaphore. The IDT71342/71322 employs a twist by using set and test. The "set" corresponds to a request and the "test" checks to see if the request was granted. The indivisible double access requirement is avoided because, as soon as a request is made by one processor on one side, the grant
is blocked on the other side. Some processors support test and set operations through a read/modify/write operation, but the memory bus design must support the processor in such a way that the address and the chip select remain constant. When the test and set instruction is used, arbitration must take place. As will be seen, semaphore operation without hardware busy arbitration has many advantages.

The IDT semaphore scheme employs a software/hardware approach which provides a secure method of resource allocation with the flexibility of software configuration and control and the resolution of hardware. Since there is no hardware relationship between semaphores and dual-port memory locations, the block sizes, locations and semaphore association are defined by the software. The semaphores can also be used to allocate other resources such as I/O devices. This offers the system designer considerable flexibility.

As an example, dual-port RAM might be shared by a disk controller processor and a host processor. When the controller is accessing a buffer in memory (e.g. when writing a sector in a track), the main processor cannot be allowed to interrupt or delay the controller. By setting the semaphore, the controller has exclusive access to the disk buffer. When done, it releases the semaphore and therefore provides access to the disk buffer by the processor on the other side.

Because the processors must test and set a semaphore with multiple bus cycles, the semaphore arbitration scheme has a longer arbitration latency than the address comparison scheme. Since arbitration is most often used for access to multiple locations in memory the overhead can be amortized across multiple accesses. In systems that require mutual 'exclusion of access to data structures over a period longer than one memory cycle, this tradeoff is irrelevant.

## Functional Description of the IDT71342/71322

The IDT71342 is a fast dual-port $4 \mathrm{~K} \times 8$ CMOS static RAM with semaphore logic, packaged in a 52 -pin PLCC and LCC. The IDT71322 is a $2 \mathrm{~K} \times 8$ dual-port packaged in a 48 -pin DIP and a 52-pin PLCC/LCC. The semaphore logic can be used to allocate portions of the dual-port RAM to one side or the other and is used in place of the address arbitration logic used in other dual-port designs. Semaphores are software-controlled. Therefore, this approach provides several advantages including allocation of multiple blocks of arbitrary size and no processor WAIT states or $\overline{B U S Y}$ logic.


Figure 2. Functional Block Dlagram of Dual-Port RAM with Semaphores
Like other IDT dual-port RAMs, the IDT71342/71322 allow access to a common set of RAM cells from two independent ports. Each port is functionally identical to that of a conventional static

RAM. Both ports are completely independent and asynchronous in operation. Reading or writing on one port does not affect the operation or timing of read/write operations on the other port. Unlike the IDT7130/7132, the IDT71342/71322 do not employ hardware arbitration which blocks write access. If one port is writing to a location while the other port is reading that same location, the data will change during the read. If both ports attempt to write to the same location at the same time, the result will be some combination of the two data words being written. If both ports are reading, however, there is no interaction because the data does not change.

## How the Semaphore Flags Work

The semaphore logic is provided by a set of eight latches. These latches can be used to pass a flag, or token, from one port to the other to indicate that a block of RAM is in use. The internal circuitry prevents the flag from being passed in both directions at the same time. The semaphores provide a hardware assist for a use-assignment method called "token passing allocation". In this method, the state of the semaphore latch is used as a token indicating that a block of RAM is in use. If the processor on the L port wants to use a block of RAM, it attempts to set the latch, requesting the token. The processor then checks the latch to see if it was successful in setting the semaphore. If it was, the processor proceeds to read and/or write in the block. If the processor was not successful in setting the latch, it means that the R port had set if first, has the token and is using the block. The L port then continues to test until it is successful, indicating that the R port has released the token and is no longer using the block.

The semaphore logic is independent of the dual-port RAM. These eight latches can be accessed from either port by enabling the semaphore chip enable (SEM = LOW), which is separate from the RAM chip enable. When the semaphore logic is enabled on a port, one of the eight latches can be read or written from that port. The latch is selected by the three least significant address pins for the port and the data for reading and writing uses the $D_{0}$ data pin.

A semaphore latch is read or written in the same manner as a RAM cell. The latch is written to a " 1 " or " 0 " by activating the semaphore logic enable, selecting the latch with the three least significant address bits, activating the write enable and putting a "1" or " 0 ", respectively, on the $\mathrm{D}_{0}$ data pin. The latch may be read by activating the semaphore enable, selecting the latch, holding the write enable high and reading the data on Do. For the user's convenience, all eight of the data lines are set to the same value as Do during read. In other words, the data lines will contain all " 1 "s or all " 0 " $s$ when Dois a " 1 " or a " 0 ", respectively. In this way, branch zero testing can be employed.

The semaphore read logic latches the readout state of the semaphore flag during the read. This prevents the value seen by the reading port from changing during the read, even though the state of the latch may be changing internally due to write activity on the other port. The latch goes into the hold mode when both semaphore enable and output enable are active. In order to see the latch change, either the semaphore enable or output enable must be disabled, and then enabled. This means that read operations must be cyclic; it is not possible to enable the semaphore and output enable continuously and wait for the latch value being read to change.

The semaphore logic is active low. An access token is requested by writing a " 0 " to the semaphore latch and is released by writing a " 1 ". To request a token, an attempt to write a " 0 " to the semaphore is made and the semaphore is read to determine if the " 0 " was successfully written. If a " 0 " is read, the token request was granted. If a " 1 " is read, the request was denied and the other port has the token.

The critical case of semaphore timing occurs when both ports request the token by writing a " 0 " at the same time. The semaphore logic is specially designed to resolve this problem-if requests are made simultaneously, the logic guarantees that only one side receives the token. In this case, the token assignment will be made arbitrarily to one port or the other.

Figure 2 shows the intemal logic circuitry for one semaphore "latch" cell. It is composed of multiple latches and cross-coupled AND gates which serve as an arbiter to guarantee that only one side at a time receives a grant signal. A typical sequence of semaphore operations is listed in Table 1. The Docolumns represent the logic value that would be read on that side. The "Request F/F"s are the internal flip-flops which store the state of requests.


Figure 3. Simplified Diagram of One Semaphore Cell

| Function | Left |  | Right |  | Status |
| :--- | :---: | :---: | :---: | :---: | :--- |
|  | DO | Reguest <br> F/F | Reguest <br> F/F | DO |  |
| No action | 1 | 1 | 1 | 1 | Semaphore free |
| L port writes 0 | 0 | 0 | 1 | 1 | L port has token |
| R port writes 0 | 0 | 0 | 0 | 1 | No change; L port keeps token |
| L port writes 1 | 1 | 1 | 0 | 0 | Semaphore freed: R port gets it |
| R port writes 1 | 1 | 1 | 1 | 1 | Semaphore free |
| L port writes 0 | 0 | 0 | 1 | 1 | L port has token |
| L port writes 1 | 1 | 1 | 1 | 1 | Semaphore free |

Table 1. Semaphore Function Table

## Use of Semaphores

Semaphores provide useful solutions for various problems at both the hardware and software levels. The following selections highlight a few of the semaphore benefits which range from increasing performance to providing functionality not available with other designs.

## High-Performance Dual-Port Design

To gain a deeper understanding of the trade-offs between semaphore and non-semaphore dual-port RAM designs, the following example compares both approaches. Dual-port memory system design requires a key awareness of the microprocessor's memory
access time requirements. Figure 3 is a read cycle timing diagram of a 20 MHz 68020 . Two timings are critical: A 45 ns address to data size acknowledge (DSACK) to guarantee no wait states and a 95 ns address to data. It is also important to examine a typical design. Figure 4 shows the interface between a single processor and one side of the dual-port. For simplification, the other port interface was omitted from the drawing. This example shows the address bus which is decoded by a comparator (IDT74FCT521A) and an address decoder (IDT74FCT138A). The address interface chooses which dual-port RAM to enable. After the chip select is enabled, chip select address arbitration (only on the IDT7130/7132) and data access can begin.


Figure 4. Read Cycle Tlming for 20 Mhz 68020


Figure 5. Memory Interface to One Port of a Dual-Port RAM System

In a tightly-coupled system (i.e., the 68020 processor and dualport are on the same board), chip select can be generated fromaddress in 13ns. In the best case, the data acknowledge is tied to the 68020 through a NAND gate (to include other acknowledges). The NAND gate will introduce another 5ns delay. This leaves 26.9 ns to generate the acknowledge (DSACK) and meet the 5 ns setup time to guarantee that a wait state will not be inserted. In a less rigorous design where the dual-port and CPU are on separate boards, 10 ns or more may be required for on/off board buffers and bus delay, etc. This leaves 16 ns or less to generate acknowledge.

Considering the timing constraints, the designer can choose from several options. In applications which require arbitration resolution to the memory cell level, 26.9 ns is not enough time to generate $\overline{\mathrm{DSACK}}$ from $\overline{\mathrm{CS}}$ using the IDT7130L55. One solution involves
adding logic to the $\overline{B U S Y} / \overline{D S A C K}$ path so that a wait state is always inserted until the dual-port can respond with BUSY. This will slow down the system whenever the dual-port is accessed. If block arbitration or higher memory cycle performance are required, the designer should utilize the IDT71342/71322. This configuration would only be constrained to the 95 ns address to data access time, minus any address and data buffer time. The IDT71342/71322 provides high enough performance for use with the 25 MHz 68020. Some software overhead is required for semaphore access but, given the fact that the semaphore arbitration is for a block of locations, the arbitration latency can be amortized across multiple higher speed accesses. Consequently, the semaphore approach provides a higher performance solution if block arbitration is desirable or acceptable.

## A Software View of Semaphores

The dictionary defines semaphore as "signaling by flags." A semaphore is implemented as a specialized type of memory location which can be accessed by either processor in a dual-port design. Two different operations are performed on the semaphore: the request operation which attempts to gain access and the release operation which signals the termination of access. These operations are used to guarantee mutual exclusion, meaning that only one processor is accessing a resource at any given time. This occurs from the time a request is granted until the time that the semaphore is released.


Flow Chart 1. Sequence of Operations on Semaphore to Guarantee Mutual Exclusion

A semaphore is chosen which both processors associate with one resource. First the processor requests the semaphore by attempting to write a " 0 " to the semaphore location. Then it reads the location. If it receives a non-zero value (i.e. a "1"), it loops back and reads the semaphore location again. It will continue to read the location until it receives a " 0 ". The software may be written in such a way that useful work may be performed while waiting. When a " 0 " is read, the processor can access the resource for as long, and as many times, as desired. The processor must release the semaphore when it is finished with the resource. This is achieved by writing a " 1 " to the semaphore location.

## Using Semaphores at the Software Level

One example of where semaphores might be applied involves two processors working together to generate a video display for animated images. The "MASTER" processor generates a picture layout in the form of a display list. The "SLAVE" processor reads
the display list, interprets it and generates an image in a display buffer. As the image is displayed, the video buffer is cleared. The displayed list is re-interpreted and displayed. If the display list is changed, the image appears as though it has moved, giving the illusion of animation.


Figure 5. Software Block Dlagram of Video Display System for Animation

A dual-port RAM is used to store the display list. The SLAVE interprets one display list repeatedly to generate the display buffer image, while the MASTER generates and updates another display list. The SLAVE processor continuously updates the video display buffer since the buffer is wiped clean when its contents are dumped to the video screen.

In this particular application, the dual-port RAM is broken up into three areas. The first area contains common information concerning which display list is being accessed and which one is being updated. It is locked with the semaphore SEMO. Two buffers comprise the other areas and are locked by semaphores SEM1 and SEM2. At any given time one buffer is used for the display list currently being interpreted and the other is used for the list being built. The common area stores the pointer which indicates which buffer is being updated.

The key to the effectiveness of this approach lies at the software level. The flow chart for the master processor begins with a buffer request via a semaphore. Once granted, it builds a display list. Then it releases the buffer through the semaphore mechanism. Next it calls a routine to inform the SLAVE processor to switch over to the new buffer. It then loops back to request access to the other buffer.

The SLAVE processor functions by first fetching the current buffer/number. Then it requests the buffer via the semaphore mechanism (involving SEM1 or SEM2). Once the SLAVE gains access to the buffer, it builds the display from the list. After releasing the buffer, it goes back to fetching the current buffer/number. This is necessary because the MASTER processor may have switched buffers. Fetching the current buffer/number requires access to the common area which is achieved by obtaining the semaphore SEMO. After accessing the data, the SLAVE releases SEMO which allows the MASTER to come in and update the common area.


## Flow Chart 3. Sequence of Operations for Slave Processor

The software code for the MASTER and SLAVE processors is listed on the following pages. It is in the form of a pseudo-"C" lan-guage-type program. The request for a semaphore is made by the WHILE statements accessing a variable called SEM. The semaphore is released by writing a " 1 " to that variable.

## Semaphores and Caches

In high-performance dual-port systems, semaphores can be used with caches to achieve valid data synchronization. The use of caches is an established method of speeding up access between a processor and main memory. Main memory may be slower due to the use of lower cost, higher density DRAMs or system bus latency. The cache operates by monitoring data transfer between the processor and memory. When write operations are performed, the cacheremembers the data and location. When a read is performed it compares the address of the request with a list of locations it has data for. If the address matches, the cache supplies the data and aborts the main memory access. If no match occurs, the cache allows the main memory access to proceed and notes the data and location.


Flow Chart 7. Dual-Port RAM In a Cached Memory Environment

One might first assume that the dual-port RAM can always be used with cached memory accesses. However, extra considerations must be made. When data is written to a memory location in dual-port RAM, the cache stores the acquired value and its associated location. The next time that location is read, the cache will register a "match" and bypass reading from the location in dual-port RAM. This might result in an error if a processor on the other port has written new data to the location.

One way to remedy the situation is to put the dual-port RAM into non-cached $1 / O$ address space and block data transfer between the dual-port RAM and cached address space where standard RAM exists. To make this approach work, semaphores must be employed to lock a buffer in the dual-port RAM while the data is in the cached RAM. In this way a "check out" procedure can be implemented to ensure data integrity. The semaphore latches must be addressed through non-cached I/O space in order for the request and release mechanism to function correctly.

## CONCLUSION

There are a number of ways to handle dual-port RAM arbitration. Choice of the most efficient technique concerns what granularity of address arbitration is required, whether a processor must be locked out of a block of memory for multiple accesses from the other processor and what constraints are imposed by the memory access cycletiming. Semaphores provide an alternative which can result in higher performance systems and provide functions which are not otherwise achievable. The following is a quick summary. No Busy Loglc-Some applications guarantee by definition that the two processors will not access the same locations simultaneously or, if they do, it doesn't matter. The IDT7134 is also ideal for use in large dual-port designs where one arbiter is used for an array of dual-port devices.
Interrupt Logic - Interrupt logic provides a signaling method from one processor to the other to provide a mechanism for handshaking.
Hardware Busy Logic - Hardware busy logic provides the lowest latency overhead when accessing multiple individual unrelated memory locations. The MASTER/SLAVE concept was introduced over two years ago by IDT to provide a single arbiter - thus avoiding deadlocks encountered with multiple arbiters-when using more than one dual-port in wide bus applications.
Semaphore Logic-Semaphore logic provides the best overhead tradeoff when accessing a block of data comprised of multiple related locations. This facility may also be required in highperformance applications where one of the processors does not have a ready/busy input or the overhead of wait states cannot be tolerated.

Semaphores provide a mechanism for one processor to bar the other processor from seeing an incomplete update of a block of data. This is achieved through a software mechanism supported by on-chip circuitry which provides a test and set facility that arbitrates between simultaneous requests.

## CODE FOR MASTER PROCESSOR

```
MAIN ( )
    FOREVER {
            SEM (CUR_BUF):= 0
            UNTIL (SEM (CUR_BUF) = 0);
            BUILD_DISPLAY (CUR_BUFF);
            SEM (\overline{CUR BUFF):= 1}
            SWITCH_BUFF (CUR_BUFF);
            IF (CUR -= BUFF = 1)
                CUR_BUFF:= 2;
            else CUR_BUFF:= 1;
                }
    }
                                    /*request */
                                    /*Build new display list*/
                                    /*release */
                                    /*end MAIN*/
SWITCH_BUFF (NBUFF) {
    SEMO:= 0
    UNTIL (SEMO = 0); /*request*/
    BUFF:= NBUFF;
    CMD:= NEW;
    SEM:= 1; /*release*/
    RETURN ( )
    }
```


## CODE FOR SLAVE PROCESSOR

MAIN ( ) \{
FOREVER \{
CUR_BUFF:= FETCH_BUFF (); PROCESS (CUR_BUFF);
\}
\}

FETCH_BUFF ( ) \{
SEM 0:= 0;
UNTIL (SEMO $=0$ ); /*request*/
A BUFF: = BUFF;
CMD: = OLD;
RETURN (ABUFF);
SEMO: = 1; /*release*/
\}
PROCESS (BUFF)
SEM (BUFF): $=0$;
UNTIL (SEM (BUFF) $=0$ ); /*request*/
$\begin{array}{cc}\text { REFRESH (BUFF): /*code to refresh } \\ \text { SEM (BUFF): }=1 ; & \text { /*release*/ }\end{array}$

By Robert Stodieck

## INTRODUCTION

FIFOs are a common hardware solution in designs where data must be transferred between two subsystems with different characteristic data generation, transfer or usage rates. A common case is the serialization and de-serialization of data. Serialization is required for a variety of applications such as communication, data storage and display. The IDT72103 and IDT72104 parallel-serial FIFOs have been designed to address these applications.

The IDT72103/4 FIFOs are a RAM-based design with self-incrementing internal read and write pointers. This design results in very low fall-through times compared to older FIFO designs that are based on ganged shift registers. The fall-through time of a FIFO is the time elapsing between the end of the first write to the FIFO and the time the first read may begin. The first byte of data written into the IDT72103/4 FIFOs is available as soon as the write is complete and the Empty Flag is consequently de-asserted.

Similarly, the serial registers are not shift registers but bit wide memory arrays with self-incrementing pointers. The serial output word and the serial input word transfer data starting from the least significant bit. If only a partial word is transferred into the serial input register, the bits will be in the correct bit location in the serial input register and not shifted right or left.

## PARALLEL OPERATING CONSIDERATIONS

Regardless of how a FIFO is designed or used, FIFO full and empty boundary conditions require special consideration from the system designer. FIFO reads and writes may occur completely asynchronously from each other unless the FIFO is completely full or empty. What happens when excess reads or writes occur after the FIFO is full or empty depends on the design of the particular device. If a FIFO is empty, then reading the FIFO again will produce data which is out of sequence or invalid. If the FIFO is full, writing data overwrites previously written data or loses the data being written.

The design of the IDT72103/4 FIFOs gates out write pulses once the FIFO is full and gates out read pulses once the FIFO is empty. Excess writes are ignored and thus do not overwrite valid data. Excess reads produce invalid data since the outputs of the FIFO are tri-stated when the Empty Flag is active, but do not read data bytes out of sequence.

The Full and Empty Flags signal the full and empty boundary conditions. An internal read cycle cannot begin until the Empty Flag is de-asserted and a write cannot begin until the Full Flag is de-asserted (Figure 1).

If the read signal is low prior to the de-assertion of the Empty Flag or the write signal is low prior to the de-assertion of the Full Flag, they cannot be allowed to transit high again until an appropriate minimum read or write pulse time has elapsed.


Figure 1. Parallel Read and Write Timing FollowIng the De-Assertion of the Full and Empty Flags

Failure to observe this boundary condition timing produces internal read and write pulses of excessively short duration and may result in erratic operation.

The IDT72103/4 provide a full complement of flags which do not interact with the read and write signals. These provide the designer with flexible FIFO status indicators. They Include, Empty +1 , Full - 1, Half-Full and Almost-Empty/Full. The Almost-Empty/Full Flag is asserted when the FIFO is less than $1 / 8$ th full and again when it is greater than $7 / 8$ th full.

The IDT72103/4 FIFOs can be expanded in depth to any level by cascading multiple devices. For depth expansion, the input and output buses are connected in parallel. The expansion output (XO) pin of the first part is connected to the expansion input (XI) pin of the next device in the cascade until all the parts are connected in a loop (Figure 2). The First-Load pin of one of the parts is tied to ground to identify it as the first device to be loaded in the cascade. All other parts have the First-Load pin tied to Vcc. The retransmit feature cannot be used in the depth expansion mode.

Empty Flag and Full Flag signals for the depth expanded cascade are derived from the individual FIFO Empty and Full Flag signals by logically ORing them together. The retransmit feature and the flags other than Empty and Full cannot be used in the depth expansion mode.

The IDT72103/4 FIFOs' retransmit feature allows data written to the FIFO one time to be read any number of times. The retransmit feature resets the read pointer to begin re-reading data from the first byte that was written after a reset pulse. This is particularly useful for applications such a video frame buffers which are written once and read many times.


Figure 2. Parallel Depth Expansion to 12 Kilobytes

## SERIAL TRANSFER AND EXPANSIONFLEXISHIFT ${ }^{\text {TM }}$

The serial registers are bit wide memory arrays. Both serial width and serial depth expansion are facilitated by connecting the serial inputs and outputs in parallel. The serial output of an individual device is tri-stated when it is not active. Which serial input and serial output is active at a given moment is controlled through the expansion pins SOX (Serial Output Expansion), SIX (Serial Input

Expansion), XO (Expansion Output) and XI (Expansion Input). Whether in an expansion mode or not, serial transfers always begin from the least significant bit.

The serial word width of the IDT72103/4 FIFOs may be programmed to be from four to any number of bits by using multiple parts (Figures 3 and 4). When used in the serial mode, the unused parallel input pins, Do-D8, and the unused parallel output pins, Qo-Q8, are used to output information on the status of the serial transfer (Figure 5).


Figure 4. Serlal Input Width Expansion to 24 Bits


Figure 5. Parallel Pin Output Signals When In Serlal Mode

These signals are used to trigger the reading and writing of data words to and from the FIFO registers and allow us to program the serial word width. These signals may also be used to drive related external logic. The minimum serial word width that may be programmed is 4 bits. Because Do-D8 and Qo-Q8 are simple outputs when the part is being used in the serial mode, they must not be bused together when in this mode.

The serial output word width is programmed by connecting the read line to the $Q$ pin numbered one less than the word width required. The serial input word width is programmed by connecting the write line to the D pin numbered one less than the word width required. When multiple parts are used to expand the word width beyond 9 bits, this pattem continues over to the next part in sequence. In Figures 3 and 4, the word width has been programmed to nine plus nine plus six, or twenty-four bits.

On the serial input side, the SIX input of a FIFO that will sink higher order bits is tied to the D8 pin of the FIFO which will sink lower order blts. The SIX input of the part to receive the lowest order bits is tied to Vcc. Likewise, on the serial output side, the SOX input of a FIFO that will source higher order bits is tied to the Q8pin of the FIFO which will source the lower order bits. The SOX input of the part to receive the lowest order bits is tied to VCC. The serial expansion Inputs SIX and SOX should not be used by external logic.

## HARDWARE DESIGN

It is important to remember that FIFOs are state machines with internal logic being clocked by the read, write and expansion inputs. These control lines are high frequency clock lines and must be treated as such by the designer. It is important that these signals be clean, glitch free and reflection free.

With fast logic types and long traces it may be desirable toterminate the control signal lines to reduce ringing. A 20 to 50 Ohm series resistor placed close to the driving outputs may help balance the impedance of the output driver to the transmission impedance of the line and thus reduce ringing. Unused FIFO inputs must always be tied to VCC or ground. When cascading the FIFO in depth
or width, the expansion lines XI, XO, SIX and SOX should be as short as possible. If they are long, termination of these lines may also be required.

The designer must take care not to inadvertently design noise into these signals. For example, a designer may choose to strobe the read and write lines with a 74138 decoder. Since the inputs to the decoder never arrive at precisely the same time, the outputs may sequence through a number of transient states before settling. The result is a random number of very fine glitches (decoder glitches) on the outputs and, thus, the read and write signal lines. Since the logic is quite fast, the glitches may be very narrow and difficult or impossible to find with a logic analyzer.

## HIGH-SPEED SERIAL LINK USING THE IDT72103/4

To minimize the CPU time associated with excessive task switching when transferring data, the ideal communications link appears to the processor as a range of memory addresses (dualport memory) or an address that can be repeatedly read or written without corrupting data (FIFO).

If a serial link is required between two systems, a simple system using two parallel-serial FIFOs may provide a straightforward solution. If it is required, data word widths can be adjusted in the process. For example, data being transferred from a 32-bit processor can be folded to 16 -bit words when moving through the FIFO serial link for use by a 16 -bit CPU receiving the data. In this FIFO-serial link, data written to the transmitting FIFO is automatically transferred to the recelving FIFO as quickly as the hardware allows. The FIFO-serial link appears to the two systems as a virtual FIFO. The two communicating systems need only respond to the Empty or Full Flags of their respective local FIFOs.

In parallel I/O mode, the fall-through time of the IDT72103/4 is very small. The fall-through time of the FIFO-serial link is dedicated by the serial transfer rate and the serial word width. The serial data transfer rate may be limited by the characteristics of the serial channel or by the upper limit imposed by the FIFO logic.


Figure 6. Serial Unk Using Two IDT72104 FIFOs

## SERIAL LINK OPERATION

For the purpose of illustration, a partial schematic of the serial handshake logic is shown in Figure 7. Operation of the serial link
requires logic to pause the clock signals when the transmitting FIFO is empty or when the receiving FIFO is full and to restart the serial clock when the FIFOs are again ready for transfers.


Figure 7. Partial Clock Enable Logic

The clock signals to the FIFOs are paused when the transmitter's Empty Flag or the receiver's Full Flag is asserted. The clock signals are re-started and serial transfer begins again when the Full and Empty flags are both de-asserted. Since the Empty and Full flags are both asserted after clocking the first bit of the last word to be transferred, the logic must also allow the last word to be transferred entirely before it de-asserts the clock enable signals. This is done by delaying the disabling of the clock signals until the read signal of the transmitting FIFO goes high. This signals to the handshake logic that the last bit of the serial transfer has been completed. The clock signal is then disabled in a high state. When both
the transmitter's Empty Flag and the receiver's Full Flag are de-asserted, the serial clock signals are enabled again.

A complete schematic is shown in Figure 8. The logic is essentially the same as that in Figure 6, but includes provisions for synchronization to the serial clock and system reset. An IDT74FCT374A is used as array of clocked D-type flip-flops for synchronization of the handshake logic to the serial clock. Since the de-assertion of the Empty and Full flags is asynchronous to the serial transfer clock, logic is required to resolve metastability resulting from clock edge coincident transitions of the "HALT

CLOCK" signal. This is done by clocking the signal through stages
of clocked D flip-flops.


Figure 8. Serial Handshake Logic

The serial output clock must be one clock pulse ahead of the serial input clock. This is due to the fact that the FIFO serial output does not output the first bit untll after the first positive output clock edge. Until this time, the output is in a high impedance state. On the other hand, the FIFO serial input inputs the first bit on the first serial input clock edge. To accomplish the necessary one clock cycle delay, the clock enable signal is clocked through one extra D flipflop before it affects the serial input clock signal.

Reset of the serial handshake logic occurs automatically. The "HALT CLOCK" signal is asserted a few serial clock pulses after the transmitting FIFO's Empty Flag is asserted during reset. The cross coupled NAND gate flip-flop keeps the clocks disabled after reset until the transmitting FIFO de-asserts the Empty Flag and, thus, "HALT CLOCK" for the first time. This provides adequate time for the $\mathrm{Qn}_{\mathrm{n}} 2$ signal to return to logic high following reset, thus completing the reset sequence.

## TIMING

The timings for the serial interface are based on the IDT72103/4 preliminary data sheet, dated April 1987, for a part with a 50 ns address access time and for the schematic in Figure 8. Timing for other versions will follow this pattem. For operation at 40 MHz , pipelining of logic delays is required for the handshake logic. The serial clock period is only $25 n \mathrm{~ns}$. For operation at lower speeds, somewhat less complex circuitry can be used with fewer D flipflops for pipelining.

The timings shown in Figures 9 and 10 assume the use of an IDT74FCT374A with CP-to-On delay of 6.5 ns maximum and fast 74 F 00 series logic with propagation delays of 6 ns . Minimum clock high time is dictated by the need to enable and disable the clock without glitching. Conservatively, this is 6 ns OR gate delay +6.5 ns CP-to-On delay. Minimum clock period is dictated, in this case, by the fastest FIFO shift logic specification of 40 MHz .

The "HALT CLOCK" signal may be de-asserted too close to the positive clock edge to avoid metastability in the $D$ filp-flop associated with register input D3. To assure that the metastability does not cause glitches in the clock signal, the output $\mathrm{O}_{3}$ feeds the input D4. This would give the metastable flip-flop 25 ns , the clock period
minus 2ns, the set-up time for the next D input stage to settle out before affecting the clock logic. With this logic family, this time should be adequate to provide a very low probability that the metastable condition will not propagate further. Since timing is not critical here, another flip-flop stage has been added to ensure this ( $\mathrm{D}_{5}$ and $\mathrm{O}_{5}$ ).

At 20ns maximum from clock high, the transmitter's read signal can be too late to safely de-assert the clock signals after one necessary gate delay (6ns) and still meet the set-up time for the IDT74FCT374A register (2ns). Instead, the output signal of a Qoutput tap two less than that used for the read signal is clocked in (Figure 9). The time from clock high to $Q$ high is then 20 ns maximum plus 2 ns set-up. This safely fits into the 25 ns window.

The AND gate shown in Figure 7 is present in Figure 8, but is the input to an additional OR gate not shown in Figure 7. The OR gate and a set-reset flip-flop are used to assure that the clocks are not active during reset. The flip-flop is set during system reset and cleared when the "HALT CLOCK" signal is de-asserted for the first time after reset. The flip-flop's clock-to-output time ( 6.5 ns output 5 and 6), plus the two gate delays ( $6.5 \mathrm{~ns}=6 \mathrm{~ns}$ ), plus the set-up time ( 2 ns ), adds up to 20.5 ns maximum and fits safely into the 25 ns window provided.


Figure 9. Serial Clock Disable Timing


Figure 10. Serlal Clock Enable Timing

The clock signals are disabled in the high state. In order to enable and disable them without glitches; the enable and disable operations must take place in the 12.5 ns window provided by the clock high time. The register's clock-to-output delay is 6.5 ns maximum; the gate delay is 6 ns maximum.

The transmitter's serial clock must be one pulse ahead of the receiver's serial clock. This is accomplished by requiring the receiver's clock enable signal to pass through one additional $D$ flip-flop before becoming effective ( $D_{7}$ and $O_{7}$ ).

The reset pulse must be low for two serial clock pulses and the first write to the transmitting FIFO must not occur prior to RSQH (the time required for the FIFO Q outputs to return high after reset pulse-35ns for the part in question). Four additional serial clock pulses are required to ensure reset of the handshake logic without false clock puises.

## DATA WIDTH FOLDING DURING SERIAL TRANSFER

Data word widths may be multiplied or divided by integer quantitles during transfer. Figure 11 shows an example where 16 -bit data words are being folded into 8 -bit words during serial transfer from a 16 -bit processor to an 8 -bit system. The folding operation is transparent to the processors on either side.

The folding operation is accomplished by programming the serial word width on each side of the serial link to multiples of each other. In Figure 11, the right hand serial word width has been programmed to be 16 bits. Nine bits of transmit FIFO \#1 and 7 bits of transmit FIFO \#2 are used. This is done by tying the SOX input of FIFO \#1 to VcC and triggering the read input for both FIFOs from the Q4 output of transmit FIFO \#2.

On the left hand side, the serial word width is programmed to 8 bits by tying the SIX input to VCC and tying the write signal to the I/O pin D7.


Figure 11. Schematic Facilitating 16-Bit to 8-Bit Data Folding During Serlal Transier

## ONE-BIT VIRTUAL FIFO

In the serial-in/serial-out mode, the parallel-serial FIFO operates as a virtual 1 bit wide FIFO. The SICP input functions as a write input and the SOCP input functions as a read input. In this mode of operation the IDT72103/4 may be used to widen the word width of a parallel FIFO in 1-bit increments (Figure 12).

The 1-bit virtual FIFO has a latency of 4 to 9 bits, depending on the programmed serial word width. For example, if the FIFO is programmed for 9 -bit words, 10 bits must be written into the FIFO before the Empty Flag is de-asserted and the first 9 bits can be read.

The depth of the virtual FIFO in this mode is $9 \times 4096$ bits. If the word width is programmed to be 4 , the latency is reduced to 4 bits and the depth is reduced to $4 \times 4096$ bits.

In applications where some latency is not a problem, the serial$\mathrm{in} /$ serial-out FIFO can be used to extend the width of a parallel FIFO in increments of one. In general, the serial-serial FIFO depth should exceed the depth of the parallel FIFO to avoid empty and full boundary condition conflicts.

In Figure 12, an IDT74FCT861 latch is shown to maintain tristate capability across all 10 output bits. This may not be required.


Figure 12. Serial-Serial FIFO Expanding the Width of a Parallel FIFO

## CONCLUSION

The IDT72103/4 Parallel-Serial FIFO can be used to reduce parts count and lower power consumption in numerous applications which involve FIFOs and parallel/serial data conversion. Applications include video frame buffers, communications links,
printer buffers and parallel-parallel FIFO bandwidth adjustment.
The numerous status flags, ample depth, speed and the presence of an independent output enable control make the FIFO highly flexible for use in parallel-to-parallel mode applications as well.

SPC" PROVIDES BOARD AND SYSTEM LEVEL TESTING THROUGH A SERIAL SCAN TECHNIQUE

By Michael J. Miller and John R. Mick

## INTRODUCTION

Advances in CMOS technology have resulted in the development of circuits that integrate the functions of multiple discrete devices onto a single chip. As companies continue to integrate more onto each device and put each device into smaller and smaller packages, board level densities have increased making the testing and debugging of systems more difficult. The desirable higher packaging density achieved with surface mounting (PLCC, SOIC) and tighter pin spacing has also contributed to the difficulties in testing at board and system levels. This is continuing at a time when the industry is also making an increased commitment to design and product quality which results in more testing and design verification. This quality commitment is not only manifested in the devices and systems but is also extending the quality of field maintenance support.

To address the situation, manufacturers of systems and ICs have used different techniques for diagnostic evaluation. Some of the first approaches were aimed at testing at the chip level and incorporated latches and registers which could, under diagnostics control, function as serial scan shift registers (LSSD pioneered by IBM). Other silicon manufacturers incorporated built-in test adhoc circuitry which performed an automatic self test. These techniques were successful at testing the chip level but did not address the board or system level. In the early 1980s, AMD introduced an octal register which included a shadow register to follow the operation of the main register. The contents of the shadow register can be serially accessed. By careful incorporation of this device throughout the board and system level, key data and control paths can be monitored. The shadow register technique is primarily limited to monitoring a single register.

While these methods provide basic testability, they are inflexible in that the system cannot be subjected to conditions other than those exercised by the BIT test logic, or be used conveniently as debug tools during the system design process. To overcome these limitations, IDT introduced the Serial Protocol Channel (SPC) in the fall of 1986. SPC allows the designer to observe and modify the contents of more complex and diverse structures such as register files, RAM, buses, I/O pads and logic. This simple on-chip technique allows observation of critical signals deep within the system and, when an error is observed, these signals may be easily modified in order to isolate and pinpoint the fault in the system.

## A Wide Variety of Choices

As IDT expands their product line of fast VLSI CMOS devices we will continue to add devices to the family of parts with SPC. In the family today are:

- Registers:
- IDT49FCT818-8-bits with output enable
- IDT49FCT618-16-bits with byte output enables, clear, clock enable and read back
- ALUs:
- IDT49C403-16-bit bit-slice microprocessor, quad 29203/ 03A, 64 registers, byte operation
- IDT49C404-32-bit bit-slice microprocessor, funnel shifter/ ALU/merge, 7-port RAM, bit field operation
- Sequencers:
- IDT49C411-20-bit, interruptable, multi-way branch, status reg, counter stack
- Memory:
- IDT78C18-Fast 2K x 8 EEPROM
- IDT71502-Monolithic registered WCS RAM, break point detect, parity
- Subsystem Modules Built With SPC:
- IDT7MB60XX $4 \mathrm{~K} \times 80$ WCS with sequencer
- IDT7MB6042-8K x 112 WCS
- IDT7M6032-16K x 32 WCS
- TBD-Several in design


## The SPC Diagnostics Principle

In order to better understand SPC, consider a 16 -bit register used in the data and control paths of a high-performance system. As shown in Figure 1, the main data path of the IDT49FCT618 lies in the section on the right and is from the $D$ inputs down to the register and through the Y outputs.

This is the path that will be used most often during normal operation. The control signals provide the clocking and clearing of the data through the register. Provision is also made for reading the output from the register back onto the D bus. A latch ensures that the data captured in real-time settles down prior to being read by the processor on the D pins.

To enable monitoring of the system buses, a path should be established to access the register logic circuitry without affecting normal operation. The circuitry on the left is the added Serial Protocol Channel logic. It permits user-modification and observation of the $D$ input pins, Data Register, $Y$ output pins and the state of the Control inputs through the SPC Data and Control register. System memory can now be loaded by scanning in data through the SPC port and enabling it onto the D bus. The SPC Command and Data registers are easily accessed while the system is under normal operation.


Figure 1. The Diagnostics Princlple Using SPC on the IDT49C618

The SPC also allows for diagnostic operations to be performed synchronously with the system clock or in the "single step" mode. Thus, access to the system buses, via such special registers, enables the user to observe signals nested deep within the system and diagnose any system malfunction without the need for designing additional hardware logic. Such SPC logic, when implemented on ALUs and sequencers, simplifies the debug effort required for today's highly integrated complex circuitry.

## The Serial Protocol Channel Defined

The Serial Protocol Channel (SPC) is a flexible on-chip feature which can be brought into use to monitor and control the operation of both the device and the interface hardware. It consists of four pins by which data can be entered into and extracted from a device through a serial data input and output port. Addresses and commands can be inserted into the device for stimulating and monitoring not only internal hardware but also the system buses and device I/O pins.

The SPC has been optimized for a minimum number of pins with maximum flexibility. It consists of four pins:

- Serial Data Input pin (SDI) for inserting data and command strings
- Serial Data Output pin (SDO) for extracting information from the device
- Serial Clock pin (SCLK) for clocking the information
- Command/Data mode pin $(C / \overline{\mathrm{D}})$ to identify commands from data


## The Broad Applications of SPC

SPC can be applied at multiple points in the life of a product in a variety of ways. It can be employed to debug and verify board designs. The code, vectors and SPC paths developed to verify the design can be carried on through to be the basis of manufacturing test and trouble shooting. Later on, SPC can be used for field maintenance test and trouble shooting. SPC is often incorporated for power on initialization of state machine and microprogram writable control stores. When $E^{2}$ PROMs with SPC from IDT are deeply embedded into systems, factory floor and field configuration can be accomplished without the removal of boards or parts from the system.

## SPC Aides Design Debug and Verification

Today, system debug and software development often incorporate a technique called In Circuit Emulation (ICE) to monitor the operation of complex VLSI devices such as microprocessors. ICE units often operate through the technique of employing a "captive" microprocessor device in a pod with buffers and cables that plug into the designers target socket.

Through SPC, a similar function can be achieved without slowing the system down with cables and buffers while simultaneously allowing for the observation of multiple devices throughout the system. Instead of "capturing" and isolating the devices under test, the SPC approach leaves the devices soldered into the board and accesses the contents of the device insitu.

Access to the SPC on the designer's system could be obtained using the parallel l/O ports of a development systems (such as an IBM-PC or a PC-compatible) directly to the SPC lines.

When using the parallel port, the PC contains the monitor program required to generate the protocol for the SPC lines and supply the dlagnostic information to the SPC hardware. This would allow the PCto be used not only as a development station, but also as a test and debugging tool. Figure 3 shows a set-up of a user's system. Microcode development is done on the host PC. The parallel interface connects the PC to the user's system via the four diagnostics pins SDI, SDO, SCLK and C/D. The monitor program would allow entering the data and addresses, exercising the commands and extracting and displaying the data from each device in the SPC ring.


Figure 2. The ICE Environment


Figure 3. A PC-Based User-System

Figure 4 shows, in more detail, how the development system would attach to a target system such as a microprogrammable design. The development system might be any of the numerous
systems such as IBM PC/XT, clone compatible, Apple computer, as well as a system designed by the user.


Figure 4. Typical Microprogram Application with SPC

## SPC on the Manufacturing and Test Floor

When test philosophy is designed in and employed at development time through the use of SPC, the task of manufacturing test is made much easier. With the advent of surface mount devices such as PLCC, LCC and SOIC packages, dense double-sided boards can be constructed which seemingly defy such test techniques as bed of nails. SPC can be used in concert with such tried and true techniques such as board edge access. Through such combinations, test time can be cut by allowing for internal states of deeply embedded registers to be set up without having to go through a multitude of external stimulus vectors. The same development system that was used by the designer could be used on the manufacturing floor to drive the SPC channels. Alternatively, many ATE processors could be equipped to drive SPC.

A subset of the same vectors used for automatic test could be combined with others and loaded into portable systems such as clones and used in the field to diagnose and trouble-shoot. In.
larger systems which incorporate their own diagnostic processor to drive SPC, remote diagnostics is conceivable through the use of modems.

## Initializing with SPC at Power Up Time

Some systems utilize writable control stores that must be loaded during power on. Such systems could utilize SPC as a mechanism to access the control store. The SPC channel could be driven by something as simple as a PAL state machine and load code out of slower dense EPROMs. Altemately, a processor on the user system could be used to generate the SPC signals and perform such functions as Writable Control Store initialize and power up diagnostic operations. This could be the host processor or a dedicated control processor. Figure 5 shows a system where the host processor is used to initialize and control the SPC diagnostics operations over the entire system. In larger systems, a dedicated processor could be utilized to both power up initialize the system, as well as do power on diagnostics or built-In Self Test (BIST).


Figure 5. A Dedicated SPC Controller for a Complex Digital System

Another method would be to use a diagnostics interface board to communicate with the SPC. To access the SPC through this interface board, the PC would serve as a host, transmitting diagnostic information directly to the user's hardware. The interface board generates the signals to operate the SPC in the user's system. The ability to be used not only for system diagnostics but also as a debug tool is the primary advantage of the SPC scheme.

## Factory and Field Configuration of Systems Through SPC

With devices that employ E2PROM and SPC channels, factory and remote initialization can be contemplated. Traditionally, state machines and certain types of processors that cannot modify their code space have used non-volatile devices such as EPROMs and PROMs for their code stores. Today, E2PROM with SPC can be used in place of, and deeply embedded within, such systems. Through the SPC channel, these devices can be initialized even thoughthey may be soldered and bolted inside a cabinet. Such initialization might be employed just prior to shipment to configure a
product or provide non-volatlie field updates. One of the most simple approaches to programming these devices is to utilize a system such as an IBM PC/XT and its ubiquitous centronics parallel printer port to drive the SPC signals.

## Understanding SPC Operation

To better understand how SPC functions, the following paragraphs describe SPC as it relates to the IDT78C18 fast $2 \mathrm{~K} \times 8$ $\mathrm{E}^{2}$ PROM. The SPC channel on the IDT78C18 is a simple model of that which is included on other devices with SPC. The IDT78C18 incorporates a $2 \mathrm{~K} \times 8$ memory array which has control and data signals that function in the same fashion as other E2PROMs. In addition, an SPC channel is included on the silicon which allows for access to the memory array through the serial pins of the SPC channel. The Serial Data In (SDI) and Serial Data Out (SDO) pins allow for information to be shifted through the device under control of the serial Shift Clock (SCLK). The Command Data (C/D) input indicates to the device when the information being shifted through is commands or data.


Figure 6. Block Dlagram of the IDT78C18 Fast $2 \mathrm{~K} \times 8 \mathrm{E}^{2}$ PROM with SPC

The SPC command set for accessing the IDT78C18 is straightforward and includes four commands: Read (0), Write (1), Erase (2) and NO-OP (F). The SPC command register is four bits long and commands are shifted in least significant bit first. The SPC data register is composed of the actual data transferred as well as the address in the memory array. The address and data are shifted in least significant bit first also. To accomodate for future expansion, the address register is implemented with 16-bit shift register of which the lower 11 bits are significant.

SPC
COMMAND REGISTER


Figure 7. Format of SPC Command and Data Registers

An SPC operation is performed in up to four distinct phases:
(1) data is shifted in;
(2) command is shifted in;
(3) command is executed; and
(4) data is shifted out.

While some commands may not have phase (1) or (4), all SPC commands use at least phases (2) and (3).

Information is shifted into the device under two phases of operation. In phase 1, the C/D line is LOW and the data bits are shifted into the device. In phase 2, the C/ $\overline{\mathrm{D}}$ line is HIGH and the command bits are shifted into the device.

During the data phases (1 and 4), data is simultaneously shifted into the serial data register while the information from the data register is shifted out. During the command phase, opcode type information is shifted through the serial ports. The command is executed when the last bit is shifted in and the $C / \overline{\mathrm{D}}$ line is brought low. The execution phase is ended with the next serial clock edge. Figure 8 shows the sequence of events during a command execution.


Figure 8. Phases of Executing SPC Commands

There is an internal signal called XFER which is generated from the SCLK and the C/D inputs. XFER is used both as an enable as well as a strobe. It begins with $\mathrm{C} / \overline{\mathrm{D}}$ transitioning from HIGH-toLOW and ends with the next rising edge of SCLK. The strobe is then used to gate the decoded command register. The decode can be thought of as a one-of-N decode. In this way, Individual strobes and enables are generated which can be used to drive multiplexers and control registers/latches. In all devices there is a No-Operation opcode (NOP) consisting of all command bits HIGH, which prevents the generation of any strobes.

Usually, execution of the Serial Protocol commands can only be performed on devices which are currently in their own normal system standby mode. Each device has a unique standby mode. For the IDT78C18, standby is when there is no current write or read operation under way. If a read operation is under progress, the recipient of the data must tolerate a period of undefined data. For the MICROSLICE ${ }^{\text {M }}$ family devices, standby is when the system clock
is stopped in the HIGH state guaranteeing that the RAM, latches and registers are not being accessed.

The above restriction does not apply to shifting command and data information through an active device into another device in its standby mode. However, the user must make sure that when the commands (and data) reach their respective devices and execution is signaled by the lowering of the C/D line, those devices which are active have a NOP opcode in their serial command registers and, therefore, will not generate internal strobes, thereby leaving their current operation undisturbed.

Figure 9 shows the general format of the execution of an SPC read command to observe the contents at any location in the memory array. The command sequence starts by shifting in the address of the location to be read, the opcode for the read command, followed by shifting out the contents of the desired location. When the $C / \bar{D}$ line is brought LOW, the least significant address bit of the address register is already at the SDO pin.


Figure 9. SPC Read Operation on IDT78C18 E2PROM

While the read operation utilized all four phases of the general SPC operation, the following diagram demonstrates how the write command utilizes only three phases. The write operation on the IDT78C18 through SPC is started by shifting in the address and data to be written (see Figure 10). The SPC command for writing on
the IDT78C18 is shifted in next, followed by the start of execution of the command with the lowering of the C/D input. The triggering of the write command must be terminated by raising the edge of SCLK such that another write operation is not retriggered.


Figure 10. SPC Write Operation on IDT78C18 E2PROM

The SPC erase operation on the IDT78C18 can be done with only two phases: shift in command and execute. The diagram
below shows the shifting in of the opcode for erase and the execution of the command.

EXECUTE TIME (CHIP ERASE CYCLE BEGINS ON FALLING EDGE OF C/D AND CONCLUDES WITHIN $t_{\text {CERR }}$ ).


Figure 11. SPC Erase Operation on IDT78C18 E2PROM

## Good Rules to Follow When Designing with SPC

There are several rules that make designs with SPC easier to implement and assure proper operation. When designing a system with many parts that incorporate SPC, the designer should divide the different parts into functional groups and employ at least one SPC scan loop for each group. If one scan loop is used for the entire design, it may become more difficult to coordinate the activity of each device. When there is only one scan loop, the observation of desired portions of the design is slowed down because of shifting bits that have no interest at the time.

Consistency must be exercised in the software to always leave the SPC signals in known states after each step in the debug/ access software. In the design examples shown below, after executing a complete SPC command and extracting the data, the

## Serial Protocol Channel Design Example \#1 Using the IBM PC/XT Centronics Port with SPC

The following example shows how the centronics printer port on a IBM PC/XT can be used to communicate via SPC with the IDT78C18 fast $2 \mathrm{~K} \times 8 \mathrm{E}^{2}$ PROM. For designs which incorporate the

IDT78C18 as a state machine or writable control store, this technique could be used in manufacturing as a method for configuring a product before test and shipment. In the field, this approach could be used for updating a product with the latest release of control code.


Figure 12. Centronics Interface to a SPC

## The Hardware

The centronics port can be used as a parallel port to load an IDT74FCT374 to generate the required signals SDI, SCLK and $C / \bar{D}$. The signal SDO, coming back from the IDT78C18, can be read in via the SLCT input on the centronics port. The block diagram in Figure 12 shows how the appropriate connections are made. The register is required due to glitches on the output port data pins.

## The Software

The following program listing shows the subroutines in "C" which can be used to access the IDT78C18. In this example, the program was compiled in TURBO C from Borland Intemational. This particular compiler has a library routine, named BIOSPRINT(), which can be used to access the centronics port on the IBM PC. When BIOSPRINT is called, it sets the values of the parallel bits on
$\mathrm{D}_{0}, \mathrm{D}_{1}$ and $\mathrm{D}_{2}$ and then pulses STROBE* HIGH-LOW-HIGH. It was used as the key routine to implement the SET_BIT( routine which sets the bit values in the IDT74FCT374. The routines SDI(), SCLK() and C_D() use SET_BIT() to set the corresponding signals of the IDT78C18. The last low level routine, SDO 0 , is used to retum the value of the SDO pin on the IDT78C18.

The next level of code is composed of the two routines: SHIFT_OUT and SHIFT IN. Both routines are responsible for shifting a specified number of bits out to the IDT78C18 or in from the IDT78C18. When these routines finish, the SCLK is left LOW.

The last level of code includes the routines READ_VALUE(), WRITE_VALUE() and ERASE(). As the names imply, they perform the appropriate operations to achieve the corresponding function through the SPC channeI. When these routines finish, the SCLK and C/D pins are left HIGH. In this way, the SPC is guaranteed to be left in a nonexecute state.


## FUNCTION SET_BIT

Sets a bit (value) on the parallel output port LPT2. The bit is specified by (mask).

Calling sequence: set_bit (value, mask)
value: boolean value to be transmitted
mask: specifies the sdi, sclk or cd pin
Return values: pr_status
BIOS functions invoked: biosprint

```
MLOCAL VOID set_bit (value, mask)
BOOLEAN value; /* Value to be written */
UWORD mask; * /* Specifies pin to be */
{ UWORD pr_status;
    const UWORD cmd = 0 ; /* biosprint */
    const UWORD lpt2 = 1; /* parameters */
    if value == 1) cur_status | = mask; l* mask in value to be */
    else
    cur_status &= (-mask);
    pr_status = biosprint (cmd, cur_status, lpt2);
}
```



```
GLOBAL VOID sclk (value)
BOOLEAN value;
{
    const UWORD sclk_mask = 0x01; /* SCLK connected to */
    set_bit (value, sclk_mask);
}
FUNCTION SHIFT_OUT
Shifts data out serially, to the SPC registers
Calling sequence: shift_out (data, num_shifts)
data: data value to be shifted out
num_shifts: number of shifts to be performed
\begin{tabular}{l} 
Return values: None \\
Functions invoked: sdi, sclk
\end{tabular}
\begin{tabular}{lrr} 
GLOBAL VOID & shift_out (data, num_shifts) \\
UWORD data; & \(/ *\) Data value to be shifted \\
UWORD num shifts & \(/ *\) Number of shifts to be performed
\end{tabular}
num shifts
/* Number of shifts to be performed
*/
}
        const UWORD mask = 0x01;
        UWORD i ;
        BOOLEAN bit;
            for (i = 0; i < num_shifts; i++) {
                        sclk (LOW);
                        bit = data & mask;
                            data >>= 1;
                                sdi (bit);
                                sclk (HIGH);
            }
        sclk (LOW); /* Set sclk low */
}
FUNCTION SHIFT_IN
    Shifts data in serially, from the SPC data register
    Calling sequence: shift_in (num_shifts)
                            num_shifts: number of shifts to be performed
    Return values: 18-bit word (data) with the value of the
            8 MSB's of the data register
    Functions invoked: sdo, sclk
GLOBAL VOID shift_in (num_shifts)
UWORD num_shifts; */Number of shifts to be performed */
{
    UWORD data = 0; */16-bit word for return value */
    UWORD i;
    UWORD temp = 0;
    UWORD mask = 0x8000;
    BOOLEAN bit;
    for (i = 0; i < num_shifts; i++) {
                        sclk (LOW);
                        temp >>= 1;
                        bit = sdo ();
                        if (bit) temp | = mask;
                        sclk (HIGH);
}
sclk (LOW);
data = temp >> ((sizeof (UWORD) * 8) - num_shifts;
    return (data);
}
```

FUNCTION READ_VALUE .

|  | Reads value in SPC serial data register <br> Calling sequence: read_value (address) <br> address: address of location to be read <br> Return values: 18 -bit word (data) with the value read Functions invoked: c_d, shift_out, shift_in |  |
| :---: | :---: | :---: |
| GLOBAL UWORD \{ | ```L UWORD read_write (address) address; /* Address of location to be read const UWORD read_opcode = 0x00; /* Read opcode UWORD data = 0; c_d (LOW); shift_out (address, 11); shift_out (0x00, 13); /* don't cares */ c_d (HIGH); shift_out (read_opcode, 4); c_d (LOW); shift_in (16); /* don't cares data = shift_in (8); c_d (HIGH); return (data);``` | */ |
|  | FUNCTION WRITE_VALUE <br> Writes a value in the SPC data registers. No data polling is performed and a loms write time is assumed <br> Calling sequence: write_value (address, data) address: address of location to be written data: data value to be written <br> Return values: None <br> Functions invoked: c_d, shift_out |  |
| ```GLOBAL VOID write_value (address, data) UWORD address; /* Address of location to be read UWORD data; /* Data value to be written { const UWORD Write_opcode = 0x01; /* Write opcode c_d (LOW); shift_out (address, 11); shift_out (0x00, 5); shift_out (data, 8); c_d (HIGH); shift_out (write_opcode, 4); c_d (LOW); sclk (HIGH); /* sclk set high in 2ms c_d (HIGH); }``` |  |  |
|  | ```FUNCTION ERASE Erases the chip Calling sequence: erase () Return values: None Functions invoked: c_d, shift_out``` |  |
| ```VOID erase () { const UWORD erase_opcode = 0x02; /* Erase opcode c_d (HIGH); shift_out (erase_opcode, 4); c_d (LOW); sclk (HIGH); /* sclk set high in 2ms */ c_d (HIGH); }``` |  |  |
|  |  |  |

## Serial Protocol Channel Design Example \#2 Using SPC to Load and Debug a Microprogram Design

The key element of control in a microprogram design is the writable control store. It is the element which contains the control program code that coordinates the operation of each of the elements in the design. In the past the control store has been difficult to test. In a typical design, there are many registers which are utilized for such tasks as the instruction register (referred to as the pipeline register in most microprogram designs) and data path registers. The IDT49FCT818 and IDT49FCT618 are two types of registers which might be used in such a design. They include an 8 -bit and 16 -bit 74374 type internal register, respectively, and an SPC channel for observation and modification of the contents of the register and its buses. When these registers are used, complete control can be exercised over a microprogram design. The following section will describe these registers, an ALU (IDT49C403) with SPC, followed by a design example using these devices and how to access them using SPC.

## Detailed Look at the IDT49FCT618

The IDT49FCT618 is a high-speed, general purpose 16-bit register with a Serial Protocol Channel. The D-to-Y path of the octal register provides a data path that is designed for normal systemop-
eration wherever a high-speed clock register is required. The SPC is used to communicate with a serial command and data registers.

The command and data registers are used to observe and control the operation of the 16-bit parallel data register for diagnostic purposes. The SPC command and data registers can be accessed while the system is performing normal system function. Diagnostic operations can then be performed "on the fly," synchronous with the system clock, or can be performed in the "single step" environment. The SPC port utilizes serial data in and out pins (a concept originated at IBM) which can participate in a serial scan loop throughout the system where normal data, address, status and control registers are replaced with the IDT49FCT618. The loop can be used to scan in a complete test routine starting point (data, address, etc.). Then, after a specified number of clock cycles, the data can be clocked out and compared with expected results. An "oscilloscope mode" can be achieved by loading data from the SPC data register into the octal data register synchronous to the system clock (PCLK) using a diagnostic command which transfers data synchronously. When repeated every Nth clock, the repeating states of the system can be observed on an oscilloscope. When used as a pipeline register, WCS loading can be accom-plished by scanning in data through the SPC port and enabling the data onto the D bus pins.


Figure 13. Detalled Functional Dlagram of IDT49FCT618

## Block Diagram

The block diagram consists of three main data paths and two logic blocks. The main data path is from the $D$ inputs down to the register and through the $Y$ outputs. This is the path that will be used most of the time in normal operation. For SPC operations there are data paths from the $Y$ pins into the SPC data register and control block. Coming out of this block is the data path that allows data to be put back onto the $D$ input pins or into the data register. The PCLK is used to clock the parallel data register. The EN signal is a clock enable for the 16-bit parallel data path. The $\overline{\text { CLR }}$ line offers an asynchronous 16-bit clear. $\overline{Y O E}_{\text {u.L }}$ inputs are used to control the tri-state output of the $Y$ pins. the other main data path is a read back path from the output of the 16 -bit parallel register to the $D$ bus. The SEL pin selects data from the output of the 16-bit parallel register to the $D$ bus. The SEL. pin selects data from the internal $Q$ bus or the data output pins $Y$. The LE signal controls a latch in the read back path. In this way, data can be latched on the fly and allowed to settle before a processor reads it back on the $D$ pins. The ROE input is a three-state control which selects whether the $D$ bus is an input or an output.

The four standard pins for SPC are included on the IDT49FCT618 (SDI, SDO, SCLK and C/ $\overline{\mathrm{D}}$ ). Data is shitted through the IDT49FCT618 in the direction of LSB first. This means the first bit of information to be shifted in on SDI must be the least significant bit and the first bit to come out on SDO is the least significant. The least significant bit is always present at SDO. The C/D input determines whether it is the SPC command register or the SPC data register.

## Cascading SPC Devices

When using SPC on a system level, the serial out of one device is connected to the serial in of the next device, thus cascading multiple devices with SPC capability together in one long serial shift register. The serial clock and the command/data mode line of each of these devices is connected in parallel. In this way, a minimal number of connections are made between each device for SPC. In the example of three cascaded devices shown below, to enter a command or data into the third device, the data must be shifted through the previous two devices. The data for each device must be entered, in order of position, in the ring through the first serial input. On the last shift clock, all of the data for each device will reach their final destination.


Figure 14. Example of Three Cascaded Devices

The SPC command registers can be viewed as one long virtual microprogram command word where each field corresponds to the individual command bits of each device. In the same way, the SPC data register can be viewed as one long virtual data register.

## SPC Commands of the IDT49FCT618

There are 16 possible diagnostic opcodes. Ten of these are utilized; the other six are reserved and performed NO-OP functions. The top eight opcodes, 0 through 7, are reserved for transferring data into the SPC data register for shifting out. The lower eight opcodes, 8 through 15, are used for transferring data from the SPC data register to other parts of the device. Two of the commands are also used for connecting the data in and out pins.

Opcode 0 is used for transferring data from the Y output pins into the SPC data register. Opcode 1 transfers data from the output of the register before the tri-state gate into the SPC data register. Opcode 2 transfers data which is on the data input pins $D$ into the SPC data register. Opcode 3 transfers data on the $Y$ pins to the SPC data register on the next PCLK, thus achieving a synchronous observation of the pipeline register in real time. This operation can be repeated without shifting in a new command by pulsing $C / \bar{D}$ LOW-HIGH-LOW after each PCLK. Opcode 4 is used for loading status into the SPC data register. Status consists of $\overline{Y O E}_{U, L}, P C L K$, $\overline{R O E}, \operatorname{LE}, \overline{E N}, \overline{C L R}$ and SEL.

| OP Code | Dlagnostic Command |
| :---: | :--- |
| 0 | $Y$ to SPC Data Register |
| 1 | Parallel Data Register to SPC Data Register |
| 2 | D to SPC Data Register |
| 3 | Y to SPC Data Register Synchronous with PCLK |
| 4 | Status (YOE |
| U, L, PCLK, etc.) to SPC Data Register |  |
| $5-7$ | Reserved (NO-OP) |
| 8 | SPC Data to Y |
| 9 | SPC Data to D |
| 10 | SPC Data to Parallel Data Register |
| 11 | Select Serial Mode |
| 12 | Select Stub Mode |
| 13 | SPC Data to Y Synchronous with CLK/P |
| 14 | Connect D to Y |
| 15 | NO-OP |

Figure 15. IDT49FCT618 SPC Commands

Opcode 8 is used for transferring data directly to the $Y$ pins. Opcode 9 is used for transferring data in the SPC data register to the D pins. The operation of opcodes 8 and 9 can be temporarily suspended by raising the $C / \bar{D}$ input and resumed by lowering the C/D input. As soon as SCLK is transitioned from LOW-to-HIGH, the command is terminated.

Opcode 10 is used for transferring data from the SPC data register into the parallel data register. Opcodes 11 and 12 are used to select Serial and Stub Modes for shifting subsequent SPC commands. Once the mode is selected, the IDT49FCT618SPCstays in that mode, regardless of how many commands are executed, until reprogrammed with either one of the Serial or Stub mode com-
mands. The serial mode is the default mode that the IDT49FCT618 powers up in. In serial mode, commands are shifted through the command register and then to the SDO pin. This is the typical mode used when several varieties of devices that utilize the SPC access method are employed on one serial ring.


In Stub mode, SDI is connected directly to SDO. The serial input of the command register is connected toSDI. In this way the same diagnostic command can be loaded into multiple devices of like type. For example, in four clock cycles the same command could be loaded into eight IDT49FCT618s (128-bit pipeline register). Dislike devices must be segregated into serial scan loops of similar type as shown below. For example, all IDT49FCT618s must be in one loop, while two IDT49C403s might be in another loop.

STUB MODE


Figure 16. Example of Two Types of Devices in Stub Mode

Because there is an inherent delay through the device from SDI to SDO, the serial shift clock during the command phase must be slowed down to accommodate the delay. The slower clock is typically a small trade off compared to the reduced number of clock cycles.

Opcode 13 transfers data from the diagnostic data register to the pipeline register on the next PCLK. Opcode 14 connects the $D$ bus to the Y. The operation of operation instruction 14 can betemporarily suspended, raising the $\mathrm{C} / \overline{\mathrm{D}}$ input and resumed by lowering the C/D input. As soon as SCLK is in transition, the command is terminated.

Except for the commands which transier data from the SPC data register into the data register and set the Serial/Stub mode flip-flop, all of these commands are temporary and are only operational between the transition of HIGH-to-LOW of the C/D line and the LOW-to-HIGH of the SCLK clock.

Opcodes 3 and 13 transfer data synchronous to the PCLK which means that the HIGH-to-LOW on the C/D input is an arm signal. The data and command are shifted in while the PCLK is running. The C/D line is dropped previous to the desired PCLK edge and raised afterwards, before the next edge. These commands can be repeated over many times by leaving the C/D line LOW during multiple transitions of the PCLK, while not clocking SCLK. PCLK
cycles can even be skipped by raising the $C / \overline{\mathrm{D}}$ input during the desired clock periods.

The ability to execute a synchronous command repeatedly can provide major benefits. For example, the synchronous read instruction (instruction 3, Y to diag) could be clocked into the SPC command register. Then it could be continuously executed by pulsing the C/D line LOW-HIGH-LOW. When the whole system is stopped (PCLK quiescent), the SPC data register will contain the next to the last state of the parallel register. That value can be shifted out and the current state of the parallel register can then be observed, thus allowing for the observation of two states of the parallel register (the current and the previous).

In another example, an oscilloscope could be used to monitor the execution of a section of microcode. By loading into the SPC data register the pattern that forces a jump to a section of code and the synchronous write command (instruction 13, diag to $Y$ ) into the SPC command register, the system under test can be forced to repeat a segment of code repeatedly. When the $\mathrm{C} / \overline{\mathrm{D}}$ line is lowered, the system is forced to execute the state forced by what is in the SPC data register on the next PCLK. By raising the C/ $\bar{D}$, the system is allowed to proceed normally until the $C / \bar{D}$ line is lowered often enough with small enough clock cycles. An oscilloscope can be used to observe the operation of the state machine.


Figure 17. Timing of Synchronous Commands

## Detailed SPC Architecture of the IDT49C403 BitSlice Microprocessor

The IDT49C403, a quad Am2903/29203 16-bit microprocessor slice, which includes an ALU and register file, is one of the devices on which IDT has Incorporated the Serial Protocol Channel. The implementation of SPC on the IDT49C403 is shown in Figure 18.

Only four SPC pins (SDI, SDO, SCLK and C/D) are used to serially access the I/O pad cells, as well as the intemal ALU registers and buses. To control or monitor a section (such as the ALU), the appropriate command is loaded into the SPC command register. The desired function is then executed and the status information captured in the data register. The status information can then be serially shifted out and observed to verify proper system functionality.


Figure 18. SPC on the IDT49C403 Dle

The block diagram in Figure 19 shows the detailed SPC architecture for the IDT49C403. It primarily consists of serial registers for command, data, addresses and decode/control logic. The SPC command register consists of a four-bit field (signals 4-7) and four discrete control lines (signals 3, 2, 1, 0). The four-bit field coordinates the transfer of data between RAM and the SPC data register, as well as controls an on-chip break detect mechanism. The other discrete signals control the serial scan path through the I/O cells.

The SPC data register is in series with a RAM address register and I/O pad scan. The SPC data register is connected to the internal bus to gain access to the RAM register file as well as a data break point feature. The point of connection is the $Y$ bus from the ALU back into the RAM.


Figure 19. Internal Organization of the SPC

The multiplexer at the output transmits information via the SDO pin selecting data from either the SPC data register and the I/O pads or the command string from the SPC command register.

## IDT49C403 SPC Command Opcodes

The SPC command register consists of an 8-bit field, as shown in Figure 13. Bit 1 enables the READ function of the I/O pad cells. Bit 3 enables the BYPASS function to bypass the I/O pad cells and
scan out only the RAM address and data registers. Bits 0 and 2 are reserved. Bits 4 through 7 form the opcode field for reading and writing into the device.

The 4-bit command opcode field gives 16 possible command opcodes. The first 8 are reserved for writing data from the SPC data register into the registers and RAM on the device. The second 8 opcodes are reserved for reading data from registers and RAM into the 16-bit SPC data register.

| COMMAND OPCODES |  |
| :---: | :--- |
| OPCODE | FUNCTION |
| 0 | Write RAM |
| 1 | Write Q Registers |
| 2 | Write Break Control |
| 3 | Write Break Data |
| 4 | Reserved |
| 5 | Reserved |
| 6 | Reserved |
| 7 | Reserved |
| 8 | Read RAM |
| 9 | Read Q Registers |
| 10 | Read Break Control |
| 11 | Read Break Data |
| 12 | View Y |
| 13 | Reserved |
| 14 | Reserved |
| 15 | NOP |



Figure 20. SPC Command Register and Opcodes for the IDT49C403

The command with opcode 0 causes a write to the internal device RAM. Opcode 1 is used to write to the $\mathbf{Q}$ registers. Opcodes 2 and 3 are used to write data from SPC data register into
the break data register and break control registers, respectively. Opcodes 4 through 7 are reserved opcodes.

Opcode 8 is used for reading RAM data into the SPC data register. Opcode 9 is used to read a value out of the $Q$ registers. (Here, also, the address register supplies the address of the $\mathbf{Q}$ register to be accessed). Opcodes 10 and 11 are used for reading the break control register and the break data register, respectively. Opcode 12 is used to strobe data from the $Z$ bus into the 16 -bit diagnostics data register. Opcodes 13 and 14 are reserved opcodes. The last opcode, 15, is a no-operation opcode. This opcode can be used to scan the data in and out of the I/O pad cells and use the device in a pass-through mode (in a cascaded application) without affecting normal device operation.

All the reserved opcodes, if executed, perform a no-operation; however, they should not be relied upon to always perform NOPs as future upgrades may make use of reserved opcodes.

## Accessing the Contents of the IDT49C403 Register File

To read data from the device's internal RAM or other logic circuitry into the SPC data register, the address and don't care bits (for the SPC data register) are shifted in. The command is shifted into the SPC command register. The command register must be decoded to determine what data paths are to be steered in order to get data into the SPC data register. The read strobe, generated by the strobe logic, must then strobe this data (in paraliei) into the SPC data register. The data can now be shifted out via the SDO pin and its contents disassembled and observed.

To perform the write operation, address and data must first be shifted into the SPC data register. The command is then shifted into the SPC command register via the command mode. This register provides information as to what data paths are to be steered. The address is supplied by the address register in the data scan path. The writestrobe is then generated between the time the $C / \bar{D}$ line is lowered and the SCLK line is raised. This is the strobe which actually clocks the data into the RAM or register in the device.

## Pad Cell Scan Path

Each I/O cell on the IDT49C403 contains a flip-flop which can be used to store the state of that cell and then be scanned out. Figure 11 shows the logic configuration. The READ line is enabled by a bit in the SPC command register and gated by the XFER signal, thus loading the scan flip-flops in parallel. The SCLK is then used to scan the data out of the SDO pin in series with the address and SPC data registers.


Flgure 21. Serial Scan in the I/O Cell

| 50 | DB10 |
| :---: | :---: |
| 51 | DB11 |
| 52 | DB12 |
| 53 | DB13 |
| 54 | DB14 |
| 55 | DB15 |
| 56 | OEA |
| 57 | DA0 |
| 58 | DA1 |
| 59 | DA2 |
| 60 | DA3 |
| 61 | DA4 |
| 62 | DA5 |
| 63 | DA6 |
| 64 | DA7 |
| 65 | A0 |
| 66 | A1 |
| 67 | A2 |
| 68 | A3 |
| 69 | A4 |
| 70 | A5 |
| 71 | DA8 |
| 72 | DA9 |
| 73 | DA10 |
| 74 | DA11 |


| 75 | DA12 |
| :---: | :---: |
| 76 | DA13 |
| 77 | DA14 |
| 78 | DA15 |
| 79 | LSS |
| 80 | CP |
| 81 | $\overline{\text { WE }}$ |
| 82 | B0 |
| 83 | B1 |
| 84 | B2 |
| 85 | B3 |
| 86 | B4 |
| 87 | B5 |
| 88 | Q0 |
| 89 | Q1 |
| 90 | WRITE |

Figure 22. Shift Order of I/O Pad Cells

The BYPASS bit in the SPC command register selects whether the shifting of the I/O cells will be bypassed such that only the RAM address and data registers are scanned out. When the READ bit is HIGH, data is transferred from the pins to the scan register when SCLK transitions HIGH after C/D has transitioned LOW. The

BYPASS bit in the command register is active HIGH so that a HIGH level bypasses scanning the I/O cells.

Figure 22 shows the order in which the I/O pad cells are scanned. The clocking will shift out the data on the $Y_{15}$ pin first and continue in series until the WRITE pin is shifted out last.


Figure 23. Breakpoint Detect Circuitry

## Breakpoint Detection on the IDT49C403

Figure 23 shows the diagnostics breakpoint detection circuit on the IDT49C403. This circuit is designed to allow the user to monitor certain key data buses and detect the data patterns on the Y and Q buses. When a data pattern is detected, a breakpoint compare signal is generated on the DCMP pin and is used to halt the system operation. The DCMP is an open drain signal and should be wireORed with DCMP lines of other similar devices and monitored by the main sequencer in the system. The breakpoint detection mechanism thus allows for an easier debug of microcode with regard to the data path.

At the heart of the breakpoint detection circuit is a comparator which compares data from the break data register with data from either the Y bus or the Q bus. The break control register determines which of the two buses is selected for a comparison. The break control register also steers a multiplexer at the output of the comparator. This multiplexer selects between the equal-to signal,
latched equal-to, Vcc or GND. The latched equal-to input into the multiplexer gives the user the ability to pipeline the match signal, thus shortening the system cycle time in the diagnostics mode. The $\mathrm{V}_{\mathrm{cc}}$ and GND inputs to the multiplexer allow the programmer to disable the break compare feature by forcing the DCMP pin either LOW or HIGH, respectively.

When a match is made, the DCMP line goes HIGH. Thus, if any one slice in a cascade application does not match, the wire-ANDed DCMP will be low. Selecting Vcc via the multiplexer will disable matches altogether. To select GND, disable any one slice from the comparison.

Figure 24 shows the format of the break data and break control register. The break data pattern is 16 bits wide, with bit 16 being the most significant bit and last to be shifted in. The Break Control register contains three fields. Bits 0 and 1 control the DCMP output and bit 2 selects between the $Y$ and the $Q$ bus to be compared with the break data register. Bits 3 to 15 are reserved for future expansion.


## BREAK POINT CONTROL ACCESS

| BUS SEL | BUS |
| :---: | :---: |
| 0 | Y |
| 1 | Q |


| DCMP CONTROL | DCMP STATUS |
| :---: | :--- |
| 0 | 0 |
| 0 | LOW |
| 1 | 0 |
| 1 | 1 |

Figure 24. Breakpoint Control Registers and Opcodes

## Serial Protocol Channel Design Example \#2

In order to fully understand the advantages and usage for the Serial Protocol Channel in debugging a typical set of hardware, a design example will now be presented. The design example chosen is a 16-bit computer design utilizing the IDT49C403 and the IDT49C410. This 16-bit ALU slice and 16-bit microprogrammed sequencer form the heart of an example 16-bit computer design that will be used to demonstrate the Serial Protocol Channel interface. Figure 25 shows a block diagram of the example design. The heart of the machine is an IDT49C403 containing 64 working registers and a high-performance arithmetic/logic unit. The IDT49C403 is a cascadable 16 -bit microprocessor slice. In this example, it is used to hold all of the working registers, the program counter and stack pointer for this machine.

## Example Machine

The bus structure for this computer design example consists of a 16 -bit data bus, 16 -bit address bus and 4-bit control bus. The control bus signals are memory request, I/O request, read/write and word/byte. Data from the $32 \mathrm{~K} \times 16$ RAM main memory is received in the data-in (DI) register and the results to be sent to the main memory are output by means of a data-output (DO) register. Addresses are loaded into the Memory Address Register (MAR) and may come from either the $Y$ bus or the DB bus of the IDT49C403. The right hand side of the block diagram of Figure 25 shows an instruction register organized as an 8-bit opcode, 4-bit source register (RS) select and 4-bit destination register (RD) select. These two 4-bit fields, as well as two 6-bit fields from the pipeline register, are multiplexed onto the destination address bus (403BSrc) and the source register select address bus (403ASrc). The microcoded portion of this example design consists of a IDT49C410, 16K $\times 96$-bits of Writable Control Store (WCS) and 96 -bit wide pipeline register. The IDT49C410 microprogram sequencer, WCS and pipeline register are connected in the normal state machine fashion, as shown in numerous available design examples. A 16-bit branch address field from the microprogram pipeline register feeds the $D$ input to the IDT49C410 sequencer and also drives a mask register (MR) whose output is connected to
the masks or 16 -bit constants into the data path of the machine. Shift linkage and status control are provided by a 2904 and the design also includes an IDT7216, $16 \times 16$ multiplier connected to the DA, DB and $Y$ buses of the IDT49C403.

The IDT49C410 sequencer, WCS and pipeline register are uniquely connected to an SPC load path. This load path utilizes two SPC channels and will be described in more detail later.

The example IDT49C403/IDT49C410 16-bit computer design uses a total of five Serial Protocol Channels. The five channels are depicted in Figure 26 and show the various registers connected in each channel. The exact partitioning used here was chosen out of convenience and as an attempt to learn as much as possibleabout controlling various types of four wire interfaces in an example design. As shown in Figure 26, Serial Protocol Channel 1 consisted of the 96 -bit pipeline register and a 16-bit load WCS address register. All discrete registers in the example design are the IDT49FCT618. This is a 16 -bit SPC register consisting of a 4-bit command, 96 -bit pipeline register and 16 -bit data register, as well as a 16 -bit main data register. Since six of these IDT49FCT618 registers were used for the WCS pipeline register and one additional 16-bit IDT49FCT618 register was used for the load WCS address register, a total of 112 bits are required to load the serial data path and a total of 28 bits are required to load the serial command path for SPC Channel 1 . The idea here is that, when loading the writable control store, the serial protocol processor will send first a 16-bit address followed by a 96 -bit command word into the serial command path. It will follow this by sending a 28 -bit command word into the serial command path. The appropriate control signals will then be toggled so as to execute a write of the WCS memory. This will be explained in more detail later and some example 68000 code will be shown for manipulating the various control lines. Channel 2 of the Serial Protocol Channel processor consists of three 16-bit IDT49FCT618 registers. These registers include the instruction register (IR), the MASK register (MR) and the data-in (DI) register. There is no particular design criteria for utilizing these three registers in series and the order in which they were connected was totally random. This path contains a 48-bit serial data channel and 12-bit serial command path.


Figure 25. An Example of IDT49C403/IDT49C410 16-Bit Computer Design


Figure 26. Five Serial Protocol Channels are Used In the Example Design

Channel 3 of the SPC connection (as shown in Figure 26) consists of a 16 -bit data-out (DO) register and the 16-bit Memory Address Register (MAR). Two IDT49FCT618s are used for these registers and provide a total of 32 bits for the SPC data path and 8 bits for the SPC command path. This configuration was selected and placed on a separate SPC channel in an attempt to make the configuration look similar to the WCS channel. The reason for this can be seen by referring to the block diagram in Figure 25. The goal was to be able to write the $32 \mathrm{~K} \times 16$ RAM from the SPC interface. By using the MAR register and the data-out (DO) register in the configuration shown in Figure 26, it was felt that much of the software for talking to this channel would be similar to the software required to talk to the WCS channel.

Channel 4 of the SPC interface consisted of the IDT49C403. This channel was kept as a separate channel in order to be able to conveniently interface to the data and command registers associated with the 16 -bit slice. Since one of the goals of this design example was to build and test all of the theory behind serial protocol, we felt it would be desirable to be able to manipulate the command and data registers in the IDT49C403 independently. The IDT49C403 contains a 91-bit data channel and an 8-bit command channel.

The fifth channel of the SPC interface to the example 16-bit computer design is the WCS control register channel. This channel consists of one IDT49C618 register and is used to manipulate the output enable of the IDT49C410 and the output enable of the 16-bit load WCS address register of SPC Channel 1. It is also used to con-
trol the output enable and write enable of the $16 \mathrm{~K} \times 96$ writable control store. This will be explained in more detail later.

From this description and by studying Figures 25 and 26, it should become obvious that a great number of registers in the 16-bit computer design example are available for reading, writing and examining by means of the SPC interface. In fact, all of the important registers associated with the design can be interrogated easily.

Next let's look at the actual hardware interface that was developed to provide the signals to the various SPC channels. A typical 68000 microprocessor design was utilized for the SPC interface. Figure 27 shows the $68000 / \mathrm{SPC}$ interface to the 16 -bit IDT49C403/IDT49C410 computer design. A total of five SPCchannels were used in the interface. The 68000 design contains EPROM, RAM and a UART connected to a standard CRT. A second UART was used to connect to an IBM PC in order to download assembled microcode and assembled machine code to be loaded into the example design by means of the SPC interface. The actual SPC interface consisted of some data output register bits for the command data lines, some output bits for the serial clock lines, one single data-out register bit and some data-in bits to be read from the serial interface channels. Figure 28 shows additional detail of the actual SPC interface. In actuality, a total of eight channels of SPC interface were designed, although only a total of five channels were used. Figure 28 shows that 74LS259 latches were used on the 68000 bus to provide the command data outputs for each of eight channels and a 74LS259 latch was used to provide the serial clock
bit for each of the eight channels. Similarly, a 74LS251 eight input multiplexer was used for the data input path to the 68000 from the serial protocol channel and a 74FCT377 register was used to provide the data output bit. It is important to note here that only one data output bit was used and it is routed to the input of all the serial protocol channel data inputs. To date, no disadvantage has been found in doing this rather than utilizing eight separate data outputs. If the user so desires, he could use write separate data outputs. In summary, our serial protocol channel interface to the IDT49C403/IDT49C410 16-bit computer design example consists of five serial protocol channels utilizing five command data lines, five serial clock lines, five data-in lines and one data-out line. This means a total of sixteen active signals plus grounds.

It should be noted that the command data outputs, the serial clock outputs, the SPC data-out and SPC data-in signals are mapped vertically in the address space of the 68000 as opposed to horizontally across data bits of the 68000 . This is not the way the design was started, but rather is the result of having written some example software. It seems that having a 16 -bit word (register) used to control all of the serial clocks is a disadvantage. Thus, the hardware was redesigned so that all of the output bits utilized the 68000 data bit zero and are located at different addresses in the 68000 address space. This has turned out to be very convenient for the software and seems far superior to the original approach, although this could obviously be made to work. Note also that all of the data inputs are actually connected to data bit 15 of the 68000 design as opposed to data bit 0 . This was done to cause the 68000 internal 16-bit data register to be conceptually connected in a serial loop with the protocol channel. Our approach to the software for SPC on the 68000 was basically to think and treat everything as 16 -bit words in the 68000 . This seems to work out quite nicely since the 68000 has a main memory that is 16 bits wide. Thus, we think of all words in memory as 16 -bit entities and SPC channel words as strings of 68000 words in sequence. For example, the 112-bit writable control store and WCS address will be contained in a 68000 buffer consisting of a total of 7 words. The 28 -bit command field of this same serial protocol channel will be contained in two 68000 words where the first word is 16 -bits and the second word utilizes the 12 least significant bits. It turns out that 68000 software handles this quite conveniently and the bits can be shifted out quite
conveniently through the serial hardware shown in Figure 28. We expect to have a single chip solution to the SPC interface in the near future.

When reading data in from the Serial Protocol Channel, we found it was most convenient to read the data in from the channel and begin loading in at data bit 15 and shifting the word down. Thus, after 16 read and shifts, a full 68000 16-bit word has been generated. This can now be stored in memory in a buffer and the next 16 -bit field read in. We found it was most convenient to always read full 16-bit blocks from the Serial Protocol Channel even though a few of the last bits may actually be don't cares. This allowed all data words to always be aligned at the least significant bit boundaries and was the most convenient method for thinking of the Serial Protocol Channel command or data. We found that it was important to understand the mapping between the 68000 memory space and our various Serial Protocol Channels although it is not difficult to understand. We think of bit 0 and word 0 as being the first bit out and simply continue to output bits until the total number of BITSOUT is achieved. Each time a 16 -bit increment is sent, we bump the address pointer to the next word boundary, read the word and then send out that data to SPC. Similarly, in reading in data, we read 16 bits at a time into an internal data register and then, at each 16-bit interval, output the word that has been received to the 68000 memory. Again, we bump the address pointer to the next word boundary and continue to receive input bits. These bits are loaded into the internal 16-bit register, starting at bit 15, and are then shifted down until a full 16 -bit word has been generated. Thus, we always read in complete 16-bit words even though the last few more significant bits may be don't cares. This causes the words to be totally bit-aligned in 68000 memory and could be transmitted out without any additional 68000 manipulation.

While not shown in Figure 28, our hardware design actually includes the ability to read in the state of the command data bit and the SCLK bit from the 74LS273 latches. While we found this a convenient check in debugging our software, it is not required. However, our past experience has told us that it is always nice to be able to read a hardware register in a microprocessor system so we would probably continue to recommend that the path be provided to read these output bits back to the host processor.


Figure 27. Example of a 68000/SPC Interface to a $\mathbf{1 6 - b H}$ IDT49C403/IDT49C410 Computer Design


Flgure 28. Detall 68000 to SPC Interface

Next, let's study the actual signals that we need to generate from the 68000 Serial Protocol Channel Interface. We will study this by simply looking at the SPC command/data, clock, data-out and data-in signals required for a single Serial Protocol Channel Interface. Referring to the waveforms in Figure 29, we see the required SPC signals. In our design, and we believe what should be one of the standard requirements for an SPC interface, the command/ data data line should always be kept HIGH when not in use and the serial clock line should always be kept LOW for consistency when not in use. If this rule is adhered to, we always know the starting input for a Serial Protocol Channel Interface and we can also guarantee that no command is currently being executed. Similarly, when we complete an instruction or a sequence of instructions, we should make sure that we always finalize the interface with an "execute" command so that no false executes will be initiated at the beginning of the next sequence. We believe this will be obvious after a future discussion about the Writable Control Store Interface.

Referring now to the signals in Figure 29, we see that if we had adhered to our rules of having C/D HIGH and SCLK LOW and we wish to send some data followed by a command to a Serial Protocol Channel, the following steps must be executed. First, we will bring the $C / \bar{D}$ line from HIGH-to-LOW to signal that data is going to be transmitted. Then we will output a data bit from the 68000 to the data-out flip-flop, as depicted in Figure 28. Then we will output a bit to set the SLCK HIGH and then the SLCK back LOW. Next we will change the data bit to a new value and again toggle the SLCK HIGH and back LOW. We will continue this sequence until the required number of data bits has been transmitted out the channel. In our design example in the case of Channel 1, we will output a total of 112 bits of data. Next, we will toggle the $C / \bar{D}$ line from the LOW state to the HIGH state. This will set the SPC to receive a command. Again, the data-out flip-flop will receive the first least significant command bit and then toggle the SCLK to HIGH and back LOW. This sequence of outputting a command bit and toggling SCLK will be repeated until all command bits have been transmitted. In the case of SPC Channel 1 in our example design, this would require a total of 28 command bits. At this point, if we wish to
execute this command for this channel, we will bring the $C / \bar{D}$ line LOW, then cause the SCLK to go HIGH-to-LOW and then bring the $\mathrm{C} / \overline{\mathrm{D}}$ line back HIGH. This will complete the execution of the instruction just transmitted into this Serial Protocol Channel.

Similarly, Figure 29b shows the sequence for taking data out of a Serial Protocol Channel by means of executing a command that is input into the channel. The scheme here is similar to that described in Figure 29a. Remembering that we enter into the SPC frame with the C/ $\overline{\mathrm{D}}$ line HIGH and the SLCK LOW, we can begin by applying the first data output bit. Next we simply toggle SLCK HIGH and back LOW and continue this sequence until the correct number of command bits has been output into the port. After this has been completed, we bring the C/ $\overline{\mathrm{D}}$ line LOW which causes the device, such as the IDT49FCT618 register, to begin the execution of the command. This will result in the first data output bit being presented on the data-out line. At this point, we can do a 68000 read cycle of the data as depicted by the R in Figure 29b. What we are actually doing is executing the 68000 instructions required to read in this data bit from the Serial Protocol Channel and store it internally in a register in the 68000. After we have completed the read, we now toggle the SCLK HIGH and back LOW. This will have the effect of terminating the execute command inside of the IDT49FCT618. Since it is assumed we are executing some type of read command, the data will be loaded into the SPC data shift register inside of the device. Next, we read the second bit into the 68000 indicated by an $R$ in Figure 29b. We follow this by toggling the serial clock line HIGH and back LOW, causing the internal SPC register to shift again. We repeat this sequence of instructions, reading the data bit into the 68000 and then toggling the SCLK, until all of the data is shifted into our 68000 processor system. If we were reading a word from the writable control store, this would require a total of 112 shifts to read the entire word. If we were reading a word from the IDT49C403, as connected to SPC Channel 4, it would require a total of 19 shifts. If we were reading a word from the data-out register and MAR register, as connected to Serial Protocol Channel 3, it would require a total of 32 shifts.

## The Actual SPC SIgnals Generated by the $\mathbf{6 8 0 0 0}$ Interface



Figure 29A. Data Into SPC


Figure 29B. Data Out of SPC

## Example Software

Next, let's examine some of the actual 68000 code that we used to implement the Serial Protocol Channel Interface. First, let me explain that all of our software is stack oriented and we pass parameters and variables on a data stack that is pointed to by address register A6 in the 68000. Thus, we use register A7 as the normal return stack register and we use pointer A6 as a data stack pointer in our software. In addition, our software registers D0, D1, D2 and D3 are unprotected and are assumed to be destroyed by any subroutine call. Similarly, registers A0, A1 and A2 are unprotected and are also assumed to be destroyed by any subroutine call. This is always true except for a few very tightly coupled, very local subroutines that are part of a local larger routine or two special subroutine cases for AO that we do not need to discuss at this time. Similarly, our software requires the user to protect registers D4, D5, D6 and D7, as well as address registers A3, A4 and A5, if they are to be used in the routine. Thus, these registers are always protected and can be assumed to remain correct after subroutine calls.

With this background, we can now examine a few of the key 68000 routines that we use to interface to the Serial Protocol Channel hardware. First, let's look at the routine we use for sending BITSOUT into the Serial Protocol Channel. The first software routine that we will examine is one that we call "BUFFOUT". This routine, Figure 30, will move the contents of a buffer pointed to by the address on the stack to the hardware port number that is on the
stack. It will transmit the number of bits as contained in the word on the stack. Thus, our stack pointed to by register A6 contains three values. The first is a long word containing the hardware port number offiset address; the second is a word containing the total number of bits to be transmitted; the third is a long word pointing to the buffer where the bits to be sent out are located. If we examine this routine, we will find that we always save and restore protected registers on the return stack. Thus, we enter a move multiple instruction as the first instruction and save the protected registers that we intend to use. Next, we see that we move the three passed parameters from the data stack into working registers inside the 68000. Since our goal is to send the "total number of bits", we need to figure out how many 16-bit words there are to be sent and then how many additional bits remain to be sent. This is achieved in our example code by taking the contents of register D5, moving it to register D6 and then rotating it down 4 bits. This will give the total number of 16 -bit words in register D6 and will leave, after MASKING, the total number of remaining bits in register D5. Next, we hit an instruction sequence where we simply move the first word to the stack, as well as the number of bits to be sent, the hardware port number to the stack and call a routine called BITSOUT. This subroutine, (Figure 31), "BITSOUT", actually interfaces to the SPC hardware. If we study "Buff Loop" routine, we will find that we simply loop in this routine until we have sent all of the whole words to the BITSOUT subroutine. We then pass one more time in the routine called "Buff Words Done" to send out the remaining bits. Next, let us examine the routine called "BITSOUT".

This routine will move the buffer pointed to by the address on the stack to the Hdw port number on the stack.

Registers Used: d4, d5, d6, a3
Stack: (Bufferaddr.1, TotalNumBits.w, HdwPortNum. 1 -- )

Buffout:
movem. 1
move. 1
move.w
movea. 1
move.w
lsr.w
andi.w
Buffloop:
cmpi.w
beq
move.w
move.w
move. 1
jsr subq.w jmp
BuffsWordsDone:
cmpi.w
beq
move.w
move.w
move. 1
jsr
NoBits:
movem. 1
rts
d4-d6/a3,-(a7) ;Save Reg
(a6)+,d4 ;Hardware Port Number
(ab) + ,d5 $\quad$ Number Bits
(ab),$+ a 3$;Buffer Pointer
d5, d6
\#0, d6
BuffwordsDone
(a3),$+-(a 6) \quad$ Buff to stack
\#16,-(a6) ;16 bits
d4,-(a6) ;Hardware Port number to stack
Bitsout
\#1, d8
Buffloop
\#0, d5
NoBits
(a3)+,-(a6) ;Buff to stack
d5,-(a6) ;Bits to stack
d4,-(ab) ;Hardware Port number to stack BitsOut
(a7)+,d4-d6/a3 ;Restore Reg

Figure 30. Routine to Send a Data Buffer Out to SDI

This routine will move the bits (or part-word) on the stack to the Hdw port number on the stack.

Registers Used: do, d1, d2, d4, d5, d6, a0, a3, a4
Stack: ( Data.w, NumBits.w, HdwPortNum. 1 -- )

## Bitsout:

movem. 1 d4-d6/a3,-a4,-(a7) ;Save Reg
move. 1
(a6),$+ d 4 \quad$;Hardware Port Number
move.w (ab)+,d6 ;Number Bits
andi.1 \#\$001f,d8 ;safaty limit to 31 , actual is 16 max
move.w (a6)+,d5 ;Data Word
lea. 1
lea. 1 Baseclk,a4
move.w do, (a4,d4)
; Set it Low
BitsOutGo:
move
\#0,do ;Clock Low - use do,d1 for
; speed, convenience
move.w \#1,
;Clock High
clr.w
BitsOutLoop:
cmp.w d2.d6 ;count equal?
beq
BitsOutDone
move.w d5, (a3,d4)
; send character
move.w d1, (a4,d4) ;SCLK - clock high
move.w do, (a4,d4) ;SCLK - clock low
lsr.w \#1,d5
addq.w \#1,d2
; Next bit
jmp BitsOutLoop
BitsoutDone:
movem. 1
(a7)+,d4-d6/a3-a4 ;Restore Reg
rts

Figure 31. Routine to Send a Data Word Out to SDI

This routine, "BITSOUT," will move the bits on the stack to the hardware port number on the stack. Again, three parameters are on our data stack when we enter this routine. They are the hardware port number address offset, the number of bits to be transmitted and the actual data word containing the bits. Once we have popped these parameters into 68000 registers D4, D5 and D6, we load our hardware BaseData and hardware BaseClock addresses into A3 and A4. After some other testing and initialization we finally arrive at the BITSOUT go loop. Here is where we actually transmit a data bit, contained in register D5, to the data-out flip-flop, then toggle the serial clock HIGH and then LOW at the appropriate channel. Finally, we shift the data word and then bump the bit count to see if we have completed the right number of BITSOUT. When we have transmitted the correct number of bits (note: the maximum should be 16 bits), we return from this subroutine. The return will actually
be to the BuffOut loop where the next word will be set up in that loop.

The second key set of software for interfacing to our SPC hardware is the "Get SPC Data Subroutine." This routine will get data from the SPC hardware port and put it in a temporary buffer. Again, three parameters are passed to this routine on our operand stack. They include the hardware port number offset, the total number of bits to be input and the address of the temporary buffer in the 68000 address space. In studying this routine, as shown in Figure 32, we see we pop the parameters off the stack and set up our hardware base address registers. Then, we go to the "BitsIn Loop" where we actually get a bit and then toggle the serial clock HIGH and back LOW. Next, we MASK the most significant bit of the word we have just read because that is the actual data bit input from the SPC port.

We move it into the final destination register by first shifting this register and ORing in the actual data bit. We decrement the counter and branch to execute the loop again if we have not completed the entire total number of bits. Notice that, by means of the "MoreBits" external loop, we always read in full 16 -bit words. Here, of course, the last few bits may actually be don't cares but the final word is indeed aligned on the least significant bit boundary for the useful bits.

While we're discussing software, let's review two additional useful small software routines. The first, depicted in Figure 32, is a routine called SPC Execute that will execute the command that has been transmitted to the C and D registers. It will use the hardware port number that it gets from the operand stack pointed to by A6. It
will pulse the $C / \bar{D}$ and SLCK appropriately to cause a command to be executed. The timing is such that the $\mathrm{C} / \overline{\mathrm{D}}$ line will be brought from HIGH-to-LOW, then the SLCK will be toggled from LOW-to-HIGH-to-LOW and the C/D line will be brought back HIGH. This results in leaving the C/D line HIGH and the SLCK line LOW, as desired. The code simply consists of four moves to the hardware data ports on the 68000 and then returns to the calling routine. We call this little routine "SPC Execute." The other routine, shown in Figure 33, is even simpler. This routine will simply pulse a WCS control register to cause an actual write to the writable control store. The final details of this usage will be described later. What this routine does is simply pulse the Command/Data line (C/D) on the SPC channel from HIGH-to-LOW and back to HIGH.

This routine will get data from the Spc Hdw port and put it in SpcBufl
Registers Used: do, d1, d2, d4, d5, d6, a0, a3, a4
Stack: ( Bufferaddr.1, TotalNumBits.w, HdwPortNum. 1 -- )


Figure 32. Routine to Get Bits from SDO

This Routine will pulse the wcs control register C/D H-L-H for writing. It will use the hardware port number.

Registers Used: do, ao
Stack: ( HdwPortNum. 1 --- )

```
SpcWritePulse:
    move. }
        (ab)+,do
        ;Hardware port number
    lea.1 BaseCD,aO ;Base for CD hardware port
    move.w #0, (a0, d0) ;set to data mode
    move.w #1, (a0,d0) : set to command mode
    rts
    This routine will execute the command in the C and D registers. It will use
    Hdw port number from the stack. It will pulse the execute. CD = H-L-H,
    Clk = L-H-L.
    Timing is: C/D* H H L LLH H
        SClk L L L H L L L
    Registers Used: do, a0, a1
    Stack: ( HdwPortNum.1 -.--)
```

    SpcExecute:
    | lea.1 | BaseCD, a0 | ;Base for CD hardware port |
| :--- | :--- | :--- |
| lea.1 | Baseclk, a1 | ;Base for Clk hardware port |
| move.1 | (a6)+,do | ;Hardware port number |
| move.w | $\# 0,(a 0, d 0)$ | ;set to data mode |
| move.w | $\# 1,(a 1, d 0)$ | ;clock high |
| move.w | $\# 0,(a 1, d 0)$ | ;clock low |
| move.w | $\# 1,(a 0, d 0)$ | ;set to command mode |
| rts |  |  |

Figure 33. Routines to Write Word to WCS

## The Hardware

Next, let's examine the Writable Control Store (WCS) State Machine portion of our 16-bit example computer design. This is shown in more detail in Figure 34. What we see here is the IDT49C410 sequencer driving the address lines of the $16 \mathrm{~K} \times 96$ writable control store. Inthis case, our actual design utilizes $16 \mathrm{~K} \times 4$ IDT7198 RAMs. We use a total of 24 of these RAMs to achieve a 96 -bit wide writable control store. We use six of the IDT49FCT618 registers to provide a total of 96 -bits of pipeline register. A seventh

IDT49FCT618 is used to provide an address to the writable control store when we are in the load or read Writable Control Store mode by means of the Serial Protocol Channel. We use an eighth IDT49FCT618 on a completely separate Serial Protocol Channel (Channel 7), to control the interface to the State Machine. This eighth IDT49FCT618 hooked to SPC Channel 7 is called the WCS control register. Let's examine its functions. First, bit Y2 is used to select the address source of the writable control store to be either the IDT49C410 sequencer or the IDT49FCT618 WCS address
register. Thus, the Writable Control Store can get its source address from one of two points as controlled by this bit in the WCS control register. Bit YO is used to control the write enable line of the $16 \mathrm{~K} \times 96$ writable control store, while bit Y 1 is used to control the output enable of this WCS. Notice that we do not need or use the chip select on the RAMs in the writable control store so it is simply tied to ground. In normal execution for our 16-bit computer, we would expect that the write enable input to the writable control would be HIGH, the output enable to the writable control store would be LOW and the IDT49C410 sequencer would provide the address to the writable control store.

When we want to talk to the writable control store by means of the Serial Protocol Channel, the following events must take place. First, we will transmit a command by means of Channel 7 to the WCS control register where we will bring control of the address to the IDT49FCT618 WCS address register and deselect the ICT49C410 sequencer. However, we also need to know if this is going to be a read command for the WCS or a write command for the WCS. If it is a read command, we want to leave the WCS output enable LOW. If it is a write command, we want to bring the WCS output enable HIGH. Thus, it is obvious we need two types of WCS commands: a WCS read and a WCS write.


Figure 34. The WCS State Machine Portion of Our 16-Bit Example Computer

## Writing WCS

Let's assume we wish to do a WCS write. We load the WCS command register with a bit to select the IDT49FCT618 address register and a bit to bring the output enable HIGH. The write enable should already have been HIGH. In this design, these bits are actually being stored in the main data register of the IDT49FCT618. A detailed diagram of the IDT49FCT618, for purposes of understanding the WCS control register, is shown in Figure 35. We will achieve this loading of the proper bits by first transmitting the data, then transmitting the command in the IDT49FCT618. The command we have entered into the IDT49FCT618 is command number 10 (HEX A) which will load the data into the main data register. Since our goal is to write data into the writable control store, we next need to send the appropriate address and data out Serial Protocol Channel 1 into the pipeline register and WCS address register. Without worrying about where the address and data actually come from, let's simply assume we transmit the data out the SPC Channel 1, switch
to the command mode and transmit the command out Channel 1. Due to the method of interconnect of the WCS address register and pipeline register, the first 4-bit command will be opcode 8 while the next six 4-bit commands will be opcode 9 . That is, we want to force the address data out the $Y$ port on the WCS address register and the data out the D port on the pipeline register. Now we come to the tricky part. What must be accomplished at this time is the following. We need to bring the command data line of Channel 1 LOW to start executing the command that points the data and address toward the writable control store. After this, we must execute a command on SPC Channel 7 so to cause the write enable line on the WCS memory to toggle from HIGH-to-LOW and back to HIGH. This will write the data driving the WCS data and address lines into the memory. What we have found to be most beneficial is the following; when the original command that was loaded into the WCS control register selected the IDT49FCT618 and deselected the IDT49C410, we executed that command and loaded a HIGH,

HIGH, LOW into the main data register bits Y2, Y1 and YO. Following that, we found it most beneficial to load the SPC data register (see Figure 35) with a LOW, HIGH, LOW for bits 2, 1, 0 , respectively, and the 4-bit command register with command 8, the diagnostic register to Y command. This now puts us in the position of having the normal signals in the main data register and the write signals in the SPC data register, as shown in Figure 35. What we can do then
is simply bring the command data line HIGH-LOW-HIGH and execute a write in the WCS. This will force the WCS write enable line from the HIGH state to the LOW state and back to the HIGH state. Then, we can complete the execution of the instruction of SPC Channel 1 by pulsing the serial clock HIGH, then back LOW and then bring the C/D line HIGH. An example of the 68000 code for executing this sequence is shown in Figure 33.


Figure 35. Detailed Dlagram of IDT49FCT618 for Understanding WCS Control Register

Figure 36 shows the actual bit definitions for the 96 bits of microcode in this design example. If we study this bit definition and then review Figure 25 , the block diagram of the design example, and Figure 26, the Serial Protocol Channel definition of the design example, we can arrive at an interesting conclusion. Channel 3 of our design utilizes the memory address register (MAR) and data-out register (DO) in a similar fashion to Channel 1. It turns out that the 96 -bit pipeline register is the main control register to the $32 \mathrm{~K} \times 16$ main memory. Thus, we have the same architecture for
the $32 \mathrm{~K} \times 16$ main memory RAM that we do for the writable control store. That is, we have both an address and data interface mechanism, as well as control bits that will control reading and writing. There are a couple of significant differences in that, in terms of the main memory control, we actually must be able to force a write without the use of the system clock. Thus, we have an architecture that will allow us to write main memory from SPC in much the same fashion that we write the WCS memory from SPC .


| $63 \quad 62$ | 61 | 60 | 59 | 58 | 5756 | 5554 | 5352 | 51 | 50 | 49 | 48 | 47 | 46 |  | 44 |  | 42 | 41 | 40 | $39 \quad 36$ | $35 \quad 32$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 410 |  | 7217 MULT |  |  |  | $\begin{aligned} & \text { SYS } \\ & \text { BUS } \end{aligned}$ | MAR | $\begin{aligned} & \text { LOAD } \\ & \text { REG } \end{aligned}$ |  |  | $\begin{aligned} & 403 \\ & \text { WD } \\ & \text { BY } \end{aligned}$ | $\begin{gathered} Y \\ \text { BUS } \end{gathered}$ |  | $\underset{\text { REG }}{\mathrm{Q}}$ |  | $\begin{aligned} & \text { DB } \\ & \text { SEL } \end{aligned}$ |  | $\begin{aligned} & \text { DA } \\ & \text { SEL } \end{aligned}$ | $\begin{aligned} & 403 \\ & 10 \end{aligned}$ | $\begin{gathered} 403 \\ \text { DEST } \\ I_{5}-I_{8} \end{gathered}$ | $\begin{aligned} & 403 \\ & \mathrm{~A}_{1}-1_{4} \end{aligned}$ |
| SRC | CEM | MSPSEL | TWO'S | LP | ${ }^{1} \mathrm{XY}$ |  |  | DO | DI | MASK |  |  |  |  |  |  |  |  |  |  |  |


| 95 | 88 | 87 |  | 84 | 83 |  | 81 | 80 | 79 |  | 76 | 75 |  | 72 | 71 | 70 | 69 |  | 64 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SPARE |  |  | $\begin{gathered} \text { MAIN } \\ \text { BYCS } \\ \text { CYCLE } \end{gathered}$ |  |  | SPARE |  | $\operatorname{IR}_{\operatorname{REG}}$ |  | $\begin{aligned} & 39 \mathrm{ClO}_{10} \\ & \text { INST } \\ & \mathrm{I}_{0}-\mathrm{I}_{3} \end{aligned}$ |  |  | $\begin{aligned} & 2904 \\ & \text { SHIF } \\ & \mathrm{I}_{8}-\mathrm{I}_{8} \end{aligned}$ |  |  |  |  | CC |  |

Figure 36. Definition of Microcode Blts

## Serial Protocol Design Example \#3

The following design example uses a $4 \mathrm{~K} \times 16$ RAM identified as the IDT71502. The IDT71502 is a high-speed RAM with a pipeline register built into the output and includes an SPC channel for initialization and configuration. This design example shows how it is used and a simple circuit that can be constructed to initialize it from code stored in a slower access EPROM at system power up time.

## General Description of IDT71502

The IDT71502 Registered RAM consists of a $4 \mathrm{~K} \times 16$-bit RAM plus a 16-bit pipeline register and is designed for microcode
writable control store use. A serial shift register system, the Serial Protocol Channel (SPC), is included on-chip for serial load and readback of the RAM data. A RAM address counter is also provided to speed up RAM load and readback. The SPC serial shift register is also configured to be used as a diagnostic register. The shift register can read all status conditions on the chip such as the RAM output, pipeline register output, data output pin state and RAM load/ read counter value. A breakpoint comparator is included to support the diagnostic function. This breakpoint comparator can be used to detect a particular bit pattern in the RAM address or pipeline register outputs.


Figure 36. Block Dlagram of IDT71502 4K x 16 Registered RAM

The IDT71502 Registered RAM includes features to support control store applications. These include synchronous output enable and an initialize register for selecting the initial value of the pipeline register. A parity output is provided which indicates the parity of the contents of the pipeline register. The parity output can be used to provide parity check control for high-reliability systems.

The IDT71502 RAM can also be used as a trace RAM for recording external data. In this mode, the data I/O pins are inputs and data is clocked into the RAM using the Initialize registers as the address counter. The trace mode, in combination with the breakpoint comparator, allows the IDT71502 RAM to be used as a one-chip logic analyzer.


Figure 38. SPC Data and Command Registers for the IDT71502

TheSerial Protocol Channel (SPC) logic consists of a 16-bit data shift register, an 8-bit command register and clock logic consisting of gates and a flip-flop. The command decode logic decodes and executes the command in the command shift register using the clock from the clock logic. The command is divided into two four-
bit fields. The most significant four bits of the command register define the command to be executed: read, write, etc. The least significant four bits define the register to be read or written. (Note: The data to the SPC is shifted in LSB first.)

The block diagram shown below is a detailed schematic of the IDT71502 showing how the SPC channel connects to the various points in the device.


Figure 39. Detalled Block Diagram of IDT71502

## Breakpoint Comparator Operation

The Breakpoint Comparator (BC) provides a masked 16-bit comparison of the various data paths that can be read by the SPC. It consists of an equal-comparator and the Break Data and Mask registers, as shown in the Breakpoint Comparator Logic Block Diagram. The BC compares the data from the chip against the data in
the Break Data register and activates the Breakpoint Compare output if the two are equal. The Mask register enables comparison. If a bit in the Mask register is a one, comparison is enabled on the corresponding bit in the Data register; if zero, the comparison on that bit is disabled: i.e. forced to equal.


Figure 40. Breakpoint Comparator Logic Block Dlagram

## Trace Mode Operation

When the Trace bit in the Set-up register is set, the chip is in the Trace mode. In this mode, data from the chip data pins Y15-Y0 is written into sequential locations in the RAM. The address for the RAM comes from the Initialize counter, which is incremented after each RAM write. The Trace mode is used to record external data events in the same manner as a logic analyzer. The Trace mode recording sequence is as follows:

1. Data from the I/O pins is written into the pipeline register by the clock
2. Data in the pipeline register is written into the RAM by a one shot driven by the trailing edge of the clock.
3. The initialize counter is incremented by the trailing edge of the RAM write pulse.

## Using Trace Mode as a Logic Analyzer

The Trace mode allows the IDT71502 to be used as on on-board logic analyzer for system diagnostics. It is particularly powerful
when used in conjunction with the breakpoint function. In the Trace mode, data is recorded in sequential locations in the RAM as controlled by the Trace counter. Since the incoming data is clocked into the pipeline register, the set-up and hold times are short and compatible with capturing changing bus data, for example. A block diagram of a system with an IDT71502 used in the Trace mode is shown in Figure 41.

The breakpoint outputs from the IDT71502 devices in a system can be used to control the Trace mode writing. The breakpoint outputs are open drain types which provide a wire-AND function when connected together to a single pull up resistor. By tying the breakpoint outputs for the writable control store RAMs and the trace RAM, a breakpoint comparison can be made over the full microcode word plus the data bus contents. This comparison can be used to enable the trace write so that only data which occurred at the breakpoint times is recorded. This allows recording the data that was on the bus during each instance of an I/O write, for example.


Flgure 41. IDT71502 Used as WCS and Bus Trace

## Using the Registered RAM in Writable Control Stores

The IDT71502 Registered RAM is designed expressly for efficient use in writable control stores. A simplified block diagram of a 16-bit microprogram controlled system using the IDT71502 is shown in Figure 41. The system shown uses four IDT71502 Registered RAM chips to provide $4 \mathrm{~K} \times 64$ of microcode writable control store.

## Serial Loading of the IDT71502 Using the SPC

In order to use the IDT71502 in writable control store applications, it must be loaded with the microprogram before use. This is doneusing the SPC. Loading the RAM over the SPC can be done in several ways. The microcode can be loaded from a central microprocessor which can perform both microcode load and system diagnostics at power up or it can be loaded using dedicated load logic.

An example of a design of this dedicated load logic is shown in Figure 42. The purpose of this example is to show how one goes about designing this logic. This example shows an approach which loads the RAMs with data from a single EPROM. The load logic gets its SPC command and data information from the EPROM. It is controlled by single byte instructions from the same EPROM. The format of these instructions is shown in Figure 43 and a map of the typical contents of the EPROM is shown in Figure 44.

The load logic consists of a 16-bit address counter, an 8-bit shift register, a 4-bit byte counter and a PAL containing a 2-bit instruction register. The logic in the PAL interprets the 2-bit load instructions to cause bytes of command or data information to be loaded into the IDT74FCT299 shift register and shifted to the SPC. The two IDT74FCT161 counters are used to count the bytes being sent and the 8 bits in each byte.


Figure 42. Microcode Load Logic Example

The format of the load logic instruction is shown in Figure 43. Each instruction consists of two bits of opcode and a byte count. The serial data that is shifted out of the automatic loader is always in multiples of 8 -bits.


LOAD DATA


STOP, END OF LOAD

Figure 43. Microcode Load Logic Instruction Formats

## Summary

IDT's innovative Serial Protocol Channel has been architected in such a way that it can be easily implemented in many different applications. The cascading feature on the SPC not only allows a complete system debug and test, but specific blocks of logic can be tested by breaking the test program loop into multiple miniloops, thus performing much tighter diagnostic checks.

An example of some code is shown in Figure 44 in the form of a memory map. Each instruction to the loader logic is followed by data to be shifted out to the IDT71502. There is a block of commands followed by a block of data and so on.

EPROM
ADDRS. EPROM DATA


Flgure 44. Microcode Load EPROM Memory Map

Finally, as chip technologies continue their push towards more heavily integrated VLSI architectures, IDT has responded with the right tool for enhancing and simplifying in-circuit testing and diagnostics-the Serlal Protocol Channel.

FIR FILTER
IMPLEMENTATION USING

## INTRODUCTION

This application note shows a relatively simple method of implementing an N -tap finite duration impulse response (FIR) filter using FIFOs for the data and coefficient storage instead of space-consuming counters, RAMs and control logic. The multiply-accumulate operations can be performed by high-speed $16 \times 16$ multiplyaccumulators (MACs) such as the IDT7210/7243.

Finite duration impulse response filters are popular in many DSP applications. FIRs have no feedback elements and no poles and they are unconditionally stable. Also, with FIRs one can have linear phase response that may be important for certain applications.

FIR filters are one of the basic building blocks of digital signal processing (DSP). The FIR filter uses digital components to perform the same function as analog filters. The FIR filter uses digital multipliers and accumulators to perform a series approximation of an analog filter. High-pass, low-pass and band-pass filters may be implemented. The digital FIR filter has several advantages over its analog counterpart. Its performance can be precisely specified and does not drift with time. Also, the filter type and performance can be changed with no change in hardware components and not
introduce any amplifier noise. These features make the FIR filter popular in high-performance designs.

The FIR filter continuously processes (i.e. filters) the digital equivalent of the input analog signal. It does this by processing each input digital data word in a repetitive manner as a sum-ofproducts algorithm. In this algorithm, the current data word and some number of previous data words are each multiplied by a coefficient and the resulting products are summed. The filter type and performance are determined by the combination of the number of previous data words used and by the coefficients. The number of data words used is called the number of filter taps. An N -tap filter uses $\mathbf{N}$ data words and coefficients in the FIR calculation.

An FIR can be thought of as an average of incoming data values. Each of the successive data values is multiplied by its own coefficient and these values are totaled by an adder. A block diagram of this operation is shown in Figure 1. This sequence continues for each clock cycle as each data value advances one position and is multiplied by a new coefficient and a new sum is output. If one used a multiplier for every tap, a1 to a4, and an adder that added the four products (the multiplier outputs), a result can be obtained every cycle.


Figure 1. FIR Block Diagram

In many applications, only one MAC is used and the calculation is performed in 4 clock cycles for a four tap filter. If a single chip MAC is used, the appropriate data and coefficients are loaded to the MAC input registers. A new output results every four cycles, while a new input data value is loaded every four cycles. The hardware for loading the data and the coefficients is RAM with up/down counters and some logic. However, with the advent of FIFOs with asynchronous read and write capabilities and retransmit capability, one can have a better solution.

The IDT7201/7202 are high-speed $512 \times 9$ and $1 \mathrm{~K} \times 9$ FIFOs that can be used to hold the data and coefficients for FIR filters. Higher
density FIFOs such as the IDT7203/7204 ( $2 \mathrm{~K} \times 9 / 4 \mathrm{~K} \times 9$ ) are also available. The IDT7201/7202, shown in Figure 2, are high-speed buffers that have an access time of 35 ns and a cycle time of 45 ns . These FIFOs support asynchronous and simultaneous read and write operations. On every falling edge of the write line, a new write cycle begins. The write pointer is incremented on every rising edge of the write line. On every falling read edge, a new read cycle begins and the read pointer is incremented on every rising read edge. The data is available after a delay of $\mathrm{t}_{\mathrm{A}}$ (or 35 ns for the highest speed part) after the falling read edge.


Figure 2. FIFO Block Dlagram

The IDT7201/7202 FIFOs have a retransmit feature which is particularly useful in applications where the same data is repeatedly required. In a FIFO, N bytes can be written and then read. The retransmit feature allows the same N bytes to be read again without rewriting them. The retransmit feature resets the read pointer in the FIFO to zero, allowing a reread of the written information. If a FIFO
is used to hold the filter coefficients, the retransmit feature can be used to reread the coefficients for each FIR calculation pass without having to reload them. Retransmit is performed by pulsing the retransmit input with the read and write clock lines high. This is shown in Figure 3 and, in greater detail, in Figure 7.


Figure 3. Sequence of Operations to Perform an FIR

The clock cycle time can be at 120 ns with a $50 \%$ duty cycle. For the data storage, the data is read from the FIFO, passes through the multiplexer and is then stored back in the FIFO. The delay path for the clock low time is as follows:

| Read Going Low to Data on FIFO Output | 35ns |
| :---: | :---: |
| FIFO Output to Multiplexer Output | 5ns |
| Multiplexer Output to Write Going | 18ns |
| Low-to-High (Set-up) |  |
| Minimum Clock Low Time | 58ns |
| e delay path for the clock high time is as follows: |  |
| Control Circuit to Have RT Go From High-to-Low | 10 ns |
| Retransmit Minimum Low Time | 35ns |
| Read and Write High Time After the RT Low-to-High | 10ns |
| Minimum Clock High Time | 55ns |

Timing diagrams for these cases are shown in Figures 4 and 5.

$t_{1}=$ FIFO Access Time $=35 \mathrm{~ns}$
$\mathrm{t}_{4}=$ MAC Data Set-up Time $=25 \mathrm{~ns}$ on 100 ns (comm.) MAC
Figure 4. Clock Low Timings


Figure 5. Clock High Timings
The MACs have input registers and an output accumulator. The MAC specification is based on the multiply-accumulate time or the time it takes for the input operands to be multiplied, the accumulator added or subtracted from this product and the result stored in the accumulator. The specification, called the multiply-accumulate time, is a register-to-register delay.

Another timing consideration for the data path is the set-up time for the MAC's input registers. In the case of the FIFO loading data to the MAC, the $t_{A}$ of the FIFO plus the set-up of the MAC is 60 ns (for the IDT7210/7243 100ns MACs) and this delay is equal to the suggested clock low time.

With the configuration shown in Figure 6, the clocked cycle time is 120 ns at a $50 \%$ duty cycle using 35 ns FIFOs (IDT7201/2) and 100ns multiplier-accumulators (IDT7210/7243). This system gives an output every 120 Nns where N is the number of taps.


Figure 6. Logic Implementation of N-tap FIR
If the 120 ns cycle time is considered slow for the user's application, a faster speed of 70 ns cycle ( 60 ns clock low and 10 ns clock high) can be achieved. This is done by recirculating the coefficients through the FIFO using a multiplexer instead of using the retransmit feature, as shown in Figure 7. This is similar to the way
the data is recirculated on the left side of Figure 6. The difference is that the coefficients are loaded into the FIFO initially from another source and, after loading, the FIFO output data becomes its input data (i.e., the input MUX selects the FIFO output to be the input
after the initial loading of the coefficients). This configuration reduces the clock high minimum time requirement as the retransmit feature is not used. The clock low time does not change from the 60 ns value.


Figure 7. Logic Implementation of a Higher Speed N-tap FIR

The FIFOs used in this application have 35ns access times, but MACs faster than the 100 ns used in the previous example have to be used. IDT has MACs that are as fast as 35 ns clocked multiplyaccumulate times and these would have to be used if the clock
high time was only 10 ns. The FIFO read and write minimum high times are also 10 ns . This system yields a filter that gives an output every 70 Nns where N is the number of taps.

By Michael J. Miller

## INTRODUCTION

Historically, mainframes and mini-computers were implemented using random logic for sequencing and control. In the course of improving performance, the instruction sets were enhanced which, in turn, made the random logic more complex. The more complex logic took longer to develop and was more difficult to debug and validate. Software came to the rescue in the form of microprogramming. The microcode replaced the random logic with the regular structure of ROM or Writable Control Store (WCS). This allowed for easier updates to the design which could even be performed in the field. Not surprisingly, the microprocessor community followed the same path of random logic for simpler processors to processors with complex instructions sets which are implemented through microprogramming.

The gains in microprocessor performance have slowed in pace and the implementation has again become very complex. Again, software has come to the rescue. There is a new trend today called RISC. Since programming techniques have made many recent advances more sophisticated, optimizing compilers are available. With these compilers the RISC community has opted to greatly reduce the complexity of the processor, eliminating microcode and relying upon the compiler to take advantage of using a much simpler but faster executing instruction set. Through this partitioning, it has been demonstrated that a much more efficient solution is realized for compiled languages such as C . This is shown through the numerous benchmarks circulating throughout the industry today.

Microprogramming has long since grown beyond being used just in CPUs. Today, microprogramming provides a technique to orchestrate the simultaneous parallel operations of multiple building blocks and the buses between them. In this way, algorithms that are implemented in a sequential fashion on a conventional CPU may be computed in parallel in multiple ALUs and buses. Today, these have been dubbed Very Large Instruction Word (VLIW). machines. Typically this technique is used in dedicated processors and controllers.

## FAST, FLEXIBLE CONTROLLERS

Today's high-performance systems are composed of multiple processors and controllers working together. Several decades ago, in all but the most sophisticated designs, there was one processor doing everything. Now, the descendants of these systems are more like multicell organisms where each cell is interacting with other cells and performing a specialized task. For example, a work station today is composed of a central processor (CISC or RISC), a graphics/video controller, communications controller for ETHERNET or token ring, a mathematics accelerator and a disk controller (Figure 1). Except for the main CPU, all of the other elements are dedicated controllers. When performance counts, microprogram designs today can provide controller solutions that operate at more than 20 MIPS, which is an order of magnitude over what most fixed instruction set processors can provide today in controller-type applications. The fixed instruction CPU does the general purpose task at which it is good and coordinates the operations of multiple controllers which perform computation-intensive repetitive tasks.

The requirement for many of today's system designs to provide the highest performance possible means that there is a constant requirement for high-performance solutions such as microprogram architectures. The performance benefit, however, must always be traded off with the cost in terms of power consumed and number parts in design solution. The power and parts count for a solution provided by a given family of devices is directly related to the speed/power ratio of the technology used. The new wave of very-high-speed CMOS has entered the bit-slice world, thereby offering ever faster and denser functions. These new building blocks are, on the average, four to eight times as wide as 16 - and 32 -bit RALUs (ALUs with deep register files) and twice as fast at $1 / 4$ the power of the previous generation of bipolar bit-slice. With the new ALUs and sequencers, the microprogram building block approach provides solutions that perform more than an order of magnitude faster at one to two times the parts count of a fixed instruction implementation.


Figure 1. Typical Workstation Block Dlagram

## CONTROLLERS PROFIT FROM MICROPROGRAMMING

In order to understand why and where microprogramming is a very important solution for today's designer to use, one must compare the fixed instruction set processors (CISC and RISC) versus microprogram building block solutions. These two different approaches have major strengths in different areas. The fixed instruction set processors have mainly filled the niche of lower parts count solutions for general purpose computation. In the controller area they have serviced the low to medium performance solutions. Today, the microprogram bit-slice products have been utilized in very-high-performance control applications and emulation of specialized computer architectures. To see why, one must inspect the architectures (shown in Figure 2) more closely.


FIXED INSTRUCTION PROCESSOR SOLUTION


MICROPROGRAM SOLUTION (HARVARD CLASS CONFIGURATION)

Figure 2. Comparisons of Microprocessors as Controliers
The fixed instruction set processors (like the 68000 family) fall into a class of machines referred to as the Von Neumann-type architecture which has an address bus and a data bus linking the processor and the memory together. These two buses are sometimes referred to as Von Neumann bottleneck because all data and program instructions must pass through the same address and data bus between the memory and processor, limiting the bandwidth because, at any given time, only data or program instructions can be fetched or written. The performance is therefore directly related to the bandwidth of this data path. For example, in a 25 MHz 68020 , for one memory access the clock must cycle three times, yielding 8 million data transfers in one second. To perform any instruction, the processor must fetch the opcode, source and destination designators and the data. This can be anywhere from two memory cycles to many and averages around 2 to 3 memory cycles. At a bus cycle rate of 8 MHz , this results very simplistically in 2.75 to 4 MIPS. These theoretical numbers exceed actual benchmarks for the 68020. Through many years of optimizing the architecture and the instruction set, the fixed instruction microprocessors have become very good at performing general purpose type computations such as implementing operating systems, compilers, word processors and spread sheets. Because the instruction set is fixed and has been added to over the years, previous software
written from these processors has been brought forward, making a very rich base of application software to solve all sorts of applications. Use of high level languages has made this process much easier.

The RISC approach is proceeding to take over large segments of these general purpose computing area. Major improvements have been made via various approaches, some of which include: 1) deeper pipelines, hence faster cycle times to match faster static RAMs; 2) separate instruction and data caches to allow the processor to fetch data and instructions simultaneously, improving on the Von Neumann bottleneck through an internal Harvard class-like architecture; and 3) large register files to avoid going off-chip for data. For a given level of technology, the RISC approach conservatively seems to provide two to three times the improvement current CISC. Not to be outdone, the newer CISC chips will start to incorporate many of these features on-chip.

The microprogram building block approach has many of the features that RISC has but with the flexibilty to fit into many different classes of bus architecture. In the simplest approach, one sequencer and ALU can be used with fast static RAM to form a Harvard class architecture similar to that used by the high-performance RISC designs. The microprogram approach allows instructions to be fetched at the same time that data is fetched. The ALUs incorporate such RISC features as simple orthogonal instruction sets, large expandable register files ( 32 and 64 locations) and single cycle operation.

The sole purpose of the sequencer is to generate a new address on every clock cycle. Thus, an instruction can be fetched on every clock cyle and placed in the instruction register. In the microprogramming world, the instruction register is referred to as the pipeline register. The pipeline register and memory can be from 32 bits up to 256 bits wide. The width of this register is tailored in each design in order to control multiple operations in parallel, tuning the performance to the required application. Unlike RISC, the microprogram approach does not use sophisticated MMUs, TLBs or caches. In real-time controllers, they only confuse the issue where precise cycle times are important.

Using today's technology, the IDT49C410 (16-bit microsequencer) can compute a next address in 16ns. Coupled with fast, 15ns static RAM (IDT6167) and high-speed registers (IDT74FCT374), sustained instruction fetch rates of 20 million times a second can be obtained. This sets a performance level for a simple bit-slice architecture at 20 MIPS. By using the VLIW approach, multiple operations can be performed in parallel and have a multiplying factor times the 20 MIPS. These very high rate instruction streams can be used in disk controllers, high-speed graphics engines, dedicated DSP architectures for radar/sonar, imaging devices, communications and robotics, to name a few.

The most economical, yet highest performance approach to utilize microprogramming in controller applications is to implement computation intensive and repetitive code with microprogram building blocks while relying on the host processor to provide all of the glue code. In this way, the tight inner loops are implemented in microcode. Since, in any given application the number of lines of code dedicated to tight inner loops is very small, the total amount of required microcode is reduced. The glue code which comprises the lions share of the code can be implemented in higher level languages.


Figure 3. Graphics Applications Using RISC

## BETTER GRAPHICS PERFORMANCE THROUGH MICROPROGRAMMING

A graphics controller provides a good example of a controller application for comparing the different approaches between RISC and microprogramming. One of the key tasks of a hypothetical graphics controller is to perform BitBlits to move ICONs in bit form out of the dual-port memory host system interface and into video memory at arbitrary bit offsets.

The block diagram shown in Figure 3 pictures a 32-bit RISC processor with instruction and data catches and program RAM for storing algorithms. When using a RISC solution, a program is written which performs the following loop of operations: 1) compute the address of a word of the ICON mask; 2) fetch a word of the ICON mask; 3) compute the address of the word in the video memory where the ICON mask will be merged; 4) fetch the word; 5) align the words; 6) merge the words; 7) store the result back into video memory; 8) test a loop variable and 9) branch. Opitimistically, this loop might be performed in 10 instructions which, at 10 MIPS sustained, would yield 1 million loop iterations a second. Ten MIPS is used as an approximation because there is a maximum amount of data movement between locations in the dual-port and video RAM which cannot be cache. A more realistic approximation requires more instructions with the rate being half or a third of what is shown, thus yielding a rate 0.5 million iterations per second.

The same graphics application can be architected using IDT's CMOS microprogram building blocks as shown in Figure 4. It is comprised of a sequencer (IDT49C410A), registered writable control store RAMs (IDT71502-4K $\times 16$ ), two 16-bit ALUs (IDT49C402A) to compute operand address and a 32-bit ALU (IDT49C404A) with register file, funnel shifter and merge unit to merge the graphics bits. In this solution the operands are computed, fetched, merged and stored in parallel. Although the fastest DRAMs (IMS2800-60) operate at a minimum cycle time of 120 ns , two microprogram clock cycles of 60 ns each can be utilized to form a DRAM read/modify/write operation in 120 ns . This microprogram clock cycle equates to a 16.6 MHz sustained instruction rate. Since two microprogram instructions are required to


Figure 4. Graphics Applications Using Microprogram Building Blocks
fetch, merge and store, the loop iteration rate is 8 million loops per second. This is an order of magnitude performance increase over the previously discussed RISC solution.

The architecture shown in Figure 4 would be very suitable in many graphics algorithms and could be considered a general purpose solution for high-performance controllers. The task would then be to microcode the graphics primitives such as vector, arc draw, shading and fill. The host processor would be used to compose the overall image through linking together the primitives.

Comparing part counts, the RISC solution requires on the average of two chips for the processor and two 32-bit blocks of fast static RAM (IDT7198, 16K x 4) for the cache. Both solutions use the same amount of dual-port and video RAM; therefore, the only differences would be in computation elements and static RAM. For the proposed microprogram solution, there are four VLSI chips plus 192 bits of static RAM for control store ( $12 \times$ IDT71502, $4 \mathrm{~K} \times 16$ registered RAM). As shown in Figure 5, chip count for the microprogram option is less than the RISC option. In this example, for the same number of devices, the microprogram building block solution offers a 10X performance improvement over the RISC alternative.

| COMPARISON |  | RISC | MICROPROGRAM |
| :---: | :---: | :---: | :---: |
| Loop Interations |  | . 5 M | 8M |
| PA$R$$R$$T$$S$ | DRAM | EQUAL |  |
|  | DP RAM | EQUAL |  |
|  | Cache RAM | 16 | 0 |
|  | Prog RAM | 4 | 12 |
| C | VLSI | 2 | 4 |
| U N T | Total of Non-common devices | 22 | 16 |

Figure 5. Chip Count Comparision of RISC vs Microprogramming
by Michael J. Miller

## INTRODUCTION

With the latest generation of CMOS devices from IDT, it is now possible for a user to design a data processing unit that will operate at 20 million instructions per second. The devices that make this possible are in the MICROSLICE ${ }^{\text {m" }}$ family which provides such VLSI building blocks as sequencers and ALUs, a new generation of CMOS RAM devices which support 15 ns access times and a memory interface family called FCT which is $\mathbf{2 0 - 5 0 \%}$ faster than the equivalent functions in Fairchild FAST $^{\text {™ }}$. Putting these devices together, the designer can construct a microprogrammed machine which has a system clock speed of 20 MHz . These microprogram designs can be used in a variety of application areas where highspeed processing and control sequences are required. Such application areas include dedicated graphics engines, digital signal processing, l/O controls for disk and tape, medical imaging, process control and special purpose computers.

## BALANCED PATHS

For maximum performance and highest return on hardware investment, all critical paths should be as well-balanced as possible. Figure 1 shows a simplified block diagram of the basic structure of a microprogrammed machine. Microprogrammed machines are composed of static RAM, registers, latches and combinational logic. There are no dynamic elements involved. In the block diagram, there are three main elements: Next State Generator, Current State Register and Data Processing Element. The Next State Generator takes the current state information and generates the next state to be executed. The next state is stored into a Current State Register by the system clock on each clock cycle. Out of the Current State Register flow all control lines to the rest of the system. These control lines must control the next state generation as well as the Data Processing Elements. The Data Processing Elements might include such devices as fixed- and floating-point ALUs, register files and I/O devices. These Data Processing Elements can generate status information which also may be fed back into the Next State Generator such that the next state is determined by a combination of the current state and the current status.


Figure 1. Simplifled Block Dlagram of a Microprogrammed Machine

[^27]FAST is a trademark of Falrchild Semiconductor Co.

Most designs generally have two critical paths. One path incorporates the time delay from the Current State Register, clocked by the system clock, through the Next State Generator and set up into the Current State Register. This is called the control path (Path B in Figure 2). The other path generally involved is from the system clock, through the current state output which controls the data processing elements to generate status and, in turn, effects the next state selected. This is called the data path (Path A in Figure 2). In order to break up the data path delay, the status can be put in a register rather than directly into the Next State Generator. For the highest performance designs, a status register is used. Therefore, when optimizing a microprogrammed design, these two paths must be taken into consideration and balanced for maximum performance.

## CONTROL PATH

The control path can be designed using the IDT49C410A as the heart of the next state generation mechanism. Figure 2 shows the block diagram of a data processing unit using IDT devices. The IDT49C410A is used to generate the next address which is put into a RAM, referred to as a writable control store (WCS). Out of the WCS comes the next instruction to be executed and it is stored in a register built of IDT74FCT374A octal registers. This is the Current State Register and is often referred to as the pipeline register. The pipeline register can be viewed as containing several control fields: one for the IDT49C410A, another for the data processing elements, as well as additional fields for control of other elements In the system.

The field which controls the IDT49C410A contains instructions for the IDT49C410A as well as bits to control a multiplexer which selects status bits from a Current Status Register. The particular status bit which is selected out of the status register is used in combination with the instruction of the IDT49C410A to generate the next address. This latter path is the critical path. In the block diagram, the critical path in the control half is labeled as path B. All cycles start out with a system clock which generates a new instruction in 6.5ns using the IDT74FCT374A. This current instruction then controls the status MUX which can be constructed with a 74F151 using the $Z$ bar output, which is the fastest output of the MUX. The propagation delay is 9 ns . The condition code input on the IDT49C410A will then be combined with the instruction input and generate a new microprogram address in 16 ns . This new address can then be used to access the next microprogram instruc-
tion in 15ns using the IDT6167A15 static RAMs. At this point in the cycle, the microprogram must be placed in the pipeline register with a 2.5 ns set-up time. The total control loop then is $49 n \mathrm{~s}$, thus accommodating 20 MHz operation in the control path.

## THE DATA PATH

The other critical path in the data processing unit is the data path which includes elements for processing data. The data may, for example, be data coming off a disk controller, graphics information or DSP data, to name a few possibilities. Shown in the block diagram is an IDT49C402A which is a 16-bit cascadable binary ALU with $64 \times 16$ register file. The critical path starts with the system clock which generates a new instruction at the output of the pipeline register in 6.5 ns . The field in the pipeline register is then fed into an IDT49C402A. This instruction controls the operation of the ALU unit as well as providing addresses to select operands out of the internal 64 word register file. As a consequence of the data coming out of the register file into the ALU and the ALU instruction inputs, a result is generated. The ALU result can be brought out on the Y-bus or stored back into the register file. Status flags which correspond to Zero, Sign and Overflow are also output. The instruction and $A / B$ addresses delay to status flags and $Y$ output is 37 ns . The status flags require a 2.5 ns set-up time into the status register. Therefore, this path totals 45 ns (labeled Path A), matching the control path fairly well.

## CONCLUSION

It can be seen that, by using the latest in CMOS devices from IDT, the designer is capable of creating a machine that can execute 20 million instructions per second. This type of performance is almost twice that achievable a year age using the 2900 family and corresponding devices. With the previous devices, the typical control path required 100 ns to execute and the data path typically took 80 ns to execute. This was using the fastest available devices implemented in bipolar TTL interface-type technology. Not only are the CMOS devices from IDT extremely fast, they also consume a minimum of power: 75 milliamperes for the IDT49C410A and 125 milliamperes for the IDT49C402A. Each of the IDT74FCT374As typically consume 10 milliamperes. Therefore, it is not unreasonable to expect the designer to achieve a design which consumes about 1 watt for the ALU and sequencer shown in the simplified block diagram in Figure 2.

NOTE:

1. Times given are worst case maximum over commercial range.


Figure 2. More Detalled Diagram of a DPU Capable of 20 MIPS Using IDT MICROSLICE Parts

## by Michael J. Miller

The MICROSLICE ${ }^{\text {TM }}$ family consists of high-performance VLSI building blocks that provide such functions as ALUs, sequencers for building complex finite state machines, register files and support devices. The IDT49C402A is a member of this MICROSLICE family and is the first in a series of 16 -bit ALUs from IDT. This high-
speed ALU (shown in Figure 1) is capable of supporting 20 MHz operations. This phenomenal speed is a result of CEMOS ${ }^{\text {™ }}$, a single-poly double-metal structure using 1.2 micron gate lengths designed for high-performance and high-reliability.


Figure 1. Block Dlagram of the IDT49C402A

## APPLICATIONS

The IDT49C402A can be thought of as a VLSI building block. This building block has a register file, an ALU and an accumulator. Since the IDT49C402A is designed out of static random logic, this device may be used in many different places. It can be used as a data path element in a general purpose computer or as an address generator to generate complex addresses for accessing data structures and linked lists. It might also be used as a complex accumulator with an ALU on its input to achieve sophisticated counter-type operations where constants may be in the register file in order CORDIC-type algorithms. Put simply, the IDT49C402A can be thought of and used as a very high-performance 16-bit version of the widely used 4-bit 7400 family $(74181,251,381)$ ALUs.

## FUNCTIONAL DESCRIPTION

The IDT49C402A is a high-speed, fully cascadable 16-bit CMOS ALU slice with 64 -by-16-bit register file. It combines the standard functions of four 2901s (4-bit ALU) and a 2902 (carry lookahead), with additional control features aimed at enhancing the performance of bit-slice microprocessor designs.

Based on the normal control functions associated with a standard 2901 bit-slice operation, the IDT49C402A includes twice the destination codes. Its standard functions (Figures 2 and 3 ) include a 3-bit instruction field which controls the source operand select of the ALU ( $10,11, l_{2}$, a 3-bit instruction field used to control the 8 possible functions of the ALU ( $13,14,15$ ), and a 3-bit instruction field ( $16,17, \mathrm{I}_{8}$ ) for selecting the standard 8 destination control functions supported by the 2901. A 10th micro-instruction input, lg, offers 8 additional destination control functions. This lginput, in conjunc-
tion with 16 through 18 , allows many new functions to take place, like shifting of the $Q$ register up and down independently, as well as loading the RAM or $Q$ registers directly from the $D$ inputs without going through the ALU. By tying the ig instruction input high, the Is through is instruction lines exhibit the destination codes found in the 2901. With the Ig line low, the new additional functions of the IDT49C402A can be accessed.

## EXTRA DATA PATHS

The IDT49C402A, while using the same basic 2901-type architecture, incorporates a new data path aimed at increasing system parallelism. This data path goes directly from the $D$ inputs into the register file and Q register. Normally, the loading of the register file and the Q register in the 2901 requires that the ALU work as a pass function in order to route the direct data input path through the ALU and then store the results in the register file or Q register. With the new data path, the data can be put directly into the register file in parallel with other ALU operations. For example, in one cycle the DFF destination instruction allows the A output port of the register file and the Q register to be combined together in the ALU with the results being stored into the $Q$ register, while new data is brought into the register file and stored at the address selected by the B address port. One of the more sophisticated destination functions available in the IDT49C402A is DFA. This allows the RAM to be loaded directly from the $D$ inputs, the $Q$ register to receive the results of the ALU and the Y output bus to output data directly from the RAM. This extra data path allows full, complete utilization of all three major buses inside the IDT49C402A.

SOURCE CONTROL

| Mnemonic | Microcode |  |  |  |  | ALU Source <br> Operands |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{I}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{0}}$ | Octal <br> Code | R | S |  |
| AQ | L | L | L | 0 | A | O |  |
| AB | L | L | H | 1 | A | B |  |
| ZQ | L | H | L | 2 | 0 | O |  |
| ZB | L | H | H | 3 | 0 | B |  |
| ZA | H | L | L | 4 | 0 | A |  |
| DA | H | L | H | 5 | D | A |  |
| DQ | H | H | L | 6 | D | Q |  |
| DZ | H | H | H | 7 | D | 0 |  |

Figure 2. Function and Source Codes

## ALU DESTINATION CONTROL

| Mnemonic | Microcode |  |  |  |  | Data to be Stored In RAM at B Address | Data to be Stored in Q Reg | Y Output |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 19 | $\mathrm{I}_{8}$ | $\mathrm{I}_{7}$ | $\mathrm{I}_{6}$ | Hex <br> Code |  |  |  |  |
| OREG | H | 1 | L | L | 8 | - | F | F | Original 2901 Functions |
| NOP | H | L | L | H | 9 | - | - | F |  |
| RAMA | H | L | H | L | A | F | - | A |  |
| RAMF | H | L | H | H | B | F | - | F |  |
| RAMQD | H | H | L | L | C | F/2 | Q/2 | F |  |
| RAMD | H | H | L | H | D | F/2 | - | F |  |
| RAMQU | H | H | H | L | E | 2 F | 20 | F |  |
| RAMU | H | H | H | H | F | 2 F | - | F |  |
| DFF | L | L | L | L | 0 | D | F | F | New Added IDT49C402 Functions |
| DFA | L | L | L | H | 1 | D | F | A |  |
| FDF | L | L | H | L | 2 | F | D | F |  |
| FDA | L | L | H | H | 3 | F | D | A |  |
| XQDF | L | H | L | L | 4 | - | Q/2 | F |  |
| DXF | L | H | L | H | 5 | D | - | F |  |
| XQUF | L | H | H | L | 6 | - | 20 | F |  |
| XDF | L | H | H | H | 7 | - | D | F |  |

Figure 3. Destination Codes

## REGISTER FILE

The register file in the IDT49C402A is 64 addressable locations, each 16 bits wide. Being four times larger than most other 16-bit slices, this increased data space provides a larger cache of data which minimizes the traffic to bring in data from the outside world into the register file. From another perspective, the register file also can be viewed as 4 banks of 16 location register files. By using 2 of the address lines, a register file may be bank-selected, thus allowing the programmer to have 4 virtual 2901s operating inside the IDT49C402A. This enables the user to perform multi-tasking microcode. On each clock cycle a new task may be selected, thus having the minimal overhead for context switches.

## INCREASED PERFORMANCE

The critical paths through the IDT49C402A are the address and instruction lines to the Y output and status flags (ABI to $\mathrm{Y} / \mathrm{Flags}$ ). For the A version of the IDT49C402 this is 37ns, the time required for the address input lines to select operands out of the RAM register file and be output as data is 37ns. This allows the user to construct a path well under 50 ns . This would include the pipeline register instruction time with a clock-to-Q of 6.5 ns (utilizing the

IDT74FCT374A) and a set-up time of data and status (37ns) from the IDT49C402A into a status register with a set-up time of 2.5 ns .

## 32-BIT APPLICATIONS

High-speed operation for most 32-bit applications is easily obtainable when using the IDT49C402A. In order to build a 32-bit ALU, two IDT49C402As can be cascaded by connecting the carryout the ALU of one device into the carry-in of the next device (see Figure 4). In this 32-bit design, the critical path is through the ABI to carry-out ( $C_{n}+16$ ), which is $34 n \mathrm{n}$, and then through the carry-in $\left(C_{n}\right)$ of the most significant device as a set-up to the clock, which is 32 ns. Using IDT's new FCT/A logic family, a cycle time of 75 ns can be constructed.

## CONCLUSION

The IDT49C402A can be used in a multitude of applications which previously incorporated discrete 2901s. Upgrading to this high-performance device allows the user to operate at a 20 MHz level while reducing board space and overall power. It exemplifies its overall flexibility as a VLSI building block wherever an ALU function with register files is used.


Flgure 4. 32-Bit Configuration Showing Critical Delay Path USING HIGH-SPEED 8 Kx 8 RAMS
by Michael J. Miller

## INTRODUCTION

Integrated Device Technology provides two high-speed CMOS $8 \mathrm{~K} \times 8$ static RAMs for use in high-performance memory applications. These sophisticated static RAMs are suitable for incorporation in main memories and caches for the current generation of 25 MHz 32 -bit microprocessors, such as the Motorola 68020 and the Intel 80386. These two CMOS RAMs have an address-to-data access time of 30 ns . Using these static RAMs together with the FCT family, which is a memory interface family provided by IDT, will result in very high-performance memory systems.

## USING THE IDT7164

The IDT7164 is a 28 -pin industry standard $8 \mathrm{~K} \times 8$ CMOS static RAM. It has a chip select and address access time of 30 ns . The block diagram in Figure 1 shows the IDT7164 in a typical application where the address bus is decoded to generate a chip select and the lower order address lines provide specific location selection inside the $8 \mathrm{~K} \times 8$. The IDT74FCT521A is an 8 -bit address comparator which generates an active low output signal whenever there is a match. The address-to-match output is 7.2 ns commercial. The IDT74FCT138A is used as an address decoder. This is a one-of-eight selection device which can be used to take midrange addresses and select one out of eight possible enables. The enable signals are then connected to eight $8 \mathrm{~K} \times 8$ static RAMs. The address-to-enable-out time is 5.8 ns . The sum total of the memory system shown is 43 ns .

## USING THE IDT7165

The IDT7165 is a more sophisticated version of the $8 \mathrm{~K} \times 8$ static RAM. The No Connect pin in the industry standard is used as a bulk clear for this static RAM. By pulsing this control line low for 60 ns , the entire contents of the $8 \mathrm{~K} \times 8$ static RAM is cleared to a value of zero. This is an important function for systems which need to guarantee all locations are zero at power up time. For software, this can be very convenient because when the initial program is
loaded in, it is guaranteed that all locations are zero without having to write them all, thus saving a lot of time. Clearing the memory at system reset also removes the nasty bug that some programs may run slightly differently each time the computer is powered on because the program inadvertently reads a location that has not been written to.

As today's static RAMs are utilizing ever decreasing transistor geometries, the probability of data still being intact when power is turned off and then turned back on increases. This effect is contrary to the requirements for data secure systems. Data security is not only important for military applications, but also commercial applications where data encryption or confidential data may be involved.

Incorporated on the IDT7165 $8 \mathrm{~K} \times 8$ static RAM are two chip selects just like the industry standard version. However, these two chip selects have slightly different operation. The active HIGH chip select is a chip select that, when disabled, puts the RAM into a lowpower standby mode. This allows gating of the data bus so that, as the data bus floats in tri-state, the input buffers do not consume excessive power. The active LOW chip select, on the other hand, does not gate the data bus, providing a fast access path. This access path is 10 ns faster than the active HIGH chip select, yielding a chip-select-bar-to-data-access time of 20 ns . The block diagram in Figure 2 shows a configuration very similar to Figure 1. The difference, because of the fast chip select time, is that the delay time of the address comparator and decode selector are in parallel with part of the address access time. Therefore, the sum total access time from the address bus through the comparator decode selector is 33 ns .

## CONCLUSION

While the IDT7164 is an industry standard $8 \mathrm{~K} \times 8$ with very high performance, the IDT7165 can provide increased performance with extra features such as bulk clear. Both of these devices are very suitable for inclusion into designs incorporating the current generation of 32-bit microprocessors.


Figure 1. IDT7164 30ns Address and Chip Select Access


Figure 2. IDT7165 20ns Chip Select Access

Integrated Device Technology.Inc.

## INTRODUCTION

IDT developed FCT (Fast CMOS TTL-compatible Logic) to allow TTL designers and fast TTL systems to take advantage of CMOS' inherent low power and fast speed. We accomplished this by designing a family fully compatible with TTL levels and drive, with none of the disadvantages of input loading or power supply drain.

## SECTIONS

## Section 1 FCT Data Sheet Specifications

Section 2 FCT Temperature and Power Supply Characteristics
Section 3 Interfacing FCT \& Good System Design Practice
Section 4 Ground Bounce, ESD and Latch-up
Section 5 Bus-Driving and Graphics Application
Section 6 Typical FCT Applications
Appendix A Package Thermal Resistance

This Tech Note has been developed to assist design engineers, as well as component engineers, in more fully understanding and utilizing the performance advantages of IDT's FCT logic family. We have included in this document some of the common electrical characteristics published in the data book, but most of this information provides much more detail than could be adequately covered in a data sheet.

## Section 1

## FCT DATA SHEET SPECIFICATIONS

By John R. Mick

## INTRODUCTION

The goal of this Tech Note is to provide the design engineer with all of the technical information necessary to understand the advantages of the high-speed CMOS logic known as FCT. FCT stands for Fast CMOS ITL-compatible Logic.

This Tech Note contains the detailed electrical characteristics of the FCT devices. Particular emphasis has been placed on the unique characteristics that are inherent to CMOS, as well as the overall parameters of the family. We have tried to provide inter-family information, as we believe it is quite normal for designers to mix logic families in the same system. This allows the design engineer to use the appropriate elements in each aspect of the design. The most common example is to look at all of the various personal computers currently being manufactured. They typically contain CMOS, N-channel, Bipolar Schottky and EPROM technologies. Occasionally, some of these systems will include linear technology. Another example is that most fixed instruction set microprocessors have either been N-channel or CMOS. Typically, dynamic memories have been N -channel and static memories have either been N-channel or CMOS. Most logic has been Schottky or lowpower Schottky-type devices and, more recently, oxide isolated Schottky devices have been used. This has been true of basic logic elements as well as bipolar PROMs and bipolar PALs ${ }^{\text {™ }}$. More recently, we see people using CMOS PALs and N-channel or CMOS EPLDs.

The major topics to be covered in this Tech Note are as follows:

- Input Characteristics
- Output Characteristics
- Transfer Characteristics
- Speed and Power Information
- Noise Margin
- Power Supply Considerations
- Power Calculations
- Interfacing FCT to CMOS Memories
- Good Design Practice
- Typical Examples


## DC ELECTRICAL CHARACTERISTICS FOR FCT

Figure 1 shows the DC Electrical Characteristics over the full commercial and military operating range for the IDT54/74FCT374. This device has been chosen as an example for discussing the electrical characteristics because it is typical of all the devices in the FCT family. As shown in the figure, the input high level and input low level are identical to other TTL-compatible devices. The $V_{I H}$ is specified at 2.0 volts and the $V_{I L}$ is specified at 0.8 volts. This means that the input threshold characteristics of FCT are identical to Schottky, low-power Schottky, Fairchild F and other earlier forms of TTL logic. One of the significant differences of FCT is the input current. As seen in Figure 1, $\mathrm{I}_{\mathrm{H}}$ and $\mathrm{IIL}_{\mathrm{L}}$ are specified at $\pm 5$ microamps and this current may flow into or out of the input depending on whether the input is high or low. This means that $\mathrm{IIH}_{\mathrm{I}}$ (the input high current) is 5 microamps while IL(the input low current) is -5 microamps maximum.

## FUNCTIONAL BLOCK DIAGRAM



Functional Block Dlagram of IDT74FCT374

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following conditions apply unless otherwise specified:

| $\begin{aligned} & T_{A}=0^{\circ} \mathrm{C} \text { to } \\ & T_{A}=-55^{\circ} \mathrm{C} \end{aligned}$ | $70^{\circ} \mathrm{C}$ $V_{c \mathrm{c}}=5.0 \mathrm{~V}$ <br> $+125^{\circ} \mathrm{C}$ $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V}$ | $\begin{aligned} & \text { Min. }=4.75 \mathrm{~V} \\ & \text { Min. }=4.50 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \text { Max. }=5.25 \mathrm{~V}(\mathrm{C} \\ & \text { Max. }=5.50 \mathrm{~V}(\mathrm{Mi} \end{aligned}$ |  | $\begin{aligned} & \mathrm{V}_{\mathrm{LC}}= \\ & \mathrm{V}_{\mathrm{HC}}= \end{aligned}$ | $\begin{aligned} & 0.2 V \\ & V \\ & V_{-0.2} \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | TEST CONDITIONS (1) |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Level | Guaranteed Logic High Level |  | 2.0 | - | - | $V$ |
| $V_{\text {dL }}$ | Input LOW Level | Guaranteed Logic Low Level |  | - | - | 0.8 | V |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current | $V_{C C}=$ Max.,$V_{\text {IN }}=V_{C C}$ |  | - | - | 5 | $\mu \mathrm{A}$ |
| $I_{L}$ | Input LOW Current | $\mathrm{V}_{\text {CC }}=$ Max., $\mathrm{V}_{\text {IN }}=$ GND |  | - | - | -5 | $\mu \mathrm{A}$ |
| Isc | Short Circuit Current | $\mathrm{V}_{\mathrm{cc}}=$ Max. ${ }^{(3)}$ |  | -60 | -120 | - | mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}}, \mathrm{I}_{\mathrm{OH}}=-32 \mu \mathrm{~A}$ |  | VHC | Vcc | - | V |
|  |  | $\begin{aligned} & V_{C C}=\operatorname{Min} . \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathrm{LL}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OH}}=300 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{HC}}$ | $V_{C C}$ | - |  |
|  |  |  | $\mathrm{l}_{\mathrm{OH}}=-12 \mathrm{~mA} \mathrm{MIL}$. | 2.4 | 4.3 | - |  |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \mathrm{COM}{ }^{\text {L }}$. | 2.4 | 4.3 | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LC}}$ or $\mathrm{V}_{\mathrm{HC}} \cdot \mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ |  | - | GND | $V_{\text {LC }}$ | V |
|  |  | $\begin{aligned} & V_{C C}=M i n . \\ & V_{\mathbb{I N}}=V_{\mathbb{H}} \text { or } V_{\mathbb{L}} \end{aligned}$ | $\mathrm{l}_{\mathrm{OL}}=300 \mu \mathrm{~A}$ | - | GND | $\mathrm{V}_{\text {LC }}$ |  |
|  |  |  | loL $=32 \mathrm{~mA} \mathrm{MIL}$. | - | 0.3 | 0.5 |  |
|  |  |  | $\mathrm{lOL}^{2}=48 \mathrm{~mA} \mathrm{COM}{ }^{\prime} \mathrm{L}$. | - | 0.3 | 0.5 |  |
| loz | Off State (High Impedance) Output Current | $\mathrm{V}_{\mathrm{CC}}=$ Max. | $V_{0}=0.4 \mathrm{~V}$ | - | - | -40 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{0}=2.4 \mathrm{~V}$ | - | - | 40 |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second.

Figure 1. The DC Electrical Characteristics of the IDT74FCT374

The output high voltage has been specified so as to exceed the requirements of Fairchild $F$. That is, a commercial temperature range device will have an IOH of -15 milliamps at 2.4 volts while a military temperature range device will have an IOH of -12 milliamps at 2.4 volts. Similarly, the output low voltage has been designed to exceed the requirements of the Fairchild $F$ family. The IDT74FCT374 device is guaranteed to have an IOL of 48 milliamps for the commercial temperature range, with VOL equal to 0.5 volts, and IOL is 32 milliamps for the military temperature range while meeting the VOL of 0.5 volts. This is about twice the F374 specification. The short circuit current has been specified as -60 milliamps maximum to be compatible with Fairchild $F$. This means that the devices have good ability to drive capacitance in the low-to-high direction.

One of the advantages of the FCT logic family is its ability to drive CMOS memories to full CMOS levels. We have defined full CMOS levels to be VLC equals 0.2 volts and VHCequals VCC-0.2 volts. The term VLC stands for Low CMOS Voltage and the term VHC stands for High CMOS Voltage. As can be seen in Figure 1, IDT74FCT374s can have an IOH of -300 microamps while meeting
the VHC parameter and, similarly, IDT74FCT374s can have an IOL of 300 microamps while meeting the VLC parameter. These two parameters provide an indication of the drive capability of FCT in driving CMOS memories as well as other FCT devices.

The DC electrical characteristics of a typical CMOS static RAM are shown in Figure 2. The actual data shown in this figure is for the IDT7198 16K x 4 CMOS memory. First, the input current on a CMOS memory is normally specified as an input leakage current. Thus, the IIH and IIL specs of FCT are equivalent to an ILI spec on a CMOS memory. It is also shown as an absolute value for this current. This means that the input current for a CMOS L power memory device is $\pm 5$ microamps military and $\pm 2$ microamps commercial. Similarly, the input current for the $S$ power device is $\pm 10$ microamps military and $\pm 5$ microamps commercial. Recognizing that our FCT family of devices has a CMOS level drive of 300 microamps, it can be seen that we can drive anywhere from 60 to 150 RAM chips depending on the temperature range selected. Needless to say, this most likely is more capacitance than most de signers would prefer to drive in a system.

DC ELECTRICAL CHARACTERISTICS
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{L C}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | IDT7198S |  |  | IDT7198L |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \| ا | Input Leakage Current | $V_{C C}=M a x . ; V_{\mathbb{N}}=G N D$ to $V_{C C}$ | MIL. | - | - | 10 | - | - | 5 |  |
|  |  |  | COM'L. | - | - | 5 | - | - | 2 | $\mu \mathrm{A}$ |
| \|Lol | Output Leakage Current | $V_{C C}=M a x$. | MIL. | - | - | 10 | - | - | 5 |  |
|  |  | $\overline{C S}=V_{1 H}, V_{\text {OUT }}=G N D$ to $V_{\text {CC }}$ | COM'L. | - | - | 5 | - | - | 2 | $\mu \mathrm{A}$ |
| $V_{0}$ | Output Low Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \\ & \mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} . \end{aligned}$ |  | - | - | 0.5 | - | - | 0.5 | V |
|  |  |  |  | - | - | 0.4 | - | - | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | $\mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=$ Min. |  | 2.4 | - | - | 2.4 | - | - | V |

NOTE:

1. Typical limits are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient.

DC ELECTRICAL CHARACTERISTICS ${ }^{(1)}$
$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, V_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | POWER | $\begin{gathered} 7198 \$ 25 \\ 7198 \mathrm{~L} 25 \\ \text { COM'L.MIL. } \end{gathered}$ | $\begin{aligned} & 7198 \mathrm{~S} 30 \\ & 7198 \mathrm{~L} 30 \\ & \text { COM'L.LML } \end{aligned}$ | $\begin{array}{\|c\|} \hline 7198 \mathrm{~S} 35 \\ 7198 \mathrm{~L} 35 \\ \text { COM'LMIL } \end{array}$ | $\begin{gathered} 7198 S 45 \\ 7198 \mathrm{~L} 45 \\ \text { COM'LMIL } \end{gathered}$ | $\begin{gathered} 7198555 \\ \text { 7198L55 } \\ \text { COM'LML } \end{gathered}$ | $\begin{array}{\|l\|} 71989570 \\ 7198 L 70 \\ \text { COM'L.LMIL } \end{array}$ | $\begin{array}{r} 7198585 \\ \text { 7198L85 } \\ \text { COM'L.MIL } \\ \hline \end{array}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ICCl}_{1}$ | Operating Power Supply Current $\overline{C S}=V_{L}$, Output Open, $V_{C C}=$ Max., $f=0$ | S | $100-$ | 100110 | 100110 | 100110 | 100110 | 100110 | - 110 |  |
|  |  | L | 85 - | $85 \quad 95$ | $85 \quad 95$ | $85 \quad 95$ | 8595 | 8595 | - 95 |  |
| 1 cc 2 | Dynamic Operating <br> Current $\overline{C S}=V_{\mathrm{LL}} .$ <br> Output Open, <br> $V_{C C}=$ Max., $f=f_{\text {MAX }}$ | S | 135 - | 125140 | 125140 | $125 \quad 140$ | 125140 | 125140 | - 140 | mA |
|  |  | L | 125 - | 115125 | 105115 | 100110 | 100110 | $95 \quad 110$ | - 105 |  |
| $\mathrm{l}_{\text {SB }}$ | Standby Power Supply Current (TLL Level) $\overline{C S} \geq V_{H}$, $V_{C C}=$ Max., Output Open | S | 55 - | $50 \quad 55$ | $45 \quad 50$ | $45 \quad 50$ | $45 \quad 50$ | $45 \quad 50$ | - 50 | mA |
|  |  | L | 45 - | $40 \quad 45$ | $35 \quad 40$ | $30 \quad 35$ | $30 \quad 35$ | $30 \quad 35$ | - 35 |  |
| ${ }^{\text {sab }}$ | Full Standby Power Supply Current (CMOS Level) $\overline{\mathrm{CS}} \geq \mathrm{V}_{\mathrm{HC}}$. $V_{C C}=$ Max. $_{\text {. }}$ <br> $V_{\text {IN }} \geq V_{H C}$ or $V_{I N} \leq V_{L C}$ | S | 15 - | $15 \quad 20$ | $15 \quad 20$ | $15 \quad 20$ | $15 \quad 20$ | $15 \quad 20$ | - 20 |  |
|  |  | L | 0.5 - | 0.51 .5 | 0.51 .5 | 0.51 .5 | 0.51 .5 | 0.51 .5 | - 1.5 |  |

## NOTES:

1. All values are maximum guaranteed values.

FIGURE 2. The DC Electrical Characteristics of the IDT7198 16K x 4 Static RAM

## DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES

(L Version Only) $\mathrm{V}_{\mathrm{LC}}=0.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{HC}}=\mathrm{V}_{\mathrm{CC}}-0.2 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS |  | MIN. | TYP. ${ }^{(1)}$ |  | MAX. |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} \mathrm{V}_{\mathrm{cc}}^{@} \\ 2.0 \mathrm{O} \\ 3.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{cc}} @ \\ 2.0 \mathrm{~V}{ }_{3.0 \mathrm{~V}} \end{gathered}$ |  |  |
| $V_{D R}$ | $V_{C C}$ for Data Retention | - |  |  | 2.0 | - | - | - | - | V |
| ICCDR | Data Retention Current | $\begin{aligned} & \overline{C S} \geq V_{H C} \\ & V_{I N} \geq V_{H C} \text { or } \leq V_{\mathrm{LC}} \end{aligned}$ | MIL. | - | 10 | 15 | 600 | 900 | $\mu \mathrm{A}$ |
|  |  |  | COM'L. | - |  | 15 | 150 | 225 |  |
| $\mathrm{t}_{\mathrm{CDR}}{ }^{(3)}$ | Chip Deselect to Data Retention Time |  |  | 0 | - |  | - |  | ns |
| $t_{R}{ }^{(3)}$ | Operation Recovery Time |  |  | $t_{R C}{ }^{(2)}$ | - |  | - |  | ns |
| $11_{4}{ }^{\text {(3) }}$ | Input Leakage Current |  |  | - | - |  | 2 |  | $\mu \mathrm{A}$ |

NOTES:

1. $T_{A}=+25^{\circ} \mathrm{C}$
2. $t_{R C}=$ Read Cycle Time
3. This parameter is guaranteed but not tested.

FIGURE 2. (Continued)

Another important parameter associated with CMOS static RAMs and their relation to FCT can be seen in Figure 2. This is the standby power supply current. There are two specifications for standby power supply current, ISB and ISB1. The ISB standby power supply current is actually specified with the chip select at a TTL high (VIH). The full power supply standby current (ISB1) is a CMOS standby current and is specified with the chip select at VHC and the inputs at VHC or VLC. Notice that on the low-power series device this can be anywhere from a 13-to-1 to almost a 40-to-1 savings in standby current for the deselected devices. This shows that the use of FCT to drive CMOS static RAMs can provide a significant power reduction with the use of no additional parts.

The offstate (high impedance) output current (loz) shown in Figure 1 has been specified as $\pm 40$ microamps. This number was chosen to be lower than the Fairchild F specification of $\pm 50$ microamps for the following reason: both the low-power Schottky devices and the older, gold-doped TTL devices have an offstate high impedance output current of $\pm 40 \mathrm{microamps}$. We felt that some design engineers may wish to replace those older devices with FCT in upgrading new systems. Since we meet this parameter quite handily, it is not necessary to compute new worst case leakage numbers if a system is being redesigned. Rather, the FCT devices will meet the three-state leakage requirements of all the highspeed bipolar Schottky processed logic elements.

Unfortunately, several of our IDT FCT data sheets went to print in the 1986-87 catalog with both the loz and the input clamp diode parameter left off the data sheet. (This has been corrected in the new 1988 data book.) We apologize for this oversight and wish to indicate here in this Tech Note that these devices will meet the $\pm 40$, microamps of three-state leakage current, as well as the input clamp diodes specification of -1.2 volts at -18 milliamps. For historical purposes, it should be mentioned that the very first production runs of the FCT were built without input clamp diodes. The mask sets were soon changed and input clamp diodes added to all inputs of the FCT devices. Currently, the devices in production have input clamp diodes on all inputs.

## UNDERSTANDING POWER CALCULATIONS

The most recent release of the power supply characteristics for the IDT74FCT374 is shown in Figure 3. It is IDT's goal to attempt to fully specify the power supply characteristics of these logic de-
vices in a fashion most usable by the design engineer. As such, ICC has been specified, as well as the three components which make it up; these are the quiescent power supply current (ICCQ), the power supply current associated with TTL inputs high (ICCT) and the dynamic power supply current (ICCD). Again, it is necessary to look back in history to get a perspective of the reason for these parameters. First, several semiconductor manufacturers have been building devices known as HC and HCT for some years. In addition, the JEDEC JC-40.2 Committee has been very active in creating standards for these HC and HCT devices. The first standard published by the JC-40.2 Committee was known as Standard 7. It was revised in 1986 with a version known as Standard 7A. The purpose is to totally specify the HC and HCT devices sothat a number of manufacturers can build them and provide second sources.

In the early days of the manufacture of HC and HCT, it was traditional for the manufacturers to specify ICc with only 1-bit toggling. IDT believes that this is not representative of the total power supply current drawn by these devices and so has chosen to add addjtional specifications to the ICC parameter. In order to remain comparable with the earlier specifications of 1-bit toggling, we have included these specifications at a 10 MHz frequency. The new parameter of all 8 bits toggling is also included with a clock frequency of 10 MHz and the data input frequency is chosen as 2.5 MHz to provide a more realistic estimation of the power supply current. It is reasonable to ask why 5 MHz was not chosen and the answer is that we felt this would not be realistic. If a toggle rate of 10 MHz for the clock and 5 MHz for the data is chosen, an 8-bit register can assume only two states: all highs on one cycle and all lows on the next cycle followed by all highs on the following cycle, and so forth. Obviously, any other checkerboard pattern is also possible but orily two possible states would result. Thus, a 10 MHz clock and a 2.5 MHz data rate is most realistic.

Also, as can be seen in Figure 3, there are specifications for FCT being driven by other FCT devices as well as a specification for FCT being driven by a bipolar TTL device. The difference here is that an FCT device, when driven by another FCT device, will have its inputs pulled to VHC or VLC. When an FCT device is driven from a bipolar Schottky device, its inputs will be driven from a voltage very near VLC to voltage typically around 3.4 or 3.5 volts. Thus, the high state will not be VHC. This causes an increase in power dissipation that will be discussed later in this Tech Note.

POWER SUPPLY CHARACTERISTICS
$V_{L C}=0.2 V ; V_{H C}=V_{C C}-0.2 V$

| SYMBOL | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  | MIN. | TYP. ${ }^{(2)}$ | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Icco | Quiescent Power Supply Current | $\begin{aligned} & V_{\mathrm{CC}}=\text { Max. } \\ & V_{\mathbb{I N}} \geq V_{\mathrm{HC}} ; V_{\mathbb{I N}} \leq \text { Hc } \\ & f_{\mathrm{CP}}=f_{1}=0 \end{aligned}$ |  | - | 0.001 | 1.5 | mA |
| $I_{\text {cot }}$ | Quiescent Power Supply Current TTL Inputs HIGH | $\begin{aligned} & V_{c c}=\text { Max. } \\ & V_{\text {IN }}=3.4 V^{(3)} \end{aligned}$ |  | - | 0.5 | 1.6 | mA |
| 1 cco | Dynamic Power Supply Current | $V_{C C}=$ Max. <br> Outputs Open <br> $\overline{O E}=G N D$ <br> One Bit Toggling <br> 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{H C} \\ & V_{V_{N}} \leq V_{L C} \end{aligned}$ | - | 0.15 | 0.25 | $\begin{gathered} \mathrm{mA} \\ \mathrm{MHz} \end{gathered}$ |
| l cc | Total Power Supply Current ${ }^{(4)}$ | $V_{c c}=$ Max. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}=G N D$ One Bit Toggling at $\mathrm{f}_{1}=5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{i N} \geq V_{H C} \\ & V_{\mathbb{I N}} \leq V_{\mathrm{LC}} \\ & (F C T) \end{aligned}$ | - | 1.5 | 4.0 | mA |
|  |  |  | $\begin{aligned} & V_{\mathbb{N}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{N}}=\mathrm{GND} \end{aligned}$ | - | 2.0 | 5.6 |  |
|  |  | $V_{c c}=M a x$. Outputs Open $\mathrm{f}_{\mathrm{CP}}=10 \mathrm{MHz}$ 50\% Duty Cycle $\overline{O E}=G N D$ Eight Bits Toggling at $f_{l}=2.5 \mathrm{MHz}$ 50\% Duty Cycle | $\begin{aligned} & V_{\mathbb{N}} \geq V_{\mathrm{HC}} \\ & V_{\mathrm{IN}_{\mathrm{N}}} \leq \mathrm{V}_{\mathrm{LC}} \\ & (\mathrm{FCT}) \end{aligned}$ | - | 3.75 | 7.8 |  |
|  |  |  | $\begin{aligned} & V_{\mathrm{IN}}=3.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{GND} \end{aligned}$ | - | 6.0 | 15.0 |  |

NOTES:

1. For conditions shown as max. or min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V},+25^{\circ} \mathrm{C}$ ambient and maximum loading.
3. Per TIL driven input $\mathrm{V}_{\mathbb{N}}=3.4 \mathrm{~V}$; all other inputs at $\mathrm{V}_{C C}$ or GND .
4. $I_{\text {cc }}=I_{\text {ouiescent }}+I_{\text {inputs }}+I_{\text {dynamic }}$
$I_{C C}=I_{C O O}+I_{C O T} D_{H} N_{T}+I_{C C D}\left(\mathrm{E}_{P} / 2+f_{1} N_{1}\right)$
$I_{C O D}=$ Quiescent Current
$I_{\text {Cct }}=$ Power Supply Current for a TTL High Input $N_{\mathbb{I N}}=3.4 \mathrm{~V}$ )
$\mathrm{D}_{\mathrm{H}}=$ Duty Cycle for TTL Inputs High
$N_{T}=$ Number of TTL inputs at $D_{H}$
$I_{C C D}=$ Dynamic Current caused by an input Transition pair (HLH or LHL)
${ }^{f} \mathrm{CP}=$ Clock Frequency for Register Devices (Zero for Non-Register Devices)
$f_{1}=$ Input Frequency
$N_{1}=$ Number of inputs at $f_{1}$
All currents are in milliamps and all frequencies are in megahert.

Figure 3. Power Supply Characteriatics of the IDT74FCT374

As discussed earlier, the ICC power supply current consists of three components: the quiescent current, the current associated with inputs being driven from TTL levels and the current associated with the dynamic switching of the device. The equation in Note 4 of Figure 3 fully describes the relationship of this power supply current. For completeness here, let's review the full meaning of this equation. First, the quiescent current is taken directly from the data sheet and represents the maximum current that will flow at $+125^{\circ} \mathrm{C}$. The next term is that associated with the inputs being driven from TTL levels. If we view the typical CMOS input circuit shown in Figure 4, we see that the input comes in first to the input
clamp diode, then goes through the ESD input protection resistor which is typically 120 ohms to 500 ohms. Next, this input connects to the gates of a CMOS inverter made up of a P-channel device and an N-channel device. This inverter operates in the normal fashion - if the input is at ground (or very nearly ground), the P-channel device will be on, the N -channel device will be off and no current will flow between Vccand Ground. Similarly, if the input is at 5 volts (or very nearly 5 volts), the N -channel device will be on, the P -channel device will be off and no current will flow between Vcc and Ground. If however, the input is biased and a normal TTL high level (somewhere around 3.5 volts), the devices will be in the linear re-
gion and some current will flow between VCC and Ground. This current is shown on the data sheet of Figure 3 as ICCT-the power supply current for a TTL high input at 3.4 volts. The typical current
is approximately 0.5 milliamps, but the maximum current per input can be as high as 1.4 milliamps.


Figure 4. Typical CMOS Input Inverter for a Logic Device

Again, referring to the equation in Note 4 of Figure 3, the current associated with the inputs is calculated by considering each input. We must look at each input and consider its duty cycle high. This has been written in the equation as the ICCT parameter times the duty cycle for the TTL input high (DH) times the number of TTL inputs (NT) at the DH duty cycle. Another way of saying this would be simply to take the summation of the duty cycles times the ICCT parameter. For example, if we had eight inputs at $50 \%$ duty cycle the result would be $4 \times$ ICCT. If we had eight inputs at $25 \%$ duty cycle the result would be $2 x$ ICCT. If we had eight inputs at $75 \%$ duty cycle the result would be $6 \times$ ICCT. More importantly, if the inputs are swinging between VHC and VLC (or some voltage very near that value), the input current may be assumed to be zero. This parameter only applies when the input is being driven to a TTL high level in the vicinity of 3.4 volts. As the voltage goes higher, the current reduces and eventually becomes zero.

The final parameter in calculating ICC is the dynamic current. We have chosen to describe this current as the current caused by an input transition pair (HLH or LHL). We did it this way because we couldn't think of any other way to describe this phenomena. Basically, we are talking about the power drawn from the Vcc input when charging a capacitor. When the transition is from a low to a high level, we draw current from the VcC to charge an internal capacitance inside of the device. When that same capacitance is discharged, that is a transition from high-to-low; no current is drawn from Vcc, but rather the capacitance supplies the current which is discharged to Ground. Thus a high-low-high (HLH) or low-high-
low (LHL) transition pair draws the same amount of average current from VcC. We call this one cycle of the clock or one cycle of any data input. As the equation shows, for register devices we use a clock frequency divided by 2. For non-register devices, this parameter for fCP should be set to 0 . The next thing that is required is to take care of the second half of the equation-to consider the input frequency of each input. If, for example, all eight inputs of the IDT74FCT374 register are at 1 MHz , we simply use $1 \times 8$ to account for this power. In other words, what is actually required is to perform a calculation of $\mathrm{F} \mid \mathrm{N}$ i where I varies from 1-to-8 for the eight inputs of the IDT74FCT374. It should be repeated here that all currents are in milliamps and all frequencies are in megahertz.

For completeness, Figure 5 shows three example calculations for power supply current. The first example in Figure 5 (labeled Figure 5A) is for an IDT74FCT374 with a clock frequency of 1 MHz . We also assume that all of the inputs are driven from other FCT devices, they are at a $50 \%$ duty cycle and that all eight inputs are at 250 KHz . The second example is similar except the clock frequency has been raised to 10 MHz . Again, the inputs are driven from other FCT devices, the inputs are at a $50 \%$ duty cycle and all eight inputs are at 2.5 MHz . The final example is for a 10 MHz clock where the inputs are driven from other TTL inputs such as Fairchild F or low-power Schottky. The inputs are assumed to be a $50 \%$ duty cycle and, again, all eight inputs are toggling at 2.5 MHz . The reader should notice that the calculations in Figure 5B and 5C match the parameters on the data sheet shown in Figure 3.

| 1MHz EXAMPLE | 10MHz EXAMPLE | 10MHz EXAMPLE |
| :---: | :---: | :---: |
| 1) CMOS Driving Inputs | 1) CMOS Driving Inputs | 1) TTL Driving Inputs |
| 2) $\mathbf{5 0 \%}$ Duty Cycle | 2) $\mathbf{5 0 \%}$ Duty Cycle | 2) $\mathbf{5 0 \%}$ Duty Cycle |
| 3) 8 Inputs at 250 KHz | 3) 8 Inputs at 2.5 MHz | 3) 8 Inputs at 2.5 MHz |
| $\mathrm{lcc}=\mathrm{I}_{\mathrm{a}}+\mathrm{I}_{\mathrm{D}}\left(\right.$ Note: $\left.l_{l}=0\right)$ | $l_{\text {cc }}=l_{0}+l_{\text {d }}$ | $l_{C C}=I_{0}+I_{1}+I_{D}$ |
| WORST CASE | WORST CASE | WORST CASE |
| $=1.5+0.25(1 / 2+0.25 * 8)$ | $=1.5+0.25$ (10/2 + 2.5 * 8) | $\begin{aligned} = & 1.5+1.6 * .5 * 9+0.25 \\ & (10 / 2+2.5 * 8) \end{aligned}$ |
| $=1.5+0.625$ | $=1.5+6.25$ | $=1.5+7.2+6.25$ |
| $=2.125 \mathrm{~mA}(10.6 \mathrm{~mW})$ | $=7.75 \mathrm{~mA}(38.8 \mathrm{~mW})$ | $=14.95 \mathrm{~mA}(75 \mathrm{~mW})$ |
| TYPICAL | TYPICAL | TYPICAL |
| $=0+.15(1 / 2+0.25 * 8)$ | $=0+.15(10 / 2+2.5 * 8)$ |  |
| $=0.375 \mathrm{~mA}(1.875 \mathrm{~mW})$ | $=3.75 \mathrm{~mA}(19 \mathrm{~mW})$ | $\begin{aligned} &= 0+.5 * .5 * 9+0.15 \\ &(10 / 2+2.5 * 8) \end{aligned}$ |
|  | : | $=2.25+3.75$ |
|  |  | $=6 \mathrm{~mA}(30 \mathrm{~mW})$ |

Figure 5A. Example Power Calculations for IDT74FCT374 Driving IDT74FCT374 at 1MHz

Figure 5B. Example Power Calculations for IDT74FCT374 Driving IDT74FCT374

Figure 5C. Example Power Calculations for Fairchild F374 Driving IDT74FCT374 at 10 MHz

Figure 6 shows an example of an IDT74FCT374 being driven from a high-speed counter. The clock frequency to the IDT74FCT374 and the counter is 20 MHz . Each of the data inputs is at $1 / 2$ the frequency of the previous input-D0 is at $10 \mathrm{MHz}, D_{1}$ is at $5 \mathrm{MHz}, \mathrm{D} 2$ is at 2.5 MHz and soforth. The table in Figure 6 shows the computation of the power for each input in both a typical and maximum column. From this we can see the total contribution of the current for each input as well as the clock. The total dynamic current, both typical and worst case, is then computed as 4.487 milliamps and 7.479 milliamps, respectively. If we wish to know the total worst case power supply current for the IDT74FCT374 in this configuration, we simply need to add the quiescent current of 1.5 milliamps.

This would result in 8.979 milliamps as the worst case current. Since all of the inputs are at a $50 \%$ duty cycle, we can compute the worst case TTL input current for all the inputs and add this value to those previously calculated for the quiescent current and the dynamic current. This would result in a total ICC for the IDT74FCT374 being driven in this configuration. The result would be 6.737 milliamps typical and 16.179 milliamps absolute worst case. From this example, it can be seen how to compute the frequency of each input and its contribution to the overall ICC. It is normally good practice for the designer to compute both the typical and worst case currents for the design.


Figure 6. Power in an IDT74FCT374 When Driven at 20MHz by a TTL Counter

A final example of power supply current contribution is shown in Figure 7. This example is simply a table of the IDT74FCT374 with TTL inputs and different frequencies and duty cycles on each of the inputs. The assumptions of frequency and duty cycle are shown in the last two columns at the left. In order to demonstrate the contribution of the TTL input current and the dynamic current, both a typical and maximum for each of the inputs has been shown. Then the table for total ICctypical and device ICC maximum has been computed for each input. The bottom line is a summation of the
total currents for the input, the dynamic and, finally, on the right hand side, the total device. Incidentally, the actual method used to generate the frequencies on the left and the duty cycles associated with each of those frequencies is left as an exercise for the student. They were simply made up and do not represent any known example. The purpose here is to show the technique for computing the total power dissipation and helping the engineer understand the contribution of each input and each term. A fancy equation for the power supply current is:

$$
\begin{aligned}
& I_{C C}=I_{C C Q}+I_{\text {CCT }} \sum_{I=1}^{N} D_{I}+I_{C C D}\left(f_{C P} / 2+\sum_{J=1}^{N} f_{j}\right) \\
& \text { Where: }
\end{aligned}
$$

| Input Characteristics |  |  | Calculation Per Inch |  |  |  | Total Device |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input | Frequency (MHz) | Duty Cycle | $I_{\text {INPUT }}$ |  | $I_{\text {dYnamic }}$ |  | $I_{\text {ce }}$ | $\mathrm{I}_{\text {cc }}$ |
|  |  |  | TYP. | MAX. | TYP. | MAX. | TYP. | MAX. |
| Quiescent | - | - |  | - | - | - | 0.000 | 1.500 |
| Clock | 5.00 | 0.50 | 0.25 | 0.80 | 0.375 | 0.625 | 0.625 | 1.425 |
| D | 2.50 | 0.90 | 0.45 | 1.44 | 0.375 | 0.625 | 0.825 | 2.065 |
| $\mathrm{D}_{1}$ | 2.50 | 0.70 | 0.35 | 1.12 | 0.375 | 0.625 | 0.725 | 1.745 |
| $\mathrm{D}_{2}$ | 1.00 | 0.50 | 0.25 | 0.80 | 0.150 | 0.250 | 0.400 | 1.050 |
| $\mathrm{D}_{3}$ | 1.00 | 0.30 | 0.15 | 0.48 | 0.150 | 0.250 | 0.300 | 0.730 |
| $\mathrm{D}_{4}$ | 0.50 | 0.10 | 0.05 | 0.16 | 0.075 | 0.125 | 0.123 | 0.285 |
| $\mathrm{D}_{5}$ | 0.10 | 0.20 | 0.10 | 0.32 | 0.015 | 0.025 | 0.115 | 0.345 |
| $\mathrm{D}_{6}$ | 1.50 | 0.40 | 0.20 | 0.64 | 0.225 | 0.375 | 0.425 | 1.015 |
| $\mathrm{D}_{7}$ | 0.75 | 0.80 | 0.40 | 1.28 | 0.113 | 0.188 | 0.513 | 1.468 |
| TOTALS |  |  | 2.40 | 7.04 | 1.853 | 3.088 | 4.053 | 11.628 |

Figure 7. Inputs at Different Frequencies and Duty Cycles on Each Input

## Section 2 <br> ELECTRICAL CHARACTERISTICS OF FCT <br> By John R. Mick \& Marcelo Martinez

This section details the electrical characteristics of FCT. It shows the typical characteristics as measured on the bench, on the automatic testers or both.

## IIN VERSUS VIN

The typical characteristic of IN versus ViN is shown in Figure 1. Basically, what we see here is that the input current is $\pm 5$ microamps from the range of 0 to about 14 volts; below 0 volts we see the effect of the input clamp diode. At about 0.7 volts, current begins to flow and we have a diode clamping effect where the voltage is held at the forward biased voltage of a clamp diode and the current increases. Similarly, we see the same type of effect at about 15 volts. That is an input breakdown effect where we get a clamping effect and the current increases in a current source mode with the voltage at 15 volts. The true effect at both 15 volts and about -0.7 volts is that of a diode. Because of the resolution of the scales, the curves do not look quite like a forward bias diode, but in actuality they are.


Figure 1. Input Characteristic for Input Voltage
Versus Input Current

## Ісст VERSUS Vin

The TTL input current in Figure 2 shows that ICCT (the current between VCC and Ground) for an input buffer begins to flow at about 1.1 volts. The current peaks at the actual switching threshold which is designated to be 1.5 volts. As the input is raised towards VCC, the current reduces until, at about 4 volts, it is essentially in
the nano-ampere range. Normally, a TTL output is about 3.4 to 3.5 volts. The typical current between VCC and Ground at this voltage level is less than 0.5 milliamps.


Figure 2. Input Current for a Typical FCT Input

The three lines in the curve shown in Figure 2 represent the currents for the temperatures of $-55^{\circ} \mathrm{C},+25^{\circ} \mathrm{C}$ and $+125^{\circ} \mathrm{C}$. The largest value of the current is at $-55^{\circ} \mathrm{C}$ and the smallest value of the current is at $+125^{\circ} \mathrm{C}$. When we have FCT driving FCT, the DC power is zero and is accounted for in the dynamic power.

## TRANSFER FUNCTION

Figure 3 shows the typical transfer function for an FCT input. This transfer characteristic assumes inputs with hysteresis. There are some FCT inputs that do not have hysteresis and these follow the curve labeled HL. What is depicted here is that the typical input characteristic has a switching point at 1.5 volts. There are about 200 millivolts of hysteresis on many of the FCT inputs. The curve in Figure 4 shows an expanded scale view around 1.5 volts. Here we see the effect of temperature on the actual threshold. What should be noted here is that the hysteresis remains at about $\mathbf{2 0 0}$ millivolts and the input threshold (or actual switching point) shifts about 80 millivolts over the full military temperature range, from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Over the commercial temperature range, from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$, the temperature input threshold shifts about 40 millivolts. This represents an extremely good temperature characteristic and demonstrates the stability of our FCT logic product.


Note:

1. Inputs without hysteresis follow HL curve.

Figure 3. The FCT Transfer Function Showing Hysteresis ${ }^{(1)}$


Note:

1. Inputs without hysteresis follow HL curves.

Figure 4. Detailed View of the FCT Transfer Function

## IOLVERSUS VOL

Figure 5 shows the output load drive capabilities of a typical 32mA output buffer on a device such as the IDT74FCT374. At the full $+125^{\circ} \mathrm{C}$ temperature we have over 40 milliamps of output drive. As the temperature gets colder, the output drive capability of FCT increases and comes very near doubling at the $-55^{\circ} \mathrm{C}$ point. Notice also that the current sinking capability of FCT is relatively linear all the way up to about 0.8 volts. This means that, should a device be over loaded, the FCT output will sink the additional current without a significant increase in output voltage. This provides greater system reliability.


Figure 5. Plot of Output Low Voltage Versus Output Sink Current

## $\mathrm{I}_{\mathrm{OH}}$ VERSUS $\mathrm{V}_{\mathrm{OH}}$

The source current capability for the output in the high state is shown in Figure 6. At 2.4 volts we typically have in excess of 24 milliamps of output drive source current capability at $+125^{\circ} \mathrm{C}$. As the temperature gets colder, the output source current capability increases such that at $-55^{\circ} \mathrm{C}$ we have over 40 milliamps of source current capability. Again, our FCT output structure provides TTLlike compatibility for maximum system reliability.


Figure 6. Plot of Output Source Current Versus High Voltage

## TF

Figure 7 shows the output rise output time versus capacitance for a typical high-to-low transition. The output fall time (TF) is about 2.5 to 3 ns into 50 pF and 500 ohms as measured for the $10 \%$ to $90 \%$ points. If we measure the fall time from 4.5 to 0.5 volts, we find that the $T F$ is about $2.5 n s$.


Flgure 7. Output Fall Time Versus Capacitance (10\% - 90\%)

## TR

Due to the design of the output buffer, the output has one rise time from about 0.5 volts to 3.0 volts and a second rise time from about 3.0 volts to 4.5 volts (see Figure 8). The reason for this can be understood by studying the output buffer structure shown in Figure 8. Here we see that the fall time is controlled by an N -channel device between the output and Ground. When the output turns on (goes low), the N -channel device will sink the current and provide a single TF time. Notice, however, the pull-up structure consists of an N-channel device, a P-channel device and a lateral NPN transistor with a resistor in series. As the device turns on, the lateral NPN transistor and the N -channel transistor cause an initial high-
speed low-to-high transition until approximately the three to.four volt level. At this point, the P -channel transistor takes over and pulls the output all the way to the rail. This device is slightly slower and this has a slightly different rise time (TR) as the output pulls to the VCC rail. Thus the rise time through the normal transition region from 0.8 volts to 2.0 volts is in the vicinity of 3 ns .


Figure 8. Output Rise Time Versus Capacitance for Voltage of Interest

A point to be noted while viewing Figure 9 is that, because of the N -channel device and P-channel device on the output structure, we have the equivalent of a clamp diode from Ground to the output and a clamp diode from the output to Vcc. The benefit of these two diodes is that both overshoot and undershoot at the output pin are minimized. This can provide significant system benefits in terms of noise reduction. The disadvantage of the clamp diode from the output to VCC is that, if the VCC voltage is reduced to 0 (the power is off), there is a clamp path between the output and the VCC pin which will be at Ground. Thus, if the power is off and we have this output pin connected to a bus, the bus will not operate.


FIgure 9. FCT Output Structure

## ICCDVERSUS TA

The dynamic power dissipation for the IDT74FCT374 is shown in Figure 10. The purpose of this figure is to show that the dynamic power is flat with regard to temperature; the dynamic power is not a function of the ambient temperature. This is true whether the output enable is high or low.


Figure 10. Relation for Dynamic Power Versus Temperature is Flat ${ }^{(1)}$

Note:

1. $\overline{O E}$ state corresponds to parts with output enable.

## PROPAGATION DELAY VERSUS TEMPERATURE AND VCC

Figure 11 shows the typical propagation delay versus temperature characteristics of FCT devices. These measurements are made with an output load of 50 pF and 500 ohms. If we normalize the propagation delay at $+25^{\circ} \mathrm{C}$, we see an increase in speed as the temperature gets colder. Similarly, as the device heats up, the propagation delay increases.


Figure 11. Plot of Normallzed Propagation Delay Versus Temperature

Figure 12 shows the propagation delay versus Vcc. Again, the measurements are made at 50 pF and 500 ohms and the propagation delay has been normalized at 5 volts. What we see is that, as the voltage increases, the device gets faster and as the voltage decreases, the device gets slower. This is exactly as one would expect. Also shown in the curve of Figure 12 is that the device functions all the way down to a VCC of at least 2 volts. Although the propagation delay is considerably slower, the flip-flops will retain data and the outputs will remain in the proper state at Vccs of 2 volts and 3 volts. This is useful for memory systems with battery backup and so forth. One should not interpret from this that FCT devices will be specified at 2 volts or 3 volts, but rather that they will indeed function at these voltages.


Figure 12. Plot of Normalized Propagation Delay Versus Supply Voltage

## PROPAGATION DELAY VERSUS LOAD CAPACITANCE

The FCT devices have all AC parameters specified at 50pF load capacitance. As the load capacitance is increased, the propagation delay increases (see Figure 13). What this figure shows is the "delta" propagation delay that should be added to the data sheet specified propagation delay for these devices. The delta propagation delay at 50 picofarads is 0 . If the load capacitance is increased to 150 picofarads, the delay that should be added to the data sheet specified delay is about $2 n s$, typical. If the capacitance is increased to 250 picofarads, about 4 ns should be added to the output propagation delay. The data shown in this table is typical of FCT outputs. We recommend a worst case number of 3ns per 100 picofarads be used for worst case design. Another way to view this same parameter is to use 0.03 ns per picofarad above 50 pF . There are a number of FCT devices such as the IDT39CXX and the IDT54/74FCT8XX devices that are actually specified at 50 picofarads and 300 picofarads. Since the output structures in all FCT devices are similar or identical, it should be understood that FCT devices can be used to drive 300 picofarad loads with no degradation to the device. The only requirement is to add the appropriate propagation delay delta to the specification in the data sheet for worst case numbers.

## FCT INPUT STRUCTURE

For completeness, a more detailed diagram of the FCT input structure is shown in Figure 14. Here we see the input ESD protection followed by two inverters. The second inverter contains a feedback circuit to provide the regeneration to give the hysteresis on inputs where it is provided.


Figure 13. Plot Showing "Delta" Propagation Delay for Load Capacitance Over 50pF


Figure 14. FCT Input Structure

## Section 3

INTERFACING FCT
By Danh LeNgoc and Suneel Rajpal

Interface is the indispensable glue in digital systems. The popular low-power Schottky and Schottky families of Interface logic dominated in the 70s. However, with the advent of advanced CMOS technologies and more sophisticated bipolar technologies, there is a definite shift to designing with other families such as FCT, ALS, 74F and AS in the '80s. FCT is the acronym for Fast CMOS TTL-compatible on the inputs and outputs and has the best Ingre-dients-high speed, high drive and low power.

This section deals with interfacing FCT to other families and good board design techniques.

## FCT-THE NEW LOGIC FAMILY

One of the most important graphs that summarizes performance characteristics is the speed/power curve. Figure 1 shows a comparison between the LS, S, HCT, AS, F and FCT families.

Figure 1 shows that FCT provides 74F-equivalent speeds at a fraction of the power. In addition, the FCT A family provides a 50\% speed enhancement over the existing FCT speeds. This performance improvement can ensure reliable design where the margins were too tight and also provide better throughputs for new designs. The maximum clocked speeds shown in Figure 2 are also an important consideration.

SPEED/POWER PERFORMANCE CURVE
Speed/Power = Performance - Worst Case
(TTL inputs, frequency $=10 \mathrm{MHz}, 8$ bits toggling)


Figure 1. Logle Famlly Comparison


Figure 2. Maximum Clock Speeds
Yet, another important consideration is output drive. The output drive of the FCT family matches those provided by the 74F family. Currently, there is also an ACT family being discussed by semiconductor manufacturers. The drive of the ACT family is targeted to be 24 mA , as opposed to $48 \mathrm{~mA} / 64 \mathrm{~mA}$ provided by the FCT products. Figure 3 shows the output drive for different families. The high drive of the FCT parts makes them very useful as bus drivers as described in the applications section.

| Family | IoL/lon |
| :--- | :---: |
| FCT A/FCT | $64 /-15 \mathrm{~mA}$ |
| FAST | $64 /-15 \mathrm{~mA}$ |
| ACT | $24 /-24 \mathrm{~mA}$ |
| ALS | $24 /-15 \mathrm{~mA}$ |
| HCT | $6 /-6 \mathrm{~mA}$ |
| LS | $24 /-15 \mathrm{~mA}$ |

Figure 3. Output Drive for Different Familles

## FCT INTERFACE TO OTHER FAMILIES

In deciding the interface capability to other logic families, there are two important factors. The first is the current and voltage compatibility and the second is the noise margin consideration. Voltage and Current parameters are listed in Table A for the FCT driving TTL only, FCT driving CMOS only, 74F and AS families. Note that the parameters for the FCT parts, such as low input current requirements, make for easier design. Also, the outputs of FCT parts can go to VCc -0.2 volts for output currents of $300 \mu \mathrm{~A}$, enabling FCT to drive CMOS only circuits, a feature lacking in 74F and AS.

| Parameter | $\begin{gathered} \text { FCT } \\ \text { (Driving TTL) } \end{gathered}$ | FCT (Driving CMOS) | $\begin{gathered} \text { FAST } \\ \text { (Driving TTL) } \end{gathered}$ | 74HCMOS (Driving CMOS) |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}} \mathrm{Min}$. | 2 V | 2 V | 2 V | 3.15 V |
| $V_{\text {IL }}$ Max. | 0.8 V | 0.8 V | 0.8 V | 0.9 V |
| $\mathrm{V}_{\mathrm{OH}} \mathrm{Min}$. | 2.4 V | 4.8 V | 2.4 V | 3.7 V |
| $V_{\text {OL }}$ Max. | 0.5 V | 0.2V | 0.50 V | 0.4 V |
| $\mathrm{I}_{\mathrm{IH}}$ Max. | $5 \mu \mathrm{~A}$ | $5 \mu \mathrm{~A}$ | $20 \mu \mathrm{~A}$ | $1 \mu \mathrm{~A}$ |
| IIL Max. | $-5 \mu \mathrm{~A}$ | $-5 \mu \mathrm{~A}$ | -0.6 $\mu \mathrm{A}$ | $-1 \mu A$ |
| $\mathrm{I}_{\mathrm{OH}}$ Max. | -15mA | $-300 \mu \mathrm{~A}$ | -1mA | -6.0mA |
| $\mathrm{I}_{\text {OL }}$ Max. | 48 mA | $300 \mu \mathrm{~A}$ | 20 mA | 6 mA |

Table A. DC Parameters for FCT, Falrchild F, FACT and HC374 Devices

## Note:

1. There are two noise margins. One is the low voltage noise margin, defined as $V_{\mathrm{IL}}$ max. (driven device) $-V_{\mathrm{OL}}$ max. (driver). The other is the high voltage noise margin, defined as $V_{O H}$ min. (driver) - $V_{I H}$ min. (driven device).

In driving FCT using 74F devices, a fairly good noise margin is achieved. The FCT input stage exhibits worst case VIL of 0.8 V and VIH of 2.0V, the same as F4F TTL. Since the FCT devices are volt-age-level sensitive, they draw a maximum input current of $\pm 5 \mu \mathrm{~A}$. When the 74F TTL devices drive the FCT inputs, the 74F TTL output voltage will be close to their unloaded DC values: $\mathrm{VOH}=3.4 \mathrm{~V}, \mathrm{VOL}$ $=0.2 \mathrm{~V}$. This gives a low noise margin $=0.6 \mathrm{~V}$ and high noise margin $=1.4 \mathrm{~V}$. These noise margins are higher than the noise margins for 74 F to 74 F (about 0.3 V and 0.4 V respectively).

In driving FCT with CMOS, the output voltage of CMOS (VOL = $0.2 \mathrm{~V}, \mathrm{VOH}=\mathrm{VCC}-0.2 \mathrm{~V}$ ) are compatible with the input voltage requirement of FCT input stage. Therefore, CMOS devices can drive

FCT inputs without additional external circuitry. This gives a low noise margin of 0.6 V and a high noise margin of 1.65 V . The best noise immunity is achieved when FCT devices are interfaced directly with FCT devices. Due to input/output compatibility, lower input leakage current and high drive of output stage, FCT outputs can drive FCT input up to the CMOS level (VCC $-0.2 \mathrm{~V}, 0.2 \mathrm{~V}$ ). This provides a low noise margin of 0.6 V and high noise margin of 2.8 V .

## FCT DRIVE 74F

The FCT output stage is designed to drive 74 F inputs directly. The output stage of FCT devices is shown in Figure 9 of Section 2.

On the output high, the combination of NPN transistor (TTL drive) and N-channel devices of FCT output stage can source an output current $\mathrm{IOH}=-15 \mathrm{~mA}$ at $\mathrm{VOH}=2.4 \mathrm{~V}$. The high noise margin is 0.4 V . On the output low, the FCT output stage can sink a current loL of 48 mA at 0.5 V (buffer devices can drive an IOL of 64 mA ). The low noise margin is 0.3 V , the same as 74 F devices. The FCT output stage can be interfaced directly to CMOS inputs without any pullup resistors or shift-level circuitries. In the output stage illustrated,
the P-channel device at the output stage provides a CMOS-HIGH level of VCC -0.2 V and still sources a current lOH of $-300 \mu \mathrm{~A}$. This provides a high CMOS fanout, about 300 (CMOS leakage current $=1 \mu \mathrm{~A})$, which is then limited only to the capacitive loading. The low noise margin is 0.7 V and the high noise margin is 1.65 V . A noise immunity comparison of different 74F and FCT interfaces is shown in Figure 4.

NOISE IMMUNITY COMPARISON


Figure 4. Noise Immunity Comparison

## GOOD SYSTEM DESIGN PRACTICE

As digital systems become faster, so do clock and edge rates and this implies more consideration in the power distribution and the interconnect network. A power distribution element (PDE) or a ground plane should be used whenever possible. A ground plane
maintains constant characteristic impedance for signal interconnections and maintains a low noise voltage plane for the VCC supply. A ground plane can exist in single-sided boards, 2 -sided boards or multi-layer boards.

A typical layout of ICs on a PC board is shown in Figure 5.

## Common Ground Path on 2-Sided Board



Figure 5. PC Board with ICs

Output Switching from high-to-low on device A can cause a voltage differential on the ground strip common to devices A and B. The transient ground current from device A can flow into device B. The transient ground passing through the inductive element between the two devices can cause the ground voltage on device $B$ to
spike. Since the output voltages of device B are referenced to the ground pin, the Vol levels corresponding have a spike. If the output on a gate of device B was in a low state, the ground bounce would cause a spike (shown in Figure 6).

Coupling Through Common Ground Path


Figure 6. Ground Bounce Effect

This can cause false switching in the gate of device $C$ if the spike were severe enough to drive it over its input threshold. One method of minimizing the ground spikes for two-sided boards is to periodi-
cally connect the ground distribution strips by narrow traces on top of the board (shown in Figure 7).


Figure 7. Ground Strips to Minimize Ground Splkes

Bus drivers, grouped on a common ground strip, can cause large spikes. Therefore, buffers that are driving backplanes should
be grouped at the edge of the board and have their ground isolated and brought in from the backplane through a separate pin. Also,
jumper wires must not be used for ground connections. The preferred approach is to solder ground and supply pins.

Power Distribution Elements (PDE) are recommended for power distribution. A PDE, shown in Figure 8, consists of two flat conductors separated by dielectric.


Figure 8. A Power Distribution Element (PDE)

This arrangement has a layer of insulation on the top and bottom. Contact pins are distributed over the conductors for easy access. The characteristic impedance of the PDE is about one-tenth the characteristic impedance of a two-sided printed board distribution (shown in Figure 5).

When using PDEs, it is best to arrange them so that each handles only one type of circuit function. Interface components that sink or source high currents should have a separate PDE. Also, by keeping the interface components at the edge of the board, noise due to high-current switching is isolated from other sections of the logic.

Buffers and logic gates need extra current when they switch. For example, If 8 outputs of a driver ralse the voltage of the driven lines
from 0.1 volts to 3.1 volts, then the current requirement can becomputed. If the impedance of the driven line is $\mathbf{6 0} \mathbf{~ o h m s , ~ t h e r e ~ i s ~ a ~ s u d - ~}$ den demand for 0.4A. A bypass capacitor can provide this current demand. The capacitor is computed by using the equation $\mathrm{Cdv} / \mathrm{ct}$ $=I$, where dv is the tolerable voltage drop, dt is the transition time ( 3 ns in above example) and $I$ is the current demand ( 0.4 A in the above example).

It is recommended that bypass capacitors be used for buffers and transceiver ICs. If PDEs are used, the bypass capacitors should be placed at the end of each PDE instead of each buffer and transceiver. The capacitors should be of low inductance and high-frequency quality. Where VCC comes on the board decoupling capacitors of $0.1 \mu f$, a ceramic disk capacitor can be used in parallel with a 20 to 30pf tantalum capacitor.


MICROSTRIP LINES


$$
z_{0}=\frac{120}{\sqrt{\theta_{r}}} \ln \left(\frac{\pi h}{w+t}\right) \Omega
$$

$$
t_{P D}=1.017 \sqrt{475 \theta_{r}+.67} \mathrm{~ns} / \mathrm{tt}
$$

SIDE-BY-SIDE PL TRACES


$$
\begin{gathered}
Z_{0}=\sqrt{\frac{60}{\theta_{r}}} \ln \left(\frac{4 K}{0.67 \pi w\left(0.8+\frac{t}{w}\right)}\right) \Omega \\
t_{\mathrm{PD}}=1.017 \sqrt{\theta_{\mathrm{r}}} \mathrm{~ns} / \mathrm{tt} .
\end{gathered}
$$

STRIP LINES


$$
z_{0}=\sqrt{e_{r}} \ln \left(\frac{h}{w}\right) \Omega
$$

$$
t_{P D}=1.017 \sqrt{475 \theta_{\mathrm{r}}+.67} \mathrm{~ns} / \mathrm{ft} .
$$

FLAT PARALLEL CONDUCTORS
$e_{\mathrm{r}}=$ The relative dieletric constant of one PC board's glass epoxy layer.
Figure 9. PCB Interconnects

## CHARACTERISTIC IMPEDANCE SECTION

All forms of PCB interconnects are transmission lines. The point at which reflections need to be taken into account is when the transmission delay time is "long" with respect to the pulse rise time; the FCT family rise and fall times are 2-3ns. A "long" line is one whose round trip propagation delay is equal to or greater than the signal rise time. The line impedance Zo determines how much current must flow into the device output stage. Popular PCB interconnects are shown in Figure 9.

A microstripline is a signal trace over a ground plane; $Z_{0}$ and tPD
can be computed based on the geometry. For example, if $e_{r}=5$ (for 910 glass epoxy) $\mathrm{h}=30$ mils, $\mathrm{w}=15$ mils, $\mathrm{t}=3$ mils, then $\mathrm{Z}_{0}$ $=85 \Omega$ and tPD $=0.15 \mathrm{~ns}$ per inch.

A stripline is a microstripline encased between ground planes and has the lowest susceptibility to crosstalk. PC traces that are side by side also have impedance. The provided formula can be used in calculating power rail impedances or crosstalk.

Flat parallel conductors, whose area is much greater than their thickness, tend to have very low impedances and thus make very good power distribution planes.

Wire interconnects are shown in Figure 10.


$$
Z_{0}=\sqrt{60} \ln \left(\frac{4 h}{d}\right) \Omega
$$

WIRE OVER GROUND PLANE

$\mathbf{e}_{\mathbf{r}}=$ The relative dielectric constant

$$
\begin{gathered}
z_{0}=\frac{60}{\theta_{\mathrm{r}}} \ln \left(\frac{\mathrm{D}}{\mathrm{~d}}\right) \\
\\
\text { CO-AXIAL CABLE }
\end{gathered}
$$

Figure 10. Wired Interconnects

A wire over ground plane has the least stable of ail impedances due to difficulties in keeping $h$ constant. Propagation delay will vary with h and the insulation and is usually determined by measurement.

In a twisted pair of ribbon cables, impedance is stable and usually in the order of 70 to 100 2 . Coaxial cables have a very stable impedance, but this can be upset and reflections can be caused by sharp bends or crunching of the cable. Propagation delay and capacitance for twisted pair and coaxial cables is normally specified by the cable manufacturer.

The intrinsic impedance and propagation delay of the interconnect is only part of the impedance. The effective impedance has to be known as well. Adding gate inputs, outputs, connectors, etc. to a signal line reduces its impedance and increases its propagation delay. In the equations, $C_{L}$ is the total of all additional loading and $C O$ is the intrinsic capacitance of the line. Figure 11 shows the effect of the impedance and propagation delays.

$$
\begin{aligned}
& z_{0}^{\prime}=\sqrt{1+\left(\frac{C_{L}}{C_{0}}\right)} \Omega_{\Omega}^{z_{0}} \\
& t_{P D}=\sqrt{L_{0} C_{0}} \\
& t_{P D}^{\prime}=t_{P D}=\sqrt{1+\left(\frac{C_{L}}{C_{0}}\right)} \\
& z_{0}^{\prime}=\text { New (lower) Impedance } \\
& t_{P D}=\text { Propagation delay with } C_{L} \\
& \text { Where } C_{L} \text { is the Total of all } \\
& \text { Additional Loading }
\end{aligned}
$$

Figure 11. Effect of Impedance and Propagation Delays

When a source encounters an unmatched load on the line, that line will have reflections. Also, if the source has a fast rise and fall time and the propagation delay to the receiver is large then the reflections can occur. If propagation delay for the driver to the re-
ceiver is tPD, and if tRISE or tFALL< tPD, reflections will occur. Figure 12 shows the reflections on the low-to-high transition and Figure 13 shows the reflection on a high-to-low transition.

## Gate Driving $100 \Omega$ Line Reflection Diagram Low-to-High Transition



Figure 12. Reflections on a Low-to High Transition

Figure 13 shows the reflection on a high-to-low transition.

## Gate Driving $100 \Omega$ Line Reflection Diagram High-to-Low Transition



Figure 13. Reflections on a HIgh-to-Low Transition

The points are generated by drawing load lines from the input and output characteristics of the devices. Reflections can be reduced by using short lead lengths and using appropriate terminations on the line.

The problems associated with reflections can be minimized by using appropriate terminations. In Figure 14, a step high-to-low voltage applied at the driver appears at the receiver.


Figure 14.

Normally, there is no termination and the input step may try to double; however, due to the input clamp diode on the receiver, it settles to zero. FCT parts have a clamp diode only to ground and this helps negative-going excursions to clamp to a certain voltage. The FCT parts do not have a clamp diode to VCC and this has other
advantages when two systems having different VCC levels are tied together, as explained under the System Advantages section. Another form of termination is series termination, as shown in Figure 15.


Figure 15. Series Termination

In this situation, the series value should be the effective impedance of the line less the output impedance of the driver. This matches the net source impedance with the line impedance, elimi-
nating reflections from the source. Parallel terminations can be used as shown in Figure 16.


These are resistlive terminations to ground or VCC, split resistor or Thevenin terminations. Resistive termination to ground or Vcc draws excessive DC current when the output is in the appropriate state due to the low value of the effective impedance. The Thevenin termination, which is popular with TTL circuits, does not work as well with CMOS-type circuits because, not only does one get DC resistive power in the termination, one also gets increased ICC due
to the resistive power in the termination due to the two transistors tuming on in the input stage. Although the internal switching threshold of an FCT device is about 1.5 volts, there is more power consumed by the device with the inputs being at 2.5 V than at 4.5 V .

AC terminations, as shown in Figure 17, give no DC current drain and also terminate the line in the effective impedance.


Figure 17. AC Termination

If used on a 3-state bus, the bus will remain in its last state for a few milliseconds. The capacitor should have an impedance XC at a value of less than $5 \%$ of the effective impedance and afrequency of $1 / 2$ tpDof the line independent of the pulse repetition rate. A 10 nF decoupling capacitor can be a good choice. The corresponding XC is about 100 milliohms and, therefore, RT should match the line Impedance.

## CROSSTALK

Crosstalk is caused by capacitive and inductive loading along parallel lines. Figure 18 shows transition on switching line A, B can affect another adjacent non-switching line, C, D.


Figure 18.

The amplitude of the noise due to crosstalk is a function of the coupled length and the line delay. As shown in Figure 19, the line
delay along the coupled length is compared to the rise time (tR) and fall time (tr) of the source.


Figure 19. Crosstalk Amplitude for Different Line Delays

If $T$ is long compared to $t_{R}$, the crosstalk pulse has time to develop to its full amplitude; if $T$ is equal to 0.5 tR , the reflection from the driven end of the passive line starts pulling the voltage down just as the noise pulse reaches full amplitude. Therefore, the noise in only a spike. When $T<0.5 \mathrm{t}$, the reflection arrives before the noise pulse and the noise amplitude is reduced even further.
The amplitude of the noise pulse can be reduced by using terminations. Figure 20 shows the noise amplitude when a terminating resistor is used.


Another way to reduce crosstalk in multi-layer configurations, is to place perpendicular signal lines in adjacent planes. Other general techniques for crosstalk reduction are to reduce spacing between signal lines, minimize spacing between signal lines and ground, run a ground trace alongside the cross-talker or cross-listener, use split-resistor terminations or make every other conductor in a flat cable a ground.

$$
\begin{aligned}
& \text { Noise Amplitude } \\
& \text { at } D \text { versus } R
\end{aligned} \quad V=\frac{R V_{A C T V E}}{R+Z_{0}}
$$



Figure 20.

## SYSTEM ADVANTAGES

There are three significant advantages of using FCT devices besides high speed and low power. The typical input and output capacitance of FCT devices is 5 pF and 8 pF , respectively, measured at 1 MHz and $+25^{\circ} \mathrm{C}$. Therefore, FCT loads the buses minimally.

Another advantage is the clamp diode on the input stage. Negative excursions on the input are clamped to -0.8 volts, thereby improving on reflected waves to the source.

A clamp diode for positive overshoots has intentionally not been added. The system advantage, compared to other CMOS-TTL families, is that one FCT device that has one VCC level can drive another FCT device driven at another VCC level without adding a
series resistor. Currently, in other CMOS-TTL compatible families such as ACT, one had to add a series resistor of 100 ohms in the above application to limit the current flow from one voltage supply to the other when the second voltage supply was lower or not present. This is because ACT circuits have a clamp diode to VCC in addition to clamp diodes to ground.

One design note on tying FCT outputs to buses when the device is powered down is that the output will clamp to 0.6 volts when some other bus driver is trying to pull it to an active high level. When the active driver pulls it low, there are no conflicting situations. A user must be aware of this in using FCT parts and powering them down to zero volts.

Section 4
Ground Bounce, ESD and Latch-Up

## By Marcelo Martinez

## GROUND BOUNCE

This noise effect is caused by large AC currents flowing in simultaneous switching outputs. It manifests itself as an instantaneous voltage drop on package and PCB ground inductances. This voltage can couple through a steady static output (worst case in the
low state). This spike, riding on a normally low output, can be a concem in buffering edge triggered devices. Therefore, extra care is needed for this area.

Figure 1 illustrates the phenomenon for an octal buffer. LP and LB are the package and PCB ground inductances.


Figure 1.

The table shows the relative magnitudes of LP for different packages. In actual operation of the octal device shown, seven of the eight outputs switch high-low; the eighth one is held at ground by its input. Summation AC current IG then flows through both inductances, causing the AC voltage drop VP and VB. The sum of VP and VB is then coupled to the output held at ground (it appears in the form of a spike in the top trace). $V P+V B=(L P+L B) d l G / d t$ $I G=\Sigma I O$.

In most cases (octal buses, etc.), the spike is not a concem since it usually ends by the time the outputs switch (settling time).

One must adhere to high-speed board design so that the spike doesn't propagate through the board's ground inductance (ground plane, for instance, and minimizing ground loop 0.5). Analyzing the effect of this spike further, it takes more than a VIL $(0.8 \mathrm{~V}$ for TTL) amplitude to cause false triggering or pulse propagation for the driven device. Figure 2 illustrates this point.

PULSE REQUIRED FOR NON-PROPAGATION


Figure 2.

Figure 2 shows an IDT74FCT244 being driven by various pulses varying in amplitude and duration. The graph shows the amplitude/pulse width combination necessary to cause the output of the IDT74FCT244 to violate a VoL. Typically, the ground bounce spike $50 \%$ width is about 3 ns ; therefore, a 2.4 V amplitude is needed for propagation, a number higher than typical spike amplitudes found in DIPs (worst case package). If additional immunity is needed in critical circuits, we can use surface mount packages which can decrease the spike amplitude by $40 \%$. There are some vendors which have opted for bigger packages (multiple VCCNSspins); however, this approach has other inherent problems besides the obvious give-up in greater board space. By adding multiple grounds in the side of the package, the effective package ground inductances are substantially decreased. However, the edge rates will invariably be increased, causing additional crosstalk and ringing noise. Also, the dlg/dt actually increases, causing a larger noise voltage across PCB inductances. Although the noise is decreased in the package, it increases in the board.

IDT has taken the correct approach to this noise concern in a new enhanced introduction of FCT logic. A new output structure has been developed which controls dlg/dt rather than package inductances. The result is threefold: in DIPs, it reduces crosstalk and ringing and reduces the spike on PCB boards without sacrificing speed. FCT will be the easiest high-speed logic family to design in.

## ELECTROSTATIC DISCHARGE PROTECTION

The input or output circuitry of all CMOS devices must be protected from high electrostatic discharges through special protection structures. This protection becomes increasingly important in state-of-the-art, high-speed CMOS where thinner oxides (lower gate voltage breakdown) and smalier geometries are used. IDT's 1 micron I/O structures meet MIL-STD-883's highest specification: Category B devices are not ESD sensitive below 2000V. Category B devices do not need special ESD handling procedures other than normal good practice.

The input protection circuit is designed to withstand large voltage and current spikes encountered in normal handling of devices.

The schematic for this structure, used in all FCT, is illustrated in Figure 3.


Figure 3.

The gate to be protected is shown as inverter G. Diode D1 and resistor R2 are really the drains of $N$-channel device M1 and act as a high current negative clamp to large negative voltage spikes. The area structure is large in order to handle the large currents. For large positive voltage spikes, device M1 breaks down at about 15 V and diverts current from drain to source to ground. Again, this device is made large in area in order to handle large currents. The additional circuitry, composed of R1, Q1 and M2, is used to slow
down fast ESD spikes at the pads in case D1 or M1 do not have enough time to act. Resistor R1 and capacitance C1 function as an RC delay circuit going into gate G. In addition, M2 clamps positive voltages at about 15 V due to its breakdown and Q1 clamps negative voltages at about -0.6 V .

Testing for ESD sensitivity is done according to MIL-STD-883C,
Method 3015.2. The set-up is illustrated in Figure 4.


Figure 4.

The $1500 \Omega$ resistor and 100 pF capacitor combination models the human. Essentially, the 100pF capacitor is charged to voltage $V$ via the switch and then discharged through the device under test and the $1500 \Omega$ resistor. The part is then tested for damage. Usually an increase in input or output leakage is noted. The part is labeled "damaged" when the I/O leakages fail the data sheet specifica-
tions. This procedure is repeated 5 times at voltage $V$ and $-V$. If the part passes, it is categorized as insensitive to voltage $\pm \mathrm{V}$.

Testing of FCT devices has shown typical protection up to 5000 V . Even though the protection circuit provides good immunity to ESD damage, large ESD voltages can be generated by a person (more than 5000 V ); therefore, good handling practices still apply.

## LATCH-UP

Latch-up has been a concern in the use of CMOS in the past. Much care has gone into eliminating this phenomenon under normal conditions. For example, minimum trigger currents are well above the maximum allowed current through any pin (120mA).

However, the designer should be aware of latch-up, what causes it and how to prevent it.

The latch-up phenomenon can be easily explained by looking at a cross section of our CEMOS ${ }^{\text {TM }}$ process illustrated in Figure 5.


Figure 5. Process Profile and Schematic of Parasitic Bipolar Structures In CMOS Inverter

Figure 5 shows a typical output buffer and its parasitic bipolar equivalent schematic. The two emitters that trigger the SCR are connected to the output. Therefore, if the output is forced to be greater than VCC by 0.5 V , or below Vssby 0.5 V , the proper bipolar device is turned on. For example, if the output is forced below ground, collector current flows through R1 and Q1 causing a voltage drop across R1 which is the N -substrate. The voltage drop causes Q2 to be turned on if its base emitter magnitude is greater than a diode drop.

Q2 collector current then begins to flow which causes Q1 to turn on harder. At this point, latch-up has occurred since the collector currents flowing through VcC and ground can be sustained even if the trigger current is removed. Since R1 and R2 are generally very
low, the current flowing through $\mathrm{V}_{\mathrm{CC}}$ can be $>1 \mathrm{~A}$, which can blow the internal bond wires. Several steps were taken with FCT logic to substantially decrease latch-up susceptibility-among other things, decreasing R1 and R2, decreasing the betas of Q1 and Q2 and adding multiple collectors to divert current.

Another latch-up phenomenon is an internal one and can be triggered by VcC overvoltage. In this case the SCR is triggered by internal MOS breakdowns. For the FCT logic line, the VCC voltage needed for triggering is $\mathbf{1 0 - 1 2 V}$, far above the normal operating range.

There are several methods and test circuits that can be employed to test for latch-up. The one primarily used to characterize the FCT logic family is shown in Figure 6.

Testing SCR Latch-Up of FCT


Figure 6.

This circuit utilizes several supplies and various meters to either force current into the VcC diodes or force current out of the ground diodes. By controlling the input supply, a current is forced into or out of an input or output of the test device. As the input supply voltage is increased, the current into the diode increases. Internal transistor action may cause some supply current to flow, but this should not be considered latch-up. When latch-up occurs, the power supply current will jump and, if the input supply is reduced to zero, the power supply current should remain. The input trigger current is the input seen just prior to the supply current jumping.

Testing latch-up is a destructive test but, in order to test FCT devices without causing immediate damage, test limits for the amount of input or output currents and supply voltages should be observed. Even though immediate damage is avoided, the SCR latch-up test is destructive and the IC performance may be degraded when testing to these limits. Therefore, parts tested to these limits should not be used for design or production purposes. By not violating maximum electrical specifications, FCT logic is considered latch-up proof.

# Section 5 <br> Bus-Driving and Graphic Display Applications <br> By Suneel Rajpal 

FCT devices have the basic functions register, latches, buffers, comparators, counters, decoders and, due to the inherent I/O capabilities, fit into many applications. In addition to 8-bit registers, buffers and latches, 8 -bit, 9 -bit and 10-bit versions are also available. FCT devices replace their equivalent 74F and 29800 devices, match or exceed the AC requirements and match the DC requirements, including loL

Popular buses such as VME, Multibus and Multibus II have specific loading requirements. These are shown in tables MA to MC. FCT devices meet or exceed the requirements shown in these tables. In cases where 64 mA drive is needed, drivers such as the IDT74FCT244 can be used.

| Low State Sink Current | $\mathrm{bL} \geq 48 \mathrm{~mA}$ |
| :---: | :---: |
| Low State Voltage | $\mathrm{bL}^{5} \leq 0.6 \mathrm{~V} @ \mathrm{l}_{\mathrm{LL}}=48 \mathrm{~mA}$ |
| High State Source Current | $\mathrm{b}_{\mathrm{H}} \geq 3 \mathrm{~mA}$ |
| High State Voltage | $V^{\text {OH }}$ $\geq 2.4$ @ $\mathrm{IOH}^{\text {-3mA }}$ |
| Drivers Off |  |
| Current Sources by Board at 0.6 V Including Leakage Current | $\mathrm{b}_{\mathrm{Z}}=\mathrm{I}_{\mathrm{LL}} \leq 700 \mu \mathrm{~A}$ |
| Current Sunk by Board at 2.4V Including Leakage Current at 2.4 V | $\mathrm{I}_{\mathrm{OZH}}=\mathrm{I}_{\mathrm{IH}} \leq 150 \mu \mathrm{~A}$ |
| Total Capactive Load on Signal Including Signal Trade | $\mathrm{CT} \leq 20 \mathrm{pF}$ |

Table A. VMEBUS Driving and Loading Requirements for
Standard Three-State Lines ( $A_{01}-A_{31}, D_{00}-D_{31}$,
AMo-AM5, /IACK, /WRITE)

| Low State Sink Current | $\mathrm{bL} \geq=48 \mathrm{~mA}$ (BCLK/CCLK) <br> $\mathrm{bL}=32 \mathrm{~mA}$ (Read/Write interrupt) <br> $\mathrm{b}_{\mathrm{L}} \geq 16 \mathrm{~mA}$ (for address/data) |
| :---: | :---: |
| Low State Voltage | $\mathrm{V}_{\mathrm{OL}} \leq 0.5 \mathrm{~V} @ \mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}$ |
| Current Sourced by Board at 0.6 V | $\mathrm{IL}_{\mathrm{L}} \leq 0.8 \mathrm{~mA}$ (address, data) $\mathrm{K}_{\mathrm{L}} \leq 2 \mathrm{~mA}$ (read/wite) |
| Current Sunk by Board at 2.4 V | $\begin{aligned} & \mathrm{l}_{\mathrm{H}} \leq 125 \mu \mathrm{~A} \\ & \text { (address/data/read/write) } \end{aligned}$ |
| Total Capacitive Load On Signal | CT $\leq 18 \mathrm{pF}$ |

Table B. MULTIBUS Driving and Loading Requirements

| Low State Sink Current |  |
| :---: | :---: |
| Data and Address | $\mathrm{lOL} \geq 48 \mathrm{~mA}$ |
| Requesting and Replying Agents | $\mathrm{I}_{\mathrm{OL}} \geq 64 \mathrm{~mA}$ |
| Low State Voltage | $\mathrm{V}_{\mathrm{OL}} \leq 0.55 \mathrm{~V}$ @ $\mathrm{l}_{\text {LL }}=$ max. |
| High State Source Current | $\mathrm{I}_{\mathrm{OH}} \geq-3 \mathrm{~mA}$ |
| High State Voltage | $\mathrm{V}_{\mathrm{OH}} \geq 2.4 \mathrm{~V}$ @ $\mathrm{IOH}=-3 \mu \mathrm{~A}$ |
| Drivers Off <br> Current Sourced by Board at 0.6 Including Leakage Current | $\mathrm{I}_{\text {OZ }}+\mathrm{I}_{\text {L }} \leq 1000 \mu \mathrm{~A}$ |
| Current Sunk by Board at 2.4V, Including Leakage Current at 2.4 V | $\mathrm{I}_{\mathrm{OZH}}+\mathrm{I}_{\mathrm{IH}} 100 \mu \mathrm{~A}$ |
| Total Capacitive Load On Signal, Including Signal Trace | CT $\leq 20 \mathrm{pF}$ |

Table C. MULTIBUS II Driving and Loading Requirements for Standard Three-State Lines (AD31* -0*, PAR3*-PAR0, * SC9*-SC0*)

## SERIALIZER FOR GRAPHIC DISPLAYS

Another more specific application for FCT devices is interface video RAMs. Pixel data is stored in memory and has to be read by the CRT. One popular storage device is Video RAMs or VRAMs. These devices consist of DRAMs that have a serial register on the outputs of the memory array. This architecture allows an entire DRAM row of data to be loaded in the serial register and to be displayed while the frame memory is updated/refreshed. The serial ports of the VRAM that output data may operate at a slower 25MHz rate. This may not be fast enough for the display refresh. One way to organize the data is shown in Figure 1. The frame buffer has 1 Kx 1K pixels. Each pixel may be 4 bits and therefore, can provide 16 different colors at a time. These pixels can be stored over 4 planes and each plane may be $1664 \mathrm{~K} \times 1$ DRAMs. In Figure 1 one plane is shown and the data may be disturbed so that P0 is in VRAMO, P1 is in VRAM1 (and so on), and P15 is in VRAM15.

Now P16 appears in VRAM0 again and the storage pattern is repeated. On displaying the data for one plane, all 16 VRAMs are accessed and a row of the DRAM memory (which is 256 bits wide) is stored in the serial register of the VRAM.
The 16 serial outputs of the VRAM can be fed directly to a RAMDAC device that has serializing capability on board. The purpose of the RAM in the RAM-DAC is to select a particular color out of a palette of colors, thereby allowing a larger selection of displayable colors. The DAC portion is used to translate the digital value to the appropriate (red, green or blue) intensity level on the display. However, there are other possible configurations where the serializing capability has to be done before the data is sent to the RAM-DAC or even a DAC. In this case, an FCT299A allows a high-speed paral-lel-to-serial convert operation. These parts can be cascaded and the FCT299A allows a 70MHz operation in the cascaded mode. In the example shown in Figure 2, the data from four planes are loaded in parallel into four columns of FCT299As.

Each column consists of two cascaded FCT299As. Every 14ns a 4-bit parallel output is available that can be used as input to a DAC or a RAM-DAC



Figure 2. The Serializing Register IDT74FCT299A Interface to the VRAM

## Section 6 <br> Typical FCT Applications

The following are simple examples of using IDT's FCT devices in typical applications. They are intended to stimulate thinking of
various other example applications of registers, latches, buffers, decoders, transceivers, comparators and counters.

Figure 1．Selective Register Loading of Data on Synchronous Clock

Figure 2．16－Bit Cascaded Parallel Load／Unload Shift Right／Left Register Using IDT74FCT299s or IDT74FCT299As

Figure 3．High－Speed Carry Lookahead Counter（IDT74FCT161A or IDT74FCT163A）－（Can count modulo N，N1－to－N2 or N1－to－N maximum）


Figure 4. 1-of-16 Demultiplexer


Figure 6. Two IDT74FCT374s Can Be Used as a Bldirectional Bus Driver/Register

Figure 5. Data Routing Using One IDT74FCT139 as a Demultiplexer for Two Bits


Figure 7. Interfacing 32/8-Bit Processors


Figure 8. Memory Array Using Two CS


Figure 9. Standard Memory Design Using One CS


Figure 10. Higher-Speed Memory Design Using Two CS

Appendix A
Package Thermal Resistance
(in ${ }^{\circ} \mathrm{C} /$ Watt)

| Package | $\theta$ JC Junction-to-Case | -JA Junction-to-Amblent |
| :---: | :---: | :---: |
| Ceramic DIP |  |  |
| 16 -pin (0.3) | 35 | 90 |
| 20-pin (0.3) | 28 | 75 |
| 24-pin (0.3) | 26 | 65 |
| SIdebraze DIP |  |  |
| 16-pin (0.3) | 30 | 70 |
| 20-pin (0.3) | 28 | 60 |
| 24-pin (0.3) | 27 | 55 |
| 48 -pin ( $0.4 \times 70$ mil) | 21 | 38 |
| 48 -pin ( $0.6 \times 100 \mathrm{mil}$ ) | 20 | 36 |
| Plastic DIP |  |  |
| 16-pin (0.3) | 45 | 74 |
| 20-pin (0.3) | 40 | 70 |
| 24-pin (0.3) | 35 | 65 |
| LCC |  |  |
| 16-pin | 45 | $\bar{\square}$ |
| 20-pin | 40 | 96 |
| 24-pin | 35 | 90 |
| 28 -pin | 33 | 85 |
| 32-pin | 31 | 83 |
| 48-pin | 30 | 80 |
| 52-pin | 30 | 80 |
| PLCC/SOIC |  |  |
| ${ }^{16-p i n}$ | 40 | 90 |
| 20 -pin | 37 | 85 |
| 24-pin | 34 | 80 |
| 28-pin | 31 | 72 |
| 32-pin | 30 30 | 68 60 |
| 52-pin | 30 | 58 |

CEMOS is a trademark of Integrated Device Technology, Inc.
PAL is a trademark of Monolithic Memories Inc.

by Suneel Rajpal and Frank Schapfel

FIFOs are First-In/First-Out buffers that act as elastic buffers between two synchronous or asynchronous systems. The IDT7201 ( $512 \times 9$ ), IDT7202 ( $1 \mathrm{~K} \times 9$ ), IDT7203 ( $2 \mathrm{~K} \times 9$ ) and IDT7204 (4K x 9) are high-speed FIFOs that can operate at frequencies greater than 20 MHz . Here are a few tips on designing with these FIFOs.

A generic block diagram of the FIFOs is shown in Figure 1. After power up, the FIFO must be reset. The reset operation requires that the read and write lines be high for a time tRPW or twPW (the read or write pulse width minimums) before the rising edge of $\overline{\mathrm{RS}}$, and to be high for a time tRSR after the rising edge of $\overline{\mathrm{RS}}$. These operating conditions are shown in Figure 2. It is important to observe the stipulated requirements on $\overline{\mathrm{R}}$ and $\overline{\mathrm{W}}$ during reset because they increment the read and write pointers and both edges of the read and write also affect the empty and full counters. The Full and Empty Flag counters have to be appropriately set after a reset operation.

The read and write pointers are high-speed counters that are incremented on every rising edge of read and write lines. These lines must be noise-free as in other high-speed counters like F161s and AS161s. This poses a common interface issue that users often encounter. False clocks can be caused by transmission line effects or crosstalk. Some of the symptoms of false clocking are flags asserted when they should not be, missing data or scrambled data order.

The Read or Write signals may be generated by a part that is physically placed far away from the FIFO on a PC board. This implies a propagation delay to and from the driver to the receiver that is greater than the rise and fall time of the driver. This causes reflections on the line. Also the driver that has a low impedance on the high-to-low transition causes an impedance mismatch. The mismatch is apparent with an F-type device or a Schottky-TTL device as their high-to-low impedance is fairly small (typically under 15 Ohms for F-type or FCT and under 10 Ohms for Schottky-TTL).

This translates to a signal that eventually settles near zero volts but, in the interim, has a "damping" effect; it may go through a -2.0 volt to +1.5 volt to -1.0 volt to +.7 volt to zero volts. This is shown in Figure 3. The FIFO devices can handle a negative voltage level of 1.5 V for less than 10 ns . If a positive 1.1 voltage level persists for a pulse width greater than 5 ns , the corresponding read or write pointer may increment. Data is either written or read twice, or garbage is written to or read from one or more locations. This can cause the FIFO to be "out of sync" where the read or write (or both pointers) are at wrong locations. This problem is solved by keeping the parts creating the $\overline{\mathrm{R}}$ and $\overline{\mathrm{W}}$ signal as close to the FIFO as possible. If FAST $^{\text {™ }}$ or Schottky devices are used, and if ringing occurs, add a series resistor of 20 to 50 Ohms so the impedance of the driver in the high-to-low transition, plus the series resistor, approximately equal the line impedance.

Read $(\overline{\mathrm{A}})$ and Write $(\overline{\mathrm{W}})$ should be high if read and write operations are not occurring. Crosstalk causes noise on the read and write lines that may be 1.1 volts or greater for more than 5 ns. However, if read and write are high and noise appears on the line, the FIFO is more noise immune (as VOH is higher on the driver when a CMOS device in being driven and the VCC noise margin is greater than the ground noise margin). During a long clock low time of 150 ns , for a clock cycle of 200 ns , a spurious read or write can occur due to noise. If the system can handle it, a better recommended timing is a clock low time of 50 ns and a clock high time of 150 ns , giving better noise immunity.

Unused data inputs should be tied to ground or VCC. In the standalone mode or width expansion mode, XI must be grounded and $\overline{F L} / \overline{\mathrm{RT}}$ should be tied HIGH, given the retransmit feature is unused. Good board design techniques must be practiced and a ground plane or power distribution element are highly recommended. Decoupling capacitors of $0.1 \mu \mathrm{f}$ disk capacitors should be used to decouple VCC and ground.


Flgure 1. FIFO Block Diagram


Figure 2. Reset Requirements


Figure 3. Refiections and Undershoot on the Read and Write lines that cause false Increments on the Read and Write pointers

by John R. Mick

## INTRODUCTION

Many types of equipment such as airborne flight equipment and ground-based, battery operated equipment require the lowest possible power for their operation. Often, design engineers choose the slowest possible memories thinking that they are minimizing the power dissipation. In many applications, this does not necessarily represent the lowest power system.

## UNDERSTANDING THE TRADEOFF

Most CMOS static RAMs have several different power supply specifications depending on their mode of operation. For example, the operating power supply current (ICC) can be quite high. Many CMOS static RAMs have one or two different standby currents specified. The first of these is the TTL level standby current usually designated as ISB. The second of these is the full CMOS standby power level usually designated as ISB1. These two standby currents are usually considerably lower than the operating power supply current.

## DESIGN EXAMPLE

Let us suppose that we have a microprocessor system that has a required bus cycle of 200 ns . For the purpose of this design example, let us assume that if we select a slow static RAM (such as 120ns), we can design the system so that the chip select is low for 120 ns and high for 80 ns . This gives a total microprocessor bus cycle time of 200 ns . The result of such a system is that, while the chip select is low, the operating power supply current is drawn. For the
purpose of this example, let us assume that 90 milliamps is required. Similarly, while the chip select is high, the full CMOS standby power supply current is drawn and, in this example, let us assume it is 0.9 milliamps. The net result is that the average power dissipation to operate the RAM in this speed range is 275 milliwatts. This is shown in Figure 1.

A second design possibility exists in which we could select a very fast static RAM (such as 35ns). Let us assume the IDT7198L35 for the purpose of this example. In this design, a 200ns bus cycle is again required for the design, but now we will operate the RAM as fast as possible. This will result in the chip select being low for a total of 35 ns and high for a total of 165 ns. The net result is that, for the IDT7198L35, while the chip select is low, we draw an active power of 110 milliamps. While the chip select is high, we draw a CMOS standby power of 0.9 milliamps. This results in a total average power for the system of 100 milliwatts.

## SUMMARY

As can be seen from the above example, and referring to Figure 1, utilizing the fastest static RAMs can result in the lowest overall operating power for this system. This takes advantage of the much higher speed of the RAM and the resulting low duty cycle for which we draw the high amount of power. Thus, we can see that one should not just choose a slow RAM for a low-power system, but rather the designer should consider the fastest possible static RAMs and utilize the low operating duty cycle when implementing the system.

FAST RAMs = LOWEST POWER


Figure 1. Active Chip Select TIme for 200ns Cycle

## by Suneel Rajpal and Frank Schapfel

The IDT7201, IDT7202, IDT7203 and IDT7204 ( $512 \times 9,1 \mathrm{~K} \times 9$, $2 \mathrm{~K} \times 9$ and $4 \mathrm{~K} \times 9$ ) FIFOs have only four control lines: Read, Write, Reset, Retransmit. The focus of this tech note is the relation of the Read and Write lines to the FIFO's empty and full conditions.

These high-speed FIFOs can perform asynchronous and simultaneous read and write operations. Read and Write assert and deassert the Empty Flag and Full Flag. Therefore, special conditions exist when a full FIFO continues to be written to and a read operation takes place. Also, special timings occur when an empty FIFO continues to be read to and a write operation takes place. These operations are called the FIFO boundary conditions.

Read and Write increment the read and write pointers on their respective rising clock edges. The read and write pointers affect the Empty Flag and Full Flag counters. The Empty Flag timings are shown in Figure 1. When the FIFO has only one word in it, the falling edge of the Read causes the Empty Flag ( $\overline{\mathrm{EF}}$ ) to be asserted. After the clock cycle is completed (Read goes high again), EF will remain asserted and the internal read counter is not affected by subsequent read cycles. $\overline{E F}$ is deasserted by the next rising edge of Write, after which another read pulse can be applied to do a read operation. In asynchronous systems, read and write operations take place at any time; $\overline{E F}$ is set by one signal and deasserted by another asynchronous signal.
When Read is being clocked on an empty FIFO, the outputs will be in high-impedance. If a write operation is performed during asynchronous read cycles, a possible violation of the read pulse width minimum can occur, as shown in Figure 2. $\overline{\mathrm{EF}}$ is deasserted, but there is an insufficient read pulse minimum width. To prevent the minimum read pulse width violation, initiate a read operation only after $\overline{E F}$ is high, or guarantee a long enough read pulse width minimum time. A violation of the timing causes an internal glitch on the FIFO Read which can cause the read pointer to be "out of sync." Then the data inside the FIFO may be scrambled or may be
garbage. The Empty Flag and Full Flag counters may also be upset by the internal glitch, which upsets FIFO memory usage. The only way to recover from this violation is to do a master reset.

A similar situation arises at the full FIFO boundary condition. When the FIFO is one word from being full, the falling edge of Write causes the Full Flag ( $\overline{\mathrm{FF}}$ ) to be asserted. After the write cycle is completed (Write goes high again), FF will remain asserted and the internal write counter is not affected by subsequent write cycles. The $\overline{\mathrm{FF}}$ flag is deasserted by the next rising edge of the Read, as shown in Figure 3, after which another write pulse can be applied to do a write operation.

When the FIFO is full and Write is being clocked, data sent to the FIFO will be ignored and the write pointer will not increment. Here, as in the earlier case, if these write cycles are asynchronous during a read operation, a possible violation of the write pulse width minimum can occur, as shown in Figure 4. Here, $\overline{\mathrm{FF}}$ is deasserted but a sufficient write pulse minimum width is not met. To prevent the problem, initiate a write operation only after $\overline{\mathrm{FF}}$ is high, or guarantee a long enough write pulse width minimum time. A violation of the timing causes an internal glitch on the FIFO write line. This can cause the write pointers to be "out of sync" where the data inside the FIFO may be scrambled or may be garbage. The Empty Flag and Full Flag counters may also be upset by the internal glitch. Again, the only way to recover from this condition is to do a master reset.

In summary, these FIFOs are designed to transfer only valid data from input to output. To ensure that valid data is written into and read from, empty and full FIFOs handshake through the flag mechanism. When there is no output data available, the reading side must wait until the end of a write. In a full FIFO, the writing side must wait for the reading side to create an "empty" location. Incomplete read and write cycles can not only invalidate data, but can cause the pointers to be out of synchronization, requiring a master reset to renew data transfer.


Figure 1. Empty Flag from Last Read to First Write


Flgure 2. Violation of t RPW During Boundary Conditions

Note:

1. Pulse within the FIFO used to clock the read pointer and the Empty and Full Flag counters.
2. If $t_{1}<t_{\text {RPW }}$ (minimum read pulse width low), then the read pointer, Empty Flag and Full Flag counters may be out of sync. See Figure 15 of IDT7201/2SA data sheet.


Figure 3. Full Flag from Last Write to First Read


Figure 4. Violation of $\mathrm{t}_{\text {wPw }}$ During Boundary Conditions


Note:

1. Pulse within the FIFO used to clock the write pointer and the Empty and Full Flag counters.
2. $\mathrm{If}_{1}<\mathrm{t}_{\text {WPW }}$ (rininimum write pulse width low), then the write pointer, Empty Flag and Full Flag counters may be out of sync. See Figure 16 of IDT7201/2SA data sheet.


The IDT7201, IDT7202, IDT7203 and IDT7204 are high-speed $512 \times 9,1 \mathrm{~K} \times 9,2 \mathrm{~K} \times 9$ and $4 \mathrm{~K} \times 9$ FIFOs, respectively, that can be cascaded to form even deeper FIFOs. This tech note explains how these FIFOs are cascaded. The principles mentioned here also apply to the IDT7M203, IDT7M204, IDT7M205 and IDT7M206 highspeed $2 \mathrm{~K} \times 9,4 \mathrm{~K} \times 9,8 \mathrm{~K} \times 9$ and $16 \mathrm{~K} \times 9$ cascadable FIFO modules, respectively.

A cascaded FIFO configuration of $512 \times 9$ FIFOs is shown in Figure 1. The FL pin (First Load) of the first FIFO to be loaded after a reset is tied to ground. The other FIFOs have their FL pin tied to VCC. After a reset operation, the first 512 writes occur in the first FIFO. During these write operations, the $\overline{\mathrm{XO}}$ (Expansion Out) and $\overline{\mathrm{XI}}$ (Expansion In ) lines are high. On the 512th write, a pulse is created on the $\overline{X O}$ line following the $\bar{W}$ line. The pulse informs the second FIFO that it is going to receive the next word. It also informs the first FIFO that its write pointer will no longer increment due to an internal evaluation of the $\overline{X O}$ line. The $\overline{X O}$ line of the first FIFO is connected to the $\overline{\mathrm{XI}}$ line of the second FIFO. The $\overline{\mathrm{XO}}$ of the second FIFO is connected to the $\overline{\mathrm{XI}}$ of the third, and so on. The $\overline{\mathrm{XO}}$ of the last FIFO is connected to the $\overline{\mathrm{XI}}$ of the first FIFO. A typical $\overline{\mathrm{XO}}$ operation of 2048 writes after a reset is shown in Figure 2.

The same procedure holds true for read operations. During the 512th read operation after a reset, another pulse will be created on the $\overline{\mathrm{XO}}$ line following the Read line. This pulse will inform the second FIFO that it will be read from on the next cycle (provided it isn't empty). Also the first FIFO's read pointer will not increment until it receives a second pulse on its $\overline{\mathrm{XI}}$ line.

Figure 3 shows the $\overline{X O}$ and $\overline{X I}$ relationship to read and write. The $\overline{X O}$ pulses are transferred to the $\overline{\mathrm{XI}}$ of the next level of FIFO. The first pulse transfers write pointer control and the second transfers read pointer control. There is an important advantage to this method expansion. A word written to the FIFO after a master reset is immediately available at the FIFO output. A read cycle can be initiated as soon as $\overline{E F}$ is unasserted. This is called zero fall-through time. Earlier shift register-based FIFOs have a fall-through time in the $\mu \mathrm{sec}$ range.

To take full advantage of this unique expansion feature, some design precautions must be observed. Since a pulse on $\overline{\mathrm{XI}}$ activates read or write operations of the FIFO, they must be relatively free from cross-talk noise. A long trace from the $\overline{X O}$ of the last FIFO to the $\overline{\mathrm{XI}}$ of the first FIFO is a potential source of cross-talk noise. To
prevent noise spikes from altering the $\overline{X I}$ input on this and other $\overline{X O}$ to $\overline{\mathrm{XI}}$ interconnects, a small capacitor in the 22 pF to 47 pF range should be inserted between the $\overline{\mathrm{XI}}$ inputs and ground.

Another important point is how to handle flags in the expansion mode. To create the composite Full Flag, tie the four individual FIFO Full Flags to an OR gate. The composite Empty Flag is created similarly. This additional logic is shown in Figure 1.

To create intermediate flags using the individual Full and Empty flags is more tricky, but can be done. For example, an attempt to create a composite Half-Full Flag is described here. Let us define Flagf1 as when any two FIFOs are full and at least one other FIFO is not empty. Boolean Equation for f1:

$$
\begin{aligned}
& \mathrm{f1}=\mathrm{FF} 1 . \mathrm{FF} 2(\overline{\mathrm{EF} 3}+\overline{\mathrm{EF} 4})+ \\
& \mathrm{FF2} . \mathrm{FF} 3(\overline{\mathrm{EF} 1}+\overline{\mathrm{EF} 4})+ \\
& \mathrm{FF} 3 . \mathrm{FF}(\overline{\mathrm{EF} 1}+\overline{\mathrm{EF} 2})+ \\
& \mathrm{FF4.FF}(\overline{\mathrm{EF} 2}+\overline{\mathrm{EF} 3}) \\
& \mathrm{FFi}=\text { Full Flag of FIFOi } \\
& \mathrm{EFi}=\text { Empty Flag of FIFOi }
\end{aligned}
$$

In one extreme case, f 1 is asserted when there is $1.5 \mathrm{~K}-1$ words in the FIFO array. The first two FIFOs are full, with 512 words in each, and the third FIFO has 511 words. Another extreme case is when two FIFOs are full and the third FIFO has only one word. Therefore, Flagf1 is only a range of words where the half-full condition exists, from $1 \mathrm{~K}+1$ to $1.5 \mathrm{~K}-1$ words in the array. It may not be used as a half-full indicator, because the FIFO array may be almost $3 / 4$ full before Flag f1 is asserted.

As shown in Figure 4, an empty FIFO array has a word written to it and then read from it. Then, $1.5 \mathrm{~K}-1$ words are written to the FIFO array. The write pointer is on the last word of the third FIFO. Only at this time is Flag f1 asserted, while the FIFO array has $1.5 \mathrm{~K}-1$ words in it. Intermediate flags like f1, generated from Boolean Equations, can only provide a range of values whenf1 is to be asserted. A precise position for f1 cannot be determined. If Boolean Equations are used to generate intermediate flags, consider all the different locations of the read and write pointers which may assert or deassert at a particular condition.


FIgure 1. Four Cascaded $512 \times 9$ FIFOs
NOTE:
Read, Witte and Reset controls go to all four FIFOs.


Figure 2. The $\overline{\mathrm{XO}} \overline{\mathrm{XI}}$ TIming Pulse for 2048 Writes and Zero Reads
NOTE:
Read line is assumed to be HIGH in this example.


Figure 3. The $\overline{\mathrm{XO}}$ and $\overline{\mathrm{XI}}$ Pulse Timings

## NOTES:

1. Pulse 1 is created by the 512th write pulse; it is a delayed write pulse.
2. Pulse 2 is created by the 512 th read pulse.
3. Pulse 3 from FIFO 2 is created by the 1024 th write pulse.
4. Pulse 4 is created by the 1024th read pulse.
5. $\overline{\mathrm{XO}}$ (FIFO 3) and $\overline{\mathrm{XO}}$ (FIFO 4) are not shown, but they follow the same pattern.
6. $\overline{\mathrm{XO}}$ (FIFO 4) will be created by the 2048th write pulse and later by the 2048th read pulse, thereby transferring pointer control back to FIFO 1.


Figure 4. The Behavior of the $\mathbf{f 1}$ Flag for Different Cases

Case 1: In the cascaded FIFO arrangement, the write pointer has just written to FIFO\#3 and the flag defined by the f1 equation would be asserted at the half-full point.

Case 2: The FIFO array is half-full at arrow at Note 1, but f1 will not be asserted until the last write into FIFO \#3 or until the FIFO array is almost $3 / 4$ full or at arrow 2.

## SUMMARY

IDT has developed special testing methods for dual-port RAM address arbitration logic to ensure that their busy timing specifications are conservative and completely specified, even under the low probability conditions of metastability. This technical note discusses these special testing methods.

## INTRODUCTION

Dual-port RAMs such as the IDT7130, IDT7132 and IDT7133 contain address arbitration logic which provides a busy signal to one of the two ports when both ports are accessing the same address at the same time. In many systems, the timing of these address signals is asynchronous. This allows a situation where both addresses arrive at the arbitration logic at exactly the same time and the logic must decide which side will receive the busy signal. When the signals arrive at the internal logic at exactly the same time, the settling time of the busy signal is longer than normal due to an effect known as metastability. Metastability time is included in the specifications of IDT dual-port RAM arbitration logic.

The additional settling time due to metastability is difficult to measure because the signals must arrive at exactly the same time for the metastability effect to be measurable. Because small amounts of on-chip and system noise will change the timing, metastability measurements are, by nature, statistical. As a result, the extra time for metastability cannot be directly tested. However, it can be estimated from parameters that can be tested.

## ARBITRATION PARAMETERS DEFINITION

There are two major specifications for the dual-port arbitration circuit: the $\overline{\text { BUSY }}$ access time (tBAA) and the arbitration priority set
uptime (t APS ). The $\overline{\mathrm{BUSY}}$ access time specification is the mostimportant. It defines the maximum time delay from the point that the address settles on one side to the time that the BUSY output will be stable on that side. This is shown below for both the case where BUSY is inactive (winning case) or active (losing case).

Several points should be noted about this specification:

- t t ${ }^{\text {BAA }}$ is a maximum; it holds under all conditions, including metastability.
- $\overline{B U S Y}$ can glitch high and low during tBAA, similar to a RAM access time.
- If $\overline{B U S Y}$ is high following $t_{B A A}$, it will not change until the address is changed.
- If $\overline{B U S Y}$ is low following tBAA , it will not change until the other side changes its address and releases the arbitration.
The arbitration logic determines when both sides are addressing the same location and it sends a $\overline{B U S Y}$ signal to the side whose address settled last. This logic requires some time to work which leads to some ambigulty for simultaneous signals. For example, if the second address arrives too soon after the first, the logic will not be able to determine which was last and will arbitrarily pick one side or the other. The minimum time required between the two addresses to guarantee that the late one gets the $\overline{B U S Y}$ signal is the arbitration priority set-up time, $t_{\text {APS }}$. If the late address arrives after $t_{\text {APS }}$, the late side will always get the $\overline{B U S Y}$ signal; if it arrives earlier than $t_{\text {APS }}, \overline{B U S Y}$ may be assigned to the early side. This is shown below for the case where the right side address arrives after the left side address ( $\overline{B U S Y}$ is active low). The delay between the addresses is called tDELTA in this case.



## METASTABILITY

The BUSY access time (tBAA) varies with the delay between addresses (tDELTA) in the figure on page 1. As tDELTA approaches
zero, the $\overline{\mathrm{BUSY}}$ access time increases. This is shown in the sketch below. (Note: The curve shape is a rough estimate, although the values at the peak and at large tDELTA are accurate.)

$t_{\text {delta }}$ : Arrival Time of Right Address Relative to Left Address

The peak value corresponds to both address-compares arriving at the arbitration logic at the same time. In this condition, the arbitration latch is evenly balanced and must regenerate to one side or the other. This evenly balanced state is called the metastable state. If one address-compare arrives much earlier than the other, one side of the latch will be held off and the metastable state does not occur. It takes longer for the latch to settle to its final state from the metastable state than if the metastable state does not occur. This is shown on the graph. The metastable state does not occur at a tDELTA of 50 ns or more and the corresponding BUSY access time is 24 ns . The peak value of 40 ns corresponds to the settling time from the full metastable state.

Metastability is a theoretically unavoidable condition. Attempts to foil it by trying to bias the latch toward one side when the addresses arrive simultaneously only shifts the peak location to another value of tDELTA. Also, in typical ICs, the peak does not occur at a tDELTA of zero but is shifted one way or the other, depending on random delays in the particular chip.

The peak value shown in the tBAA versus arrival time graph can only be measured statistically. The peak delay value corresponds to a perfectly balanced latch which must regenerate to one side or the other. This condition of perfect balance cannot be repeatedly achieved for a given set of input signal timings due to noise coupled into the latch from the input signals and internally from other parts of the chip.

The peak value is measured by repeatedly scanning the input signals through the arbitration window and measuring the delay time. The statistics of the measured delay times are used to generate a curve of probability as a function of the delay time. This is the origin of the notation of one failure per 100 years, etc. A plot of the data from a typical part is shown below. This plot shows the probability that the BUSY output has not yet settled as a function of the amount of time you wait for it to settle. Actual testing yields data for times between 1.0 and 10**-9ns; the lower probabilities for longer times are extrapolated from this data.


The plot on the previous page can be used to estimate the frequency of failure of $\overline{B U S Y}$ to settle as a function of how long it takes to settle. The notes on the probability axis refer to these estimates. These notes assume that the system is repeatedly creating the metastable state at a 10 MHz rate by applying the addresses at the same time. If you wait 27 ns for $\overline{B U S Y}$ to settle under these conditions, it will fail to settle by that time once in $10 * * 9$ times, or once every 100 seconds. If you wait approximately 31 ns ; it will fail to settle once per 100 years. Note that the $22 n s$ time corresponding to probability 1.0 is also the time for the case where there is no metastability. This occurs when one address arrives a long time before the other. In the non-metastable case, $\overline{B U S Y}$ will settle out in 22 ns .

The 10 MHz metastable inducement frequency is much higher than would be experienced in real systems. The actual metastable inducement frequency for a typical, high-performance system is less than once per second. This would increase the mean time to failure from once in 100 years to once in $10 * * 9$ years for the 31 ns case mentioned above.

The reasoning for this is as follows. If both sides are accessing a 1024 word dual-port memory, the probability of access of a particular address by one side is on the order of one part per 1024. The probability of both sides simultaneously accessing the same ad-
dress is the product of the probabilities for each side, or one part in $10^{* *} 6$, assuming a random use of the addresses by both sides.

If both sides are accessing the RAM, the probability that the addresses will arrive close enough in time to induce metastability is also small. If we use the $t_{\text {APS }}$ time of 5 ns as a conservative estimate of the metastability inducement window, the probability of the two sides accessing within this window is 5 ns divided by the cycle time, i.e. $5 / 100$ for a 100 ns cycle time.

If we combine these results, we can estimate the actual frequency of metastability inducement as a function of the system cycle time:

```
Fmeta = Fcyc* (1/words per RAM)2
    * (tAPS/tCYC)
= Fcyc* (1/words per RAM)2
    *(t_APS) *(Fcyc)
=(1/words per RAM)2*
    (taps)* (FCyc)2
= (10**-6)* (5.0*10**-9)*
    (10**7)2
= 5.0* 10**-1 = 0.5Hz
```


## BUSY Access Time for the Metastable Case vs



Metastability settling time should be a function of the inherent speed of the part. This is because the regeneration time of the latch is determined by the gain-bandwidth of the devices. This has been verified experimentally. A plot of the $\overline{B U S Y}$ access time for the metastable condition versus the non-metastable condition is shown below. This effectively plots the metastable settling time against the raw speed of the part, as indicated by the delay for the non-metastable case.

A linear estimate through these points allows $\overline{B U S Y}$ access time with metastability to be calculated from the non-metastable time. This is given by:

$$
t_{\mathrm{BAA}}=1.33^{*} \mathrm{t}_{\mathrm{BAANM}}+7 \mathrm{~ns}
$$

Where: tBAANM $=\overline{\text { BUSY }}$ access time without metastability
Altematively, the maximum value of tBAANM for a specified t $_{\text {BAA }}$ is given by:

$$
\begin{aligned}
t_{\text {BAANM }} & =0.75^{\star}\left(t_{B A A}-7\right) \\
& =0.75^{\star}(45-7)=28.5 \mathrm{~ns}
\end{aligned}
$$

This means that the IDT7130 and IDT7132, $1 \mathrm{~K} \times 8$ dual-port RAM devices, should have a $\overline{B U S Y}$ access time of no more than 28.5 ns
in the non-metastable case to ensure a 45 ns tBAA spec for the metastable case.

## $\overline{B U S Y}$ ACCESS TIME TESTING ISSUES

Actual testing of the worst case tBAA is difficult because the worst case value occurs at the metastable peak and is probabilistic in nature. The peak is probably much sharper than shown in the sketch and it occurs somewhere near, but not at, zero. Finding the peak value requires special equipment and a lot of test time. This type of special metastable testing has been performed on the IDT7130 and the data shown on the above graph is derived from these results.

The metastable access time is a calculated value based on probability. It is found by conducting many tests where the address delta is walked through the metastable region while recording the observed tBAA times. This data is plotted on a semi-log probability graph and the graph is extrapolated to find the access time that must be allowed to reach a given level of probability that the $\overline{B U S Y}$ output is valid. The access times shown on the metastable versus non-metastable graph are calculated to be large enough that they will be exceeded only once per 100 years at an arbitration rate of

10 MHz . (Note: Reducing the time doesn't gain you much; reducing the time to once in 10 years only gains you .67 ns in access time.)

## BUSY ACCESS TIME TESTING METHODS

The following method can be used for testing tBAA:

- Test the busy access time at $50+\mathrm{ns}$.
- Use the following table to relate the $50+n s$ value to the desired $t_{B A A}$ :

| $\mathrm{t}_{\mathrm{BAA}}$ Spec | Test Limit, $\mathrm{t}_{\text {BAANM }}$ |
| :---: | :--- |
| 60.0 ns | $39.75 \mathrm{~ns}=.75^{\star}\left(\mathrm{t}_{\mathrm{BAA}}-7\right)$ |
| 50.0 | 32.25 |
| 45.0 | 28.50 |
| 40.0 | 24.75 |
| 35.0 | 21.00 |
| 20.0 | 17.25 |

- Check that correct assignment of BUSY occurs at taPS (5.0ns) by testing with the left side earlier than the right, then later than the right by taps. Test for all address bit variations (wiggle each address bit).
- t $t_{B A C}, \overline{B U S Y}$ access fróm chip enable, is assumed to be $75 \%$ of t ${ }_{\text {BAA }}$ (we don't have any metastable data on $t_{B A C}$ ).
- $t_{B A A}$ and $t_{B A C}$ are, by nature, guaranteed but not (directly) tested.

CACHE-TAG RAM
TIMING FOR THE 68020
USING THE IDT7174

## by David C. Wyland

A cache memory for the 68020 can be made using IDT7174 cache-tag RAMs in combination with cache-data RAMs such as the IDT7164. The access time requirements for the cache-tag and cache-data RAMs can be derived from the 68020 timing specifications.

The cache-tag RAMs must be fast because they must decide whether to use cache data or main memory data and this decision
must be made at the beginning of the memory cycle. The critical path for the cache-tag RAMs is from the address outputs, through the cache-tag RAMs to their match outputs and through the DSACK drivers to the DSACK inputs to the 68020. This is shown in the 68020 Cache Interface drawing below.


Figure 1. 68020 Cache Interface

The cache-tag and data RAM access time calculations and timing diagram are shown below for a 68020 running with a 20 MHz clock.

| Cache-Tag RAM Access Time Requirement |  |  | Cache-Data RAM Access Time Requirement |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Spec. No. | Characteristic | Value $@ 20 \mathrm{MHz}$ (ns) | Spec. No. | Characteristic | Value $@ 20 \mathrm{MHz}$ ( ns ) |
| - 6 - $47 A$ | 3 Half-Clock Periods Clock High to Address DSACK Driver Delay DSACK Input Set-up Time <br> Tag RAM Access Time | $\begin{gathered} 75 \\ -25 \\ -5 \\ -5 \\ \hline 40 \end{gathered}$ | $\begin{gathered} \overline{6} \\ 27 \end{gathered}$ | 5 Half-Clock Periods Clock High to Address DATA $_{\text {IN }}$ Valid to Clock Low <br> Data RAM Access Time | 125 <br> -25 <br> 5 <br> 95 |



Figure 2. 68020 Cache Timing Dlagram

Cache-tag and cache-data RAM access time requirements for various 68020 clock rates are shown in the table below. Note that a 5 ns delay for the DSACK drive gates is assumed.

| Speed <br> $(\mathrm{MHz})$ | Clock <br> Period (ns) | Tag Access <br> Time (ns) | Data Access <br> Time (ns) |
| :---: | :---: | :---: | :---: |
| 25 | 40 | 25 | 70 |
| 20 | 50 | 40 | 95 |
| 16 | 62.5 | 53 | 121 |
| 12.5 | 80 | 65 | 150 |

Figure 3. 68020 Cache Memory Access Time Requirements vs Clock Rate

The IDT75C18 and IDT75C19 Video DACs were designed with ECL-compatible inputs because of the high data rates required for $1280 \times 1024$ pixel resolution CRT displays (110MHz). Normally, one would use a single -5.2 V power supply (standard ECL) to power the DAC. There are a few reasons why this standard configuration would not be used, such as elimination of the minus supply and TTL compatibility.

## POWER SUPPLY CONSIDERATIONS

The circuitry of the IDT75C18 and IDT75C19 have been partitioned on the chip into analog and digital functions to optimize the noise performance of the DAC. Both devices have analog and digital ground inputs, as well as analog and digital power connections.

Since the IDT75C18 and IDT75C19 have been designed for ECL systems, their AGND and DGND inputs are normally connected to $O V$ and their power supply pins, VEEA and VEED, connect to -5.2 V .

As long as the correct polarity of the power supply inputs is maintained, the IDT75C18 and IDT75C19 can operate from a +5.0 V as well as a -5.2 V supply. The DAC is not affected by the polarity of its power supply. In the same manner, the ECL gates driving the DAC may be operated with a +5.0 V power supply with no degradation of performance. This arrangement still provides a direct interface to the DAC; no level shifting is required. The advantage is that the minus power supply is eliminated. Care must be taken, however, that the +5.0 V supply is high quality and correctly bypassed. Any noise on the +5.0 V supply will couple directly into the ECL outputs, reducing input margins.

The following table summarizes the power and ground connections for the IDT75C18 and IDT75C19 for both positive and negative supplies.

| Device Pin | Positive Supply | Negative Supply |
| :---: | :---: | :---: |
| $\mathrm{A}_{\mathrm{GND}}$ | +5.0 V | 0 V |
| $\mathrm{D}_{\mathrm{GND}}$ | +5.0 V | 0 V |
| $\mathrm{~V}_{\text {EEA }}$ | 0 V | -5.2 V |
| $\mathrm{~V}_{\text {EED }}$ | 0 V | -5.2 V |

## INPUT CONSIDERATIONS

Because the IDT75C18 and IDT75C19 were designed for ECL systems, all inputs were optimized for ECL logic levels. The important specification, however, is the threshold points, or at what voltage is a logic " 1 " and " 0 " guaranteed ( $\mathrm{V}_{\mathrm{IH}} \& \mathrm{~V}_{\mathrm{IL}}$ ).

The $\mathrm{V}_{\mathrm{iH}}$ specification may be restated as the minimum voltage which guarantees a logic "1" and VIL as the maximum voltage guaranteeing a logic " 0 ". In the minus supply case, any input voltage between 0 V and -1.045 V is a logic " 1 ", while an input voltage between -1.49 V and -5.2 V (VEED) is a logic " 0 ". These voltages are referenced to OV, DGND. For the positive supply case, the input voltages are again referenced to OV , but this time the pin is VEED. To calculate the correct input voltage levels, simply subtract the specified $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ from the positive power supply ( 5.0 V ). The results are summarized in the following table.

| Digital Input | Negative Supply | Positive Supply |
| :---: | :---: | :---: |
| Logic "1" | 0 V to -1.045 V | +3.955 V to 5.0 V |
| Logic "0" | -1.49 V to -5.2 V | +3.51 V to 0 V |

It is possible to directly drive the DAC inputs using IDT's FCT logic family. The guaranteed minimum output "high" level is 4.3 V , easily exceeding the needed 3.955 V . It is also possible to drive the DAC inputs using a normal TTL gate and an external resistor level shifter, as shown below. This circuit ensures proper input levels for the DAC if the TTL gate has a minimum VOH of 2.4 V and a maximum VOL of 0.4 V .


## ANALOG OUTPUT CONSIDERATIONS

The output structure of the IDT75C18 and IDT75C19 is a highimpedance current sink which is capable of driving a doubly terminated $75 \Omega$ load to standard video levels. To convert the DACoutput current into a voltage, a load resistor is connected between the output pin and the most positive supply. In the negative supply case, the output voltage swings between OV and -1 V , while in the positive supply case, the output swings between +5 V and +4 V . In many video applications, the output DC level is unimportant because the monitor is ACcoupled. In other applications, this may be undesirable because of noise on the +5 V supply.

The circuit below can be used to reference the output voltage to the most negative supply and provide some isolation from the +5 V supply. PNP transistors Q1 and Q2 are biased to provide a nearly constant voltage on their bases. The current through Q1 is then essentially the DAC output current flowing into the OUT-pin. Q1 functions as a current source and the output voltage across the load resistors is now referenced to the most negative supply (in this case, OV ).

Resistor R2 and a reference voltage provided by U2, a band-gap diode, set the quiescent $\mathrm{V}_{\mathrm{BE}}$ for Q1. Transistor Q2, connected as a diode, provides temperature compensation for the base-emitter voltage of Q1. Since a maximum of 30mA can flow through Q1, a monolithic dual is not recommended. Q1 and Q2 should, however, be placed in close thermal contact. The current through Q1 is, then, ( $\mathrm{V}+/ 39 \Omega$ ) - VDAC. The output voltage corresponding to $10 \%$ White is 1.07 V and to Sync is 0 V .

A few practical points to note: The bases of Q1 and Q2 are bi-
ased with respect to +5 V and, therefore, the bypass capacitors on the bases are connected to +5 V and not to ground. The outputs of the DAC should share a current path to the most positive supply that is independent of the reference circuitry. The output current is proportional to the reference current and a feedback path into the DAC should be avoided. A small variable capacitor may be added between the base and collector of Q1 to optimize the output pulse response.


## TECHNICAL <br> NOTE <br> TN-13

## by David C. Wyland

A cache memory for the 80386 can be made using IDT7174 cache-tag RAMs in combination with cache-data RAMs such as the IDT7164. The access time requirements for the cache-tag and cache-data RAMs can be derived from the 80386 timing specifications.

The cache-tag RAMs must be fast because they must decide whether to use cache data or main memory data and this decision
must be made at the beginning of the memory cycle. The critical path for the cache-tag RAMs is from the address outputs, through the cache-tag RAMs to their match outputs and through the READY driver to the READY input to the 80386. This is shown in the 80386 Cache Interface drawing below.


Figure 1. 80386 Cache Interface

The cache-tag and data RAM access time calculations and timing diagram are shown below for a 80386 running with a 16 MHz clock.

| Cache-Tag RAM Access Time Requirement |  |  | Cache-Data RAM Access Time Requirement |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Spec. No. | Characteristic | Value @ 16 MHz (ns) | Spec. No. | Characteristic | $\begin{gathered} \text { Value } \\ @ 16 \mathrm{MHz}(\mathrm{~ns}) \end{gathered}$ |
| - | 2 Clock Periods | 125 | - | 2 Clock Periods | 125 |
| T6 | Clock High to Address | -40 | T6 | Clock High to Address | -40 |
| - | READY Driver Delay | -5 | T21 | DATA $_{\text {IN }}$ Valid to Clock Low | -10 |
| T19 | READY Input Set-up Time | -20 |  |  |  |
|  | Tag Ram Access Time | 60 |  | Data RAM Access Time | 75 |



Figure 2. 80386 Cache Timing Dlagram

Cache-tag and cache-data RAM access time requirements for various 80386 clock rates are shown in the table below. Note that a 5 ns delay for the READY drive gate is assumed.

| 80386 <br> Speed <br> (MHz) | Clock <br> Perlod (ns) | Tag Access <br> Time (ns) | Data Access <br> Time (ns) |
| :---: | :---: | :---: | :---: |
| 20 | 50.0 | 52 | 58 |
| 16 | 62.5 | 60 | 75 |
| 12 | 83.3 | 95 | 110 |

Figure 3. 80386 Cache Memory Access Time Requirements vs Clock Rate

## Product Selector and Cross Reference Guides

Techology/Capabinies
Qualty and Rellabilty
StatomAMs
Dualpor fams
FFIO Wemonies

## Dightal Signal Processing (DSP)

Bitsice microprocessor Devices (MicROSLICE ${ }^{\text {mud }}$ ) and
Reduced Instruction Set Computer (RISC) Processors
Logic Devices
Datu Conversion
E2pROMS Elecrically Erasable Programmable Read Only Memories

Subsyteme Modules
Application and Technical Notes

## Package Diagram Outlines

## THERMAL PERFORMANCE CALCULATIONS FOR IDT'S PACKAGES

Since most of the electrical energy consumed by microelectronic devices eventually appears as heat, poor thermal performance of the device or lack of management of this thermal energy can cause a variety of deleterious effects. This device temperature increase can exhibit itself as one of the key variables in establishing device performance and long term reliability; on the other hand, effective dissipation of internally generated thermal energy can, if properly managed, reduce the deleterious effects and improve component reliability.

A few key benefits of IDT's enhanced CEMOS ${ }^{\text {TM }}$ process are: low power dissipation, high speed, increased levels of integration, wider operating temperature ranges and lower quiescent power dissipation. Because the reliability of an integrated circuit is largely dependent on the maximum temperature the device attains during operation, and as the junction stability declines with increases in junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ), it becomes increasingly important to maintain a low ( $\mathrm{T}_{\mathrm{J}}$ ).

CMOS devices stabilize more quickly and at greatly lower temperature than bipolar devices under normal operation. The accelerated aging of an integrated circuit can be expressed as an exponential function of the junction temperature as:

$$
t_{A}=\text { to } \exp \left[\frac{E a}{k}\left(\frac{1}{T_{0}}-\frac{1}{T_{J}}\right)\right]
$$

where
$t_{A}=$ lifetime at elevated junction $\left(T_{J}\right)$ temperature
to $=$ normal lifetime at normal junction ( $T_{0}$ ) temperature
Ea = activation energy (ev)
$\mathrm{k}=$ Boltzmann's constant ( $8.617 \times 10^{-5} \mathrm{ev} / \mathrm{k}$ )
i.e. the lifetime of a device could be decreased by a factor of 2 for every $10^{\circ} \mathrm{C}$ increase temperature.

To minimize the deleterious effects associated with this potential increase, IDT has:

1. Optimized our proprietary low-power CEMOS fabrication process to ensure the active junction temperature rise is minimal.
2. Selected only packaging materials that optimize heat dissipation, which encourages a cooler running device.
3. Physically designed all package components to enhance the inherent material properties and to take full advantage of heat transfer and radiation due to case geometries.
4. Tightly controlled the assembly procedures to meet or exceed the stringent criteria of MIL-STD-883C to ensure maximum heat transfer between die and packaging materials.
The following figures graphically illustrate the thermal values of IDT's current package families. Each envelope (shaded area) depicts a typical spread of values due to the influence of a number of factors which include: circuit size, package cavity size and die attach integrity. The following range of values are to be used as a comprehensive characterization of the major variables rather than single point of reference.

When calculating junction temperature ( $T_{J}$ ), it is necessary to know the thermal resistance of the package $\left(\theta_{\mathrm{JA}}\right)$ as measured in "degrees celsius per watt". With the accompanying data, the following equation can be used to establish thermal performance, enhance device reliability and ultimately provide you, the user, with a continuing series of high-speed, low-power CMOS solutions to your system design needs.
$\theta_{J A}=\left[T_{J}-T_{A}\right] / P$
$T_{J}=T_{A}+P\left[\theta_{J A}\right]=T_{A}+P\left[\theta_{J A}+\theta_{C A}\right]$
where
$\frac{\theta_{\mathrm{JC}}=\mathrm{T}_{\mathrm{J}}-\mathrm{T}_{\mathrm{C}}}{\mathrm{P}} \quad \frac{\theta_{\mathrm{CA}}=\mathrm{T}_{\mathrm{C}}-\mathrm{T}_{\mathrm{A}}}{\mathrm{P}}$
$\theta=$ Thermal resistance, junction to reference point
$\mathrm{J}=$ Junction
P = Operational power of device (dissipated)
$\mathrm{T}_{\mathrm{A}}=$ Ambient temperature in degrees celsius (normally $+70^{\circ} \mathrm{C}$ )
$\mathrm{T}_{\mathrm{J}}=$ Junction temperature of integrated device
$T_{C}=$ Temperature of case/package
$\theta_{C A}=$ Case to Ambient, thermal resistance-usually a measure of the heat dissipation due to natural or forced convection, radiation and mounting techniques.
$\theta_{\mathrm{sc}}=$ Junction to Case, thermal resistance-usually measured with reference to the temperature at a specific point on the package (case) surface. (Dependent on package material properties and package geometry.)
$\theta_{\mathrm{JA}}=$ Junction to Amblent, thermal resistance-usually measured with respect to the temperature of a specified volume of Still Air. (Dependent on $\theta_{\mathrm{Jc}}+\theta_{\mathrm{JA}}$ which includes the influence of area and environmental condition.)


Package Laminate Material: Hi Temp. Epoxy or Triazine (BT)


Thermal Resistance of Ceramic Leadless
Chip Carrier (LCC) Packages
PACKAGE DIAGRAM OUTLINE INDEXES
Integrated Device Technology. Inc
PAGE

## PKG.

DESCRIPTION
P16-116-Pin Plastic DIP ( 300 mil )15-7
P18-1P20-118-Pin Plastic DIP ( 300 mil )15-7
20-Pin Plastic DIP ( 300 mil ) ..... 15-7
P22-1 22-Pin Plastic DIP ( 300 mil ) ..... 15-7
P24-1
P24-224-Pin Plastic DIP ( 300 mil )15-7
P28-1
24-Pin Plastic DIP ( 600 mil ) ..... 15-8
28-Pin Plastic DIP ( 600 mil ) ..... 15-8
40-Pin Plastic DIP ( 600 mil ) ..... 15-8
P40-1
48-Pin Plastic DIP ( 600 mil )
48-Pin Plastic DIP ( 600 mil ) ..... 15-8 ..... 15-8
P64-1 64-Pin Plastic DIP ( 900 mil ) ..... 15-8
D16-1 16-Pin CERDIP ( 300 mil ) ..... 15-9D18-1D20-1
$18-P i n$ CERDIP ( 300 mil ) ..... 15-9
20-Pin CERDIP ( 300 mil ) ..... 15-9
24-Pin CERDIP ( 300 mil ) ..... 15-9
24-Pin CERDIP ( 600 mil ) ..... 15-10
28-Pin CERDIP ( 600 mil ) ..... 15-10
28-Pin CERDÎP (Wide Body) ..... 15-10
32-Pin CERDIP (Wide Body) ..... 15-10
40-Pin CERDIP ( 600 mil ) ..... 15-10
40-Pin CERDIP (Wide Body) ..... 15-10
D40-2
20-Pin Sidebraze ( 300 mil ) ..... 15-11
C20-1C22-1C24-122-Pin Sidebraze ( 300 mil )15-11
24-Pin Sidebraze ( 300 mil ) ..... 15-11
C24-2 24-Pin Sidebraze ( 600 mil ) ..... 15-13
C28-1 28-Pin Sidebraze ( 300 mil ) ..... 15-11C28-2C28-3
28-Pin Sidebraze ( 400 mil ) ..... 15-12
28-Pin Sidebraze ( 600 mil ) ..... 15-13
C40-1 40-Pin Sidebraze ( 600 mil ) ..... 15-13
C48-1 40-Pin Sidebraze ( 400 mil ) ..... 15-12
C48-2 48-Pin Sidebraze ( 600 mil ) ..... 15-13
C64-1
64-Pin Sidebraze ( 900 mil ) ..... 15-14
C64-2 64-Pin Topbraze ( 900 mil ) ..... 15-15
C68-1 $68-\mathrm{Pin}$ Sidebraze ( 600 mil ) ..... 15-13
PG68-1 68-Pin Plastic Pin Grid Array ..... 15-16
G68-1 68-Lead Pin Grid Array (Cavity Up) ..... 15-17
G68-2 68-Lead Pin Grid Array (Cavity Down) ..... 15-18
G84-1 84-Lead Pin Grid Array (Cavity Up) ..... 15-17
G84-2 84-Lead Pin Grid Array (Cavity Down) ..... 15-18
G108-1 108-Lead Pin Grid Array (Cavity Up) ..... 15-17
G144-1 144-Lead Pin Grid Array (Cavity Down) ..... 15-18
SO16-1 16-Pin Small Outline IC (Gull Wing) ..... 15-19
SO18-1 18-Pin Small Outline IC (Gull Wing) ..... 15-19
SO20-2 20-Pin Small Outline IC (Gull Wing) ..... 15-19
SO24-2 24-Pin Small Outline IC (Gull Wing) ..... 15-19
SO24-3 24-Pin Small Outline IC (Gull Wing) ..... 15-19
SO28-2 28-Pin Small Outline IC (Gull Wing) ..... 15-19
SO28-3 28-Pin Small Outline IC (Gull Wing) ..... 15-19
Y24-124-Pin Small Outline IC (J-Bend)$15-20$
PKG. DESCRIPTION ..... PAGE
J20-1 20-Pin Plastic Leaded Chip Carrier (Sq.) ..... 15-21
J28-1 28-Pin Plastic Leaded Chip Carrier (Sq.) ..... 15-21
J32-1 32-Pin Plastic Leaded Chip Carrier (Rect.) ..... 15-22
J44-1J52-144-Pin Plastic Leaded Chip Carrier (Sq.)15-21J84-1
52-Pin Plastic Leaded Chip Carrier (Sq.) ..... 15-2168-Pin Plastic Leaded Chip Carrier (Sq.)15-21
L20-1 20-Pin Leadless Chip Carrier (Rect.) ..... 15-2584-Pin Plastic Leaded Chip Carrier (Sq.)15-21
L20-2
L22-1
L24-1
L28-120-Pin Leadless Chip Carrier (Sq.) .15-23
24-Pin Leadless Chip Carrier (Rect.) ..... 15-2522-Pin Leadless Chip Carrier (Rect.)15-25L28-2
15-2628-Pin Leadless Chip Carrier (Sq.)15-23
L32-1 32-Pin Leadless Chip Carrier (Rect.) ..... 15-26L32
L44-1
L48-1
L52-1
L68-1
44-Pin Leadless Chip Carrier (Sq.) ..... 15-23
48-Pin Leadless Chip Carrier (Sq.) ..... 15-24
52-Pin Leadless Chip Carrier (Sq.) ..... 15-24
15-2468-Pin Leadless Chip Carrier (Sq.)
L68-2 68-Pin Leadless Chip Carrier (Sq.) ..... 15-24
E16-1 16-Lead CERPACK ..... 15-27
E20-1 20-Lead CERPACK ..... 15-27
E24-1 24-Lead CERPACK ..... 15-27
F20-1 20-Lead Flatpack ..... 15-28
F20-2 20-Lead Flatpack (. 295 Body) ..... 15-28
F24-1 24-Lead Flatpack ..... 15-28
F28-1 28-Lead Flatpack ..... 15-28
F48-1 48-Lead Quad Flatpack ..... 15-29
F64-1 64-Lead Quad Flatpack ..... 15-29
PF84-1 84-Lead Plastic Flatpack ..... 15-30
PF100-1 100-Lead Plastic Flatpack ..... 15-30
PF132-1 132-Lead Plastic Flatpack ..... 15-30
Module Packaging ..... 15-31
DESCRIPTION PACKAGE PAGE16-Pin Plastic DIP ( 300 mil )18-Pin Plastic DIP ( 300 mil )20-Pin Plastic DIP ( 300 mil )22-Pin Plastic DIP ( 300 mil )24-Pin Plastic DIP ( 300 mil )24-Pin Plastic DIP ( 600 mil )28-Pin Plastic DIP ( 600 mil )40-Pin Plastic DIP ( 600 mil )48-Pin Plastic DIP ( 600 mil )64-Pin Plastic DIP (900 mil)16-Pin CERDIP ( 300 mil )
18 -Pin CERDIP ( 300 mil )
20-Pin CERDIP ( 300 mil )
24-Pin CERDIP ( 300 mil )
24-Pin CERDIP ( 600 mil )
28-Pin CERDIP ( 600 mil )
28-Pin CERDIP (Wide Body)
32-Pin CERDIP (Wide Body)40-Pin CERDIP ( 600 mil )40-Pin CERDIP (Wide Body)
20-Pin Sidebraze ( 300 mil )
22-Pin Sidebraze ( 300 mil )
24-Pin Sidebraze ( 300 mil )
24-Pin Sidebraze ( 600 mil )
28-Pin Sidebraze ( 300 mil )
28-Pin Sidebraze ( 400 mil )
28-Pin Sidebraze ( 600 mil )
$40-$ Pin Sidebraze ( 600 mil )40-Pin Sidebraze ( 400 mil )
48-Pin Sidebraze ( 600 mil )
64-Pin Sidebraze ( 900 mil )64-Pin Topbraze ( 900 mil )68 -Pin Sidebraze ( 600 mil )
68-Pin Plastic Pin Grid Array68-Lead Pin Grid Array (Cavity Up)68-Lead Pin Grid Array (Cavity Down)84-Lead Pin Grid Array (Cavity Up)84-Lead Pin Grid Array (Cavity Down)108-Lead Pin Grid Array (Cavity Up)144-Lead Pin Grid Array (Cavity Down)16-Pin Small Outline IC (Gull Wing)18-Pin Small Outline IC (Gull Wing)20-Pin Small Outline IC (Gull Wing)24-Pin Small Outline IC (Gull Wing)24-Pin Small Outline IC (Gull Wing)28-Pin Small Outline IC (Gull Wing)28-Pin Small Outline IC (Gull Wing)24-Pin Small Outline IC (J-Bend)
P16-1 ..... 15-7
P18-1 ..... 15-7
P20-1 ..... 15-7
P22-1 ..... 15-7
P24-1 ..... 15-7
P24-2 ..... 15-8
P28-1 ..... 15-8
P40-1 ..... 15-8
P48-1 ..... 15-8
P64-1 ..... 15-8
D16-1 ..... 15-9
D18-1 ..... 15-9
D20-1 ..... 15-9
D24-1 ..... 15-9
D24-2 ..... 15-10
D28-1 ..... 15-10
D28-2 ..... 15-10
D32-1 ..... 15-10
D40-1 ..... 15-10
D40-2 ..... 15-10
C20-1 ..... 15-11
C22-1 ..... 15-11
C24-1 ..... 15-11
C24-2 ..... 15-13
C28-1 ..... 15-11
C28-2 ..... 15-12
C28-3 ..... 15-13
C40-1 ..... 15-13
C48-1 ..... 15-12
C48-2 ..... 15-13
C64-1 ..... 15-14
C64-2 ..... 15-15
C68-1 ..... 15-13
PG68-1 ..... 15-16
G68-1 ..... 15-17
G68-2 ..... 15-18
G84-1 ..... 15-17
G84-2 ..... 15-18
G108-1 ..... 15-17
G144-1 ..... 15-18
SO16-1 ..... 15-19
SO18-1 ..... 15-19
SO20-2 ..... 15-19
SO24-2 ..... 15-19
SO24-3 ..... 15-19
SO28-2 ..... 15-19
SO28-3 ..... 15-19
Y24-1 ..... 15-20
DESCRIPTION PACKAGE PAGE
J20-1 ..... 15-21
20-Pin Plastic Leaded Chip Carrier (Sq.)
J28-1 ..... 15-21
J32-1 ..... 15-22
32-Pin Plastic Leaded Chip Carrier (Rect.)
J44-1 ..... 15-21
44-Pin Plastic Leaded Chip Carrier (Sq.)
52-Pin Plastic Leaded Chip Carrier (Sq.)
68-Pin Plastic Leaded Chip Carrier (Sq.)84-Pin Plastic Leaded Chip Carrier (Sq.)
20-Pin Leadless Chip Carrier (Rect.)
20-Pin Leadless Chip Carrier (Sq.)
22-Pin Leadiess Chip Carrier (Rect.)
24-Pin Leadiess Chip Carrier (Rect.)
28-Pin Leadiess Chip Carrier (Sq.)
28-Pin Leadiess Chip Carrier (Rect.)
32-Pin Leadless Chip Carrier (Rect.)
44-Pin Leadless Chip Carrier (Sq.)
48-Pin Leadless Chip Carrier (Sq.)
52-Pin Leadless Chip Carrier (Sq.)
68-Pin Leadless Chip Carrier (Sq.)
68-Pin Leadless Chip Carrier (Sq.)
16-Lead CERPACK
20-Lead CERPACK
24-Lead CERPACK
20-Lead Flatpack
20-Lead Flatpack (. 295 Body)
24-Lead Flatpack28-Lead Flatpack
48-Lead Quad Flatpack64-Lead Quad Flatpack
84-Lead Plastic Flatpack
100-Lead Plastic Flatpack132-Lead Plastic Flatpack
Module Packaging
J52-1 ..... 15-21
J68-1 ..... 15-21
J84-1 ..... 15-21
L20-1 ..... 15-25
L20-2 ..... 15-23
L22-1 ..... 15-25
L24-1 ..... 15-25
L28-1 ..... 15-23
L28-2 ..... 15-26
L32-1 ..... 15-26
L44-1 ..... 15-23
L48-1 ..... 15-24
L52-1 ..... 15-24
L68-1 ..... 15-24
L68-2 ..... 15-24
E16-1 ..... 15-27
E20-1 ..... 15-27
E24-1 ..... 15-27
F20-1 ..... 15-28
F20-2 ..... 15-28
F24-1 ..... 15-28
F28-1 ..... 15-28
F48-1 ..... 15-29
F64-1 ..... 15-29
PF84-1 ..... 15-30
PF100-1 ..... 15-30
PF132-1 ..... 15-30

## PLASTIC DUAL IN-LINE PACKAGES

16-24 PIN PLASTIC DIP ( 300 MIL )


NaTESI
[1] ALL DIMENSIINS ARE in inches, UNLESS otherwise stated.
[2] bSC - basic pin spacing between centers.
[3] D \& E1 DO NaT INCLUDE MDLL FLASH DR PRDTRUSIONS.

| $\begin{array}{\|c} \text { DWG \# } \\ \# \text { OF PINS }(N) \end{array}$ | $\begin{gathered} \text { P16-1 } \\ 16(300 \mathrm{MIL}) \end{gathered}$ |  | $\begin{gathered} \text { P18-1 } \\ 18(300 \mathrm{MIL}) \end{gathered}$ |  | $\begin{gathered} P 20-1 \\ 20^{(300 \mathrm{MIL})} \end{gathered}$ |  | $\begin{aligned} & \mathrm{P} 22-1 \\ & 22^{(300 \mathrm{MIL})} \end{aligned}$ |  | $\begin{aligned} & P 24-1 \\ & 24(300 \mathrm{MIL}) \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |
| A | 0.120 | 0.200 | 0.130 | 0.180 | 0.145 | 0.200 | 0.145 | 0.200 | 0.145 | 0.200 |
| A1 | 0.015 | 0.070 | 0.015 | 0.060 | 0.015 | 0.060 | 0.015 | 0.060 | 0.015 | 0.060 |
| b | 0.015 | 0.020 | 0.015 | 0.020 | 0.015 | 0.020 | 0.015 | 0.020 | 0.015 | 0,020 |
| b1 | 0.045 | 0.070 | 0.045 | 0.070 | 0.045 | 0.065 | 0.045 | 0.065 | 0.045 | 0.065 |
| C | 0.008 | 0.012 | 0.008 | 0.012 | 0.008 | 0.012 | 0.008 | 0.012 | 0.008 | 0.012 |
| D | 0.745 | 0.785 | 0.885 | 0.915 | 1.020 | 1.060 | 1.020 | 1.060 | 1.220 | 1.260 |
| E | 0.300 | 0.325 | 0.300 | 0.325 | 0.300 | 0.320 | 0.300 | 0.320 | 0.300 | 0.320 |
| E1 | 0.245 | 0.270 | 0.245 | 0.270 | 0.240 | 0.280 | 0.240 | 0.270 | 0.240 | 0.280 |
| e | 0.090 | 0.110 | 0.090 | 0.110 | 0.090 | 0.110 | 0.090 | 0.110 | 0.090 | 0.110 |
| eA | 0.310 | 0.370 | 0.310 | 0.370 | 0.310 | 0.370 | 0.310 | 0.370 | 0.310 | 0.370 |
| L | 0.120 | 0.150 | 0.120 | 0.170 | 0.120 | 0.160 | 0.120 | 0.160 | 0.120 | 0.180 |
| $\alpha$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{*}$ | $0^{\circ}$ | $15^{\circ}$ | $0^{+}$ | 15* |
| S | 0.015 | 0.060 | 0.030 | 0.070 | 0.025 | 0.070 | 0.005 | 0.030 | 0.045 | 0.075 |
| Q1 | 0.050 | 0.080 | 0.050 | 0.080 | 0.055 | 0.075 | 0.055 | 0.075 | 0.055 | 0.075 |
| N | 16 |  | 18 |  | 20 |  | 22 |  | 24 |  |

## PLASTIC DUAL IN-LINE PACKAGES (Continued)

## 24-48 PIN PLASTIC DIP ( 600 MIL )

| $\begin{aligned} & \text { DWG \# } \\ & \text { \# OF PINS (N) } \end{aligned}$ | $\begin{aligned} & \text { P24-2 } \\ & 24(600 \mathrm{MIL}) \\ & \hline \end{aligned}$ |  | $\begin{gathered} \text { P28-1 } \\ 28(600 \mathrm{MIL}) \end{gathered}$ |  | $\begin{gathered} \text { P40-1 } \\ 40^{(600 \mathrm{MIL})} \end{gathered}$ |  | $\begin{gathered} \text { P48-1 } \\ 48(600 \mathrm{MIL}) \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |
| A | 0.145 | 0.200 | 0.150 | 0.200 | 0.160 | 0.220 | 0.170 | 0.220 |
| A1 | 0.015 | 0.060 | 0.015 | 0.060 | 0.015 | 0.070 | 0.015 | 0.060 |
| b | 0.015 | 0.020 | 0.015 | 0.020 | 0.015 | 0.020 | 0.015 | 0.020 |
| b1 | 0.045 | 0.065 | 0.045 | 0.065 | 0.045 | 0.065 | 0.045 | 0.065 |
| C | 0.008 | 0.012 | 0.008 | 0.012 | 0.008 | 0.012 | 0.008 | 0.012 |
| D | 1.220 | 1.260 | 1.400 | 1.460 | 2.020 | 2.070 | 2.400 | 2.450 |
| E | 0.600 | 0.620 | 0.600 | 0.620 | 0.600 | 0.620 | 0.600 | 0.620 |
| E1 | 0.530 | 0.560 | 0.500 | 0.550 | 0.500 | . 560 | 0.500 | 0.570 |
| e | 0.090 | 0.110 | 0.090 | 0.110 | 0.090 | 0.110 | 0.090 | 0.110 |
| eA | 0.610 | 0.670 | 0,610 | 0.670 | 0.610 | 0.700 | 0.610 | 0.700 |
| L | 0.120 | 0.180 | 0.120 | 0.180 | 0.100 | 0.160 | 0.120 | 0.180 |
| $\propto$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |
| 5 | 0.045 | 0.080 | 0.025 | 0.080 | 0.065 | 0.085 | 0.050 | 0.075 |
| 01 | 0.060 | 0.080 | 0.060 | 0.080 | 0.060 | 0.080 | 0,060 | 0.080 |
| N | 24 |  | 28 |  | 40 |  | 48 |  |

64 PIN PLASTIC DIP ( 900 MIL )

| $\begin{aligned} & \text { DWG \# } \\ & \text { OF PINS (N) } \end{aligned}$ | P64-1 |  |
| :---: | :---: | :---: |
|  | MIN | MAX |
| A | 0.180 | 0.230 |
| A1 | 0.015 | 0.060 |
| b | 0.015 | 0.020 |
| b1 | 0.045 | 0.065 |
|  | 0.008 | 0.012 |
| D | 3.190 | 3.240 |
|  | 0.900 | 0.925 |
| E1 | 0.800 | 0.870 |
| - | 0.090 | 0.110 |
| eA | 0.910 | 1.000 |
|  | 0.100 | 0.180 |
| $\alpha$ | $0^{\circ}$ | $15^{\circ}$ |
| S | 0.040 | 0.070 |
| Q1 | 0.080 | 0.090 |
| N |  |  |

## DUAL IN-LINES PACKAGES

## 16-24 PIN CERDIP (300 MIL)



NDTES।
[1] ALL DIMENSIDNS ARE IN INCHES, UNLESS $\square$ THERWISE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.


| $\begin{aligned} & \text { D16-1 } \\ & \text { 16. }(300 \mathrm{MIL}) \\ & \hline \end{aligned}$ |  | $\begin{gathered} \text { D18-1 } \\ 18 \text { ( } 300 \mathrm{MIL} \text { ) } \end{gathered}$ |  | $\begin{gathered} \mathrm{D} 20-1 \\ 20(300 \mathrm{MIL}) \end{gathered}$ |  | $24\left(300^{\mathrm{D} 24-1} \mathrm{MIL}\right)$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |
| . 090 | . 200 | . 090 | . 200 | . 140 | . 200 | . 140 | . 200 |
| . 016 | . 020 | . 014 | . 023 | . 014 | . 023 | . 014 | . 023 |
| . 045 | . 070 | . 038 | . 065 | . 038 | . 065 | . 038 | . 065 |
| . 009 | . 013 | . 009 | . 014 | . 009 | . 014 | . 009 | . 014 |
| . 750 | . 830 | . 880 | . 940 | . 935 | 1.060 | 1.240 | 1.280 |
| 240 | . 310 | . 220 | . 310 | . 220 | . 310 | . 220 | . 310 |
| 290 | . 320 | 290 | . 320 | 290 | . 320 | 290 | . 320 |
| . 100 BSC |  | . 100 BSC |  | . 100 BSC |  | . 100 BSC |  |
| . 125 | . 175 | . 125 | . 175 | . 125 | . 175 | . 125 | . 175 |
| . 150 |  | . 150 |  | . 150 |  | . 150 |  |
| . 015 | . 060 | . 015 | . 060 | . 015 | . 060 | . 015 | . 060 |
| . 020 | . 080 | . 020 | . 080 | . 020 | . 080 | . 030 | . 080 |
| . 005 |  | . 005 |  | . 005 |  | . 005 |  |
| $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ | $0 \cdot$ | $15^{\circ}$ |

## DUAL IN-LINE PACKAGES (Continued) <br> 24-40 PIN CERDIP ( 600 MIL )

| DWG $\#$ |
| :---: |
| \#OF LEADS $(N)$ |
| $A$ |
| $b$ |
| $b 1$ |
| $C$ |
| $D$ |
| $E$ |
| $E 1$ |
| $e$ |
| $L$ |
| $L 1$ |
| $Q$ |
| $S$ |
| $\alpha$ |


| $\begin{aligned} & 124-2 \\ & 24(600 \mathrm{MIL}) \end{aligned}$ |  | $\begin{gathered} \text { D28-1 } \\ 28(600 \mathrm{MIL}) \end{gathered}$ |  | $\begin{gathered} D 40-1 \\ 40(600 \mathrm{MIL}) \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MIN | MAX | MIN | MAX | MIN | MAX |
| . 090 | . 200 | . 090 | . 200 | 160 | 220 |
| . 014 | . 023 | . 015 | . 020 | . 015 | . 220 |
| . 038 | . 065 | . 045 | . 060 | . 045 | . 060 |
| . 008 | . 015 | . 008 | . 013 | . 008 | . 012 |
| 1.230 | 1.290 | 1.440 | 1.490 | 2.020 | 2.070 |
| . 500 | . 560 | . 510 | . 545 | . 510 | . 545 |
| . 590 | . 620 | . 590 | . 620 | . 590 | . 620 |
| 100 BSC |  | . 100 BSC |  | 100 BSC |  |
| . 125 | . 200 | . 100 | . 180 | . 125 | 200 |
| . 150 |  | . 150 |  | . 150 |  |
| . 015 | . 060 | 020 | 065 | . 020 | 060 |
| . 030 | . 080 | . 030 | , 080 | . 030 | 080 |
| . 005 |  | . 005 |  | . 005 |  |
| $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |

28-40 PIN CERDIP (WDE BODY)

|  | $\begin{gathered} \text { D28-2 } \\ 28 \text { (WDE BODY) } \end{gathered}$ |  | D32-132 (MDE BODY) |  | D40-240 (WDE BODY) |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX | MIN | MAX |
| A | , 090 | 200 | . 120 | . 210 | . 160 | 220 |
| b | . 015 | . 020 | . 015 | . 020 | . 015 | , 020 |
| b1 | . 045 | . 060 | . 038 | . 065 | . 045 | . 060 |
| C | . 008 | . 013 | . 008 | . 015 | . 008 | . 012 |
| D | 1.440 | 1.490 | 1.625 | 1.675 | 2.020 | 2.070 |
| E | . 570 | . 600 | . 570 | . 600 | . 570 | . 600 |
| E1 | . 590 | . 620 | . 590 | . 620 | 590 | . 620 |
| - | 100 BSC |  | .100 BSC |  | 100 BSC |  |
| L | . 100 | . 180 | . 125 | 200 | . 125 | 200 |
| L1 | . 150 |  | . 150 |  | . 150 |  |
| 0 | . 020 | . 065 | . 020 | . 060 | . 020 | . 060 |
| S | . 030 | . 080 | . 030 | . 080 | . 030 | . 080 |
| S1 | . 005 |  | . 005 |  | . 005 |  |
| $\alpha$ | $0 \times$ | $15^{\circ}$ | 0 | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |

DUAL IN-LINE PACKAGES (Continued)
20-28 PIN SIDEBRAZE ( 300 MIL )


NOTES:
[1] ALL DIMENSIONS ARE IN INCHES, UNLESS OTHERWSE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.

| DWG \# |
| :---: |
| $\#$ DF LEADS (N) |
|  |
| $A$ |
| $b$ |
| $b 1$ |
| $C$ |
| $D$ |
| $E$ |
| $E 1$ |
| $\mathbf{L}$ |
| $L 1$ |
| $Q$ |
| $S$ |
| $S 1$ |
| $S 2$ |


| $\begin{gathered} C 20-1 \\ 20(300 \mathrm{MIL}) \end{gathered}$ |  | $\begin{gathered} \mathrm{C} 22-1 \\ 22(300 \mathrm{MIL}) \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{C} 24-1 \\ 24(300 \mathrm{MIL}) \end{gathered}$ |  | $\begin{gathered} C 28-1 \\ 8(300 \mathrm{MIL}) \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |
| . 090 | . 200 | . 100 | . 200 | . 090 | . 200 | . 090 | . 200 |
| . 014 | . 023 | . 014 | . 023 | . 014 | . 023 | . 014 | . 023 |
| . 030 | . 060 | . 030 | . 060 | . 030 | . 060 | . 030 | . 060 |
| . 008 | . 015 | . 008 | . 015 | . 008 | . 015 | . 008 | . 015 |
| . 970 | 1.060 | 1.040 | 1.120 | 1.180 | 1.230 | 1,380 | 1.420 |
| . 220 | . 310 | . 260 | . 310 | . 220 | . 310 | . 220 | . 310 |
| . 290 | . 320 | . 290 | . 320 | . 290 | . 320 | . 290 | . 320 |
| . 100 BSC |  | 100 BSC |  | . 100 BSC |  | 100 BSC |  |
| . 125 | . 200 | . 125 | . 200 | . 125 | . 200 | . 125 | 200 |
| . 150 |  | . 150 |  | . 150 |  | . 150 |  |
| . 015 | . 060 | . 015 | . 060 | . 015 | . 060 | . 015 | . 060 |
| . 030 | . 065 | . 030 | . 065 | . 030 | . 065 | . 030 | . 065 |
| . 005 |  | . 005 |  | . 005 |  | . 005 |  |
| . 005 |  | . 005 |  | . 005 |  | . 005 |  |

## DUAL IN-LINE PACKAGES (Continued) <br> 28-48 PIN SIDEBRAZE ( 400 MIL )



NOTES:
[1] ALI DIMENSIONS ARE IN INCHES, UNLESS OTHERWSE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.

| $\begin{gathered} \text { DWG \# } \\ \text { \# DF LEADS (N) } \end{gathered}$ | $\begin{gathered} \mathrm{C} 28-2 \\ 28(400 \mathrm{MIL}) \end{gathered}$ |  | $\begin{gathered} C 48-1 \\ 48(400 \mathrm{MIL}) \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | . 090 | . 200 | . 085 | . 190 |
| b | . 014 | . 023 | . 014 | . 023 |
| b1 | . 030 | . 060 | . 030 | . 060 |
| C | . 008 | . 014 | . 008 | . 014 |
| D | 1.380 | 1.420 | 1.690 | 1.730 |
| E | . 380 | . 420 | . 380 | . 410 |
| E1 | . 390 | . 420 | . 390 | . 420 |
| e |  |  |  |  |
| L | . 100 | . 175 | . 125 | . 175 |
| L1 | . 150 |  | . 150 |  |
| Q | . 030 | . 060 | . 020 | . 070 |
| S | . 030 | . 065 | . 030 | . 065 |
| S1 | . 005 |  | . 005 |  |
| S2 | . 005 |  | . 005 |  |

## DUAL IN-LINE PACKAGES (Continued)

24-68 PIN SIDEBRAZE (600 MIL)


NOTES:
[1] ALL DIMENSIONS ARE IN INCHES, UNLESS OTHERWSE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.


| C24-2 |  | C28-3 |  | C40-1 |  | C48-2 |  | C68-1 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |
| . 090 | . 190 | , 085 | . 190 | . 085 | . 190 | . 100 | . 190 | . 085 | . 190 |
| . 015 | . 023 | . 015 | . 022 | . 015 | . 023 | . 015 | . 023 | . 015 | . 023 |
| . 040 | . 060 | . 038 | . 060 | . 038 | . 060 | . 040 | . 060 | . 030 | . 060 |
| . 008 | . 012 | . 008 | . 012 | . 008 | . 012 | . 008 | 012 | 008 | . 012 |
| 1.180 | 1.230 | 1.380 | 1.430 | 1.980 | 2.030 | 2.370 | 2.430 | 2.380 | 2.440 |
| . 575 | . 610 | . 580 | . 610 | . 580 | . 610 | . 550 | . 610 | . 580 | . 610 |
| . 590 | . 620 | . 590 | . 620 | . 590 | . 620 | . 590 | . 620 | . 590 | . 620 |
| 100 | BSC | . 100 | BSC | . 100 | BSC | 100 | SC | . 07 | SC |
| . 125 | . 175 | . 125 | . 175 | . 125 | . 175 | . 125 | . 175 | . 125 | . 175 |
| . 150 |  | . 150 |  | . 150 |  | . 150 |  | . 150 |  |
| . 020 | . 060 | . 020 | . 065 | . 020 | . 060 | . 020 | . 060 | . 020 | . 070 |
| . 030 | . 065 | . 030 | . 065 | . 030 | . 065 | . 030 | . 065 | , 030 | . 065 |
| . 005 |  | . 005 |  | . 005 |  | , 005 |  | . 005 |  |
| . 010 |  | . 010 |  | . 010 |  | . 005 |  | . 005 |  |

## DUAL IN-LINE PACKAGES (Continued)

64 PIN SIDEBRAZE ( 900 MIL )


NOTES
[1] ALL DIMENSIONS ARE IN INCHES, UNLESS OTHERWSE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.

| DWG \# |
| :---: |
| \# IF LEADS $(N)$ |
| $A$ |
| $b$ |
| $b 1$ |
| $C$ |
| $D$ |
| $E$ |
| $E 1$ |
| $e$ |
| $L$ |
| $L 1$ |
| $Q$ |
| $S$ |
| $S I$ |
| $S 2$ |


| C64-1 |  |
| :---: | :---: |
| $64(900$ MIL) |  |
| MIN | MAX |
| .110 | .190 |
| .014 | .023 |
| .030 | .060 |
| .008 | .015 |
| 3.160 | 3.240 |
| .884 | .915 |
| .890 | .920 |
| .100 |  |
| .125 | BSC |
| .150 | .200 |
| .015 | .070 |
| .030 | .065 |
| .005 |  |
| .005 |  |

DUAL IN-LINE PACKAGES (Continued)
64 PIN TOPBRAZE ( 900 MIL )


PIN 1 ID


NDTESI
[1] ALL DIMENSIDNS ARE IN INCHES, UNLESS ITHERWISE STATED. [2] BSC - BASIC PIN SPACING BETWEEN CENTERS.

| DWG \# \# DF LEADS (N) | $\begin{gathered} \mathrm{C} 64-2 \\ 64(900 \mathrm{MIL}) \\ \hline \end{gathered}$ |  |
| :---: | :---: | :---: |
|  | MIN | MAX |
| A | . 120 | . 180 |
| b | . 015 | , 021 |
| b1 | . 040 | . 060 |
| C | . 009 | . 012 |
| D | 3.165 | 3.235 |
| E | . 785 | . 815 |
| E1 | . 885 | . 915 |
| e | . 100 BSC |  |
| L | . 125 | . 160 |
| L1 | . 150 |  |
| Q | . 020 | . 100 |
| S | . 030 | . 065 |
| S1 | . 005 |  |
| S2 | . 005 |  |

## PLASTIC PIN GRID ARRAY

68 PIN PGA


NOTES: UNLESS OTHERWISE SPECIFIED

1. SMMBOL " $M$ " REPRESENTS THE PGA MATRIX SIZE.
2. SMMBOL " $N$ " REPRESENTS THE NUMBER OF PINS.
3. DIM "A" INCLUDES BOTH THE PKG BODY \& THE LID. IT DOES NOT INCLUDE HEATSINK OR OTHER ATTACHED FEATURES.
4. DIM "Q" APPLIES TO CAMTY UP CONFIGURATION AND "Q1" APPLES TO CAVTY DOWN CONFIGURATION.
5. PIN DIAMETER "C" EXCLUDES SOLDER DIP OR OTHER LEAD FINISH.
6. PIN TIPS MAY HAVE RADIUS OR CHAMFER.

| DWG No. |  | PG 68-1 |  |
| :---: | :---: | :---: | :---: |
| No. OF PIN | 68 PIN |  |  |
| SYMBOLS | MIN | MAX |  |
| A | .055 | .145 |  |
| C | .016 | .020 |  |
| D | 1.140 | 1.180 |  |
| D1 | 1.000 |  | BSC |
| E | 1.140 |  | 1.180 |
| E1 | 1.000 |  | BSC |
| E | .100 |  | BSC |
| L | .100 | .200 |  |
| M | 11 |  |  |
| N | 68 |  |  |
| Q | .040 | .070 |  |
| Q1 | .025 | .070 |  |
|  |  |  |  |

## PIN GRID ARRAY

68-108 PIN PGA (CAVITY UP)


NDTES
[1] ALL DIMENSIDNS ARE IN INCHES, UNLESS DTHERWISE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.

| ND. DF LEADS | $\begin{gathered} \text { G68-1 } \\ \text { 68-LEADS } \end{gathered}$ |  | $\begin{gathered} \text { G84-1 } \\ \text { 84-LEADS } \end{gathered}$ |  | G108-1 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX | MIN | MAX |
| A | . 070 | . 145 | . 070 | . 145 | . 070 | . 145 |
| ¢ ${ }^{\text {B }}$ | . 016 | . 020 | . 016 | . 020 | . 016 | . 020 |
| ¢ ${ }^{\text {B1 }}$ |  | . 080 | . 060 | . 080 |  | . 080 |
| ¢Вट | . 040 | . 060 | . 040 | . 060 | . 040 | . 060 |
| D | 1.140 | 1.180 | 1.180 | 1.235 | 1.188 | 1, ट12 |
| D1 | 1.000 BSC |  | 1.100 BSC |  | 1.100 BSC |  |
| E | 1.140 | 1.180 | 1.180 | 1.235 | 1.188 | 1.212 |
| E1 | 1.000 BSC |  | 1.100 BSC |  | $1.100$ |  |
| e | 100 BSC |  | . 100 BSC |  | . 100 BSC |  |
| h | . 065 | . 085 |  |  |  |  |
| $J$ | . 015 | . 025 |  |  |  |  |
| L | . 125 | . 200 | . 125 | 200 | . 125 | . 200 |
| N | 68 |  | 84 |  | 108 |  |
| Q | . 040 | . 060 | . 040 | . 060 | . 040 | . 060 |

PIN GRID ARRAY (Continued)
68-144 PIN PGA (CAVITY DOWN)


NDTES।
[1] ALL DIMENSIDNS ARE IN INCHES, UNLESS DTHERWISE STATED. [2] BSC - BASIC PIN SPACING BETWEEN CENTERS.

| DWG \# <br> ND. DF LEADS | $\begin{aligned} & \text { G68-2 } \\ & \text { 68-LEADS } \end{aligned}$ |  | $\begin{gathered} \text { G84-2 } \\ \text { 84-LEADS } \end{gathered}$ |  | $\begin{aligned} & \text { G144-1 } \\ & \text { 144-LEADS } \end{aligned}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX | MIN | MAX |
| A | . 077 | . 095 | 077 | . 095 | 082 | 100 |
| ¢B | . 016 | . 020 | 016 | 020 | 016 | ,02? |
| ¢B1 | . 060 | . 080 | , 060 | . 080 | . 060 | 080 |
| ¢ $B 2$ | . 040 | . 060 | , 040 | , 060 | 040 | 060 |
| D | 1.098 | 1.122 | 1.180 | 1.235 | 1559 | 1.590 |
| 11 | 1.000 BSC |  | 1.100 BSC |  | 1,400 BSC |  |
| F | 1.098 | 1.122 | 1.180 | 1.235 | 1.559 | 1.590 |
| E1 | 1,000 BSC |  | 1.100 BSC |  | 1.400 BSC |  |
| e | 100 BSC |  | 100 BSC |  | 100 BSC |  |
| L | .125 | 200 | .125 | 200 | 125 | 200 |
| N | 68 |  | 84 |  | 144 |  |
| Q1 | 025 | . 060 | 025 | . 060 | . 025 | . 060 |

## SMALL OUTLINE IC

16-28 PIN SMALL OUTLINE (GULL WNG)


NDTES,

[1] ALL DIMENSIDNS ARE IN INCHES, UNLESS DTHERWISE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.
[3] D \& E DO NDT INCLUDE MDLD FLASH OR PRDTRUSIONS.
[4] FIRMED LEADS SHALL BE PLANAR WITH RESPECT
TI QNE ANDTHER WITHIN .004* AT THE SEATING PLANE.

| DWG \# | S016-1 |  | S018-1 |  | S020-2 |  | S[24-2 |  | S[24-3 |  | S028-2 |  | SD28-3 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NO. OF LD | 16 LD |  | 18 LD |  | 20 LD |  | 24 LD |  | 24 LD |  | 28 (.300 ) |  | 28 (.330') |  |
| SYMBLL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |
| A | . 093 | . 1043 | . 093 | . 1043 | . 093 | . 1043 | . 093 | . 1043 | . 110 | . 120 | . 093 | . 1043 | . 108 | . 120 |
| A1 | . 004 | . 0118 | . 004 | . 0118 | . 004 | . 0118 | . 004 | . 0118 | . 005 | . 0115 | . 004 | . 0118 | . 005 | . 014 |
| B | . 014 | . 020 | . 014 | . 020 | . 014 | . 020 | . 014 | . 020 | . 014 | . 018 | . 014 | . 020 | . 014 | . 019 |
| C | . 0091 | . 0125 | . 0091 | . 0125 | . 0091 | . 0125 | . 0091 | . 0125 | . 0091 | . 0125 | . 0091 | . 0125 | . 006 | . 010 |
| D | . 403 | . 413 | . 447 | . 462 | . 497 | . 511 | . 600 | . 614 | . 620 | . 630 | . 700 | . 712 | . 718 | . 728 |
| e | . 050 BSC |  | . 050 BSC |  | . 050 BSC |  | . 050 BSC |  | . 050 BSC |  | . 050 BSC |  | . 050 BSC |  |
| E | . 292 | . 2992 | . 292 | .2992 | . 292 | . 2992 | . 292 | ,2992 | . 292 | . 2992 | . 292 | . 2992 | . 340 | . 350 |
| h | . 010 | . 029 | . 010 | . 029 | . 010 | . 029 | . 010 | . 029 | . 010 | . 029 | . 010 | . 029 | . 012 | . 025 |
| H | . 394 | . 419 | . 394 | . 419 | . 394 | . 419 | . 394 | . 419 | . 394 | . 419 | . 394 | . 419 | . 458 | . 478 |
| L | . 016 | . 050 | . 016 | . 050 | . 016 | . 050 | . 016 | . 050 | . 016 | . 050 | . 016 | . 050 | . 025 | . 045 |
| $\alpha$ | $0{ }^{\circ}$ | $8{ }^{\circ}$ | $0 \times$ | $8{ }^{\circ}$ | $0 \cdot$ | $8{ }^{\circ}$ | $0^{\circ}$ | $8{ }^{\circ}$ | $0^{\circ}$ | $8{ }^{\circ}$ | $0^{\circ}$ | $8{ }^{\circ}$ | $0^{\circ}$ | $8{ }^{\circ}$ |

## SMALL OUTLINE IC (Continued)

24 PIN SMALL OUTLINE (J-BEND)


NDTESI

1. DI \& E1 DO NDT INCLUDE MILD FLASH RR PROTRUSIONS.
2. FIRMED LEADS SHALL BE PLANAR WITH RESPECT TI aNE ANOTHER WITHIN .004* AT THE SEATING PLANE.
3. Di \& E1 INCLUDE MDLD MISMATCH \& ARE DETERMINED at the parting line.

| DWG \# | Y24-1 |  |
| :---: | :---: | ---: |
| No. OF LD | 24 LD (.300") |  |
| SYMBOLS | MIN | MAX |
| A | .128 | .148 |
| A1 | .082 | .095 |
| B | .026 | .032 |
| B1 | .015 | .020 |
| C | .007 | .011 |
| D1 | .620 | .630 |
| E | .335 | .345 |
| E1 | .295 | .305 |
| E2 | .260 | .280 |
| e | .050 |  |
| BSC |  |  |
| h | .010 | .025 |

## PLASTIC LEADED CHIP CARRIERS

20-84 PIN PLCC


NOTES
[1] ALL DIMENSICNS ARE IN INCHES, UNLESS atherwise stated.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.
[3] D \& E DO NaT INCLUDE MDLD FLASH OR PRDTRUSIONS.
[4] FIRMED LEADS ShaLl be planar With respect ta ane andther within .004’at the seating plane.
$[5]$ ND \& NE = \# LEADS IN D \& E DIRECTIONS

| DWG \# | Jर0-1 |  | J28-1 |  | J44-1 |  | J52-1 |  | J68-1 |  | J84-1 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ND. DF LD | 20 |  | 28 |  | 44 |  | 52 |  | 68 |  | 84 |  |
| SYMBIL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |
| A | . 165 | . 180 | . 165 | . 180 | . 165 | . 180 | . 165 | . 180 | . 165 | . 180 | . 165 | . 180 |
| A1 | . 090 | . 120 | . 090 | . 120 | . 090 | 120 | . 090 | . 120 | . 090 | . 120 | . 090 | . 120 |
| B | . 026 | . 032 | 026 | . 032 | . 026 | . 032 | . 026 | . 032 | . 026 | . 032 | . 026 | . 032 |
| b1 | . 013 | . 021 | . 013 | . 021 | . 013 | . 021 | . 013 | . 021 | . 013 | . 021 | . 013 | . 021 |
| C | . 020 | . 040 | . 020 | . 040 | 020 | . 040 | . 020 | . 040 | . 020 | . 040 | . 020 | . 040 |
| C1 | 008 | . 012 | . 008 | . 012 | . 008 | . 012 | . 008 | . 012 | . 008 | . 012 | . 008 | . 012 |
| D | 385 | . 395 | . 485 | . 495 | 685 | . 695 | . 785 | . 79 | . 985 | . 99 | 1.185 | 1.19 |
| D1 | 350 | . 356 | . 450 | . 456 | 650 | . 656 | . 750 | . 756 | . 950 | . 956 | 1.150 | 1.156 |
| D2/E2 | . 290 | . 330 | . 390 | . 430 | 590 | . 630 | . 690 | . 730 | . 890 | . 930 | 1.09 | 1.130 |
| D3/E3 | . 200 | REF | . 300 | REF | . 500 | REF | . 600 | REF | . 800 | REF | 1.000 | REF |
| E | 385 | . 395 | . 485 | . 495 | 685 | , 695 | .785 | . 795 | 985 | . 995 | 1.185 | 1.195 |
| E1 | . 350 | . 356 | . 450 | . 456 | . 650 | ,656 | . 750 | . 756 | . 950 | , 956 | 1.150 | 1.156 |
| e | . 050 | BSC | . 050 | BSC | . 050 | BSC | . 050 | BSC | . 050 | BSC | . 050 | BSC |
| ND/NE | 5 | 5 |  | 7 |  | 11 | 13 | 3 |  | 7 | 2 | 1 |

## PLASTIC LEADED CHIP CARRIER (Continued)

32 PIN PLCC


NDTES
[1] ALL DIMENSIDNS ARE IN INCHES, UNLESS DTHERWISE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.
[3] D \& E DD NaT INCLUDE MDLD FLASH DR PRDTRUSIDNS.
[4] FURMED LEADS SHALL BE PLANAR WITH RESPECT TO INE ANDTHER WITHIN .004* AT THE SEATING PLANE,
[5] ND \& NE. = \# LEADS IN D \& E DIRECTIDNS RESPECTIVELY.

| DWG \# | J32-1 |  |
| :---: | :---: | :---: |
| ND. DF LEAD | 32 LD |  |
| SYMBLL | MIN | MAX |
| A | . 120 | . 140 |
| A1 | . 075 | . 095 |
| B | . 026 | . 032 |
| b1 | . 013 | . 021 |
| C | . 015 | . 040 |
| C1 | . 008 | . 012 |
| D | . 485 | . 495 |
| D1 | . 449 | . 453 |
| D2 | . 390 | . 430 |
| D3 | .150 | REF |
| E | . 585 | . 595 |
| E1 | . 549 | . 553 |
| E2 | . 490 | . 530 |
| E3 | . 400 | REF |
| e | . 050 | BSC |
| ND/NE | 7 / | 9 |

LEADLESS CHIP CARRIERS
20-44 PIN LCC (SQUARE)


NDTESI
[1] ALL DIMENSIDNS ARE IN INCHES, UNLESS DTHERWISE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.
[3] ND=NE - NUMBER OF LEADS PER SIDE.

| DWG $\stackrel{\#}{\#}$ \# DF PINS | $\begin{gathered} \hline \text { L20-2 } \\ 20 \end{gathered}$ |  | $\begin{gathered} \mathrm{L} 28-1 \\ 28 \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{L} 44-1 \\ 44 \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX | MIN | MAX |
| A | . 064 | . 100 | . 064 | . 100 | . 064 | . 120 |
| A1 | . 054 | . 066 | . 054 | . 077 | . 054 | . 088 |
| B1 | . 022 | . 028 | . 022 | . 028 | . 022 | . 028 |
| B2 | . 022 | . 041 | . 022 | . 041 | . 022 | . 041 |
| D | . 342 | . 358 | 442 | . 458 | . 640 | 660 |
| D1 | .075 REF |  | . 075 REF |  | . 075 REF |  |
| D2 | 20 | SC | . 300 BSC |  | . 500 | SC |
| D4 |  | . 358 |  | . 458 |  | . 560 |
| D5 | 250 REF |  | 350 REF |  | . 550 | REF |
| E | . 342 | . 358 | 442 | . 458 | 640 | . 660 |
| E1 | . 075 REF |  | .075 REF |  | . 075 REF |  |
| E2 | 20 | SC | 300 BSC |  | . 500 | SC |
| E4 |  | . 358 |  | . 458 |  | . 560 |
| E5 | 250 REF |  | 350 REF |  | . 550 REF |  |
| e | . 050 BSC |  | . 050 BSC |  | . 050 BSC |  |
| h | . 040 REF |  | . 040 REF |  | . 040 REF |  |
| L | . 020 REF |  | . 020 REF |  | . 020 REF |  |
| L | . 045 | . 055 | . 045 | . 055 | . 045 | . 055 |
| L2 | . 077 | . 093 | . 077 | . 093 | . 077 | . 093 |
| N | 20 |  | 28 |  | - 44 |  |
| ND | 5 |  | 7 |  | 11 |  |

## LEADLESS CHIP CARRIERS (Continued)

48-68 PIN LCC (SQUARE)

|  | $\begin{gathered} L 48-1 \\ 48\left(.040^{\prime \prime}\right) \end{gathered}$ |  | $\begin{array}{r} \hline 52-1 \\ 52 \\ \hline \end{array}$ |  | $\begin{array}{r} \mathrm{L} 68-2 \\ 68 \\ \hline \end{array}$ |  | $\begin{gathered} \text { L68-1 } \\ 68\left(.025^{\prime \prime}\right) \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |
| A | . 055 | . 120 | . 061 | . 087 | . 082 | . 120 | . 065 | . 120 |
| A1 | . 045 | . 090 | . 051 | . 077 | . 072 | . 088 | . 055 | . 075 |
| B1 | . 017 | . 023 | . 022 | . 028 | . 022 | . 028 | . 008 | . 014 |
| B2 | . 017 | . 033 | . 022 | . 041 | . 022 | . 055 | . 008 | . 024 |
| D | . 554 | . 572 | . 739 | . 761 | . 938 | . 962 | . 554 | . 566 |
| D1 | . 060 REF |  | .075 REF |  | . 075 REF |  | . 080 REF |  |
| D2 | . 440 BSC |  | . 600 BSC |  | . 800 BSC |  | 400 | BSC |
| D4 |  | . 546 |  | . 661 |  | . 862 |  | . 535 |
| D5 | . 480 REF |  | . 650 REF |  | . 850 REF |  | . 430 REF |  |
| E | . 554 | . 572 | . 739 | . 761 | . 938 | . 962 | . 554 | . 566 |
| E1 | . 060 REF |  | . 075 REF |  | . 075 REF |  | . 080 REF |  |
| E2 | 440 BSC |  | . 600 BSC |  | . 800 BSC |  | 400 | BSC |
| E4 |  | . 546 |  | . 661 |  | . 862 |  | . 535 |
| E5 | 480 REF |  | . 650 REF |  | . 850 REF |  | 430 REF |  |
| e | . 040 BSC |  | . 050 BSC |  | . 050 BSC |  | . 025 BSC |  |
| h | . 012 RADIUS |  | . 040 REF |  | . 040 REF |  | . 040 REF |  |
| 1 | . 020 REF |  | . 020 REF |  | . 020 REF |  | . 020 REF |  |
| L | . 033 | . 047 | . 045 | . 055 | . 045 | . 055 | . 045 | . 055 |
| L2 | . 077 | . 093 | . 077 | . 093 | . 077 | . 093 | . 077 | . 093 |
| N | 48 |  | 52 |  | 68 |  | 68 |  |
| ND | 12 |  | 13 |  | 17 |  | 17 |  |

## LEADLESS CHIP CARRIERS (Continued)

20-24 PIN LCC (RECTANGULAR)
h
$h \times 4$



[1] ALL DIMENSIQNS ARE IN INCHES, UNLESS $\square T H E R W I S E ~ S T A T E D . ~$
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.
[3] ND $=$ \# LEADS CN 'D' SIDE
[4] NE = \# LEADS DN 'E' SIDE

| $\begin{gathered} \text { DWG \# } \\ \text { \# DF PINS }(N) \end{gathered}$ | $\begin{array}{r} \mathrm{L} 20-1 \\ 20 \end{array}$ |  | $\begin{gathered} \text { L22-1 } \\ 2 ? \end{gathered}$ |  | $\begin{gathered} \hline 24-1 \\ 24 \\ \hline \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX | MIN | MAX |
| A | . 064 | . 100 | . 064 | . 100 | . 064 | . 100 |
| A1 | . 050 | . 066 | . 054 | . 063 | . 054 | . 066 |
| B1. | . 022 | . 028 | . 022 | . 028 | . 022 | . 028 |
| B2 | . 022 | . 041 | ,022 | . 041 | . 022 | . 041 |
| D | . 284 | . 296 | 284 | . 296 | . 292 | . 308 |
| D1 | 070 REF |  | . 070 REF |  | . 050 REF |  |
| D2 | . 150 BSC |  | . 150 BSC |  | . 2000 BSC |  |
| D4 |  | . 280 |  | . 280 |  | . 308 |
| D5 | 200 REF |  | . 200 REF |  | 210 REF |  |
| E | 419 | 431 | . 480 | 496 | . 392 | 408 |
| E1 | . 085 REF |  |  |  | . 050 REF |  |
| E2 | . 250 BSC |  | . 095 REF |  | .300 BSC |  |
| E4 |  |  |  | . 480 | .$^{310} \mathrm{REF}^{.408}$ |  |
| E5 |  |  | . 400 REF ${ }^{\text {- }}$ |  |  |  |
| e | . 050 BSC |  | . 050 BSC |  | . 050 BSC |  |
| h | . 012 RADIUS |  | . 012 RADIUS |  | . 025 REF |  |
| 1 |  | IUS | 012 RADIUS |  | . 015 REF |  |
| L | . 039 | . 051 | . 039 | . 051 | . 045 | . 055 |
| L2 | . 083 | , 097 | , 083 | . 097 | . 077 | . 093 |
| N | 20 |  | 22 |  | 24 |  |
| ND | 4 |  | 4 |  | 5 |  |
| NE | 6 |  | 7 |  | 7 |  |

## LEADLESS CHIP CARRIERS (Continued)

## 28-32 PIN LCC (RECTANGULAR)


[1] ALL DIMENSIDNS ARE IN INCHES, UNLESS DTHERWISE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.
[3] $N D=\#$ LEADS $D N$ 'D' SIDE
[4] $\mathrm{NE}=\#$ LEADS DN 'E' SIDE

| \# DWG \# (N) | $\begin{gathered} \hline 28-2 \\ 28 \\ \hline \end{gathered}$ |  | $\begin{gathered} 432-1 \\ 32 \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | . 060 | . 120 | . 060 | . 120 |
| A1 | . 050 | . 088 | . 050 | . 088 |
| B1 | ,022 | . 028 | . 022 | . 028 |
| B2 | . 022 | . 041 | . 022 | . 041 |
| D | 342 | . 358 | . 442 | . 458 |
| D1 | 075 REF |  | .075 REF |  |
| D2 | 200 BSC |  | . 300 BSC |  |
| D4 |  | . 358 |  | . 458 |
| D5 | 250 REF |  | . 350 REF |  |
| E | 540 | 560 | . 540 | . 560 |
| E1 | . 075 REF |  | . 075 REF |  |
| E? | 400 BSC |  | , 40 | BSC |
| E4 |  | . 558 |  | . 558 |
| E5 | 450 REF |  | 450 REF |  |
| e | . 050 BSC |  | . 050 BSC |  |
| h | . 040 REF |  | . 040 REF |  |
| 1 | . 020 REF |  | . 020 REF |  |
| L | . 045 | . 055 | . 045 | . 055 |
| L2 | . 077 | . 093 | . 077 | . 093 |
| N | 28 |  | 32 |  |
| ND | 5 |  | 7 |  |
| NE | 9 |  | 9 |  |

## CERPACKS

16-24 LEAD CERPACK


NOTES:
[1] ALL DIMENSIONS ARE IN INCHES, UNLESS OTHERWSE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.

| D DWG \# |
| :---: |
| \#OF LEADS $(N)$ |
| $A$ |
| $b$ |
| $C$ |
| $D$ |
| $E$ |
| $E 1$ |
| $e$ |
| $L$ |
| $Q$ |
| $S$ |
| $S 1$ |


| $\begin{gathered} \text { E16-1 } \\ 16 \text { LEADS } \end{gathered}$ |  | $\begin{gathered} \text { E2O-1 } \\ 20-L E A D S \end{gathered}$ |  | $\begin{gathered} \text { E24-1 } \\ 24-\text { LEADS } \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MIN | MAX | MIN | MAX | MIN | MAX |
| . 045 | . 085 | . 045 | . 092 | . 045 | . 090 |
| . 015 | . 019 | . 015 | . 019 | 015 | 019 |
| . 003 | . 006 | . 003 | . 006 | . 003 | . 006 |
|  | . 440 |  | . 540 |  | . 640 |
| . 245 | . 285 | . 245 | . 300 | 260 | 420 |
|  | . 305 |  | . 305 |  | 440 |
| . 050 BSC | BSC | 050 BSC |  | . 050 BSC |  |
| . 008 | . 015 | . 008 | 015 | . 008 | . 015 |
| . 250 | . 370 | 250 | 370 | 250 | 370 |
| . 010 | . 040 | . 010 | . 040 | 010 | . 040 |
|  | . 045 |  | . 045 |  | . 045 |
| . 005 |  | . 005 |  | . 005 |  |
|  |  |  |  |  |  |

15

## FLATPACKS

20-28 LEAD FLATPACK


NOTES:
[1] ALL DIMENSIONS ARE IN INCHES, UNLESS OTHERWISE STATED.
[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.

| DWG \# |
| :---: |
| \# OF LEADS $(N)$ |
| $A$ |
| $b$ |
| $C$ |
| $D$ |
| $E$ |
|  |
| $E 2$ |
| $E 3$ |
| K |
| L |
| S |
| $S$ |
| $S 1$ |



## FLATPACKS (Continued)

## 48-64 LEAD QUAD FLATPACK



NOTES:
[1] ALL dimensions are in inches, unless otherwse stated.

[2] BSC - BASIC PIN SPACING BETWEEN CENTERS.


(M1) 28-PIN SIDEBRAZE DIP

(M2) 32-PIN SIDEBRAZE DIP

(M3) 40-PIN SIDEBRAZE DIP

(M4) 40-PIN SIDEBRAZE DIP

(M5) 40-PIN SIDEBRAZE DIP

(M6) 40-PIN SIDEBRAZE DIP


(M8) 64-PIN SIDEBRAZE DIP

(M10) 40-PIN DUAL SIP

(M11) 28-PIN PLASTIC SIP

(M12) 30-PIN PLASTIC SIP

(M13) 40-PIN PLASTIC SIP

(M14) 40-PIN PLASTIC SIP

(M15) 40-PIN PLASTIC DIP

(M16) 28-PIN CERAMIC SIP


FRONT VIEW


(M17) 36-PIN PLASTIC SIP


(M18) 32-PIN

(M20) 28-PIN PLASTIC SIP


Integrated Device Technology, Inc. has sales representatives and distributors covering each geographic area. Contact the nearest IDT Area Sales Office for the number of the local IDT sales office in your region.

Integrated Device Technology Area Sales Offices are located in:

## BOSTON

15 Pleasant Street Connector
Suite 502
Framingham, MA 01701
Tel.: (617) 872-4900
TLX: 855249
FAX: (617) 872-4906

## CHICAGO

1375 E. Woodfield Road
Suite 380
Schaumburg, IL 60173
Tel.: (312) 843-1262
TWX: (910) 651-1910
FAX: (312) 843-2430

## LOS ANGELES

1570 Brookhollow Drive Suite 208
Santa Ana, CA 92705
Tel: (714) 641-0601
EasyLink: 62909903
FAX: (714) 641-0855

## SANTA CLARA

3001 Stender Way Santa Clara, CA 95052
Tel.: (408) 492-8350
FAX: (408) 492-8358

## IDT INTERNATIONAL LOCATIONS:

## UNITED KINGDOM*

5 Bridge Street
Leatherhead
Surrey, UK KT228BL
Tel.: 011-44-372-377375
TWX: 851-94012233
FAX: 011-44-372-378851

## GERMANY

Steinsdorfstrasse 19/1
8000 Munich 22
West Germany
Tel.: 011-49-89-228-5071
TLX: 5214056
FAX: 011-49-89-228-5491

## JAPAN

U.S. Bldg. 201

1-6-15 Hirakawa-Cho, Chiyoda-Ku
Tokyo 102, Japan
Tel.: 011-81-3-221-9821
FAX: 011-81-3-221-9824

[^28]
## Integrated Device Technology

3236 Scott Boulevard, Santa Clara, CA 95054-3090
(408) 727-6116 FAX: (408) 727-3468


[^0]:    * Field Identifier Applicable To All Products

[^1]:    * Including scope and jig.

[^2]:    * Including scope and jig.

[^3]:    * Including scope and jig.

[^4]:    * Including scope and jig.

[^5]:    * Including scope and jig.

[^6]:    * Including scope and jig.

[^7]:    * Including scope and jig.

[^8]:    * Including scope and jig.

[^9]:    1. $\overline{\mathrm{XI}}$ is connected to $\overline{\mathrm{XO}}$ of previous device. See Figure 14.
    $\overline{\mathrm{RS}}=$ Reset Input $\overline{\mathrm{FL}} / \overline{\mathrm{RT}}=$ First Load $/$ Retransmit, $\overline{\mathrm{EF}}=$ Empty Flag Output, $\overline{\mathrm{FF}}=$ Full Flag Output, $\overline{\mathrm{XI}}=$ Expansion Input, $\overline{\mathrm{HF}}=$ Half-Full Flag Output.
[^10]:    Standard Power*
    Low Power*
    $256 \times 9$-Bit FIFO
    $512 \times 9$-Bit FIFO

[^11]:    SHRINK－DIP TOP VIEW

[^12]:    *In this format an overflow occurs in the attempted multiplication of the two's complement number $10000 \ldots 0$ with $1000 \ldots 00$ yielding an erroneous

[^13]:    *In this format an overflow occurs in the attempted multiplication of the two's complement number $10000 \ldots 0$ with $1000 \ldots 00$ yielding an erroneous

[^14]:    + NRM.MAX if [(RM, RZ) AND (TRESULTS is +$)$ ]
    + NRM.MAX if [(RM, RZ) AND (TRESULTS is -)]
    + INF if [(RN, RP) AND (TRESULT is +$)$ ]
    - INF if [(RN, RM) AND (TRESULT is + )]

[^15]:    *In this format an overflow occurs in the attempted multiplication of the two's complement number $1,000 \ldots .0$ with $1,000.0$ yielding an erroneous product of -1 in the fraction case and $-2^{30}$ in the integer case.

[^16]:    $+=$ PLUS；$-=$ MINUS；$\wedge=$ AND；$থ=E X-O R ; V=O R$

[^17]:    Plastic DIP
    Sidebraze DIP
    Leadless Chip Carrier
    4-Bit CMOS $\mu$ P Slice
    High-Speed 4-Bit CMOS $\mu$ P Slice

[^18]:    $X=$ Don't Care, $0=$ LOW, $1=$ HIGH, Assume $C_{N}=$ HIGH

[^19]:    $\mathrm{H}=\mathrm{HIGH}$
    Z = High Impedance
    $L=L O W \quad N C=$ No Change
    $X=$ Don't Care

[^20]:    PGA
    TOP VIEW

[^21]:    H = HIGH Voltage Level
    h = HIGH Voltage Level one setup time prior to the LOW-to-HIGH Clock Transition
    L = LOW Voltage Level
    I = LOW Voltage Level one setup time prior to the LOW-to-HIGH Clock Transition
    $\mathrm{X}=$ Immaterial
    $\dagger=$ LOW-to-HIGH Clock Transition

[^22]:    H = HIGH Voltage Level
    L = LOW Voltage Level
    X = Don't Care
    $Z=H$ GH Impedance

[^23]:    H = HIGH Voltage Level
    L = LOW Voltage Level
    $X=$ Don't Care
    Z = High Impedance

[^24]:    $\mathrm{H}=\mathrm{HIGH}$
    L = LOW
    X = Don't Care
    Z = High Impedance

    - $=$ LOW-to-HIGH transition

    NC = No Change

[^25]:    1. "X" = Don't Care
[^26]:    Where:
    fclk $=$ Frequency of processor clock
    $\mathrm{N}=$ Number of clock cycles per memory cycle
    Ncw = Number of wait states for cache system (average)
    $\mathrm{Nm}=$ Number of wait states for main memory
    No = Number of processor states per memory cycle with no wait states
    $\mathrm{Fc}=$ Processor throughput relative to throughput without cache

[^27]:    MICROSLICE is a trademark of Integrated Device Technology, Inc.

[^28]:    * European Headquarters

