H8/3834U Series

Hardware Manual



# HITACHI

Hardware Manual

# Notice

When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

# Hitachi Single-Chip Embedded Processor H8/3834U Series Hardware Manual

H8/3833U HD6433833U H8/3834U HD6473834U, HD6433834U HD6473835U HD6433835U HD6433836U HD6433836U HD6433837U HD6473837U, HD6433837U

# HITACHI

# Preface

The H8/300L Series of single-chip microcomputers has the high-speed H8/300L CPU at its core, with many necessary peripheral functions on-chip. The H8/300L CPU instruction set is compatible with the H8/300 CPU.

The H8/3834U Series has a system-on-a-chip architecture that includes such peripheral functions as an LCD controller/driver, five types of timers, a 14-bit PWM, a three-channel serial communication interface, and an A/D converter. This makes it ideal for use in systems requiring an LCD display.

This manual describes the hardware of the H8/3834U Series. For details on the H8/3834U Series instruction set, refer to the H8/300L Series Programming Manual.

# Contents

| Sect | ion 1   | Overview                              | 1  |  |  |  |
|------|---------|---------------------------------------|----|--|--|--|
| 1.1  | Overv   | iew                                   | 1  |  |  |  |
| 1.2  | Intern  | al Block Diagram                      | 5  |  |  |  |
| 1.3  | Pin A   | rrangement and Functions              | 6  |  |  |  |
|      | 1.3.1   | Pin Arrangement                       | 6  |  |  |  |
|      | 1.3.2   | Pin Functions                         | 8  |  |  |  |
| Sect | ion 2   | CPU                                   | 13 |  |  |  |
| 2.1  | Overv   | iew                                   | 13 |  |  |  |
|      | 2.1.1   | Features                              | 13 |  |  |  |
|      | 2.1.2   | Address Space                         | 14 |  |  |  |
|      | 2.1.3   | Register Configuration                | 14 |  |  |  |
| 2.2  | Regist  | ter Descriptions                      | 15 |  |  |  |
|      | 2.2.1   | General Registers                     | 15 |  |  |  |
|      | 2.2.2   | Control Registers                     | 15 |  |  |  |
|      | 2.2.3   | Initial Register Values               | 17 |  |  |  |
| 2.3  | Data F  | Formats                               | 17 |  |  |  |
|      | 2.3.1   | Data Formats in General Registers     | 18 |  |  |  |
|      | 2.3.2   | Memory Data Formats                   | 19 |  |  |  |
| 2.4  | Addre   | ssing Modes                           | 20 |  |  |  |
|      | 2.4.1   | Addressing Modes                      | 20 |  |  |  |
|      | 2.4.2   | Effective Address Calculation         | 22 |  |  |  |
| 2.5  | Instruc | Instruction Set                       |    |  |  |  |
|      | 2.5.1   | Data Transfer Instructions            | 28 |  |  |  |
|      | 2.5.2   | Arithmetic Operations                 | 30 |  |  |  |
|      | 2.5.3   | Logic Operations                      | 31 |  |  |  |
|      | 2.5.4   | Shift Operations                      | 31 |  |  |  |
|      | 2.5.5   | Bit Manipulations                     | 33 |  |  |  |
|      | 2.5.6   | Branching Instructions                | 37 |  |  |  |
|      | 2.5.7   | System Control Instructions           | 39 |  |  |  |
|      | 2.5.8   | Block Data Transfer Instruction       | 40 |  |  |  |
| 2.6  | Basic   | Operational Timing                    | 42 |  |  |  |
|      | 2.6.1   | Access to On-Chip Memory (RAM, ROM)   | 42 |  |  |  |
|      | 2.6.2   | Access to On-Chip Peripheral Modules  |    |  |  |  |
| 2.7  | CPU S   | States                                |    |  |  |  |
|      | 2.7.1   | Overview                              |    |  |  |  |
|      | 2.7.2   | Program Execution State               |    |  |  |  |
|      | 2.7.3   | Program Halt State                    |    |  |  |  |
|      | 2.7.4   | Exception-Handling State              |    |  |  |  |
|      |         | · · · · · · · · · · · · · · · · · · · |    |  |  |  |

| 2.8     | Memo    | гу Мар                                 | 47  |
|---------|---------|----------------------------------------|-----|
|         | 2.8.1   | Memory Map                             | 47  |
|         | 2.8.2   | LCD RAM Address Relocation             | 52  |
| 2.9     | Applic  | ation Notes                            |     |
|         | 2.9.1   | Notes on Data Access                   | 53  |
|         | 2.9.2   | Notes on Bit Manipulation              |     |
|         | 2.9.3   | Notes on Use of the EEPMOV Instruction |     |
| Sectio  | on 3    | Exception Handling                     | 63  |
| 3.1     | Overvi  | ew                                     | 63  |
| 3.2     | Reset   |                                        | 63  |
|         | 3.2.1   | Overview                               | 63  |
|         | 3.2.2   | Reset Sequence                         | 63  |
|         | 3.2.3   | Interrupt Immediately after Reset      |     |
| 3.3     | Interru | pts                                    | 66  |
|         | 3.3.1   | Overview                               | 66  |
|         | 3.3.2   | Interrupt Control Registers            | 68  |
|         | 3.3.3   | External Interrupts                    |     |
|         | 3.3.4   | Internal Interrupts                    |     |
|         | 3.3.5   | Interrupt Operations                   |     |
|         | 3.3.6   | Interrupt Response Time                |     |
| 3.4     | Applic  | ation Notes                            |     |
|         | 3.4.1   | Notes on Stack Area Use                |     |
|         | 3.4.2   | Notes on Rewriting Port Mode Registers | 86  |
| Sectio  | on 4    | Clock Pulse Generators                 | 89  |
| 4.1     | Overvi  | ew                                     | 89  |
|         | 4.1.1   | Block Diagram                          | 89  |
|         | 4.1.2   | System Clock and Subclock              | 89  |
| 4.2     | System  | n Clock Generator                      | 90  |
| 4.3     | •       | ck Generator                           | 93  |
| 4.4     |         | lers                                   |     |
| 4.5     |         | n Oscillators                          |     |
| Sectio  | on 5    | Power-Down Modes                       | 99  |
| 5.1     |         | iew                                    | 99  |
| 011     | 5.1.1   | System Control Registers               |     |
| 5.2     |         | Mode                                   |     |
| <i></i> | 5.2.1   | Transition to Sleep Mode               |     |
|         | 5.2.2   | Clearing Sleep Mode                    |     |
| 5.3     |         | by Mode                                |     |
| 5.5     | Junu    | ·/ ··································· | 100 |

| <ul> <li>5.3.2 Clearing Standby Mode</li></ul>                                                | . 106<br>. 107 |
|-----------------------------------------------------------------------------------------------|----------------|
| <ul><li>5.3.4 Transition to Standby Mode and Port Pin States</li><li>5.4 Watch Mode</li></ul> | . 107          |
| 5.4 Watch Mode                                                                                |                |
|                                                                                               |                |
| 5.4.1 Transition to Watch Mode                                                                | . 108          |
|                                                                                               | . 108          |
| 5.4.2 Clearing Watch Mode                                                                     | . 108          |
| 5.4.3 Oscillator Settling Time after Watch Mode is Cleared                                    | . 108          |
| 5.5 Subsleep Mode                                                                             | . 109          |
| 5.5.1 Transition to Subsleep Mode                                                             | . 109          |
| 5.5.2 Clearing Subsleep Mode                                                                  | . 109          |
| 5.6 Subactive Mode                                                                            |                |
| 5.6.1 Transition to Subactive Mode                                                            | . 110          |
| 5.6.2 Clearing Subactive Mode                                                                 |                |
| 5.6.3 Operating Frequency in Subactive Mode                                                   | . 110          |
| 5.7 Active (medium-speed) Mode                                                                | . 111          |
| 5.7.1 Transition to Active (medium-speed) Mode                                                | . 111          |
| 5.7.2 Clearing Active (medium-speed) Mode                                                     | . 111          |
| 5.7.3 Operating Frequency in Active (medium-speed) Mode                                       | . 111          |
| 5.8 Direct Transfer                                                                           |                |
| 5.8.1 Direct Transfer Overview                                                                |                |
| 5.8.2 Calculation of Direct Transfer Time before Transition                                   | . 113          |
| Section 6 ROM                                                                                 | . 117          |
| 6.1 Overview                                                                                  |                |
| 6.1.1 Block Diagram                                                                           |                |
| 6.2 H8/3834U PROM Mode                                                                        |                |
| 6.2.1 Setting to PROM Mode                                                                    |                |
| 6.2.2 Socket Adapter Pin Arrangement and Memory Map                                           |                |
| 6.3 H8/3834U Programming                                                                      |                |
| 6.3.1 Writing and Verifying                                                                   |                |
| 6.3.2 Programming Precautions                                                                 |                |
| 6.4 H8/3837U PROM Mode                                                                        |                |
| 6.4.1 Setting to PROM Mode                                                                    |                |
| 6.4.2 Socket Adapter Pin Arrangement and Memory Map                                           |                |
| 6.5 H8/3837U Programming                                                                      |                |
| 6.5.1 Writing and Verifying                                                                   |                |
|                                                                                               |                |
| 6.5.2 Programming Precautions                                                                 | . 133          |
|                                                                                               |                |

| 7.1 Ov    | 7 RAM                                     |                                         |
|-----------|-------------------------------------------|-----------------------------------------|
| 7.1       |                                           |                                         |
| Section 8 | 3 I/O Ports                               | •••••••                                 |
| 8.1 Overv | iew                                       | ••••••                                  |
| 8.2 Poi   | t1                                        |                                         |
| 8.2       | .1 Overview                               |                                         |
| 8.2       | .2 Register Configuration and Description |                                         |
| 8.2       | .3 Pin Functions                          |                                         |
| 8.2       | .4 Pin States                             | ••••••                                  |
| 8.2       | .5 MOS Input Pull-Up                      | •••••                                   |
| 8.3 Poi   | rt 2                                      |                                         |
| 8.3       |                                           |                                         |
| 8.3       | .2 Register Configuration and Description |                                         |
| 8.3       |                                           |                                         |
| 8.3       | .4 Pin States                             |                                         |
| 8.4 Poi   | rt 3                                      |                                         |
| 8.4       | .1 Overview                               |                                         |
| 8.4       |                                           |                                         |
| 8.4       |                                           |                                         |
| 8.4       | .4 Pin States                             |                                         |
| 8.4       | .5 MOS Input Pull-Up                      |                                         |
| 8.5 Por   | rt 4                                      |                                         |
| 8.5       | .1 Overview                               |                                         |
| 8.5       | .2 Register Configuration and Description |                                         |
| 8.5       | .3 Pin Functions                          |                                         |
| 8.5       | .4 Pin States                             |                                         |
| 8.6 Po    | rt 5                                      |                                         |
| 8.6       | .1 Overview                               |                                         |
| 8.6       | .2 Register Configuration and Description |                                         |
| 8.6       | .3 Pin Functions                          |                                         |
| 8.6       | .4 Pin States                             |                                         |
| 8.6       | .5 MOS Input Pull-Up                      | ••••••••••••••••••••••••••••••••••••••• |
|           | rt 6                                      |                                         |
| 8.7       | 1 Overview                                | ••••••                                  |
| 8.7       | .2 Register Configuration and Description |                                         |
| 8.7       | .3 Pin Functions                          |                                         |
| 8.7       | .4 Pin States                             |                                         |
| 8.7       | .5 MOS Input Pull-Up                      |                                         |
| 8.8 Po    | rt 7                                      | •••••••                                 |
|           |                                           |                                         |
|           |                                           |                                         |

| 8.8.1       Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |        |                       |     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-----------------------|-----|
| 8.8.2       Register Configuration and Description       171         8.8.3       Pin States       173         8.4       Pin States       173         8.9       Port 8       174         8.9.1       Overview.       174         8.9.2       Register Configuration and Description       174         8.9.3       Pin Functions       176         8.9.4       Pin States       176         8.9.5       Perin States       176         8.10       Porteiew.       177         8.10.1       Overview.       177         8.10.2       Register Configuration and Description       177         8.10.3       Pin Functions       177         8.10.4       Pin States       180         8.11       Port A       181         8.11.1       Overview.       181         8.11.2       Register Configuration and Description       181         8.11.4       Pin States       183         8.11.4       Pin States       184         8.11.2       Register Configuration and Description       185         8.12.1       Overview.       185         8.13.1       Overview.       185         8.13.1                                                         |         | 991    | Quartieur             | 171 |
| 8.8.3       Pin Functions       173         8.8.4       Pin States       173         8.9       Port 8       174         8.9.1       Overview       174         8.9.2       Register Configuration and Description       174         8.9.3       Pin Functions       176         8.9.4       Pin States       176         8.9.4       Pin States       176         8.9.4       Pin States       176         8.9.4       Pin States       176         8.10.1       Overview       177         8.10.2       Register Configuration and Description       177         8.10.4       Pin States       180         8.11       Port A       181       181         8.11.2       Register Configuration and Description       181         8.11.1       Overview       183         8.11.2       Register Configuration and Description       181         8.11.2       Port B       183         8.11.4       Pin States       183         8.11.4       Pin States       183         8.12.1       Overview       185         8.12.2       Register Configuration and Description       185                                                                   |         |        |                       |     |
| 8.8.4       Pin States       173         8.9       Port 8       174         8.9.1       Overview       174         8.9.2       Register Configuration and Description       174         8.9.3       Pin Functions       176         8.9.4       Pin States       176         8.9.4       Pin States       176         8.10       Port 9       177         8.10.1       Overview       177         8.10.2       Register Configuration and Description       177         8.10.3       Pin Functions       179         8.10.4       Pin States       180         8.11       Port A       181         8.11.1       Overview       181         8.11.2       Register Configuration and Description       181         8.11.3       Pin Functions       183         8.11.4       Pin States       184         8.12       Port B       185         8.12.1       Overview       185         8.12.1       Overview       185         8.13       Port C       186         8.13.1       Overview       186         8.13.2       Register Configuration and Description       186                                                                           |         |        |                       |     |
| 8.9       Port 8       174         8.9.1       Overview       174         8.9.2       Register Configuration and Description       174         8.9.3       Pin Functions       176         8.9.4       Pin States       176         8.9.4       Pin States       176         8.10       Port 9       177         8.10.1       Overview       177         8.10.2       Register Configuration and Description       177         8.10.3       Pin Functions       180         8.11       Port A       181         8.11.2       Register Configuration and Description       181         8.11.4       Pin States       184         8.12       Port B       185         8.11.4       Pin States       184         8.12       Register Configuration and Description       185         8.13       Port C       185         8.13       Port C       186         8.13.1       Overview       186                                     |         |        |                       |     |
| 8.9.1       Overview       174         8.9.2       Register Configuration and Description       174         8.9.3       Pin Functions       176         8.9.4       Pin States       176         8.10       Port 9       177         8.10.1       Overview       177         8.10.2       Register Configuration and Description       177         8.10.3       Pin Functions       179         8.10.4       Pin States       180         8.11       Port A       181         8.11.1       Overview       181         8.11.1       Overview       181         8.11.2       Register Configuration and Description       181         8.11.4       Pin States       183         8.11.4       Pin States       184         8.12       Register Configuration and Description       185         8.12.1       Overview       185         8.13.1       Overview       185         8.13.1       Overview       186         8.13.1       Overview       186         8.13.1       Overview       186         8.13.2       Register Configuration and Description       186         8.13.2                                                                | 80      |        |                       |     |
| 8.9.2       Register Configuration and Description       174         8.9.3       Pin Functions       176         8.9.4       Pin States       176         8.10       Port 9       177         8.10.1       Overview       177         8.10.2       Register Configuration and Description       177         8.10.1       Overview       177         8.10.2       Register Configuration and Description       177         8.10.4       Pin States       180         8.11       Port A       181         8.11.1       Overview       181         8.11.2       Register Configuration and Description       181         8.11.4       Pin States       183         8.11.4       Pin States       184         8.12       Register Configuration and Description       185         8.12.1       Overview       185         8.12.2       Register Configuration and Description       186         8.13       Port C       186         8.13.1       Overview       185         8.13       Port C       186         8.13.2       Register Configuration and Description       186         8.13.2       Register Configuration and                       | 0.7     |        |                       |     |
| 8.9.3       Pin Functions       176         8.9.4       Pin States       176         8.10       Port 9       177         8.10.1       Overview       177         8.10.2       Register Configuration and Description       177         8.10.3       Pin Functions       177         8.10.4       Pin Functions       179         8.10.4       Pin States       180         8.11       Port A       181         8.11.2       Register Configuration and Description       181         8.11.2       Register Configuration and Description       181         8.11.2       Register Configuration and Description       181         8.11.2       Port B       185         8.12.1       Overview       185         8.12.1       Overview       185         8.13.1       Overview       185         8.13.1       Overview       186         8.13.2       Register Configuration and Description       186         8.13.1       Overview       187         9.1       Overview       186         8.13.2       Register Configuration and Description       186         8.13.1       Overview       187                                                 |         |        |                       |     |
| 8.9.4       Pin States       176         8.10       Port 9       177         8.10.1       Overview.       177         8.10.2       Register Configuration and Description       177         8.10.3       Pin Functions       179         8.10.4       Pin States       180         8.11       Port A       181         8.11.1       Overview.       181         8.11.2       Register Configuration and Description       181         8.11.3       Pin Functions       183         8.11.4       Pin States       183         8.11.5       Port B       184         8.12       Rort B       185         8.12.1       Overview.       185         8.13.1       Overview.       185         8.13       Port C       186         8.13.1       Overview.       186         8.13.2       Register Configuration and Description       186         8.13.1       Overview.       186         8.13.2       Register Configuration and Description       186         8.13.2       Register Configuration and Description       186         9.2       Timer A       187         9.2 <td< td=""><td></td><td></td><td></td><td></td></td<>                  |         |        |                       |     |
| 8.10       Port 9       177         8.10.1       Overview.       177         8.10.2       Register Configuration and Description       177         8.10.3       Pin Functions       179         8.10.4       Pin States       180         8.11       Port A       181         8.11.1       Overview.       181         8.11.2       Register Configuration and Description       183         8.11.4       Pin States       184         8.12       Port B       185         8.12.1       Overview.       185         8.12.2       Register Configuration and Description       185         8.13       Port C       186         8.13.1       Overview.       186         8.13.2       Register Configuration and Description       186         8.13.2       Register Configuration and Description       186         8.13.2       Register Configuration and Description       186         9.1       Overview.       187      < |         |        |                       |     |
| 8.10.1 Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8 10    |        |                       |     |
| 8.10.2 Register Configuration and Description       177         8.10.3 Pin Functions       179         8.10.4 Pin States       180         8.11 Port A       181         8.11.1 Overview       181         8.11.2 Register Configuration and Description       181         8.11.3 Pin Functions       181         8.11.4 Pin States       183         8.11.4 Pin States       184         8.12 Port B       185         8.12.1 Overview       185         8.12.1 Overview       185         8.13.1 Overview       185         8.13 Port C       186         8.13.1 Overview       186         8.13.2 Register Configuration and Description       186         8.13.2 Register Configuration and Description       186         8.13.2 Register Configuration and Description       187         9.1 Overview       187         9.2 Timer A       188         9.2.1 Overview       187         9.2 Timer A       188         9.2.2 Register Descriptions       190         9.2.3 Timer Operation       192         9.3 Timer B       194         9.3.1 Overview       194         9.3.2 Register Descriptions       195                            | 0.10    |        |                       |     |
| 8.10.3 Pin Functions       179         8.10.4 Pin States       180         8.11 Port A       181         8.11.1 Overview.       181         8.11.2 Register Configuration and Description       181         8.11.3 Pin Functions       183         8.11.4 Pin States       183         8.11.4 Pin States       184         8.12 Port B       185         8.12.1 Overview.       185         8.12.2 Register Configuration and Description       185         8.12.1 Overview.       185         8.13 Port C       186         8.13.1 Overview.       186         8.13.2 Register Configuration and Description       186         8.13.2 Register Configuration and Description       186         9.1 Overview.       187         9.2 Timer A       188         9.2.1 Overview.       187         9.2 Timer A       188         9.2.2 Register Descriptions.       190         9.2.3 Timer Operation       192         9.3 Timer B       194         9.3.1 Overview.       194         9.3.2 Register Descriptions       195         9.3.3 Timer Operation       197         9.3.4 Timer B Operation States       198      <                      |         |        |                       |     |
| 8.10.4 Pin States       180         8.11       Port A       181         8.11.1       Overview.       181         8.11.2       Register Configuration and Description       181         8.11.3       Pin Functions       183         8.11.4       Pin States       184         8.12       Port B       185         8.12.1       Overview.       185         8.12.2       Register Configuration and Description       185         8.13.1       Overview.       186         8.13.2       Register Configuration and Description       186         8.13.1       Overview.       186         8.13.2       Register Configuration and Description       186         9.1       Overview.       187         9.2       Timer A       188         9.2.1       Overview.       187         9.2.3       Timer A Operation States       193         9.3       Timer A       194         9.3.1       Overview.                             |         |        |                       |     |
| 8.11       Port A       181         8.11.1       Overview       181         8.11.2       Register Configuration and Description       181         8.11.3       Pin Functions       183         8.11.4       Pin States       184         8.12       Port B       185         8.12.1       Overview       185         8.12.1       Overview       185         8.12.2       Register Configuration and Description       185         8.13       Port C       186         8.13.1       Overview       186         8.13.2       Register Configuration and Description       186         8.13.1       Overview       186         8.13.2       Register Configuration and Description       186         8.13.2       Register Configuration and Description       186         Section 9       Timers       187         9.1       Overview       187         9.2       Timer A       188         9.2.1       Overview       187         9.2.2       Register Descriptions       190         9.2.3       Timer Operation       192         9.3.4       Timer B       194         9.3.1                                                                 |         |        |                       |     |
| 8.11.1       Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8 11    |        |                       |     |
| 8.11.2 Register Configuration and Description       181         8.11.3 Pin Functions       183         8.11.4 Pin States       184         8.12 Port B       185         8.12.1 Overview.       185         8.12.2 Register Configuration and Description       185         8.13 Port C       186         8.13.1 Overview.       186         8.13.2 Register Configuration and Description       186         8.13.1 Overview.       186         8.13.2 Register Configuration and Description       186         8.13.1 Overview.       186         8.13.2 Register Configuration and Description       186         Section 9 Timers       187         9.1 Overview.       187         9.2 Timer A       188         9.2.1 Overview.       187         9.2 Timer A       188         9.2.1 Overview.       190         9.2.3 Timer Operation       192         9.2.4 Timer A Operation States       193         9.3 Timer B       194         9.3.1 Overview.       194         9.3.2 Register Descriptions       195         9.3.3 Timer Operation       197         9.3.4 Timer B Operation States       198         9.4 Timer C               | 0.11    |        |                       |     |
| 8.11.3 Pin Functions       183         8.11.4 Pin States       184         8.12 Port B       185         8.12.1 Overview       185         8.12.2 Register Configuration and Description       185         8.13 Port C       186         8.13.1 Overview       186         8.13.2 Register Configuration and Description       186         8.13.1 Overview       186         8.13.2 Register Configuration and Description       186         8.13.2 Register Configuration and Description       187         9.1 Overview       187         9.2 Timer A       188         9.2.1 Overview       188         9.2.2 Register Descriptions       190         9.2.3 Timer Operation       192         9.2.4 Timer A Operation States       193         9.3 Timer B       194         9.3.1 Overview       194         9.3.2 Register Descriptions       195         9.3.3 Timer Operation       197         9.3.4 Timer B Operation States       198         9.4 Timer C       199         9.4.1 Overview       199                                                                                                                                  |         |        |                       |     |
| 8.11.4 Pin States       184         8.12 Port B       185         8.12.1 Overview       185         8.12.2 Register Configuration and Description       185         8.13 Port C       186         8.13.1 Overview       186         8.13.2 Register Configuration and Description       186         8.13.1 Overview       186         8.13.2 Register Configuration and Description       186         Section 9 Timers       187         9.1 Overview       187         9.2 Timer A       188         9.2.1 Overview       188         9.2.2 Register Descriptions       190         9.2.3 Timer Operation       192         9.2.4 Timer A Operation States       193         9.3 Timer B       194         9.3.1 Overview       194         9.3.2 Register Descriptions       195         9.3.3 Timer Operation       197         9.3.4 Timer B Operation States       198         9.4 Timer C       199         9.4.1 Overview       199                                                                                                                                                                                                      |         |        |                       |     |
| 8.12       Port B       185         8.12.1       Overview       185         8.12.2       Register Configuration and Description       185         8.13       Port C       186         8.13.1       Overview       186         8.13.2       Register Configuration and Description       186         8.13.1       Overview       186         8.13.2       Register Configuration and Description       186         Section 9       Timers       187         9.1       Overview       187         9.2       Timer A       188         9.2.1       Overview       187         9.2       Register Descriptions       190         9.2.3       Timer Operation       192         9.2.4       Timer A       193         9.3       Timer B       194         9.3.1       Overview       194         9.3.2       Register Descriptions       195         9.3.3       Timer Operation       197         9.4       Timer C       199         9.4       Timer C       199                                                                                                                                                                                   |         |        |                       |     |
| 8.12.1 Overview.       185         8.12.2 Register Configuration and Description       185         8.13 Port C       186         8.13.1 Overview.       186         8.13.2 Register Configuration and Description       186         Section 9       Timers         9.1       Overview.         9.2       Timer A         9.2.1       Overview.         9.2.2       Register Descriptions         9.3       Timer B         9.3       Timer B         9.3       Timer Operation         9.3       Timer B Operation States         9.4       Timer C         9.4       Overview.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8 12    |        |                       | -   |
| 8.12.2 Register Configuration and Description       185         8.13 Port C       186         8.13.1 Overview       186         8.13.2 Register Configuration and Description       186         8.13.2 Register Configuration and Description       186         Section 9       Timers       187         9.1       Overview       187         9.2       Timer A       188         9.2.1       Overview       188         9.2.2       Register Descriptions       190         9.2.3       Timer Operation       192         9.2.4       Timer A Operation States       193         9.3       Timer B       194         9.3.1       Overview       194         9.3.3       Timer Operation       197         9.3.4       Timer B Operation States       198         9.4       Timer C       199         9.4.1       Overview       199                                                                                                                                                                                                                                                                                                            | 0.12    |        |                       |     |
| 8.13       Port C       186         8.13.1       Overview       186         8.13.2       Register Configuration and Description       186         Section 9       Timers       187         9.1       Overview       187         9.2       Timer A       188         9.2.1       Overview       188         9.2.2       Register Descriptions       190         9.2.3       Timer Operation       192         9.2.4       Timer A Operation States       193         9.3       Timer B       194         9.3.1       Overview       194         9.3.3       Timer Operation       197         9.3.4       Timer B Operation States       193         9.4       Timer C       199         9.4.1       Overview       199                                                                                                                                                                                                                                                                                                                                                                                                                          |         |        |                       |     |
| 8.13.1 Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8 13    |        | • • •                 |     |
| 8.13.2 Register Configuration and Description       186         Section 9 Timers       187         9.1 Overview       187         9.2 Timer A       188         9.2.1 Overview       188         9.2.2 Register Descriptions       190         9.2.3 Timer Operation       192         9.2.4 Timer A Operation States       193         9.3 Timer B       194         9.3.1 Overview       194         9.3.2 Register Descriptions       195         9.3.3 Timer Operation       197         9.3.4 Timer B Operation States       198         9.4 Timer C       199         9.4.1 Overview       199                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0.15    |        |                       |     |
| Section 9       Timers       187         9.1       Overview       187         9.2       Timer A       188         9.2.1       Overview       188         9.2.2       Register Descriptions       190         9.2.3       Timer Operation       192         9.2.4       Timer A Operation States       193         9.3       Timer B       194         9.3.1       Overview       194         9.3.2       Register Descriptions       195         9.3.3       Timer Operation       197         9.3.4       Timer B Operation States       198         9.4       Timer C       199         9.4.1       Overview       199                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |        |                       |     |
| 9.1       Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         | 0.12.2 |                       | 100 |
| 9.1       Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Section | on 9   | Timers                | 187 |
| 9.2.1       Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 9.1     | Overvi |                       |     |
| 9.2.2       Register Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9.2     | Timer  | A                     | 188 |
| 9.2.3       Timer Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         | 9.2.1  | Overview              | 188 |
| 9.2.3       Timer Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         | 9.2.2  | Register Descriptions | 190 |
| 9.2.4 Timer A Operation States       193         9.3 Timer B       194         9.3.1 Overview       194         9.3.2 Register Descriptions       195         9.3.3 Timer Operation       197         9.3.4 Timer B Operation States       198         9.4 Timer C       199         9.4.1 Overview       199                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         | 9.2.3  | <b>o i</b>            |     |
| 9.3       Timer B       194         9.3.1       Overview       194         9.3.2       Register Descriptions       195         9.3.3       Timer Operation       197         9.3.4       Timer B Operation States       198         9.4       Timer C       199         9.4.1       Overview       199                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         | 9.2.4  | -                     |     |
| 9.3.2 Register Descriptions       195         9.3.3 Timer Operation       197         9.3.4 Timer B Operation States       198         9.4 Timer C       199         9.4.1 Overview       199                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 9.3     | Timer  | ·                     | 194 |
| 9.3.2 Register Descriptions       195         9.3.3 Timer Operation       197         9.3.4 Timer B Operation States       198         9.4 Timer C       199         9.4.1 Overview       199                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |        |                       |     |
| 9.3.3 Timer Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         | 9.3.2  |                       |     |
| 9.3.4 Timer B Operation States       198         9.4 Timer C       199         9.4.1 Overview       199                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         | 9.3.3  |                       |     |
| 9.4.1 Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         | 9.3.4  |                       |     |
| 9.4.1 Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9.4     |        | •                     |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |        |                       |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         | 9.4.2  |                       |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |        |                       |     |

|         | 9.4.3  | Timer Operation                       | 204 |
|---------|--------|---------------------------------------|-----|
|         | 9.4.4  | Timer C Operation States              | 205 |
| 9.5     | Timer  | F                                     | 206 |
|         | 9.5.1  | Overview                              | 206 |
|         | 9.5.2  | Register Descriptions                 | 208 |
|         | 9.5.3  | Interface with the CPU                | 215 |
|         | 9.5.4  | Timer Operation                       | 219 |
|         | 9.5.5  | Application Notes                     | 222 |
| 9.6     | Timer  | G                                     | 224 |
|         | 9.6.1  | Overview                              | 224 |
|         | 9.6.2  | Register Descriptions                 | 226 |
|         | 9.6.3  | Noise Canceller Circuit               | 230 |
|         | 9.6.4  | Timer Operation                       | 231 |
|         | 9.6.5  | Application Notes                     | 235 |
|         | 9.6.6  | Sample Timer G Application            | 239 |
|         |        |                                       |     |
| Section | on 10  | Serial Communication Interface        | 241 |
| 10.1    | Overvi | iew                                   | 241 |
| 10.2    | SCI1.  |                                       | 242 |
|         | 10.2.1 | Overview                              | 242 |
|         | 10.2.2 | Register Descriptions                 | 244 |
|         | 10.2.3 | Operation                             | 249 |
|         | 10.2.4 | Interrupts                            | 253 |
|         | 10.2.5 | Application Notes                     | 253 |
| 10.3    | SCI2.  |                                       | 254 |
|         | 10.3.1 | Overview                              | 254 |
|         | 10.3.2 | Register Descriptions                 | 256 |
|         | 10.3.3 | Operation                             | 262 |
|         | 10.3.4 | Interrupts                            | 269 |
|         | 10.3.5 | Application Notes                     | 269 |
| 10.4    | SCI3.  |                                       | 270 |
|         | 10.4.1 | Overview                              | 270 |
|         | 10.4.2 | Register Descriptions                 | 273 |
|         | 10.4.3 | Operation                             | 291 |
|         | 10.4.4 | Operation in Asynchronous Mode        | 295 |
|         | 10.4.5 | Operation in Synchronous Mode         | 303 |
|         | 10.4.6 | Multiprocessor Communication Function | 310 |
|         | 10.4.7 | Interrupts                            | 316 |
|         | 10.4.8 | Application Notes                     | 317 |
| Section | on 11  | 14-Bit PWM                            | 323 |

| 11.1   | Overvie  | W                                                 | 323 |
|--------|----------|---------------------------------------------------|-----|
|        | 11.1.1   | Features                                          | 323 |
|        | 11.1.2   | Block Diagram                                     | 323 |
|        | 11.1.3   | Pin Configuration                                 | 324 |
|        | 11.1.4   | Register Configuration                            | 324 |
| 11.2   | Register | r Descriptions                                    | 325 |
|        | 11.2.1   | PWM Control Register (PWCR)                       | 325 |
|        | 11.2.2   | PWM Data Registers U and L (PWDRU, PWDRL)         | 326 |
| 11.3   | Operatio | Dn                                                | 327 |
| Sectio | on 12    | A/D Converter                                     | 329 |
| 12.1   |          | w                                                 |     |
|        | 12.1.1   | Features                                          |     |
|        | 12.1.2   | Block Diagram                                     |     |
|        | 12.1.3   | Pin Configuration                                 |     |
|        | 12.1.4   | Register Configuration                            |     |
| 12.2   |          | Descriptions                                      |     |
|        | 12.2.1   | A/D Result Register (ADRR)                        |     |
|        | 12.2.2   | A/D Mode Register (AMR)                           |     |
|        |          | A/D Start Register (ADSR)                         |     |
| 12.3   |          | )n                                                |     |
| 12.5   | -        | A/D Conversion Operation                          |     |
|        | 12.3.2   | Start of A/D Conversion by External Trigger Input |     |
| 12.4   |          | ts                                                |     |
| 12.4   | -        | Use                                               |     |
| 12.5   |          | tion Notes                                        |     |
| 12.0   | Applica  |                                                   |     |
| Sectio | on 13    | LCD Controller/Driver                             | 339 |
| 13.1   | Overvie  | w                                                 | 339 |
|        | 13.1.1   | Features                                          | 339 |
|        | 13.1.2   | Block Diagram                                     |     |
|        | 13.1.3   | Pin Configuration                                 |     |
|        | 13.1.4   | Register Configuration                            |     |
| 13.2   | Register | r Descriptions                                    | 342 |
|        | 13.2.1   | LCD Port Control Register (LPCR)                  | 342 |
|        |          | LCD Control Register (LCR)                        |     |
| 13.3   | Operatio | • · · ·                                           |     |
|        | 13.3.1   | Settings Prior to LCD Display                     |     |
|        | 13.3.2   | Relation of LCD RAM to Display                    |     |
|        | 13.3.3   | Connection to HD66100                             |     |
|        | 13.3.4   | Operation in Power-Down Modes                     |     |
|        |          | • • • • • • • • • • • • • • • • • • • •           |     |
|        |          |                                                   |     |

|        | 13.3.5                      | Boosting the LCD Driver Power Supply                  |  |  |  |
|--------|-----------------------------|-------------------------------------------------------|--|--|--|
| Sectio | on 14                       | Electrical Characteristics                            |  |  |  |
| 14.1   | H8/383                      | 4U Series Absolute Maximum Ratings                    |  |  |  |
| 14.2   | H8/383                      | 3U and H8/3834U Electrical Characteristics            |  |  |  |
|        | 14.2.1                      | Power Supply Voltage and Operating Range              |  |  |  |
|        | 14.2.2                      | DC Characteristics                                    |  |  |  |
|        | 14.2.3                      | AC Characteristics                                    |  |  |  |
|        | 14.2.4                      | A/D Converter Characteristics                         |  |  |  |
|        | 14.2.5                      | LCD Characteristics                                   |  |  |  |
| 14.3   | H8/383                      | 5U, H8/3836U, and H8/3837U Electrical Characteristics |  |  |  |
|        | 14.3.1                      | Power Supply Voltage and Operating Range              |  |  |  |
|        | 14.3.2                      | DC Characteristics                                    |  |  |  |
|        | 14.3.3                      | AC Characteristics                                    |  |  |  |
|        | 14.3.4                      | A/D Converter Characteristics                         |  |  |  |
|        | 14.3.5                      | LCD Characteristics                                   |  |  |  |
| 14.4   | Operation                   | on Timing                                             |  |  |  |
| 14.5   | Output                      | Load Circuit                                          |  |  |  |
| • •    |                             |                                                       |  |  |  |
|        |                             | CPU Instruction Set                                   |  |  |  |
| A.1    |                             | ions                                                  |  |  |  |
| A.2    | -                           | on Code Map                                           |  |  |  |
| A.3    | Number                      | of Execution States                                   |  |  |  |
| Anne   | ndix B                      | On-Chip Registers                                     |  |  |  |
| B.1    |                             | isters (1)                                            |  |  |  |
| B.2    | -                           | isters (2)                                            |  |  |  |
| 1.2    | 40 K0E                      |                                                       |  |  |  |
| Appe   | ndix C                      | I/O Port Block Diagrams                               |  |  |  |
| C.1    |                             | tic Diagram of Port 1                                 |  |  |  |
| C.2    | Schema                      | tic Diagram of Port 2                                 |  |  |  |
| C.3    | Schema                      | tic Diagram of Port 3                                 |  |  |  |
| C.4    | Schematic Diagram of Port 4 |                                                       |  |  |  |
| C.5    | Schema                      | tic Diagram of Port 5                                 |  |  |  |
| C.6    | Schematic Diagram of Port 6 |                                                       |  |  |  |
| C.7    | Schematic Diagram of Port 7 |                                                       |  |  |  |
| C.8    | Schematic Diagram of Port 8 |                                                       |  |  |  |
| C.9    | Schema                      | tic Diagram of Port 9                                 |  |  |  |

|              | ic Diagram of Port A                           |     |
|--------------|------------------------------------------------|-----|
| C.11 Schemat | ic Diagram of Port B                           | 477 |
| C.12 Schemat | ic Diagram of Port C                           | 477 |
| Appendix D   | Port States in the Different Processing States | 478 |
| Appendix E   | Product Code Lineup                            | 479 |
| Appendix F   | Package Dimensions                             | 481 |
|              |                                                |     |
|              |                                                |     |
|              |                                                |     |
|              |                                                |     |
|              |                                                |     |

# Section 1 Overview

## 1.1 Overview

The H8/300L Series is a series of single-chip microcomputers (MCU: microcomputer unit), built around the high-speed H8/300L CPU and equipped with peripheral system functions on-chip.

Within the H8/300L Series, the H8/3834U Series features an on-chip liquid crystal display (LCD) controller/driver. Other on-chip peripheral functions include five timers, a 14-bit pulse width modulator (PWM), three serial communication interface channels, and an analog-to-digital (A/D) converter. Together these functions make the H8/3834U Series ideally suited for embedded control of systems requiring an LCD display. The H8/3834U Series, in particular, features low-voltage A/D converter operation ( $V_{CC} = AV_{CC} = 2.7$  V to 5.5 V), enabling these devices to be used in low-voltage, single power supply systems. On-chip memory is 24 kbytes of ROM and 1 kbyte of RAM in the H8/3833U, 32 kbytes of ROM and 1 kbyte of RAM in the H8/3834U, 40 kbytes of ROM and 2 kbytes of RAM in the H8/3835U, 48 kbytes of ROM and 2 kbytes of RAM in the H8/3837U.

The H8/3834U and H8/3837U both include a ZTAT<sup>™</sup> version\*, featuring a user-programmable on-chip PROM.

Table 1-1 summarizes the features of the H8/3834U Series.

Note: \* ZTAT is a trademark of Hitachi, Ltd.

| Table 1- | 1 Features |
|----------|------------|
|----------|------------|

| Item | Description                                                                        |
|------|------------------------------------------------------------------------------------|
| CPU  | High-speed H8/300L CPU                                                             |
|      | General-register architecture                                                      |
|      | General registers: Sixteen 8-bit registers (can be used as eight 16-bit registers) |
|      | Operating speed                                                                    |
|      | <ul> <li>Max. operating speed: 5 MHz</li> </ul>                                    |
|      | — Add/subtract: 0.4 μs (operating at 5 MHz)                                        |
|      | <ul> <li>— Multiply/divide: 2.8 μs (operating at 5 MHz)</li> </ul>                 |
|      | — Can run on 32.768 kHz subclock                                                   |
|      | <ul> <li>Instruction set compatible with H8/300 CPU</li> </ul>                     |
|      | <ul> <li>Instruction length of 2 bytes or 4 bytes</li> </ul>                       |
|      | <ul> <li>Basic arithmetic operations between registers</li> </ul>                  |
|      | <ul> <li>MOV instruction for data transfer between memory and registers</li> </ul> |

# Table 1-1 Features (cont)

| Item                   | Description                                                                                                                                                                   |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU                    | Typical instructions                                                                                                                                                          |
|                        | • Multiply (8 bits × 8 bits)                                                                                                                                                  |
|                        | • Divide (16 bits + 8 bits)                                                                                                                                                   |
|                        | Bit accumulator                                                                                                                                                               |
|                        | <ul> <li>Register-indirect designation of bit position</li> </ul>                                                                                                             |
| Interrupts             | • 13 external interrupt pins: IRQ4 to IRQ0, WKP7 to WKP0                                                                                                                      |
|                        | • 20 internal interrupt sources                                                                                                                                               |
| Clock pulse generators | Two on-chip clock pulse generators                                                                                                                                            |
|                        | System clock pulse generator: 1 to 10 MHz                                                                                                                                     |
|                        | Subclock pulse generator: 32.768 kHz                                                                                                                                          |
| Power-down modes       | Six power-down modes                                                                                                                                                          |
|                        | • Sleep mode                                                                                                                                                                  |
|                        | Standby mode                                                                                                                                                                  |
|                        | • Watch mode                                                                                                                                                                  |
|                        | Subsleep mode                                                                                                                                                                 |
|                        | Subactive mode                                                                                                                                                                |
|                        | Active (medium-speed) mode                                                                                                                                                    |
| Memory                 | Large on-chip memory                                                                                                                                                          |
|                        | • H8/3833U: 24-kbyte ROM, 1-kbyte RAM                                                                                                                                         |
|                        | • H8/3834U: 32-kbyte ROM, 1-kbyte RAM                                                                                                                                         |
|                        | • H8/3835U: 40-kbyte ROM, 2-kbyte RAM                                                                                                                                         |
|                        | • H8/3836U: 48-kbyte ROM, 2-kbyte RAM                                                                                                                                         |
|                        | • H8/3837U: 60-kbyte ROM, 2-kbyte RAM                                                                                                                                         |
| I/O ports              | • I/O pins: 71                                                                                                                                                                |
|                        | Input pins: 13                                                                                                                                                                |
| Timers                 | Five on-chip timers                                                                                                                                                           |
|                        | • Timer A: 8-bit timer                                                                                                                                                        |
|                        | Count-up timer with selection of eight internal clock signals divided from the system clock ( $\sigma$ )* and four clock signals divided from the watch clock ( $\sigma_w$ )* |

| Item                 | Description                                                                                                                       |  |  |  |  |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Timers               | • Timer B: 8-bit timer                                                                                                            |  |  |  |  |  |  |
|                      | <ul> <li>Count-up timer with selection of seven internal clock signals or event<br/>input from external pin</li> </ul>            |  |  |  |  |  |  |
|                      | — Auto-reloading                                                                                                                  |  |  |  |  |  |  |
|                      | Timer C: 8-bit timer                                                                                                              |  |  |  |  |  |  |
|                      | <ul> <li>Count-up/count-down timer with selection of seven internal clock<br/>signals or event input from external pin</li> </ul> |  |  |  |  |  |  |
|                      | — Auto-reloading                                                                                                                  |  |  |  |  |  |  |
|                      | • Timer F: 16-bit timer                                                                                                           |  |  |  |  |  |  |
|                      | <ul> <li>Can be used as two independent 8-bit timers.</li> </ul>                                                                  |  |  |  |  |  |  |
|                      | <ul> <li>Count-up timer with selection of four internal clock signals or event<br/>input from external pin</li> </ul>             |  |  |  |  |  |  |
|                      | <ul> <li>Compare-match function with toggle output</li> </ul>                                                                     |  |  |  |  |  |  |
|                      | Timer G: 8-bit timer                                                                                                              |  |  |  |  |  |  |
|                      | <ul> <li>Count-up timer with selection of four internal clock signals</li> </ul>                                                  |  |  |  |  |  |  |
|                      | <ul> <li>Input capture function with built-in noise canceller circuit</li> </ul>                                                  |  |  |  |  |  |  |
|                      | Note: * ø and $ø_w$ are defined in section 4, Clock Pulse Generators.                                                             |  |  |  |  |  |  |
| Serial communication | Three channels on chip                                                                                                            |  |  |  |  |  |  |
| interface            | SCI1: synchronous serial interface                                                                                                |  |  |  |  |  |  |
|                      | Choice of 8-bit or 16-bit data transfer                                                                                           |  |  |  |  |  |  |
|                      | SCI2: 8-bit synchronous serial interface                                                                                          |  |  |  |  |  |  |
|                      | Automatic transfer of 32-byte data segments                                                                                       |  |  |  |  |  |  |
|                      | <ul> <li>SCI3: 8-bit synchronous or asynchronous serial interface</li> </ul>                                                      |  |  |  |  |  |  |
|                      | Built-in function for multiprocessor communication                                                                                |  |  |  |  |  |  |
| 14-bit PWM           | Pulse-division PWM output for reduced ripple                                                                                      |  |  |  |  |  |  |
|                      | <ul> <li>Can be used as a 14-bit D/A converter by connecting to an external<br/>low-pass filter.</li> </ul>                       |  |  |  |  |  |  |
| A/D converter        | <ul> <li>Successive approximations using a resistance ladder</li> </ul>                                                           |  |  |  |  |  |  |
|                      | Resolution: 8 bits                                                                                                                |  |  |  |  |  |  |
|                      | <ul> <li>12-channel analog input port</li> </ul>                                                                                  |  |  |  |  |  |  |
|                      | Conversion time: 31/ø or 62/ø per channel                                                                                         |  |  |  |  |  |  |

## Table 1-1 Features (cont)

. .

| Item                  | Specification                             |                  |                            |                                        |  |  |  |  |  |
|-----------------------|-------------------------------------------|------------------|----------------------------|----------------------------------------|--|--|--|--|--|
| LCD controller/driver | Up to 40 segment pins and 4 common pins   |                  |                            |                                        |  |  |  |  |  |
|                       | Choice of four                            | r duty cycles (s | tatic, 1/2, 1/3, 1/4)      |                                        |  |  |  |  |  |
|                       | <ul> <li>Segments ca</li> </ul>           | n be expanded    | externally                 |                                        |  |  |  |  |  |
|                       | <ul> <li>Segment pins<br/>four</li> </ul> | s can be switche | ed to general-purpose port | s in groups of                         |  |  |  |  |  |
| Product lineup        | Produ                                     | ct Code          | · ·                        | ······································ |  |  |  |  |  |
|                       | Mask ROM<br>Version                       | ZTAT™<br>Version | -<br>Package               | ROM/RAM Size                           |  |  |  |  |  |
|                       | HD6433833UH                               |                  | 100-pin QFP (FP-100B)      | ROM: 24 kbytes                         |  |  |  |  |  |
|                       | HD6433833UF                               |                  | 100-pin QFP (FP-100A)      | RAM: 1 kbyte                           |  |  |  |  |  |
|                       | HD6433833UX                               |                  | 100-pin TQFP (TFP-100B)    |                                        |  |  |  |  |  |
|                       | HD6433834UH                               | HD6473834UH      | 100-pin QFP (FP-100B)      | ROM: 32 kbytes                         |  |  |  |  |  |
|                       | HD6433834UF                               | HD6473834UF      | 100-pin QFP (FP-100A)      | RAM: 1 kbyte                           |  |  |  |  |  |
|                       | HD6433834UX                               | HD6473834UX      | 100-pin TQFP (TFP-100B)    |                                        |  |  |  |  |  |
|                       | HD6433835UH                               | <b></b> `        | 100-pin QFP (FP-100B)      | ROM: 40 kbytes                         |  |  |  |  |  |
|                       | HD6433835UF                               |                  | 100-pin QFP (FP-100A)      | RAM: 2 kbytes                          |  |  |  |  |  |
|                       | HD6433835UX                               |                  | 100-pin TQFP (TFP-100B)    |                                        |  |  |  |  |  |
|                       | HD6433836UH                               |                  | 100-pin QFP (FP-100B)      | ROM: 48 kbytes                         |  |  |  |  |  |
|                       | HD6433836UF                               | <u> </u>         | 100-pin QFP (FP-100A)      | RAM: 2 kbytes                          |  |  |  |  |  |
|                       | HD6433836UX                               |                  | 100-pin TQFP (TFP-100B)    |                                        |  |  |  |  |  |
|                       | HD6433837UH                               | HD6473837UH      | 100-pin QFP (FP-100B)      | ROM: 60 kbytes                         |  |  |  |  |  |
|                       | HD6433837UF                               | HD6473837UF      | 100-pin QFP (FP-100A)      | RAM: 2 kbytes                          |  |  |  |  |  |
|                       | HD6433837UX                               | HD6473837UX      | 100-pin TQFP (TFP-100B)    |                                        |  |  |  |  |  |

# Table 1-1 Features (cont)

## **1.2 Internal Block Diagram**





Figure 1-1 Block Diagram

### **1.3 Pin Arrangement and Functions**

#### **1.3.1 Pin Arrangement**

The H8/3834U Series pin arrangement is shown in figures 1-2 and 1-3.



Figure 1-2 Pin Arrangement (FP-100B, TFP-100B: Top View)



Figure 1-3 Pin Arrangement (FP-100A: Top View)

## 1.3.2 Pin Functions

Table 1-2 outlines the pin functions of the H8/3834U Series.

## Table 1-2 Pin Functions

|                      |                                                        | Pir              | n No.            |        |                                                                                                                                                                                                                                                                                      |  |  |  |
|----------------------|--------------------------------------------------------|------------------|------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Туре                 | Symbol                                                 | FP-100B          | FP-100A          | l/O    | Name and Functions                                                                                                                                                                                                                                                                   |  |  |  |
| Power<br>source pins | V <sub>CC</sub>                                        | 31, 76           | 34, 79           | Input  | <b>Power supply:</b> All V <sub>CC</sub> pins should be connected to the system power supply (+5 V)                                                                                                                                                                                  |  |  |  |
|                      | V <sub>SS</sub>                                        | 6, 27            | 9, 30            | Input  | Ground: All V <sub>SS</sub> pins should be<br>connected to the system power supply<br>(0 V)                                                                                                                                                                                          |  |  |  |
|                      | AV <sub>CC</sub>                                       | 89               | 92               | Input  | Analog power supply: This is the<br>power supply pin for the A/D<br>converter. When the A/D converter is<br>not used, connect this pin to the<br>system power supply (+5 V).                                                                                                         |  |  |  |
|                      | AV <sub>SS</sub>                                       | 2                | 5                | Input  | Analog ground: This is the A/D converter ground pin. It should be connected to the system power supply (0 V).                                                                                                                                                                        |  |  |  |
|                      | V <sub>1</sub> ,<br>V <sub>2</sub> ,<br>V <sub>3</sub> | 30,<br>29,<br>28 | 33,<br>32,<br>31 | Input  | <b>LCD power supply:</b> These are power<br>supply pins for the LCD controller/<br>driver. A built-in resistor divider is<br>provided for the power supply, so<br>these pins are normally left open.<br>Power supply conditions are<br>$V_{CC} \ge V_1 \ge V_2 \ge V_3 \ge V_{SS}$ . |  |  |  |
| Clock pins           | OSC1                                                   | 7                | 10               | Input  | System clock: This pin connects to a                                                                                                                                                                                                                                                 |  |  |  |
|                      | OSC <sub>2</sub>                                       | 8                | 11               | Output | <ul> <li>crystal or ceramic oscillator, or can be<br/>used to input an external clock.</li> <li>See section 4, Clock Pulse</li> <li>Generators, for a typical connection<br/>diagram.</li> </ul>                                                                                     |  |  |  |
|                      | X <sub>1</sub>                                         | 5                | 8                | Input  | Subclock: This pin connects to a                                                                                                                                                                                                                                                     |  |  |  |
|                      | X <sub>2</sub>                                         | 4                | 7                | Output | <ul> <li>32.768-kHz crystal oscillator.</li> <li>See section 4, Clock Pulse</li> <li>Generators, for a typical connection<br/>diagram.</li> </ul>                                                                                                                                    |  |  |  |

|                   |                                      | Pin                        | No.                        |        |                                                                                                                                                                                                 |  |  |
|-------------------|--------------------------------------|----------------------------|----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Туре              | Symbol                               | FP-100B                    | FP-100B FP-100A            |        | Name and Functions                                                                                                                                                                              |  |  |
| System control    | RES                                  | 9                          | 12                         | Input  | <b>Reset:</b> When this pin is driven low, the chip is reset                                                                                                                                    |  |  |
|                   | MD0                                  | 10                         | 13                         | Input  | Mode: This pin controls system clock oscillation in the reset state                                                                                                                             |  |  |
|                   | TEST                                 | 3                          | 6                          | Input  | <b>Test:</b> This is a test pin, not for use in application systems. It should be connected to V <sub>SS</sub> .                                                                                |  |  |
| Interrupt<br>pins | IRQ₀<br>IRQ1<br>IRQ2<br>IRQ3<br>IRQ4 | 88<br>82<br>83<br>84<br>11 | 91<br>85<br>86<br>87<br>14 | Input  | <b>External interrupt request 0 to 4:</b><br>These are input pins for external<br>interrupts for which there is a choice<br>between rising and falling edge<br>sensing                          |  |  |
|                   | WKP7 to<br>WKP0                      | 43 to<br>36                | 46 to<br>39                | Input  | Wakeup interrupt request 0 to 7:<br>These are input pins for external<br>interrupts that are detected at the<br>falling edge                                                                    |  |  |
| Timer pins        | TMOW                                 | 77                         | 80                         | Output | <b>Clock output:</b> This is an output pin<br>for waveforms generated by the timer<br>A output circuit                                                                                          |  |  |
|                   | ТМІВ                                 | 82                         | 85                         | Input  | <b>Timer B event counter input:</b> This is<br>an event input pin for input to the<br>timer B counter                                                                                           |  |  |
|                   | ТМІС                                 | 83                         | 86                         | Input  | <b>Timer C event counter input:</b> This is<br>an event input pin for input to the<br>timer C counter                                                                                           |  |  |
|                   | UD                                   | 12                         | 15                         | Input  | <b>Timer C up/down select:</b> This pin<br>selects whether the timer C counter is<br>used for up- or down-counting. At<br>high level it selects up-counting, and<br>at low level down-counting. |  |  |
|                   | TMIF                                 | 84                         | 87                         | Input  | <b>Timer F event counter input:</b> This is<br>an event input pin for input to the<br>timer F counter                                                                                           |  |  |

|                   | Pin No.                               |                 | No.             |        |                                                                                                                                                   |
|-------------------|---------------------------------------|-----------------|-----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Туре              | Symbol                                | FP-100B         | FP-100B FP-100A |        | Name and Functions                                                                                                                                |
| Timer pins        | TMOFL                                 | 78              | 81              | Output | <b>Timer FL output:</b> This is an output<br>pin for waveforms generated by the<br>timer FL output compare function                               |
|                   | TMOFH                                 | 79              | 82              | Output | <b>Timer FH output:</b> This is an output<br>pin for waveforms generated by the<br>timer FH output compare function                               |
|                   | TMIG                                  | 80              | 83              | Input  | <b>Timer G capture input:</b> This is an input pin for the timer G input capture function                                                         |
| 14-bit<br>PWM pin | PWM                                   | 81              | 84              | Output | <b>14-bit PWM output:</b> This is an output pin for waveforms generated by the 14-bit PWM                                                         |
| I/O ports         | PB <sub>7</sub> to<br>PB <sub>0</sub> | 97 to<br>90     | 100 to<br>93    | Input  | Port B: This is an 8-bit input port                                                                                                               |
|                   | PC <sub>3</sub> to<br>PC <sub>0</sub> | 1, 100 to<br>98 | 4 to<br>1       | Input  | Port C: This is a 4-bit input port                                                                                                                |
|                   | P4 <sub>3</sub>                       | 88              | 91              | Input  | <b>Port 4 (bit 3):</b> This is a 1-bit input port                                                                                                 |
|                   | P4 <sub>2</sub> to<br>P4 <sub>0</sub> | 87 to<br>85     | 90 to<br>88     | I/O    | <b>Port 4 (bits 2 to 0):</b> This is a 3-bit I/O port. Input or output can be designated for each bit by means of port control register 4 (PCR4). |
|                   | PA <sub>3</sub> to<br>PA <sub>0</sub> | 32 to<br>35     | 35 to<br>38     | I/O    | <b>Port A:</b> This is a 4-bit I/O port. Input<br>or output can be designated for each<br>bit by means of port control register A<br>(PCRA).      |
|                   | P1 <sub>7</sub> to<br>P1 <sub>0</sub> | 84 to<br>77     | 87 to<br>80     | I/O    | <b>Port 1:</b> This is an 8-bit I/O port. Input<br>or output can be designated for each<br>bit by means of port control register 1<br>(PCR1).     |
|                   | P2 <sub>7</sub> to<br>P2 <sub>0</sub> | 18 to<br>11     | 21 to<br>14     | I/O    | <b>Port 2:</b> This is an 8-bit I/O port. Input<br>or output can be designated for each<br>bit by means of port control register 2<br>(PCR2).     |
|                   | P3 <sub>7</sub> to<br>P3 <sub>0</sub> | 26 to<br>19     | 29 to<br>22     | I/O    | <b>Port 3:</b> This is an 8-bit I/O port. Input<br>or output can be designated for each<br>bit by means of port control register 3<br>(PCR3).     |

|                              |                                       | Pin         | No.         |        |                                                                                                                                               |
|------------------------------|---------------------------------------|-------------|-------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Туре                         | Symbol                                | FP-100B     | FP-100A     | I/O    | Name and Functions                                                                                                                            |
| I/O ports                    | P5 <sub>7</sub> to<br>P5 <sub>0</sub> | 43 to<br>36 | 46 to<br>39 | I/O    | <b>Port 5:</b> This is an 8-bit I/O port. Input<br>or output can be designated for each<br>bit by means of port control register 5<br>(PCR5). |
|                              | P6 <sub>7</sub> to<br>P6 <sub>0</sub> | 51 to<br>44 | 54 to<br>47 | I/O    | <b>Port 6:</b> This is an 8-bit I/O port. Input<br>or output can be designated for each<br>bit by means of port control register 6<br>(PCR6). |
|                              | P7 <sub>7</sub> to<br>P7 <sub>0</sub> | 59 to<br>52 | 62 to<br>55 | I/O    | <b>Port 7:</b> This is an 8-bit I/O port. Input<br>or output can be designated for each<br>bit by means of port control register 7<br>(PCR7). |
|                              | P8 <sub>7</sub> to<br>P8 <sub>0</sub> | 67 to<br>60 | 70 to<br>63 | I/O    | <b>Port 8:</b> This is an 8-bit I/O port. Input<br>or output can be designated for each<br>bit by means of port control register 8<br>(PCR8). |
|                              | P9 <sub>7</sub> to<br>P9 <sub>0</sub> | 75 to<br>68 | 78 to<br>71 | I/O    | <b>Port 9:</b> This is an 8-bit I/O port. Input<br>or output can be designated for each<br>bit by means of port control register 9<br>(PCR9). |
| Serial<br>communi-           | SI <sub>1</sub>                       | 20          | 23          | Input  | SCI1 receive data input:<br>This is the SCI1 data input pin                                                                                   |
| cation<br>interface<br>(SCI) | SO <sub>1</sub>                       | 21          | 24          | Output | SCI1 send data output:<br>This is the SCI1 data output pin                                                                                    |
|                              | SCK1                                  | 19          | 22          | I/O    | SCI1 clock I/O :<br>This is the SCI1 clock I/O pin                                                                                            |
|                              | SI <sub>2</sub>                       | 23          | 26          | Input  | SCI2 receive data input:<br>This is the SCI2 data input pin                                                                                   |
|                              | SO <sub>2</sub>                       | 24          | 27          | Output | SCI2 send data output:<br>This is the SCI2 data output pin                                                                                    |
|                              | SCK <sub>2</sub>                      | 22          | 25          | I/O    | SCI2 clock I/O :<br>This is the SCI2 clock I/O pin                                                                                            |
|                              | CS                                    | 26          | 29          | Input  | SCI2 chip select input:<br>This pin controls the start of SCI2<br>transfers                                                                   |
|                              | STRB                                  | 25          | 28          | Output | SCI2 strobe output: This pin outputs<br>a strobe pulse each time a byte of<br>data is transferred                                             |

|                              |                                          | Pin No.         |                        |        |                                                                                                                             |
|------------------------------|------------------------------------------|-----------------|------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------|
| Туре                         | Symbol                                   | FP-100B         | FP-100A                | I/O    | Name and Functions                                                                                                          |
| Serial<br>communi-           | RXD                                      | 86              | 89                     | Input  | SCI3 receive data input:<br>This is the SCI3 data input pin                                                                 |
| cation<br>interface<br>(SCI) | TXD                                      | 87              | 90                     | Output | SCI3 send data output:<br>This is the SCI3 data output pin                                                                  |
|                              | SCK3                                     | 85              | 88                     | I/O    | SCI3 clock I/O :<br>This is the SCI3 clock I/O pin                                                                          |
| A/D<br>converter             | AN <sub>11</sub> to<br>AN <sub>0</sub>   | 1, 100 to<br>90 | 4 to 1<br>100 to<br>93 | Input  | Analog input channels 0 to 11:<br>These are analog data input channels<br>to the A/D converter                              |
|                              | ADTRG                                    | 11              | 14                     | Input  | <b>A/D converter trigger input:</b><br>This is the external trigger input pin to<br>the A/D converter                       |
| LCD<br>controller/           | COM <sub>4</sub> to<br>COM <sub>1</sub>  | 35 to<br>32     | 38 to<br>35            | Output | LCD common output:<br>These are LCD common output pins                                                                      |
| driver                       | SEG <sub>40</sub> to<br>SEG <sub>1</sub> | 75 to<br>36     | 78 to<br>39            | Output | LCD segment output:<br>These are LCD segment output pins                                                                    |
|                              | CL1                                      | 75              | 78                     | Output | LCD latch clock:<br>This is the display data latch clock<br>output pin for external segment<br>expansion                    |
|                              | CL <sub>2</sub>                          | 74              | 77                     | Output | <b>LCD shift clock:</b><br>This is the display data shift clock<br>output pin for external segment<br>expansion             |
|                              | DO                                       | 73              | 76                     | Output | LCD serial data output:<br>This is the serial display data output<br>pin for external segment expansion                     |
|                              | Μ                                        | 72              | 75                     | Output | <b>LCD alternating signal output:</b><br>This is the LCD alternating signal<br>output pin for external segment<br>expansion |

# Section 2 CPU

### 2.1 Overview

The H8/300L CPU has sixteen 8-bit general registers, which can also be paired as eight 16-bit registers. Its concise, optimized instruction set is designed for high-speed operation.

### 2.1.1 Features

Features of the H8/300L CPU are listed below.

- General-register architecture Sixteen 8-bit general registers, also usable as eight 16-bit general registers
- Instruction set with 55 basic instructions, including:
  - Multiply and divide instructions
  - Powerful bit-manipulation instructions
- Eight addressing modes
  - Register direct
  - Register indirect
  - Register indirect with displacement
  - Register indirect with post-increment or pre-decrement
  - Absolute address
  - Immediate
  - Program-counter relative
  - Memory indirect
- 64-kbyte address space
- High-speed operation
  - All frequently used instructions are executed in two to four states
  - High-speed arithmetic and logic operations
    - 8- or 16-bit register-register add or subtract: $0.4 \ \mu s^*$  $8 \times 8$ -bit multiply: $2.8 \ \mu s^*$  $16 \div 8$ -bit divide: $2.8 \ \mu s^*$
- Low-power operation modes SLEEP instruction for transfer to low-power operation

Note: \* These values are at  $\phi = 5$  MHz.

#### 2.1.2 Address Space

The H8/300L CPU supports an address space of up to 64 kbytes for storing program code and data.

See 2.8, Memory Map, for details of the memory map.

### 2.1.3 Register Configuration

Figure 2-1 shows the register structure of the H8/300L CPU. There are two groups of registers: the general registers and control registers.

| . 7       |              | 07          |      | 0 |                     |
|-----------|--------------|-------------|------|---|---------------------|
|           | R0H          |             | R0L  |   |                     |
|           | R1H          |             | R1L  |   |                     |
|           | R2H          |             | R2L  |   | · *                 |
|           | R3H          |             | R3L  |   |                     |
|           | R4H          |             | R4L  |   |                     |
|           | R5H          |             | R5L  |   |                     |
|           | R6H          |             | R6L  |   |                     |
|           | R7H          | (SP)        | R7L  |   | SP: Stack Pointer   |
|           | registers (( | CR)         |      |   |                     |
|           |              |             |      | - |                     |
| Control I | - `          |             |      | 0 |                     |
|           |              |             |      |   |                     |
|           |              | PC<br>7 6 5 | 5432 |   | PC: Program Counter |

Carry flag Overflow flag

Zero flag

Negative flag

Half-carry flag Interrupt mask bit

User bit

User bit



14 Hitachi

# 2.2 Register Descriptions

### 2.2.1 General Registers

All the general registers can be used as both data registers and address registers.

When used as data registers, they can be accessed as 16-bit registers (R0 to R7), or the high bytes (R0H to R7H) and low bytes (R0L to R7L) can be accessed separately as 8-bit registers.

When used as address registers, the general registers are accessed as 16-bit registers (R0 to R7).

R7 also functions as the stack pointer (SP), used implicitly by hardware in exception processing and subroutine calls. When it functions as the stack pointer, as indicated in figure 2-2, SP (R7) points to the top of the stack.



Figure 2-2 Stack Pointer

### 2.2.2 Control Registers

The CPU control registers include a 16-bit program counter (PC) and an 8-bit condition code register (CCR).

**Program Counter (PC):** This 16-bit register indicates the address of the next instruction the CPU will execute. All instructions are fetched 16 bits (1 word) at a time, so the least significant bit of the PC is ignored (always regarded as 0).

Condition Code Register (CCR): This 8-bit register contains internal status information, including the interrupt mask bit (I) and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. These bits can be read and written by software (using the LDC, STC, ANDC, ORC, and XORC instructions). The N, Z, V, and C flags are used as branching conditions for conditional branching (Bcc) instructions.

Bit 7—Interrupt Mask Bit (I): When this bit is set to 1, interrupts are masked. This bit is set to 1 automatically at the start of exception handling. The interrupt mask bit may be read and written by software. For further details, see section 3.3, Interrupts.

Bit 6—User Bit (U): Can be used freely by the user.

Bit 5—Half-Carry Flag (H): When the ADD.B, ADDX.B, SUB.B, SUBX.B, CMP.B, or NEG.B instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 3, and is cleared to 0 otherwise.

The H flag is used implicitly by the DAA and DAS instructions.

When the ADD.W, SUB.W, or CMP.W instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 11, and is cleared to 0 otherwise.

Bit 4—User Bit (U): Can be used freely by the user.

Bit 3—Negative Flag (N): Indicates the most significant bit (sign bit) of the result of an instruction.

Bit 2—Zero Flag (Z): Set to 1 to indicate a zero result, and cleared to 0 to indicate a non-zero result.

Bit 1—Overflow Flag (V): Set to 1 when an arithmetic overflow occurs, and cleared to 0 at other times.

Bit 0—Carry Flag (C): Set to 1 when a carry occurs, and cleared to 0 otherwise. Used by:

- Add instructions, to indicate a carry
- Subtract instructions, to indicate a borrow
- Shift and rotate instructions, to store the value shifted out of the end bit

The carry flag is also used as a bit accumulator by bit manipulation instructions.

Some instructions leave some or all of the flag bits unchanged.

Refer to the H8/300L Series Programming Manual for the action of each instruction on the flag bits.

### 2.2.3 Initial Register Values

When the CPU is reset, the program counter (PC) is initialized to the value stored at address H'0000 in the vector table, and the I bit in the CCR is set to 1. The other CCR bits and the general registers are not initialized. In particular, the stack pointer (R7) is not initialized. To prevent program crashes the stack pointer should be initialized by software, by the first instruction executed after a reset.

# 2.3 Data Formats

The H8/300L CPU can process 1-bit data, 4-bit (BCD) data, 8-bit (byte) data, and 16-bit (word) data.

- Bit manipulation instructions operate on 1-bit data specified as bit n in a byte operand (n = 0, 1, 2, ..., 7).
- All arithmetic and logic instructions except ADDS and SUBS can operate on byte data.
- The MOV.W, ADD.W, SUB.W, CMP.W, ADDS, SUBS, MULXU (8 bits × 8 bits), and DIVXU (16 bits + 8 bits) instructions operate on word data.
- The DAA and DAS instructions perform decimal arithmetic adjustments on byte data in packed BCD form. Each nibble of the byte is treated as a decimal digit.

## 2.3.1 Data Formats in General Registers

| Data Type                                                                       | Register                   | No.     |       |         |       |          |         | D       | ata F | Form     | at    |         |       |          |        |          |                |
|---------------------------------------------------------------------------------|----------------------------|---------|-------|---------|-------|----------|---------|---------|-------|----------|-------|---------|-------|----------|--------|----------|----------------|
|                                                                                 |                            | 7       |       |         |       |          |         |         | 0     |          |       |         |       |          |        |          |                |
| 1-bit data                                                                      | RnH                        | 7       | 6     | 5       | 4     | 3        | 2       | 1       | 0     | I        | ••••• | •••••   | don'i | care     |        | •••••    |                |
|                                                                                 |                            | •••••   |       |         |       |          |         |         | •     |          | ••••• | •••••   | ••••• | •••••    |        | •••••    | •••••          |
|                                                                                 |                            |         |       |         |       |          |         |         |       | 7        |       |         |       |          |        |          | 0              |
| 1-bit data                                                                      | RnL                        |         | ••••• | •••••   | don'i | t care   | •••••   | •••••   | ••••• | 7        | 6     | 5       | 4     | 3        | 2      | 1        | 0              |
|                                                                                 |                            | •••••   | ••••• | •••••   | ••••• |          |         | •••••   | ••••• |          |       | L       |       | <b>.</b> |        |          |                |
|                                                                                 |                            | 7       |       |         |       |          |         |         | 0     |          |       |         |       |          |        |          |                |
| Byte data                                                                       | RnH                        | MSB     |       |         |       |          |         |         | LSB   | ľ        | ••••• | •••••   | don'i | care     | •••••• | •••••    | ·····          |
|                                                                                 |                            |         |       | L       |       |          |         | 1       |       |          | ••••• | •••••   | ••••• | •••••    | •••••  | •••••    |                |
|                                                                                 |                            |         |       |         |       |          |         |         |       | 7        |       |         |       |          |        |          | o.             |
| Byte data                                                                       | RnL                        |         | ••••• | •••••   | don'i | t care   | •••••   | ••••••  | ••••• | MSB      |       |         |       | r        |        |          | LSB            |
|                                                                                 |                            | •••••   | ••••• | •••••   | ••••• | •••••    | •••••   | •••••   | ••••• |          | L     | L       | L     | L        |        |          |                |
|                                                                                 |                            | 15      |       |         |       |          |         |         |       |          |       |         |       |          |        |          | 0              |
| Word data                                                                       | Rn                         | MSB     |       | 1       | 1     |          | <b></b> | 1       |       |          | ,     |         |       |          |        | ,        | LSB            |
|                                                                                 |                            | L       |       | L       | L     | L        |         | L       |       | L        |       |         |       |          |        | <b>I</b> | <b>ل</b> ــــا |
|                                                                                 |                            | 7       |       |         | 4     | 3        |         |         | 0     |          |       |         |       |          |        |          |                |
| 4-bit BCD data                                                                  | RnH                        |         | Uppe  | r digit |       | <u> </u> | Lowe    | r digit |       | I        | ••••• | •••••   | don'i | <br>care | •••••• | •••••    |                |
|                                                                                 |                            |         | L     | 1       | L     |          |         | L       |       |          | ••••• | •••••   | ••••• | •••••    | •••••  | •••••    | ••••••         |
|                                                                                 |                            |         |       |         |       |          |         |         |       | 7        |       |         | 4     | 3        |        |          | o              |
| 4-bit BCD data                                                                  | RnL                        | 1       | ••••• | •••••   | don'i | t care   |         | •••••   | ••••• | <u> </u> | Uppe  | r digit | r     |          | Lowe   | r digit  |                |
|                                                                                 |                            | ••••••  | ••••• |         | ••••• |          | •••••   | •••••   | ••••• |          | L     | L       | L     | L        |        |          | L              |
| Notation:<br>RnH: Upper by<br>RnL: Lower by<br>MSB: Most sigr<br>LSB: Least sig | te of gene<br>hificant bit | ral reg |       |         |       |          |         |         |       |          |       |         |       |          |        |          |                |

Data of all the sizes above can be stored in general registers as shown in figure 2-3.



### 2.3.2 Memory Data Formats

Figure 2-4 indicates the data formats in memory. For access by the H8/300L CPU, word data stored in memory must always begin at an even address. In word access the least significant bit of the address is regarded as 0. If an odd address is specified, the access is performed at the preceding even address. This rule affects the MOV.W instruction, and also applies to instruction fetching.

| Data Type                 | Address      |     | Data           | Format       |              |
|---------------------------|--------------|-----|----------------|--------------|--------------|
|                           |              |     |                |              |              |
|                           |              | 7   |                |              | 0            |
| 1-bit data                | Address n    | 7 6 | 5 4            | 3 2          | 1 0          |
| Byte data                 | Address n    | MSB | · · · ·        |              | LSB          |
| Word data                 | Even address | MSB | Uppe           | er 8 bits    | <del></del>  |
| word data                 | Odd address  | ł   | Lowe           | er 8 bits    | LSB          |
| Byte data (CCR) on stack  | Even address | MSB |                | ÇR           | LSB          |
| Byte data (CON) on stack  | Odd address  | MSB | c              | ÇR*          | LSB          |
| Word data on stack        | Even address | MSB | <del>1 1</del> | <del> </del> | <del></del>  |
| Word Data of Stack        | Odd address  |     | 1 1<br>1       |              | LSB          |
|                           |              |     |                |              |              |
|                           |              |     |                |              | $\checkmark$ |
| CCR: Condition code regis | ster         |     |                |              |              |
| Note: * Ignored on return |              |     |                |              |              |

### Figure 2-4 Memory Data Formats

When the stack is accessed using R7 as an address register, word access should always be performed. When the CCR is pushed on the stack, two identical copies of the CCR are pushed to make a complete word. When they are restored, the lower byte is ignored.

## 2.4 Addressing Modes

### 2.4.1 Addressing Modes

The H8/300L CPU supports the eight addressing modes listed in table 2-1. Each instruction uses a subset of these addressing modes.

### Table 2-1Addressing Modes

| No. | Address Modes                                                                 | Symbol          |
|-----|-------------------------------------------------------------------------------|-----------------|
| 1   | Register direct                                                               | Rn              |
| 2   | Register indirect                                                             | @Rn             |
| 3   | Register indirect with displacement                                           | @(d:16, Rn)     |
| 4   | Register indirect with post-increment<br>Register indirect with pre-decrement | @Rn+<br>@-Rn    |
| 5   | Absolute address                                                              | @aa:8 or @aa:16 |
| 6   | Immediate                                                                     | #xx:8 or #xx:16 |
| 7   | Program-counter relative                                                      | @(d:8, PC)      |
| 8   | Memory indirect                                                               | @@aa:8          |
|     |                                                                               |                 |

1. Register Direct—Rn: The register field of the instruction specifies an 8- or 16-bit general register containing the operand.

Only the MOV.W, ADD.W, SUB.W, CMP.W, ADDS, SUBS, MULXU (8 bits  $\times$  8 bits), and DIVXU (16 bits + 8 bits) instructions have 16-bit operands.

- 2. Register Indirect—@Rn: The register field of the instruction specifies a 16-bit general register containing the address of the operand in memory.
- 3. Register Indirect with Displacement—@(d:16, Rn): The instruction has a second word (bytes 3 and 4) containing a displacement which is added to the contents of the specified general register to obtain the operand address in memory.

This mode is used only in MOV instructions. For the MOV.W instruction, the resulting address must be even.

#### 4. Register Indirect with Post-Increment or Pre-Decrement—@Rn+ or @-Rn:

Register indirect with post-increment—@Rn+

The @Rn+ mode is used with MOV instructions that load registers from memory.

The register field of the instruction specifies a 16-bit general register containing the address of the operand. After the operand is accessed, the register is incremented by 1 for MOV.B or 2 for MOV.W. For MOV.W, the original contents of the 16-bit general register must be even.

• Register indirect with pre-decrement-@-Rn

The @-Rn mode is used with MOV instructions that store register contents to memory.

The register field of the instruction specifies a 16-bit general register which is decremented by 1 or 2 to obtain the address of the operand in memory. The register retains the decremented value. The size of the decrement is 1 for MOV.B or 2 for MOV.W. For MOV.W, the original contents of the register must be even.

5. Absolute Address—@aa:8 or @aa:16: The instruction specifies the absolute address of the operand in memory.

The absolute address may be 8 bits long (@aa:8) or 16 bits long (@aa:16). The MOV.B and bit manipulation instructions can use 8-bit absolute addresses. The MOV.B, MOV.W, JMP, and JSR instructions can use 16-bit absolute addresses.

For an 8-bit absolute address, the upper 8 bits are assumed to be 1 (H'FF). The address range is H'FF00 to H'FFFF (65280 to 65535).

6. Immediate #xx:8 or #xx:16: The instruction contains an 8-bit operand (#xx:8) in its second byte, or a 16-bit operand (#xx:16) in its third and fourth bytes. Only MOV.W instructions can contain 16-bit immediate values.

The ADDS and SUBS instructions implicitly contain the value 1 or 2 as immediate data. Some bit manipulation instructions contain 3-bit immediate data in the second or fourth byte of the instruction, specifying a bit number.

7. Program-Counter Relative—@(d:8, PC): This mode is used in the Bcc and BSR instructions. An 8-bit displacement in byte 2 of the instruction code is sign-extended to 16 bits and added to the program counter contents to generate a branch destination address. The possible branching range is -126 to +128 bytes (-63 to +64 words) from the current address. The displacement should be an even number.

8. Memory Indirect—@@aa:8: This mode can be used by the JMP and JSR instructions. The second byte of the instruction code specifies an 8-bit absolute address. The word located at this address contains the branch destination address.

The upper 8 bits of the absolute address are assumed to be 0 (H'00), so the address range is from H'0000 to H'00FF (0 to 255). Note that with the H8/300L Series, the lower end of the address area is also used as a vector area. See 3.3, Interrupts, for details on the vector area.

If an odd address is specified as a branch destination or as the operand address of a MOV.W instruction, the least significant bit is regarded as 0, causing word access to be performed at the address preceding the specified address. See 2.3.2, Memory Data Formats, for further information.

#### 2.4.2 Effective Address Calculation

Table 2-2 shows how effective addresses are calculated in each of the addressing modes.

Arithmetic and logic instructions use register direct addressing (1). The ADD.B, ADDX, SUBX, CMP.B, AND, OR, and XOR instructions can also use immediate addressing (6).

Data transfer instructions can use all addressing modes except program-counter relative (7) and memory indirect (8).

Bit manipulation instructions use register direct (1), register indirect (2), or absolute addressing (5) to specify a byte operand, and 3-bit immediate addressing (6) to specify a bit position in that byte. The BSET, BCLR, BNOT, and BTST instructions can also use register direct addressing (1) to specify the bit position.



#### Table 2-2 Effective Address Calculation

23 Hitachi

, , , ,

## Table 2-2 Effective Address Calculation (cont)



## Table 2-2 Effective Address Calculation (cont)

# Addressing Mode and No. Instruction Format

Effective Address Calculation Method Effective Address (EA)

8 Memory indirect, @@aa:8



Notation:

rm, rn: Register field op: Operation field disp: Displacement

IMM: Immediate data

abs: Absolute address

# 2.5 Instruction Set

The H8/300L Series can use a total of 55 instructions, which are grouped by function in table 2-3.

| Function              | Instructions                                                                         | Number |
|-----------------------|--------------------------------------------------------------------------------------|--------|
| Data transfer         | MOV, PUSH*1, POP*1                                                                   | 1      |
| Arithmetic operations | ADD, SUB, ADDX, SUBX, INC, DEC, ADDS,<br>SUBS, DAA, DAS, MULXU, DIVXU, CMP, NEG      | 14     |
| Logic operations      | AND, OR, XOR, NOT                                                                    | 4      |
| Shift                 | SHAL, SHAR, SHLL, SHLR, ROTL, ROTR,<br>ROTXL, ROTXR                                  | 8      |
| Bit manipulation      | BSET, BCLR, BNOT, BTST, BAND, BIAND, BOR,<br>BIOR, BXOR, BIXOR, BLD, BILD, BST, BIST | 14     |
| Branch                | Bcc*2, JMP, BSR, JSR, RTS                                                            | 5      |
| System control        | RTE, SLEEP, LDC, STC, ANDC, ORC, XORC, NOP                                           | 8      |
| Block data transfer   | EEPMOV                                                                               | 1      |
|                       |                                                                                      |        |

### Table 2-3Instruction Set

Total: 55

Notes: 1. PUSH Rn is equivalent to MOV.W Rn, @-SP.

POP Rn is equivalent to MOV.W @SP+, Rn.

2. Bcc is a conditional branch instruction in which cc represents a condition code.

The following sections give a concise summary of the instructions in each category, and indicate the bit patterns of their object code. The notation used is defined next.

# Notation

| . otution          |                                                    |
|--------------------|----------------------------------------------------|
| Rd                 | General register (destination)                     |
| Rs                 | General register (source)                          |
| Rn                 | General register                                   |
| (EAd), <ead></ead> | Destination operand                                |
| (EAs), <eas></eas> | Source operand                                     |
| CCR                | Condition code register                            |
| N                  | N (negative) flag of CCR                           |
| Z                  | Z (zero) flag of CCR                               |
| V                  | V (overflow) flag of CCR                           |
| С                  | C (carry) flag of CCR                              |
| PC                 | Program counter                                    |
| SP                 | Stack pointer                                      |
| #IMM               | Immediate data                                     |
| disp               | Displacement                                       |
| +                  | Addition                                           |
| -                  | Subtraction                                        |
| ×                  | Multiplication                                     |
| +                  | Division                                           |
| ^                  | AND logical                                        |
| v                  | OR logical                                         |
| •                  | Exclusive OR logical                               |
| $\rightarrow$      | Move                                               |
| ~                  | Logical negation (logical complement)              |
| :3                 | 3-bit length                                       |
| :8                 | 8-bit length                                       |
| :16                | 16-bit length                                      |
| (), < >            | Contents of operand indicated by effective address |
| ······             |                                                    |

## 2.5.1 Data Transfer Instructions

Table 2-4 describes the data transfer instructions. Figure 2-5 shows their object code formats.

| Instruction              | Size*                      | Function                                                                                                                                                                        |
|--------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MOV                      | B/W                        | $(EAs) \rightarrow Rd, Rs \rightarrow (EAd)$                                                                                                                                    |
|                          |                            | Moves data between two general registers or between a general register and memory, or moves immediate data to a general register.                                               |
|                          |                            | The Rn, @Rn, @(d:16, Rn), @aa:16, #xx:16, @-Rn, and @Rn+<br>addressing modes are available for byte or word data. The @aa:8<br>addressing mode is available for byte data only. |
|                          |                            | The @-R7 and @R7+ modes require word operands. Do not specify byte size for these two modes.                                                                                    |
| POP                      | W                          | @SP+ → Rn                                                                                                                                                                       |
|                          |                            | Pops a 16-bit general register from the stack. Equivalent to MOV.W @SP+, Rn.                                                                                                    |
| PUSH                     | W A                        | $Rn \rightarrow @-SP$                                                                                                                                                           |
|                          |                            | Pushes a 16-bit general register onto the stack. Equivalent to MOV.W Rn, @–SP.                                                                                                  |
| Notes: * Siz<br>B:<br>W: | e: Operand<br>Byte<br>Word | size                                                                                                                                                                            |

| Table 2-4 | Data | Transfer | Instructions |
|-----------|------|----------|--------------|
|           |      |          |              |

Certain precautions are required in data access. See 2.9.1, Notes on Data Access, for details.





# 2.5.2 Arithmetic Operations

Table 2-5 describes the arithmetic instructions.

| Table 2-5 | Arithmetic | Instructions |
|-----------|------------|--------------|
|           |            |              |

| Instruction               | Size*                       | Function                                                                                                                                                                                                                                                                                                                                                          |
|---------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADD<br>SUB                | B/W                         | Rd $\pm$ Rs $\rightarrow$ Rd, Rd + #IMM $\rightarrow$ Rd<br>Performs addition or subtraction on data in two general registers, or<br>addition on immediate data and data in a general register. Immediate<br>data cannot be subtracted from data in a general register. Word<br>data can be added or subtracted only when both words are in general<br>registers. |
| ADDX<br>SUBX              | В                           | $Rd \pm Rs \pm C \rightarrow Rd$ , $Rd \pm \#IMM \pm C \rightarrow Rd$<br>Performs addition or subtraction with carry or borrow on byte data in<br>two general registers, or addition or subtraction on immediate data and<br>data in a general register.                                                                                                         |
| INC<br>DEC                | В                           | $Rd \pm 1 \rightarrow Rd$<br>Increments or decrements a general register                                                                                                                                                                                                                                                                                          |
| ADDS<br>SUBS              | W                           | $Rd \pm 1 \rightarrow Rd, Rd \pm 2 \rightarrow Rd$<br>Adds or subtracts immediate data to or from data in a general register.<br>The immediate data must be 1 or 2.                                                                                                                                                                                               |
| DAA<br>DAS                | В                           | Rd decimal adjust $\rightarrow$ Rd<br>Decimal-adjusts (adjusts to packed BCD) an addition or subtraction<br>result in a general register by referring to the CCR                                                                                                                                                                                                  |
| MULXU                     | В                           | $Rd \times Rs \rightarrow Rd$<br>Performs 8-bit × 8-bit unsigned multiplication on data in two general registers, providing a 16-bit result                                                                                                                                                                                                                       |
| DIVXU                     | В                           | Rd $+$ Rs $\rightarrow$ Rd<br>Performs 16-bit $+$ 8-bit unsigned division on data in two general<br>registers, providing an 8-bit quotient and 8-bit remainder                                                                                                                                                                                                    |
| CMP                       | B/W                         | Rd – Rs, Rd – #IMM<br>Compares data in a general register with data in another general<br>register or with immediate data, and the result is stored in the CCR.<br>Word data can be compared only between two general registers.                                                                                                                                  |
| NEG                       | В                           | 0 – Rd $\rightarrow$ Rd<br>Obtains the two's complement (arithmetic complement) of data in a<br>general register                                                                                                                                                                                                                                                  |
| Notes: * Size<br>B:<br>W: | : Operand s<br>Byte<br>Word | ize                                                                                                                                                                                                                                                                                                                                                               |

## 2.5.3 Logic Operations

Table 2-6 describes the four instructions that perform logic operations.

| Instruction         | Size*              | Function                                                                                                       |
|---------------------|--------------------|----------------------------------------------------------------------------------------------------------------|
| AND                 | В                  | $Rd \wedge Rs \rightarrow Rd, Rd \wedge \#IMM \rightarrow Rd$                                                  |
|                     |                    | Performs a logical AND operation on a general register and another general register or immediate data          |
| OR                  | В                  | $Rd \vee Rs \rightarrow Rd, Rd \vee \#IMM \rightarrow Rd$                                                      |
|                     |                    | Performs a logical OR operation on a general register and another general register or immediate data           |
| XOR                 | В                  | $Rd \oplus Rs \to Rd, \ Rd \oplus \#IMM \to Rd$                                                                |
|                     |                    | Performs a logical exclusive OR operation on a general register and another general register or immediate data |
| NOT                 | В                  | $\sim \text{Rd} \rightarrow \text{Rd}$                                                                         |
|                     |                    | Obtains the one's complement (logical complement) of general register contents                                 |
| Notes: * Size<br>B: | e: Operand<br>Byte | size                                                                                                           |

# Table 2-6 Logic Operation Instructions

## 2.5.4 Shift Operations

Table 2-7 describes the eight shift instructions.

# Table 2-7 Shift Instructions

| Size* | Function                                                            |
|-------|---------------------------------------------------------------------|
| В     | $Rd shift \rightarrow Rd$                                           |
|       | Performs an arithmetic shift operation on general register contents |
| В     | $Rd shift \to Rd$                                                   |
|       | Performs a logical shift operation on general register contents     |
| В     | Rd rotate $\rightarrow$ Rd                                          |
|       | Rotates general register contents                                   |
| В     | Rd rotate through carry $\rightarrow$ Rd                            |
|       | Rotates general register contents through the C (carry) bit         |
|       | B                                                                   |

Notes: \* Size: Operand size

B: Byte



Figure 2-6 shows the instruction code format of arithmetic, logic, and shift instructions.

Figure 2-6 Arithmetic, Logic, and Shift Instruction Codes

## 2.5.5 Bit Manipulations

Table 2-8 describes the bit-manipulation instructions. Figure 2-7 shows their object code formats.

| Instruction | Size* | Function                                                                                                                                                                                                  |
|-------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BSET        | В     | $1 \rightarrow (\text{-bit-No.> of -EAd>})$                                                                                                                                                               |
|             |       | Sets a specified bit in a general register or memory to 1. The bit<br>number is specified by 3-bit immediate data or the lower three bits of a<br>general register.                                       |
| BCLR        | В     | $0 \rightarrow (\text{sbit-No.> of } \text{})$                                                                                                                                                            |
|             |       | Clears a specified bit in a general register or memory to 0. The bit<br>number is specified by 3-bit immediate data or the lower three bits of a<br>general register.                                     |
| BNOT        | В     | ~ ( <bit-no.> of <ead>) <math>\rightarrow</math> (<bit-no.> of <ead>)</ead></bit-no.></ead></bit-no.>                                                                                                     |
|             |       | Inverts a specified bit in a general register or memory. The bit number<br>is specified by 3-bit immediate data or the lower three bits of a general<br>register.                                         |
| BTST        | В     | ~ ( <bit-no.> of <ead>) <math>\rightarrow</math> Z</ead></bit-no.>                                                                                                                                        |
|             |       | Tests a specified bit in a general register or memory and sets or clears<br>the Z flag accordingly. The bit number is specified by 3-bit immediate<br>data or the lower three bits of a general register. |
| BAND        | В     | $C \land (\langle bit-No. \rangle of \langle EAd \rangle) \rightarrow C$                                                                                                                                  |
|             |       | ANDs the C flag with a specified bit in a general register or memory, and stores the result in the C flag.                                                                                                |
| BIAND       | В     | $C \land [\sim (\langle bit-No. \rangle of \langle EAd \rangle)] \rightarrow C$                                                                                                                           |
|             |       | ANDs the C flag with the inverse of a specified bit in a general register or memory, and stores the result in the C flag.                                                                                 |
|             |       | The bit number is specified by 3-bit immediate data.                                                                                                                                                      |
| BOR         | В     | $C \lor (\langle \text{bit-No.} \rangle \text{ of } \langle \text{EAd} \rangle) \rightarrow C$                                                                                                            |
|             |       | ORs the C flag with a specified bit in a general register or memory, and stores the result in the C flag.                                                                                                 |
| BIOR        | В     | $C \vee [\sim (\langle bit-No. \rangle of \langle EAd \rangle)] \rightarrow C$                                                                                                                            |
|             |       | ORs the C flag with the inverse of a specified bit in a general register or memory, and stores the result in the C flag.                                                                                  |
|             |       | The bit number is specified by 3-bit immediate data.                                                                                                                                                      |

 Table 2-8
 Bit-Manipulation Instructions

B:

Byte

| Instruction | Size* | Function                                                                                                                  |
|-------------|-------|---------------------------------------------------------------------------------------------------------------------------|
| BXOR        | В     | $C \oplus (\langle bit-No. \rangle of \langle EAd \rangle) \rightarrow C$                                                 |
|             |       | XORs the C flag with a specified bit in a general register or memory, and stores the result in the C flag.                |
| BIXOR       | В     | $C \oplus [\sim(\langle bit-No. \rangle of \langle EAd \rangle)] \rightarrow C$                                           |
|             |       | XORs the C flag with the inverse of a specified bit in a general register or memory, and stores the result in the C flag. |
|             |       | The bit number is specified by 3-bit immediate data.                                                                      |
| BLD         | В     | $(\text{sbit-No.}) \text{ of } (\text{EAd}) \rightarrow \text{C}$                                                         |
|             |       | Copies a specified bit in a general register or memory to the C flag.                                                     |
| BILD        | В     | ~ ( <bit-no.> of <ead>) <math>\rightarrow</math> C</ead></bit-no.>                                                        |
|             |       | Copies the inverse of a specified bit in a general register or memory to the C flag.                                      |
|             |       | The bit number is specified by 3-bit immediate data.                                                                      |
| BST         | В     | $C \rightarrow (\text{-bit-No.> of -EAd>})$                                                                               |
|             |       | Copies the C flag to a specified bit in a general register or memory.                                                     |
| BIST        | В     | ~ C $\rightarrow$ ( <bit-no.> of <ead>)</ead></bit-no.>                                                                   |
|             |       | Copies the inverse of the C flag to a specified bit in a general register or memory.                                      |
|             |       | The bit number is specified by 3-bit immediate data.                                                                      |

 Table 2-8
 Bit-Manipulation Instructions (cont)

Certain precautions are required in bit manipulation. See 2.9.2, Notes on Bit Manipulation, for details.

|                  |                    |                                                                   |   |       |       |          |         |      |   | BSET, BCLR, BNOT, BTST                                      |
|------------------|--------------------|-------------------------------------------------------------------|---|-------|-------|----------|---------|------|---|-------------------------------------------------------------|
| Г                | 15                 |                                                                   | 8 | 7     | імм   | 1        | ,<br>rı |      | 0 | Operand: register direct (Rn)                               |
| L                |                    | •                                                                 |   |       |       | 1        |         |      |   | Bit No.: immediate (#xx:3)                                  |
| Г                | 15                 | ор                                                                | 8 | 7     | rm    | 1        | ,<br>ri |      | 0 | Operand: register direct (Rn)                               |
| L                |                    |                                                                   |   |       |       | 1        |         |      |   | Bit No.: register direct (Rm)                               |
| Г                | 15                 |                                                                   | 8 | 7     | ····· | T        |         |      | 0 | 1                                                           |
| $\left  \right $ |                    | ор                                                                |   |       |       | 0        | 0       | 0    | 0 | Operand: register indirect (@Rn)                            |
| L                |                    | ор                                                                |   |       | IMM   | 0        | 0       | 0    | 0 | Bit No.: immediate (#xx:3)                                  |
| _                | 15                 |                                                                   | 8 | 7     |       |          |         |      | 0 |                                                             |
|                  |                    | op                                                                | • |       | rn    | 0        | 0       | 0    | 0 | Operand: register indirect (@Rn)                            |
| L                |                    | ор                                                                |   |       | rm    | 0        | 0       | 0    | 0 | Bit No.: register direct (Rm)                               |
|                  | 15                 |                                                                   | 8 | 7     |       |          |         |      | 0 |                                                             |
| Γ                | <del>-</del>       | ор                                                                | 1 | ,     | <br>a | ibs      | 1       | r    |   | Operand: absolute (@aa:8)                                   |
|                  |                    | ор                                                                |   |       | IMM   | 0        | 0       | 0    | 0 | Bit No.: immediate (#xx:3)                                  |
|                  | 15                 |                                                                   | 8 | 7     |       |          |         |      | 0 | -                                                           |
| Γ                | 15                 |                                                                   |   | , ' ' |       | ibs      | 1       |      |   | Operand: absolute (@aa:8)                                   |
| F                |                    | ор                                                                |   |       | rm    | 0        | 0       | 0    | 0 | Bit No.: register direct (Rm)                               |
| ۲.               |                    |                                                                   |   |       |       |          |         | ·ie- |   | 1                                                           |
|                  | 15                 |                                                                   | 8 | 7     |       |          |         |      | 0 | BAND, BOR, BXOR, BLD, BST                                   |
| Γ                |                    | op                                                                |   |       | імм   | '        | rı      | ייי  |   | Operand: register direct (Rn)<br>Bit No.: immediate (#xx:3) |
|                  | 15                 |                                                                   | 8 | 7     |       |          |         |      | 0 | · · · · · · · · · · · · · · · · · · ·                       |
| Г                | 15                 |                                                                   |   |       | rn    | 0        | 0       | 0    | 0 | Operand: register indirect (@Rn)                            |
| F                |                    |                                                                   |   |       | IMM   | 0        | 0       | 0    | 0 | Bit No.: immediate (#xx:3)                                  |
| L                | <u></u>            | · · · · · · · · · · · · · · · · · · ·                             |   | l     |       | 1        |         |      |   | ],                                                          |
| Г                | 15                 |                                                                   | 8 | 7     |       | , , ,    | 1       |      | 0 | Charles (Charles)                                           |
| $\left  \right $ |                    | ор                                                                |   |       | IMM   | ibs<br>0 | 0       | 0    | 0 | Operand: absolute (@aa:8)                                   |
| L                |                    | ор                                                                |   |       |       |          |         |      |   | Bit No.: immediate (#xx:3)                                  |
| o<br>ri<br>a     | m,rn:Re<br>lbs: Ab | peration field<br>egister field<br>solute address<br>mediate data |   |       |       |          |         |      |   |                                                             |





Figure 2-7 Bit Manipulation Instruction Codes (cont)

# 2.5.6 Branching Instructions

Table 2-9 describes the branching instructions. Figure 2-8 shows their object code formats.

| Instruction | Size | Function                         |                                                 |                             |  |  |  |
|-------------|------|----------------------------------|-------------------------------------------------|-----------------------------|--|--|--|
| Bcc         |      | Branches to th<br>conditions are | ne designated address if condition given below. | n cc is true. The branching |  |  |  |
|             |      | Mnemonic                         | Description                                     | Condition                   |  |  |  |
|             |      | BRA (BT)                         | Always (true)                                   | Always                      |  |  |  |
|             |      | BRN (BF)                         | Never (false)                                   | Never                       |  |  |  |
|             |      | вні                              | High                                            | C v Z = 0                   |  |  |  |
|             |      | BLS                              | Low or same                                     | C v Z = 1                   |  |  |  |
|             |      | BCC (BHS)                        | Carry clear (high or same)                      | C = 0                       |  |  |  |
|             |      | BCS (BLO)                        | Carry set (low)                                 | C = 1                       |  |  |  |
|             |      | BNE                              | Not equal                                       | Z = 0                       |  |  |  |
|             |      | BEQ                              | Equal                                           | Z = 1                       |  |  |  |
|             |      | BVC                              | Overflow clear                                  | V = 0                       |  |  |  |
|             |      | BVS                              | Overflow set                                    | V = 1                       |  |  |  |
|             |      | BPL                              | Plus                                            | N = 0                       |  |  |  |
|             |      | BMI                              | Minus                                           | N = 1                       |  |  |  |
|             |      | BGE                              | Greater or equal                                | N ⊕ V = 0                   |  |  |  |
|             |      | BLT                              | Less than                                       | N ⊕ V = 1                   |  |  |  |
|             |      | BGT                              | Greater than                                    | $Z \vee (N \oplus V) = 0$   |  |  |  |
|             |      | BLE                              | Less or equal                                   | Z ∨ (N ⊕ V) = 1             |  |  |  |
| JMP         |      | Branches unco                    | onditionally to a specified addres              | S                           |  |  |  |
| BSR         |      | Branches to a address            | subroutine at a specified displac               | ement from the current      |  |  |  |
| JSR         |      | Branches to a                    | subroutine at a specified addres                | S                           |  |  |  |
| RTS         |      | Returns from a subroutine        |                                                 |                             |  |  |  |
|             |      |                                  |                                                 |                             |  |  |  |

# Table 2-9 Branching Instructions





## 2.5.7 System Control Instructions

Table 2-10 describes the system control instructions. Figure 2-9 shows their object code formats.

| Instruction   | Size*    | Function                                                                                                |
|---------------|----------|---------------------------------------------------------------------------------------------------------|
| RTE           |          | Returns from an exception-handling routine                                                              |
| SLEEP         |          | Causes a transition from active mode to a power-down mode. See section 5, Power-Down Modes, for details |
| LDC           | В        | $Rs \rightarrow CCR, \#IMM \rightarrow CCR$                                                             |
|               |          | Moves immediate data or general register contents to the condition code register                        |
| STC           | В        | $CCR \rightarrow Rd$                                                                                    |
|               |          | Copies the condition code register to a specified general register                                      |
| ANDC          | В        | $CCR \land \#IMM \rightarrow CCR$                                                                       |
|               |          | Logically ANDs the condition code register with immediate data                                          |
| ORC           | В        | $CCR \lor \#IMM \rightarrow CCR$                                                                        |
|               |          | Logically ORs the condition code register with immediate data                                           |
| XORC          | В        | $CCR \oplus \#IMM \rightarrow CCR$                                                                      |
|               |          | Logically exclusive-ORs the condition code register with immediate data                                 |
| NOP           |          | $PC + 2 \rightarrow PC$                                                                                 |
|               |          | Only increments the program counter                                                                     |
| Notes: * Size | : Operan | d size                                                                                                  |

 Table 2-10
 System Control Instructions

Notes: \* Size: Operand size B: Byte





#### 2.5.8 Block Data Transfer Instruction

Table 2-11 describes the block data transfer instruction. Figure 2-10 shows its object code format.

## Table 2-11 Block Data Transfer Instruction

| Instruction | Size | Function                                                                             |
|-------------|------|--------------------------------------------------------------------------------------|
| EEPMOV      |      | If R4L ≠ 0 then                                                                      |
|             |      | repeat @R5+ → @R6+<br>R4L - 1 → R4L<br>until R4L = 0                                 |
|             |      | else next;                                                                           |
|             |      | Moves a data block according to parameters set in general registers R4L, R5, and R6. |
|             |      | R4L: Size of block (bytes)                                                           |
|             |      | R5: Starting source address                                                          |
|             |      | R6: Starting destination address                                                     |
|             |      | Execution of the next instruction starts as soon as the block transfer is completed. |

Certain precautions are required in using the EEPMOV instruction. See 2.9.3, Notes on Use of the EEPMOV Instruction, for details.



Figure 2-10 Block Data Transfer Instruction Code

## 2.6 Basic Operational Timing

CPU operation is synchronized by a system clock ( $\emptyset$ ) or a subclock ( $\emptyset_{SUB}$ ). For details on these clock signals see section 4, Clock Pulse Generators. The period from a rising edge of  $\emptyset$  or  $\emptyset_{SUB}$  to the next rising edge is called one state. A bus cycle consists of two states or three states. The cycle differs depending on whether access is to on-chip memory or to on-chip peripheral modules.

## 2.6.1 Access to On-Chip Memory (RAM, ROM)

Access to on-chip memory takes place in two states. The data bus width is 16 bits, allowing access in byte or word size. Figure 2-11 shows the on-chip memory access cycle.



Figure 2-11 On-Chip Memory Access Cycle

## 2.6.2 Access to On-Chip Peripheral Modules

On-chip peripheral modules are accessed in two states or three states. The data bus width is 8 bits, so access is by byte size only. This means that for accessing word data, two instructions must be used. Figures 2-12 and 2-13 show the on-chip peripheral module access cycle.



Two-state access to on-chip peripheral modules

Figure 2-12 On-Chip Peripheral Module Access Cycle (2-State Access)

Three-state access to on-chip peripheral modules



Figure 2-13 On-Chip Peripheral Module Access Cycle (3-State Access)

## 2.7 CPU States

## 2.7.1 Overview

There are four CPU states: the reset state, program execution state, program halt state, and exception-handling state. The program execution state includes active (high-speed or medium-speed) mode and subactive mode. In the program halt state there are a sleep mode, standby mode, watch mode, and sub-sleep mode. These states are shown in figure 2-14. Figure 2-15 shows the state transitions.



Figure 2-14 CPU Operation States



Figure 2-15 State Transitions

## 2.7.2 Program Execution State

In the program execution state the CPU executes program instructions in sequence.

There are three modes in this state, two active modes (high speed and medium speed) and one subactive mode. Operation is synchronized with the system clock in active mode (high speed and medium speed), and with the subclock in subactive mode. See section 5, Power-Down Modes for details on these modes.

## 2.7.3 Program Halt State

In the program halt state there are four modes: sleep mode, standby mode, watch mode, and subsleep mode. See section 5, Power-Down Modes for details on these modes.

## 2.7.4 Exception-Handling State

The exception-handling state is a transient state occurring when exception handling is started by a reset or interrupt and the CPU changes its normal processing flow. In exception handling caused by an interrupt, SP (R7) is referenced and the PC and CCR values are saved on the stack.

For details on interrupt handling, see section 3, Exception Handling.

# 2.8 Memory Map

## 2.8.1 Memory Map

Figure 2-16 (a) shows the H8/3833U memory map. Figure 2-16 (b) shows the H8/3834U memory map. Figure 2-16 (c) shows the H8/3835U memory map. Figure 2-16 (d) shows the H8/3836U memory map. Figure 2-16 (e) shows the H8/3837U memory map.



Figure 2-16 (a) H8/3833U Memory Map



Figure 2-16 (b) H8/3834U Memory Map



Figure 2-16 (c) H8/3835U Memory Map



Figure 2-16 (d) H8/3836U Memory Map



Figure 2-16 (e) H8/3837U Memory Map

## 2.8.2 LCD RAM Address Relocation

After a reset, the LCD RAM area is located at addresses H'F740 to H'F77F. However, this area can be relocated by setting the LCD RAM relocation register (RLCTR) bits. The LCD RAM relocation register is explained below.

LCD RAM relocation register (RLCTR: H'FFCF)

| Bit           | 7        | 6 | 5 | 4        | 3 | 2           | 1     | 0     |
|---------------|----------|---|---|----------|---|-------------|-------|-------|
|               | <u> </u> |   |   | <u> </u> |   |             | RLCT1 | RLCT0 |
| Initial value | 1        | 1 | 1 | 1        | 1 | 1           | 0     | 0     |
| Read/Write    |          |   |   | · .      |   | <del></del> | R/W   | R/W   |

RLCTR is an 8-bit read/write register that selects the LCD RAM address space. Upon reset, RLCTR is initialized to H'FC.

Bits 7 to 2: Reserved bits

Bits 7 to 2 are reserved; they are always read as 1, and cannot be modified.

Bits 1 and 0: LCD RAM relocation select (RLCT1, RLCT0)

Bits 1 and 0 select the LCD RAM address space.

| Bit 1<br>RLCT1 | Bit 0<br>RLCT0 | Description         |                 |
|----------------|----------------|---------------------|-----------------|
| 0              | 0              | H'F740 toH'F77F     | (initial value) |
| 0              | 1              | H'F940 to H'F97F*2  |                 |
| 1              | 0              | H'FB40 to H'FB7F*2  |                 |
| 1              | 1              | H'FD40 to H'FD7F*1, | 2               |
|                |                |                     |                 |

Notes: 1. In devices with 1,024-byte RAM, if RLCT1 to 0 are set to 11, on-chip RAM addresses H'FB80 to H'FD7F become inaccessible.

2. In devices with 2,048-byte RAM, if RLCT1 to 0 are set to any value except 00, these on-chip RAM addresses become inaccessible.

# 2.9 Application Notes

## 2.9.1 Notes on Data Access

1. The address space of the H8/300L CPU includes empty areas in addition to the RAM, registers, and ROM areas available to the user. If these empty areas are mistakenly accessed by an application program, the following results will occur.

Data transfer from CPU to empty area:

The transferred data will be lost. This action may also cause the CPU to misoperate.

Data transfer from empty area to CPU:

Unpredictable data is transferred.

2. Internal data transfer to or from on-chip modules other than the ROM and RAM areas makes use of an 8-bit data width. If word access is attempted to these areas, the following results will occur.

Word access from CPU to I/O register area:

Upper byte: Will be written to I/O register. Lower byte: Transferred data will be lost.

Word access from I/O register to CPU:

Upper byte: Will be written to upper part of CPU register. Lower byte: Unpredictable data will be written to lower part of CPU register.

Byte size instructions should therefore be used when transferring data to or from I/O registers other than the on-chip ROM and RAM areas. Figure 2-17 shows the data size and number of states in which on-chip peripheral modules can be accessed.

|                  |                                      |                  | Acc          | Access             |                   |
|------------------|--------------------------------------|------------------|--------------|--------------------|-------------------|
| _                |                                      |                  | Word         | Byte               | States            |
| H'0000<br>H'0029 | Interrupt vector area<br>(42 bytes)  |                  |              |                    |                   |
| H'002A           |                                      |                  | 0            | o<br>O             | 2                 |
|                  | On-chip ROM                          | 32 kbytes*2      |              |                    |                   |
| '7FFF*2          |                                      |                  |              |                    |                   |
|                  | Reserved                             |                  | _            |                    |                   |
|                  |                                      |                  |              |                    |                   |
| H'F740<br>H'F77F | LCD RAM*1 (64 bytes)                 |                  | 0            | 0                  | 2                 |
|                  | Reserved                             |                  | _            |                    | _                 |
| H'FB80*3         | On-chip RAM                          | 1,024 bytes*3    | 0            | 0                  | 2                 |
| H'FF80<br>H'FF9F | 32-byte serial data buffer           |                  | ×            | 0                  | 2                 |
| H'FFA0           | ·                                    |                  | ×            | 0                  | 2                 |
|                  | Internal I/O registers<br>(96 bytes) | H'FFA8<br>H'FFAD | ×            | 0                  | 3                 |
| H'FFFF           |                                      | <u> </u>         | ×            | 0                  | 2                 |
|                  | ove example is a description of      |                  | 0: A<br>×: N | ccess p<br>ot poss | oossible<br>sible |

- The H8/3835U has 40 kbytes of on-chip ROM, and its ending address is H'9FFF. The H8/3836U has 48 kbytes of on-chip ROM, and its ending address is H'BFFF. The H8/3837U has 60 kbytes of on-chip ROM, and its ending address is H'EDFF. 3. The H8/3833U has 1,024 bytes of on-chip RAM and its starting address is H'FB80.
- The H8/3835U, H8/3836U, and H8/3837U each have 2,048 bytes of on-chip RAM, and their starting address is H'F780.

Figure 2-17 Data Size and Number of States for Access to and from On-Chip Peripheral Modules

54 Hitachi

### 2.9.2 Notes on Bit Manipulation

The BSET, BCLR, BNOT, BST, and BIST instructions read one byte of data, modify the data, then write the data byte again. Special care is required when using these instructions in cases where two registers are assigned to the same address, in the case of registers that include write-only bits, and when the instruction accesses an I/O.

| Ord | ler of Operation | Operation                                             |  |  |  |  |
|-----|------------------|-------------------------------------------------------|--|--|--|--|
| 1   | Read             | Read byte data at the designated address              |  |  |  |  |
| 2   | Modify           | Modify a designated bit in the read data              |  |  |  |  |
| 3   | Write            | Write the altered byte data to the designated address |  |  |  |  |

1. Bit manipulation in two registers assigned to the same address

#### Example 1

Figure 2-18 shows an example in which two timer registers share the same address. When a bit manipulation instruction accesses the timer load register and timer counter of a reloadable timer, since these two registers share the same address, the following operations take place.

| Orc | der of Operation | Operation                                                               |  |  |  |  |
|-----|------------------|-------------------------------------------------------------------------|--|--|--|--|
| 1   | Read             | Timer counter data is read (one byte)                                   |  |  |  |  |
| 2   | Modify           | The CPU modifies (sets or resets) the bit designated in the instruction |  |  |  |  |
| 3   | Write            | The altered byte data is written to the timer load register             |  |  |  |  |

The timer counter is counting, so the value read is not necessarily the same as the value in the timer load register. As a result, bits other than the intended bit in the timer load register may be modified to the timer counter value.





55 Hitachi

## Example 2

Here a BSET instruction is executed designating port 3.

 $P3_7$  and  $P3_6$  are designated as input pins, with a low-level signal input at  $P3_7$  and a high-level signal at  $P3_6$ . The remaining pins,  $P3_5$  to  $P3_0$ , are output pins and output low-level signals. In this example, the BSET instruction is used to change pin  $P3_0$  to high-level output.

|              | P3 <sub>7</sub> | P3 <sub>6</sub> | P3 <sub>5</sub> | P34          | P3 <sub>3</sub> | P32          | P3 <sub>1</sub> | P3 <sub>0</sub> |
|--------------|-----------------|-----------------|-----------------|--------------|-----------------|--------------|-----------------|-----------------|
| Input/output | Input           | Input           | Output          | Output       | Output          | Output       | Output          | Output          |
| Pin state    | Low<br>level    | High<br>level   | Low<br>level    | Low<br>level | Low<br>level    | Low<br>level | Low<br>level    | Low<br>level    |
| PCR3         | 0               | 0               | 1               | 1            | 1               | 1            | 1               | 1               |
| PDR3         | 1               | 0               | 0               | 0            | 0               | 0            | 0               | 0               |

[A: Prior to executing BSET]

[B: BSET instruction executed]

The BSET instruction is executed designating port 3.

[C: After executing BSET]

|              | P37          | P3 <sub>6</sub> | P35          | P34          | P33          | P3 <sub>2</sub> | P3 <sub>1</sub> | P30           |
|--------------|--------------|-----------------|--------------|--------------|--------------|-----------------|-----------------|---------------|
| Input/output | Input        | Input           | Output       | Output       | Output       | Output          | Output          | Output        |
| Pin state    | Low<br>level | High<br>level   | Low<br>level | Low<br>level | Low<br>level | Low<br>level    | Low<br>level    | High<br>level |
| PCR3         | 0            | 0               | 1            | 1            | 1            | 1               | 1               | 1             |
| PDR3         | 0            | 1               | 0            | 0            | 0            | 0               | 0               | 1             |

[D: Explanation of how BSET operates]

When the BSET instruction is executed, first the CPU reads port 3.

Since  $P_{3_7}$  and  $P_{3_6}$  are input pins, the CPU reads the pin states (low-level and high-level input).  $P_{3_5}$  to  $P_{3_0}$  are output pins, so the CPU reads the value in PDR3. In this example PDR3 has a value of H'80, but the value read by the CPU is H'40.

Next, the CPU sets bit 0 of the read data to 1, changing the PDR3 data to H'41. Finally, the CPU writes this value (H'41) to PDR3, completing execution of BSET.

As a result of this operation, bit 0 in PDR3 becomes 1, and  $P3_0$  outputs a high-level signal. However, bits 7 and 6 of PDR3 end up with different values.

To avoid this problem, store a copy of the PDR3 data in a work area in memory. Perform the bit manipulation on the data in the work area, then write this data to PDR3.

| MOV. | в | #80 <b>,</b> | ROL   |
|------|---|--------------|-------|
| MOV. | в | ROL,         | @RAMO |
| MOV. | в | ROL,         | @PDR3 |

[A: Prior to executing BSET]

The PDR3 value (H'80) is written to a work area in memory (RAM0) as well as to PDR3.

|              | P3 <sub>7</sub> | P3 <sub>6</sub> | P3 <sub>5</sub> | P3 <sub>4</sub> | P3 <sub>3</sub> | P3 <sub>2</sub> | P3 <sub>1</sub> | P3 <sub>0</sub> |
|--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Input/output | Input           | Input           | Output          | Output          | Output          | Output          | Output          | Output          |
| Pin state    | Low<br>level    | High<br>level   | Low<br>level    | Low<br>level    | Low<br>level    | Low<br>level    | Low<br>level    | Low<br>level    |
| PCR3         | 0               | 0               | 1               | 1               | 1               | 1               | 1               | 1               |
| PDR3         | 1               | 0               | 0               | 0               | 0               | 0               | 0               | 0               |
| RAM0         | 1               | 0               | 0               | 0               | 0               | 0               | 0               | 0               |

[B: BSET instruction executed]

BSET #0 , @RAMO

The BSET instruction is executed designating the PDR3 work area (RAM0).

[C: After executing BSET]

| MOV. B<br>MOV. B | @RAMO, F<br>ROL, @F | ROL<br>PDR3     | The work area (RAM0) value is written to PDR3. |              |                 |                 |                 |                 |  |
|------------------|---------------------|-----------------|------------------------------------------------|--------------|-----------------|-----------------|-----------------|-----------------|--|
|                  | P3 <sub>7</sub>     | P3 <sub>6</sub> | P3 <sub>5</sub>                                | P34          | P3 <sub>3</sub> | P3 <sub>2</sub> | P3 <sub>1</sub> | P3 <sub>0</sub> |  |
| Input/output     | Input               | Input           | Output                                         | Output       | Output          | Output          | Output          | Output          |  |
| Pin state        | Low<br>level        | High<br>level   | Low<br>level                                   | Low<br>level | Low<br>level    | Low<br>level    | Low<br>level    | High<br>level   |  |
| PCR3             | 0                   | 0               | 1                                              | 1            | 1               | 1               | 1               | 1               |  |
| PDR3             | 1                   | 0               | 0                                              | 0            | 0               | 0               | 0               | 1               |  |
| RAM0             | 1                   | 0               | 0                                              | 0            | 0               | 0               | 0               | 1               |  |

2. Bit manipulation in a register containing a write-only bit

## Example 3

In this example, the port 3 control register PCR3 is accessed by a BCLR instruction.

As in the examples above,  $P_{3_7}$  and  $P_{3_6}$  are input pins, with a low-level signal input at  $P_{3_7}$  and a high-level signal at  $P_{3_6}$ . The remaining pins,  $P_{3_5}$  to  $P_{3_0}$ , are output pins that output low-level signals. In this example, the BCLR instruction is used to change pin  $P_{3_0}$  to an input port. It is assumed that a high-level signal will be input to this input pin.

[A: Prior to executing BCLR]

|              | P3 <sub>7</sub> | P3 <sub>6</sub> | P3 <sub>5</sub> | P34          | P33          | P32          | P3 <sub>1</sub> | P3 <sub>0</sub> |
|--------------|-----------------|-----------------|-----------------|--------------|--------------|--------------|-----------------|-----------------|
| Input/output | Input           | Input           | Output          | Output       | Output       | Output       | Output          | Output          |
| Pin state    | Low<br>level    | High<br>level   | Low<br>level    | Low<br>level | Low<br>level | Low<br>level | Low<br>level    | Low<br>level    |
| PCR3         | 0               | 0               | 1               | 1            | 1            | 1            | 1               | 1               |
| PDR3         | 1               | 0               | 0               | 0            | 0            | 0            | 0               | 0               |

[B: BCLR instruction executed]

| BCLR | #0 | , | @PCR3 |
|------|----|---|-------|
|      |    |   |       |

The BCLR instruction is executed designating PCR3.

|              | P3 <sub>7</sub> | P3 <sub>6</sub> | P35          | P34          | P3 <sub>3</sub> | P3 <sub>2</sub> | P3 <sub>1</sub> | P3 <sub>0</sub> |
|--------------|-----------------|-----------------|--------------|--------------|-----------------|-----------------|-----------------|-----------------|
| Input/output | Output          | Output          | Output       | Output       | Output          | Output          | Output          | Input           |
| Pin state    | Low<br>level    | High<br>level   | Low<br>level | Low<br>level | Low<br>level    | Low<br>level    | Low<br>level    | High<br>level   |
| PCR3         | 1               | 1               | 1            | 1            | 1               | 1               | 1               | 0               |
| PDR3         | 1               | 0               | 0            | 0            | 0               | 0               | 0               | 0               |

[D: Explanation of how BCLR operates]

When the BCLR instruction is executed, first the CPU reads PCR3. Since PCR3 is a write-only register, the CPU reads a value of H'FF, even though the PCR3 value is actually H'3F.

Next, the CPU clears bit 0 in the read data to 0, changing the data to H'FE. Finally, this value (H'FE) is written to PCR3 and BCLR instruction execution ends.

As a result of this operation, bit 0 in PCR3 becomes 0, making  $P3_0$  an input port. However, bits 7 and 6 in PCR3 change to 1, so that  $P3_7$  and  $P3_6$  change from input pins to output pins.

To avoid this problem, store a copy of the PCR3 data in a work area in memory. Perform the bit manipulation on the data in the work area, then write this data to PCR3.

#### [A: Prior to executing BCLR]

| MOV. | в | #3F, | ROL   |
|------|---|------|-------|
| MOV. | в | ROL, | @RAM0 |
| MOV. | В | ROL, | @PCR3 |

The PCR3 value (H'3F) is written to a work area in memory (RAM0) as well as to PCR3.

|              | P3 <sub>7</sub> | P3 <sub>6</sub> | P35          | P34          | P3 <sub>3</sub> | P32          | P3 <sub>1</sub> | P3 <sub>0</sub> |
|--------------|-----------------|-----------------|--------------|--------------|-----------------|--------------|-----------------|-----------------|
| Input/output | Input           | Input           | Output       | Output       | Output          | Output       | Output          | Output          |
| Pin state    | Low<br>level    | High<br>level   | Low<br>level | Low<br>level | Low<br>level    | Low<br>level | Low<br>level    | Low<br>level    |
| PCR3         | 0               | 0               | 1            | 1            | 1               | 1            | 1               | 1               |
| PDR3         | 1               | 0               | 0            | 0            | 0               | 0            | 0               | 0               |
| RAM0         | 0               | 0               | 1            | 1            | 1               | 1            | 1               | 1               |

[B: BCLR instruction executed]

| BCLR #0 , @RAMO |  |
|-----------------|--|
|-----------------|--|

The BCLR instruction is executed designating the PCR3 work area (RAM0).

## [C: After executing BCLR]

| MOV. | в | @RAM0, | ROL   |
|------|---|--------|-------|
| MOV. | в | ROL,   | @PCR3 |

The work area (RAM0) value is written to PCR3.

|              | P3 <sub>7</sub> | P3 <sub>6</sub> | P35          | P34          | P3 <sub>3</sub> | P3 <sub>2</sub> | P3 <sub>1</sub> | P3 <sub>0</sub> |
|--------------|-----------------|-----------------|--------------|--------------|-----------------|-----------------|-----------------|-----------------|
| Input/output | Input           | Input           | Output       | Output       | Output          | Output          | Output          | Output          |
| Pin state    | Low<br>level    | High<br>level   | Low<br>level | Low<br>level | Low<br>level    | Low<br>level    | Low<br>level    | High<br>Ievel   |
| PCR3         | 0               | 0               | 1            | 1            | 1               | 1               | 1               | 0               |
| PDR3         | 1               | 0               | 0            | 0            | 0               | 0               | 0               | 0               |
| RAM0         | 0               | 0               | 1            | 1            | 1               | 1               | 1               | 0               |

The tables below list registers that share the same address, and registers that contain write-only bits.

## **Registers with shared addresses**

| Register Name                             | Abbreviation | Address |
|-------------------------------------------|--------------|---------|
| Timer counter B and timer load register B | TCB/TLB      | H'FFB3  |
| Timer counter C and timer load register C | TCC/TLC      | H'FFB5  |
| Port data register 1*                     | PDR1         | H'FFD4  |
| Port data register 2*                     | PDR2         | H'FFD5  |
| Port data register 3*                     | PDR3         | H'FFD6  |
| Port data register 4*                     | PDR4         | H'FFD7  |
| Port data register 5*                     | PDR5         | H'FFD8  |
| Port data register 6*                     | PDR6         | H'FFD9  |
| Port data register 7*                     | PDR7         | H'FFDA  |
| Port data register 8*                     | PDR8         | H'FFDB  |
| Port data register 9*                     | PDR9         | H'FFDC  |
| Port data register A*                     | PDRA         | H'FFDD  |

Note: \* These port registers are used also for pin input.

## Registers with write-only bits

| Register Name            | Abbreviation | Address |
|--------------------------|--------------|---------|
| Port control register 1  | PCR1         | H'FFE4  |
| Port control register 2  | PCR2         | H'FFE5  |
| Port control register 3  | PCR3         | H'FFE6  |
| Port control register 4  | PCR4         | H'FFE7  |
| Port control register 5  | PCR5         | H'FFE8  |
| Port control register 6  | PCR6         | H'FFE9  |
| Port control register 7  | PCR7         | H'FFEA  |
| Port control register 8  | PCR8         | H'FFEB  |
| Port control register 9  | PCR9         | H'FFEC  |
| Port control register A  | PCRA         | H'FFED  |
| Timer control register F | TCRF         | H'FFB6  |
| PWM control register     | PWCR         | H'FFD0  |
| PWM data register U      | PWDRU        | H'FFD1  |
| PWM data register L      | PWDRL        | H'FFD2  |

#### 2.9.3 Notes on Use of the EEPMOV Instruction

• The EEPMOV instruction is a block data transfer instruction. It moves the number of bytes specified by R4L from the address specified by R5 to the address specified by R6.



 When setting R4L and R6, make sure that the final destination address (R6 + R4L) does not exceed H'FFFF. The value in R6 must not change from H'FFFF to H'0000 during execution of the instruction.



61 Hitachi

# Section 3 Exception Handling

## 3.1 Overview

Exception handling is performed in the H8/3834U Series when a reset or interrupt occurs. Table 3-1 shows the priorities of these two types of exception handling.

| Priority | <b>Exception Source</b> | Time of Start of Exception Handling                                                                                                                           |
|----------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| High     | Reset                   | Exception handling starts as soon as the reset state is cleared                                                                                               |
| Low      | Interrupt               | When an interrupt is requested, exception handling starts<br>after execution of the present instruction or the exception<br>handling in progress is completed |

## Table 3-1 Exception Handling Types and Priorities

## 3.2 Reset

## 3.2.1 Overview

A reset is the highest-priority exception. The internal state of the CPU and the registers of the onchip peripheral modules are initialized.

## 3.2.2 Reset Sequence

As soon as the  $\overline{\text{RES}}$  pin goes low, all processing is stopped and the H8/3834U enters the reset state.

To make sure the chip is reset properly, observe the following precautions.

- At power on: Hold the  $\overline{\text{RES}}$  pin low until the clock pulse generator output stabilizes.
- Resetting during operation: Hold the  $\overline{\text{RES}}$  pin low for at least 10 system clock cycles.

If the MD0 pin is at the high level, reset exception handling begins when the  $\overline{\text{RES}}$  pin is held low for a given period, then returned to the high level. If the MD0 pin is low, however, when the  $\overline{\text{RES}}$ pin is held low for a given period and then returned to high level, the reset is not cleared immediately. First the MD0 pin must go from low to high, then after 8,192 clock cycles the reset is cleared and reset exception handling begins. Reset exception handling takes place as follows.

- The CPU internal state and the registers of on-chip peripheral modules are initialized, with the I bit of the condition code register (CCR) set to 1.
- The PC is loaded from the reset exception handling vector address (H'0000 to H'0001), after which the program starts executing from the address indicated in PC.

When system power is turned on or off, the  $\overline{\text{RES}}$  pin should be held low.

Figures 3-1 and 3-2 show the reset sequence.



Figure 3-1 Reset Sequence (when MD0 Pin is High)



Figure 3-2 Reset Sequence (when MD0 Pin is Low)

## 3.2.3 Interrupt Immediately after Reset

After a reset, if an interrupt were to be accepted before the stack pointer (SP: R7) was initialized, PC and CCR would not be pushed onto the stack correctly, resulting in program runaway. To prevent this, immediately after reset exception handling all interrupts are masked. For this reason, the initial program instruction is always executed immediately after a reset. This instruction should initialize the stack pointer (e.g. MOV.W #xx: 16, SP).

#### 3.3 Interrupts

#### 3.3.1 Overview

The interrupt sources include 13 external interrupts (WKP<sub>0</sub> to WKP<sub>7</sub>,  $IRQ_0$  to  $IRQ_4$ ), and 20 internal interrupts from on-chip peripheral modules. Table 3-2 shows the interrupt sources, their priorities, and their vector addresses. When more than one interrupt is requested, the interrupt with the highest priority is processed.

The interrupts have the following features:

- Both internal and external interrupts can be masked by the I bit of CCR. When this bit is set to 1, interrupt request flags are set but interrupts are not accepted.
- The external interrupt pins IRQ<sub>0</sub> to IRQ<sub>4</sub> can each be set independently to either rising edge sensing or falling edge sensing.

| Priority | Interrupt Source | Interrupt              | Vector Number | Vector Address   |
|----------|------------------|------------------------|---------------|------------------|
| High     | RES              | Reset                  | 0             | H'0000 to H'0001 |
|          | IRQ <sub>0</sub> | IRQ <sub>0</sub>       | 4             | H'0008 to H'0009 |
|          | IRQ <sub>1</sub> | IRQ <sub>1</sub>       | 5             | H'000A to H'000B |
|          | IRQ <sub>2</sub> | IRQ <sub>2</sub>       | 6             | H'000C to H'000D |
|          | IRQ <sub>3</sub> | IRQ <sub>3</sub>       | 7             | H'000E to H'000F |
|          | IRQ <sub>4</sub> | IRQ <sub>4</sub>       | 8             | H'0010 to H'0011 |
|          | WKP <sub>0</sub> | WKP <sub>0</sub>       | 9             | H'0012 to H'0013 |
|          | WKP <sub>1</sub> | WKP <sub>1</sub>       |               |                  |
|          | WKP <sub>2</sub> | WKP <sub>2</sub>       |               |                  |
|          | WKP <sub>3</sub> | WKP3                   |               |                  |
|          | WKP4             | WKP₄                   |               |                  |
|          | WKP5             | WKP5                   |               |                  |
|          | WKP <sub>6</sub> | WKP <sub>6</sub>       |               |                  |
| ¥        | WKP7             | WKP <sub>7</sub>       | •             |                  |
| Low      | SCI1             | SCI1 transfer complete | 10            | H'0014 to H'0015 |

## Table 3-2 Interrupt Sources and Priorities

| Priority        | Interrupt Source             | Interrupt                     | Vector<br>Number | Vector Address   |
|-----------------|------------------------------|-------------------------------|------------------|------------------|
| High            | Timer A                      | Timer A overflow              | 11               | H'0016 to H'0017 |
|                 | Timer B                      | Timer B overflow              | 12               | H'0018 to H'0019 |
|                 | Timer C                      | Timer C overflow or underflow | 13               | H'001A to H'001B |
|                 | Timer FL                     | Timer FL compare match        | 14               | H'001C to H'001D |
|                 |                              | Timer FL overflow             |                  |                  |
|                 | Timer FH                     | Timer FH compare match        | 15               | H'001E to H'001F |
|                 |                              | Timer FH overflow             |                  |                  |
|                 | Timer G                      | Timer G input capture         | 16               | H'0020 to H'0021 |
|                 |                              | Timer G overflow              |                  |                  |
|                 | SCI2                         | SCI2 transfer complete        | 17               | H'0022 to H'0023 |
|                 |                              | SCI2 transfer abort           |                  |                  |
|                 | SCI3                         | SCI3 transmit end             | 18               | H'0024 to H'0025 |
|                 |                              | SCI3 transmit data empty      |                  |                  |
|                 |                              | SCI3 receive data full        |                  |                  |
|                 |                              | SCI3 overrun error            |                  |                  |
|                 |                              | SCI3 framing error            |                  |                  |
|                 |                              | SCI3 parity error             |                  |                  |
|                 | A/D converter                | A/D conversion end            | 19               | H'0026 to H'0027 |
| <b>♥</b><br>Low | (SLEEP instruction executed) | Direct transfer               | 20               | H'0028 to H'0029 |

 Table 3-2
 Interrupt Sources and Priorities (cont)

Note: Vector addresses H'0002 to H'0007 are reserved and cannot be used.

#### 3.3.2 Interrupt Control Registers

Table 3-3 lists the registers that control interrupts.

#### Table 3-3 Interrupt Control Registers

| Register Name                     | Abbreviation | R/W  | Initial Value | Address |
|-----------------------------------|--------------|------|---------------|---------|
| IRQ edge select register          | IEGR         | R/W  | H'E0          | H'FFF2  |
| Interrupt enable register 1       | IENR1        | R/W  | H'00          | H'FFF3  |
| Interrupt enable register 2       | IENR2        | R/W  | H'00          | H'FFF4  |
| Interrupt request register 1      | IRR1         | R/W* | H'20          | H'FFF6  |
| Interrupt request register 2      | IRR2         | R/W* | H'00          | H'FFF7  |
| Wakeup interrupt request register | IWPR         | R/W* | H'00          | H'FFF9  |

Note: \* Write is enabled only for writing of 0 to clear a flag.

#### 1. IRQ edge select register (IEGR)

| Bit           | 7 | 6 | 5          | 4    | 3    | 2    | 1    | 0    |  |
|---------------|---|---|------------|------|------|------|------|------|--|
|               |   | — | . <u> </u> | IEG4 | IEG3 | IEG2 | IEG1 | IEG0 |  |
| Initial value | 1 | 1 | 1          | 0    | 0    | 0    | 0    | 0    |  |
| Read/Write    |   |   |            | R/W  | R/W  | R/W  | R/W  | R/W  |  |

IEGR is an 8-bit read/write register, used to designate whether pins  $\overline{IRQ_0}$  to  $\overline{IRQ_4}$  are set to rising edge sensing or falling edge sensing.

Bits 7 to 5: Reserved bits

Bits 7 to 5 are reserved; they are always read as 1, and cannot be modified.

Bit 4: IRQ<sub>4</sub> edge select (IEG4)

Bit 4 selects the input sensing of pin  $\overline{IRQ_4}/\overline{ADTRG}$ .

| Bit 4<br>IEG4 | Description                                                   |                 |
|---------------|---------------------------------------------------------------|-----------------|
| 0             | Falling edge of IRQ <sub>4</sub> /ADTRG pin input is detected | (initial value) |
| 1             | Rising edge of IRQ <sub>4</sub> /ADTRG pin input is detected  |                 |

## Bit 3: IRQ<sub>3</sub> edge select (IEG3)

#### Bit 3 selects the input sensing of pin $\overline{IRQ_3}/TMIF$ .

| Bit 3<br>IEG3 | Description                                                  |                 |
|---------------|--------------------------------------------------------------|-----------------|
| 0             | Falling edge of IRQ <sub>3</sub> /TMIF pin input is detected | (initial value) |
| 1             | Rising edge of IRQ <sub>3</sub> /TMIF pin input is detected  |                 |

Bit 2: IRQ<sub>2</sub> edge select (IEG2)

Bit 2 selects the input sensing of  $pin \overline{IRQ_2}/TMIC$ .

# Bit 2 Description 0 Falling edge of IRQ2/TMIC pin input is detected (initial value) 1 Rising edge of IRQ2/TMIC pin input is detected

Bit 1: IRQ<sub>1</sub> edge select (IEG1)

Bit 1 selects the input sensing of pin  $\overline{IRQ_1}/TMIB$ .

| Bit 1<br>IEG1 | Description                                     |                 |
|---------------|-------------------------------------------------|-----------------|
| 0             | Falling edge of IRQ1/TMIB pin input is detected | (initial value) |
| 1             | Rising edge of IRQ1/TMIB pin input is detected  |                 |

Bit 0: IRQ<sub>0</sub> edge select (IEG0)

Bit 0 selects the input sensing of  $pin \overline{IRQ_0}$ .

| Bit 0<br>IEG0 | Description                                             |                 |
|---------------|---------------------------------------------------------|-----------------|
| 0             | Falling edge of IRQ <sub>0</sub> pin input is detected  | (initial value) |
| 1             | Rising edge of $\overline{IRQ_0}$ pin input is detected |                 |

#### 2. Interrupt enable register 1 (IENR1)

| Bit           | 7     | 6     | 5     | 4    | 3    | 2    | 1    | 0    |
|---------------|-------|-------|-------|------|------|------|------|------|
|               | IENTA | IENS1 | IENWP | IEN4 | IEN3 | IEN2 | IEN1 | IEN0 |
| Initial value | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    |
| Read/Write    | R/W   | R/W   | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  |

IENR1 is an 8-bit read/write register that enables or disables interrupt requests.

Bit 7: Timer A interrupt enable (IENTA)

Bit 7 enables or disables timer A overflow interrupt requests.

| Bit 7<br>IENTA | Description                 |                 |
|----------------|-----------------------------|-----------------|
| 0              | Disables timer A interrupts | (initial value) |
| 1              | Enables timer A interrupts  |                 |

Bit 6: SCI1 interrupt enable (IENS1)

Bit 6 enables or disables SCI1 transfer complete interrupt requests.

| Bit 6<br>IENS1 | Description              |                 |
|----------------|--------------------------|-----------------|
| 0              | Disables SCI1 interrupts | (initial value) |
| 1              | Enables SCI1 interrupts  |                 |

Bit 5: Wakeup interrupt enable (IENWP)

Bit 5 enables or disables WKP7 to WKP0 interrupt requests.

| Bit 5<br>IENWP | Description                                                                             |                 |
|----------------|-----------------------------------------------------------------------------------------|-----------------|
| 0              | Disables interrupt requests from $\overline{\text{WKP}_7}$ to $\overline{\text{WKP}_0}$ | (initial value) |
| 1              | Enables interrupt requests from $\overline{\text{WKP}_7}$ to $\overline{\text{WKP}_0}$  |                 |

## Bits 4 to 0: IRQ<sub>4</sub> to IRQ<sub>0</sub> interrupt enable (IEN4 to IEN0)

| Bit n<br>IENn        | Description     |             |            |            |             |             |                 |              |
|----------------------|-----------------|-------------|------------|------------|-------------|-------------|-----------------|--------------|
| 0                    | Disables inte   | ərrupt requ | est IRQn   |            |             |             | (i              | nitial value |
| 1                    | Enables inte    | rrupt requ  | est IRQn   |            |             |             |                 |              |
| 3. Interrupt         | Enable Regi     | ster 2 (IE) | NR2)       | ~~~~       |             |             | (1              | n = 4 to 0)  |
|                      | _               | _           |            |            |             |             |                 |              |
| Bit                  | 7               | 6           | 5          | 4          | 3           | 2           | 1               | 0            |
| Bit                  | 7<br>IENDT      | 6<br>IENAD  | 5<br>IENS2 | 4<br>IENTG | 3<br>IENTFH | 2<br>IENTFL | 1<br>IENTC      | 0<br>IENTB   |
| Bit<br>Initial value | 7<br>IENDT<br>0 | r           | r          |            |             |             | 1<br>IENTC<br>0 |              |

Bits 4 to 0 enable or disable  $IRQ_4$  to  $IRQ_0$  interrupt requests.

Bit 7: Direct transfer interrupt enable (IENDT)

Bit 7 enables or disables direct transfer interrupt requests.

| Bit 7<br>IENDT | Description                                 |                 |
|----------------|---------------------------------------------|-----------------|
| 0              | Disables direct transfer interrupt requests | (initial value) |
| 1              | Enables direct transfer interrupt requests  |                 |

Bit 6: A/D converter interrupt enable (IENAD)

Bit 6 enables or disables A/D converter interrupt requests.

| Bit 6<br>IENAD | Description                               |                 |
|----------------|-------------------------------------------|-----------------|
| 0              | Disables A/D converter interrupt requests | (initial value) |
| 1              | Enables A/D converter interrupt requests  |                 |

#### Bit 5: SCI2 interrupt enable (IENS2)

Bit 5 enables or disables SCI2 transfer complete and transfer abort interrupt requests.

| Bit 5<br>IENS2 | Description              |                 |
|----------------|--------------------------|-----------------|
| 0              | Disables SCI2 interrupts | (initial value) |
| 1              | Enables SCI2 interrupts  |                 |

**Bit 4:** Timer G interrupt enable (IENTG)

Bit 4 enables or disables timer G input capture and overflow interrupt requests.

| Bit 4<br>IENTG | Description                 |                 |
|----------------|-----------------------------|-----------------|
| 0              | Disables timer G interrupts | (initial value) |
| 1              | Enables timer G interrupts  |                 |

Bit 3: Timer FH interrupt enable (IENTFH)

Bit 3 enables or disables timer FH compare match and overflow interrupt requests.

| Bit 3<br>IENTFH | Description                  |                 |
|-----------------|------------------------------|-----------------|
| 0               | Disables timer FH interrupts | (initial value) |
| 1               | Enables timer FH interrupts  |                 |

Bit 2: Timer FL interrupt enable (IENTFL)

Bit 2 enables or disables timer FL compare match and overflow interrupt requests.

| Bit 2<br>IENTFL | Description                  |                 |
|-----------------|------------------------------|-----------------|
| 0               | Disables timer FL interrupts | (initial value) |
| 1               | Enables timer FL interrupts  |                 |

#### **Bit 1:** Timer C interrupt enable (IENTC)

Bit 1 enables or disables timer C overflow or underflow interrupt requests.

| Bit 1<br>IENTC | Description                 |                 |  |  |  |
|----------------|-----------------------------|-----------------|--|--|--|
| 0              | Disables timer C interrupts | (initial value) |  |  |  |
| 1              | Enables timer C interrupts  |                 |  |  |  |

Bit 0: Timer B interrupt enable (IENTB)

Bit 0 enables or disables timer B overflow or underflow interrupt requests.

| Bit 0<br>IENTB | Description                 |                 |  |  |  |
|----------------|-----------------------------|-----------------|--|--|--|
| 0              | Disables timer B interrupts | (initial value) |  |  |  |
| 1              | Enables timer B interrupts  |                 |  |  |  |

SCI3 interrupt control is covered in 10.4.2, in the description of serial control register 3.

| 4. Interrupt request register | 1 | (IRR1) |
|-------------------------------|---|--------|
|-------------------------------|---|--------|

| Bit           | 7     | 6     | 5 | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|---|-------|-------|-------|-------|-------|
|               | IRRTA | IRRS1 |   | IRRI4 | IRRI3 | IRRI2 | IRRI1 | IRRI0 |
| Initial value | 0     | 0     | 1 | 0     | 0     | 0     | 0     | 0     |
| Read/Write    | R/W*  | R/W*  | — | R/W*  | R/W*  | R/W*  | R/W*  | R/W*  |

Note: \* Only a write of 0 for flag clearing is possible.

IRR1 is an 8-bit read/write register, in which the corresponding bit is set to 1 when a timer A, SCI1, or  $IRQ_4$  to  $IRQ_0$  interrupt is requested. The flags are not cleared automatically when an interrupt is accepted. It is necessary to write 0 to clear each flag.

Bit 7: Timer A interrupt request flag (IRRTA)

| Bit 7<br>IRRTA | Description                                                                              |                 |
|----------------|------------------------------------------------------------------------------------------|-----------------|
| 0              | Clearing conditions:<br>When IRRTA = 1, it is cleared by writing 0                       | (initial value) |
| 1              | Setting conditions:<br>When the timer A counter value overflows (goes from H'FF to H'00) |                 |

#### Bit 6: SCI1 interrupt request flag (IRRS1)

| Bit 6<br>IRRS1 | Description                                                        |                 |
|----------------|--------------------------------------------------------------------|-----------------|
| 0              | Clearing conditions:<br>When IRRS1 = 1, it is cleared by writing 0 | (initial value) |
| 1              | Setting conditions:<br>When an SCI1 transfer is completed          |                 |

Bit 5: Reserved bit

\_ . . .

Bit 5 is reserved; it is always read as 1, and cannot be modified.

Bits 4 to 0: IRQ<sub>4</sub> to IRQ<sub>0</sub> interrupt request flags (IRRI4 to IRRI0)

| Bit n<br>IRRIn | Description                                                                                                               |                 |
|----------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|
| 0              | Clearing conditions:<br>When IRRIn = 1, it is cleared by writing 0 to IRRIn.                                              | (initial value) |
| 1              | Setting conditions:<br>IRRIn is set when pin IRQ <sub>n</sub> is set to interrupt input, and the des<br>edge is detected. | ignated signal  |
|                |                                                                                                                           | (n = 4  to  0)  |

5. Interrupt request register 2 (IRR2)

| Bit           | 7     | 6     | 5     | 4     | 3      | 2      | 1     | 0     |
|---------------|-------|-------|-------|-------|--------|--------|-------|-------|
|               | IRRDT | IRRAD | IRRS2 | IRRTG | IRRTFH | IRRTFL | IRRTC | IRRTB |
| Initial value | 0     | 0     | 0     | 0     | 0      | 0      | 0     | 0     |
| Read/Write    | R/W*  | R/W*  | R/W*  | R/W*  | R/W*   | R/W*   | R/W*  | R/W*  |

Note: \* Only a write of 0 for flag clearing is possible.

IRR2 is an 8-bit read/write register, in which the corresponding bit is set to 1 when a direct transfer, A/D converter, SCI2, timer G, timer FH, timer FL, timer C, or timer B interrupt is requested. The flags are not cleared automatically when an interrupt is accepted. It is necessary to write 0 to clear each flag.

## Bit 7: Direct transfer interrupt request flag (IRRDT)

| Bit 7<br>IRRDT | Description                                                                                     |                          |
|----------------|-------------------------------------------------------------------------------------------------|--------------------------|
| 0              | Clearing conditions:<br>When IRRDT = 1, it is cleared by writing 0                              | (initial value)          |
| 1              | Setting conditions:<br>When DTON = 1 and a direct transfer is made immediately a<br>is executed | fter a SLEEP instruction |

## Bit 6: A/D converter interrupt request flag (IRRAD)

## Bit 6

| IRRAD | Description                                                               |                 |
|-------|---------------------------------------------------------------------------|-----------------|
| 0     | Clearing conditions:<br>When IRRAD = 1, it is cleared by writing 0        | (initial value) |
| 1     | Setting conditions:<br>When A/D conversion is completed and ADSF is reset | ,               |

## **Bit 5:** SCI2 interrupt request flag (IRRS2)

## Bit 5

| IRRS2 | Description                                                          |                 |  |  |
|-------|----------------------------------------------------------------------|-----------------|--|--|
| 0     | Clearing conditions:<br>When IRRS2 = 1, it is cleared by writing 0   | (initial value) |  |  |
| 1     | Setting conditions:<br>When an SCI2 transfer is completed or aborted |                 |  |  |

## Bit 4: Timer G interrupt request flag (IRRTG)

| Bit 4<br>IRRTG | Description                                                                  |                         |  |  |
|----------------|------------------------------------------------------------------------------|-------------------------|--|--|
| 0              | Clearing conditions:<br>When IRRTG = 1, it is cleared by writing 0           | (initial value)         |  |  |
| 1              | Setting conditions:<br>When pin TMIG is set to TMIG input and the designated | signal edge is detected |  |  |

## Bit 3: Timer FH interrupt request flag (IRRTFH)

| Bit 3<br>IRRTFH | Description                                                                                                                                                                                                      |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0               | Clearing conditions: (initial value)<br>When IRRTFH = 1, it is cleared by writing 0                                                                                                                              |
| 1               | Setting conditions:<br>When counter FH matches output compare register FH in 8-bit timer mode, or when<br>16-bit counter F (TCFL, TCFH) matches output compare register F (OCRFL,<br>OCRFH) in 16-bit timer mode |

Bit 2: Timer FL interrupt request flag (IRRTFL)

| Bit 2<br>IRRTFL | Description                                                                    |                  |
|-----------------|--------------------------------------------------------------------------------|------------------|
| 0               | Clearing conditions:<br>When IRRTFL = 1, it is cleared by writing 0            | (initial value)  |
| 1               | Setting conditions:<br>When counter FL matches output compare register FL in t | 8-bit timer mode |

## Bit 1: Timer C interrupt request flag (IRRTC)

| Bit 1<br>IRRTC | Description                                                                                                                        |                 |  |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|
| 0              | Clearing conditions:<br>When IRRTC = 1, it is cleared by writing 0                                                                 | (initial value) |  |  |
| 1              | Setting conditions:<br>When the timer C counter value overflows (goes from H'FF to H'00) or underflows<br>(goes from H'00 to H'FF) |                 |  |  |

**Bit 0:** Timer B interrupt request flag (IRRTB)

| Bit 0<br>IRRTB | Description                                                                              |                 |
|----------------|------------------------------------------------------------------------------------------|-----------------|
| 0              | Clearing conditions:<br>When IRRTB = 1, it is cleared by writing 0                       | (initial value) |
| 1              | Setting conditions:<br>When the timer B counter value overflows (goes from H'FF to H'00) |                 |

#### 6. Wakeup interrupt request register (IWPR)

| Bit           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | <b>0</b> 1.01 |
|---------------|-------|-------|-------|-------|-------|-------|-------|---------------|
|               | IWPF7 | IWPF6 | IWPF5 | IWPF4 | IWPF3 | IWPF2 | IWPF1 | IWPF0         |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0             |
| Read/Write    | R/W*          |

Note: \* Only a write of 0 for flag clearing is possible.

IWPR is an 8-bit read/write register, in which the corresponding bit is set to 1 when pins  $\overline{WKP_7}$  to  $\overline{WKP_0}$  are set to wakeup input and a pin receives a falling edge input. The flags are not cleared automatically when an interrupt is accepted. It is necessary to write 0 to clear each flag.

Bits 7 to 0: Wakeup interrupt request flags (WKPF7 to WKPF0)

| Bit n<br>IWPFn | Description                                                                                                                                         |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 0              | Clearing conditions:<br>When IWPFn = 1, it is cleared by writing 0 to IWPFn.                                                                        |
| 1              | Setting conditions:<br>IWPFn is set when pin WKP <sub>n</sub> is set to wakeup interrupt input, and a falling edge input<br>is detected at the pin. |

(n = 7 to 0)

#### 3.3.3 External Interrupts

There are 13 external interrupts, WKP<sub>0</sub> to WKP<sub>7</sub> and IRQ<sub>0</sub> to IRQ<sub>4</sub>.

## 1. Interrupts WKP<sub>0</sub> to WKP<sub>7</sub>

Interrupts WKP<sub>0</sub> to WKP<sub>7</sub> are requested by falling edge inputs at pins  $\overline{WKP_0}$  to  $\overline{WKP_7}$ . When these pins are designated as  $\overline{WKP_0}$  to  $\overline{WKP_7}$  pins in port mode register 5 (PMR5) and falling edge input is detected, the corresponding bit in the wakeup interrupt request register (IWPR) is set to 1, requesting an interrupt. Wakeup interrupt requests can be disabled by clearing the IENWP bit in IENR1 to 0. It is also possible to mask all interrupts by setting the CCR I bit to 1.

When an interrupt exception handling request is received for interrupts WKP0 to WKP7, the CCR I bit is set to 1. The vector number for interrupts WKP0 to WKP7 is 9. Since all eight interrupts are assigned the same vector number, the interrupt source must be determined by the exception handling routine.

#### 2. Interrupts $IRQ_0$ to $IRQ_4$

Interrupts  $IRQ_0$  to  $IRQ_4$  are requested by into pins inputs to  $\overline{IRQ_0}$  to  $\overline{IRQ_4}$ . These interrupts are detected by either rising edge sensing or falling edge sensing, depending on the settings of bits IEG0 to IEG4 in the edge select register (IEGR).

When these pins are designated as pins  $\overline{IRQ_0}$  to  $\overline{IRQ_4}$  in port mode registers 1 and 2 (PMR1 and PMR2) and the designated edge is input, the corresponding bit in IRR1 is set to 1, requesting an interrupt. Interrupts  $IRQ_0$  to  $IRQ_4$  can be disabled by clearing bits IEN0 to IEN4 in IENR1 to 0. All interrupts can be masked by setting the I bit in CCR to 1.

When  $IRQ_0$  to  $IRQ_4$  interrupt exception handling is initiated, the I bit is set to 1. Vector numbers 4 to 8 are assigned to interrupts  $IRQ_0$  to  $IRQ_4$ . The order of priority is from  $IRQ_0$  (high) to  $IRQ_4$  (low). Table 3-2 gives details.

#### **3.3.4 Internal Interrupts**

There are 20 internal interrupts that can be requested by the on-chip peripheral modules. When a peripheral module requests an interrupt, the corresponding bit in IRR1 or IRR2 is set to 1. Individual interrupt requests can be disabled by clearing the corresponding bit in IENR1 or IENR2 to 0. All interrupts can be masked by setting the I bit in CCR to 1. When an internal interrupt request is accepted, the I bit is set to 1. Vector numbers 10 to 20 are assigned to these interrupts. Table 3-2 shows the order of priority of interrupts from on-chip peripheral modules.

#### **3.3.5 Interrupt Operations**

Interrupts are controlled by an interrupt controller. Figure 3-3 shows a block diagram of the interrupt controller. Figure 3-4 shows the flow up to interrupt acceptance.



Figure 3-3 Block Diagram of Interrupt Controller

Interrupt operation is described as follows.

- When an interrupt condition is met while the interrupt enable register bit is set to 1, an interrupt request signal is sent to the interrupt controller.
- When the interrupt controller receives an interrupt request, it sets the interrupt request flag.
- From among the interrupts with interrupt request flags set to 1, the interrupt controller selects the interrupt request with the highest priority and holds the others pending. (Refer to table 3-2 for a list of interrupt priorities.)

- The interrupt controller checks the I bit of CCR. If the I bit is 0, the selected interrupt request is accepted; if the I bit is 1, the interrupt request is held pending.
- If the interrupt is accepted, after processing of the current instruction is completed, both PC and CCR are pushed onto the stack. The state of the stack at this time is shown in figure 3-5. The PC value pushed onto the stack is the address of the first instruction to be executed upon return from interrupt handling.
- The I bit of CCR is set to 1, masking all further interrupts.
- The vector address corresponding to the accepted interrupt is generated, and the interrupt handling routine located at the address indicated by the contents of the vector address is executed.

#### Notes:

- 1. When disabling interrupts by clearing bits in an interrupt enable register, or when clearing bits in an interrupt request register, always do so while interrupts are masked (I = 1).
- 2. If the above clear operations are performed while I = 0, and as a result a conflict arises between the clear instruction and an interrupt request, exception processing for the interrupt will be executed after the clear instruction has been executed.



Figure 3-4 Flow up to Interrupt Acceptance



Figure 3-5 Stack State after Completion of Interrupt Exception Handling

Figure 3-6 shows a typical interrupt sequence where the program area is in the on-chip ROM and the stack area is in the on-chip RAM.

Interrupt is accepted Interrupt level Prefetch instruction of decision and wait for Instruction Internal Internal Stack access Vector fetch interrupt-handling routine end of instruction prefetch processing processing Interrupt request signal ø Internal (1) (3) (5) (6) (8) (9) address bus Internal read signal Internal write signal Internal data bus (2) (4) (9) (10) (1) (7) (16 bits) (1) Instruction prefetch address (Instruction is not executed. Address is saved as PC contents, becoming return address.) (2)(4) Instruction code (not executed) (3) Instruction prefetch address (Instruction is not executed.) (5) SP-2 (6) SP-4 (7) CCR (8) Vector address (9) Starting address of interrupt-handling routine (contents of vector) (10) First instruction of interrupt-handling routine

Figure 3-6 Interrupt Sequence

83 Hitachi

## 3.3.6 Interrupt Response Time

Table 3-4 shows the number of wait states after an interrupt request flag is set until the first instruction of the interrupt handler is executed.

## Table 3-4 Interrupt Wait States

| Item                                                  | States   |  |
|-------------------------------------------------------|----------|--|
| Waiting time for completion of executing instruction* | 1 to 13  |  |
| Saving of PC and CCR to stack                         | 4        |  |
| Vector fetch                                          | 2        |  |
| Instruction fetch                                     | 4        |  |
| Internal processing                                   | 4        |  |
| Total                                                 | 15 to 27 |  |

Note: \* Not including EEPMOV instruction.

## 3.4 Application Notes

#### 3.4.1 Notes on Stack Area Use

When word data is accessed in the H8/3834U Series, the least significant bit of the address is regarded as 0. Access to the stack always takes place in word size, so the stack pointer (SP: R7) should never indicate an odd address. Use PUSH Rn (MOV.W Rn, @-SP) or POP Rn (MOV.W @SP+, Rn) to save or restore register values.

Setting an odd address in SP may cause a program to crash. An example is shown in figure 3-7.



Figure 3-7 Operation when Odd Address is Set in SP

When CCR contents are saved to the stack during interrupt exception handling or restored when RTE is executed, this also takes place in word size. Both the upper and lower bytes of word data are saved to the stack; on return, the even address contents are restored to CCR while the odd address contents are ignored.

#### 3.4.2 Notes on Rewriting Port Mode Registers

When a port mode register is rewritten to switch the functions of external interrupt pins, the following points should be observed.

When an external interrupt pin function is switched by rewriting the port mode register that controls these pins ( $\overline{IRQ_4}$  to  $\overline{IRQ_0}$ , and  $\overline{WKP_7}$  to  $\overline{WKP_0}$ ), the interrupt request flag may be set to 1 at the time the pin function is switched, even if no valid interrupt is input at the pin. Be sure to clear the interrupt request flag to 0 after switching pin functions. Table 3-5 shows the conditions under which interrupt request flags are set to 1 in this way.

| Interrupt Request<br>Flags Set to 1 |       | Conditions                                                                                                     |
|-------------------------------------|-------|----------------------------------------------------------------------------------------------------------------|
| IRR1 IRRI4                          |       | • When PMR2 bit IRQ4 is changed from 0 to 1 while pin $\overline{IRQ_4}$ is low and IEGR bit IEG4 = 0.         |
|                                     |       | • When PMR2 bit IRQ4 is changed from 1 to 0 while pin $\overline{IRQ_4}$ is low and IEGR bit IEG4 = 1.         |
|                                     | IRRI3 | • When PMR1 bit IRQ3 is changed from 0 to 1 while pin $\overline{IRQ_3}$ is low and IEGR bit IEG3 = 0.         |
|                                     |       | • When PMR1 bit IRQ3 is changed from 1 to 0 while pin $\overline{IRQ_3}$ is low and IEGR bit IEG3 = 1.         |
|                                     | IRRI2 | • When PMR1 bit IRQ2 is changed from 0 to 1 while pin $\overline{IRQ_2}$ is low and IEGR bit IEG2 = 0.         |
|                                     |       | <ul> <li>When PMR1 bit IRQ2 is changed from 1 to 0 while pin IRQ2 is low and<br/>IEGR bit IEG2 = 1.</li> </ul> |
|                                     | IRRI1 | • When PMR1 bit IRQ1 is changed from 0 to 1 while pin $\overline{IRQ_1}$ is low and IEGR bit IEG1 = 0.         |
|                                     |       | <ul> <li>When PMR1 bit IRQ1 is changed from 1 to 0 while pin IRQ1 is low and<br/>IEGR bit IEG1 = 1.</li> </ul> |
|                                     | IRRI0 | • When PMR2 bit IRQ0 is changed from 0 to 1 while pin $\overline{IRQ_0}$ is low and IEGR bit IEG0 = 0.         |
|                                     | ÷ .   | • When PMR2 bit IRQ0 is changed from 1 to 0 while pin $\overline{IRQ_0}$ is low and IEGR bit IEG0 = 1.         |
|                                     |       |                                                                                                                |

| Table 3-5 | <b>Conditions under</b> | which Interrupt | Request Flag | g is Set to 1 |
|-----------|-------------------------|-----------------|--------------|---------------|
|           |                         |                 |              |               |

Interrupt Request Flags Set to 1 Conditions **IWPR** When PMR5 bit WKP7 is changed from 0 to 1 while pin WKP7 is low IWPF7 **IWPF6** When PMR5 bit WKP6 is changed from 0 to 1 while pin WKP6 is low When PMR5 bit WKP5 is changed from 0 to 1 while pin WKP5 is low **IWPF5** When PMR5 bit WKP4 is changed from 0 to 1 while pin  $\overline{WKP_4}$  is low **IWPF4** When PMR5 bit WKP3 is changed from 0 to 1 while pin WKP3 is low **IWPF3 IWPF2** When PMR5 bit WKP2 is changed from 0 to 1 while pin WKP2 is low **IWPF1** When PMR5 bit WKP1 is changed from 0 to 1 while pin WKP1 is low **IWPF0** When PMR5 bit WKP0 is changed from 0 to 1 while pin  $\overline{WKP_0}$  is low

Table 3-5 Conditions under which Interrupt Request Flag is Set to 1 (cont)

Figure 3-8 shows the procedure for setting a bit in a port mode register and clearing the interrupt request flag.

When switching a pin function, mask the interrupt before setting the bit in the port mode register. After accessing the port mode register, execute at least one instruction (e.g., NOP), then clear the interrupt request flag from 1 to 0. If the instruction to clear the flag is executed immediately after the port mode register access without executing an intervening instruction, the flag will not be cleared.

An alternative method is to avoid the setting of interrupt request flags when pin functions are switched by keeping the pins at the high level so that the conditions in table 3-5 do not occur.



Figure 3-8 Port Mode Register Setting and Interrupt Request Flag Clearing Procedure

87 Hitachi

## Section 4 Clock Pulse Generators

## 4.1 Overview

Clock oscillator circuitry (CPG: clock pulse generator) is provided on-chip, including both a system clock pulse generator and a subclock pulse generator. The system clock pulse generator consists of a system clock oscillator and system clock dividers. The subclock pulse generator consists of a subclock oscillator circuit and a subclock divider.

#### 4.1.1 Block Diagram

Figure 4-1 shows a block diagram of the clock pulse generators.



Figure 4-1 Block Diagram of Clock Pulse Generators

## 4.1.2 System Clock and Subclock

The basic clock signals that drive the CPU and on-chip peripheral modules are  $\emptyset$  and  $\emptyset_{SUB}$ . Four of the clock signals have names:  $\emptyset$  is the system clock,  $\emptyset_{SUB}$  is the subclock,  $\emptyset_{OSC}$  is the oscillator clock, and  $\emptyset_W$  is the watch clock.

The clock signals available for use by peripheral modules are  $\phi/2$ ,  $\phi/4$ ,  $\phi/8$ ,  $\phi/16$ ,  $\phi/32$ ,  $\phi/64$ ,  $\phi/128$ ,  $\phi/256$ ,  $\phi/512$ ,  $\phi/1024$ ,  $\phi/2048$ ,  $\phi/4096$ ,  $\phi/8192$ ,  $\phi_W$ ,  $\phi_W/2$ ,  $\phi_W/4$ ,  $\phi_W/8$ ,  $\phi_W/16$ ,  $\phi_W/32$ ,  $\phi_W/64$ , and  $\phi_W/128$ . The clock requirements differ from one module to another.

## 4.2 System Clock Generator

Clock pulse can be supplied to the system clock divider either by connecting a crystal or ceramic oscillator, or by providing external clock input.

1. Connecting a crystal oscillator

Figure 4-2 shows a typical method of connecting a crystal oscillator.



Figure 4-2 Typical Connection to Crystal Oscillator

Figure 4-3 shows the equivalent circuit of a crystal oscillator. An oscillator having the characteristics given in table 4-1 should be used.



Figure 4-3 Equivalent Circuit of Crystal Oscillator

#### Table 4-1 Crystal Oscillator Parameters

| Frequency (MHz) | 2   | 4   | 8  | 10 |
|-----------------|-----|-----|----|----|
| Rs max (Ω)      | 500 | 100 | 50 | 30 |
| Co max (pF)     | 7   |     |    |    |

#### 2. Connecting a ceramic oscillator

Figure 4-4 shows a typical method of connecting a ceramic oscillator.





#### 3. Notes on board design

When generating clock pulses by connecting a crystal or ceramic oscillator, pay careful attention to the following points.

Avoid running signal lines close to the oscillator circuit, since the oscillator may be adversely affected by induction currents. (See figure 4-5.)

The board should be designed so that the oscillator and load capacitors are located as close as possible to pins  $OSC_1$  and  $OSC_2$ .



Figure 4-5 Board Design of Oscillator Circuit

## 4. External clock input method

Connect an external clock signal to pin OSC1, and leave pin  $OSC_2$  open. Figure 4-6 shows a typical connection.



## Figure 4-6 External Clock Input (Example)

| Frequency  | Oscillator Clock (Ø <sub>OSC</sub> ) |  |  |
|------------|--------------------------------------|--|--|
| Duty cycle | 45% to 55%                           |  |  |

## 4.3 Subclock Generator

#### 1. Connecting a 32.768-kHz crystal oscillator

Clock pulses can be supplied to the subclock divider by connecting a 32.768-kHz crystal oscillator, as shown in figure 4-7. Follow the same precautions as noted under 4.2.3 for the system clock.





Figure 4-8 shows the equivalent circuit of the 32.768-kHz crystal oscillator.



Figure 4-8 Equivalent Circuit of 32.768-kHz Crystal Oscillator

- 2. Inputting an external clock
  - (1) Circuit configuration

An external clock is input to the  $X_1$  pin. The  $X_2$  pin should be left open.

An example of the connection in this case is shown in figure 4-9.



Figure 4-9 Example of Connection when Inputting an External Clock

(2) External clock

Input a square waveform to the  $X_1$  pin. When using the CPU, timer A, timer C, timer G, or an LCD, with a subclock ( $\emptyset$ w) clock selected, do not stop the clock supply to the  $X_1$  pin.



Figure 4-10 External Subclock Timing

The DC characteristics and timing of an external clock input to the X<sub>1</sub> pin are shown in table 4-2.

#### Table 4-2 DC Characteristics and Timing

 $(V_{CC} = 2.7 \text{ V to } 5.5 \text{ V}, \text{AV}_{CC} = 2.7 \text{ V to } 5.5 \text{ V}, \text{V}_{SS} = \text{AV}_{SS} = 0.0 \text{ V}, \text{T}_{a} = -20^{\circ}\text{C} \text{ to } +75^{\circ}\text{C},$ unless otherwise specified, including subactive mode)

|                                            |                 | Applicable     | Test       |                     | Values |                      |         |             |
|--------------------------------------------|-----------------|----------------|------------|---------------------|--------|----------------------|---------|-------------|
| Item                                       | Symbol          | Pin            | Conditions | Min                 | Тур    | Max                  | Unit    | Notes       |
| Input high voltage                         | V <sub>IH</sub> | X <sub>1</sub> |            | V <sub>CC</sub> 0.3 |        | V <sub>CC</sub> +0.3 | V       | Figure 4.10 |
| Input low voltage                          | V <sub>IL</sub> | -              |            | -0.3                |        | 0.3                  |         |             |
| External subclock rise time                | txr             | -              |            |                     |        | 100                  | ns      | Figure 4.10 |
| External subclock fall time                | txf             | -              |            |                     |        | 100                  | _       |             |
| External subclock<br>oscillation frequency | fx              | -              |            |                     | 32.768 |                      | kHz     |             |
| External subclock high width               | txH             | -              |            | 12.0                |        |                      | μs      | Figure 4.10 |
| External subclock<br>low width             | txL             | -              |            | 12.0                |        |                      | _<br>μs |             |

3. Pin connection when not using subclock

When the subclock is not used, connect pin  $X_1$  to  $V_{CC}$  and leave pin  $X_2$  open, as shown in figure 4-11.



Figure 4-11 Pin Connection when not Using Subclock

### 4.4 Prescalers

The H8/3834U Series is equipped with two on-chip prescalers having different input clocks (prescaler S and prescaler W). Prescaler S is a 13-bit counter using the system clock ( $\emptyset$ ) as its input clock. Its prescaled outputs provide internal clock signals for on-chip peripheral modules. Prescaler W is a 5-bit counter using a 32.768-kHz signal divided by 4 ( $\emptyset_W/4$ ) as its input clock. Its prescaled outputs are used by timer A as a time base for timekeeping.

1. Prescaler S (PSS)

Prescaler S is a 13-bit counter using the system clock ( $\emptyset$ ) as its input clock. It is incremented once per clock period.

Prescaler S is initialized to H'0000 by a reset, and starts counting on exit from the reset state.

In standby mode, watch mode, subactive mode, and subsleep mode, the system clock pulse generator stops. Prescaler S also stops and is initialized to H'0000.

The CPU cannot read or write prescaler S.

The output from prescaler S is shared by timer A, timer B, timer C, timer F, timer G, SCI1, SCI2, SCI3, the A/D converter, LCD controller, and 14-bit PWM. The divider ratio can be set separately for each on-chip peripheral function.

In active (medium-speed) mode the clock input to prescaler S is  $\phi_{OSC}/16$ .

2. Prescaler W (PSW)

Prescaler W is a 5-bit counter using a 32.768 kHz signal divided by 4 ( $\phi_W/4$ ) as its input clock.

Prescaler W is initialized to H'00 by a reset, and starts counting on exit from the reset state.

Even in standby mode, watch mode, subactive mode, or subsleep mode, prescaler W continues functioning so long as clock signals are supplied to pins  $X_1$  and  $X_2$ .

Prescaler W can be reset by setting 1s in bits TMA3 and TMA2 of timer mode register A (TMA).

Output from prescaler W can be used to drive timer A, in which case timer A functions as a time base for timekeeping.

# 4.5 Note on Oscillators

Oscillator characteristics of both the masked ROM and ZTAT<sup>™</sup> versions are closely related to board design and should be carefully evaluated by the user, referring to the examples shown in this section. Oscillator circuit constants will differ depending on the oscillator element, stray capacitance in its interconnecting circuit, and other factors. Suitable constants should be determined in consultation with the oscillator element manufacturer. Design the circuit so that the oscillator element never receives voltages exceeding its maximum rating.

# Section 5 Power-Down Modes

# 5.1 Overview

The H8/3834U Series has seven modes of operation after a reset. These include six power-down modes, in which power dissipation is significantly reduced.

Table 5-1 gives a summary of the seven operation modes. All but the active (high-speed) mode are power-down modes.

| Operating Mode             | Description                                                                                                         |
|----------------------------|---------------------------------------------------------------------------------------------------------------------|
| Active (high-speed) mode   | The CPU runs on the system clock, executing program instructions at high speed                                      |
| Active (medium-speed) mode | The CPU runs on the system clock, executing program instructions at reduced speed                                   |
| Subactive mode             | The CPU runs on the subclock, executing program instructions at reduced speed                                       |
| Sleep mode                 | The CPU halts. On-chip peripheral modules continue to operate on the system clock.                                  |
| Subsleep mode              | The CPU halts. Timer A, timer C, timer G, and the LCD controller/driver continue to operate on the subclock.        |
| Watch mode                 | The CPU halts. The time-base function of timer A and the LCD controller/driver continue to operate on the subclock. |
| Standby mode               | The CPU and all on-chip peripheral modules stop operating                                                           |

### Table 5-1 Operation Modes

In this section the two active modes (high-speed and medium-speed) are referred to collectively as active mode.

Figure 5-1 shows the transitions among these operation modes. Table 5-2 indicates the internal states in each mode.



Figure 5-1 Operation Mode Transition Diagram

100 Hitachi

|                     |                  | Active        | Mode            |               |                          |                          |                          |                 |
|---------------------|------------------|---------------|-----------------|---------------|--------------------------|--------------------------|--------------------------|-----------------|
| Function            |                  | High<br>Speed | Medium<br>Speed | Sleep<br>Mode | Watch<br>Mode            | Subactive<br>Mode        | Subsleep<br>Mode         | Standby<br>Mode |
| System clo          | ock oscillator   | Functions     | Functions       | Functions     | Halted                   | Halted                   | Halted                   | Halted          |
| Subclock of         | oscillator       | Functions     | Functions       | Functions     | Functions                | Functions                | Functions                | Functions       |
| CPU                 | Instructions     | Functions     | Functions       | Halted        | Halted                   | Functions                | Halted                   | Halted          |
| operation           | RAM              | -             |                 | Retained      | Retained                 |                          | Retained                 | Retained        |
|                     | Registers        | -             |                 |               |                          |                          |                          |                 |
|                     | 1/0              | -             |                 |               |                          |                          |                          | Retained*1      |
| External            | IRQ <sub>0</sub> | Functions     | Functions       | Functions     | Functions                | Functions                | Functions                | Functions       |
| interrupts          | IRQ <sub>1</sub> |               |                 |               | Retained*6               |                          |                          |                 |
|                     | IRQ <sub>2</sub> |               |                 |               |                          |                          |                          | Retained*6      |
|                     | IRQ <sub>3</sub> |               |                 |               |                          |                          |                          |                 |
|                     | IRQ₄             | -             |                 |               |                          |                          |                          |                 |
|                     | WKP <sub>0</sub> | Functions     | Functions       | Functions     | Functions                | Functions                | Functions                | Functions       |
|                     | WKP1             | -             |                 |               |                          |                          |                          |                 |
|                     | WKP <sub>2</sub> | -             |                 |               |                          |                          |                          |                 |
|                     | WKP3             | -             |                 |               |                          |                          |                          |                 |
|                     | WKP <sub>4</sub> |               |                 |               |                          |                          |                          |                 |
|                     | WKP5             | -             |                 |               |                          |                          |                          |                 |
|                     | WKP6             | _             |                 |               |                          |                          |                          |                 |
|                     | WKP7             |               |                 |               |                          |                          |                          |                 |
| Peripheral          | Timer A          | Functions     | Functions       | Functions     | Functions*5              | Functions*5              | Functions*5              | Retained        |
| module<br>functions | Timer B          | -             |                 |               | Retained                 | Retained                 | Retained                 | -               |
| TUTIONS             | Timer C          |               |                 |               |                          | Functions/<br>Retained*2 | Functions/<br>Retained*2 |                 |
|                     | Timer F          | •             |                 |               |                          | Retained                 | Retained                 | -               |
|                     | Timer G          | -             |                 |               |                          | Functions/<br>Retained*3 | Functions/<br>Retained*3 | -               |
|                     | SCI1             | Functions     | Functions       | Functions     | Retained                 | Retained                 | Retained                 | Retained        |
|                     | SCI2             | -             |                 |               |                          |                          |                          |                 |
|                     | SCI3             | •             |                 |               | Reset                    | Reset                    | Reset                    | Reset           |
|                     | PWM              | Functions     | Functions       | Retained      | Retained                 | Retained                 | Retained                 | Retained        |
|                     | A/D              | Functions     | Functions       | Functions     | Retained                 | Retained                 | Retained                 | Retained        |
|                     | LCD              | Functions     | Functions       | Functions     | Functions/<br>Retained*4 | Functions/<br>Retained*4 | Functions/<br>Retained*4 | Retained        |

### Table 5-2 Internal State in Each Operation Mode

Notes: 1. Register contents held; high-impedance output.

2. Functions only if external clock or  $\phi_W/4$  internal clock is selected; otherwise halted and retained.

3. Functions only if  $ø_W/2$  internal clock is selected; otherwise halted and retained.

4. Functions only if  $\sigma_W$  or  $\sigma_W/2$  internal clock is selected; otherwise halted and retained.

5. Functions when timekeeping time-base function is selected.

6. External interrupt requests are ignored. The interrupt request register contents are not affected.

#### 5.1.1 System Control Registers

The operation mode is selected using the system control registers described in table 5-3.

| Table 5-3 | System | Control | Register |
|-----------|--------|---------|----------|
|-----------|--------|---------|----------|

| Name                      | Abbreviation | R/W | Initial Value | Address |
|---------------------------|--------------|-----|---------------|---------|
| System control register 1 | SYSCR1       | R/W | H'07          | H'FFF0  |
| System control register 2 | SYSCR2       | R/W | H'E0          | H'FFF1  |

1. System control register 1 (SYSCR1)

| Bit           | 7    | 6    | 5    | 4    | 3    | 2 | 1 | 0 |
|---------------|------|------|------|------|------|---|---|---|
|               | SSBY | STS2 | STS1 | STS0 | LSON |   |   |   |
| Initial value | 0    | 0    | 0    | . 0  | 0    | 1 | 1 | 1 |
| Read/Write    | R/W  | R/W  | R/W  | R/W  | R/W  |   |   |   |

SYSCR1 is an 8-bit read/write register for control of the power-down modes.

Bit 7: Software standby (SSBY)

This bit designates transition to standby mode or watch mode.

| Bit 7<br>SSBY | Description                                                                                                                   |                 |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|
| 0             | <ul> <li>When a SLEEP instruction is executed in active mode, a transition<br/>is made to sleep mode.</li> </ul>              | (initial value) |  |  |  |
|               | <ul> <li>When a SLEEP instruction is executed in subactive mode, a transition<br/>subsleep mode.</li> </ul>                   | on is made to   |  |  |  |
| 1             | <ul> <li>When a SLEEP instruction is executed in active mode, a transition is made<br/>standby mode or watch mode.</li> </ul> |                 |  |  |  |
|               | <ul> <li>When a SLEEP instruction is executed in subactive mode, a transition watch mode.</li> </ul>                          | on is made to   |  |  |  |

Bits 6 to 4: Standby timer select 2 to 0 (STS2 to STS0)

These bits designate the time the CPU and peripheral modules wait for stable clock operation after exiting from standby mode or watch mode to active mode due to an interrupt. The designation should be made according to the clock frequency so that the waiting time is at least 10 ms.

| Bit 6<br>STS2 | Bit 5<br>STS1 | Bit 4<br>STS0 | Description                |                 |
|---------------|---------------|---------------|----------------------------|-----------------|
| 0             | 0             | 0             | Wait time = 8,192 states   | (initial value) |
| 0             | 0             | 1             | Wait time = 16,384 states  |                 |
| 0             | 1             | 0             | Wait time = 32,768 states  | *****           |
| 0             | 1             | 1             | Wait time = 65,536 states  |                 |
| 1             | *             | *             | Wait time = 131,072 states |                 |

Note: \* Don't care

#### Bit 3: Low speed on flag (LSON)

This bit chooses the system clock ( $\phi$ ) or subclock ( $\phi_{SUB}$ ) as the CPU operating clock when watch mode is cleared. The resulting operation mode depends on the combination of other control bits and interrupt input.

#### Bit 3

| LSON | Description                                          |                 |
|------|------------------------------------------------------|-----------------|
| 0    | The CPU operates on the system clock (ø)             | (initial value) |
| 1    | The CPU operates on the subclock (ø <sub>SUB</sub> ) |                 |

#### Bits 2 to 0: Reserved bits

These bits are reserved; they are always read as 1, and cannot be modified.

#### 2. System control register 2 (SYSCR2)

| D | 1 | ٠ |
|---|---|---|
| D | 1 | ι |

| Bit           | 7 | 6 | 5 | 4     | 3    | 2    | 1   | 0   |
|---------------|---|---|---|-------|------|------|-----|-----|
|               | — | _ | — | NESEL | DTON | MSON | SA1 | SA0 |
| Initial value | 1 | 1 | 1 | 0     | 0    | 0    | 0   | 0   |
| Read/Write    | — |   |   | R/W   | R/W  | R/W  | R/W | R/W |

SYSCR2 is an 8-bit read/write register for power-down mode control.

· Bits 7 to 5: Reserved bits

These bits are reserved; they are always read as 1, and cannot be modified.

Bit 4: Noise elimination sampling frequency select (NESEL)

This bit selects the frequency at which the watch clock signal  $(\phi_W)$  generated by the subclock pulse generator is sampled, in relation to the oscillator clock ( $\phi_{OSC}$ ) generated by the system clock pulse generator. When  $\phi_{OSC} = 2$  to 10 MHz, clear NESEL to 0.

| Bit 4<br>NESEL | Description                           |
|----------------|---------------------------------------|
| 0              | Sampling rate is Ø <sub>OSC</sub> /16 |
| 1              | Sampling rate is Ø <sub>OSC</sub> /4  |

Bit 3: Direct transfer on flag (DTON)

This bit designates whether or not to make direct transitions among active (high-speed), active (medium-speed) and subactive mode when a SLEEP instruction is executed. The mode to which the transition is made after the SLEEP instruction is executed depends on a combination of this and other control bits.

| Bit 3<br>DTON | Description                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 0             | When a SLEEP instruction is executed in active mode, a transition (initial value) is made to standby mode, watch mode, or sleep mode.                                                                                                          |  |  |  |  |  |  |
|               | When a SLEEP instruction is executed in subactive mode, a transition is made to watch mode or subsleep mode.                                                                                                                                   |  |  |  |  |  |  |
| 1             | When a SLEEP instruction is executed in active (high-speed) mode, a direct transition is made to active (medium-speed) mode if SSBY = 0, MSON = 1, and LSON = 0, or to subactive mode if SSBY = 1, TMA3 = 1, and LSON = 1.                     |  |  |  |  |  |  |
|               | When a SLEEP instruction is executed in active (medium-speed) mode, a direct transition is made to active (high-speed) mode if SSBY = 0, MSON = 0, and LSON = 0, or to subactive mode if SSBY = 1, TMA3 = 1, and LSON = 1.                     |  |  |  |  |  |  |
|               | When a SLEEP instruction is executed in subactive mode, a direct transition is made to active (high-speed) mode if SSBY = 1, TMA3 = 1, LSON = 0, and MSON = 0, or to active (medium-speed) mode if SSBY = 1, TMA3 = 1, LSON = 0, and MSON = 1. |  |  |  |  |  |  |

Bit 2: Medium speed on flag (MSON)

After standby, watch, or sleep mode is cleared, this bit selects active (high-speed) or active (medium-speed) mode.

| Bit 2<br>MSON | Description                                |                 |
|---------------|--------------------------------------------|-----------------|
| 0             | Operation is in active (high-speed) mode   | (initial value) |
| 1             | Operation is in active (medium-speed) mode |                 |

### Bits 1 and 0: Subactive mode clock select (SA1 and SA0)

These bits select the CPU clock rate ( $\phi_W/2$ ,  $\phi_W/4$ , or  $\phi_W/8$ ) in subactive mode. SA1 and SA0 cannot be modified in subactive mode.

| Bit 1<br>SA1 | Bit 0<br>SA0 | Description       |                 |
|--------------|--------------|-------------------|-----------------|
| 0            | 0            | ø <sub>W</sub> /8 | (initial value) |
| 0            | 1            | ø <sub>W</sub> /4 |                 |
| 1            | *            | ø <sub>W</sub> /2 |                 |

Note: \* Don't care

# 5.2 Sleep Mode

### 5.2.1 Transition to Sleep Mode

The system goes from active mode to sleep mode when a SLEEP instruction is executed while the SSBY and LSON bits in system control register 1 (SYSCR1) are cleared to 0. In sleep mode CPU operation is halted but the on-chip peripheral functions other than PWM are operational. The CPU register contents are retained.

### 5.2.2 Clearing Sleep Mode

Sleep mode is cleared by an interrupt (timer A, timer B, timer C, timer F, timer G,  $IRQ_0$  to  $IRQ_4$ , WKP<sub>0</sub> to WKP<sub>7</sub>, SCI1, SCI2, SCI3, A/D converter) or by input at the RES pin.

• Clearing by interrupt

When an interrupt is requested, sleep mode is cleared and interrupt exception handling starts. Operation resumes in active (high-speed) mode if MSON = 0 in SYSCR2, or active (medium-speed) mode if MSON = 1. Sleep mode is not cleared if the I bit of the condition code register (CCR) is set to 1 or the particular interrupt is disabled in the interrupt enable register.

• Clearing by RES input

When the  $\overline{\text{RES}}$  pin goes low, the CPU goes into the reset state and sleep mode is cleared.

# 5.3 Standby Mode

### 5.3.1 Transition to Standby Mode

The system goes from active mode to standby mode when a SLEEP instruction is executed while the SSBY bit in SYSCR1 is set to 1, the LSON bit is cleared to 0, and bit TMA3 in timer register A (TMA) is cleared to 0. In standby mode the clock pulse generator stops, so the CPU and on-chip peripheral modules stop functioning. As long as a minimum required voltage is applied, the CPU register contents and data in the on-chip RAM will be retained. The I/O ports go to the high-impedance state.

### 5.3.2 Clearing Standby Mode

Standby mode is cleared by an interrupt (IRQ<sub>0</sub>, IRQ<sub>1</sub>, WKP<sub>0</sub> to WKP<sub>7</sub>) or by input at the  $\overline{\text{RES}}$  pin.

• Clearing by interrupt

When an interrupt is requested, the system clock pulse generator starts. After the time set in bits STS2-STS0 in SYSCR1 has elapsed, a stable system clock signal is supplied to the entire chip, standby mode is cleared, and interrupt exception handling starts. Operation resumes in active (high-speed) mode if MSON = 0 in SYSCR2, or active (medium-speed) mode if MSON = 1. Standby mode is not cleared if the I bit of CCR is set to 1 or the particular interrupt is disabled in the interrupt enable register.

• Clearing by RES input

When the  $\overline{\text{RES}}$  pin goes low, the system clock pulse generator starts and standby mode is cleared. After the pulse generator output has stabilized, if the  $\overline{\text{RES}}$  pin is driven high, the CPU starts reset exception handling.

Since system clock signals are supplied to the entire chip as soon as the system clock pulse generator starts functioning, the  $\overline{\text{RES}}$  pin should be kept at the low level until the pulse generator output stabilizes.

### 5.3.3 Oscillator Settling Time after Standby Mode is Cleared

Bits STS2 to STS0 in SYSCR1 should be set as follows.

• When a crystal oscillator is used

The table below gives settings for various operating frequencies. Set bits STS2 to STS0 for a waiting time of at least 10 ms.

• When an external clock is used

Any values may be set. Normally the minimum time (STS2 = STS1 = STS0 = 0) should be set.

| STS2 | STS1 | STS0 | Waiting Time   | 5 MHz | 4 MHz | 2 MHz | 1 MHz | 0.5 MHz |
|------|------|------|----------------|-------|-------|-------|-------|---------|
| 0    | 0    | 0    | 8,192 states   | 1.6   | 2.0   | 4.1   | 8.2   | 16.4    |
| 0    | 0    | 1    | 16,384 states  | 3.2   | 4.1   | 8.2   | 16.4  | 32.8    |
| 0    | 1    | 0    | 32,768 states  | 6.6   | 8.2   | 16.4  | 32.8  | 65.5    |
| 0    | 1    | 1    | 65,536 states  | 13.1  | 16.4  | 32.8  | 65.5  | 131.1   |
| 1    | *    | *    | 131,072 states | 26.2  | 32.8  | 65.5  | 131.1 | 262.1   |

 Table 5-3
 Clock Frequency and Settling Time (times are in ms)

Note: \* Don't care

### 5.3.4 Transition to Standby Mode and Port Pin States

The system goes from active (high-speed or medium-speed) mode to standby mode when a SLEEP instruction is executed while the SSBY bit in SYSCR1 is set to 1, the LSON bit is cleared to 0, and bit TMA3 in TMA is cleared to 0. Port pins (except those with their MOS pull-up turned on) enter high-impedance state when the transition to standby mode is made. This timing is shown in figure 5-2.



Figure 5-2 Transition to Standby Mode and Port Pin States

### 5.4 Watch Mode

#### **5.4.1 Transition to Watch Mode**

The system goes from active or subactive mode to watch mode when a SLEEP instruction is executed while the SSBY bit in SYSCR1 is set to 1 and bit TMA3 in TMA is set to 1.

In watch mode, operation of on-chip peripheral modules other than timer A and the LCD controller is halted. The LCD controller can be selected to operate or to halt. As long as a minimum required voltage is applied, the contents of CPU registers and some registers of the on-chip peripheral modules, and the on-chip RAM contents, are retained. I/O ports keep the same states as before the transition.

#### 5.4.2 Clearing Watch Mode

Watch mode is cleared by an interrupt (timer A,  $IRQ_0$ ,  $WKP_0$  to  $WKP_7$ ) or by a low input at the RES pin.

• Clearing by interrupt

Watch mode is cleared when an interrupt is requested. The mode to which a transition is made depends on the settings of LSON in SYSCR1 and MSON in SYSCR2. If both LSON and MSON are cleared to 0, transition is to active (high-speed) mode; if LSON = 0 and MSON = 1, transition is to active (medium-speed) mode; if LSON = 1, transition is to subactive mode. When the transition is to active mode, after the time set in SYSCR1 bits STS2 to STS0 has elapsed, a stable clock signal is supplied to the entire chip, watch mode is cleared, and interrupt exception handling starts. Watch mode is not cleared if the I bit of CCR is set to 1 or the particular interrupt is disabled in the interrupt enable register.

• Clearing by RES input

Clearing by RES pin is the same as for standby mode; see 5.3.2, Clearing Standby Mode.

### 5.4.3 Oscillator Settling Time after Watch Mode is Cleared

The waiting time is the same as for standby mode; see 5.3.3, Oscillator Settling Time after Standby Mode is Cleared.

# 5.5 Subsleep Mode

### 5.5.1 Transition to Subsleep Mode

The system goes from subactive mode to subsleep mode when a SLEEP instruction is executed while the SSBY bit in SYSCR1 is cleared to 0, LSON bit in SYSCR1 is set to 1, and TMA3 bit in TMA is set to 1.

In subsleep mode, operation of on-chip peripheral modules other than timer A, timer C, timer G, and the LCD controller is halted. As long as a minimum required voltage is applied, the contents of CPU registers and some registers of the on-chip peripheral modules, and the on-chip RAM contents, are retained. I/O ports keep the same states as before the transition.

### 5.5.2 Clearing Subsleep Mode

Subsleep mode is cleared by an interrupt (timer A, timer C, timer G,  $IRQ_0$  to  $IRQ_4$ ,  $WKP_0$  to  $WKP_7$ ) or by a low input at the  $\overline{RES}$  pin.

• Clearing by interrupt

When an interrupt is requested, subsleep mode is cleared and interrupt exception handling starts. Subsleep mode is not cleared if the I bit of CCR is set to 1 or the particular interrupt is disabled in the interrupt enable register.

• Clearing by RES input

Clearing by RES pin is the same as for standby mode; see 5.3.2, Clearing Standby Mode.

### 5.6 Subactive Mode

#### 5.6.1 Transition to Subactive Mode

Subactive mode is entered from watch mode if a timer A,  $IRQ_0$ , or  $WKP_0$  to  $WKP_7$  interrupt is requested while the LSON bit in SYSCR1 is set to 1. From subsleep mode, subactive mode is entered if a timer A, timer C, timer G,  $IRQ_0$  to  $IRQ_4$ , or  $WKP_0$  to  $WKP_7$  interrupt is requested. A transition to subactive mode does not take place if the I bit of CCR is set to 1 or the particular interrupt is disabled in the interrupt enable register.

### 5.6.2 Clearing Subactive Mode

Subactive mode is cleared by a SLEEP instruction or by a low input at the  $\overline{\text{RES}}$  pin.

• Clearing by SLEEP instruction

If a SLEEP instruction is executed while the SSBY bit in SYSCR1 is set to 1 and TMA3 bit in TMA is set to 1, subactive mode is cleared and watch mode is entered. If a SLEEP instruction is executed while SSBY = 0 and LSON = 1 in SYSCR1 and TMA3 = 1 in TMA, subsleep mode is entered. Direct transfer to active mode is also possible; see 5.8, Direct Transfer, below.

• Clearing by RES pin

Clearing by  $\overline{\text{RES}}$  pin is the same as for standby mode; see 5.3.2, Clearing Standby Mode.

#### 5.6.3 Operating Frequency in Subactive Mode

The operating frequency in subactive mode is set in bits SA1 and SA0 in SYSCR2. The choices are  $\phi_W/2$ ,  $\phi_W/4$ , and  $\phi_W/8$ .

# 5.7 Active (medium-speed) Mode

### 5.7.1 Transition to Active (medium-speed) Mode

If the MSON bit in SYSCR2 is set to 1 while the LSON bit in SYSCR1 is cleared to 0, a transition to active (medium-speed) mode results from  $IRQ_0$ ,  $IRQ_1$ , or  $WKP_0$  to  $WKP_7$  interrupts in standby mode, timer A,  $IRQ_0$ , or  $WKP_0$  to  $WKP_7$  interrupts in watch mode, or any interrupt in sleep mode. A transition to active (medium-speed) mode does not take place if the I bit of CCR is set to 1 or the particular interrupt is disabled in the interrupt enable register.

### 5.7.2 Clearing Active (medium-speed) Mode

Active (medium-speed) mode is cleared by a SLEEP instruction or by a low input at the RES pin.

Clearing by SLEEP instruction

A transition to standby mode takes place if a SLEEP instruction is executed while the SSBY bit in SYSCR1 is set to 1, the LSON bit in SYSCR1 is cleared to 0, and TMA3 bit in TMA is cleared to 0. The system goes to watch mode if the SSBY bit in SYSCR1 is set to 1 and TMA3 bit in TMA is set to 1 when a SLEEP instruction is executed. Sleep mode is entered if both SSBY and LSON are cleared to 0 when a SLEEP instruction is executed. Direct transfer to active (high-speed) mode or to subactive mode is also possible. See 5.8, Direct Transfer, below for details.

Clearing by RES pin

When the  $\overline{\text{RES}}$  pin goes low, the CPU enters the reset state and active (medium-speed) mode is cleared.

# 5.7.3 Operating Frequency in Active (medium-speed) Mode

In active (medium-speed) mode, the CPU is clocked at 1/8 the frequency in active (high-speed) mode.

### 5.8 Direct Transfer

#### 5.8.1 Direct Transfer Overview

The CPU can execute programs in three modes: active (high-speed) mode, active (medium-speed) mode, and subactive mode. A direct transfer is a transition among these three modes without the stopping of program execution. A direct transfer can be made by executing a SLEEP instruction while the DTON bit in SYSCR2 is set to 1. After the mode transition, direct transfer interrupt exception handling starts.

If the direct transfer interrupt is disabled in interrupt enable register 2 (IENR2), a transition is made instead to sleep mode or watch mode. Note that if a direct transition is attempted while the I bit in CCR is set to 1, sleep mode or watch mode will be entered, and it will be impossible to clear the resulting mode by means of an interrupt.

• Direct transfer from active (high-speed) mode to active (medium-speed) mode

When a SLEEP instruction is executed in active (high-speed) mode while the SSBY and LSON bits in SYSCR1 are cleared to 0, the MSON bit in SYSCR2 is set to 1, and the DTON bit in SYSCR2 is set to 1, a transition is made to active (medium-speed) mode via sleep mode.

• Direct transfer from active (medium-speed) mode to active (high-speed) mode

When a SLEEP instruction is executed in active (medium-speed) mode while the SSBY and LSON bits in SYSCR1 are cleared to 0, the MSON bit in SYSCR2 is cleared to 0, and the DTON bit in SYSCR2 is set to 1, a transition is made to active (high-speed) mode via sleep mode.

• Direct transfer from active (high-speed) mode to subactive mode

When a SLEEP instruction is executed in active (high-speed) mode while the SSBY and LSON bits in SYSCR1 are set to 1, the DTON bit in SYSCR2 is set to 1, and TMA3 bit in TMA is set to 1, a transition is made to subactive mode via watch mode.

• Direct transfer from subactive mode to active (high-speed) mode

When a SLEEP instruction is executed in subactive mode while the SSBY bit in SYSCR1 is set to 1, the LSON bit in SYSCR1 is cleared to 0, the MSON bit in SYSCR2 is cleared to 0, the DTON bit in SYSCR2 is set to 1, and TMA3 bit in TMA is set to 1, a transition is made directly to active (high-speed) mode via watch mode after the waiting time set in SYSCR1 bits STS2 to STS0 has elapsed.

• Direct transfer from active (medium-speed) mode to subactive mode

When a SLEEP instruction is executed in active (medium-speed) while the SSBY and LSON bits in SYSCR1 are set to 1, the DTON bit in SYSCR2 is set to 1, and TMA3 bit in TMA is set to 1, a transition is made to subactive mode via watch mode.

• Direct transfer from subactive mode to active (medium-speed) mode

When a SLEEP instruction is executed in subactive mode while the SSBY bit in SYSCR1 is set to 1, the LSON bit in SYSCR1 is cleared to 0, the MSON bit in SYSCR2 is set to 1, the DTON bit in SYSCR2 is set to 1, and TMA3 bit in TMA is set to 1, a transition is made directly to active (medium-speed) mode via watch mode after the waiting time set in SYSCR1 bits STS2 to STS0 has elapsed.

# 5.8.2 Calculation of Direct Transfer Time before Transition

• Time required before direct transfer from active (high-speed) mode to active (medium-speed) mode

A direct transfer is made from active (high-speed) mode to active (medium-speed) mode when a SLEEP instruction is executed in active (high-speed) mode while the SSBY and LSON bits in SYSCR1 are cleared to 0, the MSON bit in SYSCR2 is set to 1, and the DTON bit in SYSCR2 is set to 1. A direct transfer time, that is, the time from SLEEP instruction execution to interrupt exception handling completion is calculated by expression (1) below.

Direct transfer time = (number of states for SLEEP instruction execution + number of states for internal processing) × tcyc before transition + number of states for interrupt exception handling execution × tcyc after transition ......(1)

Example: Direct transfer time for the H8/3834U Series

=  $(2 + 1) \times 2$ tosc +  $14 \times 16$ tosc = 230 tosc Notation: tosc: OSC clock cycle time tcyc: System clock ( $\phi$ ) cycle time

• Time required before direct transfer from active (medium-speed) mode to active (high-speed) mode

A direct transfer is made from active (medium-speed) mode to active (high-speed) mode when a SLEEP instruction is executed in active (medium-speed) mode while the SSBY and LSON bits in SYSCR1 are cleared to 0, the MSON bit in SYSCR2 is cleared to 0, and the DTON bit in SYSCR2 is set to 1. A direct transfer time, that is, the time from SLEEP instruction execution to interrupt exception handling completion is calculated by expression (2) below.

Direct transfer time = (number of states for SLEEP instruction execution + number of states for internal processing) × tcyc before transition + number of states for interrupt exception handling execution × tcyc after transition ......(2)

Example: Direct transfer time for the H8/3834U Series

=  $(2 + 1) \times 16$ tosc +  $14 \times 2$ tosc = 76 tosc Notation: tosc: OSC clock cycle time tcyc: System clock ( $\phi$ ) cycle time

• Time required before direct transfer from subactive mode to active (high-speed) mode

A direct transfer is made from subactive mode to active (high-speed) mode when a SLEEP instruction is executed in subactive mode while the SSBY bit in SYSCR1 is set to 1, the LSON bit in SYSCR1 is cleared to 0, the MSON bit in SYSCR2 is cleared to 0, the DTON bit in SYSCR2 is set to 1, and the TMA3 bit in TMA is set to 1. A direct transfer time, that is, the time from SLEEP instruction execution to interrupt exception handling completion is calculated by expression (3) below.

Direct transfer time = (number of states for SLEEP instruction execution + number of states for internal processing) × tsubcyc before transition + (wait time designated by STS2 to STS0 bits in SCR + number of states for interrupt exception handling execution) × tcyc after transition .......(3)

Example: Direct transfer time for the H8/3834U Series

(when CPU clock frequency is  $\phi w/8$  and wait time is 8192 states) =  $(2 + 1) \times 8tw + (8192 + 14) \times 2tosc = 24tw + 16412tosc$ Notation: tosc: OSC clock cycle time tw: Watch clock cycle time tcyc: System clock ( $\phi$ ) cycle time tsubcyc: Subclock ( $\phi$ SUB) cycle time

• Time required before direct transfer from subactive mode to active (medium-speed) mode

A direct transfer is made from subactive mode to active (medium-speed) mode when a SLEEP instruction is executed in subactive mode while the SSBY bit in SYSCR1 is set to 1, the LSON bit in SYSCR1 is cleared to 0, the MSON and DTON bits in SYSCR2 are set to 1, and the TMA3 bit in TMA is set to 1. A direct transfer time, that is, the time from SLEEP instruction execution to interrupt exception handling completion is calculated by expression (4) below.

Direct transfer time = (number of states for SLEEP instruction execution + number of states for internal processing) × tsubcyc before transition + (wait time designated by STS2 to STS0 bits in SCR + number of states for interrupt exception handling execution) × tcyc after transition ...... (4)

Example: Direct transfer time for the H8/3834U Series

(when CPU clock frequency is  $\phi w/8$  and wait time is 8192 states)

 $= (2 + 1) \times 8tw + (8192 + 14) \times 16tosc = 24tw + 131296tosc$ 

Notation:

tosc: OSC clock cycle time

tw: Watch clock cycle time

tcyc: System clock ( $\phi$ ) cycle time

tsubcyc: Subclock ( $\phi$ SUB) cycle time

# Section 6 ROM

# 6.1 Overview

The H8/3833U has 24 kbytes of on-chip ROM, while the H8/3834U has 32 kbytes, the H8/3835U has 40 kbytes, the H8/3836U has 48 kbytes, and the H8/3837U has 60 kbytes. The ROM is connected to the CPU by a 16-bit data bus, allowing high-speed 2-state access for both byte data and word data. The ZTAT<sup>™</sup> versions of the H8/3834U and H8/3837U each have 32 kbytes and 60 kbytes of PROM.

#### 6.1.1 Block Diagram

Figure 6-1 shows a block diagram of the on-chip ROM.



Figure 6-1 ROM Block Diagram (H8/3834U)

### 6.2 H8/3834U PROM Mode

#### 6.2.1 Setting to PROM Mode

If the on-chip ROM is PROM, setting the chip to PROM mode stops operation as a microcontroller and allows the PROM to be programmed in the same way as the standard HN27C256 EPROM. Table 6-1 shows how to set the chip to PROM mode.

### Table 6-1 Setting to PROM Mode

| Setting    |
|------------|
| High level |
| Low level  |
|            |
| High level |
|            |

### 6.2.2 Socket Adapter Pin Arrangement and Memory Map

A standard PROM programmer can be used to program the PROM. A socket adapter is required for conversion to 28 pins, as listed in table 6-2.

Figure 6-2 shows the pin-to-pin wiring of the socket adapter. Figure 6-3 shows a memory map.

 Table 6-2
 Socket Adapter

| Package            | Socket Adapter |
|--------------------|----------------|
| 100-pin (FP-100B)  | HS3834ESH01H   |
| 100-pin (FP-100A)  | HS3834ESF01H   |
| 100-pin (TFP-100B) | HS3834ESN01H   |

| 12       9       RES $V_{PP}$ 1         47       44       P60       EO0       11         48       45       P61       EO1       12         49       46       P62       EO2       13         50       47       P63       EO3       15         51       48       P64       EO3       15         51       48       P64       EO3       15         52       49       P65       EO5       17         53       50       P66       EO5       17         53       50       P66       EO7       18         54       51       P67       EO6       18         54       51       P67       EO4       10         69       66       P86       EA1       9         68       65       P85       EA2       8         67       64       P84       EA3       7         66       63       P83       EA4       6         655       52       P70       EA4       6         655       52       P73       EA4       21         58 <t< th=""><th>FP-100A</th><th>FP-100B</th><th>Pin</th><th></th><th>Pin</th><th>HN27C2</th></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | FP-100A | FP-100B | Pin                |          | Pin               | HN27C2 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|--------------------|----------|-------------------|--------|
| 48       45       P61       EO1       12         49       46       P62       EO2       13         50       47       P63       EO3       15         51       48       P64       EO4       16         52       49       P65       EO5       17         53       50       P66       EO5       17         53       50       P66       EO7       19         70       67       P87       EA0       10         69       66       P86       EA1       9         68       65       P85       EA2       8         67       64       P84       EA3       7         66       63       P83       EA4       6         65       62       P82       EA5       5         64       61       P84       EA3       7         55       52       P70       EA6       4         63       60       P80       EA1       9         54       77       54       P72       EA1       2         61       58       P77       EA1       23       24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 12      | 9       | RES -              |          |                   | 1      |
| 49       46       P62       EO2       13         50       47       P63       EO3       15         51       48       P64       EO3       15         52       49       P65       EO3       17         53       50       P66       EO5       17         53       50       P66       EO5       17         53       50       P66       EO5       17         70       67       P87       EO7       19         70       67       P87       EA0       10         69       66       P86       EA1       9         68       65       P82       EA3       7         66       63       P83       EA4       6         65       62       P82       EA4       6         65       62       P82       EA4       6         65       52       P70       EA4       6         65       52       P70       EA8       25         91       88       P43       EA1       21         55       52       P70       EA1       23         59       56 </td <td>47</td> <td>44</td> <td>P60 -</td> <td></td> <td> EO0</td> <td>11</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 47      | 44      | P60 -              |          | EO0               | 11     |
| 49       46       P62       EO2       13         50       47       P63       EO3       15         51       48       P64       EO3       15         52       49       P65       EO3       17         53       50       P66       EO5       17         53       50       P66       EO5       17         53       50       P66       EO5       17         70       67       P87       EO7       19         70       67       P87       EA0       10         69       66       P86       EA1       9         68       65       P82       EA3       7         66       63       P83       EA4       6         65       62       P82       EA4       6         65       62       P82       EA4       6         65       52       P70       EA4       6         65       52       P70       EA8       25         91       88       P43       EA1       21         55       52       P70       EA1       23         59       56 </td <td>48</td> <td>45</td> <td>P61</td> <td></td> <td></td> <td>12</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 48      | 45      | P61                |          |                   | 12     |
| 50       47       P63       EO3       15         51       48       P64       EO4       16         52       49       P65       EO5       17         53       50       P66       EO7       19         70       67       P87       EA0       10         69       66       P86       EA1       9         68       65       P83       EA2       8         67       64       P84       EA3       7         66       63       P83       EA4       6         65       62       P82       EA4       6         64       61       P81       EA4       6         63       60       P80       EA4       6         55       52       P70       EA4       6         91       88       P43       EA1       21         58       55       P73       EA1       23         59       56 <td>49</td> <td>46</td> <td>P62 -</td> <td></td> <td></td> <td>13</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 49      | 46      | P62 -              |          |                   | 13     |
| 51       48       P64       EQ4       16         52       49       P65       EQ5       17         53       50       P66       EQ6       18         54       51       P67       EQ6       18         54       51       P67       EQ6       18         50       66       P87       EA0       10         69       66       P86       EA1       9         68       65       P83       EA2       8         67       64       P84       EA3       7         66       63       P83       EA4       6         65       62       P82       EA5       5         64       61       P81       EA4       6         63       60       P80       EA4       6         55       52       P70       EA6       4         63       60       P80       EA9       24         57       54       P72       EA10       21         58       55       P73       EA12       2         60       57       P75       EA13       26         61       58 </td <td>50</td> <td>47</td> <td></td> <td>·····</td> <td>EO3</td> <td>15</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50      | 47      |                    | ·····    | EO3               | 15     |
| 53       50       P66       EO6       18         54       51       P67       EO7       19         70       67       P87       EA0       10         69       66       P86       EA1       9         68       65       P83       EA2       8         67       64       P84       EA3       7         66       63       P83       EA4       6         65       62       P82       EA5       5         64       61       P81       EA6       4         63       60       P80       EA7       3         55       52       P70       EA8       25         91       88       P43       EA9       24         57       54       P72       EA10       21         58       55       P73       EA11       23         59       56       P74       EA12       2         60       57       P75       EA13       26         61       58       P76       EA13       26         61       58       P77       OE       22         8       5 </td <td>51</td> <td>48</td> <td>P6₄</td> <td></td> <td>EO4</td> <td>16</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 51      | 48      | P6₄                |          | EO4               | 16     |
| $54$ $51$ $P6_7$ $EO_7$ $19$ $70$ $67$ $P8_7$ $EA_0$ $10$ $69$ $66$ $P8_6$ $EA_1$ $9$ $68$ $65$ $P8_5$ $EA_2$ $8$ $67$ $64$ $P8_4$ $EA_3$ $7$ $66$ $63$ $P8_3$ $EA_4$ $6$ $65$ $62$ $P8_2$ $EA_4$ $6$ $64$ $61$ $P8_1$ $EA_6$ $4$ $63$ $60$ $P8_0$ $EA_1$ $21$ $57$ $54$ $P7_2$ $EA_{10}$ $21$ $58$ $55$ $P7_3$ $EA_{11}$ $23$ $59$ $56$ $P7_4$ $EA_{12}$ $2$ $60$ $57$ $P7_5$ $EA_{13}$ $26$ $6$ $3$ $TEST$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 52      | 49      | P6s -              |          | EO <sub>5</sub>   | 17     |
| $54$ $51$ $P6_7$ $EO_7$ $19$ $70$ $67$ $P8_7$ $EA_0$ $10$ $69$ $66$ $P8_6$ $EA_1$ $9$ $68$ $65$ $P8_5$ $EA_2$ $8$ $67$ $64$ $P8_4$ $EA_3$ $7$ $66$ $63$ $P8_3$ $EA_4$ $6$ $65$ $62$ $P8_2$ $EA_4$ $6$ $64$ $61$ $P8_1$ $EA_6$ $4$ $63$ $60$ $P8_0$ $EA_1$ $21$ $57$ $54$ $P7_2$ $EA_{10}$ $21$ $58$ $55$ $P7_3$ $EA_{11}$ $23$ $59$ $56$ $P7_4$ $EA_{12}$ $2$ $60$ $57$ $P7_5$ $EA_{13}$ $26$ $6$ $3$ $TEST$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 53      | 50      | P66 -              |          | EO6               | 18     |
| $69$ $66$ $P8_6$ $EA_1$ $9$ $68$ $65$ $P8_5$ $EA_2$ $8$ $67$ $64$ $P8_4$ $EA_3$ $7$ $66$ $63$ $P8_3$ $EA_4$ $6$ $65$ $62$ $P8_2$ $EA_4$ $6$ $64$ $61$ $P8_0$ $EA_5$ $5$ $64$ $61$ $P8_0$ $EA_6$ $4$ $63$ $60$ $P8_0$ $EA_7$ $3$ $55$ $52$ $P7_0$ $EA_8$ $25$ $91$ $88$ $P4_3$ $EA_9$ $24$ $57$ $54$ $P7_2$ $EA_{10}$ $21$ $58$ $55$ $P7_3$ $EA_{11}$ $23$ $59$ $56$ $P7_4$ $EA_{12}$ $2$ $60$ $57$ $P7_5$ $EA_{13}$ $26$ $61$ $58$ $P7_6$ $EA_{14}$ $27$ $6c$ $53$ $P7_1$ $\overline{OE}$ $22$ $34, 79$ $31, 76$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 54      | 51      |                    |          | EO7               | 19     |
| $68$ $65$ $P8_5$ $EA_2$ $8$ $67$ $64$ $P8_4$ $EA_3$ $7$ $66$ $63$ $P8_3$ $EA_4$ $6$ $65$ $62$ $P8_2$ $EA_6$ $4$ $63$ $60$ $P8_0$ $EA_7$ $3$ $55$ $52$ $P7_0$ $EA_8$ $25$ $91$ $88$ $P4_3$ $EA_9$ $24$ $57$ $54$ $P7_2$ $EA_{10}$ $21$ $58$ $55$ $P7_3$ $EA_{11}$ $23$ $59$ $56$ $P7_4$ $EA_{12}$ $2$ $60$ $57$ $P7_5$ $EA_{13}$ $26$ $61$ $58$ $P7_6$ $EA_{14}$ $27$ $62$ $59$ $P7_7$ $\overline{CE}$ $20$ $56$ $53$ $P7_1$ $\overline{OE}$ $22$ $34, 79$ $31, 76$ $V_{cc}$ $28$ $92$ $89$ $AV_{cc}$ $V_{cc}$ $28$ $6$ $3$ $TES$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 70      | 67      | P87                |          | EA <sub>0</sub>   | 10     |
| $67$ $64$ $P8_4$ $EA_3$ $7$ $66$ $63$ $P8_3$ $EA_4$ $6$ $65$ $62$ $P8_2$ $EA_5$ $5$ $64$ $61$ $P8_0$ $EA_6$ $4$ $63$ $60$ $P8_0$ $EA_6$ $4$ $63$ $60$ $P8_0$ $EA_7$ $3$ $55$ $52$ $P7_0$ $EA_8$ $25$ $91$ $88$ $P4_3$ $EA_9$ $24$ $57$ $54$ $P7_2$ $EA_{10}$ $21$ $58$ $55$ $P7_3$ $EA_{11}$ $23$ $59$ $56$ $P7_4$ $EA_{12}$ $2$ $60$ $57$ $P7_5$ $EA_{13}$ $26$ $61$ $58$ $P7_6$ $EA_{14}$ $27$ $62$ $59$ $P7_7$ $\overline{CE}$ $20$ $56$ $53$ $P7_1$ $\overline{OE}$ $22$ $34, 79$ $31, 76$ $V_{cc}$ $28$ $92$ $89$ $AV_{cc}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 69      | 66      | P86 -              |          | EA1               | 9      |
| $66$ $63$ $PB_3$ $EA_4$ $6$ $65$ $62$ $PB_2$ $EA_5$ $5$ $64$ $61$ $PB_1$ $EA_6$ $4$ $63$ $60$ $PB_6$ $EA_7$ $3$ $55$ $52$ $P7_0$ $EA_8$ $25$ $91$ $88$ $P4_3$ $EA_9$ $24$ $57$ $54$ $P7_2$ $EA_{10}$ $21$ $58$ $55$ $P7_3$ $EA_{11}$ $23$ $59$ $56$ $P7_4$ $EA_{12}$ $2$ $60$ $57$ $P7_5$ $EA_{13}$ $26$ $61$ $58$ $P7_6$ $EA_{14}$ $27$ $62$ $59$ $P7_7$ $\overline{CE}$ $20$ $56$ $53$ $P7_1$ $\overline{OE}$ $22$ $34, 79$ $31, 76$ $V_{cc}$ $28$ $92$ $89$ $AV_{cc}$ $V_{cc}$ $28$ $99$ $96$ $PB_6$ $PB_6$ $PB_6$ $PB_6$ <td>68</td> <td>65</td> <td>P85</td> <td></td> <td>EA2</td> <td>8</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 68      | 65      | P85                |          | EA2               | 8      |
| $65$ $62$ $PB_2$ $EA_5$ $5$ $64$ $61$ $PB_1$ $EA_6$ $4$ $63$ $60$ $PB_0$ $EA_6$ $4$ $63$ $60$ $PB_0$ $EA_7$ $3$ $55$ $52$ $P7_0$ $EA_8$ $25$ $91$ $88$ $P4_3$ $EA_9$ $24$ $57$ $54$ $P7_2$ $EA_{10}$ $21$ $58$ $55$ $P7_3$ $EA_{11}$ $23$ $59$ $56$ $P7_4$ $EA_{12}$ $2$ $60$ $57$ $P7_5$ $EA_{13}$ $26$ $61$ $58$ $P7_6$ $EA_{14}$ $27$ $62$ $59$ $P7_7$ $\overline{CE}$ $20$ $56$ $53$ $P7_1$ $\overline{OE}$ $22$ $34, 79$ $31, 76$ $V_{cc}$ $28$ $92$ $89$ $AV_{cc}$ $V_{cc}$ $28$ $99$ $96$ $PB_6$ $PB_6$ $PB_6$ $PB_6$ <td>67</td> <td>64</td> <td></td> <td></td> <td></td> <td>7</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 67      | 64      |                    |          |                   | 7      |
| $65$ $62$ $PB_2$ $EA_5$ $5$ $64$ $61$ $PB_1$ $EA_6$ $4$ $63$ $60$ $PB_0$ $EA_6$ $4$ $63$ $60$ $PB_0$ $EA_7$ $3$ $55$ $52$ $P7_0$ $EA_8$ $25$ $91$ $88$ $P4_3$ $EA_9$ $24$ $57$ $54$ $P7_2$ $EA_{10}$ $21$ $58$ $55$ $P7_3$ $EA_{11}$ $23$ $59$ $56$ $P7_4$ $EA_{12}$ $2$ $60$ $57$ $P7_5$ $EA_{13}$ $26$ $61$ $58$ $P7_6$ $EA_{14}$ $27$ $62$ $59$ $P7_7$ $\overline{CE}$ $20$ $56$ $53$ $P7_1$ $\overline{OE}$ $22$ $34, 79$ $31, 76$ $V_{cc}$ $28$ $92$ $89$ $AV_{cc}$ $V_{cc}$ $28$ $99$ $96$ $PB_6$ $PB_6$ $PB_6$ $PB_6$ <td>66</td> <td>63</td> <td>P83</td> <td></td> <td>EA4</td> <td>6</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 66      | 63      | P83                |          | EA4               | 6      |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 65      | 62      |                    |          |                   | 5      |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 64      | 61      |                    |          |                   | 4      |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 63      | 60      | P80 -              |          |                   | 3      |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 55      | 52      | P70 -              |          | EA8               | 25     |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 91      | 88      |                    |          |                   | 24     |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 57      | 54      |                    |          | - EA10            | 21     |
| 59     56     P74     EA12     2       60     57     P75     EA13     26       61     58     P76     EA14     27       62     59     P77     CE     20       56     53     P71     OE     22       34, 79     31, 76     Vcc     Vcc     28       92     89     AVcc     Vcc     28       6     3     TEST     99     96     PB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 58      | 55      |                    |          |                   |        |
| 61         58         P76         EA14         27           62         59         P77         CE         20           56         53         P71         OE         22           34, 79         31, 76         V <sub>cc</sub> V <sub>cc</sub> 28           92         89         AV <sub>cc</sub> V <sub>cc</sub> 28           6         3         TEST         99         96         PB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 59      | 56      |                    |          |                   | 2      |
| 62         59         P77         CE         20           56         53         P71         OE         22           34,79         31,76         V <sub>CC</sub> V <sub>CC</sub> V <sub>CC</sub> 28           92         89         AV <sub>CC</sub> V <sub>CC</sub> 28           6         3         TEST         Image: Constraint of the second seco | 60      | 57      |                    |          |                   | 26     |
| 62         59         P77         CE         20           56         53         P71         OE         22           34,79         31,76         V <sub>CC</sub> V <sub>CC</sub> V <sub>CC</sub> 28           92         89         AV <sub>CC</sub> V <sub>CC</sub> 28           6         3         TEST         Image: Constraint of the second seco | 61      | 58      | P76 -              |          | EA14              | 27     |
| 34, 79         31, 76         V <sub>CC</sub> V <sub>CC</sub> 28         28         4V <sub>CC</sub> 28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28         28 <td>62</td> <td>59</td> <td></td> <td></td> <td>- CE</td> <td>20</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 62      | 59      |                    |          | - CE              | 20     |
| 92         89         AV <sub>CC</sub> 6         3         TEST           8         5         X <sub>1</sub> 99         96         PB <sub>6</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 56      | 53      | P71 -              |          | ŌE                | 22     |
| 92         89         AV <sub>CC</sub> 6         3         TEST           8         5         X <sub>1</sub> 99         96         PB <sub>6</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 34, 79  | 31,76   | V <sub>cc</sub> -  |          | - V <sub>cc</sub> | 28     |
| 6         3         TEST           8         5         X1           99         96         PB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 92      | 89      | AV <sub>cc</sub> - |          |                   |        |
| 99 96 PB <sub>6</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6       | 3       |                    |          |                   |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8       | 5       | X1 -               |          |                   |        |
| 13 10 MD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 99      | 96      | PB <sub>6</sub>    |          | *                 |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 13      | 10      | MD0                |          |                   |        |
| 81 78 P11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 81      | 78      | P11 -              |          |                   |        |
| 82 79 P12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 82      | 79      | P12 -              |          |                   |        |
| 83 80 P13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 83      | 80      | P13 -              |          |                   |        |
| 9, 30 6, 27 V <sub>SS</sub> V <sub>SS</sub> 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9, 30   | 6,27    | V <sub>SS</sub> –  | <b>f</b> | - V <sub>ss</sub> | 14     |
| 5 2 AV <sub>SS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5       | 2       |                    |          |                   |        |
| 97 94 PB4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 97      | 94      |                    | <b> </b> |                   |        |
| 98 95 PB5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 98      | 95      | PB <sub>5</sub>    |          |                   |        |
| 84 81 P14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 84      | 81      |                    |          |                   |        |
| 85 82 P15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |         |                    |          |                   |        |
| 86 83 P1 <sub>6</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |         |                    |          |                   |        |





Figure 6-3 H8/3834U Memory Map in PROM Mode

Note: When programming with a PROM programmer, be sure to specify addresses from H'0000 to H'7FFF.

# 6.3 H8/3834U Programming

The write, verify, and other modes are selected as shown in table 6-3 in H8/3834U PROM mode.

|                      | Pin |    |                 |                 |                                    |                                     |  |
|----------------------|-----|----|-----------------|-----------------|------------------------------------|-------------------------------------|--|
| Mode                 | CE  | ŌE | V <sub>PP</sub> | V <sub>cc</sub> | EO <sub>7</sub> to EO <sub>0</sub> | EA <sub>14</sub> to EA <sub>0</sub> |  |
| Write                | L   | Н  | V <sub>PP</sub> | V <sub>CC</sub> | Data input                         | Address input                       |  |
| Verify               | Н   | L  | V <sub>PP</sub> | V <sub>CC</sub> | Data output                        | Address input                       |  |
| Programming disabled | Н   | н  | V <sub>PP</sub> | V <sub>CC</sub> | High impedance                     | Address input                       |  |

| Table 6-3 Mode Selection in I | H8/3834U PROM Mode |
|-------------------------------|--------------------|
|-------------------------------|--------------------|

Notation:

L: Low level

H: High level

V<sub>PP</sub>: V<sub>PP</sub> level

V<sub>CC</sub>: V<sub>CC</sub> level

The specifications for writing and reading the on-chip PROM are identical to those for the standard HN27C256 EPROM.

### 6.3.1 Writing and Verifying

An efficient, high-performance programming method is available for writing and verifying the PROM data. This method achieves high speed without voltage stress on the device and without lowering the reliability of written data. H'FF data is written in unused address areas.

The basic flow of this high-performance programming method is shown in figure 6-4. Table 6-4 and table 6-5 give the electrical characteristics in programming mode. Figure 6-5 shows a write/verify timing diagram.



Figure 6-4 High-Performance Programming Flowchart

#### Table 6-4 DC Characteristics

(Conditions:  $V_{CC} = 6.0 \text{ V} \pm 0.25 \text{ V}$ ,  $V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}$ ,  $V_{SS} = 0 \text{ V}$ ,  $T_a = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ )

| ltem                          |                                                                                                                                        | Symbol          | Min  | Тур | Max                   | Unit | Test<br>Conditions                |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|-----------------------|------|-----------------------------------|
| Input high-<br>level voltage  | $\frac{\text{EO}_7}{\text{OE}}$ to $\text{EO}_0$ , $\text{EA}_{14}$ to $\text{EA}_0$ , $\overline{\text{OE}}$ , $\overline{\text{CE}}$ | VIH             | 2.4  |     | V <sub>CC</sub> + 0.3 | V    |                                   |
| Input low-<br>level voltage   | $\frac{\text{EO}_7}{\text{OE}, \text{ CE}} \text{to EO}_0, \text{ EA}_{14} \text{ to EA}_0,$                                           | VIL             | -0.3 |     | 0.8                   | V    |                                   |
| Output high-<br>level voltage | EO <sub>7</sub> to EO <sub>0</sub>                                                                                                     | V <sub>OH</sub> | 2.4  |     |                       | ۷    | l <sub>OH</sub> = -200 μA         |
| Output low-<br>level voltage  | EO <sub>7</sub> to EO <sub>0</sub>                                                                                                     | V <sub>OL</sub> |      |     | 0.45                  | V    | l <sub>OL</sub> = 0.8 mA          |
| Input leakage<br>current      | $\frac{\text{EO}_7 \text{ to EO}_0, \text{ EA}_{14} \text{ to EA}_0,}{\text{OE, CE}}$                                                  | 1 <sub>L1</sub> |      |     | 2                     | μA   | V <sub>IN</sub> =<br>5.25 V/0.5 V |
| V <sub>CC</sub> current       |                                                                                                                                        | I <sub>CC</sub> |      |     | 40                    | mΑ   |                                   |
| V <sub>PP</sub> current       |                                                                                                                                        | I <sub>PP</sub> |      |     | 40                    | mA   |                                   |

#### Table 6-5 AC Characteristics

(Conditions:  $V_{CC} = 6.0 \text{ V} \pm 0.25 \text{ V}$ ,  $V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}$ ,  $T_a = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ )

| Item                                     | Symbol              | Min  | Тур | Мах  | Unit | Test Conditions |
|------------------------------------------|---------------------|------|-----|------|------|-----------------|
| Address setup time                       | t <sub>AS</sub>     | 2    |     |      | μs   | Figure 6-5*1    |
| OE setup time                            | t <sub>OES</sub>    | 2    |     |      | μs   |                 |
| Data setup time                          | t <sub>DS</sub>     | 2    |     |      | μs   |                 |
| Address hold time                        | t <sub>AH</sub>     | 0    |     |      | μs   | -               |
| Data hold time                           | t <sub>DH</sub>     | 2    |     |      | μs   | -               |
| Data output disable time                 | t <sub>DF</sub> *2  | 0    |     | 130  | ns   | -               |
| V <sub>PP</sub> setup time               | t <sub>VPS</sub>    | 2    |     |      | μs   | _               |
| Programming pulse width                  | t <sub>PW</sub>     | 0.95 | 1.0 | 1.05 | ms   | -               |
| CE pulse width for overwrite programming | t <sub>OPW</sub> *3 | 2.85 |     | 78.7 | ms   | -               |
| V <sub>CC</sub> setup time               | t <sub>VCS</sub>    | 2    |     | ·    | μs   | -               |
| Data output delay time                   | t <sub>OE</sub>     | 0    | -   | 500  | ns   | -               |

Notes: 1. Input pulse level: 0.8 V to 2.2 V Input rise time/fall time ≤ 20 ns Timing reference levels Input: 1.0 V, 2.0 V Output: 0.8 V, 2.0 V

- 2. t<sub>DF</sub> is defined at the point at which the output is floating and the output level cannot be read.
- 3. t<sub>OPW</sub> is defined by the value given in figure 6-4 high-performance programming flow chart.



### Figure 6-5 PROM Write/Verify Timing

### **6.3.2** Programming Precautions

• Use the specified programming voltage and timing.

The programming voltage in PROM mode ( $V_{PP}$ ) is 12.5 V. Use of a higher voltage can permanently damage the chip. Be especially careful with respect to PROM programmer overshoot.

Setting the PROM programmer to Hitachi specifications for the HN27C256 will result in a correct  $V_{PP}$  of 12.5 V.

- Make sure the index marks on the PROM programmer socket, socket adapter, and chip are properly aligned. If they are not, the chip may be destroyed by excessive current flow. Before programming, be sure that the chip is properly mounted in the PROM programmer.
- Avoid touching the socket adapter or chip during programming, since this may cause contact faults and write errors.

# 6.4 H8/3837U PROM Mode

### 6.4.1 Setting to PROM Mode

If the on-chip ROM is PROM, setting the chip to PROM mode stops operation as a microcontroller and allows the PROM to be programmed in the same way as the standard HN27C101 EPROM. Table 6-6 shows how to set the chip to PROM mode.

### Table 6-6Setting to PROM Mode

| Setting    |
|------------|
| High level |
| Low level  |
|            |
| High level |
|            |

### 6.4.2 Socket Adapter Pin Arrangement and Memory Map

A standard PROM programmer can be used to program the PROM. A socket adapter is required for conversion to 32 pins, as listed in table 6-7.

Figure 6-6 shows the pin-to-pin wiring of the socket adapter. Figure 6-7 shows a memory map.

### Table 6-7Socket Adapter

| Package            | Socket Adapter |
|--------------------|----------------|
| 100-pin (FP-100B)  | HS3836ESH01H   |
| 100-pin (FP-100A)  | HS3836ESF01H   |
| 100-pin (TFP-100B) | HS3836ESN01H   |

| FP-100A       FP-100B       Pin         12       9       RES         47       44       P60         48       45       P61         49       46       P62         50       47       P63         51       48       P64         52       49       P65         53       50       P66         54       51       P67         70       67       P87         69       66       P86         68       65       P83         65       62       P82         64       61       P81         63       60       P80         55       52       P70         91       88       P43         57       54       P72         58       55       P73 | Pin           VPP           EO0           EO1           EO2           EO3           EO4           EO5           EO6           EO7           EA0           EA1           EA2           EA3           EA4                          | HN27C101 (32 pins<br>1<br>13<br>14<br>15<br>17<br>18<br>19<br>20<br>21<br>12<br>11 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| $47$ $44$ $P6_0$ $48$ $45$ $P6_1$ $49$ $46$ $P6_2$ $50$ $47$ $P6_3$ $51$ $48$ $P6_4$ $52$ $49$ $P6_5$ $53$ $50$ $P6_6$ $54$ $51$ $P6_7$ $70$ $67$ $P8_7$ $69$ $66$ $P8_6$ $68$ $65$ $P8_3$ $67$ $64$ $P8_4$ $66$ $63$ $P8_3$ $65$ $62$ $P8_2$ $64$ $61$ $P8_1$ $63$ $60$ $P8_0$ $55$ $52$ $P7_0$ $91$ $88$ $P4_3$                                                                                                                                                                                                                                                                                                        | EO <sub>0</sub><br>EO <sub>1</sub><br>EO <sub>2</sub><br>EO <sub>3</sub><br>EO <sub>4</sub><br>EO <sub>5</sub><br>EO <sub>6</sub><br>EO <sub>7</sub><br>EA <sub>0</sub><br>EA <sub>1</sub><br>EA <sub>2</sub><br>EA <sub>3</sub> | 13<br>14<br>15<br>17<br>18<br>19<br>20<br>21<br>21<br>12                           |
| 48       45 $P6_1$ 49       46 $P6_2$ 50       47 $P6_3$ 51       48 $P6_4$ 52       49 $P6_5$ 53       50 $P6_6$ 54       51 $P6_7$ 70       67 $P8_7$ 69       66 $P8_6$ 68       65 $P8_3$ 65       62 $P8_2$ 64       61 $P8_1$ 63       60 $P8_0$ 55       52 $P7_0$ 91       88 $P4_3$                                                                                                                                                                                                                                                                                                                             | EO <sub>0</sub><br>EO <sub>1</sub><br>EO <sub>2</sub><br>EO <sub>3</sub><br>EO <sub>4</sub><br>EO <sub>5</sub><br>EO <sub>6</sub><br>EO <sub>7</sub><br>EA <sub>0</sub><br>EA <sub>1</sub><br>EA <sub>2</sub><br>EA <sub>3</sub> | 14<br>15<br>17<br>18<br>19<br>20<br>21<br>21<br>12                                 |
| $49$ $46$ $P6_2$ $50$ $47$ $P6_3$ $51$ $48$ $P6_4$ $52$ $49$ $P6_5$ $53$ $50$ $P6_6$ $54$ $51$ $P6_7$ $70$ $67$ $P8_7$ $69$ $66$ $P8_6$ $68$ $65$ $P8_3$ $67$ $64$ $P8_4$ $66$ $63$ $P8_3$ $65$ $62$ $P8_2$ $64$ $61$ $P8_1$ $63$ $60$ $P8_0$ $55$ $52$ $P7_0$ $91$ $88$ $P4_3$ $57$ $54$ $P7_2$                                                                                                                                                                                                                                                                                                                         | EO <sub>2</sub><br>EO <sub>3</sub><br>EO <sub>4</sub><br>EO <sub>5</sub><br>EO <sub>6</sub><br>EO <sub>7</sub><br>EA <sub>0</sub><br>EA <sub>1</sub><br>EA <sub>2</sub><br>EA <sub>3</sub>                                       | 15<br>17<br>18<br>19<br>20<br>21<br>12                                             |
| $50$ $47$ $P6_3$ $51$ $48$ $P6_4$ $52$ $49$ $P6_5$ $53$ $50$ $P6_6$ $54$ $51$ $P6_7$ $70$ $67$ $P8_7$ $69$ $66$ $P8_6$ $68$ $65$ $P8_3$ $67$ $64$ $P8_4$ $66$ $63$ $P8_3$ $65$ $62$ $P8_2$ $64$ $61$ $P8_1$ $63$ $60$ $P8_0$ $55$ $52$ $P7_0$ $91$ $88$ $P4_3$ $57$ $54$ $P7_2$                                                                                                                                                                                                                                                                                                                                          | EO <sub>3</sub><br>EO <sub>4</sub><br>EO <sub>5</sub><br>EO <sub>6</sub><br>EO <sub>7</sub><br>EA <sub>0</sub><br>EA <sub>1</sub><br>EA <sub>2</sub><br>EA <sub>3</sub>                                                          | 17<br>18<br>19<br>20<br>21<br>12                                                   |
| $51$ $48$ $P6_4$ $52$ $49$ $P6_5$ $53$ $50$ $P6_6$ $54$ $51$ $P6_7$ $70$ $67$ $P8_7$ $69$ $66$ $P8_6$ $68$ $65$ $P8_3$ $67$ $64$ $P8_4$ $66$ $63$ $P8_2$ $64$ $61$ $P8_1$ $63$ $60$ $P8_0$ $55$ $52$ $P7_0$ $91$ $88$ $P4_3$ $57$ $54$ $P7_2$                                                                                                                                                                                                                                                                                                                                                                            | EO <sub>4</sub><br>EO <sub>5</sub><br>EO <sub>6</sub><br>EA <sub>0</sub><br>EA <sub>1</sub><br>EA <sub>2</sub><br>EA <sub>3</sub>                                                                                                | 18<br>19<br>20<br>21<br>12                                                         |
| 52     49     P65       53     50     P66       54     51     P67       70     67     P87       69     66     P86       68     65     P83       67     64     P84       66     63     P82       64     61     P80       55     52     P70       91     88     P43       57     54     P72                                                                                                                                                                                                                                                                                                                                | EO <sub>5</sub><br>EO <sub>6</sub><br>EO <sub>7</sub><br>EA <sub>0</sub><br>EA <sub>1</sub><br>EA <sub>2</sub><br>EA <sub>3</sub>                                                                                                | 19<br>20<br>21<br>12                                                               |
| 53       50       P66         54       51       P67         70       67       P87         69       66       P86         68       65       P85         67       64       P84         66       63       P82         64       61       P81         63       60       P80         55       52       P70         91       88       P43         57       54       P72                                                                                                                                                                                                                                                          | EO <sub>6</sub><br>EO <sub>7</sub><br>EA <sub>0</sub><br>EA <sub>1</sub><br>EA <sub>2</sub><br>EA <sub>3</sub>                                                                                                                   | 20<br>21<br>12                                                                     |
| 54         51         P67           70         67         P87           69         66         P86           68         65         P83           67         64         P84           66         63         P83           65         62         P82           64         61         P80           55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                        | EO <sub>7</sub><br>EA <sub>0</sub><br>EA <sub>1</sub><br>EA <sub>2</sub><br>EA <sub>3</sub>                                                                                                                                      | 21<br>12                                                                           |
| 70         67         P87           69         66         P86           68         65         P85           67         64         P84           66         63         P83           65         62         P82           64         61         P80           55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                                                            | EA <sub>0</sub><br>EA <sub>1</sub><br>EA <sub>2</sub><br>EA <sub>3</sub>                                                                                                                                                         | 12                                                                                 |
| 69         66         P86           68         65         P85           67         64         P84           66         63         P83           65         62         P82           64         61         P81           63         60         P80           55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                                                            | EA <sub>1</sub><br>EA <sub>2</sub><br>EA <sub>3</sub>                                                                                                                                                                            |                                                                                    |
| 68         65         P85           67         64         P84           66         63         P83           65         62         P82           64         61         P81           63         60         P80           55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                                                                                                | EA <sub>2</sub><br>EA <sub>3</sub>                                                                                                                                                                                               | 11                                                                                 |
| 68         65         P85           67         64         P84           66         63         P83           65         62         P82           64         61         P81           63         60         P80           55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                                                                                                | EA3                                                                                                                                                                                                                              |                                                                                    |
| 67         64         P84           66         63         P83           65         62         P82           64         61         P81           63         60         P80           55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                                                                                                                                    | EA3                                                                                                                                                                                                                              | 10                                                                                 |
| 66         63         P83           65         62         P82           64         61         P81           63         60         P80           55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                                                                                                                                                                        | EA₄                                                                                                                                                                                                                              | 9                                                                                  |
| 65         62         P82           64         61         P81           63         60         P80           55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                  | 8                                                                                  |
| 64         61         P81           63         60         P80           55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                                                                                                                                                                                                                                                | EA <sub>5</sub>                                                                                                                                                                                                                  | 7                                                                                  |
| 63         60         P80           55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | EA <sub>6</sub>                                                                                                                                                                                                                  | 6                                                                                  |
| 55         52         P70           91         88         P43           57         54         P72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | EA <sub>7</sub>                                                                                                                                                                                                                  | 5                                                                                  |
| 91         88         P43           57         54         P72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | EA                                                                                                                                                                                                                               | 27                                                                                 |
| 57 54 P7 <sub>2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | EAg                                                                                                                                                                                                                              | 26                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EA <sub>10</sub>                                                                                                                                                                                                                 | 23                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EA <sub>11</sub>                                                                                                                                                                                                                 | 25                                                                                 |
| 59 56 P7 <sub>4</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | EA <sub>12</sub>                                                                                                                                                                                                                 | 4                                                                                  |
| 60 57 P75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | EA <sub>13</sub>                                                                                                                                                                                                                 | 28                                                                                 |
| 61 58 P7 <sub>6</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | EA <sub>14</sub>                                                                                                                                                                                                                 | 29                                                                                 |
| 84 81 P14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | EA <sub>15</sub>                                                                                                                                                                                                                 | 3                                                                                  |
| 85 82 P15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | EA <sub>16</sub>                                                                                                                                                                                                                 | 2                                                                                  |
| 62 59 P77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CE                                                                                                                                                                                                                               | 22                                                                                 |
| 56 53 P71                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | OE                                                                                                                                                                                                                               | 24                                                                                 |
| 83 80 P1 <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PGM                                                                                                                                                                                                                              | 31                                                                                 |
| 34, 79 31, 76 V <sub>cc</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>cc</sub>                                                                                                                                                                                                                  | 32                                                                                 |
| 92 89 AV <sub>cc</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                  |                                                                                    |
| 6 3 TEST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                  |                                                                                    |
| 8 5 X <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                  |                                                                                    |
| 99 96 PB <sub>6</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                  |                                                                                    |
| 13 10 MD0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                  |                                                                                    |
| 81 78 P11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                  |                                                                                    |
| 82 79 P12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                  |                                                                                    |
| 86 83 P1 <sub>6</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                  |                                                                                    |
| 9, 30 6, 27 V <sub>SS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>ss</sub>                                                                                                                                                                                                                  | 16                                                                                 |
| $\frac{9,30}{5}$ $\frac{6,27}{2}$ $\frac{V_{SS}}{AV_{SS}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | * SS                                                                                                                                                                                                                             | 10                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                  |                                                                                    |
| 97 94 PB <sub>4</sub><br>98 95 PB <sub>5</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                  |                                                                                    |

Note: Pins not indicated in the figure should be left open.



126 Hitachi



Figure 6-7 H8/3837U Memory Map in PROM Mode

# 6.5 H8/3837U Programming

The write, verify, and other modes are selected as shown in table 6-8 in H8/3837U PROM mode.

| Mode                 | Pin |    |     |                 |                 |                                    |                                     |  |  |
|----------------------|-----|----|-----|-----------------|-----------------|------------------------------------|-------------------------------------|--|--|
|                      | CE  | ŌĒ | PGM | V <sub>PP</sub> | V <sub>cc</sub> | EO <sub>7</sub> to EO <sub>0</sub> | EA <sub>16</sub> to EA <sub>0</sub> |  |  |
| Write                | L   | Н  | L   | V <sub>PP</sub> | V <sub>CC</sub> | Data input                         | Address input                       |  |  |
| Verify               | L   | L  | H   | V <sub>PP</sub> | V <sub>CC</sub> | Data output                        | Address input                       |  |  |
| Programming disabled | L   | L  | L   | V <sub>PP</sub> | V <sub>cc</sub> | High impedance                     | Address input                       |  |  |
|                      | L   | Н  | н   | •               |                 |                                    |                                     |  |  |
|                      | Н   | L  | L   |                 |                 |                                    |                                     |  |  |
|                      | Н   | H  | Н   |                 |                 |                                    |                                     |  |  |

Notation

L: Low level

H: High level

V<sub>PP</sub>: V<sub>PP</sub> level

V<sub>CC</sub>: V<sub>CC</sub> level

The specifications for writing and reading the on-chip PROM are identical to those for the standard HN27C101 EPROM. Page programming is not supported, however. The PROM writer must not be set to page mode. A PROM programmer that provides only page programming mode cannot be used. When selecting a PROM programer, check that it supports a byte-by-byte high-speed, high-reliability programming method. Be sure to set the address range to H'0000 to H'EDFF.

### 6.5.1 Writing and Verifying

An efficient, high-speed, high-reliability method is available for writing and verifying the PROM data. This method achieves high speed without voltage stress on the device and without lowering the reliability of written data. The basic flow of this high-speed, high-reliability programming method is shown in figure 6-8.





Table 6-9 and table 6-10 give the electrical characteristics in programming mode.

# Table 6-9 DC Characteristics (preliminary)

(Conditions:  $V_{CC} = 6.0 \text{ V} \pm 0.25 \text{ V}$ ,  $V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}$ ,  $V_{SS} = 0 \text{ V}$ ,  $T_a = 25^{\circ}C \pm 5^{\circ}C$ )

| Item                          |                                                                                           | Symbol          | Min      | Тур | Max                   | Unit | Test<br>Conditions                    |
|-------------------------------|-------------------------------------------------------------------------------------------|-----------------|----------|-----|-----------------------|------|---------------------------------------|
| Input high-<br>level voltage  | $EO_7$ to $EO_0$ , $EA_{16}$ to $EA_0$<br>OE, CE, PGM                                     | VIH             | 2.4      |     | V <sub>CC</sub> + 0.3 | V    |                                       |
| Input low-<br>level voltage   | $\frac{\text{EO}_7 \text{ to EO}_0, \text{ EA}_{16} \text{ to EA}_0}{\text{OE, CE, PGM}}$ | V <sub>IL</sub> | -0.3     |     | 0.8                   | V    |                                       |
| Output high-<br>level voltage | EO <sub>7</sub> to EO <sub>0</sub>                                                        | V <sub>OH</sub> | 2.4      |     |                       | V    | l <sub>OH</sub> = -200 μA             |
| Output low-<br>level voltage  | EO <sub>7</sub> to EO <sub>0</sub>                                                        | V <sub>OL</sub> | <u> </u> |     | 0.45                  | V    | l <sub>OL</sub> = 0.8 mA              |
| Input leakage<br>current      | $\frac{\text{EO}_7 \text{ to EO}_0, \text{ EA}_{16} \text{ to EA}_0}{\text{OE, CE, PGM}}$ | I <sub>L1</sub> |          |     | 2                     | μA   | V <sub>in</sub> = 5.25 V/<br>0.5 V    |
| V <sub>CC</sub> current       |                                                                                           | Icc             |          |     | 40                    | mA   | · · · · · · · · · · · · · · · · · · · |
| V <sub>PP</sub> current       |                                                                                           | Ipp             |          |     | 40                    | mA   | · · · · · · · · · · · · · · · · · · · |

#### Table 6-10 AC Characteristics

| Item                                      | Symbol              | Min  | Тур  | Мах  | Unit | Test<br>Conditions |
|-------------------------------------------|---------------------|------|------|------|------|--------------------|
| Address setup time                        | t <sub>AS</sub>     | 2    |      |      | μs   | Figure 6-9*1       |
| OE setup time                             | tOES                | 2    |      |      | μs   |                    |
| Data setup time                           | t <sub>DS</sub>     | 2    |      |      | μs   |                    |
| Address hold time                         | t <sub>AH</sub>     | 0    |      |      | μs   | -                  |
| Data hold time                            | t <sub>DH</sub>     | 2    |      |      | μs   | -                  |
| Data output disable time                  | t <sub>DF</sub> *2  |      |      | 130  | ns   | _                  |
| V <sub>PP</sub> setup time                | t <sub>VPS</sub>    | 2    |      |      | μs   |                    |
| Programming pulse width                   | t <sub>PW</sub>     | 0.19 | 0.20 | 0.21 | ms   |                    |
| PGM pulse width for overwrite programming | t <sub>OPW</sub> *3 | 0.19 |      | 5.25 | ms   | -                  |
| V <sub>CC</sub> setup time                | t <sub>VCS</sub>    | 2    |      |      | μs   | _                  |
| CE setup time                             | t <sub>CES</sub>    | 2    |      |      | μs   | -                  |
| Data output delay time                    | t <sub>OE</sub>     | 0    |      | 200  | ns   | _                  |

### (Conditions: $V_{CC} = 6.0 \text{ V} \pm 0.25 \text{ V}$ , $V_{PP} = 12.5 \text{ V} \pm 0.3 \text{ V}$ , $T_a = 25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ )

Notes: 1. Input pulse level: 0.45 V to 2.4 V Input rise time/fall time ≤ 20 ns Timing reference levels Input: 0.8 V, 2.0 V

Output: 0.8 V, 2.0 V

- 2.  $t_{\text{DF}}$  is defined at the point at which the output is floating and the output level cannot be read.
- 3. t<sub>OPW</sub> is defined by the value given in figure 6-8 high-speed, high-reliability programming flow chart.

Figure 6-9 shows a write/verify timing diagram.



### Figure 6-9 PROM Write/Verify Timing

#### 6.5.2 Programming Precautions

• Use the specified programming voltage and timing.

The programming voltage in PROM mode ( $V_{PP}$ ) is 12.5 V. Use of a higher voltage can permanently damage the chip. Be especially careful with respect to PROM programmer overshoot.

Setting the PROM programmer to Hitachi specifications for the HN27C101 will result in correct  $V_{PP}$  of 12.5 V.

- Make sure the index marks on the PROM programmer socket, socket adapter, and chip are properly aligned. If they are not, the chip may be destroyed by excessive current flow. Before programming, be sure that the chip is properly mounted in the PROM programmer.
- Avoid touching the socket adapter or chip while programming, since this may cause contact faults and write errors.
- Select the programming mode carefully. The chip cannot be programmed in page programming mode.
- When programming with a PROM programmer, be sure to specify addresses from H'0000 to H'EDFF. If address H'EE00 and higher addresses are programmed by mistake, it may become impossible to program the PROM or verify the programmed data. When programming, assign H'FF data to the address area from H'EE00 to H'1FFFF.

# 6.6 Reliability of Programmed Data

A highly effective way of assuring data retention characteristics after programming is to screen the chips by baking them at a temperature of 150°C. This quickly eliminates PROM memory cells prone to initial data retention failure.



Figure 6-10 shows a flowchart of this screening procedure.

Figure 6-10 Recommended Screening Procedure

If write errors occur repeatedly while the same PROM programmer is being used, stop programming and check for problems in the PROM programmer and socket adapter, etc.

Please notify your Hitachi representative of any problems occurring during programming or in screening after high-temperature baking.

# Section 7 RAM

## 7.1 Overview

The H8/3833U and H8/3834U have 1 kbyte of high-speed static RAM on-chip, while the H8/3835U, H8/3836U, and H8/3837U each have 2 kbytes. The RAM is connected to the CPU by a 16-bit data bus, allowing high-speed 2-state access for both byte data and word data.

### 7.1.1 Block Diagram

Figure 7-1 shows a block diagram of the on-chip RAM.



Figure 7-1 RAM Block Diagram (H8/3834U)

# Section 8 I/O Ports

### 8.1 Overview

The H8/3834U Series is provided with eight 8-bit I/O ports, one 4-bit I/O port, one 3-bit I/O port, one 8-bit input-only port, one 4-bit input-only port, and one 1-bit input-only port. Table 8-1 indicates the functions of each port.

Each port has of a port control register (PCR) that controls input and output, and a port data register (PDR) for storing output data. Input or output can be assigned to individual bits. See 2.9.2, Notes on Bit Manipulation, for information on executing bit-manipulation instructions to write data in PCR or PDR.

Ports 5, 6, 7, 8, 9, and A double as LCD segment pins and common pins. The choice of pin functions can be made in 4-bit groupings.

Block diagrams of each port are given in Appendix C.

#### Table 8-1Port Functions

| Port   | Description                                                          | Pins                                                                                                  | Other Functions                                                     | Function<br>Switching<br>Register |
|--------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------|
| Port 1 | <ul> <li>8-bit I/O port</li> <li>Input pull-up MOS option</li> </ul> | P1 <sub>7</sub> to P1 <sub>5</sub> /<br>IRQ <sub>3</sub> to IRQ <sub>1</sub> /<br>TMIF, TMIC,<br>TMIB | External interrupts 3 to 1<br>Timer event input TMIF, TMIC,<br>TMIB | PMR1<br>TCRF,<br>TMC,<br>TMB      |
|        |                                                                      | P1₄/PWM                                                                                               | 14-bit PWM output                                                   | PMR1                              |
|        |                                                                      | P1 <sub>3</sub> /TMIG                                                                                 | Timer G input capture                                               | PMR1                              |
|        |                                                                      | P1 <sub>2</sub> , P1 <sub>1</sub> /<br>TMOFH, TMOFL                                                   | Timer F output compare                                              | PMR1                              |
|        |                                                                      | P1 <sub>0</sub> /TMOW                                                                                 | Timer A clock output                                                | PMR1                              |
| Port 2 | 8-bit I/O port                                                       | P2 <sub>7</sub> to P2 <sub>2</sub>                                                                    | None                                                                |                                   |
|        | <ul> <li>Open drain output<br/>option</li> </ul>                     | P2 <sub>1</sub> /UD                                                                                   | Timer C count-up/down selection                                     | PMR2                              |
|        | High-current port                                                    | P2₀/ĪRQ₄/<br>ADTRG                                                                                    | External interrupt 4 and A/D converter external trigger             | PMR2<br>AMR                       |

### Table 8-1 Port Functions (cont)

|        |                                                                                                 |                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  | Function<br>Switching |
|--------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Port   | Description                                                                                     | Pins                                                                                                                                                                                 | Other Functions                                                                                                                                                                                                                                                                                  | Register              |
| Port 3 | <ul> <li>8-bit I/O port</li> <li>Input pull-up MOS option</li> <li>High-current port</li> </ul> | $\begin{array}{c} P3_{7}/\overline{CS} \\ P3_{6}/STRB \\ P3_{5}/SO_{2} \\ P3_{4}/SI_{2} \\ P3_{3}/SCK_{2} \end{array}$                                                               | SCI2 chip select input ( $\overline{CS}$ ),<br>strobe output (STRB), data<br>output (SO <sub>2</sub> ), data input (SI <sub>2</sub> ),<br>clock input/output (SCK <sub>2</sub> )                                                                                                                 | PMR3                  |
|        | :<br>:                                                                                          | P3 <sub>2</sub> /SO <sub>1</sub><br>P3 <sub>1</sub> /SI <sub>1</sub><br>P3 <sub>0</sub> /SCK <sub>1</sub>                                                                            | SCI1 data output (SO <sub>1</sub> ), data<br>input (SI <sub>1</sub> ), clock input/output<br>(SCK <sub>1</sub> )                                                                                                                                                                                 | PMR3                  |
| Port 4 | • 1-bit input-only port                                                                         | P4 <sub>3</sub> /IRQ <sub>0</sub>                                                                                                                                                    | External interrupt 0                                                                                                                                                                                                                                                                             | PMR2                  |
|        | • 3-bit I/O port                                                                                | P4 <sub>2</sub> /TXD<br>P4 <sub>1</sub> /RXD<br>P4 <sub>0</sub> /SCK <sub>3</sub>                                                                                                    | SCI3 data output (TXD), data<br>input (RXD), clock input/output<br>(SCK <sub>3</sub> )                                                                                                                                                                                                           | SCR3<br>SMR3          |
| Port 5 | <ul> <li>8-bit I/O port</li> <li>Input pull-up MOS option</li> </ul>                            | $\frac{P5_7 \text{ to } P5_0}{WKP_7 \text{ to } WKP_0}$ SEG <sub>8</sub> to SEG <sub>1</sub>                                                                                         | <ul> <li>Wakeup input (WKP<sub>7</sub> to WKP<sub>0</sub>)</li> <li>Segment output (SEG<sub>8</sub> to SEG<sub>1</sub>)</li> </ul>                                                                                                                                                               | PMR5<br>LPCR          |
| Port 6 | <ul> <li>8-bit I/O port</li> <li>Input pull-up MOS option</li> </ul>                            | P6 <sub>7</sub> to P6 <sub>0</sub> /<br>SEG <sub>16</sub> to SEG <sub>9</sub>                                                                                                        | Segment output (SEG <sub>16</sub> to SEG <sub>9</sub> )                                                                                                                                                                                                                                          | LPCR                  |
| Port 7 | • 8-bit I/O port                                                                                | $P7_7$ to $P7_0/$<br>SEG <sub>24</sub> to SEG <sub>17</sub>                                                                                                                          | Segment output (SEG <sub>24</sub> to SEG <sub>17</sub> )                                                                                                                                                                                                                                         | LPCR                  |
| Port 8 | • 8-bit I/O port                                                                                | P8 <sub>7</sub> to P8 <sub>0</sub> / SEG <sub>32</sub> to SEG <sub>25</sub>                                                                                                          | Segment output (SEG <sub>32</sub> to SEG <sub>25</sub> )                                                                                                                                                                                                                                         | LPCR                  |
| Port 9 | • 8-bit I/O port                                                                                | $\begin{array}{l} P9_{7}/SEG_{40}/CL_{1}\\ P9_{6}/SEG_{39}/CL_{2}\\ P9_{5}/SEG_{38}/DO\\ P9_{4}/SEG_{37}/M\\ P9_{3} \text{ to } P9_{0}/\\ SEG_{36} \text{ to } SEG_{33} \end{array}$ | <ul> <li>Segment output (SEG<sub>40</sub> to SEG<sub>37</sub>)</li> <li>Latch clock (CL<sub>1</sub>), for external segment expansion, shift clock (CL<sub>2</sub>), display data port (DO), and alternating signal (M)</li> <li>Segment output (SEG<sub>36</sub> to SEG<sub>33</sub>)</li> </ul> | LPCR                  |
| Port A | • 4-bit I/O port                                                                                | $PA_3$ to $PA_0/$<br>COM <sub>4</sub> to COM <sub>1</sub>                                                                                                                            | Common output (COM <sub>4</sub> to COM <sub>1</sub> )                                                                                                                                                                                                                                            | LPCR                  |
| Port B | 8-bit input port                                                                                | PB <sub>7</sub> to PB <sub>0</sub> /<br>AN <sub>7</sub> to AN <sub>0</sub>                                                                                                           | A/D converter analog input                                                                                                                                                                                                                                                                       | AMR                   |
| Port C | • 4-bit input port                                                                              | $PC_3$ to $PC_0/$<br>AN <sub>11</sub> to AN <sub>8</sub>                                                                                                                             | A/D converter analog input                                                                                                                                                                                                                                                                       | AMR                   |

### 8.2 Port 1

### 8.2.1 Overview

Port 1 is an 8-bit I/O port. Figure 8-1 shows its pin configuration.





### 8.2.2 Register Configuration and Description

Table 8-2 shows the port 1 register configuration.

#### Table 8-2 Port 1 Registers

| Name                            | Abbrev. | R/W | Initial Value | Address |
|---------------------------------|---------|-----|---------------|---------|
| Port data register 1            | PDR1    | R/W | H'00          | H'FFD4  |
| Port control register 1         | PCR1    | W   | H'00          | H'FFE4  |
| Port pull-up control register 1 | PUCR1   | R/W | H'00          | H'FFE0  |
| Port mode register 1            | PMR1    | R/W | H'00          | H'FFC8  |

#### 1. Port data register 1 (PDR1)

| Bit           | 7   | 6               | 5   | 4   | 3   | 2   | 1   | 0   | _ |
|---------------|-----|-----------------|-----|-----|-----|-----|-----|-----|---|
|               | P17 | P1 <sub>6</sub> | P15 | P1₄ | P13 | P12 | P11 | P10 |   |
| Initial value | 0   | 0               | 0   | 0   | 0   | 0   | 0   | 0   | - |
| Read/Write    | R/W | R/W             | R/W | R/W | R/W | R/W | R/W | R/W |   |

PDR1 is an 8-bit register that stores data for pins  $P1_7$  through  $P1_0$ . If port 1 is read while PCR1 bits are set to 1, the values stored in PDR1 are read, regardless of the actual pin states. If port 1 is read while PCR1 bits are cleared to 0, the pin states are read.

Upon reset, PDR1 is initialized to H'00.

2. Port control register 1 (PCR1)

| Bit           | 7     | 6     | 5     | 4     | 3                 | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------------------|-------|-------|-------|
|               | PCR17 | PCR16 | PCR1₅ | PCR1₄ | PCR1 <sub>3</sub> | PCR12 | PCR11 | PCR10 |
| Initial value | 0     | 0     | 0     | 0     | 0                 | 0     | 0     | 0     |
| Read/Write    | W     | W     | W     | W     | W                 | W     | W     | W     |

PCR1 is an 8-bit register for controlling whether each of the port 1 pins  $P1_7$  to  $P1_0$  functions as an input pin or output pin. Setting a PCR1 bit to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR1 and in PDR1 are valid only when the corresponding pin is designated in PMR1 as a general I/O pin.

Upon reset, PCR1 is initialized to H'00.

PCR1 is a write-only register. All bits are read as 1.

3. Port pull-up control register 1 (PUCR1)

| Bit           | 7      | 6      | 5      | 4      | 3                  | 2      | 1      | 0      |
|---------------|--------|--------|--------|--------|--------------------|--------|--------|--------|
|               | PUCR17 | PUCR16 | PUCR1₅ | PUCR1₄ | PUCR1 <sub>3</sub> | PUCR12 | PUCR11 | PUCR10 |
| Initial value | 0      | 0      | 0      | 0      | 0                  | 0      | 0      | 0      |
| Read/Write    | R/W    | R/W    | R/W    | R/W    | R/W                | R/W    | R/W    | R/W    |

PUCR1 controls whether the MOS pull-up of each port 1 pin is on or off. When a PCR1 bit is cleared to 0, setting the corresponding PUCR1 bit to 1 turns on the MOS pull-up for the corresponding pin, while clearing the bit to 0 turns off the MOS pull-up.

Upon reset, PUCR1 is initialized to H'00.

#### 4. Port mode register 1 (PMR1)

| Bit           | 7    | 6    | 5    | 4   | 3    | 2     | 1     | 0    |
|---------------|------|------|------|-----|------|-------|-------|------|
|               | IRQ3 | IRQ2 | IRQ1 | PWM | TMIG | TMOFH | TMOFL | TMOW |
| Initial value | 0    | 0    | 0    | 0   | 0    | 0     | 0     | 0    |
| Read/Write    | R/W  | R/W  | R/W  | R/W | R/W  | R/W   | R/W   | R/W  |

PMR1 is an 8-bit read/write register, controlling the selection of pin functions for port 1 pins.

Upon reset, PMR1 is initialized to H'00.

Bit 7: P1<sub>7</sub>/IRQ<sub>3</sub>/TMIF pin function switch (IRQ3)

This bit selects whether pin  $P1_7/\overline{IRQ_3}/TMIF$  is used as  $P1_7$  or as  $\overline{IRQ_3}/TMIF$ .

| Bit 7<br>IRQ3 | Description                                   |                 |
|---------------|-----------------------------------------------|-----------------|
| 0             | Functions as P1 <sub>7</sub> I/O pin          | (initial value) |
| 1             | Functions as IRQ <sub>3</sub> /TMIF input pin |                 |

Note: Rising or falling edge sensing can be designated for IRQ<sub>3</sub>/TMIF. For details on TMIF pin settings, see 9.5.2 (3), timer control register F (TCRF).

**Bit 6:**  $P1_6/\overline{IRQ_2}/TMIC$  pin function switch (IRQ2)

This bit selects whether pin  $P1_6/\overline{IRQ_2}/TMIC$  is used as  $P1_6$  or as  $\overline{IRQ_2}/TMIC$ .

| Bit 6<br>IRQ2 | Description                                   |                 |
|---------------|-----------------------------------------------|-----------------|
| 0             | Functions as P1 <sub>6</sub> I/O pin          | (initial value) |
| 1             | Functions as IRQ <sub>2</sub> /TMIC input pin |                 |
| Nata D        |                                               |                 |

Note: Rising or falling edge sensing can be designated for IRQ<sub>2</sub>/TMIC. For details on TMIC pin settings, see 9.4.2 (1), timer mode register C (TMC).

**Bit 5:** P1<sub>5</sub>/IRQ<sub>1</sub>/TMIB pin function switch (IRQ1)

This bit selects whether pin  $P1_5/\overline{IRQ_1}/TMIB$  is used as  $P1_5$  or as  $\overline{IRQ_1}/TMIB$ .

 Bit 5
 Description

 0
 Functions as P1<sub>5</sub> I/O pin
 (initial value)

 1
 Functions as IRQ1/TMIB input pin

Note: Rising or falling edge sensing can be designated for IRQ<sub>1</sub>/TMIB. For details on TMIB pin settings, see 9.3.2 (1), timer mode register B (TMB).

#### Bit 4: P1<sub>4</sub>/PWM pin function switch (PWM)

This bit selects whether pin  $P1_4$ /PWM is used as  $P1_4$  or as PWM.

| Bit 4<br>PWM | Description                          |                 |
|--------------|--------------------------------------|-----------------|
| 0            | Functions as P1 <sub>4</sub> I/O pin | (initial value) |
| 1            | Functions as PWM output pin          |                 |

**Bit 3:** P1<sub>3</sub>/TMIG pin function switch (TMIG)

This bit selects whether pin  $P1_3$ /TMIG is used as  $P1_3$  or as TMIG.

| Bit 3<br>TMIG | Description                          |                 |
|---------------|--------------------------------------|-----------------|
| 0             | Functions as P1 <sub>3</sub> I/O pin | (initial value) |
| 1             | Functions as TMIG input pin          |                 |

**Bit 2:** P1<sub>2</sub>/TMOFH pin function switch (TMOFH)

This bit selects whether pin  $P1_2$ /TMOFH is used as  $P1_2$  or as TMOFH.

| Bit 2<br>TMOFH | Description                          |                 |  |  |  |  |
|----------------|--------------------------------------|-----------------|--|--|--|--|
| 0              | Functions as P1 <sub>2</sub> I/O pin | (initial value) |  |  |  |  |
| 1              | Functions as TMOFH output pin        |                 |  |  |  |  |

**Bit 1:** P1<sub>1</sub>/TMOFL pin function switch (TMOFL)

This bit selects whether pin  $P1_1$ /TMOFL is used as  $P1_1$  or as TMOFL.

| Bit 1<br>TMOFL | Description                          |                 |
|----------------|--------------------------------------|-----------------|
| 0              | Functions as P1 <sub>1</sub> I/O pin | (initial value) |
| 1              | Functions as TMOFL output pin        |                 |

#### **Bit 0:** P1<sub>0</sub>/TMOW pin function switch (TMOW)

This bit selects whether pin  $P1_0$ /TMOW is used as  $P1_0$  or as TMOW.

| Bit 0<br>TMOW | Descrition                           |                 |
|---------------|--------------------------------------|-----------------|
| 0             | Functions as P1 <sub>0</sub> I/O pin | (initial value) |
| 1             | Functions as TMOW output pin         |                 |

#### 8.2.3 Pin Functions

Table 8-3 shows the port 1 pin functions.

#### Table 8-3 Port 1 Pin Functions

#### Pin Pin Functions and Selection Method

P1-/IRQ3/TMIF

MIF The pin function depends on bit IRQ3 in PMR1, bits CKSL2 to CKSL0 in TCRF, and bit PCR1<sub>7</sub> in PCR1.

| IRQ3           |                           | 0                          | 1                            |                                     |  |
|----------------|---------------------------|----------------------------|------------------------------|-------------------------------------|--|
| PCR17          | 0                         | 1                          | *                            |                                     |  |
| CKSL2 to CKSL0 | ,                         | ŧ                          | Not 0**                      | 0**                                 |  |
| Pin function   | P1 <sub>7</sub> input pin | P1 <sub>7</sub> output pin | $\overline{IRQ_3}$ input pin | IRQ <sub>3</sub> /TMIF<br>input pin |  |

Note: When using as TMIF input pin, clear bit IEN3 in IENR1 to 0, disabling  $IRQ_3$  interrupts.

P1<sub>6</sub>/IRQ<sub>2</sub>/TMIC The pin function depends on bit IRQ2 in PMR1, bits TMC2 to TMC0 in TMC, and bit PCR1<sub>6</sub> in PCR1.

| IRQ2              | -                         | 0                          | 1                          |                                     |  |
|-------------------|---------------------------|----------------------------|----------------------------|-------------------------------------|--|
| PCR1 <sub>6</sub> | 0                         | 1                          | *                          |                                     |  |
| TMC2 to TMC0      | ,                         | *                          | Not 111                    | 111                                 |  |
| Pin function      | P1 <sub>6</sub> input pin | P1 <sub>6</sub> output pin | IRQ <sub>2</sub> input pin | IRQ <sub>2</sub> /TMIC<br>input pin |  |

Note: When using as TMIC input pin, clear bit IEN2 in IENR1 to 0, disabling IRQ<sub>2</sub> interrupts.

Note: \* Don't care

### Table 8-3 Port 1 Pin Functions (cont)

| Pin                                      | Pin Functions and Selection Method                                                                         |                           |                            |                               |                                     |  |  |  |
|------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------|-------------------------------|-------------------------------------|--|--|--|
| P1 <sub>5</sub> /IRQ <sub>1</sub> / TMIB | The pin function depends on bit IRQ1 in PMR1, bits TMB2 to TMB0 in TMB, and bit PCR1 <sub>5</sub> in PCR1. |                           |                            |                               |                                     |  |  |  |
|                                          | IRQ1                                                                                                       |                           | 0                          | . 1                           |                                     |  |  |  |
|                                          | PCR1 <sub>5</sub>                                                                                          | 0                         | . 1                        | *                             |                                     |  |  |  |
|                                          | TMB2 to TMB0                                                                                               |                           | *                          | Not 111                       | 111                                 |  |  |  |
|                                          | Pin function                                                                                               | P1 <sub>5</sub> input pin | P1 <sub>5</sub> output pin | IRQ <sub>1</sub> input pin    | IRQ <sub>1</sub> /TMIB<br>input pin |  |  |  |
|                                          | Note: When using<br>IRQ1 interru                                                                           | •                         | pin, clear bit IE          | N1 in IENR1 to 0              | , disabling                         |  |  |  |
| P1₄/PWM                                  | The pin function de                                                                                        | epends on bit P           | WM in PMR1 a               | nd bit PCR1 <sub>4</sub> in I | PCR1.                               |  |  |  |
|                                          | PWM                                                                                                        |                           | 0                          | 1                             |                                     |  |  |  |
|                                          | PCR1 <sub>4</sub>                                                                                          | 0                         | 1                          | *                             |                                     |  |  |  |
|                                          | Pin function                                                                                               | P1 <sub>4</sub> input pin | P1 <sub>4</sub> output pin | PWM ou                        | tput pin                            |  |  |  |
| P1 <sub>3</sub> /TMIG                    | The pin function de                                                                                        | epends on bit T           | MIG in PMR1 a              | nd bit PCR1 <sub>3</sub> in I | PCR1.                               |  |  |  |
|                                          | TMIG                                                                                                       |                           | 0                          | 1                             |                                     |  |  |  |
|                                          | PCR1 <sub>3</sub>                                                                                          | 0                         | 1                          | *                             |                                     |  |  |  |
|                                          | Pin function                                                                                               | P1 <sub>3</sub> input pin | P13 output pin             | TMIG input pin                |                                     |  |  |  |
| P1 <sub>2</sub> /TMOFH                   | The pin function de                                                                                        | epends on bit T           | MOFH in PMR                | and bit PCR12                 | n PCR1.                             |  |  |  |
|                                          | TMOFH                                                                                                      |                           | 0                          | 1                             |                                     |  |  |  |
|                                          | PCR1 <sub>2</sub>                                                                                          | 0                         | 1                          | *                             |                                     |  |  |  |
|                                          | Pin function                                                                                               | P1 <sub>2</sub> input pin | P1 <sub>2</sub> output pin | TMOFH o                       | output pin                          |  |  |  |
| P1 <sub>1</sub> /TMOFL                   | The pin function de                                                                                        | epends on bit T           | MOFL in PMR1               | and bit PCR11 i               | n PCR1.                             |  |  |  |
|                                          | TMOFL                                                                                                      |                           | 0                          | 1                             |                                     |  |  |  |
|                                          | PCR1 <sub>1</sub>                                                                                          | 0                         | 1                          | *                             |                                     |  |  |  |
|                                          | Pin function                                                                                               | P1 <sub>1</sub> input pin | P1 <sub>1</sub> output pin | TMOFL o                       | utput pin                           |  |  |  |
| P1 <sub>0</sub> /TMOW                    | The pin function de                                                                                        | epends on bit T           | MOW in PMR1                | and bit PCR1 <sub>0</sub> ir  | PCR1.                               |  |  |  |
|                                          | TMOW                                                                                                       |                           | 0                          | 1                             |                                     |  |  |  |
|                                          | PCR10                                                                                                      | 0                         | 1                          | *                             |                                     |  |  |  |
|                                          | Pin function                                                                                               | P1 <sub>0</sub> input pin | P1 <sub>0</sub> output pin | TMOW o                        | utput pin                           |  |  |  |

Note: \* Don't care

#### 8.2.4 Pin States

Table 8-4 shows the port 1 pin states in each operating mode.

| Table | 8-4 | Port | 1 | Pin | States |
|-------|-----|------|---|-----|--------|
|-------|-----|------|---|-----|--------|

| Pins                                                                                                                                                                                                     | Reset              | Sleep                        | Subsleep                     | Standby             | Watch                        | Subactive  | Active     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------|------------------------------|---------------------|------------------------------|------------|------------|
| $\begin{array}{l} P1_{7}/\overline{IRQ_{3}}/TMIF\\ P1_{6}/\overline{IRQ_{2}}/TMIC\\ P1_{5}/\overline{IRQ_{1}}/TMIB\\ P1_{4}/PWM\\ P1_{3}/TMIG\\ P1_{2}/TMOFH\\ P1_{1}/TMOFL\\ P1_{0}/TMOW\\ \end{array}$ | High-<br>impedance | Retains<br>previous<br>state | Retains<br>previous<br>state | High-<br>impedance* | Retains<br>previous<br>state | Functional | Functional |

Note: \* A high-level signal is output when the MOS pull-up is in the on state.

#### 8.2.5 MOS Input Pull-Up

Port 1 has a built-in MOS input pull-up function that can be controlled by software. When a PCR1 bit is cleared to 0, setting the corresponding PUCR1 bit to 1 turns on the MOS input pull-up for that pin. The MOS input pull-up function is in the off state after a reset.

| PCR1 <sub>n</sub>  | (   | D  | 1   |
|--------------------|-----|----|-----|
| PUCR1 <sub>n</sub> | 0 1 |    | *   |
| MOS input pull-up  | Off | On | Off |

Note: \* Don't care n = 7 to 0

# 8.3 Port 2

### 8.3.1 Overview

Port 2 is an 8-bit I/O port. Figure 8-2 shows its pin configuration.





### 8.3.2 Register Configuration and Description

Table 8-5 shows the port 2 register configuration.

# Table 8-5 Port 2 Registers

| Name                    | Abbrev. | R/W | Initial Value | Address |
|-------------------------|---------|-----|---------------|---------|
| Port data register 2    | PDR2    | R/W | H'00          | H'FFD5  |
| Port control register 2 | PCR2    | W   | H'00          | H'FFE5  |
| Port mode register 2    | PMR2    | R/W | H'C0          | H'FFC9  |
| Port mode register 4    | PMR4    | R/W | H'00          | H'FFCB  |

#### 1. Port data register 2 (PDR2)

| Bit           | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
|               | P27 | P26 | P25 | P2₄ | P23 | P22 | P21 | P20 |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Read/Write    | R/W |

PDR2 is an 8-bit register that stores data for pins  $P2_7$  through  $P2_0$ . If port 2 is read while PCR2 bits are set to 1, the values stored in PDR2 are read, regardless of the actual pin states. If port 2 is read while PCR2 bits are cleared to 0, the pin states are read.

Upon reset, PDR2 is initialized to H'00.

2. Port control register 2 (PCR2)

| Bit           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
|               | PCR27 | PCR26 | PCR2₅ | PCR2₄ | PCR23 | PCR22 | PCR21 | PCR20 |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| Read/Write    | w     | W     | W     | W     | W     | W     | W     | W     |

PCR2 is an 8-bit register for controlling whether each of the port 2 pins  $P2_7$  to  $P2_0$  functions as an input pin or output pin. Setting a PCR2 bit to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR2 and in PDR2 are valid only when the corresponding pin is designated in PMR2 as a general I/O pin.

Upon reset, PCR2 is initialized to H'00.

PCR2 is a write-only register. All bits are read as 1.

3. Port mode register 2 (PMR2)

| Bit           | 7 | 6 | 5    | 4   | 3    | 2    | 1   | 0    |
|---------------|---|---|------|-----|------|------|-----|------|
|               | _ |   | POF2 | NCS | IRQ0 | POF1 | UD  | IRQ4 |
| Initial value | 1 | 1 | 0    | 0   | 0    | 0    | 0   | 0    |
| Read/Write    |   |   | R/W  | R/W | R/W  | R/W  | R/W | R/W  |

PMR2 is an 8-bit read/write register, controlling the selection of pin functions for pins P2<sub>0</sub>, P2<sub>1</sub>, and P4<sub>3</sub>, controlling the PMOS on/off option for pins P3<sub>5</sub>/SO<sub>2</sub> and P3<sub>2</sub>/SO<sub>1</sub>, and controlling the TMIG input noise canceller.

Upon reset, PMR2 is initialized to H'CO.

Bits 7 to 6: Reserved bits

Bits 7 to 6 are reserved; they are always read as 1, and cannot be modified.

Bit 5: P3<sub>5</sub>/SO<sub>2</sub> pin PMOS control (POF2)

This bit controls the PMOS transistor in the  $P3_5/SO_2$  pin output buffer.

| Bit 5<br>POF2 | Description            |     |                 |
|---------------|------------------------|-----|-----------------|
| 0             | CMOS output            | · · | (initial value) |
| 1             | NMOS open-drain output |     |                 |

Bit 4: TMIG noise canceller select (NCS)

This bit controls the noise canceller circuit for input capture at pin TMIG.

| Bit 4<br>NCS | Description                           |                 |
|--------------|---------------------------------------|-----------------|
| 0            | Noise canceller function not selected | (initial value) |
| 1            | Noise canceller function selected     |                 |

**Bit 3:** P4<sub>3</sub>/IRQ<sub>0</sub> pin function switch (IRQ0)

This bit selects whether pin P4<sub>3</sub>/ $\overline{IRQ_0}$  is used as P4<sub>3</sub> or as  $\overline{IRQ_0}$ .

| Bit 3<br>IRQ0 | Description                               |                 |
|---------------|-------------------------------------------|-----------------|
| 0             | Functions as P4 <sub>3</sub> input pin    | (initial value) |
| 1             | Functions as $\overline{IRQ_0}$ input pin |                 |

Bit 2: P3<sub>2</sub>/SO<sub>1</sub> pin PMOS control (POF1)

This bit controls the PMOS transistor in the  $P3_2/SO_1$  pin output buffer.

| Bit 2<br>POF1 | Description            |                 |
|---------------|------------------------|-----------------|
| 0             | CMOS output            | (initial value) |
| 1             | NMOS open-drain output |                 |

#### Bit 1: P2<sub>1</sub>/UD pin function switch (UD)

This bit selects whether pin  $P2_1/UD$  is used as  $P2_1$  or as UD.

| Bit 1<br>UD | Description                          |                 |
|-------------|--------------------------------------|-----------------|
| 0           | Functions as P2 <sub>1</sub> I/O pin | (initial value) |
| 1           | Functions as UD input pin            |                 |

Bit 0: P2<sub>0</sub>/IRQ<sub>4</sub>/ADTRG pin function switch (IRQ4)

This bit selects whether pin  $P2_0/\overline{IRQ_4}/\overline{ADTRG}$  is used as  $P2_0$  or as  $\overline{IRQ_4}/\overline{ADTRG}$ .

| Bit 0<br>IRQ4 | Description                                    |                 |
|---------------|------------------------------------------------|-----------------|
| 0             | Functions as P2 <sub>0</sub> I/O pin           | (initial value) |
| 1             | Functions as IRQ <sub>4</sub> /ADTRG input pin |                 |

Note: See 12.3.2, Start of A/D Conversion by External Trigger Input, for the ADTRG pin setting.

4. Port mode register 4 (PMR4)

| n | ٠ | ٠ |  |
|---|---|---|--|
| н |   | т |  |
| ບ | t | L |  |

| Bit           | . 7               | 6                 | 5                 | 4     | 3                 | 2                 | 1                 | 0                 |
|---------------|-------------------|-------------------|-------------------|-------|-------------------|-------------------|-------------------|-------------------|
|               | NMOD <sub>7</sub> | NMOD <sub>6</sub> | NMOD <sub>5</sub> | NMOD₄ | NMOD <sub>3</sub> | NMOD <sub>2</sub> | NMOD <sub>1</sub> | NMOD <sub>0</sub> |
| Initial value | 0                 | 0                 | 0                 | 0     | 0                 | 0                 | 0                 | 0                 |
| Read/Write    | R/W               | R/W               | R/W               | R/W   | R/W               | R/W               | R/W               | R/W               |

PMR4 is an 8-bit read/write register, used to select CMOS output or NMOS open drain output for each port 2 pin.

Upon reset, PMR4 is initialized to H'00.

Bit n: NMOS open-drain output select (NMODn)

This bit selects CMOS output or NMOS open-drain output when pin P2<sub>n</sub> is used as an output pin.

| Bit n<br>NMODn | Description            |  |
|----------------|------------------------|--|
| 0              | CMOS output            |  |
| 1              | NMOS open-drain output |  |

(n = 7 to 0)

#### 8.3.3 Pin Functions

Table 8-6 shows the port 2 pin functions.

### Table 8-6 Port 2 Pin Functions

| Pin                                      | Pin Functions and Selection Method                                                                                                  |                           |                            |                    |                         |  |  |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------|--------------------|-------------------------|--|--|
| P2 <sub>7</sub> to P2 <sub>2</sub>       | Input or output is                                                                                                                  | s selected as fo          | llows by the bit s         | settings in PCI    | R2.<br>(n = 2 to 7)     |  |  |
|                                          | PCR2n                                                                                                                               |                           | 0                          |                    | 1                       |  |  |
|                                          | Pin function                                                                                                                        | P2 <sub>n</sub> in        | put pin                    | Ρ2 <sub>n</sub> οι | Itput pin               |  |  |
| P2 <sub>1</sub> /UD                      | PCR2.                                                                                                                               |                           |                            |                    |                         |  |  |
|                                          | UD                                                                                                                                  | 0 1                       |                            |                    |                         |  |  |
|                                          | PCR2 <sub>1</sub>                                                                                                                   | 0 1 *                     |                            |                    | *                       |  |  |
|                                          | Pin function                                                                                                                        | P2 <sub>1</sub> input pin | P2 <sub>1</sub> output pin | UD input pin       |                         |  |  |
| P2 <sub>0</sub> /IRQ <sub>4</sub> /ADTRG | The pin function<br>PCR2 <sub>0</sub> in PCR2                                                                                       |                           | IRQ4 in PMR2,              | bit TRGE in A      | MR, and bit             |  |  |
|                                          | IRQ4                                                                                                                                |                           | 0                          |                    | 1                       |  |  |
|                                          | PCR20                                                                                                                               | 0                         | 1                          |                    | *                       |  |  |
|                                          | TRGE                                                                                                                                | *                         |                            | 0                  | . 1                     |  |  |
| -<br>                                    | Pin function                                                                                                                        | P2 <sub>0</sub> input pin | P2 <sub>0</sub> output pin | IRQ₄<br>input pin  | IRQ₄/ADTRG<br>input pin |  |  |
|                                          | Note: When using as $\overline{\text{ADTRG}}$ input pin, clear bit IEN4 in IENR1 to disabling $\overline{\text{IRQ}}_4$ interrupts. |                           |                            |                    |                         |  |  |

Note: \* Don't care

### 8.3.4 Pin States

Table 8-7 shows the port 2 pin states in each operating mode.

### Table 8-7 Port 2 Pin States

| Pins                                                                                                      | Reset              | Sleep                        | Subsleep                     | Standby            | Watch                        | Subactive  | Active     |
|-----------------------------------------------------------------------------------------------------------|--------------------|------------------------------|------------------------------|--------------------|------------------------------|------------|------------|
| P2 <sub>7</sub> to P2 <sub>2</sub><br>P2 <sub>1</sub> /UD<br>P2 <sub>0</sub> /IRQ <sub>4</sub> /<br>ADTRG | High-<br>impedance | Retains<br>previous<br>state | Retains<br>previous<br>state | High-<br>impedance | Retains<br>previous<br>state | Functional | Functional |

### 8.4 Port 3

#### 8.4.1 Overview

Port 3 is an 8-bit I/O port, configured as shown in figure 8-3.





### 8.4.2 Register Configuration and Description

Table 8-8 shows the port 3 register configuration.

### Table 8-8 Port 3 Registers

| Name                            | Abbrev. | R/W | Initial Value | Address |
|---------------------------------|---------|-----|---------------|---------|
| Port data register 3            | PDR3    | R/W | H'00          | H'FFD6  |
| Port control register 3         | PCR3    | W   | H'00          | H'FFE6  |
| Port pull-up control register 3 | PUCR3   | R/W | H'00          | H'FFE1  |
| Port mode register 3            | PMR3    | R/W | H'00          | H'FFCA  |

#### 1. Port data register 3 (PDR3)

| Bit           | 7   | 6   | 5   | 4   | 3   | 2   | · 1             | 0   |
|---------------|-----|-----|-----|-----|-----|-----|-----------------|-----|
|               | P37 | P36 | P35 | P3₄ | P33 | P32 | P3 <sub>1</sub> | P30 |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0               | 0   |
| Read/Write    | R/W             | R/W |

PDR3 is an 8-bit register that stores data for port 3 pins  $P3_7$  to  $P3_0$ . If port 3 is read while PCR3 bits are set to 1, the values stored in PDR3 are read, regardless of the actual pin states. If port 3 is read while PCR3 bits are cleared to 0, the pin states are read.

Upon reset, PDR3 is initialized to H'00.

2. Port control register 3 (PCR3)

| Bit           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
|               | PCR37 | PCR36 | PCR35 | PCR3₄ | PCR33 | PCR32 | PCR31 | PCR30 |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| Read/Write    | W     | W     | W     | W     | W     | W     | W     | W     |

PCR3 is an 8-bit register for controlling whether each of the port 3 pins  $P3_7$  to  $P3_0$  functions as an input pin or output pin. Setting a PCR3 bit to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR3 and in PDR3 are valid only when the corresponding pin is designated in PMR3 as a general I/O pin.

Upon reset, PCR3 is initialized to H'00.

PCR3 is a write-only register. All bits are read as 1.

3. Port pull-up control register 3 (PUCR3)

| Bit           | 7      | 6      | 5      | 4                  | 3      | 2      | 1                  | 0      |
|---------------|--------|--------|--------|--------------------|--------|--------|--------------------|--------|
|               | PUCR37 | PUCR36 | PUCR3₅ | PUCR3 <sub>4</sub> | PUCR33 | PUCR32 | PUCR3 <sub>1</sub> | PUCR30 |
| Initial value | 0      | 0      | 0      | 0                  | 0      | 0      | 0                  | 0      |
| Read/Write    | R/W    | R/W    | R/W    | R/W                | R/W    | R/W    | R/W                | R/W    |

PUCR3 controls whether the MOS pull-up of each port 3 pin is on or off. When a PCR3 bit is cleared to 0, setting the corresponding PUCR3 bit to 1 turns on the MOS pull-up for the corresponding pin, while clearing the bit to 0 turns off the MOS pull-up.

Upon reset, PUCR3 is initialized to H'00.

#### 4. Port mode register 3 (PMR3)

| Bit           | 7   | 6    | 5   | 4   | 3    | 2   | 1   | 0    |
|---------------|-----|------|-----|-----|------|-----|-----|------|
|               | cs  | STRB | SO2 | SI2 | SCK2 | SO1 | SI1 | SCK1 |
| Initial value | 0   | 0    | 0   | 0   | 0    | 0   | 0   | 0    |
| Read/Write    | R/W | R/W  | R/W | R/W | R/W  | R/W | R/W | R/W  |

PMR3 is an 8-bit read/write register, controlling the selection of pin functions for port 3 pins.

Upon reset, PMR3 is initialized to H'00.

**Bit 7:**  $P3_7/\overline{CS}$  pin function switch (CS)

This bit selects whether pin  $P3_7/\overline{CS}$  is used as  $P3_7$  or as  $\overline{CS}$ .

| Bit 7<br>CS | Description                            |                 |
|-------------|----------------------------------------|-----------------|
| 0           | Functions as P3 <sub>7</sub> I/O pin   | (initial value) |
| 1           | Functions as $\overline{CS}$ input pin |                 |

Bit 6: P3<sub>6</sub>/STRB pin function switch (STRB)

This bit selects whether pin  $P3_6/STRB$  is used as  $P3_6$  or as STRB.

| Bit 6<br>STRB | Description                          |                 |
|---------------|--------------------------------------|-----------------|
| 0             | Functions as P3 <sub>6</sub> I/O pin | (initial value) |
| 1             | Functions as STRB output pin         |                 |

Bit 5: P3<sub>5</sub>/SO<sub>2</sub> pin function switch (SO2)

This bit selects whether pin  $P3_5/SO_2$  is used as  $P3_5$  or as  $SO_2$ .

Bit 5

| SO2 | Description                             |                 |
|-----|-----------------------------------------|-----------------|
| 0   | Functions as P3 <sub>5</sub> I/O pin    | (initial value) |
| 1   | Functions as SO <sub>2</sub> output pin |                 |

**Bit 4:** P3<sub>4</sub>/SI<sub>2</sub> pin function switch (SI2)

This bit selects whether pin  $P3_4/SI_2$  is used as  $P3_4$  or as  $SI_2$ .

| Bit 4<br>SI2 | Description                            |                 |
|--------------|----------------------------------------|-----------------|
| 0            | Functions as P3 <sub>4</sub> I/O pin   | (initial value) |
| 1            | Functions as SI <sub>2</sub> input pin |                 |

Bit 3: P3<sub>3</sub>/SCK<sub>2</sub> pin function switch (SCK2)

This bit selects whether pin  $P3_3/SCK_2$  is used as  $P3_3$  or as  $SCK_2$ .

| Bit 3<br>SCK2 | Description                           |                 |
|---------------|---------------------------------------|-----------------|
| 0             | Functions as P3 <sub>3</sub> I/O pin  | (initial value) |
| 1             | Functions as SCK <sub>2</sub> I/O pin |                 |

Bit 2: P3<sub>2</sub>/SO<sub>1</sub> pin function switch (SO1)

This bit selects whether pin  $P3_2/SO_1$  is used as  $P3_2$  or as  $SO_1$ .

| Bit 2<br>SO1 | Description                             |                 |
|--------------|-----------------------------------------|-----------------|
| 0            | Functions as P3 <sub>2</sub> I/O pin    | (initial value) |
| 1            | Functions as SO <sub>1</sub> output pin |                 |

**Bit 1:** P3<sub>1</sub>/SI<sub>1</sub> pin function switch (SI1)

This bit selects whether pin  $P3_1/SI_1$  is used as  $P3_1$  or as  $SI_1$ .

| Bit 1<br>SI1 | Description                            |                 |
|--------------|----------------------------------------|-----------------|
| 0            | Functions as P3 <sub>1</sub> I/O pin   | (initial value) |
| 1            | Functions as SI <sub>1</sub> input pin |                 |

Bit 0: P3<sub>0</sub>/SCK<sub>1</sub> pin function switch (SCK1)

This bit selects whether pin  $P3_0/SCK_1$  is used as  $P3_0$  or as  $SCK_1$ .

| Bit 0<br>SCK1 | Description                           |                 |
|---------------|---------------------------------------|-----------------|
| 0             | Functions as P3 <sub>0</sub> I/O pin  | (initial value) |
| 1             | Functions as SCK <sub>1</sub> I/O pin |                 |

#### 8.4.3 Pin Functions

Table 8-9 shows the port 3 pin functions.

### Table 8-9 Port 3 Pin Functions

| Pin                              | Pin Functions and Selection Method |                           |                            |                                    |  |  |  |  |  |
|----------------------------------|------------------------------------|---------------------------|----------------------------|------------------------------------|--|--|--|--|--|
| P3 <sub>7</sub> /CS              | The pin function                   | depends on bit            | CS in PMR3 ar              | nd bit PCR3 <sub>7</sub> in PCR3.  |  |  |  |  |  |
|                                  | CS                                 |                           | 0                          | 1                                  |  |  |  |  |  |
|                                  | PCR37                              | 0                         | 1                          | *                                  |  |  |  |  |  |
|                                  | Pin function                       | P3 <sub>7</sub> input pin | P3 <sub>7</sub> output pin | CS input pin                       |  |  |  |  |  |
| P3 <sub>6</sub> /STRB            | The pin function                   | depends on bit            | STRB in PMR3               | and bit PCR3 <sub>6</sub> in PCR3. |  |  |  |  |  |
|                                  | STRB                               |                           | 0                          | 1                                  |  |  |  |  |  |
|                                  | PCR3 <sub>6</sub>                  | 0                         | 1                          | *                                  |  |  |  |  |  |
|                                  | Pin function                       | P3 <sub>6</sub> input pin | P3 <sub>6</sub> output pin | STRB output pin                    |  |  |  |  |  |
| P35/SO2                          | The pin function                   | depends on bit            | SO <sub>2</sub> in PMR3 a  | and bit PCR35 in PCR3.             |  |  |  |  |  |
|                                  | SO2                                |                           | 0                          | 1                                  |  |  |  |  |  |
|                                  | PCR35                              | 0                         | 1                          | *                                  |  |  |  |  |  |
|                                  | Pin function                       | P3 <sub>5</sub> input pin | P3 <sub>5</sub> output pin | SO <sub>2</sub> output pin         |  |  |  |  |  |
| P3 <sub>4</sub> /SI <sub>2</sub> | The pin function                   | depends on bit            | SI <sub>2</sub> in PMR3 ar | nd bit PCR3 <sub>4</sub> in PCR3.  |  |  |  |  |  |
|                                  | SI2                                |                           | 0                          | 1                                  |  |  |  |  |  |
|                                  | PCR3 <sub>4</sub>                  | 0                         | 1                          | *                                  |  |  |  |  |  |
|                                  | Pin function                       | P3 <sub>4</sub> input pin | P3 <sub>4</sub> output pin | SI <sub>2</sub> input pin          |  |  |  |  |  |

Note: \* Don't care

| Pin                               | Pin Functions a                                | Pin Functions and Selection Method                                                                       |                            |                                |                            |  |  |  |  |
|-----------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------|----------------------------|--|--|--|--|
| P3 <sub>3</sub> /SCK <sub>2</sub> |                                                | The pin function depends on bit SCK2 in PMR3, bits CKS2 to 0 in SCR2, and bit PCR3 <sub>3</sub> in PCR3. |                            |                                |                            |  |  |  |  |
|                                   | SCK2                                           |                                                                                                          | 0                          |                                | 1                          |  |  |  |  |
|                                   | CKS2 to CKS0                                   |                                                                                                          | *                          | Not 111                        | 111                        |  |  |  |  |
|                                   | PCR3 <sub>3</sub>                              | 0                                                                                                        | 1                          | *                              | *                          |  |  |  |  |
|                                   | Pin function                                   | P33 input pin                                                                                            | P33 output pin             | SCK <sub>2</sub> output pin    | SCK <sub>2</sub> input pin |  |  |  |  |
| P3 <sub>2</sub> /SO <sub>1</sub>  | The pin function                               | depends on bi                                                                                            | t SO1 in PMR3              | and bit PCR3 <sub>2</sub> in   | PCR3.                      |  |  |  |  |
|                                   | SO1                                            |                                                                                                          | 0                          |                                | 1                          |  |  |  |  |
|                                   | PCR3 <sub>2</sub>                              | 0                                                                                                        | 1                          | *                              |                            |  |  |  |  |
|                                   | Pin function                                   | P3 <sub>2</sub> input pin                                                                                | P3 <sub>2</sub> output pin | SO <sub>1</sub> output pin     |                            |  |  |  |  |
| P3 <sub>1</sub> /SI <sub>1</sub>  | The pin function                               | depends on bi                                                                                            | t SI1 in PMR3 a            | Ind bit PCR3 <sub>1</sub> in I | PCR3.                      |  |  |  |  |
|                                   | SI1                                            |                                                                                                          | 0                          |                                | 1                          |  |  |  |  |
|                                   | PCR31                                          | 0                                                                                                        | 1                          |                                | <b>k</b>                   |  |  |  |  |
|                                   | Pin function                                   | P3 <sub>1</sub> input pin                                                                                | P3 <sub>1</sub> output pin | SI <sub>1</sub> in             | out pin                    |  |  |  |  |
| P30/SCK1                          | The pin function<br>PCR3 <sub>0</sub> in PCR3. | The pin function depends on bit SCK1 in PMR3, bit CKS3 in SCR1, and bit PCR3 $_{0}$ in PCR3.             |                            |                                |                            |  |  |  |  |
|                                   | SCK1                                           |                                                                                                          | 0                          | 1                              |                            |  |  |  |  |
|                                   | CKS3                                           | ,                                                                                                        | *                          | 0                              | 1                          |  |  |  |  |
|                                   | PCR30                                          | 0                                                                                                        | 1                          | *                              | *                          |  |  |  |  |
|                                   | Pin function                                   | P3 <sub>0</sub> input pin                                                                                | P30 output pin             | SCK1 output pin                | SCK <sub>1</sub> input pin |  |  |  |  |

### Table 8-9 Port 3 Pin Functions (cont)

Note: \* Don't care

#### 8.4.4 Pin States

Table 8-10 shows the port 3 pin states in each operating mode.

| Table 8-10         Port 3 Pin States | Table 8-10 | Port 3 Pin S | tates |
|--------------------------------------|------------|--------------|-------|
|--------------------------------------|------------|--------------|-------|

| Pins                                                                                                                                                                                                                                                                   | Reset              | Sleep                        | Subsleep                     | Standby             | Watch                        | Subactive  | Active     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------|------------------------------|---------------------|------------------------------|------------|------------|
| P3 <sub>7</sub> /CS<br>P3 <sub>6</sub> /STRB<br>P3 <sub>5</sub> /SO <sub>2</sub><br>P3 <sub>4</sub> /SI <sub>2</sub><br>P3 <sub>3</sub> /SCK <sub>2</sub><br>P3 <sub>2</sub> /SO <sub>1</sub><br>P3 <sub>1</sub> /SI <sub>1</sub><br>P3 <sub>0</sub> /SCK <sub>1</sub> | High-<br>impedance | Retains<br>previous<br>state | Retains<br>previous<br>state | High-<br>impedance* | Retains<br>previous<br>state | Functional | Functional |

Note: \* A high-level signal is output when the MOS pull-up is in the on state.

### 8.4.5 MOS Input Pull-Up

Port 3 has a built-in MOS input pull-up function that can be controlled by software. When a PCR3 bit is cleared to 0, setting the corresponding PUCR3 bit to 1 turns on the MOS pull-up for that pin. The MOS pull-up function is in the off state after a reset.

| PCR3 <sub>n</sub>  | I   | 0  | 1   |
|--------------------|-----|----|-----|
| PUCR3 <sub>n</sub> | 0   | 1  | *   |
| MOS input pull-up  | Off | On | Off |

Note: \* Don't care

(n = 7 to 0)

# 8.5 Port 4

### 8.5.1 Overview

Port 4 consists of a 3-bit I/O port and a 1-bit input port, and is configured as shown in figure 8-4.



Figure 8-4 Port 4 Pin Configuration

### 8.5.2 Register Configuration and Description

Table 8-11 shows the port 4 register configuration.

### Table 8-11 Port 4 Registers

| Name                    | Abbrev. | R/W | Initial Value | Address |
|-------------------------|---------|-----|---------------|---------|
| Port data register 4    | PDR4    | R/W | H'F8          | H'FFD7  |
| Port control register 4 | PCR4    | W   | H'F8          | H'FFE7  |

#### 1. Port data register 4 (PDR4)

| Bit           | 7 | 6 | 5 | 4 | 3   | 2   | 1               | 0   |
|---------------|---|---|---|---|-----|-----|-----------------|-----|
|               | - | _ | — | _ | P43 | P42 | P4 <sub>1</sub> | P40 |
| Initial value | 1 | 1 | 1 | 1 | 1   | 0   | 0               | 0   |
| Read/Write    |   |   |   |   | R   | R/W | R/W             | R/W |

PDR4 is an 8-bit register that stores data for port 4 pins  $P4_2$  to  $P4_0$ . If port 4 is read while PCR4 bits are set to 1, the values stored in PDR4 are read, regardless of the actual pin states. If port 4 is read while PCR4 bits are cleared to 0, the pin states are read.

Upon reset, PDR4 is initialized to H'F8.

2. Port control register 4 (PCR4)

| Bit           | 7 | 6 | 5 | 4 | 3 | 2     | 1     | 0     |
|---------------|---|---|---|---|---|-------|-------|-------|
|               | — |   |   |   |   | PCR42 | PCR41 | PCR40 |
| Initial value | 1 | 1 | 1 | 1 | 1 | 0     | 0     | 0     |
| Read/Write    |   |   |   |   |   | W     | W     | W     |

PCR4 controls whether each of the port 4 pins  $P4_2$  to  $P4_0$  functions as an input pin or output pin. Setting a PCR4 bit to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR4 and in PDR4 are valid only when the corresponding pin is designated in SCR3 as a general I/O pin.

Upon reset, PCR4 is initialized to H'F8.

PCR4 is a write-only register. All bits are read as 1.

### 8.5.3 Pin Functions

Table 8-12 shows the port 4 pin functions.

| Pin                               | Pin Functions and Selection Method                        |                           |                            |                     |                       |                            |  |  |
|-----------------------------------|-----------------------------------------------------------|---------------------------|----------------------------|---------------------|-----------------------|----------------------------|--|--|
| P4 <sub>3</sub> /IRQ <sub>0</sub> | The pin function depends on the IRQ0 bit setting in PMR2. |                           |                            |                     |                       |                            |  |  |
|                                   | IRQ0                                                      |                           | 0                          |                     | 1                     |                            |  |  |
|                                   | Pin function                                              | P4 <sub>3</sub> in        | put pin                    |                     | $\overline{IRQ_0}$ in | put pin                    |  |  |
| P4 <sub>2</sub> /TXD              | The pin function                                          | depends on bit            | TE in SCR3 ar              | nd bit PC           | R4 <sub>2</sub> in F  | PCR4.                      |  |  |
|                                   | UD                                                        |                           | 0                          |                     | 1                     |                            |  |  |
|                                   | PCR4 <sub>2</sub>                                         | 0                         | 1                          |                     | *                     |                            |  |  |
|                                   | Pin function                                              | P4 <sub>2</sub> input pin | P4 <sub>2</sub> output pin |                     | TXD ou                | utput pin                  |  |  |
| P4 <sub>1</sub> /RXD              | The pin function                                          | depends on bit            | RE in SCR3 a               | nd bit PC           | CR4 <sub>1</sub> in F | PCR4.                      |  |  |
|                                   | RE                                                        |                           | 0                          |                     | 1                     |                            |  |  |
|                                   | PCR4 <sub>1</sub>                                         | 0                         | 1                          |                     | *                     |                            |  |  |
|                                   | Pin function                                              | P41 input pin             | P4 <sub>1</sub> output pin |                     | RXD in                | put pin                    |  |  |
|                                   | The pin function<br>and bit PCR4 <sub>0</sub> ir          |                           | s CKE1 and Ch              | (E0 in S            | CR3, bit              | COM in SMR,                |  |  |
|                                   | CKE1                                                      |                           | 0                          |                     |                       | . 1                        |  |  |
|                                   | CKE0                                                      | 0 1 *                     |                            |                     |                       |                            |  |  |
|                                   | СОМ                                                       |                           | 0                          | 1                   | *                     | *                          |  |  |
|                                   | PCR40                                                     | 0                         | 1                          |                     | *                     | *                          |  |  |
|                                   | Pin function                                              | P4 <sub>0</sub> input pin | P4 <sub>0</sub> output pin | SCK <sub>3</sub> or | utput pin             | SCK <sub>3</sub> input pin |  |  |

### Table 8-12 Port 4 Pin Functions

Note: \* Don't care

### 8.5.4 Pin States

Table 8-13 shows the port 4 pin states in each operating mode.

| Pins                                                                                                                   | Reset              | Sleep                        | Subsleep                     | Standby            | Watch                        | Subactive  | Active     |
|------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------|------------------------------|--------------------|------------------------------|------------|------------|
| P4 <sub>3</sub> /IRQ <sub>0</sub><br>P4 <sub>2</sub> /TXD<br>P4 <sub>1</sub> /RXD<br>P4 <sub>0</sub> /SCK <sub>3</sub> | High-<br>impedance | Retains<br>previous<br>state | Retains<br>previous<br>state | High-<br>impedance | Retains<br>previous<br>state | Functional | Functional |

 Table 8-13
 Port 4 Pin States

# 8.6 Port 5

#### 8.6.1 Overview

Port 5 is an 8-bit I/O port, configured as shown in figure 8-5.





### 8.6.2 Register Configuration and Description

Table 8-14 shows the port 5 register configuration.

### Table 8-14Port 5 Registers

| Name                            | Abbrev. | R/W | Initial Value | Address |
|---------------------------------|---------|-----|---------------|---------|
| Port data register 5            | PDR5    | R/W | H'00          | H'FFD8  |
| Port control register 5         | PCR5    | W   | H'00          | H'FFE8  |
| Port pull-up control register 5 | PUCR5   | R/W | H'00          | H'FFE2  |
| Port mode register 5            | PMR5    | R/W | H'00          | H'FFCC  |

#### 1. Port data register 5 (PDR5)

| Bit           | 7   | 6               | 5   | 4   | 3   | 2               | 1   | 0   |
|---------------|-----|-----------------|-----|-----|-----|-----------------|-----|-----|
|               | P57 | P5 <sub>6</sub> | P55 | P5₄ | P53 | P5 <sub>2</sub> | P51 | P50 |
| Initial value | 0   | 0               | 0   | 0   | 0   | 0               | 0   | 0   |
| Read/Write    | R/W | R/W             | R/W | R/W | R/W | R/W             | R/W | R/W |

PDR5 is an 8-bit register that stores data for port 5 pins  $P5_7$  to  $P5_0$ . If port 5 is read while PCR5 bits are set to 1, the values stored in PDR5 are read, regardless of the actual pin states. If port 5 is read while PCR5 bits are cleared to 0, the pin states are read.

Upon reset, PDR5 is initialized to H'00.

2. Port control register 5 (PCR5)

| Bit           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
|               | PCR57 | PCR56 | PCR55 | PCR5₄ | PCR53 | PCR52 | PCR51 | PCR50 |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| Read/Write    | W     | W     | W     | W     | w     | W     | w     | W     |

PCR5 is an 8-bit register for controlling whether each of the port 5 pins P57 to P50 functions as an input pin or output pin. Setting a PCR5 bit to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR5 and in PDR5 are valid only when the corresponding pin is designated as a general I/O pin in PMR5 and in bits SGS3 to SGS0 of LPCR.

Upon reset, PCR5 is initialized to H'00.

PCR5 is a write-only register. All bits are read as 1.

3. Port pull-up control register 5 (PUCR5)

| P | 1 | ŧ |
|---|---|---|
|   | 1 | ι |

| Bit           | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |  |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|--|
|               | PUCR57 | PUCR56 | PUCR55 | PUCR5₄ | PUCR53 | PUCR52 | PUCR51 | PUCR50 |  |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |  |
| Read/Write    | R/W    |  |

PUCR5 controls whether the MOS pull-up of each port 5 pin is on or off. When a PCR5 bit is cleared to 0, setting the corresponding PUCR5 bit to 1 turns on the MOS pull-up for the corresponding pin, while clearing the bit to 0 turns off the MOS pull-up.

Upon reset, PUCR5 is initialized to H'00.

#### 4. Port mode register 5 (PMR5)

| Bit           | 7    | 6    | 5    | 4    | 3           | 2    | 1    | 0    |
|---------------|------|------|------|------|-------------|------|------|------|
|               | WKP7 | WKP6 | WKP5 | WKP4 | <b>WKP3</b> | WKP2 | WKP1 | WKP0 |
| Initial value | 0    | 0    | 0    | 0    | 0           | 0    | 0    | 0    |
| Read/Write    | R/W  | R/W  | R/W  | R/W  | R/W         | R/W  | R/W  | R/W  |

PMR5 is an 8-bit read/write register, controlling the selection of pin functions for port 5 pins.

Upon reset, PMR5 is initialized to H'00.

**Bit n:**  $P5_n/\overline{WKP_n}/SEG_{n+1}$  pin function switch (WKPn)

When pin  $P5_n/WKP_n/SEG_{n+1}$  is not used as a  $SEG_{n+1}$  pin, this bit selects whether it is used as  $P5_n$  or as  $WKP_n$ .

| Bit n<br>WKPn | Description                               |   |                 |
|---------------|-------------------------------------------|---|-----------------|
| 0             | Functions as P5 <sub>n</sub> I/O pin      |   | (initial value) |
| 1             | Functions as $\overline{WKP_n}$ input pin | • | ·····           |

(n = 7 to 0)

Note: For information on use as a  $SEG_{n+1}$  pin, see 13.2.1, LCD Port Control Register (LPCR).

### 8.6.3 Pin Functions

Table 8-15 shows the port 5 pin functions.

### Table 8-15 Port 5 Pin Functions

| Pin                                                                                                                | Pin Functions and Selection Method                                                                                                  |                           |                            |                                |                               |  |  |
|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------|--------------------------------|-------------------------------|--|--|
| P5 <sub>7</sub> /WKP <sub>7</sub> /<br>SEG <sub>8</sub> to P5 <sub>4</sub> /<br>WKP <sub>4</sub> /SEG <sub>5</sub> | The pin function depends on bit WKPn in PMR5, bit PCR5 <sub>n</sub> in PCR5, and bits SGS3 to SGS0 in LPCR. $(n = 7 \text{ to } 4)$ |                           |                            |                                |                               |  |  |
|                                                                                                                    | SGS3 to SGS0                                                                                                                        | SGS3 to SGS0 0*** 1***    |                            |                                |                               |  |  |
|                                                                                                                    | WKPn                                                                                                                                |                           | 0                          | 1                              | *                             |  |  |
|                                                                                                                    | PCR5 <sub>n</sub>                                                                                                                   | 0                         | 1                          | *                              | *                             |  |  |
|                                                                                                                    | Pin function                                                                                                                        | P5 <sub>n</sub> input pin | P5 <sub>n</sub> output pin | $\overline{WKP_{n}}$ input pin | SEG <sub>n+1</sub> output pin |  |  |
| $P5_3/WKP_3/$<br>SEG <sub>4</sub> to P5 <sub>0</sub> /<br>WKP <sub>0</sub> /SEG <sub>1</sub>                       | The pin function depends on bit $WKP_n$ in PMR5, bit PCR5n in PCR5, and bits SGS3 to SGS0 in LPCR.<br>(n = 3 to 0)                  |                           |                            |                                |                               |  |  |
|                                                                                                                    | SGS3 to SGS0                                                                                                                        | 0*** or 1**0 1**1         |                            |                                |                               |  |  |
|                                                                                                                    | WKPn                                                                                                                                | 0 1                       |                            |                                | *                             |  |  |
|                                                                                                                    | PCR5n                                                                                                                               | 0                         | 1                          | *                              | *                             |  |  |
|                                                                                                                    | Pin function                                                                                                                        | P5 <sub>n</sub> input pin | P5 <sub>n</sub> output pin | WKP <sub>n</sub> input pin     | SEG <sub>n+1</sub> output pin |  |  |

Note: \* Don't care

#### 8.6.4 Pin States

Table 8-16 shows the port 5 pin states in each operating mode.

| Pins                                                                                                               | Reset              | Sleep                        | Subsleep                     | Standby             | Watch                        | Subactive  | Active     |
|--------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------|------------------------------|---------------------|------------------------------|------------|------------|
| P5 <sub>7</sub> /WKP <sub>7</sub> /<br>SEG <sub>8</sub> to P5 <sub>0</sub> /<br>WKP <sub>0</sub> /SEG <sub>1</sub> | High-<br>impedance | Retains<br>previous<br>state | Retains<br>previous<br>state | High-<br>impedance* | Retains<br>previous<br>state | Functional | Functional |

#### Table 8-16 Port 5 Pin States

Note: \* A high-level signal is output when the MOS pull-up is in the on state.

#### 8.6.5 MOS Input Pull-Up

Port 5 has a built-in MOS input pull-up function that can be controlled by software. When a PCR5 bit is cleared to 0, setting the corresponding PUCR5 bit to 1 turns on the MOS pull-up for that pin. The MOS pull-up function is in the off state after a reset.

| PCR5 <sub>n</sub>  |     | 0  | 1   |
|--------------------|-----|----|-----|
| PUCR5 <sub>n</sub> | 0   | 1  | *   |
| MOS input pull-up  | Off | On | Off |

Note: \* Don't care

(n = 7 to 0)

# 8.7 Port 6

## 8.7.1 Overview

Port 6 is an 8-bit I/O port, configured as shown in figure 8-6.





# 8.7.2 Register Configuration and Description

Table 8-17 shows the port 6 register configuration.

# Table 8-17Port 6 Registers

| Name                            | Abbrev. | R/W | Initial Value | Address |
|---------------------------------|---------|-----|---------------|---------|
| Port data register 6            | PDR6    | R/W | H'00          | H'FFD9  |
| Port control register 6         | PCR6    | W   | H'00          | H'FFE9  |
| Port pull-up control register 6 | PUCR6   | R/W | H'00          | H'FFE3  |

#### 1. Port data register 6 (PDR6)

| Bit           | 7   | 6               | 5   | 4   | 3   | 2   | 1               | 0   |
|---------------|-----|-----------------|-----|-----|-----|-----|-----------------|-----|
|               | P67 | P6 <sub>6</sub> | P65 | P6₄ | P63 | P62 | P6 <sub>1</sub> | P60 |
| Initial value | 0   | 0               | 0   | 0   | 0   | 0   | 0               | 0   |
| Read/Write    | R/W | R/W             | R/W | R/W | R/W | R/W | R/W             | R/W |

PDR6 is an 8-bit register that stores data for port 6 pins  $P6_7$  to  $P6_0$ . If port 6 is read while PCR6 bits are set to 1, the values stored in PDR6 are read, regardless of the actual pin states. If port 6 is read while PCR6 bits are cleared to 0, the pin states are read.

Upon reset, PDR6 is initialized to H'00.

2. Port control register 6 (PCR6)

| Bit           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
|               | PCR67 | PCR66 | PCR65 | PCR6₄ | PCR63 | PCR62 | PCR61 | PCR60 |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| Read/Write    | W     | W     | W     | W     | W     | W     | W     | W     |

PCR6 is an 8-bit register for controlling whether each of the port 6 pins  $P6_7$  to  $P6_0$  functions as an input pin or output pin. Setting a PCR6 bit to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR6 and in PDR6 are valid only when the corresponding pin is designated in bits SGS3 to SGS0 in LPCR as a general I/O pin.

Upon reset, PCR6 is initialized to H'00.

PCR6 is a write-only register. All bits are read as 1.

3. Port pull-up control register 6 (PUCR6)

| Bit           | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|
|               | PUCR67 | PUCR66 | PUCR65 | PUCR64 | PUCR63 | PUCR62 | PUCR61 | PUCR60 |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| Read/Write    | R/W    |

PUCR6 controls whether the MOS pull-up of each port 6 pin is on or off. When a PCR6 bit is cleared to 0, setting the corresponding PUCR6 bit to 1 turns on the MOS pull-up for the corresponding pin, while clearing the bit to 0 turns off the MOS pull-up.

Upon reset, PUCR6 is initialized to H'00.

## 8.7.3 Pin Functions

Table 8-18 shows the port 6 pin functions.

#### Table 8-18 Port 6 Pin Functions

| Pin                                                                         | Pin Functions          | and Selection                                                                            | Method                       |                               |  |  |  |  |  |  |
|-----------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------|------------------------------|-------------------------------|--|--|--|--|--|--|
| P6 <sub>7</sub> /SEG <sub>16</sub> to<br>P6 <sub>4</sub> /SEG <sub>13</sub> | The pin function LPCR. | The pin function depends on bit PCR6 <sub>n</sub> in PCR6 and bits SGS3 to SGS0 in LPCR. |                              |                               |  |  |  |  |  |  |
|                                                                             |                        |                                                                                          |                              | (n = 7 to 4)                  |  |  |  |  |  |  |
|                                                                             | SGS3 to SGS0           | 00** 0                                                                                   | or 010*                      | 011* or 1***                  |  |  |  |  |  |  |
|                                                                             | PCR6 <sub>n</sub>      | 0                                                                                        | 1                            | *                             |  |  |  |  |  |  |
|                                                                             | Pin function           | P6 <sub>n</sub> input pin                                                                | P6 <sub>n</sub> output pin   | SEG <sub>n+9</sub> output pin |  |  |  |  |  |  |
| P6 <sub>3</sub> /SEG <sub>12</sub><br>to P6 <sub>0</sub> /SEG <sub>9</sub>  | The pin function       | n depends on b                                                                           | bit PCR6 <sub>n</sub> in PCF | R6 and bits SGS3 to SGS0 in   |  |  |  |  |  |  |
|                                                                             |                        |                                                                                          |                              | (n = 3 to 0)                  |  |  |  |  |  |  |
|                                                                             | SGS3 to SGS0           | 00**,0                                                                                   | 0111 or 1***                 |                               |  |  |  |  |  |  |
|                                                                             | PCB6                   | 0                                                                                        | 1                            | *                             |  |  |  |  |  |  |

 SGS3 to SGS0
  $00^{**}$ ,  $0^{10*}$  or 0110 0111 or  $1^{***}$  

 PCR6n
 0
 1
 \*

 Pin function
 P6n input pin
 P6n output pin
 SEG\_{n+9} output pin

Note: \* Don't care

# 8.7.4 Pin States

Table 8-19 shows the port 6 pin states in each operating mode.

# Table 8-19 Port 6 Pin States

| Pins                                                                       | Reset              | Sleep                        | Subsleep                     | Standby             | Watch                        | Subactive  | Active     |
|----------------------------------------------------------------------------|--------------------|------------------------------|------------------------------|---------------------|------------------------------|------------|------------|
| P6 <sub>7</sub> /SEG <sub>16</sub> to<br>P6 <sub>0</sub> /SEG <sub>9</sub> | High-<br>impedance | Retains<br>previous<br>state | Retains<br>previous<br>state | High-<br>impedance* | Retains<br>previous<br>state | Functional | Functional |

Note: \* A high-level signal is output when the MOS pull-up is in the on state.

# 8.7.5 MOS Input Pull-Up

Port 6 has a built-in MOS input pull-up function that can be controlled by software. When a PCR6 bit is cleared to 0, setting the corresponding PUCR6 bit to 1 turns on the MOS pull-up for that pin. The MOS pull-up function is in the off state after a reset.

| PCR6 <sub>n</sub> | 0   |    | 1         |
|-------------------|-----|----|-----------|
| PUC6 <sub>n</sub> | 0   | 1  | *         |
| MOS input pull-up | Off | On | Off       |
|                   |     |    | (- 7+- 0) |

Note: \* Don't care

(n = 7 to 0)

# 8.8 Port 7

## 8.8.1 Overview

Port 7 is an 8-bit I/O port, configured as shown in figure 8-7.





# 8.8.2 Register Configuration and Description

Table 8-20 shows the port 7 register configuration.

# Table 8-20 Port 7 Registers

| Name                    | Abbrev. | R/W | Initial Value | Address |
|-------------------------|---------|-----|---------------|---------|
| Port data register 7    | PDR7    | R/W | H'00          | H'FFDA  |
| Port control register 7 | PCR7    | W   | H'00          | H'FFEA  |

#### 1. Port data register 7 (PDR7)

| Bit           | 7   | 6   | 5   | 4   | 3   | 2   | 1               | 0   |
|---------------|-----|-----|-----|-----|-----|-----|-----------------|-----|
|               | P77 | P76 | P75 | P74 | P73 | P72 | P7 <sub>1</sub> | P70 |
| Initial value | 0   | 0   | 0   | 0   | 0   | 0   | 0               | 0   |
| Read/Write    | R/W             | R/W |

PDR7 is an 8-bit register that stores data for port 7 pins  $P7_7$  to  $P7_0$ . If port 7 is read while PCR7 bits are set to 1, the values stored in PDR7 are read, regardless of the actual pin states. If port 7 is read while PCR7 bits are cleared to 0, the pin states are read.

Upon reset, PDR7 is initialized to H'00.

2. Port control register 7 (PCR7)

| Bit           | 7     | 6     | 5     | 4                 | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------------------|-------|-------|-------|-------|
|               | PCR77 | PCR76 | PCR75 | PCR7 <sub>4</sub> | PCR73 | PCR72 | PCR71 | PCR70 |
| Initial value | 0     | 0     | 0     | 0                 | 0     | 0     | 0     | 0     |
| Read/Write    | W     | W     | W     | W                 | W     | W     | W     | W     |

PCR7 is an 8-bit register for controlling whether each of the port 7 pins  $P7_7$  to  $P7_0$  functions as an input pin or output pin. Setting a PCR7 bit to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR7 and in PDR7 are valid only when the corresponding pin is designated in bits SGS3 to SGS0 in LPCR as a general I/O pin.

Upon reset, PCR7 is initialized to H'00.

PCR7 is a write-only register. All bits are read as 1.

# 8.8.3 Pin Functions

Table 8-21 shows the port 7 pin functions.

# Table 8-21 Port 7 Pin Functions

| Pin                                                                         | Pin Functions          | Pin Functions and Selection Method |                             |                                |  |  |  |  |  |
|-----------------------------------------------------------------------------|------------------------|------------------------------------|-----------------------------|--------------------------------|--|--|--|--|--|
| P7 <sub>7</sub> /SEG <sub>24</sub> to<br>P7 <sub>4</sub> /SEG <sub>21</sub> | The pin function LPCR. | n depends on b                     | it PCR7 <sub>n</sub> in PCF | R7 and bits SGS3 to SGS0 in    |  |  |  |  |  |
|                                                                             |                        |                                    |                             | (n = 7 to 4)                   |  |  |  |  |  |
|                                                                             | SGS3 to SGS0           | 00                                 | )**                         | 01** or 1***                   |  |  |  |  |  |
|                                                                             | PCR7 <sub>n</sub>      | 0                                  | 1                           | *                              |  |  |  |  |  |
|                                                                             | Pin function           | P7 <sub>n</sub> input pin          | P7 <sub>n</sub> output pin  | SEG <sub>n+17</sub> output pin |  |  |  |  |  |
| P7 <sub>3</sub> /SEG <sub>20</sub> to<br>P7 <sub>0</sub> /SEG <sub>17</sub> | The pin functior LPCR. | n depends on b                     | it PCR7 <sub>n</sub> in PCF | R7 and bits SGS3 to SGS0 in    |  |  |  |  |  |
|                                                                             |                        |                                    |                             | (n = 3 to 0)                   |  |  |  |  |  |
|                                                                             | SGS3 to SGS0           | 00** 0                             | or 0100                     | 0101, 011* or 1***             |  |  |  |  |  |
|                                                                             | PCR7 <sub>n</sub>      | 0 1                                |                             | *                              |  |  |  |  |  |
|                                                                             | Pin function           | P7 <sub>n</sub> input pin          | P7 <sub>n</sub> output pin  | SEG <sub>n+17</sub> output pin |  |  |  |  |  |

Note: \* Don't care

# 8.8.4 Pin States

Table 8-22 shows the port 7 pin states in each operating mode.

# Table 8-22 Port 7 Pin States

| Pins                                                                        | Reset              | Sleep                        | Subsleep                     | Standby            | Watch                        | Subactive  | Active     |
|-----------------------------------------------------------------------------|--------------------|------------------------------|------------------------------|--------------------|------------------------------|------------|------------|
| P7 <sub>7</sub> /SEG <sub>24</sub> to<br>P7 <sub>0</sub> /SEG <sub>17</sub> | High-<br>impedance | Retains<br>previous<br>state | Retains<br>previous<br>state | High-<br>impedance | Retains<br>previous<br>state | Functional | Functional |

# 8.9 Port 8

# 8.9.1 Overview

Port 8 is an 8-bit I/O port configured as shown in figure 8-9.





# 8.9.2 Register Configuration and Description

Table 8-23 shows the port 8 register configuration.

#### Table 8-23 Port 8 Registers

| Name                    | Abbrev. | R/W | Initial Value | Address |
|-------------------------|---------|-----|---------------|---------|
| Port data register 8    | PDR8    | R/W | H'00          | H'FFDB  |
| Port control register 8 | PCR8    | W   | H'00          | H'FFEB  |

#### 1. Port data register 8 (PDR8)

| Bit           | 7   | 6               | 5   | 4   | 3   | 2   | 1   | 0   |
|---------------|-----|-----------------|-----|-----|-----|-----|-----|-----|
|               | P87 | P8 <sub>6</sub> | P85 | P8₄ | P83 | P82 | P81 | P80 |
| Initial value | 0   | 0               | 0   | 0   | 0   | 0   | 0   | 0   |
| Read/Write    | R/W | R/W             | R/W | R/W | R/W | R/W | R/W | R/W |

PDR8 is an 8-bit register that stores data for port 8 pins  $P8_7$  to  $P8_0$ . If port 8 is read while PCR8 bits are set to 1, the values stored in PDR8 are read, regardless of the actual pin states. If port 8 is read while PCR8 bits are cleared to 0, the pin states are read.

Upon reset, PDR8 is initialized to H'00.

#### 2. Port control register 8 (PCR8)

| Bit           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
|               | PCR87 | PCR86 | PCR85 | PCR8₄ | PCR83 | PCR82 | PCR81 | PCR80 |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| Read/Write    | W     | W     | W     | W     | W     | W     | W     | W     |

PCR8 is an 8-bit register for controlling whether each of the port 8 pins  $P8_7$  to  $P8_0$  functions as an input or output pin. Setting a PCR8 bit to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR8 and in PDR8 are valid only when the corresponding pin is designated in bits SGS3 to SGS0 in LPCR as a general I/O pin.

Upon reset, PCR8 is initialized to H'00.

PCR8 is a write-only register. All bits are read as 1.

# 8.9.3 Pin Functions

Table 8-24 shows the port 8 pin functions.

# Table 8-24 Port 8 Pin Functions

| Pin                                                                         | Pin Functions     | Pin Functions and Selection Method |                               |                                |  |  |  |  |
|-----------------------------------------------------------------------------|-------------------|------------------------------------|-------------------------------|--------------------------------|--|--|--|--|
| P8 <sub>7</sub> /SEG <sub>32</sub> to<br>P8 <sub>4</sub> /SEG <sub>29</sub> | The pin function  | n depends on t                     | oit PCR8 <sub>n</sub> in PCR8 | and bits SGS3 to SGS0 in       |  |  |  |  |
|                                                                             |                   |                                    |                               | (n = 7 to 4)                   |  |  |  |  |
|                                                                             | SGS3 to SGS0      | 00                                 | 00*                           | 001*, 01** or 1***             |  |  |  |  |
|                                                                             | PCR8 <sub>n</sub> | 0                                  | 1                             | *                              |  |  |  |  |
|                                                                             | Pin function      | P8 <sub>n</sub> input pin          | P8 <sub>n</sub> output pin    | SEG <sub>n+25</sub> output pin |  |  |  |  |
| P8 <sub>3</sub> /SEG <sub>28</sub> to<br>P8 <sub>0</sub> /SEG <sub>25</sub> | The pin function  | n depends on t                     | oit PCR8 <sub>n</sub> in PCR8 | and bits SGS3 to SGS0 in       |  |  |  |  |
|                                                                             |                   |                                    |                               | (n = 3 to 0)                   |  |  |  |  |

| SGS3 to SGS0      | 000* c                    | or 0010                    | 0011, 01** or 1***             |
|-------------------|---------------------------|----------------------------|--------------------------------|
| PCR8 <sub>n</sub> | 0 1                       |                            | *                              |
| Pin function      | P8 <sub>n</sub> input pin | P8 <sub>n</sub> output pin | SEG <sub>n+25</sub> output pin |

Note: \* Don't care

# 8.9.4 Pin States

Table 8-25 shows the port 8 pin states in each operating mode.

# Table 8-25Port 8 Pin States

| Pins                                                                        | Reset              | Sleep                        | Subsleep                     | Standby            | Watch                        | Subactive  | Active     |
|-----------------------------------------------------------------------------|--------------------|------------------------------|------------------------------|--------------------|------------------------------|------------|------------|
| P8 <sub>7</sub> /SEG <sub>32</sub> to<br>P8 <sub>0</sub> /SEG <sub>25</sub> | High-<br>impedance | Retains<br>previous<br>state | Retains<br>previous<br>state | High-<br>impedance | Retains<br>previous<br>state | Functional | Functional |

# 8.10 Port 9

# 8.10.1 Overview

Port 9 is an 8-bit I/O port configured as shown in figure 8-9.





# 8.10.2 Register Configuration and Description

Table 8-26 shows the port 9 register configuration.

# Table 8-26Port 9 Registers

| Name                    | Abbrev. | R/W | Initial Value | Address |
|-------------------------|---------|-----|---------------|---------|
| Port data register 9    | PDR9    | R/W | H'00          | H'FFDC  |
| Port control register 9 | PCR9    | W   | H'00          | H'FFEC  |

#### 1. Port data register 9 (PDR9)

| Bit           | 7   | 6               | 5   | 4   | 3   | 2               | 1               | 0   |
|---------------|-----|-----------------|-----|-----|-----|-----------------|-----------------|-----|
|               | P97 | P9 <sub>6</sub> | P95 | P9₄ | P93 | P9 <sub>2</sub> | P9 <sub>1</sub> | P90 |
| Initial value | 0   | 0               | 0   | 0   | 0   | 0               | 0               | 0   |
| Read/Write    | R/W | R/W             | R/W | R/W | R/W | R/W             | R/W             | R/W |

PDR9 is an 8-bit register that stores data for port 9 pins  $P9_7$  to  $P9_0$ . If port 9 is read while PCR9 bits are set to 1, the values stored in PDR9 are read, regardless of the actual pin states. If port 9 is read while PCR9 bits are cleared to 0, the pin states are read.

Upon reset, PDR9 is initialized to H'00.

2. Port control register 9 (PCR9)

| Bit           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
|               | PCR97 | PCR96 | PCR95 | PCR9₄ | PCR93 | PCR92 | PCR91 | PCR90 |
| Initial value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| Read/Write    | W     | W     | W     | W     | W     | W     | W     | W     |

PCR9 is an 8-bit register for controlling whether each of the port 9 pins  $P9_7$  to  $P9_0$  functions as an input or output pin. Setting a PCR9 bit to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCR9 and in PDR9 are valid only when the corresponding pin is designated in bits SGS3 to SGS0 in LPCR as a general I/O pin.

Upon reset, PCR9 is initialized to H'00.

PCR9 is a write-only register. All bits are read as 1.

# 8.10.3 Pin Functions

Table 8-27 shows the port 9 pin functions.

# Table 8-27 Port 9 Pin Functions

| Pin                                                 | Pin Functions and Selection Method |                                                                                                   |                             |                              |                            |  |  |
|-----------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------|------------------------------|----------------------------|--|--|
| P9 <sub>7</sub> /SEG <sub>40</sub> /CL <sub>1</sub> | The pin function SGS0 in LPCR      | The pin function depends on bit PCR9 <sub>7</sub> in PCR9, and bits SGX and SGS3 to SGS0 in LPCR. |                             |                              |                            |  |  |
|                                                     | SGS3 to SGS0                       | 00                                                                                                | 000                         | Not 0000                     | *                          |  |  |
|                                                     | SGX                                |                                                                                                   | 0                           | 0                            | 1                          |  |  |
|                                                     | PCR97                              | 0                                                                                                 | 1                           | *                            | *                          |  |  |
|                                                     | Pin function                       | P9 <sub>7</sub> input pin                                                                         | P9 <sub>7</sub> output pin  | SEG <sub>40</sub> output pin | CL1 output pin             |  |  |
| P9 <sub>6</sub> /SEG <sub>39</sub> /CL <sub>2</sub> | The pin function<br>SGS0 in LPCR   |                                                                                                   | bit PCR9 <sub>6</sub> in PC | R9, and bits SGX             | and SGS3 to                |  |  |
|                                                     | SGS3 to SGS0                       | 00                                                                                                | 000                         | Not 0000                     | *                          |  |  |
|                                                     | SGX                                |                                                                                                   | 0                           | 0                            | 1                          |  |  |
|                                                     | PCR9 <sub>6</sub>                  | 0                                                                                                 | 1                           | *                            | *                          |  |  |
|                                                     | Pin function                       | P9 <sub>6</sub> input pin                                                                         | P9 <sub>6</sub> output pin  | SEG <sub>39</sub> output pin | CL <sub>2</sub> output pin |  |  |
| P9 <sub>5</sub> /SEG <sub>38</sub> /DO              | The pin function<br>SGS0 in LPCR   |                                                                                                   | bit PCR9 <sub>5</sub> in PC | R9, and bits SGX             | and SGS3 to                |  |  |
|                                                     | SGS3 to SGS0                       | 00                                                                                                | 000                         | Not 0000                     | *                          |  |  |
|                                                     | SGX                                |                                                                                                   | 0                           | 0                            | 1                          |  |  |
|                                                     | PCR95                              | 0                                                                                                 | 1                           | *                            | *                          |  |  |
|                                                     | Pin function                       | P9 <sub>5</sub> input pin                                                                         | P9 <sub>5</sub> output pin  | SEG <sub>38</sub> output pin | DO output pin              |  |  |
| P9 <sub>4</sub> /SEG <sub>37</sub> /M               | The pin function<br>SGS0 in LPCR   |                                                                                                   | oit PCR9₄ in PC             | R9, and bits SGX             | and SGS3 to                |  |  |
|                                                     | SGS3 to SGS0                       | 00                                                                                                | 000                         | Not 0000                     | *                          |  |  |
|                                                     | SGX                                |                                                                                                   | 0                           | 0                            | 1                          |  |  |
|                                                     | PCR9₄                              | 0                                                                                                 | 1                           | *                            | *                          |  |  |
|                                                     | Pin function                       | P94 input pin                                                                                     | P9 <sub>4</sub> output pin  | SEG <sub>37</sub> output pin | M output pin               |  |  |
|                                                     |                                    |                                                                                                   |                             |                              |                            |  |  |

Note: \* Don't care

# Table 8-27 Port 9 Pin Functions (cont)

| Pin                                                                        | Pin Functions and Selection Method                                                       |
|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| 9 <sub>3</sub> /SEG <sub>36</sub> to<br>P9 <sub>0</sub> /SEG <sub>33</sub> | The pin function depends on bit PCR9 <sub>n</sub> in PCR9 and bits SGS3 to SGS0 in LPCR. |
|                                                                            |                                                                                          |

(n = 3 to 0)

| SGS3 to SGS0      | 00                        | 000                        | Not 0000                       |
|-------------------|---------------------------|----------------------------|--------------------------------|
| PCR9 <sub>n</sub> | 0                         | 1                          | *                              |
| Pin function      | P9 <sub>n</sub> input pin | P9 <sub>n</sub> output pin | SEG <sub>n+33</sub> output pin |

Note: \* Don't care

## 8.10.4 Pin States

Table 8-28 shows the port 9 pin states in each operating mode.

# Table 8-28 Port 9 Pin States

| Pins                                                                                       | Reset              | Sleep                        | Subsleep                     | Standby            | Watch                        | Subactive  | Active     |
|--------------------------------------------------------------------------------------------|--------------------|------------------------------|------------------------------|--------------------|------------------------------|------------|------------|
| P97/SEG40/CL1<br>P96/SEG39/CL2<br>P95/SEG38/DO<br>P94/SEG37/M<br>P93/SEG36 to<br>P90/SEG33 | High-<br>impedance | Retains<br>previous<br>state | Retains<br>previous<br>state | High-<br>impedance | Retains<br>previous<br>state | Functional | Functional |

# 8.11 Port A

# 8.11.1 Overview

Port A is a 4-bit I/O port, configured as shown in figure 8-10.



Figure 8-10 Port A Pin Configuration

# 8.11.2 Register Configuration and Description

Table 8-29 shows the port A register configuration.

# Table 8-29Port A Registers

| Name                    | Abbrev. | R/W | Initial Value | Address |
|-------------------------|---------|-----|---------------|---------|
| Port data register A    | PDRA    | R/W | H'F0          | H'FFDD  |
| Port control register A | PCRA    | W   | H'F0          | H'FFED  |

1. Port data register A (PDRA)

| Bit           | 7 | 6 | 5 | 4 | 3               | 2               | 1               | 0               |
|---------------|---|---|---|---|-----------------|-----------------|-----------------|-----------------|
|               |   |   |   |   | PA <sub>3</sub> | PA <sub>2</sub> | PA <sub>1</sub> | PA <sub>0</sub> |
| Initial value | 1 | 1 | 1 | 1 | 0               | 0               | 0               | 0               |
| Read/Write    |   |   |   |   | R/W             | R/W             | R/W             | R/W             |

PDRA is an 8-bit register that stores data for port A pins  $PA_3$  to  $PA_0$ . If port A is read while PCRA bits are set to 1, the values stored in PDRA are read, regardless of the actual pin states. If port A is read while PCRA bits are cleared to 0, the pin states are read.

Upon reset, PDRA is initialized to H'FO.

2. Port control register A (PCRA)

| Bit           | 7   | 6   | 5 | 4 | 3                 | 2                 | 1                 | 0     |
|---------------|-----|-----|---|---|-------------------|-------------------|-------------------|-------|
|               | — · | ·   |   |   | PCRA <sub>3</sub> | PCRA <sub>2</sub> | PCRA <sub>1</sub> | PCRA₀ |
| Initial value | 1   | . 1 | 1 | 1 | 0                 | 0                 | 0                 | 0     |
| Read/Write    |     |     |   | · | W                 | Ŵ                 | W                 | W     |

PCRA is an 8-bit register for controlling whether each of the port A pins  $PA_3$  to  $PA_0$  functions as an input or output pin. Setting a PCRA bit to 1 makes the corresponding pin an output pin, while clearing the bit to 0 makes the pin an input pin. The settings in PCRA and in PDRA are valid only when the corresponding pin is designated in LPCR as a general I/O pin.

Upon reset, PCRA is initialized to H'FO.

PCRA is a write-only register. All bits are read as 1.

# 8.11.3 Pin Functions

Table 8-30 gives the port A pin functions.

# Table 8-30 Port A Pin Functions

| Pin                               | Pin Functions                                                                                             | Pin Functions and Selection Method |                   |          |                            |      |                      |                             |                    |           |          |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------|-------------------|----------|----------------------------|------|----------------------|-----------------------------|--------------------|-----------|----------|
| PA <sub>3</sub> /COM <sub>4</sub> | The pin function depends on bit $PCRA_3$ in PCRA and bits DTS1, DTS0, CMX, SGX, and SGS3 to SGS0 in LPCR. |                                    |                   |          |                            |      |                      |                             |                    |           |          |
|                                   | СМХ                                                                                                       | *                                  |                   | 0        | *                          | * 0  |                      | 1                           |                    |           | e i      |
|                                   | DTS1,DTS0                                                                                                 | **                                 | ٨                 | lot 11   | **                         | N    | lot 11               | No                          | t 11               | 1         | 1        |
|                                   | SGX                                                                                                       | 0                                  | 1                 | *        | 0                          | 1    | *                    | 1                           | *                  | 1         | *        |
|                                   | SGS3 to SGS0                                                                                              | 0000 Not 0000                      |                   | Not 0000 | 00                         | 00   | Not 0000             | 0000                        | Not 0000           | 0000      | Not 0000 |
|                                   | PCRA <sub>3</sub>                                                                                         |                                    |                   | 0        |                            |      | 1                    |                             |                    | k         |          |
|                                   | Pin function                                                                                              | PA                                 | <sub>3</sub> in   | put pin  | PA                         | 3 ou | tput pin             |                             | COM <sub>4</sub> o | utput pir | 1 .      |
| PA <sub>2</sub> /COM <sub>3</sub> | The pin function depends on bit $PCRA_2$ in PCRA and bits DTS1, DTS0, CMX, SGX, and SGS3 to SGS0 in LPCR. |                                    |                   |          |                            |      |                      |                             |                    |           |          |
|                                   | CMX                                                                                                       | * 0                                |                   | *        | * 0                        |      |                      | 1                           | *                  |           |          |
|                                   | DTS1,DTS0                                                                                                 | ** 00 or 01                        |                   | **       | ** 00 or 01                |      | 00 c                 | or 01                       | Not 00             | ) or 01   |          |
|                                   | SGX                                                                                                       | 0                                  | 1                 | *        | 0                          | 1    | *                    | 1                           | *                  | 1         | *        |
|                                   | SGS3 to SGS0                                                                                              | 00                                 | 00                | Not 0000 | 0000 Not 0000              |      | 0000 Not 0000        |                             | 0000               | Not 0000  |          |
|                                   | PCRA <sub>2</sub>                                                                                         |                                    | (                 | 0        | 1                          |      |                      | *                           |                    |           |          |
|                                   | Pin function                                                                                              | PA                                 | <sub>2</sub> in   | put pin  | PA <sub>2</sub> output pin |      |                      | COM <sub>3</sub> output pin |                    |           | ו        |
| PA1/COM2                          | The pin function<br>SGX, and SGS                                                                          |                                    |                   |          |                            |      | A <sub>1</sub> in PC | RA and                      | bits DTS           | 1, DTSC   | , CMX,   |
|                                   | СМХ                                                                                                       | *                                  |                   | 0        | *                          |      | 0                    |                             | 1                  | •         | ĸ        |
|                                   | DTS1,DTS0                                                                                                 | **                                 |                   | 00       | **                         |      | 00                   | C                           | 0                  | Not       | 00       |
|                                   | SGX                                                                                                       | 0                                  | 1                 | *        | 0                          | 1    | *                    | 1                           | *                  | 1         | *        |
|                                   | SGS3 to SGS0                                                                                              | 00                                 | 00                | Not 0000 | 00                         | 00   | Not 0000             | 0000                        | Not 0000           | 0000      | Not 0000 |
|                                   | PCRA <sub>1</sub>                                                                                         |                                    | (                 | 0        |                            |      | 1                    |                             | ×                  | k         |          |
|                                   | Pin function                                                                                              | PA                                 | ı <sub>1</sub> in | put pin  | PA                         | ı ou | tput pin             |                             | COM <sub>2</sub> o | utput pir | ı        |

Note: \* Don't care

| Pin                               | Pin Functions and Selection Method |                                                                                                   |                            |                  |            |  |  |  |  |  |
|-----------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------|------------------|------------|--|--|--|--|--|
| PA <sub>0</sub> /COM <sub>1</sub> |                                    | The pin function depends on bit PCRA <sub>0</sub> in PCRA, and bits SGX and SGS3 to SGS0 in LPCR. |                            |                  |            |  |  |  |  |  |
|                                   | SGS3 to SGS0                       | 00                                                                                                | 00                         | 0000             | Not 0000   |  |  |  |  |  |
|                                   | SGX                                | . (                                                                                               | D                          | 1                | *          |  |  |  |  |  |
|                                   | PCRA <sub>0</sub>                  | 0                                                                                                 | · 1                        | *                |            |  |  |  |  |  |
|                                   | Pin function                       | PA <sub>0</sub> input pin                                                                         | PA <sub>0</sub> output pin | COM <sub>1</sub> | output pin |  |  |  |  |  |

 Table 8-30
 Port A Pin Functions (cont)

Note: \* Don't care

# 8.11.4 Pin States

Table 8-31 shows the port A pin states in each operating mode.

# Table 8-31 Port A Pin States

| Pins                                                                                                                                             | Reset              | Sleep                        | Subsleep                     | Standby            | Watch                        | Subactive  | Active     |
|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------|------------------------------|--------------------|------------------------------|------------|------------|
| PA <sub>3</sub> /COM <sub>4</sub><br>PA <sub>2</sub> /COM <sub>3</sub><br>PA <sub>1</sub> /COM <sub>2</sub><br>PA <sub>0</sub> /COM <sub>1</sub> | High-<br>impedance | Retains<br>previous<br>state | Retains<br>previous<br>state | High-<br>impedance | Retains<br>previous<br>state | Functional | Functional |

# 8.12 Port B

## 8.12.1 Overview

Port B is an 8-bit input-only port, configured as shown in figure 8-11.





# 8.12.2 Register Configuration and Description

Table 8-32 shows the port B register configuration.

## Table 8-32 Port B Register

| Name                        |     | 4               | bbrev.          | R/W             | Ado | dress           |                 |                 |
|-----------------------------|-----|-----------------|-----------------|-----------------|-----|-----------------|-----------------|-----------------|
| Port data register B        |     |                 | DRB             | R               | H'F | FDE             |                 |                 |
| Port Data Register B (PDRB) |     |                 |                 |                 |     |                 |                 |                 |
| Bit                         | 7   | 6               | 5               | 4               | 3   | 2               | 1               | 0               |
|                             | PB7 | PB <sub>6</sub> | PB <sub>5</sub> | PB <sub>4</sub> | PB3 | PB <sub>2</sub> | PB <sub>1</sub> | PB <sub>0</sub> |
| Read/Write                  | R   | R               | R               | R               | R   | R               | R               | R               |

Reading PDRB always gives the pin states. However, if a port B pin is selected as an analog input channel for the A/D converter by AMR bits CH3 to CH0, that pin reads 0 regardless of the input voltage.

# 8.13 Port C

#### 8.13.1 Overview

Port C is a 4-bit input-only port, configured as shown in figure 8-12.





#### 8.13.2 Register Configuration and Description

Table 8-33 shows the port C register configuration.

#### Table 8-33 Port C Register

| Name                 | Abbrev. | R/W | Address |
|----------------------|---------|-----|---------|
| Port data register C | PDRC    | R   | H'FFDF  |

Port Data Register C (PDRC)

| Bit        | 7 | 6 | 5          | 4   | 3               | 2               | 1               | 0               |
|------------|---|---|------------|-----|-----------------|-----------------|-----------------|-----------------|
|            |   |   |            | · · | PC <sub>3</sub> | PC <sub>2</sub> | PC <sub>1</sub> | PC <sub>0</sub> |
|            |   |   |            |     |                 | v               |                 |                 |
| Read/Write | , |   | · <u> </u> |     | R               | R               | R               | R               |

Reading PDRC always gives the pin states. However, if a port C pin is selected as an analog input channel for the A/D converter by AMR bits CH3 to CH0, that pin reads 0 regardless of the input voltage.

# Section 9 Timers

# 9.1 Overview

The H8/3834U Series provides five timers (timers A, B, C, F, and G) on-chip.

Table 9-1 outlines the functions of timers A, B, C, F, and G.

# **Table 9-1** Timer Functions

| Name    | Functions                                                                                                                                | Internal Clock                                                         | Event<br>Input Pin | Waveform<br>Output Pin | Remarks                                                                            |
|---------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------|------------------------|------------------------------------------------------------------------------------|
| Timer A | • 8-bit timer<br>• Interval timer                                                                                                        | ø/8 to ø/8192<br>(8 choices)                                           |                    |                        |                                                                                    |
|         | • 8-bit timer<br>• Time base                                                                                                             | ø <sub>W</sub> /128<br>(choice of 4<br>overflow periods)               |                    |                        | · · · · ·                                                                          |
|         | 8-bit timer     clock output                                                                                                             | ø/4 to ø/32,<br>ø <sub>W</sub> /4 to ø <sub>W</sub> /32<br>(8 choices) |                    | TMOW                   |                                                                                    |
| Timer B | • 8-bit timer<br>• Interval timer<br>• Event counter                                                                                     | ø/4 to ø/8192<br>(7 choices)                                           | ТМІВ               |                        | <u> </u>                                                                           |
| Timer C | <ul> <li>8-bit timer</li> <li>Interval timer</li> <li>Event counter</li> <li>Choice of up- or down-<br/>counting</li> </ul>              | ø/4 to ø/8192,<br>ø <sub>W</sub> /4 (7 choices)                        | TMIC               |                        | Counting<br>direction can<br>be controlled by<br>software or<br>hardware           |
| Timer F | <ul> <li>16-bit timer</li> <li>Event counter</li> <li>Can be used as two<br/>independent 8-bit timers</li> <li>Output compare</li> </ul> | ø/2 to ø/32<br>(4 choices)                                             | TMIF               | TMOFL<br>TMOFH         |                                                                                    |
| Timer G | <ul><li> 8-bit timer</li><li> Input capture</li><li> Interval timer</li></ul>                                                            | ø/2 to ø/64, ø <sub>W</sub> /2<br>(4 choices)                          | TMIG               |                        | Counter clear<br>designation<br>possible                                           |
|         |                                                                                                                                          |                                                                        |                    |                        | <ul> <li>Built-in noise<br/>canceller<br/>circuit for input<br/>capture</li> </ul> |

# 9.2 Timer A

#### 9.2.1 Overview

Timer A is an 8-bit timer with interval timing and real-time clock time-base functions. The clock time-base function is available when a 32.768-kHz crystal oscillator is connected. A clock signal divided from 32.768 kHz or from the system clock can be output at the TMOW pin.

#### 1. Features

Features of timer A are given below.

- Choice of eight internal clock sources (Ø/8192, Ø/4096, Ø/2048, Ø/512, Ø/256, Ø/128, Ø/32, Ø/8).
- Choice of four overflow periods (1 s, 0.5 s, 0.25 s, 31.25 ms) when timer A is used as a clock time base (using a 32.768 kHz crystal oscillator).
- An interrupt is requested when the counter overflows.
- Any of eight clock signals can be output from pin TMOW: 32.768 kHz divided by 32, 16, 8, or 4 (1 kHz, 2 kHz, 4 kHz, 8 kHz), or the system clock divided by 32, 16, 8, or 4.

#### 2. Block diagram





Figure 9-2-1 Block Diagram of Timer A

#### 3. Pin configuration

Table 9-2-1 shows the timer A pin configuration.

## Table 9-2-1 Pin Configuration

| Name         | Abbrev. | I/O    | Function                                               |
|--------------|---------|--------|--------------------------------------------------------|
| Clock output | TMOW    | Output | Output of waveform generated by timer A output circuit |

#### 4. Register configuration

Table 9-2-2 shows the register configuration of timer A.

#### Table 9-2-2 Timer A Registers

| Name                  | Abbrev. | R/W | Initial Value | Address |
|-----------------------|---------|-----|---------------|---------|
| Timer mode register A | TMA     | R/W | H'10          | H'FFB0  |
| Timer counter A       | TCA     | R   | H'00          | H'FFB1  |

## 9.2.2 Register Descriptions

#### 1. Timer mode register A (TMA)

| Bit           | 7    | 6    | 5    | 4 | 3    | 2     | 1    | 0    |
|---------------|------|------|------|---|------|-------|------|------|
|               | TMA7 | TMA6 | TMA5 |   | ТМАЗ | TMA2  | TMA1 | TMA0 |
| Initial value | 0    | 0    | 0    | 1 | 0    | 0     | 0    | 0    |
| Read/Write    | R/W  | R/W  | R/W  |   | R/W  | · R/W | R/W  | R/W  |

TMA is an 8-bit read/write register for selecting the prescaler, input clock, and output clock.

Upon reset, TMA is initialized to H'10.

Bits 7 to 5: Clock output select (TMA7 to TMA5)

Bits 7 to 5 choose which of eight clock signals is output at the TMOW pin. The system clock divided by 32, 16, 8, or 4 can be output in active mode and sleep mode. A 32.768 kHz signal divided by 32, 16, 8, or 4 can be output in active mode, sleep mode, and subactive mode.

| Bit 7<br>TMA7 | Bit 6<br>TMA6 | Bit 5<br>TMA5 | Clock Output       |                                                                                                                     |
|---------------|---------------|---------------|--------------------|---------------------------------------------------------------------------------------------------------------------|
|               | TIMAO         | TIVIAS        |                    |                                                                                                                     |
| 0             | 0             | 0             | ø/32               | (initial value)                                                                                                     |
|               |               | 1             | ø/16               |                                                                                                                     |
|               | 1             | 0             | ø/8                |                                                                                                                     |
|               |               | 1             | ø/4                |                                                                                                                     |
| 1             | 0             | 0             | ø <sub>W</sub> /32 | ания на селото на се<br>К |
|               |               | 1             | ø <sub>W</sub> /16 |                                                                                                                     |
|               | 1             | 0             | ø <sub>W</sub> /8  |                                                                                                                     |
|               |               | 1             | ø <sub>W</sub> /4  |                                                                                                                     |

# Bit 4: Reserved bit

Bit 4 is reserved; it is always read as 1, and cannot be modified.

Bits 3 to 0: Internal clock select (TMA3 to TMA0)

Bits 3 to 0 select the clock input to TCA. The selection is made as follows.

|                          |   |               |               | Descri                                            | ption           |                |
|--------------------------|---|---------------|---------------|---------------------------------------------------|-----------------|----------------|
| Bit 3 Bit 2<br>TMA3 TMA2 |   | Bit 1<br>TMA1 | Bit 0<br>TMA0 | Prescaler and Divider Ratio<br>or Overflow Period | Function        |                |
| 0 0                      |   | 0             | 0             | PSS, ø/8192                                       | (initial value) | Interval timer |
|                          |   |               | 1             | PSS, ø/4096                                       |                 |                |
|                          |   | 1             | 0             | PSS, ø/2048                                       |                 |                |
|                          |   |               | 1             | PSS, ø/512                                        | ******          |                |
|                          | 1 | 0             | 0             | PSS, ø/256                                        |                 |                |
|                          |   |               | 1             | PSS, ø/128                                        |                 |                |
|                          |   | 1             | 0             | PSS, ø/32                                         |                 |                |
|                          |   |               | 1             | PSS, ø/8                                          |                 |                |
| 1                        | 0 | 0             | 0             | PSW, 1 s                                          |                 | Clock time     |
|                          |   |               | 1             | PSW, 0.5 s                                        |                 | base           |
|                          |   | 1             | 0             | PSW, 0.25 s                                       |                 |                |
|                          |   |               | 1             | PSW, 0.03125 s                                    |                 |                |
|                          | 1 | 0             | 0             | PSW and TCA are reset                             |                 |                |
|                          |   |               | 1             |                                                   |                 |                |
|                          |   | 1.            | 0             |                                                   |                 |                |
|                          |   |               | 1             |                                                   |                 |                |

#### 2. Timer counter A (TCA)

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | . 1  | 0    |
|---------------|------|------|------|------|------|------|------|------|
|               | TCA7 | TCA6 | TCA5 | TCA4 | ТСАЗ | TCA2 | TCA1 | TCA0 |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Read/Write    | R    | R    | R    | R    | R    | R    | R    | R    |

TCA is an 8-bit read-only up-counter, which is incremented by internal clock input. The clock source for input to this counter is selected by bits TMA3 to TMA0 in timer mode register A (TMA). TCA values can be read by the CPU in active mode, but cannot be read in subactive mode. When TCA overflows, the IRRTA bit in interrupt request register 1 (IRR1) is set to 1.

TCA is cleared by setting bits TMA3 and TMA2 of TMA to 11.

Upon reset, TCA is initialized to H'00.

#### 9.2.3 Timer Operation

1. Interval timer operation

When bit TMA3 in timer mode register A (TMA) is cleared to 0, timer A functions as an 8-bit interval timer.

Upon reset, TCA is cleared to H'00 and bit TMA3 is cleared to 0, so up-counting and interval timing resume immediately. The clock input to timer A is selected by bits TMA2 to TMA0 in TMA; any of eight internal clock signals output by prescaler S can be selected.

After the count value in TCA reaches H'FF, the next clock signal input causes timer A to overflow, setting bit IRRTA to 1 in interrupt request register 1 (IRR1). If IENTA = 1 in interrupt enable register 1 (IENR1), a CPU interrupt is requested.\*

At overflow, TCA returns to H'00 and starts counting up again. In this mode timer A functions as an interval timer that generates an overflow output at intervals of 256 input clock pulses.

Note: \* For details on interrupts, see 3.3, Interrupts.

#### 2. Real-time clock time base operation

When bit TMA3 in TMA is set to 1, timer A functions as a real-time clock time base by counting clock signals output by prescaler W.

The overflow period of timer A is set by bits TMA1 and TMA0 in TMA. A choice of four periods is available. In time base operation (TMA3 = 1), setting bit TMA2 to 1 clears both TCA and prescaler W to their initial values of H'00.

3. Clock output

Setting bit TMOW in port mode register 1 (PMR1) to 1 causes a clock signal to be output at pin TMOW. Eight different clock output signals can be selected by means of bits TMA7 to TMA5 in TMA. The system clock divided by 32, 16, 8, or 4 can be output in active mode and sleep mode. A 32.768 kHz signal divided by 32, 16, 8, or 4 can be output in active mode, sleep mode, and subactive mode.

## 9.2.4 Timer A Operation States

Table 9-2-3 summarizes the timer A operation states.

| Table 9-2-3 | Timer | <b>A</b> Operation Stat | es |
|-------------|-------|-------------------------|----|
|-------------|-------|-------------------------|----|

| Oper | ation Mode      | Reset | Active    | Sleep     | Watch     | Sub-<br>active | Sub-<br>sleep | Standby  |
|------|-----------------|-------|-----------|-----------|-----------|----------------|---------------|----------|
| TCA  | Interval        | Reset | Functions | Functions | Halted    | Halted         | Halted        | Halted   |
|      | Clock time base | Reset | Functions | Functions | Functions | Functions      | Functions     | Halted   |
| ТМА  |                 | Reset | Functions | Retained  | Retained  | Functions      | Retained      | Retained |

Note: When real-time clock time base function is selected as the internal clock of TCA in active mode or sleep mode, the internal clock is not synchronous with the system clock, so it is synchronized by a synchronizing circuit. This may result in a maximum error of 1/ø (s) in the count cycle.

# 9.3 Timer B

#### 9.3.1 Overview

Timer B is an 8-bit timer that increments each time a clock pulse is input. This timer has two operation modes, interval and auto reload.

#### 1. Features

Features of timer B are given below.

- Choice of seven internal clock sources (\$\vert / 8192, \$\vert / 2048, \$\vert / 512, \$\vert / 256, \$\vert / 64, \$\vert / 16, \$\vert / 4\$) or an external clock (can be used to count external events).
- An interrupt is requested when the counter overflows.
- 2. Block Diagram







## 3. Pin configuration

Table 9-3-1 shows the timer B pin configuration.

## Table 9-3-1 Pin Configuration

| Name                | Abbrev. | I/O   | Function           |
|---------------------|---------|-------|--------------------|
| Timer B event input | ТМІВ    | Input | Event input to TCB |

4. Register configuration

Table 9-3-2 shows the register configuration of timer B.

## Table 9-3-2 Timer B Registers

| Name                  | Abbrev. | R/W | Initial Value | Address |
|-----------------------|---------|-----|---------------|---------|
| Timer mode register B | ТМВ     | R/W | H'78          | H'FFB2  |
| Timer counter B       | TCB     | R   | H'00          | H'FFB3  |
| Timer load register B | TLB     | W   | H'00          | H'FFB3  |

## 9.3.2 Register Descriptions

## 1. Timer mode register B (TMB)

| Bit           | 7    | 6 | 5        | 4 | 3 | 2    | 1    | 0    |
|---------------|------|---|----------|---|---|------|------|------|
|               | TMB7 |   | <u> </u> |   | — | TMB2 | TMB1 | ТМВО |
| Initial value | 0    | 1 | 1        | 1 | 1 | 0    | 0    | 0    |
| Read/Write    | R/W  | — |          |   |   | R/W  | R/W  | R/W  |

TMB is an 8-bit read/write register for selecting the auto-reload function and input clock.

Upon reset, TMB is initialized to H'78.

Bit 7: Auto-reload function select (TMB7)

Bit 7 selects whether timer B is used as an interval timer or auto-reload timer.

# Bit 7 TMB7 Description 0 Interval timer function selected (initial value) 1 Auto-reload function selected

#### Bits 6 to 3: Reserved bits

Bits 6 to 3 are reserved; they always read 1, and cannot be modified.

Bits 2 to 0: Clock select (TMB2 to TMB0)

Bits 2 to 0 select the clock input to TCB. For external event counting, either the rising or falling edge can be selected.

| Bit 2<br>TMB2 | Bit 1<br>TMB1 | Bit 0<br>TMB0 | Description                                    |                 |
|---------------|---------------|---------------|------------------------------------------------|-----------------|
| 0             | 0             | 0 .           | Internal clock: ø/8192                         | (initial value) |
| 0             | 0             | 1             | Internal clock: ø/2048                         |                 |
| 0             | 1             | 0             | Internal clock: ø/512                          | -               |
| 0             | 1             | 1             | Internal clock: ø/256                          | · · ·           |
| 1             | 0             | 0             | Internal clock: ø/64                           |                 |
| 1             | 0             | 1             | Internal clock: ø/16                           |                 |
| 1             | 1             | 0             | Internal clock: ø/4                            |                 |
| 1             | 1             | 1             | External event (TMIB): rising or falling edge* |                 |
|               |               |               |                                                |                 |

Note: \* The edge of the external event signal is selected by bit IEG1 in the IRQ edge select register (IEGR). See 3.3.2, Interrupt Control Registers, for details on the IRQ edge select register. Be sure to set bit IRQ1 in port mode register 1 (PMR1) to 1 before setting bits TMB2 to TMB0 to 111.

#### 2. Timer counter B (TCB)

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
|               | TCB7 | TCB6 | TCB5 | TCB4 | ТСВЗ | TCB2 | TCB1 | TCB0 |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Read/Write    | R    | R    | R    | R    | R    | R    | R    | R    |

TCB is an 8-bit read-only up-counter, which is incremented by internal clock or external event input. The clock source for input to this counter is selected by bits TMB2 to TMB0 in timer mode register B (TMB). TCB values can be read by the CPU at any time.

When TCB overflows from H'FF to H'00 or to the value set in TLB, the IRRTB bit in interrupt request register 2 (IRR2) is set to 1.

TCB is allocated to the same address as timer load register B (TLB).

Upon reset, TCB is initialized to H'00.

3. Timer load register B (TLB)

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
|               | TLB7 | TLB6 | TLB5 | TLB4 | TLB3 | TLB2 | TLB1 | TLBO |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Read/Write    | W    | W    | W    | W    | W    | W    | W    | W    |

TLB is an 8-bit write-only register for setting the reload value of timer counter B.

When a reload value is set in TLB, the same value is loaded into timer counter B (TCB) as well, and TCB starts counting up from that value. When TCB overflows during operation in autoreload mode, the TLB value is loaded into TCB. Accordingly, overflow periods can be set within the range of 1 to 256 input clocks.

The same address is allocated to TLB as to TCB.

Upon reset, TLB is initialized to H'00.

# 9.3.3 Timer Operation

1. Interval timer operation

When bit TMB7 in timer mode register B (TMB) is cleared to 0, timer B functions as an 8-bit interval timer.

Upon reset, TCB is cleared to H'00 and bit TMB7 is cleared to 0, so up-counting and interval timing resume immediately. The clock input to timer B is selected from seven internal clock signals output by prescaler S, or an external clock input at pin TMIB. The selection is made by bits TMB2 to TMB0 of TMB.

After the count value in TCB reaches H'FF, the next clock signal input causes timer B to overflow, setting bit IRRTB to 1 in interrupt request register 2 (IRR2). If IENTB = 1 in interrupt enable register 2 (IENR2), a CPU interrupt is requested.\*

At overflow, TCB returns to H'00 and starts counting up again.

During interval timer operation (TMB7 = 0), when a value is set in timer load register B (TLB), the same value is set in TCB.

Note: \* For details on interrupts, see 3.3, Interrupts.

#### 2. Auto-reload timer operation

Setting bit TMB7 in TMB to 1 causes timer B to function as an 8-bit auto-reload timer. When a reload value is set in TLB, the same value is loaded into TCB, becoming the value from which TCB starts its count.

After the count value in TCB reaches H'FF, the next clock signal input causes timer B to overflow. The TLB value is then loaded into TCB, and the count continues from that value. The overflow period can be set within a range from 1 to 256 input clocks, depending on the TLB value.

The clock sources and interrupts in auto-reload mode are the same as in interval mode.

In auto-reload mode (TMB7 = 1), when a new value is set in TLB, the TLB value is also set in TCB.

3. Event counter operation

Timer B can operate as an event counter, counting rising or falling edges of an external event signal input at pin TMIB. External event counting is selected by setting bits TMB2 to TMB0 in timer mode register B to all 1s (111).

When timer B is used to count external event input, bit IRQ1 in port mode register 1 (PMR1) should be set to 1, and bit IEN1 in interrupt enable register 1 (IENR1) should be cleared to 0 to disable  $IRQ_1$  interrupt requests.

#### **9.3.4** Timer B Operation States

Table 9-3-3 summarizes the timer B operation states.

#### Table 9-3-3 Timer B Operation States

| Oper | ation Mode  | Reset | Active    | Sleep     | Watch    | Sub-<br>active | Sub-<br>sleep | Standby  |
|------|-------------|-------|-----------|-----------|----------|----------------|---------------|----------|
| тсв  | Interval    | Reset | Functions | Functions | Halted   | Halted         | Halted        | Halted   |
|      | Auto reload | Reset | Functions | Functions | Halted   | Halted         | Halted        | Halted   |
| ТМВ  |             | Reset | Functions | Retained  | Retained | Retained       | Retained      | Retained |

# 9.4 Timer C

#### 9.4.1 Overview

Timer C is an 8-bit timer that increments or decrements each time a clock pulse is input. This timer has two operation modes, interval and auto reload.

#### 1. Features

The main features of timer C are given below.

- Choice of seven internal clock sources (\$\00078192, \$\00072048, \$\0007512, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764, \$\000764,
- An interrupt is requested when the counter overflows.
- Can be switched between up- and down-counting by software or hardware.
- When  $\phi_W/4$  is selected as the internal clock source, or when an external clock is selected, timer C can function in subactive mode and subsleep mode.

## 2. Block diagram

Figure 9-4-1 shows a block diagram of timer C.



Figure 9-4-1 Block Diagram of Timer C

## 3. Pin configuration

Table 9-4-1 shows the timer C pin configuration.

#### Table 9-4-1 Pin Configuration

| Name                    | Abbrev. | I/O   | Function                        |   |
|-------------------------|---------|-------|---------------------------------|---|
| Timer C event input     | TMIC    | Input | Event input to TCC              | • |
| Timer C up/down control | UD      | Input | Selection of counting direction |   |

## 4. Register configuration

Table 9-4-2 shows the register configuration of timer C.

## Table 9-4-2 Timer C Registers

| Name                  | Abbrev. | R/W | Initial Value | Address |
|-----------------------|---------|-----|---------------|---------|
| Timer mode register C | ТМС     | R/W | H'18          | H'FFB4  |
| Timer counter C       | TCC     | R   | H'00          | H'FFB5  |
| Timer load register C | TLC     | W   | H'00          | H'FFB5  |

# 9.4.2 Register Descriptions

1. Timer mode register C (TMC)

| Bit           | 7    | 6    | 5    | 4 | 3 | 2    | 1    | 0    | _ |
|---------------|------|------|------|---|---|------|------|------|---|
|               | TMC7 | TMC6 | TMC5 |   | · | TMC2 | TMC1 | TMC0 |   |
| Initial value | 0    | 0    | 0    | 1 | 1 | 0    | 0    | 0    |   |
| Read/Write    | R/W  | R/W  | R/W  |   |   | R/W  | R/W  | R/W  |   |

TMC is an 8-bit read/write register for selecting the auto-reload function, counting direction, and input clock.

Upon reset, TMC is initialized to H'18.

Bit 7: Auto-reload function select (TMC7)

Bit 7 selects whether timer C is used as an interval timer or auto-reload timer.

| Bit 7<br>TMC7 | Description                      |                 |
|---------------|----------------------------------|-----------------|
| 0             | Interval timer function selected | (initial value) |
| 1             | Auto-reload function selected    |                 |

Bits 6 and 5: Counter up/down control (TMC6 and TMC5)

These bits select the counting direction of timer counter C (TCC), or allow hardware to control the counting direction using pin UD.

| Bit 6<br>TMC6 | Bit 5<br>TMC5 | Description                                                                                                                                        |
|---------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | 0             | TCC is an up-counter (initial value)                                                                                                               |
| 0             | 1             | TCC is a down-counter                                                                                                                              |
| 1             | *             | TCC up/down control is determined by input at pin UD. TCC is a down-<br>counter if the UD input is high, and an up-counter if the UD input is low. |

Note: \* Don't care

Bits 4 and 3: Reserved bits

Bits 4 and 3 are reserved; they are always read as 1, and cannot be modified.

Bits 2 to 0: Clock select (TMC2 to TMC0)

Bits 2 to 0 select the clock input to TCC. For external clock counting, either the rising or falling edge can be selected.

| Bit 2<br>TMC2 | Bit 1<br>TMC1 | Bit 0<br>TMC0 | Description                                    |                                       |
|---------------|---------------|---------------|------------------------------------------------|---------------------------------------|
| 0             | 0             | 0             | Internal clock: ø/8192                         | (initial value)                       |
| 0             | 0             | 1             | Internal clock: ø/2048                         |                                       |
| 0             | 1             | 0             | Internal clock: ø/512                          |                                       |
| 0             | 1             | 1             | Internal clock: ø/64                           |                                       |
| 1             | 0             | 0             | Internal clock: ø/16                           |                                       |
| 1             | 0             | 1             | Internal clock: ø/4                            | · · ·                                 |
| 1             | 1             | 0             | Internal clock: ø <sub>W</sub> /4              |                                       |
| 1             | 1             | 1             | External event (TMIC): rising or falling edge* | · · · · · · · · · · · · · · · · · · · |

Note: \* The edge of the external event signal is selected by bit IEG2 in the IRQ edge select register (IEGR). See 3.3.2, Interrupt Control Registers, for details on the IRQ edge select register. Be sure to set bit IRQ2 in port mode register 1 (PMR1) to 1 before setting bits TMC2 to TMC0 to 111.

#### 2. Timer counter C (TCC)

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
|               | TCC7 | TCC6 | TCC5 | TCC4 | тссз | TCC2 | TCC1 | TCC0 |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Read/Write    | R    | R    | R    | R    | R    | R    | R    | · R  |

TCC is an 8-bit read-only up-/down-counter, which is incremented or decremented by internal or external clock input. The clock source for input to this counter is selected by bits TMC2 to TMC0 in timer mode register C (TMC). TCC values can be read by the CPU at any time.

When TCC overflows (from H'FF to H'00 or to the value set in TLC) or underflows (from H'00 to H'FF or to the value set in TLC), the IRRTC bit in interrupt request register 2 (IRR2) is set to 1.

TCC is allocated to the same address as timer load register C (TLC).

Upon reset, TCC is initialized to H'00.

3. Timer load register C (TLC)

**D**<sup>1</sup>.

| Bit           | /    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
|---------------|------|------|------|------|------|------|------|------|--|
|               | TLC7 | TLC6 | TLC5 | TLC4 | TLC3 | TLC2 | TLC1 | TLC0 |  |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |  |
| Read/Write    | W    | W    | W    | W    | W    | W    | W    | W    |  |

TLC is an 8-bit write-only register for setting the reload value of TCC.

When a reload value is set in TLC, the same value is loaded into timer counter C (TCC) as well, and TCC starts counting up or down from that value. When TCC overflows or underflows during operation in auto-reload mode, the TLC value is loaded into TCC. Accordingly, overflow and underflow periods can be set within the range of 1 to 256 input clocks.

The same address is allocated to TLC as to TCC.

Upon reset, TLC is initialized to H'00.

### 9.4.3 Timer Operation

1. Interval timer operation

When bit TMC7 in timer mode register C (TMC) is cleared to 0, timer C functions as an 8-bit interval timer.

Upon reset, timer counter C (TCC) is initialized to H'00 and TMC to H'18, so counting and interval timing resume immediately. The clock input to timer C is selected from seven internal clock signals output by prescalers S and W, or an external clock input at pin TMIC. The selection is made by bits TMC2 to TMC0 in TMC.

Either software or hardware can control whether TCC counts up or down. The selection is made by TMC bits TMC6 and TMC5.

After the count value in TCC reaches H'FF (H'00), the next clock signal input causes timer C to overflow (underflow), setting bit IRRTC to 1 in interrupt request register 2 (IRR2). If IENTC = 1 in interrupt enable register 2 (IENR2), a CPU interrupt is requested.\*

At overflow or underflow, TCC returns to H'00 or H'FF and starts counting up or down again.

During interval timer operation (TMC7 = 0), when a value is set in timer load register C (TLC), the same value is set in TCC.

Note: \* For details on interrupts, see 3.3, Interrupts.

2. Auto-reload timer operation

Setting bit TMC7 in TMC to 1 causes timer C to function as an 8-bit auto-reload timer. When a reload value is set in TLC, the same value is loaded into TCC, becoming the value from which TCC starts its count.

After the count value in TCC reaches H'FF (H'00), the next clock signal input causes timer C to overflow (underflow). The TLC value is then loaded TCC, and the count continues from that value. The overflow (underflow) period can be set within a range from 1 to 256 input clocks, depending on the TLC value.

The clock sources, up/down control, and interrupts in auto-reload mode are the same as in interval mode.

In auto-reload mode (TMC7 = 1), when a new value is set in TLC, the TLC value is also set in TCC.

3. Event counter operation

Timer C can operate as an event counter, counting an event signal input at pin TMIC. External event counting is selected by setting TMC bits TMC2 to TMC0 to all 1s (111). TCC counts up or down at the rising or falling edge of the input at pin TMIC.

When timer C is used to count external event inputs, bit IRQ2 in port mode register 1 (PMR1) should be set to 1, and bit IEN2 in interrupt enable register 1 (IENR1) should be cleared to 0 to disable IRQ2 interrupt requests.

4. TCC up/down control by hardware

The counting direction of timer C can be controlled by input at pin UD. When bit TMC6 in TMC is set to 1, high-level input at the UD pin selects down-counting, while low-level input selects upcounting.

When using input at pin UD for this control function, set the UD bit in port mode register 2 (PMR2) to 1.

# 9.4.4 Timer C Operation States

Table 9-4-3 summarizes the timer C operation states.

# Table 9-4-3 Timer C Operation States

| Oper | ation Mode  | Reset | Active    | Sleep     | Watch    | Sub-<br>active        | Sub-<br>sleep         | Standby  |
|------|-------------|-------|-----------|-----------|----------|-----------------------|-----------------------|----------|
|      | Interval    | Reset | Functions | Functions | Halted   | Functions/<br>Halted* | Functions/<br>Halted* | Halted   |
| TCC  | Auto reload | Reset | Functions | Functions | Halted   | Functions/<br>Halted* | Functions/<br>Halted* | Halted   |
| тмс  |             | Reset | Functions | Retained  | Retained | Functions             | Retained              | Retained |

Note: When  $ø_W/4$  is selected as the internal clock of TCC in active mode or sleep mode, the internal clock is not synchronous with the system clock, so it is synchronized by a synchronizing circuit. This may result in a maximum error of 1/ø (s) in the count cycle.

\* When timer C is operated in subactive mode or subsleep mode, either an external clock or the  $\sigma_W/4$  internal clock must be selected. The counter will not operate in these modes if another clock is selected. If the internal  $\sigma_W/4$  clock is selected when  $\sigma_W/8$  is being used as the subclock  $\sigma_{SUB}$ , the lower 2 bits of the counter will operate on the same cycle, with the least significant bit not being counted.

# 9.5 Timer F

#### 9.5.1 Overview

Timer F is a 16-bit timer with an output compare function. Compare match signals can be used to reset the counter, request an interrupt, or toggle the output. Timer F can also be used for external event counting, and can operate as two independent 8-bit timers, timer FH and timer FL.

#### 1. Features

Features of timer F are given below.

- Choice of four internal clock sources ( $\emptyset/32$ ,  $\emptyset/16$ ,  $\emptyset/4$ ,  $\emptyset/2$ ) or an external clock (can be used as an external event counter).
- Output from pin TMOFH is toggled by one compare match signal (the initial value of the toggle output can be set).
- Counter can be reset by the compare match signal.
- Two interrupt sources: counter overflow and compare match.
- Can operate as two independent 8-bit timers (timer FH and timer FL) in 8-bit mode.

#### Timer FH

- 8-bit timer (clocked by timer FL overflow signals when timer F operates as a 16-bit timer).
- Choice of four internal clocks ( $\phi/32$ ,  $\phi/16$ ,  $\phi/4$ ,  $\phi/2$ ).
- Output from pin TMOFH is toggled by one compare match signal (the initial value of the toggle output can be set).
- Counter can be reset by the compare match signal.
- Two interrupt sources: counter overflow and compare match.

#### Timer FL

- 8-bit timer/event counter
- Choice of four internal clocks ( $\emptyset/32$ ,  $\emptyset/16$ ,  $\emptyset/4$ ,  $\emptyset/2$ ) or event input at pin TMIF.
- Output from pin TMOFL is toggled by one compare match signal (the initial value of the toggle output can be set).
- Counter can be reset by the compare match signal.
- Two interrupt sources: counter overflow and compare match.

### 2. Block diagram





Figure 9-5-1 Block Diagram of Timer F

### 3. Pin configuration

Table 9-5-1 shows the timer F pin configuration.

### Table 9-5-1 Pin Configuration

| Name                | Abbrev. | I/O    | Function            |  |
|---------------------|---------|--------|---------------------|--|
| Timer F event input | TMIF    | Input  | Event input to TCFL |  |
| Timer FH output     | TMOFH   | Output | Timer FH output     |  |
| Timer FL output     | TMOFL   | Output | Timer FL output     |  |

## 4. Register configuration

Table 9-5-2 shows the register configuration of timer F.

### Table 9-5-2 Timer F Registers

| Name                            | Abbrev. | R/W | Initial Value | Address |
|---------------------------------|---------|-----|---------------|---------|
| Timer control register F        | TCRF    | W   | H'00          | H'FFB6  |
| Timer control/status register F | TCSRF   | R/W | H'00          | H'FFB7  |
| 8-bit timer counter FH          | TCFH    | R/W | H'00          | H'FFB8  |
| 8-bit timer counter FL          | TCFL    | R/W | H'00          | H'FFB9  |
| Output compare register FH      | OCRFH   | R/W | H'FF          | H'FFBA  |
| Output compare register FL      | OCRFL   | R/W | H'FF          | H'FFBB  |

#### 9.5.2 Register Descriptions

 16-bit timer counter (TCF) 8-bit timer counter (TCFH) 8-bit timer counter (TCFL)



TCF is a 16-bit read/write up-counter consisting of two cascaded 8-bit timer counters, TCFH and TCFL. TCF can be used as a 16-bit counter, with TCFH as the upper 8 bits and TCFL as the lower 8 bits of the counter, or TCFH and TCFL can be used as independent 8-bit counters.

TCFH and TCFL can be read and written by the CPU, but in 16-bit mode, data transfer with the CPU takes place via a temporary register (TEMP). For details see 9.5.3, Interface with the CPU.

Upon reset, TCFH and TCFL are each initialized to H'00.

• 16-bit mode (TCF)

16-bit mode is selected by clearing bit CKSH2 to 0 in timer control register F (TCRF). The TCF input clock is selected by TCRF bits CKSL2 to CKSL0.

Timer control status register F (TCSRF) can be set so that counter TCF will be cleared by compare match.

When TCF overflows from H'FFFF to H'0000, the overflow flag (OVFH) in TCSRF is set to 1. If bit OVIEH in TCSRF is set to 1 when an overflow occurs, bit IRRTFH in interrupt request register 2 (IRR2) will be set to 1; and if bit IENTFH in interrupt enable register 2 (IENR2) is set to 1, a CPU interrupt will be requested.

• 8-bit mode (TCFH, TCFL)

When bit CKSH2 in timer control register F (TCRF) is set to 1, timer F functions as two separate 8-bit counters, TCFH and TCFL. The TCFH (TCFL) input clock is selected by TCRF bits CKSH2 to CKSL2 to CKSL0).

TCFH (TCFL) can be cleared by a compare match signal. This designation is made in bit CCLRH (CCLRL) in TCSRF.

When TCFH (TCFL) overflows from H'FF to H'00, the overflow flag OVFH (OVFL) in TCSRF is set to 1. If bit OVIEH (OVIEL) in TCSRF is set to 1 when an overflow occurs, bit IRRTFH (IRRTHL) in interrupt request register 2 (IRR2) will be set to 1; and if bit IENTFH (IENTFL) in interrupt enable register 2 (IENR2) is set to 1, a CPU interrupt will be requested.

16-bit output compare register (OCRF)
 8-bit output compare register (OCRFH)
 8-bit output compare register (OCRFL)



OCRF is a 16-bit read/write output compare register consisting of two 8-bit read/write registers OCRFH and OCRFL. It can be used as a 16-bit output compare register, with OCRFH as the upper 8 bits and OCRFL as the lower 8 bits of the register, or OCRFH and OCRFL can be used as independent 8-bit registers.

OCRFH and OCRFL can be read and written by the CPU, but in 16-bit mode, data transfer with the CPU takes place via a temporary register (TEMP). For details see 9.5.3, Interface with the CPU.

Upon reset, OCRFH and OCRFL are each initialized to H'FF.

• 16-bit mode (OCRF)

16-bit mode is selected by clearing bit CKSH2 to 0 in timer control register F (TCRF). The OCRF contents are always compared with the 16-bit timer counter (TCF). When the contents match, the compare match flag (CMFH) in TCSRF is set to 1. Also, IRRTFH in interrupt request register 2 (IRR2) is set to 1. If bit IENTFH in interrupt enable register 2 (IENR2) is set to 1, a CPU interrupt is requested.

Output for pin TMOFH can be toggled by compare match. The output level can also be set to high or low by bit TOLH of timer control register F (TCRF).

• 8-bit mode (OCRFH, OCRFL)

Setting bit CKSH2 in TCRF to 1 results in two independent output compare registers, OCRFH and OCRFL.

The OCRFH contents are always compared with TCFH, and the OCRFL contents are always compared with TCFL. When the contents match, the compare match flag (CMFH or CMFL) in TCSRF is set to 1. Also, bit IRRTFH (IRRTFL) in interrupt request register 2 (IRR2) set to 1. If bit IENTFH (IENTFL) in interrupt enable register 2 (IENR2) is set to 1 at this time, a CPU interrupt is requested.

The output at pin TMOFH (TMOFL) can be toggled by compare match. The output level can also be set to high or low by bit TOLH (TOLL) of the timer control register (TCRF).

3. Timer control register F (TCRF)

| Bit           | 7    | 6     | 5     | 4     | 3    | 2     | 1     | 0     |
|---------------|------|-------|-------|-------|------|-------|-------|-------|
|               | TOLH | CKSH2 | CKSH1 | CKSH0 | TOLL | CKSL2 | CKSL1 | CKSLO |
| Initial value | 0    | 0     | 0     | 0     | 0    | 0     | 0     | 0     |
| Read/Write    | W    | W     | W     | W     | W    | W     | W     | W     |

TCRF is an 8-bit write-only register. It is used to switch between 16-bit mode and 8-bit mode, to select among four internal clocks and an external clock, and to select the output level at pins TMOFH and TMOFL.

Upon reset, TCRF is initialized to H'00.

**Bit 7:** Toggle output level H (TOLH)

Bit 7 sets the output level at pin TMOFH. The setting goes into effect immediately after this bit is written.

| Bit 7<br>TOLH | Description |                 |
|---------------|-------------|-----------------|
| 0             | Low level   | (initial value) |
| 1             | High level  |                 |

Bits 6 to 4: Clock select H (CKSH2 to CKSH0)

Bits 6 to 4 select the input to TCFH from four internal clock signals or the overflow of TCFL.

| Bit 6<br>CKSH2 | Bit 5<br>CKSH1 | Bit 4<br>CKSH0 | Description                                                              |
|----------------|----------------|----------------|--------------------------------------------------------------------------|
| 0              | *              | *              | 16-bit mode selected. TCFL overflow signals are (initial value) counted. |
| 1              | 0              | 0              | Internal clock: ø/32                                                     |
| 1              | 0              | . 1            | Internal clock: ø/16                                                     |
| 1              | 1              | 0              | Internal clock: ø/4                                                      |
| 1              | 1              | 1              | Internal clock: ø/2                                                      |

Note: \* Don't care

Bit 3: Toggle output level L (TOLL)

Bit 3 sets the output level at pin TMOFL. The setting goes into effect immediately after this bit is written.

| Bit 3<br>TOLL | Description |                 |
|---------------|-------------|-----------------|
| 0             | Low level   | (initial value) |
| 1             | High level  |                 |

### Bits 2 to 0: Clock select L (CKSL2 to CKSL0)

Bits 2 to 0 select the input to TCFL from four internal clock signals or external event input.

| Bit 1<br>CKSL1 | Bit 0<br>CKSL0 | Description                                                                           |                                                                                                                                                                 |
|----------------|----------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *              | *              | External event (TMIF). Rising or falling edge is counted (see note).                  | (initial value)                                                                                                                                                 |
| 0              | 0              | Internal clock: ø/32                                                                  |                                                                                                                                                                 |
| 0              | 1              | Internal clock: ø/16                                                                  |                                                                                                                                                                 |
| 1              | 0              | Internal clock: ø/4                                                                   |                                                                                                                                                                 |
| 1              | 1              | Internal clock: ø/2                                                                   |                                                                                                                                                                 |
|                | CKSL1 * 0      | CKSL1         CKSL0           *         *           0         0           0         1 | CKSL1CKSL0Description**External event (TMIF). Rising or falling edge is<br>counted (see note).00Internal clock: ø/3201Internal clock: ø/1610Internal clock: ø/4 |

\* Don't care

Note: The edge of the external event signal is selected by bit IEG3 in the IRQ edge select register (IEGR). See 3.3.2, Interrupt Control Registers, for details on the IRQ edge select register. Note that switching the TMIF pin function by changing bit IRQ3 in port mode register 1 (PMR1) from 0 to 1 or from 1 to 0 while the TMIF pin is at the low level may cause the timer F counter to be incremented.

4. Timer control/status register F (TCSRF)

| Bit           | 7    | 6    | 5     | 4     | 3    | 2    | 1     | 0     |
|---------------|------|------|-------|-------|------|------|-------|-------|
|               | OVFH | CMFH | OVIEH | CCLRH | OVFL | CMFL | OVIEL | CCLRL |
| Initial value | 0    | 0    | 0     | 0     | 0    | 0    | 0     | 0     |
| Read/Write    | R/W* | R/W* | R/W   | R/W   | R/W* | R/W* | R/W   | R/W   |

Note: \* Only 0 can be written, to clear flag.

TCSRF is an 8-bit read/write register. It is used for counter clear selection, overflow and compare match indication, and enabling of interrupts caused by timer overflow.

Upon reset, TCSRF is initialized to H'00.

# Bit 7: Timer overflow flag H (OVFH)

Bit 7 is a status flag indicating TCFH overflow (H'FF to H'00). This flag is set by hardware and cleared by software. It cannot be set by software.

| Bit 7<br>OVFH | Description                                                                  |                 |
|---------------|------------------------------------------------------------------------------|-----------------|
| 0             | Clearing conditions:<br>After reading OVFH = 1, cleared by writing 0 to OVFH | (initial value) |
| 1             | Setting conditions:<br>Set when the value of TCFH goes from H'FF to H'00     |                 |

Bit 6: Compare match flag H (CMFH)

Bit 6 is a status flag indicating a compare match between TCFH and OCRFH. This flag is set by hardware and cleared by software. It cannot be set by software.

| Bit 6<br>CMFH | Description                                                                  |                 |
|---------------|------------------------------------------------------------------------------|-----------------|
| 0             | Clearing conditions:<br>After reading CMFH = 1, cleared by writing 0 to CMFH | (initial value) |
| 1             | Setting conditions:<br>Set when the TCFH value matches OCRFH value           | · ·             |

Bit 5: Timer overflow interrupt enable H (OVIEH)

Bit 5 enables or disables TCFH overflow interrupts.

Bit 5

| OVIEH | Description                      |                 |
|-------|----------------------------------|-----------------|
| 0     | TCFH overflow interrupt disabled | (initial value) |
| 1     | TCFH overflow interrupt enabled  |                 |

### Bit 4: Counter clear H (CCLRH)

In 16-bit mode, bit 4 selects whether or not TCF is cleared when a compare match occurs between TCF and OCRF.

In 8-bit mode, bit 4 selects whether or not TCFH is cleared when a compare match occurs between TCFH and OCRFH.

| Bit 4<br>CCLRH | Description                                                                                                |                 |
|----------------|------------------------------------------------------------------------------------------------------------|-----------------|
| 0              | 16-bit mode: TCF clearing by compare match disabled<br>8-bit mode: TCFH clearing by compare match disabled | (initial value) |
| 1              | 16-bit mode: TCF clearing by compare match enabled<br>8-bit mode: TCFH clearing by compare match enabled   |                 |

**Bit 3:** Timer overflow flag L (OVFL)

Bit 3 is a status flag indicating TCFL overflow (H'FF to H'00). This flag is set by hardware and cleared by software. It cannot be set by software.

| Bit 3<br>OVFL | Description                                                                  |                 |
|---------------|------------------------------------------------------------------------------|-----------------|
| 0             | Clearing conditions:<br>After reading OVFL = 1, cleared by writing 0 to OVFL | (initial value) |
| 1             | Setting conditions:<br>Set when the value of TCFL goes from H'FF to H'00     |                 |

Bit 2: Compare match flag L (CMFL)

Bit 2 is a status flag indicating a compare match between TCFL and OCRFL. This flag is set by hardware and cleared by software. It cannot be set by software.

| Bit 2<br>CMFL | Description                                                                  |                 |
|---------------|------------------------------------------------------------------------------|-----------------|
| 0             | Clearing conditions:<br>After reading CMFL = 1, cleared by writing 0 to CMFL | (initial value) |
| 1             | Setting conditions:<br>Set when the TCFL value matches the OCRFL value       |                 |

### Bit 1: Timer overflow interrupt enable L (OVIEL)

Bit 1 enables or disables TCFL overflow interrupts.

| Bit 1<br>OVIEL | Description                      |                 |
|----------------|----------------------------------|-----------------|
| 0              | TCFL overflow interrupt disabled | (initial value) |
| 1              | TCFL overflow interrupt enabled  |                 |

Bit 0: Counter clear L (CCLRL)

Bit 0 selects whether or not TCFL is cleared when a compare match occurs between TCFL and OCRFL.

| Bit 0<br>CCLRL | Description                             |                 |
|----------------|-----------------------------------------|-----------------|
| 0              | TCFL clearing by compare match disabled | (initial value) |
| 1              | TCFL clearing by compare match enabled  |                 |

### 9.5.3 Interface with the CPU

TCF and OCRF are 16-bit read/write registers, whereas the data bus between the CPU and on-chip peripheral modules has an 8-bit width. For this reason, when the CPU accesses TCF or OCRF, it makes use of an 8-bit temporary register (TEMP).

In 16-bit mode, when reading or writing TCF or writing OCRF, always use two consecutive byte size MOV instructions, and always access the upper byte first. Data will not be transferred properly if only the upper byte or only the lower byte is accessed. In 8-bit mode there is no such restriction on the order of access.

Write access

When the upper byte is written, the upper-byte data is loaded into the TEMP register. Next when the lower byte is written, the data in TEMP goes to the upper byte of the register, and the lower-byte data goes directly to the lower byte of the register. Figure 9-5-2 shows a TCF write operation when H'AA55 is written to TCF.

Read access

When the upper byte of TCF is read, the upper-byte data is sent directly to the CPU, and the lower byte is loaded into TEMP. Next when the lower byte is read, the lower byte in TEMP is sent to the CPU.

When the upper byte of OCRF is read, the upper-byte data is sent directly to the CPU. Next when the lower byte is read, the lower-byte data is sent directly to the CPU.

Figure 9-5-3 shows a TCF read operation when H'AAFF is read from TCF.



Figure 9-5-2 TCF Write Operation (CPU  $\rightarrow$  TCF)



Figure 9-5-3 TCF Read Operation (TCF  $\rightarrow$  CPU)

### 9.5.4 Timer Operation

Timer F is a 16-bit timer/counter that increments with each input clock. When the value set in output compare register F matches the count in timer F, the timer can be cleared, an interrupt can be requested, and the port output can be toggled. Timer F can also be used as two independent 8-bit timers.

### 1. Timer F operation

Timer F can operate in either 16-bit timer mode or 8-bit timer mode. These modes are described below.

## • 16-bit timer mode

Timer F operates in 16-bit timer mode when the CKSH2 bit in timer control register F (TCRF) is cleared to 0.

A reset initializes timer counter F (TCF) to H'0000, output compare register F (OCRF) to H'FFFF, and timer control register F (TCRF) and timer control status register F (TCSRF) to H'00. Timer F begins counting external event input signals (TMIF). The edge of the external event signal is selected by the IEG3 bit in the IRQ edge select register (IEGR).

Instead of counting external events, timer F can be switched by bits CKSL2 to CKSL0 in TCRF to count one of four internal clocks output by prescaler S.

TCF is continuously compared with the contents of OCRF. When these two values match, the CMFH bit in TCSRF is set to 1. At this time if IENTFH of IENR2 is 1, a CPU interrupt is requested and the output at pin TMOFH is toggled. If the CCLRH bit in TCSRF is 1, timer F is cleared. The output at pin TMOFH can also be set by the TOLH bit in TCRF.

If timer F overflows (from H'FFFF to H'0000), the OVFH bit in TCSRF is set to 1. At this time, if the OVIEH bit in TCSRF and the IENTFH bit in IENR2 are both 1, a CPU interrupt is requested.

8-bit timer mode

When the CKSH2 bit in TCRF is set to 1, timer F operates as two independent 8-bit timers, TCFH and TCFL. The input clock of TCFH/TCFL is selected by bits CKSH2 to CKSH0/CKSL2 to CKSL0 in TCRF.

When TCFH/TCFL and the contents of OCRFH/OCRFL match, the CMFH/CMFL bit in TCSRF is set to 1. If the IENTFH/IENTFL bit in IENR2 is 1, a CPU interrupt is requested and the output at pin TMOFH/TMOFL is toggled. If the CCLRH/CCLRL bit in TCRF is 1, TCFH/TCFL is cleared. The output at pin TMOFH/TMOFL can also be set by the TOLH/TOLL bit in TCRF.

When TCFH/TCFL overflows from H'FF to H'00, the OVFH/OVFL bit in TCSRF is set to 1. At this time, if the OVIEH/OVIEL bit in TCSRF and the IENTFH/IENTFL bit in IENR2 are both 1, a CPU interrupt is requested.

2. TCF count timing

TCF is incremented by each pulse of the input clock (internal or external clock).

Internal clock

The settings of bits CKSH2 to CKSH0 or bits CKSL2 to CKSL0 in TCRF select one of four internal clock signals divided from the system clock ( $\phi$ ), namely,  $\phi/32$ ,  $\phi/16$ ,  $\phi/4$ , or  $\phi/2$ .

External clock

External clock input is selected by clearing bit CKSL2 to 0 in TCRF. Either rising or falling edges of the clock input can be counted. The edge is selected by bit IEG3 in IEGR. An external clock pulse width of at least two system clock cycles ( $\emptyset$ ) is necessary; otherwise the counter will not operate properly.

## 3. TMOFH and TMOFL output timing

The outputs at pins TMOFH and TMOFL are the values set in bits TOLH and TOLL in TCRF. When a compare match occurs, the output value is inverted. Figure 9-5-4 shows the output timing.



Figure 9-5-4 TMOFH, TMOFL Output Timing

4. TCF clear timing

TCF can be cleared at compare match with OCRF.

5. Timer overflow flag (OVF) set timing

OVF is set to 1 when TCF overflows (goes from H'FFFF to H'0000).

6. Compare match flag set timing

The compare match flags (CMFH or CMFL) are set to 1 when a compare match occurs between TCF and OCRF. A compare match signal is generated in the final state in which the values match (when TCF changes from the matching count value to the next value). When TCF and OCRF match, a compare match signal is not generated until the next counter clock pulse.

#### 7. Timer F operation states

Table 9-5-3 summarizes the timer F operation states.

| Operation Mode | Reset | Active    | Sleep     | Watch    | Sub-<br>active | Sub-<br>sleep | Standby  |
|----------------|-------|-----------|-----------|----------|----------------|---------------|----------|
| TCF            | Reset | Functions | Functions | Halted   | Halted         | Halted        | Halted   |
| OCRF           | Reset | Functions | Retained  | Retained | Retained       | Retained      | Retained |
| TCRF           | Reset | Functions | Retained  | Retained | Retained       | Retained      | Retained |
| TCSRF          | Reset | Functions | Retained  | Retained | Retained       | Retained      | Retained |

#### **Table 9-5-3 Timer F Operation States**

#### 9.5.5 Application Notes

The following conflicts can arise in timer F operation.

#### 1. 16-bit timer mode

The output at pin TMOFH toggles when all 16 bits match and a compare match signal is generated. If the compare match signal occurs at the same time as new data is written in TCRF by a MOV instruction, however, the new value written in bit TOLH will be output at pin TMOFH. The TMOFL output in 16-bit mode is indeterminate, so this output should not be used. Use the pin as a general input or output port.

If an OCRFL write occurs at the same time as a compare match signal, the compare match signal is inhibited. If a compare match occurs between the written data and the counter value, however, a compare match signal will be generated at that point. The compare match signal is output in synchronization with the TCFL clock, so if this clock is stopped no compare match signal will be generated, even if a compare match occurs.

Compare match flag CMFH is set when all 16 bits match and a compare match signal is generated; bit CMFL is set when the setting conditions are met for the lower 8 bits.

The overflow flag (OVFH) is set when TCF overflows; bit OVFL is set if the setting conditions are met when the lower 8 bits overflow. If a write to TCFL occurs at the same time as an overflow signal, the overflow signal is not output.

#### 2. 8-bit timer mode

### TCFH and OCRFH

The output at pin TMOFH toggles when there is a compare match. If the compare match signal occurs at the same time as new data is written in TCRF by a MOV instruction, however, the new value written in bit TOLH will be output at pin TMOFH.

If an OCRFH write occurs at the same time as a compare match signal, the compare match signal is inhibited. If a compare match occurs between the written data and the counter value, however, a compare match signal will be generated at that point. The compare match signal is output in synchronization with the TCFH clock.

If a TCFH write occurs at the same time as an overflow signal, the overflow signal is not output.

#### TCFL and OCRFL

The output at pin TMOFL toggles when there is a compare match. If the compare match signal occurs at the same time as new data is written in TCRF by a MOV instruction, however, the new value written in bit TOLL will be output at pin TMOFL.

If an OCRFL write occurs at the same time as a compare match signal, the compare match signal is inhibited. If a compare match occurs between the written data and the counter value, however, a compare match signal will be generated at that point. The compare match signal is output in synchronization with the TCFL clock, so if this clock is stopped no compare match signal will be generated, even if a compare match occurs.

If a TCFL write occurs at the same time as an overflow signal, the overflow signal is not output.

# 9.6 Timer G

### 9.6.1 Overview

Timer G is an 8-bit timer, with input capture functions for separately capturing the rising edge and falling edge of pulses input at the input capture pin (input capture input signal). Timer G has a built-in noise canceller circuit that can eliminate high-frequency noise from the input capture signal, enabling accurate measurement of its duty cycle. When timer G is not used for input capture, it functions as an 8-bit interval timer.

1. Features

Features of timer G are given below.

- Choice of four internal clock sources ( $\phi/64$ ,  $\phi/32$ ,  $\phi/2$ ,  $\phi_W/2$ )
- Input capture function

Separate input capture registers are provided for the rising and falling edges.

• Counter overflow detection

Can detect whether overflow occurred when the input capture signal was high or low.

• Choice of counter clear triggers

The counter can be cleared at the rising edge, falling edge, or both edges of the input capture signal.

• Two interrupt sources

Interrupts can be requested by input capture and by overflow. For input capture, the rising or falling edge can be selected.

• Built-in noise-canceller circuit

The noise canceller circuit can eliminate high-frequency noise in the input capture signal.

• Operates in subactive and subsleep modes

When  $\phi_W/2$  is selected as the internal clock source, timer G can operate in the subactive and subsleep modes.

## 2. Block diagram







### 3. Pin configuration

Table 9-6-1 shows the timer G pin configuration.

# Table 9-6-1 Pin Configuration

| Name                  | Abbrev. | I/O   | Function              |
|-----------------------|---------|-------|-----------------------|
| Timer G capture input | TMIG    | Input | Timer G capture input |

#### 4. Register configuration

Table 9-6-2 shows the register configuration of timer G.

### Table 9-6-2 Timer G Registers

| Name                      | Abbrev. | R/W | Initial Value | Address |
|---------------------------|---------|-----|---------------|---------|
| Timer mode register G     | TMG     | R/W | H'00          | H'FFBC  |
| Timer counter G           | TCG     |     | H'00          |         |
| Input capture register GF | ICRGF   | R   | H'00          | H'FFBD  |
| Input capture register GR | ICRGR   | R   | H'00          | H'FFBE  |

### 9.6.2 Register Descriptions

### 1. Timer counter G (TCG)

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
|               | TCG7 | TCG6 | TCG5 | TCG4 | TCG3 | TCG2 | TCG1 | TCG0 |
| Initial value | . 0  | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Read/Write    |      |      |      |      |      |      |      |      |

Timer counter G (TCG) is an 8-bit up-counter which is incremented by an input clock. The input clock signal is selected by bits CKS1 and CKS0 in timer mode register G (TMG).

To use TCG as an input capture timer, set bit TMIG to 1 in PMR1; to use TCG as an interval timer, clear bit TMIG to 0.\* When TCG is used as an input capture timer, the TCG value can be cleared at the rising edge, falling edge, or both edges of the input capture signal, depending on settings in TMG.

When TCG overflows (goes from H'FF to H'00), if the timer overflow interrupt enable bit (OVIE) is set to 1 in TMG, bit IRRTG in interrupt request register 2 (IRR2) is set to 1. If in addition bit IENTG in interrupt enable register 2 (IENR2) is set to 1, a CPU interrupt is requested. Details on interrupts are given in 3.3, Interrupts.

TCG cannot be read or written by the CPU.

Upon reset, TCG is initialized to H'00.

Note: \* An input capture signal may be generated when TMIG is rewritten.

### 2. Input capture register GF (ICRGF)

| Bit           | 7      | 6      | 5      | 4      | 3      | 2      | . 1    | 0      |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|
|               | ICRGF7 | ICRGF6 | ICRGF5 | ICRGF4 | ICRGF3 | ICRGF2 | ICRGF1 | ICRGF0 |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| Read/Write    | R      | R      | R      | R      | R      | R      | R      | R      |

ICRGF is an 8-bit read-only register. When the falling edge of the input capture signal is detected, the TCG value at that time is transferred to ICRGF. If the input capture interrupt select bit (IIEGS) is set to 1 in TMG, bit IRRTG in interrupt request register 2 (IRR2) is set to 1. If in addition bit IENTG in interrupt enable register 2 (IENR2) is set to 1, a CPU interrupt is requested. Details on interrupts are given in 3.3, Interrupts.

To ensure proper input capture when the noise canceller is not used, the pulse width of the input capture signal should be at least  $2\emptyset$  or  $2\emptyset_{SUB}$ .

Upon reset, ICRGF is initialized to H'00.

3. Input capture register GR (ICRGR)

| Bit           | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|
|               | ICRGR7 | ICRGR6 | ICRGR5 | ICRGR4 | ICRGR3 | ICRGR2 | ICRGR1 | ICRGR0 |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| Read/Write    | R      | R      | R      | R      | R      | R      | R      | R      |

ICRGR is an 8-bit read-only register. When the rising edge of the input capture signal is detected, the TCG value at that time is sent to ICRGR. If the IIEGS bit is cleared to 0 in TMG, bit IRRTG in interrupt request register 2 (IRR2) is set to 1. If in addition bit IENTG in interrupt enable register 2 (IENR2) is set to 1, a CPU interrupt is requested. Details on interrupts are given in 3.3, Interrupts.

To ensure proper input capture when the noise canceller is not used, the pulse width of the input capture signal should be at least  $2\emptyset$  or  $2\emptyset_{SUB}$ .

Upon reset, ICRGR is initialized to H'00.

### 4. Timer mode register G (TMG)

| Bit           | 7    | 6    | 5    | 4     | 3     | 2     | 1    | 0    |
|---------------|------|------|------|-------|-------|-------|------|------|
|               | OVFH | OVFL | OVIE | IIEGS | CCLR1 | CCLR0 | CKS1 | CKS0 |
| Initial value | 0    | 0    | 0    | 0     | 0     | 0     | 0    | 0    |
| Read/Write    | R/W* | R/W* | R/W  | R/W   | R/W   | R/W   | R/W  | R/W  |

Note: \* Only 0 can be written, to clear flag.

TMG is an 8-bit read/write register. It controls the choice of four input clocks, counter clear selection, and edge selection for input capture interrupt requests. It also indicates overflow status and enables or disables overflow interrupt requests.

Upon reset, TMG is initialized to H'00.

Bit 7: Timer overflow flag H (OVFH)

Bit 7 is a status flag indicating that TCG overflowed (from H'FF to H'00) when the input capture signal was high. This flag is set by hardware and cleared by software. It cannot be set by software.

| Bit 7<br>OVFH | Description                                                                  |                 |
|---------------|------------------------------------------------------------------------------|-----------------|
| 0             | Clearing conditions:<br>After reading OVFH = 1, cleared by writing 0 to OVFH | (initial value) |
| 1             | Setting conditions:<br>Set when the value of TCG overflows from H'FF to H'00 |                 |

Bit 6: Timer overflow flag L (OVFL)

Bit 6 is a status flag indicating that TCG overflowed (from H'FF to H'00) when the input capture signal was low, or in interval timer operation. This flag is set by hardware and cleared by software. It cannot be set by software.

| Bit 6<br>OVFL | Description                                                                  |                 |
|---------------|------------------------------------------------------------------------------|-----------------|
| 0             | Clearing conditions:<br>After reading OVFL = 1, cleared by writing 0 to OVFL | (initial value) |
| 1             | Setting conditions:<br>Set when the value of TCG overflows from H'FF to H'00 |                 |

### Bit 5: Timer overflow interrupt enable (OVIE)

Bit 5 enables or disables TCG overflow interrupts.

| Bit 5<br>OVIE | Description                     |                 |
|---------------|---------------------------------|-----------------|
| 0             | TCG overflow interrupt disabled | (initial value) |
| 1             | TCG overflow interrupt enabled  |                 |

Bit 4: Input capture interrupt edge select (IIEGS)

Bit 4 selects the input signal edge at which input capture interrupts are requested.

| Bit 4<br>IIEGS | Description                                                              |                 |
|----------------|--------------------------------------------------------------------------|-----------------|
| 0              | Interrupts are requested at the rising edge of the input capture signal  | (initial value) |
| 1              | Interrupts are requested at the falling edge of the input capture signal |                 |

Bits 3, 2: Counter clear 1, 0 (CCLR1, CCLR0)

Bits 3 and 2 designate whether TCG is cleared at the rising, falling, or both edges of the input capture signal, or is not cleared.

| Bit 3<br>CCLR1 | Bit 2<br>CCLR0 | Description                                                    |                 |
|----------------|----------------|----------------------------------------------------------------|-----------------|
| 0              | 0              | TCG is not cleared                                             | (initial value) |
| 0              | 1              | TCG is cleared at the falling edge of the input capture signal |                 |
| 1              | 0              | TCG is cleared at the rising edge of the input capture signal  |                 |
| 1              | 1              | TCG is cleared at both edges of the input capture signal       |                 |

Bits 1, 0: Clock select (CKS1, CKS0)

Bits 1 and 0 select the clock input to TCG from four internal clock signals.

| Bit 1<br>CKS1 | Bit 0<br>CKS0 | Description                       |                 |
|---------------|---------------|-----------------------------------|-----------------|
| 0             | 0             | Internal clock: ø/64              | (initial value) |
| 0             | 1             | Internal clock: ø/32              |                 |
| 1             | 0             | Internal clock: ø/2               |                 |
| 1             | 1             | Internal clock: ø <sub>W</sub> /2 |                 |

#### 9.6.3 Noise Canceller Circuit

The noise canceller circuit built into the H8/3834U Series is a digital low-pass filter that rejects high-frequency pulse noise in the input at the input capture pin. The noise canceller circuit is enabled by the noise canceller select (NCS) bit in port mode register 2 (PMR2)\*.



Figure 9-6-2 shows a block diagram of the noise canceller circuit.

Figure 9-6-2 Block Diagram of Noise Canceller Circuit

The noise canceller consists of five latch circuits connected in series, and a match detection circuit. When the noise canceller function is disabled (NCS = 0), the system clock is selected as the sampling clock. When the noise canceller is enabled (NCS = 1), the internal clock selected by bits CKS1 and CKS0 in TMG becomes the sampling clock. The input signal is sampled at the rising edge of this clock pulse. Data is considered correct when the outputs of all five latch circuits match. If they do not match, the previous value is retained. Upon reset, the noise canceller output is initialized after the falling edge of the input capture signal has been sampled five times. Accordingly, after the noise canceller function is enabled, pulses that have a pulse width five times greater than the sampling clock will be recognized as input capture signals.

If the noise canceller circuit is not used, the input capture signal pulse width must be at least  $2\emptyset$  or  $2\emptyset_{SUB}$  in order to ensure proper input capture operation.

Note: \* Rewriting the NCS bit may cause an internal input capture signal to be generated.

Figure 9-6-3 shows a typical timing diagram for the noise canceller circuit. In this example, a high-level input at the input capture pin is rejected as noise because its pulse width is less than five sampling clock  $\emptyset$  cycles.



Figure 9-6-3 Noise Canceller Circuit Timing (Example)

# 9.6.4 Timer Operation

Timer G is an 8-bit timer with input capture and interval timer functions.

1. Timer G functions

Timer G is an 8-bit timer/counter that functions as an input capture timer or an interval timer. These two functions are described below.

• Input capture timer operation

Timer G functions as an input capture timer when bit TMIG of port mode register 1 (PMR1) is set to 1.\*

At reset, timer mode register G (TMG), timer counter G (TCG), input capture register GF (ICRGF), and input capture register GR (ICRGR) are all initialized to H'00.

Immediately after reset, TCG begins counting an internal clock with a frequency of  $\phi$  divided by 64 ( $\phi$ /64). Three other internal clocks can be selected using bits CKS1 and CKS0 of TMG.

At the rising edge/falling edge of the input capture signal input to pin TMIG, the value of TCG is copied into ICRGR/ICRGF. If the input edge is the same as the edge selected by the IIEGS bit of TMG, then bit IRRTG is set to 1 in IRR2. If bit IENTG is also set to 1 in IENR2, a CPU interrupt is requested. For details on interrupts, see section 3.3, Interrupts.

TCG can be cleared to 0 at the rising edge, falling edge, or both edges of the input capture signal as determined with bits CCLR1 and CCLR0 of TMG. If TCG overflows while the input capture signal is high, bit OVFH of TMG is set. If TCG overflows while the input capture signal is low, bit OVFL of TMG is set. When either of these bits is set, if bit OVIE of TMG is currently set to 1, then bit IRRTG is set to 1 in IRR2. If bit IENTG is also set to 1 in IENR2, then timer G requests a CPU interrupt. For further details see 3.3, Interrupts.

Timer G has a noise canceller circuit that rejects high-frequency pulse noise in the input to pin TMIG. See 9.6.3, Noise Canceller Circuit, for details.

Note: \* Rewriting the TMIG bit may cause an internal input capture signal to be generated.

• Interval timer operation

Timer G functions as an interval timer when bit TMIG is cleared to 0 in PMR1. Following a reset, TCG starts counting cycles of the Ø/64 internal clock. This is one of four internal clock sources that can be selected by bits CKS1 and CKS0 of TMG. TCG counts up according to the selected clock source. When it overflows from H'FF to H'00, bit OVFL of TMG is set to 1. If bit OVIE of TMG is currently set to 1, then bit IRRTG is set to 1 in IRR2. If bit IENTG is also set to 1 in IENR2, then timer G requests a CPU interrupt. For further details see 3.3, Interrupts.

#### 2. Count timing

TCG is incremented by input pulses from an internal clock. TMG bits CKS1 and CKS0 select one of four internal clocks ( $\phi/64$ ,  $\phi/32$ ,  $\phi/2$ ,  $\phi_W/2$ ) derived by dividing the system clock ( $\phi$ ) or the watch clock ( $\phi_W$ ).

- 3. Timing of internal input capture signals
- Timing with noise canceller function disabled

Separate internal input capture signals are generated from the rising and falling edges of the external input signal.

Figure 9-6-4 shows the timing of these signals.



Figure 9-6-4 Input Capture Signal Timing (Noise Canceller Function Disabled)

• Timing with noise canceller function enabled

When input capture noise cancelling is enabled, the external input capture signal is routed via the noise canceller circuit, so the internal signals are delayed from the input edge by five sampling clock cycles. Figure 9-6-5 shows the timing.



Figure 9-6-5 Input Capture Signal Timing (Noise Canceller Function Enabled)

## 4. Timing of input capture

Figure 9-6-6 shows the input capture timing in relation to the internal input capture signal.



Figure 9-6-6 Input Capture Timing

### 5. TCG clear timing

TCG can be cleared at the rising edge, falling edge, or both edges of the external input capture signal. Figure 9-6-7 shows the timing for clearing at both edges.



Figure 9-6-7 TCG Clear Timing

#### 6. Timer G operation states

Table 9-6-3 summarizes the timer G operation states.

#### **Table 9-6-3 Timer G Operation States**

| Operati | on Mode          | Reset | Active     | Sleep      | Watch    | Sub-<br>active        | Sub-<br>sleep         | Standby  |
|---------|------------------|-------|------------|------------|----------|-----------------------|-----------------------|----------|
| TCG     | Input<br>capture | Reset | Functions* | Functions* | Halted   | Functions/<br>Halted* | Functions/<br>Halted* | Halted   |
|         | Interval         | Reset | Functions* | Functions* | Retained | Functions/<br>Halted* | Functions/<br>Halted* | Halted   |
| ICRGF   |                  | Reset | Functions* | Functions* | Retained | Functions/<br>Halted* | Functions/<br>Halted* | Retained |
| ICRGR   | **********       | Reset | Functions* | Functions* | Retained | Functions/<br>Halted* | Functions/<br>Halted* | Retained |
| TMG     |                  | Reset | Functions  | Retained   | Retained | Functions             | Retained              | Retained |

Note: \* In active mode and sleep mode, if  $\sigma_W/2$  is selected as the TCG internal clock, since the system clock and internal clock are not synchronized with each other, a synchronization circuit is used. This may result in a count cycle error of up to  $1/\emptyset$  (s). In subactive mode and subsleep mode, if  $\sigma_W/2$  is selected as the TCG internal clock, regardless of the subclock  $\emptyset/_{SUB}$  ( $\sigma_W/2$ ,  $\sigma_W/4$ ,  $\sigma_W/8$ ) TCG and the noise canceller circuit run on an internal clock of  $\emptyset_W/2$ . If any other internal clock is chosen, TCG and the noise canceller circuit will not run, and the input capture function will not operate.

#### 9.6.5 Application Notes

#### 1. Input clock switching and TCG operation

Depending on when the input clock is switched, there will be cases in which TCG is incremented in the process. Table 9-6-4 shows the relation between internal clock switchover timing (selected in bits CKS1 and CKS0) and TCG operation. If an internal clock (derived from the system clock  $\emptyset$  or subclock  $\emptyset_{SUB}$ ) is used, an increment pulse is generated when a falling edge of the internal clock is detected. For this reason, in a case like No. 3 in table 9-6-4, where the clock is switched at a time such that the clock signal goes from high level before switching to low level after switching, the switchover is seen as a falling edge of the clock pulse, causing TCG to be incremented.



Note: \* The switchover is seen as a falling edge of the clock pulse, and TCG is incremented.

2. Note on rewriting port mode registers

When a port mode register setting is modified to enable or disable the input capture function or input capture noise canceling function, note the following points.

• Switching the function of the input capture pin

When the function of the input capture pin is switched by modifying the TMIG bit in port mode register 1 (PMR1) an input capture edge may be recognized even though no valid signal edge has been input. This occurs under the conditions listed in table 9-6-5.

| Table 9-6-5 | False Input Capture E | dges Generating b | y Switching of Inp | at Capture Pin Function |
|-------------|-----------------------|-------------------|--------------------|-------------------------|
|             |                       |                   |                    |                         |

| Input Capture Edge         | Conditions                                                                                                                                            |  |  |  |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Rising edge                | TMIG pin level is high, and TMIG bit is changed from 0 to 1                                                                                           |  |  |  |
| recognized                 | TMIG pin level is high and NCS bit is changed from 0 to 1, then TMIG bit is changed from 0 to 1 before noise canceller circuit completes five samples |  |  |  |
| Falling edge<br>recognized | TMIG pin level is high, and TMIG bit is changed from 1 to 0                                                                                           |  |  |  |
|                            | TMIG pin level is low and NCS bit is changed from 0 to 1, then TMIG bit is changed from 0 to 1 before noise canceller circuit completes five samples  |  |  |  |
|                            | TMIG pin level is high and NCS bit is changed from 0 to 1, then TMIG bit is changed from 1 to 0 before noise canceller circuit completes five samples |  |  |  |

Note: When pin P1<sub>3</sub> is not used for input capture, the input capture signal input to timer G is low.

• Switching the input capture noise canceling function

When modifying the NCS bit in port mode register 2 (PMR2) to enable or disable the input capture noise canceling function, first clear the TMIG bit to 0. Otherwise an input capture edge may be recognized even though no valid signal edge has been input. This occurs under the conditions listed in table 9-6-6.

 Table 9-6-6
 False Input Capture Edges Generating by Switching of Noise Canceling Function

| Input Capture Edge         | Conditions                                                                                                                                                  |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rising edge<br>recognized  | TMIG bit is set to 1 and TMIG pin level changes from low to high, then NCS bit is changed from 1 to 0 before noise canceller circuit completes five samples |
| Falling edge<br>recognized | TMIG bit is set to 1 and TMIG pin level changes from high to low, then NCS bit is changed from 1 to 0 before noise canceller circuit completes five samples |

If switching of the pin function generates a false input capture edge matching the edge selected by the input capture interrupt edge select bit (IIEGS), the interrupt request flag will be set to 1, making it necessary to clear this flag to 0 before using the interrupt function. Figure 9-6-8 shows the procedure for modifying port mode register settings and clearing the interrupt request flag. The first step is to mask interrupts before modifying the port mode register. After modifying the port mode register setting, wait long enough for an input capture edge to be recognized (at least two system clocks when noise canceling is disabled; at least five sampling clocks when noise canceling is enabled), then clear the interrupt request flag to 0 (assuming it has been set to 1). An alternative procedure is to avoid having the interrupt request flag set when the pin function is switched, either by controlling the level of the input capture pin so that it does not satisfy the conditions in tables 9-6-5 and 9-6-6, or by setting the IIEGS bit of TMG to select the edge opposite to the falsely generated edge.



Figure 9-6-8 Procedure for Modifying Port Mode Register and Clearing Interrupt Request Flag

## 9.6.6 Sample Timer G Application

The absolute values of the high and low widths of the input capture signal can be measured by using timer G. The CCLR1 and CCLR0 bits of TMG should be set to 1. Figure 9-6-9 shows an example of this operation.



Figure 9-6-9 Sample Timer G Application

# Section 10 Serial Communication Interface

## 10.1 Overview

The H8/3834U Series is provided with a three-channel serial communication interface (SCI). Table 10-1-1 summarizes the functions and features of the three SCI channels.

| Table 10-1-1         Serial Communication Interface Functions | Table 10-1-1 | Serial C | ommunication | Interface | Functions |
|---------------------------------------------------------------|--------------|----------|--------------|-----------|-----------|
|---------------------------------------------------------------|--------------|----------|--------------|-----------|-----------|

| Channel | Functions                                                | Features                                                 |  |  |  |  |
|---------|----------------------------------------------------------|----------------------------------------------------------|--|--|--|--|
| SCI1    | Synchronous serial transfer                              | • Choice of 8 internal clocks (ø/1024 to ø/2) or         |  |  |  |  |
|         | Choice of 8-bit or 16-bit data length                    | external clock                                           |  |  |  |  |
|         | Continuous clock output                                  | <ul> <li>Open drain output possible</li> </ul>           |  |  |  |  |
|         | •                                                        | Interrupt requested at completion of transfer            |  |  |  |  |
| SCI2    | Synchronous serial transfer                              | Choice of 7 internal clocks (ø/256 to ø/2) or            |  |  |  |  |
|         | <ul> <li>Automatic transfer of up to 32 bytes</li> </ul> | external clock                                           |  |  |  |  |
|         | of data (send, receive, or simultaneou                   | s• Open drain output possible                            |  |  |  |  |
|         | send/receive)                                            | <ul> <li>Interrupt requested at completion of</li> </ul> |  |  |  |  |
|         | Chip select input                                        | transfer or error                                        |  |  |  |  |
|         | Strobe pulse output                                      |                                                          |  |  |  |  |
| SCI3    | Synchronous serial transfer                              | Built-in baud rate generator                             |  |  |  |  |
|         | • 8-bit data transfer                                    | Receive error detection                                  |  |  |  |  |
|         | <ul> <li>Send, receive, or simultaneous</li> </ul>       | Break detection                                          |  |  |  |  |
|         | send/receive                                             | Interrupt requested at completion of transfer            |  |  |  |  |
|         | Asynchronous serial transfer                             | or error                                                 |  |  |  |  |
|         | Multiprocessor communication functio                     | n                                                        |  |  |  |  |
|         | Choice of 7-bit or 8-bit data length                     |                                                          |  |  |  |  |
|         | Choice of 1-bit or 2-bit stop bit length                 |                                                          |  |  |  |  |
|         | • Odd or even parity                                     |                                                          |  |  |  |  |

## 10.2 SCI1

## 10.2.1 Overview

Serial communication interface 1 (SCI1) performs synchronous serial transfer of 8-bit or 16-bit data.

- 1. Features
- Choice of 8-bit or 16-bit data length
- Choice of eight internal clock sources (\$\u00f8/1024, \$\u00e8/256, \$\u00e8/64, \$\u00e8/32, \$\u00e8/16, \$\u00e8/8, \$\u00e8/4, \$\u00e8/2)\$ or an external clock
- Interrupt requested at completion of transfer

#### 2. Block diagram

Figure 10-2-1 shows a block diagram of SCI1.



Figure 10-2-1 SCI1 Block Diagram

## 3. Pin configuration

Table 10-2-1 shows the SCI1 pin configuration.

## Table 10-2-1 Pin Configuration

| Name                 | Abbrev.          | I/O    | Function                   |  |
|----------------------|------------------|--------|----------------------------|--|
| SCI1 clock pin       | SCK <sub>1</sub> | I/O    | SCI1 clock input or output |  |
| SCI1 data input pin  | SI1              | Input  | SCI1 receive data input    |  |
| SCI1 data output pin | SO <sub>1</sub>  | Output | SCI1 transmit data output  |  |

4. Register configuration

Table 10-2-2 shows the SCI1 register configuration.

## Table 10-2-2 SCI1 Registers

| Name                             | Abbrev. | R/W | Initial Value | Address |
|----------------------------------|---------|-----|---------------|---------|
| Serial control register 1        | SCR1    | R/W | H'00          | H'FFA0  |
| Serial control status register 1 | SCSR1   | R/W | H'80          | H'FFA1  |
| Serial data register U           | SDRU    | R/W | Not fixed     | H'FFA2  |
| Serial data register L           | SDRL    | R/W | Not fixed     | H'FFA3  |

#### **10.2.2 Register Descriptions**

#### 1. Serial control register 1 (SCR1)

| Bit           | 7    | 6    | 5   | 4   | 3    | 2    | 1    | 0 🐰  |
|---------------|------|------|-----|-----|------|------|------|------|
|               | SNC1 | SNC0 |     |     | CKS3 | CKS2 | CKS1 | CKS0 |
| Initial value | 0    | 0    | 0   | 0   | 0    | 0    | 0    | 0    |
| Read/Write    | R/W  | R/W  | R/W | R/W | R/W  | R/W  | R/W  | R/W  |

SCR1 is an 8-bit read/write register for selecting the operation mode, the transfer clock source, and the prescaler division ratio.

Upon reset, SCR1 is initialized to H'00. Writing to this register during a transfer stops the transfer.

Bits 7 and 6: Operation mode select 1, 0 (SNC1, SNC0)

| Bit 7<br>SNC1 | Bit 6<br>SNC0 | Description                                                                          |                 |
|---------------|---------------|--------------------------------------------------------------------------------------|-----------------|
| 0             | 0             | 8-bit synchronous transfer mode                                                      | (initial value) |
| 0             | 1             | 16-bit synchronous transfer mode                                                     | <u></u>         |
| 1             | 0             | Continuous clock output mode*1                                                       |                 |
| 1             | 1             | Reserved*2                                                                           |                 |
|               |               | nd SO1 should be used as general input or output ports.<br>bits SNC1 and SNC0 to 11. |                 |

Bits 7 and 6 select the operation mode.

Bits 5 and 4: Reserved bits

Bits 5 and 4 are reserved, but they can be written and read.

Bit 3: Clock source select (CKS3)

Bit 3 selects the clock source and sets pin SCK<sub>1</sub> as an input or output pin.

| Bit 3<br>CKS3 | Description                                                  |                 |
|---------------|--------------------------------------------------------------|-----------------|
| 0             | Clock source is prescaler S, and pin SCK1 is output pin      | (initial value) |
| 1             | Clock source is external clock, and pin $SCK_1$ is input pin |                 |

Bits 2 to 0: Clock select (CKS2 to CKS 0)

| Bit 2 | 2 Bit 1 Bit 0 |      | Bit 1                     | Bit 0     | Serial      | Clock Cycle |
|-------|---------------|------|---------------------------|-----------|-------------|-------------|
| CKS2  | CKS1          | CKS0 | <b>Prescaler Division</b> | ø = 5 MHz | ø = 2.5 MHz |             |
| 0     | 0             | 0    | ø/1024 (initial value)    | 204.8 µs  | 409.6 μs    |             |
| 0     | 0             | 1    | ø/256                     | 51.2 μs   | 102.4 μs    |             |
| 0     | 1             | 0    | ø/64                      | 12.8 μs   | 25.6 μs     |             |
| 0     | 1             | 1    | ø/32                      | 6.4 μs    | 12.8 μs     |             |
| 1     | 0             | 0    | ø/16                      | 3.2 μs    | 6.4 μs      |             |
| 1     | 0             | 1    | ø/8                       | 1.6 μs    | 3.2 μs      |             |
| 1     | 1             | 0    | ø/4                       | 0.8 μs    | 1.6 μs      |             |
| 1     | 1             | 1    | ø/2                       |           | 0.8 μs      |             |

When CKS3 = 0, bits 2 to 0 select the prescaler division ratio and the serial clock cycle.

Serial control/status register 1 (SCSR1) 2.

| - | ٠. |
|---|----|
| н | nt |
| ບ | n  |

| Bit           | 7 | 6   | 5      | 4 | 3   | 2        | <u> </u> | 0   |
|---------------|---|-----|--------|---|-----|----------|----------|-----|
|               | — | SOL | ORER   |   | . — | <u> </u> | · .      | STF |
| Initial value | 1 | 0   | 0      | 0 | 0   | 0        | 0        | 0   |
| Read/Write    |   | R/W | R/(W)* |   | —   |          | R/W      | R/W |

Note: \* Only a write of 0 for flag clearing is possible.

SCSR1 is an 8-bit read/write register indicating operation status and error status.

Upon reset, SCSR1 is initialized to H'80.

Bit 7: Reserved bit

Bit 7 is reserved; it is always read as 1, and cannot be modified.

#### Bit 6: Extended data bit (SOL)

Bit 6 sets the  $SO_1$  output level. When read, SOL returns the output level at the  $SO_1$  pin. After completion of a transmission,  $SO_1$  continues to output the value of the last bit of transmitted data. The  $SO_1$  output can be changed by writing to SOL before or after a transmission. The SOL bit setting remains valid only until the start of the next transmission. To control the level of the  $SO_1$ pin after transmission ends, it is necessary to write to the SOL bit at the end of each transmission. Do not write to this register while transmission is in progress, because that may cause a malfunction.

| Bit 6<br>SOL | Descrip | otion                                           |                 |
|--------------|---------|-------------------------------------------------|-----------------|
| 0            | Read    | SO <sub>1</sub> pin output level is low         | (initial value) |
|              | Write   | SO <sub>1</sub> pin output level changes to low |                 |
| 1            | Read    | SO <sub>1</sub> pin output level is high        |                 |
|              | Write   | SO1 pin output level changes to high            |                 |

Bit 5: Overrun error flag (ORER)

When an external clock is used, bit 5 indicates the occurrence of an overrun error. If a clock pulse is input after transfer completion, this bit is set to 1 indicating an overrun. If noise occurs during a transfer, causing an extraneous pulse to be superimposed on the normal serial clock, incorrect data may be transferred.

| Bit 5<br>ORER | Description                                                                                                     |
|---------------|-----------------------------------------------------------------------------------------------------------------|
| 0             | Clearing conditions: (initial value)<br>After reading ORER = 1, cleared by writing 0 to ORER                    |
| 1             | Setting conditions:<br>Set if a clock pulse is input after transfer is complete, when an external clock is used |

#### Bits 4 to 2: Reserved bits

Bits 4 to 2 are reserved; they are always read as 0, and cannot be modified.

#### Bit 1: Reserved bit

Bit 1 is reserved; it should always be cleared to 0.

#### Bit 0: Start flag (STF)

Bit 0 controls the start of a transfer. Setting this bit to 1 causes SCI1 to start transferring data.

During the transfer or while waiting for the first clock pulse, this bit remains set to 1. It is cleared to 0 upon completion of the transfer. It can therefore be used as a busy flag.

| Bit 0<br>STF | Description                              |                 |
|--------------|------------------------------------------|-----------------|
| 0            | Read: Indicates that transfer is stopped | (initial value) |
|              | Write: Invalid                           |                 |
| 1            | Read: Indicates transfer in progress     |                 |
|              | Write: Starts a transfer operation       |                 |

3. Serial data register U (SDRU)

| Bit           | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|               | SDRU7     | SDRU6     | SDRU5     | SDRU4     | SDRU3     | SDRU2     | SDRU1     | SDRU0     |
| Initial value | Not fixed |
| Read/Write    | R/W       |

SDRU is an 8-bit read/write register. It is used as the data register for the upper 8 bits in 16-bit transfer (SDRL is used for the lower 8 bits).

Data written to SDRU is output to SDRL starting from the least significant bit (LSB). This data is then replaced by LSB-first data input at pin SI1, which is shifted in the direction from the most significant bit (MSB) toward the LSB.

SDRU must be written or read only after data transmission or reception is complete. If this register is written or read while a data transfer is in progress, the data contents are not guaranteed.

The SDRU value upon reset is not fixed.

#### 4. Serial data register L (SDRL)

| Bit           | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|---------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|               | SDRL7     | SDRL6     | SDRL5     | SDRL4     | SDRL3     | SDRL2     | SDRL1     | SDRL0     |
| Initial value | Not fixed |
| Read/Write    | R/W       |

SDRL is an 8-bit read/write register. It is used as the data register in 8-bit transfer, and as the data register for the lower 8 bits in 16-bit transfer (SDRU is used for the upper 8 bits).

In 8-bit transfer, data written to SDRL is output from pin SO<sub>1</sub> starting from the least significant bit (LSB). This data is than replaced by LSB-first data input at pin SI<sub>1</sub>, which is shifted in the direction from the most significant bit (MSB) toward the LSB.

In 16-bit transfer, operation is the same as for 8-bit transfer, except that input data is fed in via SDRU.

SDRL must be written or read only after data transmission or reception is complete. If this register is read or written while a data transfer is in progress, the data contents are not guaranteed.

The SDRL value upon reset is not fixed.

#### 10.2.3 Operation

Data can be sent and received in an 8-bit or 16-bit format, synchronized to an internal or external serial clock. Overrun errors can be detected when an external clock is used.

#### 1. Clock

The serial clock can be selected from a choice of eight internal clocks and an external clock. When an internal clock source is selected, pin SCK<sub>1</sub> becomes the clock output pin. When continuous clock output mode is selected (SCR1 bits SNC1 and SNC0 are set to 10), the clock signal ( $\phi/1024$  to  $\phi/2$ ) selected in bits CKS2 to CKS0 is output continuously from pin SCK<sub>1</sub>. When an external clock is used, pin SCK<sub>1</sub> is the clock input pin.

#### 2. Data transfer format

Figure 10-2-2 shows the data transfer format. Data is sent and received starting from the least significant bit, in LSB-first format. Transmit data is output from one falling edge of the serial clock until the next falling edge. Receive data is latched at the rising edge of the serial clock.

| SCK1 |
|------|
|      |

Figure 10-2-2 Transfer Format

- 3. Data transfer operations
- Transmitting

A transmit operation is carried out as follows.

- Set bit SO<sub>1</sub> in port mode register 3 (PMR3) to 1, making pin P3<sub>2</sub>/SO<sub>1</sub> the SO<sub>1</sub> output pin. Also set bit SCK1 in PMR3 to 1, making pin P3<sub>0</sub>/SCK<sub>1</sub> the SCK<sub>1</sub> I/O pin. If necessary, set bit POF1 in port mode register 2 (PMR2) for NMOS open drain output at pin SO<sub>1</sub>.
- Clear bit SNC1 in SCR1 to 0, and set bit SNC0 to 1 or 0, designating 8- or 16-bit synchronous transfer mode. Select the serial clock in bits CKS3 to CKS0. Writing data to SCR1 initializes the internal state of SCI1.
- Write transmit data in SDRL and SDRU, as follows.

8-bit transfer mode: SDRL16-bit transfer mode: Upper byte in SDRU, lower byte in SDRL

- Set the SCSR1 start flag (STF) to 1. SCI1 starts operating and outputs transmit data at pin SO<sub>1</sub>.
- After data transmission is complete, bit IRRS1 in interrupt request register 1 (IRR1) is set to 1.

When an internal clock is used, a serial clock is output from pin  $SCK_1$  in synchronization with the transmit data. After data transmission is complete, the serial clock is not output until the next time the start flag is set to 1. During this time, pin  $SO_1$  continues to output the value of the last bit transmitted.

When an external clock is used, data is transmitted in synchronization with the serial clock input at pin SCK<sub>1</sub>. After data transmission is complete, an overrun occurs if the serial clock continues to be input; no data is transmitted and the SCSR1 overrun error flag (bit ORER) is set to 1.

While transmission is stopped, the output value of pin  $SO_1$  can be changed by rewriting bit SOL in SCSR1.

• Receiving

A receive operation is carried out as follows.

- Set bit SI1 in port mode register 3 (PMR3) to 1, making pin P3<sub>1</sub>/SI<sub>1</sub> the SI<sub>1</sub> input pin. Also set bit SCK1 in PMR3 to 1, making pin P3<sub>0</sub>/SCK<sub>1</sub> the SCK<sub>1</sub> I/O pin.
- Clear bit SNC1 in SCR1 to 0, and set bit SNC0 to 1 or 0, designating 8- or 16-bit synchronous transfer mode. Select the serial clock in bits CKS3 to CKS0. Writing data to SCR1 initializes the internal state of SCI1.
- Set the SCSR1 start flag (STF) to 1. SCI1 starts operating and receives data at pin SI1.
- After data reception is complete, bit IRRS1 in interrupt request register 1 (IRR1) is set to 1.
- Read the received data from SDRL and SDRU, as follows.

8-bit transfer mode: SDRL16-bit transfer mode: Upper byte in SDRU, lower byte in SDRL

 After data reception is complete, an overrun occurs if the serial clock continues to be input; no data is received and the SCSR1 overrun error flag (bit ORER) is set to 1. • Simultaneous transmit/receive

A simultaneous transmit/receive operation is carried out as follows.

- Set bits SO<sub>1</sub>, SI<sub>1</sub>, and SCK1 in PMR3 to 1, making pin P3<sub>2</sub>/SO<sub>1</sub> the SO<sub>1</sub> output pin, pin P3<sub>1</sub>/SI<sub>1</sub> the SI<sub>1</sub> input pin, and pin P3<sub>0</sub>/SCK<sub>1</sub> the SCK<sub>1</sub> I/O pin. If necessary, set bit POF1 in port mode register 2 (PMR2) for NMOS open drain output at pin SO<sub>1</sub>.
- Clear bit SNC1 in SCR1 to 0, and set bit SNC0 to 1 or 0, designating 8- or 16-bit synchronous transfer mode. Select the serial clock in bits CKS3 to CKS0. Writing data to SCR1 initializes the internal state of SCI1.
- Write transmit data in SDRL and SDRU, as follows.

8-bit transfer mode: SDRL16-bit transfer mode: Upper byte in SDRU, lower byte in SDRL

- Set the SCSR1 start flag (STF) to 1. SCI1 starts operating. Transmit data is output at pin SO<sub>1</sub>. Receive data is input at pin SI<sub>1</sub>.
- After data transmission and reception are complete, bit IRRS1 in IRR1 is set to 1.
- Read the received data from SDRL and SDRU, as follows.

8-bit transfer mode: SDRL16-bit transfer mode: Upper byte in SDRU, lower byte in SDRL

When an internal clock is used, a serial clock is output from pin  $SCK_1$  in synchronization with the transmit data. After data transmission is complete, the serial clock is not output until the next time the start flag is set to 1. During this time, pin  $SO_1$  continues to output the value of the last bit transmitted.

When an external clock is used, data is transmitted and received in synchronization with the serial clock input at pin  $SCK_1$ . After data transmission and reception are complete, an overrun occurs if the serial clock continues to be input; no data is transmitted or received and the SCSR1 overrun error flag (bit ORER) is set to 1.

While transmission is stopped, the output value of pin  $SO_1$  can be changed by rewriting bit SOL in SCSR1.

## **10.2.4 Interrupts**

SCI1 can generate an interrupt at the end of a data transfer.

When an SCI1 transfer is complete, bit IRRS1 in interrupt request register 1 (IRR1) is set to 1. SCI1 interrupt requests can be enabled or disabled by bit IENS1 of interrupt enable register 1 (IENR1).

For further details, see 3.3, Interrupts.

## **10.2.5** Application Notes

When an external clock is input at pin  $SCK_1$ , bit STF in SCSR1 must first be set to 1 to start data transfer before inputting the external clock.

## 10.3 SCI2

#### 10.3.1 Overview

Serial communication interface 2 (SCI2) has a 32-bit data buffer for synchronous serial transfer of up to 32 bytes of data in one operation.

1. Features

Features of SCI are listed below.

- Automatic transfer of up to 32 bytes of data
- Choice of seven internal clock sources (Ø/256, Ø/64, Ø/32, Ø/16, Ø/8, Ø/4, Ø/2) or an external clock
- Interrupts requested at completion of transfer or when an error occurs
- Gaps of 56, 24, or 8 internal clock cycles can be inserted between successive bytes of transferred data.
- Transfer can be started by chip select input.
- A strobe pulse can be output for each byte transferred.

### 2. Block diagram





Figure 10-3-1 SCI2 Block Diagram

#### 3. Pin configuration

Table 10-3-1 shows the SCI2 pin configuration.

#### Table 10-3-1 Pin Configuration

| Name                 | Abbrev.          | I/O    | Function                  |
|----------------------|------------------|--------|---------------------------|
| SCI2 clock pin       | SCK <sub>2</sub> | I/O    | SCI2 clock input/output   |
| SCI2 data input pin  | SI <sub>2</sub>  | Input  | SCI2 receive data input   |
| SCI2 data output pin | SO <sub>2</sub>  | Output | SCI2 transmit data output |
| SCI2 strobe pin      | STRB             | Output | SCI2 strobe signal output |
| SCI2 chip select pin | CS               | Input  | SCI2 chip select input    |

4. Register configuration

Table 10-3-2 shows the SCI2 register configuration.

#### Table 10-3-2 SCI2 Registers

| Name                             | Abbrev. | R/W | Initial Value | Address          |
|----------------------------------|---------|-----|---------------|------------------|
| Start address register           | STAR    | R/W | H'E0          | H'FFA4           |
| End address register             | EDAR    | R/W | H'E0          | H'FFA5           |
| Serial control register 2        | SCR2    | R/W | H'E0          | H'FFA6           |
| Serial control/status register 2 | SCSR2   | R/W | H'E0          | H'FFA7           |
| Serial data buffer (32 bytes)    |         | R/W | Not fixed     | H'FF80 to H'FF9F |

#### 10.3.2 Register Descriptions

1. Start address register (STAR)

| Bit           | 7 | 6 | 5 | 4    | 3    | 2    | . 1  | 0    |
|---------------|---|---|---|------|------|------|------|------|
|               |   |   | _ | STA4 | STA3 | STA2 | STA1 | STA0 |
| Initial value | 1 | 1 | 1 | 0    | 0    | 0    | 0    | 0    |
| Read/Write    |   |   |   | R/W  | R/W  | R/W  | R/W  | R/W  |

STAR is an 8-bit read/write register, for designating a transfer start address in the address space (H'FF80 to H'FF9F) allocated to the 32-byte data buffer. The lower 5 bits of STAR correspond to the lower 5 bits of the address. The extent of continuous data transfer is defined in STAR and in the end address register (EDAR). If the same value is designated by STAR and EDAR, only 1 byte of data is transferred.

Bits 7 to 5 are reserved; they are always read as 1, and cannot be modified.

Upon reset, STAR is initialized to H'EO.

#### 2. End address register (EDAR)

| Bit           | 7 | 6 | 5 | 4    | 3    | 2    | 1    | 0    |
|---------------|---|---|---|------|------|------|------|------|
|               | _ |   | _ | EDA4 | EDA3 | EDA2 | EDA1 | EDA0 |
| Initial value | 1 | 1 | 1 | 0    | 0    | 0    | 0    | 0    |
| Read/Write    |   |   | — | R/W  | R/W  | R/W  | R/W  | R/W  |

EDAR is an 8-bit read/write register, for designating a transfer end address in the address space (H'FF80 to H'FF9F) allocated to the 32-byte data buffer. The lower 5 bits of EDAR correspond to the lower 5 bits of the address. The extent of continuous data transfer is defined in STAR and in EDAR. If the same value is designated by STAR and EDAR, only 1 byte of data is transferred.

Bits 7 to 5 are reserved; they are always read as 1, and cannot be modified.

Upon reset, EDAR is initialized to H'E0.

3. Serial control register 2 (SCR2)

| Bit           | 7 | 6 | 5 | 4    | 3    | 2    | 1    | 0    |
|---------------|---|---|---|------|------|------|------|------|
|               |   |   |   | GAP1 | GAP0 | CKS2 | CKS1 | CKS0 |
| Initial value | 1 | 1 | 1 | 0    | 0    | 0    | 0    | 0    |
| Read/Write    |   |   |   | R/W  | R/W  | R/W  | R/W  | R/W  |

SCR2 is an 8-bit read/write register for selecting the serial clock, and for setting the gap inserted between data during continuous transfer when SCI2 uses an internal clock.

Upon reset, SCR2 is initialized to H'EO.

Bits 7 to 5: Reserved bits

Bits 7 to 5 are reserved; they are always read as 1, and cannot be modified.

## Bits 4 and 3: Gap select (GAP1 to GAP0)

When SCI2 uses an internal clock, gaps can be inserted between successive data bytes. Bits 4 and 3 designate the length of these gaps. During a gap, pin  $SCK_2$  remains at the high level. When no gap is inserted, the STRB signal stays at the low level.

| Bit 4<br>GAP1 | Bit 3<br>GAP0 | Description                                        |                 |
|---------------|---------------|----------------------------------------------------|-----------------|
| 0             | 0             | No gaps between bytes                              | (initial value) |
| 0             | 1             | A gap of 8 clock cycles is inserted between bytes  | · · · ·         |
| 1             | 0             | A gap of 24 clock cycles is inserted between bytes |                 |
| 1             | 1             | A gap of 56 clock cycles is inserted between bytes |                 |

Bits 2 to 0: Clock select (CKS2 to CKS0)

Bits 2 to 0 select one of seven internal clock sources or an external clock.

| Bit 2 Bit 1 |      | Bit 0 |                         | Clock          |                           | Serial Clo | ck Cycle   |
|-------------|------|-------|-------------------------|----------------|---------------------------|------------|------------|
| CKS2        | CKS1 | CKS0  | Pin SCK <sub>2</sub>    | Source         | <b>Prescaler Division</b> | ø = 5 MHz  | ø= 2.5 MHz |
| 0           | 0    | 0     | SCK <sub>2</sub> output | Prescaler S    | ø/256 (initial value)     | 51.2 μs    | 102.4 μs   |
| 0           | 0    | 1     | •                       |                | ø/64                      | 12.8 μs    | 25.6 µs    |
| 0           | 1    | 0     |                         |                | ø/32                      | 6.4 μs     | 12.8 μs    |
| 0           | 1    | 1     |                         |                | ø/16                      | 3.2 μs     | 6.4 μs     |
| 1           | 0    | 0     | •                       |                | ø/8                       | 1.6 µs     | 3.2 µs     |
| 1           | 0    | 1     |                         |                | ø/4                       | 0.8 µs     | 1.6 µs     |
| 1           | 1    | 0     | •                       |                | ø/2                       |            | 0.8 µs     |
| 1           | 1    | 1     | SCK <sub>2</sub> input  | External clock |                           |            | ·          |

4. Serial control/status register 2 (SCSR2)

| Bit           | 7 | 6 | 5          | 4   | 3      | 2      | 1      | 0   |
|---------------|---|---|------------|-----|--------|--------|--------|-----|
|               |   |   | · <u> </u> | SOL | ORER   | WT     | ABT    | STF |
| Initial value | 1 | 1 | 1          | 0   | 0      | 0      | 0      | 0   |
| Read/Write    | — | _ |            | R/W | R/(W)* | R/(W)* | R/(W)* | R/W |

Note: \* Only a write of 0 for flag clearing is possible.

SCSR2 is an 8-bit register indicating SCI2 operation status and error status.

Upon reset, SCSR2 is initialized to H'EO.

Bits 7 to 5: Reserved bits

Bits 7 to 5 are reserved; they are always read as 1, and cannot be modified.

Bit 4: Extended data bit (SOL)

Bit 4 sets the SO<sub>2</sub> output level. When read, SOL returns the transmitted data output at the SO<sub>2</sub> pin. After completion of a transmission, SO<sub>2</sub> continues to output the value of the last bit of transmitted data. The SO<sub>2</sub> output can be changed by writing to SOL before or after a transmission. The SOL bit setting remains valid only until the start of the next transmission. To control the level of the SO<sub>2</sub> pin after transmission ends, it is necessary to write to the SOL bit at the end of each transmission. Note that if the STF bit is cleared to 0 to terminate a transmission in progress, the transmitted data will be modified when the bit is cleared.

| Bit 4<br>SOL | Description |                                                  |                 |  |  |  |  |
|--------------|-------------|--------------------------------------------------|-----------------|--|--|--|--|
| 0            | Read        | SO <sub>2</sub> pin output level is low          | (initial value) |  |  |  |  |
|              | Write       | SO <sub>2</sub> pin output level changes to low  |                 |  |  |  |  |
| 1            | Read        | SO <sub>2</sub> pin output level is high         |                 |  |  |  |  |
|              | Write       | SO <sub>2</sub> pin output level changes to high |                 |  |  |  |  |

#### **Bit 3:** Overrun error flag (ORER)

When an external clock is used, bit 3 indicates the occurrence of an overrun error. If a clock pulse is input after transfer completion, this bit is set to 1 indicating an overrun. If noise occurs during a transfer, causing an extraneous pulse to be superimposed on the normal serial clock, incorrect data may be transferred. Overrun errors are not detected while pin  $\overline{CS}$  is at the high level.

| Bit 3<br>ORER | Description                                                                                 |                       |
|---------------|---------------------------------------------------------------------------------------------|-----------------------|
| 0             | Clearing conditions:<br>After reading ORER = 1, cleared by writing 0 to ORER                | (initial value)       |
| 1             | Setting conditions:<br>Set if a clock pulse is input after transfer is complete, when an ex | xternal clock is used |

#### Bit 2: Wait flag (WT)

Bit 2 indicates that an attempt was made to read or write the 32-byte serial data buffer while a transfer was in progress, or while waiting for  $\overline{CS}$  input. The read or write access is not carried out, and this bit is set to 1.

| Bit 2<br>WT | Description                                                                                                                                                    |                 |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 0           | Clearing conditions:<br>After reading WT = 1, cleared by writing 0 to WT                                                                                       | (initial value) |
| 1           | Setting conditions:<br>An attempt was made to read or write the (32-byte) serial data but transfer operation or while waiting for $\overline{\text{CS}}$ input | uffer during a  |

## Bit 1: Abort flag (ABT)

Bit 1 indicates that  $\overline{CS}$  went to high during data transfer. When the  $\overline{CS}$  input function is selected, if a high-level signal is detected at pin  $\overline{CS}$  during a transfer, the transfer is immediately aborted and this bit is set to 1. At the same time bit IRRS2 in interrupt request register 2 (IRR2) is set to 1, and pins SCK<sub>2</sub> and SO<sub>2</sub> go to the high-impedance state. Data in the (32-byte) serial data buffer and values in the internal registers other than SCSR2 remain unchanged.

Transfer cannot take place while this bit is set to 1. It must be cleared to 0 before resuming the transfer.

| Bit 1<br>ABT | Description                                                                |                 |
|--------------|----------------------------------------------------------------------------|-----------------|
| 0            | Clearing conditions:<br>After reading ABT = 1, cleared by writing 0 to ABT | (initial value) |
| 1            | Setting conditions:<br>When pin CS goes high during a transfer             |                 |

Bit 0: Start/busy flag (STF)

Bit 0 controls the start of a transfer. If bit CS = 0 in PMR2, setting bit STF to 1 causes SCI2 to start transferring data. If bit CS = 1 in PMR2, then after STF is set to 1, SCI2 starts transferring data when  $\overline{CS}$  goes low. This bit stays at 1 during the transfer or while waiting for  $\overline{CS}$  input; it is cleared to 0 after the transfer is completed or when the transfer is aborted by  $\overline{CS}$ . It can therefore be used as a busy flag.

Clearing this bit to 0 during a transfer aborts the transfer. The contents of the (32-byte) serial data buffer and of internal registers other than SCSR2 remain unchanged.

| Bit 0<br>STF | Explanation                                                                      |                 |
|--------------|----------------------------------------------------------------------------------|-----------------|
| 0            | Read: Indicates that transfer is stopped                                         | (initial value) |
|              | Write: Stops a transfer operation                                                |                 |
| 1            | Read: Indicates transfer in progress or waiting for $\overline{\text{CS}}$ input |                 |
|              | Write: Starts a transfer operation                                               |                 |

#### 10.3.3 Operation

SCI2 has a 32-byte serial data buffer, making possible continuous transfer of up to 32 bytes of data with one operation. SCI2 transmits and receives data in synchronization with clock pulses. Depending on register settings, it can transmit, receive, or transmit and receive simultaneously. When it transmits but does not receive, the serial data buffer values are retained after the transmission is completed.

Either an internal clock or external clock may be selected as the serial clock. When an internal clock is selected, gaps may be inserted between the data bytes. It is also possible to output a strobe signal at pin STRB. When an external clock is selected, the overrun flag allows detection of erroneous operation due to unwanted clock input.

Transfers can be started or aborted by input at pin  $\overline{CS}$ . Abort is indicated by means of an abort flag.

1. Clock

The serial clock can be selected from a choice of six internal clock sources or an external clock. When an internal clock source is selected, pin  $SCK_2$  becomes the clock output pin.

2. Data transfer format

Figure 10-3-2 and figure 10-3-3 show the SCI2 data transfer format. Data is sent and received starting from the least significant bit, in LSB-first format. Transmit data is output from one falling edge of the serial clock until the next falling edge. Receive data is latched at the rising edge of the serial clock.

When SCI2 operates on an internal clock, a gap can be inserted between each byte of transferred data and the next, as shown in figure 10-3-3. During this gap, pin SCK<sub>2</sub> outputs a high-level signal. Also, a strobe pulse can be output at pin STRB.

The length of the gap is designated in bits GAP1 and GAP0 in serial control register 2 (SCR2).





263 Hitachi



Figure 10-3-3 Data Transfer Format (Gap Inserted between Data)

- 3. Data transfer operations
- SCI2 initialization

Data transfer on SCI2 first of all requires that SCI2 be initialized by software as follows.

- With bit STF cleared to 0 in SCSR2, select pin functions and the transfer mode in registers PMR2, PMR3, STAR, EDAR, and SCR2.
- The SCI2 pins double as general input/output ports. Switching between port and SCI2 functions is controlled in PMR3. CMOS output or NMOS open drain output can be selected in PMR2. The serial clock and gaps between transferred bytes are set in SCR2.
- The start and end addresses of the transfer data area are set in STAR and EDAR. If the end address is set smaller than the start address, as shown in figure 10-3-4, the transfer wraps around from HFF9F to HFF80 and continues to the end address. If the start address and end address are the same, only one byte of data will be transferred.



Figure 10-3-4 Operation When End Address is Smaller than Start Address

• Transmitting

A transmit operation is carried out as follows.

- Set bit SO2 in port mode register 3 (PMR3) to 1, making pin P3<sub>5</sub>/SO<sub>2</sub> the SO<sub>2</sub> output pin. Also set bit SCK2 in PMR3 to 1, making pin P3<sub>3</sub>/SCK<sub>2</sub> the SCK<sub>2</sub> I/O pin. If necessary, set bit POF2 in port mode register 2 (PMR2) for NMOS open-drain output at pin SO<sub>2</sub>, and set bits CS and STRB in PMR3 to designate use of the CS and STRB pin functions.
- Select the serial clock and, in the case of internal clock operation, the data gap in SCR2.
- Write transmit data in the serial data buffer. This data will remain in the data buffer after completion of the transfer. It is not necessary to rewrite the buffer when the same data is retransmitted.
- Set the start address in the lower 5 bits of STAR, and the end address in the lower 5 bits of EDAR.
- Set the start/busy flag (STF) to 1. If bit CS = 0 in PMR3, transmission starts as soon as STF is set to 1. If CS = 1 in PMR3, transmission starts when CS goes low.
- After data transmission is complete, bit IRRS2 in interrupt request register 2 (IRR2) is set to 1, and bit STF is cleared to 0.

When an internal clock is used, a serial clock is output from pin  $SCK_2$  in synchronization with the transmit data. After data transmission is completed, the serial clock is not output until bit STF is set again. During this time, pin  $SO_2$  continues to output the value of the last bit transmitted.

When an external clock is used, data is transmitted in synchronization with the serial clock input at pin SCK<sub>2</sub>. After data transmission is completed, an overrun occurs if the serial clock continues to be input; no data is transmitted and the SCSR2 overrun error flag (bit ORER) is set to 1. Pin SO<sub>2</sub> continues to output the value of the last preceding bit. Overrun errors are not detected when both pin  $\overline{CS}$  is at the high level and PMR3 bit CS = 1.

While transmission is stopped, the output value of pin  $SO_2$  can be changed by rewriting bit SOL in SCSR2.

During a transmission or while waiting for  $\overline{CS}$  input, the CPU cannot read or write the data buffer. If a read instruction is executed, H'FF will be read; if a write instruction is executed, the buffer contents will not change. In either case the wait flag (bit WT) in SCSR2 will be set to 1.

If bit CS = 1 in PMR3 and during transmission a high-level signal is detected at pin  $\overline{CS}$ , the transmit operation will immediately be aborted, setting the abort flag (bit ABT) to 1. At the same time bit IRRS2 in interrupt request register 2 (IRR2) will be set to 1, and bit STF will be cleared to 0. Pins SCK<sub>2</sub> and SO<sub>2</sub> will go to the high-impedance state. Data transfer is not possible while bit ABT is set to 1. It must be cleared before resuming the transfer.

• Receiving

A receive operation is carried out as follows.

- Set bits SI<sub>2</sub> and SCK<sub>2</sub> in port mode register 3 (PMR3) to 1, designating use of the SI<sub>2</sub> and SCK<sub>2</sub> pin functions. If necessary, set bit CS in PMR3 to select the  $\overline{CS}$  pin function.
- Select the serial clock and, in the case of internal clock operation, the data gap in SCR2.
- Allocate an area to hold the received data in the serial data buffer by designating the receive start address in the lower 5 bits of the start address register (STAR) and the receive end address in the lower 5 bits of the end address register (EDAR).
- Set the start/busy flag (bit STF) to 1. If bit CS = 0 in PMR3, receiving starts as soon as STF is set. If CS = 1 in PMR3, receiving starts when CS goes low.
- After receiving is completed, bit IRRS2 in interrupt request register 2 (IRR2) is set to 1, and bit STF is cleared to 0.
- Read the received data from the serial data buffer.

If an internal clock is used, a serial clock is output from pin SCK<sub>2</sub> when the receive operation starts. After receiving is completed, the serial clock is not output until bit STF is set again. When an external clock source is used, data is received in synchronization with the clock input at pin SCK<sub>2</sub>. After receiving is completed, an overrun occurs if the serial clock continues to be input; no further data is received and the SCSR2 overrun error flag (bit ORER) is set to 1. Overrun errors are not detected when both pin  $\overline{CS}$  is high and bit CS = 1 in PMR3.

While receiving or while waiting for  $\overline{CS}$  input, the CPU cannot read or write the data buffer. If a read instruction is executed, H'FF will be read; if a write instruction is executed the buffer contents will not change. In either case the wait flag (bit WT) in SCSR2 will be set to 1.

If bit CS = 1 in PMR3 and a high-level signal is detected at pin  $\overline{CS}$  during receiving, the receive operation will immediately be aborted, setting the abort flag (bit ABT) to 1. At the same time bit IRRS2 in interrupt request register 2 (IRR2) will be set to 1, and bit STF will be cleared to 0. Pins SCK<sub>2</sub> and SO<sub>2</sub> will go to the high-impedance state. Data transfer is not possible while bit ABT is set to 1. It must be cleared before resuming the transfer.

Simultaneous transmit/receive

A simultaneous transmit/receive operation is carried out as follows.

- Set bits SO<sub>2</sub>, SI<sub>2</sub>, and SCK<sub>2</sub> in PMR3 to 1, designating use of the SO<sub>2</sub>, SI<sub>2</sub>, and SCK<sub>2</sub> pin functions. If necessary, set bit POF2 in port mode register 2 (PMR2) for NMOS open-drain output at pin SO<sub>2</sub>, and set bits CS and STRB to designate use of the CS and STRB pin functions.
- Select the transfer clock and, in the case of internal clock operation, the data gap in SCR2.
- Write transmit data in the serial data buffer. In simultaneous transmit/receive, received data replaces transmitted data at the same buffer addresses.
- Set the transfer start address in the lower 5 bits of STAR, and the transfer end address in the lower 5 bits of EDAR.
- Set the start/busy flag (bit STF) to 1. If bit CS = 0 in PMR3, the transmit/receive transfer starts as soon as STF is set to 1. If CS = 1 in PMR3, transfer operations start when  $\overline{CS}$  goes low.

- After data transfer is completed, bit IRRS2 in interrupt request register 2 (IRR2) is set to 1, and bit STF is cleared to 0.
- Read the received data from the serial data buffer.

If an internal clock is used, a serial clock is output from pin  $SCK_2$  when the transfer begins. After the transfer is completed, the serial clock is not output until bit STF is set again. During this time, pin  $SO_2$  continues to output the value of the last bit transmitted.

When an external clock is used, data is transferred in synchronization with the serial clock input at pin SCK<sub>2</sub>. After the transfer is completed, an overrun occurs if the serial clock continues to be input; no transfer operation takes place and the SCSR2 overrun error flag (bit ORER) is set to 1. Pin SO<sub>2</sub> continues to output the value of the last transmitted bit. Overrun errors are not detected when both pin  $\overline{CS}$  is high and bit CS = 1 in PMR3.

While data transfer is stopped, the output value of pin  $SO_2$  can be changed by rewriting bit SOL in SCSR2.

During a transfer or while waiting for  $\overline{CS}$  input, the CPU cannot read or write the data buffer. If a read instruction is executed, H'FF will be read; if a write instruction is executed the buffer contents will not change. In either case the wait flag (bit WT) in SCSR2 will be set to 1.

If bit CS = 1 in PMR3 and during the transfer a high-level signal is detected at pin  $\overline{CS}$ , the transfer will immediately be aborted, setting the abort flag (bit ABT) to 1. At the same time bit IRRS2 in interrupt request register 2 (IRR2) will be set to 1, and bit STF will be cleared to 0. Pins SCK<sub>2</sub> and SO<sub>2</sub> will go to the high-impedance state. Data transfer is not possible while bit ABT is set to 1. It must be cleared before resuming the transfer.

## 10.3.4 Interrupts

SCI2 can generate interrupts when a transfer is completed or when a transfer is aborted by  $\overline{CS}$ . These interrupts have the same vector address.

When the above conditions occur, bit IRRS2 in interrupt request register 2 (IRR2) is set to 1. SCI2 interrupt requests can be enabled or disabled in bit IENS2 of interrupt enable register 2 (IENR2). For further details, see 3.3, Interrupts.

When a transfer is aborted by  $\overline{CS}$ , an overrun error occurs, or a read or write of the serial data buffer is attempted during a transfer or while waiting for  $\overline{CS}$  input, the ABT, ORER, or WT bit in SCSR2 is set to 1. These bits can be used to determine the cause of the error.

## **10.3.5** Application Notes

When an external clock is input at pin  $SCK_2$ , bit STF in SCSR2 must first be set to 1 to start data transfer before inputting the external clock.

## 10.4 SCI3

#### 10.4.1 Overview

Serial communication interface 3 (SCI3) has both synchronous and asynchronous serial data communication capabilities. It also has a multiprocessor communication function for serial data communication among two or more processors.

#### 1. Features

SCI3 features are listed below.

- Selection of asynchronous or synchronous mode
- a. Asynchronous mode

SCI3 can communicate with a UART (universal asynchronous receiver/transmitter), ACIA (asynchronous communication interface adapter), or other chip that employs standard asynchronous serial communication. It can also communicate with two or more other processors using the multiprocessor communication function. There are twelve selectable serial data communication formats.

- Data length: seven or eight bits
- Stop bit length: one or two bits
- Parity: even, odd, or none
- Multiprocessor bit: one or none
- Receive error detection: parity, overrun, and framing errors
- Break detection: by reading the RXD level directly when a framing error occurs
- b. Synchronous mode

Serial data communication is synchronized with a clock signal. SCI3 can communicate with other chips having a clocked synchronous communication function.

- Data length: eight bits
- Receive error detection: overrun errors
- Full duplex communication

The transmitting and receiving sections are independent, so SCI3 can transmit and receive simultaneously. Both sections use double buffering, so continuous data transfer is possible in both the transmit and receive directions.

- Built-in baud rate generator with selectable bit rates.
- Internal or external clock may be selected as the transfer clock source.
- There are six interrupt sources: transmit end, transmit data empty, receive data full, overrun error, framing error, and parity error.
- 2. Block diagram

Figure 10-4-1 shows a block diagram of SCI3.



Figure 10-4-1 SCI3 Block Diagram

## 3. Pin configuration

Table 10-4-1 shows the SCI3 pin configuration.

## Table 10-4-1 Pin Configuration

| Name                      | Abbrev.          | I/O    | Function                  |  |
|---------------------------|------------------|--------|---------------------------|--|
| SCI3 clock                | SCK <sub>3</sub> | I/O    | SCI3 clock input/output   |  |
| SCI3 receive data input   | RXD              | Input  | SCI3 receive data input   |  |
| SCI3 transmit data output | TXD              | Output | SCI3 transmit data output |  |

## 4. Register configuration

Table 10-4-2 shows the SCI3 internal register configuration.

## Table 10-4-2 SCI3 Registers

| Name                      | Abbrev. | R/W | Initial Value | Address |
|---------------------------|---------|-----|---------------|---------|
| Serial mode register      | SMR     | R/W | H'00          | H'FFA8  |
| Bit rate register         | BRR     | R/W | H'FF          | H'FFA9  |
| Serial control register 3 | SCR3    | R/W | H'00          | H'FFAA  |
| Transmit data register    | TDR     | R/W | H'FF          | H'FFAB  |
| Serial status register    | SSR     | R/W | H'84          | H'FFAC  |
| Receive data register     | RDR     | R   | H'00          | H'FFAD  |
| Transmit shift register   | TSR     |     |               |         |
| Receive shift register    | RSR     |     |               |         |
| Bit rate counter          | BRC     |     |               | ·       |

#### **10.4.2 Register Descriptions**

#### 1. Receive shift register (RSR)

| Bit        | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ |
|------------|---|---|---|---|---|---|---|---|---|
|            |   |   |   |   |   |   |   |   |   |
| Read/Write |   |   |   |   |   | _ |   | - | , |

The receive shift register (RSR) is for receiving serial data.

Serial data is input in LSB-first order into RSR from pin RXD, converting it to parallel data. After each byte of data has been received, the byte is automatically transferred to the receive data register (RDR).

RSR cannot be read or written directly by the CPU.

2. Receive data register (RDR)

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
|               | RDR7 | RDR6 | RDR5 | RDR4 | RDR3 | RDR2 | RDR1 | RDR0 |
| Initial value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| Read/Write    | R    | R    | R    | R    | R    | R    | R    | R    |

The receive data register (RDR) is an 8-bit register for storing received serial data.

Each time a byte of data is received, the received data is transferred from the receive shift register (RSR) to RDR, completing a receive operation. Thereafter RSR again becomes ready to receive new data. RSR and RDR form a double buffer mechanism that allows data to be received continuously.

RDR is exclusively for receiving data and cannot be written by the CPU.

RDR is initialized to H'00 upon reset or in standby mode, watch mode, subactive mode, or subsleep mode.

#### 3. Transmit shift register (TSR)



The transmit shift register (TSR) is for transmitting serial data.

Transmit data is first transferred from the transmit data register (TDR) to TSR, then is transmitted from pin TXD, starting from the LSB (bit 0).

After one byte of data has been sent, the next byte is automatically transferred from TDR to TSR, and the next transmission begins. If no data has been written to TDR (1 is set in TDRE), there is no data transfer from TDR to TSR.

TSR cannot be read or written directly by the CPU.

4. Transmit data register (TDR)

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | · 1  | 0    |
|---------------|------|------|------|------|------|------|------|------|
|               | TDR7 | TDR6 | TDR5 | TDR4 | TDR3 | TDR2 | TDR1 | TDR0 |
| Initial value | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |
| Read/Write    | R/W  |

The transmit data register (TDR) is an 8-bit register for holding transmit data.

When SCI3 detects that the transmit shift register (TSR) is empty, it shifts transmit data written in TDR to TSR and starts serial data transmission. While TSR is transmitting serial data, the next byte to be transmitted can be written to TDR, realizing continuous transmission.

TDR can be read or written by the CPU at all times.

TDR is initialized to H'FF upon reset or in standby mode, watch mode, subactive mode, or subsleep mode.

### 5. Serial mode register (SMR)

| Bit           | 7   | 6   | 5   | 4   | 3    | 2   | 1    | 0    |
|---------------|-----|-----|-----|-----|------|-----|------|------|
|               | СОМ | CHR | PE  | РМ  | STOP | MP  | CKS1 | CKSO |
| Initial value | 0   | 0   | 0   | 0   | 0    | 0   | 0    | 0    |
| Read/Write    | R/W | R/W | R/W | R/W | R/W  | R/W | R/W  | R/W  |

The serial mode register (SMR) is an 8-bit register for setting the serial data communication format and for selecting the clock source of the baud rate generator. SMR can be read and written by the CPU at any time.

SMR is initialized to H'00 upon reset or in standby mode, watch mode, subactive mode, or subsleep mode.

Bit 7: Communication mode (COM)

Bit 7 selects asynchronous mode or synchronous mode as the serial data communication mode.

| Bit 7<br>COM | Description       |                 |
|--------------|-------------------|-----------------|
| 0            | Asynchronous mode | (initial value) |
| 1            | Synchronous mode  |                 |

**Bit 6:** Character length (CHR)

Bit 6 selects either 7 bits or 8 bits as the data length in asynchronous mode. In synchronous mode the data length is always 8 bits regardless of the setting here.

| Bit 6<br>CHR | Description |                 |
|--------------|-------------|-----------------|
| 0            | 8-bit data  | (initial value) |
| 1            | 7-bit data* |                 |

Note: \* When 7-bit data is selected as the character length in asynchronous mode, the MSB (bit 7) in the transmit data register is not transmitted.

#### **Bit 5:** Parity enable (PE)

In asynchronous mode, bit 5 selects whether or not a parity bit is to be added to transmitted data and checked in received data. In synchronous mode there is no adding or checking of parity regardless of the setting here.

| Bit 5<br>PE | Description                                                                                                                                                                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0           | Parity bit adding and checking disabled (initial value                                                                                                                                                                          |
| 1           | Parity bit adding and checking enabled*                                                                                                                                                                                         |
| Note:       | When PE is set to 1, then either odd or even parity is added to transmit data, depending<br>on the setting of the parity mode bit (PM). When data is received, it is checked for odd or<br>even parity as designated in bit PM. |

### Bit 4: Parity mode (PM)

In asynchronous mode, bit 4 selects whether odd or even parity is to be added to transmitted data and checked in received data. The setting here is valid only if parity adding/checking is enabled in bit PE. In synchronous mode, or if parity adding/checking is disabled in bit PE, bit PM is ignored.

| Bit 4<br>PM | Description                                                                                                                                                         |                                      |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| 0           | Even parity*1                                                                                                                                                       | (initial value)                      |
| 1           | Odd parity*2                                                                                                                                                        |                                      |
| Notes: 1.   | When even parity is designated, a parity bit is add<br>sum of 1s in the resulting data is an even number<br>1s in the data plus parity bit is checked to see if the | r. When data is received, the sum of |

2. When odd parity is designated, a parity bit is added to the transmitted data so that the sum of 1s in the resulting data is an odd number. When data is received, the sum of 1s in the data plus parity bit is checked to see if the result is an odd number.

## Bit 3: Stop bit length (STOP)

Bit 3 selects 1 bit or 2 bits as the stop bit length in asynchronous mode. This setting is valid only in asynchronous mode. In synchronous mode a stop bit is not added, so this bit is ignored.

| Description   |                 |
|---------------|-----------------|
| 1 stop bit*1  | (initial value) |
| 2 stop bits*2 |                 |
|               | 1 stop bit*1    |

Notes: 1. When data is transmitted, one 1 bit is added at the end of each transmitted character as the stop bit.

2. When data is transmitted, two 1 bits are added at the end of each transmitted character as the stop bits.

When data is received, only the first stop bit is checked regardless of the stop bit length. If the second stop bit value is 1 it is treated as a stop bit; if it is 0, it is treated as the start bit of the next character.

Bit 2: Multiprocessor mode (MP)

Bit 2 enables or disables the multiprocessor communication function. When the multiprocessor communication function is enabled, the parity enable (PE) and parity mode (PM) settings are ignored. The MP bit is valid only in asynchronous mode; it should be cleared to 0 in synchronous mode.

See 10.4.6, for details on the multiprocessor communication function.

| Bit 2<br>MP | Description                                    |                 |
|-------------|------------------------------------------------|-----------------|
| 0           | Multiprocessor communication function disabled | (initial value) |
| 1           | Multiprocessor communication function enabled  |                 |

Bits 1 and 0: Clock select 1, 0 (CKS1, CKS0)

Bits 1 and 0 select the clock source for the built-in baud rate generator. A choice of  $\phi/64$ ,  $\phi/16$ ,  $\phi/4$ , or  $\phi$  is made in these bits.

See 8, Bit rate register, below for information on the clock source and bit rate register settings, and their relation to the baud rate.

| Bit 1<br>CKS1 | Bit 0<br>CKS0 | Description |                 |
|---------------|---------------|-------------|-----------------|
| 0             | 0             | øclock      | (initial value) |
| 'o            | 1             | ø/4 clock   |                 |
| 1             | 0             | ø/16 clock  |                 |
| 1             | 1             | ø/64 clock  |                 |

## 6. Serial control register 3 (SCR3)

| Bit           | 7   | 6   | 5   | 4   | 3    | 2    | 1    | 0    |
|---------------|-----|-----|-----|-----|------|------|------|------|
|               | TIE | RIE | TE  | RE  | MPIE | TEIE | CKE1 | CKE0 |
| Initial value | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    |
| Read/Write    | R/W | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W  |

Serial control register 3 (SCR3) is an 8-bit register that controls SCI3 transmit and receive operations, enables or disables serial clock output in asynchronous mode, enables or disables interrupts, and selects the serial clock source. SCR3 can be read and written by the CPU at any time.

SCR3 is initialized to H'00 upon reset or in standby mode, watch mode, subactive mode, or subsleep mode.

## Bit 7: Transmit interrupt enable (TIE)

Bit 7 enables or disables the transmit data empty interrupt (TXI) request when data is transferred from TDR to TSR and the transmit data register empty bit (TDRE) in the serial status register (SSR) is set to 1. The TXI interrupt can be cleared by clearing bit TDRE to 0, or by clearing bit TIE to 0.

| Bit 7<br>TIE | Description                                          |                 |
|--------------|------------------------------------------------------|-----------------|
| 0            | Transmit data empty interrupt request (TXI) disabled | (initial value) |
| 1            | Transmit data empty interrupt request (TXI) enabled  |                 |

Bit 6: Receive interrupt enable (RIE)

Bit 6 enables or disables the receive error interrupt (ERI), and the receive data full interrupt (RXI) requested when data is transferred from RSR to RDR and the receive data register full bit (RDRF) in the serial status register (SSR) is set to 1. RXI and ERI interrupts can be cleared by clearing SSR flag RDRF, or flags FER, PER, and OER to 0, or by clearing bit RIE to 0.

| Bit 6<br>RIE | Description                                                                                  |                 |
|--------------|----------------------------------------------------------------------------------------------|-----------------|
| 0            | Receive data full interrupt request (RXI) and receive error interrupt request (ERI) disabled | (initial value) |
| 1            | Receive data full interrupt request (RXI) and receive error interrupt recensed enabled       | quest (ERI)     |

## Bit 5: Transmit enable (TE)

Bit 5 enables or disables the start of a transmit operation.

 

 Bit 5 TE
 Description

 0
 Transmit operation disabled\*1 (TXD is a general I/O port) (initial value)

 1
 Transmit operation enabled\*2 (TXD is the transmit data pin)

 Notes: 1. The transmit data register empty bit (TDRE) in the serial status register (SSR) is fixed at 1.

2. In this state, writing transmit data in TDR clears bit TDRE in SSR to 0 and starts serial data transmission.

Before setting TE to 1 it is necessary to set the transmit format in SMR.

## Bit 4: Receive enable (RE)

Bit 4 enables or disables the start of a receive operation.

| Bit 4<br>RE | Description                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0           | Receive operation disabled*1 (RXD is a general I/O port) (initial value                                                                                                                                                                                                                                                                                                                   |
| 1           | Receive operation enabled*2 (RXD is the receive data pin)                                                                                                                                                                                                                                                                                                                                 |
|             | <ol> <li>When RE is cleared to 0, this has no effect on the SSR flags RDRF, FER, PER, and<br/>OER, which retain their states.</li> <li>Serial data receiving begins when, in this state, a start bit is detected in asynchronous<br/>mode, or serial clock input is detected in synchronous mode.<br/>Before setting RE to 1 it is necessary to set the receive format in SMR.</li> </ol> |

**Bit 3:** Multiprocessor interrupt enable (MPIE)

Bit 3 enables or disables multiprocessor interrupt requests. This setting is valid only in asynchronous mode, and only when the multiprocessor mode bit (MP) in the serial mode register (SMR) is set to 1. It applies only to data receiving. This bit is ignored when COM is set to 1 or when bit MP is cleared to 0.

| Bit 3<br>MPIE | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | Multiprocessor interrupt request disabled (ordinary receive operation) (initial value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|               | Clearing condition:<br>Multiprocessor bit receives a data value of 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1             | Multiprocessor interrupt request enabled*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Note:         | * SCI3 does not transfer receive data from RSR to RDR, does not detect receive errors, and does not set status flags RDRF, FER, and OER in SSR. Until a multiprocessor bit value of 1 is received, the receive data full interrupt (RXI) and receive error interrupt (ERI) are disabled and serial status register (SSR) flags RDRF, FER, and OER are not set. When the multiprocessor bit receives a 1, the MPBR bit of SSR is set to 1, MPIE is automatically cleared to 0, RXI and ERI interrupts are enabled (provided bits TIE and RIE in SCR3 are set to 1), and setting of the RDRF, FER, and OER flags is enabled. |

## Bit 2: Transmit end interrupt enable (TEIE)

Bit 2 enables or disables the transmit end interrupt (TEI) requested if there is no valid transmit data in TDR when the MSB is transmitted.

| Bit 2<br>TEIE | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 0             | Transmit end interrupt (TEI) disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (initial value) |
| 1             | Transmit end interrupt (TEI) enabled*                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 |
|               | A TEL is the set of th |                 |

Note: \* A TEI interrupt can be cleared by clearing the SSR bit TDRE to 0 and clearing the transmit end bit (TEND) to 0, or by clearing bit TEIE to 0.

Bits 1 and 0: Clock enable 1, 0 (CKE1, CKE0)

Bits 1 and 0 select the clock source and enable or disable clock output at pin SCK<sub>3</sub>. The combination of bits CKE1 and CKE0 determines whether pin SCK<sub>3</sub> is a general I/O port, a clock output pin, or a clock input pin.

Note that the CKE0 setting is valid only when operation is in asynchronous mode using an internal clock. This bit is invalid in synchronous mode or when using an external clock (CKE1 = 1). In synchronous mode and in external clock mode, clear CKE0 to 0. After setting bits CKE1 and CKE0, the operation mode must first be set in the serial mode register (SMR).

See table 10-4-9 in 10.4.3, Operation, for details on clock source selection.

| Bit 1<br>CKE1 | Bit 0<br>CKE0 | Communication Mode | Clock Source   | SCK <sub>3</sub> Pin Function |
|---------------|---------------|--------------------|----------------|-------------------------------|
| 0             | 0             | Asynchronous       | Internal clock | I/O port*1                    |
|               |               | Synchronous        | Internal clock | Serial clock output*1         |
| 0             | 1             | Asynchronous       | Internal clock | Clock output*2                |
|               |               | Synchronous        | Reserved       | Reserved                      |
| 1             | 0             | Asynchronous       | External clock | Clock input*3                 |
|               |               | Synchronous        | External clock | Serial clock input            |
| 1             | 1             | Asynchronous       | Reserved       | Reserved                      |
|               |               | Synchronous        | Reserved       | Reserved                      |

Notes: 1. Initial value

- 2. A clock is output with the same frequency as the bit rate.
- 3. Input a clock with a frequency 16 times the bit rate.

#### 7. Serial status register (SSR)

| Bit           | . 7    | 6      | 5      | 4      | 3      | 2    | 1    | 0    |
|---------------|--------|--------|--------|--------|--------|------|------|------|
|               | TDRE   | RDRF   | OER    | FER    | PER    | TEND | MPBR | MPBT |
| Initial value | 1      | 0      | 0      | 0      | 0      | 1    | 0    | 0    |
| Read/Write    | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R/(W)* | R    | R    | R/W  |

Note: \*Only 0 can be written for flag clearing.

The serial status register (SSR) is an 8-bit register containing status flags for indicating SCI3 states, and containing the multiprocessor bits.

SSR can be read and written by the CPU at any time, but the CPU cannot write a 1 to the status flags TDRE, RDRF, OER, PER, and FER. To clear these flags to 0 it is first necessary to read a 1. Bit 2 (TEND) and bit 1 (MPBR) are read-only bits and cannot be modified.

SSR is initialized to H'84 upon reset or in standby mode, watch mode, subactive mode, or subsleep mode.

Bit 7: Transmit data register empty (TDRE)

Bit 7 is a status flag indicating that data has been transferred from TDR to TSR.

| Bit 7<br>TDRE | Description                                                                                                                     |                 |
|---------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 0             | Indicates that transmit data written to TDR has not been transferred                                                            | to TSR          |
|               | Clearing conditions:<br>After reading TDRE = 1, cleared by writing 0 to TDRE.<br>When data is written to TDR by an instruction. |                 |
| 1             | Indicates that no transmit data has been written to TDR, or the transmit data written to TDR has been transferred to TSR        | (initial value) |
|               | Setting conditions:<br>When bit TE in SCR3 is cleared to 0.<br>When data is transferred from TDR to TSR.                        |                 |

# Bit 6: Receive data register full (RDRF)

Bit 6 is a status flag indicating whether there is receive data in RDR.

| Bit 6<br>RDRF | Description                                                                                                                                                                                                                                                                                                                        |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0             | Indicates there is no receive data in RDR (initial value)                                                                                                                                                                                                                                                                          |  |  |
|               | Clearing conditions:<br>After reading RDRF = 1, cleared by writing 0 to RDRF.<br>When data is read from RDR by an instruction.                                                                                                                                                                                                     |  |  |
| 1             | Indicates that there is receive data in RDR                                                                                                                                                                                                                                                                                        |  |  |
|               | Setting condition:<br>When receiving ends normally, with receive data transferred from RSR to RDR                                                                                                                                                                                                                                  |  |  |
| Note:         | If a receive error is detected at the end of receiving, or if bit RE in serial control register 3 (SCR3) is cleared to 0, RDR and RDRF are unaffected and keep their previous states. Ar overrun error (OER) occurs if receiving of data is completed while bit RDRF remains set to 1. If this happens, receive data will be lost. |  |  |

# Bit 5: Overrun error (OER)

Bit 5 is a status flag indicating that an overrun error has occurred during data receiving.

| Bit 5<br>OER | Description                                                                                           |                 |  |
|--------------|-------------------------------------------------------------------------------------------------------|-----------------|--|
| 0            | Indicates that data receiving is in progress or has been completed*1                                  | (initial value) |  |
|              | Clearing condition:<br>After reading OER = 1, cleared by writing 0 to OER                             |                 |  |
| 1            | Indicates that an overrun error occurred in data receiving*2                                          |                 |  |
|              | Setting condition:<br>When data receiving is completed while RDRF is set to 1                         |                 |  |
| Notes: 1     | . When bit RE in serial control register 3 (SCR3) is cleared to 0, OER is u keeps its previous state. | naffected and   |  |

2. RDR keeps the data received prior to the overrun; data received after that is lost. While OER is set to 1, data receiving cannot be continued. In synchronous mode, data transmitting cannot be continued either.

## Bit 4: Framing error (FER)

Bit 4 is a status flag indicating that a framing error has occurred during asynchronous receiving.

| Bit 4<br>FER                                                                                                   | Description                                                                                                                                                                                                                                                                                     |  |  |
|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0                                                                                                              | Indicates that data receiving is in progress or has been completed*1 (initial value)                                                                                                                                                                                                            |  |  |
|                                                                                                                | Clearing condition:<br>After reading FER = 1, cleared by writing 0 to FER                                                                                                                                                                                                                       |  |  |
| 1                                                                                                              | Indicates that a framing error occurred in data receiving                                                                                                                                                                                                                                       |  |  |
|                                                                                                                | Setting condition:<br>The stop bit at the end of receive data is checked and found to be 0* <sup>2</sup>                                                                                                                                                                                        |  |  |
| Notes: 1. When bit RE in serial control register 3 (SCR3) is cleared to 0, FER is un keeps its previous state. |                                                                                                                                                                                                                                                                                                 |  |  |
|                                                                                                                | 2. When two stop bits are used only the first stop bit is checked, not the second. Wh framing error occurs, receive data is transferred to RDR but RDRF is not set. Whi FER is set to 1, data receiving cannot be continued. In synchronous mode, data transmitting cannot be continued either. |  |  |

# Bit 3: Parity error (PER)

Bit 3 is a status flag indicating that a parity error has occurred during asynchronous receiving.

| Description                                                                                                                                                                                                                          |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Indicates that data receiving is in progress or has been completed*1 (initial value                                                                                                                                                  |  |  |
| Clearing condition:<br>After reading PER = 1, cleared by writing 0 to PER                                                                                                                                                            |  |  |
| Indicates that a parity error occurred in data receiving*2                                                                                                                                                                           |  |  |
| Setting condition:<br>When the sum of 1s in received data plus the parity bit does not match the parity<br>mode bit (PM) setting in the serial mode register (SMR)                                                                   |  |  |
| <ol> <li>When bit RE in serial control register 3 (SCR3) is cleared to 0, PER is unaffected and<br/>keeps its previous state.</li> <li>When a parity error occurs, receive data is transferred to BDB but BDBE is not set</li> </ol> |  |  |
|                                                                                                                                                                                                                                      |  |  |

2. When a parity error occurs, receive data is transferred to RDR but RDRF is not set. While PER is set to 1, data receiving cannot be continued. In synchronous mode, data transmitting cannot be continued either. Bit 2: Transmit end (TEND)

Bit 2 is a status flag indicating that TDRE was set to 1 when the last bit of a transmitted character was sent. TEND is a read-only bit and cannot be modified directly.

| Bit 2<br>TEND | Description                                                                                                                              |                 |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 0             | Indicates that transmission is in progress                                                                                               |                 |
|               | Clearing conditions:<br>After reading TDRE = 1, cleared by writing 0 to TDRE.<br>When data is written to TDR by an instruction.          |                 |
| 1             | Indicates that a transmission has ended                                                                                                  | (initial value) |
|               | Setting conditions:<br>When bit TE in SCR3 is cleared to 0.<br>If TDRE is set to 1 when the last bit of a transmitted character is sent. |                 |

Bit 1: Multiprocessor bit receive (MPBR)

Bit 1 holds the multiprocessor bit in data received in asynchronous mode using a multiprocessor format. MPBR is a read-only bit and cannot be modified.

| Bit 1<br>MPBR | Description                                                       |                 |
|---------------|-------------------------------------------------------------------|-----------------|
| 0             | Indicates reception of data in which the multiprocessor bit is 0* | (initial value) |
| 1             | Indicates reception of data in which the multiprocessor bit is 1  | ·               |

Note: \* If bit RE is cleared to 0 while a multiprocessor format is in use, MPBR retains its previous state.

Bit 0: Multiprocessor bit transmit (MPBT)

Bit 0 holds the multiprocessor bit to be added to transmitted data when a multiprocessor format is used in asynchronous mode. Bit MPBT is ignored when synchronous mode is chosen, when the multiprocessor communication function is disabled, or when data transmission is disabled.

| Bit 0<br>MPBT | Description                                  |                 |
|---------------|----------------------------------------------|-----------------|
| 0             | The multiprocessor bit in transmit data is 0 | (initial value) |
| 1             | The multiprocessor bit in transmit data is 1 |                 |

## 8. Bit rate register (BRR)

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
|               | BRR7 | BRR6 | BRR5 | BRR4 | BRR3 | BRR2 | BRR1 | BRR0 |
| Initial value | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |
| Read/Write    | R/W  |

The bit rate register (BRR) is an 8-bit register which, together with the baud rate generator clock selected by bits CKS1 and CKS0 in the serial mode register (SMR), sets the transmit/receive bit rate.

BRR can be read or written by the CPU at any time.

BRR is initialized to H'FF upon reset or in standby mode, watch mode, subactive mode, or subsleep mode.

Table 10-4-3 gives examples of how BRR is set in asynchronous mode. The values in table 10-4-3 are for active (high-speed) mode.

|                      |   |     |              |   |        | OSC          | (MHz) |          |              |   |          |              |  |
|----------------------|---|-----|--------------|---|--------|--------------|-------|----------|--------------|---|----------|--------------|--|
|                      |   | 2   |              | · | 2.4576 |              |       | 4        |              |   | 4.194304 |              |  |
| Bit Rate<br>(bits/s) | n | N   | Error<br>(%) | n | N      | Error<br>(%) | n     | N        | Error<br>(%) | n | N        | Error<br>(%) |  |
| 110                  | 1 | 70  | +0.03        | 1 | 86     | +0.31        | 1     | 141      | +0.03        | 1 | 148      | -0.04        |  |
| 150                  | 0 | 207 | +0.16        | 0 | 255    | 0            | 1     | 103      | +0.16        | 1 | 108      | +0.21        |  |
| 300                  | 0 | 103 | +0.16        | 0 | 127    | 0            | 0     | 207      | +0.16        | 0 | 217      | +0.21        |  |
| 600                  | 0 | 51  | +0.16        | 0 | 63     | 0            | 0     | 103      | +0.16        | 0 | 108      | +0.21        |  |
| 1200                 | 0 | 25  | +0.16        | 0 | 31     | 0            | 0     | 51       | +0.16        | 0 | 54       | -0.70        |  |
| 2400                 | 0 | 12  | +0.16        | 0 | 15     | 0            | 0     | 25       | +0.16        | 0 | 26       | +1.14        |  |
| 4800                 |   |     |              | 0 | 7      | 0            | 0     | 12       | +0.16        | 0 | 13       | -2.48        |  |
| 9600                 |   |     | · · ·        | 0 | 3      | 0            |       | <b>—</b> |              | 0 | 6        | -2.48        |  |
| 19200                |   |     |              | 0 | 1      | 0            |       |          |              |   |          |              |  |
| 31250                | 0 | 0   | 0            | _ | _      |              | 0     | 1        | 0            |   |          |              |  |
| 38400                |   |     |              | 0 | 0      | 0            |       |          |              |   |          |              |  |

 Table 10-4-3
 BRR Settings and Bit Rates in Asynchronous Mode (1)

# Table 10-4-3 BRR Settings and Bit Rates in Asynchronous Mode (2)

|                      |   | OSC (MHz) |              |   |     |              |        |     |              |   |     |              |
|----------------------|---|-----------|--------------|---|-----|--------------|--------|-----|--------------|---|-----|--------------|
|                      |   | 4.91      | 152 6        |   |     |              | 7.3728 |     |              | 8 |     |              |
| Bit Rate<br>(bits/s) | n | N         | Error<br>(%) | n | N   | Error<br>(%) | n      | N   | Error<br>(%) | n | N   | Error<br>(%) |
| 110                  | 1 | 174       | -0.26        | 1 | 212 | +0.03        | 2      | 64  | +0.70        | 2 | 70  | +0.03        |
| 150                  | 1 | 127       | 0            | 1 | 155 | +0.16        | 1      | 191 | 0            | 1 | 207 | +0.16        |
| 300                  | 0 | 255       | 0            | 1 | 77  | +0.16        | 1      | 95  | 0            | 1 | 103 | +0.16        |
| 600                  | 0 | 127       | 0            | 0 | 155 | +0.16        | 0      | 191 | 0            | 0 | 207 | +0.16        |
| 1200                 | 0 | 63        | 0            | 0 | 77  | +0.16        | 0      | 95  | 0            | 0 | 103 | +0.16        |
| 2400                 | 0 | 31        | 0            | 0 | 38  | +0.16        | 0      | 47  | 0            | 0 | 51  | +0.16        |
| 4800                 | 0 | 15        | 0            | 0 | 19  | -2.34        | 0      | 23  | 0            | 0 | 25  | +0.16        |
| 9600                 | 0 | 7         | 0            | 0 | 9   | -2.34        | 0      | 11  | 0            | 0 | 12  | +0.16        |
| 19200                | 0 | 3         | 0            | 0 | 4   | -2.34        | 0      | 5   | 0            |   |     | <u> </u>     |
| 31250                |   |           |              | 0 | 2   | 0            |        |     |              | 0 | 3   | 0            |
| 38400                | 0 | 1         | 0            | — |     |              | 0      | 2   | 0            |   |     |              |

|                      |   | OSC (MHz) |              |    |     |              |  |  |  |  |
|----------------------|---|-----------|--------------|----|-----|--------------|--|--|--|--|
|                      |   | 9.83      | )4           | 10 |     |              |  |  |  |  |
| Bit Rate<br>(bits/s) | n | N         | Error<br>(%) | n  | N   | Error<br>(%) |  |  |  |  |
| 110                  | 2 | 86        | +0.31        | 2  | 88  | -0.25        |  |  |  |  |
| 150                  | 1 | 255       | 0            | 2  | 64  | +0.16        |  |  |  |  |
| 300                  | 1 | 127       | 0            | 1  | 129 | +0.16        |  |  |  |  |
| 600                  | 0 | 255       | 0            | 1  | 64  | +0.16        |  |  |  |  |
| 1200                 | 0 | 127       | 0            | 0  | 129 | +0.16        |  |  |  |  |
| 2400                 | 0 | 63        | 0            | 0  | 64  | +0.16        |  |  |  |  |
| 4800                 | 0 | 31        | 0            | 0  | 32  | -1.36        |  |  |  |  |
| 9600                 | 0 | 15        | 0            | 0  | 15  | +1.73        |  |  |  |  |
| 19200                | 0 | 7         | 0            | 0  | 7   | +1.73        |  |  |  |  |
| 31250                | 0 | 4         | -1.70        | 0  | 4   | 0            |  |  |  |  |
| 38400                | 0 | 3         | 0            | 0  | 3   | +1.73        |  |  |  |  |

 Table 10-4-3
 BRR Settings and Bit Rates in Asynchronous Mode (3)

Notes: 1. Settings should be made so that error is within 1%.

2. BRR setting values are derived by the following equation.

$$N = \frac{OSC}{64 \times 2^{2n} \times B} \times 10^6 - 1$$

B: Bit rate (bits/s)

N: BRR baud rate generator setting ( $0 \le N \le 255$ )

OSC: Value of ø<sub>OSC</sub> (MHz)

n: Baud rate generator input clock number (n = 0, 1, 2, 3)

 The error values in table 10-4-3 were derived by performing the following calculation and rounding off to two decimal places.

Error (%) = 
$$\frac{B-R}{R} \times 100$$

- B: Bit rate found from n, N, and OSC
- R: Bit rate listed in left column of table 10-4-3

The meaning of n is shown in table 10-4-4.

|  | SMR   | Setting |   |
|--|-------|---------|---|
|  |       |         | _ |
|  | 01/07 | 01/00   |   |

| <b>Table 10-4-4</b> | Relation | between | n | and ( | Clock |
|---------------------|----------|---------|---|-------|-------|
|                     |          |         |   |       |       |

| n | Clock | CKS1 | CKS0 |
|---|-------|------|------|
| 0 | ø     | 0    | 0    |
| 1 | ø/4   | 0    | 1    |
| 2 | ø/16  | 1    | 0    |
| 3 | ø/64  | 1    | 1    |

Table 10-4-5 shows the maximum bit rate for selected frequencies in asynchronous mode. Values in table 10-4-5 are for active (high-speed) mode.

|           |                           | S     | etting |
|-----------|---------------------------|-------|--------|
| OSC (MHz) | Maximum Bit Rate (bits/s) | n     | N      |
| 2         | 31250                     | 0     | 0      |
| 2.4576    | 38400                     | 0     | 0      |
| 4         | 62500                     | 0     | 0      |
| 4.194304  | 65536                     | 0     | 0      |
| 4.9152    | 76800                     | 0     | 0      |
| 6         | 93750                     | 0     | 0      |
| 7.3728    | 115200                    | 0     | 0      |
| 8         | 125000                    | 0     | 0      |
| 9.8304    | 153600                    | 0     | 0      |
| 10        | 156250                    | 0     | 0      |
|           |                           | ····· |        |

 Table 10-4-5
 Maximum Bit Rate at Selected Frequencies (Asynchronous Mode)

Table 10-4-6 shows typical BRR settings in synchronous mode. Values in table 10-4-6 are for active (high-speed) mode.

|          | OSC (MHz) |                                            |   |     |   |     |       |           |  |  |
|----------|-----------|--------------------------------------------|---|-----|---|-----|-------|-----------|--|--|
| Bit Rate | 2         |                                            |   | 4   |   | 8   |       | · · · 10  |  |  |
| (bits/s) | n         | N                                          | n | N   | n | N   | n     | N         |  |  |
| 110      |           |                                            |   |     | , | , · |       |           |  |  |
| 250      | 1 .       | 249                                        | 2 | 124 | 2 | 249 |       |           |  |  |
| 500      | 1         | 124                                        | 1 | 249 | 2 | 124 |       | - <u></u> |  |  |
| 1K       | 0         | 249                                        | 1 | 124 | 1 | 249 |       |           |  |  |
| 2.5K     | 0         | 99                                         | 0 | 199 | 1 | 99  | 1     | 124       |  |  |
| 5K       | 0         | 49                                         | 0 | 99  | 0 | 199 | 0     | 249       |  |  |
| 10K      | 0         | 24                                         | 0 | 49  | 0 | 99  | 0     | 124       |  |  |
| 25K      | 0         | 9                                          | 0 | 19  | 0 | 39  | 0     | 49        |  |  |
| 50K      | 0         | 4                                          | 0 | 9   | 0 | 19  | 0     | 24        |  |  |
| 100K     |           |                                            | 0 | 4   | 0 | 9   | ·     |           |  |  |
| 250K     | 0         | 0*                                         | 0 | 1   | 0 | 3   | 0     | 4         |  |  |
| 500K     |           |                                            | 0 | 0*  | 0 | 1   |       |           |  |  |
| 1M       |           | 1,271 - 11 - 11 - 11 - 11 - 11 - 12 - 12 - |   |     | 0 | 0*  |       |           |  |  |
| 2.5M     |           |                                            |   |     |   |     | · · · |           |  |  |

Table 10-4-6 Typical BRR Settings and Bit Rates (Synchronous Mode)

Notes: Blank: Cannot be set

-: Can be set, but error will result

\*: Continuous transfer not possible at this setting

BRR setting values are derived by the following equation.

$$N = \frac{OSC}{8 \times 2^{2n} \times B} \times 10^6 - 1$$

B: Bit rate (bits/s)

N: BRR baud rate generator setting ( $0 \le N \le 255$ )

OSC: Value of Ø<sub>OSC</sub> (MHz)

n: Baud rate generator input clock number (n = 0, 1, 2, 3)

The meaning of n is shown in table 10-4-7.

|   |       | SMR Setting |      |  |  |  |  |
|---|-------|-------------|------|--|--|--|--|
| n | Clock | CKS1        | CKS0 |  |  |  |  |
| 0 | Ø     | 0           | 0    |  |  |  |  |
| 1 | ø/4   | 0           | 1    |  |  |  |  |
| 2 | ø/16  | 1           | 0    |  |  |  |  |
| 3 | ø/64  | 1           | 1    |  |  |  |  |

### Table 10-4-7 Relation between n and Clock

## 10.4.3 Operation

SCI3 supports serial data communication in both asynchronous mode, where each character transferred is synchronized separately, and synchronous mode, where transfer is synchronized by clock pulses.

The choice of asynchronous mode or synchronous mode, and the communication format, is made in the serial mode register (SMR), as shown in table 10-4-8. The SCI3 clock source is determined by bit COM in SMR and bits CKE1 and CKE0 in serial control register 3 (SCR3), as shown in table 10-4-9.

- 1. Asynchronous mode
  - Data length: choice of 7 bits or 8 bits
  - Transmit/receive format options include addition of parity bit, multiprocessor bit, and one or two stop bits (character length depends on this combination of options).
  - Framing error (FER), parity error (PER), overrun error (OER), and line breaks can be detected when data is received.
  - Clock source: Choice of internal clocks or an external clock

When an internal clock is selected: Operates on baud rate generator clock. A clock can be output with the same frequency as the bit rate.

When an external clock is selected: A clock input with a frequency 16 times the bit rate is required (internal baud rate generator is not used).

- 2. Synchronous mode
  - Transfer format: 8 bits
  - Overrun error can be detected when data is received.
  - Clock source: Choice of internal clocks or an external clock

When an internal clock is selected: Operates on baud rate generator clock, and outputs a serial clock.

When an external clock is selected: The internal baud rate generator is not used. Operation is synchronous with the input clock.

| <b>Table 10-4-8</b> | SMR Settings and SCI3 Communication Format | ŧ |
|---------------------|--------------------------------------------|---|
|                     |                                            |   |

| SMR Setting |            |                                                  | <b>Communication Format</b>                                                                                                                                                                                               |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                     |                                                                              |                                                                                                                                                                                                                                                                                                                   |
|-------------|------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit6<br>CHR | Bit2<br>MP | Bit5<br>PE                                       | Bit3<br>STOP                                                                                                                                                                                                              | Mode                                                  | Data Length                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Multipro-<br>cessor Bit                                                                                                                                                                                                                                                                             | Parity<br>Bit                                                                | Stop Bit<br>Length                                                                                                                                                                                                                                                                                                |
| 0           | 0          | 0                                                | 0                                                                                                                                                                                                                         | Asynchronous                                          | 8-bit data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | No                                                                                                                                                                                                                                                                                                  | No                                                                           | 1 bit                                                                                                                                                                                                                                                                                                             |
|             |            |                                                  | 1                                                                                                                                                                                                                         | mode                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                     |                                                                              | 2 bits                                                                                                                                                                                                                                                                                                            |
|             |            | 1                                                | 0                                                                                                                                                                                                                         |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                     | Yes                                                                          | 1 bit                                                                                                                                                                                                                                                                                                             |
|             |            |                                                  | 1                                                                                                                                                                                                                         |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                     |                                                                              | 2 bits                                                                                                                                                                                                                                                                                                            |
| 1           | •          | 0                                                | 0                                                                                                                                                                                                                         |                                                       | 7-bit data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                     | No                                                                           | 1 bit                                                                                                                                                                                                                                                                                                             |
|             |            |                                                  | 1                                                                                                                                                                                                                         |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                     |                                                                              | 2 bits                                                                                                                                                                                                                                                                                                            |
|             |            | 1                                                | 0                                                                                                                                                                                                                         |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                     | Yes                                                                          | 1 bit                                                                                                                                                                                                                                                                                                             |
|             |            |                                                  | 1                                                                                                                                                                                                                         |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                     |                                                                              | 2 bits                                                                                                                                                                                                                                                                                                            |
| 0           | 1          | *                                                | 0                                                                                                                                                                                                                         | Asynchronous                                          | 8-bit data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Yes                                                                                                                                                                                                                                                                                                 | No                                                                           | 1 bit                                                                                                                                                                                                                                                                                                             |
|             |            | *                                                | 1                                                                                                                                                                                                                         |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                     |                                                                              | 2 bits                                                                                                                                                                                                                                                                                                            |
| 1           | •          | *                                                | 0                                                                                                                                                                                                                         | format)                                               | 7-bit data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                     |                                                                              | 1 bit                                                                                                                                                                                                                                                                                                             |
|             |            | *                                                | 1.                                                                                                                                                                                                                        |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                     |                                                                              | 2 bits                                                                                                                                                                                                                                                                                                            |
| *           | 0          | *                                                | *                                                                                                                                                                                                                         | Synchronous<br>mode                                   | 8-bit data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | No                                                                                                                                                                                                                                                                                                  | ·<br>·                                                                       | None                                                                                                                                                                                                                                                                                                              |
|             | 0<br>1     | CHR         MP           0         0           1 | CHR         MP         PE           0         0         0           1         1         1           1         0         1           0         1         *           1         *         *           1         *         * | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | CHR         MP         PE         STOP         Mode           0         0         0         1         Asynchronous mode           1         0         1         mode           1         0         1         Hermitian for the synchronous mode           1         0         0         1         Hermitian for the synchronous mode           1         0         1         1         Hermitian for the synchronous mode (multiprocessor format)           1         1         1         1         Hermitian for the synchronous mode (multiprocessor format)           *         0         *         *         Synchronous | CHRMPPESTOPModeData Length00 $0$ $0$ Asynchronous<br>mode8-bit data1 $0$ $1$ $0$ $1$ 1 $0$ $0$ $1$ $7$ -bit data1 $0$ $0$ $1$ $7$ -bit data1 $0$ $1$ $1$ $0$ $0$ $1$ $*$ $0$ Asynchronous<br>mode<br>(multiprocessor<br>format)8-bit data1 $0$ $1$ $*$ $0$ $7$ -bit data* $0$ $*$ $1$ $7$ -bit data | CHRMPPESTOPModeData Lengthcessor Bit0000Asynchronous<br>mode8-bit dataNo1010 | CHRMPPESTOPModeData Lengthcessor BitBit000Asynchronous<br>mode8-bit dataNoNo101YesYes1007-bit dataNo101YesYes101YesYes101YesYes01*0Asynchronous<br>mode<br>(multiprocessor<br>format)8-bit dataYesNo*0**Synchronous<br>mode<br>(multiprocessor<br>format)8-bit dataYesNo*0**Synchronous<br>format)8-bit dataNoYes |

Note: \* Don't care

| SMR         | SCR3         |              |              | Transmit/Receive Clock |                                                                    |  |
|-------------|--------------|--------------|--------------|------------------------|--------------------------------------------------------------------|--|
| Bit7<br>COM | Bit1<br>CKE1 | Bit0<br>CKE0 | Mode         | Clock<br>Source        | Pin SCK <sub>3</sub> Function                                      |  |
| 0           | 0            | 0            | Asynchronous | Internal               | I/O port (SCK <sub>3</sub> function not used)                      |  |
|             |              | 1            | mode         |                        | Outputs clock with same frequency as bit rate                      |  |
|             | 1            | 0            |              | External               | Clock should be input with frequency 16 times the desired bit rate |  |
| 1           | 0            | 0            | Synchronous  | Internal               | Outputs a serial clock                                             |  |
|             | 1            | 0            | mode         | External               | Inputs a serial clock                                              |  |
| 0           | 1            | 1            | Reserved     | (illegal settings)     |                                                                    |  |
| 1           | 0            | 1            |              |                        |                                                                    |  |
| 1           | 1            | 1            |              |                        |                                                                    |  |

## Table 10-4-9 SMR and SCR3 Settings and Clock Source Selection

3. Continuous transmit/receive operation using interrupts

Continuous transmit and receive operations are possible with SCI3, using the RXI or TXI interrupts. Table 10-4-10 explains this use of these interrupts.

| Interrupt | Flag      | Interrupt Conditions                                                                                                                                                                                                                                 | Remarks                                                                                                                                                                                                                                                          |
|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXI       | RDRF RIE  | When serial data is received<br>normally and receive data<br>is transferred from RSR to RDR,<br>RDRF is set to 1. If RIE is 1 at<br>this time, RXI is enabled and an<br>interrupt occurs.<br>(See figure 10-4-2 (a).)                                | The RXI interrupt handler routine<br>should read the receive data from<br>RDR and clear RDRF to 0.<br>Continuous receiving is possible<br>if these operations are completed<br>before the next data has been<br>completely received in RSR.                      |
| ТХІ       | TDRE TIE  | When TSR empty (previous trans-<br>mission complete) is detected and<br>the transmit data set in TDR is<br>transferred to TSR, TDRE is<br>set to 1. If TIE is 1 at this time,<br>TXI is enabled and an interrupt<br>occurs. (See figure 10-4-2 (b).) | The TXI interrupt handler routine<br>should write the next transmit data<br>to TDR and clear TDRE to 0.<br>Continuous transmission is<br>possible if these operations are<br>completed before the data<br>transferred to TSR has been<br>completely transmitted. |
| TEI       | TEND TEIE | When the last bit of the TSR<br>transmit character has been sent,<br>if TDRE is 1, then 1 is set in TEND.<br>If TEIE is 1 at this time, TEI is<br>enabled and an interrupt occurs.<br>(See figure 10-4-2 (c).)                                       | TEI indicates that, when the last<br>bit of the TSR transmit character<br>was sent, the next transmit data<br>had not been written to TDR.                                                                                                                       |







Figure 10-4-2 (b) TDRE Setting and TXI Interrupt



Figure 10-4-2 (c) TEND Setting and TEI Interrupt

### **10.4.4 Operation in Asynchronous Mode**

In asynchronous communication mode, a start bit indicating the start of communication and a stop bit (1 or 2 bits) indicating the end of communication are added to each character that is sent. In this way synchronization is achieved for each character as a self-contained unit.

SCI3 consists of independent transmit and receive modules, giving it the capability of full duplex communication. Both the transmit and receive modules have a double-buffer configuration, allowing data to be read or written during communication operations so that data can be transmitted and received continuously.

1. Transmit/receive formats

Figure 10-4-3 shows the general format for asynchronous serial communication.

The communication line in asynchronous communication mode normally stays at the high level, in the "mark" state. SCI3 monitors the communication line, and begins serial data communication when it detects a "space" (low-level signal), which is regarded as a start bit.

One character consists of a start bit (low level), transmit/receive data (in LSB-first order), a parity bit (high or low level), and finally a stop bit (high level), in this order.

In asynchronous data receiving, synchronization is with the falling edge of the start bit. SCI3 samples data on the 8th pulse of a clock that has 16 times the frequency of the bit rate, so each bit of data is latched at its center.



Figure 10-4-3 Data Format in Asynchronous Serial Communication Mode

Table 10-4-11 shows the 12 formats that can be selected in asynchronous mode. The format is selected in the serial mode register (SMR).

| SMR Setting |    |    |      |     | Serial Communication Format and Frame Length     |
|-------------|----|----|------|-----|--------------------------------------------------|
| CHR         | PE | MP | STOP | , 1 | , 2 , 3 , 4 , 5 , 6 , 7 , 8 , 9 , 10 , 11 , 12 , |
| 0           | 0  | 0  | 0    | s   | 8-bit data STOP                                  |
| 0           | 0  | 0  | 1    | s   | 8-bit data STOP STOP                             |
| 0           | 1  | 0  | 0    | s   | 8-bit data P STOP                                |
| 0           | 1  | 0  | 1    | s   | 8-bit data P STOP STOP                           |
| <u> </u>    | 0  | 0  | 0    | s   | 7-bit data STOP                                  |
| 1           | 0  | 0  | 1    | s   | 7-bit data STOP STOP                             |
| 1           | 1  | 0  | 0    | s   | 7-bit data P STOP                                |
| 1           | 1  | 0  | 1    | s   | 7-bit data P STOP STOP                           |
| 0           | *  | 1  | 0    | s   | 8-bit data MPB STOP                              |
| 0           | *  | 1  | 1    | s   | 8-bit data MPB STOP STOP                         |
| 1           | *  | 1  | 0    | s   | 7-bit data MPB STOP                              |
| 1           | *  | 1  | 1    | s   | 7-bit data MPB STOP STOP                         |

Table 10-4-11 Serial Communication Formats in Asynchronous Mode

Notation: S: Start bit STOP: Stop bit P: Parity bit MPB: Multiprocessor bit

Note: \* Don't care

2. Clock

The clock source is determined by bit COM in SMR and bits CKE1 and CKE0 in serial control register 3 (SCR3). See table 10-4-9 for the settings. Either an internal clock source can be used to run the built-in baud rate generator, or an external clock source can be input at pin SCK<sub>3</sub>.

When an external clock source is input, it should have a frequency 16 times the desired bit rate.

When an internal clock source is used,  $SCK_3$  is used as the clock output pin. The clock output has the same frequency as the serial bit rate, and is synchronized as in figure 10-4-4 so that the rising edge of the clock occurs in the center of each bit of transmit/receive data.





- 3. Data transmit/receive operations
- SCI3 initialization

Before data is sent or received, bits TE and RE in serial control register 3 (SCR3) must be cleared to 0, after which initialization can be performed using the procedure shown in figure 10-4-5.

Note:

When modifying the operation mode, transfer format or other settings, always be sure to clear bits TE and RE first. When TE is cleared to 0, bit TDRE will be set to 1. Clearing RE does not clear the status flags RDRF, PER, FER, or OER, or alter the contents of the receive data register (RDR).

When an external clock is used in asynchronous mode, do not stop the clock during operation, including during initialization. When an external clock is used in synchronous mode, do not supply the clock during initialization.

#### Figure 10-4-5 shows a typical flow chart for SCI3 initialization.



Figure 10-4-5 Typical Flow Chart when SCI3 Is Initialized

### • Transmitting

Figure 10-4-6 shows a typical flow chart for data transmission. After SCI3 initialization, follow the procedure below.



Figure 10-4-6 Typical Data Transmission Flow Chart (Asynchronous Mode)

299 Hitachi

SCI3 operates as follows during data transmission in asynchronous mode.

SCI3 monitors bit TDRE in SSR. When this bit is cleared to 0, SCI3 recognizes that there is data written in the transmit data register (TDR), which it transfers to the transmit shift register (TSR). Then TDRE is set to 1 and transmission starts. If bit TIE in SCR3 is set to 1, a TXI interrupt is requested.

Serial data is transmitted from pin TXD using the communication format outlined in table 10-4-11. Next, TDRE is checked as the stop bit is being transmitted.

If TDRE is 0, data is transferred from TDR to TSR, and after the stop bit is sent, transmission of the next frame starts. If TDRE is 1, the TEND bit in SSR is set to 1, and after the stop bit is sent the output remains at 1 (mark state). A TEI interrupt is requested in this state if bit TEIE in SCR3 is set to 1.



Figure 10-4-7 shows a typical operation in asynchronous transmission mode.

Figure 10-4-7 Typical Transmit Operation in Asynchronous Mode (8-Bit Data, Parity Bit Added, and 1 Stop Bit) • Receiving

Figure 10-4-8 shows a typical flow chart for receiving serial data. After SCI3 initialization, follow the procedure below.



Figure 10-4-8 Typical Serial Data Receiving Flow Chart in Asynchronous Mode

SCI3 operates as follows when receiving serial data in asynchronous mode.

SCI3 monitors the communication line, and when a start bit (0) is detected it performs internal synchronization and starts receiving. The communication format for data receiving is as outlined in table 10-4-11. Received data is set in RSR from LSB to MSB, then the parity bit and stop bit(s) are received. After receiving the data, SCI3 performs the following checks:

- Parity check: The number of 1s received is checked to see if it matches the odd or even parity selected in bit PM of SMR.
- Stop bit check: The stop bit is checked for a value of 1. If there are two stop bits, only the first bit is checked.
- Status check: The RDRF bit is checked for a value of 0 to make sure received data can be transferred from RSR to RDR.

If no receive error is detected by the above checks, bit RDRF is set to 1 and the received data is stored in RDR. At that time, if bit RIE in SCR3 is set to 1, an RXI interrupt is requested. If the error check detects a receive error, the appropriate error flag (OER, PER, or FER) is set to 1. RDRF retains the same value as before the data was received. If at this time bit RIE in SCR3 is set to 1, an ERI interrupt is requested.

Table 10-4-12 gives the receive error detection conditions and the processing of received data in each case.

Note: Data receiving cannot be continued while a receive error flag is set. Before continuing the receive operation it is necessary to clear the OER, FER, PER, and RDRF flags to 0.

| Receive Error | Abbrev. | Detection Conditions                                                       | <b>Received Data Processing</b>                  |
|---------------|---------|----------------------------------------------------------------------------|--------------------------------------------------|
| Overrun error | OER     | Receiving of the next data ends while<br>bit RDRF in SSR is still set to 1 | Received data is not transferred from RSR to RDR |
| Framing error | FER     | Stop bit is 0                                                              | Received data is transferred from RSR to RDR     |
| Parity error  | PER     | Received data does not match the parity (odd/even) set in SMR              | Received data is not transferred from RSR to RDR |



Figure 10-4-9 shows a typical SCI3 data receive operation in asynchronous mode.

Figure 10-4-9 Typical Receive Operation in Asynchronous Mode (8-Bit Data, Parity Bit Added, and 1 Stop Bit)

# 10.4.5 Operation in Synchronous Mode

In synchronous mode, data is sent or received in synchronization with clock pulses. This mode is suited to high-speed serial communication.

SCI3 consists of independent transmit and receive modules, so full duplex communication is possible, sharing the same clock between both modules. Both the transmit and receive modules have a double-buffer configuration. This allows data to be written during a transmit operation so that data can be transmitted continuously, and enables data to be read during a receive operation so that data can be received continuously.

# 1. Transmit/receive format

Figure 10-4-10 shows the general communication data format for synchronous communication.



## Figure 10-4-10 Data Format in Synchronous Communication Mode

In synchronous communication, data on the communication line is output from one falling edge of the serial clock until the next falling edge. Data is guaranteed valid at the rising edge of the serial clock.

One character of data starts from the LSB and ends with the MSB. The communication line retains the MSB state after the MSB is output.

In synchronous receive mode, SCI3 latches receive data in synchronization with the rising edge of the serial clock.

The transmit/receive format is fixed at 8-bit data. No parity bit or multiprocessor bit is added in this mode.

2. Clock

Either an internal clock from the built-in baud rate generator is used, or an external clock is input at pin SCK<sub>3</sub>. The choice of clock sources is designated by bit COM in SMR and bits CKE1 and CKE0 in serial control register 3 (SCR3). See table 10-4-9 for details on selecting the clock source.

When operation is based on an internal clock, a serial clock is output at pin  $SCK_3$ . Eight clock pulses are output per character of transmit/receive data. When no transmit or receive operation is being performed, the pin is held at the high level.

- 3. Data transmit/receive operations
- SCI3 initialization

Before transmitting or receiving data, follow the SCI3 initialization procedure explained under 10.4.4, SCI3 Initialization, and illustrated in figure 10-4-5.

Transmitting

Figure 10-4-11 shows a typical flow chart for data transmission. After SCI3 initialization, follow the procedure below.





SCI3 operates as follows during data transmission in synchronous mode.

SCI3 monitors bit TDRE in SSR. When this bit is cleared to 0, SCI3 recognizes that there is data written in the transmit data register (TDR), which it transfers to the transmit shift register (TSR). Then TDRE is set to 1 and transmission starts. If bit TIE in SCR3 is set to 1, a TXI interrupt is requested.

If clock output is selected, SCI3 outputs eight serial clock pulses. If an external clock is used, data is output in synchronization with the clock input.

Serial data is transmitted from pin TXD in order from LSB (bit 0) to MSB (bit 7).

Then TDRE is checked as the MSB (bit 7) is being transmitted. If TDRE is 0, data is transferred from TDR to TSR, and after the MSB (bit 7) is sent, transmission of the next frame starts. If TDRE is 1, the TEND bit in SSR is set to 1, and after the MSB (bit 7) has been sent, the MSB state is maintained. A TEI interrupt is requested in this state if bit TEIE in SCR3 is set to 1.

After data transmission ends, pin SCK<sub>3</sub> is held at the high level.

Note: Data transmission cannot take place while any of the receive error flags (OER, FER, PER) is set to 1. Be sure to confirm that these error flags are cleared to 0 before starting transmission.



Figure 10-4-12 shows a typical SCI3 transmit operation in synchronous mode.

Figure 10-4-12 Typical SCI3 Transmit Operation in Synchronous Mode

### • Receiving

Figure 10-4-13 shows a typical flow chart for receiving data. After SCI3 initialization, follow the procedure below.





307 Hitachi

SCI3 operates as follows when receiving serial data in synchronous mode.

SCI3 synchronizes internally with the input or output of the serial clock and starts receiving. Received data is set in RSR from LSB to MSB.

After data has been received, SCI3 checks to confirm that the value of bit RDRF is 0 indicating that received data can be transferred from RSR to RDR. If this check passes, RDRF is set to 1 and the received data is stored in RDR. At this time, if bit RIE in SCR3 is set to 1, an RXI interrupt is requested. If an overrun error is detected, OER is set to 1 and RDRF remains set to 1. Then if bit RIE in SCR3 is set to 1, an ERI interrupt is requested.

For the overrun error detection conditions and receive data processing, see table 10-4-12.

Note: Data receiving cannot be continued while a receive error flag is set. Before continuing the receive operation it is necessary to clear the OER, FER, PER, and RDRF flags to 0.





Figure 10-4-14 Typical Receive Operation in Synchronous Mode

### • Simultaneous transmit/receive

Figure 10-4-15 shows a typical flow chart for transmitting and receiving simultaneously. After SCI3 synchronization, follow the procedure below.



Figure 10-4-15 Simultaneous Transmit/Receive Flow Chart in Synchronous Mode

- Notes: 1. To switch from transmitting to simultaneous transmitting and receiving, use the following procedure.
  - First confirm that TDRE and TEND are both set to 1 and that SCI3 has finished transmitting. Next clear TE to 0. Then set both TE and RE to 1.
  - 2. To switch from receiving to simultaneous transmitting and receiving, use the following procedure.
    - After confirming that SCI3 has finished receiving, clear RE to 0. Next, after confirming that RDRF and the error flags (OER FER, PER) are all 0, set both TE and RE to 1.

### **10.4.6 Multiprocessor Communication Function**

The multiprocessor communication function enables several processors to share a single serial communication line. The processors communicate in asynchronous mode using a format with an additional multiprocessor bit (multiprocessor format).

In multiprocessor communication, each receiving processor is addressed by an ID code. A serial communication cycle consists of two cycles: an ID-sending cycle that identifies the receiving processor, and a data-sending cycle. The multiprocessor bit is 1 in an ID-sending cycle, and 0 in a data-sending cycle.

The transmitting processor starts by sending the ID of the receiving processor with which it wants to communicate as data with the multiprocessor bit set to 1. Next the transmitting processor sends transmit data with the multiprocessor bit cleared to 0. When a receiving processor receives data with the multiprocessor bit set to 1, it compares the data with its own ID. If the data matches its ID, the receiving processor continues to receive incoming data. If the data does not match its ID, the receiving processor skips further incoming data until it again receives data with the multiprocessor bit set to 1. Multiple processors can send and receive data in this way.

Figure 10-4-16 shows an example of communication among different processors using a multiprocessor format.



#### Figure 10-4-16 Example of Interprocessor Communication Using Multiprocessor Format (Data H'AA Sent to Receiving Processor A)

Four communication formats are available. Parity-bit settings are ignored when a multiprocessor format is selected. For details see table 10-4-11.

For a description of the clock used in multiprocessor communication, see 10.4.4, Operation in Asynchronous Mode.

#### • Transmitting multiprocessor data

Figure 10-4-17 shows a typical flow chart for multiprocessor serial data transmission. After SCI3 initialization, follow the procedure below.



Figure 10-4-17 Typical Multiprocessor Data Transmission Flow Chart

SCI3 operates as follows during data transmission using a multiprocessor format.

SCI3 monitors bit TDRE in SSR. When this bit is cleared to 0, SCI3 recognizes that there is data written in the transmit data register (TDR), which it transfers to the transmit shift register (TSR). Then TDRE is set to 1 and transmission starts. If bit TIE in SCR3 is set to 1, a TXI interrupt is requested.

Serial data is transmitted from pin TXD using the communication format outlined in table 10-4-11.

Next, TDRE is checked as the stop bit is being transmitted. If TDRE is 0, data is transferred from TDR to TSR, and after the stop bit is sent, transmission of the next frame starts. If TDRE is 1, the TEND bit in SSR is set to 1, and after the stop bit is sent the output remains at 1 (mark state). A TEI interrupt is requested in this state if bit TEIE (transmit end interrupt enable) in SCR3 is set to 1.



Figure 10-4-18 shows a typical SCI3 operation in multiprocessor communication mode.

Figure 10-4-18 Typical Multiprocessor Format Transmit Operation (8-Bit Data, Multiprocessor Bit Added, and 1 Stop Bit) Receiving multiprocessor data

Figure 10-4-19 shows a typical flow chart for receiving data using a multiprocessor format. After SCI3 initialization, follow the procedure below.



Figure 10-4-19 Typical Flow Chart for Receiving Serial Data Using Multiprocessor Format



Figure 10-4-20 gives an example of data reception using a multiprocessor format.



#### **10.4.7 Interrupts**

SCI3 has six interrupt sources: transmit end, transmit data empty, receive data full, and the three receive error interrupts (overrun error, framing error, and parity error). All share a common interrupt vector. Table 10-4-13 describes each interrupt.

| Description                                                  | Vector Address                                                                                                                                                             |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt request due to receive data register full (RDRF)   | H'0024                                                                                                                                                                     |
| Interrupt request due to transmit data register empty (TDRE) |                                                                                                                                                                            |
| Interrupt request due to transmit end (TEND)                 |                                                                                                                                                                            |
| Interrupt request due to receive error (OER, FER, or PER)    |                                                                                                                                                                            |
|                                                              | Interrupt request due to receive data register full (RDRF)<br>Interrupt request due to transmit data register empty (TDRE)<br>Interrupt request due to transmit end (TEND) |

#### Table 10-4-13 SCI3 Interrupts

The interrupt requests are enabled and disabled by bits TIE and RIE of SCR3.

When bit TDRE in SSR is set to 1, TXI is requested. When bit TEND in SSR is set to 1, TEI is requested. These two interrupt requests occur during data transmission.

The initial value of bit TDRE is 1. Accordingly, if the transmit data empty interrupt request (TXI) is enabled by setting bit TIE to 1 in SCR3 before placing transmit data in TDR, TXI will be requested even though no transmit data has been readied.

Likewise, the initial value of bit TEND is 1. Accordingly, if the transmit end interrupt request (TEI) is enabled by setting bit TEIE to 1 in SCR3 before placing transmit data in TDR, TEI will be requested even though no data has been transmitted.

These interrupt features can be used to advantage by programming the interrupt handler to move the transmit data into TDR. When this technique is not used, the interrupt enable bits (TIE and TEIE) should not be set to 1 until after TDR has been loaded with transmit data, to avoid unwanted TXI and TEI interrupts.

When bit RDRF in SSR is set to 1, RXI is requested. When any of SSR bits OER, FER, or PER is set to 1, ERI is requested. These two interrupt requests occur during the receiving of data.

Details on interrupts are given in 3.3, Interrupts.

#### **10.4.8 Application Notes**

When using SCI3, attention should be paid to the following matters.

1. Relation between bit TDRE and writing data to TDR

Bit TDRE in the serial status register (SSR) is a status flag indicating that TDR does not contain new transmit data. TDRE is automatically cleared to 0 when data is written to TDR. When SCI3 transfers data from TDR to TSR, bit TDRE is set to 1.

Data can be written to TDR regardless of the status of bit TDRE. However, if new data is written to TDR while TDRE is cleared to 0, assuming the data held in TDR has not yet been shifted to TSR, it will be lost. For this reason it is advisable to confirm that bit TDRE is set to 1 before each write to TDR and not write to TDR more than once without checking TDRE in between.

2. Operation when multiple receive errors occur at the same time

When two or more receive errors occur at the same time, the status flags in SSR are set as shown in table 10-4-14. If an overrun error occurs, data is not transferred from RSR to RDR, and receive data is lost.

| SSR Status Flags |                   |   |   | Receive Data Transfer | Receive Error Status                    |  |  |
|------------------|-------------------|---|---|-----------------------|-----------------------------------------|--|--|
| RDRF*            | RDRF* OER FER PER |   |   |                       |                                         |  |  |
| 1                | 1                 | 0 | 0 | ×                     | Overrun error                           |  |  |
| 0                | 0                 | 1 | 0 | 0                     | Framing error                           |  |  |
| 0                | 0                 | 0 | 1 | 0                     | Parity error                            |  |  |
| 1                | 1                 | 1 | 0 | ×                     | Overrun error + framing error           |  |  |
| 1                | 1                 | 0 | 1 | ×                     | Overrun error + parity error            |  |  |
| 0                | 0                 | 1 | 1 | 0                     | Framing error + parity error            |  |  |
| 1                | 1                 | 1 | 1 | ×                     | Overrun error + framing error + parity  |  |  |
| Arror            |                   |   |   |                       | *************************************** |  |  |

#### Table 10-4-14 SSR Status Flag States and Transfer of Receive Data

error

Notation: O: Receive data transferred from RSR to RDR

x: Receive data not transferred from RSR to RDR

Note: \*RDRF keeps the same state as before the data was received. However, if due to a late read of received data in one frame an overrun error occurs in the next frame, RDRF is cleared to 0 when RDR is read.

#### 3. Break detection and processing

Break signals can be detected by reading the RXD pin directly when a framing error (FER) is detected. In the break state the input from the RXD pin consists of all 0s, so FER is set and the parity error flag (PER) may also be set. In the break state SCI3 continues to receive, so if the FER bit is cleared to 0 it will be set to 1 again.

4. Sending a mark or break signal

When TE is cleared to 0 the TXD pin becomes an I/O port, the level and direction (input or output) of which are determined by the PDR and PCR bits. This feature can be used to place the TXD pin in the mark state or send a break signal.

To place the serial communication line in the mark (1) state before TE is set to 1, set the PDR and PCR bits both to 1. Since TE is cleared to 0, TXD becomes a general output port outputting the value 1.

To send a break signal during data transmission, set the PCR bit to 1 and clear the PDR bit to 0, then clear TE to 0. When TE is cleared to 0 the transmitter is initialized, regardless of its current state, so the TXD pin becomes an output port outputting the value 0.

5. Receive error flags and transmit operation (sysnchronous mode only)

When a receive error flag (ORER, PER, or FER) is set to 1, SCI3 will not start transmitting even if TDRE is cleared to 0. Be sure to clear the receive error flags to 0 when starting to transmit. Note that clearing RE to 0 does not clear the receive error flags.

6. Receive data sampling timing and receive margin in asynchronous mode

In asynchronous mode SCI3 operates on a base clock with 16 times the bit rate frequency. In receiving, SCI3 synchronizes internally with the falling edge of the start bit, which it samples on the base clock. Receive data is latched at the rising edge of the eighth base clock pulse. See figure 10-4-21.



Figure 10-4-21 Receive Data Sampling Timing in Asynchronous Mode

The receive margin in asynchronous mode can therefore be derived from the following equation.

 $M = \{(0.5 - 1/2N) - (D - 0.5) / N - (L - 0.5) F\} \times 100\%$  .....Equation (1)

- M: Receive margin (%)
- N: Ratio of clock frequency to bit rate (N = 16)
- D: Clock duty cycle (D = 0.5 to 1)
- L: Frame length (L = 9 to 12)
- F: Absolute value of clock frequency error

In equation (1), if F (absolute value of clock frequency error) = 0 and D (clock duty cycle) = 0.5, the receive margin is 46.875% as given by equation (2) below.

When D = 0.5 and F = 0,

This value is theoretical. In actual system designs a margin of from 20 to 30 percent should be allowed.

#### 7. Relationship between bit RDRF and reading RDR

While SCI3 is receiving, it checks the RDRF flag. When a frame of data has been received, if the RDRF flag is cleared to 0, data receiving ends normally. If RDRF is set to 1, an overrun error occurs.

RDRF is automatically cleared to 0 when the contents of RDR are read. If RDR is read more than once, the second and later reads will be performed with RDRF cleared to 0. While RDRF is 0, if RDR is read when reception of the next frame is just ending, data from the next frame may be read. This is illustrated in figure 10-4-22.



Figure 10-4-22 Relationship between Data and RDR Read Timing

To avoid the situation described above, after RDRF is confirmed to be 1, RDR should only be read once and should not be read twice or more.

When the same data must be read more than once, the data read the first time should be copied to RAM, for example, and the copied data should be used. An alternative is to read RDR but leave a safe margin of time before reception of the next frame is completed. In synchronous mode, all reads of RDR should be completed before bit 7 is received. In asynchronous mode, all reads of RDR should be completed before the stop bit is received.

#### 8. Switching SCK<sub>3</sub> function

If pin SCK<sub>3</sub> is used as a clock output pin by SCI3 in synchronous mode and is then switched to a general input/output pin (a pin with a different function), the pin outputs a low level signal for half a system clock ( $\phi$ ) cycle immediately after it is switched.

This can be prevented by either of the following methods according to the situation.

a. When an SCK<sub>3</sub> function is switched from clock output to non clock-output

When stopping data transfer, issue one instruction to clear bits TE and RE to 0 and to set bits CKE1 and CKE0 in SCR3 to 1 and 0, respectively. In this case, bit COM in SMR should be left 1. The above prevents SCK<sub>3</sub> from being used as a general input/output pin. To avoid an intermediate level of voltage from being applied to SCK<sub>3</sub>, the line connected to SCK<sub>3</sub> should be pulled up to the Vcc level via a resistor, or supplied with output from an external device.

b. When an SCK<sub>3</sub> function is switched from clock output to general input/output

When stopping data transfer,

- (i) Issue one instruction to clear bits TE and RE to 0 and to set bits CKE1 and CKE0 in SCR3 to 1 and 0, respectively.
- (ii) Clear bit COM in SCR3 to 0
- (iii) Clear bits CKE1 and CKE0 in SCR3 to 0

Note that special care is also needed here to avoid an intermediate level of voltage from being applied to SCK<sub>3</sub>.

9. Switching TXD function

If pin TXD is used as a data output pin by SCI3 in synchronous mode and is then switched to a general input/output pin (a pin with a different function), the pin outputs a high level signal for one system clock ( $\phi$ ) cycle immediately after it is switched.

# Section 11 14-Bit PWM

## 11.1 Overview

The H8/3834U Series is provided with a 14-bit PWM (pulse width modulator) on-chip, which can be used as a D/A converter by connecting a low-pass filter.

#### 11.1.1 Features

Features of the 14-bit PWM are as follows.

• Choice of two conversion periods

A conversion period of  $32,768/\emptyset$ , with a minimum modulation width of  $2/\emptyset$  (PWCR0 = 1), or a conversion period of  $16,384/\emptyset$ , with a minimum modulation width of  $1/\emptyset$  (PWCR0 = 0), can be chosen.

• Pulse division method for less ripple

#### 11.1.2 Block Diagram

Figure 11-1 shows a block diagram of the 14-bit PWM.



Figure 11-1 Block Diagram of the 14 bit PWM

323 Hitachi

#### 11.1.3 Pin Configuration

Table 11-1 shows the output pin assigned to the 14-bit PWM.

### Table 11-1 Pin Configuration

| Name           | Abbrev. | I/O    | Function                           |
|----------------|---------|--------|------------------------------------|
| PWM output pin | PWM     | Output | Pulse-division PWM waveform output |

### 11.1.4 Register Configuration

Table 11-2 shows the register configuration of the 14-bit PWM.

## Table 11-2 Register Configuration

| Name                 | Abbrev. | R/W | Initial Value | Address |
|----------------------|---------|-----|---------------|---------|
| PWM control register | PWCR    | W   | H'FE          | H'FFD0  |
| PWM data register U  | PWDRU   | W   | H'C0          | H'FFD1  |
| PWM data register L  | PWDRL   | W   | H'00          | H'FFD2  |

## **11.2 Register Descriptions**

### 11.2.1 PWM Control Register (PWCR)

| Bit           | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0     |
|---------------|---|---|---|---|---|---|---|-------|
|               | — | — | — | — |   | _ | _ | PWCR0 |
| Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0     |
| Read/Write    |   |   |   | _ |   | _ |   | W     |

PWCR is an 8-bit write-only register for input clock selection.

Upon reset, PWCR is initialized to H'FE.

Bits 7 to 1: Reserved bits

Bits 7 to 1 are reserved; they are always read as 1, and cannot be modified.

Bit 0: Clock select 0 (PWCR0)

Bit 0 selects the clock supplied to the 14-bit PWM. This bit is a write-only bit; it is always read as 1.

| Bit 0<br>PWCR0 | Description                                                                                                                                                             |                 |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 0              | The input clock is $\emptyset/2$ (t <sub>g</sub> = 2/ $\emptyset$ ). The conversion period is 16,384/ $\emptyset$ , with a minimum modulation width of 1/ $\emptyset$ . | (initial value) |
| 1              | The input clock is $\emptyset/4$ (t <sub>g</sub> = 4/ $\emptyset$ ). The conversion period is 32,768/ $\emptyset$ , with modulation width of 2/ $\emptyset$ .           | n a minimum     |
| NI             |                                                                                                                                                                         |                 |

Notation:

t<sub>ø</sub>: Period of PWM input clock

11.2.2 PWM Data Registers U and L (PWDRU, PWDRL)

| PWDRU         |        |        |        |        |        |        |        |        |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Bit           | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|               | —      |        | PWDRU5 | PWDRU4 | PWDRU3 | PWDRU2 | PWDRU1 | PWDRU0 |
| Initial value | 1      | 1      | 0      | 0      | 0      | 0      | 0      | 0      |
| Read/Write    |        |        | W      | W      | W      | W      | W      | W      |
|               |        |        |        |        |        |        |        |        |
| PWDRL         |        |        |        |        |        |        |        |        |
| Bit           | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|               | PWDRL7 | PWDRL6 | PWDRL5 | PWDRL4 | PWDRL3 | PWDRL2 | PWDRL1 | PWDRL0 |
| Initial value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| Read/Write    | W      | W      | W      | W      | W      | W      | W      | W      |

PWDRU and PWDRL form a 14-bit write-only register, with the upper 6 bits assigned to PWDRU and the lower 8 bits to PWDRL. The value written to PWDRU and PWDRL gives the total high-level width of one PWM waveform cycle.

When 14-bit data is written to PWDRU and PWDRL, the register contents are latched in the PWM waveform generator, updating the PWM waveform generation data. The 14-bit data should always be written in the following sequence, first to PWDRL and then to PWDRU.

1. Write the lower 8 bits to PWDRL.

2. Write the upper 6 bits to PWDRU.

PWDRU and PWDRL are write-only registers. If they are read, all bits are read as 1.

Upon reset, PWDRU and PWDRL are initialized to H'C000.

## 11.3 Operation

When using the 14-bit PWM, set the registers in the following sequence.

- 1. Set bit PWM in port mode register 1 (PMR1) to 1 so that pin P1<sub>4</sub>/PWM is designated for PWM output.
- Set bit PWCR0 in the PWM control register (PWCR) to select a conversion period of either 32,768/ø (PWCR0 = 1) or 16,384/ø (PWCR0 = 0).
- 3. Set the output waveform data in PWM data registers U and L (PWDRU/L). Be sure to write in the correct sequence, first PWDRL then PWDRU. When data is written to PWDRU, the data in these registers will be latched in the PWM waveform generator, updating the PWM waveform generation in synchronization with internal signals.

One conversion period consists of 64 pulses, as shown in figure 11-2. The total of the highlevel pulse widths during this period ( $T_H$ ) corresponds to the data in PWDRU and PWDRL. This relation can be represented as follows.

 $T_{\rm H}$  = (data value in PWDRU and PWDRL + 64) × t<sub>o</sub>/2

where  $t_{\phi}$  is the PWM input clock period, either  $2/\phi$  (bit PWCR0 = 0) or  $4/\phi$  (bit PWCR0 = 1).

Example: Settings in order to obtain a conversion period of 8,192 µs:

When bit PWCR0 = 0, the conversion period is  $16,384/\emptyset$ , so  $\emptyset$  must be 2 MHz. In this case  $t_{fn} = 128 \ \mu$ s, with  $1/\emptyset$  (resolution) =  $0.5 \ \mu$ s.

When bit PWCR0 = 1, the conversion period is 32,768/ $\phi$ , so  $\phi$  must be 4 MHz. In this case t<sub>fn</sub> = 128  $\mu$ s, with 2/ $\phi$  (resolution) = 0.5  $\mu$ s.

Accordingly, for a conversion period of  $8,192 \mu s$ , the system clock frequency ( $\phi$ ) must be 2 MHz or 4 MHz.





# Section 12 A/D Converter

### 12.1 Overview

The H8/3834U Series includes on-chip a resistance-ladder-based successive-approximation analog-to-digital converter, and can convert up to 12 channels of analog input.

#### 12.1.1 Features

The A/D converter has the following features.

- 8-bit resolution
- 12 input channels
- Conversion time: approx. 12.4 µs per channel (at 5 MHz operation)
- Built-in sample-and-hold function
- Interrupt requested on completion of A/D conversion
- A/D conversion can be started by external trigger input

#### 12.1.2 Block Diagram

Figure 12-1 shows a block diagram of the A/D converter.



Figure 12-1 Block Diagram of the A/D Converter

### 12.1.3 Pin Configuration

Table 12-1 shows the A/D converter pin configuration.

| Name                       | Abbrev.          | I/O   | Function                                           |
|----------------------------|------------------|-------|----------------------------------------------------|
| Analog power supply pin    | AV <sub>CC</sub> | Input | Power supply and reference voltage of analog part  |
| Analog ground pin          | AV <sub>SS</sub> | Input | Ground and reference voltage of analog part        |
| Analog input pin 0         | AN <sub>0</sub>  | Input | Analog input channel 0                             |
| Analog input pin 1         | AN <sub>1</sub>  | Input | Analog input channel 1                             |
| Analog input pin 2         | AN <sub>2</sub>  | Input | Analog input channel 2                             |
| Analog input pin 3         | AN <sub>3</sub>  | Input | Analog input channel 3                             |
| Analog input pin 4         | AN <sub>4</sub>  | Input | Analog input channel 4                             |
| Analog input pin 5         | AN <sub>5</sub>  | Input | Analog input channel 5                             |
| Analog input pin 6         | AN <sub>6</sub>  | Input | Analog input channel 6                             |
| Analog input pin 7         | AN <sub>7</sub>  | Input | Analog input channel 7                             |
| Analog input pin 8         | AN <sub>8</sub>  | Input | Analog input channel 8                             |
| Analog input pin 9         | AN <sub>9</sub>  | Input | Analog input channel 9                             |
| Analog input pin 10        | AN <sub>10</sub> | Input | Analog input channel 10                            |
| Analog input pin 11        | AN <sub>11</sub> | Input | Analog input channel 11                            |
| External trigger input pin | ADTRG            | Input | External trigger input for starting A/D conversion |

### Table 12-1 Pin Configuration

## 12.1.4 Register Configuration

Table 12-2 shows the A/D converter register configuration.

## Table 12-2 Register Configuration

| Name                | Abbrev. | R/W | Initial Value | Address |
|---------------------|---------|-----|---------------|---------|
| A/D mode register   | AMR     | R/W | H'30          | H'FFC4  |
| A/D start register  | ADSR    | R/W | H'7F          | H'FFC6  |
| A/D result register | ADRR    | R   | Not fixed     | H'FFC5  |

## **12.2 Register Descriptions**

#### 12.2.1 A/D Result Register (ADRR)

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
|               | ADR7 | ADR6 | ADR5 | ADR4 | ADR3 | ADR2 | ADR1 | ADR0 |
| Initial value |      |      |      |      |      |      | _    |      |
| Read/Write    | R    | R    | R    | R    | R    | R    | R    | R    |

The A/D result register (ADRR) is an 8-bit read-only register for holding the results of analog-todigital conversion.

ADRR can be read by the CPU at any time, but the ADRR values during A/D conversion are not fixed.

After A/D conversion is complete, the conversion result is stored in ADRR as 8-bit data; this data is held in ADRR until the next conversion operation starts.

ADRR is not cleared on reset.

#### 12.2.2 A/D Mode Register (AMR)

| Bit           | 7   | 6    | 5   | 4 | 3   | 2   | 1   | 0   |
|---------------|-----|------|-----|---|-----|-----|-----|-----|
|               | скѕ | TRGE | . — |   | СНЗ | CH2 | CH1 | CH0 |
| Initial value | 0   | 0    | 1   | 1 | 0   | 0   | 0   | 0   |
| Read/Write    | R/W | R/W  |     |   | R/W | R/W | R/W | R/W |

AMR is an 8-bit read/write register for specifying the A/D conversion speed, external trigger option, and the analog input pins.

Upon reset, AMR is initialized to H'30.

Bit 7: Clock select (CKS)

Bit 7 sets the A/D conversion speed.

| Bit 7 |                      | Co        | nversion Time |  |
|-------|----------------------|-----------|---------------|--|
| CKS   | Conversion Period    | ø = 2 MHz | ø = 5 MHz     |  |
| 0     | 62/ø (initial value) | 31 μs     | 12.4 μs       |  |
| 1     | 31/ø                 | 15.5 μs   | *             |  |

Note: \* Operation is not guaranteed if the conversion time is less than 12.4  $\mu$ s. Set bit 7 for a value of at least 12.4  $\mu$ s.

#### **Bit 6:** External trigger select (TRGE)

Bit 6 enables or disables the start of A/D conversion by external trigger input.

| Bit 6<br>TRGE | Description                                                                                       |                          |
|---------------|---------------------------------------------------------------------------------------------------|--------------------------|
| 0             | Disables start of A/D conversion by external trigger                                              | (initial value)          |
| 1             | Enables start of A/D conversion by rising or falling edge of ext<br>ADTRG*                        | ernal trigger at pin     |
|               | The external trigger (ADTRG) edge is selected by bit IEG4 of the I (IEGR). See 3.3.2 for details. | IRQ edge select register |

Bits 5 and 4: Reserved bits

Bits 5 and 4 are reserved; they are always read as 1, and cannot be modified.

Bits 3 to 0: Channel select (CH3 to CH0)

Bits 3 to 0 select the analog input channel.

The channel selection should be made while bit ADSF is cleared to 0.

| Bit 3<br>CH3 | Bit 2<br>CH2 | Bit 1<br>CH1 | Bit 0<br>CH0 | Analog Input Channel |                 |
|--------------|--------------|--------------|--------------|----------------------|-----------------|
| 0            | 0            | *            | *            | No channel selected  | (initial value) |
| 0            | 1            | 0            | 0            | ANo                  | · ·             |
| 0            | . 1          | 0            | 1            | AN <sub>1</sub>      |                 |
| 0            | 1            | 1            | 0            | AN <sub>2</sub>      |                 |
| 0            | 1            | 1            | 1            | AN <sub>3</sub>      |                 |
| 1            | 0            | 0            | 0            | AN4                  |                 |
| 1            | 0            | 0            | 1            | AN <sub>5</sub>      |                 |
| 1            | 0            | 1            | 0            | AN <sub>6</sub>      |                 |
| 1            | 0            | 1            | 1            | AN <sub>7</sub>      |                 |
| 1            | 1 .          | 0            | 0            | AN <sub>8</sub>      |                 |
| 1            | 1            | 0            | 1            | AN <sub>9</sub>      |                 |
| 1            | 1            | 1            | 0            | AN <sub>10</sub>     |                 |
| 1            | 1            | 1            | - 1          | AN <sub>11</sub>     |                 |

Note: \* Don't care

#### 12.2.3 A/D Start Register (ADSR)

| Bit           | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------------|------|---|---|---|---|---|---|---|
|               | ADSF |   | — | — |   | _ | — | - |
| Initial value | 0    | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| Read/Write    | R/W  |   |   |   | _ |   | _ |   |

The A/D start register (ADSR) is an 8-bit read/write register for starting and stopping A/D conversion.

A/D conversion is started by writing 1 to the A/D start flag (ADSF) or by input of the designated edge of the external trigger signal, which also sets ADSF to 1. When conversion is complete, the converted data is set in the A/D result register (ADRR), and at the same time ADSF is cleared to 0.

Bit 7: A/D start flag (ADSF)

Bit 7 controls and indicates the start and end of A/D conversion.

| Bit 7<br>ADSF | Description |                                            |                 |  |  |  |  |  |
|---------------|-------------|--------------------------------------------|-----------------|--|--|--|--|--|
| 0             | Read        | Indicates the completion of A/D conversion | (initial value) |  |  |  |  |  |
|               | Write       | Stops A/D conversion                       |                 |  |  |  |  |  |
| 1             | Read        | Indicates A/D conversion in progress       |                 |  |  |  |  |  |
|               | Write       | Starts A/D conversion                      |                 |  |  |  |  |  |

Bits 6 to 0: Reserved bits

Bits 6 to 0 are reserved; they are always read as 1, and cannot be modified.

## **12.3 Operation**

#### 12.3.1 A/D Conversion Operation

The A/D converter operates by successive approximations, and yields its conversion result as 8-bit data.

A/D conversion begins when software sets the A/D start flag (bit ADSF) to 1. Bit ADSF keeps a value of 1 during A/D conversion, and is cleared to 0 automatically when conversion is complete.

The completion of conversion also sets bit IRRAD in interrupt request register 2 (IRR2) to 1. An A/D conversion end interrupt is requested if bit IENAD in interrupt enable register 2 (IENR2) is set to 1.

If the conversion time or input channel needs to be changed in the A/D mode register (AMR) during A/D conversion, bit ADSF should first be cleared to 0, stopping the conversion operation, in order to avoid malfunction.

#### 12.3.2 Start of A/D Conversion by External Trigger Input

The A/D converter can be made to start A/D conversion by input of an external trigger signal. External trigger input is enabled at pin  $\overline{\text{ADTRG}}$  when bit IRQ4 in port mode register 2 (PMR2) is set to 1, and bit TRGE in AMR is set to 1. Then when the input signal edge designated in bit IEG4 of the IRQ edge select register (IEGR) is detected at pin  $\overline{\text{ADTRG}}$ , bit ADSF in ADSR will be set to 1, starting A/D conversion.



Figure 12-2 shows the timing.

Figure 12-2 External Trigger Input Timing

## **12.4 Interrupts**

When A/D conversion ends (ADSF changes from 1 to 0), bit IRRAD in interrupt request register 2 (IRR2) is set to 1.

A/D conversion end interrupts can be enabled or disabled by means of bit IENAD in interrupt enable register 2 (IENR2).

For further details see 3.3, Interrupts.

## 12.5 Typical Use

An example of how the A/D converter can be used is given below, using channel 1 (pin  $AN_1$ ) as the analog input channel. Figure 12-3 shows the operation timing.

- Bits CH3 to CH0 of the A/D mode register (AMR) are set to 0101, making pin AN<sub>1</sub> the analog input channel. A/D interrupts are enabled by setting bit IENAD to 1, and A/D conversion is started by setting bit ADSF to 1.
- When A/D conversion is complete, bit IRRAD is set to 1, and the A/D conversion result is stored in the A/D result register (ADRR). At the same time ADSF is cleared to 0, and the A/D converter goes to the idle state.
- Bit IENAD = 1, so an A/D conversion end interrupt is requested.
- The A/D interrupt handling routine starts.
- The A/D conversion result is read and processed.
- The A/D interrupt handling routine ends.

If ADSF is set to 1 again afterward, A/D conversion starts and steps 2 through 6 take place.

Figures 12-4 and 12-5 show flow charts of procedures for using the A/D converter.

Interrupt (IRRAD) Set \* IENAD Set \* Set \* A/D conversion starts ADSF Channel 1 (AN 1) Idle A/D conversion (1) Idle A/D conversion (2) Idle operation state Read conversion result Read conversion result A/D conversion result (1) XX A/D conversion result (2) XXXXX XXXXXXXX ADRR Note: \* () indicates instruction execution by software.

Figure 12-3 **Typical A/D Converter Operation Timing** 

336 Hitachi



Figure 12-4 Flow Chart of Procedure for Using A/D Converter (1) (Polling by Software)



Figure 12-5 Flow Chart of Procedure for Using A/D Converter (2) (Interrupts Used)

## **12.6** Application Notes

- Data in the A/D result register (ADRR) should be read only when the A/D start flag (ADSF) in the A/D start register (ADSR) is cleared to 0.
- Changing the digital input signal at an adjacent pin during A/D conversion may adversely affect conversion accuracy.

# Section 13 LCD Controller/Driver

## 13.1 Overview

The H8/3834U Series has an on-chip segment-type LCD controller circuit, LCD driver, and power supply circuit, for direct driving of an LCD panel.

#### 13.1.1 Features

Features of the LCD controller/driver are as follows.

Display capacity

|                           | Duty   | Internal Driver | External Segment<br>Expansion Driver |  |  |
|---------------------------|--------|-----------------|--------------------------------------|--|--|
| On-chip driver only       |        | 40 segments     | 0                                    |  |  |
| Use with external segment | Static | 36 segments     | 476 segments                         |  |  |
| expansion driver          | 1/2    | 36 segments     | 220 segments                         |  |  |
|                           | 1/3    | 36 segments     | 92 segments                          |  |  |
|                           | 1/4    | 36 segments     | 92 segments                          |  |  |

The HD66100 can be used for external expansion of the number of segments.

• LCD RAM capacity

8 bits  $\times$  64 bytes (512 bits)

- Word access to LCD RAM
- Segment output pins can be switched to general-purpose ports in groups of 4
- Unused common output pins can be used either for boosting common output (by parallel connection) or as ports.
- Displays in all operation modes except standby mode.
- Choice of 11 frame frequencies
- Internal voltage divider for liquid crystal driver power supply

#### 13.1.2 Block Diagram





Figure 13-1 LCD Controller/Driver Block Diagram

## 13.1.3 Pin Configuration

Table 13-1 shows the output pins assigned to the LCD controller/driver.

| Name               | Abbrev.                                          | I/O    | Function                                                                                   |  |  |  |  |
|--------------------|--------------------------------------------------|--------|--------------------------------------------------------------------------------------------|--|--|--|--|
| LCD segment output | SEG <sub>40</sub> to Outpu<br>SEG <sub>1</sub>   |        | Liquid crystal segment driver pins. All pins can b programmed also as ports.               |  |  |  |  |
| LCD common output  | COM <sub>4</sub> to Output<br>COM <sub>1</sub>   |        | Liquid crystal common driver pins. Parallel connection is possible at static and 1/2 duty. |  |  |  |  |
| External segment   | CL <sub>1</sub>                                  | Output | Display data latch clock; doubles as SEG <sub>40</sub>                                     |  |  |  |  |
| expansion signal   | CL <sub>2</sub>                                  | Output | Display data shift clock; doubles as SEG <sub>39</sub>                                     |  |  |  |  |
|                    | М                                                | Output | LCD alternating signal; doubles as SEG <sub>37</sub>                                       |  |  |  |  |
|                    | DO                                               | Output | Serial display data; doubles as SEG <sub>38</sub>                                          |  |  |  |  |
| LCD power supply   | V <sub>1</sub> , V <sub>2</sub> , V <sub>3</sub> | Input  | For external connection to bypass capacitor or for use of external power supply circuit    |  |  |  |  |

## Table 13-1 Pin Configuration

## 13.1.4 Register Configuration

Table 13-2 shows the register configuration of the LCD controller/driver.

## Table 13-2 Register Configuration

| Name                      | Abbrev. | R/W | Initial Value | Address           |
|---------------------------|---------|-----|---------------|-------------------|
| LCD port control register | LPCR    | R/W | H'00          | H'FFC0            |
| LCD control register      | LCR     | R/W | H'80          | H'FFC1            |
| LCD RAM                   | ·       | R/W | Not fixed     | H'F740 to H'F77F* |

Note: \* Value after reset.

## **13.2 Register Descriptions**

| Bit           | 7    | 6    | 5   | · 4 | 3    | 2    | 1    | 0    |
|---------------|------|------|-----|-----|------|------|------|------|
|               | DTS1 | DTS0 | СМХ | SGX | SGS3 | SGS2 | SGS1 | SGS0 |
| Initial value | 0    | 0    | 0   | 0   | 0    | 0    | 0    | 0    |
| Read/Write    | R/W  | R/W  | R/W | R/W | R/W  | R/W  | R/W  | R/W  |

#### 13.2.1 LCD Port Control Register (LPCR)

The LCD port control register is an 8-bit read/write register, used for selecting the duty cycle and the LCD driver and pin functions, etc. Upon reset, LPCR is initialized to H'00.

Bits 7 to 5: Duty and common function select (DTS1, DTS0, CMX)

Bits 7 to 6 select a driver duty of static, 1/2, 1/3, or 1/4. Bit 5 determines whether the common pins not used at a given duty are to be used as ports or, in order to increase the common driving capacity, as multiple pins outputting the same waveform.

| Bit 7<br>DTS1 | Bit 6<br>DTS0 | Bit 5<br>CMX | Duty     | Common Driver*1                      | Other Uses                                                                              |
|---------------|---------------|--------------|----------|--------------------------------------|-----------------------------------------------------------------------------------------|
| 0             | 0             | 0            | Static   | COM <sub>1</sub> (initial value)     | COM <sub>4</sub> , COM <sub>3</sub> and COM <sub>2</sub> usable as ports                |
|               |               | 1            |          | COM <sub>4</sub> to COM <sub>1</sub> | $COM_4$ , $COM_3$ and $COM_2$ output the same waveform as $COM_1$                       |
| 0             | 1             | 0            | 1/2 duty | COM <sub>2</sub> to COM <sub>1</sub> | COM <sub>4</sub> and COM <sub>3</sub> usable as ports                                   |
|               |               | 1            |          | COM <sub>4</sub> to COM <sub>1</sub> | $COM_4$ outputs the same waveform as $COM_3$ , and $COM_2$ the same waveform as $COM_1$ |
| 1             | 0             | 0            | 1/3 duty | COM <sub>3</sub> to COM <sub>1</sub> | COM <sub>4</sub> usable as port                                                         |
|               |               | 1            |          | COM <sub>4</sub> to COM <sub>1</sub> | COM <sub>4</sub> outputs a non-select waveform*2                                        |
| 1             | 1             | 0            | 1/4 duty | COM <sub>4</sub> to COM <sub>1</sub> |                                                                                         |
|               |               | 1            |          |                                      |                                                                                         |

Notes: 1. Pins  $COM_4$  to  $COM_1$  become ports when bit SGX = 0 and bits SGS3 to SGS0 = 0000. Otherwise the common drivers are as indicated in the table above.

2. A non-select waveform is always output at pin COM<sub>4</sub>, which therefore should not be used.

#### Bit 4: Expansion signal select (SGX)

Bit 4 selects whether pins  $SEG_{40}/CL_1$ ,  $SEG_{39}/CL_2$ ,  $SEG_{38}/DO$ , and  $SEG_{37}/M$  are used as segment pins ( $SEG_{40}$  to  $SEG_{37}$ ) or as external segment expansion pins ( $CL_1$ ,  $CL_2$ , DO, M).

| Bit 4<br>SGX | Description                                    |                 |
|--------------|------------------------------------------------|-----------------|
| 0            | Pins SEG <sub>40</sub> to SEG <sub>37</sub> *  | (initial value) |
| 1            | Pins CL <sub>1</sub> , CL <sub>2</sub> , DO, M |                 |

Note: \* Selected as ports when bits SGS3 to SGS0 = 0000.

Bits 3 to 0: Segment driver select (SGS3 to SGS0)

Bits 3 to 0 select the pins to be used as segment drivers.

|               |   |               |   | Functions of Pins SEG <sub>40</sub> to SEG <sub>1</sub> |                                           |                                           |                                           |                                           |                                           |                                           |                              |                                         |                                         |                |
|---------------|---|---------------|---|---------------------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|-------------------------------------------|------------------------------|-----------------------------------------|-----------------------------------------|----------------|
| Bit 3<br>SGS3 |   | Bit 1<br>SGS1 |   | SEG <sub>40</sub> to<br>SEG <sub>37</sub>               | SEG <sub>36</sub> to<br>SEG <sub>33</sub> | SEG <sub>32</sub> to<br>SEG <sub>29</sub> | SEG <sub>28</sub> to<br>SEG <sub>25</sub> | SEG <sub>24</sub> to<br>SEG <sub>21</sub> | SEG <sub>20</sub> to<br>SEG <sub>17</sub> | SEG <sub>16</sub> to<br>SEG <sub>13</sub> | SEG <sub>12</sub> to<br>SEGg | SEG <sub>8</sub> to<br>SEG <sub>5</sub> | SEG <sub>4</sub> to<br>SEG <sub>1</sub> | Remarks        |
| 0             | 0 | 0             | 0 | Port                                                    | Port                                      | Port                                      | Port                                      | Port                                      | Port                                      | Port                                      | Port                         | Port                                    | Port                                    | (initial value |
| 0             | 0 | 0             | 1 | SEG                                                     | SEG                                       | Port                                      | Port                                      | Port                                      | Port                                      | Port                                      | Port                         | Port                                    | Port                                    |                |
| 0             | 0 | 1             | 0 | SEG                                                     | SEG                                       | SEG                                       | Port                                      | Port                                      | Port                                      | Port                                      | Port                         | Port                                    | Port                                    | _              |
| 0             | 0 | 1.            | 1 | SEG                                                     | SEG                                       | SEG                                       | SEG                                       | Port                                      | Port                                      | Port                                      | Port                         | Port                                    | Port                                    |                |
| 0             | 1 | 0             | 0 | SEG                                                     | SEG                                       | SEG                                       | SEG                                       | SEG                                       | Port                                      | Port                                      | Port                         | Port                                    | Port                                    |                |
| 0             | 1 | 0             | 1 | SEG                                                     | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | Port                                      | Port                         | Port                                    | Port                                    | -              |
| 0             | 1 | 1             | 0 | SEG                                                     | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | Port                         | Port                                    | Port                                    | _              |
| 0             | 1 | 1             | 1 | SEG                                                     | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                          | Port                                    | Port                                    | _              |
| 1             | * | *             | 0 | SEG                                                     | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                          | SEG                                     | Port                                    | _              |
| 1             | * | *             | 1 | SEG                                                     | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                          | SEG                                     | SEG                                     |                |
| 0             | 0 | 0             | 0 | External<br>segment<br>expansion                        | Port                                      | Port                                      | Port                                      | Port                                      | Port                                      | Port                                      | Port                         | Port                                    | Port                                    |                |
| 0             | 0 | 0             | 1 | External<br>segment<br>expansion                        | SEG                                       | Port                                      | Port                                      | Port                                      | Port                                      | Port                                      | Port                         | Port                                    | Port                                    | _              |
| 0             | 0 | 1             | 0 | External<br>segment<br>expansion                        | SEG                                       | SEG                                       | Port                                      | Port                                      | Port                                      | Port                                      | Port                         | Port                                    | Port                                    | -              |
| 0             | 0 | 1             | 1 | External<br>segment<br>expansion                        | SEG                                       | SEG                                       | SEG                                       | Port                                      | Port                                      | Port                                      | Port                         | Port                                    | Port                                    | _              |
| 0             | 1 | 0             | 0 | External<br>segment<br>expansion                        | SEG                                       | SEG                                       | SEG                                       | SEG                                       | Port                                      | Port                                      | Port                         | Port                                    | Port                                    | -              |
| 0             | 1 | 0             | 1 | External<br>segment<br>expansion                        | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | Port                                      | Port                         | Port                                    | Port                                    | •              |
| 0             | 1 | 1             | 0 | External<br>segment<br>expansion                        | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | Port                         | Port                                    | Port                                    | _              |
| 0             | 1 | 1             | 1 | External<br>segment<br>expansion                        | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                          | Port                                    | Port                                    | _              |
| 1             | * | *             | 0 | External<br>segment<br>expansion                        | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                          | SEG                                     | Port                                    | _              |
| 1             | * | •             | 1 | External<br>segment<br>expansion                        | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                                       | SEG                          | SEG                                     | SEG                                     | -              |

Note: \* Don't care

#### 13.2.2 LCD Control Register (LCR)

| Bit           | 7 | 6   | 5   | 4    | 3    | 2    | 1    | 0    |
|---------------|---|-----|-----|------|------|------|------|------|
|               | · | PSW | ACT | DISP | CKS3 | CKS2 | CKS1 | CKS0 |
| Initial value | 1 | 0   | 0   | 0    | 0    | 0    | 0    | 0    |
| Read/Write    |   | R/W | R/W | R/W  | R/W  | R/W  | R/W  | R/W  |

The LCD control register is an 8-bit read/write register for on/off control of the resistive voltage divider used as the LCD driver power supply, for display data control, and for frame frequency selection. Upon reset, LCR is initialized to H'80.

Bit 7: Reserved bit

Bit 7 is reserved; it is always read as 1, and cannot be modified.

Bit 6: Power switch (PSW)

Bit 6 switches the resistive voltage divider provided to power the LCD driver on/off. In lowpower modes when the LCD display is not used, or when an external power supply is used for the LCD, the resistive voltage divider can be switched off. When bit ACT = 0, or in standby mode, the resistive voltage divider is in the off state regardless of the bit 6 setting.

| Bit 6<br>PSW | Description                                    |                 |  |  |  |
|--------------|------------------------------------------------|-----------------|--|--|--|
| 0            | LCD power supply resistive voltage divider off | (initial value) |  |  |  |
| 1            | LCD power supply resistive voltage divider on  | ·               |  |  |  |

Bit 5: Display active (ACT)

Bit 5 selects whether the LCD controller/driver is used or not. When this bit is cleared to 0, the LCD controller/driver module halts operation, and the resistive voltage divider provided for the LCD driver power supply goes to the off state regardless of the PSW setting. However, register contents are retained.

| Bit 5<br>ACT | Description                             |                 |  |  |
|--------------|-----------------------------------------|-----------------|--|--|
| 0            | LCD controller/driver operation stopped | (initial value) |  |  |
| 1            | LCD controller/driver operational       |                 |  |  |

Bit 4: Display data control (DISP)

Bit 4 selects whether the LCD RAM contents are displayed or blank data is displayed regardless of the LCD RAM contents. This bit is valid also when the HD66100 is used for external segment expansion.

| Bit 4<br>DISP | Description            |                 |
|---------------|------------------------|-----------------|
| 0             | Blank data displayed   | (initial value) |
| 1             | LCD RAM data displayed |                 |

Bits 3 to 0: Frame frequency select (CKS3 to CKS0)

Bits 3 to 0 select the clock used by the LCD controller/driver, and the frame frequency. In subactive, watch, and subsleep modes the system clock ( $\emptyset$ ) is stopped, so there will be no display in these modes if  $\emptyset/2$  to  $\emptyset/256$  is chosen as the clock source. For display in these modes, clock  $\emptyset_W$  or  $\emptyset_W/2$  must be selected.

| Bit 3<br>CKS3 | Bit 2<br>CKS2 | Bit 1<br>CKS1 | Bit 0<br>CKS0 | Clock             | Frame Frequency* <sup>3</sup>         |               |                 |
|---------------|---------------|---------------|---------------|-------------------|---------------------------------------|---------------|-----------------|
|               |               |               |               |                   | ø = 5 MHz                             | ø = 625 kHz*1 | · ·             |
| 0             | *             | 0             | 0             | ø <sub>W</sub>    | 128 Hz*2                              |               | (initial value) |
| 0             | *             | 0             | 1             | ø <sub>W</sub>    | 64 Hz                                 |               |                 |
| 0             | *             | 1             | *             | ø <sub>W</sub> /2 | 32 Hz                                 |               | · · ·           |
| 1             | 0             | 0             | 0             | ø/2               | . —                                   | 610 Hz        |                 |
| 1             | 0             | 0             | 1             | ø/4               |                                       | 305 Hz        |                 |
| 1             | 0             | 1             | 0             | ø/8               | · · · · · · · · · · · · · · · · · · · | 153 Hz        |                 |
| 1             | 0             | 1             | 1             | ø/16              | 610 Hz                                | 76.3 Hz       |                 |
| 1             | 1             | 0             | 0             | ø/32              | 305 Hz                                | 38.1 Hz       | ,               |
| 1             | 1             | 0             | 1             | ø/64              | 153 Hz                                | _             |                 |
| 1             | 1             | 1             | 0             | ø/128             | 76.3 Hz                               |               |                 |
| 1             | 1             | 1             | 1             | ø/256             | 38.1 Hz                               |               |                 |
|               |               |               |               |                   |                                       |               |                 |

Notes: \* Don't care

- 1. Frame frequency in active (medium-speed) mode
- 2. Only the upper 32 bytes of the display RAM are used.
- 3. When a duty cycle of 1/3 is chosen, the frame frequency will be 4/3 times the frequencies shown in the above table.

## 13.3 Operation

### 13.3.1 Settings Prior to LCD Display

Various decisions related to hardware and software must be made before using the LCD controller/driver with an LCD display. The settings are described below.

- 1. Hardware settings
- Use at 1/2 duty

To use at 1/2 duty, connect pins  $V_2$  and  $V_3$  as shown in figure 13-2.





• Large-panel display

Because of the large impedance of the built-in resistive voltage divider, the H8/3834U Series LCD controller/driver is not well suited to driving large-panel displays. If use of a large panel leads to an unclear display, refer to 13.3.5 on boosting the LCD driver power supply. At static and 1/2 duty it is possible to boost the common output driving capacity. Set bit CMX to 1 when selecting the duty cycle. In this mode, at static duty pins  $COM_4$  to  $COM_1$  output the same waveform, while at 1/2 duty pins  $COM_2$  and  $COM_1$  output the  $COM_1$  waveform and pins  $COM_4$  and  $COM_3$  output the  $COM_2$  waveform.

#### Segment expansion

The HD66100 can be connected externally to expand the number of segments. See 13.3.3, Connection to HD66100.

- 2. Software settings
- Duty cycle selection

The duty cycle is selected in bits DTS1 and DTS0, with a choice of static, 1/2, 1/3, or 1/4 duty.

• Segment driver selection

The segment drivers to be used are selected in bits SGS3 to SGS0.

• Frame frequency selection

The frame frequency is selected in bits CKS3 to CKS0. The frame frequency should be selected depending on the specification of the LCD panel to be used. Refer to 13.3.4, Operation in Power-Down Modes, for information on clock selection in watch mode, subactive mode, and subsleep mode.

### 13.3.2 Relation of LCD RAM to Display

The relation of the LCD RAM to segments depends on the duty cycle. LCD RAM memory maps for each duty cycle when segments are not expanded externally are shown in figures 13-3 to 13-6. When segments are expanded externally, the LCD RAM memory maps for each duty cycle are as shown in figures 13-7 to 13-10. It is also possible to use only external segments and not use the segment pins on this chip, in which case the LCD RAM memory map is as shown in figure 13-11.

After setting the registers that control the LCD display, write data to the area corresponding to the duty cycle selected, using the same instructions as for the ordinary RAM. If the display is switched on, the data will be displayed automatically. Both word and byte access instructions can be used for writing to the LCD RAM.

### 13.3.3 Connection to HD66100

To expand the number of segments externally, connect the H8/3834U Series to the HD66100 segment chip. The HD66100 chip provides an additional 80 segments. When external segments are used, set bit SGX in LPCR for use of pins  $SEG_{40}$  to  $SEG_{37}$  as external segment expansion signal pins. Data will be output starting from LCD RAM pin  $SEG_{37}$ . When bits SGS3 to SGS0 in LPCR are set to 0000, data will be output starting from LCD RAM pin  $SEG_{1}$ .

Figure 13-12 shows typical connections to the HD66100. The output level is determined by the combination of data pins and pin M; but that combination differs between the H8/3834U Series and the HD66100. Table 13-3 shows the output level of the LCD driver power supply. Figure 13-13 shows the common and segment waveforms at each duty.

If bit ACT = 0, then if  $CL_2 = 0$ ,  $CL_1 = 0$  and M = 0, DO stops with the data output at that moment (1 or 0). In standby mode the expansion pins are in the high-impedance (floating) state.

External expansion increases the load on the LCD panel, as a result of which the internal power supply may not have sufficient capacity. In that case refer to 13.3.5 on boosting the LCD driver power supply.



Figure 13-3 LCD RAM Map 1: No External Segment Expansion (1/4 Duty)



Figure 13-4 LCD RAM Map 2: No External Segment Expansion (1/3 Duty)



Figure 13-5 LCD RAM Map 3: No External Segment Expansion (1/2 Duty)



Figure 13-6 LCD RAM Map 4: No External Segment Expansion (Static Duty)



Figure 13-7 LCD RAM Map 1: External Segment Expansion (1/4 Duty)



Figure 13-8 LCD RAM Map 2: External Segment Expansion (1/3 Duty)



Figure 13-9 LCD RAM Map 3: External Segment Expansion (1/2 Duty)



Figure 13-10 LCD RAM Map 4: External Segment Expansion (Static Duty)







Figure 13-12 Connection to HD66100















Figure 13-13 (d) Waveforms at Static Duty

| Data     |                | 0                               | 0                               | 1               | 1               |
|----------|----------------|---------------------------------|---------------------------------|-----------------|-----------------|
| M        |                | 0                               | 1                               | 0               | 1               |
| Static   | Common output  | V <sub>1</sub>                  | V <sub>SS</sub>                 | V <sub>1</sub>  | V <sub>SS</sub> |
|          | Segment output | V <sub>1</sub>                  | V <sub>SS</sub>                 | V <sub>SS</sub> | V <sub>1</sub>  |
| 1/2 duty | Common output  | V <sub>2</sub> , V <sub>3</sub> | V <sub>2</sub> , V <sub>3</sub> | V <sub>1</sub>  | V <sub>SS</sub> |
|          | Segment output | V <sub>1</sub>                  | V <sub>SS</sub>                 | V <sub>SS</sub> | V <sub>1</sub>  |
| 1/3 duty | Common output  | V <sub>3</sub>                  | V <sub>2</sub>                  | V <sub>1</sub>  | V <sub>SS</sub> |
|          | Segment output | V <sub>2</sub>                  | V <sub>3</sub>                  | V <sub>SS</sub> | V <sub>1</sub>  |
| 1/4 duty | Common output  | V <sub>3</sub>                  | V <sub>2</sub>                  | V <sub>1</sub>  | V <sub>SS</sub> |
|          | Segment output | V <sub>2</sub>                  | V <sub>3</sub>                  | V <sub>SS</sub> | V <sub>1</sub>  |

#### Table 13-3 Output Levels

#### 13.3.4 Operation in Power-Down Modes

The LCD controller/driver can be operated in the low-power modes, as shown in table 13-4.

In the subactive, watch, and subsleep modes, the system clock pulse generator stops running, so no clock signal will be supplied and the display will be stopped, unless  $\phi_W$  or  $\phi_W/2$  was selected when setting bits CKS3 to CKS0 in LCR. Since this may result in a direct current being applied to the LCD panel, be sure to select  $\phi_W$  or  $\phi_W/2$  as the clock if these modes are used. In active (medium-speed) mode the system clock is changed, making it necessary to adjust the frame frequency setting (in bits CKS3 to CKS0) to avoid a change in frame frequency.

#### Table 13-4 LCD Controller/Driver Operation in Power-Down Modes

| Mode    |         | Reset   | Active  | Sleep   | Watch   | Subactive | Subsleep         | Standby   |
|---------|---------|---------|---------|---------|---------|-----------|------------------|-----------|
| Clock   | Ø       | Running | Running | Running | Stopped | Stopped   | Stopped          | Stopped   |
|         | øw      | Running | Running | Running | Running | Running   | Running          | Stopped*1 |
| Display | ACT = 0 | Stopped | Stopped | Stopped | Stopped | Stopped   | Stopped          | Stopped*2 |
|         | ACT = 1 | Stopped | On      | On      | On*3    | On*3      | On* <sup>3</sup> | Stopped*2 |

Notes: 1. The subclock pulse generator does not stop, but clock supply is stopped.

2. The LCD driver power supply resistive voltage divider is off regardless of bit PSW.

3. The display will not function unless  $\sigma_W$  or  $\sigma_W/2$  is selected as the clock.

#### 13.3.5 Boosting the LCD Driver Power Supply

When a large LCD panel is driven, or if segments are expanded externally, the built-in power supply capacity may be insufficient, making it necessary to lower the power supply impedance. One method, shown in figure 13-12, is to connect a bypass capacitor of around  $0.1 \,\mu\text{F}$  to  $0.3 \,\mu\text{F}$  to pins V<sub>1</sub>, V<sub>2</sub>, and V<sub>3</sub>. Another approach, shown in figure 13-14 below, is to connect a resistive voltage divider externally.





# Section 14 Electrical Characteristics

# 14.1 H8/3834U Series Absolute Maximum Ratings

Table 14-1 lists the absolute maximum ratings.

### Table 14-1 Absolute Maximum Ratings

| Item           |                                | Symbol           | Value                          | Unit |
|----------------|--------------------------------|------------------|--------------------------------|------|
| Power supply v | voltage                        | V <sub>CC</sub>  | -0.3 to +7.0                   | V    |
| Analog power s | supply voltage                 | AV <sub>CC</sub> | -0.3 to +7.0                   | V    |
| Programming v  | voltage                        | V <sub>PP</sub>  | -0.3 to +13.0                  | V    |
| Input voltage  | Ports other than ports B and C | V <sub>in</sub>  | -0.3 to V <sub>CC</sub> + 0.3  | V    |
|                | Ports B and C                  | AV <sub>in</sub> | -0.3 to AV <sub>CC</sub> + 0.3 | V    |
| Operating temp | perature                       | T <sub>opr</sub> | -20 to +75                     | °C   |
| Storage tempe  | rature                         | T <sub>stg</sub> | -55 to +125                    | °C   |

Note: Permanent damage may occur to the chip if maximum ratings are exceeded. Normal operation should be under the conditions specified in Electrical Characteristics. Exceeding these values can result in incorrect operation and reduced reliability.

# 14.2 H8/3833U and H8/3834U Electrical Characteristics

### 14.2.1 Power Supply Voltage and Operating Range

The power supply voltage and operating range of the H8/3833U and H8/3834U are indicated by the shaded region in the figures below.

1. Power supply voltage vs. oscillator frequency range of H8/3833U and H8/3834U





2. Power supply voltage vs. clock frequency range of H8/3833U and H8/3834U

Subsidep mode (except CF
 Watch mode (except CPU)



3. Analog power supply voltage vs. A/D converter operating range of H8/3833U and H8/3834U



### **14.2.2 DC Characteristics**

Table 14-2 lists the DC characteristics of the H8/3833U and H8/3834U.

#### Table 14-2 DC Characteristics of H8/3833U and H8/3834U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, including subactive mode, unless otherwise indicated.

| Item                  | Symbol          | Applicable Pins                                                                                                                                                                            | Min                   | Тур    | Max                    | Unit     | Test Condition Note                                |
|-----------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------|------------------------|----------|----------------------------------------------------|
| Input high<br>voltage | V <sub>IH</sub> | RES, MD0,<br>WKP <sub>0</sub> to WKP <sub>7</sub> ,<br>IRQ <sub>0</sub> to IRQ <sub>4</sub> ,<br>TMIB, TMIC, TMIF                                                                          | 0.8 V <sub>CC</sub>   |        | V <sub>CC</sub> + 0.3  | <b>V</b> | $V_{CC} = 4.0 \text{ V} \text{ to } 5.5 \text{ V}$ |
|                       |                 | CS, TMIG,<br>SCK1, SCK2,<br>SCK3, ADTRG                                                                                                                                                    | 0.9 V <sub>CC</sub>   |        | V <sub>CC</sub> + 0.3  |          |                                                    |
|                       |                 | UD, SI1, SI2, RXD                                                                                                                                                                          | 0.7 V <sub>CC</sub>   |        | V <sub>CC</sub> + 0.3  | ۷        | $V_{CC} = 4.0 \text{ V} \text{ to } 5.5 \text{ V}$ |
|                       |                 |                                                                                                                                                                                            | 0.8 V <sub>CC</sub>   |        | V <sub>CC</sub> + 0.3  |          |                                                    |
|                       |                 | OSC1                                                                                                                                                                                       | V <sub>CC</sub> - 0.5 |        | V <sub>CC</sub> + 0.3  | V        | $V_{CC} = 4.0 \text{ V} \text{ to } 5.5 \text{ V}$ |
|                       |                 |                                                                                                                                                                                            | V <sub>CC</sub> - 0.3 |        | V <sub>CC</sub> + 0.3  |          | ······································             |
|                       |                 | $P1_0$ to $P1_7$<br>$P2_0$ to $P2_7$                                                                                                                                                       | 0.7 V <sub>CC</sub>   |        | V <sub>CC</sub> + 0.3  | ۷        | $V_{CC} = 4.0 V \text{ to } 5.5 V$                 |
|                       |                 | P3 <sub>0</sub> to P3 <sub>7</sub><br>P4 <sub>0</sub> to P4 <sub>3</sub><br>P5 <sub>0</sub> to P5 <sub>7</sub>                                                                             |                       |        |                        |          |                                                    |
|                       |                 | P6 <sub>0</sub> to P6 <sub>7</sub><br>P7 <sub>0</sub> to P7 <sub>7</sub><br>P8 <sub>0</sub> to P8 <sub>7</sub><br>P9 <sub>0</sub> to P9 <sub>7</sub><br>PA <sub>0</sub> to PA <sub>3</sub> | 0.8 V <sub>CC</sub>   | _      | V <sub>CC</sub> + 0.3  |          |                                                    |
|                       |                 | PB <sub>0</sub> to PB <sub>7</sub>                                                                                                                                                         | 0.7 V <sub>CC</sub>   |        | AV <sub>CC</sub> + 0.3 | ٧        | V <sub>CC</sub> = 4.0 V to 5.5 V                   |
|                       |                 | PC <sub>0</sub> to PC <sub>3</sub>                                                                                                                                                         | 0.8 V <sub>CC</sub>   |        | AV <sub>CC</sub> + 0.3 |          | ••••••••••••••••••••••••••••••••••••••             |
| Input low<br>voltage  | VIL             | RES, MD0,<br>WKP <sub>0</sub> to WKP <sub>7</sub> ,<br>IRQ <sub>0</sub> to IRQ <sub>4</sub> ,<br>TMIB, TMIC, TMIF,                                                                         | -0.3                  |        | 0.2 V <sub>CC</sub>    | V        | $V_{CC} = 4.0 V \text{ to } 5.5 V$                 |
|                       |                 | $\overline{CS}$ , TMIG,<br>SCK <sub>1</sub> , SCK <sub>2</sub> ,<br>SCK <sub>3</sub> , ADTRG                                                                                               | -0.3                  | ······ | 0.1 V <sub>CC</sub>    |          |                                                    |
|                       |                 | UD, SI1, SI2, RXD                                                                                                                                                                          | -0.3                  | ·      | 0.3 V <sub>CC</sub>    | v        | $V_{\rm CC} = 4.0 \text{ V}$ to 5.5 V              |
|                       |                 |                                                                                                                                                                                            | 0.3                   |        | 0.2 V <sub>CC</sub>    |          | ·                                                  |
|                       |                 | OSC1                                                                                                                                                                                       | -0.3                  |        | 0.5                    | V        | $V_{CC} = 4.0 \text{ V} \text{ to } 5.5 \text{ V}$ |
|                       |                 |                                                                                                                                                                                            | -0.3                  |        | 0.3                    |          | •                                                  |

Note: Connect pin TEST to  $V_{SS}$ .

# Table 14-2 DC Characteristics of H8/3833U and H8/3834U (cont)

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, including subactive mode, unless otherwise indicated.

| ltem                   | Symbol               | Applicable Pins                                                                                                                                                                                                                  | Min                   | Тур | Max                 | Unit | Test Condition Note                                                    |
|------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|------|------------------------------------------------------------------------|
| Input low<br>voltage   | V <sub>IL</sub>      | P1 <sub>0</sub> to P1 <sub>7</sub><br>P2 <sub>0</sub> to P2 <sub>7</sub><br>P3 <sub>0</sub> to P3 <sub>7</sub><br>P4 <sub>0</sub> to P4 <sub>3</sub><br>P5 <sub>0</sub> to P5 <sub>7</sub><br>P6 <sub>0</sub> to P6 <sub>7</sub> | -0.3                  |     | 0.3 V <sub>CC</sub> | V    | $V_{CC} = 4.0 \text{ V} \text{ to } 5.5 \text{ V}$                     |
|                        |                      | $P_{0}$ to $P_{7}$<br>$P_{0}$ to $P_{7}$<br>$P_{0}$ to $P_{8}$<br>$P_{0}$ to $P_{9}$<br>$P_{0}$ to $P_{3}$<br>$P_{0}$ to $P_{3}$<br>$P_{0}$ to $P_{7}$<br>$P_{0}$ to $P_{7}$<br>$P_{0}$ to $P_{7}$                               | -0.3                  |     | 0.2 V <sub>CC</sub> |      |                                                                        |
| Output<br>high voltage | V <sub>OH</sub><br>Ə | P1 <sub>0</sub> to P1 <sub>7</sub><br>P2 <sub>0</sub> to P2 <sub>7</sub><br>P3 <sub>0</sub> to P3 <sub>7</sub>                                                                                                                   | V <sub>CC</sub> – 1.0 | _   |                     | V    | V <sub>CC</sub> = 4.0 V to 5.5 V<br>-I <sub>OH</sub> = 1.0 mA          |
|                        |                      | $P4_0$ to $P4_2$<br>$P5_0$ to $P5_7$<br>$P6_0$ to $P6_7$                                                                                                                                                                         | V <sub>CC</sub> – 0.5 |     |                     |      | V <sub>CC</sub> = 4.0 V to 5.5 V<br>-I <sub>OH</sub> = 0.5 mA          |
|                        |                      | $P7_0$ to $P7_7$<br>$P8_0$ to $P8_7$<br>$P9_0$ to $P9_7$<br>$PA_0$ to $PA_3$                                                                                                                                                     | V <sub>CC</sub> - 0.5 |     |                     |      | -I <sub>OH</sub> = 0.1 mA                                              |
| Output<br>low voltage  | V <sub>OL</sub>      | P1 <sub>0</sub> to P1 <sub>7</sub><br>P4 <sub>0</sub> to P4 <sub>2</sub>                                                                                                                                                         |                       |     | 0.6                 | v    | V <sub>CC</sub> = 4.0 V to 5.5 V<br>I <sub>OL</sub> = 1.6 mA           |
|                        |                      |                                                                                                                                                                                                                                  |                       |     | 0.5                 |      | l <sub>OL</sub> = 0.4 mA                                               |
|                        |                      | P5 <sub>0</sub> to P5 <sub>7</sub><br>P6 <sub>0</sub> to P6 <sub>7</sub><br>P7 <sub>0</sub> to P7 <sub>7</sub><br>P8 <sub>0</sub> to P8 <sub>7</sub><br>P9 <sub>0</sub> to P9 <sub>7</sub><br>PA <sub>0</sub> to PA <sub>3</sub> |                       |     | 0.5                 |      | I <sub>OL</sub> = 0.4 mA                                               |
|                        |                      | P2 <sub>0</sub> to P2 <sub>7</sub><br>P3 <sub>0</sub> to P3 <sub>7</sub>                                                                                                                                                         | - <u></u> .           |     | 1.5                 |      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$<br>$I_{OL} = 10 \text{ mA}$ |
|                        |                      |                                                                                                                                                                                                                                  |                       |     | 0.6                 |      | V <sub>CC</sub> = 4.0 V to 5.5 V<br>I <sub>OL</sub> = 1.6 mA           |
|                        |                      |                                                                                                                                                                                                                                  |                       |     | 0.5                 |      | l <sub>OL</sub> = 0.4 mA                                               |

Note: Connect pin TEST to V<sub>SS</sub>.

# Table 14-2 DC Characteristics of H8/3833U and H8/3834U (cont)

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, including subactive mode, unless otherwise indicated.

| ltem                | Symbol               | Applicable Pins                                                                                                                                                                                                                                                                                                                                                                                                    | Min | Тур      | Max | Unit | <b>Test Condition</b>                                               | Note               |
|---------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|-----|------|---------------------------------------------------------------------|--------------------|
| Input               | lin]                 | RES, P43                                                                                                                                                                                                                                                                                                                                                                                                           |     |          | 20  | μA   | V <sub>IN</sub> = 0.5 V to                                          | 2                  |
| leakage             |                      |                                                                                                                                                                                                                                                                                                                                                                                                                    |     |          | 1 1 | -    | V <sub>CC</sub> – 0.5 V                                             | 1                  |
| current             |                      | OSC <sub>1</sub> , MD0<br>P1 <sub>0</sub> to P1 <sub>7</sub><br>P2 <sub>0</sub> to P2 <sub>7</sub><br>P3 <sub>0</sub> to P3 <sub>7</sub><br>P4 <sub>0</sub> to P4 <sub>2</sub><br>P5 <sub>0</sub> to P5 <sub>7</sub><br>P6 <sub>0</sub> to P6 <sub>7</sub><br>P7 <sub>0</sub> to P7 <sub>7</sub><br>P8 <sub>0</sub> to P8 <sub>7</sub><br>P9 <sub>0</sub> to P9 <sub>7</sub><br>PA <sub>0</sub> to PA <sub>3</sub> |     |          | 1   | μΑ   | $V_{IN} = 0.5 V \text{ to}$<br>$V_{CC} - 0.5 V$                     |                    |
|                     |                      | PB <sub>0</sub> to PB <sub>7</sub><br>PC <sub>0</sub> to PC <sub>3</sub>                                                                                                                                                                                                                                                                                                                                           |     |          | 1   |      | $V_{IN} = 0.5 V \text{ to}$<br>AV <sub>CC</sub> - 0.5 V             | -                  |
| Pull-up<br>MOS      | -Ip                  | P1 <sub>0</sub> to P1 <sub>7</sub><br>P3 <sub>0</sub> to P3 <sub>7</sub>                                                                                                                                                                                                                                                                                                                                           | 50  |          | 300 | μA   | V <sub>CC</sub> = 5 V,<br>V <sub>IN</sub> = 0 V                     |                    |
| current             |                      | P5 <sub>0</sub> to P5 <sub>7</sub><br>P6 <sub>0</sub> to P6 <sub>7</sub>                                                                                                                                                                                                                                                                                                                                           | _   | 35       |     | μA   | V <sub>CC</sub> = 2.7 V,<br>V <sub>IN</sub> = 0 V                   | Reference<br>value |
| Input<br>capacitanc | C <sub>IN</sub><br>e | All input pins except<br>power supply, RES,<br>P4 <sub>3</sub> pin                                                                                                                                                                                                                                                                                                                                                 |     |          | 15  | рF   | f = 1  MHz,<br>$V_{IN} = 0 \text{ V}$<br>$T_a = 25^{\circ}\text{C}$ | ·.                 |
| v                   |                      | RES                                                                                                                                                                                                                                                                                                                                                                                                                |     |          | 60  | -    |                                                                     | 2                  |
|                     |                      |                                                                                                                                                                                                                                                                                                                                                                                                                    |     |          | 15  |      |                                                                     | 1                  |
|                     |                      | P4 <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                    |     | <u> </u> | 30  | -    |                                                                     | 2                  |
|                     |                      |                                                                                                                                                                                                                                                                                                                                                                                                                    |     |          | 15  | -    |                                                                     | 1                  |

Notes: 1. Applies to HD6433833U and HD6433834U.

2. Applies to HD6473834U.

# Table 14-2 DC Characteristics of H8/3833U and H8/3834U (cont)

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}$ C to +75°C, including subactive mode, unless otherwise indicated.

| Item                                     | Symbol             | Applicable<br>Pins | Min | Тур | Max | Unit | Test Condition                                                                                   | Note                       |
|------------------------------------------|--------------------|--------------------|-----|-----|-----|------|--------------------------------------------------------------------------------------------------|----------------------------|
| Active mode current                      | I <sub>OPE1</sub>  | V <sub>CC</sub>    |     | 12  | 24  | mA   | Active mode (high speed), $V_{CC} = 5 \text{ V}, f_{osc} = 10 \text{ MHz}$                       | 1, 2                       |
| dissipation                              | I <sub>OPE2</sub>  | V <sub>CC</sub>    |     | 2.5 | 5   | mA   | Active mode (medium speed), $V_{CC} = 5 V$ , $f_{osc} = 10 MHz$                                  | 1, 2                       |
| Sleep mode<br>current<br>dissipation     | I <sub>SLEEP</sub> | V <sub>CC</sub>    | _   | 5   | 10  | mA   | $V_{CC}$ = 5 V, $f_{osc}$ = 10 MHz                                                               | 1, 2                       |
| Subactive mode<br>current<br>dissipation | I <sub>SUB</sub>   | V <sub>cc</sub>    |     | 50  | 130 | μA   | $V_{CC} = 2.7 V, LCD on,$<br>32-kHz crystal oscillator<br>( $\sigma_{SUB} = \sigma w/2$ )        | 1, 2                       |
|                                          |                    |                    |     | 40  | _   | μA   | V <sub>CC</sub> = 2:7 V, LCD on,<br>32-kHz crystal oscillator<br>(ø <sub>SUB</sub> = øw/8)       | Reference<br>value<br>1, 2 |
| Subsleep mode<br>current<br>dissipation  | I <sub>SUBSP</sub> | V <sub>cc</sub>    |     | 40  | 90  | μA   | V <sub>CC</sub> = 2.7 V, LCD on,<br>32-kHz crystal oscillator<br>(ø <sub>SUB</sub> = øw/2)       | 1, 2                       |
| Watch mode<br>current<br>dissipation     | IWATCH             | V <sub>CC</sub>    |     |     | 6   | μA   | $V_{CC}$ = 2.7 V, LCD not used,<br>32-kHz crystal oscillator<br>( $\sigma_{SUB}$ = $\sigma$ w/8) | 1, 2                       |
| Standby mode<br>current<br>dissipation   | I <sub>STBY</sub>  | V <sub>CC</sub>    |     |     | 5   | μA   | 32-kHz crystal oscillator<br>not used                                                            | 1, 2                       |
| RAM data retaining voltage               | V <sub>RAM</sub>   | V <sub>CC</sub>    | 2   |     |     | v    |                                                                                                  | 1, 2                       |

Notes: 1. Pin states during current measurement

| Mode                                      | RES<br>Pin      | Internal State                           | Other<br>Pins   | LCD<br>Power<br>Supply | Oscillator Pins                                                             |
|-------------------------------------------|-----------------|------------------------------------------|-----------------|------------------------|-----------------------------------------------------------------------------|
| Active mode<br>(high and medium<br>speed) | V <sub>CC</sub> | Operates                                 | V <sub>cc</sub> | Open                   | System clock oscillator: Crystal Subclock oscillator: Pin $X_1 = V_{CC}$    |
| Sleep mode                                | V <sub>cc</sub> | Only timer operates                      | V <sub>CC</sub> | Open                   | -                                                                           |
| Subactive mode                            | V <sub>cc</sub> | Operates                                 | V <sub>CC</sub> | Open                   | System clock oscillator: Crystal                                            |
| Subsleep mode                             | V <sub>cc</sub> | Only timer operates,<br>CPU stops        | V <sub>CC</sub> | Open                   | - Subclock oscillator: Crystal                                              |
| Watch mode                                | V <sub>cc</sub> | Only time-base clock operates, CPU stops | V <sub>CC</sub> | Open                   | -                                                                           |
| Standby mode                              | V <sub>CC</sub> | CPU and timers all stop                  | V <sub>CC</sub> | Open                   | System clock oscillator: Crystal<br>Subclock oscillator: Pin $X_1 = V_{CC}$ |

2. Excludes current in pull-up MOS transistors and output buffers.

# Table 14-2 DC Characteristics of H8/3833U and H8/3834U (cont)

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, including subactive mode, unless otherwise indicated.

| Item                                      | Symbol            | Applicable<br>Pins                     | Min        | Тур | Max | Unit | Test Condition                                     |
|-------------------------------------------|-------------------|----------------------------------------|------------|-----|-----|------|----------------------------------------------------|
| Allowable output<br>low current (per pin) | I <sub>OL</sub>   | Output pins except in<br>ports 2 and 3 |            | -   | 2   | mA   | $V_{CC} = 4.0 V \text{ to } 5.5 V$                 |
|                                           |                   | Ports 2 and 3                          |            |     | 10  | -    | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$         |
|                                           |                   | All output pins                        | — <u>.</u> |     | 0.5 | -    | · ·                                                |
| Allowable output<br>low current (total)   | Σl <sub>OL</sub>  | Output pins except in ports 2 and 3    |            |     | 40  | mA   | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$         |
|                                           |                   | Ports 2 and 3                          |            |     | 80  | -    | $V_{CC} = 4.0 \text{ V} \text{ to } 5.5 \text{ V}$ |
|                                           |                   | All output pins                        |            |     | 20  |      |                                                    |
| Allowable output                          | -Іон              | All output pins                        |            |     | 2   | mA   | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$         |
| high current (per pin)                    |                   |                                        |            |     | 0.2 | -    |                                                    |
| Allowable output                          | Σ–I <sub>OH</sub> | All output pins                        |            |     | 15  | mA   | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$         |
| high current (total)                      |                   |                                        |            |     | 10  | -    |                                                    |

#### **14.2.3 AC Characteristics**

Table 14-3 lists the control signal timing, and tables 14-4 and 14-5 list the serial interface timing of the H8/3833U and H8/3834U.

#### Table 14-3 Control Signal Timing of H8/3833U and H8/3834U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}$ C to +75°C, including subactive mode, unless otherwise specified.

| Item                                       | Symbol              | Applicable<br>Pins              | Min | Тур    | Max  | Unit                                    | Test Condition                             | Referenc <del>e</del><br>Figure |
|--------------------------------------------|---------------------|---------------------------------|-----|--------|------|-----------------------------------------|--------------------------------------------|---------------------------------|
| System clock                               | fosc                | OSC1, OSC2                      | 2   |        | 10   | MHz                                     | $V_{CC}$ = 4.0 V to 5.5 V                  |                                 |
| oscillation frequency                      |                     |                                 | 2   |        | 5    | _                                       |                                            |                                 |
| OSC clock (ø <sub>OSC</sub> )              | tosc                | OSC1, OSC2                      | 100 |        | 1000 | ns                                      | $V_{CC}$ = 4.0 V to 5.5 V                  | 1                               |
| cycle time                                 |                     |                                 | 200 | —      | 1000 |                                         |                                            | Figure 14-1                     |
| System clock (ø)                           | t <sub>cyc</sub>    |                                 | 2   |        | 16   | tosc                                    |                                            | 1                               |
| cycle time                                 |                     |                                 |     |        | 2000 | ns                                      |                                            |                                 |
| Subclock oscillation<br>frequency          | fw                  | X <sub>1</sub> , X <sub>2</sub> |     | 32.768 | —    | kHz                                     |                                            |                                 |
| Watch clock cycle time                     | tw                  | X <sub>1</sub> , X <sub>2</sub> | _   | 30.5   |      | μs                                      |                                            |                                 |
| Subclock (ø <sub>SUB</sub> )<br>cycle time | t <sub>subcyc</sub> |                                 | 2   |        | 8    | t <sub>W</sub>                          |                                            | 2                               |
| Instruction cycle time                     |                     |                                 | 2   |        |      | t <sub>cyc</sub><br>t <sub>subcyc</sub> |                                            |                                 |
| Oscillation stabilization                  | t <sub>rc</sub>     | OSC1, OSC2                      |     |        | 40   | ms                                      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ |                                 |
| time (crystal oscillator)                  |                     |                                 | _   |        | 60   | <b>-</b> .                              | •                                          | ·····                           |
| Oscillation stabilization time             | t <sub>rc</sub>     | X <sub>1</sub> , X <sub>2</sub> |     |        | 2    | S                                       |                                            |                                 |
| External clock high                        | <sup>t</sup> СРН    | OSC1                            | 40  | _      |      | ns                                      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-1                     |
| width                                      |                     |                                 | 80  |        |      | -                                       |                                            |                                 |
| External clock low                         | t <sub>CPL</sub>    | OSC1                            | 40  | _      | _    | ns                                      | $V_{CC}$ = 4.0 V to 5.5 V                  | Figure 14-1                     |
| width                                      |                     |                                 | 80  |        |      | -                                       |                                            |                                 |
| External clock rise time                   | t <sub>CPr</sub>    |                                 |     |        | 15   | ns                                      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-1                     |
|                                            |                     |                                 |     |        | 20   | -                                       |                                            |                                 |
| External clock fall time                   | t <sub>CPf</sub>    |                                 |     | _      | 15   | ns                                      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-1                     |
|                                            |                     |                                 |     |        | 20   | -                                       |                                            |                                 |
| Pin RES low width                          | t <sub>REL</sub>    | RES                             | 10  |        |      | tcyc                                    |                                            | Figure 14-2                     |
|                                            |                     |                                 |     |        |      |                                         |                                            |                                 |

Notes: 1. A frequency between 1 MHz to 10 MHz is required when an external clock is input.

2. Selected with SA1 and SA0 of system clock control register 2 (SYSCR2).

#### Table 14-3 Control Signal Timing of H8/3833U and H8/3834U (cont)

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}$ C to +75°C, including subactive mode, unless otherwise specified.

| Item                            | Symbol          | Applicable<br>Pins                                                                                   | Min | Тур | Max | Unit Test Condition                     | Reference<br>Figure |
|---------------------------------|-----------------|------------------------------------------------------------------------------------------------------|-----|-----|-----|-----------------------------------------|---------------------|
| Input pin high width            | t <sub>IH</sub> | IRQ <sub>0</sub> to IRQ <sub>4</sub><br>WKP <sub>0</sub> to WKP<br>ADTRG<br>TMIB, TMIC<br>TMIF, TMIG |     |     |     | tcyc<br>tsubcyc                         | Figure 14-3         |
| Input pin low width             | t <sub>iL</sub> | IRQ <sub>0</sub> to IRQ <sub>4</sub><br>WKP <sub>0</sub> to WKP<br>ADTRG<br>TMIB, TMIC<br>TMIF, TMIG |     |     |     | tcyc<br>tsubcyc                         | Figure 14-3         |
| Pin UD minimum modulation width | tudh<br>tudl    | UD                                                                                                   | 4   |     |     | t <sub>cyc</sub><br>t <sub>subcyc</sub> | Figure 14-4         |

#### Table 14-4 Serial Interface (SCI1, SCI2) Timing of H8/3833U and H8/3834U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, unless otherwise specified.

| Item                             | Symbol            | Applicable<br>Pins                | Min | Тур | Max | Unit              | Test Condition                             | Reference<br>Figure |
|----------------------------------|-------------------|-----------------------------------|-----|-----|-----|-------------------|--------------------------------------------|---------------------|
| Input serial clock<br>cycle time | t <sub>scyc</sub> | SCK1, SCK2                        | 2   | _   |     | t <sub>cyc</sub>  |                                            | Figure 14-5         |
| Input serial clock<br>high width | t <sub>SCKH</sub> | SCK1, SCK2                        | 0.4 |     |     | t <sub>scyc</sub> |                                            | Figure 14-5         |
| Input serial clock<br>low width  | t <sub>SCKL</sub> | SCK1, SCK2                        | 0.4 |     |     | t <sub>scyc</sub> |                                            | Figure 14-5         |
| Input serial clock rise          | t <sub>SCKr</sub> | SCK1, SCK2                        |     |     | 60  | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-5         |
| time                             |                   |                                   |     |     | 80  | -                 |                                            |                     |
| Input serial clock fall          | t <sub>SCKf</sub> | SCK1, SCK2                        |     |     | 60  | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-5         |
| time                             |                   |                                   |     |     | 80  | -                 | ••••••••••••••••••••••••••••••••••••••     |                     |
| Serial output data               | t <sub>SOD</sub>  | SO1, SO2                          |     |     | 200 | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-5         |
| delay time                       |                   |                                   |     |     | 350 | -                 |                                            |                     |
| Serial input data                | t <sub>SIS</sub>  | SI <sub>1</sub> , SI <sub>2</sub> | 200 |     |     | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-5         |
| setup time                       | ,                 |                                   | 400 |     |     | -                 |                                            |                     |
| Serial input data                | t <sub>SIH</sub>  | SI <sub>1</sub> , SI <sub>2</sub> | 200 |     |     | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-5         |
| hold time                        |                   |                                   | 400 |     |     | -                 |                                            |                     |
| CS setup time                    | tcss              | CS                                | 2   | —   |     | t <sub>cyc</sub>  |                                            | Figure 14-6         |
| CS hold time                     | t <sub>CSH</sub>  | CS                                | 2   |     |     | t <sub>cyc</sub>  |                                            | Figure 14-6         |

# Table 14-5 Serial Interface (SCI3) Timing of H8/3833U and H8/3834U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, unless otherwise specified.

| Item                     |              | Symbol            | Min | Тур | Max | Unit              | Test Condition                             | Reference<br>Figure |
|--------------------------|--------------|-------------------|-----|-----|-----|-------------------|--------------------------------------------|---------------------|
| Input clock cycle        | Asynchronous | t <sub>scyc</sub> | 4   | -   |     | t <sub>cyc</sub>  |                                            | Figure 14-7         |
|                          | Synchronous  |                   | 6   |     |     | -                 |                                            |                     |
| Input clock pulse width  |              | tsckw             | 0.4 | —   | 0.6 | t <sub>scyc</sub> |                                            | Figure 14-7         |
| Transmit data delay time |              | t <sub>TXD</sub>  |     |     | 1   | t <sub>cyc</sub>  | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-8         |
| (synchronous mo          | de)          |                   |     |     | 1   | -                 |                                            | -                   |
| Receive data setu        | ıp time      | t <sub>RXS</sub>  | 200 |     |     | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-8         |
| (synchronous mo          | de)          |                   | 400 |     |     | -                 |                                            | -                   |
| Receive data hold        | time         | t <sub>RXH</sub>  | 200 |     |     | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-8         |
| (synchronous mo          | de)          |                   | 400 |     | _   |                   |                                            | -                   |

#### 14.2.4 A/D Converter Characteristics

Table 14-6 shows the A/D converter characteristics of the H8/3833U and H8/3834U.

#### Table 14-6 A/D Converter Characteristics of H8/3833U and H8/3834U

# $V_{CC} = 2.7$ V to 5.5 V, $AV_{SS} = V_{SS} = 0.0$ V, $T_a = -20^{\circ}$ C to +75°C, unless otherwise specified.

| Item                              | Symbol              | Applicable<br>Pins                  | Min      | Тур | Max                    | Unit | Test Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Note                      |
|-----------------------------------|---------------------|-------------------------------------|----------|-----|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| Analog power<br>supply voltage    | AV <sub>CC</sub>    | AV <sub>CC</sub>                    | 2.7      |     | 5.5                    | ۷    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                         |
| Analog input<br>voltage           | AV <sub>IN</sub>    | AN <sub>0</sub> to AN <sub>11</sub> | -0.3     |     | AV <sub>CC</sub> + 0.3 | V    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |
| Analog power                      | Alope               | AV <sub>CC</sub>                    |          |     | 1.5                    | mA   | AV <sub>CC</sub> = 5.0 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                           |
| supply current                    | AI <sub>STOP1</sub> | AV <sub>CC</sub>                    |          | 150 |                        | μA   | 1121-1775 - 2000 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 - 2004 | 2<br>Refere-<br>nce value |
|                                   | AI <sub>STOP2</sub> | AV <sub>CC</sub>                    |          |     | 5                      | μA   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3                         |
| Analog input capacitance          | C <sub>AIN</sub>    | AN <sub>0</sub> to AN <sub>11</sub> |          |     | 30                     | рF   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |
| Allowable signal source impedance | R <sub>AIN</sub>    |                                     | <u> </u> |     | 10                     | kΩ   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |
| Resolution<br>(data length)       |                     |                                     |          |     | 8                      | bit  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |
| Non-linearity<br>error            |                     |                                     | _        |     | ±2.0                   | LSB  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |
| Quantization<br>error             |                     |                                     |          |     | ±0.5                   | LSB  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |
| Absolute<br>accuracy              |                     |                                     |          | —   | ±2.5                   | LSB  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |
| Conversion time                   |                     |                                     | 12.4     |     | 124                    | μs   | $AV_{CC} = 4.5 V \text{ to } 5.4$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5 V                       |
|                                   |                     |                                     | 24.8     |     | 124                    | •    | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                           |

Notes: 1. Set  $AV_{CC} = V_{CC}$  when the A/D converter is not used.

2. AI<sub>STOP1</sub> is the current in active and sleep modes while the A/D converter is idle.

 Al<sub>STOP2</sub> is the current at reset and in standby, watch, subactive, and subsleep modes while the A/D converter is idle.

#### 14.2.5 LCD Characteristics

Table 14-7 lists the LCD characteristics, and table 14-8 lists the AC characteristics for external segment expansion of the H8/3833U and H8/3834U.

#### Table 14-7 LCD Characteristics of H8/3833U and H8/3834U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, including subactive mode, unless otherwise specified.

| Item                                              | Symbol           | Applicable<br>Pins                       | Min | Тур | Max             | Unit | Test Condition             | Note |
|---------------------------------------------------|------------------|------------------------------------------|-----|-----|-----------------|------|----------------------------|------|
| Segment driver voltage drop                       | V <sub>DS</sub>  | SEG <sub>1</sub> to<br>SEG <sub>40</sub> | -   | —   | 0.6             | v    | l <sub>D</sub> = 2 μA      | .1   |
| Common driver<br>voltage drop                     | V <sub>DC</sub>  | COM <sub>1</sub> to<br>COM <sub>4</sub>  | _   |     | 0.3             | V    | l <sub>D</sub> = 2 μA      | 1    |
| LCD power supply<br>voltage divider<br>resistance | R <sub>LCD</sub> |                                          | 50  | 300 | 900             | kΩ   | Between $V_1$ and $V_{SS}$ |      |
| LCD power supply voltage                          | V <sub>LCD</sub> | V <sub>1</sub>                           | 2.7 |     | V <sub>cc</sub> | v    |                            | 2    |

Notes: 1. These are the voltage drops between the voltage supply pins V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub>, and Vss, and the segment pins or common pins.

2. When V<sub>LCD</sub> is supplied from an external source, the following relation must hold:  $V_{CC} \ge V_1 \ge V_2 \ge V_3 \ge V_{SS}$ 

#### Table 14-8 AC Characteristics for External Segment Expansion of H8/3833U and H8/3834U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, including subactive mode, unless otherwise specified.

| Item                      | Symbol           | Applicable<br>Pins               | Min  | Тур | Max   | Unit | Test Condition                        | Reference<br>Figure |
|---------------------------|------------------|----------------------------------|------|-----|-------|------|---------------------------------------|---------------------|
| Clock high width          | <sup>t</sup> сwн | CL <sub>1,</sub> CL <sub>2</sub> | 800  |     | ***** | ns   | *                                     | Figure 14-9         |
| Clock low width           | <sup>t</sup> CWL | CL <sub>2</sub>                  | 800  | -   |       | ns   | *                                     | Figure 14-9         |
| Clock setup time          | t <sub>CSU</sub> | CL <sub>1,</sub> CL <sub>2</sub> | 500  | _   |       | ns   | *                                     | Figure 14-9         |
| Data setup time           | t <sub>SU</sub>  | DO                               | 300  |     |       | ns   | *                                     | Figure 14-9         |
| Data hold time            | t <sub>DH</sub>  | DO                               | 300  |     |       | ns   | *                                     | Figure 14-9         |
| M delay time              | t <sub>DM</sub>  | М                                | -100 | 0 — | 1000  | ns   | , , , , , , , , , , , , , , , , , , , | Figure 14-9         |
| Clock rise and fall times | <sup>t</sup> ст  | $CL_{1,} CL_{2}$                 |      |     | 100   | ns   | ~                                     | Figure 14-9         |

Note: \* Value when the frame frequency is set to between 30.5 Hz and 488 Hz.

# 14.3 H8/3835U, H8/3836U, and H8/3837U Electrical Characteristics

# 14.3.1 Power Supply Voltage and Operating Range

The power supply voltage and operating range of the H8/3835U, H8/3836U, and H8/3837U are indicated by the shaded region in the figures below.

1. Power supply voltage vs. oscillator frequency range of H8/3835U, H8/3836U, and H8/3837U





3. Analog power supply voltage vs. A/D converter operating range of H8/3835U, H8/3836U, and H8/3837U



#### **14.3.2 DC Characteristics**

Table 14-9 lists the DC characteristics of the H8/3835U, H8/3836U, and H8/3837U.

### Table 14-9 DC Characteristics of H8/3835U, H8/3836U, and H8/3837U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}$ C to +75°C, including subactive mode, unless otherwise indicated.

| ltem                  | Symbol          | Applicable Pins                                                                                                                                                                                                                                      | Min                 | Тур | Max                    | Unit | Test Condition Note                                    |
|-----------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|------------------------|------|--------------------------------------------------------|
| Input high<br>voltage | V <sub>IH</sub> | RES, MD0,<br>WKP <sub>0</sub> to WKP <sub>7</sub> ,<br>IRQ <sub>0</sub> to IRQ <sub>4</sub> ,<br>TMIB, TMIC, TMIF                                                                                                                                    | 0.8 V <sub>CC</sub> |     | V <sub>CC</sub> + 0.3  | V    | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$             |
|                       |                 | CS, TMIG,<br>SCK₁, SCK₂,<br>SCK₃, ADTRG                                                                                                                                                                                                              | 0.9 V <sub>CC</sub> |     | V <sub>CC</sub> + 0.3  |      |                                                        |
|                       |                 | UD, SI1, SI2, RXD                                                                                                                                                                                                                                    | 0.7 V <sub>CC</sub> |     | V <sub>CC</sub> + 0.3  | ۷    | $V_{CC} = 4.0 \text{ V}$ to 5.5 V                      |
|                       |                 |                                                                                                                                                                                                                                                      | 0.8 V <sub>CC</sub> |     | V <sub>CC</sub> + 0.3  | •    |                                                        |
|                       |                 | OSC1                                                                                                                                                                                                                                                 | $V_{CC} - 0.5$      |     | V <sub>CC</sub> + 0.3  | ۷    | $V_{CC} = 4.0 \text{ V} \text{ to } 5.5 \text{ V}$     |
|                       |                 |                                                                                                                                                                                                                                                      | $V_{CC} - 0.3$      |     | V <sub>CC</sub> + 0.3  |      |                                                        |
|                       |                 | P1 <sub>0</sub> to P1 <sub>7</sub><br>P2 <sub>0</sub> to P2 <sub>7</sub><br>P3 <sub>0</sub> to P3 <sub>7</sub><br>P4 <sub>0</sub> to P4 <sub>3</sub><br>P5 <sub>0</sub> to P5 <sub>7</sub>                                                           | 0.7 V <sub>CC</sub> |     | V <sub>CC</sub> + 0.3  | V    | $V_{CC} = 4.0 V \text{ to } 5.5 V$                     |
|                       |                 | P60 to P67<br>P70 to P77<br>P80 to P87<br>P90 to P97<br>PA0 to PA3                                                                                                                                                                                   | 0.8 V <sub>CC</sub> |     | V <sub>CC</sub> + 0.3  |      |                                                        |
|                       |                 | PB <sub>0</sub> to PB <sub>7</sub>                                                                                                                                                                                                                   | 0.7 V <sub>CC</sub> |     | AV <sub>CC</sub> + 0.3 | ٧    | $V_{CC} = 4.0 \text{ V} \text{ to } 5.5 \text{ V}$     |
|                       |                 | PC <sub>0</sub> to PC <sub>3</sub>                                                                                                                                                                                                                   | 0.8 V <sub>CC</sub> |     | $AV_{CC} + 0.3$        |      |                                                        |
| Input low<br>voltage  | V <sub>IL</sub> | $\frac{\overline{\text{RES}}, \text{ MD0},}{\overline{\text{WKP}}_{0} \text{ to } \overline{\text{WKP}}_{7},}$ $\overline{\text{IRQ}}_{0} \text{ to } \overline{\text{IRQ}}_{4},$ $\overline{\text{IRQ}}_{0} \text{ to } \overline{\text{IRQ}}_{4},$ | -0.3                |     | 0.2 V <sub>CC</sub>    | V    | $V_{CC} = 4.0 V \text{ to } 5.5 V$                     |
|                       |                 | TMIB, TMIC, TMIF,<br>CS, TMIG,                                                                                                                                                                                                                       | -0.3                |     | 0.1 V <sub>CC</sub>    |      |                                                        |
|                       |                 | SCK <sub>1</sub> , SCK <sub>2</sub> ,<br>SCK <sub>3</sub> , ADTRG                                                                                                                                                                                    | _0.0                |     | O. I VCC               |      |                                                        |
|                       |                 | UD, SI <sub>1</sub> , SI <sub>2</sub> , RXD                                                                                                                                                                                                          | -0.3                |     | 0.3 V <sub>CC</sub>    | v    | $V_{\rm CC} = 4.0 \text{ V} \text{ to } 5.5 \text{ V}$ |
|                       |                 |                                                                                                                                                                                                                                                      | -0.3                |     | 0.2 V <sub>CC</sub>    |      |                                                        |
|                       |                 | OSC1                                                                                                                                                                                                                                                 | -0.3                |     | 0.5                    | V    | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$             |
|                       |                 |                                                                                                                                                                                                                                                      | -0.3                |     | 0.3                    |      |                                                        |

Note: Connect pin TEST to  $V_{SS}$ .

| $V_{CC} = 2.7 \text{ V}$ to 5.5 V, $AV_{CC} = 2.7 \text{ V}$ to 5.5 V, $V_{SS} = AV_{SS} = 0.0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to +75°C, |
|---------------------------------------------------------------------------------------------------------------------------------------------------|
| including subactive mode, unless otherwise indicated.                                                                                             |

| ltem         | Symbol          | Applicable Pins                    | Min                                    | Тур | Max                 | Unit | <b>Test Condition</b>                          | Note |
|--------------|-----------------|------------------------------------|----------------------------------------|-----|---------------------|------|------------------------------------------------|------|
| Input low    | VIL             | P1 <sub>0</sub> to P1 <sub>7</sub> | -0.3                                   |     | 0.3 V <sub>CC</sub> | V    | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$     |      |
| voltage      |                 | P2 <sub>0</sub> to P2 <sub>7</sub> |                                        |     |                     |      |                                                |      |
|              |                 | P3 <sub>0</sub> to P3 <sub>7</sub> |                                        |     |                     |      |                                                |      |
|              |                 | P4 <sub>0</sub> to P4 <sub>3</sub> |                                        |     |                     |      |                                                |      |
|              |                 | P5 <sub>0</sub> to P5 <sub>7</sub> |                                        |     |                     |      |                                                |      |
|              |                 | P6 <sub>0</sub> to P6 <sub>7</sub> | •••• • • • • • • • • • • • • • • • • • |     |                     |      |                                                |      |
|              |                 | P7 <sub>0</sub> to P7 <sub>7</sub> | -0.3                                   | —   | 0.2 V <sub>CC</sub> |      |                                                |      |
|              |                 | P8 <sub>0</sub> to P8 <sub>7</sub> |                                        |     |                     |      |                                                |      |
|              |                 | P9 <sub>0</sub> to P9 <sub>7</sub> |                                        |     |                     |      |                                                |      |
|              |                 | PA <sub>0</sub> to PA <sub>3</sub> |                                        |     |                     |      |                                                |      |
|              |                 | PB <sub>0</sub> to PB <sub>7</sub> |                                        |     |                     |      |                                                |      |
|              |                 | PC <sub>0</sub> to PC <sub>3</sub> |                                        |     |                     |      |                                                |      |
| Output       | V <sub>OH</sub> | P1 <sub>0</sub> to P1 <sub>7</sub> | V <sub>CC</sub> – 1.0                  |     |                     | v    | $V_{CC} = 4.0 \text{ V}$ to 5.5 V              |      |
| high voltage | )               | P2 <sub>0</sub> to P2 <sub>7</sub> |                                        |     |                     |      | l <sub>OH</sub> = 1.0 mA                       |      |
|              |                 | P30 to P37                         |                                        |     |                     |      |                                                |      |
|              |                 | P4 <sub>0</sub> to P4 <sub>2</sub> | $V_{CC} - 0.5$                         | —   |                     |      | $V_{CC} = 4.0 \text{ V}$ to 5.5 V              |      |
|              |                 | P5 <sub>0</sub> to P5 <sub>7</sub> |                                        |     |                     |      | –l <sub>OH</sub> = 0.5 mA                      |      |
|              |                 | P6 <sub>0</sub> to P6 <sub>7</sub> |                                        |     |                     |      |                                                |      |
|              |                 | P7 <sub>0</sub> to P7 <sub>7</sub> | $V_{CC} - 0.5$                         |     |                     |      | -l <sub>OH</sub> = 0.1 mA                      |      |
|              |                 | P8 <sub>0</sub> to P8 <sub>7</sub> |                                        |     |                     |      |                                                |      |
|              |                 | P9 <sub>0</sub> to P9 <sub>7</sub> |                                        |     |                     |      |                                                |      |
|              |                 | PA <sub>0</sub> to PA <sub>3</sub> |                                        |     |                     |      |                                                |      |
| Output       | VOL             | P1 <sub>0</sub> to P1 <sub>7</sub> | —                                      |     | 0.6                 | V    | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$     |      |
| low voltage  |                 | P4 <sub>0</sub> to P4 <sub>2</sub> |                                        |     |                     |      | l <sub>OL</sub> = 1.6 mA                       |      |
|              |                 |                                    |                                        |     | 0.5                 |      | I <sub>OL</sub> = 0.4 mA                       |      |
|              |                 | P5 <sub>0</sub> to P5 <sub>7</sub> | ·                                      |     | 0.5                 |      | I <sub>OL</sub> = 0.4 mA                       |      |
|              |                 | P60 to P67                         |                                        |     |                     |      |                                                |      |
|              |                 | P70 to P77                         |                                        |     |                     |      |                                                |      |
|              |                 | P8 <sub>0</sub> to P8 <sub>7</sub> |                                        |     |                     |      |                                                |      |
|              |                 | P90 to P97                         |                                        |     |                     |      |                                                |      |
|              |                 | PA <sub>0</sub> to PA <sub>3</sub> |                                        |     |                     |      |                                                |      |
|              |                 | P2 <sub>0</sub> to P2 <sub>7</sub> |                                        |     | 1.5                 |      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$     |      |
|              |                 | P30 to P37                         |                                        |     |                     |      | $I_{OL} = 10 \text{ mA}$                       |      |
|              |                 |                                    |                                        |     | 0.6                 |      | $V_{\rm CC} = 4.0 \text{ V to } 5.5 \text{ V}$ |      |
|              |                 |                                    |                                        |     |                     |      | $I_{OL} = 1.6 \text{ mA}$                      |      |
|              |                 |                                    |                                        | _   | 0.5                 |      | I <sub>OL</sub> = 0.4 mA                       |      |

Note: Connect pin TEST to V<sub>SS</sub>.

| Item               | Symbol                | Applicable Pins                                                                                                                                                                                                                                                                                                                                                                                                          | Min | Тур | Max | Unit | <b>Test Condition</b>                                        | Note            |
|--------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------------------------------------|-----------------|
| Input              | I <sub>IL</sub>       | RES, P4 <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                     |     |     | 20  | μA   | V <sub>IN</sub> = 0.5 V to                                   | 2               |
| leakage<br>current | •                     |                                                                                                                                                                                                                                                                                                                                                                                                                          |     |     | 1   | -    | V <sub>CC</sub> – 0.5 V                                      | 1               |
| CUITERI            |                       | $\begin{array}{c} \text{OSC}_{1}, \text{ MD0} \\ \text{P1}_{0} \text{ to P1}_{7} \\ \text{P2}_{0} \text{ to P2}_{7} \\ \text{P3}_{0} \text{ to P3}_{7} \\ \text{P4}_{0} \text{ to P4}_{2} \\ \text{P5}_{0} \text{ to P5}_{7} \\ \text{P6}_{0} \text{ to P6}_{7} \\ \text{P7}_{0} \text{ to P7}_{7} \\ \text{P8}_{0} \text{ to P8}_{7} \\ \text{P9}_{0} \text{ to P9}_{7} \\ \text{P4}_{0} \text{ to P4}_{3} \end{array}$ | _   |     | 1   | μA   | V <sub>IN</sub> = 0.5 V to<br>V <sub>CC</sub> - 0.5 V        |                 |
|                    |                       | PB <sub>0</sub> to PB <sub>7</sub><br>PC <sub>0</sub> to PC <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                 |     |     | 1   | -    | V <sub>IN</sub> = 0.5 V to<br>AV <sub>CC</sub> - 0.5 V       | <b>-</b>        |
| Pull-up<br>MOS     | Чp                    | P1 <sub>0</sub> to P1 <sub>7</sub><br>P3 <sub>0</sub> to P3 <sub>7</sub>                                                                                                                                                                                                                                                                                                                                                 | 50  |     | 300 | μA   | V <sub>CC</sub> = 5 V,<br>V <sub>IN</sub> = 0 V              |                 |
| current            |                       | P5 <sub>0</sub> to P5 <sub>7</sub><br>P6 <sub>0</sub> to P6 <sub>7</sub>                                                                                                                                                                                                                                                                                                                                                 |     | 35  |     | μA   | V <sub>CC</sub> = 2.7 V,<br>V <sub>IN</sub> = 0 V            | Reference value |
| Input<br>capacitan | C <sub>IN</sub><br>ce | All input pins except<br>power supply, RES<br>P4 <sub>3</sub> pin                                                                                                                                                                                                                                                                                                                                                        |     |     | 15  | рF   | f = 1 MHz,<br>V <sub>IN</sub> = 0 V<br>T <sub>a</sub> = 25°C |                 |
|                    |                       | RES                                                                                                                                                                                                                                                                                                                                                                                                                      |     |     | 60  | -    |                                                              | 2               |
|                    |                       |                                                                                                                                                                                                                                                                                                                                                                                                                          |     | _   | 15  | -    |                                                              | 1               |
|                    |                       | P4 <sub>3</sub>                                                                                                                                                                                                                                                                                                                                                                                                          |     |     | 30  | -    | ٩                                                            | 2               |
|                    |                       |                                                                                                                                                                                                                                                                                                                                                                                                                          |     |     | 15  | -    |                                                              | 1               |

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}$ C to +75°C, including subactive mode, unless otherwise indicated.

Notes: 1. Applies to HD6433835U, HD6433836U, and HD6433837U.

2. Applies to HD6473837U.

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}$ C to +75°C, including subactive mode, unless otherwise indicated.

| Item                                     | Symbol                                | Applicable<br>Pins | Min                                                                                  | Тур  | Max   | Unit | Test Condition                                                                                  | Note                       |
|------------------------------------------|---------------------------------------|--------------------|--------------------------------------------------------------------------------------|------|-------|------|-------------------------------------------------------------------------------------------------|----------------------------|
| Active mode current                      | I <sub>OPE1</sub>                     | V <sub>CC</sub>    |                                                                                      | 13.5 | 24.0  | mA   | Active mode (high speed),<br>$V_{CC} = 5 V$ , $f_{osc} = 10 MHz$                                | 1, 2                       |
| dissipation                              | $I_{OPE2}$ $V_{CC}$ — 2.5 5.0 IIIA AC |                    | Active mode (medium speed), $V_{CC} = 5 \text{ V}, \text{ f}_{osc} = 10 \text{ MHz}$ | 1, 2 |       |      |                                                                                                 |                            |
| Sleep mode<br>current<br>dissipation     | I <sub>SLEEP</sub>                    | V <sub>CC</sub>    |                                                                                      | 5.0  | 10.0  | mA   | $V_{CC} = 5 \text{ V}, \text{ f}_{osc} = 10 \text{ MHz}$                                        | 1, 2                       |
| Subactive mode<br>current<br>dissipation | I <sub>SUB</sub>                      | V <sub>CC</sub>    |                                                                                      | 50.0 | 130.0 | μA   | V <sub>CC</sub> = 2.7 V, LCD on,<br>32-kHz crystal oscillator<br>(ø <sub>SUB</sub> = øw/2)      | 1, 2                       |
|                                          |                                       |                    |                                                                                      | 40.0 |       | μA   | V <sub>CC</sub> = 2.7 V, LCD on,<br>32-kHz crystal oscillator<br>(ø <sub>SUB</sub> = øw/8)      | Reference<br>value<br>1, 2 |
| Subsleep mode<br>current<br>dissipation  | I <sub>SUBSP</sub>                    | V <sub>cc</sub>    |                                                                                      | 40.0 | 90.0  | μA   | V <sub>CC</sub> = 2.7 V, LCD on,<br>32-kHz crystal oscillator<br>(ø <sub>SUB</sub> = øw/2)      | 1, 2                       |
| Watch mode<br>current<br>dissipation     | Iwatch                                | V <sub>CC</sub>    |                                                                                      | -    | 6     | μA   | $V_{CC} = 2.7$ V, LCD not used,<br>32-kHz crystal oscillator<br>( $\sigma_{SUB} = \sigma W/8$ ) | 1, 2                       |
| Standby mode<br>current<br>dissipation   | I <sub>STBY</sub>                     | V <sub>CC</sub>    |                                                                                      |      | 5     | μA   | 32-kHz crystal oscillator<br>not used                                                           | 1, 2                       |
| RAM data<br>retaining voltage            | V <sub>RAM</sub>                      | V <sub>CC</sub>    | 2                                                                                    |      |       | V    |                                                                                                 | 1, 2                       |

Notes: 1. Pin states during current measurement

| Mode                                      | RES<br>Pin      | Internal State                           | Other<br>Pins   | LCD<br>Power<br>Supply | Oscillator Pins                                                             |
|-------------------------------------------|-----------------|------------------------------------------|-----------------|------------------------|-----------------------------------------------------------------------------|
| Active mode<br>(high and medium<br>speed) | V <sub>CC</sub> | Operates                                 | V <sub>CC</sub> | Open                   | System clock oscillator: Crystal Subclock oscillator: Pin $X_1 = V_{CC}$    |
| Sleep mode                                | V <sub>cc</sub> | Only timer operates                      | V <sub>cc</sub> | Open                   | •                                                                           |
| Subactive mode                            | V <sub>cc</sub> | Operates                                 | V <sub>CC</sub> | Open                   | System clock oscillator: Crystal                                            |
| Subsleep mode                             | V <sub>CC</sub> | Only timer operates,<br>CPU stops        | V <sub>CC</sub> | Open                   | Subclock oscillator: Crystal                                                |
| Watch mode                                | V <sub>CC</sub> | Only time-base clock operates, CPU stops | V <sub>CC</sub> | Open                   | -                                                                           |
| Standby mode                              | V <sub>cc</sub> | CPU and timers all stop                  | V <sub>CC</sub> | Open                   | System clock oscillator: Crystal<br>Subclock oscillator: Pin $X_1 = V_{CC}$ |

2. Excludes current in pull-up MOS transistors and output buffers.

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, including subactive mode, unless otherwise indicated.

| ltem                                      | Symbol            | Applicable<br>Pins                     | Min | Тур | Max | Unit | Test Condition                             |
|-------------------------------------------|-------------------|----------------------------------------|-----|-----|-----|------|--------------------------------------------|
| Allowable output<br>low current (per pin) | lol               | Output pins except in<br>ports 2 and 3 |     |     | 2   | mA   | $V_{CC} = 4.0 V \text{ to } 5.5 V$         |
|                                           |                   | Ports 2 and 3                          |     |     | 10  | _    | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ |
|                                           |                   | All output pins                        |     |     | 0.5 | -    | ·                                          |
| Allowable output<br>low current (total)   | Σl <sub>OL</sub>  | Output pins except in ports 2 and 3    |     |     | 40  | mA   | $V_{CC} = 4.0 V \text{ to } 5.5 V$         |
|                                           |                   | Ports 2 and 3                          |     |     | 80  | -    | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ |
|                                           |                   | All output pins                        |     |     | 20  | -    |                                            |
| Allowable output                          | -Юн               | All output pins                        |     |     | 2   | mA   | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ |
| high current (per pin)                    |                   |                                        |     |     | 0.2 | -    |                                            |
| Allowable output                          | Σ–l <sub>OH</sub> | All output pins                        |     |     | 15  | mA   | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ |
| high current (total)                      |                   |                                        |     |     | 10  | -    |                                            |

#### **14.3.3** AC Characteristics

Table 14-10 lists the control signal timing, and tables 14-11 and 14-12 list the serial interface timing of the H8/3835U, H8/3836U, and H8/3837U.

### Table 14-10Control Signal Timing of H8/3835U, H8/3836U, and H8/3837U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}$ C to +75°C, including subactive mode, unless otherwise specified.

| Item                                       | Symbol              | Applicable<br>Pins              | Min | Тур    | Max  | Unit                                    | Test Condition                             | Referenc <del>e</del><br>Figure |
|--------------------------------------------|---------------------|---------------------------------|-----|--------|------|-----------------------------------------|--------------------------------------------|---------------------------------|
| System clock                               | fosc                | OSC1, OSC2                      | 2   |        | 10   | MHz                                     | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ |                                 |
| oscillation frequency                      |                     |                                 | 2   | -      | 5    | -                                       |                                            |                                 |
| OSC clock (ø <sub>OSC</sub> )              | tosc                | OSC1, OSC2                      | 100 |        | 1000 | ns                                      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | 1                               |
| cycle time                                 |                     |                                 | 200 |        | 1000 | _                                       |                                            | Figure 14-1                     |
| System clock (ø)                           | t <sub>cyc</sub>    |                                 | 2   |        | 16   | tosc                                    |                                            | 1                               |
| cycle time                                 |                     |                                 |     | -      | 2000 | ns                                      |                                            |                                 |
| Subclock oscillation<br>frequency          | f <sub>W</sub>      | X <sub>1</sub> , X <sub>2</sub> |     | 32.768 | _    | kHz                                     |                                            |                                 |
| Watch dock (ø <sub>W</sub> )<br>cyde time  | t <sub>w</sub>      | X <sub>1</sub> , X <sub>2</sub> |     | 30.5   |      | μs                                      |                                            |                                 |
| Subclock (ø <sub>SUB</sub> )<br>cycle time | t <sub>subcyc</sub> |                                 | 2   |        | 8    | tw                                      |                                            | 2                               |
| Instruction cycle time                     |                     |                                 | 2   |        |      | t <sub>cyc</sub><br>t <sub>subcyc</sub> |                                            |                                 |
| Oscillation stabilization                  | t <sub>rc</sub>     | OSC1, OSC2                      | -   |        | 40   | ms                                      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ |                                 |
| time (crystal oscillator)                  |                     |                                 |     |        | 60   | -                                       |                                            |                                 |
| Oscillation stabilization time             | t <sub>rc</sub>     | X <sub>1</sub> , X <sub>2</sub> | _   | _      | 2    | S                                       |                                            |                                 |
| External clock high                        | <sup>t</sup> СРН    | OSC1                            | 40  |        | _    | ns                                      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-1                     |
| width                                      |                     |                                 | 80  |        |      | -                                       | **************************************     |                                 |
| External clock low                         | t <sub>CPL</sub>    | OSC1                            | 40  |        |      | ns                                      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-1                     |
| width                                      |                     |                                 | 80  |        |      | -                                       |                                            |                                 |
| External clock rise time                   | t <sub>CPr</sub>    |                                 |     |        | 15   | ns                                      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-1                     |
|                                            |                     |                                 |     |        | 20   | -                                       |                                            |                                 |
| External clock fall time                   | t <sub>CPf</sub>    |                                 | _   |        | 15   | ns                                      | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-1                     |
|                                            |                     |                                 |     |        | 20   | -                                       |                                            |                                 |
| Pin RES low width                          | t <sub>REL</sub>    | RES                             | 10  |        |      | tcyc                                    |                                            | Figure 14-2                     |

Notes: 1. A frequency between 1 MHz to 10 MHz is required when an external clock is input.

2. Selected with SA1 and SA0 of system clock control register 2 (SYSCR2).

# Table 14-10 Control Signal Timing of H8/3835U, H8/3836U, and H8/3837U (cont)

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, including subactive mode, unless otherwise specified.

| Item                            | Symbol                               | Applicable<br>Pins                                                                                   | Min | Тур   | Max     | Unit                                    | Test Condition | Reference<br>Figure |
|---------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------|-----|-------|---------|-----------------------------------------|----------------|---------------------|
| Input pin high width            | t <sub>iH</sub>                      | IRQ <sub>0</sub> to IRQ <sub>4</sub><br>WKP <sub>0</sub> to WKP<br>ADTRG<br>TMIB, TMIC<br>TMIF, TMIG | 2   |       |         | t <sub>cyc</sub><br>t <sub>subcyc</sub> |                | Figure 14-3         |
| Input pin low width             | t <sub>IL</sub>                      | IRQ <sub>0</sub> to IRQ <sub>4</sub><br>WKP <sub>0</sub> to WKP<br>ADTRG<br>TMIB, TMIC<br>TMIF, TMIG |     | <br>、 |         | t <sub>cyc</sub><br>t <sub>subcyc</sub> |                | Figure 14-3         |
| Pin UD minimum modulation width | t <sub>UDH</sub><br>t <sub>UDL</sub> | UD                                                                                                   | 4   |       | <br>· . | t <sub>cyc</sub><br>t <sub>subcyc</sub> |                | Figure 14-4         |

#### Table 14-11 Serial Interface (SCI1, SCI2) Timing of H8/3835U, H8/3836U, and H8/3837U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}$ C to +75°C, unless otherwise specified.

| Item                             | Symbol            | Applicable<br>Pins                  | Min | Тур | Max | Unit              | Test Condition                                     | Reference<br>Figure |
|----------------------------------|-------------------|-------------------------------------|-----|-----|-----|-------------------|----------------------------------------------------|---------------------|
| Input serial clock<br>cycle time | t <sub>scyc</sub> | SCK <sub>1</sub> , SCK <sub>2</sub> | 2   |     |     | t <sub>cyc</sub>  |                                                    | Figure 14-5         |
| Input serial clock<br>high width | t <sub>SCKH</sub> | SCK1, SCK2                          | 0.4 |     |     | t <sub>scyc</sub> |                                                    | Figure 14-5         |
| Input serial clock<br>low width  | t <sub>SCKL</sub> | SCK1, SCK2                          | 0.4 |     |     | t <sub>scyc</sub> |                                                    | Figure 14-5         |
| Input serial clock rise          | t <sub>SCKr</sub> | SCK1, SCK2                          |     |     | 60  | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$         | Figure 14-5         |
| time                             |                   |                                     |     |     | 80  | -                 |                                                    |                     |
| Input serial clock fall          | t <sub>SCKf</sub> | SCK1, SCK2                          |     |     | 60  | ns                | $V_{CC} = 4.0 \text{ V} \text{ to } 5.5 \text{ V}$ | Figure 14-5         |
| time                             |                   |                                     |     |     | 80  | -                 |                                                    |                     |
| Serial output data<br>delay time | tsop              | SO <sub>1</sub> , SO <sub>2</sub>   |     |     | 200 | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$         | Figure 14-5         |
|                                  |                   |                                     |     |     | 350 | -                 |                                                    |                     |
| Serial input data setup time     | t <sub>SIS</sub>  | SI1, SI2                            | 200 |     |     | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$         | Figure 14-5         |
|                                  |                   |                                     | 400 |     |     | -                 |                                                    | · .                 |
| Serial input data hold time      | t <sub>SIH</sub>  | SI <sub>1</sub> , SI <sub>2</sub>   | 200 |     |     | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$         | Figure 14-5         |
|                                  |                   |                                     | 400 |     |     | -                 |                                                    |                     |
| CS setup time                    | tcss              | CS                                  | 2   |     |     | t <sub>cyc</sub>  |                                                    | Figure 14-6         |
| CS hold time                     | <sup>t</sup> сsн  | CS                                  | 2   |     |     | t <sub>cyc</sub>  |                                                    | Figure 14-6         |

# Table 14-12 Serial Interface (SCI3) Timing of H8/3835U, H8/3836U, and H8/3837U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}$ C to +75°C, unless otherwise specified.

| Item                                           |              | Symbol            | Min | Тур | Max | Unit              | Test Condition                                 | Reference<br>Figure |
|------------------------------------------------|--------------|-------------------|-----|-----|-----|-------------------|------------------------------------------------|---------------------|
| Input clock cycle                              | Asynchronous | t <sub>scyc</sub> | 4   |     |     | t <sub>cyc</sub>  |                                                | Figure 14-7         |
|                                                | Synchronous  |                   | 6   | —   |     |                   |                                                |                     |
| Input clock pulse width                        |              | tsckw             | 0.4 | —   | 0.6 | t <sub>scyc</sub> |                                                | Figure 14-7         |
| Transmit data delay time<br>(synchronous mode) |              | t <sub>TXD</sub>  | —   |     | 1   | t <sub>cyc</sub>  | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$     | Figure 14-8         |
|                                                |              |                   |     |     | 1   | _                 |                                                | -                   |
| Receive data setup time<br>(synchronous mode)  |              | t <sub>RXS</sub>  | 200 |     | _   | ns                | $V_{CC} = 4.0 \text{ V to } 5.5 \text{ V}$     | Figure 14-8         |
|                                                |              |                   | 400 |     |     | -                 | -                                              | -                   |
| Receive data hold                              | l time       | t <sub>RXH</sub>  | 200 |     |     | ns                | $V_{\rm CC} = 4.0 \text{ V to } 5.5 \text{ V}$ | Figure 14-8         |
| (synchronous mod                               | de)          |                   | 400 |     | —   | -                 |                                                | -                   |

#### 14.3.4 A/D Converter Characteristics

Table 14-13 shows the A/D converter characteristics of the H8/3835U, H8/3836U, and H8/3837U.

#### Table 14-13 A/D Converter Characteristics of H8/3835U, H8/3836U, and H8/3837U

# $V_{CC} = 2.7$ V to 5.5 V, $AV_{SS} = V_{SS} = 0.0$ V, $T_a = -20^{\circ}$ C to +75°C, unless otherwise specified.

| Item                              | Symbol              | Applicable<br>Pins                  | Min                    | Тур | Max                    | Unit | Test Condition                    | Note                      |
|-----------------------------------|---------------------|-------------------------------------|------------------------|-----|------------------------|------|-----------------------------------|---------------------------|
| Analog power<br>supply voltage    | AV <sub>CC</sub>    | AV <sub>CC</sub>                    | 2.7                    |     | 5.5                    | V    |                                   | 1                         |
| Analog input<br>voltage           | AV <sub>IN</sub>    | AN <sub>0</sub> to AN <sub>11</sub> | AV <sub>SS</sub> - 0.3 |     | AV <sub>CC</sub> + 0.3 | V    |                                   |                           |
| Analog power                      | Al <sub>OPE</sub>   | AV <sub>CC</sub>                    |                        |     | 1.5                    | mA   | AV <sub>CC</sub> = 5.0 V          |                           |
| supply current                    | AI <sub>STOP1</sub> | AV <sub>CC</sub>                    | _                      | 150 |                        | μA   |                                   | 2<br>Refere-<br>nce value |
|                                   | AI <sub>STOP2</sub> | AV <sub>CC</sub>                    |                        |     | 5                      | μA   |                                   | 3                         |
| Analog input capacitance          | C <sub>AIN</sub>    | AN <sub>0</sub> to AN <sub>11</sub> |                        |     | 30                     | рF   |                                   |                           |
| Allowable signal source impedance | R <sub>AIN</sub>    |                                     |                        |     | 10                     | kΩ   |                                   |                           |
| Resolution<br>(data length)       |                     |                                     |                        | —   | 8                      | bit  |                                   |                           |
| Non-linearity<br>error            |                     |                                     |                        |     | ±2.0                   | LSB  |                                   | 2<br>2                    |
| Quantization error                |                     |                                     |                        | _   | ±0.5                   | LSB  |                                   |                           |
| Absolute<br>accuracy              |                     |                                     |                        |     | ±2.5                   | LSB  |                                   |                           |
| Conversion time                   |                     |                                     | 12.4                   |     | 124                    | μs   | $AV_{CC} = 4.5 V \text{ to } 5.5$ | V                         |
|                                   |                     |                                     | 24.8                   |     | 124                    | -    |                                   |                           |

Notes: 1. Set  $AV_{CC} = V_{CC}$  when the A/D converter is not used.

2. Al<sub>STOP1</sub> is the current in active and sleep modes while the A/D converter is idle.

 Al<sub>STOP2</sub> is the current at reset and in standby, watch, subactive, and subsleep modes while the A/D converter is idle.

#### 14.3.5 LCD Characteristics

Table 14-14 lists the LCD characteristics, and table 14-15 lists the AC characteristics for external segment expansion of the H8/3835U, H8/3836U, and H8/3837U.

#### Table 14-14 LCD Characteristics of H8/3835U, H8/3836U, and H8/3837U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, including subactive mode, unless otherwise specified.

| Item                                              | Symbol           | Applicable<br>Pins                       | Min | Тур | Max             | Unit | Test Condition             | Note |
|---------------------------------------------------|------------------|------------------------------------------|-----|-----|-----------------|------|----------------------------|------|
| Segment driver voltage drop                       | V <sub>DS</sub>  | SEG <sub>1</sub> to<br>SEG <sub>40</sub> | —   |     | 0.6             | v    | l <sub>D</sub> = 2 μA      | 1    |
| Common driver<br>voltage drop                     | V <sub>DC</sub>  | COM <sub>1</sub> to<br>COM <sub>4</sub>  |     |     | 0.3             | v    | l <sub>D</sub> = 2 μA      | 1    |
| LCD power supply<br>voltage divider<br>resistance | R <sub>LCD</sub> |                                          | 50  | 300 | 900             | kΩ   | Between $V_1$ and $V_{SS}$ |      |
| LCD power supply voltage                          | V <sub>LCD</sub> | V <sub>1</sub>                           | 2.7 |     | V <sub>CC</sub> | v    |                            | 2    |

Notes: 1. These are the voltage drops between the voltage supply pins V<sub>1</sub>, V<sub>2</sub>, V<sub>3</sub>, and Vss, and the segment pins or common pins.

2. When V<sub>LCD</sub> is supplied from an external source, the following relation must hold:  $V_{CC} \ge V_1 \ge V_2 \ge V_3 \ge V_{SS}$ 

#### Table 14-15 AC Characteristics for External Segment Expansion of H8/3835U, H8/3836U, and H8/3837U

 $V_{CC} = 2.7$  V to 5.5 V,  $AV_{CC} = 2.7$  V to 5.5 V,  $V_{SS} = AV_{SS} = 0.0$  V,  $T_a = -20^{\circ}C$  to +75°C, including subactive mode, unless otherwise specified.

| Item                      | Symbol           | Applicable<br>Pins               | Min  | Тур | Max  | Unit | Test Condition | Reference<br>Figure |
|---------------------------|------------------|----------------------------------|------|-----|------|------|----------------|---------------------|
| Clock high width          | <sup>t</sup> сwн | CL1, CL2                         | 800  |     |      | ns   | *              | Figure 14-9         |
| Clock low width           | <sup>t</sup> CWL | CL <sub>2</sub>                  | 800  |     |      | ns   | *              | Figure 14-9         |
| Clock setup time          | <sup>t</sup> csu | CL1, CL2                         | 500  |     | _    | ns   | *              | Figure 14-9         |
| Data setup time           | t <sub>su</sub>  | DO                               | 300  |     |      | ns   | *              | Figure 14-9         |
| Data hold time            | t <sub>DH</sub>  | DO                               | 300  |     |      | ns   | *              | Figure 14-9         |
| M delay time              | t <sub>DM</sub>  | М                                | -100 | 0 — | 1000 | ns   |                | Figure 14-9         |
| Clock rise and fall times | <sup>t</sup> ст  | CL <sub>1,</sub> CL <sub>2</sub> |      |     | 100  | ns   |                | Figure 14-9         |

Note: \* Value when the frame frequency is set to between 30.5 Hz and 488 Hz.

# **14.4 Operation Timing**

Figures 14-1 to 14-10 show timing diagrams.













384 Hitachi



Figure 14-4 Minimum UD High and Low Width



Figure 14-5 Serial Interface 1 and 2 Input/Output Timing



Figure 14-6 Serial Interface 2 Chip Select Timing



Figure 14-7 SCK<sub>3</sub> Input Clock Timing



Figure 14-8 Input/Output Timing of Serial Interface 3 in Synchronous Mode



Figure 14-9 Segment Expansion Signal Timing

388 Hitachi

# 14.5 Output Load Circuit



Figure 14-10 Output Load Condition

# Appendix A CPU Instruction Set

# A.1 Instructions

#### **Operation Notation**

| Rd8/16      | General register (destination) (8 or 16 bits) |
|-------------|-----------------------------------------------|
| Rs8/16      | General register (source) (8 or 16 bits)      |
| Rn8/16      | General register (8 or 16 bits)               |
| CCR         | Condition code register                       |
| N           | N (negative) flag in CCR                      |
| Z           | Z (zero) flag in CCR                          |
| V           | V (overflow) flag in CCR                      |
| С           | C (carry) flag in CCR                         |
| PC          | Program counter                               |
| SP          | Stack pointer                                 |
| #xx: 3/8/16 | Immediate data (3, 8, or 16 bits)             |
| d: 8/16     | Displacement (8 or 16 bits)                   |
| @aa: 8/16   | Absolute address (8 or 16 bits)               |
| +           | Addition                                      |
|             | Subtraction                                   |
| ×           | Multiplication                                |
| +           | Division                                      |
| ^           | Logical AND                                   |
| v           | Logical OR                                    |
| 0           | Exclusive logical OR                          |
| →           | Move                                          |
| _           | Logical complement                            |
|             |                                               |

# **Condition Code Notation**

| Sym | bol                                              |
|-----|--------------------------------------------------|
| \$  | Modified according to the instruction result     |
| *   | Not fixed (value not guaranteed)                 |
| 0   | Always cleared to 0                              |
|     | Not affected by the instruction execution result |
|     |                                                  |

## Table A-1 lists the H8/300L CPU instruction set.

## Table A-1 Instruction Set

|                       |                     |                                     | In       |   |     |             | sinç<br>Ler |           |            |      | s)      |   |     |       |      |     |    |             |
|-----------------------|---------------------|-------------------------------------|----------|---|-----|-------------|-------------|-----------|------------|------|---------|---|-----|-------|------|-----|----|-------------|
|                       | <b>Operand Size</b> |                                     | x: 8/16  |   | ۳.  | @(d:16, Rn) | @-Rn/@Rn+   | @аа: 8/16 | @(d:8, PC) | ලැබස | Implied | С | ond | litic | on ( | Cod | le | . of States |
| Mnemonic              | g                   | Operation                           | :xx#     | å | @Rn | Q           | Ģ           | මී        | Q          | Q    | E       | I | н   | Ν     | z    | ۷   | С  | No.         |
| MOV.B #xx:8, Rd       | В                   | #xx:8 → Rd8                         | 2        |   |     |             |             |           |            |      |         |   |     | \$    | \$   | 0   | -  | 2           |
| MOV.B Rs, Rd          | В                   | $Rs8 \rightarrow Rd8$               |          | 2 |     |             |             |           |            |      |         |   |     | \$    | \$   | 0   | _  | 2           |
| MOV.B @Rs, Rd         | В                   | @Rs16 → Rd8                         |          |   | 2   |             |             |           |            |      |         |   | —   | ¢     | \$   | 0   |    | 4           |
| MOV.B @(d:16, Rs), Rd | В                   | @(d:16, Rs16)→ Rd8                  |          |   |     | 4           |             |           |            |      |         |   |     | \$    | \$   | 0   | -  | 6           |
| MOV.B @Rs+, Rd        | в                   | @Rs16 → Rd8<br>Rs16+1 → Rs16        |          |   |     |             | 2           |           |            |      |         | - |     | \$    | ŧ    | 0   | -  | 6           |
| MOV.B @aa:8, Rd       | в                   | @aa:8 → Rd8                         |          |   |     |             |             | 2         |            |      |         | - | -   | \$    | \$   | 0   |    | 4           |
| MOV.B @aa:16, Rd      | в                   | @aa:16 → Rd8                        | ۱.<br>۱. |   |     |             |             | 4         |            |      |         | — | —   | ŧ     | \$   | 0   | -  | 6           |
| MOV.B Rs, @Rd         | В                   | Rs8 → @Rd16                         |          |   | 2   |             |             |           |            |      |         |   |     | ţ.    | \$   | 0   | -  | 4           |
| MOV.B Rs, @(d:16, Rd) | в                   | Rs8 → @(d:16, Rd16)                 |          |   |     | 4           |             |           |            |      |         |   |     | \$    | \$   | 0   |    | 6           |
| MOV.B Rs, @-Rd        | в                   | Rd16–1 → Rd16<br>Rs8 → @Rd16        |          |   |     |             | 2           |           |            |      |         |   |     | ŧ     | ŧ    | 0   | -  | 6           |
| MOV.B Rs, @aa:8       | в                   | Rs8 $\rightarrow$ @aa:8             |          |   |     | ·           |             | 2         |            |      |         |   | —   | \$    | \$   | 0   | _  | 4           |
| MOV.B Rs, @aa:16      | В                   | Rs8 → @aa:16                        |          |   |     |             | ŀ           | 4         |            |      |         |   | —   | \$    | ¢    | 0   |    | 6           |
| MOV.W #xx:16, Rd      | W                   | #xx:16 → Rd                         | 4        |   |     |             |             |           |            |      |         | — | —   | ¢     | \$   | 0   |    | 4           |
| MOV.W Rs, Rd          | W                   | $Rs16 \rightarrow Rd16$             |          | 2 |     |             |             |           |            |      |         | — | —   | \$    | \$   | 0   |    | 2           |
| MOV.W @Rs, Rd         | W                   | @Rs16 → Rd16                        |          |   | 2   |             |             |           |            |      |         |   |     | \$    | \$   | 0   | _  | 4           |
| MOV.W @(d:16, Rs), Rd | W                   | @(d:16, Rs16) → Rd16                |          |   |     | 4           |             |           |            |      |         | — |     | \$    | \$   | 0   | —  | 6           |
| MOV.W @Rs+, Rd        | w                   | @Rs16 → Rd16<br>Rs16+2 → Rs16       |          |   |     |             | 2           |           |            |      |         |   |     | \$    | \$   | 0   |    | 6           |
| MOV.W @aa:16, Rd      | W                   | @aa:16 → Rd16                       |          |   |     |             |             | 4         |            |      |         | - | -   | \$    | \$   | 0   | —  | 6           |
| MOV.W Rs, @Rd         | W                   | $Rs16 \rightarrow @Rd16$            |          |   | 2   |             |             |           |            |      |         | — |     | \$    | \$   | 0   |    | 4           |
| MOV.W Rs, @(d:16, Rd) | w                   | Rs16 → @(d:16, Rd16)                |          |   |     | 4           |             |           |            |      |         | — |     | \$    | \$   | 0   | _  | 6           |
| MOV.W Rs, @Rd         | w                   | Rd16–2 → Rd16<br>Rs16 → @Rd16       |          |   |     |             | 2           |           |            |      |         | - | -   | \$    | \$   | 0   | -  | 6           |
| MOV.W Rs, @aa:16      | W                   | Rs16 → @aa:16                       |          |   |     |             |             | 4         |            |      |         | - | -   | \$    | \$   | 0   | _  | 6           |
| POP Rd                | w                   | $@SP \rightarrow Rd16$<br>SP+2 → SP |          |   |     |             | 2           |           |            |      |         | - |     | \$    | \$   | 0   | -  | 6           |
| PUSH Rs               | W                   | SP–2 → SP<br>Rs16 → @SP             |          |   |     |             | 2           |           |            |      |         | - | -   | \$    | \$   | 0   | -  | 6           |

## Table A-1 Instruction Set (cont)

|                  |              |                                                                                                         | In        |    |    |            | sing<br>Ler |           |            |       | s)      |   |    |    |      |         |    | $\square$     |
|------------------|--------------|---------------------------------------------------------------------------------------------------------|-----------|----|----|------------|-------------|-----------|------------|-------|---------|---|----|----|------|---------|----|---------------|
|                  | Operand Size |                                                                                                         | #xx: 8/16 | Rn | Rn | (d:16, Rn) | @-Rn/@Rn+   | @аа: 8/16 | @(d:8, PC) | ලැබිය | Implied | с |    |    | on ( | · · · · | le | No. of States |
| Mnemonic         | ō            | Operation                                                                                               | ŧ         | æ  | G  | G          | Ø           | G         | 9          | 6     | -       | 1 | Н  | Ν  | Z    | ۷       | C  | ž             |
| EEPMOV           |              | if R4L≠0 then<br>Repeat @R5 → @R6<br>R5+1 → R5<br>R6+1 → R6<br>R4L-1 → R4L<br>Until R4L=0<br>else next; |           |    |    |            |             |           |            |       | 4       |   |    |    |      |         |    | •             |
| ADD.B #xx:8, Rd  | В            | $Rd8+#xx:8 \rightarrow Rd8$                                                                             | 2         |    |    |            |             |           |            |       |         |   | \$ | \$ | \$   | \$      | \$ | 2             |
| ADD.B Rs, Rd     | В            | Rd8+Rs8 → Rd8                                                                                           |           | 2  |    |            |             |           |            |       |         |   | \$ | \$ | \$   | \$      | \$ | 2             |
| ADD.W Rs, Rd     | W            | $Rd16+Rs16 \rightarrow Rd16$                                                                            |           | 2  |    |            |             |           |            |       |         | - | 0  | \$ | \$   | \$      | \$ | 2             |
| ADDX.B #xx:8, Rd | В            | $Rd8+#xx:8 + C \rightarrow Rd8$                                                                         | 2         |    |    |            |             |           |            |       |         |   | \$ | \$ | 2    | \$      | \$ | 2             |
| ADDX.B Rs, Rd    | В            | $Rd8+Rs8+C \rightarrow Rd8$                                                                             |           | 2  |    |            |             |           |            |       |         | - | \$ | ₽  | 2    | \$      | \$ | 2             |
| ADDS.W #1, Rd    | w            | $Rd16+1 \rightarrow Rd16$                                                                               |           | 2  |    |            |             |           |            |       |         |   | -  |    | _    | _       | —  | 2             |
| ADDS.W #2, Rd    | W            | $Rd16+2 \rightarrow Rd16$                                                                               |           | 2  |    |            |             |           |            |       |         |   |    | _  | _    |         | —  | 2             |
| INC.B Rd         | В            | $Rd8+1 \rightarrow Rd8$                                                                                 |           | 2  |    |            |             |           |            |       |         |   | -  | ¢  | \$   | \$      | —  | 2             |
| DAA.B Rd         | В            | Rd8 decimal adjust $\rightarrow$ Rd8                                                                    |           | 2  |    |            |             |           |            |       |         |   | *  | ↔  | \$   | *       | 3  | 2             |
| SUB.B Rs, Rd     | в            | Rd8–Rs8 → Rd8                                                                                           |           | 2  |    |            |             |           |            |       |         |   | \$ | ŧ  | \$   | \$      | \$ | 2             |
| SUB.W Rs, Rd     | w            | $Rd16-Rs16 \rightarrow Rd16$                                                                            |           | 2  |    |            |             |           |            |       |         | — | 0  | \$ | \$   | \$      | \$ | 2             |
| SUBX.B #xx:8, Rd | В            | $Rd8$ -#xx:8C $\rightarrow$ $Rd8$                                                                       | 2         |    |    |            |             |           |            |       |         | — | \$ | \$ | 2    | \$      | \$ | 2             |
| SUBX.B Rs, Rd    | В            | $Rd8-Rs8 - C \rightarrow Rd8$                                                                           |           | 2  |    |            |             |           |            |       |         | — | \$ | \$ | 2    | \$      | \$ | 2             |
| SUBS.W #1, Rd    | w            | $Rd16-1 \rightarrow Rd16$                                                                               |           | 2  |    |            |             |           |            |       |         |   | —  |    | —    |         |    | 2             |
| SUBS.W #2, Rd    | w            | $Rd16-2 \rightarrow Rd16$                                                                               |           | 2  |    |            |             |           |            |       |         |   | _  |    | —    | _       | _  | 2             |
| DEC.B Rd         | В            | $Rd8-1 \rightarrow Rd8$                                                                                 |           | 2  |    |            |             |           |            |       |         |   |    | \$ | \$   | \$      | -  | 2             |
| DAS.B Rd         | В            | Rd8 decimal adjust $\rightarrow$ Rd8                                                                    |           | 2  |    |            |             |           |            |       |         |   | *  | \$ | \$   | *       | —  | 2             |
| NEG.B Rd         | В            | $0-Rd \rightarrow Rd$                                                                                   |           | 2  | ļ  |            |             |           |            |       |         |   | \$ | \$ | \$   | \$      | \$ | 2             |
| CMP.B #xx:8, Rd  | В            | Rd8#xx:8                                                                                                | 2         |    |    |            |             |           |            |       |         |   | \$ | \$ | \$   | \$      | \$ | 2             |
| CMP.B Rs, Rd     | В            | Rd8–Rs8                                                                                                 |           | 2  |    |            |             |           |            |       |         |   | \$ | \$ | \$   | \$      | \$ | 2             |
| CMP.W Rs, Rd     | w            | Rd16-Rs16                                                                                               |           | 2  |    |            |             |           |            |       |         |   | 1  | \$ | \$   | \$      | \$ | 2             |



|                 |                     |                                                       | In        | A<br>stri |     |             | sing<br>Ler |           |            |      | s)      |   |     |       | ····· | 2   |    |             |
|-----------------|---------------------|-------------------------------------------------------|-----------|-----------|-----|-------------|-------------|-----------|------------|------|---------|---|-----|-------|-------|-----|----|-------------|
|                 | <b>Operand Size</b> |                                                       | #xx: 8/16 |           | r.  | @(d:16, Rn) | @-Rn/@Rn+   | @aa: 8/16 | @(d:8, PC) | ල්කය | Implied | c | ond | ditio | on (  | Coc | le | . of States |
| Mnemonic        | g                   | Operation                                             | ¥         | å         | @Rn | Q           | Ģ           | Ö         | ୭          | Q    | Ξ       | 1 | н   | Ν     | Ζ     | ۷   | С  | No.         |
| MULXU.B Rs, Rd  | В                   | $Rd8 \times Rs8 \rightarrow Rd16$                     |           | 2         |     |             |             |           |            |      |         |   | -   | -     |       |     | —  | 14          |
| DIVXU.B Rs, Rd  | В                   | Rd16+Rs8 → Rd16<br>(RdH: remainder,<br>RdL: quotient) |           | 2         |     |             |             |           |            |      |         |   |     | \$    | 6     |     |    | 14          |
| AND.B #xx:8, Rd | В                   | Rd8∧#xx:8 → Rd8                                       | 2         |           |     |             |             | 1         |            |      |         | _ | _   | \$    | \$    | 0   |    | 2           |
| AND.B Rs, Rd    | В                   | Rd8∧Rs8 → Rd8                                         |           | 2         |     | Ĺ           |             |           |            |      |         | — | —   | \$    | \$    | 0   | _  | 2           |
| OR.B #xx:8, Rd  | В                   | Rd8∨#xx:8 → Rd8                                       | 2         |           |     |             |             |           |            |      |         | _ | —   | \$    | \$    | 0   | —  | 2           |
| OR.B Rs, Rd     | В                   | Rd8∨Rs8 → Rd8                                         |           | 2         |     |             |             |           |            |      |         | _ | —   | \$    | \$    | 0   |    | 2           |
| XOR.B #xx:8, Rd | в                   | Rd8⊕#xx:8 → Rd8                                       | 2         |           |     |             |             |           |            |      |         | _ | —   | ‡     | \$    | 0   | -  | 2           |
| XOR.B Rs, Rd    | в                   | $Rd8 \oplus Rs8 \rightarrow Rd8$                      |           | 2         |     |             |             |           |            |      |         | _ |     | \$    | \$    | 0   | _  | 2           |
| NOT.B Rd        | В                   | $\overline{Rd} \to Rd$                                |           | 2         |     |             |             |           |            |      |         | - |     | \$    | ¢     | 0   |    | 2           |
| SHAL.B Rd       | в                   |                                                       |           | 2         |     |             |             |           | -          |      |         |   |     | \$    | ++    | \$  | \$ | 2           |
| SHAR.B Rd       | В                   |                                                       |           | 2         |     |             |             |           |            |      |         |   |     | \$    | \$    | 0   | \$ | 2           |
| SHLL.B Rd       | В                   |                                                       |           | 2         |     |             |             |           |            | -    |         |   |     | \$    | \$    | 0   | \$ | 2           |
| SHLR.B Rd       | B                   |                                                       |           | 2         |     |             |             |           |            |      |         |   |     | 0     | \$    | 0   | \$ | 2           |
| ROTXL.B Rd      | В                   |                                                       |           | 2         |     |             |             |           |            |      |         |   |     | ţ     | \$    | Ö   | ‡  | 2           |
| ROTXR.B Rd      | В                   |                                                       |           | 2         |     |             |             |           |            | -    |         |   |     | \$    | \$    | 0   | \$ | 2           |

## Table A-1 Instruction Set (cont)

|                   |                     |                                        | In        |    |     |         | sing<br>Ler |           |            |      | s)      |   |     |       |     |     |         | Π             |
|-------------------|---------------------|----------------------------------------|-----------|----|-----|---------|-------------|-----------|------------|------|---------|---|-----|-------|-----|-----|---------|---------------|
| Mnemonic          | <b>Operand Size</b> | Operation                              | #xx: 8/16 | Rn | @Rn | l6, Rn) | +           | @aa: 8/16 | @(d:8, PC) | ල@aa | Implied | C | ond | litic |     | Cod | le<br>C | No. of States |
| ROTL.B Rd         | в                   |                                        | -         | 2  | ľ   | ľ       | ľ           | -         | -          | -    | -       | • | -   | t     | t t | 0   | t       | 2             |
| NOTE BIN          |                     |                                        |           | 2  |     |         |             |           |            |      |         |   |     | +     | *   | U   | +       | 2             |
| ROTR.B Rd         | В                   |                                        |           | 2  |     |         |             |           |            |      |         |   |     | \$    | \$  | 0   | \$      | 2             |
| BSET #xx:3, Rd    | В                   | (#xx:3 of Rd8) ← 1                     | $\square$ | 2  |     |         |             |           |            |      |         | - | _   | _     | _   |     |         | 2             |
| BSET #xx:3, @Rd   | в                   | (#xx:3 of @Rd16) ← 1                   |           |    | 4   |         |             |           |            |      |         | _ | -   | -     | _   | _   | —       | 8             |
| BSET #xx:3, @aa:8 | в                   | (#xx:3 of @aa:8) ← 1                   |           |    |     |         |             | 4         |            |      |         |   | _   | _     | -   | _   | _       | 8             |
| BSET Rn, Rd       | в                   | (Rn8 of Rd8) ← 1                       |           | 2  |     |         |             |           |            |      |         | _ | -   | _     | _   |     |         | 2             |
| BSET Rn, @Rd      | в                   | (Rn8 of @Rd16) ← 1                     |           |    | 4   |         |             |           |            |      |         | _ | -   | _     |     | —   | -       | 8             |
| BSET Rn, @aa:8    | в                   | (Rn8 of @aa:8) ← 1                     |           |    |     |         |             | 4         |            |      |         | - |     | _     | —   |     | _       | 8             |
| BCLR #xx:3, Rd    | В                   | (#xx:3 of Rd8) ← 0                     |           | 2  |     |         |             |           |            |      |         | - |     | -     |     | -   |         | 2             |
| BCLR #xx:3, @Rd   | в                   | (#xx:3 of @Rd16) ← 0                   |           |    | 4   |         |             |           |            |      |         |   |     | -     |     |     | -       | 8             |
| BCLR #xx:3, @aa:8 | в                   | (#xx:3 of @aa:8) ← 0                   |           |    |     |         |             | 4         |            |      |         |   |     |       | —   | _   | _       | 8             |
| BCLR Rn, Rd       | в                   | (Rn8 of Rd8) ← 0                       |           | 2  |     |         |             |           |            |      |         |   |     | _     |     | -   | _       | 2             |
| BCLR Rn, @Rd      | В                   | (Rn8 of @Rd16) ← 0                     |           |    | 4   |         |             |           |            |      |         | — |     | -     |     | -   | —       | 8             |
| BCLR Rn, @aa:8    | в                   | (Rn8 of @aa:8) ← 0                     |           |    |     |         |             | 4         |            |      |         |   |     | -     |     |     | _       | 8             |
| BNOT #xx:3, Rd    | в                   | (#xx:3 of Rd8) ←<br>(#xx:3 of Rd8)     |           | 2  |     |         |             |           |            |      |         | - |     |       |     |     |         | 2             |
| BNOT #xx:3, @Rd   | В                   | (#xx:3 of @Rd16) ←<br>(#xx:3 of @Rd16) |           |    | 4   |         |             |           |            |      |         |   |     |       |     |     | -       | 8             |
| BNOT #xx:3, @aa:8 | В                   | (#xx:3 of @aa:8) ←<br>(#xx:3 of @aa:8) |           |    |     |         |             | 4         |            |      |         | — | —   | —     | —   | —   | -       | 8             |
| BNOT Rn, Rd       | в                   | (Rn8 of Rd8) ←<br>(Rn8 of Rd8)         |           | 2  |     |         |             |           |            |      |         |   |     |       | —   |     | -       | 2             |
| BNOT Rn, @Rd      | в                   | (Rn8 of @Rd16) ←<br>(Rn8 of @Rd16)     |           |    | 4   |         |             |           |            |      |         | — |     |       | —   |     | -       | 8             |
| BNOT Rn, @aa:8    | в                   | (Rn8 of @aa:8) ←<br>(Rn8 of @aa:8)     |           |    |     |         |             | 4         |            |      |         |   |     |       |     | —   | -       | 8             |

## Table A-1 Instruction Set (cont)

|                    |              |                                                                 | In        |    |     |          | sing<br>Ler | -        |            |          | s)      |   |     |   |    |   |    |               |
|--------------------|--------------|-----------------------------------------------------------------|-----------|----|-----|----------|-------------|----------|------------|----------|---------|---|-----|---|----|---|----|---------------|
|                    | Operand Size |                                                                 | #xx: 8/16 |    | @Rn | <u> </u> | +           | <u> </u> | @(d:8, PC) |          | Implied |   | ond |   |    |   | le | No. of States |
| Mnemonic           |              | Operation                                                       | ŧ         | Rn | Ø   | Ø        | ଡ           | Ø        | 0          | ଔ        | 5       | 1 | Н   | Ν | Z  | ۷ | С  |               |
| BTST #xx:3, Rd     | В            | $(\#xx:3 \text{ of } Rd8) \rightarrow Z$                        |           | 2  |     |          |             |          |            |          |         |   |     |   | \$ | - | _  | 2             |
| BTST #xx:3, @Rd    | В            | $(\#xx:3 \text{ of } @Rd16) \rightarrow Z$                      |           |    | 4   |          |             |          |            |          |         | _ | -   |   | \$ |   |    | 6             |
| BTST #xx:3, @aa:8  | В            | $(\#xx:3 \text{ of } @aa:8) \rightarrow Z$                      |           |    |     |          |             | 4        |            |          |         | _ | _   | _ | \$ | _ |    | 6             |
| BTST Rn, Rd        | В            | $(\overline{Rn8} \text{ of } Rd8) \to Z$                        |           | 2  |     |          |             |          |            |          |         |   | _   | _ | \$ |   |    | 2             |
| BTST Rn, @Rd       | В            | (Rn8 of @Rd16) $\rightarrow$ Z                                  |           |    | 4   |          |             |          |            |          |         | _ | _   | - | \$ | _ | _  | 6             |
| BTST Rn, @aa:8     | В            | (Rn8 of @aa:8) $\rightarrow$ Z                                  |           |    |     |          |             | 4        |            |          |         | _ | _   | _ | \$ |   | _  | 6             |
| BLD #xx:3, Rd      | В            | (#xx:3 of Rd8) $\rightarrow$ C                                  |           | 2  |     |          |             |          |            |          |         |   | —   | - | _  | - | \$ | 2             |
| BLD #xx:3, @Rd     | В            | (#xx:3 of @Rd16) $\rightarrow$ C                                |           |    | 4   |          |             |          |            |          |         |   | —   | — |    |   | \$ | 6             |
| BLD #xx:3, @aa:8   | в            | (#xx:3 of @aa:8) → C                                            |           |    |     |          |             | 4        |            |          |         |   | _   |   | —  |   | \$ | 6             |
| BILD #xx:3, Rd     | В            | $(\overline{\#xx:3 \text{ of } Rd8}) \rightarrow C$             |           | 2  |     |          |             |          |            |          |         |   |     | - | _  |   | \$ | 2             |
| BILD #xx:3, @Rd    | в            | $(\overline{\text{#xx:3 of @Rd16}}) \rightarrow C$              |           |    | 4   |          |             |          |            |          |         |   | _   | - | —  |   | \$ | 6             |
| BILD #xx:3, @aa:8  | В            | (#xx:3 of @aa:8) → C                                            |           |    |     |          |             | 4        |            |          |         |   | -   | — |    | _ | \$ | 6             |
| BST #xx:3, Rd      | в            | $C \rightarrow (\#xx:3 \text{ of } Rd8)$                        |           | 2  |     |          |             |          |            |          |         |   | _   | _ | _  |   |    | 2             |
| BST #xx:3, @Rd     | В            | $C \rightarrow (\#xx:3 \text{ of } @Rd16)$                      |           |    | 4   |          |             |          |            |          |         |   | -   |   | _  | _ | _  | 8             |
| BST #xx:3, @aa:8   | в            | $C \rightarrow (\#xx:3 \text{ of } @aa:8)$                      |           |    |     |          |             | 4        |            |          |         |   | _   | _ | _  | _ | _  | 8             |
| BIST #xx:3, Rd     | в            | $\overline{C} \rightarrow (\#xx:3 \text{ of } Rd8)$             |           | 2  |     |          |             |          |            |          |         |   |     | - | _  | _ | _  | 2             |
| BIST #xx:3, @Rd    | в            | $\overline{C} \rightarrow (\#xx:3 \text{ of } @Rd16)$           |           |    | 4   |          |             |          |            |          |         | _ | _   | _ | _  | _ |    | 8             |
| BIST #xx:3, @aa:8  | В            | $\overline{C} \rightarrow (\#xx:3 \text{ of } @aa:8)$           |           |    |     |          |             | 4        |            |          |         |   | _   |   |    | _ | _  | 8             |
| BAND #xx:3, Rd     | в            | C∧(#xx:3 of Rd8) → C                                            |           | 2  |     |          |             |          |            |          |         | _ | _   | _ | _  | _ | \$ | 2             |
| BAND #xx:3, @Rd    | в            | C∧(#xx:3 of @Rd16) $\rightarrow$ C                              |           |    | 4   |          |             |          |            |          |         | _ | _   | _ | _  | _ | \$ | 6             |
| BAND #xx:3, @aa:8  | в            | C∧(#xx:3 of @aa:8) → C                                          |           |    |     |          | Γ           | 4        |            |          |         | _ | -   | _ | _  | _ | \$ | 6             |
| BIAND #xx:3, Rd    | в            | $C_{\wedge}(\overline{xx:3 \text{ of } Rd8}) \rightarrow C$     |           | 2  |     |          |             |          |            |          |         | _ |     | _ | _  | _ | \$ | 2             |
| BIAND #xx:3, @Rd   | в            | $C_{\wedge}(\overline{\#xx:3 \text{ of } @Rd16}) \rightarrow C$ |           |    | 4   |          |             |          |            |          |         | _ | _   |   | _  | _ | \$ | 6             |
| BIAND #xx:3, @aa:8 | в            | $C_{\wedge}(\overline{\#xx:3 \text{ of } @aa:8}) \rightarrow C$ |           |    |     |          |             | 4        |            |          |         | _ | _   | _ | _  | _ | \$ | 6             |
| BOR #xx:3, Rd      | в            | $C_{\vee}(\#xx:3 \text{ of } Rd8) \rightarrow C$                |           | 2  |     |          |             |          |            |          |         |   | _   |   |    | _ | \$ | 2             |
| BOR #xx:3, @Rd     | в            | $C_{\vee}$ (#xx:3 of @Rd16) → C                                 |           |    | 4   |          |             | 1        | 1          | <u> </u> | 1       | _ | _   |   | _  | _ | \$ | 6             |
| BOR #xx:3, @aa:8   | в            | C∨(#xx:3 of @aa:8) → C                                          |           |    |     |          |             | 4        |            |          |         | _ | _   |   |    | _ | \$ | 6             |
| BIOR #xx:3, Rd     | в            | $C_{\vee}(\overline{\#xx:3 \text{ of } Rd8}) \rightarrow C$     |           | 2  |     |          | 1           |          |            | 1        |         | _ | _   | _ | _  | _ | 1  | 2             |
| BIOR #xx:3, @Rd    | в            | $C_{\vee}(\#xx:3 \text{ of } @Rd16) \rightarrow C$              |           |    | 4   |          | 1           |          |            |          |         |   | -   |   | -  |   | ţ  | 6             |

# Table A-1 Instruction Set (cont)

|                    |                     |                                                |               | In   |   |     |         | sing<br>Ler |           |            |   | e)        |   |     |       |      |     |    | $\square$ |
|--------------------|---------------------|------------------------------------------------|---------------|------|---|-----|---------|-------------|-----------|------------|---|-----------|---|-----|-------|------|-----|----|-----------|
|                    | <b>Operand Size</b> |                                                | Branching     | 3/16 |   |     | l6, Rn) | +           | @аа: 8/16 | @(d:8, PC) |   | Implied 5 | c | one | ditic | on ( | Cod | le | of States |
| Mnemonic           | ð                   | Operation                                      | Condition     | :xx# | ä | @Rn | Q       | Ģ           | <b>8</b>  | Q          | ø | m         | 1 | Н   | Ν     | Z    | ۷   | C  | Ŝ         |
| BIOR #xx:3, @aa:8  | в                   | C∨( <b>#</b> xx:3 of                           | @aa:8) → C    |      |   |     |         |             | 4         |            |   |           | _ | -   | -     | -    |     | \$ | 6         |
| BXOR #xx:3, Rd     | в                   | C⊕(#xx:3 o                                     | fRd8) → C     |      | 2 |     |         |             |           |            |   |           |   | _   |       |      | —   | \$ | 2         |
| BXOR #xx:3, @Rd    | В                   | C⊕(#xx:3 o                                     | f @Rd16) → C  |      |   | 4   |         |             |           |            |   |           | _ | _   |       |      | —   | \$ | 6         |
| BXOR #xx:3, @aa:8  | в                   | C⊕(#xx:3 o                                     | f@aa:0) → C   |      |   |     |         |             | 4         |            |   |           | _ | _   | _     |      |     | \$ | 6         |
| BIXOR #xx:3, Rd    | в                   | C⊕(#xx:3 of                                    | FRd8) → C     |      | 2 |     |         |             |           |            |   |           | _ |     | _     |      | _   | \$ | 2         |
| BIXOR #xx:3, @Rd   | В                   | C⊕(#xx:3 of                                    | f@Rd16) → C   |      |   | 4   |         |             |           |            |   |           |   | _   |       | _    | _   | \$ | 6         |
| BIXOR #xx:3, @aa:8 | в                   | C⊕(#xx:3 of                                    | f@aa:8) → C   |      |   |     |         |             | 4         |            |   |           | - | _   |       |      |     | \$ | 6         |
| BRA d:8 (BT d:8)   | _                   | PC ← PC+c                                      | d:8           |      |   |     |         |             |           | 2          |   |           |   |     | _     | _    | _   | _  | 4         |
| BRN d:8 (BF d:8)   | -                   | PC ← PC+2                                      | 2             |      |   |     |         |             |           | 2          |   |           | _ |     | _     |      | —   | _  | 4         |
| BHI d:8            | -                   | lf                                             | C ∨ Z = 0     |      |   |     |         |             |           | 2          |   |           | _ | _   | _     | —    | _   | —  | 4         |
| BLS d:8            | -                   | condition is true                              | C v Z = 1     |      |   |     |         |             |           | 2          |   |           | - |     |       |      | _   | _  | 4         |
| BCC d:8 (BHS d:8)  | _                   | then                                           | C = 0         |      |   |     |         |             |           | 2          |   |           | _ | _   | _     |      |     |    | 4         |
| BCS d:8 (BLO d:8)  |                     | PC ←                                           | C = 1         |      |   |     |         |             |           | 2          |   |           |   |     | _     |      | -   | _  | 4         |
| BNE d:8            | _                   | PC+d:8<br>else next;                           | Z = 0         | ·    |   |     |         |             |           | 2          |   |           | _ |     |       | -    |     | _  | 4         |
| BEQ d:8            | _                   |                                                | Z = 1         |      |   |     |         |             |           | 2          |   |           | - |     |       |      |     | —  | 4         |
| BVC d:8            | _                   |                                                | V = 0         |      |   |     |         |             |           | 2          |   |           |   | _   | —     | _    | —   | _  | 4         |
| BVS d:8            | _                   |                                                | V = 1         |      |   |     |         |             |           | 2          |   |           | _ |     | _     |      |     | _  | 4         |
| BPL d:8            | _                   |                                                | N = 0         |      |   |     |         |             |           | 2          |   |           | - |     |       |      | _   | _  | 4         |
| BMI d:8            | _                   |                                                | N = 1         |      |   |     |         |             |           | 2          |   |           | — |     | _     |      | _   | _  | 4         |
| BGE d:8            |                     |                                                | N⊕V = 0       |      |   |     |         |             |           | 2          |   |           |   | _   |       | -    | _   | _  | 4         |
| BLT d:8            | _                   |                                                | N⊕V = 1       |      |   |     |         |             |           | 2          |   |           |   | _   | -     |      | _   | _  | 4         |
| BGT d:8            | _                   |                                                | Z ∨ (N⊕V) = 0 |      |   |     |         |             |           | 2          |   |           |   | —   | _     |      | _   | —  | 4         |
| BLE d:8            |                     |                                                | Z ∨ (N⊕V) = 1 |      |   |     |         |             |           | 2          |   |           | — | _   |       |      | _   | _  | 4         |
| JMP @Rn            | _                   | PC ← Rn16                                      | 3             |      |   | 2   |         |             |           |            |   |           | _ | _   |       |      |     | _  | 4         |
| JMP @aa:16         |                     | PC ← aa:16                                     | 6             |      |   |     |         |             | 4         |            |   |           | _ | —   |       |      | —   | _  | 6         |
| JMP @@aa:8         |                     | PC ← @aa                                       | :8            |      |   |     |         |             |           |            | 2 |           |   | _   | _     | _    | —   | —  | 8         |
| BSR d:8            |                     | $SP-2 \rightarrow SP$<br>PC → @SP<br>PC ← PC+c |               |      |   |     |         |             |           | 2          |   | -         |   | _   |       |      |     | -  | 6         |



| · · · · · · · · · · · · · · · · · · · |              |                                                                                               | In      |   |     |           | sing<br>Ler |          |            |       | s)      |    |     |       |      |     |            | $\square$     |
|---------------------------------------|--------------|-----------------------------------------------------------------------------------------------|---------|---|-----|-----------|-------------|----------|------------|-------|---------|----|-----|-------|------|-----|------------|---------------|
|                                       | Operand Size |                                                                                               | c: 8/16 |   | Ę   | d:16, Rn) | @-Rn/@Rn+   | ia: 8/16 | @(d:8, PC) | ලැබිය | Implied | с  | ond | ditic | on ( | Cod | le         | No. of States |
| Mnemonic                              | ő            | Operation                                                                                     | ; :xx#  | 뙾 | @Rn | Q         | Ģ           | Ö        | Q          | Q     | Ē       | 1  | Н   | Ν     | Ζ    | ۷   | С          | Ŷ             |
| JSR @Rn                               | -            | $SP-2 \rightarrow SP$<br>PC $\rightarrow @SP$<br>PC $\leftarrow Rn16$                         |         |   | 2   |           |             |          |            |       |         |    |     | _     |      | -   |            | 6             |
| JSR @aa:16                            | -            | SP-2 → SP<br>PC → @SP<br>PC ← aa:16                                                           |         |   |     |           |             | 4        |            |       |         | —  |     | _     | —    |     |            | 8             |
| JSR @@aa:8                            |              | $SP-2 \rightarrow SP$<br>$PC \rightarrow @SP$<br>$PC \leftarrow @aa:8$                        |         |   |     |           |             |          |            | 2     |         |    |     | -     |      | -   |            | 8             |
| RTS                                   | -            | PC ← @SP<br>SP+2 → SP                                                                         |         |   |     |           |             |          |            |       | 2       |    | -   | —     |      |     | -          | 8             |
| RTE                                   | -            | $CCR \leftarrow @SP$<br>SP+2 $\rightarrow$ SP<br>PC $\leftarrow @SP$<br>SP+2 $\rightarrow$ SP |         |   |     |           |             |          |            |       | 2       | ¢  | \$  | \$    | \$   | \$  | \$         | 10            |
| SLEEP                                 |              | Transit to sleep mode.                                                                        |         |   |     |           |             |          |            |       | 2       | —  | -   | —     | —    |     | -          | 2             |
| LDC #xx:8, CCR                        | В            | #xx:8 → CCR                                                                                   | 2       |   |     |           |             |          |            |       |         | \$ | \$  | \$    | \$   | \$  | \$         | 2             |
| LDC Rs, CCR                           | В            | $Rs8 \rightarrow CCR$                                                                         |         | 2 |     |           |             |          |            |       |         | \$ | \$  | \$    | \$   | \$  | \$         | 2             |
| STC CCR, Rd                           | В            | $CCR \rightarrow Rd8$                                                                         |         | 2 |     |           |             |          |            |       |         | —  | —   |       |      |     | —          | 2             |
| ANDC #xx:8, CCR                       | В            | CCR∧#xx:8 → CCR                                                                               | 2       |   |     |           |             |          |            |       |         | \$ | \$  | \$    | \$   | \$  | \$         | 2             |
| ORC #xx:8, CCR                        | В            | CCR∨#xx:8 → CCR                                                                               | 2       |   |     |           |             |          |            |       |         | ţ  | \$  | ţ     | ţ    | \$  | \$         | 2             |
| XORC #xx:8, CCR                       | В            | CCR⊕#xx:8 → $CCR$                                                                             | 2       |   |     |           |             |          |            |       |         | \$ | \$  | \$    | \$   | \$  | \$         | 2             |
| NOP                                   | —            | PC ← PC+2                                                                                     |         |   |     |           |             |          |            |       | 2       | -  | -   | -     | _    | -   | <u> </u> _ | 2             |

Notes: \* The number of execution states given here assumes the opcode and operand data are in on-chip memory. For other cases see Appendix A.3 below.

① Set to 1 when there is a carry or borrow from bit 11; otherwise cleared to 0.

② If the result is zero, the previous value of the flag is retained; otherwise the flag is cleared to 0.

③ Set to 1 if decimal adjustment produces a carry; otherwise retains value prior to arithmetic operation.

Set to 1 if the divisor is negative; otherwise cleared to 0.

6 Set to 1 if the divisor is zero; otherwise cleared to 0.

# A.2 Operation Code Map

Table A-2 is an operation code map. It shows the operation codes contained in the first byte of the instruction code (bits 15 to 8 of the first instruction word).

Instruction when first bit of byte 2 (bit 7 of first instruction word) is 0. Instruction when first bit of byte 2 (bit 7 of first instruction word) is 1.

| Low<br>High | 0     | 1     | 2    | 3     | 4   | 5    | 6    | 7           | 8    | 9   | A   | В      | с    | D          | E             | F   |
|-------------|-------|-------|------|-------|-----|------|------|-------------|------|-----|-----|--------|------|------------|---------------|-----|
| 0           | NOP   | SLEEP | STC  | LDC   | ORC | XORC | ANDC | LDC         | A    | סכ  | INC | ADDS   | M    | v          | ADDX          | DAA |
| 1           | SHLL  | SHLR  |      | ROTXR | OR  | XOR  | AND  | NOT<br>NEG  | sı   | JB  | DEC | SUBS   | CI   | MP         | SUBX          | DAS |
| 2           |       |       |      | • •   |     |      |      |             |      |     |     |        |      |            |               |     |
| 3           |       |       |      |       |     |      |      | M           | vc   |     |     |        |      |            |               |     |
| 4           | BRA   | BRN   | вні  | BLS   | всс | BCS  | BNE  | BEQ         | BVC  | BVS | BPL | вмі    | BGE  | BLT        | BGT           | BLE |
| 5           | MULXU | טגעום |      |       | RTS | BSR  | RTE  |             |      |     | JMP |        |      |            | JSR           |     |
| 6           | BSET  | PNOT  | BCLR | BTST  |     |      |      | BST<br>BIST |      |     |     | мс     | ¢√*  |            |               |     |
| 7           | BSET  | BNOT  | BOLK | BISI  | BOR | BXOR | BAND | BLD<br>BILD |      | моу |     | EEPMOV | Bit- | manipulati | on instructio | ons |
| - 8         |       |       |      |       |     |      |      | A           | סס   |     |     | -      |      |            |               |     |
| 9           |       | -     |      |       |     |      |      | AD          | DX   |     |     |        |      |            |               |     |
| A           |       |       |      |       |     | •    |      | CN          | ИР   |     |     |        |      |            |               |     |
| В           |       |       |      |       |     |      |      | SU          | вх   |     |     |        |      |            | -             |     |
| с           |       |       |      |       |     |      |      | 0           | R    |     |     |        |      |            |               |     |
| D           |       |       |      |       |     |      |      | xc          | DR   |     |     |        |      |            |               |     |
| E           |       |       |      |       |     |      |      | AN          | ND   |     |     |        |      |            |               |     |
| F           |       |       |      |       |     |      |      | м           | ov . |     |     |        |      |            |               |     |

Note: \* The PUSH and POP instructions are identical in machine language to MOV instructions.

400 Hitachi

## A.3 Number of Execution States

The tables here can be used to calculate the number of states required for instruction execution. Table A-3 indicates the number of states required for each cycle (instruction fetch, branch address read, stack operation, byte data access, word data access, internal operation).

Table A-4 indicates the number of cycles of each type occurring in each instruction. The total number of states required for execution of an instruction can be calculated from these two tables as follows:

Execution states =  $I \times S_I + J \times S_J + K \times S_K + L \times S_L + M \times S_M + N \times S_N$ 

Examples: When instruction is fetched from on-chip ROM, and an on-chip RAM is accessed.

BSET #0, @FF00 From table A-4: I = L = 2, J = K = M = N = 0From table A-3:  $S_I = 2$ ,  $S_L = 2$ Number of states required for execution =  $2 \times 2 + 2 \times 2 = 8$ When instruction is fetched from on-chip ROM, branch address is read from on-chip ROM, and on-chip RAM is used for stack area.

JSR @@ 30 From table A-4: I = 2, J = K = 1, L = M = N = 0From table A-3:  $S_I = S_J = S_K = 2$ Number of states required for execution =  $2 \times 2 + 1 \times 2 + 1 \times 2 = 8$ 

## Table A-3 Number of Cycles in Each Instruction

| Execution Status    |                | Access Location       |                           |  |  |  |  |  |  |
|---------------------|----------------|-----------------------|---------------------------|--|--|--|--|--|--|
| (instruction cycle) |                | <b>On-Chip Memory</b> | On-Chip Peripheral Module |  |  |  |  |  |  |
| Instruction fetch   | SI             | 2                     |                           |  |  |  |  |  |  |
| Branch address read | Sj             |                       |                           |  |  |  |  |  |  |
| Stack operation     | Sĸ             |                       |                           |  |  |  |  |  |  |
| Byte data access    | SL             |                       | 2 or 3*                   |  |  |  |  |  |  |
| Word data access    | S <sub>M</sub> |                       |                           |  |  |  |  |  |  |
| Internal operation  | S <sub>N</sub> | 1                     |                           |  |  |  |  |  |  |

Note: \* Depends on which on-chip module is accessed. See 2.9.1, Notes on Data Access for details.

| Instruction | Mnemonic          | Instruction<br>Fetch | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N |
|-------------|-------------------|----------------------|---------------------------|-------------------------|--------------------------|--------------------------|----------------------------|
| ADD         | ADD.B #xx:8, Rd   | 1                    |                           |                         |                          |                          |                            |
|             | ADD.B Rs, Rd      | 1                    |                           |                         |                          |                          |                            |
|             | ADD.W Rs, Rd      | 1                    |                           |                         |                          |                          |                            |
| ADDS        | ADDS.W #1, Rd     | 1                    |                           |                         |                          |                          |                            |
|             | ADDS.W #2, Rd     | 1                    |                           |                         |                          |                          |                            |
| ADDX        | ADDX.B #xx:8, Rd  | 1                    |                           |                         |                          |                          |                            |
|             | ADDX.B Rs, Rd     | 1                    |                           |                         |                          |                          |                            |
| AND         | AND.B #xx:8, Rd   | 1                    |                           |                         |                          |                          |                            |
|             | AND.B Rs, Rd      | 1                    |                           |                         |                          |                          |                            |
| ANDC        | ANDC #xx:8, CCR   | 1                    |                           |                         |                          |                          |                            |
| BAND        | BAND #xx:3, Rd    | 1                    |                           |                         |                          |                          |                            |
|             | BAND #xx:3, @Rd   | 2                    |                           |                         | 1                        |                          |                            |
|             | BAND #xx:3, @aa:8 | 2                    |                           |                         | 1                        |                          |                            |
| Bcc         | BRA d:8 (BT d:8)  | 2                    |                           |                         |                          |                          |                            |
|             | BRN d:8 (BF d:8)  | 2                    |                           |                         |                          |                          |                            |
|             | BHI d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BLS d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BCC d:8 (BHS d:8) | 2                    |                           |                         |                          |                          |                            |
|             | BCS d:8 (BLO d:8) | 2                    |                           |                         |                          |                          |                            |
|             | BNE d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BEQ d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BVC d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BVS d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BPL d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BMI d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BGE d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BLT d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BGT d:8           | 2                    |                           |                         |                          |                          |                            |
|             | BLE d:8           | 2                    |                           |                         |                          |                          |                            |
| BCLR        | BCLR #xx:3, Rd    | 1                    |                           |                         |                          |                          |                            |
|             | BCLR #xx:3, @Rd   | 2                    |                           |                         | 2                        |                          |                            |
|             | BCLR #xx:3, @aa:8 | 2                    |                           |                         | 2                        |                          |                            |
|             | BCLR Rn, Rd       | 1                    |                           |                         |                          |                          |                            |

# Table A-4 Number of Cycles in Each Instruction

| Instruction | Mnemonic           | Instruction<br>Fetch | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Operation |
|-------------|--------------------|----------------------|---------------------------|-------------------------|--------------------------|--------------------------|-----------|
| BCLR        | BCLR Rn, @Rd       | 2                    | J                         | <u>~</u>                | 2                        | M                        | N         |
| DULN        |                    |                      |                           |                         |                          |                          |           |
|             | BCLR Rn, @aa:8     | 2                    |                           |                         | 2                        |                          |           |
| BIAND       | BIAND #xx:3, Rd    | 1                    |                           |                         |                          |                          |           |
|             | BIAND #xx:3, @Rd   | 2                    |                           |                         | 1                        |                          |           |
|             | BIAND #xx:3, @aa:8 |                      |                           |                         | 1                        |                          |           |
| BILD        | BILD #xx:3, Rd     | 1                    |                           |                         |                          |                          |           |
|             | BILD #xx:3, @Rd    | 2                    |                           |                         | 1                        |                          |           |
|             | BILD #xx:3, @aa:8  | 2                    |                           |                         | 1                        |                          |           |
| BIOR        | BIOR #xx:3, Rd     | 1                    |                           |                         |                          |                          |           |
|             | BIOR #xx:3, @Rd    | 2                    |                           |                         | 1                        |                          |           |
|             | BIOR #xx:3, @aa:8  | 2                    |                           |                         | 1                        | *****                    |           |
| BIST        | BIST #xx:3, Rd     | 1                    |                           |                         |                          |                          |           |
|             | BIST #xx:3, @Rd    | 2                    |                           |                         | 2                        |                          |           |
|             | BIST #xx:3, @aa:8  | 2                    |                           |                         | 2                        |                          |           |
| BIXOR       | BIXOR #xx:3, Rd    | 1                    |                           |                         |                          |                          |           |
|             | BIXOR #xx:3, @Rd   | 2                    |                           |                         | 1                        |                          |           |
|             | BIXOR #xx:3, @aa:8 | 2                    |                           |                         | 1                        |                          |           |
| BLD         | BLD #xx:3, Rd      | 1                    |                           |                         |                          |                          |           |
|             | BLD #xx:3, @Rd     | 2                    |                           |                         | 1                        |                          |           |
|             | BLD #xx:3, @aa:8   | 2                    |                           |                         | 1                        |                          |           |
| BNOT        | BNOT #xx:3, Rd     | 1                    |                           |                         |                          |                          | *****     |
|             | BNOT #xx:3, @Rd    | 2                    |                           |                         | 2                        |                          |           |
|             | BNOT #xx:3, @aa:8  | 2                    |                           |                         | 2                        |                          |           |
|             | BNOT Rn, Rd        | 1                    |                           |                         |                          |                          |           |
|             | BNOT Rn, @Rd       | 2                    |                           |                         | 2                        |                          |           |
|             | BNOT Rn, @aa:8     | 2                    |                           |                         | 2                        |                          |           |
| BOR         | BOR #xx:3, Rd      | 1                    |                           |                         |                          |                          |           |
|             | BOR #xx:3, @Rd     | 2                    |                           |                         | 1                        |                          |           |
|             | BOR #xx:3, @aa:8   | 2                    |                           |                         | 1                        |                          |           |
| BSET        | BSET #xx:3, Rd     | 1                    |                           |                         | •                        |                          |           |
| 2021        | BSET #xx:3, @Rd    | 2                    |                           |                         | 2                        |                          |           |
|             | BSET #xx:3, @aa:8  | 2                    |                           |                         | 2                        |                          |           |
|             |                    | 2                    |                           |                         | ۲                        |                          |           |
|             | BSET Rn, Rd        |                      |                           |                         | 2                        |                          |           |
|             | BSET Rn, @Rd       | 2                    |                           |                         | 2                        |                          |           |

Table A-4 Number of Cycles in Each Instruction (cont)

#### 404 Hitachi

| Instruction | Mnemonic          | Instruction<br>Fetch<br>I | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M                 | Internal<br>Operation<br>N |
|-------------|-------------------|---------------------------|---------------------------|-------------------------|--------------------------|------------------------------------------|----------------------------|
| BSET        | BSET Rn, @aa:8    | 2                         |                           |                         | 2                        |                                          |                            |
| BSR         | BSR d:8           | 2                         |                           | 1                       |                          |                                          |                            |
| BST         | BST #xx:3, Rd     | 1                         |                           |                         |                          |                                          |                            |
|             | BST #xx:3, @Rd    | 2                         |                           |                         | 2                        |                                          |                            |
|             | BST #xx:3, @aa:8  | 2                         |                           |                         | 2                        |                                          |                            |
| BTST        | BTST #xx:3, Rd    | 1                         |                           |                         |                          |                                          |                            |
|             | BTST #xx:3, @Rd   | 2                         |                           |                         | 1                        |                                          |                            |
|             | BTST #xx:3, @aa:8 | 2                         |                           |                         | 1                        |                                          |                            |
|             | BTST Rn, Rd       | 1                         |                           |                         |                          |                                          |                            |
|             | BTST Rn, @Rd      | 2                         |                           |                         | 1                        |                                          |                            |
|             | BTST Rn, @aa:8    | 2                         |                           |                         | 1                        |                                          |                            |
| BXOR        | BXOR #xx:3, Rd    | 1                         |                           |                         |                          |                                          | ·                          |
|             | BXOR #xx:3, @Rd   | 2                         |                           |                         | 1                        |                                          |                            |
|             | BXOR #xx:3, @aa:8 | 2                         |                           |                         | 1                        |                                          |                            |
| CMP         | CMP. B #xx:8, Rd  | 1                         |                           |                         |                          |                                          |                            |
|             | CMP. B Rs, Rd     | 1                         |                           |                         |                          |                                          |                            |
|             | CMP.W Rs, Rd      | 1                         |                           |                         |                          |                                          |                            |
| DAA         | DAA.B Rd          | 1                         |                           |                         |                          |                                          |                            |
| DAS         | DAS.B Rd          | 1                         |                           |                         |                          | an a |                            |
| DEC         | DEC.B Rd          | 1                         |                           |                         |                          |                                          |                            |
| DIVXU       | DIVXU.B Rs, Rd    | 1                         |                           |                         |                          |                                          | 12                         |
| EEPMOV      | EEPMOV            | 2                         |                           |                         | 2n+2*                    |                                          | 1                          |
| INC         | INC.B Rd          | 1                         |                           |                         |                          |                                          |                            |
| JMP         | JMP @Rn           | 2                         |                           |                         |                          |                                          |                            |
|             | JMP @aa:16        | 2                         |                           |                         |                          |                                          | 2                          |
|             | JMP @@aa:8        | 2                         | 1                         |                         |                          |                                          | 2                          |
| JSR         | JSR @Rn           | 2                         |                           | 1                       |                          |                                          |                            |
|             | JSR @aa:16        | 2                         |                           | 1                       |                          |                                          | 2                          |
|             | JSR @@aa:8        | 2                         | 1                         | 1                       |                          |                                          |                            |
| LDC         | LDC #xx:8, CCR    | .1                        |                           |                         |                          |                                          |                            |
|             | LDC Rs, CCR       | 1                         |                           |                         |                          |                                          |                            |
| MOV         | MOV.B #xx:8, Rd   | 1                         |                           |                         |                          | <u> </u>                                 | ·                          |
|             | MOV.B Rs, Rd      | ſ                         |                           |                         |                          |                                          |                            |
|             | MOV.B @Rs, Rd     | 1                         |                           |                         | 1                        |                                          |                            |

#### Table A-4 Number of Cycles in Each Instruction (cont)

Note: n: Initial value in R4L. The source and destination operands are accessed n + 1 times each.

|             |                       | Instruction<br>Fetch | Addr. Read |                                                                                                                 | Access                                      | Word Data<br>Access | Operation       |
|-------------|-----------------------|----------------------|------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------|-----------------|
| Instruction | Mnemonic              | 1                    | J          | К                                                                                                               | L                                           | М                   | N               |
| MOV         | MOV.B @(d:16, Rs), Rd | 2                    |            |                                                                                                                 | 1                                           |                     |                 |
|             | MOV.B @Rs+, Rd        | 1                    |            |                                                                                                                 | 1                                           |                     | 2               |
|             | MOV.B @aa:8, Rd       | 1                    |            |                                                                                                                 | 1                                           |                     |                 |
|             | MOV.B @aa:16, Rd      | 2                    |            |                                                                                                                 | 1                                           |                     |                 |
|             | MOV.B Rs, @Rd         | 1                    |            |                                                                                                                 | 1                                           |                     |                 |
|             | MOV.B Rs, @(d:16, Rd) | 2                    |            |                                                                                                                 | 1                                           |                     |                 |
|             | MOV.B Rs, @-Rd        | 1                    |            |                                                                                                                 | <b>1</b> ·                                  |                     | 2               |
|             | MOV.B Rs, @aa:8       | 1                    |            |                                                                                                                 | 1                                           |                     |                 |
|             | MOV.B Rs, @aa:16      | 2                    |            |                                                                                                                 | 1                                           |                     |                 |
|             | MOV.W #xx:16, Rd      | 2                    |            |                                                                                                                 |                                             |                     |                 |
|             | MOV.W Rs, Rd          | 1                    |            |                                                                                                                 |                                             |                     |                 |
|             | MOV.W @Rs, Rd         | 1                    |            |                                                                                                                 |                                             | 1                   |                 |
|             | MOV.W @(d:16, Rs), Rd | 2                    |            |                                                                                                                 |                                             | 1                   |                 |
|             | MOV.W @Rs+, Rd        | 1                    |            |                                                                                                                 |                                             | 1                   | 2               |
|             | MOV.W @aa:16, Rd      | 2                    |            |                                                                                                                 |                                             | 1                   |                 |
|             | MOV.W Rs, @Rd         | 1                    |            |                                                                                                                 |                                             | 1                   |                 |
|             | MOV.W Rs, @(d:16, Rd) | 2                    |            |                                                                                                                 |                                             | 1                   |                 |
|             | MOV.W Rs, @-Rd        | 1                    |            |                                                                                                                 |                                             | 1                   | 2               |
|             | MOV.W Rs, @aa:16      | 2                    |            |                                                                                                                 |                                             | 1                   |                 |
| MULXU       | MULXU.B Rs, Rd        | 1                    |            |                                                                                                                 |                                             |                     | 12              |
| NEG         | NEG.B Rd              | 1                    |            |                                                                                                                 |                                             |                     |                 |
| NOP         | NOP                   | 1                    |            | a an anna an An |                                             | 999                 | aran (h. 1999). |
| NOT         | NOT.B Rd              | 1                    |            |                                                                                                                 |                                             |                     |                 |
| OR          | OR.B #xx:8, Rd        | 1                    |            |                                                                                                                 |                                             |                     |                 |
|             | OR.B Rs, Rd           | 1.                   |            |                                                                                                                 |                                             |                     |                 |
| ORC         | ORC #xx:8, CCR        | 1                    |            |                                                                                                                 |                                             |                     |                 |
| POP         | POP Rd                | 1                    |            | 1                                                                                                               |                                             |                     | 2               |
| PUSH        | PUSH Rs               | 1                    |            | 1                                                                                                               | - <u></u>                                   |                     | 2               |
| ROTL        | ROTL.B Rd             | 1                    |            |                                                                                                                 | ·····                                       |                     |                 |
| ROTR        | ROTR.B Rd             | 1                    |            | · · · · · · · · · · · · · · · · · · ·                                                                           |                                             |                     |                 |
| ROTXL       | ROTXL.B Rd            | <br>1                |            |                                                                                                                 |                                             |                     |                 |
| ROTXR       | ROTXR.B Rd            | <u>í</u>             |            |                                                                                                                 |                                             |                     |                 |
| RTE         | RTE                   | 2                    |            | 2                                                                                                               | n hanna an |                     | 2               |
| RTS         | RTS                   | 2                    |            | 1                                                                                                               |                                             |                     | 2               |
|             |                       | <b>6</b>             |            | •                                                                                                               |                                             |                     | <u> </u>        |

# Table A-4 Number of Cycles in Each Instruction (cont)

| Instruction | Mnemonic         | Instruction<br>Fetch<br>I | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | Byte Data<br>Access<br>L | Word Data<br>Access<br>M | Internal<br>Operation<br>N |
|-------------|------------------|---------------------------|---------------------------|-------------------------|--------------------------|--------------------------|----------------------------|
| SHLL        | SHLL.B Rd        | 1                         |                           |                         |                          |                          |                            |
| SHAL        | SHAL.B Rd        | 1                         |                           |                         |                          |                          |                            |
| SHAR        | SHAR.B Rd        | 1                         |                           |                         |                          |                          |                            |
| SHLR        | SHLR.B Rd        | 1                         |                           |                         |                          |                          |                            |
| SLEEP       | SLEEP            | 1                         |                           |                         |                          |                          |                            |
| STC         | STC CCR, Rd      | 1                         |                           |                         |                          |                          |                            |
| SUB         | SUB.B Rs, Rd     | 1                         |                           |                         |                          |                          |                            |
|             | SUB.W Rs, Rd     | 1                         |                           |                         |                          |                          |                            |
| SUBS        | SUBS.W #1, Rd    | 1                         |                           |                         |                          |                          |                            |
|             | SUBS.W #2, Rd    | 1                         |                           |                         |                          |                          |                            |
| SUBX        | SUBX.B #xx:8, Rd | 1                         |                           |                         |                          |                          |                            |
|             | SUBX.B Rs, Rd    | 1                         |                           |                         |                          |                          |                            |
| XOR         | XOR.B #xx:8, Rd  | 1                         |                           |                         |                          |                          |                            |
|             | XOR.B Rs, Rd     | 1                         |                           |                         |                          |                          |                            |
| XORC        | XORC #xx:8, CCR  | 1                         |                           |                         |                          |                          |                            |

# Table A-4 Number of Cycles in Each Instruction (cont)

# Appendix B On-Chip Registers

# B.1 I/O Registers (1)

| Address  | Register |               |               |               | Bit Na        | mes           |               |               |               | Module  |
|----------|----------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------|
| (low)    | Name     | Bit 7         | Bit 6         | Bit 5         | Bit 4         | Bit 3         | Bit 2         | Bit 1         | Bit 0         | Name    |
| H'A0     | SCR1     | SNC1          | SNC0          |               |               | CKS3          | CKS2          | CKS1          | CKS0          | SCI1    |
| H'A1     | SCSR1    |               | SOL           | ORER          |               |               |               |               | STF           |         |
| H'A2     | SDRU     | SDRU7         | SDRU6         | SDRU5         | SDRU4         | SDRU3         | SDRU2         | SDRU1         | SDRU0         |         |
| H'A3     | SDRL     | SDRL7         | SDRL6         | SDRL5         | SDRL4         | SDRL3         | SDRL2         | SDRL1         | SDRL0         |         |
| H'A4     | STAR     |               |               |               | STA4          | STA3          | STA2          | STA1          | STA0          | SCI2    |
| H'A5     | EDAR     |               |               | -             | EDA4          | EDA3          | EDA2          | EDA1          | EDA0          |         |
| H'A6     | SCR2     |               |               |               | GAP1          | GAP0          | CKS2          | CKS1          | CKS0          |         |
| H'A7     | SCSR2    |               |               |               | SOL           | ORER          | WT            | ABT           | STF           |         |
| H'A8     | SMR      | COM           | CHR           | PE            | РМ            | STOP          | MP            | CKS1          | CKS0          | SCI3    |
| H'A9     | BRR      | BRR7          | BRR6          | BRR5          | BRR4          | BRR3          | BRR2          | BRR1          | BRR0          |         |
| H'AA     | SCR3     | TIE           | RIE           | TE            | RE            | MPIE          | TEIE          | CKE1          | CKE0          |         |
| H'AB     | TDR      | TDR7          | TDR6          | TDR5          | TDR4          | TDR3          | TDR2          | TDR1          | TDR0          |         |
| H'AC     | SSR      | TDRE          | RDRF          | OER           | FER           | PER           | TEND          | MPBR          | MPBT          |         |
| H'AD     | RDR      | RDR7          | RDR6          | RDR5          | RDR4          | RDR3          | RDR2          | RDR1          | RDR0          |         |
| H'AE     |          |               |               |               |               |               |               |               |               |         |
| H'AF     |          |               |               |               |               |               |               |               |               |         |
| H'B0     | ТМА      | TMA7          | TMA6          | TMA5          |               | ТМАЗ          | TMA2          | TMA1          | TMA0          | Timer A |
| H'B1     | TCA      | TCA7          | TCA6          | TCA5          | TCA4          | ТСАЗ          | TCA2          | TCA1          | TCA0          |         |
| H'B2     | тмв      | TMB7          |               |               |               |               | TMB2          | TMB1          | ТМВО          | Timer B |
| H'B3     | TCB/TLB  | TCB7/<br>TLB7 | TCB6/<br>TLB6 | TCB5/<br>TLB5 | TCB4/<br>TLB4 | TCB3/<br>TLB3 | TCB2/<br>TLB2 | TCB1/<br>TLB1 | TCB0/<br>TLB0 |         |
| H'B4     | ТМС      | TMC7          | TMC6          | TMC5          |               |               | TMC2          | TMC1          | TMC0          | Timer C |
| H'B5     | TCC/TLC  | TCC7/<br>TLC7 | TCC6/<br>TLC6 | TCC5/<br>TLC5 | TCC4/<br>TLC4 | TCC3/<br>TLC3 | TCC2/<br>TLC2 | TCC1/<br>TLC1 | TCC0/<br>TLC0 |         |
| H'B6     | TCRF     | TOLH          | CKSH2         | CKSH1         | CKSH0         | TOLL          | CKSL2         | CKSL1         | CKSL0         | Timer F |
| H'B7     | TCSRF    | OVFH          | CMFH          | OVIEH         | CCLRH         | OVFL          | CMFL          | OVIEL         | CCLRL         |         |
| H'B8     | TCFH     | TCFH7         | TCFH6         | TCFH5         | TCFH4         | TCFH3         | TCFH2         | TCFH1         | TCFH0         |         |
| H'B9     | TCFL     | TCFL7         | TCFL6         | TCFL5         | TCFL4         | TCFL3         | TCFL2         | TCFL1         | TCFL0         |         |
| H'BA     | OCRFH    | OCRFH7        | OCRFH6        | OCRFH5        | OCRFH4        | <b>OCRFH3</b> | OCRFH2        | OCRFH1        | OCRFH0        |         |
| Materian |          |               |               |               |               |               |               |               |               |         |

Notation:

SCI1: Serial communication interface 1

SCI2: Serial communication interface 2

SCI3: Serial communication interface 3

| (low)NameBit 7Bit 6Bit 5Bit 4Bit 3Bit 2Bit 1Bit 0NameH'BBOCRFLOCRFL7OCRFL6OCRFL5OCRFL4OCRFL3OCRFL2OCRFL1OCRFL0Timer FH'BCTMGOVFHOVFLOVIEIIEGSCCLR1CCLR0CKS1CKS0Timer FH'BDICRGFICRGF7ICRGF6ICRGF5ICRGF4ICRGF3ICRGF2ICRGF1ICRGF0H'BEICRGRICRGR7ICRGR6ICRGF5ICRGR4ICRGR3ICRGR2ICRGR1ICRGR0H'BFICRDTS1DTS0CMXSGXSGS3SGS2SGS1SGS0LCD<br>con-<br>troller/<br>driverH'C1LCR—PSWACTDISPCKS3CKS2CKS1CKS0Tioler/<br>driverH'C2H'C3ICRGCKSTRGE——CH3CH2CH1CH0A/D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Address | Register |                 |                 |                 | Bit Na   | nes         |                 |                 |        | Module   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|-----------------|-----------------|-----------------|----------|-------------|-----------------|-----------------|--------|----------|
| HBC         TMG         OVFH         OVFL         OVIE         IIEGS         CCLR1         CCLR0         CKS1         CKS0         Timer G           HBD         ICRGF         ICRGF7         ICRGF6         ICRGF5         ICRGF4         ICRGF3         ICRGF2         ICRGF1         ICRGF0         ICRGF0         ICRGF1         ICRGF1         ICRGF1         ICRGF1         ICRGF0         ICRGF1         ICRGF1 <th></th> <th>-</th> <th>Bit 7</th> <th>Bit 6</th> <th>Bit 5</th> <th>Bit 4</th> <th>Bit 3</th> <th>Bit 2</th> <th>Bit 1</th> <th>Bit 0</th> <th></th> |         | -        | Bit 7           | Bit 6           | Bit 5           | Bit 4    | Bit 3       | Bit 2           | Bit 1           | Bit 0  |          |
| HBD         ICRGF         ICRGF6         ICRGF6         ICRGF1         ICRGF2         ICRGF1         ICRGF1         ICRGF0           HBE         ICRGR         ICRGR7         ICRGR6         ICRGR5         ICRGR4         ICRGR3         ICRGR2         ICRGR1         ICRGR0         ICRGR0           HBF         ICRGR         DTS1         DTS0         CMX         SGX         SGS3         SGS2         SGS1         SGS0         Con-troller/<br>driver           HC1         LCR         —         PSW         ACT         DISP         CKS3         CKS2         CKS1         CKS0         Cf00-<br>troller/<br>driver           HC2         H         H         AMR         CKS         TRGE         —         —         CH3         CH2         CH1         CH0         Con-<br>con-<br>er           HC3         AMR         ADR7         ADR6         ADR5         ADR4         ADR3         ADR2         ADR1         ADR0         con-<br>er         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         #         MOD         CS         SGS         SGS         SGS <td>H'BB</td> <td>OCRFL</td> <td>OCRFL7</td> <td>OCRFL6</td> <td>OCRFL5</td> <td>OCRFL4</td> <td>OCRFL3</td> <td>OCRFL2</td> <td>OCRFL1</td> <td>OCRFL0</td> <td>Timer F</td>                                                               | H'BB    | OCRFL    | OCRFL7          | OCRFL6          | OCRFL5          | OCRFL4   | OCRFL3      | OCRFL2          | OCRFL1          | OCRFL0 | Timer F  |
| HBE         ICRGR         ICRGR7         ICRGR6         ICRGR1         ICRG1         ICR0         ICR0         ICO                                                                                                                                                                                                   | H'BC    | TMG      | OVFH            | OVFL            | OVIE            | IIEGS    | CCLR1       | CCLR0           | CKS1            | CKS0   | Timer G  |
| HBF         HCO         LPCR         DTS1         DTS0         CMX         SGX         SGS3         SGS2         SGS1         SGS0         con-<br>con-<br>troller/<br>driver           H'C1         LCR         —         PSW         ACT         DISP         CKS3         CKS2         CKS1         CKS0         troller/<br>driver           H'C2         —         —         PSW         ACT         DISP         CKS3         CH2         CH1         CH0         driver           H'C3         —         —         —         CH3         CH2         CH1         CH0         driver           H'C3         MC4         ADR1         ADR2         ADR1         ADR0         er         driver           H'C5         ADRR         ADR7         ADR6         ADR5         ADR4         ADR3         ADR2         ADR1         ADR0         er           H'C6         ADSR         ADSF         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         — <td>H'BD</td> <td>ICRGF</td> <td>ICRGF7</td> <td>ICRGF6</td> <td>ICRGF5</td> <td>ICRGF4</td> <td>ICRGF3</td> <td>ICRGF2</td> <td>ICRGF1</td> <td>ICRGF0</td> <td></td>                                                                                                                | H'BD    | ICRGF    | ICRGF7          | ICRGF6          | ICRGF5          | ICRGF4   | ICRGF3      | ICRGF2          | ICRGF1          | ICRGF0 |          |
| HDF           HCO         LPCR         DTS1         DTS0         CMX         SGX         SGS3         SGS2         SGS1         SGS0         LCD           H'C1         LCR         —         PSW         ACT         DISP         CKS3         CKS2         CKS1         CKS0         toller/<br>driver           H'C2         H'C3         H'C4         AMR         CKS         TRGE         —         —         CH3         CH2         CH1         CH0         AO           H'C3         H'C4         AMR         CKS         TRGE         —         —         CH3         CH2         CH1         CH0         AO           H'C5         ADRR         ADR7         ADR6         ADR5         ADR4         ADR3         ADR2         ADR1         ADR0         er         er         er         er         er         H'C5         ADR1         ADR0         AO         convert         er         er         H'C6         ADS7         ADR6         ADR5         NCS         IR02         IR01         PWM         TMIG         TMOFH         TMOFL         TMOW         ports         ports         ports         ports         ports         ports         ports         ports                                                                                                                                                                                                                                                                  | H'BE    | ICRGR    | ICRGR7          | ICRGR6          | ICRGR5          | ICRGR4   | ICRGR3      | ICRGR2          | ICRGR1          | ICRGR0 |          |
| H°C1         LCR         —         PSW         ACT         DISP         CKS3         CKS2         CKS1         CKS0         troller/<br>troller/<br>driver           H°C2         H°C3         H°C4         AMR         CKS         TRGE         —         —         CH3         CH2         CH1         CH0         A/D         Convert<br>er           H°C3         H°C4         AMR         CKS         TRGE         —         —         CH3         CH2         CH1         CH0         Convert<br>er         A/D           H°C4         AMR         CKS         TRGE         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         …         …         …         …         … <td< td=""><td>H'BF</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>•</td><td></td></td<>                                                                                                                                                                             | H'BF    |          |                 |                 |                 |          |             |                 |                 | •      |          |
| Hori         Lon         Pisw         Acr         Disp         Oksis         Oksis<                                                                                                                                                                       | H'C0    | LPCR     | DTS1            | DTS0            | CMX             | SGX      | SGS3        | SGS2            | SGS1            | SGS0   |          |
| H'C3         H'C4       AMR       CKS       TRGE         CH3       CH2       CH1       CH0       A/D       Convert<br>er         H'C5       ADR1       ADR7       ADR6       ADR5       ADR4       ADR3       ADR2       ADR1       IADR0       Convert<br>er         H'C6       ADSR       ADSF                                                                        C14 bit       MC1       MKD1       MKD0       MKD1       MKD0       MKD1       MKD1       MKD2       MKD1       MKD2       MKD1       MKD1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | H'C1    | LCR      |                 | PSW             | ACT             | DISP     | CKS3        | CKS2            | CKS1            | CKS0   |          |
| H'C4       AMR       CKS       TRGE       -       -       CH3       CH2       CH1       CH0       A/D       Convert<br>er         H'C5       ADR1       ADR7       ADR6       ADR5       ADR4       ADR3       ADR2       ADR1       ADR0       ADR0       envert<br>er       Convert<br>er         H'C6       ADSR       ADSF       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -<                                                                                                                                                                                                                                                                                                                                                                                                                       | H'C2    |          |                 |                 |                 |          |             |                 |                 |        |          |
| H'C5       ADRR       ADR7       ADR6       ADR5       ADR4       ADR3       ADR2       ADR1       ADR0       convert of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | H'C3    |          |                 |                 |                 |          |             |                 |                 |        |          |
| HOS       ADRA       ADRO                                                                                                                                                                                                                                                                                                       | H'C4    | AMR      | CKS             | TRGE            |                 |          | СНЗ         | CH2             | CH1             | CH0    | A/D      |
| H'C6       ADSR       ADSF       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | H'C5    | ADRR     | ADR7            | ADR6            | ADR5            | ADR4     | ADR3        | ADR2            | ADR1            | ADR0   | convert- |
| H'C8       PMR1       IRQ3       IRQ2       IRQ1       PWM       TMIG       TMOFH       TMOFL       TMOW       IPO         H'C9       PMR2       -       -       POF2       NCS       IRQ0       POF1       UD       IRQ4       IPO         H'C4       PMR3       CS       STRB       SO2       SI2       SCK2       SO1       SI1       SCK1         H'C6       PMR4       NMOD7       NMOD6       NMOD5       NMOD4       NMOD2       NMOD1       NMOD0         H'CC       PMR5       WKP7       WKP6       WKP5       WKP4       WKP3       WKP2       WKP1       WKP0         H'CF       RLCTR       -       -       -       -       -       RLCT1       RLCT0         H'CF       RLCTR       -       -       -       -       -       PWCR0       PWCR0       PWCR0       PWDR0       PWDR0 <td>H'C6</td> <td>ADSR</td> <td>ADSF</td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> <td>er</td>                                                                                                                                                                                                                           | H'C6    | ADSR     | ADSF            |                 |                 |          |             |                 |                 |        | er       |
| H'G9       PMR2        POF2       NCS       IRQ0       POF1       UD       IRQ4       Ports         H'CA       PMR3       CS       STRB       SO2       SI2       SCK2       SO1       SI1       SCK1         H'CA       PMR4       NMOD7       NMOD6       NMOD5       NMOD4       NMOD3       NMOD2       NMOD1       NMOD0         H'CC       PMR5       WKP7       WKP6       WKP5       WKP4       WKP3       WKP2       WKP1       WKP0         H'CC       PMR5       WKP7       WKP6       WKP5       WKP4       WKP3       WKP2       WKP1       WKP0         H'CD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | H'C7    |          |                 |                 |                 |          |             |                 |                 |        |          |
| HOS       FMR2        FOF2       NOS       IRC0       FOF1       OD       IRC4         H'CA       PMR3       CS       STRB       SO2       SI2       SCK2       SO1       SI1       SCK1         H'CB       PMR4       NMOD7       NMOD6       NMOD5       NMOD4       NMOD3       NMOD2       NMOD1       NMOD0         H'CC       PMR5       WKP7       WKP6       WKP5       WKP4       WKP3       WKP2       WKP1       WKP0         H'CC       PMR5       WKP7       WKP6       WKP5       WKP4       WKP3       WKP2       WKP1       WKP0         H'CC       H'CC       -       -       -       -       RLCT1       RLCT0         H'CE       -       -       -       -       -       PWCR0       It A-bit         H'D1       PWCR       -       -       PWDRU5       PWDRU3       PWDRU2       PWDRU0       PWCR0         H'D2       PWDRL       PWDRL7       PWDRL6       PWDRL3       PWDRL2       PWDRL0       PWMR         H'D3       H'D4       PD7       P16       P15       P14       P13       P12       P11       P10       ports                                                                                                                                                                                                                                                                                                                                                                                                     | H'C8    | PMR1     | IRQ3            | IRQ2            | IRQ1            | PWM      | TMIG        | TMOFH           | TMOFL           | TMOW   | 1/0      |
| H'CB       PMR4       NMOD7       NMOD6       NMOD5       NMOD4       NMOD3       NMOD2       NMOD1       NMOD0         H'CC       PMR5       WKP7       WKP6       WKP5       WKP4       WKP3       WKP2       WKP1       WKP0         H'CD       H'CD       H'CE       H'CF       RLCTR       -       -       -       RLCT1       RLCT0         H'CF       RLCTR       -       -       -       -       -       PWCR0       14-bit         H'D0       PWCR       -       -       -       -       -       PWDRU3       PWDRU2 PWDRU1 PWDRU0       PWM         H'D2       PWDRU       PWDRU7       PWDRL6       PWDRL5       PWDRL4       PWDRU3 PWDRU2 PWDRU1 PWDRU0       PWM         H'D2       PWDRL       PWDRL7       PWDRL6       PWDRL5       PWDRL4       PWDRL2       PWDRL1       PWDRL0         H'D3       H'D4       PDR1       P17       P16       P15       P14       P13       P12       P11       P10       //O       ports         H'D4       PDR1       P17       P16       P15       P24       P23       P22       P21       P20       ports         H'D5                                                                                                                                                                                                                                                                                                                                                                          | H'C9    | PMR2     |                 |                 | POF2            | NCS      | IRQ0        | POF1            | UD              | IRQ4   | ports    |
| H'CC       PMR5       WKP7       WKP6       WKP5       WKP4       WKP3       WKP2       WKP1       WKP0         H'CD       H'CD       H'CE       H'CE       H'CF       RLCTR       —       —       —       —       RLCT1       RLCT0       RLCT0         H'D0       PWCR       —       —       —       —       —       PWCR0       I4-bit         H'D1       PWDRU       —       —       PWDRU5       PWDRU4       PWDRU3       PWDRU2       PWDRU1       PWDRU0         H'D2       PWDRL       PWDRL7       PWDRL6       PWDRL5       PWDRL4       PWDRL3       PWDRL2       PWDRL1       PWDRU0         H'D2       PWDR1       PUDR17       PUD816       PWDRL5       PWDRL4       PWDRL3       PWDRL2       PWDRL0       PWMRU0         H'D4       PDR1       P17       P16       P15       P14       P13       P12       P11       P100       P00       ports         H'D4       PDR1       P17       P16       P15       P14       P13       P12       P11       P10       I/O       ports         H'D6       PDR3       P37       P36       P35       P34       P33       P3                                                                                                                                                                                                                                                                                                                                                                    | H'CA    | PMR3     | CS              | STRB            | SO2             | SI2      | SCK2        | SO1             | SI1             | SCK1   |          |
| H'CD         H'CE         H'CF       RLCTR       —       —       —       —       —       RLCT1       RLCT0         H'D0       PWCR       —       —       —       —       —       —       PWCR0       RLCT1       RLCT0         H'D0       PWCR       —       —       —       —       —       —       PWCR0       PWDR10       PWCR0       PWCR0       PWCR0       PWCr0       PWCr0       PWDR10       PWDR10<                                                                                                                                                                                                                                                                                                                  | H'CB    | PMR4     | NMOD7           | NMOD6           | NMOD5           | NMOD4    | NMOD3       | NMOD2           | NMOD1           | NMODO  |          |
| H'CE         H'CF       RLCTR       -       -       -       -       RLCT1       RLCT0         H'D0       PWCR       -       -       -       -       -       -       PWCR0       RLCT0       RLCT0         H'D0       PWCR       -       -       -       -       -       -       -       PWCR0       PWDR10                                                                                                                                                                                                                                                                                                            | H'CC    | PMR5     | WKP7            | WKP6            | WKP5            | WKP4     | <b>WKP3</b> | WKP2            | WKP1            | WKP0   |          |
| H'CF       RLCTR       -       -       -       -       -       RLCT1       RLCT0         H'D0       PWCR       -       -       -       -       -       PWCR0       PWCR0       14-bit         H'D1       PWDRU       -       -       PWDRU5       PWDRU4       PWDRU3       PWDRU2       PWDRU1       PWDRU0       PWDR1       PWDRU0       PWDR1       PWDR1       PWDR1       PWDR1 <td>H'CD</td> <td></td>                                                                                                                                                | H'CD    |          |                 |                 |                 |          |             |                 |                 |        |          |
| H'DO       PWCR       -       -       -       -       -       PWCR0       14-bit         H'D1       PWDRU       -       -       PWDRU5 PWDRU4 PWDRU3 PWDRU2 PWDRU1 PWDRU0       PWDRU0       PWDRU0       PWDRU0       PWDRU0       PWDRU5 PWDRU4 PWDRU3 PWDRU2 PWDRU1 PWDRU0       PWDRU0       PWDRU0       H'D2       PWDRL       PWDRL7 PWDRL6 PWDRL5 PWDRL4 PWDRL3 PWDRL2 PWDRL1 PWDRL0       PWDRL0       H'D3         H'D3       H'D4       PDR1       P17       P16       P15       P14       P13       P12       P11       P10       VO       Ports         H'D4       PDR1       P17       P16       P15       P14       P13       P12       P11       P10       VO       Ports         H'D5       PDR2       P27       P26       P25       P24       P23       P22       P21       P20       P07       P07       P16       P15       P14       P13       P12       P11       P10       P00       P07       P36       P35       P34       P33       P32       P31       P30         H'D6       PDR3       P37       P36       P55       P54       P53       P52       P51       P50         H'D8       PDR6       P67                                                                                                                                                                                                                                                                                                                       | H'CE    |          |                 |                 |                 |          |             |                 |                 |        |          |
| H'D1       PWDRU       —       —       PWDRU5       PWDRU4       PWDRU3       PWDRU2       PWDRU1       PWDRU0       PWDRU0         H'D2       PWDRL       PWDRL7       PWDRL6       PWDRL5       PWDRL4       PWDRL3       PWDRL2       PWDRL1       PWDRL0       PWDRL0       PWDRL1       PWDRL0       PWDR10       PUO       PWDR10       PWDR10       PUO       PWDR10       PWDR10       PUO       PWDR10       <                                                                                                                                                                                                                                | H'CF    | RLCTR    |                 |                 |                 | <u> </u> |             | _               | RLCT1           | RLCT0  |          |
| Hibit       Hibito       Hibit                                                                                                                                                                                                                   | H'D0    | PWCR     |                 |                 |                 | <u> </u> |             |                 |                 | PWCR0  |          |
| H'D3H'D4PDR1P17P16P15P14P13P12P11P10 $VO$ H'D5PDR2P27P26P25P24P23P22P21P20 $Ports$ H'D6PDR3P37P36P35P34P33P32P31P30H'D7PDR4P43P42P41P40H'D8PDR5P57P56P55P54P53P52P51P50H'D9PDR6P67P66P65P64P63P62P61P60H'DAPDR7P77P76P75P74P73P72P71P70H'D8PDR8P87P86P85P84P83P82P81P80H'DCPDR9P97P96P95P94P93P92P91P90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | H'D1    | PWDRU    |                 |                 | PWDRU5          | PWDRU4   | PWDRU3      | PWDRU2          | PWDRU1          | PWDRU0 | PWM      |
| H'D4PDR1P17P16P15P14P13P12P11P10VOH'D5PDR2P27P26P25P24P23P22P21P20H'D6PDR3P37P36P35P34P33P32P31P30H'D7PDR4P43P42P41P40H'D8PDR5P57P56P55P54P53P52P51P50H'D9PDR6P67P66P65P64P63P62P61P60H'D8PDR7P77P76P75P74P73P72P71P70H'D8PDR8P87P86P85P84P83P82P81P80H'D6PDR9P97P96P95P94P93P92P91P90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | H'D2    | PWDRL    | PWDRL7          | PWDRL6          | PWDRL5          | PWDRL4   | PWDRL3      | PWDRL2          | PWDRL1          | PWDRL0 |          |
| H'D5PDR2P27P26P25P24P23P22P21P20portsH'D6PDR3P37P36P35P34P33P32P31P30H'D7PDR4P43P42P41P40H'D8PDR5P57P56P55P54P53P52P51P50H'D9PDR6P67P66P65P64P63P62P61P60H'D8PDR7P77P76P75P74P73P72P71P70H'D8PDR8P87P86P85P84P83P82P81P80H'DCPDR9P97P96P95P94P93P92P91P90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | H'D3    |          |                 |                 |                 |          |             |                 |                 |        |          |
| HDSHDR2HZ7HZ6HZ5HZ4HZ3HZ2HZ1HZ6H'D6PDR3P37P36P35P34P33P32P31P30H'D7PDR4P43P42P41P40H'D8PDR5P57P56P55P54P53P52P51P50H'D9PDR6P67P66P65P64P63P62P61P60H'DAPDR7P77P76P75P74P73P72P71P70H'D8PDR8P87P86P85P84P83P82P81P80H'DCPDR9P97P96P95P94P93P92P91P90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | H'D4    | PDR1     | P1 <sub>7</sub> | P1 <sub>6</sub> | P15             | P14      | P13         | P12             | P11             | P10    | I/O      |
| H'D7PDR4P43P42P41P40H'D8PDR5P57P56P55P54P53P52P51P50H'D9PDR6P67P66P65P64P63P62P61P60H'D4PDR7P77P76P75P74P73P72P71P70H'D8PDR8P87P86P85P84P83P82P81P80H'DCPDR9P97P96P95P94P93P92P91P90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | H'D5    | PDR2     | P2 <sub>7</sub> | P2 <sub>6</sub> | P25             | P24      | P23         | P22             | P21             | P20    | ports    |
| H'D8PDR5P57P56P55P54P53P52P51P50H'D9PDR6P67P66P65P64P63P62P61P60H'DAPDR7P77P76P75P74P73P72P71P70H'D8PDR8P87P86P85P84P83P82P81P80H'DCPDR9P97P96P95P94P93P92P91P90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | H'D6    | PDR3     | P3 <sub>7</sub> | P3 <sub>6</sub> | P35             | P34      | P33         | P3 <sub>2</sub> | P31             | P30    |          |
| H'D8PDR5P57P56P55P54P53P52P51P50H'D9PDR6P67P66P65P64P63P62P61P60H'DAPDR7P77P76P75P74P73P72P71P70H'D8PDR8P87P86P85P84P83P82P81P80H'DCPDR9P97P96P95P94P93P92P91P90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | H'D7    | PDR4     |                 |                 |                 |          | P43         | P42             | P41             | P40    |          |
| H'DAPDR7P77P76P75P74P73P72P71P70H'DBPDR8P87P86P85P84P83P82P81P80H'DCPDR9P97P96P95P94P93P92P91P90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | H'D8    | PDR5     | P5 <sub>7</sub> | P5 <sub>6</sub> | P5 <sub>5</sub> | P54      |             |                 | P51             |        |          |
| H'DB         PDR8         P87         P86         P85         P84         P83         P82         P81         P80           H'DC         PDR9         P97         P96         P95         P94         P93         P92         P91         P90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | H'D9    | PDR6     | P6 <sub>7</sub> | P6 <sub>6</sub> | P65             | P64      |             | P6 <sub>2</sub> |                 | P60    |          |
| H'DB         PDR8         P87         P86         P85         P84         P83         P82         P81         P80           H'DC         PDR9         P97         P96         P95         P94         P93         P92         P91         P90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | H'DA    | PDR7     | P7 <sub>7</sub> | P7 <sub>6</sub> | P75             | P74      | P73         | P72             | P7 <sub>1</sub> | P70    |          |
| H'DC PDR9 P9 <sub>7</sub> P9 <sub>6</sub> P9 <sub>5</sub> P9 <sub>4</sub> P9 <sub>3</sub> P9 <sub>2</sub> P9 <sub>1</sub> P9 <sub>0</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | H'DB    | PDR8     | P8 <sub>7</sub> |                 |                 |          |             |                 |                 |        |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | H'DC    | PDR9     |                 |                 |                 |          |             |                 |                 |        |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | H'DD    | PDRA     |                 |                 |                 |          |             |                 |                 |        |          |

| Address | Register |          |                 |                 | Bit Na          | mes               |                                       |                   |                                       | Module         |
|---------|----------|----------|-----------------|-----------------|-----------------|-------------------|---------------------------------------|-------------------|---------------------------------------|----------------|
| (low)   | Name     | Bit 7    | Bit 6           | Bit 5           | Bit 4           | Bit 3             | Bit 2                                 | Bit 1             | Bit 0                                 | Name           |
| H'DE    | PDRB     | PB7      | PB <sub>6</sub> | PB <sub>5</sub> | PB <sub>4</sub> | PB <sub>3</sub>   | PB <sub>2</sub>                       | PB <sub>1</sub>   | PB <sub>0</sub>                       | 1/0            |
| H'DF    | PDRC     |          |                 |                 |                 | PC <sub>3</sub>   | PC <sub>2</sub>                       | PC <sub>1</sub>   | PCo                                   | ports          |
| H'E0    | PUCR1    | PUCR17   | PUCR16          | PUCR15          | PUCR14          | PUCR13            | PUCR12                                | PUCR11            | PUCR10                                |                |
| H'E1    | PUCR3    | PUCR37   | PUCR36          | PUCR35          | PUCR34          | PUCR33            | PUCR3 <sub>2</sub>                    | PUCR31            | PUCR30                                | • •            |
| H'E2    | PUCR5    | PUCR57   | PUCR56          | PUCR55          | PUCR54          | PUCR53            | PUCR5 <sub>2</sub>                    | PUCR51            | PUCR50                                | •              |
| H'E3    | PUCR6    | PUCR67   | PUCR66          | PUCR65          | PUCR64          | PUCR63            | PUCR62                                | PUCR61            | PUCR60                                | •              |
| H'E4    | PCR1     | PCR17    | PCR16           | PCR15           | PCR1₄           | PCR1 <sub>3</sub> | PCR12                                 | PCR11             | PCR10                                 | •              |
| H'E5    | PCR2     | PCR27    | PCR26           | PCR25           | PCR24           | PCR23             | PCR2 <sub>2</sub>                     | PCR21             | PCR20                                 | •              |
| H'E6    | PCR3     | PCR37    | PCR36           | PCR35           | PCR34           | PCR33             | PCR3 <sub>2</sub>                     | PCR31             | PCR30                                 | •              |
| H'E7    | PCR4     | ·        |                 |                 |                 |                   | PCR4 <sub>2</sub>                     | PCR41             | PCR40                                 | •              |
| H'E8    | PCR5     | PCR57    | PCR56           | PCR55           | PCR54           | PCR53             | PCR5 <sub>2</sub>                     | PCR51             | PCR50                                 | -              |
| H'E9    | PCR6     | PCR67    | PCR66           | PCR65           | PCR6₄           | PCR63             | PCR62                                 | PCR61             | PCR60                                 |                |
| H'EA    | PCR7     | PCR77    | PCR76           | PCR75           | PCR74           | PCR73             | PCR72                                 | PCR71             | PCR70                                 | •              |
| H'EB    | PCR8     | PCR87    | PCR86           | PCR85           | PCR84           | PCR83             | PCR8 <sub>2</sub>                     | PCR81             | PCR80                                 | •              |
| H'EC    | PCR9     | PCR97    | PCR96           | PCR95           | PCR9₄           | PCR93             | PCR9 <sub>2</sub>                     | PCR91             | PCR90                                 | •              |
| H'ED    | PCRA     |          |                 |                 |                 | PCRA <sub>3</sub> | PCRA <sub>2</sub>                     | PCRA <sub>1</sub> | PCRA <sub>0</sub>                     | •              |
| H'EE    |          |          |                 |                 |                 |                   |                                       |                   |                                       | •              |
| H'EF    |          |          |                 |                 |                 |                   |                                       |                   |                                       | •              |
| H'F0    | SYSCR1   | SSBY     | STS2            | STS1            | STS0            | LSON              |                                       |                   |                                       | System         |
| H'F1    | SYSCR2   |          |                 | ,               | NESEL           | DTON              | MSON                                  | SA1               | SA0                                   | control        |
| H'F2    | IEGR     | <u> </u> |                 |                 | IEG4            | IEG3              | IEG2                                  | IEG1              | IEG0                                  | •              |
| H'F3    | IENR1    | IENTA    | IENS1           | IENWP           | IEN4            | IEN3              | IEN2                                  | IEN1              | IEN0                                  | •              |
| H'F4    | IENR2    | IENDT    | IENAD           | IENS2           | IENTG           | IENTFH            | IENTFL                                | IENTC             | IENTB                                 | •              |
| H'F5    |          |          |                 |                 |                 |                   |                                       |                   |                                       |                |
| H'F6    | IRR1     | IRRTA    | IRRS1           |                 | IRRI4           | IRRI3             | IRRI2                                 | IRRI1             | IRRIO                                 | System         |
| H'F7    | IRR2     | IRRDT    | IRRAD           | IRRS2           | IRRTG           | IRRTFH            | IRRTFL                                | IRRTC             | IRRTB                                 | control        |
| H'F8    |          |          |                 |                 |                 |                   |                                       |                   |                                       |                |
| H'F9    | IWPR     | IWPF7    | IWPF6           | IWPF5           | IWPF4           | IWPF3             | IWPF2                                 | IWPF1             | IWPF0                                 | System control |
| H'FA    |          |          |                 |                 |                 |                   |                                       |                   |                                       |                |
| H'FB    |          |          |                 |                 |                 |                   |                                       |                   |                                       |                |
| H'FC    |          |          | -               |                 |                 |                   |                                       |                   |                                       | -              |
| H'FD    |          |          |                 |                 |                 |                   | , , , , , , , , , , , , , , , , , , , | ,<br>,            |                                       | -              |
| H'FE    |          |          |                 |                 |                 |                   |                                       |                   |                                       | -              |
| H'FF    |          |          |                 |                 |                 |                   |                                       |                   |                                       | -              |
| H'FF    |          |          |                 |                 |                 |                   |                                       |                   | · · · · · · · · · · · · · · · · · · · | -              |

## **B.2 I/O Registers (2)**



SCR1—Serial control register 1

| Bit           | 7          | 6           | 5        |          | 4        | ;          | 3        | 2          | 1          | 0    |
|---------------|------------|-------------|----------|----------|----------|------------|----------|------------|------------|------|
|               | SNC1       | SNCO        | _        | -        |          | CK         | (53      | CKS2       | CKS1       | CKS0 |
| Initial value | 0          | 0           | C        | )        | 0        | (          | 0        | 0          | 0          | 0    |
| Read/Write    | R/W        | R/W         | R/       | W        | R/W      | R          | Ŵ        | R/W        | R/W        | R/W  |
| L. L.         | ]          |             |          |          |          |            | <u> </u> |            |            |      |
|               |            |             |          |          |          |            | l        |            |            |      |
|               |            | r           |          |          |          |            |          |            |            |      |
|               |            | <br>Clock 9 | Salact ( | CKS21    | o CKS    | <b>n</b>   |          |            |            |      |
|               |            |             | Jelect   |          | 0 01.3   | <i>י</i> י |          | Serial Clo | ck Cycle   |      |
|               |            | Bit 2       | Bit 1    | Bit 0    | Presca   | alor       |          | Synchr     |            |      |
|               |            | CKS2        | CKS1     | CKSO     | Divisio  |            | Ø = 5    | 5 MHz      | ø = 2.5 Mł | +z   |
|               |            | 0           | 0        | 0        | ø/1024   | 4          | 204.     | 8 µs       | 409.6 µs   |      |
|               |            |             |          | 1        | ø/256    |            | 51.2     | μs         | 102.4 µs   |      |
|               |            |             | 1        | 0        | ø/64     |            | 12.8     | μs         | 25.6 µs    |      |
|               |            |             |          | 1        | ø/32     |            | 6.4 µ    | IS         | 12.8 µs    |      |
|               |            | 1           | 0        | 0        | ø/16     |            | 3.2 µ    |            | 6.4 µs     |      |
|               |            |             |          | 1        | ø/8      |            | 1.6 µ    |            | 3.2 µs     |      |
|               |            |             | 1        | 0        | ø/4      |            | 0.8 µ    | IS         | 1.6 µs     |      |
|               |            |             |          | 1        | ø/2      |            |          |            | 0.8 µs     |      |
|               | Clock s    | source      | select   |          |          |            |          |            |            |      |
|               | 0 Clo      | ock sour    | ce is pr | escaler  | S, and   | pin S      | SCK1     | is output  | pin        |      |
|               | 1 Clo      | ock sour    | ce is ex | ternal c | lock, ar | nd pi      | n SCk    | <1 is inpu | t pin      |      |
|               |            | <u> </u>    | _        |          |          |            |          |            |            |      |
|               | eration mo |             |          |          | ! -      |            | ٦        |            |            |      |
| 0             |            | ynchron     |          |          |          |            | 4        |            |            |      |
| 1 1           | 1   16-bit | svnchro     | nous tra | anster n |          | 1          |          |            |            |      |

|   |   | 1 | 16-bit synchronous transfer mode |
|---|---|---|----------------------------------|
| ſ | 1 | 0 | Continuous clock output mode     |
|   |   | 1 | Reserved                         |

SCI1





| 0 | Read  | SO <sub>1</sub> pin output level is low |
|---|-------|-----------------------------------------|
|   |       | SO1 pin output level changes to low     |
| 1 | Read  | SO1 pin output level is high            |
|   | Write | SO1 pin output level changes to high    |

Note: \* Only a write of 0 for flag clearing is possible.

| Bit           | 7                                                                           | 6         | 5         | 4                       | 3                       | 3 2       |                                        | 0         |  |  |  |  |
|---------------|-----------------------------------------------------------------------------|-----------|-----------|-------------------------|-------------------------|-----------|----------------------------------------|-----------|--|--|--|--|
|               | SDRU7                                                                       | SDRU6     | SDRU5     | SDRU4                   | SDRU3                   | SDRU2     | SDRU1                                  | SDRU0     |  |  |  |  |
| Initial value | Not fixed                                                                   | Not fixed | Not fixed | Not fixed               | Not fixed               | Not fixed | Not fixed                              | Not fixed |  |  |  |  |
| Read/Write    | R/W                                                                         | R/W       | R/W       | R/W                     | R/W                     | R/W       | R/W                                    | R/W       |  |  |  |  |
|               |                                                                             |           |           | •                       |                         |           |                                        |           |  |  |  |  |
|               | Stores transmit and receive data                                            |           |           |                         |                         |           |                                        |           |  |  |  |  |
|               | 8-bit transfer mode: Not used<br>16-bit transfer mode: Upper 8 bits of data |           |           |                         |                         |           |                                        |           |  |  |  |  |
|               |                                                                             |           | 10-Dit    |                         | ode. Opp                |           | Uala                                   |           |  |  |  |  |
| SDRL-Serial   | data regis                                                                  | ter L     |           |                         | н                       | ['A3      |                                        | SCI1      |  |  |  |  |
| SDRE Schui    | uata regis                                                                  |           |           |                         | •                       |           |                                        | Jen       |  |  |  |  |
| Bit           | 7                                                                           | 6         | 5         | 4                       | 3                       | 2         | 1                                      | 0         |  |  |  |  |
|               | SDRL7                                                                       | SDRL6     | SDRL5     | SDRL4                   | SDRL3                   | SDRL2     | SDRL1                                  | SDRL0     |  |  |  |  |
| Initial value | Not fixed                                                                   |           |           | Not fixed               | Not fixed               | Not fixed | Not fixed                              | Not fixed |  |  |  |  |
| Read/Write    | R/W                                                                         |           |           | R/W                     | R/W                     | R/W       | R/W                                    | R/W       |  |  |  |  |
|               |                                                                             |           |           |                         |                         |           |                                        |           |  |  |  |  |
|               | Stores transmit and receive data                                            |           |           |                         |                         |           |                                        |           |  |  |  |  |
|               |                                                                             |           |           | ansfer mo<br>transfer m |                         |           |                                        |           |  |  |  |  |
|               |                                                                             |           | 10-01     |                         | OUE. LOW                |           | Uala                                   |           |  |  |  |  |
| STAR—Start a  | address reg                                                                 | gister    |           |                         | H'A4                    |           |                                        | SCI2      |  |  |  |  |
| Bit           | 7                                                                           | 6         | 5         | 4                       | 3                       | 2         | 1                                      | 0         |  |  |  |  |
|               | · _ ·                                                                       | ·         |           | STA4                    | STA3                    | STA2      | STA1                                   | STA0      |  |  |  |  |
| Initial value | 1                                                                           | 1.        | 1         | 0                       | 0                       | 0         | 0                                      | 0         |  |  |  |  |
| Read/Write    |                                                                             | ·         |           | R/W                     | R/W                     | R/W       | R/W                                    | R/W       |  |  |  |  |
|               |                                                                             |           |           |                         |                         |           | ······································ |           |  |  |  |  |
|               |                                                                             |           |           |                         | ansfer sta<br>FF80 to H |           | in range f                             | rom       |  |  |  |  |

EDAR-End address register

| Bit                                                 |                               | _           | 7        | 6           |                      | 5      | 4         | 3         | 2           | - 1         |    | 0         |
|-----------------------------------------------------|-------------------------------|-------------|----------|-------------|----------------------|--------|-----------|-----------|-------------|-------------|----|-----------|
|                                                     |                               |             | -        |             | -                    | 1      | EDA4      | EDA3      | EDA2        | ED          | A1 | EDA0      |
| Initial va                                          | alue                          |             | 1        | 1           |                      | 1      | 0         | 0         | 0           | 0           |    | 0         |
| Read/W                                              | /rite                         |             |          |             | —                    |        | R/W       | R/W       | R/W         | R/W         |    | R/W       |
|                                                     |                               |             |          |             |                      |        |           |           |             |             |    |           |
| Transfer end address in range f<br>H'FF80 to H'FF9F |                               |             |          |             |                      |        |           | ge fr     | om          |             |    |           |
| SCR2—S                                              | Serial                        | con         | trol reg | gister 2    | <u>.</u>             |        |           | Н         | <b>''A6</b> |             |    | SCI       |
| Bit                                                 |                               |             | 7        | 6           | :                    | 5      | 4         | 3         | 2           | 1           |    | Ó         |
|                                                     |                               |             | _        | _           | -                    | -      | GAP1      | GAP0      | CKS2        | CKS1        |    | CKS0      |
| Initial va                                          | alue                          | L           | 1        | 1           |                      | 1      | 0         | 0         | 0 0 0       |             |    |           |
| Read/W                                              | /rite                         |             |          | —           |                      |        | R/W       | R/W       | R/W         | R/\         | N  | R/W       |
| [                                                   |                               |             |          |             |                      |        |           |           |             |             |    |           |
| Cloc                                                | k Sele                        | ect (       | CKS2 t   | o CKS0)     |                      |        |           |           |             |             |    |           |
| Bit                                                 | 2 Bi                          | it 1        | Bit 0    |             |                      |        |           | Prescale  | r Se        | erial Clock |    | Cycle     |
| CKS                                                 | 52 Cł                         | <b>(</b> S1 | CKS0     | Pin SC      | Pin SCK <sub>2</sub> |        | ck Source | Division  | ø = 5 l     | ø = 5 MHz   |    | = 2.5 MHz |
| 0                                                   | 0 0 0 SCK <sub>2</sub> output |             | tput     | Prescaler S |                      | ø/256  | 51.2 μ    | 51.2 µs 1 |             | 02.4 µs     |    |           |
|                                                     |                               |             | 1        |             |                      |        |           | ø/64      | 12.8 µ      | s           | 25 | 5.6 µs    |
|                                                     |                               | 1           | 0        |             |                      |        |           | ø/32      | 6.4 µs      |             | 12 | .8 μs     |
|                                                     |                               |             |          |             | ø/16                 | 3.2 µs | 3.2 µs    |           | 4 µs        |             |    |           |
| 1                                                   |                               | 0           | 0        |             |                      |        |           | ø/8       | 1.6 µs      | 1.6 µs 3.1  |    | 2 µs      |
|                                                     |                               |             |          |             |                      |        |           |           |             |             |    |           |

External clock

#### Gap select

|   |   | No gaps between bytes                              |
|---|---|----------------------------------------------------|
|   | 1 | A gap of 8 clock cycles is inserted between bytes  |
| 1 | 0 | A gap of 24 clock cycles is inserted between bytes |
|   | 1 | A gap of 56 clock cycles is inserted between bytes |

SCK<sub>2</sub> input

1

0

1

1

ø/4

ø/2

\_

0.8 µs

\_\_\_\_

\_\_\_\_

1.6 µs

0.8 µs

\_\_\_\_

SCSR2-Serial control/status register 2



#### Extended data bit

| 0 | Read  | SO <sub>2</sub> pin output level is low          |
|---|-------|--------------------------------------------------|
|   | Write | SO <sub>2</sub> pin output level changes to low  |
| 1 | Read  | SO <sub>2</sub> pin output level is high         |
|   | Write | SO <sub>2</sub> pin output level changes to high |

Note: \* Only a write of 0 for flag clearing is possible.

#### SMR-Serial mode register



| Bit           | 7    | 7 6 5 |      | 4    | 3    | 2    | 1    | 0    |
|---------------|------|-------|------|------|------|------|------|------|
|               | BRR7 | BRR6  | BRR5 | BRR4 | BRR3 | BRR2 | BRR1 | BRR0 |
| Initial value | 1    | 1     | 1    | 1    | 1    | 1    | 1    | 1    |
| Read/Write    | R/W  | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |

| Bit            | 7                                 | 6                                      | 5 -          | 4            |          | 3        | 2              | 1                    | 0           |
|----------------|-----------------------------------|----------------------------------------|--------------|--------------|----------|----------|----------------|----------------------|-------------|
|                | TIE                               | RIE                                    | TE           | RE           | М        | PIE      | TEIE           | CKE1                 | CKE0        |
| Initial value  | 0                                 | 0                                      | 0            | 0            | 1        | 0        | 0              | 0                    | 0           |
| Read/Write     | R/W                               | R/W                                    | R/W          | R/W          | R        | w/w      | R/W            | R/W                  | R/W         |
|                |                                   |                                        |              |              | <u> </u> |          | <u> </u>       |                      |             |
|                |                                   | ······································ |              |              |          |          |                |                      |             |
|                | Cloc                              | k enable -                             |              |              |          | ]        |                |                      |             |
|                | Bit                               |                                        |              |              |          |          |                |                      |             |
|                | CK                                |                                        | Commu        |              |          |          |                | SCK <sub>2</sub> Pin | Function    |
|                |                                   |                                        | Asynchr      |              |          |          | al clock       | I/O port             |             |
|                |                                   |                                        | Synchro      |              |          | Intern   | al clock       | Serial clo           | ck output   |
|                |                                   | 1                                      | Asynchr      | onous        |          | Interr   | al clock       | Clock out            |             |
|                |                                   |                                        | Synchro      | nous         |          | Rese     | rved           | Reserved             |             |
|                | 1                                 | 0                                      | Asynchr      | Asynchronous |          |          | nal clock      | Clock input          |             |
|                |                                   |                                        | Synchronous  |              |          | Exter    | nal clock      | Serial clock input   |             |
|                |                                   | 1                                      | Asynchronous |              |          | Rese     | rved           | Reserved             |             |
|                |                                   |                                        | Synchro      | nous         |          | Rese     | rved           | Reserved             |             |
| Trans          | smit end inte                     | rrupt enab                             | le           |              |          |          |                |                      |             |
| 0              | Transmit end                      | interrupt (T                           | EI) disable  | d            |          |          |                |                      |             |
|                | Transmit end                      | interrupt (T                           | EI) enable   | d            |          |          |                |                      |             |
| Multipr        | ocessor inte                      | errupt enab                            | le           |              |          |          |                |                      |             |
| 0 Mu           | ultiprocessor                     | interrupt rec                          | uest disat   | led (ordina  | ry rec   | xive o   | peration)      |                      |             |
|                | learing condit                    | ion]                                   |              |              |          |          |                |                      |             |
| Mi             | ultiprocessor                     | bit receives                           | a data val   | ue of 1      |          |          |                |                      |             |
|                | ultiprocessor                     |                                        |              |              |          |          |                |                      |             |
| Ur             | ntil a multipro                   | cessor bit va                          | alue of 1 is | received, t  | he re    | ceive o  | data full inte | rrupt (RXI)          | and receive |
|                | ror interrupt (I<br>ER are not se |                                        | abled, and   | serial statu | us reg   | gister ( | SSR) flags I   | RDRF, FEF            | l, and      |
|                |                                   |                                        |              |              |          |          |                |                      |             |
| Receive        |                                   |                                        |              |              |          |          |                |                      |             |
|                | eive operatio                     |                                        |              |              |          |          |                |                      |             |
|                | eive operatio                     | n enabled (                            | RXD is the   | receive da   | ta pin   | <u>)</u> |                |                      |             |
| Transmit e     | nable                             |                                        |              |              |          |          |                |                      |             |
| 0 Transr       | nit operation                     | disabled (T                            | XD is a ge   | neral I/O po | ort)     |          |                |                      |             |
| 1 Transr       | nit operation                     | enabled (T)                            | (D is the tr | ansmit data  | a pin)   |          |                |                      | 4           |
| Receive inter  | rrupt enable                      |                                        |              |              |          |          |                |                      |             |
|                | data full inter                   | rupt reques                            | t (RXI) and  | d receive er | ror in   | terrup   | t request (E   | RI) disabled         | 1           |
|                | data full inter                   |                                        |              |              |          |          |                |                      |             |
| Transmit inter | 1                                 |                                        |              |              | <u> </u> | · ·      |                |                      |             |
| r              | ata empty int                     |                                        | est (TXI) d  | isabled      |          |          |                |                      |             |
| v riansinit u  | ala ompty int                     | onupricqui                             | 331 (171) U  | 040104       |          |          |                |                      |             |

1 Transmit data empty interrupt request (TXI) enabled

| SCI3 |
|------|
|      |

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
|               | TDR7 | TDR6 | TDR5 | TDR4 | TDR3 | TDR2 | TDR1 | TDR0 |
| Initial value | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |
| Read/Write    | R/W  |
|               |      |      |      |      |      |      |      |      |

Data to be transferred to TSR

| SSR-9 | Serial | status | register |  |
|-------|--------|--------|----------|--|

H'AC

| Bit7                                                                       |                 | 6                                 | 5              | 4                | 3                               | 2                                      | 1                | 0             |  |  |
|----------------------------------------------------------------------------|-----------------|-----------------------------------|----------------|------------------|---------------------------------|----------------------------------------|------------------|---------------|--|--|
|                                                                            | TDRE            |                                   | OER            | FER              | PER                             | TEND                                   | MPBR             | MPBT          |  |  |
| nitial value                                                               | 1               | 0                                 | 0              | 0                | 0                               | 1                                      | 0                | 0             |  |  |
| Read/Write                                                                 | <u>R/(W)*</u>   | R/(W)*                            | <u>R/(W)*</u>  | <u>R/(W)*</u>    | <u>R/(W)*</u>                   | R                                      | R                | R/W           |  |  |
|                                                                            |                 |                                   |                |                  |                                 |                                        |                  |               |  |  |
|                                                                            |                 |                                   |                |                  |                                 |                                        |                  |               |  |  |
|                                                                            | cessor bit re   |                                   |                |                  |                                 | processor b                            |                  |               |  |  |
|                                                                            | tes reception   |                                   |                |                  |                                 |                                        | ssor bit in trar |               |  |  |
|                                                                            | ites reception  | of data in wr                     | lich the multi | processor bit    | is 1 [1] Th                     | e multiproce                           | ssor bit in trar | ISMIT DATA IS |  |  |
| Transmit                                                                   |                 |                                   |                |                  |                                 | ······································ |                  |               |  |  |
| 1 1 1 11 1                                                                 | s that transm   | •                                 | -              | alaarad buu      |                                 | אחר                                    |                  |               |  |  |
|                                                                            | g conditions]   |                                   |                |                  | writing 0 to TE<br>Istruction.  | JRC.                                   |                  |               |  |  |
| When data is written to TDR by an instruction.                             |                 |                                   |                |                  |                                 |                                        |                  |               |  |  |
| [Setting conditions] When bit TE in serial control register 3 (SCR3) is 0. |                 |                                   |                |                  |                                 |                                        |                  |               |  |  |
|                                                                            |                 | If TDRE is                        | set to 1 when  | n the last bit o | of a transmitte                 | ed character                           | is sent.         |               |  |  |
| Parity error                                                               |                 |                                   |                |                  |                                 |                                        |                  |               |  |  |
| 0 Indicates                                                                | that data rece  | eiving is in pro                  | ogress or has  | s been compl     | eted                            |                                        |                  |               |  |  |
| [Clearing                                                                  | conditions]     | After reading                     | PER = 1, cle   | eared by writi   | ng 0                            |                                        |                  |               |  |  |
|                                                                            | that a parity e |                                   |                | •                |                                 |                                        |                  |               |  |  |
| Setting c                                                                  | onditions]      |                                   |                |                  | lus the parity<br>serial mode r |                                        |                  |               |  |  |
| [ ] <b>[</b> L                                                             |                 |                                   |                |                  |                                 |                                        | <u>'</u> ]       |               |  |  |
| Framing erro                                                               |                 |                                   |                |                  |                                 |                                        |                  |               |  |  |
| 0 Indicates th                                                             |                 | ring is in prog<br>fter reading f | •              | •                |                                 |                                        |                  |               |  |  |
|                                                                            | hat a framing   |                                   |                |                  | <u>j</u> u                      |                                        |                  |               |  |  |
| [Setting cor                                                               | •               |                                   |                | •                | checked and                     | found to be                            |                  |               |  |  |
|                                                                            |                 |                                   |                |                  |                                 |                                        |                  |               |  |  |
| Overrun error                                                              |                 |                                   |                |                  |                                 |                                        |                  |               |  |  |
| 0 Indicates that                                                           |                 |                                   |                | •                |                                 |                                        |                  |               |  |  |
| [Clearing cor                                                              |                 | er reading Ol                     |                |                  | 0                               |                                        |                  |               |  |  |
| 11 1                                                                       | t an overrun e  |                                   |                | •                |                                 |                                        |                  |               |  |  |
| [Setting cond                                                              | ditions] Wr     | nen data rece                     | iving is comp  | leted while H    | IDRF is set to                  |                                        |                  |               |  |  |
| Receive data reg                                                           | gister full     |                                   |                |                  |                                 |                                        |                  |               |  |  |
| 0 Indicates there                                                          | is no receive   | data in RDF                       | 1              |                  |                                 |                                        |                  |               |  |  |
| [Clearing cond                                                             |                 | r reading RDI<br>In data is read  |                |                  |                                 |                                        |                  |               |  |  |
| 1 Indicates that                                                           | there is receiv | ve data in RD                     | R              |                  |                                 | ······                                 |                  |               |  |  |
| Setting condit                                                             | ions] Whe       | n receiving e                     | nds normally   | , with receive   | e data transfe                  | rred from RS                           | R to RDR         |               |  |  |
| ransmit data reg                                                           | gister empty    |                                   |                |                  |                                 | · · · · · · · · · · · · · · · · · · ·  |                  |               |  |  |
| Indicates that tra                                                         |                 | ritten to TDR                     | has not bee    | n transferred    | to TSR                          |                                        |                  |               |  |  |
| [Clearing conditi                                                          |                 | eading TDRE<br>data is writte     |                |                  |                                 |                                        |                  |               |  |  |
| Indicates that no                                                          | o transmit dat  | a has been w                      | ritten to TDP  | l, or the trans  | mit data writt                  | en to TDR h                            | as been trans    | ferred to TSF |  |  |
| [Setting conditio                                                          |                 | bit TE in seri<br>data is trans   |                |                  | 3) is 0.                        |                                        |                  |               |  |  |

Note: \* Only a write of 0 for flag clearing is possible.

**RDR**—Receive data register

7

RDR7

0

R

7

TMA7

0

6

RDR6

0

R

6

TMA6

0

5

RDR5

0

R

5

TMA5

0

Bit

Bit

Initial value

Read/Write

Initial value

| ТМАЗ | TMA2 | TMA1 | тмао |        | er and Divider Ratio<br>Now Period | Function |
|------|------|------|------|--------|------------------------------------|----------|
| 0    | 0    | 0    | 0    | PSS    | ø/8192                             | Interval |
|      |      |      | 1    | PSS    | ø/4096                             | timer    |
|      |      | 1    | 0    | PSS    | ø/2048                             | 1        |
|      |      |      | 1    | PSS    | ø/512                              |          |
|      | 1    | 0    | 0    | PSS    | ø/256                              |          |
|      |      |      | 1    | PSS    | ø/128                              | 1        |
|      |      | 1 -  | 0    | PSS    | ø/32                               |          |
|      |      |      | 1    | PSS    | ø/8                                |          |
| 1    | 0    | 0    | 0    | PSW    | 1 s                                | Time     |
|      |      |      | 1    | PSW    | 0.5 s                              | base     |
|      |      | 1    | 0    | PSW    | 0.25 s                             |          |
|      |      |      | 1    | PSW    | 0.03125 s                          |          |
|      | 1    | 0    | 0    | PSW an | d TCA are reset                    |          |
|      |      |      | 1    |        |                                    |          |
|      |      | 1    | 0    |        |                                    |          |
|      |      |      |      |        |                                    |          |

# TMA—Timer mode register A

| Re | ad/ | Wri   | te                 | R/W  | R/V     | V F     | R/W    | —    | R/W        | R/W        | R/W                                      | R/W      |
|----|-----|-------|--------------------|------|---------|---------|--------|------|------------|------------|------------------------------------------|----------|
| ſ  |     |       |                    |      | ]       |         |        |      |            |            |                                          |          |
|    | ock | ou    | tput se            | lect | Interna | l clock | select |      |            | •          |                                          |          |
| 0  | 0   | 0     | ø/32               |      |         |         |        |      |            | and Divide | er Ratio                                 |          |
|    |     | 1     | ø/16               |      | TMA3    | TMA2    | TMA1   | TMA0 | or Overflo | w Period   |                                          | Function |
|    | 1   | 0     | ø/8                |      | 0       | 0       | 0      | 0    | PSS        | ø/8192     |                                          | Interval |
|    |     | 1     | ø/4                |      |         |         |        | 1    | PSS        | ø/4096     |                                          | timer    |
| 1  | 0   | 0     | ø <sub>W</sub> /32 | 2    |         |         | 1      | 0    | PSS        | ø/2048     |                                          |          |
|    |     | 1     | ø <sub>W</sub> /16 |      |         |         |        | 1    | PSS        | ø/512      |                                          |          |
|    | 1   | 0     | ø <sub>W</sub> /8  |      |         | 1       | 0      | 0    | PSS        | ø/256      |                                          |          |
| 1  | 1   | 1     | ø <sub>W</sub> /4  |      |         |         |        | 1    | PSS        | ø/128      |                                          |          |
| L  | 1   | · · · | <b>U</b> W/4       |      |         |         | 1 .    | 0    | PSS        | ø/32       |                                          |          |
|    |     |       |                    |      |         |         |        | 1    | PSS        | ø/8        | 100-100-00-00-00-00-00-00-00-00-00-00-00 | · · ·    |
|    |     |       |                    |      | 1       | 0       | 0      | 0    | PSW        | 1 s        |                                          | Time     |
|    |     |       |                    |      |         |         |        | 1    | PSW        | 0.5 s      |                                          | base     |
|    |     |       |                    |      |         |         | 1      | 0    | PSW        | 0.25 s     |                                          | 1        |
|    |     |       |                    |      |         |         |        | 1    | PSW        | 0.03125    | s                                        | 1        |
|    |     |       |                    |      |         | 1       | 0      | 0    | PSW and    | TCA are re | eset                                     |          |
|    |     |       |                    |      |         |         |        | 1    |            |            |                                          |          |
|    |     |       |                    |      |         |         | 1      | 0    |            |            |                                          |          |

2

RDR2

0

R

2

TMA2

0

H'B0

1

RDR1

0

R

1

TMA1

0

3

RDR3

0

R

3

ТМАЗ

0

4

RDR4

0

R

4

\_\_\_\_

1

## SCI3

0

RDR0

0

R

Timer A

0

TMAO

0

1

TCA—Timer counter A

| Bit            | 7           | 6           | 5    |            | 4     | 3           | 2           | 1            | 0           |  |
|----------------|-------------|-------------|------|------------|-------|-------------|-------------|--------------|-------------|--|
|                | TCA7        | TCA6        | TCA5 | т          | CA4   | ТСАЗ        | TCA2        | TCA1         | TCA0        |  |
| Initial value  | 0           | 0           | 0    |            | 0     | 0           | 0           | 0            | 0           |  |
| Read/Write     | R           | R           | R    |            | R     | R           | R           | R            | R           |  |
|                |             |             |      |            |       |             |             |              |             |  |
|                | Count value |             |      |            |       |             |             |              |             |  |
| TMB—Timer n    | node regis  | ster B      |      |            |       | Н           | 'B2         |              | Timer B     |  |
| Bit            | 7           | 6           | 5    |            | 4     | 3           | 2           | 1            | 0           |  |
|                | TMB7        |             |      |            |       |             | TMB2        | TMB1         | ТМВО        |  |
| Initial value  | 0           | 1           | 1    |            | 1     | 1           | 0           | 0            | 0           |  |
| Read/Write     | R/W         |             |      |            |       |             | R/W         | R/W          | R/W         |  |
| r              |             |             | ŕ    |            |       |             |             |              |             |  |
| Auto-reload f  | unction s   | elect       | Clo  | ck se      | lect  |             |             |              |             |  |
| 0 Interval tir | ner functio | on selected |      | 0 0        | Inter | nal clock:  | ø/8192      |              |             |  |
| 1 Auto-reloa   | ad function | selected    |      | 1          | Inter | nal clock:  | ø/2048      |              |             |  |
|                |             |             |      | 1 0        | Inter | rnal clock: | ø/512       |              |             |  |
|                |             |             |      | 1          |       | rnal clock: |             |              |             |  |
|                |             |             | 1    | 0 0        |       | rnal clock: |             | ******       |             |  |
|                |             |             |      | 1          |       | nal clock:  |             |              |             |  |
|                |             | 10          |      | nal clock: |       |             |             |              |             |  |
|                |             |             |      | 1          | Exte  | ernal event | t (TMIB): F | Rising or fa | alling edge |  |

# TCB—Timer counter B

| Bit           | 7               | 6         | 5         | 4         | 3         | 2         | 1              | 0            |
|---------------|-----------------|-----------|-----------|-----------|-----------|-----------|----------------|--------------|
|               | TCB7            | TCB6      | TCB5      | TCB4      | тсвз      | TCB2      | TCB1           | TCB0         |
| Initial value | 0               | 0         | 0         | 0         | 0         | 0         | 0              | 0            |
| Read/Write    | R               | R         | R         | R         | R         | R         | R              | R            |
|               |                 |           |           |           |           |           |                |              |
|               |                 |           |           | Count     | t value   |           |                |              |
|               |                 |           |           |           |           |           |                |              |
| TLB—Timer lo  | ad registe      | er B      |           |           | H         | I'B3      |                | Timer B      |
| TLB—Timer lo  | ad registe<br>7 | er B<br>6 | 5         | 4         | н<br>З    | 1'B3<br>2 | 1              | Timer B<br>0 |
|               | C               |           | 5<br>TLB5 | 4<br>TLB4 |           |           | 1<br>TLB1      |              |
|               | 7               | 6         |           |           | 3         | 2         | 1<br>TLB1<br>0 | 0            |
| Bit           | 7<br>TLB7       | 6<br>TLB6 | TLB5      | TLB4      | 3<br>TLB3 | 2<br>TLB2 |                | 0<br>TLB0    |

Reload value

# TMC—Timer mode register C

Bit

1

| 0 | 0 | TCC is an up-counter                                                                                                                                 |
|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | 1 | TCC is a down-counter                                                                                                                                |
| 1 | * | TCC up/down control is determined by input at pin<br>UD. TCC is a down-counter if the UD input is high,<br>and an up-counter if the UD input is low. |

## Note: \* Don't care

| TCC—Timer c   | ounter C |      | H'B5 |      |      | Timer C |      |      |
|---------------|----------|------|------|------|------|---------|------|------|
| Bit           | 7        | 6    | 5    | 4    | 3    | 2       | 1    | 0    |
|               | TCC7     | TCC6 | TCC5 | TCC4 | тссз | TCC2    | TCC1 | TCC0 |
| Initial value | 0        | 0    | 0    | 0    | 0    | 0       | 0    | 0    |
| Read/Write    | R        | R    | R    | R    | R    | R       | R    | R    |
|               |          |      |      |      |      |         |      |      |

Count value

## H'B4

TLC—Timer load register C



#### Note: \* Don't care

TCSRF—Timer control/status register F



Note: \* Only a write of 0 for flag clearing is possible.

TCFH—8-bit timer counter FH

.

| <b></b>           | _              |               | _           |         |               | -           |        | _           |  |  |  |
|-------------------|----------------|---------------|-------------|---------|---------------|-------------|--------|-------------|--|--|--|
| Bit               | 7              | 6             | 5           | 4       | 3             | 2           | 1      | 0           |  |  |  |
|                   | TCFH7          | TCFH6         | TCFH5       | TCFH4   | TCFH3         | TCFH2       | TCFH1  | TCFH0       |  |  |  |
| Initial value     | 0              | 0             | 0           | 0       | 0             | 0           | 0      | 0           |  |  |  |
| Read/Write        | R/W            | R/W           | R/W         | R/W     | R/W           | R/W         | R/W    | R/W         |  |  |  |
|                   |                |               |             |         |               |             |        |             |  |  |  |
|                   |                |               |             | Count   | value         |             |        |             |  |  |  |
|                   |                |               |             |         |               |             |        |             |  |  |  |
| TCFL—8-bit ti     | mar coun       | 'B9           |             | Timer F |               |             |        |             |  |  |  |
|                   |                | I mei r       |             |         |               |             |        |             |  |  |  |
| Bit               | 7              | 6             | 5           | 4       | 3             | 2           | 1      | 0           |  |  |  |
|                   | TCFL7          | TCFL6         | TCFL5       | TCFL4   | TCFL3         | TCFL2       | TCFL1  | TCFL0       |  |  |  |
| Initial value     | 0              | 0             | 0           | 0       | 0             | 0           | 0      | 0           |  |  |  |
| Read/Write        | R/W            | R/W           | R/W         | R/W     | R/W           | R/W         | R/W    | R/W         |  |  |  |
|                   |                |               |             |         |               |             |        | *****       |  |  |  |
|                   |                |               |             | Count   | t value       |             |        |             |  |  |  |
|                   |                |               |             |         |               |             |        |             |  |  |  |
| OCRFH—Out         | out compa      | ra ragista    | r FH        |         |               | 'BA         |        | Timer F     |  |  |  |
|                   | out compa      | ii e i egiste |             |         |               | DA          |        | I mici F    |  |  |  |
| Bit               | 7              | 6             | 5           | 4       | 3             | 2           | 1      | 0           |  |  |  |
|                   | OCRFH7         | OCRFH6        | OCRFH5      | OCRFH4  | <b>OCRFH3</b> | OCRFH2      | OCRFH1 | OCRFH0      |  |  |  |
| Initial value     | 1              | 1             | 1           | 1       | 1             | 1           | 1      | 1           |  |  |  |
| Read/Write        | R/W            | R/W           | R/W         | R/W     | R/W           | R/W         | R/W    | R/W         |  |  |  |
|                   |                |               |             |         |               |             |        |             |  |  |  |
|                   |                |               |             |         |               |             |        |             |  |  |  |
| OCDEL O.A.        |                |               |             |         | <br>T 1       |             |        |             |  |  |  |
| OCRFL—Outp        | out compa      | re registe    | r FL        |         | Н             | 'BB         |        | Timer F     |  |  |  |
| OCRFL—Outp<br>Bit | out compa<br>7 | -             |             | 4       |               |             | 1      |             |  |  |  |
| -                 | 7              | 6             | 5           |         | 3             | 2           |        | 0           |  |  |  |
| Bit               | 7<br>OCRFL7    | 6<br>OCRFL6   | 5<br>OCRFL5 | OCRFL4  | 3<br>OCRFL3   | 2<br>OCRFL2 | OCRFL1 | 0<br>OCRFL0 |  |  |  |
| -                 | 7              | 6             | 5           |         | 3             | 2           |        | 0           |  |  |  |

TMG—Timer mode register G



When the value of TCG goes from H'FF to H'00

Note: \* Only a write of 0 for flag clearing is possible.

ICRGF—Input capture register GF

| Bit                | 7         | 6      | 5      | 4                                     | 3      | 2      | 1                | 0       |
|--------------------|-----------|--------|--------|---------------------------------------|--------|--------|------------------|---------|
|                    | ICRGF7    | ICRGF6 | ICRGF5 | ICRGF4                                | ICRGF3 | ICRGF2 | ICRGF1           | ICRGF0  |
| Initial value      | 0         | 0      | 0      | 0                                     | 0      | 0      | 0                | 0       |
| Read/Write         | R         | R      | R      | R                                     | R      | R      | R                | R       |
|                    |           |        |        |                                       |        |        |                  |         |
| ICRGR—Input        | t capture | 0      |        |                                       |        | BE     |                  | Timer G |
| ICRGR—Input<br>Bit | 7         | 6      | 5      | 4                                     | 3      | 2      | 1                | 0       |
| •                  | t capture | 0      |        | 4<br>ICRGR4                           | 3      | 2      | 1<br>ICRGR1      |         |
| •                  | 7         | 6      | 5      | · · · · · · · · · · · · · · · · · · · | 3      | 2      | 1<br>ICRGR1<br>0 | 0       |

# LPCR—LCD port control register

| Bit       |       | _     |       | 7          |       | 6                                     | 5    |                   | 4                                         | 3                 |                                           | 2                 |                                          | 1                                       |                 | 0               |
|-----------|-------|-------|-------|------------|-------|---------------------------------------|------|-------------------|-------------------------------------------|-------------------|-------------------------------------------|-------------------|------------------------------------------|-----------------------------------------|-----------------|-----------------|
|           |       |       | DT    | <b>S</b> 1 | 1     | DTS0 C                                | CMX  | S                 | GX                                        | SGS               | S3                                        | SGS               | 2   3                                    | SGS                                     | 1               | SGS0            |
| Initial v | /alue |       | (     | 0          |       | 0                                     | 0    |                   | 0                                         | 0                 |                                           | 0                 |                                          | 0                                       |                 | 0               |
| Read/     | Write | !     | R     | W          |       | R/W F                                 | R/W  | R                 | W ·                                       | R۸                | N                                         | R/W               | на.<br>Т                                 | R/W                                     |                 | R/W             |
| <b></b>   |       |       |       |            |       |                                       |      |                   |                                           |                   | · .                                       |                   |                                          |                                         |                 |                 |
|           |       |       |       |            |       |                                       |      |                   | -                                         |                   |                                           |                   |                                          |                                         |                 |                 |
|           | Segn  | nent  | drive | r sele     | oct — | ·····                                 |      |                   |                                           |                   |                                           |                   |                                          |                                         |                 |                 |
|           | Bit 4 | Bit 3 | Bit 2 | Bit 1      | Bit 0 |                                       |      | Fu                | unctions of                               | Pins SEC          | i40 to SEG                                | 1                 |                                          |                                         |                 |                 |
|           | SGX   | SGS3  | SGS2  | SGS1       | SGS0  | SEG40 to<br>SEG37                     |      | SEG32 to<br>SEG28 | SEG <sub>28</sub> to<br>SEG <sub>25</sub> | SEG24 to<br>SEG21 | SEG <sub>20</sub> to<br>SEG <sub>17</sub> | SEG16 to<br>SEG13 | SEG <sub>12</sub> to<br>SEG <sub>9</sub> | SEG <sub>8</sub> to<br>SEG <sub>5</sub> | SEG4 to<br>SEG1 | Remarks         |
|           | 0     | 0     | 0     | 0          | 0     | Port                                  | Port | Port              | Port                                      | Port              | Port                                      | Port              | Port                                     | Port                                    | Port            | (initial value) |
|           |       |       |       |            | 1     | SEG                                   | SEG  | Port              | Port                                      | Port              | Port                                      | Port              | Port                                     | Port                                    | Port            | fi              |
|           | }     |       |       | 1          | 0     | SEG                                   | SEG  | SEG               | Port                                      | Port              | Port                                      | Port              | Port                                     | Port                                    | Port            | 1               |
|           |       |       |       |            | 1     | SEG                                   | SEG  | SEG               | SEG                                       | Port              | Port                                      | Port              | Port                                     | Port                                    | Port            | 1               |
|           |       |       | 1     | 0          | 0     | SEG                                   | SEG  | SEG               | SEG                                       | SEG               | Port                                      | Port              | Port                                     | Port                                    | Port            | 1               |
|           |       |       |       |            | 1     | SEG                                   | SEG  | SEG               | SEG                                       | SEG               | SEG                                       | Port              | Port                                     | Port                                    | Port            | 1               |
|           | 1     |       |       | 1          | 0     | SEG                                   | SEG  | SEG               | SEG                                       | SEG               | SEG                                       | SEG               | Port                                     | Port                                    | Port            | ]               |
|           |       |       |       |            | 1     | SEG                                   | SEG  | SEG               | SEG                                       | SEG               | SEG                                       | SEG               | SEG                                      | Port                                    | Port            | ]               |
|           |       | 1     | *     | *          | 0     | SEG                                   | SEG  | SEG               | SEG                                       | SEG               | SEG                                       | SEG               | SEG                                      | SEG                                     | Port            | ]               |
|           |       |       |       |            | 1     | SEG                                   | SEG  | SEG               | SEG                                       | SEG               | SEG                                       | SEG               | SEG                                      | SEG                                     | SEG             |                 |
|           | 1     | 0     | 0     | 0          | 0     | External segment<br>expansion         | Port | Port              | Port                                      | Port              | Port                                      | Port              | Port                                     | Port                                    | Port            |                 |
|           |       |       |       |            | 1     | External segment<br>expansion         | SEG  | Port              | Port                                      | Port              | Port                                      | Port              | Port                                     | Port                                    | Port            |                 |
|           |       |       |       | 1          | 0     | External segment<br>expansion         | SEG  | SEG               | Port                                      | Port              | Port                                      | Port              | Port                                     | Port                                    | Port            |                 |
|           |       |       |       |            | 1     | External segment<br>expansion         | SEG  | SEG               | SEG                                       | Port              | Port                                      | Port              | Port                                     | Port                                    | Port            | 1               |
|           |       |       | . 1   | 0          | 0     | External segment<br>expansion         | SEG  | SEG               | SEG                                       | SEG               | Port                                      | Port              | Port                                     | Port                                    | Port            | 1               |
|           |       |       |       |            | 1     | External segment<br>expansion         | SEG  | SEG               | SEG                                       | SEG               | SEG                                       | Port              | Port                                     | Port                                    | Port            |                 |
|           |       |       |       | 1          | 0     | External segment<br>expansion         | SEG  | SEG               | SEG                                       | SEG               | SEG                                       | SEG               | Port                                     | Port                                    | Port            | 1               |
|           |       |       |       |            | 1     | External segment<br>expansion         | SEG  | SEG               | SEG                                       | SEG               | SEG                                       | SEG               | SEG                                      | Port                                    | Port            |                 |
|           |       | 1     | *     | *          | 0     | External segment<br>expansion         | SEG  | SEG               | SEG                                       | SEG               | SEG                                       | SEG               | SEG                                      | SEG                                     | Port            | 1               |
|           |       |       |       |            | 1     | External segment<br>expansion         | SEG  | SEG               | SEG                                       | SEG               | SEG                                       | SEG               | SEG                                      | SEG                                     | SEG             | 1               |
|           |       | •     |       |            |       | • • • • • • • • • • • • • • • • • • • |      | •                 | •                                         | •                 | •                                         |                   |                                          | •                                       |                 |                 |

Expansion signal select

0 Pins SEG<sub>40</sub> to SEG<sub>37</sub> 1 Pins CL<sub>1</sub>, CL<sub>2</sub>, DO, and M

#### Duty and common function select

| Bit 7 | Bit 6 | Bit 5 |          |                                      |                                                                                                         |
|-------|-------|-------|----------|--------------------------------------|---------------------------------------------------------------------------------------------------------|
| DTS1  | DTS0  | СМХ   | Duty     | Common Driver                        | Other Uses                                                                                              |
| 0     | 0     | 0     | Static   | COM1                                 | COM3, COM2, and COM1 usable as ports                                                                    |
|       |       | 1     |          | COM4 to COM1                         | COM <sub>4</sub> , COM <sub>3</sub> , and COM <sub>2</sub> output the same waveform as COM <sub>1</sub> |
| 0     | 1     | 0     | 1/2 duty | COM2, COM1                           | COM4 and COM3 usable as ports                                                                           |
|       |       | 1     |          | COM4 to COM1                         | $COM_4$ outputs the same waveform as $COM_3$ , and $COM_2$ the same waveform as $COM_1$                 |
| 1     | 0     | 0     | 1/3 duty | COM <sub>3</sub> to COM <sub>1</sub> | COM <sub>4</sub> usable as port                                                                         |
|       |       | 1     |          | COM4 to COM1                         | COM4 outputs a non-select waveform                                                                      |
| 1     | 1     | 0     | 1/4 duty | COM4 to COM1                         |                                                                                                         |
|       |       | 1     |          |                                      |                                                                                                         |

430 Hitachi

# LCR—LCD control register

| Bit           | 7       | 6          | 5                                   | 4      |       | 3     | 2        | 1            | 0        |
|---------------|---------|------------|-------------------------------------|--------|-------|-------|----------|--------------|----------|
|               |         | PSW        | ACT                                 | DIS    | P C   | кзз   | CKS2     | CKS1         | CKS0     |
| Initial value | 1       | 0          | 0                                   | 0      |       | 0     | 0        | 0            | 0        |
| Read/Write    |         | R/W        | R/W                                 | R/V    | V.    | R/W   | R/W      | R/W          | R/W      |
|               |         | 1          | e freque                            |        |       |       |          |              | ······   |
|               |         | Bit        |                                     | Bit 1  | Bit 0 | 1     |          | ame Fred     |          |
|               |         | CKS        | 3 CKS2                              |        | CKSO  | Clock |          |              | = 625 Hz |
|               |         | 0          | *                                   | 0      | 0     | øw    |          | z (initial v | /alue)   |
|               |         |            |                                     |        | 1     | øw    | 64 Hz    |              |          |
|               |         |            |                                     | 1      | *     | Øw/2  | 32 Hz    |              |          |
|               |         | 1          | 0                                   | 0      | 0     | ø/2   |          | 6            | 10 Hz    |
|               |         |            |                                     |        | . 1   | ø/4   |          | 3            | 05 Hz    |
|               |         |            |                                     | 1      | 0     | ø/8   |          | 1            | 53 Hz    |
|               |         |            |                                     |        | 1     | ø/16  | 610 H    | z 7          | 6.3 Hz   |
|               |         |            | 1                                   | 0      | 0     | ø/32  | 305 H    | z 3          | 8.1 Hz   |
|               |         |            |                                     |        | 1     | ø/64  | 153 H    | z –          | -        |
|               |         |            |                                     | 1      | 0     | ø/128 | 76.3 H   | lz –         |          |
|               |         |            |                                     |        | 1     | ø/256 | 5 38.1 F | lz –         | -        |
|               |         | Display d  | l <mark>ata cont</mark><br>data dis |        |       | 1     |          |              |          |
|               |         |            | RAM data                            |        | vod   |       |          |              |          |
|               |         |            |                                     | auspia | yeu   | J     |          |              |          |
|               | Dis     | play activ | e                                   |        |       |       |          |              |          |
|               | . 0     |            |                                     |        |       |       |          |              |          |
|               | 1       | LCD cont   | er oper                             |        |       |       |          |              |          |
|               |         |            |                                     |        |       |       |          |              |          |
|               | Power s |            |                                     |        |       |       |          |              |          |

| 0 | LCD power supply resistive voltage divider off |  |
|---|------------------------------------------------|--|
| 1 | LCD power supply resistive voltage divider on  |  |

## Note: \*Don't care

# AMR—A/D mode register

| Bit           | 7   | 6      | 5          |            | 4        | 3       | 2        |      | 1                                     | 0         |
|---------------|-----|--------|------------|------------|----------|---------|----------|------|---------------------------------------|-----------|
|               | CKS | TRGE   |            | · ·        | -        | СНЗ     | Сна      | 2    | CH1                                   | CH0       |
| Initial value | 0   | 0      | 1          | <b></b>    | 1        | 0       | 0        |      | 0                                     | 0         |
| Read/Write    | R/W | R/W    | _          | -          | _        | R/W     | R/M      | 1    | R/W                                   | R/W       |
|               |     |        |            |            |          |         |          |      |                                       |           |
|               |     |        |            | <b></b>    |          |         |          |      |                                       |           |
|               |     |        | c          | l<br>Chann | el selec | t       |          |      |                                       |           |
|               |     |        | ſ          | Bit 3      | Bit 2    | Bit 1   | Bit 0    |      | · · · · · · · · · · · · · · · · · · · |           |
|               |     |        |            | СНЗ        | CH2      | CH1     | CH0      | Ar   | alog input                            | t channel |
|               |     |        | Γ          | 0          | 0        | *       | *        | No   | channel                               | selected  |
|               |     |        |            |            | 1 .      | 0       | 0        | 1A   | 10                                    |           |
|               |     |        |            |            |          |         | 1        | A    | N1                                    |           |
|               | 1   |        |            |            |          | 1       | 0        | AN I | 12                                    |           |
|               |     |        |            |            |          |         | 1        | A    | 13                                    |           |
|               |     |        | •          | 1          | 0        | 0       | 0        | A    | 14                                    |           |
|               |     |        |            |            |          |         | 1        | A    | 15                                    |           |
|               |     |        |            |            |          | 1       | 0        | AN N | ۱ <sub>6</sub>                        |           |
|               |     |        |            |            |          |         | 1        | 1A   |                                       |           |
|               |     |        |            |            | 1        | 0.      | 0        | A    |                                       |           |
|               |     |        |            |            |          |         | 1        | A    |                                       |           |
|               |     |        |            |            |          | 1       | 0        |      | N <sub>10</sub>                       |           |
|               |     |        | L          |            |          |         | 1        |      | N <sub>11</sub>                       |           |
|               |     | Exteri | nal trigge | r sele     | ct       |         |          |      |                                       |           |
|               |     |        | isables st |            |          | version | by exte  | rna  | l trigger                             |           |
|               |     | 1 E    |            | art of A   | /D con   | version | by risin |      | falling ed                            | ge        |

#### Clock select

| Bit 7 |                   | Convers   | ion Time  |
|-------|-------------------|-----------|-----------|
| CKS   | Conversion Period | ø = 2 MHz | ø = 5 MHz |
| 0     | 62/ø              | 31 µs     | 12.4 µs   |
| 1     | 31/ø              | 15.5 µs   | <u> </u>  |

### Notes: \* Don't care

1. Operation is not guaranteed if the conversion time is less than 12.4  $\mu s.$  Set bit 7 for a value of at least 12.4  $\mu s.$ 

# ADRR—A/D result register

| Bit           | 7           | 6           | 5          | 4         | 3           | 2         | 1         | 0         |
|---------------|-------------|-------------|------------|-----------|-------------|-----------|-----------|-----------|
|               | ADR7        | ADR6        | ADR5       | ADR4      | ADR3        | ADR2      | ADR1      | ADR0      |
| Initial value | Not fixed   | Not fixed   | Not fixed  | Not fixed | Not fixed   | Not fixed | Not fixed | Not fixed |
| Read/Write    | R           | R           | R          | R         | R           | R         | R         | R         |
|               |             |             |            |           |             |           |           |           |
|               |             |             |            | A/D conve | rsion resu  | it        |           |           |
|               |             |             |            |           |             |           |           |           |
| ADSR—A/D sta  | art registe | r           |            |           | н           | I'C6      | A/D       | converter |
|               | _           |             |            |           |             |           |           |           |
| Bit           | 7           | 6           | 5          | 4         | 3           | 2         | 1         | 0         |
|               | ADSF        | _           | _          |           | -           | -         | _         | -         |
| Initial value | 0           | 1           | 1          | 1         | 1           | 1         | 1         | 1         |
| Read/Write    | R/W         |             | —          | _         | _           |           | _         |           |
|               |             |             |            |           |             |           |           |           |
|               | A/D s       | status flag |            |           |             |           |           |           |
|               | 0 F         | Read Ind    | icates the | completio | n of A/D co | onversion |           |           |
|               |             | Vrite Sto   | ps A/D co  | nversion  |             |           |           |           |
|               | 1 F         | Read Ind    | ess        | -         |             |           |           |           |
|               |             |             | rts A/D co |           | <b>-</b>    |           |           |           |



#### PMR2—Port mode register 2

I/O ports





436 Hitachi

#### PMR4—Port mode register 4

#### I/O ports



| Bit           | 7             | 6                      | 5                        | 4                         | 3                      | · <u>2</u>  | 1           | 0      |
|---------------|---------------|------------------------|--------------------------|---------------------------|------------------------|-------------|-------------|--------|
|               | —             |                        | -                        |                           |                        | _           |             | PWCR0  |
| Initial value | 1             | 1                      | 1                        | 1                         | 1                      | 1           | 1           | 0      |
| Read/Write    |               |                        |                          | —                         |                        |             |             | W      |
|               | Clock s       | elect —                |                          |                           |                        |             |             |        |
|               | 0 The<br>with | input clo<br>n a minim | ck is ø/2 (<br>um modula | tø* = 2/ø)<br>ation width | . The conv<br>n of 1/ø | version pei | riod is 16, | 384/ø, |
|               | 1 The<br>with | input clo<br>n a minim | ck is ø/4 (<br>um modula | tø* = 4/ø)<br>ation width | . The conv<br>n of 2/ø | version per | riod is 32, | 768/ø, |

Note: \*tø: Period of PWM input clock

| PWDRU—PWI        | M data re                  | gister U                |                     |             | Н             | 'D1                      | 14            | -bit PWM |
|------------------|----------------------------|-------------------------|---------------------|-------------|---------------|--------------------------|---------------|----------|
| Bit              | 7                          | 6                       | 5                   | 4           | 3             | 2                        | 1             | 0        |
|                  |                            |                         | PWDRU5              | PWDRU4      | <b>PWDRU3</b> | PWDRU2                   | <b>PWDUR1</b> | PWDRU0   |
| Initial value    | 1                          | 1                       | 0                   | 0           | 0             | 0                        | 0             | 0        |
| Read/Write       |                            |                         | W                   | W           | W             | W                        | W             | W        |
|                  |                            |                         | Uppe                | r 6 bits of | data for g    | l<br>enerating I         | PWM wav       | eform    |
| PWDRL—PWI        | M data re                  | gister L                | Uppe                | r 6 bits of | -             | l<br>enerating I<br>I'D2 |               | eform    |
|                  | M data re                  | -                       |                     | r 6 bits of | -             |                          |               |          |
| PWDRL—PWI<br>Bit | VI data reg<br>7<br>PWDRL7 | gister L<br>6<br>PWDRL6 | Uppe<br>5<br>PWDRL5 |             | H             | I'D2                     |               | -bit PWN |
|                  | 7                          | 6                       | 5                   | 4           | H<br>3        | l'D2<br>2                | 14            | -bit PWN |

Lower 8 bits of data for generating PWM waveform

PDR1—Port data register 1

| Bit           | 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0               |
|---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|               | P1 <sub>7</sub> | P1 <sub>6</sub> | P1 <sub>5</sub> | P1 <sub>4</sub> | P13             | P12             | P1 <sub>1</sub> | P1 <sub>0</sub> |
| Initial value | 0               | 0               | 0               | 0               | 0               | 0               | 0               | 0               |
| Read/Write    | R/W             |
|               |                 |                 |                 |                 |                 |                 |                 |                 |
| PDR2—Port da  | nta registe     | r 2             |                 |                 | Н               | I'D5            |                 | I/O ports       |
| Bit           | 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0               |
|               | P2 <sub>7</sub> | P2 <sub>6</sub> | P25             | P24             | P2 <sub>3</sub> | P22             | P2 <sub>1</sub> | P20             |
| Initial value | 0               | 0               | 0               | 0               | 0               | 0               | 0               | 0               |
| Read/Write    | R/W             |
|               |                 |                 |                 |                 |                 |                 |                 |                 |
| PDR3—Port da  | ita registe     | r 3             |                 |                 | H               | I'D6            |                 | I/O ports       |
| Bit           | 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0               |
|               | P3 <sub>7</sub> | P3 <sub>6</sub> | P3 <sub>5</sub> | P3₄             | P3 <sub>3</sub> | P3 <sub>2</sub> | P31             | P30             |
| Initial value | 0               | 0               | 0               | 0               | 0               | 0               | 0               | 0               |
| Read/Write    | R/W             |
| PDR4—Port da  | ita registe     | r 4             |                 |                 | H               | I'D7            |                 | I/O ports       |
| Bit           | 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0               |
|               | _               | <u> </u>        | _               | _               | P43             | P42             | P4 <sub>1</sub> | P40             |
| Initial value | 1               | 1               | 1               | 1               | 1               | 0               | 0               | 0               |
| Read/Write    |                 |                 |                 | _               | R               | R/W             | R/W             | R/W             |
| PDR5—Port da  | ita registe     | r 5             |                 |                 | H               | I'D8            |                 | I/O ports       |
| Bit           | 7               | 6               | 5               | 4               | 3               | 2               | 1               | 0               |
|               | P57             | P5 <sub>6</sub> | P5 <sub>5</sub> | P5 <sub>4</sub> | P53             | P52             | P5 <sub>1</sub> | P50             |
| Initial value | 0               | 0               | 0               | 0               | 0               | 0               | 0               | 0               |
|               |                 |                 |                 |                 |                 |                 |                 |                 |

PDR6-Port data register 6

| Bit           | 7               | 6               | 5   | 4               | 3               | 2               | 1               | 0               |
|---------------|-----------------|-----------------|-----|-----------------|-----------------|-----------------|-----------------|-----------------|
|               | P67             | P6 <sub>6</sub> | P65 | P64             | P63             | P6 <sub>2</sub> | P6 <sub>1</sub> | P60             |
| Initial value | 0               | 0               | 0   | 0               | 0               | 0               | 0               | 0               |
| Read/Write    | R/W             | R/W             | R/W | R/W             | R/W             | R/W             | R/W             | R/W             |
|               |                 | '               |     |                 |                 |                 |                 |                 |
| PDR7—Port da  | ata registe     | er 7            |     |                 | H               | l'DA            |                 | I/O ports       |
| Bit           | 7               | 6               | 5   | 4               | 3               | 2               | 1               | 0               |
| Dit           | P77             | P7 <sub>6</sub> | P75 | P74             | P73             | P72             | P71             | P70             |
| Initial value | 0               | 0               | 0   | 0               | 0               | 0               | 0               | 0               |
| Read/Write    | R/W             | R/W             | R/W | R/W             | R/W             | R/W             | R/W             | R/W             |
|               |                 |                 |     |                 |                 |                 |                 |                 |
| PDR8—Port da  | ata registe     | er 8            |     |                 | H               | I'DB            |                 | I/O ports       |
| Bit           | 7               | 6               | 5   | 4               | 3               | 2               | 1               | 0               |
|               | P87             | P8 <sub>6</sub> | P85 | P84             | P83             | P82             | P81             | P80             |
| Initial value | 0               | 0               | 0   | 0               | 0               | 0               | 0               | 0               |
| Read/Write    | R/W             | R/W             | R/W | R/W             | R/W             | R/W             | R/W             | R/W             |
| PDR9—Port da  | ata registe     | er 9            |     |                 | H               | I'DC            |                 | I/O ports       |
| Bit           | 7               | 6               | 5   | 4               | 3               | 2               | 1               | 0               |
|               | P9 <sub>7</sub> | P9 <sub>6</sub> | P95 | P9 <sub>4</sub> | P9 <sub>3</sub> | P9 <sub>2</sub> | P9 <sub>1</sub> | P9 <sub>0</sub> |
| Initial value | 0               | 0               | 0   | 0               | 0               | 0               | 0               | 0               |
| Read/Write    | R/W             | R/W             | R/W | R/W             | R/W             | R/W             | R/W             | R/W             |
| PDRA—Port d   | ata regist      | er A            |     |                 | H               | l'DD            |                 | I/O ports       |
| Bit           | 7               | 6               | 5   | 4               | 3               | 2               | 1               | 0               |
|               |                 | _               |     |                 | PA <sub>3</sub> | PA <sub>2</sub> | PA <sub>1</sub> | PA <sub>0</sub> |
| Initial value | 1               | 1               | 1   | 1               | 0               | 0               | 0               | 0               |
| Read/Write    |                 |                 |     | ·               | R/W             | R/W             | R/W             | R/W             |
|               |                 |                 |     |                 |                 |                 |                 |                 |

PDRB—Port data register B

# I/O ports

| <b>D</b> 1                                 | _                       |                    | _               |                    | •               |                 |                    |                 |  |  |
|--------------------------------------------|-------------------------|--------------------|-----------------|--------------------|-----------------|-----------------|--------------------|-----------------|--|--|
| Bit                                        | 7                       | 6                  | 5               | 4                  | 3               | 2               | 1                  | 0               |  |  |
|                                            | PB <sub>7</sub>         | PB <sub>6</sub>    | PB <sub>5</sub> | PB <sub>4</sub>    | PB <sub>3</sub> | PB <sub>2</sub> | PB <sub>1</sub>    | PB <sub>0</sub> |  |  |
| Initial value                              | _                       | _                  | _               | _                  | _               | _               | _                  | _               |  |  |
| Read/Write                                 | R                       | R                  | R               | R                  | R               | R               | R                  | R               |  |  |
|                                            |                         |                    |                 |                    |                 |                 |                    |                 |  |  |
| PDRC—Port d                                | ata registe             | er C               |                 |                    | Н               | 'DF             |                    | I/O ports       |  |  |
| Bit                                        | 7                       | 6                  | 5               | 4                  | 3               | 2               | 1                  | 0               |  |  |
|                                            | _                       | —                  |                 |                    | PC <sub>3</sub> | PC <sub>2</sub> | PC <sub>1</sub>    | PC <sub>0</sub> |  |  |
| Initial value                              |                         |                    |                 |                    |                 |                 | L                  | I               |  |  |
| Read/Write                                 |                         | _                  |                 |                    | R               | R               | R                  | R               |  |  |
|                                            |                         |                    |                 |                    |                 |                 |                    |                 |  |  |
| PUCR1—Port pull-up control register 1 H'E0 |                         |                    |                 |                    |                 |                 |                    |                 |  |  |
|                                            |                         | 0                  |                 |                    |                 |                 |                    | I/O ports       |  |  |
| Bit                                        | 7                       | 6                  | 5               | 4                  | 3               | 2               | 1                  | 0               |  |  |
|                                            | PUCR17                  | PUCR1 <sub>6</sub> | PUCR15          | PUCR1₄             | PUCR13          | PUCR12          | PUCR11             | PUCR10          |  |  |
| Initial value                              | 0                       | 0                  | 0               | 0                  | 0               | 0               | 0                  | 0               |  |  |
| Read/Write                                 | R/W                     | R/W                | R/W             | R/W                | R/W             | R/W             | R/W                | R/W             |  |  |
|                                            |                         |                    |                 |                    |                 |                 |                    |                 |  |  |
| PUCR3—Port                                 | pull-up co              | ntrol regi         | ster 3          |                    | Н               | 'E1             |                    | I/O ports       |  |  |
|                                            |                         |                    |                 |                    |                 |                 |                    |                 |  |  |
| Bit                                        | 7                       | 6                  | 5               | 4                  | 3               | 2               | 1                  | 0               |  |  |
|                                            | PUCR37                  | PUCR3 <sub>6</sub> | PUCR35          | PUCR3 <sub>4</sub> | PUCR33          | PUCR32          | PUCR3 <sub>1</sub> | PUCR30          |  |  |
| Initial value                              | 0                       | 0                  | 0               | 0                  | 0               | 0               | 0                  | 0               |  |  |
| Read/Write                                 | R/W                     | R/W                | R/W             | R/W                | R/W             | R/W             | R/W                | R/W             |  |  |
|                                            |                         |                    |                 |                    |                 |                 |                    |                 |  |  |
| PUCR5—Port                                 | pull-up co              | ntrol regi         | ster 5          |                    | Н               | 'E2             |                    | I/O ports       |  |  |
| Bit                                        | 7                       | 6                  | 5               | 4                  | 3               | 2               | 1                  | 0               |  |  |
|                                            |                         | DUODE              | DUCDE           | DUCDE              | PLICES          | PLICES.         | PLICB5.            | PUCB5           |  |  |
|                                            | PUCR57                  | PUCH56             | PUCH55          | FUCH54             | 1001133         | 1 001102        | 1.00101            |                 |  |  |
| Initial value                              | PUCR5 <sub>7</sub><br>0 | 0                  | 0               | 0                  | 0               | 0               | 0                  | 0               |  |  |

PUCR6—Port pull-up control register 6

| Bit           | 7                                                                                       | 6                  | 5      | Ą                 | 3                  | 2                 | 1                 | 0                 |
|---------------|-----------------------------------------------------------------------------------------|--------------------|--------|-------------------|--------------------|-------------------|-------------------|-------------------|
|               | PUCR67                                                                                  | PUCR6 <sub>6</sub> | PUCR65 | PUCR64            | PUCR63             | PUCR62            | PUCR61            | PUCR60            |
| Initial value | 0                                                                                       | 0                  | 0      | 0                 | 0                  | 0                 | 0                 | 0                 |
| Read/Write    | R/W                                                                                     | R/W                | R/W    | R/W               | R/W                | R/W               | R/W               | R/W               |
| PCR1—Port co  | ontrol regi                                                                             | ster 1             |        | <u></u>           | Н                  | <b>''E4</b>       |                   | I/O ports         |
| Bit           | 7                                                                                       | 6                  | 5      | 4                 | 3                  | 2                 | 1                 | 0                 |
|               | PCR17                                                                                   | PCR1 <sub>6</sub>  | PCR15  | PCR1 <sub>4</sub> | PCR1 <sub>3</sub>  | PCR1 <sub>2</sub> | PCR1 <sub>1</sub> | PCR1 <sub>0</sub> |
| Initial value | 0                                                                                       | 0                  | 0      | 0                 | 0                  | 0                 | 0                 | 0                 |
| Read/Write    | W                                                                                       | w                  | W      | W                 | W                  | W                 | W                 | W                 |
|               |                                                                                         |                    | , •    |                   | Input pi<br>Output |                   |                   |                   |
| PCR2—Port co  | ontrol regi                                                                             | ster 2             |        |                   | Н                  | 'E5               |                   | I/O ports         |
| Bit           | 7                                                                                       | 6                  | 5      | 4                 | 3                  | 2                 | 1                 | 0                 |
|               | PCR27                                                                                   | PCR2 <sub>6</sub>  | PCR25  | PCR2₄             | PCR23              | PCR22             | PCR21             | PCR20             |
| Initial value | 0                                                                                       | 0                  | 0      | 0                 | 0                  | 0                 | 0                 | 0                 |
| Read/Write    | W                                                                                       | w                  | w      | W                 | w                  | Ŵ                 | W                 | W                 |
|               | Port 2 input/output select           0         Input pin           1         Output pin |                    |        |                   |                    |                   |                   |                   |

PCR3—Port control register 3

## I/O ports



PCR6—Port control register 6

| Bit           | 7                          | 6                 | 5     | 4                 | 3          | 2                 | 1                 | 0         |  |  |  |  |
|---------------|----------------------------|-------------------|-------|-------------------|------------|-------------------|-------------------|-----------|--|--|--|--|
|               | PCR67                      | PCR6 <sub>6</sub> | PCR65 | PCR6₄             | PCR63      | PCR6 <sub>2</sub> | PCR61             | PCR60     |  |  |  |  |
| Initial value | 0                          | 0                 | 0     | 0                 | 0          | 0                 | 0                 | 0         |  |  |  |  |
| Read/Write    | W                          | W                 | W     | W                 | W          | W                 | W                 | W         |  |  |  |  |
|               |                            |                   |       | _                 | ort 6 inpu |                   | elect             |           |  |  |  |  |
|               |                            |                   |       |                   |            |                   |                   |           |  |  |  |  |
|               |                            |                   |       | L                 |            | pin               |                   |           |  |  |  |  |
|               |                            |                   |       |                   |            |                   | an - Adda - Satar |           |  |  |  |  |
| PCR7—Port co  | ntrol regi                 | ster 7            |       |                   | Н          | l'EA              |                   | I/O ports |  |  |  |  |
| Bit           | 7                          | 6                 | 5     | 4                 | 3          | 2                 | 1                 | 0         |  |  |  |  |
|               | PCR77                      | PCR76             | PCR75 | PCR7 <sub>4</sub> | PCR73      | PCR72             | PCR71             | PCR70     |  |  |  |  |
| Initial value | 0                          | 0                 | 0     | 0                 | 0          | 0                 | 0                 | 0         |  |  |  |  |
| Read/Write    | W                          | w                 | W     | w                 | W          | W                 | W                 | W         |  |  |  |  |
|               |                            |                   |       | П                 | ort 7 innu | t/output o        | alaat             |           |  |  |  |  |
|               |                            |                   |       | ч<br>Г            | ort 7 inpu |                   | eleci             |           |  |  |  |  |
|               | •                          |                   |       | F                 |            |                   |                   |           |  |  |  |  |
|               |                            |                   |       |                   |            | ·                 |                   |           |  |  |  |  |
| PCR8—Port co  | ontrol regi                | ster 8            |       |                   | •          | I/O ports         |                   |           |  |  |  |  |
| Bit           | 7                          | 6                 | 5     | 4                 | 3          | 2                 | 1                 | 0         |  |  |  |  |
|               | PCR87                      | PCR86             | PCR85 | PCR84             | PCR83      | PCR82             | PCR81             | PCR80     |  |  |  |  |
| Initial value | 0                          | 0                 | 0     | 0                 | 0          | 0                 | 0                 | 0         |  |  |  |  |
| Read/Write    | W                          | W                 | W     | W                 | W          | W                 | W                 | W         |  |  |  |  |
|               | Port 8 input/output select |                   |       |                   |            |                   |                   |           |  |  |  |  |
|               |                            |                   |       |                   | D Input pi |                   |                   |           |  |  |  |  |
|               |                            |                   |       |                   | 1 Output   |                   |                   |           |  |  |  |  |
|               |                            |                   |       |                   |            |                   |                   | ,         |  |  |  |  |

PCR9—Port control register 9



# SYSCR1—System control register 1

| Bit           | 7                                                                                           | 6                       | 5     | 4         | 3               | 2            | 1           | 0                      |  |  |  |
|---------------|---------------------------------------------------------------------------------------------|-------------------------|-------|-----------|-----------------|--------------|-------------|------------------------|--|--|--|
|               | SSBY                                                                                        | STS2                    | STS1  | STS0      | LSON            | —            |             |                        |  |  |  |
| Initial value | 0                                                                                           | 0                       | 0     | 0         | 0               | 1            | 1           | 1                      |  |  |  |
| Read/Write    | R/W                                                                                         | R/W                     | R/W   | R/W       | R/W             | _            |             |                        |  |  |  |
|               |                                                                                             |                         |       | Low s     | <br>beed on fla | ag           |             |                        |  |  |  |
|               |                                                                                             |                         |       |           | e CPU ope       | -            | ne system   | clock (ø)              |  |  |  |
|               |                                                                                             |                         |       | 1 Th      | e CPU ope       | erates on tl | ne subcloo  | ck (ø <sub>SUB</sub> ) |  |  |  |
|               |                                                                                             |                         | Stand | lby timer | select 2 to     |              |             |                        |  |  |  |
|               |                                                                                             |                         |       |           | time = 8,19     |              |             |                        |  |  |  |
|               |                                                                                             |                         |       |           |                 |              |             |                        |  |  |  |
|               |                                                                                             |                         |       |           | time = 16,3     |              |             |                        |  |  |  |
|               |                                                                                             |                         |       |           | time = 32,1     |              |             |                        |  |  |  |
|               |                                                                                             |                         |       |           | time = 65,      |              |             |                        |  |  |  |
|               |                                                                                             |                         | 1 *   | * Wait    | time = 131      | ,072 state   | s           |                        |  |  |  |
|               | Softw                                                                                       | are stand               | ру    |           |                 |              |             |                        |  |  |  |
|               | 0 When a SLEEP instruction is executed in active mode, a transition is made to sleep mode.  |                         |       |           |                 |              |             |                        |  |  |  |
|               | When a SLEEP instruction is executed in subactive mode, a transition made to subsleep mode. |                         |       |           |                 |              |             |                        |  |  |  |
|               |                                                                                             | hen a SLE<br>ade to sta |       |           | cecuted in a    | active mod   | le, a trans | ition is               |  |  |  |
|               | When a SLEEP instruction is executed in subactive mode, a transition is made to watch mode. |                         |       |           |                 |              |             |                        |  |  |  |

Note: \* Don't care

System control

H'F0

# SYSCR2—System control register 2

| Bit     |                                                                                                                                                  |    | 7                         | 6             | 5          | 4           | 3    | 2           | 1         | 0         |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------------|---------------|------------|-------------|------|-------------|-----------|-----------|
|         |                                                                                                                                                  |    | -                         | _             |            | NESEL       | DTON | MSON        | SA1       | SA0       |
| Initial | valu                                                                                                                                             | IÐ | 1                         | 1             | 1          | 0           | 0    | 0           | 0         | 0         |
| Read/   | Writ                                                                                                                                             | te |                           |               |            | R/W         | R/W  | R/W         | R/W       | R/W       |
| <b></b> |                                                                                                                                                  |    |                           |               |            |             |      |             |           |           |
|         |                                                                                                                                                  | Γ  |                           |               |            |             |      | J           |           |           |
|         |                                                                                                                                                  | Me | dium spee                 | d on flag     |            |             | S    | Subactive   | mode clo  | ck select |
|         |                                                                                                                                                  | 0  | Operates                  | in active (   | high-speed | d) mode     |      | 0 0 øw      | /8        |           |
|         |                                                                                                                                                  | 1  | Operates                  | in active (   | medium-s   | oeed) mod   | 9    | 1 ØW        | /4        |           |
|         |                                                                                                                                                  |    |                           |               |            |             | L    | 1 * Øw      | /2        | ]         |
|         |                                                                                                                                                  |    | ransfer on                |               | ·          |             |      |             | •         | i         |
|         | 0                                                                                                                                                |    | en a SLEEI<br>de to stand |               |            |             |      | a transitio | nis       |           |
|         |                                                                                                                                                  | Wh | en a SLEEI                | P instruction | on is exec | uted in sub |      | de, a tran  | sition is |           |
|         |                                                                                                                                                  | ma | de to watch               | mode or       | subsleep r | node.       |      |             |           |           |
|         |                                                                                                                                                  |    | en a SLEEI                |               |            |             |      |             |           |           |
|         | transition is made to active (medium-speed) mode if SSBY = 0, MSON = 1, and LSON = 0, or to subactive mode if SSBY = 1, TMA3 = 1, and LSON = 1.  |    |                           |               |            |             |      |             |           | anu       |
|         | When a SLEEP instruction is executed in active (medium-speed) mode, a direct                                                                     |    |                           |               |            |             |      |             |           |           |
|         | transition is made to active (high-speed) mode if SSBY = 0, MSON = 0, and<br>LSON = 0, or to subactive mode if SSBY = 1, TMA3 = 1, and LSON = 1. |    |                           |               |            |             |      |             |           |           |
|         | When a SLEEP instruction is executed in subactive mode, a direct transition is made to active (high-speed) mode if SSBY = 1, TMA3 = 1, LSON = 0  |    |                           |               |            |             |      |             |           |           |
|         |                                                                                                                                                  |    | isition is ma<br>MSON = 0 |               |            |             |      |             |           |           |
|         |                                                                                                                                                  |    | DN = 0, and               |               |            | 0,0000      |      | 001 - 1,    |           |           |

# Noise elimination sampling frequency select

| 0 | Sampling rate is Ø <sub>OSC</sub> /16 |
|---|---------------------------------------|
| 1 | Sampling rate is ø <sub>OSC</sub> /4  |

Note: \* Don't care







0 Disables direct transfer interrupt requests1 Enables direct transfer interrupt requests

| Bit           | 7                                                           | 6                       | 5           | 4            | з            | 2         | 1          | 0           |  |  |  |  |
|---------------|-------------------------------------------------------------|-------------------------|-------------|--------------|--------------|-----------|------------|-------------|--|--|--|--|
|               | IRRTA                                                       | IRRS1                   |             | IRRI4        | <b>IRRI3</b> | IRRI2     | IRRI1      | IRRI0       |  |  |  |  |
| Initial value | 0                                                           | 0                       | 1           | 0            | 0            | 0         | 0          | 0           |  |  |  |  |
| Read/Write    | R/W*                                                        | R/W*                    |             | R/W*         | R/W*         | R/W*      | R/W*       | R/W*        |  |  |  |  |
|               |                                                             |                         |             |              |              |           |            |             |  |  |  |  |
|               |                                                             |                         |             |              |              |           |            |             |  |  |  |  |
|               | IRQ <sub>4</sub> to IRQ <sub>0</sub> interrupt request flag |                         |             |              |              |           |            |             |  |  |  |  |
| 0             |                                                             | g condition             | -           |              |              |           |            |             |  |  |  |  |
|               | When IF                                                     | RIn = 1, it             | is cleared  | l by writing | ,0           |           |            |             |  |  |  |  |
| 1             |                                                             | condition]              |             |              |              |           |            |             |  |  |  |  |
|               | When pi                                                     | n IRQ <sub>n</sub> is : | set to inte | rrupt input  | and the d    | esignated | signal edg | le is       |  |  |  |  |
|               |                                                             |                         |             |              |              | 898-11 A  |            |             |  |  |  |  |
| SCI1 int      | errupt req                                                  | uest flag               |             |              |              |           | (1         | n = 4 to 0) |  |  |  |  |
| 1 1 1 -       | aring cond                                                  | -                       |             |              |              |           |            |             |  |  |  |  |
| Whe           | n IRRS1 =                                                   | 1, it is cle            | ared by w   | riting 0     |              |           |            |             |  |  |  |  |
| 1 1 1 -       | ing conditi                                                 | -                       |             |              |              |           |            |             |  |  |  |  |
| Whe           | When an SCI1 transfer is completed                          |                         |             |              |              |           |            |             |  |  |  |  |
| Timer A inter | Timer A Interrupt request flag                              |                         |             |              |              |           |            |             |  |  |  |  |
| 0 [Clearing   | condition]                                                  |                         |             |              |              |           |            |             |  |  |  |  |
| When IRI      | en IRRTA = 1, it is cleared by writing 0                    |                         |             |              |              |           |            |             |  |  |  |  |
| 1 [Setting c  | ondition]                                                   |                         |             |              |              |           |            |             |  |  |  |  |
| When the      | timer A co                                                  | ounter ove              | rflows fror | n H'FF to l  | H'00         |           |            |             |  |  |  |  |

Note: \* Only a write of 0 for flag clearing is possible.

IRR2—Interrupt request register 2



Note: \* Only a write of 0 for flag clearing is possible.

| Bit           | 7                                                                                           | 6         | 5       | 4     | 3     | 2     | 1     | 0     |  |  |  |
|---------------|---------------------------------------------------------------------------------------------|-----------|---------|-------|-------|-------|-------|-------|--|--|--|
|               | IWPF7                                                                                       | IWPF6     | IWPF5   | IWPF4 | IWPF3 | IWPF2 | IWPF1 | IWPF0 |  |  |  |
| Initial value | 0                                                                                           | 0         | 0       | 0     | 0     | 0     | 0     | 0     |  |  |  |
| Read/Write    | R/W*                                                                                        | R/W*      | R/W*    | R/W*  | R/W*  | R/W*  | R/W*  | R/W*  |  |  |  |
| [             | <u>«</u>                                                                                    |           |         |       |       |       |       |       |  |  |  |
| Wake          | eup interru                                                                                 | pt reques | st flag |       |       |       |       |       |  |  |  |
|               | Clearing co                                                                                 |           |         |       |       |       |       |       |  |  |  |
|               | When IWPFn = 1, it is cleared by writing 0                                                  |           |         |       |       |       |       |       |  |  |  |
| 1 [           | 1 [Setting condition]                                                                       |           |         |       |       |       |       |       |  |  |  |
|               | When pin $\overline{WKP_n}$ is set to interrupt input and a falling signal edge is detected |           |         |       |       |       |       |       |  |  |  |
|               | (n = 7 to 0)                                                                                |           |         |       |       |       |       |       |  |  |  |

Note: \* Only a write of 0 for flag clearing is possible.

453 Hitachi

# Appendix C I/O Port Block Diagrams









Figure C-1 (b) Port 1 Block Diagram (Pin P1<sub>4</sub>)



Figure C-1 (c) Port 1 Block Diagram (Pin P1<sub>3</sub>)



Figure C-1 (d) Port 1 Block Diagram (Pins P1<sub>2</sub> and P1<sub>1</sub>)



Figure C-1 (e) Port 1 Block Diagram (Pin P1<sub>0</sub>)



## C.2 Schematic Diagram of Port 2

Figure C-2 (a) Port 2 Block Diagram (Pins P27 to P22)



Figure C-2 (b) Port 2 Block Diagram (Pin P2<sub>1</sub>)



Figure C-2 (c) Port 2 Block Diagram (Pin P2<sub>0</sub>)

# C.3 Schematic Diagram of Port 3



## Figure C-3 (a) Port 3 Block Diagram (Pin P37)



Figure C-3 (b) Port 3 Block Diagram (Pin P3<sub>6</sub>)



Figure C-3 (c) Port 3 Block Diagram (Pin P3<sub>5</sub>)



Figure C-3 (d) Port 3 Block Diagram (Pins P3<sub>4</sub> and P3<sub>1</sub>)

PDR3: Port data register 3 PCR3: Port control register 3 PMR3: Port mode register 3 PUCR3: Port pull-up control register 3

Vcc

V<sub>SS</sub>

P3n

SBY

n = 3, 0



SCI module

PUCR3

PMR3<sub>n</sub>

PDR3

PCR3<sub>n</sub>

Internal data bus

EXCK SCKO

SCKI



Figure C-3 (f) Port 3 Block Diagram (Pin P3<sub>2</sub>)

# C.4 Schematic Diagram of Port 4







Figure C-4 (b) Port 4 Block Diagram (Pin P4<sub>2</sub>)



Figure C-4 (c) Port 4 Block Diagram (Pin P4<sub>1</sub>)





# C.5 Schematic Diagram of Port 5



Figure C-5 Port 5 Block Diagram

# C.6 Schematic Diagram of Port 6



## Figure C-6 Port 6 Block Diagram

# C.7 Schematic Diagram of Port 7



Figure C-7 Port 7 Block Diagram

# C.8 Schematic Diagram of Port 8





# C.9 Schematic Diagram of Port 9



Figure C-9 Port 9 Block Diagram







# C.11 Schematic Diagram of Port B



Figure C-11 Port B Block Diagram

# C.12 Schematic Diagram of Port C



Figure C-12 Port C Block Diagram

# Appendix D Port States in the Different Processing States

## Table D-1 Port States Overview

| Port                               | Reset             | Sleep             | Subsleep          | Standby            | Watch             | Subactive         | Active            |
|------------------------------------|-------------------|-------------------|-------------------|--------------------|-------------------|-------------------|-------------------|
| P1 <sub>7</sub> to P1 <sub>0</sub> | High<br>impedance | Retained          | Retained          | High<br>impedance* | Retained          | Functions         | Functions         |
| P27 to P20                         | High<br>impedance | Retained          | Retained          | High<br>impedance  | Retained          | Functions         | Functions         |
| P3 <sub>7</sub> to P3 <sub>0</sub> | High<br>impedance | Retained          | Retained          | High<br>impedance* | Retained          | Functions         | Functions         |
| P4 <sub>3</sub> to P4 <sub>0</sub> | High<br>impedance | Retained          | Retained          | High<br>impedance  | Retained          | Functions         | Functions         |
| P5 <sub>7</sub> to P5 <sub>0</sub> | High<br>impedance | Retained          | Retained          | High<br>impedance* | Retained          | Functions         | Functions         |
| P6 <sub>7</sub> to P6 <sub>0</sub> | High<br>impedance | Retained          | Retained          | High<br>impedance* | Retained          | Functions         | Functions         |
| P7 <sub>7</sub> to P7 <sub>0</sub> | High<br>impedance | Retained          | Retained          | High<br>impedance  | Retained          | Functions         | Functions         |
| P8 <sub>7</sub> to P8 <sub>0</sub> | High<br>impedance | Retained          | Retained          | High<br>impedance  | Retained          | Functions         | Functions         |
| P9 <sub>7</sub> to P9 <sub>0</sub> | High<br>impedance | Retained          | Retained          | High<br>impedance  | Retained          | Functions         | Functions         |
| PA <sub>3</sub> to PA <sub>0</sub> | High<br>impedance | Retained          | Retained          | High<br>impedance  | Retained          | Functions         | Functions         |
| PB <sub>7</sub> to PB <sub>0</sub> | High<br>impedance | High<br>impedance | High<br>impedance | High<br>impedance  | High<br>impedance | High<br>impedance | High<br>impedance |
| PC <sub>3</sub> to PC <sub>0</sub> |                   | High<br>impedance | High<br>impedance | High<br>impedance  | High<br>impedance | High<br>impedance | High<br>impedance |

Note: \* High level output when MOS pull-up is in on state.

# Appendix E Product Code Lineup

## Table E-1 H8/3834U Series Product Code Lineup

| Product<br>Type |                     |                      | Product<br>Code | Mark Code        | Order Code<br>Name | Package<br>(Hitachi<br>Package<br>Code) |
|-----------------|---------------------|----------------------|-----------------|------------------|--------------------|-----------------------------------------|
| H8/3837U        | ZTAT<br>version     | Standard products    | HD6473837UH     | HD6473837UH      | HD6473837UH        | 100-pin QFP<br>(FP-100B)                |
|                 |                     |                      | HD6473837UF     | HD6473837UF      | HD6473837UF        | 100-pin QFP<br>(FP-100A)                |
|                 |                     |                      | HD6473837UX     | HD6473837UX      | HD6473837UX        | 100-pin TQFP<br>(TFP-100B)              |
|                 | Mask ROM version    | Standard products    | HD6433837UH     | HD6433837U(***)H | HD6433837U(***)H   | 100-pin QFP<br>(FP-100B)                |
|                 |                     |                      | HD6433837UF     | HD6433837U(***)F | HD6433837U(***)F   | 100-pin QFP<br>(FP-100A)                |
|                 |                     |                      | HD6433837UX     | HD6433837U(***)X | HD6433837U(***)X   | 100-pin TQFP<br>(TFP-100B)              |
| H8/3836U        | Mask ROM<br>version | Standard products    | HD6433836UH     | HD6433836U(***)H | HD6433836U(***)H   | 100-pin QFP<br>(FP-100B)                |
|                 |                     |                      | HD6433836UF     | HD6433836U(***)F | HD6433836U(***)F   | 100-pin QFP<br>(FP-100A)                |
|                 |                     |                      | HD6433836UX     | HD6433836U(***)X | HD6433836U(***)X   | 100-pin TQFP<br>(TFP-100B)              |
| H8/3835U        | Mask ROM<br>version | Standard<br>products | HD6433835UH     | HD6433835U(***)H | HD6433835U(***)H   | 100-pin QFP<br>(FP-100B)                |
|                 |                     |                      | HD6433835UF     | HD6433835U(***)F | HD6433835U(***)F   | 100-pin QFP<br>(FP-100A)                |
|                 |                     |                      | HD6433835UX     | HD6433835U(***)X | HD6433835U(***)X   | 100-pin TQFP<br>(TFP-100B)              |
| H8/3834U        | ZTAT<br>version     | Standard products    | HD6473834UH     | HD6473834UH      | HD6473834UH        | 100-pin QFP<br>(FP-100B)                |
|                 |                     |                      | HD6473834UF     | HD6473834UF      | HD6473834UF        | 100-pin QFP<br>(FP-100A)                |
|                 |                     |                      | HD6473834UX     | HD6473834UX      | HD6473834UX        | 100-pin TQFP<br>(TFP-100B)              |

## Table E-1 H8/3834U Series Product Code Lineup (cont)

| Product<br>Type |                     |                   | Product<br>Code | Mark Code        | Order Code<br>Name | Package<br>(Hitachi<br>Package<br>Code) |
|-----------------|---------------------|-------------------|-----------------|------------------|--------------------|-----------------------------------------|
| H8/3834U        | Mask ROM<br>version | Standard products | HD6433834UH     | HD6433834U(***)H | HD6433834U(***)H   | 100-pin QFP<br>(FP-100B)                |
|                 |                     |                   | HD6433834UF     | HD6433834U(***)F | HD6433834U(***)F   | 100-pin QFP<br>(FP-100A)                |
|                 |                     |                   | HD6433834UX     | HD6433834U(***)X | HD6433834U(***)X   | 100-pin TQFP<br>(TFP-100B)              |
| H8/3833U        | Mask ROM<br>version | Standard products | HD6433833UH     | HD6433833U(***)H | HD6433833U(***)H   | 100-pin QFP<br>(FP-100B)                |
|                 |                     |                   | HD6433833UF     | HD6433833U(***)F | HD6433833U(***)F   | 100-pin QFP<br>(FP-100A)                |
|                 |                     |                   | HD6433833UX     | HD6433833U(***)X | HD6433833U(***)X   | 100-pin TQFP<br>(TFP-100B)              |

Note: 1. (\*\*\*) in mask ROM versions is the ROM code.

# Appendix F Package Dimensions

Dimensional drawings of H8/3834U Series packages FP-100B, FP-100A, and TFP-100B are shown in figures F-1, F-2, and F-3 below.



Figure F-1 FP-100B Package Dimensions

### unit: mm



Figure F-2 FP-100A Package Dimensions

unit: mm



Figure F-3 TFP-100B Package Dimensions

Note: In case of inconsistencies arising within figures, dimensional drawings listed in the Hitachi Semiconductor Packages Manual take precedence and are considered correct.

# NOTES

# HITACHI

## O Hitachi America, Ltd.

### Semiconductor & I.C. Division

San Francisco Center 2000 Sierra Point Parkway Brisbane, CA 94005-1897 (415) 589-8300 FAX (415) 583-4207 Internet Address: To order literature: 1-800-285-1601

### **Area Offices**

### Western

1740 Technology Drive Suite 500 (408) 451-9570

### **Regional/District Offices**

# Southwest Hitachi America, Ltd. 2030 Main Street Suite 450 Irvine, CA 92714 (714) 553-8500

### **Mountain Pacific**

Hitachi America, Ltd. 4600 S. Ulster Street Suite 690 Denver, CO 80237 (303) 779-5535

Bloomington Hitachi America, Ltd. 3800 W. 80th Street Suite 1550 Bloomington, MN 55431 (612) 896-3444

### **Representative Offices**

The Novus Group, Inc. System Sales of Arizona QuadRep Southern, Inc QuadRep Incorporated QuadRep Southern, Inc. Parker-Webster Co. Technology Sales, Inc. EIR, Inc. EIR, Inc. The Novus Group, Inc. Wes Tech Associates Quadhep Crown, Inc. Sumer Incorporated M. Gottlieb Associates, Inc. Electronic Sales & Engineering Electri-Rep Technology Sales, Inc. Technology Sales, Inc. Robert Electronic Sales Thompson & Associates TekRep. Inc. Electri-Rep Electri-Rep The Novus Group, Inc The Novus Group, Inc The Novus Group, Inc

# **Great Lakes** Great Lakes Hitachi America, Ltd. Fairlane Plaza North Suite 311 290 Town Center Drive Dearborn, MI 48126 (313) 271-4410

**North Central** Hitachi America, Ltd. 500 Park Boulevard Suite 415 Itasca, IL 60143 (708) 773-4864

# South Central Hitachi America, Ltd. One Westchase Center 10777 Westheimer Drive Suite 1040 Houston, TX 77042 (713) 974-0534

(317) 455-0444 (317) 849-4260 (913) 649-2168 (617) 890-5700 (410) 995-1900 (810) 476-0505 (612) 832-0277 (314) 993-4421 (919) 460-7771 (704) 846-4044 (704) 599-9313

**Engineering Facility** 

Hitachi Micro Systems, Inc. 179 East Tasman Drive San Jose, CA 95134 Internet Address

### **Manufacturing Facility**

6321 Longhorn Drive

### Central

Hitachi America, Ltd. Two Lincoln Centre 5420 LBJ Freeway, Suite 1446 Dallas, TX 75240 (214) 991-4510

Northeast

Hitachi America, Ltd. 25 Mall Road Burlington, MA 01803 (617) 229-2150

Hitachi America, Ltd. 325 Columbia Turnpike Suite 203 Florham Park, NJ 07932 (201) 514-2100

Mid-Atlantic

# **IBM Engineering** Hitachi America, Ltd. 6907 Capitol of Texas Highway Suite 340 Austin, TX 78731 (512) 418-9360

Hitachi America, Ltd. 4901 N.W. 17th Way Suite 302 Ft. Lauderdale, FL 33309 (305) 491-6154

IBM

Southeast

Hitachi America, Ltd. 21 Old Main Street Suite 206 Fishkill, NY 12524 (914) 897-3000

Eastern

Suite 204 Raleigh, NC 27606 (919) 233-0800

Ottawa Ottawa Hitachi (Canadian), Ltd 320 March Road Suite 602 Kanata, Ontario, Canada K2K2E3 (613) 591-1990

Toronto Hitachi (Canadian), Ltd. 6740 Campobello Road Mississauga, Ontario Canada L5N 2L8 (416) 826-4100

Calgary Hitachi (Canadian), Ltd. 10655 Southport Road S.W. Suite 460 Calgary, Alberta Canada T2W4Y1 (403) 278-1881

(205) 534-0044 (602) 464-9989 (619) 755-1188 (408) 422-3300 (714) 727-4222 (303) 841-4888 (203) 269-8853 (407) 660-9600 (770) 263-0320 (319) 339-9790 (208) 375-9868 (708) 991-8500 (317) 455-0444 (317) 849-4260

Longmont, CO Wallingford, CT Maritiand, FL Norcross, GA edar Rapids, IA Boise, ID ing Meadows, IL Kokomo, IN Indianapolis, IN erland Park, KS Waltham, MA Columbia, MD Weddington, NC Charlotte, NC

| System Sales of New Mexico     |
|--------------------------------|
| Technology Sales, Inc.         |
| Thompson & Associates, Inc.    |
| Thompson & Associates, Inc.    |
| Thompson & Associates, Inc.    |
| West Associates/Corporate Oaks |
| QuadRep Crown, Inc.            |
| Strategic Sales                |
| The Novus Group, Inc.          |
| West Associates                |
| West Associates                |
| West Associates                |
| Parker-Webster Company         |
| QuadRep Crown, Inc.            |
| Sumer Incorporated             |
| Longman Sales, Inc.            |
| Mycros Electronica             |
| Trabalan Cales Inc.            |

Teaneck, NJ burquerque, NM Fairport, NY Orient, OH Beachwood, OH Dayton, OH Tulkas, OK Portland, OR Willow Grove, PA Friendsville, TN Richardson, TX Muuray, UT Bellevue, WA Brookheld, Wi Brookfield, WI Alberta, Canada B.C., Canada Ontario, Canada Quebec, Canada Quebec, Canada D.F., Mexico San German, P. Rico

### Distributors

Marsh Electronics • Marshall Industries • Milgray Electronics • Reptron Electronics • Sterling Electronics (800) 558-1238 (800) 572-0084 (800) 476-5002 (800) 800-5441 (800) 745-5500

For literature fulfillment request contact Hitachi Literature Fulfillment at 1-800-285-1601



Printed on Recycled Paper

596/2M/Banta/MGK Order Number: PMH3LTH014D2

(201) 833-0999 (505) 838-2901 (514) 223-7500 (614) 827-4304 (216) 831-6277 (513) 437-4303 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918) 432-4300 (918)