## HITACHI ${ }^{\circ}$ LCD CONTROLLER/DRIVER LSI DATA BOOK



## LCD CONTROLLER/DRIVER LSI DATA BOOK

When using this document, keep the following in mind:

1. This document may, wholly or partially, be subject to change without notice.
2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

# INDEX <br> LCD Controller/Driver LSI Data Book 

General Information I

## General Information II

## DATA SHEETS <br> General Type LCD Driver

# Character Display LCD Controller/Driver 

## CONTENTS

LCD CONTROLLER/DRIVER LSI DATA BOOK
SECTION 1 General Information I

- GENERAL INFORMATION ..... 7
- Quick Reference Guide ..... 9
- Type Number Order ..... 12
- Selection Guide ..... 13
- Differences Between Products ..... 16
SECTION 2 General Information II
- TCP (Tape Carrier Package) ..... 24
- Package Information ..... 44
- Reliability and Quality Assurance. ..... 49
- Reliability Test Data of LCD Drivers ..... 56
- Flat Plastic Package (QFP) Mounting Methods ..... 60
- Liquid Crystal Driving Methods ..... 63
SECTION 3 General Type LCD Driver
- DATA SHEETS. ..... 75
HD44100H LCD Driver with 40-Channel Outputs ..... 77
HD66100F LCD Driver with 80-Channel Outputs ..... 87
SECTION 4 Character Display LCD Controller/Display
HD43160AH Controller with Built-in Character Generator ..... 100
HD44780, HD44780A (LCD-II) Dot Matrix Liquid Crystal Display Controller \& Driver. ..... 114
HD66780 (LCD-IIA) Dot Matrix Liquid Crystal Display Controller \& Driver ..... 167
SECTION 5 Graphic Display LCD Controller/Driver
HD44102CH Dot Matrix Liquid Crystal Graphic Display Column Driver ..... 216
HD44103CH Dot Matrix Liquid Crystal Graphic Display Common Driver ..... 239
HD44105H Dot Matrix Liquid Crystal Graphic Display Common Driver ..... 247
HD61 100A LCD Driver with 80-Channel Output ..... 256
HD61 102 Dot Matrix Liquid Crystal Graphic Display Column Driver ..... 268
HD61 103A Dot Matrix Liquid Crystal Graphic Display Common Driver. ..... 296
HD61104, HD61104A Dot Matrix Liquid Crystal Graphic Display Column Driver ..... 320
HD61 105, HD61105A Dot Matrix Liquid Crystal Graphic Display Common Driver ..... 332


## CONTENTS (Continued)

SECTION 5 (Continued)
HD61200 LCD Driver with 80-Channel Output ..... 350
HD61202 Dot Matrix Liquid Crystal Graphic Display Column Driver ..... 363
HD61203 Dot Matrix Liquid Crystal Graphic Display Common Driver. ..... 394
HD61830 LCTC (LCD Timing Controller) ..... 418
HD61830B LCTC (LCD Timing Controller) ..... 443
HD63645F/HD64645F LCD Timing Controller (LCTC) ..... 466
HD64646FS LCD Timing Controller (LCTC) ..... 506
HD66106F LCD Driver for High Voltage. ..... 516
HD66107T LCD Driver for High Voltage. ..... 531
HD66108T Ram-Provided 165-Channel LCD Driver for Liquid Crystal Dot Matrix Graphics. ..... 551
HD66840F LCD Video Interface Controller (LVIC) ..... 604
HD66841F LCD Video Interface Controller II (LVIC-II) ..... 652
HD66850F Color LCD Interface Engine (CLINE) ..... 708
SECTION 6 Segment Type LCD Controller/Driver
HD61602/HD61603 Segment Type LCD Driver ..... 778
HD61604/HD61605 Segment Type LCD Driver ..... 807
SECTION 7 Special Application Drivers
HD66300T Horizontal Driver for TFT-Type LCD Color TV ..... 833
HD66310T TFT-Type LCD Driver for VDT. ..... 894
SECTION 8 New Product Information
HD66110T Column Driver ..... 916
HD66204 Dot Matrix Liquid Crystal Graphic Display Column Driver with 80-Channel Outputs ..... 931
HD66205 Dot Matrix Liquid Crystal Graphic Display Column Driver with 80-Channel Outputs ..... 945
HD66214T/HD66214TL Micro-TAB 80-Channel Column Driver in Micro-TCP ..... 959
HD66702LCD-II/E20 Dot Matrix Liquid Crystal Display Controller and Driver ..... 975

- HITACHI SALES OFFICES ..... 1024


## LCD CONTROLLER/DRIVER LSI DATA BOOK

## Section One

# General Information I <br> - Quick Reference Guide - Type Number Order - Selection Guide 

 - Difference Between Products
## Quick Reference Guide

| Column Driver |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Type Number | HD44100H | HD66100F | HD61100A | HD61200 | HD61104 | HD61104A | HD66106F | HD66107T |
| Power supply for internal circuits (V) | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 5 |
| Power supply for LCD Drive Circuit (V) | 11 | 6 | 17 | 17 | 26 | 28 | 37 | 37 |
| Power <br> Dissipation (mW) | 5 | 5 | 5 | 5 | 10 | 10 | 15 | 25 |
| Operating <br> Temperature ( C ) | -20 to $+75 * 1$ | -20 to +75 * | -20 to $+75^{* 1}$ | -20 to +75 | -20 to +75 | -20 to +75 | -20 to +75 | -20 to +75 |
| Memory ROM (bit) | - | - | - - | - | - | - | - | - |
| RAM (bit) | - | - | - - | - | - | - | - | - |
| LCD Driver Common | 20 | - | - | - | - | - | 80 | 160 |
| Column | 40 (20) | 80 | 80 | 80 | 80 | 80 | 80 | 160 |
| Instruction Set | - | - | - | - | - | - | - | - |
| Operation <br> Frequency (MHz) | 0.4 | 1 | 2.5 | 2.5 | 3.5 | 3.5 | 6 | 8 |
| Duty | Static-1/32 | Static-1/16 | Static-1/100 | 1/32-1/128 | 1/64-1/200 | 1/64-1/240 | 1/100-1/480 | 1/100-1/480 |
| Package | FP-60 | FP-100 | FP-100 | FP-100 | FP-100 | $\begin{aligned} & \text { FP-100 } \\ & \text { TFP-100 } \end{aligned}$ | FP-100 | 192pin TCP |


| Type | Column Driver (RAM) |  |  | Column Driver (TFT) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Type Number | HD44102CH | HD61102 | HD61202 | HD66108T | HD66300T | HD66310T |
| Power supply for internal circuits (V) | 5 | 5 | 5 | 5 | 5 | 5 |
| Power supply for LCD Drive Circuit (V) | 11 | 15.5 | 17 | 15 | 15 | 23 |
| Power <br> Dissipation (mW) | 5 | 5 | 5 | 5 | 160 | 100 |
| Operating <br> Temperature ( ${ }^{\circ} \mathrm{C}$ ) | -20 to +75 | -20 to +75 | -20 to +75 | -20 to +75 | -20 to +75 | $\begin{aligned} & -20 \text { to }+75 * 2 \\ & (-20 \text { to }+65) \end{aligned}$ |
| Memory | - | - | - | - | - | - |
|  | $200 \times 8$ | $512 \times 8$ | $512 \times 8$ | $165 \times 65$ | - | - |
| LCD Driver | - | - | - | 0~65 | 120 | 160 |
|  | 50 | 64 | 64 | 100~165 | - | - |
| Instruction Set | 6 | 7 | 7 | 7 | - | - |
| Operation <br> Frequency (MHz) | 0.28 | 0.4 | 0.4 | 4 | 4.8 | 12/15 |
| Duty | $\begin{aligned} & 1 / 8,1 / 12, \\ & 1 / 16,1 / 24, \\ & 1 / 32 \end{aligned}$ | Static-1/64 | $\begin{aligned} & 1 / 48,1 / 64 \\ & 1 / 96,1 / 128 \end{aligned}$ | $\begin{aligned} & 1 / 32,1 / 34, \\ & 1 / 36,1 / 48, \\ & 1 / 50,1 / 64, \\ & 1 / 66 \end{aligned}$ | - | - |
| Package | FP-80 | FP-100 | FP-100 | 208pin TCP | 156pin TCP | 236pin TCP |

* $1-40$ to $+85^{\circ} \mathrm{C}$ (Special request). Please contact Hitachi agents.
*2-20 to $+75^{\circ} \mathrm{C}$ in 12 MHz Version, -20 to $+65^{\circ} \mathrm{C}$ in 15 MHz Version.
* 3 Under development

| Type | Segment Display |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Type Number | HD61602 | HD61603 | HD61604 | HD61605 |
| Power supply for internal circuits (V) | 3 to 5 | 3 to 5 | 3 to 5 | 3 to 5 |
| Power supply for LCD Drive Circuit (V) | 5 | 5 | 5 | 5 |
| Power <br> Dissipation (mW) | 0.5 | 0.5 | 0.5 | 0.5 |
| Operating Temperature ( ${ }^{\circ} \mathrm{C}$ ) | -20 to $+75 * 1$ | -20 to $+75 * 1$ | -20 to $+75 * 1$ | -20 to $+75 * 1$ |
| Memory | - | - | - | - |
|  | 204 | 64 | 204 | 64 |
| LCD Driver | 4 | 1 | 4 | 1 |
| Column | 51 | 64 | 51 | 64 |
| Instruction Set | 4 | 4 | 4 | 4 |
| Operation <br> Frequency (MHz) | 0.52 | 0.52 | 0.52 | 0.52 |
| Duty | $\begin{aligned} & \text { Static, } 1 / 2 \text {, } \\ & 1 / 3,1 / 4 \end{aligned}$ | Static | $\begin{aligned} & \hline \text { Static, 1/2, } \\ & 1 / 3,1 / 4 \\ & \hline \end{aligned}$ | Static |
| Package | $\begin{aligned} & \hline \text { FP-80, } \\ & \text { FP-80A } \\ & \text { TFP-80*2 } \end{aligned}$ | FP-80 | FP-80 | FP-80 |

* $1-40$ to $+85^{\circ} \mathrm{C}$ (Special request). Please contact Hitachi agents.
* 2 Under development

| Type | Common Dr | river |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Type Number | HD44103CH HD44105H |  | HD61103A | HD61203 | HD61105 | HD61105A |
| Power supply for internal circuits (V) | 5 | 5 | 5 | 5 | 5 | 5 |
| Power supply for LCD Drive Circuit (V) | 11 | 11 | 17 | 17 | 26 | 28 |
| Power <br> Dissipation (mW) | 4.4 | 4.4 | 5 | 5 | 5 | 5 |
| Operating <br> Temperature ( ${ }^{\circ} \mathrm{C}$ ) | -20 to +75 | -20 to +75 | -20 to +75 | -20 to +75 | -20 to +75 | -20 to +75 |
| Memory | - | - | - | - | - | - |
|  | - | - | - | - | - | - |
| LCD Driver | 20 | 32 | 64 | 64 | 80 | 80 |
|  | - | - | - | - | - | - |
| Instruction Set | - | - | - | - | - | - |
| Operation <br> Frequency (MHz) | 1 | 1 | 2.5 | 2.5 | 0.1 | 0.1 |
| Duty | $\begin{aligned} & 1 / 8,1 / 12, \\ & 1 / 16,1 / 24, \\ & 1 / 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1 / 8,1 / 12 \\ & , 1 / 32,1 / 48 \end{aligned}$ | $\begin{aligned} & \text { Static-1/10, } \\ & 1 / 64 \end{aligned}$ | 1/32-1/128 | 1/64-1/200 | 1/64-1/240 |
| Package | FP-60 | FP-60 | FP-100 | FP-100 | FP-100 | $\begin{aligned} & \text { FP-100 } \\ & \text { TFP-100 } \end{aligned}$ |

* $1-40$ to $+85^{\circ} \mathrm{C}$ (Special request). Please contact Hitachi agents.
* 2 Under development


## HITACHI

| Type | Character Display |  |  | Graphic Display |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Type Number | HD43160AH | $\begin{aligned} & \text { HD44780 } \\ & \text { (LCD-II) } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { HD66780 } \\ & \text { (LCD-IIA) } \\ & \hline \end{aligned}$ | HD61830 | HD61830B | HD63645F <br> HD64645F <br> HD64646FS <br> LCTC | HD66840F <br> HD66841F <br> LVIC | HD66850 CLINE |
| Power supply for internal circuits (V) | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 5 |
| Power supply for LCD Drive Circuit (V) | - | 11 | 5 | - | - | - | - | - |
| Power <br> Dissipation (mW) | 10 | 2 | 2 | 30 | 50 | 50 | 250 | 500 |
| Operating Temperature ( C ) | -20 to +75 | -20 to $+75 * 1-20$ to +75 |  | -20 to +75 | -20 to $+75 * 1-20$ to +75 |  | -20 to +75 | -20 to +75 |
| Memory ROM (bit) | 6420 | 7200 | 12000 | 7360 | 7360 | - | - | - |
| RAM (bit) | $80 \times 8$ | $\begin{aligned} & 80 \times 8, \\ & 64 \times 8 \end{aligned}$ | $\begin{aligned} & 80 \times 8, \\ & 64 \times 8 \end{aligned}$ | - | - | - | - | 9762 |
| LCD Driver Common | - 16 | 16 | 16 | - | - | - | - | - |
| Column | - 4 | 40 | 40 | - | - | - | - | - |
| Instruction Set | 6 | 11 | 11 | 12 | 12 | 15 | 16/24 | 63 |
| Operation Frequency (MHz) | 0.25/0.375 0.25 |  | 0.25 | 1.1 | 2.4 | 10 | 30 | 32 |
| Duty | $\begin{aligned} & 1 / 8,1 / 12, \\ & 1 / 16 \end{aligned}$ | $\begin{aligned} & 1 / 8,1 / 11 \\ & 1 / 16 \end{aligned}$ | $\begin{aligned} & 1 / 8,1 / 11, \\ & 1 / 16 \end{aligned}$ | Static $1 / 128$ | $\begin{aligned} & \hline \text { Static } \\ & 1 / 128 \end{aligned}$ | $\begin{aligned} & \text { Static } \\ & 1 / 512 \end{aligned}$ | $\begin{aligned} & \hline \text { Static } \\ & 1 / 1024 \end{aligned}$ | 1/480 |
| Package | FP-54 | $\begin{aligned} & \text { FP-80, } \\ & \text { FP-80A } \\ & \text { TFP-80*2 } \end{aligned}$ | $\begin{aligned} & \hline \text { FP-80A } \\ & \text { FP-80B } \end{aligned}$ | FP-60 | FP-60 | $\begin{aligned} & \hline \text { FP-80, } \\ & \text { FP-80B } \end{aligned}$ | FP-100A | FP-136 |

* $1-40$ to $+85^{\circ} \mathrm{C}$ (Special request). Please contact Hitachi agents.
* 2 Under development


## Type Number Order

| Type | Function | Reference Page |
| :---: | :---: | :---: |
| HD43160AH | LCD Controller | 100 |
| HD44100H | LCD Driver with 40 Channel Output | 77 |
| HD44102CH | LCD Column Driver with 50 Channel Output | 216 |
| HD44103CH | LCD Common Driver with 20 Channel Output | 239 |
| HD44105H | LCD Common Driver with 32 Channel Output | 247 |
| HD44780 LCD-II | LCD Controller/Driver | 114 |
| HD6110A | LCD Column Driver with 80 Channel Output | 256 |
| HD61102 | LCD Column Driver with 64 Channel Output | 268 |
| HD61103A | LCD Common Driver with 64 Channel Output | 296 |
| HD61104 | LCD Column Driver with 80 Channel Output | 320 |
| HD61104A | LCD Column Driver with 80 Channel Output | 320 |
| HD61105 | LCD Common Driver with 80 Channel Output | 332 |
| HD61105A | LCD Common Driver with 80 Channel Output | 332 |
| HD61200 | LCD Column Driver with 80 Channel Output | 350 |
| HD61202 | LCD Column Driver with 64 Channel Output | 363 |
| HD61203 | LCD Common Driver with 64 Channel Output | 394 |
| HD61602 | Segment Display Type LCD Driver | 778 |
| HD61603 | Segment Display Type LCD Driver | 778 |
| HD61604 | Segment Display Type LCD Driver | 807 |
| HD61605 | Segment Display Type LCD Driver | 807 |
| HD61830 LCTC | LCD Timing Controller | 413 |
| HD61830B LCTC | LCD Timing Controller | 443 |
| HD63645F LCTC | LCD Timing Controller | 466 |
| HD64645F LCTC | LCD Timing Controller | 466 |
| HD64646FS LCTC | LCD Timing Controiler | 506 |
| HD66100F | LCD Driver with 80 Channel Output | 87 |
| HD66106F | LCD Column/Common Driver with 80 Channel Output | 516 |
| HD66107T | LCD Column/Common Driver with 160 Channel Output | 531 |
| HD66108T | Graphic LCD Controller/Driver | 551 |
| HD66110T | Column Driver | 916 |
| HD66204 | LCD Column Driver with 80 Channel Output | 931 |
| HD66205 | LCD Common Driver with 80 Channel Output | 945 |
| HD66214T | Micro-TAB 80-Channel Column Driver | 959 |
| HD66214TL | Micro-TAB 80-Channel Column Driver | 959 |
| HD66300T | TFT Alalog Column Driver | 833 |
| HD66310T | TFT Digital Column Driver | 894 |
| HD66702 LCD-II | Dot Matrix Liquid Crystal Display Controller and Driver | 975 |
| HD66780 LCD-IIA | LCD Controller/Driver | 167 |
| HD66840F LVIC | LCD Video Interface Controller | 604 |
| HD66841F LVIC-II | LCD Video Interface Controiler | 652 |
| HD66850F CLINE | Color LCD Interface Engine | 708 |



## Selection Guide

## Hitachi LCD Driver System

| Type | Reference Figure | Screen Size (max) | Linoup | Application |
| :---: | :---: | :---: | :---: | :---: |
| TFT <br> Full Color System |  | $\begin{aligned} & (800 \times 3) \times 520 \\ & \text { dots } \end{aligned}$ | HD66310T(Drain) HD61105(Gate) HD66205(Gate) | Personal Computer <br> Terminal Workstation <br> Navigation System |
| STN <br> Full Color System |  | $\begin{aligned} & (720 \times 3) \times 480 \\ & \text { dots } \end{aligned}$ | HD66850F(Controller) HD66107T <br> (Column, Common) | Personal Computer Terminal Work-station |
| Color LCD-TV System |  | $720 \times 480$ dots | HD66300T(Drain) HD61105(Gate) HD66205(Gate) | $\begin{aligned} & \hline \text { LCD-TV } \\ & \text { Portable Video } \end{aligned}$ |
| Video to LCD converter |  | $720 \times 512$ dots | HD66840F, HD66841F HD66106F(Driver) HD66107T(Driver), HD61104(Column)/ 61105(Common) HD66204(Column)/ 66205(Common) | Personal Computer, Terminal, ОНР |
| Display System for CRT Compatible |  | $640 \times 400$ dots | HD63645F/64645F/ 64646FS(Controller) HD61104(Column)/ 61105(Common) HD66204(Column)/ 66205(Common) HD66106F(Driver) | Personal Computer, Wordprocessor, Terminal |
| Graphic Display System |  | Character <br> $80 \times 16$ <br> Graphic <br> $480 \times 128$ dots | HD61100A(Column), HD61830B(Controller) HD61200(Column) HD61103A(Common), HD61203(Common) | Laptop Computer, Facsimile, Telex, Copy machine |
| Graphic Display System (Bitmap) |  | $480 \times 128$ dots | HD44102CH(Column)/ 61102 (Column) HD44103CH(Common) HD61202(Column) HD44105H(Common)/ 61103A(Common) HD61203(Common) HD66108T (Column/Common) | Laptop Computer, Handy Wordprocessor, Toy |
| Character Display System |  | 40 Charac- ters $\times 2$ Columns 80 Charac- ters $\times 1$ Column | HD44780(LCD- II) (Controller/Driver) HD66780(LCD-II A) (Controller/Driver) HD44100H(Column) HD66100F(Column) | Electrical Typewriter, Multifunction Telephone, Handy Terminal |
| Segment Display System |  | $\begin{aligned} & 25 \text { Digits } \\ & \times 1 \text { Column } \end{aligned}$ | HD61602 <br> (Controller/Driver) <br> HD61604 <br> (Controller/Driver) <br> HD61603 <br> (Controller/Driver) <br> HD61605 <br> (Controller/Driver) | ECR, Measurement System, Telephone Industrial Measurement System |

## Application

## Character and Graphic Display

1 character $=7 \times 8$ dot ( $15 \times 7$ dot + cursor )


## Graphic Display

| $\begin{array}{\|l\|} \hline \text { Horizontal } \\ \text { Vertical } \end{array}$ | 48 | 96 | 120 | 180 | 240 | 480 | Over 640 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 16 |  | HD61202 (Column) + HD61203 (Common) |  |  |  |  |  |
| 32 |  |  |  |  |  |  |  |
| 48 |  |  |  |  |  |  |  |
| 64 |  |  |  |  |  |  |  |
| 128 |  | HD61104 (Column) + HD61105 (Common) HD66204 (Column) + HD66205 (Common) HD66106F, HD66107T |  |  |  |  |  |
| 400 |  |  |  |  |  |  |  |
| Over 400 |  |  |  |  |  |  |  |

Note: Applications on this page are only examples, and this combination of devices is not the best.

## Differences Between Products

## 1. HD66100F and HD44100H

|  | HD66100F | HD44100H |
| :--- | :--- | :--- |
| LCD drive circuits | 80 | $20 \times 2$ |
| Power supply for internal logic (V) | 3 to 6 | 4.5 to 11 |
| Display duty | Static to $1 / 16$ | Static to $1 / 32$ |
| Package | 100 pin plastic QFP | 60 pin plastic QFP |

## 2. HD61100A and HD61200

|  |  | HD61100A | HD61200 |
| :--- | :--- | :--- | :--- |
| LCD drive circuits | common | - | - |
| column | 80 | 80 |  |
| Display duty | static to $1 / 128$ | $1 / 32$ to $1 / 128$ |  |
| Power supply for LCD drive circuits (V) | 0 to 17 | 8 to 17 |  |
| Power supply limits of LCD driver <br> circuit voltage | VCC to $V_{\text {EE }}$ <br> (no limit) | shown in figures below |  |

Resistance between terminal Y and terminal V (one of V1L, V1R, V2L, V2R, V3L, V3R, V4L, and V4R) when load current flows through one of the terminals $Y_{1}$ to $Y_{80}$ is specified
under the following conditions:
$\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=17 \mathrm{~V}$
$\mathrm{V} 1 \mathrm{~L}=\mathrm{V} 1 \mathrm{R}, \mathrm{V} 3 \mathrm{~L}=\mathrm{V} 3 \mathrm{R}=\mathrm{V}_{\mathrm{CC}}-2 / 7\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$
$\mathrm{V} 2 \mathrm{~L}=\mathrm{V} 2 \mathrm{R}, \mathrm{V} 4 \mathrm{~L}=\mathrm{V} 4 \mathrm{R}=\mathrm{V}_{\mathrm{EE}}+2 / 7\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$


Figure 1 Resistance between Y ard V Terminals

The following is a description of the range of power supply voltage for liquid crystal display drives. Apply positive voltage to V1L = V1R and V3L $=V 3 R$ and negative voltage to
$\mathrm{V} 2 \mathrm{~L}=\mathrm{V} 2 \mathrm{R}$ and $\mathrm{V} 4 \mathrm{~L}=\mathrm{V} 4 \mathrm{R}$ within the $\Delta \mathrm{V}$ range. This range allows stable impedance on driver output (Ron). Notice the $\Delta V$ depends on power supply voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$.


Figure 2 Power Supply Voltage Range
HITACHI

## 3. HD66100F and HD61100A

|  | HD66100F | HD61100A |
| :--- | :--- | :--- |
| LCD driver circuits | common | - |
| column | 80 | - |
| Power supply for LCD drive circuits $(\mathrm{V})$ | 3 to 6 | 80 |
| Display duty | static to $1 / 16$ | 5.5 to 17.0 |
| Operating frequency (MHz) | $1.0 \mathrm{MHz}($ max $)$ | static to $1 / 128$ |
| Data fetch method | Shift | $2.5 \mathrm{MHz}(\mathrm{max})$ |
| Package | 100 pin Plastic | Latch |

## 4. HD61830 and HD61830B

|  | HD61830 | HD61830B |
| :--- | :--- | :--- |
| Oscillator | Internal | External |
| Operating frequency (MHz) | 1.1 MHz | 2.4 MHz |
| Display duty | static to $1 / 128$ | static to $1 / 128$ |
| Programmable screen size (Max) | $64 \times 240$ dots | $128 \times 480$ dots |
|  | $(1 / 64$ duty) | $(1 / 64$ duty) |
| Other | pin $6: \mathrm{C}$ | pin $6: \overline{\mathrm{CE}}$ |
|  | pin $7: \mathrm{R}$ |  |
|  | pin $9: \mathrm{CPO}$ | pin $7: \overline{\mathrm{OE}}$ |
| Package Marking | (A) | pin $9: \mathrm{NC}$ |



Figure 3 Package Marking
HITACHI
Hitachi America, Ltd. • Hitachi Plaza • 2000 Sierra Point Pkwy. • Brisbane, CA 94005-1819 • (415) 589-8300

## Differences Between Products

## 5. HD61102 and HD61202

|  | HD61102 | HD61202 |
| :---: | :---: | :---: |
| Display duty | static to 1/64 | 1/32 to 1/64 |
| Recommended voltage between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ (V) | 4.5 to 15.5 | 8 to 17 |
| Power supply limits of LCD driver circuits voltage | $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ ( ( ol limit) | shown in following figures |
| Pin 88 | DY (output) | NC (no connection) |
| Absolute maximum rating of $\mathrm{V}_{\mathrm{EE}}(\mathrm{V})$ | $\begin{aligned} & V_{c c}-17.0 \text { to } \\ & V_{c c}+0.3 \end{aligned}$ | $\begin{aligned} & V_{c c}-19.0 \text { to } \\ & V_{c c}+0.3 \end{aligned}$ |

Resistance between terminal Y and terminal V (one of V1L, V1R, V2L, V2R, V3L, V3R, V4L and V4R) when load current flows through one of the terminals $Y_{1}$ to $Y_{64}$ is specified under the following conditions:
$\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=15 \mathrm{~V}$
$\mathrm{V} 1 \mathrm{~L}=\mathrm{V} 1 \mathrm{R}, \mathrm{V} 3 \mathrm{~L}=\mathrm{V} 3 \mathrm{R}=\mathrm{V}_{\mathrm{CC}}-2 / 7\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$
$\mathrm{V} 2 \mathrm{~L}=\mathrm{V} 2 \mathrm{R}, \mathrm{V} 4 \mathrm{~L}=\mathrm{V} 4 \mathrm{R}=\mathrm{V}_{\mathrm{EE}}+2 / 7\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$


Figure 4 Resistance between $Y$ and $V$ Terminals

The following is a description of the range of power supply voltage for liquid crystal display drives. Apply positive voltage to V1L= V1R and V3L $=$ V3R and negative voltage to
$V 2 L=V 2 R$ and $V 4 L=V 4 R$ within the $\Delta V$ range. This range allows stable impedance on driver output ( $\mathrm{R}_{\mathrm{ON}}$ ). Notice that $\Delta V$ depends on power supply voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$.


Figure 5 Power Supply Voltage Range

## Differences Between Products

## 6. HD61103A and HD61203

|  | HD61103A | HD61203 |
| :--- | :--- | :--- |
| Recommended voltage between <br> $V_{C C}$ and $V_{E E}(V)$ | 4.5 to 17 | 8 to 17 |
| Power supply limits of LCD drive <br> circuits voltage | $V_{C C}$ to V $_{\text {EE }}$ (no limit) | shown in figures below |
| Output terminal | shown in following figure 4 | shown in following figure 5 |

Resistance between terminal $Y$ and terminal V (one of V1L, V1R, V2L, V2R, V5L, V5R, V6L and V6R) when load current flows through one of the terminals X1 to X64. This value is specified under the following conditions:
$\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=17 \mathrm{~V}$
$\mathrm{V} 1 \mathrm{~L}=\mathrm{V} 1 \mathrm{R}, \mathrm{V} 6 \mathrm{~L}=\mathrm{V} 6 \mathrm{R}=\mathrm{V}_{\mathrm{CC}}-1 / 7\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$
$\mathrm{V} 2 \mathrm{~L}=\mathrm{V} 2 \mathrm{R}, \mathrm{V} 5 \mathrm{~L}=\mathrm{V} 5 \mathrm{R}=\mathrm{V}_{\mathrm{EE}}+1 / 7\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$


Figure 6 Resistance between $Y$ and $V$ Terminals

Here is a description of the range of power supply voltage for liquid crystal display drive. Apply postive voltage to $\mathrm{V} 1 \mathrm{~L}=\mathrm{V} 1 \mathrm{R}$ and $\mathrm{V} 6 \mathrm{~L}=$ V6R and negative voltage to V2L $=V 2 R$ and


Figure 7 Correlation between Driver Output Waveform and Power Supply Voltages for Liquid Crystal Display Drive
$V 5 L=V 5 R$ within the $\Delta V$ range.
This range allows stable impedance on driver output (Ron). Notice that $\Delta V$ depends on power supply voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$.


Figure 8 Correlation between Power Supply Voltage $\mathbf{V C C}_{\mathrm{Cc}}-\mathrm{V}_{\mathrm{EE}}$ and $\Delta \mathbf{V}$



Figure 10 HD61203 Output Termiral

Figure 9 HD61103A Output Termiral
7. HD61602, HD61603, HD61604, and HD61605

|  |  | HD61602 | HD61603 | HD61604 | HD61605 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power supply (VDD) |  | 2.2~5.5V | 2.2~5.5V | 4.5~5.5V | $4.5 \sim 5.5 \mathrm{~V}$ |
| Instruction word |  | 8 bits $\times 2$ | 4 bits $\times 4$ | 8 bits $\times 2$ | 4 bits $\times 4$ |
| LCD power supply circuit |  | Yes | - | - | - |
| Segment terminals |  | 51 | 64 | 51 | 64 |
| Display size frame frequency$\text { (fosc }=100 \mathrm{kHz} \text { ) }$ | Static | $\begin{aligned} & 6 \text { digits }+3 \text { marks } \\ & 33 \mathrm{~Hz} \end{aligned}$ | 8 digits 33 Hz | $6 \text { digits }+3 \text { marks }$ $98 \mathrm{~Hz}$ | $8 \text { digits }$ $98 \mathrm{~Hz}$ |
|  | 1/2 duty | $12 \text { digits }+6 \text { marks }$ $65 \mathrm{~Hz}$ | - | $\begin{aligned} & 12 \text { digits }+6 \text { marks } \\ & 195 \mathrm{~Hz} \end{aligned}$ | - |
|  | 1/3 duty | $\begin{aligned} & 17 \text { digits } \\ & 208 \mathrm{~Hz} \end{aligned}$ | - | $\begin{aligned} & 17 \text { digits } \\ & 521 \mathrm{~Hz} \end{aligned}$ | - |
|  | 1/4 duty | $\begin{aligned} & 25 \text { digits }+4 \text { marks } \\ & 223 \mathrm{~Hz} \end{aligned}$ | - | $\begin{aligned} & 25 \text { digits }+4 \text { marks } \\ & 781 \mathrm{~Hz} \end{aligned}$ | - |

## 8. HD44780 LCD-II and HD66780 LCD-II A

| Item |  | LCD-II (HD44780) | LCD-II A (HD66780) | Note |
| :---: | :---: | :---: | :---: | :---: |
| Display RAM (Maximum number of display characters) |  | 80 bytes (80 characters) | $\longleftarrow$ |  |
| Character generator ROM (kinds of characters) |  | 7200 bits <br> 192 characters <br> $5 \times 7 ; 160$ characters <br> $5 \times 10 ; 32$ characters | $\begin{aligned} & 12000 \text { bits } \\ & 240 \text { characters } \\ & 5 \times 10 ; 240 \text { Characters } \end{aligned}$ |  |
| Character generator RAM (Number of characters) |  | 64 bytes (8 characters) | $\longleftarrow$ |  |
| LCD driving terminals (Maximum number of display characters/ unit) |  | $\begin{aligned} & 16 \mathrm{COMs} \\ & 40 \text { SEGs } \\ & \text { (16 characters) } \end{aligned}$ | $\longleftarrow$ |  |
| Character font (with a cursor) |  | $5 \times 8$ dots $5 \times 11$ dots | $\longleftarrow$ |  |
| Multiplexing duty ratio |  | 1/8, 1/11, 1/16 | Same as LCD-11 |  |
| *1LCD driving voltage | 1/4 bias | 3.0 to 11 (V) | 3.0 to $\mathrm{V}_{\mathrm{cc}}(\mathrm{V})$ | $V_{c c}$ to $V_{5}$ |
|  | 1/5 bias | 4.6 to 11 (V) | 3.0 to $\mathrm{V}_{\mathrm{cc}}(\mathrm{V})$ |  |
| *1 LCD driving waveform |  | waveform A | waveform B | Shown follow ing figures |
| * Bus timing |  | 1, 1.5MHz | 2 MHz |  |
| Instruction codes |  | 11 instructions | $\longleftarrow$ |  |
| Power-on reset circuit |  | Yes | $\stackrel{ }{*}$ |  |
| Oscillator (Frequency) |  | Ceramic filter, Rf, external clock $(250 \mathrm{kHz})$ | $\leftarrow$ |  |
| Interface |  | HD44100H | HD44100H or HD66100F |  |
| Package |  | FP-80, FP-80A, TFP-80*2 | FP-80, FP-80A |  |

Note: *1 Indicates the modified items in LCD- II A. * 2 Under development


Figure 11 Waveform A (1/3 Duty, 1/3 Bias)


Figure 12 Waveform B (1/3 Duty, 1/3 Bias)

## Differences Between Products

## 9. HD61104, HD61104A and HD66204

|  | HD61104 | HD61104A | HD66204 |
| :--- | :--- | :--- | :--- |
| LCD drive circuits | 80 | 80 | 80 |
| Data transfer rate (MHz) | 3.5 | 3.5 | 8 |
| Power supply for LCD drive circuits (V) | 10 to 26 | 10 to 28 | 10 to 28 |
| Display off function | No | No | Yes |

## 10. HD61105, HD61105A and HD66205

|  | HD61105 | HD61105A | HD66205 |
| :--- | :--- | :--- | :--- |
| LCD drive circuits | 80 | 80 | 80 |
| Power supply for LCD drive circuits (V) | 10 to 26 | 10 to 28 | 10 to 28 |
| Display off function | No | No | Yes |

## 11. HD66106F and HD61104

|  | HD66106F | HD61 104 |
| :--- | :--- | :--- |
| LCD drive circuits voltage | +14 to $+35\left(\mathrm{~V}_{\mathrm{LCD}}-\mathrm{GND}\right)$ | -10 to $-26\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$ |
| Display Duty | $1 / 100$ to $1 / 400$ | $1 / 64$ to $1 / 200$ |
| Operating frequency $(\mathrm{MHz})$ | 6.0 MHz | 3.5 MHz |
| Function | column and common driver | column driver |

## 12. HD66106F and HD66107T

|  | HD66106F | HD66107T |
| :--- | :--- | :--- |
| LCD drive circuits | 80 | 160 |
| Data transfer | 4 -bits | 4-bits $/ 8$-bits |
| Operating frequency (MHz) | 6 | 8 |
| Power supply for LCD drive circuits | 14 to 37 | 14 to 37 |
| Packge | $100-$-pin plastic | 192 -pin TAB |
|  | QFP (FP-100A) |  |

## 13. HD63645F, HD64645F and HD64646FS

|  | HD63645F | HD64645F | HD64646FS |
| :--- | :--- | :--- | :--- |
| CPU interface | 68 family | 80 family | 80 family |
| Package | 80-pin plastic | 80-pin plastic | 80-pin plastic |
|  | QFP (FP-80) | QFP (FP-80) | QFP (FP-80A) |
| Other | - | - | HD64646 has another LCD |
|  |  |  | drive interface in HD64645 |

## 14. HD66840F and HD66841F

|  | HD66840F | HD66841F |
| :--- | :--- | :--- |
| Frame-based thinning control | Each line | Each dot and each line |
| Display mode 16 | Single screen | Dual screen |
|  | Both sides $X / Y$ driver | One sides $X / Y$ driver |
|  | Horizontal stripe | Vertical stripe |
| Gray-scale palette | No | 8 registers |

## LCD CONTROLLER/DRIVER LSI DATA BOOK

## Section Two

## General Information II

- TCP (Tape Carrier Package)
- Package Information
- Reliability and Quality Assurance
- Reliability Test Data of LCD Drivers
- Flat Plastic Package (QFP) Mounting Methods
- Liquid Crystal Driving Methods


## TCP (Tape Carrier Package)

## 1 Overview

Hitachi is developing TCP-applied LCD driver LSIs in response to the following situation.
Because LCDs are improving yearly, they have become second only to CRTs in terms of screen size and display quality. At the same time, LCD driver LSIs have also been improving in terms of voltage-resistivity and the number of pins.

At present, LCD screens with a maximum of $640 \times 480$ dots has been put into practical use, matching the size of conventional high-definition CRT display screens. Availability of this screen size promotes the development and improvement of new application fields such as laptop personal computers, portable word processors, and the like.

In the light of the above, higher performance has been demanded of LCD driver LSIs, especially in regards to LCD driving voltage, operating speed, and the number of pins. In fact, certain manufacturers of portable devices employing LCDs demand 1-mm-thick packages having a relatively large number of pins.

TCP packages have the advantages of being able to allow extra thin mounting and less restricted design of connecting leads, while in contrast, conventional packages utilizing wire bonding methods such as QFP require a relatively large area for board mounting, thus preventing thin and high-density mounting.

TCP packaging is also called "film carrier" since the wiring ryattern for each product is formed continuously on a film-base tape.

TCP features are listed below.

- Great reduction in mounting size
- Increased number of pins for LSI devices
- Power-on burn-in possible
* TCP (Tape Carrier Package)

Photograph 1 shows the TCP tape exterior and figure 1 shows TCP structure.


Photograph 1 TCP Exterior


Figure 1 TCP Structure (Cross Section)

### 1.1 Bump Formation

Although LSI electrodes and package leads are wired with Au-wire bonding for QFP, Au bumps formed on LSI electrodes (Al pads) and inner leads prefabricated on tape are thermo-compressed and bonded together for TCP. This method is called "inner-lead bonding" or ILB for short.

Figure 2 shows the sequence for Au bump formation.


Figure 2 Au Bump Formation

### 1.2 Reliability Test Data

The result of the reliability test on TCP products are shown in table 1 through 3.
Table 1 HD66107T Reliability Test Result

| Test item | Test condition | Result | Remarks |
| :--- | :--- | :--- | :--- |
| Operation at high <br> temperature | $\mathrm{Ta}=125^{\circ} \mathrm{C}, \mathrm{V} \mathrm{CC}=5.5 \mathrm{~V}$ <br> $\mathrm{t}=1000 \mathrm{~h}$ | $0 / 32$ |  |
| Standing at high <br> temperature | $\mathrm{Ta}=125^{\circ} \mathrm{C}, \mathrm{t}=1000 \mathrm{~h}$ | $0 / 22$ |  |
| Standing at low <br> temperature | $\mathrm{Ta}=-55^{\circ} \mathrm{C}, \mathrm{t}=1000 \mathrm{~h}$ | $0 / 22$ |  |
| Standing at high <br> temperature | $\mathrm{Ta}=65^{\circ} \mathrm{C}, \mathrm{RH}=95 \%$, <br> $\mathrm{t}=1000 \mathrm{~h}$ | $0 / 45$ |  |
| PCT | $\mathrm{Ta}=121^{\circ} \mathrm{C}, \mathrm{RH}=100 \%, \mathrm{t}=60 \mathrm{~h}$ | $0 / 22$ |  |
| Temperature cycle | $-40^{\circ}$ to $85^{\circ} \mathrm{C}, 200$ cycles | $0 / 45$ |  |
| Thermal shock | $0^{\circ}$ to $100^{\circ} \mathrm{C}, 15$ cycles | $0 / 22$ |  |
| Solder heat resistance | $260^{\circ} \mathrm{C}, 10 \mathrm{~s}$ | $0 / 22$ | Only lead dipped |

Table 2 HD61105T Reliability Test Result

| Test item | Test condition | Result | Remarks |
| :--- | :--- | :--- | :--- |
| Operation at high <br> temperature | $\mathrm{Ta}=125^{\circ} \mathrm{C}, \mathrm{V} \mathrm{CC}=5.5 \mathrm{~V}$ <br> $\mathrm{t}=1000 \mathrm{~h}$ | $0 / 32$ |  |
| Standing at high <br> temperature | $\mathrm{Ta}=125^{\circ} \mathrm{C}, \mathrm{t}=1000 \mathrm{~h}$ | $0 / 22$ |  |
| Standing at low <br> temperature | $\mathrm{Ta}=-55^{\circ} \mathrm{C}, \mathrm{t}=1000 \mathrm{~h}$ | $0 / 22$ |  |
| Standing at high <br> temperature | $\mathrm{Ta}=65^{\circ} \mathrm{C}, \mathrm{RH}=95 \%$, <br> $\mathrm{t}=1000 \mathrm{~h}$ | $0 / 45$ |  |
| PCT | $\mathrm{Ta}=121^{\circ} \mathrm{C}, \mathrm{RH}=100 \%, \mathrm{t}=60 \mathrm{~h}$ | $0 / 22$ |  |
| Temperature cycle | $-40^{\circ}$ to $85^{\circ} \mathrm{C}, 200$ cycles | $0 / 45$ |  |
| Thermal shock | $0^{\circ} \mathrm{C}$ to $100^{\circ} \mathrm{C}, 15$ cycles | $0 / 22$ |  |
| Solder heat resistance | $260^{\circ} \mathrm{C}, 10 \mathrm{~s}$ | $0 / 22$ | Only lead dipped |

Table 3 Common Reliability Test Results of TCP

| Test Item | Test condition | Result | Remarks |
| :--- | :--- | :--- | :--- |
| Solderability | $230^{\circ} \mathrm{C}, 5 \mathrm{~s}$, Rosin flux | $0 / 11$ |  |
| Solvent resistance | Isopropylalcohol, dipping for <br> 10 min. | $0 / 11$ |  |
| Salt spray | $5 \% \mathrm{NaCl}$ aqueous solution, <br> $35^{\circ} \mathrm{C}, \mathrm{t}=24 \mathrm{~h}$ | $0 / 22$ |  |
| Tensile strength of <br> terminal | $2.5 \mathrm{~kg} / \mathrm{mm}^{2}, 10 \mathrm{~s}, 1$ cycle | $0 / 11$ | Input lead only |

## 2 Standard Product Specifications

### 2.1 Tape Design and Structure

(1) Tape components


Figure 3 Tape Components
(2) Hitachi standard TCP product structure

Hitachi can provide the standard TCP products listed in table 4 immediately. Figures 4 to 11 show the structure of each TCP product.

Table 4 Hitachi Standard TCP Product Specifications

| No. | Product | Base Chip | Function | No. of <br> outputs | Outer Lead <br> Pitch $(\mu \mathrm{m})$ | Product <br> Length* | Tape <br> Thickness |
| :---: | :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| 1 | HD61104T02 | HD61104 | Column <br> LCD driver | 80 | 300 | 6 | 125 |
| 2 | HD61105T02 | HD61105 | Common <br> LCD driver | 80 | 300 | 6 | 125 |
| 3 | HD66107T00 | HD66107 | LCD driver | 160 | 280 | 12 | 75 |
| 4 | HD66107T01 |  |  | 80 | 280 | 12 | 75 |
| 5 | HD66107T11** |  |  | 160 | 180 | 8 | 75 |
| 6 | HD66107T12** |  | HD66108T00 | HD66108 | Graphic <br> LCD driver | 165 | 400 |
| 7 | HD66300T00 | HD66300 | TFT analog <br> driver | 120 | 300 | 10 | 75 |
| 8 | HD66310T00 | HD66310 | TFT digital <br> driver | 160 | 180 | 8 | 75 |
| 9 |  |  |  | 250 | 10 | 75 |  |

*: Number of perforations
**: Under development


Figure 4 Hitachi Standard TCP 1 - HD61104T02 -

## HITACHI



Figure 5 Hitachi Standard TCP 2 - HD61105T02-
HITACHI



Figure 7 Hitachi Standard TCP 4 - HD66107T01 -

## HITACHI



Figure 8 Hitachi Standard TCP 5 - HD66107T11 -

## HITACHI



Figure 9 Hitachi Standard TCP 6 - HD66107T12 -

## HITACHI



Figure 10 Hitachi Standard TCP 7 - HD66108T00 -


Notes: 1. Mark shall be stamped on potting resin.
2. Dimensional toterancess are $\pm 0.1 \mathrm{~mm}$
uniens otherwise noted.
3. The figure betow shows a cross-sectiona
3. The figure below shows a cross-section
view of the outer lead bonding area.


Figure 11 Hitachi Standard TCP 8 - HD66300T00 -

## HITACHI



Figure 12 Hitachi Standard TCP 9 - HD66310T00 -

### 2.2 Product Delivery Specifications

Specifications for product delivery to customers is described below.

### 2.2.1 Tape Joint (Including Lead Tape Joint)

TCP tape is cut into strips for aging and other purposes, after which they are again joined together. Joint specifications are given below (figure 13).


Figure 13 Tape Joint

### 2.2.2 Mark

Hitachi control code, made up of three or six digits, is marked on potting resin as shown in figure 14. The HD66108T00 is marked on top of the solder resist.


Figure 14 Mark Pattern

### 2.2.3 Packing



Figure 15 Packing
(1) Delivery

A reel wound with carrier tape is sealed in an opaque antistatic sheet with N 2 and packed into a carton before delivery.
(2) Tape
I. Carrier tape: $\quad 40 \mathrm{~m}$
II. Lead tape: $\quad 2+0 /-1 \mathrm{~m}$ added to both ends of the carrier tape
III. Conductive tape: 40 m
IV. Separator: $\quad 40 \mathrm{~m}$
V. Tape is wound with its pattern surface on the inside.

Note: The length of I, III, and IV may vary slightly depending on the number of products contained on the tape.
(3) Request for Recovery of Packing Material

Please return the separator, lead tape, and reel to us after using the TCP product.
Detailed return procedures will be advised by our Sales Department.
(3) Reel


Note: The shaft hole of the reel is slightly greater than the specified shaft size.
$\begin{array}{ll}\text { Unit: } & \mathrm{mm} \\ \text { Material: } & \text { Styrole }\end{array}$

Figure 16 Reel Dimensions
Note: LSIs dtermined defective during classification, assembly, or other processes are punched out.

## HITACHI

### 2.2.4 Storage Conditions

(1) When storing in the original packing

Store in normal atmospheric conditions, and use within 6 months of delivery.
(2) Storage after opening

Storage in a nitrogen atmosphere with a dew point of $-30^{\circ} \mathrm{C}$ or below is recommended.

### 2.2.5 Usage Notes for TCP Products

## (1) Prevention of Static Damage

In addition to normal static preventive measures for IC circuits, observe the following precautions for TCP products.

- Since TCP products have a film layer on their base, they acquire a static charge easily. In handling TCP products exert extra caution in the installation of ion blowers and grounding so that the film does not become charged.
- At the same time as handling the circuits in a manner such that static electricity is not applied to the package leads, carry out static electricity damage prevention measures in the equipment, especially in the parts of the tape guide which contact the lead pins.


## (2) Lead Outer Coating

The lead spacing of TCP products is significantly narrower than that of other products and shorting problems are more easily caused by conductive foreign elements such as stray solder or machinings. We recommend an outer coating of resin over the leads as a preventive measure.

Also, to enable TCP products to be mounted at a high density, a conductive foil is bonded to the film, and wiring and leads are formed by precision manufacturing techniques. Therefore, it is possible that contamination of the foil with, for example, solder flux, may result in corrosion and broken connections. Thus, special care should be taken to avoid wiring and lead contamination when mounting TCP products by soldering or other methods.

## (3) Mechanical and Electrical Handling

To reduce thickness, the back surface of the chip is exposed in TCP products. To prevent chip cracking or static damage, mount TCP products in a manner which results in no mechanical or electrical contact with the back surface of the chip.

Since the wiring and leads on the TCP tape is fabricated from extremely thin copper foil, its mechanical strength is reduced. Mounting techniques and structures which apply strong external forces to the copper foil should be avoided.

Also, to assure electrical characteristics, avoid direct exposure to sunlight.

## (4) Unpacking

- The copper foil is plated. To assure good solderability, use the products as soon after unpacking as possible.
- Since TCP products use polyimide as their base film, the film expands when it absorbs moisture. Although the packaging is moisture proof, TCP products should be used as soon after opening as possible.


## (5) Other Items

- We recommend the use of the sprocket holes in the stamped product parts in positioning TCP products during individual punching.
- Since lead tape has a poor ability to withstand heat, and shrinks when heated, do not apply high temperatures to the lead tape.
- Bending TCP products can introduce cracks in the solder resist. Care should be taken to avoid bending when handling TCP products.
- When stacking TCP product boxes (the original packaging) for storage, do not stack more than 10 high.
- Do not apply large mechanical shocks to TCP product packaging.


## Package Information

## Package Information

The Hitachi LCD driver devices use plastic flat packages to reduce the size of the
equipment in which they are incorporated and provide higher density mounting by utilizing the features of thin liquid crystal display elements.

## Package Dimensions

Scale: 3/2




## Package Information




HITACHI

## Package Information



FP-136


## HITACHI

## Reliability and Quality Assurance

## 1. Views on Quality and Reliability

Hitachi's basic quality aims are to meet individual user's purchase purpose and quality required, and to be at a satisfactory quality level considering general marketability. Quality required by users is specifically clear if the contract specification is provided. If not, quality required is not always definite. In both cases, Hitachi tries to assure reliability so that semiconductor devices delivered can perform their function in actual operating circumstances. To realize this quality in the manufacturing process, the key points should be to establish a quality control system in the process and to enhance the quality ethic.
In addition, quality required by users of semiconductor devices is going toward higher levels as performance of electronic system in the market is increasing and expanding in size and application fields. To cover the situation, Hitachi is performing the following:

1. Building in reliability in design at the stage of new product development.
2. Buliding in quality at the sources of the manufacturing process.
3. Executing stricter inspection and reliability confirmation of final products.
4. Making quality levels higher with field data feedback.
5. Cooperating with research laboratories for higher quality and reliability.
With the views and methods mentioned above, utmost efforts are made to meet users' requirements.

## 2. Reliability Design of Semiconductor Devices

### 2.1 Reliability Targets

The reliability target is the important factor in manufacture and sales as well as performance and price. It is not practical to rate reliability targets with failure rates under certain common test conditions. The reliability target is determined corresponding to the character of equipment taking design, manufacture, inner process quality control, screening and test method, etc. into consideration, and considering the operating circumstances of equipment the semiconductor device is used in, reliability target of the system, derating applied in design, operating condition, maintenance, etc.

### 2.2 Reliability Design

To achieve the reliability required based on reliability targets, timely study and execution
of design standardization, device design (including process design, structure design), design review, reliability test are essential.

### 2.2.1 Design Standardization

Establishment of design rules, and standardization of parts, material and process are necessary. To establish design rules, critical quality and reliability items are always studied at circuit design, device design, layout design, etc. Therefore, as long as standardized process, material, etc. are used, reliability risk is extremely small even in newly developed devices, except in cases where special functions are needed.

### 2.2.2 Device Design

It is important in device design to consider the total balance of process design, structure design, circuit and layout design. Especially when new processes and new materials are employed, careful technical study is executed prior to device development.

### 2.2.3 Reliability Evaluation by Test Site

Test site is sometimes called test pattern. It is a useful method for design and process reliability evaluation of ICs and LSIs which have complicated functions.

Purposes of test site are:

- Making fundamental failure mode clear
- Analysis of relation between failure mode and manufacturing process condition
- Search for failure mechanism analysis
- Establishment of QC point in manufacturing
Evaluation by test site is effective because:
- Common fundamental failure mode and failure machanism in devices can be evaluated.
- Factors dominating failure mode can be picked up, and comparison can be made with processes that have been experienced in field.
- Relation between failure causes and manufacturing factors can be analyzed.
- Easy to run tests.
- Etc.


### 2.3 Design Review

Design review is an organized method to confirm that a design satisfies the required performance (including users') and that design work follows the specified methods, and whether or not improved technical items accumulated in test data of individual major

## Reliability and Quality Assurance

fields and field data are effectively built in. In addition, from the standpoint of enhancement of the competitive power of products, the major purpose of the design review is to ensure quality and reliability of the products. In Hitachi, design reviews are performed from the planning stage for new products and even for design changed products. Items discussed and determined at design review are as follows:

1. Description of the products based on specified design documents.
2. From the standpoint of the specialties of individual participants, design documents are studied, and if unclear matter is found, calculation, experiments, investigation, etc. will be carried out.
3. Determine contents of reliability and methods, etc. based on design documents and drawings.
4. Check process ability of manufacturing line to achieve design goal.
5. Discussion about preparation for production.
6. Planning and execution of subprograms for design changes proposed by individual specialists, and for tests, experiments and calculation to confirm the design changes.
7. Reference of past failure experiences with similar devices, confirmation of methods to prevent them, and planning and execution of test programs for confirmation of them. These studies and decisions are made using check lists made individually depending on the objects.

## 3. Quality Assurance System of Semiconductor Devices

### 3.1 Activity of Quality Assurance

General views of overall quality assurance in Hitachi are:

1. Problems in an individual process should be solved in the process. Therefore, at final product stage, the potential failure factors have been already removed.
2. Feedback of information should be used to ensure satisfactory level of process capability.
3. To assure required reliability as a result of the items mentioned above is the purpose of quality assurance.
The following discusses device design, quality approval at mass production, inner process quality control, product inspection and reliability tests.

### 3.2 Quality Approval

To ensure required quality and reliability, quality approval is carried out at the trial
production stage of device design and the mass production stage based on reliability design as described in section 2.
Hitachi's views on quality approval are:

1. A third party must perform approval objectively from the standpoint of customers.
2. Fully consider past failure experiences and information from the field.
3. Approval is needed for design change or work change.
4. Intensive approval is executed on parts material and process.
5. Study process capability and variation factor, and set up control points at mass production stage.
Considering the views mentioned above, figure 1 shows how quality approval is performed.

### 3.3 Quality and Reliability Control at Mass Production

For quality assurance of products in mass production, quality control execution is divided organically by function between manufacturing department and quality assurance department, and other related departments. The total function flow is shown in figure 2. The main points are described below.

### 3.3.1 Quality Control of Parts and Material

As the performance and the reliability of semiconductor devices improve, the importance of quality control of material and parts (crystal, lead frame, fine wire for wire bonding, package) to build products, and materials needed in manufacturing process (mask pattern and chemicals) increases. Besides quality approval on parts and materials stated in section 3.2, the incoming inspection is also key in quality control of parts and materials. The incoming inspection is performed based on an incoming inspection specification, following purchase specification and drawings, and sampling inspection is executed based mainly on MIL-STD-105D.
The other activities of quality assurance are as follows:

1. Outside vendor technical information meeting
2. Approval on outside vendors, and guidance of outside vendors
3. Physical chemical analysis and test

The typical check points of parts and materials are shown in table 1.

### 3.3.2 Inner Process Quality Control

Inner process quality control performs a very important function in quality assurance of a semiconductor devices. The following is a description of control of semifinal products, final products, manufacturing facilities, measuring equipments, circumstances and submaterials. The quality control in the manufacturing process is shown in figure 3 corresponding to the manufacturing process.

1. Quality Control of Semifinal Products and Final Production Products
Potential failure factors of semiconductor devices should be removed in manufacturing process. To achieve this, check points are setup in each process, and products that have potential failure factors are not transferred to the next process. For high reliability semiconductor devices, especially manufacturing line is carefully selected, and the quality control in the
manufacturing process is tightly executed: Strict check on each process and each lot, 100\% inspection to remove failure factor caused by manufacturing variation, and necessary screening, such as high temperature aging and temperature cycling. Contents of inner process quality control are:

- Condition control on individual equipment and workers, and sampling check of semifinal products.
- Proposal and carrying-out of work improvement
- Education of workers
- Maintenance and improvement of yield
- Detection of quality problems, and execution of countermeasures
- Transmission of information about quality

2. Quality Control of Manufacturing Facilities and Measuring Equipment
Equipment for manufacturing semicon-


Figure 1 Quality Approval Flowchart
HITACHI
ductor devices have been developing extraordinarily, with required high performance devices and production inprovements. They are important factors to determine quality and reliability. In Hitachi, automation of manufacturing equipment is promoted to improve manufacturing variation, and controls maintain proper operation and function of high performance equipment. Maintenance inspection for quality control is performed daily based on related specifications, and also periodical inspections. At the inspection, inspection points listed in the specification are checked one by one to avoid any omissions. During adjustment and maintenance of measuring equipment, mainte-
nance number and specifications are checked one by one to maintain and improve quality.
3. Quality Control of Manufacturing Circumstances and Submaterials
Quality and reliability of semiconductor devices is greatly affected by manufacturing process. Therefore, manufacturing circumstances (temperature, humidity, dust) and the control of submaterials (gas, pure water) used in manufacturing process are intensively controlled. Dust control is described in more detail below.
Dust control is essential to realize higher integration and higher reliability of devices. In Hitachi, maintenance and


Figure 2 Flowchart of Quality Control in Manufacturing Process HITACHI
improvement of cleanness and manufacturing site cleanness are executed paying close attention to buildings, facilities, airconditioning systems, packaging materials, clothes, work, etc., and periodical inspection for floating dust in room, falling dust, and floor dust.

### 3.3.3 Final Product Inspection and Reliability Assurance

1. Final Product Inspection

Lot inspection is done by quality assurance department for products that were judged to be $100 \%$ good in tests, which is
the final process in the manufacturing department. Though 100\% good products is expected, sampling inspection is executed to prevent inclusion of failed products by mistake, etc. The inspection is executed not only to confirm that the products meet users' requirements, but to consider potential trouble factors. Lot inspection is executed based on MIL-STD105D.

1. Reliability Assurance Tests

To assure reliability of semiconductor devices, periodical reliability tests and reliability tests on individual manufacturing lots required by user are performed.

## Table 1 Quality Control Check Points of Material and Parts

 (Example)| Material, Parts | Important Control Items | Points to Check |
| :---: | :---: | :---: |
| Wafer | Appearance <br> Dimension <br> Sheet resistance <br> Defect density <br> Crystal axis | Damage and contamination on surface Flatness Resistance Defect numbers |
| Mask | Appearance Dimension Registration Gradation | Defect numbers, scratch Dimension level <br> Uniformity of gradation |
| Fine wire for wire bonding | Appearance <br> Dimension <br> Purity <br> Elongation ratio | Contamination, scratch, bend, twist <br> Purity level <br> Mechanical strength |
| Frame | Appearance <br> Dimension <br> Processing accuracy <br> Plating <br> Mounting characteristics | Contamination, scratch Dimension level <br> Bondability, solderability Heat resistance |
| Ceramic package | Appearance <br> Dimension <br> Leak resistance <br> Plating <br> Mounting characteristics <br> Electrical characteristics <br> Mechanical strength | Contamination, scratch Dimension level <br> Airtightness <br> Bondability, solderability <br> Heat resistance <br> Mechanical strength |
| Plastic | Composition <br> Electrical characteristics <br> Thermal characteristics <br> Molding performance <br> Mounting characteristics | Characteristics of plastic material <br> Molding performance Mounting characteristics |

Reliability and Quality Assurance


Figure 3 Example of Inner Process Quality Control
HITACHI


Figure 4 Process Flowchart of Field Failure

## Reliability Test Data of LCD Drivers

## 1. Introduction

The use of liquid crystal displays with microcomputer application systems has been increasing, because of their low power consumption, freedom in display pattern design, and thin shape. Low power consumption and high density packaging have been achieved through the use of the CMOS process and the flat plastic packages, respectively. This chapter describes reliability and quality assurance data for Hitachi LCD driver LSIs
based on test data and failure analysis results.

## 2. Chip and Package Structure

The Hitachi LCD driver LSI family uses low power CMOS technology and flat plastic package. The Si-gate process is used for high reliability and high density. Chip structure and basic circuit are shown in figure 1, and package structure is shown in figure 2.


FET2



Figure 2 Package Structure

## 3. Reliability Test Results

The test results of LCD driver LSI family are shown in Tables 1, 2, and 3.

Table 1 Test Result 1, High Temperature Operation ( $\mathrm{Ta}=125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{cc}}=5.5 \mathrm{~V}$ )

| Device | Sample Size | Component Hour | Failure |
| :--- | :--- | :--- | :--- |
| HD44100H | 40 | 40,000 | 0 |
| HD44102H | 40 | 40,000 | 0 |
| HD44103H | 40 | 40,000 | 0 |
| HD44780 | 90 | 90,000 | 0 |
| HD66100F | 45 | 45,000 | 0 |
| HD61100A | 80 | 80,000 | 0 |
| HD61102 | 50 | 50,000 | 0 |
| HD61103A | 50 | 50,000 | 0 |
| HD61200 | 40 | 40,000 | 0 |
| HD61202 | 50 | 50,000 | 0 |
| HD61203 | 40 | 40,000 | 0 |
| HD61104 | 45 | 45,000 | 0 |
| HD61105 | 45 | 45,000 | 0 |
| HD61830 | 40 | 40,000 | 0 |
| HD61830B | 40 | 40,000 | 0 |
| HD63645 | 32 | 32,000 | 0 |
| HD64645 | 32 | 32,000 | 0 |
| HD61603 | 38 | 38,000 | 0 |
| HD61604 | 32 | 32,000 | 0 |
| HD61605 | 32 | 32,000 | 0 |
| HD66840 | 32 | 32,000 | 0 |

Table 2 Test Result 2

| Test Item | Test Condition | Sample <br> Size | Component <br> Hour | Failure |
| :--- | :--- | :--- | :--- | :--- |
| High temp, storage | $\mathrm{Ta}=150^{\circ} \mathrm{C}, 1000 \mathrm{~h}$ | 180 | 180,000 | 0 |
| Low temp, storage | $\mathrm{Ta}=-55^{\circ} \mathrm{C}, 1000 \mathrm{~h}$ | 140 | 140,000 | 0 |
| Steady state humidity | $65^{\circ} \mathrm{C}, 95 \% \mathrm{RH}, 1000 \mathrm{~h}$ | 860 | 860,000 | $1^{*}$ |
| Steady state humidity, biased | $85^{\circ} \mathrm{C}, 90 \% \mathrm{RH}, 1000 \mathrm{~h}$ | 165 | 170,000 | $2^{*}$ |
| Pressure cooker | $121^{\circ} \mathrm{C}, 2 \mathrm{~atm} .100 \mathrm{~h}$ | 200 | 20,000 | 0 |

Note: *Aluminum corrosion

Table 3 Test Results 3

| Test Items | Test Condition | Sample Size | Failure |
| :--- | :--- | :--- | :--- |
| Thermal shock | 0 to $100^{\circ} \mathrm{C}$ <br> 10 cycles | 108 | 0 |
| Temperature cycling | $-55^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ <br> 10 cycles | 678 | 0 |
| Soldering heat | $260^{\circ} \mathrm{C}, 10$ seconds | 283 | 0 |
| Resistance to VPS | $215^{\circ} \mathrm{C}, 30$ seconds | 88 | 0 |
| Solderability | $230^{\circ} \mathrm{C}, 5$ seconds | 140 | 0 |

## 4. Quality Data from Field Use

Field failure rate is estimated in advance through production process evaluation and reliability tests. Past field data on similar devices provides the basis for this estimation. Quality information from the users is indispensable to the improvement of product
quality. Therefore, field data on products delivered to the users is followed up carefully. On the basis of information furnished by the user, failure analysis is conducted and the results are quickly fed back to the design and production divisions.
Failure analysis results on MOS LSIs returned to Hitachi is shown in figure 3.


Figure 3 Failure Analysis Result

## 5. Precautions

### 5.1 Storage

It is preferable to store semiconductor devices in the following ways to prevent deterioration in their electrical characteristics, solderability, and appearance, or breakage.

1. Store in an ambient temperature of 5 to $30^{\circ}$ C , and in a relative humidity of 40 to $60 \%$.
2. Store in a clean air environment, free from dust and reactive gas.
3. Store in a container that does not induce static electricity.
4. Store without any physical load.
5. If semiconductor devices are stored for a long time, store them in unfabricated form. If their lead wires wires are formed beforehand, bent parts may corrode during storage.
6. If the chips are unsealed, store them in a cool, dry, dark, and dustless place. Assemble them within 5 days after unpacking. Storage in nitrogen gas is desirable. They can be stored for 20 days or less in dry nitrogen gas with a dew point at $-30^{\circ} \mathrm{C}$ or lower. Unpackaged devices must not be stored for over 3 months.
7. Take care not to allow condensation during storage due to rapid temperature changes.

### 5.2 Transportation

As with storage methods, general precautions for other electronic component parts are applicable to the transportation of semiconductors, semiconductor-incorporating units and other similar systems. In addition, the following considerations must be taken, too:

1. Use containers or jigs wheh will not induce static electricity as the result of vibration during transportation. It is desirable to use an electrically conductive container or aluminium foil.
2. Prevent device breakage from clothes-in-
duced static electricity.
3. When transporting the printed circuit boards on which semiconductor devices are mounted, suitable preventive measures against static electricity induction must be taken; for example, voltage builtup is prevented by shorting terminal circuit. When a conveyor belt is used, prevent the conveyor belt from being electricaly charged by applying some surface treatment.
4. When transporting semiconductor devices or printed circuit boards, minimize mechanical vibration and shock.'

### 5.3 Handling for Measurement

Avoid static electricity, noise, and surge voltage when measuring semiconductor devices are measured. It is possible to prevent breakage by shorting their terminal circuits to equalize electrical potential during transportation. However, when the devices are to be measured or mounted, their terminals are left open providing the possibility that they may be accidentally touched by a worker, measuring instrument, work bench, soldering iron, conveyor belt, etc. The device will fail if it touches something that leaks current or has a static charge. Take care not to allow curve tracers, synchroscopes, pulse generators, D.C. stabilizing power supply units, etc. to leak current through their terminals or housings.
Especially, while testing the devices, take care not to apply surge voltage from the tester, to attach a clamping circuit to the tester, or not to apply any abnormal voltage through a bad contact from a current source. During measurement, avoid miswiring and short-circuiting. When inspecting a printed circuit board, make sure that there is no soldering bridge or foreign matter before turning on the power switch.
Since these precautions depend upon the types of semiconductor devices, contact Hitachi for further details.

# Flat Plastic Package (QFP) Mounting Methods 

## Surface Mounting Package Handling Precautions

## 1. Package temperature distribution

The most common method used for mounting a surface mounting device is infrared reflow. Since the package is made of a black epoxy resin, the portion of the package directly exposed to the infrared heat source will absorb heat faster and thus rise in temperature more quickly than other parts of the package unless precautions are taken. As shown in the example in figure 1, the surface directly facing the infrared heat source is $20^{\circ}$ to $30^{\circ} \mathrm{C}$ higher than the leads being soldered and $40^{\circ}$ to $50^{\circ} \mathrm{C}$ higher than the bottom of the package. If soldering is performed under these conditions, package cracks may occur.

To avoid this type of problem, it is recommended that an aluminum infrared heat shield be placed over the resin surface of the package. By using a 2-mm thick aluminum heat shield, the top and bottom surfaces of the resin can be held to $175^{\circ} \mathrm{C}$ when the peak temperature of the leads is $240^{\circ} \mathrm{C}$.

## 2. Package moisture absorption

The epoxy resin used in plastic packages will absorb moisture if stored in a high-humidity environment. If this moisture absorption becomes excessive, there will be sudden vaporization during soldering, causing the interface of the resin and lead frame to spread apart. In extreme cases, package cracks will occur. Therefore, especially for thin packages, it is important that moistureproof storage be used.
To remove any moisture absorbed during transportation, storage, or handling, it is recommended that the package be baked at $125^{\circ} \mathrm{C}$ for 16 to 24 hours before soldering.

## 3. Heating and cooling

One method of soldering electrical parts is the solder dip method, but compared to the reflow method, the rate of heat transmission is an order of magnitude higher. When this
method is used with plastic items, there is thermal shock resulting in package cracks and a deterioration of moisture-resistant characteristics. Thus, it is recommended that the solder dip method not be used.
Even with the reflow method, an excessive rate of heating or cooling is undesirable. A rate in temperature change of less than $4^{\circ} \mathrm{C}$ / sec is recommended.

## 4. Package contaminants

It is recommended that a resin-based flux be used during soldering. Acid-based fluxes have a tendency of leaving an acid residue which adversely affects product reliability Thus, acid-based fluxes should not be used. With resin-based fluxes as well, if a residue is left behind, the leads and other package parts will begin to corrode. Thus, the flux must be thoroughly washed away. If cleansing solvents used to wash away the flux are left on the package for an extended period of time, package markings may fade, so care must be taken.

The precautions mentioned above are general points to be observed for reflow. However, specific reflow conditions will depend on such factors as the package shape, printed circuit board type, reflow method, and device type. For reference purposes, an example of reflow conditions for a QFP infrared reflow furnace is given in figure 2. The values given in the figure refer to the temperature of the package resin, but the leads must also be limited to a maximum of $260^{\circ} \mathrm{C}$ for 10 seconds or less.

Of the reflow methods, infrared reflow is the most common. In addition, there is also the paper phase reflow method. The recommended conditions for a paper phase reflow furnace are given in figure 3.
For details on surface mounting small thin packages, please consult the separate manual available on mounting. If there are any additional questions, please contact Hitachi, Ltd.

## Flat Plastic Package (OFP) Mounting Methods



Figure 1 Temperature Profile During Infrared Heat Soldering (Example)


Figure 2 Recommended Reflow Conditions for QFP


Figure 3 Example Vapor-phase Reflow Conditions


Figure 4 Recommended Paper Phase Reflow Conditions

## HITACHI

## Liquid Crystal Driving Methods

Driving a liquid crystal at direct current triggers an electrode reaction inside the liquid cell, degrading display quality rapidly. The liquid crystal must be driven by alternating current. The AC driving method includes the static driving method and the multiplex driving method, each of which has features for different applications. Hitachi has developed different LCD driver devices corresponding to the static driving method and the multiplex driving method. The following sections describe the features of each driving method, the driving waveforms, and how to apply bias.

## 1. Static Driving Method

Figure 1 shows the driving waveforms of the static driving method and an example in which " 4 " is displayed by the segment method. The static driving method is the most basic method by which good display quality can be obtained. However, it is not suitable for liquid displays with many segments because one liquid crystal driver circuit is required per segment. The static driving method uses the frame frequency $\left(1 / \mathrm{t}_{\mathrm{f}}\right)$ of several tens to several hundreds Hz .


Figure 1 Example of Static Drive Waveforms (Example of HD61602/HD61603)

## 2. Multiplex Driving Method

The multiplex driving method is effective in reducing the number of driver circuits, the number of connections between the circuit and the display cell, and the cost when driving many display picture elements. Figure 2 shows a comparision of the static drive with the multiplex drive ( $1 / 3$ duty cycle) in an 8 dight numeric display. The number of liquid crystal driver circuits required is 65 for the former and 27 for the latter. The multiplex
drive reduces the number of driver circuits. However, greater multiplexing reduces the driving voltage tolerance. Thus, there are limits to the extent of multiplexing.

There are two types of multiplex drive waveforms: A type and B type. A type, shown in figure 3, is used for alternation in 1 frame. B type is used for alternation in between 2 frames (figure 4). B type has better display quality than A type in high multiplex drive.


Figure 2 Example of Comparision of Static Drive with Multiplex Drive


Figure 3 A Type Waveforms
(1/3 duty cycle, $1 / 3$ bias)


Figure 4 B Type Waveforms
(1/3 duty cycle, $1 / 3$ bias)

### 2.1. 1/2 Bias, 1/2 Duty Drive

In the $1 / 2$ duty drive method, 1 driver circuit drives 2 segments. Figure 5 shows an exam-
ple of the connection to display '4' on a liquid crystal display of 7-segment type, and the output waveforms.


Figure 5 Example of Waveforms in 1/2 Duty Cycle Drive (B type) (Example of HD61602)

## Liquid Crystal Driving Methods

### 2.2 1/3 Bias, 1/3 Duty Cycle Drive

In the $1 / 3$ duty cycle drive, 3 segments are driven by 1 segment output driver. Figure 6
shows an example of the connection to display ' 4 ' on a liquid crystal display of 7 -segment type, and the output waveforms.


Figure 6 Example of Waveforms in 1/3 Duty Cycle Drive (B type) (Example of HD61602)

HITACHI

### 2.3 1/3 Bias, 1/4 Duty Cycle Drive

In the $1 / 4$ duty cucle drive, 4 segments are driven by 1 segment output driver. Figure 7
shows an example of the connection to display ' 4 ' on a liquid crystal display of 7 -segment type, and the output waveforms.


### 2.4 1/4 Bias, 1/8 Duty Cycle Drive



Figure 8 Example of Waveforms in 1/8 Duty Cycle Drive (A type) (Example of LCDII)

### 2.5 1/5 Bias, 1/8 Duty Cycle Drive



Figure 9 Example of Waveforms in 1/8 Duty Cycle Drive (A type) (Example of HD44100H)

## Liquid Crystal Driving Methods

### 2.6 1/5 Bias, 1/16 Duty Cycle Drive



Figure 10 Example of Waveforms in 1/16 Duty Cycle Drive (A type) (Example of LCDII)

### 2.7 1/5 Bias, 1/32 Duty Cycle Drive



Figure 11 Example of Waveforms in 1/32 Duty Cycle Drive (Example of HD44102CH, HD44103CH)

## 3. Power Supply Circuit for Liquid Crystal Drive

Table 1 shows the relationship between the number of driving biases and display duty cycle ratios.

### 3.1 Resistive Dividing

Driving bias is generally generated by a resistive divider (figure 12).

The resistance value settings are determined
by considering operating margin and power consumption. Since the liquid crystal display load is capacitive, the drive waveform itself is distorted due to charge/discharge current when the liquid crystal display drive waveform is applied. To reduce distortion, the resistance value should be decreased but this increases the power consumption because of the increase of the current through the dividing resistors. Since larger liquid crystal display panels have larger capacitance,the resistance value must be decreased proportionally.

| R | Relationship between the Number of Display Duty Cycle Ratio and the Number of Driving Biases |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Display duty ratio | Static | 1/2 | 1/3 | 1/4 | 1/7 | 1/8 | 1/11 | 1/12 | 1/14 | 4 1/16 |  | 1/3 | 1/64 |
| Number of driving biases | 2 | $3$ <br> (1/2 bias) |  | $\begin{gathered} 4 \\ 3 \text { bias) } \end{gathered}$ |  | $\begin{gathered} 5 \\ 4 \text { bias) } \end{gathered}$ | 5 | 5 |  | $\begin{gathered} 6 \\ 1 / 5 \text { bias) } \end{gathered}$ | 6 | 6 | 6 |



Figure 12 Example of Driving Voltage Supply

It is efficient to connect a capacitor to the resistors in parallel as shown in figure 13 in order to improve charge/discharge distortion. However, the effect is limited. Even if it is attempted to reduce the power consumption with a large resistor and improve waveform distortion with a large capacitor, a level shift occurs and the operating margin is not improved.
Since the liquid crystal display load is in a matrix configuration, the path of the charge/ discharge current through the load is com-
plicated. Moreover, it varies depending on display condition. Thus, a value of resistance cannot be simply determined from the load capacitance of liquid crystal display. It must be experimentally determined according to the demand for the power consumption of the equipment in which the liquid crystal display is incorporated.
Generally, $R$ is $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$, and VR is $5 \mathrm{k} \Omega$ to $50 \mathrm{k} \Omega$. No capacitor is required. A capacitor of 0.1 uF is usually used if necessary.


Figure 13 Example of Capacitor Connection for Improvement of Liquid Crystal Display Drive Waveform Distortion ( $1 / 5$ bias) (Example of LCD-II)

### 3.2 Drive by Operational Amplifier

In graphic displays, the size of the liquid crystal becomes larger and the display duty ratio becomes smaller, so the stability of liquid crystal drive level is more important than in small display system.
Since the liquid crystal for graphic displays is large and has many picture elements, the load capacitance becomes large. The high impedance of the power supply for liquid crystal drive produces distortion in the drive waveforms, and degcades disiplay quality. For this reason, the liquid crystal drive level impedance should be reduced with operational amplifiers. Figure 14 shows an example of an operational amplifier configuration.

No load current flows through the dividing resistors because of the high input impedance of the operational amplifiers. A high resistance of $R=10 \mathrm{k} \Omega$ and $V R=50 \mathrm{k} \Omega$ can be used.

### 3.3 Generation of Liquid Crystal Drive Levels in LSI

The power supply circuit for liquid crystal
drive level may be incorporated in the LSI, such as one for a portable calculator with liquid crystal display.
HD61602, HD61603 for small display systems has a built-in power suply circuit for liquid crystal drive levels.

### 3.4 Precaution on Power Supply Circuits

The LCD driver LSI has two types of power supplies: the one for logical circuits and the other for the liquid crystal display drive circuit. The power supply system is complicated because of several liquid crystal drive levels. For this reason, in the power supply design, take care not to deviate from the voltage range assured in the maximum rating at the rise of power supply and from the potential sequence of each power supply. If the input terminal level is indefinite, through current flows and the power consumption increases because of the use of CMOS process in the LCD driver.
Simultaneously, the potential sequence of each power supply becomes wrong, which may cause latch-up.


Figure 14 Drive by Operational Amplifier ( $1 / 5$ bias)

## LCD CONTROLLER/DRIVER LSI DATA BOOK DATA SHEETS

## Section Three

## General Type LCD Driver

## HD44100H (LCD Driver with 40-Channel Outputs)

## Description

The HD44100H has two sets of 20-bit bidirectional shift registers, 20 data latch flipflops and 20 liquid crystal display driver circuits. It receives serial display data from a display control LSI, converts it into parallel data and supplies liquid crystal display waveforms to the liquid crystal.
The HD44100H is a highly general liquid crystal display driver which can drive a static drive liquid crystal and a dynamic drive liquid crystal, and can be applied as a common driver or segment driver.

## Features

- Liquid crystal display driver with serial/ parallel conversion function
- Serial transfer facilitates board design
- Capable of interfacing to liquid crystal display controllers: HD43160AH, LCTC (HD61830), LCD II (HD44780), LCDIII(HD44790).
- 40 internal liquid crystal display drivers
- Internal serial/parallel conversion circuits:
-20 -bit shift register $\times 2$
-20-bit shift latch $\times 2$
- Display bias: Static to $1 / 5$
- Power supply:
-Internal logic: +5 V
-Liquid crystal display driver circuit:
$-5 \mathrm{~V}$
- Separation of internal logic from liquid crystal display driver circuit increases applicable controllers and liquid crystal types
- CMOS process
- 60-pin flat plastic package

Pin Arrangement


## Block Diagram



## Absolute Maximum Ratings

| Item | Symbol | Value | Unit |  |
| :--- | :--- | :--- | :--- | :--- |
| Supply | Logic | $\mathrm{V}_{\mathrm{CC}}{ }^{* 1}$ | -0.3 to +7.0 | V |
| voltage | LCD drivers | $\mathrm{V}_{\mathrm{EE}}{ }^{* 2}$ | $\mathrm{~V}_{\mathrm{CC}}-13.5$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| Input voltage |  | $\mathrm{V}_{\mathrm{T} 1}{ }^{* 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| Input voltage | $\mathrm{V}_{\mathrm{T} 2}{ }^{* 3}$ | $\mathrm{~V}_{\mathrm{CC}}+0.3$ to $\mathrm{V}_{\mathrm{EE}}-0.3$ | V |  |
| Operating temperature | $\mathrm{T}_{\mathrm{Opr}}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: *1 All voltage values are referred to GND.
*2 Connect a protection resistor of $220 \Omega \pm 5 \%$ to $\mathrm{V}_{\text {EE }}$ power supply in series.

* 3 Applies to $\mathrm{V}_{1}$ to $\mathrm{V}_{6}$.


## Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{KE}}=-5 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20\right.$ to $+75^{\circ} \mathrm{C}$ )

| Item | Symbol | Applicable Terminals | Min | Typ | Max | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltage | $\mathrm{V}_{\mathrm{IH}}$ | CL1, CL2, DL1, DL2, DR1, DR2, M, SHL1, | 0.7 V cc | - | $\mathrm{V}_{\mathrm{cc}}$ | V |  |
|  | $\mathrm{V}_{\mathrm{IL}}$ | SHL2, FCS | 0 | - | 0.3 Vcc | V |  |
| Output voltage | $\mathrm{V}_{\mathrm{OH}}$ | DL1, DL2, DR1, DR2 | $\mathrm{V}_{\mathrm{cc}}-0.4$ | - | - | V | $\mathrm{l}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ |
|  | VoL |  | - | - | 0.4 | V | $\mathrm{loL}^{\prime}=+0.4 \mathrm{~mA}$ |
| Vi-Yj voltage descending | $V_{\text {D1 }}$ | *1 | - | - | 1.1 | $v$ | $\mathrm{I}_{\text {ON }}=0.1 \mathrm{~mA}$ for one of $\mathrm{Yj}^{\mathrm{j}}$ |
|  | $V_{D 2}$ |  | - | - | 1.5 | V | $\mathrm{I}_{\text {ON }}=0.05 \mathrm{~mA}$ for each $\mathrm{Yj}^{\mathrm{j}}$ |
| Input leakage current | ILI | CL1, CL2, DL1, DL2, DR1, DR2, M, SHL1, SHL2, FCS, NC | $-5.0$ | - | 5.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{in}}=0$ to $\mathrm{V}_{\mathrm{cc}}$ |
| Vi leakage current | IvL | *3 | - 10.0 | - | 10.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {in }}=\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ |
| Power supply current | Icc | *2 | - | - | 1.0 | mA | $\mathrm{fcL2}=400 \mathrm{kHz}$ |
|  | $l_{\text {EE }}$ |  | - | - | 10 | $\mu \mathrm{A}$ | $\mathrm{fcLi}=1 \mathrm{kHz}$ |

Notes: $* 1 \mathrm{Vi}_{\mathrm{i}} \mathrm{Yj}(\mathrm{Vi}=1$ to $\mathbf{6}, \mathrm{j}=1$ to 40$)$ equivalent circuit

*2 Input/output current is excluded; when input is at the intermediate level with CMOS, excessive current flows through the input circuit to the power supply. To avoid this, input level must be fixed at high or low.
*3 Output Y1 to Y40 open.

## Timing Characteristics

$\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V} \pm \mathbf{1 0} \%\right.$, $\mathbf{G N D}=\mathbf{0} \mathrm{V}, \mathrm{T}_{\mathrm{a}}=-\mathbf{2 0}$ to $\left.+75^{\circ} \mathrm{C}\right)$

| Item | Symbol | Applicable Terminals | Min | Typ | Max | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data shift frequency | $\mathrm{f}_{\mathrm{CL}}$ | CL2 | - | - | 400 | kHz |  |
| Clock high level | tcw | CL1, CL2 | 800 | - | - | ns |  |
| width Low level | tew | CL2 | 800 | - | - | ns |  |
| Data set-up time | tsu | DL1, DL2, DR1, DR2, FLM | 300 | - | - | ns |  |
| Clock set-up time | tsL | CL1, CL2 | 500 | - | - | ns | $(\mathrm{CL2} \rightarrow \mathrm{CL1}$ ) |
| Clock set-up time | tis | CL1, CL2 | 500 | - | - | ns | (CL1 $\rightarrow$ CL2) |
| Data delay time | $\mathrm{t}_{\mathrm{pd}}$ | DL1, DL2, DR1, DR2 | - | - | 500 | ns | $C_{L}=15 \mathrm{pF}$ |
| Clock rise/fall time | $\mathrm{t}_{\mathrm{ct}}$ | CL1, CL2 | - | - | 200 | ns |  |
| Data hold time | $\mathrm{t}_{\mathrm{DH}}$ | $\begin{aligned} & \text { DL1, DL2, DR1, DR2, } \\ & \text { FLM } \end{aligned}$ | 300 | - | - | ns |  |



Figure 1 Timing Waveform

## Terminal Function

## Table 1 Functional Description of Terminals

| Signal <br> Name | Number <br> of Lines | Input/ <br> Output | Connected to | Function |
| :--- | :--- | :--- | :--- | :--- |
| $V_{\text {CC }}$ | 1 |  | power supply | Power supply for logical circuit |
| GND | 1 |  | Power supply | 0 V |
| $V_{\text {EE }}$ | 1 |  | Power supply | Power supply for liquid crystal display drive |
| $Y_{1}-Y_{20}$ | 20 | Output | Liquid crystal | Liquid crystal driver output (Channel 1) |
| $Y_{21}-Y_{40}$ | 20 | Output | Liquid crystal | Liquid crystal driver output (Channel 2) |
| $V_{1}, V_{2}$ | 2 | Input | Power supply | Power supply for liquid crystal display drive (Select level) |
| $V_{3}, V_{4}$ | 2 | Input | Power supply | Power supply for liquid crystal display drive (Non-select <br> level for channel 1) |
| $V_{5}, V_{6}$ | 2 | Input | Power supply | Power supply for liquid crystal display drive (Non-select <br> level for channel 2$)$ |
| SHL1 | 1 | Input | VCC or GND | Selection of the shift direction of channel 1 shift register |


| SHL1 | DL1 | DR1 |
| :---: | :---: | :---: |
| VCC | Out | In |
| GND | In | Out |


| SHL2 | 1 | Input | Vcc or GND | Selection of the shift direction of channel 2 shift register |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | SHL2 | DL2 | DR2 |  |
|  |  |  |  | Vcc | Out | In |  |
|  |  |  |  | GND | In | Out |  |
| DL1, DR1 | 2 | Input/ output | Controller or HD44100H | Data input/output of channel 1 shift register |  |  |  |
| DL2, DR2 | 2 | Input/ output | Controller or HD44100H | Data input/output of channel 2 shift register |  |  |  |
| M | 1 | Input | Controller | Alternated signal for liquid crystal driver output |  |  |  |
| CL1 | 1 | Input | Controller | Latch signal for channel 1 ( $\_$) *1 Used for channel 2 when FCS is GND |  |  |  |
| $\overline{C L 2}$ | 1 | Input | Controller | Shift signal for channel $1\left(\square \_\right) * 1$ Used for channel 2 when FCS is GND |  |  |  |
| FCS | 1 | Input | VCc or GND | Mode select signal of channel 2. FCS signal exchanges the latch signal and the shift signal of channel 2 and inverts $M$ for channel 2. Thus, this signal exchanges the function of channel 2. |  |  |  |


| FCS Level | Channel 2 |  |  |  |
| :---: | :---: | :---: | :---: | :--- |
|  | Latch signal | Shift signal | $M$ Polarity |  |
| VCC | CL2 | CL1 | $\bar{M}$ | For common drive |
| GND | CL1 | CL2 | $\square$ | $M$ |
| $* 1$ |  |  |  |  |


| NC | 1 |  |
| :--- | ---: | :--- |
| Notes: | $* 1$ |  |
|  | $* 2$ |  |


| FCS | Data | M | Output Level |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | Channel $1\left(\mathbf{Y}_{1}-\mathbf{Y}_{\mathbf{2 0}}\right.$ ) | Channel 2 ( $\mathbf{2 1}^{1}-\mathbf{Y}_{40}$ ) |
|  | 1 | 1 | $V_{1}$ | $\mathrm{V}_{2}$ |
| $V_{\text {cc }}$ | (Select) | 0 | $\mathrm{V}_{2}$ | $\mathrm{V}_{1}$ |
| (1) | 0 | 1 | $V_{3}$ | $V_{6}$ |
|  | (Non-select) | 0 | $V_{4}$ | $V_{5}$ |
|  | 1 | 1 | $V_{1}$ | $\mathrm{V}_{1}$ |
| GND | (Select) | 0 | $\mathrm{V}_{2}$ | $\mathrm{V}_{2}$ |
| (0) | 0 | 1 | $V_{3}$ | $V_{5}$ |
|  | (Non-select) | 0 | $\mathrm{V}_{4}$ | $\mathrm{V}_{6}$ |

1 and 0 indicate high and low levels, respectively.

## Applications

## Segment Driver

When the HD44100H is used as a segment driver, FCS is set to GND to transfer display data with the timing shown in figure 2. In this
case, both channel 1 and channel 2 shift data at the fall of CL2 and latch it at the fall of CLI. $V_{3}$ and $V_{5}, V_{4}$ and $V_{6}$ of the liquid crystal display driver power supply are short-circuited, respectively.


Figure 2 Segment Data Waveforms (A Type Waveforms, 1/8 Duty Cycle)

## HITACHI

## Common Driver

In this case, channel 1 is used as a segment driver and channel 2 as common driver. When channel 2 of HD44100H is used as common driver, FCS is set to $V_{\text {CC }}$ to transfer
display data with the timing shown in figure 3.

In this case, channel 2 shifts data at the rise of CL1 and latches it at the rise of CL2. Channel 1 shifts and latches as shown in figure 2.


Figure 3 Common Data Waveforms (A Type Waveforms of Channel 2, 1/8 Duty Cycle)

## Both Channel 1 and Channel 2 Used as Common Drivers (FCS = GND)

When both of channel 1 and channel 2 of HD44100H are used common drivers, FCS is set to GND and the signals (CL1, CL2, FLM) from the controller are connected as shown in figure 4.
In this case, connection of the liquid crystal display driver power supply is different from that of segment driver, so refer to figure 4.

- $V_{1}, V_{2}$ : Select level of segment and common
- $\quad V_{3}, V_{4}$ : Non-select level of segment
- $\mathrm{V}_{5}, \mathrm{~V}_{6}$ : Non-select level of common


## Static Drive

When the HD44100H is used in the static drive method (figure 5), data is transferred at
the fall of CL2 and latched at the fall of CL1. The frequency of CL1 becomes the frame frequency of the liquid crystal display driver. The signal applied terminal $M$ must have twice the frequency of CL1 and be synchronized at the fall of CL1. The power supply for liquid crystal display driver is used by shortcircuiting $V_{1}, V_{4}$ and $V_{6}$, and $V_{2}, V_{3}$, and $V_{5}$ respectively.
One of the liquid crystal display driver output terminals can be used for a common output. In this case, FCS is set to GND and data is transferred so that 0 can be always latched in the latch corresponding to the liquid crystal display driver output terminal used as the common output. If the latch signal corresponding to the segment output is 1 , the segments of LCD light. They also light for common side $=1$, and segment side 0 .


Figure 4 Connection When Both Channels Are Common Drivers

## HD44100H



Figure 5 Static Drive Connection
Timing Chart of Input Waveforms


## Notes:

1. Input square waves of $50 \%$ duty cycle (about $30-500 \mathrm{~Hz}$ ) to M . The frequency depends on the specifications of LCD panels.
2. The drive waveforms corresponding to the new displayed data are output at the fall of CL1. Therefore, when the alternating signal M and CL1 do not fall synchronously, DC elements are produced on the LCD drive waveforms. These DC elements may shorten the life span of the LCD, if the displayed data frequently changes (e.g. display of hours, minutes, and seconds of a clock). To avoid
this, have CL1 fall synchronously with the one edge of $M$.
3. In this example, the CMOS inverter is used as a COM signal driver in consideration of the large display area. (The load capacitance on COM is large because it is common to all the displayed segments.)
Usually, one of the HD44100H outputs can be used as a COM signal. The displayed data corresponding to the terminal should be 0 in that case.


The HD66100 description segment driver with 80 LCD drive circuits is the improved version of the no longer current HD44100H LCD driver with 40 circuits.
It is composed of a shift register, an $80-$ bit latch circuit, and 80 LCD drive circuits. Its interface is compatible with the HD44100H. It reduces the number of LSI's and lowers the cost of an LCD module.

## Features

- LCD driver with serial/parallel converting function
- Interface compatible with the HD44100H; connectable with HD43160AH, HD61830, HD61830B, LCD-11 (HD44780), LCD-111 (HD44790)
- Internal output circuits for LCD drive: 80
- Internal serial/parallel converting circuits:
-80-bit bidirectional shift register
-80-bit latch circuit
- Power supply
-Internal logic circuit: $+5 \mathrm{~V} \pm 10 \%$
-LCD drive circuit: 3.0 V to 6.0 V
- CMOS process
- 100-pin plastic OFP (FP-100)


## Comparison with HD44100H

Table 1 shows the main differences between HD66100 and HD44100H.

Table $1 \begin{aligned} & \text { Comparison } \\ & \text { HD44100H }\end{aligned}$ HD44100H

|  | HD66100 | HD44100H |
| :--- | :--- | :--- |
| LCD Drive Outputs $80 \times 1$ Channel | $20 \times 2$ channels |  |
| Supply Voltage <br> for LCD Drive | 3 to 6 V | 4.5 to 11 V |
| Circuits |  |  |

Pin Arrangement


## Pin Description

$\mathbf{V}_{\text {CC }}, \mathbf{G N D}, \mathbf{V}_{\text {EE: }} V_{\text {CC }}$ supplies power to the internal logic circuit. GND is the logic and drive ground. VEE supplies power to the LCD drive circuit.
$\mathbf{V}_{1}, \mathbf{V}_{\mathbf{2}}, \mathbf{V}_{\mathbf{3}}$, and $\mathbf{V}_{\mathbf{4}}$ : $\mathrm{V}_{1}$ to $\mathrm{V}_{\mathbf{4}}$ supply power for driving an LCD (figure 2).

CL1: HD66100 latches data at the negative edge of CL1.

CL2: HD66100 receives shift data at the negative edge of CL2.

M: Changes LCD drive outputs to AC.

## Table 2 Pin Function

| Symbol | Pin No. | Pin Name | 1/0 |
| :---: | :---: | :---: | :---: |
| VCC | 46 | Vcc | - |
| GND | 36 | Ground | - |
| $\mathrm{VEE}^{\text {en }}$ | 31 | $V_{\text {EE }}$ | - |
| $V_{1}$ | 32 | $V_{1}$ | - |
| $\mathrm{V}_{2}$ | 33 | $\mathrm{V}_{2}$ | - |
| $V_{3}$ | 34 | $V_{3}$ | - |
| $\mathrm{V}_{4}$ | 35 | $\mathrm{V}_{4}$ | - |
| CL1 | 37 | Clock 1 | I |
| CL2 | 40 | Clock 2 | 1 |
| M | 44 | M | 1 |
| DI | 41 | Date In | , |
| DO | 42 | Date Out | 0 |
| SHL | 39 | Shift Left | 1 |
| $Y_{1}-Y_{80}$ | 1-30,51-100 | $Y_{1}-Y_{80}$ | 0 |
| NC | 38,43,45,47-50 | No Connection | - |

DI: Inputs data to the shift register.
DO: Output data from the shift register.
SHL: Selects a shift direction of serial data. When the serial data is input in order of $D_{1}, D_{2}$, $\ldots, D_{79}, D_{80}$, the relation between the data and the output $Y$ is shown in table 3.
$\mathbf{Y}_{1}-\mathbf{Y}_{\mathbf{8 0}}$ : Each Y outputs one of the four voltage levels- $V_{1}, V_{2}, V_{3}$, or $V_{4}$-according to the combination of M and display data (figure 2).

NC: Do not connect any wire to these terminals.

Table 3 Relation Between SHL and Data Output

| SHL | $\mathbf{Y}_{\mathbf{1}}$ | $\mathbf{Y}_{\mathbf{2}}$ | $\mathbf{Y}_{\mathbf{3}} \ldots \ldots$ | $\mathbf{Y}_{\mathbf{7 9}}$ | $\mathbf{Y}_{\mathbf{8 0}}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| High | D1 | D2 | D3.... | D79 | D80 |
| Low | D80 | D79 | D78.... | D2 | D1 |



Figure 1 Selection of LCD Drive Output


Figure 2 Power Supply for Driving an LCD

## HITACHI

## Block Functions

## LCD Drive Circuits

Select one of four levels of voltage $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$, and $V_{4}$ for driving a LCD and transfer it to the output terminals according to the combination of M and the data in the latch circuit.

## Latch Circuit

Latches the data input from the bidirectional shift register at the fall of CL1 and transfer its outputs to the, LCD drive circuits.

## Bidirectional Shift Reigster

Shifts the serial data at the fall of CL2 and transfers the output of each bit of the register to the latch circuit. When SHL = GND, the data input from DI shifts from bit 1 to bit 80 in order of entry. On the other hand, when SHL $=V_{c c}$, the data shifts from bit 80 to bit-1. In both cases, the data of the last bit of the register is latched to be output from DO at the rise of CL2.

SHL = GND
LCD drive outputs

$\mathbf{S H L}=\mathbf{V} \mathbf{c c}$
LCD drive outputs


Figure 3 Relation between SHL and the Shift Direction


Figure 4 Block Diagram

## Primary Operations

## Shifting Data

The input data DI shifts at the fall of CL2 and the data delayed 80 bits by the shift register is output from the DO terminal. The output of DO changes synchronously with the rise of CL2. This operation is completely unaffected by the latch clock CL1.

## Latching Data

The data of the shift register is latched at the
negative edge of the latch clock CL1. Thus, the outputs $Y_{1}-Y_{80}$ change synchronously with the fall of CL1.

## Switching Data Shift Direction

When the shift direction switching signal SHL is connected with GND, the data D80, immediately before the negative edge of CL1, is output from the output terminal $\mathrm{Y}_{1}$. When SHL is connected with $\mathrm{V}_{\mathrm{CC}}$, it is output from $Y_{80}$.


Figure 5 Timing of Receiving and Outputting Data


Figure 6 Timing of Latching Data


Figure 7 SHL and Waveforms of Data Shift

## HITACHI

## Absolute Maximum Ratings

| Item | Symbol | Ratings | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Supply <br> Voltage | Logic Circuits | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V |
|  | LCD Drive Circuits | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ | -0.3 to +7.0 | V |
| Input Voltage (1) | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | ${ }^{* 1}$ |
| Input Voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{CC}}+0.3$ to $\mathrm{V}_{\mathrm{EE}}-0.3$ | V | $* 2$ |
| Operation Temperature | $\mathrm{T}_{\mathrm{opr}}$ | +20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage Temperature | $\mathrm{T}_{\mathrm{stg}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

*1 A reference point is GND ( $=0 \mathrm{~V}$ )
*2 Applies to $\mathrm{V}_{1}-\mathrm{V}_{4}$.
Note: If used beyond the absolute maximum ratings, LSIs may be permanently destroyed. It is best to use them at the electrical characteristics for normal operations. If they are not used at these conditions, it may affect the reliability. of the device.

## Electrical Characteristics

DC Characteristics
$\left(V_{C C}=5 \mathrm{~V} \pm 10 \%, V_{c c}-V_{E E}=3.0\right.$ to $6.0 \mathrm{~V}, G N D=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20$ to $\left.+75^{\circ} \mathrm{C}\right)$

| Item | Symbol | Terminals | Min. | Typ. | Max. | Unit | Test condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input High Voltage | $\mathrm{V}_{\mathrm{IH}}$ | $\begin{aligned} & \hline \mathrm{CL1}, \mathrm{CL2} \\ & \mathrm{M}, \mathrm{DI}, \mathrm{SHL} \end{aligned}$ | $0.8 \times \mathrm{V}_{\mathrm{cc}}{ }^{-}$ |  | Vcc | V |  |  |
| Input Low Voltage | $\mathrm{V}_{\text {IL }}$ |  | 0 | - | $0.2 \times$ |  |  |  |
| Output High Voltage | VOH | DO | Vcc-0.4- |  | - | V | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ |  |
| Output Low Voltage | VoL |  | - | - | 0.4 | V | $\mathrm{lOL}^{\text {a }}=+0.4 \mathrm{~mA}$ |  |
| On Resistance $\mathrm{Vi}-\mathrm{Vj}$ | RoN1 | $Y_{1}-Y_{80}$ | - | - | 11 | k $\Omega$ | $\mathrm{I}_{\mathrm{ON}}=0.1 \mathrm{~mA} \text { to }$ $\text { one } Y \text { terminal }$ |  |
|  | Ron2 | $V_{1}-V_{4}$ | - | - | 30 | k $\Omega$ | $\mathrm{I}_{\mathrm{ON}}=0.05 \mathrm{~mA} \text { to }$ each Y terminal | ' |
| Input Leakage Current | IIL | $\begin{aligned} & \text { CL1, CL2, } \\ & \text { M, DI, SHL } \end{aligned}$ | $-5.0$ | - | 5.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{cc}}$ |  |
| Vi Leakage Current | IVL | $\mathrm{V}_{1}-\mathrm{V}_{4}$ | -5.0 | - | 5.0 | $\mu \mathrm{A}$ | Output $\mathrm{Y}_{1}-\mathrm{Y}_{80}$ open $V_{\text {in }}=V_{C C}$ to $V_{E E}$ |  |
| Current Dissipation | IGND' |  | - | - | 2.0 | mA | $\mathrm{f}_{\mathrm{CL2}}=1.0 \mathrm{MHz}$ | *1 |
|  | $\mathrm{IEE}^{\text {er }}$ |  | - | - | 0.1 | mA | $\mathrm{f}_{\mathrm{CL} 1}=2.5 \mathrm{kHz}$ |  |

*1 Input/output currents are excluded; when an input is at the intermediate level in CMOS, excessive current flows from the power supply through the input circuit.
To avoid this, $V_{I H}$ and $V_{I L}$ must be fixed at $V_{C C}$ and GND level respectively.

## AC Characteristics

( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=3.0$ to 6.0 V , $\mathbf{G N D}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20$ to $+75^{\circ} \mathrm{C}$ )

| Item | Symbol | Terminals | Min. | Typ. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data Shift Frequency | $\mathrm{f}_{\mathrm{CL}}$ | CL2 | - | - | 1 | MHz |  |
| Clock High level Width | tcWh | CL1, CL2 | 450 | - | - | ns |  |
| Clock Low level Width | tcWL | CL2 | 450 | - | - | ns |  |
| Data Set-Up Time | $\mathrm{f}_{\mathrm{SU}}$ | DI | 100 | - | - | ns |  |
| Clock Set-Up Time (1) | tSL | CL2 | 200 | - | - | ns | *1 |
| Clock Set-Up Time (2) | $\mathrm{t}_{\mathrm{L}}$ | CL1 | 200 | - | - | ns | *2 |
| Output Delay Time | $t_{\text {pd }}$ | DO | - | - | 250 | ns | *3 |
| Data Hold Time | toH | DI | 100 | - | - | ns |  |
| Clock Rise/Fall Time | $\mathrm{f}_{\mathrm{CT}}$ | CL1, CL2 | - | - | 50 | ns |  |

*1 Set-up time from the fall of CL2 to that of CL1.
*2 Set-up time from the fall CL1 to that of CL2.
*3 Test terminal



Figure 8 Timing Chart of HD66100F

## HITACHI

## HD66100F

## Typical Applications

Connection with the LCD Controller HD44780


Figure 9 Example of Connection (1/16 duty cycle, $1 / 5$ bias)


Figure 10 Example of Connection (1/8 duty cycle, $1 / 4$ bias)

## HITACHI

## Connection with LCD 111 (HD44790)



Figure 11 Example of Connection (1/3 duty cycle, $1 / 3$ bias)

## Static Drive



Figure 12 Example of Connection (80-segment display)
HITACHI

## - Timing Chart of Input Waveforms



Figure 13 Timing Chart of Input Waveforms

Notes:

1. Input square waves of $50 \%$ duty cycle (about $30-500 \mathrm{~Hz}$ ) to $M$. The frequency depends on the specifications of LCD panels.
2. The drive waveforms corresponding to the new displayed data are output at the fall of CL1. Therefore, when the alternating signal $M$ and CL1 do not fall synchronously, DC elements are produced on the LCD drive waveforms. These DC elements may shorten the life span of the LCD, if the displayed data frequently changes le.g. display of hours,
minutes, and seconds of a clock). To avoid this, make CL1 fall synchronously with the one edge of $M$.
3. In this example, the CMOS inverter is used as a COM signal driver in consideration of the large display area. (The load capacitance on COM is large because it is common to all the displayed segments.)
Usually, one of the HD66100F outputs can be used as a COM signal. The displayed data corresponding to the terminal should be 0 in that case.


Figure 14 Example of Connection


Figure 15 Timing Chart (when $Y_{1}$ is used as a COM signal)

## HITACHI

# LCD CONTROLLER/DRIVER LSI DATA BOOK 

## Section Four

# Character Display LCD Controller/Display 

# HD43160AH <br> (Controller with Built in <br> <br> Character Generator) 

 <br> <br> Character Generator)}

## Display Controller and Character Generator for Dot Matrix Liquid Crystal Display System

The HD43160AH receives character data written in ASCII code or JIS code from a microcomputer and stores them in its RAM which has 80 words capacity.

The HD43160AH converts these data into a serial character pattern, then transfers them to LCD drivers.

It also generates other control signals for the LCD. The HD44100H LCD driver can be combined with this controller

## Display Characters Types

- Alphanumeric characters: A-Z, a-z, @, \#, \%, \&, etc.
- Japanese characters (katakana)
- 160 characters in internal character generator (ROM)
(Max 256 characters in external ROM)


## Number Of Characters

- $4,8,16,24,32,40,64$, or 80 characters in 1 or 2 lines


## Font

- $5 \times 7+$ Cursor or $5 \times 11+$ Cursor


## Other Function Controlled By Microcomputer

- Display clear
- Cursor on/off
- Cursor position preset (character position)
- Cursor return


## Block Diagram



## Absolute Maximum Ratings

| Item | Symbol | Value | Unit |
| :--- | :--- | :--- | :--- |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V |
| Input voltage | $\mathrm{V}_{\mathrm{T}}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| Operating temperature | $\mathrm{T}_{\mathrm{opr}}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

HITACHI

| Item | Symbol | Terminal No. | min | typ | max | Unit | Test condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltage (TTL compatible) | $\mathrm{V}_{\mathrm{IH}}$ | $\begin{aligned} & \text { CSO-CS3, E, RNW, } \\ & \text { DBO-DB7, RSO } \end{aligned}$ | 2.0 | - | Vcc | V |  |
|  | $\mathrm{V}_{\text {IL }}$ |  | 0 | - | 0.8 | V |  |
| Input voltage | $\mathrm{V}_{\mathrm{IHC}}$ | OSC1, TEST, RST, FNTS, CURS, DLN, ROMS, CNO-CN2, $\mathrm{O}_{1}-\mathrm{O}_{5}$ | 0.7 Vcc | - | Vcc | V |  |
|  | VILC |  | 0 | - | 0.3 Vcc | V |  |
| Output voltage <br> (TTL compatible) | VOH | DB7 | 2.4 | - | - | V | $\mathrm{IOH}=-0.205 \mathrm{~mA}$ |
|  | VOL |  | - | - | 0.4 | V | $\mathrm{l}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |
| Output voltage | Vohc | $\begin{aligned} & \text { FLM, M, D, CL1, CL2, } \\ & \text { X0-X7, YO-Y3 } \end{aligned}$ | $\mathrm{V}_{\mathrm{cc}}-1.0$ | - | - | V | $\mathrm{l}_{\text {load }}= \pm 0.4 \mathrm{~mA}$ |
|  | Volc |  | - | - | 1.0 | V |  |
| Input leak current | lı | All inputs | -5 | - | 5 | $\mu \mathrm{A}$ |  |
| Output leak current | ILO | DB7 | -10 | - | 10 | $\mu \mathrm{A}$ |  |
| Oscillation | $\mathrm{fCP}_{1}$ |  | 130 | 192 | 250 | kHz | $\begin{aligned} & R_{f}=200 k \Omega \\ & \times 7+2 \%, 5 \\ & + \text { Cursor } \end{aligned}$ |
| freq | $\mathrm{fCP2}$ |  | 200 | 288 | 375 | kHz | $\begin{aligned} & \mathrm{R}_{\mathrm{f}}=130 \mathrm{k} \Omega \pm 2 \%, 5 \\ & \times 11+\text { Cursor } \end{aligned}$ |
| Input pull up current | IPL | $\begin{aligned} & \text { CSO-CS3, RSO, R/W, } \\ & \text { DBO-DB7 } \end{aligned}$ | 2 | 10 | 20 | $\mu \mathrm{A}$ | $\mathrm{Vin}_{\text {in }}=0 \mathrm{~V}$ |
| Power dissipation | $\mathrm{P}_{\top}$ | * | - | - | 10 | mW | $\begin{array}{r} \mathrm{Ta}=25^{\circ} \mathrm{C}, \quad f_{C P}= \\ 400 \mathrm{kHz} \\ \text { (external clock) } \end{array}$ |

* Input/output current is excluded. When an input is at the intermediate level in CMOS, excessive current flows through the input circuit to the power supply. To avoid this, input level must be fixed at high or low, CSO-CS3, RSO, R/W, DBO-DB7.


## Pin Arrangement

| Pin <br> No. | Power sup. OSC | Input | Output | Pin <br> No. | Power sup. OSC | Input | Output | Pin No. | Power sup. OSC | Input | Output |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | GND (-) |  |  | 19 |  |  | D | 37 |  | DB3 |  |
| 2 |  |  | X4 | 20 |  |  | FIM | 38 |  | DB4 |  |
| 3 |  |  | X3 | 21 |  |  | $\phi \mathrm{A}$ | 39 |  | DB5 |  |
| 4 |  |  | X2 | 22 | OSC1 |  |  | 40 |  | DB6 |  |
| 5 |  |  | X1 | 23 | OSC2 |  |  | 41 |  | DB7 | DB7 |
| 6 |  |  | X0 | 24 |  | RST |  | 42 |  | ROMS |  |
| 7 |  |  | C. | 25 |  | TEST |  | 43 |  | 05 |  |
| 8 |  |  | C. | 26 |  | E |  | 44 |  | 04 |  |
| 9 |  |  | C. | 27 | $\mathrm{V}_{\mathrm{cc}}(+)$ |  |  | 45 |  | 03 |  |
| 10 |  | CURS |  | 28 |  | R/W |  | 46 |  | 02 |  |
| 11 |  | FNTS |  | 29 |  | RSO |  | 47 |  | 01 |  |
| 12 |  | DLN |  | 30 |  | CSO |  | 48 |  |  | Y3 |
| 13 |  | CNO |  | 31 |  | CS1 |  | 49 |  |  | Y2 |
| 14 |  | CN1 |  | 32 |  | CS2 |  | 50 |  |  | Y1 |
| 15 |  | CN2 |  | 33 |  | CS3 |  | 51 |  |  | YO |
| 16 |  |  | CL2 | 34 |  | DBO |  | 52 |  |  | X7 |
| 17 |  |  | CL1 | 35 |  | DB1 |  | 53 |  |  | X6 |
| 18 |  |  | M | 36 |  | DB2 |  | 54 |  |  | X5 |

## HD43160AH

## Pin Function

| Pin name | Number of terminals | Connected to | 1/0 | Function |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vcc GND | 2 | Power supply |  | $+5 \mathrm{~V} \pm 10 \%$ Power supply 0 V |  |  |  |  |  |  |  |  |  |
| CNO <br> CN1 <br> CN2 | 3 | GND or Vcc | I | Total displayed character number select |  |  |  |  |  |  |  |  |  |
|  |  |  |  | No. | 4 | 8 | 16 | 24 | 32 | 40 | 64 | 80 |  |
|  |  |  |  | CNO | GND | Vcc | GND | Vcc | GND | Vcc | GND | $\mathrm{V}_{\mathrm{cc}}$ |  |
|  |  |  |  | CN1 | GND | GND | Vcc | Vcc | GND | GND | Vcc | $\mathrm{V}_{\mathrm{cc}}$ |  |
|  |  |  |  | CN2 | GND | GND | GND | GND | Vcc | Vcc | Vcc | V cc |  |
| CURS | 1 | GND or VCc | I | Cursor select $\mathrm{V}_{\mathrm{CC}}$ : 5 dots $\bullet \bullet \bullet \bullet \bullet$ GND: 1 dot |  |  |  |  |  |  |  |  |  |
| DLN | 1 | GND or VCC | I | Display line number select $V_{\mathrm{cc}}$ : 2 lines <br> GND: 1 line |  |  |  |  |  |  |  |  |  |
| FNTS | 1 | GND or VCc | 1 | Font select <br> $V_{C C}: 5 \times 11+$ Cursor <br> GND: $5 \times 7+$ Cursor |  |  |  |  |  |  |  |  |  |
| RST | 1 | VCC | 1 | Only for test. Normally Vcc. |  |  |  |  |  |  |  |  |  |
| TEST | 1 | GND | 1 | Only for test. Normally GND. |  |  |  |  |  |  |  |  |  |
| E | 1 | MPU | I | Strobe signal <br> Write mode: The HD43160AH latches the data on DBO DB7 at the falling edge of this signal <br> Read mode: Busy/Ready signal is active on DB7 while this signal is high <br> (Low: Ready, High: Busy) |  |  |  |  |  |  |  |  |  |
| R/W | 1 | MPU | 1 | Read/Write signal <br> L: HD43160AH gets the data from MPU <br> H: MPU gets the Busy/Ready signal from HD43160AH |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \hline \text { CSO } \\ & \text { CS1 } \\ & \text { CS2 } \\ & \text { CS3 } \end{aligned}$ | 4 | MPU | 1 | Chip select <br> When all of CSO-CS3 are ' H ', HD43160AH is selected. |  |  |  |  |  |  |  |  |  |
| RSO | 1 | MPU | I | Register select <br> HD43160AH has 2 registers. One is for character code and another is for instruction code. Each register latches the data on DBO-DB7 at the falling edge of E , when CSO-CS3 are high and R/W is low. <br> High: Character code register is selected <br> Low: Instruction code register is selected |  |  |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { DB0 } \\ & \text { to } \\ & \text { DB7 } \end{aligned}$ | 8 | MPU | 1 1/0 (DB7) | Data bus Inputs for character code and instruction code from MPU Output for Busy/Ready flag (DB7) |  |  |  |  |  |  |  |  |  |
| D | 1 | HD44100H | 0 | Serial dot data of characters for LCD drivers |  |  |  |  |  |  |  |  |  |
| CL2 | 1 | HD44100H | 0 | Dot data shift signal for LCD drivers |  |  |  |  |  |  |  |  |  |
| CL1 | 1 | HD44100H | 0 | Dot data latch signal for LCD drivers |  |  |  |  |  |  |  |  |  |



## Character Dot Patterns

$5 \times 7$
The bottom lines of the English small characters "g, i, p, q, y," are on the cursor line (Figure 1).
$5 \times 11$

Only the English small character " $g, j, p, q, y, "$ are displayed as below. The others are the same as for $5 \times 7$ (Figure 2).

Cursor 5 dots: ${ }^{\text {eeee }}$ 1 dot :

The cursor is displayed on the 8th or 12th line.


Figure $15 \times 7$ Characters


Figure 2 Special $5 \times 11$ Characters

## Application

## Setting Up

1. Total character number: CNO-CN2
2. Cursor pattern: CURS
3. Display line number: DLN
4. Font: FNTS

These terminals should be connected to Vcc or GND according to the LCD display system. RST and TEST should be connected to VCC and GND respectively.

## Interface to the Controller

1. Example 1 Interface to HD6800

In this example (Figure 3), the addresses of HD43160AH in the address area of the HD6800 microcomputer are: Instruction code register Character code register Busy flag

Figure 3 HD6800 Interface

HITACHI

## HD43160AH

2. Example of display program


Figure 4 Display Program Example
3. Time length of Busy


## Figure 5 Busy timing

HD43160AH begins the operation from the rising edge of $E$ (Figure 5).
Instruction code register and character code
register latch the data on $\mathrm{DBO}-\mathrm{DB} 7$ at the falling edge of $E$.

## HITACHI

4. Timing chart


Figure 6 HD6800 Interface Timing
5. Timing characteristics

| Item |  | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Cycle time of E |  | $\mathrm{t}_{\text {cyc }}$ | 1.0 | - | - | $\mu \mathrm{s}$ |
| Pulse width of E | High level | PWEH | 0.45 | - | 25 | $\mu \mathrm{~s}$ |
|  | Low level | PWEL | 0.45 | - | - | $\mu \mathrm{s}$ |
|  | Write | $\mathrm{t}_{\text {AS }}$ | 140 | - | - | ns |
| Data delay time | Write | tDDW | - | - | 225 | ns |
|  | Read | tDDR | - | - | 300 | ns |
| Hold time |  | $\mathrm{t}_{\mathrm{H}}$ | 10 | - | - | ns |

## HITACHI

## HD43160AH

6. Example 2 Interface to 8085A (Intel)


Figure 7 8085A Interface
7. Timing chart


Figure 8 8085A Timing

Pulse widths of $\overline{R D}$ and $\overline{W R}$ signals of the 8085A are 400 ns min, while the pulse width of the E signal of the HD43160AH is 450 ns
$\min$ (Figure 8).
Therefore, in this example, $\overline{R D}$ and $\overline{W R}$ signal pulse widths are widened by the Twart cycle.

## Display Commands

## Display Control Instructions

These instructions should be written into the instruction register of HD43160AH by the microcomputer. (RSO $=$ Low, R/W $=$ Low)

1. Display clear

| MSB |  |  |  | LSB |
| :---: | :---: | :---: | :---: | :---: |
| Code: |  |  |  |  |
| 0 |  |  |  |  |$|$

Operation: The screen is cleared and the cursor returns to the 1st digit.
2. Cursor return


Operation: The cursor returns to the 1st digit and the characters being displayed do not change.
3. Cursor on/off


Operation: The cursor appears (on) or disappears (off).
4. Set cursor position

$\mathrm{N}, \mathrm{n}, \mathrm{m}$ : digit number

Operation: The cursor moves to the Nth ( $n$ th, mth) digit.
$\mathrm{N} \leqq$ the total character number
$\mathrm{n}, \mathrm{m} \leqq 1 / 2$ total character number
ex 1: 1 line
Set the cursor at digit 55. The code is 10110110.
ex 2: 2 lines
Set the cursor at digit 35 of upper or lower line.
The code is 10100010 (upper). 11100010 (lower).

## Display Character Command

When the character code is written into the character register of HD43160AH, the character with thiscode appears where the cursor wasdisplayed and the cursor moves to the next digit. (RSO = High, R/W = Low)
code:

ex. 1
before ABCD
after
ABCDE

## Read Busy Flag

When CSO-CS3 = High, R/W = High and E = High (RSO = 'don't care'), the Busy/Ready signal appears on DB7.

DB 7 High: Busy<br>Low: Ready

## Table 1 Time Length of Busy (oscillation frequency $=\mathbf{2 0 0} \mathbf{~ k H z}$ )

|  | Min | Max | Unit |
| :--- | :--- | :--- | :--- |
| Display clear | 2.0 | 2.05 | ms |
| Other operations | 50 | 100 | $\mu \mathrm{~s}$ |

(depends on the operating frequency)

## Interface to External ROM

1. Example
$\square$
Figure 9 Interface to External ROM
2. Row code


Figure 10 Row Code
3. Timing chart


Figure 11 Display Timing

## Interface to LCD Drivers

1. Example


Figure 12 Interface to HD44100H
2. Waveforms ( $5 \times 7+$ Cursor 1 line)


Figure 13 Timing

## Dot Matrix Liquid Crystal Display System



Figure 14. Typical Application $5 \times 7+$ Cursor, 2 Lines, 40 Characters

## HITACHI

# HD44780,HD44780A (LCD-II) <br> (Dot Matrix Liquid Crystal Display Controller \& Driver) 

## Description

The LCD-II (HD44780, HD44780A) dot matrix liquid crystal display controller \& driver LSI displays alphanumerics, kana characters, and symbols. It drives a dot matrix liquid crystal display under 4-bit or 8-bit microcomputer or microprocessor control. All the functions required for dot matrix liquid crystal display drive are internally provided on one chip. The user can complete dot matrix liquid crystal display systems with low chip count by using the LCD-II (HD44780, HD44780A).
If an HD44100H driver LSI is connected to the HD44780, up to 80 characters can be displayed.
The LCD-II is produced by the CMOS process. Therefore, the combination of the LCD-II with a CMOS microcontroller or microprocessor can complete a portable battery-driver device with low power dissipation.

## Feautures

- $5 \times 7$ and $5 \times 10$ dot matrix liquid crystal display controller driver
- Capable of interfacing to 4-bit or 8-bit MPU
- Display data RAM: $80 \times 8$ bits ( 80 characters, max.)
- Character generator ROM:
-Character font $5 \times 7$ dots: 160 characters
-Character font $5 \times 10$ dots: 32 charactèrs
- Character generator RAM -Character font $5 \times 7$ dots: 8 characters -Character font $5 \times 10$ dots: 4 characters
- Both display data and character generator RAMs can be read from the MPU
- Internal liquid crystal display driver:
- 16 common signal drivers
-40 segment signal drivers (Can be externally extended to 360 segments by liquid crystal display driver HD44100H)
- Duty factor (selected by program):
-1/8 duty: 1 line of $5 \times 7$ dots + cursor $-1 / 11$ duty: 1 line of $5 \times 10$ dots + cursor


## Pin Arrangement


$-1 / 16$ duty: 2 line of $5 \times 7$ dots + cursor

- Wide range of instruction functions:

Display clear, Cursor home, Display on/ off, Cursor on/off,
Display character blink, Cursor shift, Display shift

- Internal automatic reset circuit at power on (Internal reset circuit)
- Internal oscillation circuit
(with external resistor or ceramic filter)
(External clock operation possible)
- CMOS process
- Logic power supply:

A single +5 V (excluding power for liquid crystal display drive)

- Operation temperature range:
-20 to $+75^{\circ} \mathrm{C}$ (Device for -40 to $+85^{\circ} \mathrm{C}$
available upon request)
- 80-pin plastic OFP (FP-80, FP-80A)

80-pin thin plastic OFP (TFP-80: under development)

Maximum Number of Display Characters

| No. of Display Lines | Duty Factor | Extension | LCD-II | HD44100H | No. of Display Characters |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { 1-line } \\ & \text { display } \end{aligned}$ | $\begin{aligned} & 1 / 8 \\ & 1 / 11 \end{aligned}$ | Not provided | 1 | - | 8 characters $\times 1$ line |
|  | duty cycle | Porovided | 1 | $\begin{aligned} & \hline 9 \\ & \text { ( } 8 \text { characters/each) } \\ & \hline \end{aligned}$ | 80 characters $\times 1$ line |
| 2-line display | $\begin{aligned} & 1 / 16 \\ & \text { duty } \end{aligned}$ | Not provided | 1 | - | 8 characters $\times 2$ lines |
|  | cycle | Provided | 1 | $\begin{aligned} & 4 \\ & (8 \text { characters } \times 2 \text { lines/each) } \\ & \hline \end{aligned}$ | 40 characters $\times 2$ lines |

## Ordering Information

| Type No. | Operation Frequency | Package |
| :---: | :---: | :---: |
| HD44780SA**H |  | 80-Pin plastic OFP (FP-80) |
| HD44780SA**FH | 1.0 MHz | 80-Pin plastic QFP (FP-80A) |
| HD44780SA**TF |  | 80-pin thin plastic OFP (TFP-80: under development) |
| HD44780SA**FA | 1.5 MHz | 80-Pin plastic OFP (FP-80) |

## Block Diagram (LCD-II Interior)



## Electrical Characteristics

## Absolute Maximum Ratings

| Item | Symbol | Limit | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Power Supply Voltage (1) | $\mathrm{V}_{\mathrm{cc}}$ | -0.3 to +7.0 | V |  |
| Power Supply Voltage (2) | V 1 to V 5 | $\mathrm{~V}_{\mathrm{cc}}-13.5$ to $\mathrm{V}_{\mathrm{cc}}+0.3$ | V | 3 |
| Input Voltage | $\mathrm{V}_{\mathrm{T}}$ | -0.3 to $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |  |
| Operating Temperature | $\mathrm{T}_{\mathrm{opr}}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage Temperature | $\mathrm{T}_{\mathrm{stg}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Note 1: If LSI's are used above absolute maximum ratings, they may be permanently destroyed. Using them within electrical characteristic limits is strongly recommended for normal operation. Use beyond these conditions will cause malfunction and poor reliability.
Note 2: All voltage values are referenced to GND $=0 \mathrm{~V}$.
Note 3: Applies to V1 to V5. Must maintain $\mathrm{V}_{\mathrm{cc}} \geqq \mathrm{V} 1 \geqq \mathrm{~V} 2 \geqq \mathrm{~V} 3 \geqq \mathrm{~V} 4 \geq \mathrm{V} 5$ (high $\leftarrow$
$\rightarrow$ low)

## HD44780, HD44780A (LCD-II)

## Electrical Characteristics

( $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{a}}=-20$ to $+75^{\circ} \mathrm{C}$ )
The conditions of $V_{1}, V_{5}$ voltages are for proper operation of the LSI and not for the LCD output level. The LCD drive voltage condition for the LCD output level is specified in "LCD voltage $\mathrm{V}_{\mathrm{LCD}}$ ".


HD44780

| Item | Symbol | Limit |  |  | Unit | Test Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| Input High Voltage (1) | $\mathrm{V}_{\mathrm{IH} 1}$ | 2.2 | - | Vcc | V |  | (2) |
| Input Low Voltage (1) | $\mathrm{V}_{\text {ILI }}$ | -0.3 | - | 0.6 | V |  | (2) |
| Output High Voltage (1) (TTL) | VOH1 | 2.4 | - | - | V | $-\mathrm{IOH}^{\text {O }}=0.205 \mathrm{~mA}$ | (3) |
| Output Low Voltage (1) (TTL) | VoL1 | - | - | 0.4 | V | $\mathrm{loL}=1.2 \mathrm{~mA}$ | (3) |
| Output High Voltage (2) (CMOS) | $\mathrm{V}_{\mathrm{OH} 2}$ | 0.9 Vcc | - | - | V | $-\mathrm{l}_{\text {OH }}=0.04 \mathrm{~mA}$ | (4) |
| Output Low Voltage (2) (CMOS) | $V_{\mathrm{OL} 2}$ | - | - | 0.1 Vcc | V | $\mathrm{LOL}=0.04 \mathrm{~mA}$ | (4) |
| Driver Voltage Descending (COM) | Vcom | - | - | 2.9 | V | $\mathrm{Id}=0.05 \mathrm{~mA}$ | (10) |
| Driver Voltage Descending (SEG) |  | - | - | 3.8 | V | $\mathrm{Id}=0.05 \mathrm{~mA}$ | (10) |
| Input Leakage Current | $1 / 1$ | -1 | - | 1 | $\mu \mathrm{A}$ | $V_{\text {in }}=0$ to $V_{c c}$ | (5) |
| Pull-Up MOS Current | -Ip | 50 | 125 | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  |
| Power Supply Current (1) | ICC1 | - | 0.55 | 0.8 | mA | Ceramic filter oscillation $\begin{aligned} & \mathrm{V}_{\mathrm{Cc}}=5 \mathrm{~V}, \text { fosc }= \\ & 250 \mathrm{kHz} \end{aligned}$ | (6) |
| Power Supply Current (2) | Icc2 | - | 0.35 | 0.6 | mA | Rf oscillation <br> External clock operation $\begin{aligned} & V_{c c}=5 \mathrm{~V}, \text { fosc }= \\ & f_{c p}=270 \mathrm{kHz} \end{aligned}$ | (6) <br> (11) |


| External Clock Operation |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| External Clock Frequency $f_{\text {cp }}$ |  | 125 | 250 | 350 | kHz |  |  | (7) |
| External Clock Duty Cycle | Duty | 45 | 50 | 55 | \% |  |  | (7) |
| External Clock Rise Time | $t_{\text {rcp }}$ | - | - | 0.2 | $\mu \mathrm{S}$ |  |  | (7) |
| External Clock Fall Time | $\mathrm{t}_{\text {fop }}$ | - | - | 0.2 | $\mu \mathrm{s}$ |  |  | (7) |
| Input High Voltage (2) | $\mathrm{V}_{\mathrm{H} 2}$ | Vcc | - | Vcc | V |  |  | (12) |
| Input Low Voltage (2) | $\mathrm{V}_{\text {IL2 }}$ | - | - | 1.0 | V |  |  | (12) |
| Internal Clock Operation (Rf oscillation) |  |  |  |  |  |  |  |  |
| Clock Oscillation Fre- fosc quency |  | 190 | 270 | 350 | kHz | $\mathrm{Rf}=91 \mathrm{k} \Omega$ | $\pm 2 \%$ | (8) |
| Internal Clock Operation (Ceramic filter oscillation) |  |  |  |  |  |  |  |  |
| Clock Oscillation Frequency |  | 245 | 250 | 255 | kHz | Ceramic filt |  | (9) |
| LCD Voltage | VLCD1 | 4.6 | - | 11 | V | V cc - V5 | 1/5 bias | (13) |
|  | VLCD2 | 3.0 | - | 11 | V |  | 1/4 bias | (13) |

HD44780A

| Item | Symbol | Limit |  |  | Unit | Test Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| Input High Voltage (1) | $\mathrm{V}_{\mathrm{H} 1}$ | 2.2 | - | Vcc | V |  | (2) |
| Input Low Voltage (1) | $\mathrm{V}_{\text {ILI }}$ | -0.3 | - | 0.6 | V |  | (2) |
| Output High Voltage (1) (TTL) | $\mathrm{V}_{\mathrm{OH}} 1$ | 2.4 | - | - | V | $-\mathrm{l}_{\mathrm{OH}}=0.205 \mathrm{~mA}$ | (3) |
| Output Low Voltage (1) (TTL) | $\mathrm{V}_{\mathrm{OL} 1}$ | - | - | 0.4 | V | $\mathrm{lOL}=1.2 \mathrm{~mA}$ | (3) |
| Output High Voltage (2) (CMOS) | $\mathrm{V}_{\mathrm{OH} 2}$ | 0.9 V cc | - | - | V | $-\mathrm{l}_{\mathrm{OH}}=0.04 \mathrm{~mA}$ | (4) |
| Output Low Voltage (2) (CMOS) | $\mathrm{V}_{\mathrm{OL} 2}$ | - | - | $0.1 \mathrm{~V}_{\mathrm{cc}}$ | V | $\mathrm{LOL}^{\prime}=0.04 \mathrm{~mA}$ | (4) |
| Driver Voltage Descending (COM) | $\mathrm{V}_{\text {сом }}$ | - | - | 2.9 | V | $\mathrm{ld}=0.05 \mathrm{~mA}$ | (10) |
| Driver Voltage Descending (SEG) | $V_{\text {SEG }}$ | - | - | 3.8 | V | $\mathrm{Id}=0.05 \mathrm{~mA}$ | (10) |
| Input Leakage Current | IIL | -1 | - | 1 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{in}}=0$ to $\mathrm{V}_{\mathrm{cc}}$ | (5) |
| Pull up MOS Current | - Ip | 50 | 125 | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ |  |
| Power Supply Current (1) | $\mathrm{ICC1}$ | - | 0.55 | 0.8 | mA | Ceramic filter oscillation $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}, \text { fosc }= \\ & 250 \mathrm{kHz} \end{aligned}$ | (6) |
| Power Supply Current (2) | ICC2 | - | 0.35 | 0.6 | mA | Rf oscillation External clock operation $\begin{aligned} & \mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}, \mathrm{fosc}= \\ & \mathrm{f}_{\mathrm{cp}}=270 \mathrm{kHz} \end{aligned}$ | (6) <br> (11) |
| External Clock Operation |  |  |  |  |  |  |  |
| External Clock Frequency | $f_{c p}$ | 125 | 250 | 350 | kHz |  | (7) |
| External Clock Duty | Duty | 45 | 50 | 55 | \% |  | (7) |
| External Clock Rise Time | $t_{\text {rcp }}$ | - | - | 0.2 | $\mu \mathrm{s}$ | . | (7) |
| External Clock Fall Time | $\mathrm{t}_{\text {fcp }}$ | - | - | 0.2 | $\mu \mathrm{S}$ |  | (7) |
| Input High Voltage (2) | $\mathrm{V}_{1 \mathrm{H} 2}$ | $\mathrm{V}_{\mathrm{cc}}-1.0$ | - | Vcc | V |  | (12) |
| Input Low Voltage (2) | $\mathrm{V}_{1 \mathrm{~L} 2}$ | - | - | 1.0 | V |  | (12) |
| Internal Clock Operation (Rf oscillation) |  |  |  |  |  |  |  |
| Clock Oscillation Frequency |  | 190 | 270 | 350 | kHz | $\mathrm{Rf}=91 \mathrm{k} \Omega \pm 2 \%$ | (8) |
| Internal Clock Operation (Ceramic filter oscillation) |  |  |  |  |  |  |  |
| Clock Oscillation Frequency | fosc | 245 | 250 | 255 | kHz | Ceramic filter | (9) |
| LCD Voltage | VLCD1 | 4.6 | - | 11 | V | Vcc - V5 $1 / 5$ bias | (13) |
|  | VLCD2 | 3.0 | - | 11 | V | 1/4 bias | (13) |

Notes: 1. The following are I/O terminal configurations except for liquid crystal display output.

- Input Terminal

Applicable Terminals: E
(MOS without pull up)


- Applicable Terminals: RS, R/W (MOS with pull up)

- Output Terminal

Applicable Terminals: $C_{1}, C L_{2}, M, D$


- I/O Terminal

Applicable Terminals: $\mathrm{DB}_{0}$ to $\mathrm{DB}_{7}$


Notes: 2. Input terminals and $I / O$ terminals. Excludes $O S C_{1}$ terminals.
Notes: 3. 1/O terminals.
Notes: 4. Output terminals.
Notes: 5. Current flowing through pull-up MOSs and output drive MOSs is excluded.
Notes: 6. Input/output current is excluded. When cmos input is at an intermediate level, excessive current flows through the input circuit to the power supply. To avoid this, input level must be fixed at high or low.

Notes: 7. External clock operation.


Notes: 8. Internal oscillator operation using oscillation resistor Rf.

$R_{f}: 91 \mathbf{k} \Omega \pm \mathbf{2 \%}$

Since oscillation frequency varies depending on OSC 1 and $O S C_{2}$ terminal capacitance, wiring length for these terminals should be minimized.

Notes: 9. Internal oscillator operation using a ceramic filter.


Ceramic filter: CSB250A (Murata)
$\mathrm{R}_{\mathrm{f}}: 1 \mathrm{M} \Omega \pm 10 \%$
$\mathrm{C}_{1}: 680 \mathrm{pF} \pm 10 \%$
$C_{2}: 680 \mathrm{pF} \pm 10 \%$
$R_{d}: 3.3 \mathrm{k} \Omega \pm 5 \%$

Notes: 10. Applies to both $\mathrm{V}_{\text {COM }}$ and $\mathrm{V}_{\text {SEG }}$ voltage drops.
$\mathrm{V}_{\text {сом }}$ : From power supply terminal $\mathrm{V}_{\mathrm{cc}}, \mathrm{V}_{1}, \mathrm{~V}_{4}, \mathrm{~V}_{5}$ to each common signal terminal (COM 1 to $\mathrm{COM}_{16}$ )
$V_{\text {SEG }}$ : From power supply terminal $V_{c c}, V_{2}, V_{3}, V_{5}$ to each segment signal terminal ( $\mathrm{SEG}_{1}$ to $\mathrm{SEG}_{40}$ )

Notes: 11. Relation between operation frequency and current consumption is shown in this diagram (Vcc $=5$ V).


Notes: 12. Applied to $\mathrm{OSC}_{1}$ terminal.
Notes: 13. The condition for COM pin voltage drop ( $\mathrm{V}_{\text {COM }}$ ) and SEG pin voltage drop ( $\mathrm{V}_{\mathrm{SEG}}$ ).

## HITACHI

## Timing Characteristics

Write Operation


Figure 1 Bus Write Operation Sequence (Writing data from MPU to LCD-II)

Read Operation


Figure 2 Bus Read Operation Sequence (Reading out data from LCD-II to MPU)

## HD44780, HD44780A (LCD-II)

Interface Signal with Driver LSI HD44100H


Figure 3 Sending Data to Driver LSI HD44100H

Bus Timing Characteristics ( $\mathrm{V}_{\mathrm{cc}}=\mathbf{5 . 0} \mathrm{V} \pm \mathbf{1 0 \%}, \mathrm{GND}=\mathbf{0} \mathrm{V}, \mathrm{T}_{\mathrm{a}}=\mathbf{- 2 0}$ to $+\mathbf{7 5}{ }^{\circ} \mathrm{C}$ ) HD44780

Write Operation (Writing data from MPU to LCD-II)

| Item |  | Symbol | Limit |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Enable Cycle Time |  | $\mathrm{t}_{\text {cyc }} \mathrm{E}$ | 1000 | - | ns | Fig. 1 |
| Enable Pulse Width | High level | PW ${ }_{\text {EH }}$ | 450 | - | ns | Fig. 1 |
| Enable Rise/Fall Time |  | $\mathrm{t}_{\mathrm{Er}}, \mathrm{t}_{\mathrm{Ef}}$ | - | 25 | ns | Fig. 1 |
| Address Set-up Time | $\begin{aligned} & \text { RS, R/W } \\ & \text { E } \end{aligned}$ | tas | 140 | - | ns | Fig. 1 |
| Address Hold Time |  | $\mathrm{t}_{\text {AH }}$ | 10 | - | ns | Fig. 1 |
| Data Set-up Time |  | tosw | 195 | - | ns | Fig. 1 |
| Data Hold Time |  | $\mathrm{t}_{\mathrm{H}}$ | 10 | - | ns | Fig. 1 |

Read Operation (Reading data from LCD-II to MPU)

| Item |  | Symbol | Limit |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Enable Cycle Time |  | $\mathrm{t}_{\mathrm{cyc}} \mathrm{E}$ | 1000 | - | ns | Fig. 2 |
| Enable Pulse Width | High level | PWEH | 450 | - | ns | Fig. 2 |
| Enable Rise/Fall Time |  | $\mathrm{t}_{\mathrm{Er}}, \mathrm{t}_{\text {Ef }}$ | - | 25 | ns | Fig. 2 |
| Address Set-up Time | $\begin{aligned} & \text { RS, R/W } \\ & \mathrm{E} \end{aligned}$ | $t_{\text {AS }}$ | 140 | - | ns | Fig. 2 |
| Address Hold Time |  | $t_{\text {AH }}$ | 10 | - | ns | Fig. 2 |
| Data Delay Time |  | todr | - | 320 | ns | Fig. 2 |
| Data Hold Time |  | tDHR | 20 | - | ns | Fig. 2 |

HD44780A
Write Operation (Writing data from MPU to LCD-II)

| Item |  | Symbol | Limit |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Enable Cycle Time | - | $\mathrm{t}_{\mathrm{cyc}} \mathrm{E}$ | 666 | - | ns | Fig. 1 |
| Enable Pulse Width | High level | PWEH | 300 | - | ns | Fig. 1 |
| Enable Rise/Fall Time |  | $\mathrm{ter}_{\text {r }}, \mathrm{t}_{\text {Ef }}$ | - | 25 | ns | Fig. 1 |
| Address Set-up Time | RS, R/W | $t_{\text {AS }}$ | 60*1 | - | ns | Fig. 1 |
|  | E |  | 100*2 | - | ns |  |
| Address Hold Time |  | $\mathrm{t}_{\text {AH }}$ | 10 | - | ns | Fig. 1 |
| Data Set-up Time |  | tosw | 100 | - | ns | Fig. 1 |
| Data Hold Time |  | $\mathrm{tH}_{\mathrm{H}}$ | 10 | - | ns | Fig. 1 |

Read Operation (Reading data from LCD-II to MPU)

| Item |  | Symbol | Limit |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Enable Cycle Time |  | $\mathrm{t}_{\text {cyc }} \mathrm{E}$ | 666 | - | ns | Fig. 2 |
| Enable Pulse Width | High level | PWEH | 300 | - | ns | Fig. 2 |
| Enable Rise/Fall Time |  | $\mathrm{t}_{\mathrm{Er}}, \mathrm{t}_{\text {Ef }}$ | - | 25 | ns | Fig. 2 |
| Address Set-up Time | $\begin{aligned} & \text { RS, R/W } \\ & \text { E } \end{aligned}$ | $t_{\text {AS }}$ | $\frac{60^{* 1}}{100^{* 2}}$ |  | ns | Fig. 2 |
| Address Hold Time |  | $\mathrm{t}_{\text {AH }}$ | 10 | - | ns | Fig. 2 |
| Data Delay Time |  | tDDR | - | 190 | ns | Fig. 2 |
| Data Hoid Time |  | $\mathrm{t}_{\text {DHR }}$ | 20 | - | ns | Fig. 2 |

Notes: * 1 . 8-bit interface mode
*2. 4-bit interface mode

Interface Signal with HD44100H Timing Characteristics
( $\mathrm{Vcc}=5.0 \mathrm{~V} \pm 10 \%$, GND $=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20$ to $+75^{\circ} \mathrm{C}$ )
HD44780

| Item |  | Symbol | Limit |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Clock Pulse Width | High level | tcWh | 800 | - | ns | Fig. 3 |
| Clock Pulse Width | Low level | tcWL | 800 | - | ns | Fig. 3 |
| Clock Set-up Time |  | tcsu | 500 | - | ns | Fig. 3 |
| Data Set-up Time |  | tsu | 300 | - | ns | Fig. 3 |
| Data Hold Time |  | $t_{\text {DH }}$ | 300 | - | ns | Fig. 3 |
| M Delay Time |  | tDM | -1000 | 1000 | ns | Fig. 3 |

HD44780A

| Iterm |  | Symbol | Limit |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max |  |  |
| Clock Pulse Width | High level | $\mathrm{t}_{\text {CWH }}$ | 800 | - | ns | Fig. 3 |
| Clock Pulse Width | Low level | tcwl | 800 | - | ns | Fig. 3 |
| Clock Set-up Time |  | tcsu | 500 | - | ns | Fig. 3 |
| Data Set-up Time |  | tsu | 300 | - | ns | Fig. 3 |
| Data Hold Time |  | ${ }_{\text {t }}{ }_{\text {d }}$ | 300 | - | ns | Fig. 3 |
| M Delay Time |  | tDM | -1000 | 1000 | ns | Fig. 3 |

Notes:
Loading Circuit (TTL Load): DBo to $\mathrm{DB}_{7}$

HD44780


Loading Circuit (CMOS Load): $C_{1}, C_{2}, D, M$


## Power Supply Conditions Using Internal Reset Circuit

LCD-II

|  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  | Symbol | Limit |  |  |  |
|  | Min | Max | Unit | Test Condition |  |
| Power Supply Rise Time | $\mathrm{t}_{\text {rcc }}$ | 0.1 | 10 | ms | - |
| Power Supply OFF Time | toff | 1 | - | ms | - |

Since the internal reset circuit will not operate normally unless the preceding conditions are met, initialize by instruction. (Refer to "Initializing by Instruction")


Figure 4 Internal Power Supply Reset

## Terminal Function

## Table 1 Functional Description of Terminals

| Signal Name | No. of Lines | Input/ Output | Connected to | Function |
| :---: | :---: | :---: | :---: | :---: |
| RS | 1 | Input | MPU | Signal to select registers. <br> 0: Instruction register (for write) Busy flag: address counter (for read) <br> 1: Data register (for read and write) |
| R/W | 1 | Input | MPU | Signal to select read (R) and write (W). <br> 0 : Write <br> 1: Read |
| E | 1 | Input | MPU | Operation start signal for data read/write. |
| $\mathrm{DB}_{4}-\mathrm{DB}_{7}$ | 4 | Input/ Output | MPU | Higher order 4 bidirectional three-state data bus lines. Used for data transfer between the MPU and the LCDII. DB7 can be used as a BUSY flag. |
| $\mathrm{DB}_{0}-\mathrm{DB}_{3}$ | 4 | Input/ Output | MPU | Lower order 4 bidirectional three-state data bus lines. Used for data transfer between the MPU and the LCDII. These four are not used during 4-bit operation. |
| $\overline{C L}$ | 1 | Output | HD44100H | Clock to latch serial data $D$ sent to the driver LSI HD44100H. |
| $\mathrm{CL}_{2}$ | 1 | Output | HD44100H | Clock to shift serial data D. |
| M | 1 | Output | HD44100H | Switch signal to convert liquid crystal drive waveform to AC. |
| D | 1 | Output | HD44100H | Sends character pattern data corresponding to each common signal serially. <br> 0 : Non selection <br> 1: Selection |
| $\mathrm{COM}_{1}-\mathrm{COM}_{16}$ |  | Output | Liquid crystal display | Common signals that are not used are changed to nonselection waveforms. That is, $\mathrm{COM}_{9}-\mathrm{COM}_{16}$ are nonselection waveforms at $1 / 8$ duty factor, and COM $_{12-}$ $\mathrm{COM}_{16}$ are non-selection waveforms at $1 / 11$ duty factor. |
| $\mathrm{SEG}_{1}-\mathrm{SEG}_{40}$ | 40 | Output | Liquid crystal display | Segment signal. |
| $V_{1}-V_{5}$ | 5 |  | Power supply | Power supply for liquid crystal display drive. |
| VCc, GND | 2 |  | Power supply | Vcc: $+5 \mathrm{~V}, \mathrm{GND}$ : 0 V . |
| OSC $_{1}$, OSC $_{2}$ | 2 |  |  | Terminals connected to resistor or ceramic filter for internal clock osillation. <br> For external clock operation, the clock is input to OSC $_{1}$. |

## HD44780, HD44780A (LCD-II)

## Function Of Each Block

## Register

The HD44780 has two 8-bit registers, an instruction register (IR), and a data register (DR).
The IR stores instruction codes such as display clear and cursor shift, and address information for display data RAM (DD RAM) and character generator RAM (CG RAM). The IR can be written from the MPU but not read by the MPU.
The DR temporarily stores data to be written into the DD RAM or the CG RAM and data to be read out from DD RAM or CG RAM. Data written into the DR from the MPU is automatically written into the DD RAM or the CG RAM by internal operation. The DR is also used for data storage when reading data is read from the DD RAM or the CG RAM. When address information is written into the IR, data is read into the DR from the DD RAM or the CG RAM by internal operation. Data transfer to the MPU is then completed by the MPU reading DR. After the MPU reads the DR, data in the DD RAM or CG RAM at the next address is sent to the DR for the next read
from the MPU. Register selector (RS) signals make their selection from these two registers.

Busy flag (BF)
When the busy flag is 1 , the HD44780 is in the internal operation mode, and the next instruction will not be accepted. As table 2 shows, the busy flag is output to $\mathrm{DB}_{7}$ when RS $=0$ and $R / W=1$. The next instruction must be written after ensuring that the busy flag is 0.

Address counter (AC)
The address counter (AC) assigns addresses to DD and CG RAMs. When an instruction for address is written in IR, the address information is sent from IR to AC. Selection of either DD or CG RAM is also determined concurrently by the instruction.
After writing into (or reading from) DD or CG RAM display data, AC is automatically incremented by +1 (or decremented by -1 ). AC contents are output to $\mathrm{DB}_{0}-\mathrm{DB}_{6}$ when $\mathrm{RS}=0$ and $R / W=1$, as shown in table 2.

Table 2 Register Selection

| RS | R/W | Operation |
| :--- | :--- | :--- |
| 0 | 0 | IR write as internal operation (Display <br> clear, etc.) |
| 0 | 1 | Read busy flag (DB 7 ) and address <br> counter (DB $\left.0-\mathrm{DB}_{6}\right)$ |
| 1 | 0 | DR write as internal operation (DR to DD <br> or CG RAM) |
| 1 | 1 | DR read as internal operation (DD or CG <br> RAM to DR) |

## HD44780, HD44780A (LCD-II)

## Display data RAM (DD RAM)

The display data RAM (DD RAM) stores display data represented in 8-bit character codes. Its capacity is $80 \times 8$ bits, or 80 characters. The display data RAM (DD RAM) that is not used for display can be used as a gen-
eral data RAM. Relations between DD RAM addresses and positions on the liquid crystal display are shown below.
The DD RAM address ( $A_{D D}$ ) is set in the address counter (AC) and is represented in hexadecimal.

(Example) DD RAM address 4E

| 1 | 0 | 0 | 1 | 1 | 1 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |



1-Line Display ( $\mathrm{N}=0$ )

1. When there are fower than 80 display characters, the display begins at the head position. For example, 8 characters using 1 HD44780 are displayed as:

| (digit) | 1 | 2 | 3 | 4 | 5 |  | 79 | 80 | + | Display <br> Position |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1-line | 00 | 01 | 02 | 03 | 04 | $\cdots$ | 4E | 4F | $\leftarrow$ | DD RAM |


| (digit) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |\(\leftarrow \begin{aligned} \& Display <br>

\& Position\end{aligned}\)

When the display shift operation is performed, the DD RAM address moves as:

2. 16-character display using an HD44780 and an HD44100H is as shown below:


When the display shift operation is performed, the DD RAM address moves as:
Shift Display)

(Right
Shift Display)

| $4 F$ | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | $O A$ | $O B$ | $O C$ | $O D$ | $O E$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

3. The relation between display position and DD RAM address when the number of display digits is increased through the use of one HD44780 and two or more HD44100H's can be considered an exten-
sion of 2.
Since the increase can be 8 digits for each additional HD44100H, up to 80 digits can be displayed by externally connecting 9 HD44100H's.


2-Line Display ( $\mathrm{N}=1$ )


## HD44780, HD44780A (LCD-II)

1. When the number of display characters is less than $40 \times 2$ lines, the 2 lines are displayed from the head. Note that the first line end address and the second line
start address are not consecutive. For example, when an HD44780 is used, 8 characters $\times 2$ lines are displayed as:

| (digit) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | \& Display <br> Position <br> + DD RAM <br> Address |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1-line | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 |  |  |
| 2-line | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 |  |  |

When display shift is performed, the DD RAM address moves as:

| (Left <br> Shift <br> Display) | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 |  |


| (Right <br> Shift <br> Display) | 27 | 00 | 01 | 02 | 03 | 04 | 05 | 06 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | 67 | 40 | 41 | 42 | 43 | 44 | 45 | 46 |

2. 16 characters $\times 2$ lines are displayed when an HD44780 and an HD44100H are used.


When display shift is performed, the DD RAM address moves as follows:

3. The relation between display position and DD RAM address when the number of display digits is increased by using one HD44780 and two or more HD44100H's, can be considered an extension of 2.

Since the increase can be 8 digits $\times 2$ lines for each additional HD44100H, up to 40 digits 2 lines can be displayed by connecting 4 HD44780's externally.


## Character Generator ROM (CG ROM)

The character generator ROM generates $5 \times$ 7 dot or $5 \times 10$ dot character patterns from 8bit character codes. It can generate $1605 \times 7$ dot character patterns and $325 \times 10$ dot character patterns. Table 3 shows the relation between character codes and character patterns in the Hitachi standard HD44780A00. User defined character patterns are also available by mask-programmed ROM.

## Character Generator RAM (CG RAM)

In the character generator RAM, the user can rewrite character patterns by program. With $5 \times 7$ dots, 8 character patterns can be written and with $5 \times 10$ dots, 4 characters can be written.
Write the character codes in the left column of table 3 to display character patterns stored in CG RAM.
Table 4 shows the relation between CG RAM addresses and data and display patterns.
As table 4 shows, an area that is not used for display can be used as a general data RAM.

Table 3 Correspondence between Character Codes and Character Pattern (Hitachi Standard HD44780A00)


Note: The user can specify any pattern for character-generator RAM.
HITACHI
Hitachi America, Ltd. • Hitachi Plaza • 2000 Sierra Point Pkwy. • Brisbane, CA 94005-1819 • (415) 589-8300

## HD44780, HD44780A (LCD-II)

Table $4 \begin{aligned} & \text { Relation between CG RAM Addresses and Character Codes (DD RAM) and } \\ & \text { Character Patterns (CG RAM Data) }\end{aligned}$
For $5 \times 7$ dot character patterns


Character
Pattern
Example (1)
Cursor
$\leftarrow$ Position

Character
Pattern
Example (2)
*No effect

Notes: 1. Character code bits 0-2 correspond to CG RAM address bits 3-5 (3 bits: 8 types).
2. CG RAM address bits 0-2 designate character pattern line position. The 8th line is the cursor position and display is formed by logical OR with the cursor.
Maintain the 8th line data, corresponding to the cursor display position, in the 0 state for cursor display. When the 8 th line data is 1 , bit 1 lights up regardless of cursor presence.
3. Character pattern row positions correspond to CG RAM data bits 0-4, as shown in the figure (bit 4 being at the left end).
Since CG RAM data bits 5-7 are not used for display, they can be used for the general data RAM.
4. As shown in table 3, CG RAM character patterns are selected when character code bits 47 are all 0 . However, since character code bit 3 has no effect, the " $R$ " display in the character pattern example is selected by character code "00" (hexadecimal) or "08" (hexadecimal).
5. 1 for CG RAM data corresponds to display selection and 0 to non-selection.

For $5 \times 10$ dot character patterns


Notes: 1. Character code bits 1, 2 correspond to CG RAM address bits 4, 5 (2 bits: 4 types).
2. CG RAM address bits $0-3$ designate character pattern line position. The 11 th line is the cursor position and display is formed by logical OR with the cursor. Maintain the 11 th line data corresponding to the cursor display position in the 0 state for cursor display. When the 11 th line data is 1 , bit 1 lights up regardless of cursor presence. Since the 12 th-16th lines are not used for display, they can be used for general data RAM.
3. Character pattern row positions are the same as $5 \times 7$ dot character pattern positions.
4. CG RAM character patterns are selected when character code bits 4-7 are all 0 . However, since character code bit 0 and 3 have no effect, " $P$ " display in the character pattern example is selected by character codes " 00 ", " 01 ", " 08 " and " 09 " (hexadecimal).
5. 1 for CG RAM data corresponds to display selection and 0 to non-selection.

## Timing Generation Circuit

The timing generation circuit generates timing signals to operate internal circuits such as DD RAM, CG ROM, and CG RAM. RAM read timing needed for display and internal operation timing by MPU access are separately generated so they do not interfere with each other. Therefore, when writing data to the DD RAM, for example, there will be no undesirable influence, such as flickering, in areas other than the display area. This circuit also generates timing signals to operate the externally connected driver LSI HD44100H.

## Liquid Crystal Display Driver Circuit

The liquid crystal display driver circuit consists of 16 common signal drivers and 40 segment signal drivers. When character font and number of lines are selected by a program, the required common signal drivers automatically output drive waveforms, the other common signal drivers continue to output non-selection waveforms.
The segment signal driver has essentially the same configuration as the driver LSI HD44100H. Character pattern data is sent
serially through a 40-bit shift register and latched when all needed data has arrived. The latched data controls the driver for generating drive waveform outputs. The serial data can be sent to HD44100Hs, externally connected in cascade, used for display digit number extension.
Serial data send always starts at the display data character pattern corresponding to the last address of the display data RAM (DD RAM).
Since serial data is latched when the display data character pattern corresponding to the starting address enters the internal shift register, the HD44780 drives the head display. The rest displays, corresponding to latter addresses, are added with each additional HD44100H.

## Cursor/Blink Control Circuit

The cursor/blink control circuit generates the cursor or blink. The cursor or the blink appear in the digit at the display data RAM (DD RAM) address set in the address counter (AC).
When the address counter is (08) 16 , the cursor position is:

## AC6 AC5 AC4 AC3 AC2 AC1 ACO



In a 1-line display


In a 2-1ine display


Note: The cursor or blink appears when the address counter (AC) selects the character generator RAM (CG RAM). But the cursor and blink are meaningless.
The cursor or blink is displayed in the meaningless position when AC is a CG RAM address.

## Interfacing To MPU

In the HD44780, data can be sent in either 2 4 -bit operations or 18 -bit operations so it can interface to both 4- and 8-bit MPUs.

1. When interface data is 4-bits long, data is transferred using only 4 buslines: $\mathrm{DB}_{4}$-DB 7. $\mathrm{DB}_{0}-\mathrm{DB}_{3}$ are not used. Data transfer between the HD44780 and the MPU completes when 4-bit data is transferred twice. Data of the higher order 4 bits (contents of $\mathrm{DB}_{4}-\mathrm{DB}_{7}$ when interface data is 8 bits long) is transferred first, then the
lower order 4 bits (contents of $\mathrm{DB}_{0}-\mathrm{DB}_{3}$ when interface data is 8 bits long) is transferred.
Check the busy flag after 4-bit data has been transferred twice (one instruction). Two 4-bit operations will then transfer the busy flag and address counter data.
2. When interface data is 8 bits long, data is transferred using the 8 data buslines $\mathrm{DB}_{0}-\mathrm{DB}_{7}$.


Figure 5 4-Bit Data Transfer Example

## Reset Function

## Initializing by Internal Reset Circuit

The HD44780 automatically initializes (resets) when power is turned on using the internal reset circuit. The following instructions are executed during initialization. The busy flag (BF) is kept in busy state until initialization ends $(B F=1)$. The busy state is 10 ms after $\mathrm{V}_{\mathrm{cc}}$ rises to 4.5 V .

1. Display clear
2. Function set:

DL = 1: 8 bit long interface data
$\mathbf{N}=0: 1$-line display
$F=0: 5 \times 7$ dot character font
3. Display on/off control:
$D=0$ : Display off
$\mathrm{C}=0$ : Cursor off
$B=0$ : Blink off
4. Entry mode set: I/D = 1: +1 (increment)
$\mathrm{S}=0$ : No shift
Note: When conditions in "Power Supply Conditions Using Internal Reset Circuit" are not met, the internal reset circuit will not operate normally and initialization will not be performed. In this case initialize by MPU according to "Initializing by Instruction".

## Initializing by Instruction

If the power supply conditions for correctly operating the internal reset circuit are not met, initialization by instruction is required. Use the procedure in figures 6 and 7 for initialization.

1 :


2:


Figure 7 4-Bit Interface

## Instructions

## Outline

Only two HD44780 registers, the instruction register (IR) and the data register (DR) can be directly controlled by the MPU. Prior to internal operation start, control information is temporarily stored in these registers, to allow interface from HD44780 internal operation to various types of MPUs that operate in different speeds or to allow interface to peripheral control ICs. HD44780 internal operation is determined by signals sent from the MPU. These signals include register selection signals (RS), read/write signals (R/W) and data bus signals ( $\mathrm{OB}_{0}-\mathrm{DB}_{7}$ ), and are here called instructions. Table 5 shows the instructions and their execution time. Details are explained in subsequent sections.
Instructions are of 4 types, those that,

1. Designate HD44780 functions such as display format, data length, etc.
2. Give internal RAM addresses
3. Perform data transfer with internal RAM 4. Others

In normal use, category 3 instructions are used most frequently. However, automatic incrementing by +1 (or decrementing by -1 ) of HD44780 internal RAM addresses after each data write lessens the MPU program load. The display shift especially can perform concurrently with display data write, enabling the user to develop systems in minimum time with maximum programing efficiency. For an explanation of the shift function in its relation to display, see table 7.
When an instruction is executing during internal operation, no insruction other than the busy flag/address read instruction will be executed.
Because the busy flag is set to 1 while an instruction is being executed, check to make sure it is 1 before sending an instruction from the MPU.

Notes: 1. Make sure the HD44780 is not in the busy state ( $B F=0$ ) before sending the instruction from the MPU to the HD44780. If the instruction is sent without checking the busy flag, the time between first and next instructions is much longer than the instruction time. See table 5 for a list of each instruction execution time.
2. After execution of a CG RAM/DD RAM data write or read instruction, the RAM address counter is increased or decreased by 1 . The RAM address counter is updated after the busy flag turns off. In figure $7 \mathrm{t}_{\mathrm{ADD}}$ is the time elapsed after the busy flag turns off until the address counter is updated.


Figure 8 Address Counter Update

## HD44780, HD44780A (LCD-II)

## Table 5 Instructions

| Instruction | Code |  |  |  |  |  |  |  |  |  | Description | Execution Time <br> (max) <br> (when fep or <br> fosc is 250 kHz ) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | RS | R/W | $\mathrm{DB}_{7}$ | $\mathrm{DB}_{6}$ | $\mathrm{DB}_{5}$ | $\mathrm{DB}_{4}$ | $\mathrm{DB}_{3}$ | $\mathrm{DB}_{2}$ | $\mathrm{DB}_{1}$ | DB0 |  |  |
| Clear Display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clears entire display and sets DD RAM address 0 in address counter. | 1.64 ms |
| Return Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | Sets DD RAM address 0 in address counter. Also returns display being shifted to original position. DD RAM contents remain unchanged. | 1.64 ms |
| Entry <br> Mode Set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | Sets cursor move direction and specifies shift of display. These operations are performed during data write and read. | $40 \mu \mathrm{~s}$ |
| Display On/Off Control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | C | B | Sets ON/OFF of entire display (D), cursor ON/OFF (C), and blink of cursor position character (B). | $40 \mu \mathrm{~s}$ |
| Cursor or <br> Display <br> Shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/L | * | * | Moves cursor and shifts display without changing DD RAM contents. | $40 \mu \mathrm{~s}$ |
| Function Set | 0 | 0 | 0 | 0 | 1 | DL | N | F | * | * | Sets interface data length (DL), number of display lines (L) and character font (F). | $40 \mu \mathrm{~s}$ |
| Set CG RAM <br> Address | 0 | 0 | 0 | 1 | ACG |  |  |  |  |  | Sets CG RAM address. CG RAM data is sent and received after this setting. | $40 \mu \mathrm{~s}$ |
| Set DD RAM Address | 0 | 0 | 1 | ADD |  |  |  |  |  |  | Sets DD RAM address. DD RAM data is sent and recevied after this setting. | $40 \mu \mathrm{~s}$ |
| Read Busy Flag \& Address | 0 | 1 | BF | AC |  |  |  |  |  |  | Reads Busy flag (BF) indicating internal operation is being performed and reads address counter contents. | $0 \mu \mathrm{~s}$ |
| Write Data to CG or DD RAM | 1 | 0 | Write Data |  |  |  |  |  |  |  | Writes data into DD RAM or CG RAM. | $\begin{gathered} 40 \mu \mathrm{~s} \\ \mathrm{t}_{\mathrm{ADD}}=6 \mu \mathrm{~s} \text { (Note 2) } \end{gathered}$ |
| Read Data from CG or DD RAM | 1 | 1 | Read Data |  |  |  |  |  |  |  | Reads data from DD RAM or CG RAM. | $\begin{gathered} 40 \mu \mathrm{~s} \\ \mathrm{t}_{\mathrm{ADD}}=6 \mu \mathrm{~s} \text { (Note 2) } \end{gathered}$ |
|  | ```I/D = 1: Increment I/D = 0: Decrement \(\mathrm{S}=1\) : Accompanies display shift \(S / C=1\) : Display shift \(\mathrm{S} / \mathrm{C}=0\) : Cursor move \(R / L=1\) : Shift to the right \(R / L=0\) : Shift to the left \(\mathrm{DL}=1: 8\) bits, \(\mathrm{DL}=0: 4\) bits \(N=1: 2\) lines, \(N=0: 1\) line \(F=1: 5 \times 10\) dots, \(F=0: 5 \times 7\) dots \(B F=1\) : Internally operating \(B F=0\) : Can accept instruction``` |  |  |  |  |  |  |  |  |  | DD RAM: Display data RAM <br> CG RAM: Character generator RAM <br> Acg: CG RAM address <br> ADD: DD RAM address: <br> Corresponds to cursor address <br> AC: Adress counter used for both DD and CG RAM address. | Execution time changes when frequency changes Example: <br> When fcp or fosc is 270 kHz : $40 \mu \mathrm{~s} \times \frac{250}{270}=37 \mu \mathrm{~s}$ |

* No effect

Description of Details

1. Clear Display


Writes space code 20 (hexadecimal) (character pattern for character code 20 must be blank pattern) into all DD RAM addresses. Sets DD RAM address 0 in address counter. Returns display to its original status if it was shifted. In other
words, the display disappears and the cursor or blink go to the left edge of the display (the first line if 2 lines are displayed). Set I/D = 1 (increment mode) in entry mode. $S$ of entry mode doesn't change.
2. Return Home


* Don't care

Sets the DD RAM address 0 in address counter. Returns display to its original status if it was shifted. DD RAM contents do not change.

The cursor or blink go to the left edge of the display (the first line if 2 lines are displayed).
3. Entry Mode Set


I/O: Increments (I/D = 1) or decrements ( $I / D=0$ ) the DD RAM address by 1 when a character code is written into or read from the DD RAM.
The cursor or blink moves to the right when incremented by 1 and to the left when decremented by 1. The same applies to writing and reading of CG RAM.

S: Shifts the entire display either to the right or to the left when $S$ is 1 ; to the left when I/D $=1$ and to the right when I/D $=0$.
Thus it looks as if the cursor stands still and the display moves. The display does not shift when reading from the DD RAM when writing into or reading out from the CG RAM causes a shift when $S=0$.
4. Display On/Off Control


D: The display is on when $\mathrm{D}=1$ and off when $\mathrm{D}=0$. When off due to $\mathrm{D}=0$, display data remains in the DD RAM. It can be displayed instantly by setting $\mathrm{D}=1$.
C: The cursor is displayed when $C=1$ and is not displayed when $C=0$. Even if the cursor disappears, the function of I/D, etc. does not change during display data write. The cursor is displayed using 5 dots in the 8th line when the $5 \times 7$ dot character font is selected and 5 dots in the 11 th line when the $5 \times 10$ dot char-
acter font is selected (Figure 9).
B: The character indicated by the cursor blinks when B $=1$ (Figure 9). The blink is displayed by switching between all blank dots and display characters at 409.6 ms intervals when fcp or fosc $=250 \mathrm{kHz}$. The cursor and the blink can be set to display simultaneously. (The blink frequency changes according to the reciprocal of fcp or fosc. $406.9 \times$ $\frac{250}{270}=379.2 \mathrm{~ms}$ when $\mathrm{fcp}=270$ $\mathbf{k H z}$.)

$5 \times 7$ dot character font

$5 \times 10$ dot character font


Alternating display

Cursor Display Example
Blink Display Example

Figure 9 Cursor and Blink
5. Cursor or Display Shift


* Don't care

Shifts cursor position or display to the right or left without writing or reading display data (Table 6). This function is used to correct or search for the display. In a 2-line display, the cursor moves to the 2nd line when it passes the 40th digit of the 1st line. Notice that the 1st and 2nd line displays will shift at the same time.

When the displayed data is shifted repeatedly each line only moves horizontally. The 2nd line display does not shift into the 1st line postion.
Address counter (AC) contents do not change if the only action performed is display shift.
6. Function Set


* Don't care

DL: Sets interface data length. Data is sent or received in 8 bit lengths ( $\mathrm{DB}_{7}-\mathrm{DB}_{0}$ ) when $\mathrm{DL}=1$ and in 4 bit lengths $\left(\mathrm{DB}_{7}-\mathrm{DB}_{4}\right)$ when $\mathrm{DL}=0$.

When the 4 bit length is selected, data must be sent or received twice.
N : Sets number of display lines.
F: Sets character font.

Note: Perform the function at the head of the program before executing any instructions (except "Busy flag/address read"). From this point, the function set instruction cannot be executed unless the interface data length is changed.

## Table 6 Shift Function

| S/C R/L |  |  |
| :--- | :--- | :--- |
| $\mathbf{0}$ | $\mathbf{0}$ | Shifts the cursor position to the left. <br> (AC is decremented by one.) |
| 0 | 1 | Shifts the cursor position to the right. <br> (AC is incremented by one.) |
| 1 | 0 | Shifts the entire display to the left. The <br> cursor follows the display shift. |
| 1 | 1 | Shifts the entire display to the right. <br> The cursor follows the display shift. |

Table 7 Function Set

| N | F | No. of <br> Display Lines | Character <br> Font | Duty <br> Factor | Remarks |
| :--- | :--- | :--- | :--- | :--- | :--- |

* Don't care


## 7. Set CG RAM Address



Sets the CG RAM address binary AAAAAA into the address counter.

Data is then written or read from the MPU for the CG RAM.
8. Set DD RAM Address


Sets the DD RAM address binary AAAAAAA into the address counter. Data is then written or read from the MPU for the DD RAM.
However, when $\mathbf{N}=0$ (1-line display),

AAAAAAA can be 00-4F (hexadecimal). When $N=1$ (2-line display), AAAAAAA can be 00-27 (hexadecimal) for the first line, and 40-67 (hexadecimal) for the second line.
9. Read Busy Flag and Address


Reads the busy flag (BF) that indicates that the system is now internally operating on a previously received instruction. $\mathrm{BF}=1$ indicates that internal operation is in progress. The next instruction will not be accepted until BF isset to 0 . Check the BF status before the next wire operation.

At the same time, the value of the address counter expressed in binary as AAAAAAA is read out. The address counter is used by both CG and DD RAM addresses, and its value is determined by the previous instruction. Address contents are the same as in items 7 and 8.
10. Write Data to CG or DD RAM


Writes binary 8-bit data DDDDDDDD to the CG or the DD RAM.
Whether the CG or DD RAM is to be written into is determined by the previous specification of CG RAM or DD RAM
address setting. After write, the address is automatically incremented or decremented by 1 according to entry mode. The entry mode also determines display shift.
11. Read Data from CG or DD RAM


Reads binary 8-bit data DDDDDDDD from the CG or DD RAM.
The previous designation determines whether the CG or DD RAM is to be read. Before entering the read instruction, you must execute either the CG RAM or DD RAM address set instruction. If you don't, the first read data will be invalidated. When serially executing read instructions, the next address data is normally read from the second read. The address set instruction need not be executed just
before the read instruction when shifting the cursor by cursor shift instruction (when reading out DD RAM). The cursor shift instruction operation is the same as that of the DD RAM's address set instruction.
After a read, the entry mode automatically increases or decreases the address by 1. However, display shift is not executed no matter what the entry mode is.

Note: The address counter (AC) is automatically incremented or decremented by 1 after write instructions to either CG RAM or DD RAM. RAM data selected by the AC cannot then be read out even if read instructions are executed. The conditions for correct data readout are: execute either the address set instruction or cursor shift instruction (only with DD RAM), then just before reading out execute the "read" instruction from the second time the "read" instruction is sent.

## How To Use The HD44780

## Interface to MPU

1. Interface to 8-Bit MPU

When connecting to 8-bit MPU through PIA
Figure 10 is an example of using a PIA or I/O port (for single chip microcomputer) as an interface device. Input and output
of the device is TTL compatible.
In the example, $\mathrm{PB}_{0}$ to $\mathrm{PB}_{7}$ are connected to the data buses $\mathrm{DB}_{0}$ to $\mathrm{DB}_{7}$ and $\mathrm{PA}_{0}$ to $\mathrm{PA}_{2}$ are connected to $E, R / W$ and RS respectively.
Pay attention to the timing relation between $E$ and other signals when reading or writing data and using PIA as an interface.


Figure 10 Example of Busy Flag Check Timing Sequence


Figure 11 Example of Interface to HD68B00 Using PIA (HD68B21)

Connecting directly to the 8-bit MPU bus line


Figure 12 8-Bit MPU Interface
Example of interfacing to the HD6805


Figure 13 HD6805 Interface
Example of interfacing to the HD6301


Figure 14 HD6301 Interface

## 2. Interface to 4-bit MPU

The HD44780 can be connected to a 4-bit MPU through the 4 -bit MPU I/O port. If the I/O port has enough bits, data can be transferred in 8-bit lengths, but if there are insufficient bits, the transfer is made in two operations of 4 bits each (with designation of interface data length for 4
bits). In the latter case, the timing sequence becomes somewhat complex. (See figure 15)
Figure 15 shows an example of interface to the HMCS43C.
Note that 2 cycles are needed for the busy flag check as well as the data transfer. 4-bit operation is selected by program.


Figure 15 An Example of 4-Bit Data Transfer Timing Sequence


Figure 16 Example of Interface to the HMCS43C

## Interface to Liquid Crystal Display

1. Character Font and Number of Lines The HD44780 can perform 2 types of display, $5 \times 7$ dots and $5 \times 10$ dots character font, with a cursor on each.
Up to 2 lines are displayed with $5 \times 7$ dots and 1 line with $5 \times 10$ dots. Therefore, three types of common signals are available (Table 8).

Number of lines and font types can be selected by program.
(See to Table 5, Instructions)
2. Connection to HD44780 and Liquid Crystal Display

Figure 17 shows connection examples.

## Table 8 Common Signals

| Number of <br> Lines | Character Font | Number of <br> Common Signals | Duty <br> Factor |
| :--- | :--- | :--- | :--- |
| 1 | $5 \times 7$ dots + Cursor | 8 | $1 / 8$ |
| 1 | $5 \times 10$ dots + Cursor | 11 | $1 / 11$ |
| 2 | $5 \times 7$ dots + Cursor | 16 | $1 / 16$ |


(a) Example of a $5 \times 7$ dot, 8 character $\times 1$ line Display (1/4 Bias, $1 / 8$ Duty Cycle)

(b) Example of a $5 \times 10$ dot, 8 character $\times 1$ line Display (1/4 Bias, $1 / 8$ Duty Cycle)

Since 5 SEG signal lines can display one digit, one HD44780 can display up to 8 digits for 1-line display and 16 digits for 2line display.
In Figure 15 examples (a) and (b), there are unused common signal terminals, which always output non-selection
waveforms. When the liquid crystal display panel has unused extra scanning lines, avoid undesirable influences due to crosstalk in the floating state by connecting the extra scanning lines to these common signal terminals (Figure 18).

(c) Example of $5 \times 7$ dot, 8 character $\times 2$ lines Display ( $1 / 5$ Bias, $1 / 16$ Duty Cycle)

Figure 17 Liquid Crystal Display and Connections to HD44780 (cont)

$5 \times 7$ dot, 8 character $\times 1$ line Display (1/4 Bias, $1 / 8$ Duty Cycle)

Figure 18 Using COM9 to Avoid Crosstalk on Unneeded Scanning Line

## 3. Connection of Changed Matrix Layout

In the preceding examples, the number of lines matched the number of scanning lines. The display types figure 17 are made possible by changing the matrix layout in the liquid crystal display panel. In either case, the only change is the
layout. Display characteristics and the number of liquid crystal display characters depend on the number of common signals (or duty factor). Note that the display data RAM (DD RAM) addresses for 8 characters $\times 2$ lines and 16 characters $\times 1$ line are the same as shown in figure 15.

$5 \times 7$ dot, 16 character $\times 1$ line Display
(1/5 Bias, $1 / 16$ Duty Cycle)

$5 \times 7$ dot, 4 character $\times 2$ line Display
(1/4 Bias, $1 / 8$ Duty Cycle)

Figure 19 Changed Matrix Layout Displays

## Power Supply for Liquid Crystal Display Drive

Various voltage levels must be applied to HD44780 terminals $V_{1}$ to $V_{5}$ to obtain liquid crystal display drive waveforms. The voltages
must be changed according to duty factor. Table 9 shows the relation.
$V_{\text {LCD }}$ gives the peak values for liquid crystal display drive waveforms. Resistance dividing provides each voltage as shown in figure 20.

Table 9. Duty Factor and Power Supply for Liquid Crystal Display Drive

| Duty Factor <br> Power <br> Supply | $1 / 8,1 / 11$ | $1 / 16$ |
| :---: | :---: | :---: |
| $\mathrm{~V}_{1}$ | $1 / 4$ | $1 / 5$ |
| $\mathrm{~V}_{2}$ | $\mathrm{~V}_{\mathrm{CC}}-1 / 4 \mathrm{~V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-1 / 5 \mathrm{~V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{3}$ | $\mathrm{~V}_{\mathrm{CC}}-1 / 2 \mathrm{~V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-2 / 5 \mathrm{~V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{4}$ | $\mathrm{~V}_{\mathrm{CC}}-3 / 4 \mathrm{~V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-3 / 5 \mathrm{~V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{5}-4 / 5 \mathrm{~V}_{\mathrm{LCD}}$ |  |  |
|  | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{LCD}}$ |



1/4 Bias
(1/8, 1/11 Duty Cycle)


1/5 Bias
(1/16 Duty Cycle)

Figure 20 Drive Voltage Supply Example

## Relation between Oscillation Frequency and Liquid Crystal Display Frame Frequency

The examples in figure 21 of liquid crystal display frame frequency apply only when
oscillation frequency is 250 kHz (1 clock $=4$ $\mu \mathrm{s}$ ).

1. $1 / 8$ Duty Cycle


1 frame $=4(\mu \mathrm{~s}) \times 400 \times 8=12800(\mu \mathrm{~s})=12.8(\mathrm{~ms})$
Frame frequency $=\frac{1}{12.8(\mathrm{~ms})}=78.1(\mathrm{~Hz})$
2. $1 / 11$ Duty Cycle


1 frame $=4(\mu \mathrm{~s}) \times 400 \times 11=17600(\mu \mathrm{~s})=17.6(\mathrm{~ms})$
Frame frequency $=\frac{1}{17.6(\mathrm{~ms})}=56.8(\mathrm{~Hz})$
3. $1 / 16$ Duty Cycle


1 frame $=4(\mu \mathrm{~s}) \times 200 \times 16=12800(\mu \mathrm{~s})=12.8(\mathrm{~ms})$
Frame frequency $=\frac{1}{12.8(\mathrm{~ms})}=78.1(\mathrm{~Hz})$

Figure 21 Frame Frequency
HITACHI

## Connection with Driver LSI HD44100H

You can increase the number of display digits by externally connecting an HD44100H liquid crystal display driver LSI to the HD44780. When connected to the HD44780, the HD44100H is used as segment signal driver. The HD44100H can be connected to the HD44780 directly since it supplies $\mathrm{CL}_{1}, \mathrm{CL}_{2}, \mathrm{M}$, and D signals and power for liquid crystal display drive. Figure 22 shows a connection example.

Caution: Connection of voltage supply terminals $V_{1}$ through $V_{6}$ for liquid crystal display drive is complicated.
Up to 9 HD44100H units can be connected for 1-line display (duty factor $1 / 8$ or $1 / 11$ ) and up to 4 units for the 2 -line display (duty factor 1 / 16). RAM size limits the HD44780 to a maximum of 80 character display digits. The connection method in figure 22 remains unchanged for both 1-line and 2-line display or 5 $\times 7$ and $5 \times 10$ dot character fonts.


## Instruction and Display Correspondence

1. 8-bit operation, 8-digit $\times$ 1-line display (using internal reset)

Table 10 shows an example of 8 -bit $\times 1$ line display in 8 -bit operation. The HD44780 functions must be set by funtion set instruction prior to display. Since the display data RAM can store data for 80 characters, as explained before, the RAM can be used for displays like a lighting board when combined with display shift operation.
Since the display shift operation changes display position only and DD RAM contents remain unchanged, display data entered first can be output when the return home operation is performed.
2. 4-bit operation, 8-digit $\times$ 1-line display (using internal reset)

The program must set functions prior to 4-bit operation. Table 11 shows an example. When power is turned on, 8-bit operation is automatically selected and the first write is performed as an 8-bit
operation. Since nothing is connected to $\mathrm{DB}_{0}-\mathrm{DB}_{3}$, a rewrite is then required. However, since one operation is completed in two accesses of 4-bit operation, a rewrite is needed as a function (see table 11). Thus, $\mathrm{DB}_{4}-\mathrm{DB}_{7}$ of the function set is written twice.
3. 8-bit operation, 8-digit $\times 2$-line display

For 2-line display, the cursor automatically moves from the first to the second line after the 40th digit of the 1st line has been written. Thus, if there are only 8 characters in the first line, the DD RAM address must again be set after the 8th character is completed. (See table 12). Note that the first and second lines of the display shift are performed. In the example, the display shift is performed when the cursor is on the second line. However, if the shift operation is performed when the cursor is on the first line, both the first and second lines move together. When you repeat the shift, the display of the second line will not move to the first line, the same display will only move within each line many times.

Note: When using the internal reset, the conditions in "Power Supply Condition Using Internal Reset Circuit" must be satisfied. If not, the HD44780 must be initialized by insruction. (See "Initializing by Instruction")

Table 10 8-Bit Operation, 8-Digit 1-Line Display Example (Using Internal Reset)


HD44780, HD44780A (LCD-II)


Table 11 4-Bit Operation, 8-Digit 1-Line Display Example (Using Internal Reset)

| No. | Instruction | Display | Operation |
| :---: | :---: | :---: | :---: |
| 1 | Power supply on (HD44780 is initialized by the internal reset circuit) |  | Initialized. No display appears. |
| 2 | Function Set RS R/W DB7 $\mathrm{DB}_{4}$ 000 0 1 <br> 0 |  | Sets to 4-bit operation. In this case, operation is handled as 8 bits by initialization, and only this instruction completes with one write. |
| 3 | $$ |  | Sets 4-bit operation and selects 1 -line display and $5 \times 7$ dot character font. 4-bit operation starts from this point on and resetting is needed. (Number of display lines and character fonts cannot be changed hereafter.) |
| 4 | $$ |  | Turns on display and cursor. Entire display is in space mode because of initialization. |
| 5 | Entry Mode Set $\begin{array}{llllll}0 & 0 & 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & 1 & 1 & 0\end{array}$ |  | Sets ímode to increment the address by one and to shift the cursor to the right, at the time of write, to the DD/ CG RAM. Display is not shifted. |
| 6 | Write Data to CG RAM/DD RAM $\begin{array}{llllll}1 & 0 & 0 & 1 & 0 & 0 \\ 1 & 0 & 1 & 0 & 0 & 0\end{array}$ | H | Writes "H". <br> The cursor is incremented by one and shifts to the right. |

Hereafter, control is the same as 8-bit operation.

Table 12 8-Bit Operation, 8-Digit $\times$ 2-Line Display Example (Using Internal Reset)


## Modifying Character Patterns

1. Character Pattern Development Procedure


Figure 23 Character Pattern Development Procedure

## HITACHI

The numbers in figure 17 correspond to the following operations:
a. Determine the correspondence between character codes and character patterns.
b. Create a listing indicating the correspondence between EPROM addresses and data.
c. Program character patterns in the EPROM.
d. Send the EPROM to Hitachi.
e. Hitachi performs computer processing with the EPROM to create a character pattern listing and sends it to the user.
f. If there is no problem in the character pattern listing, Hitachi creates a trial LSI and sends samples to the user. The user evaluates the samples. When it is con-
firmed that character patterns are correctly written, Hitachi starts mass production of the LSI.
2. Programming Character Patterns

This section explains the correspondence between addresses and data used to program character patterns in EPROM. The LCD-II character generator ROM can generate $1605 \times 7$-dot character patterns and $325 \times 10$-dot character patterns for a total of 192 different character patterns.
a. $5 \times 7$-dot Character Pattern

For a $5 \times 7$-dot character pattern, EPROM address data and character pattern correspond with each other as shown below. Table 13 is an example of the correspondence between EPROM address data and character pattern ( $5 \times 7$ dots).

Table 13 Example of Correspondence between EPROM Address Data and Character Pattern ( $5 \times 7$ dots)

(1) EPROM addresses $A_{10}$ to $A_{3}$ correspond to a character code.
(2) EPROM addresses $A_{2}$ to $A_{0}$ specify a line position of character pattern.
(3) EPROM data $\mathrm{O}_{4}$ to $\mathrm{O}_{0}$ correspond to character pattern data.
(4) A lit display position (black) corresponds to 1.
(5) Fill line 8 (cursor position) of character pattern with 0 .
(6) EPROM data $\mathrm{O}_{5}$ to $\mathrm{O}_{7}$ are not used.
b. $5 \times 10$-dot Character Pattern

For a $5 \times 10$-dotcharacter pattern, EPROM address data and character pattern correspond with each other as shown in table 14.
(1) EPROM addresses $A_{10}$ to $A_{3}$ correspond to a character code. Set $A_{8}$ and $A_{9}$ of character pattern line 9 and later lines to 0 .
(2) EPROM addresses $A_{2}$ to $A_{0}$ specify a line position of character pattern.
(3) EPROM data $\mathrm{O}_{4}$ to $\mathrm{O}_{0}$ correspond to character pattern data.
(4) A lit display position (black) corresponds to 1.
(5) Fill line 11 (cursor position) of character pattern with 0 .
(6) EPROM data $O_{5}$ to $O_{7}$ are not used.
c. Handling Unused Character Patterns
(1) EPROM data outside the character pattern area Ignored by the character generator ROM for display operation so it can be 0 or 1 .
(2) EPROM data in CG RAM area Ignored by the character generator ROM for display operation so it can be 0 or 1.
(3) EPROM data used when the user does not use any LCD-II character pattern
Handled in one of the two ways explained below. Select one of the two ways according to the user application.
(a) When unused character patterns are not programed If an unused character code is written in the LCD-II DD RAM, all dots are lit. No programming for a character pattern is equivalent to all bits lit. (This is because EPROM is filled with 1 when the EPROM is erased.)
(b) Program 0 for unused character patterns Nothing is displayed even if unused character codes are written in LCD-II DD RAM. (This is equivalent to space).

Table 14 Example of Correspondence between EPROM Address Data and Character Pattern ( $5 \times 10$ dots)


## HITACHI

# HD66780 (LCD-IIA) (Dot Matrix Liquid Crystal Display Controller and Driver) 

## Description

The LCD-IIA (HD66780) a dot matrix liquid crystal display controller and driver LSI displays alphanumerics, kana characters, and symbols. It drives a dot matrix liquid crystal display under 4-bit or 8-bit microcontroller or microprocessor control. All the functions required for driving a dot matrix liquid crystal display are internally provided on one chip.

Designers can complete dot matrix liquid crystal display systems with low chipcount by using the LCD-IIA (HD66780). If a driver LSI (HD44100H or HD66100F) is connected to the HD66780, up to 80 characters can be displayed.

The LCD-IIA is produced by the CMOS process. Therefore, the combination of the LCDIIA with a CMOS microcontroller or microprocessor can complete a portable batterydriven device with low power dissipation.

## Features

- $5 \times 7$ and $5 \times 10$ dot matrix liquid crystal display controller driver
- Can interface to 4 -bit or 8 -bit MPU
- Display data RAM: $80 \times 8$ bits ( 80 characters, max)
- Character generator ROM: 12000 bits; Character font $5 \times 10$ dots: 240 characters
- Character generator RAM: $64 \times 8$ bits; Character font $5 \times 8$ dots: 8 characters or character font $5 \times 11$ dots: 4 characters
- Both display data and character generator RAMs can be read from the MPU
- Internal liquid crystal display driver -16 common signal drivers
-40 segment signal drivers (Can be externally extended to 360 segments by liquid crystal display driver HD44100H or HD66100F)
- Duty factor selection (selectable by program)
$-1 / 8$ duty: 1 line of $5 \times 7$ dots + cursor $-1 / 11$ duty: 1 line of $5 \times 10$ dots + cursor
$-1 / 16$ duty: 2 lines of $5 \times 7$ dots + cursor
- Maximum number of display characters as shown in table 1
- Wide range of instruction functions: Display clear, cursor home, display on/off, cursor on/off, display character blink, cursor shift, display shift
- Internal automatic reset circuit at power on (internal reset circuit)
- Internal oscillation circuit
-External resistor or ceramic filter
-External clock operation possible
- CMOS process
- Single +5 V logic power supply (excluding power for liquid crystal display drive)
- Operation temperature range: $-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}\left(-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ device available upon request)
- 80-pin plastic flat package (FP-80B, FP80A)
- Low power consumption


## Ordering Information

| Type No. | Package |
| :--- | :--- |
| HD66780FS | 80 -pin plastic OFP (FP-80B) |
| HD66780FH | 80 -pin plastic QFP (FP-80A) |

## Pin Arrangement



## Pin Description

| Signal | No. of Lines | 1/0 | Connected to | Function |
| :---: | :---: | :---: | :---: | :---: |
| RS | 1 | Input | MPU | Selects register |
| R/W | 1 | Input | MPU | Selects read or write |
| E | 1 | Input | MPU | Starts data read or write |
| $\mathrm{DB}_{7}-\mathrm{DB}_{0}$ | 8 | 1/O | MPU | Bidirectional data bus |
| $\mathrm{CL}_{1}$ | 1 | Output | Driver LSI | Serial data latch clock |
| $\mathrm{CL}_{2}$ | 1 | Output | Driver LSI | Serial data shift clock |
| M | 1 | Output | Driver LSI | LCD waveform AC switch signal |
| D | 1 | Output | Driver LSI | Character pattern data |
| $\mathrm{COM}_{1}-\mathrm{COM}_{16}$ | 16 | Output | LCD | Common signals |
| $\mathrm{SEG}_{1}-\mathrm{SEG}_{40}$ | 40 | Output | LCD | Segment signals |
| $\mathrm{V}_{1}-\mathrm{V}_{5}$ | 5 |  | Power supply | LCD drive voltages |
| Vcc,GND | 2 |  | Power supply | +5 V and ground |
| OSC $_{1}-$ OSC $_{2}$ | 2 |  |  | System clock |

## Pin Function

## RS (Register Select)

RS selects the register that the MPU is accessing. RS $=0$ selects the instruction register for MPU writes, and the busy flag and address counter for reads. RS $=1$ selects the data register for MPU reads and writes.

## R/W (Read/Write)

R/W selects whether the MPU will read from $(R / W=1)$ or write to $(R / W=0)$ the LCD-IIA.

## E (Enable)

The MPU sets the E input high to signal the start of the read/write operation.

## $\mathrm{DB}_{7}-\mathrm{DB}_{0}$ (Data Bus)

The bidirectional, three-state data bus, $\mathrm{DB}_{0^{-}}$ $\mathrm{DB}_{7}$, transfers data between the MPU and the LCD-IIA. $\mathrm{DB}_{7}$ can be used as the busy flag. The lower-order four lines, $\mathrm{DB}_{0}-\mathrm{DB}_{4}$, are not used in four-bit interface operation.

## $\mathrm{CL}_{1}, \mathrm{CL}_{2}$ (Clock 1, Clock 2)

The $\mathrm{CL}_{1}$ output signals the HD44100H or HD66100F driver LSI to latch the serial data sent on line $D$. The $\mathrm{CL}_{2}$ output signals it to shift the data.

## M (Master AC Signal)

The HD44100H or HD66100F driver LSIs use the $M$ output to convert the LCD drive waveform to AC.

## D (Serial Data)

The LCD-IIA outputs serial character pattern data corresponding to the common signals to the HD44100H or HD66100F driver LSIs on D.

## $\mathbf{C O M}_{1}-\mathrm{COM}_{16}$ (Common)

$\mathrm{COM}_{1}-\mathrm{COM}_{16}$ are the LCD common lines. Common signals that are not used are deselected. At $1 / 8$ duty factor $\mathrm{COM}_{9}-\mathrm{COM}_{16}$ are not used, so they output non-selected waveforms. At $1 / 11$ duty factor $\mathrm{COM}_{12}-\mathrm{COM}_{16}$ are not used, so they output non-selected waveforms.

## SEG $_{1}-$ SEG $_{40}$ (Segment)

$\mathrm{SEG}_{1}-\mathrm{SEG}_{40}$ are the LCD segment lines.

## $\mathbf{V}_{1}-\mathbf{V}_{5}$ (LCD Voltages)

The LCD-IIA requires the $V_{1}-V_{5}$ voltages to output LCD-driving waveforms.

Vcc, GND (Power Supply, Ground)

$\mathrm{V}_{\text {CC }}$ is the LCD-IIA's logic power supply. GND is the power supply ground.

OSC $_{1}$, OSC $_{2}$ (Oscillator 1, Oscillator 2)
$\mathrm{OSC}_{1}$ and $\mathrm{OSC}_{2}$ are the connections for the LCD-IIA system clock. The LCD-IIA can use its internal oscillator if $\mathrm{OSC}_{1}$ and $\mathrm{OSC}_{2}$ are connected to a resistor or ceramic filter. An external clock can be input to $\mathrm{OSC}_{1}$.

## Table 1 Number of Display Characters

| No. of Display Lines | Duty factor | Extension | HD44100H | HD66100F | No. of Display Characters |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1-line display | $\begin{aligned} & 1 / 8, \\ & 1 / 11 \\ & \text { duty } \end{aligned}$ | Not provided | - | - | 8 characters $\times 1$ line |
|  |  | Provided | 9 pcs. <br> (8 characters/pc.) | 5 pcs. <br> (16 characters/pc.) | 80 characters $\times 1$ line |
| 2-line display | 1/16 duty | Not provided | - | - | 8 characters $\times 2$ lines |
|  |  | Provided | 4 pcs. 18 characters $\times 2$ lines/pc.) | 2 pcs. 16 characters $\times 2$ lines/pc.) | 40 characters $\times 2$ lines |

## HD66780 Block Diagram



## Block Function

## Registers

The HD66780 has two 8-bit registers, an instruction register (IR) and a data register (DR).

The IR stores instruction codes such as display clear and cursor shift, and address information for display data RAM (DD RAM) and character generator RAM (CG RAM). The IR can be written from the MPU but not read by the MPU.

The DR temporarily stores data to be written into the DD RAM or the CG RAM and data to be read out from DD RAM or CG RAM. Data written into the DR from the MPU is automatically written into the DD RAM or the CG RAM internally. The MPU also uses the DR for data storage when reading data from the DD RAM or the CG RAM. When the MPU writes address information into the IR, the LCD-IIA sends data to the DR from the DD RAM or the CG RAM by internal operation. Data transfer to the MPU is then completed by the MPU reading DR. After the MPU reads the DR, the LCD-IIA sends data in the DD RAM or CG RAM at the next address to the DR for the next read from the MPU. Register selector (RS) signals select these two registers (table 2).

## Busy Flag (BF)

When the busy flag is 1, the HD66780 is in the internal operation mode, and instructions will not be accepted. As table 2 shows, the busy flag is output to DB 7 when $\mathrm{RS}=0$ and $\mathrm{R} / \mathrm{W}$ $=1$. The next instruction must be written after confirming that the busy flag is 0 .

## Address Counter (AC)

The address counter (AC) assigns addresses
to DD and CG RAM. When an instruction for address is written in IR, the address information is sent from IR to AC. Selection of either DD or CG RAM is also determined concurrently by the instruction.

After writing into (or reading from) DD or CG RAM display data, AC is automatically incremented by 1 (or decremented by 1). AC contents are output to $\mathrm{DB}_{0}-\mathrm{DB}_{6}$ when $\mathrm{RS}=0$ and $R / W=1$, as shown in table 2.

## Display Data RAM (DD RAM)

The display data RAM (DD RAM) stores display data represented in 8-bit character codes. Its capacity is $80 \times 8$ bits, or 80 characters. The display data RAM (DD RAM) that is not used for display can be used as general data RAM. Relations between DD RAM addresses and positions on the liquid crystal display are shown in figure 1.

The DD RAM adress ( $A_{D D}$ ) is set in the address counter (AC) and is represented in hexadecimal.

When there are fewer then 80 display characters, the display begins at the head positon. For example, 8 characters using an HD66780 are displayed as shown in figure 2.

When the display shift operation is performed, the DD RAM address moves as shown in figure 3.

A 16-character display using an HD66780 and an HD44100H is shown in figure 4.

The relation between display position and DD RAM address when the number of display digits is increased through the use of one HD66780 and two or more HD44100Hs can be considered an extension of figure 4.

Since the increase can be 8 digits for each

Table 2 Register Selection

| RS | R/W | Operation |
| :---: | :---: | :--- |
| 0 | 0 | IR write as internal operation (Display clear, etc) |
| 0 | 1 | Read busy flag (DB ${ }_{7}$ ) and address counter ( $\mathrm{DB}_{0}-\mathrm{DB}_{8}$ ) |
| 1 | 0 | DR write as internal operation (DR to DD or CG RAM) |
| 1 | 1 | DR read as internal operation (DD or CG RAM to DR) |



Figure 1 DD RAM Address


Figure 2 Eight-Character Display Example


## Figure 3 Display shift



Figure 4 Sixteen-Character Display Example

## HITACHI

additional HD44100H, up to 80 digits can be displayed by externally connecting 9 HD44100Hs.

The same holds when HD66100Fs are used as display drivers. Consisting of 80 outputs, one HD66100F can display 16 digits (figure 5).

When the number of display characters is
fewer than $40 \times 2$ lines, the 2 lines from the head are displayed. Note that the first line end address and the second line start address are not consecutive. For example, when an HD66780 is used, 8 characters $\times 2$ lines are displayed as shown in figure 6.

When display shift is performed, the DD RAM address moves as shown in figure 7.


Figure 5 Extended Display

2-line Display ( $\mathrm{N}=1$ )


Figure 6 Two-Line by Eight-Character Display Example

| (Left |
| :--- |
| Shift |
| Display) | | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | | (Right |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Shift <br> Display) | 27 | 00 | 01 | 02 | 03 | 04 | 05 |
| 67 | 40 | 41 | 42 | 43 | 44 | 45 | 46 |

Figure 7 Two-Line Display Shift
HITACHI

16 characters $\times 2$ lines are displayed as in figure 8 when an HD66780 and an HD44100H are used.

The relation between display position and DD RAM address when the number of display digits is increased by using one HD66780 and two or more HD44100Hs, can be considered an extension of figure 9.

Since the increase can be 8 digits $\times 2$ lines for each additional HD44100H, up to 40 digits $\times$ 2 lines can be displayed by connecting 4 HD66780s (or 2 HD66100Fs) externally.

## Character Generator ROM (CG ROM)

The character generator ROM generates $5 \times$ 7 dot or $5 \times 10$ dot character patterns from 8 bit character codes. A CG ROM has 240 types of $5 \times 10$ dot character patterns built-in.
(Note: In a $5 \times 7$ dot + cursor display, only the upper part, that is, $5 \times 7$ dots of $5 \times 10$ dots, is displayed.)

Table 3 shows the relation between character codes and character patterns in the Hitachi standard HD66780A00. User-defined character patterns are also available by mask-programmed ROM.

## Character Generator RAM (CG RAM)

With the character generator RAM, the user can rewrite character patterns by program. With $5 \times 7$ dots, 8 character patterns can be written and with $5 \times 10$ dots 4 patterns can be written.

Write the character codes in the left columns of table 3 to display character patterns stored in CG RAM.

| (Digit) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | Display |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1-line <br> 2-line | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | OA | OB | OC | OD | OE | OF | $\leftarrow$ DD RAM |
|  | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4 C | 4D | 4E | 4F | (Hexadecimal) |
|  | $\bigcirc \mathrm{HD66780}$ Display |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| (Left <br> Shift <br> Display) | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | OA | OB | OC | OD | OE | OF | 10 |  |
|  | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4 C | 4D | 4E | 4F | 50 |  |
| (Right Shift Display) | 27 | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | OA | OB | OC | OD | OE |  |
|  | 67 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4C | 4D | 4E |  |

Figure 8 Two-Line by Sixteen-Character Display Example


Figure 9 Two-Line Extended Display Example

Table 3 Correspondence between Character Codes and Character Pattern （Hitachi Standard HD66780A00）

| Higher <br> Lower 4 Bits <br> 4 Bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\times \times \times \times 0000$ | CG＊ RAM （1） |  |  | ${ }_{\text {anem }}^{000}$ |  | anem | $i_{0}$ | anean |  |  |  | 000en | $\cos _{0}$ | 0000 | $8_{0}^{8.8}$ |  |
| $\times \times \times 0001$ | （2） |  | 8 |  |  | 0 | －neng |  |  |  | \％ain |  | ong" | ＂ | and | \％and |
| $\times \times \times \times 0010$ | （3） |  | $8:$ |  |  |  |  | $E_{0}$ |  |  |  |  |  |  | eane | ${ }^{\text {ancosen }}$ |
| $\times \times \times \times 011$ | （4） |  | 틀 |  | ＂ana＂ | geme | $\mathrm{Z}_{\text {anean }}$ | eneng |  |  | － |  | ogen | ㅁanes | ane | 808 |
| $\times \times \times \times 0100$ | （5） |  |  |  |  |  | and | 踝 |  |  | －• |  | ? | 8 |  | $\mathrm{Enc}_{8}^{808}$ |
| $\times \times \times \times 0101$ | （6） |  |  |  |  | \％ | $\operatorname{lig}_{\operatorname{cosen}}^{\operatorname{cosen}}$ | \％ |  |  | 4 |  | en | －最 |  | －0．80 |
| $\times \times \times \times 0110$ | （7） |  |  |  | \％axem | $0^{8}$ | $0^{00}$ |  |  |  | anamat | ？ | ane | －10008 |  |  |
| $\times \times \times \times 0111$ | （8） |  | 0 |  |  | $8{ }_{8}^{8}$ | acan | E |  |  |  | ongine |  | e" |  | －${ }^{\text {ana }}$ |
| $\times \times \times \times 1000$ | （1） |  |  |  |  |  |  |  |  |  | －${ }^{\text {－}}$ |  | －antig <br> － | \％ | －800 |  |
| $\times \times \times \times 1001$ | （2） |  |  |  |  |  |  | $\operatorname{man}^{5}$ |  |  | $\stackrel{y}{c}$ |  |  | E8 | $\cdots 8$ |  |
| $\times \times \times \times 1010$ | （3） |  | : | $\begin{aligned} & 8 \\ & 8: 8 \end{aligned}$ |  |  | ${ }^{5}$ |  |  |  | eagen |  |  | $0^{\circ} 0^{\circ}$ | － | －ana＂ antas |
| $\times \times \times \times 1011$ ， | （4） |  | $\operatorname{sen}$ |  |  |  |  | $i_{0}^{0}$ |  |  | $\begin{aligned} & \text { ong } \\ & \bullet_{n} \text { : } \end{aligned}$ | 電 | \％eses | gane | －＂： | － |
| $\times \times \times \times 1100$ | （5） |  | － | $0_{0}^{0}$ |  | En |  | \％ |  |  | － | 08 an |  |  |  | gatay |
| $\times \times \times \times 1101$ | （6） |  | －0．en | aceace |  |  | an | $E^{5}$ |  |  | $\operatorname{sen}$ |  |  | －• ana |  | cene |
| $\times \times \times \times 1110$ | （7） |  | \％ |  |  | $0=0$ |  | ongio |  |  | comer |  | $8$ | $0{ }^{\circ}$ |  |  |
| $\times \times \times \times 1111$ | （8） |  | $\mathbf{a}^{\text {a }}{ }^{\text {－}}$ |  |  | －nase | 0．00 | ofen |  |  | $8: 9$ | 5． $\because$ |  | 부ํ | \％ose | （1Ff！ |

Note：＊The user can specify any pattern for character－generator ROM．

Table 4 shows the relation between CG RAM addresses and data and display patterns.

As table 4 shows, an area that is not used for display can be used as general data RAM.

## Table 4 Relation between CG RAM Address and Character Codes (DD RAM) and

 Character Patterns (CG RAM Data)For $5 \times 7$-dot character patterns

| Character Codes (DD RAM Data) | CG RAM Address | Character Patterns (CG RAM Data) |  |
| :---: | :---: | :---: | :---: |
| 7$6 \quad 5$ 4 3 2 1 <br> Higher   0  <br> Lower     <br> $\leftarrow$ Order   Order $\rightarrow$ <br> Bits    Bits | $\|$5 4 3 2 $1 \quad 0$ <br> Higher Lower  <br> Order Order $\rightarrow$ <br> Bits Bits  |  |  |
| $000000 * 000$ | $\left.\begin{array}{llllll}0 & 0 & 0 & 0 & 0 & 0 \\ & & & 0 & 0 & 1 \\ & & & 0 & 1 & 0 \\ & & & 0 & 1 & 1 \\ & & & 1 & 0 & \\ & & & & 1 & 0\end{array}\right)$ |  | Character <br> Pattern <br> Example (I) <br> Cursor <br> -Position |
| 0 0 0 0 $*$ 0 0 1 | $\left.\left\lvert\, \begin{array}{llllll}0 & 0 & 1 & 0 & 0 & 0 \\ & & & 0 & 0 & \\ & & & 0 & 1 & \\ & & & & 0 & 1\end{array}\right.\right)$ |  | Character <br> Pattern <br> Example (2) |
|  | $\begin{array}{lll}0 & 0 & 0 \\ 0 & 0 & 1\end{array}$ |  |  |
| $00000 * 111$ | $\begin{array}{llllll}1 & 1 & 1 & & & \\ & & & 1 & 0 & 0 \\ & & & 1 & 0 & 1 \\ & & & 1 & 1 & 0 \\ & & & 1 & 1 & 1\end{array}$ |  | * No effect (Don't care) |

Notes: 1. Character code bits 0-2 correspond to CG RAM address bits 3-5 (3 bits: 8 characters).
2. CG RAM address bits 0-2 designate character pattern line position. The 8th line is the cursor position and display is performed by logical OR with the cursor.
Maintain the 8th line data, corresponding to the cursor display position, in the 0 state for cursor display. When the 8 th line data is 1 , bit 1 lights up regardless of cursor presence.
3. Character pattern row positions correspond to CG RAM data bits 0-4, as shown in the figure (bit 4 being at the left end).
Since CG RAM data bits 5-7 are not used for display, they can be used for the general data RAM.
4. As shown in table 3 and 4, CG RAM character patterns are selected when character code bits 4-7 are all 0 . However, since character code bit 3 is ineffective, the $R$ display in the character pattern example, is selected by character code 00 (hexadecimal) or 08 (hexadecimal).
5. 1 for CG RAM data corresponds to selection for display and 0 for non-selection.

## Table 4 Relation between CG RAM Address and Character Codes (DD RAM) and Character Patterns (CG RAM Data) (Cont)



Notes: 1. Character code bits 1, 2 correspond to CG RAM address bits 4, 5 ( 2 bits: 4 characters).
2. CG RAM address bits $0-3$ designate character pattern line position. The 11 th line is the cursor position and display is performed by logical OR with cursor.
Maintain the 11 th line data corresponding to the cursor display position in the 0 state for cursor display. When the 11 th line data is 1 , bit 1 lights up regardless of cursor presence. Since the 12nd-16th lines are not used for display, they can be used for the general data RAM.
3. Character pattern row positions are the same as $5 \times 7$ dot character pattern positions.
4. CG RAM character patterns are selected when character code bits 4-7 are all O. However, since character code bit 0 and 3 are ineffective, P display in the character pattern example is selected by character code 00, 01, 08 and 09 (hexadecimal).
5. 1 for CG RAM data corresponds to selection for display and 0 for non-selection.

## Timing generation Circuit

The timing generation circuit generates timing signals to operate internal circuits such as DD RAM, CG ROM, and CG RAM. RAM read timing needed for display and internal operation timing by MPU access are separately generated so that they may not interfere with each other. Therefore, when writing data to the DD RAM for example, there will be no undesirable influence, such as flickering, in areas other than the display area. This circuit also generates timing signals to operate the externally connected drivers (HD44100H or HD66100F).

## Liquid Crystal Display Driver Circuit

The liquid crystal display driver circuit consists of 16 common signal drivers and 40 segment signal drivers. When the character font and number of lines are selected by a program, the required common signal drivers automatically output drive waveforms. The other common signal drivers continue to output non-selection waveforms.

The segment signal driver has essentially the same configuration as the driver LSI HD44100H. Character pattern data is sent serially through a 40-bit shift register and
latched when all needed data has arrived. The latched data controls the driver for generating drive waveform outputs.

The serial data can be sent to HD44100H or HD66100Fs, externally connected in cascade, to display an extended number of characters.

The LCD-IIA always starts sending serial data at the display data character pattern corresponding to the last address of the display data RAM (DD RAM).

Since serial data is latched when the display data character pattern, corresponding to the starting address, enters the internal shift register, the HD66780 drives the head of the display. The rest of the display, corresponding to later addresses, are added with each additional HD44100H or HD66100F.

## Cursor/Blink Control Circuit

The cursor/blink control circuit generates the cursor or blinking. The cursor or blinking appear in the digit residing at the display data RAM (DD RAM) address set in the address counter (AC).

When the address counter is (08) ${ }_{16}$, the cursor position is as shown in figure 10.

AC
AC6 AC5 AC4 AC3 AC2 AC1 AC0

| 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

In a 1-line display
(Digit)


> Display Position DD RAM Address (Hexadecimal)

In a 2-line display

| (Digit) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1st line | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | $\frac{08}{1}$ | 09 | OA |  |
| 2nd line | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A |  |

[^0]Note: The cursor or blink appears when the address counter (AC) selects the character generator RAM (CG RAM). But the cursor and blink are meaningless.
The cursor or blink is displayed in the meaningless position when AC is the CG RAM address.
Figure 10 Cursor or Blink

## MPU Interface

The HD66780 can send data in either two 4bit operations or one 8-bit operation so it can interface to both 4-and 8-bit MPU's.

When interface data is 4 bits long, data is transferred using only 4 bus lines: $\mathrm{DB}_{4}-\mathrm{DB}_{7}$. $\mathrm{DB}_{0}-\mathrm{DB}_{3}$ are not used. Data transfer between the HD66780 and the MPU completes when 4-bit data is transferred twice.

Data of the higher order 4 bits (contents of $\mathrm{DB}_{4}-\mathrm{DB}_{7}$ when interface data is 8 bits long) is
transferred first, then the lower order 4 bits (contents of $\mathrm{DB}_{0}-\mathrm{DB}_{3}$ when interface data is 8 bits long) is transferred.

Check the busy flag after 4-bit data has been transferred twice (one instruction). Two 4-bit operations will then transfer the busy flag and address counter data (figure 11).

When the interface is 8 bits long, data is transferred using the 8 data bus lines $\mathrm{DB}_{0}$ $\mathrm{DB}_{7}$.

## Reset Function

## Initializing by Internal Reset Circuit

The HD66780 automatically initializes (resets) when power is turned on using the internal reset circuit. The following instructions are executed at initialization. The busy flag (BF) is kept in busy state until initialization ends ( $\mathrm{BF}=1$ ). The busy state lasts 10 ms after $\mathrm{V}_{\mathrm{CC}}$ rises to 4.5 V .

1. Display clear
2. Function set
a. $\mathrm{DL}=1: 8$-bit long interface data
b. $\mathbf{N}=0: 1$-line display
c. $F=0: 5 \times 7$-dot character font
3. Display on/off control
a. $D=0$ : Display off
b. $\mathbf{C}=0$ : Cursor off
c. $B=0$ : Blink off
4. Entry mode set
a. $I / D=1:+1$ (increment)
b. $S=0$ : No shift

Note: When power supply conditions in the electrical characteristics are not met using internal reset circuit, the internal reset circuit will not operate normally and initialization will not be performed. In this case initialize by MPU according to initializing by instruction.


Figure 11 4-Bits Data Transfer Example

## Instructions

Only two HD66780 registers, the instruction register (IR) and the data register (DR) can be directly controlled by the MPU. Prior to internal operation start, control information is temporarily stored in these registers, to allow interface from HD66780 internal operation to various types of MPU's which operate at different speeds or to allow interface to peripheral control IC's. HD66780 internal operation is determined by signals sent from the MPU. These signals include register selection signals (RS), read/write signals ( $\mathrm{R} / \mathrm{W}$ ), and data bus signals ( $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ ), and are here called instructions. Table 5 shows the instructions and their execution time. Details are explained in subsequent sections.

Instructions are of 4 types, those that:

1. Designate HD66780 functions such as display format, data length, etc
2. Give internal RAM addresses
3. Perform data transfer with internal RAM
4. Others

In normal use category 3 instructions are
used most frequently. However, automatic incrementing by 1 (or decrementing by 1) of HD66780 internal RAM addresses after each data write lessens the MPU program load. The display shift especially can be performed concurrently with display data write, enabling the designer to develop systems in minimum time with maximum programing efficiency. For an explanation of the shift function in its relation to display, see table 7.

During internal operation, no instruction other than the busy flag/address read instruction will be executed. Because the busy flag is set to 1 while an instruction is being executed, check to make sure it is on 0 before sending an instruction from the MPU.

Note: Make sure the HD66780 is not in the busy state ( $\mathrm{BF}=0$ ) before sending the instruction from the MPU to the HD66780. If the instruction is sent without checking the busy flag, the time between first and next instructions is much longer than the instruction execution time. See table 5 for a list of each instruction's execution time.

## Table 5 Instructions


2. * No effect (Don't care)
3. Execution time changes when freguency changes. Example: When fcp or fosc is 270 kHz :
$40 \mu \mathrm{~s} \times \frac{250}{270}=37 \mu \mathrm{~s}$

## Clear Display

Clear display (figure 12) writes space code 20 (hexadecimal)(character pattern for character code 20 must be blank pattern) into all DD RAM addresses. Sets DD RAM address 0 in address counter. Returns display to its original status if it is shifted. In other words, the display disappears and the cursor or blink goes to the left edge of the display (the first line if 2 lines are displayed). Sets I/D $=1$ (increment mode) of entry mode. $S$ of entry mode does not change.

## Return Home

Return home (figure 13) sets the DD RAM address 0 in address counter. Returns display to its original status if it was shifted. DD RAM contents do not change. The cursor or blink go to the left of the display (the first line if 2 lines are displayed).

## Entry Mode Set

I/D: I/D (figure 14) increments ( $I / D=1$ ) or decrements ( $I / D=0$ ) the DD RAM address by

1 when a character code is written into or read from the DD RAM. The cursor or blink moves to the right when incremented by 1 and to the left when decremented by 1. The same applies to writing and reading of CG RAM.

S: Shifts the entire display either to the right or to the left when $S$ is 1 ; to the left when $I / D$ $=1$ and to the right when I/D $=0$. Thus it looks as if the cursor stands still and the display moves. The display does not shift when reading from the DD RAM. Writing into or reading out of the CG RAM does not shift the display. When $S=0$, the display does not shift.

## Display On/Off Control

D: The display is on when $D=1$ and off when $D=0$ (figure 15). When off due to $D=0$, display data remains in the DD RAM. It can be displayed immediately by setting $\mathrm{D}=1$.

C: The cursor is displayed when $\mathbf{C}=1$ and is not displayed when $C=0$. Even if the cursor disappears, the function of $I / D$, etc does not


Figure 12 Clear Display Instruction


Figure 13 Return Home Instruction

| RS R/W DB ${ }_{7}$ ( $\mathrm{DB}_{0}$ |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Code | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1/D |  | S |

Figure 14 Entry Mode Set Instruction


Figure 15 Display On/Off Control Instruction
change during display data write. The cursor is displayed using 5 dots in the 8th line when the $5 \times 7$-dot is selected and 5 dots in the 11 th line when the $5 \times 10$-dot character font is selected (figure 16).

B: The character indicated by the cursor blinks when $B=1$. The blink is displayed by switching between all blank dots and display characters at 409.6 ms intervals when fcp or fosc $=250 \mathrm{kHz}$ (figure 15). The cursor and the blink can be set to display simultaneously. (The blink time changes according to the reciprocal of fcp or fosc. For example, $409.6 \times$ $\frac{250}{270}=379.2 \mathrm{~ms}$ when $\mathrm{fcp}=270 \mathrm{kHz}$.)

## Cursor or Display Shift

Cursor or display shift (figure 17) shifts cursor position or display to the right or left without
writing or reading display data. This function is used to correct or search the display. In a 2line display, the cursor moves to the 2nd line when it passes the 40th digit of the 1st line. Notice that the 1st and 2nd line displays will shift at the same time. When the displayed data is shifted repeatedly each line only moves horizontally. The 2nd line display does not shift into the 1st line postion.

Table 6 shows how S/C and R/L control shifting.

Address counter (AC) contents do not change if the only action performed is shift display.

## Function Set

DL: DL (figure 18) sets interface data length. Data is sent or received in 8-bit length ( $\mathrm{DB}_{7}-$ $\mathrm{DB}_{0}$ ) when $\mathrm{DL}=1$ and in 4-bit lengths ( $\mathrm{DB}_{7}{ }^{-}$

## Table 6 Cursor or Display Shift Control

| $\mathbf{S} / \mathbf{C}$ | R/L | Function |
| :---: | :---: | :--- |
| 0 | 0 | Shifts the cursor position to the left <br> (AC is decremented by one) |
| 0 | 1 | Shifts the cursor position to the right <br> (AC is incremented by one) |
| 1 | 0 | Shifts the entire display to the left. The cursor follows the display shift |
| 1 | 1 | Shifts the entire display to the right. The cursor follows the display shift |


$5 \times 7$-dot character $5 \times 10$-dot character
font
Cursor Display Example


Alternating display

Blink Display Example

Figure 16 Cursor and Blink Display


Figure 17 Corsor or Display Shift Instruction
$\mathrm{DB}_{4}$ ) when $\mathrm{DL}=0$.
When the 4-bit length is selected, data must be sent or received twice.
$\mathbf{N}$ : $\mathbf{N}$ sets number of display lines.
F: F sets character font. See table 7.
Note: Perform the function set at the head of the program before executing any instructions (except "Busy flag/address read"). From this point, the function set instruction cannot be executed unless the interface data length is changed.

## Set CG RAM Address

Set CG RAM address (figure 19) sets the CG RAM address binary AAAAAA into the address counter. Data is then written or read
from the MPU for the CG RAM.

## Set DD RAM Address

Set DD RAM address (figure 20) sets the DD RAM address binary AAAAAAA into the address counter. Data is then written or read from the MPU for the DD RAM.

However, when $\mathbf{N}=0$ (1-line display), AAAAAAA is 00-4F (hexadecimal), when $N$ $=1$ (2-line display), AAAAAAA is 00-27 (hexadecimal) for the first line, and 40-67 (hexadecimal) for the second line.

## Read Busy Flag and Address

Read busy flag and address (figure 21) reads the busy flag (BF) that indicates the system is now internally operating on a previously

## Table 7 Function Set N and F

| N F | No. of <br> Display Lines | Character Font | Duty <br> Factor | Remarks |
| :--- | :--- | :--- | :--- | :--- |
| 00 | 1 | $5 \times 7$ dots | $1 / 8$ |  |
| 01 | 1 | $5 \times 10$ dots | $1 / 11$ |  |
| $1 *$ | 2 | $5 \times 7$ dots | $1 / 16$ | Cannot display 2 lines with $5 \times 10$-dot charac- <br> ter font |

Note: * Don't care


Figure 18 Function Set Instruction


Higher
Order Bits
Lower Order Bits $\rightarrow$

Figure 19 Set CG RAM Address Instruction


Figure 20 Set DD RAM Address Instruction
HITACHI
received instruction. $\mathrm{BF}=1$ indicates that internal operation is in progress. The next instruction will not be accepted until BF is set to 0 . Check the BF status before the next write operation (figure 22).

At the same time, the value of the address counter expressed in binary (AAAAAAA) is read out. The address counter is used by both CG and DD RAM addresses, and its value is determined by the previous instruction. Address contents are the same as in set CG RAM address and set DD RAM address.

## Write Data to CG or DD RAM

Write data to CG or DD RAM (figure 23) writes binary 8-bit data DDDDDDDD to the CG or the DD RAM.

Whether the CG or DD RAM is to be written into is determined by the previous specifica-
tion of CG RAM or DD RAM address setting. After writing, the LCD-IIA automatically increments or decrements the address by 1, according to entry mode.

## Read Data from CG or DD RAM

Read data from CG or DD RAM (figure 24) reads binary 8-bit data DDDDDDDD from the CG or DD RAM.

The previous designation determines whether the CG or DD RAM is to be read. Before entering the read instruction, you must execute either the CG RAM or DD RAM address set instruction. If you do not the first read data will be invalidated. When serially executing read instructions, the next address data is normally read from the second read. The address set instruction need not be executed just before the read instruction when shifting the cursor by cursor shift


Figure 21 Read Busy Flag and Address Instruction


Figure 22 Example of Busy Flag Check Timing Sequence


Figure 23 Write Data to CG or DD RAM Instruction
HITACHI
instruction (when reading out of DD RAM). The cursor shift instruction operation is the same as that of the DD RAM's address set instruction.

After a read, the entry mode automatically increases or decreases the address by 1. However, display is not shifted no matter what the entry mode is.

Note: The address counter (AC) is automatically incremented or decremented by 1 after write instructions to either CG RAM or DD RAM. RAM data selected by the AC cannot then be read out even if read instructions are executed. The conditions for correct data read out are: execute either the address set instruction or cursor shift instruction (only with DD RAM), then just before reading out, execute the read instruction from the second time the read instruction is sent.

## How to Use the HD66780

## Interface to 8-Bit MPU

When Connecting to 8-Bit MPU Through PIA: Figure 25 is an example of using a PIA or I/O port (for a microcontroller) as an interface device. Input and output of the device is TTL compatible.

In the example, $\mathrm{PB}_{0}$ to $\mathrm{PB}_{7}$ are connected to the data buses $\mathrm{DB}_{0}$ to $\mathrm{DB}_{7}$ and $\mathrm{PA}_{0}$ to $\mathrm{PA}_{2}$ are connected to E, R/W and RS respectively.

Pay attention to the timing relation between E and other signals when reading or writing data and using PIA as an interface.

Connecting Directly to the 8-Bit MPU Bus: Figure 26 shows the LCD-IIA connected directly to an HD6800.

Example of Interfacing to the HD6805: Figure 27 shows the LCD-IIA connected directly to an HD6805.

Figure 24 Read Data from CG or DD RAM Instruction


HD68B00: 8-bit CPU

Figure 25 Example of Interface to HD68B00 using PIA (HD68B21)

Example of Interfacing to the HD6301: Figure 28 shows the LCD-IIA connected directly to an HD6301.

## Interface to 4-Bit MPU

The HD66780 can be connected to a 4-bit MPU through the 4-bit MPU I/O port, If the I/O port has enough bits, data can be transferred in 8-bit length, but if there aren't enough bits, the transfer is made in two
operations of 4 bits each (designating the interface data length as 4 bits). In the latter case, the timing sequence becomes somewhat complex. (see figure 29).

Note that 2 cycles are needed for the busy flag check as well as the data transfer. 4-bit operation is selected by program.

Figure 30 shows an example of an interface to the 400 series.


Figure 26 Direct Connection to HD68B00


Figure 27 Direct Connection to HD6805


Figure 28 Direct Connection to HD6301

## Interface to Liquid Crystal Display

Character Font and Number of Lines: The HD66780 can perform 2 types of display, using $5 \times 7$ dots or $5 \times 10$ dots for the character font, with a cursor on each.

Up to 2 lines can be displayed with $5 \times 7$ dots and 1 line with $5 \times 10$ dots.

Therefore, three types of common signals are available (table 8).

Number of lines and font types can be selected by program (see table 5).

Connection to HD66780 and Liquid Crystal Display: Figure 31 shows connection examples. Since 5 SEG signal lines can display one digit, one HD66780 can display up to 8 digits

Table 8 Common Signals

| Number of Lines | Character Font | Number of Common Signals | Duty Factor |
| :--- | :--- | :--- | :--- |
| 1 | $5 \times 7$ dots + Cursor | 8 | $1 / 8$ |
| 1 | $5 \times 10$ dots + Cursor | 11 | $1 / 11$ |
| 2 | $5 \times 7$ dots + Cursor | 16 | $1 / 16$ |



Note: IR7, IR3: Instruction 7th bit, 3rd bit
AC3: Address Counter 3rd bit
Figure 29 An Example of 4-Bit Data Transfer Timing Sequence


HMCS 400 series: Hitachi 4-bit microcontroller
Figure 30 Example of Interface to the $\mathbf{4 0 0}$ Series
for a 1-line display and 16 digits for a 2 -line display.

In figure 31 examples (a) and (b), there are unused common signal terminals, which always output non-selection waveforms.

When the liquid crystal display panel has unused extra scanning lines, avoid undesirable influences due to cross-talk in the floating state by connecting the extra scanning lines to these common signal terminals (figure 32 ).
 (1/4 Bias, $1 / 8$ Duty Factor)

(b) Example of a $5 \times 10$-dot, 8 -character $\times 1$-line Display (1/4 Bias, $1 / 11$ Duty Factor)
 (1/5 Bias, $1 / 16$ Duty Factor)

Figure 31 Liquid Crystal Display and Connections to HD66780
HITACHI

Connection for Changed Matrix Layout: In the preceding examples, the number of lines was matched to the number of scanning lines. The display types in figure 33 are possible by changing the matrix layout in the liquid crystal display panel.

In either case, the only change is the layout. Display characteristics and the number of liquid crystal display characters depend on the number of common signals (or duty factor). Note that the display data RAM (DD RAM) address for 8 characters $\times 2$ lines and 16 characters $\times 1$ line are the same as shown in figure 31.

## Power Supply for Liquid Crystal Display Drive

Various voltage levels must be applied to HD66780 terminals $\mathrm{V}_{1}$ to $\mathrm{V}_{5}$ to obtain liquid crystal display drive waveforms. The voltages must be changed according to duty factors. Table 9 shows the relation.
$\mathrm{V}_{\text {LCD }}$ gives the peak values for liquid crystal display drive waveforms. Resistance dividing provides each voltage as shown in figure 34.

## Relation between Oscillation Frequency and Liquid Crystal Display Frame Frequency

Figure 35 shows examples of liquid crystal display frame frequency when the oscillation frequency is $250 \mathrm{kHz}(1$ clock $=4 \mu \mathrm{~s})$.

## Connection with Driver LSI HD44100H or HD66100F

You can increase the number of display characters by externally connecting liquid crystal display driver LSI's HD44100H or HD66100F to the HD66780.

When connected to the HD66780, the HD 44100 H or HD 66100 F is used as a segment signal driver. The HD 44100 H and the HD66100F can be connected to the HD66780 directly since they supply $\mathrm{CL}_{1}, \mathrm{CL}_{2}, \mathrm{M}$, and D signals and power for liquid crystal display drive. Figures 36 and 37 show connection examples.

Note: Connection of voltage supply terminals $\mathrm{V}_{1}$ through $\mathrm{V}_{6}$ for the liquid crystal display drive is complicated.

Table 9 Duty Factor and Power Supply for Liquid Crystal Display Drive
Power Supply

| Duty <br> Factor | Bias | $\mathbf{V}_{\mathbf{1}}$ | $\mathbf{V}_{\mathbf{2}}$ | $\mathbf{V}_{\mathbf{3}}$ | $\mathbf{V}_{\mathbf{4}}$ | $\mathbf{V}_{\mathbf{5}}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $1 / 8,1 / 11$ | $1 / 4$ | $\mathrm{~V}_{\mathrm{CC}}-(1 / 4) \mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-(1 / 2) \mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-(1 / 2) \mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-(3 / 4) \mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{LCD}}$ |
| $1 / 16$ | $1 / 5$ | $\mathrm{~V}_{\mathrm{CC}}-(1 / 5) \mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-(2 / 5) \mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-(3 / 5) \mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-(4 / 5) \mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{LCD}}$ |



Figure 32 Using COM9 to Avoid Cross-Talk on Unneeded Scanning Line


Figure 33 Changed Matrix Layout Displays


Figure 34 Drive Voltage Supply Example
HITACHI

Up to 9 HD44100Hs can be connected for a 1line display (duty factor $1 / 8$ or $1 / 11$ ) and up to 4 for a 2 -line display (duty factor $1 / 16$ ). (For the HD66100F, 5 and 2 units respectively.) RAM size limits the HD66780 to a maximum
of 80 character diaplay digits. The connection method in figures 36 and 37 remains unchanged for both 1-line and 2-line display and both $5 \times 7$-and $5 \times 10$-dot character fonts.
(1) $1 / 8$ Duty Factor


1 frame $=4(\mu \mathrm{~s}) \times 400 \times 8=12800(\mu \mathrm{~s})=12.8(\mathrm{~ms})$
Frame frequency $=\frac{1}{12.8(\mathrm{~ms})}=78.1(\mathrm{~Hz})$
(2) $1 / 11$ Duty Factor

(3) $1 / 16$ Duty Factor


Figure 35 Liquid Crystal Display Waveforms (at fosc $=\mathbf{2 5 0 k H z}$ )


Figure 36 Example of Connecting HD44100H to HD66780

Figure 37 Example of Connecting HD66100F to HD66780
HITACHI

Instruction and Display Correspondence 8 -bit Operation, 8 -digit $\times 1$-line Display (Using Internal Reset): Table 10 shows an example of an 8 -bit $\times 1$-line display in 8 -bit operation. The HD66780 functions must be set by the function set instruction prior to display. Since the display data RAM can store data for 80 characters, as explained before, the RAM can be used for advertising displays when combined with display shift operation. Since the display shift operation changes display position only and DD RAM contents remain unchanged, display data entered first can be output when the return home operation is performed.

4-bit Operation, 8-digit $\times$ 1-line Display (Using Internal Reset): The program must set functions prior to 4 -bit operation. Table 11 shows an example. When power is turned on, 8 -bit operation is automatically selected and the LCD-IIA attempts to perform the first write as an 8 -bit operation. Since nothing is connected to $\mathrm{DB}_{0}-\mathrm{DB}_{3}$, a rewrite is then required. However, since one operation is completed in two 4 -bit accesses, a rewrite is needed to set the functions (see table 11 step $3)$.

Thus, $\mathrm{DB}_{4}-\mathrm{DB}_{7}$ of the function set is written twice.

8-bit Operation, 8-digit $\times 2$-line Display: For a 2 -line display, the cursor automatically
moves from the first to the second line after the 40th digit of the first line has been written. Thus, if there are only 8 characters in the first line, the DD RAM address must be set after the eighth character is completed (see table 12). Note that the first and second lines of the display are shifted.

In the example, the display is shifted when the cursor is on the second line. However, if the shift operation is performed when the cursor is on the first line, both the first and second lines move together. When you repeat the shift, the display of the second line will not move to the first line, the same display will only move within each line many times.

Note: When using the internal reset, the conditions in "Power Supply Condition Using Internal Reset Circuit" must be satisfied. If not, the HD66780 must be initialized by instruction. (See "Initializing by Instruction")

## Initializing by Instruction

If the power supply conditions for correctly operating the internal reset circuit are not met, the LCD-IIA must be initialized by instruction.
When interface is 8 bits long, use the initialization procedure in figure 38.

When interface is 4 bits long, use the initialization procedure in figure 39.

Table 10 8-Bit Operation, 8-Character $\times$ 1-Line Display Example (Using Internal Reset)


Table $11 \begin{aligned} & \text { 4-Bit Operation, 8-Character } \times \text { 1-Line Display Example (Using Internal } \\ & \text { Reset) }\end{aligned}$


After this, control is the same as 8-bit operation.

Table $12 \quad \begin{aligned} & \text { 8-Bit Operation, 8-Character } \times 2 \text { 2-Line Display Example (Using Internal } \\ & \text { Reset) }\end{aligned}$ Reset)

| Step No. | Instruction | Display | Operation |
| :---: | :---: | :---: | :---: |
| 1 | Power Supply On (HD66780 is intialized by the internal reset circuit) |  | Initialized. No display appears. |
| 2 |  |  | Sets to 8 -bit operation and selects $2-$ line display and one of the three character fonts. |
| 3 | $\begin{array}{lllllllllllllllllll} \hline \text { Display On/Off Control } \\ 0 & 0 & 0 & 0 & 0 & 0 & 1 & 1 & 1 & 1 & 0 \end{array}$ |  | Turns on display and cursor. All display is in space mode because of initialization. |
| 4 | $\begin{array}{llllllllllllllllllll} \hline \text { Entry Mode Set } \\ 0 & 0 & 0 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \end{array}$ |  | Sets mode to increment the address by one and to shift the cursor to the right, at the time of write, to the DD/CG RAM. Display is not shifted. |
| 5 | Write Data to CG RAM/DD RAM $\begin{array}{llllllll} 10 & 0 & 1 & 0 & 0 & 1 & 0 & 0 \end{array}$ | H | Writes " H ". The DD RAM has already been selected by initialization when the power is turned on. <br> The cursor is incremented by one and shifted to the right. |
| 6 | : | : |  |
| 7 | Write Data to CG RAM/DD RAM $\begin{array}{lllllllll} 1 & 0 & 0 & 1 & 0 & 0 & 1 & 0 & 0 \end{array} 1$ | HITACHI_ | Writes "I". |
| 8 |  | HITACHI | Sets RAM address so that the cursor may be positioned at the head of the 2nd line. |
| 9 |  | $\begin{array}{\|l} \hline \mathrm{HITACHI} \\ \hline \mathrm{M}_{-} \\ \hline \end{array}$ | Writes "M". |
| 10 | ! | : |  |
| 11 |  | $\begin{array}{\|l\|} \hline \text { HITACHI } \\ \hline \text { MICROCO_- } \\ \hline \end{array}$ | Writes " 0 ". |
| 12 |  | $\begin{array}{\|l\|} \hline \text { HITACHI } \\ \hline \text { MICROCO__ } \\ \hline \end{array}$ | Sets mode for display shift at the time of write. |
| 13 | $\begin{array}{lllllllllll} \hline \text { Write } & \text { Data to CG } \\ 1 & 0 & 0 & 1 & 0 & 0 & 1 & 1 & 0 & 1 \end{array}$ | $\begin{array}{\|l\|} \hline \text { ITACHI } \\ \hline \text { ICROCOM } \\ \hline \end{array}$ | Writes " $M$ ". Display is shifted to the left. <br> The first and second lines' shift is operated at the same time. |
| 14 | : | : |  |
| 15 | Return Home        <br> 0 0 0 0 0 0   | $\begin{array}{\|l\|} \hline \text { HITACHI } \\ \hline \text { MICROCOM } \\ \hline \end{array}$ | Returns both display and cursor to the original position (address 0 ). |



Figure 38 Initialization by Instruction, Eight-Bit Interface


## LCD-II and LCD-IIA

Table 13 shows the differences between the LCD-II and LCA-IIA.

There are two types of multiplex waveforms for LCD driving: A and B. A type, shown in
figure 40, is used for alternation in 1 frame, and $B$ type, shown in figure 41, for alternation in 2 frames. B type has better display quality in highly multiplexed drive.

Table 13 Functions Comparison between LCD-II and LCD-IIA

| Item | LCD-II (HD44780) | LCD-IIA (HD66780) | Note |
| :---: | :---: | :---: | :---: |
| Display RAM (Maximum number of display characters) | 80 bytes (80 characters) | Same as LCD-II |  |
| * Character generator ROM (Kinds of characters) | 7200 bits <br> 192 characters $5 \times 7: 160$ characters $5 \times 10$ : 32 characters | $\begin{aligned} & 12000 \text { bits } \\ & 240 \text { characters } \\ & 5 \times 10: 240 \text { characters } \end{aligned}$ |  |
| Character generator RAM (Number of characters) | 64 bytes (8 characters) | Same as LCD-II |  |
| LCD driving terminals (Maximum number of display characters/ unit) | $\begin{aligned} & 16 \text { COMs } \\ & 40 \text { SEGs } \\ & \text { (16 characters) } \end{aligned}$ | Same as LCD-II |  |
| Character font (with a cursor) | $\begin{aligned} & 5 \times 8 \text { dots } \\ & 5 \times 11 \text { dots } \end{aligned}$ | Same as LCD-II |  |
| Multiplexing duty ratio | 1/8, 1/11, 1/16 |  |  |
| * LCD driving voltage $1 / 4$ bias | 3.0 to 11 (v) | 3.0 to $\mathrm{V}_{\mathrm{cc}}(\mathrm{V})$ | $V_{c c}$ to $\mathrm{V}_{5}(\mathrm{~V})$ |
| $1 / 5$ bias | 4.6 to 11 (v) | 3.0 to $\mathrm{V}_{\mathrm{cc}}(\mathrm{v})$ |  |
| *LCD driving waveform | A waveform | B waveform | See figures 40,41 |
| * Bus timing | $1,1.5 \mathrm{MHz}$ | 2 MHz |  |
| Instruction codes | 11 instructions | Same as LCD-II |  |
| Power-on reset circuit | Yes | Same as LCD-II |  |
| Oscillator (Frequency) | Ceramic filter, Rf, external clock $(250 \mathrm{kHz})$ | Same as LCD-II |  |
| Interface | HD44100H | HD44100H or HD66100F |  |
| Package | FP-80, FP-80A | Same as LCD-II |  |
| Pin arrangement | Refer to p. 98 | Same as LCD-II |  |

Note: $\boldsymbol{*}$ indicates the modified items on LCD-IIA.


Figure 40 A-Type Waveforms (1/3 Duty Factor, 1/3 Bias)


Figure 41 B-Type Waveforms (1/3 Duty Factor, 1/3 Bias)

## HD66780 (LCD - II A)

## Character Pattern Development Procedure

The numbers in the above figure correspond to the following operations:

1. Determime the correspondence between character codes and character patterns.
2. Create a listing indicating the correspondence between EPROM addresses and data.
3. Program character patterns in the EPROM.
4. Send the EPROM to Hitachi.
5. Hitachi performs computer processing with the EPROM to create a character pattern listing and sends it to the user.
6. If there is no problem in the character pattern listing, Hitachi creates trial LSIs and sends samples to the user. The user evaluates the samples. When it is confirmed that character patterns are correctly written, mass production of LSI is started.


Figure 42 Character Pattern Development Procedure
HITACHI

## Character Pattern Program Method

The relationship between the EPROM address and character pattern is shown in table 14.

In order to evaluate ROM patterns, we recommend to use our LCD controller HD61830. We also supply LCD control board (CB1026R).

## Table 14 Character Data in EPROM

| EPROM Address |  |  |  |  |  |  |  |  |  |  |  | Data |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| (right sile up) |  |  |  |  |  |  |  |  |  |  |  | (LSB) |  |  |  |  |  |  |  |
| $A_{11}$ | $\mathrm{A}_{10}$ | A9 | $\mathrm{A}_{8}$ | $A_{7}$ | $\mathrm{A}_{6}$ | $A_{5}$ | $\mathrm{A}_{4}$ | $\mathrm{A}_{3}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{1}$ | $A_{0}$ | Oo | $\mathrm{O}_{1}$ | $\mathrm{O}_{2}$ | $\mathrm{O}_{3}$ | $\mathrm{O}_{4}$ | $\mathrm{O}_{5}$ | $\mathrm{O}_{6}$ | $\mathrm{O}_{7}$ |
| 1 |  |  |  |  |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |
|  |  |  |  |  |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |  |  |  |
|  |  |  |  |  |  |  |  | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 |  |  |  |
|  |  |  |  |  |  |  |  | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |  |
|  |  |  |  |  |  |  |  | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |  |  |  |
|  | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1. | 0 | 1 | 1 | 0 | 0 | 0 | 1 |  |  |  |
|  |  |  |  |  |  |  |  | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 |  |  |  |
|  |  |  |  |  |  |  |  | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |  |  |  |
|  |  |  |  |  |  |  |  | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  |
|  |  |  |  |  |  |  |  | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |  |  |  |
|  |  |  |  |  |  |  |  | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |
|  |  |  |  |  |  |  |  | 1 | 0 | 1 | 1 |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  | 1 | 1 | 0 | 0 |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  | 1 | 1 | 0 | 1 |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  | 1 | 1 | 1 | 0 |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  | 1 |  | 1 |  |  |  |  |  |  |  |  |

Notes: 1. EPROM Data $\mathrm{O}_{5}-\mathrm{O}_{7}$ are invalid
2. Data " 0 " must be programed at 11 th line (cursor position).
3. Data at 12-16th line are invalid
4. Data at $\mathrm{O}_{\mathrm{o}}$ locate at the left side of screen. (The relation between the bit number and position is reversed, compared with HD44780.)

## Handling Unused Character Patterns

1. EPROM data outside the character pattern area

Ignored by the character generator ROM for display operation so it can be 0 or 1.
2. EPROM data in CG RAM area

Ignored by the character generator ROM for display operation so it can be 0 or 1.
3. EPROM data used when the user does not use any LCD-II character pattern

Handled in one of the two ways explained below. Select one of two ways according to the user application.
a. When unused character patterns are not programed

If an unused character code is written in the LCD-II DD RAM, all dots are lit. No programming for a character pattern is equivalent to all bits lit. (This is because the EPROM is filled with 1 when the EPROM is erased.)
b. Program 0 for unused character patterns

Nothing is displayed even if unused character codes are written in LCD-II DD RAM. (It is equivalent to space.)

## Absolute Maximum Ratings

| Item | Symbol | Rating | Unit |
| :--- | :--- | :--- | :--- |
| Power Supply Voltage | $V_{c c}$ | -0.3 to +7.0 | $V$ |
| Input Voltage | $V_{T}$ | -0.3 to $V_{c c}+0.3$ | $V$ |
| Operating Temperature | Topr | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | Tstg | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

Notes: 1. If LSIs are used above the absolute maximum ratings, they may be permanently destroyed. Using them within electrical characteristic limits is strongly recommended for normal operation. Use beyond these conditions will cause malfunction and poor reliability.
2. All voltage values are referred to GND $=0 \mathrm{~V}$.
3. Applies to V 1 to V 5 . The relation: $\mathrm{Vcc} \geqq \mathrm{V} 1 \geqq \mathrm{~V} 3 \geqq \mathrm{~V} 4 \geqq \mathrm{~V} 5 \geqq \mathrm{GND}$ must be maintained. (high to low)

## Electrical Characteristics

DC Electrical Characteristics ( $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%, \mathrm{Ta}=-20$ to $+75{ }^{\circ} \mathrm{C}$ )

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input High Voltage (1) | $\mathrm{V}_{\mathrm{IH} 1}$ | 2.3 | - | Vcc | V |  | (2) |
| Input Low Voltage (1) | $\mathrm{V}_{\text {IL1 }}$ | - | - | 0.6 | V |  | (2) |
| Input High Voltage (2) | $\mathrm{V}_{\mathrm{IH} 2}$ | $\mathrm{V}_{\text {CC }}-1.0$ | - | $\mathrm{V}_{\mathrm{Cc}}$ | V |  | (12) |
| Input Low Voltage (2) | $\mathrm{V}_{\text {IL2 }}$ | - | - | 1.0 | V |  | (12) |
| Output High Voltage (1)(TTL) | $\mathrm{V}_{\mathrm{OH} 1}$ | 2.4 | - | - | V | $\mathrm{I}_{\mathrm{OH}}=0.205 \mathrm{~mA}$ | (3) |
| Output Low Voltage (1)(TTL) | Volı | - | - | 0.4 | V | $\mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ | (3) |
| Output High Voltage (2)(CMOS) | $\mathrm{V}_{\mathrm{OH} 2}$ | 0.9 V cc | - | - | V | $-\mathrm{IOH}=0.04 \mathrm{~mA}$ | (4) |
| Output Low Voltage (2)(CMOS) | $\mathrm{V}_{\mathrm{OL} 2}$ | - | - | $0.1 \mathrm{~V}_{\text {cc }}$ | V | $\mathrm{l}_{\text {OL }}=0.04 \mathrm{~mA}$ | (4) |
| Driver On Resistance (COM) | RCOM | - | - | 20 | $\mathrm{k} \Omega$ | $\pm 1 \mathrm{~d}=0.05 \mathrm{~mA}$ to each COM Pin | (10) |
| Driver On Resistance (SEG) | R ${ }_{\text {SEG }}$ | - | - | 30 | k $\Omega$ | $\pm \mathrm{ld}=0.05 \mathrm{~mA}$ to each SEG Pin | (10) |
| Input Leakage Current | $\mathrm{I}_{\mathrm{IL}}$ | -1 | - | 1 | $\mu \mathrm{A}$ | $V_{\text {in }}=0$ to $V_{c c}$ | (5) |
| Pull up MOS Current | - Ip | 50 | 125 | 250 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ |  |
| Power Supply Current (1) | IcC1 | - | 0.55 | 0.8 | mA | Ceramic filter oscillation $\begin{aligned} \mathrm{V}_{\mathrm{CC}} & =5 \mathrm{~V}, \\ \mathrm{f}_{\mathrm{OSC}} & =250 \mathrm{kHz} \end{aligned}$ | (6) |
| Power Supply Current (2) | Icc2 | - | 0.35 | 0.6 | mA | Rf oscillation, External clock operation $\begin{aligned} & V_{c \mathrm{c}}=5 \mathrm{~V}, \\ & \mathrm{f}_{\mathrm{osc}}=\mathrm{fcp}=270 \mathrm{kHz} \end{aligned}$ | $\begin{aligned} & \hline(6) \\ & (11) \end{aligned}$ |
| External Clock Operation |  |  |  |  |  |  |  |
| External Clock Frequency | $\mathrm{f}_{\mathrm{cp}}$ | 125 | 250 | 350 | kHz |  | (7) |
| External Clock Duty | Duty | 45 | 50 | 55 | \% |  | (7) |
| External Clock Rise Time | $\mathrm{t}_{\text {rcp }}$ | - | - | 0.2 | $\mu \mathrm{S}$ |  | (7) |
| External Clock Fall Time | $\mathrm{t}_{\text {fcp }}$ | - | - | 0.2 | $\mu \mathrm{S}$ |  | (7) |
| Internal Clock Operation (Rf Oscillation) |  |  |  |  |  |  |  |
| Clock Oscillation Frequency | fosc | 190 | 270 | 350 | kHz | $\mathrm{Rf}=82 \mathrm{k} \Omega \pm 2 \%$ | (8) |
| Internal Clock Operation (Ceramic Filter Oscillation) |  |  |  |  |  |  |  |
| Clock Oscillation Frequency | fosc | 245 | 250 | 255 | kHz | Ceramic filter | (9) |
| LCD Voltage | $\mathrm{V}_{\mathrm{LCD1}}$ | 3.0 | - | $\mathrm{V}_{\mathrm{cc}}$ | V | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{5} \quad 1 / 5$ bias | (13) |
|  | $\mathrm{V}_{\mathrm{LCD} 2}$ | 3.0 | - | $\mathrm{V}_{\mathrm{cc}}$ | V | 1/4 bias | (13) |

Notes: 1. Figure 43 shows the $\mathrm{I} / \mathrm{O}$ pin configurations except for liquid crystal display output.
2. Input pins and $\mathrm{I} / \mathrm{O}$ pins. Excludes $\mathrm{OSC}_{1}$ pin.
3. $1 / O$ pins.
4. Output pins.
5. Current flowing through pull-up MOS's and output drive MOS's is excluded.
6. Input/output current is excluded. When input is at an intermediate level with CMOS, excessive current flows through the input circuit to the power supply. To avoid this, input level must be fixed at high or low.
7. External clock operation as shown in figure 44.
8. Internal oscillator operation using oscillation resistor Rf (figure 45).
9. Internal oscillator operation using a ceramic filter (figure 46).
10. Rcom applies to the resistance between power supply pin ( $\mathrm{V}_{\mathrm{cc}}, \mathrm{V}_{1}, \mathrm{~V}_{4}, \mathrm{~V}_{5}$ ) and each common signal pin (COM ${ }_{1}$ to $\mathrm{COM}_{16}$ ).
RSEG applies to the resistance between power supply pin ( $\mathrm{V}_{\mathrm{cc}}, \mathrm{V}_{2}, \mathrm{~V}_{3}, \mathrm{~V}_{5}$ ) and each segment signal pin (SEG ${ }_{1}$ to SEG $_{40}$ ).
11. Relation between operation frequency and current consumption is shown in figure 47. ( $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ )
12. Applied to $\mathrm{OSC}_{1}$ pin.
13. When each COM and SEG output voltage is within $\pm 0.15 \mathrm{~V}$ of LCD voltage $\left(\mathrm{V}_{\mathrm{cc}}, \mathrm{V}_{1}, \mathrm{~V}_{2}\right.$, $V_{3}, V_{4}, V_{5}$ ) when there is no load.

- Input Pin

Pins: E


Pins: RS, R/W
(MOS with pull-up)


- Output Pin

Pins: $\mathrm{CL}_{1}, \mathrm{CL}_{2}, \mathrm{M}, \mathrm{D}$


- I/O Pin

Pins: $\mathrm{DB}_{0}$ to $\mathrm{DB}_{7}$
(MOS with pull-up)


Figure 43 Pin Configuration


Figure 44 External Clock


Rf: $82 \mathrm{k} \Omega \pm \mathbf{2 \%}$

Since oscillation frequency varies depending on $\mathrm{OSC}_{1}$ and $\mathrm{OSC}_{2}$ terminal capacitance, wiring length to these pin should be minimized.

Figure 45 Internal Oscillator, Resistor


Ceramic filter: CSB250A (Murata)
Rf: 1 M $\Omega \pm 10 \%$
$\mathrm{C}_{1}: 680 \mathrm{pF} \pm 10 \%$
$\mathrm{C}_{2}$ : $680 \mathrm{pF} \pm 10 \%$
Rd: $3.3 \mathrm{k} \Omega \pm 5 \%$

Note: This circuit is a standard one and we do not insure the oscillation frequency characteristics. Study the actual circuit ratings in using this circuit.

Figure 46 Internal Oscillator, Ceramic Filter


Figure 47 Frequency vs Current

Bus Timing Characteristics (Vcc $=5.0 \mathrm{~V} \pm 10 \%$, $\mathbf{G N D}=\mathbf{0} \mathbf{V}, \mathbf{T a}=-20$ to $+75{ }^{\circ} \mathbf{C}$ )
Write Operation (Writing Data from MPU to HD66780)

| Item | Symbol | Min | Max | Unit | Test Condition |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Enable Cycle Time | $\mathrm{t}_{\mathrm{CYCE}}$ | 500 | - | ns | Fig. 52 |
| Enable Pulse Width | (High level) | $\mathrm{PW}_{\mathrm{EH}}$ | 220 | - | ns |
| Enable Rise/Fall Time | $\mathrm{t}_{\mathrm{Er},} \mathrm{t}_{\mathrm{Ef}}$ | - | 20 | ns | Fig. 52 |
| Address Set-up Time (RS, R/W-E) | $\mathrm{t}_{\mathrm{AS}}$ | 40 | - | ns | Fig. 52 |
| Address Hold Time | $\mathrm{t}_{\mathrm{AH}}$ | 10 | - | ns | Fig. 52 |
| Data Set-up Time | $\mathrm{t}_{\mathrm{DSW}}$ | 60 | - | ns | Fig. 52 |
| Data Hold Time | $\mathrm{t}_{\mathrm{H}}$ | 10 | - | ns | Fig. 52 |

Read Operation (Reading Data from HD66780 to MPU)

| Item | Symbol | Min | Max | Unit | Test Condition |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Enable Cycle Time | terce | 500 | - | $n s$ | Fig. 53 |
| Enable Pulse Width | (High level) | $\mathrm{PW}_{\mathrm{EH}}$ | 250 | - | ns |
| Enable Rise/Fall Time | $\mathrm{t}_{\mathrm{Er}}, \mathrm{t}_{\mathrm{Ef}}$ | - | 20 | ns | Fig. 53 |
| Address Set-up Time (RS, R/W-E) | $\mathrm{t}_{\mathrm{AS}}$ | 40 | - | ns | Fig. 53 |
| Address Hold Time | $\mathrm{t}_{\mathrm{AH}}$ | 10 | - | ns | Fig. 53 |
| Data Delay Time | $\mathrm{t}_{\mathrm{DDR}}$ | - | 250 | ns | Fig. 53 |
| Data Hold Time | $\mathrm{t}_{\mathrm{DHR}}$ | 20 | - | ns | Fig. 53 |



Figure 49 Load Circuit ( $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ )

Interface Signal with HD44100H or HD66100F Timing Characteristics ( $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 10 \%$, GND $=0 \mathrm{~V}, \mathrm{Ta}=-20$ to $+75{ }^{\circ} \mathrm{C}$ )

| Item | Symbol | Min | Max | Unit | Test Condition |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Clock Pulse Width | (High level) | $\mathrm{t}_{\mathrm{CWH}}$ | 800 | - | ns | Fig. 54 |
| Clock Pulse Width | (Low level) | $\mathrm{t}_{\mathrm{CWL}}$ | 800 | - | ns | Fig. 54 |
| Clock Set-up Time | $\mathrm{t}_{\mathrm{CSU}}$ | 500 | - | ns | Fig. 54 |  |
| Data Set-up Time | $\mathrm{t}_{\mathrm{SU}}$ | 300 | - | ns | Fig. 54 |  |
| Data Hold Time | $\mathrm{t}_{\mathrm{DH}}$ | 300 | - | ns | Fig. 54 |  |
| M Delay Time | $\mathrm{t}_{\mathrm{DM}}$ | -1000 | 1000 | ns | Fig. 54 |  |
| Clock Rise/Fall Time | $\mathrm{t}_{\mathrm{ct}}$ | - | 100 | ns | Fig. 54 |  |

Power Supply Conditions Using Internal Reset Circuit

| Item | Symbol | Min | Max | Unit | Test Condition |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Power Supply Rise Time | $\mathrm{t}_{\mathrm{r}} \mathrm{Cc}$ | 0.1 | 10 | ms | Fig. 51 |
| Power Supply Off Time | toff | 1 | - | ms | Fig. 51 |

Note: The internal reset circuit will not operate normally unless the preceding conditions are met. In that case, initialize by instruction. (Refer to Initializing by Instruction)


## Figure 50 Interface Signal Load Circuit



Figure 51 Power Supply Timing

## Timing Characteristics

## Write Operation



Figure 52 Bus Write Operation Sequence (Writing Data from MPU to HD66780)
Read Operation


Figure 53 Bus Read Operation Sequence (Reading Data from HD66780 to MPU)

## Interface Signal with Driver LSI HD44100H or HD66100F



Figure 54 Sending Data to Driver LSI HD44100H or HD66100F

## LCD CONTROLLER/DRIVER LSI DATA BOOK

## Section Five

# Graphic Display LCD Controller/Driver 

# HD44102CH <br> (Dot Matrix Liquid Crystal Graphic Display Column Driver) 

## Description

The HD44102CH is a column (segment) driver for dot matrix liquid crystal graphic display systems, storing the display data transferred from a 4-bit or 8bit microcomputer in the internal display RAM and generating dot matrix liquid crystal driving signals.

Each bit data of display RAM corresponds to on/off state of each dot of a liquid crystal display to provide more flexible than character display.

The HD44102CH is produced by the CMOS process. Therefore, the combination of HD44102CH with a CMOS microcontrollercan complete portable batterydriven unit ntilizing the liquid crystal display's low power dissipation.

The combination of HD44102CH with the row (common) driver HD44103CH facilitates dot matrix liquid crystal graphic display system configuration.

Pin Arrangement


## Features

- Dot matrix liquid crystal graphic display column driver incorporating display RAM
- Interfaces with 4-bit or 8-bit MPU
- RAM data directly displayed by internal display RAM

RAM bit data 1: On
RAM bit data 0: Off

- Display RAM capacity: $50 \times 8 \times 4$ ( 1600 bits)
- Internal liquid crystal display driver circuit (segment output): 50 segment signal drivers
- Duty factor (can be controlled by external input waveform)
- Selectable duty factors: $1 / 8,1 / 12,1 / 16$, $1 / 24,1 / 32$
- Wide range of instruction functions
- Display Data Read/Write, Display On/Off, Set Address, Set Display
- Start Page, Set Up/Down, Read Status
- Low power dissipation
- Power supplies: $\mathrm{V}_{\mathrm{CC}} 5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{EE}} 0$ to -5 V
- CMOS process
- 80-pin flat plastic package


## Block Diagram



HITACHI

## Absolute Maximum Ratings

| Item | Symbol | Value | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage (1) | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 1 |
| Supply voltage (2) | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-13.5$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |  |
| Input voltage (1) | $\mathrm{V}_{\mathrm{T}}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,2 |
| Input voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 3 |
| Operating temperature | $\mathrm{T}_{\mathrm{OD}}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\mathrm{sb}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. Referenced to GND $=0$.
2. Applied to input terminals (except V1, V2, V3, and V4), and I/O common terminals.
3. Applied to terminals V1, V2, V3, and V4.

## Electrical Characteristics

$$
\left(\mathrm{V}_{\mathrm{cC}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \text { to }-5.5 \mathrm{~V}, \mathrm{Ta}=-20 \text { to } 75^{\circ} \mathrm{C}\right)^{(\text {Note 4) }}
$$

| Item | Symbol | Min | Typ | Max | Unit | Test condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage (CMOS) | $\mathrm{V}_{\text {HIC }}$ | $0.7 \times \mathrm{V}_{\text {cc }}$ | - | $\mathrm{V}_{\mathrm{cc}}$ | V |  | 5 |
| Input low voltage (CMOS) | $\mathrm{V}_{\text {LC }}$ | 0 |  | $0.3 \times V_{c c}$ | V |  | 5 |
| Input high voltage (TTL) | $\mathrm{V}_{\text {IHT }}$ | 2.0 | - | $\mathrm{V}_{\text {c }}$ | V |  | 6 |
| Input low voltage (TTL) | $\mathrm{V}_{\text {IT }}$ | 0 |  | +0.8 | $V$ |  | 6 |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | +3.5 | - | - | V | $\mathrm{I}_{\mathrm{OH}}=-250 \mu \mathrm{~A}$ | 7 |
| Output low voltage | $\mathrm{V}_{\mathrm{a}}$ | - | - | +0.4 | V | $\mathrm{I}_{\mathrm{OL}}=+1.6 \mathrm{~mA}$ | 7 |
| Vi-Xj ON resistance | $\mathrm{R}_{\text {on }}$ | - | - | 7.5 | $k \Omega$ | $V_{E E}=-5 V \pm 10 \%,$ <br> Load current $100 \mu \mathrm{~A}$ |  |
| Input leakage current (1) | $\mathrm{I}_{11}$ | -1 | - | 1 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathbb{N}}=\mathrm{V}_{\text {cC }}$ to GND | 8 |
| Input leakage current (2) | $\mathrm{I}_{12}$ | -2 | - | 2 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{N}}=\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\text {EE }}$ | 9 |
| Operating frequency | $\mathrm{f}_{\mathrm{cuk}}$ | 25 | - | 280 | kHz | $\phi 1, \phi 2$ frequency | 10 |
| Dissipation current (1) | $\mathrm{l}_{\text {c } 1}$ | - | - | 100 | $\mu \mathrm{A}$ | $\mathrm{f}_{\mathrm{ck}}=200 \mathrm{kHz}$ frame $=$ <br> 65 Hz during display |  |
| Dissipation current (2) | $\mathrm{ICC2}$ | - | - | 500 | $\mu \mathrm{A}$ | Access cycle 1 MHz at access | 12 |

## HD44102CH

Notes: 4. Specified within this range unless otherwise noted.
5. Applied to M, FRM, CL, BS, RST, $\phi 1, \phi 2$.
6. Applied to CS1 to CS3, E, D/I, R/W and DBO to DB7.
7. Applied to DB0 to DB7.
8. Applied to input terminals, M, FRM,CL, BS, RST, $\phi 1, \phi 2, C S 1$ to CS3, E, D/I and R/W, and I/O common terminals DB0 to DB7 at high impedance.
9. Applied to $\mathrm{V} 1, \mathrm{~V} 2, \mathrm{~V} 3$, and V 4 .
10. $\phi 1$ and $\phi 2 A C$ characteristics.

|  | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Duty factor | Duty | 20 | 25 | 30 | $\%$ |
| Fall time | $\mathrm{t}_{\mathrm{t}}$ | - | - | 100 | ns |
| Rise time | $\mathrm{t}_{\mathrm{r}}$ | - | - | 100 | ns |
| Phase difference time | $\mathrm{t}_{12}$ | 0.8 | - | - | $\mu \mathrm{s}$ |
| Phase difference time | $\mathrm{t}_{21}$ | 0.8 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{T}_{1}+\mathrm{T}_{\mathrm{n}}$ |  | - | - | 40 | $\mu \mathrm{~s}$ |


11. Measured by $V_{c c}$ terminal at no output load, at $1 / 32$ dury factor, and frame frequency of 65 Hz , in checker pattern display. Access from the CPU is stopped.
12. Measured by $\mathrm{V}_{\mathrm{cc}}$ terminal at no output load, $1 / 32$ duty factor and frame frequency of 65 Hz .

## Interface AC Characteristics

| Item | Symbol | Min | Typ | Max | Unit | Note |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| E cycle time | $\mathrm{t}_{\text {CYC }}$ | 1000 | - | - | ns | 13,14 |
| E high level width | $\mathrm{P}_{\text {WEH }}$ | 450 | - | - | ns | 13,14 |
| E low level width | $\mathrm{P}_{\text {WEL }}$ | 450 | - | - | ns | 13,14 |
| E rise time | $\mathrm{t}_{\mathrm{t}}$ | - | - | 25 | ns | 13,14 |
| E fall time | $\mathrm{t}_{\mathrm{t}}$ | - | - | 25 | ns | 13,14 |
| Address setup time | $\mathrm{t}_{\text {AS }}$ | 140 | - | - | ns | 13,14 |
| Address hold time | $\mathrm{t}_{\text {AH }}$ | 10 | - | - | ns | 13,14 |
| Data setup time | $\mathrm{t}_{\text {DSW }}$ | 200 | - | - | ns | 13 |
| Data delay time | $\mathrm{t}_{\text {DOR }}$ | - | - | 320 | ns | 14,15 |
| Data hold time at write | $\mathrm{t}_{\text {DHW }}$ | 10 | - | - | ns | 13 |
| Data hold time at read | $\mathrm{t}_{\text {DHR }}$ | 20 | - | - | ns | 14 |

Notes:

15. DB0 to DB7 load circuits

$R_{\mathrm{L}}=2.4 \mathrm{k} \Omega$
$R=11 \mathrm{k} \Omega$
$C=130 \mathrm{pF}$ (including jig capacitance)
Diodes $\mathrm{D}_{1}$ to $\mathrm{D}_{4}$ are all $1 \mathrm{~S} 2074(\mathbb{H})$

## HITACHI

Notes: 16. Display off at initial power up.
The HD44102CH can be placed in the display off state by setting terminal RST to low at initial power up.
No instruction other than the Read Status can be accepted while the RST is at the low level.

|  | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Reset time | $\mathrm{t}_{\text {RST }}$ | 1.0 | - | - | $\mu \mathrm{s}$ |
| Rise time | $\mathrm{t}_{\mathrm{r}}$ | - | - | 200 | ns |



## Pin Description

| Pin <br> Name | Pin <br> Number | I/O |
| :--- | :--- | :--- | :--- | Function

CS1-CS3 3 I Chip select

| CS1 | CS2 | CS3 | State |
| :--- | :--- | :--- | :--- |
| L | L | L | Non-selected |
| L | L | H | Non-selected |
| L | H | L | Non-selected |
| $H$ | L | L | Selected read/write enable |
| $H$ | Selected write enable only |  |  |
| $H$ | H | Selected write enable only |  |
| H | H | H | Selected write enable only |

$\begin{array}{llll}\text { E } & 1 & 1 & \text { Enable }\end{array}$
At write (RN = Low): Data of DB0 to DB7 is latched at the fall of $E$.
At read (RW = High): Data appears at DB0 to DB7 while E is at high level.

| Pin Name | Pin <br> Number | I/O | Function |
| :--- | :--- | :--- | :--- |


| Pin Name | Pin <br> Number | $\mathbf{I / O}$ | Function |
| :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{CC}}$ | 3 |  | $\mathrm{~V}_{\mathrm{CC}}-\mathrm{GND}:$ |
| GND |  | Power supply for internal logic |  |
| $\mathrm{V}_{\mathrm{EE}}$ |  | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}:$ | Power supply for liquid crystal display drive circuit logic |

## Function of Each Block

## Interface Logic

The HD44102CH can use the data bus in 4-bit or 8-bit word length to enable interface to a 4 -bit or 8 -bit CPU.

1. 4 bit mode $(B S=H i g h)$

8 -bit data is transferred twice for every 4 bits through the data bus when the BS signal is high.

The data bus uses the high order 4 bits (DB4 to DB7). First, the high order 4 bits (DB4 to DB7 in 8-bit data length) are transferred and then the low order 4 bits (DB0 to DB3 in 8-bit data length).


Figure 1 4-Bit Mode Timing
Note: Execute instructions other than status read in 4-bit length each. The busy flag is set at the fall of the second Esignal. The status read is executed once. After the execution of the status read, the first 4 bits are considered the high order 4 bits. Therefore, if the busy flag is checked after the transfer of the high order 4 bits, retransfer data from the higher order bits. No busy check is required in the transfer between the high and low order bits.
2. 8 -bit mode $(\mathrm{BS}=$ Low)

If the BS signal is low, the 8 data bus lines (DB0 to DB7) are used for data transfer.

DB7: MSB (Most significant bit)
DB0: LSB (Least significant bit)
For ACtiming, refer to note 12 to note 15 of "Electrical Characteristics".

## Input Register

8 -bit data is written into this register by the CPU. The instruction and display data are distinguished by the 8 -bit data and $\mathrm{D} / \mathrm{I}$ signal and then a given operation is performed. Data is received at the fall of the E signal when the CS is in the select state and R/W is in write state.

## Output Register

The output register holds the data read from the display data RAM. After display data is read, the display data at the address now indicated is set in this output register. After that, the address is increased or decreased by 1 . Therefore, when an address is set, the correct data doesn't appear at the read of the first display data. The data at a specified address appears at the second read of data (figure 2).

## X, Y Address Counter

The $\mathrm{X}, \mathrm{Y}$ address counter holds an address for reading/ writing display data RAM. An address is set in it by the instruction. The Y address register is composed of a 50-bit up/down counter. The address is increased or decreased by 1 by the read/write operation of display data. The up/down mode can be determined by the instruction or RST signal. The Y address register counts by looping the values of 0 to 49 . The $X$ address register has no count function.

## Display On/Off Flip/Flop

This flip/flop is set to on/off state by the instruction or RST signal. In the off state, the latch of display data RAM output is held reset and the display data output is set to 0 . Therefore, display disappears. In the on state, the display data appears according to the data in the RAM and is displayed. The display data in the RAM is independent of the display on/off.

## Up/Down Flip/Flop

This flip/flop determines the count mode of the $Y$ address counter. In the up mode, the Y address register is increased by 1.0 follows 49. In the down mode, the register is decreased by 1.0 is followed by 49.


Figure 2 Data Output

## Display Page Register

The display page register holds the 2-bit data that indicates a display start page. This value is preset to the high order 2 bits of the Z address counter by the FRM signal. This value indicates the value of the display RAM page displayed at the top of the screen.

## Busy Flag

Afteran instruction other than status read is accepted, the busy flag is set during its effective period, and reset when the instruction is not effective (figure 3). The value can be read out on DB7 by the status read instruction.
The HD44102CH cannot accept any other instructions than the status read in the busy state. Make sure the busy flag is reset before issuing an instruction.

## Z Address Counter

The $Z$ address counter is a 5-bit counter that counts up at the fall of CL signal and generates an address for outputting the display data synchronized with the common signal. 0 is preset to the low order 3 bits and a display start page to the high order 2 bits by the FRM signal.

## Latch

The display data from the display data RAM is latched at the rise of CL signal.

## Liquid Crystal Driver Circuit

Each of 50 driver circuits is a multiplex circuit composed of 4 CMOS switches. The combination of display data from latchs and the M signal causes one of the 4 liquid crystal driver levels, V1, V2, V3 and V4 to be output.


Figure 3 Busy Flag

## Display RAM



Figure 4 Relationship between Data in RAM and Display
(Display start page 0,1/32 duty)

## HD44102CH

## Display Control Instructions

## Read/Write Display Data



Sends or receives data to or from the address of the display RAM specified in advance. However, a dummy read may be required for reading display data. Refer to the description of the output register in Function of Each Block.

## Display On/Off

MSB DB LSB
R/W D/I 766543210

| 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | Display on |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | Display off |

Turns the display on/off. RAM data is not affected.

Set X/Y Address


Display Start Page


## HITACHI

Specifies the RAM page displayed at the top of the screen. Display is as shown in figure 4. When the display duty factor is more than $1 / 32$ (For example, $1 /$
$24,1 / 16$ ), display begins at a page specified by the
display start page only by the number of lines.
$\qquad$


Figure 5 Display Start Page

## HD44102CH

## Up/Down Set

|  | MSB |  |  | D | B |  |  | SB |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RW D | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| 00 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | Up mode |
| 00 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | Down mode |

Sets Y address register in the up/down counter mode.

## Status Read

MSB DB LSB
R/W D/I 76543210
10 BUOROOOO
U PFE
$S / F S$
Y D / E


Goes to 1 when RST is in the reset state (Busy also goes to 1).
Goes to 0 when RST is in the operating state.

Goes to 1 in the display off state.
Goes to 0 on the display on state.

Goes to 1 when address counter is in the up mode.
Goes to 0 when address counter is in the down mode.

Goes to 1 while all other instructions are being executed.
While 1, none of the other instructions are accepted.

## Connection Between LCD Drivers (Example of 1/32 Duty Factor)



Figure 6 1/32 Duty Factor Connection Example

## Interface to CPU

1. Example of connection to HD6800

In the decoder given in this example, the addresses of HD44102CH in the address space of HD6800 are:
Read/write of display data: \$'FFFF'
Write of display instruction: \$'FFFE'
Read of status:
\$'FFFE'

Thus, the HD44102CH can be controlled by reading/ writing data at these addresses.


Figure 7 Example of Connection to HD6800 Series

## HITACHI

2. Example of connection to HD6801

- The HD6801 is set to mode 5. P10-P14 are used as output ports, and P30-P37 are used as the data bus.
- The 74LS154 is a 4-to-16 decoder that decodes 4 bits of P10-P13 to select the chips.
- Therefore, the HD44102CH can be controlled by selecting the chips through P10-P13 and specifying the D/I signal through P14 in advance, and later
conducting memory read or write for external memory space $\$ 0100$ to $\$ 01$ FF of HD6801. The IOS signal is output to SC , and the $\mathrm{R} / \mathrm{W}$ signal is output to SC2.
- For further details on HD6800 and HD6801, refer to their manuals.


Figure 8 Example of Connection to HD6801

## Connection to Liquid Crystal Display



Figure 9 Example of Connection to 1/32 Duty Factor, 1-Screen Display


Figure 10 Example of Connection to 1/16 Duty Factor, 1-Screen Display


Figure 11 Example of Connection to 1/32 Duty Factor, 2-Screen Display

## Limitations on Using 4-Bit Interface Function

The HD44102 usuallly transfers display control data and display data via 8-bit data bus. It also has the 4bit interface function in which the HD44102 transfers 8 -bit data by dividing it into the high-order 4 bits and the low-order 4-bits in order to reduce the number of wires to be connected. You should take an extra care in using the application with the 4-bit interface function since it has the following limitations.

## Limitations

The HD44102 is designed to transfer the highorder 4-bits and the low-order 4-bits of data in that order after busy check. The LSI does not work normally if the signals are in the following
state for the time period (indicated with (*) in fifure 1!) from when the high-order 4 bits are written (or read) to when the low-order 4 bits are written (or read); $\mathrm{R} / \mathrm{W}=$ high and $\mathrm{D} / \mathrm{I}=$ low while the chip is being selected (CS1 $=$ high and CS2 $=$ CS3 $=$ don't care, or CS1 $=$ low and CS2 $=$ CS3 $=$ high ).

If the signals are in the limited state mentioned before for the time period indicated with (*) the LSI does not work normally. Please do not make the signals indicated with dotted lines simultaneously. As far as the time period indicated with $\left({ }^{* *}\right)$,there is no problem.

The following explains how the malfunction is caused and gives the measures in application.


Figure 12 Example of Writing Display Control Instructions

## Cause

Busy check checks if the LSI is ready to accept the next instruction or display data by reading the status register to the HD44102. And at the same time, it resets the internal counter counting the order of highorder data and low-order data. This function makes the LSI ready to accept only the high-order data after busy check. Strictly speaking, if $R / W=$ high and $D /$ I = low while the chip is being selected, the internal counter is reset and the LSI gets ready to accept highorder bits. Therefore, the LSI takes low-order data for high-order data if the state mentioned above exist in the interval between transferring high-order data and transferring low-order data.

## Measures in Application

## 1. HD44102 Controlled Via Port

When you control the HD44102 with the port of a single-chip microcomputer, you should take care of the software and observe the limitations strictly.

## 2. HD44102 Controlled Via Bus

## a. Malfunction Caused by Hazard

Hazard of input signals may also cause the phenomenon mentioned before. The phase shift at transition of the input signals may cause the malfunction and so the AC characteristics must be carefully studied.


Figure 13 Input Hazard
b. Using 2-Byte Instruction


Figure 14 2-Byte Instruction

## HD44102CH

In an application with the HD6303, you can prevent malfunction by using 2-byte instructions such as STD and STX. This is because the high-order and loworder data are accessed in that order without a break in the last machine cycle of the instruction and R/W and $D / I$ do not change in the meantime. However, you cannot use the least significant bit of the address signals as the $D / I$ signal since the address for the
second byte has an added 1. Design the CS decoder so that the addresses for the HD44102 should be 2N and $2 \mathrm{~N}+1$, and that those addresses should be accessed when using 2-byte instructions. For example, in figure 14 the address signal $A_{1}$ is used as $D / I$ signal and $\mathrm{A}_{2}-\mathrm{A}_{15}$ are used for the CS decoder. Addresses 4 N and $4 \mathrm{~N}+1$ are for instruction access and addresses $4 N+2$ and $4 N+3$ are for display data access.


Figure 15 HD6303 Interface

# HD44103CH <br> (Dot Matrix Liquid Crystal Graphic Display Common Driver) 

## Description

The HD44103CH is a common signal driver for dot matrix liquid crystal graphic display systems. It generates the timing signals required for display with its internal oscillator and supplies them to the column driver (HD44102CH) to control display, also automatically scanning the common signals of the liquid crystal according to the display duty. It can select 5 types of display duty ratio: $1 / 8,1 / 12,1 / 16$, $1 / 24$, and $1 / 32$. 20 driver output lines are provided, and the impedance is low ( $500 \Omega$ max.) to enable a large screen to be driven.

## Features

- Dot matrix liquid crystal graphic display common driver incorporating the timing generation circuit
- Internal oscillator (Oscillation frequency can be selected by attaching an oscillation resistor and an oscillation capacity)
- Generates display timing signals
- 20-bit bidirectional shift register for generating common signals
- 20 liquid crystal driver circuits with low output impedance
- Selectable display duty ratio: $1 / 8,1 / 12,1 / 16,1 / 24$, 1/32
- Low power dissipation
- Power supplies: $\mathrm{V}_{\mathrm{cc}}: 5 \mathrm{~V} \pm 10 \%$, $\mathrm{V}_{\mathrm{EE}}: 0$ to -5.5 V
- CMOS process
- 60-pin plastic flat package


## Pin Arrangement



## Block Diagram



## Absolute Maximum Ratings

| Item | Symbol | Rated Value | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage (1) | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 1 |
| Supply voltage (2) | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-13.5$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 4 |
| Terminal voltage (1) | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,2 |
| Terminal voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 3 |
| Operating temperature | $\mathrm{T}_{\mathrm{op}}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\mathrm{sto}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. Referenced to GND $=0$.
2. Applied to input terminals (except $\mathrm{V} 1, \mathrm{~V} 2, \mathrm{~V} 5$, and V 6 ) and $\mathrm{I} / \mathrm{O}$ common terminals.
3. Applied to terminals V1, V2, V5, and V6.
4. Connect a protection resistor of $220 \Omega \pm 5 \%$ to $\mathrm{V}_{\mathrm{EE}}$ power supply in series.

## Electrical Characteristics

$$
\left(\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \text { to }-5.5 \mathrm{~V}, \mathrm{Ta}=-20 \text { to }+75^{\circ} \mathrm{C}\right)^{(N o t e ~ 5)}
$$

| Item | Symbol | Min | Typ M |  | Unit | Test condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{\mathrm{H}}$ | $0.7 \times \mathrm{V}_{\mathrm{cc}}$ | $\checkmark$ | $V_{c c}$ | V |  | 6 |
| Input low voltage | $\mathrm{V}_{\mathrm{LL}}$ | 0 | 0 | $0.3 \times V_{c c}$ | V |  | 6 |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{cc}}-0.4$ | - - | - | V | $\mathrm{I}_{\text {OH }}=-400 \mu \mathrm{~A}$ | 7 |
| Output low voltage | $V_{a}$ | - | 0 | 0.4 | V | $\mathrm{I}_{\mathrm{LL}}=+400 \mu \mathrm{~A}$ | 7 |
| Vi-Xj on resistance | $\mathrm{R}_{\text {on }}$ | - | 5 | 500 | $\Omega$ | $V_{E E}=-5 \pm 10 \%,$ <br> Load current $\pm 150$ |  |
| Input leakage current (1) | $\mathrm{I}_{11}$ | -1 | - 1 | 1 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathbb{N}}=\mathrm{V}_{\text {cC }}$ to GND | 8 |
| Input leakage current (2) | $\mathrm{I}_{12}$ | -2 | 2 | 2 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{C C}$ to $\mathrm{V}_{E E}$ | 9 |
| Shift frequency | $\mathrm{f}_{\text {SFI }}$ | - | 5 | 50 | kHz | In slave mode | 10 |
| Oscillation frequency | $\mathrm{f}_{\text {osc }}$ | 300 | 4305 | 560 | kHz | $\begin{aligned} & R_{1}=68 \mathrm{k} \Omega \pm 2 \% \\ & C_{1}=10 \mathrm{pF} \pm 5 \% \end{aligned}$ | 11 |
| External clock operating frequency | $\mathrm{f}_{\text {cp }}$ | 50 | 5 | 560 | kHz |  |  |
| External clock duty | Duty | 45 | 505 | 55 | \% |  | 12 |
| External clock rise time | $t_{\text {rep }}$ | - | 5 | 50 | ns |  | 12 |
| External clock fall time | $\mathrm{t}_{\text {top }}$ | - | 5 | 50 | ns |  | 12 |
| Dissipation power (master) | $\mathrm{P}_{\text {w1 }}$ | - | 4 | 4.4 | mW | CR oscillation $=4$ | z 13 |
| Dissipation power (slave) | $\mathrm{P}_{\mathrm{w} 2}$ | - | 1 | 1.1 | mW | Frame frequency | Hz14 |

Notes: 5. Specified within this range unless otherwise noted.
6. Applied to CR, FS, DS1 to DS3, M, SHL, M/S, CL, DR, and DL.
7. Applied to DI, DR, M, FRM, CL, $\phi 1$ and $\$ 2$.
8. Applied to input terminals CR, FS, DS1 to DS3, SHL and M/S, and I/O common terminals .DL, DR, M, and CL at high impedance.
9. Applied to V1, V2, V5, and V6.
10. Shift operation timing

11. Relationship between oscillation frequency and $R_{f} / C_{i}$


The values of $R_{1}$ and $C_{4}$ are typical values. The oscillation frequency varies with the mounting condition. Adjust oscillation frequency to the required value.

12.

13. Measured by $V_{c c}$ terminal at output non-load of $R_{t}=68 \mathrm{k} \Omega \pm 2 \%$ and $C_{t}=10 p F \pm 5 \%, 1 /$ 32 duty factor in the master mode. Input terminals must be fixed at $V_{c c}$ or $G N D$ while measuring.
14. Measured by $\mathrm{V}_{c c}$ terminal at output non-load, $1 / 32$ duty factor, frame frequency of 70 Hz in the slave mode. Input terminals must be fixed at $\mathrm{V}_{\mathrm{cc}}$ or GND while measuring.

## Pin Description

| Pin Name | Pin Number | 1/0 | Function |
| :---: | :---: | :---: | :---: |
| X1-X20 | 20 | 0 | Liquid crystal display driver output. <br> Relationship among output level, $M$, and data ( $D$ ) in shift register: $\begin{aligned} & M \\ & D \sqrt{1} 0 \sqrt{1} 0 \end{aligned}$ <br> Output level |
| CR, R, C | 3 |  | Oscillator |
| M | 1 | 1/0 | Signal for converting liquid crystal display driver signal into AC. Master: Output terminal <br> Slave: Input terminal |



| Pin Name | Pin <br> Number | 1/0 | Function |
| :---: | :---: | :---: | :---: |
| M/S | 1 | 1 | Master/slave select. |
|  |  |  | M/S = High: Master mode <br> The oscillator and timing generation circuit supply display timing signals to the display system. Each of I/O common terminals, DL, DR, M, and CL is placed in the output state. |
|  |  |  | M/S = Low: Slave mode <br> The timing generation circuit stops operating. The oscillator is not required. Connect terminal $C R$ to $\mathrm{V}_{\mathrm{cc}}$. <br> Open terminals C and R. One (determined by SHL) of DL and DR, and terminals M and Cl are placed in the input state. Connect M, CL and one of DL and DR of the master to the respective terminals. $\text { Connect FD, DS1, DS2, and DS3 to } \mathrm{V}_{\mathrm{cc}}$ |
|  |  |  | When display duty ratio is $1 / 8,1 / 12$, or $1 / 16$, one HD44103CH is required. Use it in the master mode. |
|  |  |  | When display duty ratio is $1 / 24$ or $1 / 32$, two HD44103CHs are required. Use the one in the master mode to drive common signals 1 to 20 , and the other in the slave mode to drive common signals 21 to 24 (32). |
| \$1, ¢2 | 2 | 0 | Operating clock output terminals for HD44102CH. |
|  |  |  | The frequencies of $\phi 1$ and $\phi 2$ become half of oscillation frequency. |
| $\begin{aligned} & \text { V1, V2, } \\ & \text { V5, V6 } \end{aligned}$ | 4 |  | Liquid crystal display driver level power supply. |
|  |  |  | V1 and V2: Selected level <br> V5 and V6: Non-selected level |
| $\begin{aligned} & V_{C C} \\ & G N D \\ & V_{E E} \end{aligned}$ | 3 |  | Power supply. |
|  |  |  | $\mathrm{V}_{\mathrm{cc}}$-GND:Power supply for internal logic <br> $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ : Power supply for driver circuit logic |

## Block Functions

## Oscillator

The oscillator is a CR oscillator attached to an oscillation resistor Rf ans osckllation capacity Cf. The oscillation frequency varies with the values of Rf and Cf and the mounting conditions. Referto Electrical Characteristics (Note 10) to make proper adjustment.

## Timing Genaration Circuit

The timing generation circuit divides the signals from the oscillator and generates display timing signals ( $M$, CL, and FRM) and operating clock ( $\phi 1$ and $\phi 2$ ) for HD44102CH according to the display duty ratio set by DS1 to DS3. In the slave mode, this block stops operating. It is meaningless to set FS, DS1 to DS3. However, connect them to $\mathrm{V}_{\mathrm{cc}}$ to prevent floating current.

## Bidirectional Shift Register

20-bit bidirectional shift register. The shift direction is determined by SHL. The data input from DL or DR performs a shift operation at the rise of shift clock CL.

## Liquid Crystal Display Driver Circuit

Each of 20 driver circuits is a multiplex circuit composed of four CMOS switches. The combination of the data from the shift register with M signal allows one of the four liquid crystal display driver levels V1, V2, V5, and V6 to be transferred to the outputterminals.

## Applications

Refer to the applications of the HD44102CH.

# HD44105H (Dot Matrix Liquid Crystal Graphic Display Common Driver) 

## Description

The HD44105H is a common signal driver for LCD dot matrix graphic display systems. It generates the timing signals required for display with its internal oscillator and supplies them to the column driver ( HD 44102 H ) to control display, also automatically scanning the common signals of the liquid crystal according to the display duty cycle.
It can select 7 types of display duty cycle $1 / 8,1 / 12$, $1 / 16,1 / 24,1 / 32,1 / 48$, and $1 / 64$. It provides 32 driver output lines and the impedance is low ( $1 \mathrm{k} \Omega$ $\max$ ) enough to drive a large screen.

## Features

- Dot matrix graphic display common driver including the timing generation circuit
- Internal oscillator (Oscillation frequency is selectable by attaching an oscillation resistor and an oscillation capacitor)
- Generates display timing signals
- 32-bit bidirectional shift register for generating common signals
- 32 liquid crystal driver circuits with low impedance
- Selectable display duty ratio: $1 / 8,1 / 12,1 / 16$, 1/24, 1/32, 1/48, 1/64
- Low power dissipation
- Power supplies: $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%$
$\mathrm{V}_{\mathrm{EE}}=0$ to -5.5 V
- CMOS process
- 60-pin flat plastic package

Absolute Maximum Rating ( $\mathbf{T a}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ )

| Item | Symbol | Ratings | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage (1) | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 1 |
| Supply voltage (2) | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-13.5$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |  |
| Terminal voltage (1) | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,2 |
| Terminal voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 3 |
| Operating temperature | Topr | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. Referred to $\mathrm{GND}=0 \mathrm{~V}$.
2. Applied to input terminals (except for $\mathrm{V} 1, \mathrm{~V} 2, \mathrm{~V} 5$, and V 6 ) and $\mathrm{V} / \mathrm{O}$ common terminals.
3. Applied to terminals $\mathrm{V} 1, \mathrm{~V} 2, \mathrm{~V} 5$, and V 6 . Connect a protection resistor of $47 \Omega \pm 10 \%$ to each terminal in series.

## Pin Arrangement


(Top View)

Note: NCs show unused terminals.
Don't connect any lines to them in using this LSI.


Electrical Characteristics
(Note 4)
$\left(\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0\right.$ to $-5.5 \mathrm{~V}, \mathrm{Ta}=\mathbf{- 2 0}$ to $\left.+75^{\circ} \mathrm{C}\right)$

| Item | Symbo | Min | Typ | Max | Unit | Test Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{\text {IH }}$ | $0.7 \times \mathrm{V}_{\text {cc }}$ | - | $V_{\text {cc }}$ | V |  | 5 |
| Input low voltage | $\mathrm{V}_{\text {IL }}$ | 0 | - | $0.3 \times V_{\text {cc }}$ | V |  | 5 |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{cc}}-0.4$ | - | - | V | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 6 |
| Output low voltage | $\mathrm{V}_{\mathrm{a}}$ | - | - | 0.4 | V | $\mathrm{l}_{\mathrm{a}}=400 \mu \mathrm{~A}$ | 6 |
| Vi-Xj On resistance | Row | - | - | 1000 | $\Omega$ | $V_{E E}=-5 V \pm 10 \%,$ <br> Load current $\pm 15 \mu \mathrm{~A}$ |  |
| Input leakage current (1) | $\mathrm{ILL}_{1}$ | -1 | - | 1 | $\mu \mathrm{A}$ | $V_{\text {IN }}=V_{\text {CC }}$ to GND | 7 |
| Input leakage current (2) | $\mathrm{I}_{1 / 2}$ | -5 | - | 5 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\text {EE }}$ | 8 |
| Shift frequency | $\mathrm{F}_{\text {SFT }}$ | - | - | 50 | kHz | In slave mode | 9 |
| Oscillation frequency | fosc | 300 | 430 | 560 | kHz | $\begin{aligned} & \mathrm{Rf}=68 \mathrm{k} \Omega \pm 2 \%, \\ & \mathrm{Cf}=10 \mathrm{pF} \pm 5 \% \end{aligned}$ | 10 |
| External clock operating frequency | $\mathrm{f}_{\mathrm{CP}}$ | 50 | - | 560 | kHz |  | 11 |
| External clock duty cycle | Duty | 45 | 50 | 55 | \% |  | 11 |
| External clock rise time | $\mathrm{trcP}^{\text {c }}$ | - | - | 50 | ns |  | 11 |
| External clock fall time | ${ }_{\text {tf }}{ }_{\text {cp }}$ | - | - | 50 | ns |  | 11 |
| Dissipation power (Master) | $\mathrm{P}_{\mathrm{W} 1}$ | - | - | 4.4 | mW | CR oscillation, 430 kHz | 12 |
| Dissipation power (Slave) | $\mathrm{P}_{\mathrm{W} 2}$ | - | - | 1.1 | mW | Frame 70 kHz | 13 |

Notes: 4. Specified within this range unless otherwise noted.
5. Applied to CR, FS1, FS2, DS1 to DS3, M, SHL, M/S, CL, DR, DL, and STB.
6. Applied to DL, DR, M, FRM, CL, $\phi 1$, and $\phi 2$.
7. Applied to input terminals CR, FS1, FS2, DS1 to DS3, SHL, M/S, and STB and I/O common terminals DL, DR, M, and CL at high impedance.
8. Applied to V1, V2, V5, and V6.
9. Shift operation timing.
DL DR
CL


|  | Min | Typ | Max | Unit |
| :---: | :--- | :--- | :--- | :--- |
| tsu | 5 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{H}}$ | 5 | - | - | $\mu \mathrm{s}$ |
| tr | - | - | 100 | ns |
| tf | - | - | 100 | ns |

Notes: 10. Relation between oscillation frequency and Rf, Cf.


The values of Rf and Cf are typical values. The oscillation frequency varies with the mounting condition. Adjust oscillation frequency to a required value.

11.

12. Measured by Vcc terminal at output non-load of $R f=68 \mathrm{k} \Omega \pm 2 \%$ and $\mathrm{Cf}=10 \mathrm{pF} \pm 5 \%$, and $1 / 32$ duty cycle in the master mode. Input terminals are connected to Vcc or GND.
13. Measured by Vcc terminal at output non-load, $1 / 32$ duty cycle, and frame frequency of 70 Hz in the slave mode. Input terminals are connected to Vcc or GND.

Pin Description


## Pin Description (cont)



## Block Functions

## Oscillator

A CR oscillator attached to an oscillation resistor Rf and an oscillation capacitor Cf. The oscillation frequency $\mathbf{v}$ aries with the values of Rf and Cf and the mounting conditions. Refer to electrical characteristics (note 10) to make proper adjustment.

## Timing Generation Circuit

This circuit divides the signals from the oscillator and generates display timing signals ( $\mathrm{M}, \mathrm{CL}$, and FRM) and operating clock ( $\phi 1$ and $\phi 2$ ) for HD44102CH according to the display duty ratio set by DS1 to DS3. In the slave mode, this block stops operating. It is meaningless to set FS1, FS2 and DS1 to DS3. However, connect them to $\mathrm{V}_{\mathrm{CC}}$ to prevent floating current.

## Bidirectional Shift Register

A 32-bit bidirectional shift register. The shift direction is determined by the SHL. The data input from DL or DR performs a shift operation at the rise of shift clock CL.

## Liquid Crystal Display Driver Circuit

Each of 32 driver circuits is a multiplex circuit composed of four CMOS switches. The combination of the data from the shift register with the M signal allows one of the four liquid crystal display driver levels V1, V2, V5, and V6 to be transferred to the output terminals.


## HD61100A (LCD Driver with 80-Channel Output)

## Description

The HD61100A is a driver LSI for liquid crystal display systems. It receives serial display data from a display control LSI, HD61830, etc., and generates liquid crystal driving signals.

It has liquid crystal driving outputs which correspond to internal 80 -bit flip/flops. Both static drive and dynamic drive are possible according to the combination of transfer clock frequency and latch clock frequency.

## Features

- Liquid crystal display driver with serial/parallel conversion function
- Internal liquid crystal display driver: 80 drivers
- Display duty cycle

Any duty cycle is selectable according to combination of transfer clock and latch clock

- Data transfer rate: 2.5 MHz max.
- Power supply
$\mathrm{V}_{\mathrm{CC}}:+5 \mathrm{~V} \pm 10 \%$ (Internal logic)
$\mathrm{V}_{\mathrm{EE}}$ : 0 to -1.5 V (Liquid crystal display driver circuit)
- Liquid crystal driving level: 17.0 V max.
- CMOS process
- 100-pin flat plastic package (FP-100)

Absolute Maximum Ratings

| Item | Symbol | Value | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage (1) | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 2 |
| Supply voltage (2) | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-19.0$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |  |
| Terminal voltage (1) | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 2,3 |
| Terminal voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 4 |
| Operating temperature | Topr | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. LSIs may be permanently destroyed if used beyond the absolute maximum ratings. In ordinary operation, it is desirable to use them within the limits of electrical characteristics, because using it beyond these conditions may cause malfunction and poor reliability.
2. All voltage values are referred to $\mathrm{GND}=0 \mathrm{~V}$.
3. Applies to input terminals, FCS, SHL, CL1, CL2, DL, DR, $\bar{E}$, and M.
4. Applies to $\mathrm{V}_{1 L}, \mathrm{~V}_{1 R}, \mathrm{~V}_{2 L}, \mathrm{~V}_{2 R}, \mathrm{~V}_{3 L}, \mathrm{~V}_{3 \mathrm{R}}, \mathrm{V}_{4 L}$ and $\mathrm{V}_{4 R}$. Must maintain: $V_{c c} \geq V_{1 L}=V_{1 R} \geq V_{3 L}=V_{3 R} \geq V_{4 L}=V_{4 R} \geq V_{2 L}=V_{2 R} \geq V_{E E}$.
Connect a protection resistor of $15 \Omega \pm 10 \%$ to each terminals in series.

## Pin Arrangement


(Top view)

## Electrical Characteristics

DC Characteristics
$\left(V_{C C}=5 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0\right.$ to -11.5 V , $\mathbf{T a}=-20$ to $\left.+75^{\circ} \mathrm{C}\right)$

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | $0.7 \times \mathrm{Vcc}$ | - | Vcc | V |  | 1 |
| Input low voltage | VIL | 0 | - | $0.3 \times \mathrm{Vcc}$ | V |  | 1 |
| Output high voltage | VOH | Vcc -0.4 | - | - | V | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2 |
| Output low voltage | Va | - | - | 0.4 | V | $\mathrm{laL}=+400 \mu \mathrm{~A}$ | 2 |
| Driver resistance | Row | - | - | 7.5 | k $\Omega$ | $V_{E E}=-10 \mathrm{~V}$, Load current = $100 \mu \mathrm{~A}$ | 3 |
| Input leakage current | IL1 | -1 | - | +1 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=0$ to VCC | 1 |
| Input leakage current | ILL2 | -2 | - | +2 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {EE }}$ to $\mathrm{V}_{\text {CC }}$ | 4 |
| Dissipation current (1) | land | - | - | 1.0 | mA |  | 5 |
| Dissipation current (2) | IEE | - | - | 0.1 | mA |  | 5 |

Notes: 1. Applies to CL1, CL2, FCS, SHL, E, M, DL, and DR.
2. Applies to DL, DR, and CAR.
3. Applies to $\mathrm{Y} 1-\mathrm{Y} 80$.
4. Applies to $\mathrm{V}_{1 L}, \mathrm{~V}_{1 \mathrm{R}}, \mathrm{V}_{2 L}, \mathrm{~V}_{2 R}, \mathrm{~V}_{3 L}, \mathrm{~V}_{3 \mathrm{R}}, \mathrm{V}_{4 \mathrm{~L}}$, and $\mathrm{V}_{4 R}$.
5. Specified when display data is transferred under following conditions:

CL2 frequency fCP2 $=2.5 \mathrm{MHz}$ (data transfer rate)
CL1 frequency $\mathrm{fCP}_{1}=4.48 \mathrm{kHz}$ (data latch frequency)
$M$ frequency $\mathrm{f}_{\mathrm{M}}=30 \mathrm{~Hz}$ (frame frequency/2)
Specified when $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{cc}}, \mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ and no load on outputs. lGND: currents between VCC and GND. lee: currents between Vcc and Vee.

## AC Characteristics

$\left(V_{C C}=5 \mathrm{~V} \pm 10 \% . G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0\right.$ to $-11.5 \mathrm{~V}, \mathrm{Ta}=-20$ to $\left.+75^{\circ} \mathrm{C}\right)$

| Item | Symbol | Min | Typ | Max | Unit | Test Condition Note |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Clock cycle time | tCYC | 400 | - | - | ns |  |  |
| Clock high level width | tcWH | 150 | - | - | ns |  |  |
| Clock low level width | tcWL | 150 | - | - | ns |  |  |
| Clock setup time | tsCL | 100 | - | - | ns |  |  |
| Clock hold time | tHCL | 100 | - | - | ns |  |  |
| Clock rise/fall time | tct | - | - | 30 | ns |  |  |
| Clock phase different time | tcL | 100 | - | - | ns |  |  |
| Data setup time | tDSU | 80 | - | - | ns |  |  |
| Data hold time | tDH | 100 | - | - | ns |  |  |
| E setup time | tESU | 200 | - | - | ns |  |  |
| Output delay time | tDCAR | - | - | 300 | ns |  |  |
| M phase difference time | tCM | - | - | 300 | ns |  |  |

Note: 1. The following load circuits are connected for specification:


HITACHI


## Block Function

## Liquid Crystal Display Driver Circuit

The combination of the data from the latch circuit 2 and M signal causes one of the 4 liquid crystal driver levels, V1, V2, V3 and V4 to be output.

## 80-bit Latch Circuit 2

The data from latch circuit 1 is latched at the fall of CL1 and output to liquid crystal display driver circuit.

## S/P

Serial/Parallel conversion circuit which converts 1bit data into 4 -bit data. When SHL is " L " level, data from DL is converted into 4-bit data and transferred to the latch circuit 1 . In this case, don't connect any lines to terminal DR which is in the output status.
When SHL is "H" level, input data from terminal DR without connecting any lines to terminal DL.

## 80-bit Latch Circuit 1

The 4-bit data is latched at $\phi 1$ to $\phi 20$ and output to latch circuit 2 . When SHL is " L " level, the data from DL are latched one in order of $1 \rightarrow 2 \rightarrow 3 \ldots \rightarrow$ 80 of each latch. When SHL is " H " level, they are latched in a reverse order $(80 \rightarrow 79 \rightarrow 78 \ldots \rightarrow 1)$.

## Selector

The selector decodes output signals from the counter and generates latch clock $\phi 1$ to $\phi 20$. Wher the LSI is not active, $\phi 1$ to $\$ 20$ are not generated, so the data at latch circuit 1 is stored even if input data (DL, DR) changes.

## Control Circuit

Controls operation: When E-F/F (enable F/F) indicates " 1 ", $\mathrm{S} / \mathrm{P}$ conversion is started by inputting "L" level to $\overline{\mathrm{E}}$. After 80 -bit data has been all converted, CAR output turns into "L" level and $E-F / F$ is reset to " 0 ", and consequently the conversion stops. E-F/F is RS flip-flop circuit which gives priority to SET over RESET and is set at " H " level of CL1.
Counter consists of 7 bits, and the output signals of upper 5 bits are transferred to the selector. CAR signal turns into " H " level at the rise of CL1 and the number of bit which can be S/P-converted increases by connecting $\overline{C A R}$ terminal with $\bar{E}$ terminal of the next HD61100A.

## Terminal Functions Description

| Terminal Name | Number of Terminals | 1/O | Connected to | Functions |
| :---: | :---: | :---: | :---: | :---: |
| Vcc GND Vee | $\begin{aligned} & 1 \\ & 1 \\ & 1 \end{aligned}$ |  | Power supply | VCc - GND: Power supply for internal logic <br> VCC - VEE: Power supply for LCD drive circuit |
| $\begin{aligned} & V_{1 L}-V_{4 L} \\ & V_{1 R}-V_{4 R} \end{aligned}$ | 8 |  | Power supply | Power supply for liquid crystal drive. <br> $\mathrm{V}_{1 L}\left(\mathrm{~V}_{1 R}\right), \mathrm{V}_{2 L}\left(\mathrm{~V}_{2 R}\right)$ : Selection level <br> $V_{3 L}\left(V_{3 R}\right), V_{4 L}\left(V_{4 R}\right)$ : Non-selection level <br> Power supplies connected with $\mathrm{V}_{1 \mathrm{~L}}$ and $\mathrm{V}_{1 \mathrm{R}}\left(\mathrm{V}_{2 \mathrm{~L}}\right.$ \& $\mathrm{V}_{2 \mathrm{R}}$, $V_{3 L}$ \& $V_{3 R}, V_{4 L}$ \& $V_{4 R}$ ) should have the same voltages. |
| Y1-Y80 | 80 | 0 | LCD | Liquid crystal driver outputs. <br> Selects one of the 4 levels, V1, V2, V3, and V4. <br> Relation among output level, $M$ and display data ( $D$ ) is as follows: |
| M | 1 | I | Controller | Switch signal to convert liquid crystal drive waveform into AC. |
| CL1 | 1 | 1 | Controller | Latch clock of display data (fall edge trigger). <br> Liquid crystal driver signals corresponding to the display data are output synchronized with the fall of CL1. |
| CL2 | 1 | 1 | Controller | Shift clock of display data (D). Falling edge trigger. |
| $\overline{\text { DL, DR }}$ | 2 | 1/0 | Controller | Input of serial display data (D).  <br>  Liquid Crystal Liquid Crystal  <br> (D) Driver Output Display |
|  |  |  |  | 1 (High) Selection level On |
|  |  |  |  | O(Low) Non-selection level Off |
|  |  |  |  | I/O status of DL and DR terminals depends on SHL input level. |
|  |  |  |  | SHL DL DR |
|  |  |  |  | High O |
|  |  |  |  | Low 1 0 |

## Terminal Functions Description (cont)

| Terminal Name | Number of Terminals | I/O | Connected to | Functions |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SHL | 1 | 1 | $V_{C C}$ or GND | Selects a shift direction of serial data. |  |  |  |  |  |
|  |  |  |  | When the serial data (D) is input in order of D1 $\rightarrow \ldots \rightarrow$ D80 the relations between the data ( D ) and output Y are as follows. |  |  |  |  |  |
|  |  |  |  | SHL | Y1 | Y2 | Y3 | ... | Y80 |
|  |  |  |  | Low | D1 | D2 | D3 |  | D80 |
|  |  |  |  | High | D80 | D79 | D78 |  | D1 |
|  |  |  |  | When SHL is low, data is input from the terminal DL. No lines should be connected to the terminal DR, as it is in the output state. |  |  |  |  |  |
|  |  |  |  | When SHL is high, the relation between DL and DR reverses. |  |  |  |  |  |
| $\overline{\mathbf{E}}$ | 1 | 1 | GND or the | Controls the S/P conversion. |  |  |  |  |  |
|  |  |  | terminal CAR of the HD61100A | The operation stops when $\bar{E}$ is high, and the $S / P$ conversion starts when $\bar{E}$ is low. |  |  |  |  |  |
| CAR | 1 | 0 | Input terminal $\bar{E}$ of the HD61100A | Used for cascade connection with the HD61100A to increase the number of bits which can be S/P converted. |  |  |  |  |  |
| FCS | 1 | 1 | GND | Input terminal for test. Connect to GND. |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |

## Operation of the HD61100A

The following describes an LCD panel with $64 \times$ 240 dots on which characters are displayed with $1 / 64$ duty cycle dynamic drive. Figure 1 is an
example of liquid crystal display and connection to HD61100A's. Figure 2 is a time chart of HD61100A I/O signals.


Cascade three HD61100As. Input data to the terminal DL of No. 1, No 2, and No. 3. Connect $\bar{E}$ of No. 1 to GND. Don't connect any lines to $\overline{C A R}$ of No. 3. Connect common signal terminals (COM1-COM64) to X1-X64 of common driver HD61103A. ( $\mathrm{m}, \mathrm{n}$ ) in LCD panel is the address corresponding to each dot.

Figure 1 LCD driver with $64 \times 240$ dots
HITACHI


Timing chart for the example of connection in figure 1.
DL input $(m, n)$ is the data that corresponds to each address ( $m, n$ ) of LCD panel.

## Application Examples

An Example of $128 \times 240$ Dot Liquid Crystal Display (1/64 Duty Cycle)


Figure $3128 \times 240$ Dot Liquid Crystal Display

The liquid crystal panel (figure 3) is divided into upper and lower parts. These two parts are driven separately. HD61100As No. 1 to No. 3 drive the upper half. Serial data, which are input from the DATA(1) terminal, appear at $Y_{1} \rightarrow Y_{2} \rightarrow-Y_{80}$ terminal of No. 1, then at $Y_{1} \rightarrow Y_{2} \rightarrow-Y_{80}$ of No. 2 and then at $Y_{1} \rightarrow Y_{2} \rightarrow--Y_{80}$ of No. 3 in the order in which they were input (in the case of SHL = low). HD61100As No. 4 to No. 6 drive the
lower half. Serial data, which are input from the DATA(2) terminal, appear at $Y_{80} \rightarrow Y_{79} \rightarrow-Y_{1}$ of No. 4, then at $Y_{80} \rightarrow Y_{79} \rightarrow-Y_{1}$ of No. 5 and then $Y_{80} \rightarrow Y_{79} \rightarrow--Y_{1}$ of No. 6 in the order in which they were input (in the case of SHL = high). As shown in this example, PC board for display divided into upper and lower half can be easily designed by using SHL terminal effectively.

Example of $64 \times 150$ Dot Liquid Crystal Display (1/64 Duty Cycle, SHL $=$ Low)


Figure $464 \times 150$ Dot Liquid Crystal Display

4-bit parallel process is used in this LSI to lessen the power dissipation.
Thus, the sum of the dots in horizontal direction should be multiple of 4.
If not, as this example (figure 4), consideration is needed for input signals (figure 5).


Figure 5 Input Dots, 150 Horizontal Dots

As the sum of dots in lateral direction is 150,2 more dummy data bits are transferred ( $152=4 \times 38$ ).
Dummy data, which is output from Y71 and Y72 of No. 2, can be either 0 or 1 because these terminals do not connect with the liquid crystal display panel.

# HD61 102 <br> (Dot Matrix Liquid Crystal Graphic Display Column Driver) 

## Description

HD61102 is a column (segment) driver for dot matrix liquid crystal graphic display systems. It stores the display data transferred from a 8-bit micro-controller in internal display RAM and generates dot matrix liquid crystal driving signals.

Each data bit of display RAM corresponds to the on/off state of a dot of the liquid crystal display.

As it is internally equipped with 64 output drivers for display, it is available for liquid crystal graphic displays with many dots.

The HD61102, which is produced by the CMOS process, can complete a portable battery drive equipment in combination with a CMOS microcontroller, utilizing the liquid crystal display's low power dissipation.

Moreover it can facilitate dot matrix liquid crystal graphic display system configuration in combination with the row (common) driver HD61103A.

## Features

- Dot matrix liquid crystal graphic display column driver incorporating display RAM
- RAM data direct display by internal display RAM

RAM bit data 1: On
RAM bit data 0 : Off

- Internal display RAM address counter: Preset, increment
- Display RAM capacity: 512 bytes ( 4096 bits)
- 8-bit parallel interface
- Internal liquid crystal display driver circuit: 64
- Display duty:

Combination of frame control signal and data latch synchronization signal make it possible to select static or optional duty cycle

- Wide range of instruction function:

Display Data Read/Write, Display On/Off, Set Address, Set Display Start Line, Read Status

- Lower power dissipation: during display 2 mW max
- Power supply: $\quad \mathrm{V}_{\mathrm{CC}}:+5 \mathrm{~V} \pm 10 \%$
$\mathrm{V}_{\mathrm{EE}}: 0 \mathrm{~V}$ to -10 V
- Liquid crystal display driving level: 15.5 V max
- CMOS process
- 100-pin flat plastic package (FP-100)

Pin Arrangement


## Absolute Maximum Ratings

| Item | Symboi | Value | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 2 |
|  | $\mathrm{~V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-16.5$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 3 |
| Terminal voltage (1) | $\mathrm{V}_{\mathrm{T} 1}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 4 |
| Terminal voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 2,5 |
| Operating temperature | Topr | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. LSIs may be destroyed if they are used beyond the absolute maximum ratings. In ordinary operation, it is desirable to use them within the recommended operating conditions. Use beyond these conditions may cause malfunction and poor reliability.
2. All voltage values are referenced to $\mathrm{GND}=0 \mathrm{~V}$.
3. Apply the same supply voltage to $\mathrm{V}_{\mathrm{EE} 1}$ and $\mathrm{V}_{\mathrm{EE} 2}$.
4. Applies to V1L, V2L, V3L, V4L, V1R, V2R, V3R, and V4R.

Maintain
$\mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{1} \mathrm{~L}=\mathrm{V}_{1} \mathrm{R} \geq \mathrm{V}_{3} \mathrm{~L}=\mathrm{V} 3 \mathrm{R} \geq \mathrm{V}_{4} \mathrm{~L}=\mathrm{V} 4 \mathrm{R} \geq \mathrm{V}_{2} \mathrm{~L}=\mathrm{V} 2 \mathrm{R} \geq \mathrm{V}_{\mathrm{EE}}$
5. Applies to $M, F R M, C L, \overline{R S T}, A D C, \phi 1, \phi 2, \overline{C S 1}, \overline{C S 2}, C S 3, E, R N, D / /, A D C$, and DBO-DB7.

## Electrical Characteristics

$\left(\mathbf{G N D}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0$ to $-10 \mathrm{~V}, \mathrm{Ta}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$ )

| Item | Symbol | Limit |  |  | Unit | Test | Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |  |
| Input high voltage | $\mathrm{V}_{\text {IHC }}$ | $0.7 \times \mathrm{V}_{\mathrm{Cc}}$ | - | $V_{c c}$ | V |  |  | 1 |
|  | $\mathrm{V}_{\text {IHT }}$ | 2.0 | - | $V_{c c}$ | V |  |  | 2 |
| Input low voltage | VILC | 0 | - | $0.3 \times V_{\text {cc }}$ | V |  |  | 1 |
|  | $\mathrm{V}_{\text {ILT }}$ | 0 | - | 0.8 | V |  |  | 2 |
| Output high voltage | $\mathrm{V}_{\text {OH }}$ | 2.4 | - | - | V | $1 \mathrm{OH}=$ | $-205 \mu \mathrm{~A}$ | 3 |
| Output low voltage | $\mathrm{V}_{\mathrm{O}}$ | - | - | 0.4 | V | $\mathrm{IOL}=1$. | 1.6 mA | 3 |
| Input leakage current | ILL | -1.0 | - | +1.0 | $\mu \mathrm{A}$ | $\mathrm{Vin}=\mathrm{G}$ | GD-V ${ }_{\text {cc }}$ | 4 |
| High impedance off input current | $\mathrm{I}_{\text {TSL }}$ | -5.0 | - | +5.0 | $\mu \mathrm{A}$ | $\mathrm{Vin}=\mathrm{G}$ | GD-Vcc | 5 |
| Liquid crystal supply leakage current | LSL | -2.0 | - | +2.0 | $\mu \mathrm{A}$ | $\mathrm{Vin}=\mathrm{V}_{\text {E }}$ | $\mathrm{EEE}^{-\mathrm{V}_{\mathrm{C}}}$ | 6 |
| Driver on resistance | Ron | - | - | 7.5 | $\mathrm{K} \Omega$ | $\begin{aligned} & V_{C C}-V_{1} \\ & \pm I_{\text {LOAD }} \end{aligned}$ | $\begin{aligned} & V_{E E}=15 \mathrm{~V} \\ & =0.1 \mathrm{~mA} \end{aligned}$ | 7 |
| Dissipation current | $\underline{\mathrm{ICC}}$ (1) | - | - | 100 | $\mu \mathrm{A}$ | During | display | 8 |
|  | $\mathrm{ICC(2)}$ | - | - | 500 | $\mu \mathrm{A}$ | During access | Access cycle = 1 MHz | 8 |

Notes: 1. Applies to $M$, FRM, CL, $\overline{\operatorname{RST}}, \mathrm{ADC}, \phi 1$, and $\phi 2$.
2. Applies to $\overline{\mathrm{CS} 1}, \overline{\mathrm{CS} 2}, \mathrm{CS3}, \mathrm{E}, \mathrm{R} W, \mathrm{D} / \mathrm{I}$, and DB0-DB7.
3. Applies to DB0-DB7.
4. Applies to terminals except for DB0-DB7.
5. Applies to DB0-DB7 at high impedance.
6. Applies to V1L-V4L and V1R-V4R.
7. Applies to $\mathrm{Y} 1-\mathrm{Y} 64$.
8. Specified when liquid crystal display is in $1 / 64$ duty.

Operation frequency: $\quad$ fCLK $=250 \mathrm{kHz}$ ( $\phi 1$ and $\phi 2$ frequency)
Frame frequency:
$\mathrm{f}_{\mathrm{M}}=70 \mathrm{~Hz}$ (FRM frequency)
Specified in the state of
Output terminal: Not loaded
Input level: $\quad V_{I H}=V_{C C}(V)$
$V_{I L}=G N D(V)$
Measured at $\mathrm{V}_{\mathrm{CC}}$ terminal

## HD61102

## Interface AC Characteristics

MiPU Interface
$\left(G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0$ to $\mathbf{- 1 0} \mathrm{V}, \mathrm{Ta}=-20$ to $\left.+75^{\circ} \mathrm{C}\right)$

| Item | Symbol | Min | Typ | Max | Unit | Note |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| E cycle time | $\mathrm{t}_{\text {CYC }}$ | 1000 | - | - | ns | 1,2 |
| E high level width | $\mathrm{P}_{\text {WEH }}$ | 450 | - | - | ns | 1,2 |
| E low level width | $\mathrm{P}_{\text {WEL }}$ | 450 | - | - | ns | 1,2 |
| E rise time | tr | - | - | 25 | ns | 1,2 |
| E fall time | tf | - | - | 25 | ns | 1,2 |
| Address setup time | $\mathrm{t}_{\text {AS }}$ | 140 | - | - | ns | 1,2 |
| Address hold time | $\mathrm{t}_{\text {AH }}$ | 10 | - | - | ns | 1,2 |
| Data setup time | $\mathrm{t}_{\text {DSW }}$ | 200 | - | - | ns | 1 |
| Data delay time | $\mathrm{t}_{\text {DDR }}$ | - | - | 320 | ns | 2,3 |
| Data hold time (Write) | $\mathrm{t}_{\text {DHW }}$ | 10 | - | - | ns | 1 |
| Data hold time (Read) | $\mathrm{t}_{\text {DHR }}$ | 20 | - | - | ns | 2 |

Notes: 1.


Figure 1 CPU Write Timing
2.


Figure 2 CPU Read Timing
3. DBO-DB7: load circuit

$R \mathrm{~L}=2.4 \mathrm{k} \Omega$
$R=11 \mathrm{k} \Omega$
$C=130 \mathrm{pF}$ (including jig capacitance) Diodes D1 to D4 are all IS2074 (H).

```
Clock Timing
\(\left(\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5\right.\) to \(5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0\) to \(-10 \mathrm{~V}, \mathrm{Ta}=-20\) to \(+75^{\circ} \mathrm{C}\) )
```

| Item | Symbol | LImit |  |  | Unit | Test | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| \$1, \$2 cycle time | tcyc | 2.5 | - | 20 | $\mu \mathrm{s}$ | Fig. 3 |  |
| ¢1 low level width | ${ }_{\text {W }}$ L $/$ +1 | 625 | - | - | ns | Fig. 3 |  |
| \$2 low level width | ${ }_{\text {W WL } 42}$ | 625 | - | - | ns | Fig. 3 |  |
| \$1 high level width | ${ }_{\text {WHHo }}$ | 1875 | - | - | ns | Fig. 3 |  |
| \$2 high level width | ${ }^{\text {W }}$ WH¢2 | 1875 | - | - | ns | Fig. 3 |  |
| \$1-\$2 phase difference | $\mathrm{t}_{\mathrm{D} 12}$ | 625 | - | - | ns | Fig. 3 |  |
| \$2-\$1 phase difference | $\mathrm{t}_{\mathrm{D} 21}$ | 625 | - | - | ns | Fig. 3 |  |
| \$1, $\phi 2$ rise time | tr | - | - | 150 | ns | Fig. 3 |  |
| \$1, $\$ 2$ fall time | tf | - | - | 150 | ns | Fig. 3 |  |



Figure 3 External Clock Waveform

Display Control Timing
$\left(G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0$ to $-10 \mathrm{~V}, \mathrm{Ta}=-20$ to $+75^{\circ} \mathrm{C}$ )

| Item | Symbol | Limit |  |  | Unit | Test | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| FRM delay time | tbFRM | -2 | - | +2 | $\mu \mathrm{s}$ | Fig. 4 |  |
| $M$ delay time | $t_{\text {DM }}$ | -2 | - | +2 | $\mu \mathrm{s}$ | Fig. 4 |  |
| CL low level width | ${ }^{\text {W }}$ WLCL | 35 | - | - | $\mu \mathrm{s}$ | Fig. 4 |  |
| CL high level width | ${ }^{\text {W WHCL }}$ | 35 | - | - | $\mu \mathrm{s}$ | Fig. 4 |  |



Figure 4 Display Control Signal Waveform

## Block Diagram



HITACHI

## Terminal Functions

| Terminal Name | Number of Terminals | $1 / 0$ | Connected to | Functions |
| :---: | :---: | :---: | :---: | :---: |
| $V_{c c}$ GND | 2 |  | Power supply | Power supply for internal logic. Recommended voltage is $\begin{aligned} & G N D=0 V \\ & V_{C C}=+5 V \pm 10 \% \end{aligned}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{EE} 1} \\ & \mathrm{~V}_{\mathrm{EE} 2} \end{aligned}$ | 2 |  | Power supply | Power supply for liquid crystal display drive circuit. Recommended power supply voltage is $\mathrm{V}_{\mathrm{CC}}-15$ to GND . Connect the same power supply to $\mathrm{V}_{\mathrm{EE} 1}$ and $\mathrm{V}_{\mathrm{EE} 2}$. $\mathrm{V}_{\mathrm{EE} 1}$ and $\mathrm{V}_{\mathrm{EE} 2}$ are not connected to each other in the LSI. |
| V1L, V1R <br> V2L, V2R <br> V3L, V3R <br> V4L, V4R | 8 |  | Power supply | Power supply for liquid crystal display drive. <br> Apply the voltage specified for the liquid crystals within the limit of $\mathrm{V}_{\mathrm{EE}}$ through $\mathrm{V}_{\mathrm{Cc}}$. <br> VIL (V1R), V2L (V2R): Selection level <br> V3L (V3R), V4L (V4R): Non-selection level <br> Power supplies connected with V1L and V1R (V2L \& V2R, V3L \& V3R, V4L \& V4R) should have the same voltages. |
| $\begin{aligned} & \overline{\mathrm{CS1}} \\ & \overline{\mathrm{CS2}} \\ & \mathrm{CS3} \end{aligned}$ | 3 | 1 | MPU | Chip selection. <br> Data can be input or output when the terminals are in the following conditions: |
| E | 1 | 1 | MPU | Enable At write(RW = low): <br> At read $(R W=$ high $):$ Data of DB0 to DB7 is latched <br> at the fall of $E$. <br> Data appears at DB0 to DB7 <br> while $E$ is high. |
| RW | 1 | 1 | MPU | Read/write. <br> RW = High: Data appears at DB0 to DB7 and can be read by the CPU when $\mathrm{E}=$ high, $\overline{\mathrm{CS} 1,} \mathrm{CS} 2$ = low and CS3 = high. <br> $R W=$ Low: $\quad$ DB0 to $D B 7$ accepted at fall of $E$ when CS1, CS2 = low and CS3 = high. |
| D/I | 1 | 1 | MPU | Data/Instruction. <br> $\mathrm{D} / 1=$ High: Indicates that the data of DB0 to DB7 is display data. <br> D/I = Low: Indicates that the data of DB0 to DB7 is display control data. |
| ADC | 1 | I | VCC/GND | Address control signal determine the relation between $Y$ address of display RAM and terminals from which the data is output. $\begin{aligned} & \text { ADC }=\text { High: } Y 1-\$ 0, Y 64-\$ 63 \\ & \text { ADC }=\text { Low: Y64-\$0, Y1-\$63 } \end{aligned}$ |

## Terminal Functions (cont)



Note: 1 corresponds to high level in positive logic.

## Function of Each Block

## Interface Control

## 1. I/O buffer

Data is transferred through 8 data buses (DB0-DB7). DB7: MSB (most significant bit)
DB0: LSB (least significant bit)
Data can neither be input nor output unless CS1 to CS3 are in the active mode. Therefore, when CS1 to CS3 are not in active mode it is useless to switch the signals of input terminals except RST and $A D C$, that is namely, the internal state is maintained and no instruction excutes. Besides, pay attention to $\overline{\mathrm{RST}}$ and ADC which operate irrespectively by CS1 to CS3.

## 2. Register

Both input register and output register are provided to interface to MPU whose the speed is different from that of internal operation. The selection of these registers depend on the combination of R/W and $D / I$ signals.

## a. Input Register

The input register is used to store data temporarily before writing it into display data RAM. The data from MPU is written into input register, then into display data RAM automatically by internal operation.

When CS1 to CS3 are in the active mode and D/I and R/W select the input register as shown in table 1, data is latched at the fall of E signal.

## b. Output Register

The output register is used to store data temporarily that is read from display data RAM. To read out the data from the output register, CS1 to CS3 should be in the active mode and both $D / I$ and $R / W$ should be 1 . The read display data instruction outputs data stored in the output register while E is high. Then, at the fall of E , the display data at the indicated address is latched into the output register and the address is increased by 1 . The contents in the output register is rewritten with READ instruction, while is held with address set instruction, etc.

Therefore, the data of the specified address cannot be output with the read display data instruction right after the address is set, but can be output at the second read of data. That is to say, one dummy read is necessary. Figure 5 shows the CPU read timing.

Table 1 Register Selection

| D/I | R/W | Operation |
| :--- | :--- | :--- |
| $\mathbf{1}$ | 1 | Reads data out of output register as internal operation (display data RAM $\rightarrow$ <br> output register). |
| $\mathbf{1}$ | 0 | Writes data into input register as internal operation (input register $\rightarrow$ display <br> data RAM). |
| 0 | 1 | Busy check. Read of status data. |
| 0 | 0 | Instruction. |



Figure 5 CPU Read Timing

## Busy Flag

Busy flag = 1 indicates that HD61102 is operating and no instructions except status read can be accepted (figure 6). The value of the busy flag is
read out on DB7 by the Status Read instruction. Make sure that the busy flag is reset ( 0 ) before issuing an instruction.


$$
1 / \mathrm{fcLK} \leqq T \text { Busy } \leqq 3 / f \text { cLK }
$$

$f_{\text {CLK }}$ is $\boldsymbol{\sigma 1 , \boldsymbol { \sigma } \text { frequency }}$
Figure 6 Busy Flag

## Display On/Off Flip/Flop

The display On/off flip/flop selects one of two states, on state and off state of segments Y1 to Y64. In on state, the display data corresponding to that in RAM is output to the segments. On the other hand, the display data at all segments disappear in off state independent of the data in RAM. It is controlled by the display on/off instruction. $\overline{\text { RST }}$ signal $=0$ sets the segments in off state. The status of the flip/flop is output to DB5 by the status read instruction. The display on/off instruction does not influence data in RAM. To control display data latch by this flip/flop, Cl signal (display synchronous signal) should be input correctly.

## Display Start Line Register

The register specifies a line in RAM that corresponds to the top line of the LCD panel, when displaying contents in display data RAM on the LCD panel. It is used for scrolling the screen.

6-bit display start line information is written into this register by the display start line set instruction, with high level of FRM signal signalling the start of the display, the information in this register is transferred to the Z address counter, which controls the display address, and the Z address counter is preset.

## X, Y Address Counter

A 9-bit counter that designates addresses of internal display data RAM. X address counter (upper 3 bits) and $Y$ address counter (lower 6 bits) should be set by the respective instructions.

## 1. $X$ address counter

Ordinary register with no count functions. An address is set by instruction.

## 2. $Y$ address counter

An address is set by instruction and it is increased by 1 automatically by display data R/W operations. The Y address counter loops the values of 0 to 63 to count.

## Display Data RAM

Dot data for display is stored in this RAM. 1-bit data of this RAM corresponds to light on (data $=1$ ) and light off $($ data $=0)$ of 1 dot in the display panel. The correspondence between Y addresses of RAM and segment PINs can be reversed by ADC signal.

As the ADC signal controls the Y address counter, a reverse of the signal during the operation causes malfunction and destruction of the contents of register and data of RAM. Therefore, always connect ADC pin to $\mathrm{V}_{\mathrm{CC}}$ or GND when using.

Figure 7 shows the relations between Y address of RAM and segment pins in the cases of $A D C=1$ and $A D C=0$ (display start line $=0,1 / 64$ duty cycle).

$A D C=1$ (Connected to $\mathrm{V}_{\mathrm{CC}}$ )

Figure 7 Relation between RAM Data and Display


ADC $=1$ (Connected to GND)

Figure 7 Relation between RAM Data and Display (cont)
HITACHI

## Z Address Counter

The Z address counter generates addresses for outputting the display data synchronized with the common signal. This counter consists of 6 bits and counts up at the fall of the CL signal. At FRM high, the contents of the display start line register are preset in the Z counter.

## Display Data Latch

The display data latch stores the display data temporarily that is output from display data RAM to the liquid crystal driving circuit.

Data is latched at the rise of the CL signal. The display on/off instruction controls the data in this latch and does not influence data in display data RAM.

## Liquid Crystal Display Driver Circuit

The combination of latched display data and $M$ signal causes one of the 4 liquid crystal driver levels, V1, V2, V3, and V4 to be output.

## Reset

The system can be initialized by setting $\overline{\text { RST }}$ terminal to low when turning power on.

## 1. Display off <br> 2. Set display start line register line 0

While $\overline{\mathrm{RST}}$ is low level, no instruction except status read can be accepted. Therefore, carry out other instructions after making sure that DB4 $=0$ (clear RESET) and DB7 $=0$ (ready) by status read instruction.
The conditions of the power supply at initial power up are as in table 2.

Table 2 Power Supply Initial Conditions

| Item | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Reset time | $\mathrm{t}_{\text {RST }}$ | 1.0 | - | - | $\mu \mathrm{s}$ |
| Rise time | $\mathrm{t}_{\mathrm{r}}$ | - | - | 200 | ns |

Do not fail to set the system again because RESET during operation may destroy the data in all the registers except on/off register and in RAM.


## Display Control Instructions

## Outline

Table 3 shows the instructions. Read/write (R/W) signal, data/instruction (D/I) signal and data bus signals (DB0 to DB7) are also called instructions because the internal operation depends on the signals from MPU.
These explanations are detailed in the following pages. Generally, there are the following three kinds of instructions.

1. Instruction to set addresses in the internal RAM
2. Instruction to transfer data from/to the internal RAM
3. Other instructions

In general use, the second type of instruction are used most frequently. Since $Y$ address of the internal RAM is increased by 1 automatically after writing (reading) data, the program can be shortened. During the execution of an instruction, the system cannot accept instructions other than the status read instruction. Send instructions from MPU after making sure that the busy flag is 0 , which is the proof that an instruction is not being excuted.

Code


Note: 1. Busy time varies with the frequency (fCLK) of $\phi 1$, and $\phi 2$. ( $1 / \mathrm{f}_{\mathrm{CLK}} \leq \mathrm{T}_{\text {BUSY }} \leq 3 / \mathrm{f}_{\mathrm{CLK}}$ )

## Detailed Explanation

## 1. Display on/off



The display data appears when D is 1 and disappears when D is 0 . Though the data is not on the screen when $\mathrm{D}=0$, it remains in the display data RAM. Therefore, you can make it appear by changing $\mathrm{D}=0$ into $\mathrm{D}=1$.
2. Display start line

$Z$ address AAAAAA (binary) of the display data RAM is set in the display start line register and displayed at the top of the screen.
Figure 7 shows examples of display ( $1 / 64$ duty cycle) when the start line $=0-3$. When the display duty cycle is $1 / 64$ or more (ex. $1 / 32,1 / 24$ etc.), the data of total line number of LCD screen, from the line specified by display start line instruction, is displayed.




Figure 7 Relation Between Start Line and Display

## 3. Set page (X address)


$\mathbf{X}$ address AAA (binary) of the display data RAM is set in the $\mathbf{X}$ address register. After that, writing or reading to or from MPU is executed in this specified page until the next page is set. See figure 8.

## 4. Set $Y$ address



Y address AAAAAA (binary) of the display data RAM is set in the Y address counter. After that, Y address counter is increased by 1 every time the data is written or read to or from MPU.


Figure 8 Address Configuration of Display Data RAM

## 5. Status Read



Busy: When Busy is 1, the LSI is executing internal operations. No instructions are accepted while Busy is 1 , so you should make sure that Busy is 0 before writing the next instruction.
ON/OFF: Shows the liquid crystal display conditions: on condition or off condition.
When ON/OFF is 1 , the display is in off condition.
When ON/OFF is 0 , the display is in on condition.
RESET: RESET = 1 shows that the system is being initialized. In this condition, no instructions except status read can be accepted.
RESET $=0$ shows that initializing has finished and the system is in the usual operation condition.

## 6. Write Display Data



Writes 8-bit data DDDDDDDD (binary) into the display data RAM. Then Y address is increased by 1 automatically.

## 7. Read Display Data



Reads out 8-bit data DDDDDDDD (binary) from the display data RAM. Then Y address is increased by 1 automatically.

One dummy read is necessary right after the address setting. For details, refer to the explanation of output register in "FUNCTION OF EACH BLOCK".

## Use of HD61102

Interface with HD61103A (1/64 duty cycle)



The waveforms of Y1 to Y64 outputs vary with the display date. In this example, the top line of the panel lights up and other dots do not.

Figure 9 LCD Driver Timing Chart (1/64 duty cycle)

## Interface with CPU

## 1. Example of connection with HD6800



Figure 10 Example of Connection with HD6800 Series
In this decoder (figure 10), addresses of HD61 102 in the address area of HD6800 are:
Read/write of the display data
\$FFFF
Write of display instruction \$FFFE
Read out of status
\$FFFE
Therefore, you can control HD61102 by reading/writing the data at these addresses.

## HD61102

## 2. Example of connection with HD6801



Figure 11 Example of Connection with HD6801

- Set HD6801 to mode 5. P10 to P14 are used as the output port and P30 to P37 as the data bus (table 11).
- 74LS154 4-to-16 decoder generates chip select signal to make specified HD61102 active after decoding 4 bits of P10 to P13.
- Therefore, after enabling the operation by P10 to P13 and specifying D/I signal by P14, read/write from/to the external memory area ( $\$ 0100$ to $\$ 01 \mathrm{FE}$ ) to control HD61102. In this case, IOS signal is output from SC1 and R/W signal from SC2.
- For details of HD6800 and HD6801, refer to their manuals.


## Example of Application



Figure 12 Application Example
Note: In this example (figure 12), two HD61103As output the equivalent waveforms. So, stand-alone operation is possible. In this case, connect COM1 and COM65 to X1, COM2 and COM66 to X2, ..., and COM64 and COM128 to X64. However, for the large screen display, it is better to drive in 2 rows as in this example to guarantee the display quality.

# HD61103A (Dot Matrix Liquid Crystal Graphic Display Common Driver) 

## Description

The HD61103A is a common signal driver for dot matrix liquid crystal graphic display systems. It generates the timing signals (switch signal to convert LCD waveform to AC, frame synchronous signal) and supplies them to the column driver to control display. It provides 64 driver output lines and the impedance is low enough to drive a large screen.

As the HD61103A is produced by a CMOS process, it is fit for use in portable battery drive equipments utilizing the liquid crystal display's low power consumption. The user can easily construct a dot matrix liquid crystal graphic display system by combining the HD61103A and the column (segment) driver HD61 102.

## Features

- Dot matrix liquid crystal graphic display common driver with low impedance
- Low impedance: $1.5 \mathrm{k} \Omega \max$
- Internal liquid crystal display driver circuit: 64 circuits
- Internal dynamic display timing generator circuit
- Selectable display duty ratio factor $1 / 48,1 / 64$, 1/96, 1/128
- Can be used as a column driver transferring data serially
- Low power dissipation: During display: 5 mW
- Power supplies: $\quad V_{\text {CC: }}+5 \mathrm{~V} \pm 10 \%$
$V_{E E} 0$ to -11.5 V
- LCD driver level: 17.0 V max
- CMOS process
- 100-pin flat plastic package (FP-100)


## Absolute Maximum Ratings

| Item | Symbol | Limit | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Power supply voltage (1) | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 2 |
| Power supply voltage (2) | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-19.0$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 5 |
| Terminal voltage (1) | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 2,3 |
| Terminal voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 4,5 |
| Operating temperature | Topr | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. If LSIs are used beyond absolute maximum ratings, they may be permanently destroyed. We strongly recommend you to use the LSI within electrical characteristic limits for normal operation, because use beyond these conditions will cause malfunction and poor reliability.
2. Based on GND $=0 \mathrm{~V}$.
3. Applies to input terminals (except V1L, V1R, V2L, V2R, V5L, V5R, V6L, and V6R) and I/O common terminals at high impedance.
4. Applies to V1L, V1R, V2L, V2R, V5L, V5R, V6L, and V6R.
5. Apply the same value of voltages to V1L and V1R, V2L and V2R, V5L and V5R, V6L and V6R, $V_{E E}\left(23\right.$ pin) and $V_{E E}$ ( 58 pin) respectively.
Maintain $\mathrm{V}_{\mathrm{CC}} \geq \mathrm{V} 1 \mathrm{~L}=\mathrm{V} 1 \mathrm{R} \geq \mathrm{V} 6 \mathrm{~L}=\mathrm{V} 6 \mathrm{R} \geq \mathrm{V} 5 \mathrm{~L}=\mathrm{V} 5 \mathrm{R} \geq \mathrm{V} 2 \mathrm{~L}=\mathrm{V} 2 \mathrm{R} \geq \mathrm{V}_{\mathrm{EE}}$

## Pin Arrangement



## HITACHI

## Electrical Characteristics

DC Characteristics ( $\mathrm{V}_{\mathrm{cc}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0$ to -11.5 V , $\mathbf{T a}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$ )

| Test Item | Symbol | Specifications |  |  | Unit | Test Conditions | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | $0.7 \times$ VCC | - | $V_{c c}$ | V |  | 1 |
| Input low voltage | $\mathrm{V}_{\text {IL }}$ | GND | - | $0.3 \times \mathrm{V}_{\mathrm{cc}}$ | V |  | 1 |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{CC}}-0.4$ | - | - | V | $\mathrm{lOH}^{\text {H }}=-0.4 \mathrm{~mA}$ | 2 |
| Output low voltage | $\mathrm{V}_{\mathrm{a}}$. | - | - | +0.4 | V | $\mathrm{l}_{\mathrm{O}}=+0.4 \mathrm{~mA}$ | 2 |
| Vi-Xj on resistance | Row | - | - | 1.5 | k $\Omega$ | $V_{C C}-V_{E E}=10 \mathrm{~V}$ <br> Load current $\pm 150 \mu \mathrm{~A}$ | 3 |
| Input leakage current | $\mathrm{ILL}_{1}$ | -1.0 | - | +1.0 | $\mu \mathrm{A}$ | $\mathrm{Vin}=0$ to $\mathrm{V}_{\text {cc }}$ | 4 |
| Input leakage current | ILL 2 | -2.0 | - | +2.0 | $\mu \mathrm{A}$ | Vin $=\mathrm{V}_{\text {EE }}$ to $\mathrm{V}_{\text {CC }}$ | 5 |
| Operating frequency | fopr1 | 50 | - | 600 | kHz | In master mode External clock operation | 6 |
| Operating frequency | fopr2 | 50 | - | 1500 | kHz | In slave mode Shift register | 7 |
| Oscillation frequency | fosc | 315 | 450 | 585 | kHz | $\begin{aligned} & \mathrm{Cf}=20 \mathrm{pF} \pm 5 \% \\ & \mathrm{Rf}=47 \mathrm{k} \Omega \pm 2 \% \end{aligned}$ | 8,13 |
| Dissipation current (1) | $\mathbf{I G G 1}^{\text {a }}$ | - | - | 1.0 | mA | In master mode 1/128 duty cycle $\begin{aligned} & \mathrm{Cf}=20 \mathrm{pF} \\ & \mathrm{Rf}=47 \mathrm{k} \Omega \end{aligned}$ | 9, 10 |
| Dissipation current (2) | $\mathbf{I G G 2}$ | - | - | 200 | $\mu \mathrm{A}$ | In slave mode 1/128 duty cycle | 9,11 |
| Dissipation current | $\mathrm{IEE}^{\text {E }}$ | - | - | 100 | $\mu \mathrm{A}$ | In master mode 1/128 duty cycle | 9,12 |

Notes: 1. Applies to input terminals FS, DS1, DS2, CR, STB, SHL, M/S, FCS, CL1, and TH and I/O common terminals DL, M, DR and CL2 in the input state.
2. Applies to output terminals, $\phi 1, \phi 2$, and FRM and VO common terminals DL, M, DR, and CL2 in the output status.
3. Resistance value between terminal $X$ (one of X 1 to $\mathrm{X64}$ ) and terminal V (one of V1L, V1R, V2L, V2R, V5L, V5R, V6L, and V6R) when load current is applied to each terminal X. Equivalent circuit between terminal $X$ and terminal $V$.

4. Applies to input terminals FS, DS1, DS2, CR, $\overline{\text { STB }}$, SHL, MS, FCS, CL1, and TH, VO common terminals DL, M, DR and CL2 in the input status and NC terminals.
5. Applies to V1L, V1R, V2L, V2R, V5L, V5R, V6L, and V6R.

Dont connect any lines to X1 to X64.
6. External clock is as follows.

External clock waveform

7. Applies to the shift register in the slave mode. For details, refer to AC Characteristics.
8. Connect oscillation resistor (Rf) and oscillation capacitance (Cf) as shown in this figure. Oscillation frequency (fosc) is twice as much as the frequency ( $\mathrm{f} \phi$ ) at $\phi 1$ or $\phi 2$.


$$
\begin{aligned}
& C f=20 \mathrm{pF} \\
& \mathrm{Rf}=47 \mathrm{k} \Omega \quad \text { fosc }=2 \times f \varnothing
\end{aligned}
$$

9. No lines are connected to output terminals and current flowing through the input circuit is excluded. This value is specified at $V_{\mathbb{H}}=V_{C C}$ and $V_{I L}=G N D$.
10. This value is specified for current flowing through GND in the following conditions: Internal oscillation circuit is used. Each terminal of DS1, DS2, FS, SHL, M/S, STB, and FCS is connected to $\mathrm{V}_{\text {CC }}$ and each of CL1 and TH to GND. Oscillator is set as described in note 8.
11. This value is specified for current flowing through GND under the following conditions: Each terminals of DS1, DS2, FS, SHL, STB, FCS and CR is connected to VCC, CL1, TH, and M/S to GND and the terminals CL2, M, and DL are respectively connected to terminals CL2, M, and DL of the HD61103A under the conditions described in note 10.
12. This value is specified for current flowing through $\mathrm{V}_{\mathrm{EE}}$ under the condition described in note 10. Don't connect any lines to terminal V.
13. This figure shows a typical relation among oscillation frequency, Rf and Cf. Oscillation frequency may vary with the mounting conditions.


## AC Characteristics

$\left(\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0\right.$ to $-11.5 \mathrm{~V}, \mathrm{Ta}=-20$ to $\left.+75^{\circ} \mathrm{C}\right)$

1. Slave Mode (M/S = GND)


| Item | Symbol | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CL2 low level width (FCS = GND) | ${ }_{\text {WLCL2L }}$ | 450 | - | - | ns |  |
| CL2 high level width (FCS = GND) | ${ }_{\text {WHCLLL }}$ | 150 | - | - | ns |  |
| CL2 low level width ( $F C S=V_{C C}$ ) | ${ }^{\text {twLCL2H }}$ | 150 | - | - | ns |  |
| CL2 high level width ( $F C S=\mathrm{V}_{\mathrm{CC}}$ ) | ${ }^{\text {W WHCL2H }}$ | 450 | - | - | ns |  |
| Data setup time | $t_{\text {d }}$ | 100 | - | - | ns |  |
| Data hold time | $t_{\text {DH }}$ | 100 | - | - | ns |  |
| Data delay time | $t_{\text {DD }}$ | - | - | 200 | ns | 1 |
| Data hold time | ${ }^{\text {t }}$ DHW | 10 | - | - | ns |  |
| CL2 rise time | tr | - | - | 30 | ns |  |
| CL2 fall time | tf | - | - | 30 | ns |  |

Note: 1. The following load circuit is connected for specification.
Output Terminal


## HD61103A

2. Master Mode (M/S $\left.=\mathbf{V}_{\mathbf{C C}}, \mathbf{F C S}=\mathbf{V}_{\mathbf{C C}}, \mathbf{C f}=\mathbf{2 0} \mathrm{pF}, \mathbf{R f}=\mathbf{4 7} \mathbf{k} \Omega\right)$


| Item | Symbol | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Data setup time | $t_{\text {DS }}$ | 20 | - | - | $\mu \mathrm{s}$ |  |
| Data hold time | $t_{\text {DH }}$ | 40 | - | - | $\mu \mathrm{s}$ |  |
| Data delay time | ${ }^{\text {D }}$ D | 5 | - | - | $\mu \mathrm{s}$ |  |
| FRM delay time | tbfrm | -2 | - | +2 | $\mu \mathrm{s}$ |  |
| M delay time | $t_{\text {DM }}$ | -2 | - | +2 | $\mu \mathrm{s}$ |  |
| $\mathrm{CL}_{2}$ low level width | $\mathrm{t}_{\text {WLCL2 }}$ | 35 | - | - | $\mu \mathrm{s}$ |  |
| $\mathrm{CL}_{2}$ high level width | ${ }^{\text {WHHCL2 }}$ | 35 | - | - | $\mu \mathrm{s}$ |  |
| \$1 low level width | tWL¢ 1 | 700 | - | - | ns |  |
| \$2 low level width | tWL¢ 2 | 700 | - | - | ns |  |
| \$1 high level width | tWH\%1 | 2100 | - | - | ns |  |
| \$2 high level width | tWH¢2 | 2100 | - | - | ns |  |
| \$1-¢2 phase difference | $t_{\text {D12 }}$ | 700 | - | - | ns |  |
| \$2- \$1 phase difference | $\mathrm{t}_{\mathrm{D} 21}$ | 700 | - | - | ns |  |
| \$1, $\phi 2$ rise time | tr | - | - | 150 | ns |  |
| \$1, $\$ 2$ fall time | tf | - | - | 150 | ns |  |



## Block Functions

## Oscillator

The CR oscillator generates display timing signals and operating clocks for the HD61102. It is required when the HD61103A is used with the HD61102. An oscillation resistor Rf and an oscillation capacitor Cf are attached as shown in figure 1 and terminal $\overline{\text { STB }}$ is connected to the high level. When using an external clock, input the clock into terminal CR and don't connect any lines to terminal R and C.


Figure 1 Oscillator Connection with HD61102
The oscillator is not required when the HD61103A is used with the HD61830. Connect terminal CR to the high level and don't connect any lines to terminals R and C (figure 2).


Figure 2 Oscillator Connection with HD61830

## Timing Generator Circuit

The timing generator circuit generates display timing and operating clock for the HD61102. This circuit is required when the HD61103A is used with the HD61102. Connect terminal M/S to high level (master mode). It is not necessary when the display timing signal is supplied from other circuits, for example, from HD61830. In this case connect the terminals FS, DS1, and DS2 to high level and M/S to low level (slave mode).

## Bidirectional Shift Register

A 64-bit bidirectional shift register. The data is shifted from DL to DR when SHL is at high level and from DR to DL when SHL is at low level. In this case, CL2 is used as shift clock. The lowest order bit of the bidirectional shift register, which is on the DL side, corresponds to X 1 and the highest order bit on the DR side corresponds to X64.

## HD61103A

## Liquid Crystal Display Driver Circuit

The combination of the data from the shift register with the $M$ signal allows one of the four liquid crystal display driver levels V1, V2, V5 and V6 to be transferred to the output terminals (table 1).

Table 1 Output Levels

| Data from the <br> Shift Register | M | Output Level |
| :--- | :--- | :--- |
| 1 | 1 | V2 |
| 0 | 1 | V6 |
| 1 | 0 | V1 |
| 0 | 0 | V5 |

## HD61103A Terminal Functions

| Terminal <br> Name | Number of <br> Terminals | I/O <br> Connected <br> to | Function |
| :--- | :--- | :--- | :--- |

## HD61103A Terminal Functions (cont)

| Termina! Name | Number of Terminals | 110 | Connected to | Function |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FS | 1 | 1 | $\mathrm{V}_{\text {cc }}$ or GND | Selects frequency. |  |  |  |  |
|  |  |  |  | $\begin{aligned} & \text { fosc }=430 \mathrm{kHz} \text { at } \mathrm{FCS}=\mathrm{V}_{\mathrm{cC}} \\ & \text { fosc }=215 \mathrm{kHz} \text { at } \mathrm{FCS}=\mathrm{GND} \end{aligned}$ |  |  |  |  |
|  |  |  |  | This terminal is active only in the master mode. Connect it to $\mathrm{V}_{\mathrm{Cc}}$ in the slave mode. |  |  |  |  |
| DS1, DS2 | 2 | 1 | Vccor GND | Selects display duty factor. |  |  |  |  |
|  |  |  |  | Display Duty Factor | 1/48 | 1/64 | 1/96 | 1/128 |
|  |  |  |  | DS1 | GND | GND | $\mathrm{V}_{\text {cc }}$ | $\mathrm{V}_{\mathrm{cc}}$ |
|  |  |  |  | DS2 | GND | $V_{\text {cc }}$ | GND | $\mathrm{V}_{\mathrm{cc}}$ |
|  |  |  |  | These terminals are valid only in the master mode. Connect them to $\mathrm{V}_{\mathrm{CC}}$ in the slave mode. |  |  |  |  |
| $\begin{aligned} & \overline{\mathrm{STB}} \\ & \mathrm{TH} \\ & \mathrm{CL1} \end{aligned}$ | 111 | 1 | $V_{C C}$ or GND | Input terminal for testing. <br> Connect $\overline{\mathrm{STB}}$ to $\mathrm{V}_{\mathrm{cc}}$. <br> Connect TH and CL1 to GND. |  |  |  |  |
|  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |
| CR, R, C | 3 |  |  | Oscillator. |  |  |  |  |
|  |  |  |  | In the master mode, use these terminals as shown below. |  |  |  |  |
|  |  |  |  | Usage of these terminals in the master mode: |  |  |  |  |
|  |  |  |  | Internal oscillatio | External clock |  |  |  |
|  |  |  |  |  |  |  | ernal ock $\qquad$ | Open |
|  |  |  |  | R CR |  | - | CR | C |

In the slave mode, stop the oscillator as shown below:


| \$1, \$2 | 2 | 0 | HD61102 | Operating clock output terminals for the HD61102. <br> Master mode: Connect these terminals to terminals \$1 and $\phi 2$ of the HD61102 respectively. |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
|  |  |  |  | Slave mode: | Don't connect any lines to these terminals. |

## HD61103A Terminal Functions (cont)

$\left.\begin{array}{llllll}\begin{array}{l}\text { Terminal } \\ \text { Name }\end{array} & \begin{array}{l}\text { Number of } \\ \text { Terminals }\end{array} & \text { I/O } & \begin{array}{l}\text { Connected } \\ \text { to }\end{array} & \text { Function } & \\ \hline \text { FRM } & 1 & \text { O } & \text { HD61102 } & \begin{array}{l}\text { Frame signal. } \\ \text { Master mode: }\end{array} \\ \hline \text { M } & & & \text { Slave mode: } \\ \text { of the HD61102. } \\ \text { Dont connect any lines to this } \\ \text { terminal. }\end{array}\right]$
DL, DR 2 I/O

Open or FLM Data I/O terminals of bidirectional shift register. of HD61830

DL corresponds to X 1 's side and DR to $\mathrm{X64}$ 's side.
Master mode: Output common scanning signal. Don't connect any lines to these terminals normally.
Slave mode: Connect terminal FLM of the HD61830 to DL (when $\mathrm{SHL}=\mathrm{V}_{\mathrm{CC}}$ ) or DR (when SHL = GND)


## HD61103A Terminal Functions (cont)

| Terminal <br> Name | Number of <br> Terminals | $1 / 0$ | Connecteat <br> to | Function |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{X} 1-\mathrm{X64}$ | 64 | O | Liquid crystal <br> display | Liquid crystal display driver output. <br> Output one of the four liquid crystal display driver levels <br> V1, V2, V5, and V6 with the combination of the dat from |
|  |  |  |  |  |
|  |  |  |  |  |



Data 1: Selected level
0 : Non-selected level
When SHL is $\mathrm{V}_{\mathrm{Cc}}, \mathrm{X} 1$ corresponds to COM1 and X64 corresponds to COM64.
When SHL is GND, X64 corresponds to COM1 and X1 corresponds to COM64.

|  |  | $\left.\begin{array}{l} \mathrm{H}: \mathrm{V}_{\mathrm{CC}} \\ \mathrm{~L}: \mathrm{GND}^{3} \end{array}\right\} \text { Fixed }$ |  | "-" means "open". |  | Rf: Oscillation resister <br> Cf: Oscillation capacitor |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | \$1 | \$2 | FRM | M | CL2 | SHL | DL | DR | X1-X64 |
| A | L L L L HHHHH-- |  |  |  | from MB | from CL1 | H | $\begin{aligned} & \text { from FLM } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ | - | COM1-COM64 |
|  | LLLLHHHNH |  |  |  | HD61830 | HD61830 | L | - | $\begin{aligned} & \text { from FLM } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ | COM64-COM1 |
| B | L L H HHHHH-- | - | - | - | $\begin{gathered} \text { from MB } \\ \text { of } \\ \text { HD61830 } \end{gathered}$ | $\begin{aligned} & \text { from MA } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ |  | $\begin{aligned} & \text { from FLM } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ | $\begin{aligned} & \text { to DUDR } \\ & \text { of HD61103A } \\ & \text { No. } 2 \end{aligned}$ | COM1-COM64 |
|  | LLLHHHHHH-L |  |  |  |  |  |  | to DLDR of HD61103A No. 2 | $\begin{aligned} & \text { from FLM } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ | COM64-COM1 |
| C | LLLHHHHHH-- | - | - | - | $\begin{aligned} & \text { from MB } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ | $\begin{aligned} & \text { from MA } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ | $\mathrm{H}^{\text {fr }}$ | from DLIDR of HD61103A No. 1 | - | COM65-COM128 |
|  |  |  |  |  |  |  | L |  | from DLIDR of HD61103A No. 1 | COM128-COM65 |
| D | $\text { H L L H H } \underset{\substack{\text { or } \\ \text { LH }}}{\substack{\text { L_ }}}{ }_{C f}^{\text {Rf }} \text { Rf }$ | $\begin{gathered} \text { to } \phi 1 \\ \text { of } \\ \text { HD61102 } \end{gathered}$ | to $\$ 2$ofHD61102 | $\begin{aligned} & \text { to FRM } \\ & \text { of } \\ & \text { HD61102 } \end{aligned}$ | $\begin{gathered} \text { to } \mathrm{M} \\ \text { of } \\ 2 \mathrm{HD} 61102 \end{gathered}$ | $\begin{gathered} \text { to } \mathrm{CL} \\ \text { of } \\ \text { HD61102 } \end{gathered}$ | H | - | - | COM1-COM64 |
|  |  |  |  |  |  |  | L | - | - | COM64-COM1 |
| E | HLLHH LL $H^{\text {Rif }}$ Rf | to ${ }^{\text {d }}$ | to \$2 | to FRM | toM of | to CL of HD61102 | H | - |  | COM1-COM64 |
|  | HLH ${ }_{\text {LH }}^{\text {Or }} \mathrm{Cf}$ |  |  |  | $\begin{aligned} & \text { HD61102 } \\ & \text { HD61103A } \end{aligned}$ | $\begin{aligned} & \text { to CL2 of } \\ & \text { HD61103A } \end{aligned}$ | $\mathrm{L}$ | $\begin{gathered} \text { to DUDR } \\ \text { of HD61103A } \\ \text { No. } 2 \end{gathered}$ | - - | COM64-COM1 |
| F | LLLHHHHHH-- | - |  | - | from M from CL2 <br> of of <br> HD61103A HD61103A <br> No. 1 No. 1 |  | H | from DLDR of HD61103A No. 1 | - | COM1-COM64 |
|  |  |  |  | L |  |  | - | from DUDR of HD61103A No. 1 | COM64-COM1 |

## Outline of HD61103A System Configuration

1. Use with Hid 61830
a. When display duty ratio of LCD is more than $1 / 64$


One HD61103A drives common signals.

Refer to
Connection list A


One HD61 103A drives common signals for upper and lower panels.

Two HD61103As drive upper and lower panel separately to ensure the quality of display. No. 1 and No. 2 operate in parallel.
b. When display duty ratio of LCD is from $1 / 65$ to $1 / 128$


Two HD61103As connected serially drive common signals.

Refer to Connection list B for No. 1. Refer to Connection list C for No. 2.

Refer to Connection list B for No. 1. Refer to Connection list C for No. 2.

Refer to Connection list B for No. 1 and 3. Refer to Connection list $\mathbf{C}$ for No. 2 and 4.
2. Use with HD61102 (1/64 duty ratio)


One HD61103A drives common signals and supplies timing signals to the HD61102s.


One HD61103A drives upper and lower panels and supplies timing signals to the HD61102s.

Refer to Connection list D

Two HD61103As drive upper and lower panels in parallel to ensure the quality of display. No. 1 supplies timing signals to No. 2 and the HD61102s.

Refer to Connection list E for No. 1

Refer to Connection list $F$ for No. 2

## Connection Example 1

Use with HDói 102 (RAMM type segment driver).
a. $1 / 64$ duty ratio (See Connection List D)


Figure 1 Example 1
Note: 1. The values of R1 and R2 vary with the LCD panel used.
When bias factor is $1 / 9$, the values of R1 and R2 should satisfy

$$
\frac{R 1}{4 R 1+R 2}=\frac{1}{9}
$$

For example,

$$
R 1=3 \mathrm{k} \Omega, R 2=15 \mathrm{k} \Omega
$$



Figure 2 Example 1 Waveform (RAM type, 1/64 duty cycle)

## Connection Example 2

Use with HD61830 (Display controller).
a. $1 / 64$ duty ratio (See Connection list A)


Figure 3 Example 2 (1/64 duty ratio)


Figure 4 Example 2 Waveform (1/64 duty ratio)
HITACHI
b. $1 / 100$ duty ratio (See Connection list B, C)


Figure 5 Example 2 (1/100 duty ratio)


Figure 6 Example 2 (1/100 duty ratio)

HITACHI

# HD61104,HD61104A (Dot Matrix Liquid Crystal Graphic Display Column Driver) 

## Description

HD61104, HD61104A is a column (segment) driver for large-area dot matrix liquid crystal graphic display systems.

## Features

- Display duty cycle: $1 / 64-1 / 200$
- Internal liquid crystal display driver: 80 drivers
- 4-bit bus, bidirectional shift data transfer
- Cascade connection with enable format
- Data transfer rate: 3.5 MHz
- Power supply for logic circuit: $5 \mathrm{~V} \pm 10 \%$
- Power supply for LCD drive circuits :

10 to 26 V (HD61104)
10 to 28 V (HD61104A)

- Standby function
- CMOS process
- 100-pin flat plastic package


## Ordering Information

| Type No. | LCD Driving <br> Level (V) | Package |
| :--- | :--- | :--- |
| HD61104 | +10 to +26 | 100 pin plastic <br> QFP (FP-100) |
| HD61104A | +10 to +28 V |  |
| HD61104TF | +10 to $+28 V$ | 100 pin plastic T- <br> QFP (TFP-100) |

## Absolute Maximum Ratings

| Item | Symbol | Value | Unit | Note |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage (1) |  | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 2 |
| Supply voltage (2) | HD61104 | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-28.0$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |  |
|  | HD61104A | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-28.5$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ |  |  |
| Terminal voltage (1) |  | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 2,3 |
| Terminal voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 4 |  |
| Operating temperature | $\mathrm{T}_{\mathrm{Opr}}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |  |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |  |

Notes: 1. LSIs may be permanently destroyed if used beyond the absolute maximum ratings. In ordinary operation, it is desirable to use them within the limits of electrical characteristics, because using them beyond these conditions may cause malfunction and poor reliability.
2. All voltage values are referenced to $\mathrm{GND}=\mathrm{OV}$.
3. Applies to input terminals, SHL, CL1, CL2, $D_{0}-D_{3}, E$, and $M$.
4. Applies to $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$, and $\mathrm{V}_{4}$. Must maintain
$V_{C C} \geq V_{1} \geq V_{3} \geq V_{4} \geq V_{2} \geq V_{E E}$
Connect a protection resister of $15 \Omega \pm 10 \%$ to each terminal in series.

## Pin Arrangement


(Top View)
(FP-100/TFP-100)


## Electrical Characteristics

## DC Characteristics

$\left(V_{C C}=5 \mathrm{~V} \pm 10 \%\right.$, GND $=0 \mathrm{~V}, \mathrm{~V}_{\mathbf{C C}}-\mathrm{V}_{\mathrm{EE}}=10$ to 26 V (HD61104), $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=10$ to 28 V (HD61104A), $\mathrm{Ta}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$ )

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{\text {IH }}$ | $0.7 \times V_{c c}$ |  | $V_{c c}$ | V |  | 1 |
| Input low voltage | $\mathrm{V}_{\text {IL }}$ | 0 |  | $0.3 \times \mathrm{V}_{\text {c }}$ | V |  | 1 |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{cc}}-0.4$ |  |  | V | $\mathrm{l}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 2 |
| Output low voltage | $\mathrm{V}_{\mathrm{a}}$ |  |  | 0.4 | V | $\mathrm{l}_{\mathrm{L}}=400 \mu \mathrm{~A}$ | 2 |
| Driver on resistance | Ron |  |  | 7.5 | k $\Omega$ | $\begin{aligned} & V_{E E}=-10 V, L \text { Load } \\ & \text { current }=100 \mu \mathrm{~A} \end{aligned}$ | 5 |
| Input leakage current | $\mathrm{ILI}_{1}$ | -1 |  | 1 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathbb{N}}=0$ to $\mathrm{V}_{\text {cc }}$ | 1 |
| Input leakage current | $\mathrm{ILL}^{2}$ | -25 |  | 25 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{EE}}$ to $\mathrm{V}_{\text {CC }}$ | 3 |
| Dissipation current (1) | IGND |  |  | 2.0 | mA |  | 4 |
| Dissipation current (2) | lee |  |  | 0.2 | mA | HD61104 | 4 |
|  |  |  |  | 0.4 |  | HD61104A |  |
| Dissipation current (3) | $\mathrm{I}_{\mathbf{S} T}$ |  |  | 100 | $\mu \mathrm{A}$ |  | $\begin{aligned} & 4 \\ & 5 \end{aligned}$ |

Notes: 1. Applies to CL1, CL2, SHL, E, M, and $D_{0}-D_{3}$.
2. Applies to CAR.
3. Applies to $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$, and $\mathrm{V}_{4}$.
4. Specified when display data is transferred under following conditions:

CL2 frequency fcp2 $=2.5 \mathrm{MHz}$ (data transfer rate)
CL1 frequency $\mathrm{fcp} 1=14.0 \mathrm{kHz}$ (data latch frequency)
$M$ frequency $\quad f_{M}=35 \mathrm{~Hz}$ (frame frequency/2)
Display duty ratio $1 / 200$
Specified when $\mathrm{V}_{\mathbb{I}}=\mathrm{V}_{\mathrm{cc}}, \mathrm{V}_{\mathrm{IL}}=$ GND and no load on outputs.
$l_{G N D}: \quad$ currents between $V_{C C}$ and GND
$\mathrm{I}_{\mathrm{EE}}$ : currents between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$
5. Currents between $\mathrm{V}_{\mathrm{Cc}}$ and GND at standby ( $\overline{\mathrm{E}}$ input $=$ high).
6. Resistance between terminal Y (one of Y 1 to Y 80 ) and terminal V (one of $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$, and $\mathrm{V}_{4}$ ) when load current flows through one of the terminals Y 1 to Y 80 . This value is specified under the following conditions:

$$
\begin{aligned}
V_{C C}-V_{E E} & =26 V \\
V_{1}, V_{3} & =V_{C C^{-}}-2 / 10\left(V_{C C}-V_{E E}\right) \\
V_{2}, V_{4} & =V_{E E}+2 / 10\left(V_{C C}-V_{E E}\right)
\end{aligned}
$$



The following is a description of the range of power supply voltage for liquid crystal display drives. Apply positive voltage to $V_{1}$ and $V_{3}$, and negative voltage to $V_{2}$ and $V_{4}$, within the $\Delta V$ range. This range allows stable impedance on driver output $\left(R_{\mathrm{ON}}\right)$. Notice that $\Delta \mathrm{V}$ depends on power supply voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$.


Correlation between Driver Output Waveform and Power Supply Voltages for Liquid Crystal Display Drive


Correlation between Power Supply Voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ and $\mathbb{N}$

## Terminal Configuration

Input Terminal
Applicable Terminals: CL1, SHL, $\bar{E}, M$


Input Terminal (controlled by Enable signal)
Applicable Terminals: $C L 2, D_{0}-D_{3}$
unput Terminal


Applicable Terminal : $\overline{\mathrm{CAR}}$


## Output Terminal

Applicable Terminals: Y1-Y80


AC Characteristics
$\left(\mathbf{V}_{\mathbf{C C}}=5 \mathrm{~V} \pm 10 \%, \mathbf{G N D}=0 \mathrm{~V}, \mathrm{Ta}=-20\right.$ to $\pm 75^{\circ} \mathrm{C}$ )

| Item | Symbol | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock cycle time | tcre | 285 | - | - | ns |  |
| Clock high level width | tcWH | 110 | - | - | ns |  |
| Clock low level width | $\mathrm{t}_{\mathrm{CWL}}$ | 110 | - | - | ns |  |
| Clock setup time | ${ }^{\text {s }}$ SL | 80 | - | - | ns |  |
| Clock hold time | $t_{\text {HCL }}$ | 80 | - | - | ns |  |
| Clock rise/fall time | $\mathrm{t}_{\mathrm{CT}}$ | - | - | 30 | ns |  |
| Data setup time | $\mathrm{t}_{\text {DSU }}$ | 80 | - | - | ns |  |
| Data hold time | $t_{\text {DH }}$ | 80 | - | - | ns |  |
| E setup time | tesu | 75 | - | - | ns |  |
| Output delay time | tDCAR | - | - | 180 | ns | 1 |
| M phase difference time | $\mathrm{t}_{\mathrm{CM}}$ | - | - | 300 | ns |  |
| CL1 cycle time | $\mathrm{t}_{\mathrm{CL} 1}$ | $\mathrm{tcyc} \times 10$ | - | - | ns |  |

Note: 1. The following load circuit is connected for specification:


## HD61104, HD61104A

| Terminal Name | Number of Terminals | $1 / 0$ | Connected to | Functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{c c}$ | 1 |  | Power supply | $\mathrm{V}_{\text {cc }}$-GND: | Power supply for internal logic |
| GND | 1 |  |  | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ : | Power supply for LCD drive circuit |
| $V_{1}$ | 4 |  | Power supply | Power supply for liquid crystal drive. <br> $\mathrm{V}_{1}, \mathrm{~V}_{2}$ : selection level <br> $V_{3}, V_{4}$ : non-selection level |  |
| $V_{2}$ |  |  |  |  |  |
| $V_{3}$ |  |  |  |  |  |
| $\mathrm{V}_{4}$ |  |  |  |  |  |
| Y1-Y80 | 80 | 0 | LCD | Liquid crystal driver outputs. <br> Selects one of the 4 levels, $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$, and $\mathrm{V}_{4}$. Relation among output level, $M$, and display data ( $D$ ) is as follows: |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |
|  |  |  |  |  | $D \quad \sqrt{10} 10$ |
|  |  |  |  | Output level |  |
| M | 1 | 1 | Controller | Switch signal to convert liquid crystal drive waveform into AC. |  |
| CL1 | 1 | 1 | Controller | Latch clock of display data (falling edge triggered). <br> Synchronized with the fall of CL1, liquid crystal driver signals corresponding to the display data are output. |  |
|  |  |  |  |  |  |
| CL2 | 1 | I | Controller | Shift clock of display data (D). |  |
|  |  |  |  | Falling edge triggered. |  |
| $D_{0}-D_{3}$ | 4 | 1 | Controller | Input of 4-bit display data (D) |  |
|  |  |  |  | D | Liquid Crystal Liquid Crystal <br> Driver Output <br> Display  |
|  |  |  |  | 1 <br> (High level) | Selection <br> level |
|  |  |  |  | $\begin{aligned} & 0 \\ & \text { (Low level) } \end{aligned}$ | Non-selection <br> level |
|  |  |  |  | Truth table (P | sitive logic) |
|  |  |  |  | SHL | Input data and latch circuit 1 |
|  |  |  |  | 0 | $\mathrm{D}_{3} \rightarrow 1 \rightarrow 5 \rightarrow 9 \ldots \rightarrow 73 \rightarrow 77$ |
|  |  |  |  |  | $\mathrm{D}_{2} \rightarrow 2 \rightarrow 6 \rightarrow 10 \rightarrow 74 \rightarrow 78$ |
|  |  |  |  |  | $\mathrm{D}_{1} \rightarrow 3 \rightarrow 7 \rightarrow 11 \rightarrow 75 \rightarrow 79$ |
|  |  |  |  |  | $\mathrm{D}_{0} \rightarrow 4 \rightarrow 8 \rightarrow 12 \rightarrow 76 \rightarrow 80$ |


| Terminal <br> Name | Number of <br> Terminals | Connected <br> to | Functlons |
| :--- | :--- | :--- | :--- |

## Typical Application

Figure 1 is an LCD panei with $200 \times 640$ dots on which characters are displayed with $1 / 200$ duty cycle dynamic drive.


Figure $1200 \times 640$ Dot LCD Panel Example
Cascade eight HD61104s. Input data to the $D_{0}-D_{3}$ terminals of Nos. 1-8. Connect $\bar{E}$ of No. 1 to GND. Connect no lines to CAR of No. 8 . Connect common signal terminals (COM1-COM200) to the common driver HD61105. ( $\mathrm{m}, \mathrm{n}$ ) of LCD panel is the address corresponding to each dot. Figure 2 shows timing.


## HD61105,HD61105A (Dot Matrix Liquid Crystal Graphic Display Common Driver)

## Description

The HD61105, HD61105A is a common signal driver for dot matrix liquid crystal graphic display systems. It provides 80 driver output lines and the impedance is low enough to drive a large screen.

As the HD61105, HD61105A is produced in a CMOS process, it is fit for use in portable battery drive equipments utilizing the liquid crystal display's low power consumption.

## Features

- Dot matrix liquid crystal graphic display common driver with low impedance
- Internal liquid crystal display driver circuit: 80 circuits
- Display duty ratio factor: 1/64-1/200
- Internal 80-bit shift register
- Power supply for logic circuit: $5 \pm 10 \%$
- Power supply for LCD drive circuits:
-10 to 26 V (HD61105)
-10 to 28 V (HD61105A)
- CMOS process
- 100-pin plastic OFP (FP-100)


## Ordering Information

| Type No. | LCD Driving <br> Level (V) | Package |
| :--- | :--- | :--- | | HD61105 | 10 to 26 | 100 pin <br> plastic <br> QFP (FP-100) |
| :--- | :--- | :--- |
| HD61105A | 10 to 28 | 100 pin <br> plastic <br> T-QFP (TFP-100) |
| HD61105TF | 10 to 28 |  |

## Pin Arrangement



Block Diagram


## Absolute maximum ratings

| Item | Symbol | Value | Unit | Note |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply voltage (1) |  | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 2 |
| Supply voltage (2) | HD61105 | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-28.0$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 5 |
|  | HD61105A |  | $\mathrm{V}_{\mathrm{CC}}-28.5$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ |  |  |
| Terminal voltage (1) |  | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 2,3 |
| Terminal voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 4,5 |  |
| Operating temperature | Topr | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |  |
| Storage temperature | Tstg | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |  |

Notes: 1. LSIs may be permanently destroyed if used beyond the absolute maximum ratings. In ordinary operation, it is desirable to use them within the limits of electrical characteristics, because using them beyond these conditions may cause malfunction and poor reliability.
2. All voltage values are referred to $\mathrm{GND}=0 \mathrm{~V}$.
3. Applies to input terminals except $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{5}$, and $\mathrm{V}_{6}$.
4. Applies to $V_{1}, V_{2}, V_{5}$, and $V_{6}$.
5. $\mathrm{V}_{\mathrm{CC}} \geqq \mathrm{V}_{1} \geqq \mathrm{~V}_{6} \geqq \mathrm{~V}_{5} \geqq \mathrm{~V}_{2} \geqq \mathrm{~V}_{\mathrm{EE}}$ must be maintained.

## Electrical Characteristics

## DC Characteristics

$\left(\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{cc}}-\mathrm{V}_{\mathrm{EE}}=10\right.$ to 26 V (HD61105), $\mathrm{Vcc}_{\mathrm{cc}}-\mathrm{V}_{\mathrm{kE}}=10$ to 28 V (HD61105A), $\mathrm{T}_{\mathrm{a}}=-20$ to $+75^{\circ} \mathrm{C}$ )

Specifications

| Test Item | Symbol |  |  |  | Unit | Test Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | $0.7 \times \mathrm{V}_{\mathrm{cc}}$ | - | V cc | V |  | 1 |
| Input low voltage | VIL | GND | - | $0.3 \times \mathrm{Vcc}$ | V |  | 1 |
| Output high voltage | VOH | Vcc - 0.4 | - | - | V | $\mathrm{IOH}=-0.4 \mathrm{~mA}$ | 2 |
| Output low voltage | VoL | - | - | 0.4 | V | $\mathrm{loL}=0.4 \mathrm{~mA}$ | 2 |
| $\mathrm{Vi}-\mathrm{Xj}$ on resistance | Ron | - | - | 2.0 | k $\Omega$ | $V_{C C}-V_{E E}=10 \mathrm{~V}$ <br> Load current $\pm 150 \mu \mathrm{~A}$ | 5 |
| Input leakage current | 1111 | $-1.0$ | - | 1.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=0$ to VCc | 3 |
| Input leakage current | ILL2 | - 25 | - | 25 | $\mu \mathrm{A}$ | $V_{\text {IN }}=V_{\text {EE }}$ to $V_{C C}$ | 4 |
| Clock frequency | fCL | - | - | 100 | kHz | Transfer clock CL |  |
| Dissipation current (1) | $\mathrm{I}_{\mathrm{GG1}}$ | - | - | 200 | $\mu \mathrm{A}$ | at $1 / 200$ duty cycle operation | 6 |
| Dissipation current (2) | $I_{\text {EE }}$ | - | - | 100 | $\mu \mathrm{A}$ | at $1 / 200$ duty cycle operation | 7 |

Notes: 1. Applies to input terminals FCS, SHL, DI, M, and CL.
2. Applies to output terminal of DO.
3. Applies to the terminals NC, and the input terminals FCS, SHL, DI, M, and CL.
4. Applies to $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{5}$, and $\mathrm{V}_{6}$. No wire should be connected to $\mathrm{X}_{1}-\mathrm{X}_{80}$.
5. Resistance value between terminal $X$ (one of $X_{1}$ to $X_{80}$ ) and terminal $V$ (one of $V_{1}, V_{2}, V_{5}$, and $V_{6}$ ) when load current is applied to one of terminals $X_{1}$ to $X_{80}$. This value is specified under the following conditions:

$$
\begin{aligned}
& V_{C C}-V_{E E}=26 \mathrm{~V} \\
& V_{1}, V_{6}=V_{C C}-1 / 10\left(V_{C C}-V_{E E}\right) \\
& V_{2}, V_{5}=V_{E E}+1 / 10\left(V_{C C}-V_{E E}\right)
\end{aligned}
$$



The following is a description of the range of power supply voltage for liquid crystal display drives. Apply positive voltage to $V_{1}$ and $V_{6}$, and negative voltage to $\mathrm{V}_{2}$ and $\mathrm{V}_{5}$, within
the $\Delta V$ range. This range allows stable impedance on driver output (Ron). Notice that $\triangle V$ depends on power supply voltage $V_{C C}-V_{E E}$.



Correlation between Driver Output Waveform and Power Supply Voltages for Liquid Crystal Display Drive

Correlation between Power Supply Voltage $V_{C C}-V_{E E}$ and $\triangle V$
6. The currents flowing through the GND terminal. Specified when display data is transferred under following conditions:
CL frequency
$\mathrm{f}_{\mathrm{CL}}=14 \mathrm{kHz}$ (data transfer rate)
$M$ frequency
$\mathrm{fM}=35 \mathrm{~Hz}$ (frame frequency/2) 1/200
Display duty ratio
$\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{cc}}, \mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$
No load on outputs
7. The currents flowing through the $V_{E E}$ terminal in the conditions of note 6 . No line should be connected to the V terminal.

AC Characteristics (Vcc $=5 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20$ to $+75^{\circ} \mathrm{C}$ )


| Item | Symbol | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock low level width (FCS = GND) | twL1 | 5.0 |  |  | $\mu \mathrm{S}$ |  |
| Clock high level width (FCS = GND) | twh1 | 125 |  |  | ns |  |
| Clock low level width ( $\mathrm{FCS}=\mathrm{V}_{\mathrm{cc}}$ ) | twL2 | 125 |  |  | ns |  |
| Clock high level width ( $\mathrm{FCS}=\mathrm{Vcc}^{\text {) }}$ | tWH2 | 5.0 |  |  | $\mu \mathrm{s}$ |  |
| Data setup time | $t_{\text {DS }}$ | 100 |  |  | ns |  |
| Data hold time | $t_{\text {DH }}$ | 100 |  |  | ns |  |
| Output delay time | $t_{\text {D }}$ |  |  | 3.0 | $\mu \mathrm{s}$ | 1 |
| Output hold time | tDHW | 100 |  |  | ns |  |
| Clock rise time | $t_{r}$ |  |  | 30 | ns |  |
| Clock fall time | $\mathrm{t}_{\mathrm{f}}$ |  |  | 30 | ns |  |

Note: 1. The following load circuits are connected for specification:

Output terminal


## Terminal Configuration

## Input Terminal

Applicable Terminals: DI, CL, SHL, FCS, M


## Output Terminal

Applicable Terminal: DO


## Output Terminal

Applicable Terminals: $\mathbf{X}_{1}-X_{80}$


## Block Diagram



## HITACHI

## Block Functions

## Bidirectional Shift Register

This is a 80-bit bidirectional register. The data from the DI terminal is shifted by the shift clock CL. The output terminal DO outputs the last shifted data. In case of serial cascade connection, terminal DO functions as the data input to the next LSI. Terminal SHL selects the data shift direction (table 1), and the terminal FCS selects the shift clock phase (table 2).

## Liquid Crystal Display Driver Circuit

The combination of the data from the shift register with $M$ signal allows one of the four liquid crystal display driver levels V1, V2, V5, and V6 to be transferred to the output terminals (table 3 ).

Table 1 SHL Truth Table
(Positive Logic)
SHL Data Shift Direction

| 1 | DI $\rightarrow$ SR1 $\rightarrow$ SR2 $\rightarrow$ SR3 $\cdots \cdots \cdots \cdots \cdots \cdots \cdots \cdots \cdots$ SR79 $\rightarrow$ SR80 $\rightarrow$ DO |
| :--- | :--- |
| 0 | DI $\rightarrow$ SR80 $\rightarrow$ SR79 $\rightarrow$ SR78 $\ldots \ldots \ldots \ldots \ldots \ldots \ldots$ SR2 $\rightarrow$ SR1 $\rightarrow$ DO |

Table 2 FCS Truth Table

| FCS | Shift Clock Phase |
| :--- | :--- |
| 0 | Shifted at the falling edge of $C L$ |
| 1 | Shifted at the rising edge of $C L$ |

Table 3 M Truth Table

| Data from the Shift Register | $\mathbf{M}$ | Output level |
| :--- | :--- | :--- |
| 0 | 0 | $V_{5}$ |
| 1 | 0 | $V_{1}$ |
| 0 | 1 | $V_{6}$ |
| 1 | 1 | $V_{2}$ |

HD61105 Terminal Functions

| Torminal Name | Number of Terminals | 1/0 | Connecied to | Functions |
| :---: | :---: | :---: | :---: | :---: |
| Vcc | 111 |  | Power supply | $\mathrm{V}_{\mathrm{cc}}$ - GND: Power supply for internal logic <br> $V_{C C}-V_{E E}$ : Power supply for LCD drive circuit |
| GND |  |  |  |  |
| Vee |  |  |  |  |
| $\mathrm{V}_{1}$ | 4 |  | Liquid crystal drive level power supply | Power supply for liquid crystal drive <br> $\mathrm{V}_{1}, \mathrm{~V}_{2}$ : selection level <br> $V_{5}, V_{6}$ : non-selection level |
| $V_{2}$ |  |  |  |  |
| $V_{5}$ |  |  |  |  |
| $V_{6}$ |  |  |  |  |
| FCS | 1 | 1 | Vcc or GND | Selects shift clock phase. |
|  |  |  |  | FCS $=\mathrm{V}_{\mathrm{CC}}$ Shift register operates at the rise of CL <br> FCS $=$ GND Shift register operates at the fall of CL |
| M | 1 | 1 | Controller | Signal to convert LCD driver signal into AC |
| CL | 1 | 1 | Controller | Shift clock |
|  |  |  |  | FCS $=V_{C C}$ Shift register operates at the rise of CL <br> FCS = GND Shift register operates at the fall of CL |
| DI | 1 | 1 | Controller or terminal DO of HD61105 | Shift register data input In case of cascade connection, the terminal DI is connected to the terminal DO of the preceding LSI. |
| DO | 1 | 0 | Open or terminal DI of HD61105 | Shift register data output <br> In case of cascade connection, the terminal DO is connected to the terminal DI of the next LSI. |
| SHL | 1 | 1 | V CC or GND | Selects shift direction of bidirectional shift register. |
|  |  |  |  | SHL Shift Direction $\quad$Common Scanning <br> Direction |
|  |  |  |  | $\mathrm{V}_{\text {CC }} \quad$ DI $\rightarrow$ SR1 $\rightarrow$ SR2 $\rightarrow$ SR80 $\quad \mathrm{X}_{1} \rightarrow \mathrm{X}_{80}$ |
|  |  |  |  | GND DI $\rightarrow$ SR80 $\rightarrow$ SR79 $\rightarrow$ SR1 $\mathrm{X}_{80} \rightarrow \mathrm{X}_{1}$ |
| $\mathrm{X}_{1}-\mathrm{X}_{80}$ | 80 | 0 | Liquid crystal display | Liquid crystal display driver output <br> Outputs one of the four liquid crystal display driver levels $V_{1}, V_{2}, V_{5}$, and $V_{6}$ with the combination of the data from the shift register and $M$ signal. |
|  |  |  |  |  |
|  |  |  |  | $M \quad 10$ |
|  |  |  |  |  |
|  |  |  |  | Output level |
|  |  |  |  | Data 1: Selection level <br> Data 0: Non-selection level |
|  |  |  |  | When SHL is $\mathrm{V}_{\mathrm{cc}}, \mathrm{X}_{1}$ corresponds to COM1 and $\mathrm{X}_{80}$ corresponds to COM80. <br> When SHL is GND, $\mathrm{X}_{80}$ corresponds to COM1 and $\mathrm{X}_{1}$ corresponds to COM80. |
| NC | 7 |  | Open | Unused. <br> No line should be connected. |

## Outline of HD61105 System Configuration

When display duty ratio of LCD is $1 / 80$


When display duty ratio of LCD is $1 / 100$


## HITACHI

## HD61105, HD61105A

When display duty ratio of LCD is $1 / 160$


When display duty ratio of LCD is $1 / 160$


## HITACHI

When display duty ratio of LCD is $1 / 200$


HITACHI

## HD61105, HD61105A

## Example of Connection

$1 / 200$ duty ratio


Note: 1. The values of R1 and R2 vary with the LCD panel used. When bias factor is $1 / 15$, the values of $R 1$ and $R 2$ should satisfy $\frac{R 1}{4 R 1+R 2}=\frac{1}{15}$ For example, $\mathbf{R 1}=3 \mathrm{~K} \Omega, \mathbf{R 2}=33 \mathrm{~K} \Omega$

Figure 1 Example of Connection (SHL $=$ Vcc, FCS $=$ GND)
HITACHI


HD61105, HD61105A


Note: 1. The values of R1 and R2 vary with the LCD panel used. When bias factor is $1 / 11$, the values of R1 and R2 should satisfy $\frac{R 1}{4 R 1+R 2}=\frac{1}{11}$
For example, R1 $=3 \mathrm{~K} \Omega, R 2=21 \mathrm{~K} \Omega$

Figure 3 Example of Connection 1 (SHL $=\mathbf{V C C}_{\mathbf{C}}, \mathbf{F C S}=$ GND)

## HITACHI




Note: 1. The values of R1 and R2 vary with the LCD panel used. When bias factor is $1 / 11$, the values of R1 and R2 should satisfy $\frac{R 1}{4 R 1+R 2}=\frac{1}{11}$
For example, $\mathrm{R} 1=3 \mathrm{~K} \Omega, R 2=21 \mathrm{~K} \Omega$

Figure 5 Example of Connection 2 (SHL $=$ GND, FCS $=V_{c c}$ )

## HITACHI



## (LCD Driver with 80-Channel Output)

## Description

The HD61200 is a column driver LSI for a largearea dot matrix LCD. It employs $1 / 32$ or more duty cycle multiplexing method. It receives serial display data from a micro controller or a display control LSI, HD61830, etc., and generates liquid crystal driving signals.

## Features

- Liquid crystal display driver with serial/parallel conversion function
- Internal liquid crystal display driver: 80 drivers
- Drives liquid crystal panels with $1 / 32-1 / 128$ duty cycle multiplexing
- Can interface to LCD controllers, HD61830 and HD61830B
- Data transfer rate: $2.5 \mathrm{MHz} \max$
- Power supply: $\mathrm{V}_{\mathrm{CC}}: 5 \mathrm{~V} \pm 10 \%$ (Internal logic)
- Power supply voltage for liquid crystal display drive: 8 V to 17 V
- CMOS process
- 100 -pin flat plastic package (FP-100)


## Absolute Maximum Ratings

| Item | Symbol | Value | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage (1) | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 2 |
| Supply voltage (2) | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-19.0$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |  |
| Terminal voltage (1) | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 2,3 |
| Terminal voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 4 |
| Operating temperature | Topr | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. LSIs may be permanently destroyed if being used beyond the absolute maximum ratings. In ordinary operation, it is desirable to use them within the limits of electrical characteristics, because using them beyond these conditions may cause malfunction and poor reliability.
2. All voltage values are referenced to $\mathrm{GND}=0 \mathrm{~V}$.
3. Applies to input terminals, FCS, SHL, CL1, CL2, DL, DR, $\bar{E}$, and $M$.
4. Applies to $\mathrm{V}_{1 L}, \mathrm{~V}_{1 R}, \mathrm{~V}_{2 L}, \mathrm{~V}_{2 R}, \mathrm{~V}_{3 L}, \mathrm{~V}_{3 \mathrm{R}}, \mathrm{V}_{4 L}$, and $\mathrm{V}_{4 \mathrm{R}}$. Must maintain $\mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{1 \mathrm{~L}}=\mathrm{V}_{1 \mathrm{R}} \geq \mathrm{V}_{3 \mathrm{~L}}=\mathrm{V}_{3 \mathrm{R}} \geq \mathrm{V}_{4 \mathrm{~L}}=\mathrm{V}_{4 \mathrm{R}} \geq \mathrm{V}_{2 \mathrm{~L}}=\mathrm{V}_{2 \mathrm{R}} \geq \mathrm{V}_{\mathrm{EE}}$.
Connect a protection resistor of $15 \Omega \pm 10 \%$ to each terminal in series.

## HITACHI

## Pin Arrangement


(Top view)

## HD61200

## Electrical Characteristics

DC Characteristics
$\left(V_{C C}=5 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{C}}-\mathrm{VEE}=8 \mathrm{~V}\right.$ to 17 V , $\mathrm{Ta}=-\mathbf{2 0}$ to $\left.75^{\circ} \mathrm{C}\right)$

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Note |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | $0.7 \times \mathrm{V}_{\mathrm{CC}}$ | - | $\mathrm{V}_{\mathrm{CC}}$ | V |  | 1 |
| Input low voltage | $\mathrm{V}_{\mathrm{IL}}$ | 0 | - | $0.3 \times$ <br> $\mathrm{V}_{\mathrm{CC}}$ | V |  | 1 |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{CC}}-0.4$ | - | - | V | $\mathrm{I}_{\mathrm{OH}}=400 \mu \mathrm{~A}$ | 2 |
| Output low voltage | $\mathrm{V}_{\mathrm{OL}}$ | - | - | 0.4 | V | $\mathrm{I}_{\mathrm{OL}}=400 \mu \mathrm{~A}$ | 2 |
| Driver on resistance | $\mathrm{R}_{\mathrm{ON}}$ | - | - | 7.5 | $\mathrm{k} \Omega$ | Load current $=$ <br> $100 \mu \mathrm{~A}$ | 5 |
| Input leakage current | $\mathrm{I}_{\mathrm{IL} 1}$ | -1 | - | 1 | $\mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{IN}}=0$ to $\mathrm{V}_{\mathrm{CC}}$ | 1 |
| Input leakage current | $\mathrm{I}_{\mathrm{IL2}}$ | -2 | - | 2 | $\mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{EE}}$ to $\mathrm{V}_{\mathrm{CC}}$ | 3 |
| Dissipation current (1) | $\mathrm{I}_{\mathrm{GND}}$ | - | - | 1.0 | mA |  | 4 |
| Dissipation current (2) | $\mathrm{I}_{\mathrm{EE}}$ | - | - | 0.1 | mA |  | 4 |

Notes: 1. Applies to CL1, CL2, SHL, E, M, DL, and DR.
2. Applies to CAR.
3. Applies to $\mathrm{V}_{1 L}, \mathrm{~V}_{1 R}, \mathrm{~V}_{2 L}, \mathrm{~V}_{2 R}, \mathrm{~V}_{3 L}, \mathrm{~V}_{3 R}, \mathrm{~V}_{4 L}$, and $\mathrm{V}_{4 R}$.
4. Specified when display data is transferred under following conditions:
$\mathrm{CL2}$ frequency $\mathrm{f}_{\mathrm{CP}}=2.5 \mathrm{MHz}$ (data transfer rate)
CL1 frequency $\mathrm{f}_{\mathrm{CP}} \mathrm{P}_{1}=4.48 \mathrm{kHz}$ (data latch frequency)
$M$ frequency $\mathrm{f}_{\mathrm{M}}=35 \mathrm{~Hz}$ (frame frequency/2)
Specified at $V_{I H}=V_{C C}(V), V_{I L}=0 \mathrm{~V}$ and load on outputs.
$I_{G N D}$ : currents between $V_{C C}$ and GND.
$\mathrm{I}_{\mathrm{EE}}$ : currents between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$.
5. Resistance between terminal $Y$ and terminal $V$ (one of $V_{1 L}, V_{1 R}, V_{2 L}, V_{2 R}, V_{3 L}, V_{3 R}, V_{4 L}$, and $V_{4 R}$ when load current flows through one of the terminals Y 1 to Y 80 . This value is specified under the following condition:

$$
\begin{gathered}
V_{C C}-V_{E E}=17 V \\
V_{1 L}=V_{1 R}, V_{3 L}=V_{3 R}=V_{C C}-27\left(V_{C C}-V_{E E}\right) \\
V_{2 L}=V_{2 R}, V_{4 L}=V_{4 R}=V_{E E}+27\left(V_{C C}-V_{E E}\right)
\end{gathered}
$$



HITACHI

The following here is a description of the range of power supply voltage for liquid crystal display drivers. Apply positive voltage to $V_{1 L}=V_{1 R}$ and $V_{3 L}=V_{3 R}$ and negative voltage to $V_{2 L}=V_{2 R}$ and $V_{4 L}=V_{4 R}$ within the $\Delta V$ range. This range allows stable impedance on driver output (RON). Notice the $\Delta V$ depends on power supply voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$.


## Terminal Configuration

input Terminal


Applicable terminals: CL1, CL2, SHL, $\bar{E}, M$

Input Terminal (with Enable)


Applicable terminals: DL, DR


Output Terminal


Applicable terminal: $\overline{\text { CAR }}$

Output Terminal

Applicable terminals:
Y1-Y80


## HITACHI

## AC Characteristics

$\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm \mathbf{1 0 \%}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{Ta}=-20\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Note |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Clock cycle time | $\mathrm{t}_{\mathrm{CYC}}$ | 400 | - | - | ns |  |  |
| Clock high level width | $\mathrm{t}_{\mathrm{CWH}}$ | 150 | - | - | ns |  |  |
| Clock low level width | $\mathrm{t}_{\mathrm{CWL}}$ | 150 | - | - | ns |  |  |
| Clock setup time | $\mathrm{t}_{\mathrm{SCL}}$ | 100 | - | - | ns |  |  |
| Clock hold time | $\mathrm{t}_{\mathrm{HCL}}$ | 100 | - | - | ns |  |  |
| Clock rise/fall time | $\mathrm{t}_{\mathrm{Ct}}$ | - | - | 30 | ns |  |  |
| Clock phase different time | $\mathrm{t}_{\mathrm{CL}}$ | 100 | - | - | ns |  |  |
| Data setup time | $\mathrm{t}_{\mathrm{DSU}}$ | 80 | - | - | ns |  |  |
| Data hold time | $\mathrm{t}_{\mathrm{DH}}$ | 100 | - | - | ns |  | 1 |
| E setup time | $\mathrm{t}_{\text {ESU }}$ | 200 | - | - | ns |  |  |
| Output delay time | $\mathrm{t}_{\mathrm{DCAR}}$ | - | - | 300 | ns |  |  |
| M phase difference time | $\mathrm{t}_{\mathrm{CM}}$ | - | - | 300 | ns |  |  |

Note: 1. The following load circuit is connected for specification:



## Block Function

## Liquid Crystal Display Driver Circuit

The combination of the data from the latch circuit 2 and M signal causes one of the 4 liquid crystal driver levels, V1, V2, V3, and V4 to be output.

## 80-bit Latch Circuit 2

The data from latch circuit 1 is latched at the fall of CL1 and output to liquid crystal display driver circuit.

S/P
Serial/parallel conversion circuit which converts 1bit data into 4 -bit data. When SHL is low level, data from DL is converted into 4-bit data and transferred to the latch circuit 1. In this case, don't connect any lines to terminal DR.

When SHL is high level, input data from terminal DR without connecting any lines to terminal DL.

## 80-bit Latch Circuit 1

The 4-bit data is latched at $\phi 1-\phi 20$ and output to latch circuit 2 . When SHL is low level, the data from DL are latched in order of $1 \rightarrow 2 \rightarrow 3 \ldots \rightarrow 80$ of each latch. When SHL is high level, they are latched in a reverse order $(80 \rightarrow 79 \rightarrow 78 \ldots \rightarrow 1)$.

## Selector

The selector decodes output signals from the counter and generates latch clock $\phi 1$ to $\phi 20$. When the LSI is not active, $\phi 1-\phi 20$ are not generated, so the data at latch circuit 1 is stored even if input data (DL, DR) changes.

## Control Circuit

Controls operation: When E-F/F (enable F/F) indicates $1, \mathrm{~S} / \mathrm{P}$ conversion is started by inputting low level to $\overline{\mathrm{E}}$. After 80-bit data has been all converted, CAR output turns into low level and E$\mathrm{F} / \mathrm{F}$ is reset to 0 , and consequently the conversion stops. E-F/F is RS flip-flop circuit which gives priority to SET over RESET and is set at high level of CL1.

The counter consists of 7 bits, and the output signals upper 5 bits are transferred to the selector. $\overline{\mathrm{CAR}}$ signal turns into high level at the rise of CL1. The number of bits that can be $\mathrm{S} / \mathrm{P}$-converted can be increased by connecting CAR terminal with $\overline{\mathrm{E}}$ terminal of the next HD61200.

## Terminal Functions Description

| Terminal Name | Number of Terminals | $1 / 0$ | Coninected to | Functions |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{c c}$ | 1 |  | Power | $\mathrm{V}_{\text {cc }}$-GND: Power supply for internal logic |
| GND | 1 |  | supply | $\mathrm{V}_{C C}-\mathrm{V}_{\text {EE }}$ : Power supply for LCD drive circuit |
| $\begin{aligned} & V_{1 L}-V_{4 L} \\ & V_{1 R}-V_{4 R} \end{aligned}$ | 8 |  | Power supply | Power supply for liquid crystal drive. |
|  |  |  |  | $\mathrm{V}_{1 L}\left(\mathrm{~V}_{1 \mathrm{R}}\right), \mathrm{V}_{2 \mathrm{~L}}\left(\mathrm{~V}_{2 \mathrm{R}}\right)$ : Selection level $V_{3 L}\left(V_{3 R}\right), V_{4 L}\left(V_{4 R}\right)$ : Non-selection level |
|  |  |  |  | Power supplies connected with $V_{1 L}$ and $V_{1 R}\left(V_{2 L}\right.$ $V_{3 L} \& V_{3 R}, V_{4 L} \& V_{4 R}$ ) should have the same volta |
| Y1-Y80 | 80 | 0 | LCD | Liquid crystal driver outputs. |
|  |  |  |  | Selects one of the 4 levels, V1, V2 V3, and V4. |
|  |  |  |  | Relation among output level, M, and display data follows: |
|  |  |  |  | M 1 |
|  |  |  |  | D $] 10010$ |
|  |  |  |  |  |


| M | 1 | 1 | Controller | Switch signal to convert liquid crystal drive waveform into AC. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CL1 | 1 | 1 | Controller | Synchronous signal (a counter is reset at high level). Latch clock of display data (falling edge triggered). <br> Synchronized with the fall of CL1, liquid crystal driver signals corresponding to the display data are output. |  |  |  |  |  |
| $\mathrm{CL2}$ | 1 | 1 | Controller | Shift clock of display data (D). Falling edge triggered. |  |  |  |  |  |
| DL, DR | 2 | 1 | Controller | Input of serial display data (D). |  |  |  |  |  |
|  |  |  |  |  |  | iquid C <br> Driver |  | Liquid Crystal Display |  |
|  |  |  |  | 1 (Hig | vel) | Selection |  | On |  |
|  |  |  |  | 0 (Low level) |  | Non-sele | level | Off |  |
| SHL | 1 | I | $V_{c c}$ or GND | Selects the shift direction of serial data. |  |  |  |  |  |
|  |  |  |  | When the serial data $(\mathrm{D})$ is input in order of $\mathrm{D} 1 \rightarrow \ldots \rightarrow \mathrm{D} 80$, the relations between the data ( D ) and output Y are as follows: |  |  |  |  |  |
|  |  |  |  | SHL | Y1 | Y2 | Y3 | .... | Y80 |
|  |  |  |  | Low | D1 | D2 | D3 | .... | D80 |
|  |  |  |  | High | D80 | D79 | D78 | .... | D1 |

## Terminal Functions Description (cont)

| Terminal <br> Name | Number of <br> Terminals | I/O | Connected <br> to | Functions |
| :--- | :--- | :--- | :--- | :--- |

## Operation of the HD61200

The following describes an LCD panel with $64 \times 240$ dots on which characters are displayed with $1 / 64$ duty cycle dynamic drive. Figure 1 is an example of liquid crystal display and connection to HD61200s. Figure 2 is a time chart of HD61200 I/O signals.


LCD Panel ( $64 \times 240$ Dots)


Figure 1 LCD Driver with $64 \times 240$ Dots
Cascade three HD61200s. Input data to the DL terminal of No. 1, No. 2, and No. 3. Connect $\bar{E}$ of No. 1 to GND. Don't connect any lines to $\overline{\text { CAR }}$ of No. 3. Connect common signal terminals (COM1-COM64) to X1-X64 of common driver HD61203. ( $\mathrm{m}, \mathrm{n}$ ) of LCD panel is the address corresponding to each dot.


## Application Example



Figure 3 Example of $128 \times 240$ Dot Liquid Crystal Display (1/64 duty cycle)
The liquid crystal panel is divided into upper and lower parts. These two parts are driven separately. HD61200s No. 1 to No. 3 drive the upper half. Serial data, which are input from the DATA (1) terminal, appear at $Y_{1} \rightarrow Y_{2} \rightarrow-Y_{80}$ terminal of No. 1, then at $Y_{1} \rightarrow Y_{2} \rightarrow-Y_{80}$ of No. 2 and then at $Y_{1} \rightarrow Y_{2} \rightarrow$ -- $\mathrm{Y}_{80}$ of No. 3 in the order in which they were input (in the case of SHL = low). HD61200s No. 4 to No. 6 drive the lower half. Serial data, which are input from DATA (2) terminal, appear at $Y_{80} \rightarrow Y_{79} \rightarrow-Y_{1}$ of No. 4, then at $Y_{80} \rightarrow Y_{79} \rightarrow-Y_{1}$ of No. 5 and then $Y_{80} \rightarrow Y_{79} \rightarrow-Y_{1}$ of No. 6 in the order in which they were input (in the case of SHL = high).

As shown in this example, a PC board for a display divided into upper and lower half can be easily designed by using the SHL terminal effectively.

# HD61202 (Dot Matrix Liquid Crystal Graphic Display Column Driver) 

## Description

HD61202 is a column (segment) driver for dot matrix liquid crystal graphic display systems. It stores the display data transferred from a 8-bit micro controller in the internal display RAM and generates dot matrix liquid crystal driving signals.

Each bit data of display RAM corresponds to the on/off state of a dot of a liquid crystal display to provide more flexible than character display.

As it is internally equipped with 64 output drivers for display, it is available for liquid crystal graphic display with many dots.

The HD61202, which is produced in the CMOS process, can complete portable battery drive equipment in combination with a CMOS microcontroller, utilizing the liquid crystal display's low power dissipation.

Moreover it can facilitate dot matrix liquid crystal graphic display system configuration in combination with the row (common) driver HD61203.

## Features

- Dot matrix liquid crystal graphic display column driver incorporating display RAM
- RAM data direct display by internal display RAM
- RAM bit data 1: On

RAM bit data 1: Off

- Internal display RAM address counter preset, increment
- Display RAM capacity: 512 bytes ( 4096 bits)
- 8-bit parallel interface
- Internal liquid crystal display driver circuit: 64
- Display duty cycle:

Drives liquid crystal panels with $1 / 32-1 / 64$ duty cycle multiplexing

- Wide range of instruction function:

Display Data Read/Write, Display On/Off, Set Address, Set Display Start Line, Read Status

- Lower power dissipation: during display 2 mW max
- Power supply: $\mathrm{V}_{\mathrm{CC}}: 5 \mathrm{~V} \pm 10 \%$
- Liquid crystal display driving voltage: 8 V to 17.0 V
- CMOS process
- 100 -pin flat plastic package (FP-100)


## Absolute Maximum Ratings

|  | Symbol | Value | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 2 |
|  | $\mathrm{~V}_{\mathrm{EE} 1}$ | $\mathrm{~V}_{\mathrm{CC}}-19.0$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 3 |
|  | $\mathrm{~V}_{\mathrm{EE} 2}$ |  |  |  |
| Terminal voltage (1) | $\mathrm{V}_{\mathrm{T} 1}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 4 |
| Terminla voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 2,5 |
| Operating temperature | Topr | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | Tstg | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. LSIs may be destroyed if they are used beyond the absolute maximum ratings. In ordinary operation, it is desirable to use them within the recommended operation conditions.
Using them beyond these conditions may cause malfunction and poor reliability.
2. All voltage values are referenced to $\mathrm{GND}=0 \mathrm{~V}$.
3. Apply the same supply voltage to $\mathrm{V}_{\mathrm{EE} 1}$ and $\mathrm{V}_{\mathrm{EE} 2}$.
4. Applies to V1L, V2L, V3L, V4L, V1R, V2R, V3R, and V4R.

Maintain
$\mathrm{V}_{\mathrm{CC}} \geq \mathrm{V} 1 \mathrm{~L}=\mathrm{V} 1 \mathrm{R} \geq \mathrm{V} 3 \mathrm{~L}=\mathrm{V} 3 \mathrm{R} \geq \mathrm{V} 4 \mathrm{~L}=\mathrm{V} 4 \mathrm{R} \geq \mathrm{V} 2 \mathrm{~L}=\mathrm{V} 2 \mathrm{R} \geq \mathrm{V}_{\mathrm{EE}}$
5. Applies to $M, F R M, C L, \overline{R S T}, A D C, \phi 1, \phi 2, \overline{C S 1}, \overline{C S 2}, C S 3, E, R W$, D/I, and DBO-DB7.

## HITACHI

## Pin Arrangement



## Electrical Characteristics

( $\mathbf{G N D}=\mathbf{0} \mathrm{V}, \mathrm{V}_{\mathrm{CC}}=4.5$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\mathbf{C C}}-\mathrm{V}_{\mathrm{EE}}=8$ to $17.0 \mathrm{~V}, \mathrm{Ta}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$ )

Limit

| Item | Symbol |  |  |  | Unit | Test Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| Input high voltage | $\mathrm{V}_{\text {IHC }}$ | $0.7 \times V_{c c}$ | - | $V_{c c}$ | V |  | 1 |
|  | $\mathrm{V}_{\text {IHT }}$ | 2.0 | - | $V_{\text {cc }}$ | V |  | 2 |
| Input low voltage | $\mathrm{V}_{\text {ILC }}$ | 0 | - | $0.3 \times \mathrm{V}_{\text {cc }}$ | V |  | 1 |
|  | $\mathrm{V}_{\text {ILT }}$ | 0 | - | 0.8 | V |  | 2 |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | - | V | $\mathrm{l}_{\mathrm{OH}}=-205 \mu \mathrm{~A}$ | 3 |
| Output low voltage | $\mathrm{V}_{\mathrm{ol}}$ | - | - | 0.4 | V | $\mathrm{l}_{\mathrm{L}}=1.6 \mathrm{~mA}$ | 3 |
| Input leakage current | $I_{\text {IL }}$ | -1.0 | - | +1.0 | $\mu \mathrm{A}$ | $V_{\text {in }}=$ GND $-V_{C c}$ | 4 |
| Three-state (off) input current | $I_{\text {TSL }}$ | -5.0 | - | +5.0 | $\mu \mathrm{A}$ | Vin $=$ GND- $\mathrm{V}_{\text {cc }}$ | 5 |
| Liquid crystal supply leakage current | LSL | -2.0 | - | +2.0 | $\mu \mathrm{A}$ | $\mathrm{Vin}^{\text {r }}=\mathrm{V}_{\text {EE }}-\mathrm{V}_{\text {CC }}$ | 6 |
| Driver on resistance | Row | - | - | 7.5 | k $\Omega$ | $\begin{aligned} & V_{C C}-V_{E E}=15 \mathrm{~V} \\ & \pm I_{L O A D}=0.1 \mathrm{~mA} \end{aligned}$ | 8 |
| Dissipation current | $\underline{\operatorname{lcc}(1)}$ | - | - | 100 | $\mu \mathrm{A}$ | During display | 7 |
|  | $\mathrm{lcc}(2)$ | - | - | 500 | $\mu \mathrm{A}$ | During access access cycle $=1 \mathrm{MHz}$ | 7 |

Notes: 1. Applies to M, FRM, CL, $\overline{\operatorname{RST}}, \phi 1$, and $\phi 2$.
2. Applies to $\overline{\mathrm{CS} 1}, \overline{\mathrm{CS} 2}, \mathrm{CS3}, \mathrm{E}, \mathrm{R} W, \mathrm{D} /$, and DB0-DB7.
3. Applies to DB0-DB7.
4. Applies to terminals except for DB0-DB7.
5. Applies to DB0-DB7 at high impedance.
6. Applies to V1L-V4L and V1R-V4R.
7. Specified when liquid crystal display is in $1 / 64$ duty cycle mode.

Operation frequency $\quad f_{C L K}=250 \mathrm{kHz}$ ( $\phi 1$ and $\phi 2$ frequency)
Frame frequency
$\mathrm{f}_{\mathrm{M}}=70 \mathrm{~Hz}$ (FRM frequency)
Specified in the state of
Output terminal: not loaded
Input level: $\quad \mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{Cc}}(\mathrm{V})$
$\mathrm{VI}_{\mathrm{L}}=\mathrm{GND}(\mathrm{V})$
Measured at $\mathrm{V}_{\text {cC }}$ terminal
8. Resistance between terminal Y and terminal V (one of V1L, V1R, V2L, V2R, V3L, V3R, V4L, and V4R) when load current flows through one of the terminals Y 1 to Y 64 . This value is specified under the following condition:

$$
\begin{gathered}
V_{C C}-V_{E E}=15.5 V \\
V_{1 L}=V_{1 R}, V_{3 L}=V_{3 R}=V_{C C}-2 / 7\left(V_{C C}-V_{E E}\right) \\
V_{2 L}=V_{2 R}, V_{4 L}=V_{4 R}=V_{C C}+2 / 8\left(V_{C C}-V_{E E}\right)
\end{gathered}
$$



The following is a description of the range of power supply voltage for liquid crystal display drive. Apply positive voltage to $\mathrm{V} 1 \mathrm{~L}=\mathrm{V} 1 \mathrm{R}$ and $\mathrm{V} 3 \mathrm{~L}=\mathrm{V} 3 \mathrm{R}$ and negative voltage to $\mathrm{V} 2 \mathrm{~L}=\mathrm{V} 2 \mathrm{R}$ and $\mathrm{V} 4 \mathrm{~L}=\mathrm{V} 4 \mathrm{R}$ within the $\Delta \mathrm{V}$ range. This range allows stable impedance on driver output (RON). Notice that $\Delta \mathrm{V}$ depends on power supply voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$.


## Terminal Configuration

Input Terminal


Applicable terminals :
M, FRM, CL, $\overline{R S T}, \phi 1, \phi 2, \overline{\mathrm{CS} 1}, \overline{\mathrm{CS} 2}, \mathrm{CS} 3$, E, RW, D/I, ADC

Input/Output Terminal


Output Terminal


## HITACHI

## Interface AC Characteristics

## MPU Interface

$\left(\mathbf{G N D}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{Ta}=-20$ to $\left.+75^{\circ} \mathrm{C}\right)$

| Item | Symbol | Min | Typ | Max | Unit | Note |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| E cycle time | $\mathrm{t}_{\text {CYC }}$ | 1000 | - | - | ns | 1,2 |
| E high level width | $\mathrm{P}_{\text {WEH }}$ | 450 | - | - | ns | 1,2 |
| E low level width | $\mathrm{P}_{\text {WEL }}$ | 450 | - | - | ns | 1,2 |
| E rise time | tr | - | - | 25 | ns | 1,2 |
| E fall time | tf | - | - | 25 | ns | 1,2 |
| Address setup time | $\mathrm{t}_{\mathrm{AS}}$ | 140 | - | - | ns | 1,2 |
| Address hold time | $\mathrm{t}_{\text {AH }}$ | 10 | - | - | ns | 1,2 |
| Data setup time | $\mathrm{t}_{\text {DSW }}$ | 200 | - | - | ns | 1 |
| Data delay time | $\mathrm{t}_{\text {DDR }}$ | - | - | 320 | ns | 2,3 |
| Data hold time | Write) | $\mathrm{t}_{\text {DHW }}$ | 10 | - | - | ns |
| Data hold time (Read) | $\mathrm{t}_{\text {DHR }}$ | 20 | - | - | ns | 2 |

Notes: 1.


Figure 1 CPU Write Timing

Notes: 2.


Figure 2 CPU Read Timing
3. DB0-DB7: load circuit

$\mathrm{RL}=2.4 \mathrm{k} \Omega$
$R=11 \mathrm{k} \Omega$
$C=130 \mathrm{pF}$ (including jig capacitance) Diodes D1-D4 are all 1S2074 (H).

Clock Timing
$\left(\mathbf{G N D}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{Ta}=-20$ to $\left.+75^{\circ} \mathrm{C}\right)$

| Item | Symbol | Limit |  |  | Unit | Test | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| \$1, $\$ 2$ cycle time | teyc | 2.5 | - | 20 | $\mu \mathrm{s}$ | Fig. 3 |  |
| \$1 low level width | ${ }_{\text {WLLP } 1}$ | 625 | - | - | ns | Fig. 3 |  |
| \$2 low level width | ${ }^{\text {W WLe }} 2$ | 625 | - | - | ns | Fig. 3 |  |
| \$1 high level width | ${ }^{\text {W }}$ WH ${ }_{\text {P }}^{1}$ | 1875 | - | - | ns | Fig. 3 |  |
| \$2 high level width | ${ }^{\text {W Wh }}$ + 2 | 1875 | - | - | ns | Fig. 3 |  |
| \$1- 2 phase difference | $t_{\text {D12 }}$ | 625 | - | - | ns | Fig. 3 |  |
| \$2-\$1 phase difference | ${ }_{\text {t }}{ }^{\text {2 }}$ | 625 | - | - | ns | Fig. 3 |  |
| \$1, $\downarrow 2$ rise time | $t r$ | - | - | 150 | ns | Fig. 3 |  |
| \$1, $\$ 2$ fall time | tf | - | - | 150 | ns | Fig. 3 |  |



Figure 3 External Clock Waveform

## HD61202

Display Control Timing
(GND $=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5$ to $5.5 \mathrm{~V}, \mathrm{Ta}=-20$ to $+75{ }^{\circ} \mathrm{C}$ )

| Item | Symbol | Limit |  |  | Unit | Test | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| FRM delay time | $t_{\text {DFRM }}$ | -2 | - | +2 | $\mu \mathrm{s}$ | Fig. 4 |  |
| $M$ delay time | $t_{\text {DM }}$ | -2 | - | +2 | $\mu \mathrm{s}$ | Fig. 4 |  |
| CL low level width | twlel | 35 | - | - | $\mu \mathrm{s}$ | Fig. 4 |  |
| CL high level width | ${ }^{\text {W WHCL }}$ | 35 | - | - | $\mu \mathrm{s}$ | Fig. 4 |  |



Figure 4 Display Control Signal Waveform

## Block Diagram



## Terminal Functions

| Terminal Name | Number of Terminals $1 / 0$ | Connected to | Functions |
| :---: | :---: | :---: | :---: |
| $V_{c c}$ GND | 2 | Power supply | Power supply for internal logic. Recommended voltage is: $\begin{aligned} & \text { GND }=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \end{aligned}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{EE} 1} \\ & \mathrm{~V}_{\mathrm{EE} 2} \end{aligned}$ | 2 | Power supply | Power supply for liquid crystal display drive circuit. <br> Recommended power supply voltage is $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=8$ to 17.0 V. Connect the same power supply to $\mathrm{V}_{\mathrm{EE} 1}$ and $\mathrm{V}_{\mathrm{EE} 2}$. $\mathrm{V}_{\mathrm{EE} 1}$ and $\mathrm{V}_{\mathrm{EE} 2}$ are not connected each other in the LSI. |
| V1L, V1R <br> V2L, V2R <br> V3L, V3R <br> V4L, V4R | 8 | Power supply | Power supply for liquid crystal display drive. <br> Apply the voltage specified depending on liquid crystals within the limit of $\mathrm{V}_{\mathrm{EE}}$ through $\mathrm{V}_{\mathrm{CC}}$. <br> V1L (V1R), V2L (V2R): Selection level <br> V3L (V3R), V4L (V4R): Non-selection level <br> Power supplies connected with V1L and V1R (V2L \& V2R, V3L \& V3R, V4L \& V4R) should have the same voltages. |
| $\begin{aligned} & \overline{\mathrm{CS1}} \\ & \overline{\mathrm{CS2}} \\ & \mathrm{CS3} \end{aligned}$ | 3 | MPU | Chip selection. <br> Data can be input or output when the terminals are in the following conditions: |
| E | 1 I | MPU | Enable. <br> At write(RW = Low): $\quad$ Data of DB0 to DB7 is latched at the fall of $E$. <br> At read $(\mathrm{RW}=\mathrm{High})$ : $\quad$ Data appears at DB0 to DB7 while $E$ is at high level. |
| RW | 1 I | MPU | Read/write. |
| D/I | 1 | MPU | Data/instruction. <br> D/I = High: Indicates that the data of DB0 to DB7 is display data. <br> D/I = Low: Indicates that the data of DB0 to DB7 is display control data. |

## Terminal Functions (cont)

| Terminal Name | Number of Terminals | $1 / 0$ | $\begin{aligned} & \text { Connecte } \\ & \text { to } \end{aligned}$ | Functions |
| :---: | :---: | :---: | :---: | :---: |
| ADC | 1 | 1 | $\mathrm{V}_{\text {c/ }}$ GND | Address control signal to determine the relation between $Y$ address of display RAM and terminals from which the data is output. |


| DB1-DB7 | 8 | I/O | MPU | Data bus, three-state VO common terminal. |
| :--- | :--- | :--- | :--- | :--- |
| M | 1 | I | HD61203 | Switch signal to convert liquid crystal drive waveform into <br> AC. |
| FRM | 1 | I | HD61203 | Display synchronous signal (frame signal). <br> Presets the 6-bit display line counter and synchronizes the <br> common signal with the frame timing when the FRM signal <br> becomes high. |
| CL | 1 | I | HD61203 | Synchronous signal to latch display data. The rising CL <br> signal increments the display output address counter and <br> latches the display data. |
| $\phi 1, \phi 2$ | 2 | I | HD61203 | 2-phase clock signal for internal operation. <br> The $\phi 1$ and $\phi 2$ clocks are used to preform operations (I/O of <br> display data and execution of instructions) other than <br> display. |
| Y1-Y64 | 64 | O | Liquid <br> crystal <br> display | Liquid crystal display column (segment) drive output. <br> These pins outputs light on level when 1 is in the display <br> RAM, and light off level when 0 is it. |
| Relation among output level, M, and display data (D) is as |  |  |  |  |
| follows: |  |  |  |  |



| $\overline{\mathrm{RST}}$ | 1 | 1 | CPU or external CR | The following registers can be initialized by setting the $\overline{\text { RST }}$ signal to low level. |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 1. On/off register 0 set (display off) |
|  |  |  |  | 2. Display start line register line 0 set (displays from line 0) |
|  |  |  |  | After releasing reset, this condition can be changed only by instruction. |
| NC | 3 |  | Open | Unused terminals. Dont connect any lines to these terminals. |

Note: 1 corresponds to high level in positive logic.

## Function of Each Block

## Interface Control

## 1. I/O buffer

Data is transferred through 8 data bus lines (DB0DB7).
DB7: MSB (Most significant bit)
DBO: LSB (Least significant bit)
Data can neither be input nor output unless $\overline{\mathrm{CS1}}$ to CS3 are in the active mode. Therefore, when CS1 to CS3 are not in active mode it is useless to switch the signals of input terminals except RST and $A D C$; that is namely, the internal state is maintained and no instruction excutes. Besides, pay attention to $\overline{R S T}$ and ADC which operate irrespectively of CS1 to CS3.

## 2. Register

Both input register and output register are provided to interface to an MPU whose speed is different from that of internal operation. The selection of these registers depend on the combination of R/W and $D / I$ signals (table 1).

## a. Input register

The input register is used to store data temporarily before writing it into display data RAM.
The data from MPU is written into the input register, then into display data RAM automatically by internal operation. When $\overline{\mathrm{CS}} 1$ to CS3 are in the active mode and $D / I$ and $R / W$ select the input register as shown in table 1, data is latched at the fall of the E signal.

## b. Output register

The output register is used to store data temporarily that is read from display data RAM. To read out the data from output register, CS1 to CS3 should be in the active mode and both $\mathrm{D} / \mathrm{I}$ and $\mathrm{R} / \mathrm{W}$ should be 1 . With the read display data instruction, data stored in the output register is output while E is high level. Then, at the fall of E , the display data at the indicated address is latched into the output register and the address is increased by 1 .

The contents in the output register are rewritten by the read display data instruction, but are held by address set instruction, etc.

Therefore, the data of the specified address cannot be output with the read display data instruction right after the address is set, but can be output at the second read of data. That is to say, one dummy read is necessary. Figure 5 shows the CPU read timing.

Table 1 Register Selection

| D/I | R/W | Operation |
| :--- | :--- | :--- |
| 1 | 1 | Reads data out of output register as internal operation (display data RAM $\rightarrow$ output <br> register) |
| 1 | 0 | Writes data into input register as internal operation (input register $\rightarrow$ display data RAM) |
| 0 | 1 | Busy check. Read of status data. |
| 0 | 0 | Instruction |



## Busy Flag

Busy fiag $=1$ indicates that HD61202 is operating and no instructions except status read instruction can be accepted. The value of the busy flag is read
out on DB7 by the status read instruction. Make sure that the busy flag is reset (0) before issuing instructions.


Figure 6 Busy Flag

## Display On/Off Flip/Flop

The display on/off flip/flop selects one of two states, on state and off state of segments Y1 to Y64. In on state, the display data corresponding to that in RAM is output to the segments. On the other hand, the display data at all segments disappear in off state independent of the data in RAM. It is controlled by display on/off instruction. $\overline{\text { RST }}$ signal $=0$ sets the segments in off state. The status of the flip/flop is output to DB5 by status read instruction. Display on/off instruction does not influence data in RAM. To control display data latch by this flip/flop, CL signal (display synchronous signal) should be input correctly.

## Display Start Line Register

The display start line register specifies the line in RAM which corresponds to the top line of LCD panel, when displaying contents in display data RAM on the LCD panel. It is used for scrolling of the screen.

6-bit display start line information is written into this register by the display start line set instruction. When high level of the FRM signal starts the display, the information in this register is
transferred to the Z address counter, which controls the display address, presetting the Z address counter.

X, $Y$ Address Counter

A 9-bit counter which designates addresses of the internal display data RAM. X address counter (upper 3 bits) and $Y$ address counter (lower 6 bits) should be set to each address by the respective instructions.

1. X address counter

Ordinary register with no count functions. An address is set by instruction.

## 2. Y address counter

An address is set by instruction and is increased by 1 automatically by R/W operations of display data. The $Y$ address counter loops the values of 0 to 63 to count.

## Display Data RAM

Stores dot data for display. 1-bit data of this RAM corresponds to light on (data $=1$ ) and light off (data $=0$ ) of 1 dot in the display panel. The correspondence between Y addresses of RAM and segment pins can be reversed by ADC signal.

As the ADC signal controls the $Y$ address counter, reversing of the signal during the operation causes malfunction and destruction of the contents of register and data of RAM. Therefore, never fail to connect $A D C$ pin to $V_{C C}$ or $G N D$ when using.

Figure 7 shows the relations between Y address of RAM and segment pins in the cases of $A D C=1$ and $A D C=0$ (display start line $=0,1 / 64$ duty cycle).


$$
A D C=1 \quad\left(\text { Connected to } V_{C C}\right)
$$

Figure 7 Relation between RAM Data and Display
HITACHI


$$
A D C=0 \quad(\text { Connected to GND })
$$

Figure 7 Relation between RAM Data and Display (cont)

## Z Address Counter

The Z address counter generates addresses for outputting the display data synchronized with the common signal. This counter consists of 6 bits and counts up at the fall of the CL signal. At the high level of FRM, the contents of the display start line register is preset at the $Z$ counter.

## Display Data Latch

The display data latch stores the display data temporarily that is output from display data RAM to the liquid crystal driving circuit. Data is latched at the rise of the CL signal. The display on/off instruction controls the data in this latch and does not influence data in display data RAM.

## Liquid Crystal Display Driver Circuit

The combination of latched display data and M signal causes one of the 4 liquid crystal driver levels, V1, V2, V3, and V4 to be output.

## Reset

The system can be initialized by setting $\overline{\text { RST }}$ terminal at low level when turning power on.

1. Display off
2. Set display start line register line 0 .

While $\overline{R S T}$ is low level, no instruction except status read can be accepted. Therefore, execute other instructions after making sure that DB4 $=0$ (clear RESET) and DB7 $=0$ (Ready) by status read instruction. The conditions of power supply at initial power up are shown in table 1.

Table 1 Power Supply Initial Conditions

| Item | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Reset time | $\mathrm{t}_{\text {RST }}$ | 1.0 | - | - | $\mu \mathrm{s}$ |
| Rise time | $\mathrm{t}_{\mathrm{r}}$ | - | - | 200 | ns |

Do not fail to set the system again because RESET during operation may destroy the data in all the registers except on/off register and in RAM.


## Display Control Instructions

## Outline

Table 2 shows the instructions. Read/write ( $\mathrm{R} / \mathrm{W}$ ) signal, data/instruction ( $\mathrm{D} / \mathrm{I}$ ) signal, and data bus signals (DB0 to DB7) are also called instructions because the internal operation depends on the signals from the MPU.
These explanations are detailed in the following pages. Generally, there are following three kinds of instructions:

1. Instruction to set addresses in the internal RAM
2. Instruction to transfer data from/to the internal RAM
3. Other instructions

In general use, the second type of instruction is used most frequently. Since Y address of the internal RAM is increased by 1 automatically after writing (reading) data, the program can be shortened. During the execution of an instruction, the system cannot accept instructions other than status read instruction. Send instructions from MPU after making sure that the busy flag is 0 , which is proof that an instruction is not being excuted.

Table 2 Instructions

| Instructions | Code |  |  |  |  |  |  |  |  |  | Functions |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | R/W | D/I | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |  |  |
| Display on/off | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1/0 | Controls display on/off. RAM data and internal status are not affected. 1: on, 0: off. |  |
| Display start line | 0 | 0 | 1 | 1 | Display start line (0-63) |  |  |  |  |  | Specifies the RAM line displayed at the top of the screen. |  |
| Set page (X address) | 0 | 0 | 1 | 0 | 1 | 1 | 1 | Page (0-7) |  |  | Sets the page ( X address) of RAM at the page ( K address) register. |  |
| Set address | 0 | 0 | 0 | 1 | Y address (0-63) |  |  |  |  |  | Sets the Y address in the Y address counter. |  |
| Status read | 1 | 0 | Busy | 0 | $\begin{aligned} & \text { ON/ } \\ & \text { OFF } \end{aligned}$ | Rese |  | 0 | 0 | 0 |  |  |
|  |  |  |  |  |  |  |  |  |  |  | $\begin{array}{ll}\text { RESET } & \text { 1: Rese } \\ & \text { 0: Norma }\end{array}$ |  |
|  |  |  |  |  |  |  |  |  |  |  | ONOFF $\begin{array}{ll}\text { 1: Display } \\ & 0: \text { Display }\end{array}$ |  |
|  |  |  |  |  |  |  |  |  |  |  | $\begin{array}{ll}\text { Busy } & \text { 1: Intern } \\ & 0: \text { Read }\end{array}$ | al operation |
| Write display data | 0 | 1 | Write data |  |  |  |  |  |  |  | Writes data DB0 (LSB) to DB7 (MSB) on the data bus into display RAM. | Has access to the address of the display RAM specified in advance. After the access, Y address is increased by 1. |
| Read display data | 1 | 1 | Read data |  |  |  |  |  |  |  | Reads data DB0 (LSB) to DB7 (MSB) from the display RAM to the data bus. |  |

Note: 1. Busy time varies with the frequency (fcLk) of $\boldsymbol{\phi 1}$, and $\boldsymbol{\phi} 2$. $\left(1 / \mathrm{A}_{\text {CLK }} \leq \mathrm{T}_{\text {BUSY }} \leq 3 / \mathrm{F}_{\mathrm{CLK}}\right)$

## Detailed Explanation

Display on/off


The display data appears when D is 1 and disappears when D is 0 . Though the data is not on the screen with $\mathrm{D}=0$, it remains in the display data RAM. Therefore, you can make it appear by changing $\mathrm{D}=0$ into $\mathrm{D}=1$.

Display start line


Z address AAAAAA (binary) of the display data RAM is set in the display start line register and displayed at the top of the screen. Figure 8 shows examples of display ( $1 / 64$ duty cycle) when the start line $=0-3$. When the display duty cycle is $1 / 64$ or more (ex. $1 / 32,1 / 24$ etc.), the data of total line number of LCD screen, from the line specified by display start line instruction, is displayed.


Figure 8 Relation Between Start Line and Display

Set page ( X address)


X address AAA (binary) of the display data RAM is set in the X address register. After that, writing or reading to or from MPU is executed in this specified page until the next page is set. See figure 9.

Set $Y$ address

$Y$ address AAAAAA (binary) of the display data RAM is set in the $Y$ address counter. After that, $Y$ address counter is increased by 1 every time the data is written or read to or from MPU.


Figure 9 Address Configuration of Display Data RAM

## Status Read



Busy: When Busy is 1, the LSI is executing internal operations. No instructions are accepted while Busy is 1 , so you should make sure that Busy is 0 before writing the next instruction.

ON/OFF: Shows the liquid crystal display conditions: on condition or off condition. When ON/OFF is 1 , the display is in off condition. When ON/OFF is 0 , the display is in on condition.

RESET: RESET = 1 shows that the system is being initialized. In this condition, no instructions except status read can be accepted.
RESET $=0$ shows that initializing has finished and the system is in the usual operation condition.

## Write Display Data



Writes 8-bit data DDDDDDDD (binary) into the display data RAM. Then Y address is increased by 1 automatically.

## Read Display Data



Reads out 8-bit data DDDDDDDD (binary) from the display data RAM. Then Y address is increased by 1 automatically.
One dummy read is necessary right after the address setting. For details, refer to the explanation of output register in "FUNCTION OF EACH BLOCK".

## Use of HD61202

Interface with HD61203 (1/64 duty cycle)



The waveforms of Y1 to Y 64 outputs vary with the display date. In this example, the top line of the panel lights up and other dots do not.

Figure 10 LCD Driver Timing Chart (1/64 duty cycle)

## Interface with CPU

## 1. Example of connection with HD6800



Figure 11 Example of Connection with HD6800 Series

In this decoder, addresses of HD61202 in the address area of HD6800 are:

Read/write of the display data
\$FFFF
write of display instruction \$FFFE
Read out of status \$FFFE

Therefore, you can control HD61202 by reading/writing the data at these addresses.
2. Example of connection with HD6801


- Set HD6801 to mode 5. P10 to P14 are used as the output port and P30 to P37 as the data bus.
- 74LS154 4-to-16 decoder generates chip select signal to make specified HD61202 active after decoding 4 bits of P10 to P13.
- Therefore, after enabling the operation by P10 to P13 and specifying D/I signal by P14, read/write from/to the external memory area (\$0100 to \$01FE) to control HD61202. In this case, IOS signal is output from SC1 and R/W signal from SC2.
- For details of HD6800 and HD6801, refer to their manuals.


## Example of Application



Note: In this example, two HD61203s output the equivalent waveforms. So, stand-alone operation is possible. In this case, connect COM1 and COM65 to X1, COM2 and COM66 to X2, ..., and COM64 and COM128 to X64. However, for the large screen display, it is better to drive in 2 rows as in this example to guarantee the display quality.

# HD61203 <br> (Dot Matrix Liquid Crystal Graphic Display Common Driver) 

## Description

The HD61203 is a common signal driver for dot matrix liquid crystal graphic display systems. It generates the timing signals (switch signal to convert LCD waveform to AC, frame synchronous signal) and supplies them to the column driver to control display. It provides 64 driver output lines and the impedance is low enough to drive a large screen.

As the HD61203 is produced by a CMOS process, it is fit for use in portable battery-driven equipment utilizing the liquid crystal display's low power consumption. The user can easily construct a dot matrix liquid crystal graphic display system by combining the HD61203 and the column (segment) driver HD61202.

## Features

- Dot matrix liquid crystal graphic display common driver with low impedance
- Low impedance: $1.5 \mathrm{k} \Omega \max$
- Internal liquid crystal display driver circuit: 64 circuits
- Internal dynamic display timing generator circuit
- Display duty cycle When used with the column driver HD61202: $1 / 48,1 / 64,1 / 96,1 / 128$
When used with the column driver HD61200: Selectable out of $1 / 32$ to $1 / 128$
- Low power dissipation: During display: 5 mW
- Power supplies: $\mathrm{V}_{\mathrm{CC}}: 5 \mathrm{~V} \pm 10 \%$
- Power supply voltage for liquid crystal display drive: 8 V to 17 V
- CMOS process
- 100-pin flat plastic package (FP-100)


## Absolute Maximum Ratings

| Item | Symbol | Limit | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Power supply voltage (1) | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 2 |
| Power supply voltage (2) | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-19.0$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 5 |
| Terminal voltage (1) | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 2,3 |
| Terminal voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 4,5 |
| Operating temperature | $\mathrm{T}_{\mathrm{opr}}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. If LSIs are used beyond absolute maximum ratings, they may be permanently destroyed. We strongly recommend you to use the LSI within electrical characteristic limits for normal operation, because use beyond these conditions will cause malfunction and poor reliability.
2. Based on $\mathrm{GND}=0 \mathrm{~V}$.
3. Applies to input terminals (except V1L, V1R, V2L, V2R, V5L, V5R, V6L, and V6R) and I/O terminals at high impedance.
4. Applies to V1L, V1R, V2L, V2R, V5L, V5R, V6L, and V6R.
5. Apply the same value of voltages to V1L and V1R, V2L and V2R, V5L and V5R, V6L and V6R, $V_{E E}(23 \mathrm{pin})$ and $V_{E E}(58$ pin) respectively.

Maintain $\mathrm{V}_{\mathrm{CC}} \geq \mathrm{V} 1 \mathrm{~L}=\mathrm{V} 1 \mathrm{R} \geq \mathrm{V} 6 \mathrm{~L}=\mathrm{V} 6 \mathrm{R} \geq \mathrm{V} 5 \mathrm{~L}=\mathrm{V} 5 \mathrm{R} \geq \mathrm{V} 2 \mathrm{~L}=\mathrm{V} 2 \mathrm{R} \geq \mathrm{V}_{\mathrm{EE}}$

HITACHI

Pin Arrangement

(Top view)

## HITACHI

## Electrical Characteristics

DC Characteristics
$\left(V_{C C}=5 \mathrm{~V} \pm \mathbf{1 0 \%}, G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=8.0\right.$ to $17.0 \mathrm{~V}, \mathrm{Ta}=\mathbf{- 2 0}$ to $\left.+\mathbf{7 5}{ }^{\circ} \mathrm{C}\right)$
Specifications

| Test Item | Symbo |  |  |  | Unit | Test Conditions | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | $0.7 \times V_{\text {cc }}$ | - | $V_{c c}$ | V |  | 1 |
| Input low voltage | $\mathrm{V}_{\text {IL }}$ | GND | - | $0.3 \times V_{C c}$ | V |  | 1 |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{CC}}-0.4$ | - | - | V | $\mathrm{l}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | 2 |
| Output low voltage | $\mathrm{VOL}_{\mathrm{O}}$ | - | - | 0.4 | V | $\mathrm{l}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ | 2 |
| Vi-Xj on resistance | Row | - | - | 1.5 | k $\Omega$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=17 \mathrm{~V} \\ & \text { Load current } \\ & \pm 150 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | 13 |
| Input leakage current | $\mathrm{I}_{121}$ | -1.0 | - | 1.0 | $\mu \mathrm{A}$ | $\mathrm{Vin}=0$ to $\mathrm{V}_{\text {cc }}$ | 3 |
| Input leakage current | ILL2 | -2.0 | - | 2.0 | $\mu \mathrm{A}$ | $\mathrm{Vin}=\mathrm{V}_{\text {EE }}$ to $\mathrm{V}_{\text {CC }}$ | 4 |
| Operating frequency | $\mathrm{f}_{\text {opr1 }}$ | 50 | - | 600 | kHz | In master mode external clock operation | 5 |
| Operating frequency | $f_{\text {opr2 }}$ | 0.5 | - | 1500 | kHz | In slave mode shift register | 6 |
| Oscillation frequency | fosc | 315 | 450 | 585 | kHz | $\begin{aligned} & \mathrm{Cf}=20 \mathrm{pF} \pm 5 \% \\ & \mathrm{Rf}=47 \mathrm{k} \Omega \pm 2 \% \end{aligned}$ | 7, 12 |
| Dissipation current (1) | $\mathbf{I G G 1}^{\text {a }}$ | - | - | 1.0 | mA | In master mode 1/128 duty cycle $\mathrm{Cf}=20 \mathrm{pF}$ $R \mathrm{f}=47 \mathrm{k} \Omega$ | 8, 9 |
| Dissipation current (2) | $\mathbf{I G G 2}$ | - | - | 200 | $\mu \mathrm{A}$ | In slave mode 1/128 duty cycle | 8, 10 |
| Dissipation current | $\mathrm{I}_{\mathrm{EE}}$ | - | - | 100 | $\mu \mathrm{A}$ | In master mode 1/128 duty cycle | 8, 11 |

Notes: 1. Applies to input terminals FS, DS1, DS2, CR, SHL, M/S, and FCS and I/O terminals DL, M, DR, and CL2 in the input state.
2. Applies to output terminals, $\varnothing 1, ~ \varnothing 2$, and FRM and I/O common terminals DL, M, DR, and CL2 in the output state.
3. Applies to input terminals FS, DS1, DS2, CR, STB, SHL, M/S, FCS, CL1, and TH, I/O terminals $D L, M, D R$, and CL2 in the input state and NC terminals.
4. Applies to V1L, V1R, V2L, V2R, V5L, V5R, V6L, and V6R. Don't connect any lines to X1 to X64.
5. External clock is as follows.

External clock waveform

6. Applies to the shift register in the slave mode. For details, refer to AC Characteristics.
7. Connect oscillation resister ( Rf ) and oscillation capacitance ( Cf ) as shown in this figure. Oscillation frequency (fosc) is twice as much as the frequency (fø) at $\boldsymbol{1}$ or $\varnothing 2$.


$$
\begin{array}{ll}
\mathrm{Cf}=20 \mathrm{pF} \\
\mathrm{Rf}=47 \mathrm{k} \Omega & \mathrm{f}_{\mathrm{OSc}}=2 \times \mathrm{f}
\end{array}
$$

8. No lines are connected to output terminals and current flowing through the input circuit is excluded. This value is specified at $\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$.
9. This value is specified for current flowing through GND in the following conditions: Internal oscillation circuit is used. Each terminal of DS1, DS2, FS, SHL, M/S, STB, and FCS is connected to $\mathrm{V}_{\mathrm{CC}}$ and each of CL1 and TH to GND. Oscillator is set as described in note 7.
10. This value is specified for current flowing through GND under the following conditions: Each terminals of DS1, DS2, FS, SHL, STB, FCS, and CR is connected to $\mathrm{V}_{\mathrm{CC}}, \mathrm{CL} 1, \mathrm{TH}$, and MS to GND and the terminals CL2, M, and DL are respectively connected to terminals CL2, M, and DL of the HD61203 under the condition described in note 9.
11. This value is specified for current flowing through $\mathrm{V}_{\mathrm{EE}}$ under the condition described in note 9. Don't connect any lines to terminal V.
12. This figure shows a typical relation among oscillation frequency, Rf and Cf. Oscillation frequency may vary with the mounting conditions.


HITACHI
13. Resistance between terminal $X$ and terminal V (one of V1L, V1R, V2L, V2P., V5L, V5R, V6L, and V6R) when load current flows through one of the terminals X1 to X64. This value is specified under the following conditions:

$$
\begin{gathered}
V_{C C}-V_{E E}=17 \mathrm{~V} \\
V_{1 L}=V_{R R}, V_{6 L}=V_{6 R}=V_{C C}-1 / 7\left(V_{C C}-V_{E E}\right) \\
V_{2 L}=V_{2 R}, V_{5 L}=V_{5 R}=V_{E E}+1 / 7\left(V_{C C}-V_{E E}\right)
\end{gathered}
$$



The following is a description of the range of power supply voltage for liquid crystal display drive. Apply positive voltage to $\mathrm{V} 1 \mathrm{~L}=\mathrm{V} 1 \mathrm{R}$ and $\mathrm{V} 6 \mathrm{~L}=\mathrm{V} 6 \mathrm{R}$ and negative voltage to $\mathrm{V} 2 \mathrm{~L}=\mathrm{V} 2 \mathrm{R}$ and $\mathrm{V} 5 \mathrm{~L}=\mathrm{V} 5 \mathrm{R}$ within the $\Delta \mathrm{V}$ range. This range allows stable impedance on driver output (RON). Notice that $\Delta \mathrm{V}$ depends on power supply voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$.


## Terminal Configuration

Input Terminal


I/O Terminal

Applicable Terminals :
CR, M/S, SHL, FCS, DS1, DS2, FS


Output Terminal


Applicable Terminals: $\quad$ 1, $\boldsymbol{\sigma 2 , ~ F R M ~}$

Output Terminal


## HITACHI

## HD61203

AC Characteristics $\left(\mathrm{V}_{\mathbf{C C}}=5 \mathrm{~V} \pm \mathbf{1 0 \%}, \mathbf{G N D}=\mathbf{0} \mathrm{V}, \mathrm{Ta}=\mathbf{- 2 0}\right.$ to $\left.+75^{\circ} \mathrm{C}\right)$
In the slave mode (M/S = GND)


| Item | Symbol | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CL2 low level width (FCS=GND) | ${ }_{\text {twLCL2L }}$ | 450 | - | - | ns |  |
| CL2 high level width (FCS=GND) | $t_{\text {WLCL2 }}$ | 150 | - | - | ns |  |
| CL2 low level width ( $F C S=V_{\text {cc }}$ ) | $\mathbf{t w H C L}^{\text {WL }}$ | 150 | - | - | ns |  |
| CL2 high level width ( $\mathrm{FCS}=\mathrm{V}_{\mathrm{Cc}}$ ) | ${ }^{\text {WHCL2H }}$ | 450 | - | - | ns |  |
| Data setup time | $t_{\text {DS }}$ | 100 | - | - | ns |  |
| Data hold time | $t_{\text {DH }}$ | 100 | - | - | ns |  |
| Data delay time | $t_{\text {DD }}$ | - | - | 200 | ns | 1 |
| Output data hold time | $t_{\text {DHW }}$ | 10 | - | - | ns |  |
| CL2 rise time | $t_{r}$ | - | - | 30 | ns |  |
| CL2 fall time | $t_{f}$ | - | - | 30 | ns |  |

Notes: 1. The following load circuit is connected for specification:
Output Terminal


Ir 30 pF (Includes jig capacitance)
2. In the master mode ( $\mathrm{M} / \mathrm{S}=\mathrm{V}_{\mathrm{CC}}, \mathrm{FCS}=\mathrm{V}_{\mathrm{Cc}}, \mathrm{Cf}=20 \mathrm{pF}, \mathrm{Rf}=47 \mathrm{k} \Omega$ )


## HD61203

| Item | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Data setup time | $t_{\text {DS }}$ | 20 | - | - | $\mu \mathrm{s}$ |
| Data hold time | $t_{\text {DH }}$ | 40 | - | - | $\mu \mathrm{s}$ |
| Data delay time | $t_{\text {DD }}$ | 5 | - | - | $\mu \mathrm{s}$ |
| FRM delay time | t ${ }_{\text {dFRM }}$ | -2 | - | 2 | $\mu \mathrm{s}$ |
| $M$ delay time | $t_{\text {DM }}$ | -2 | - | 2 | $\mu \mathrm{s}$ |
| $\mathrm{CL}_{2}$ low level width | ${ }_{\text {twCL2L }}$ | 35 | - | - | $\mu \mathrm{s}$ |
| $\mathrm{C}_{\text {L2 }}$ high level width | ${ }_{\text {IWCL2H }}$ | 35 | - | - | $\mu \mathrm{s}$ |
| 91 low level width | $t_{\text {Wail }}$ | 700 | - | - | ns |
| ø2 low level width | ${ }^{\text {twor }}$ | 700 | - | - | ns |
| $\underline{01}$ high level width | ${ }^{\text {twoin }}$ | 2100 | - | - | ns |
| $\boldsymbol{\sigma}$ 2 high level width | ${ }^{\text {two2H }}$ | 2100 | - | - | ns |
| ฮ1-ø2 phase difference | $\mathrm{t}_{\text {D12 }}$ | 700 | - | - | ns |
| $\boxed{\sigma}$-ø1 phase difference | $\mathrm{t}_{\mathrm{D} 21}$ | 700 | - | - | ns |
| ¢1, ø2 rise time | $\mathrm{t}_{\mathrm{r}}$ | - | - | 150 | ns |
| ¢1, ø2 fall time | $\mathrm{t}_{\mathrm{f}}$ | - | - | 150 | ns |



## Block Functions

## Oscillator

The CR oscillator generates display timing signals and operating clocks for the HD61202. It is required when the HD61203 is used with the HD61202. An oscillation resister Rf and an oscillation capacitor Cf are attached as shown in figure 1 and terminal $\overline{\text { STB }}$ is connected to the high level. When using an external clock, input the clock into terminal CR and don't connect any lines to terminals $\mathbf{R}$ and $\mathbf{C}$.


Figure 1 Oscillator Connection with HD61202
The oscillator is not required when the HD61203 is used with the HD61830. Then, connect terminal CR to the high level and don't connect any lines to terminals R and C (figure 2).
$\square$
Figure 2 Oscillator Connection with HD61830

## Timing Generator Circuit

The timing generator circuit generates display timing and operating clock for the HD61202. This circuit is required when the HD61203 is used with the HD61202. Connect terminal M/S to high level (master mode). It is not necessary when the display timing signal is supplied from other circuits, for example, from HD61830. In this case connect the terminals Fs, DS1, and DS2 to high level and M/S to low level (slave mode).

## Bidirectional Shift Register

A 64-bit bidirectional shift register. The data is shifted from DL to DR when SHL is at high level and from DR to DL when SHL is at low level. In this case, CL2 is used as shift clock. The lowest order bit of the bidirectional shift register, which is on the DL side, corresponds to X 1 and the highest order bit on the DR side corresponds to X64.

## HITACHI

## Liquid Crystal Display Driver Circuit

The combination of the data from the shift register with the $M$ signal allows one of the four liquid crystal display driver levels V1, V2, V5 and V6 to be transferred to the output terminals (table 1).

Table 1 Output Levels

| Data from the <br> Shift Register | $M$ | Output Level |
| :--- | :--- | :--- |
| 1 | 1 | V2 |
| 0 | 1 | V6 |
| 1 | 0 | V1 |
| 0 | 0 | V5 |

## HD61203

## HD61203 Terminal Functions

| Terminal <br> Name | Number of <br> Terminals | Connected <br> to | Function |
| :--- | :--- | :--- | :--- |

## HITACHI

## HD61203 Terminal Functions (cont)

| Terminal Name | Number of $1 / 0$ Terminals | Connected to <br> Voc or GND | Function |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DS1, DS2 | 2 1 |  | Selects display duty factor |  |  |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}} \text { or GND }$ | Display Duty Factor | 1/48 | 1/64 | 1/96 | 1/128 |
|  |  |  | DS1 | GND | GND | $\mathrm{V}_{\text {cc }}$ | $\mathrm{V}_{\mathrm{cc}}$ |
|  |  |  | DS2 | GND | $\mathrm{V}_{\mathrm{CC}}$ | GND | $\mathrm{V}_{\mathrm{CC}}$ |
|  |  |  | These terminals are valid only in the master mode. Connect them to $\mathrm{V}_{\mathrm{CC}}$ in the slave mode. |  |  |  |  |
| $\overline{S T B}$ | 1 I | $V_{C C}$ or GND | Input terminal for testing. <br> Connect to $\overline{\mathrm{STB}} \mathrm{V}_{\mathrm{CC}}$. <br> Connect TH and CL1 to GND. |  |  |  |  |
| TH | 1 |  |  |  |  |  |  |
| CL1 | 1 |  |  |  |  |  |  |
| CR, R, C | 3 |  | Oscillator. |  |  |  |  |
|  |  |  | In the master mode, use these terminals as shown below: |  |  |  |  |
|  |  |  | Internal oscillation |  | External clock |  |  |
|  |  |  |  |  | Spen | ernal lock $\qquad$ | Open |
|  |  |  | R CR | C | R |  | C |

In the slave mode, stop the oscillator as shown below:


| ฮ1, ø2 | 2 | 0 | HD61202 | Operating clock output terminals for the HD61202. |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Master mode: | Connect these terminals to terminals $\varnothing 1$ and $\varnothing 2$ of the HD61202 respectively. |
|  |  |  |  | Slave mode: | Don't connect any lines to these terminals. |
| FPM | 1 | 0 | HD61202 | Frame signal. |  |
|  |  |  |  | Master mode: | Connect this terminal to terminal FRM of the HD61202. |
|  |  |  |  | Slave mode: | Don't connect any lines to this terminal. |
| M | 1 | I/O | MB of HD61830 or M of HD61202 | Signal to convert | LCD driver signal into AC. |
|  |  |  |  | Master mode: | Output terminal. <br> Connect this terminal to terminal $M$ of the HD61202. |
|  |  |  |  | Slave mode: | Input terminal. <br> Connect this terminal to terminal MB of the HD61830. |

## HD61203 Terminal Functions (cont)

| Terminal <br> Name | Number of <br> Terminals | Connected <br> to | Function |
| :--- | :--- | :--- | :--- | :--- |

DL, DR $2 \quad$ I/O | Open or FLM |
| :--- |
| of HD61830 |$\quad$ Data I/O terminals of bidirectional shift register.

Master mode: Output common scanning signal. Don't connect any lines to these terminals normally.
Slave mode: Connect terminal FLM of the HD61830 to DL (when $\mathrm{SHL}=\mathrm{V}_{\mathrm{CC}}$ ) or DR (when $\mathrm{SHL}=$ GND)



When SHL is $\mathrm{V}_{\mathrm{Cc}}, \mathrm{X} 1$ corresponds to COM1 and X64 corresponds to COM64.
When SHL is GND, X64 corresponds to COM1 and X1 corresponds to COM64.

## HITACHI

|  |  | $\left.\begin{array}{l}\mathrm{H}: \mathrm{V}_{\mathrm{cc}} \\ \mathrm{L}: \text { GND }\end{array}\right\}$ Fixed$\phi 1 \quad \phi 2$ |  | ＂－＂means＂open＂． |  | Rf：Oscillation resister <br> Cf：Oscillation capacitor |  |  |  |  | 종NNN | $\begin{aligned} & \text { 줒 } \\ & \text { 㝻 } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | FRM | M | DR | X1－X64 |  |  |  |  |  |
| A | L L L L HHHH |  |  |  | － |  | from MB | from CL1 | H | $\begin{aligned} & \text { from FLM } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ | － | COM1－COM64 | ？ O 最 | － |
| A | LLLLHHH |  |  |  | HD61830 | HD61830 | L | － | $\begin{aligned} & \text { from FLM } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ | COM64－COM1 | ¢ | $\begin{aligned} & \text { 플 } \\ & \text { B } \end{aligned}$ |
| B | L L L HHHHH |  | － | － | from MB | from MA | H | $\begin{aligned} & \text { from FLM } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ | $\begin{aligned} & \text { to DL/DR } \\ & \text { of HD61203 } \\ & \text { No. } 2 \end{aligned}$ | COM1－COM64 | $\stackrel{5}{\square}$ | 응 |
|  |  |  |  |  | HD61830 | HD61830 |  | to DLDR of HD61203 No． 2 | $\begin{aligned} & \text { from FLM } \\ & \text { of } \\ & \text { HD61830 } \end{aligned}$ | COM64－COM1 |  |  |
| C | L L L HHHHH | － | － | － | from MB | from MA |  | from DLDR of HD61203 No． 1 | － | COM65－COM128 |  |  |
|  | LLLHHHHH |  |  |  | HD61830 | HD61830 | L | － | from DLDR of HD61203 No． 1 | COM128－COM65 |  |  |
|  | L L Rf Rf |  |  |  |  |  | H | － | － | COM1－COM64 |  |  |
|  | C 6 |  |  |  |  | HD61202 | L | － | － | COM64－COM1 |  |  |
| E | HLLHHLL $\mathrm{H}^{\text {Rffif }}$ |  |  | to FRM | toM of | $\begin{aligned} & \text { to CL of } \\ & \text { HD61202 } \end{aligned}$ | H | － | to DL／DR of HD61203 No． 2 | COM1－COM64 |  |  |
|  | L－H Cf Cf |  |  | HD61202 | $\begin{aligned} & \text { HD61202 } \\ & \text { HD61203 } \end{aligned}$ | $\begin{aligned} & \text { to CL2 of } \\ & \text { HD61203 } \end{aligned}$ | L | to DLDR of HD61203 No． 2 | － | COM64－COM1 |  |  |
| F | L L L HHHHH | － | － | － | $\underset{\text { of }}{\text { from }} M$ | $\begin{gathered} \text { from CL2 } \\ \text { of } \end{gathered}$ | H | from DLDR of HD61203 No． 1 | － | COM1－COM64 |  |  |
|  |  |  |  |  | $\begin{gathered} \text { HD61203 } \\ \text { No. } 1 \end{gathered}$ | $\begin{gathered} \text { HD61203 } \\ \text { No. } 1 \end{gathered}$ | L | － | from DLDR of HD61203 No． 1 | COM64－COM1 |  |  |

## Outline of HD61203 System Configuration

1. Uuse with HD61830
a. When display duty ratio of $\operatorname{LCD}$ is $1 / 64$


One HD61203 drives common signals.

Refer to Connection list A.

One HD61203 drives common signals for upper and lower panels.


Two HD61203s drive upper and lower panels separately to ensure the quality of display. No. 1 and No. 2 operate in parallel.
b. When display duty ratio of LCD is from $1 / 65$ to $1 / 128$


Two HD61203s connected serially drive common signals.

Refer to Connection list B for No. 1.
Refer to Connection list C for No. 2.

Refer to Connection list B for No. 1. Refer to Connection list C for No. 2.

HITACHI
2. Use with HD61202 (1/64 duty ratio)


One HD61203 drives common signals and supplies timing signals to the HD61202s.

One HD61203 drives upper and lower panels and supplies timing signals to the HD61202s.

Two HD61203s drive upper and lower panels in parallel to ensure the quality of display. No. 1 supplies timing signals to No. 2 and the HD61202s.

Refer to Connection list D. Refer to Connection list D.

Refer to Connection list E for No. 1.

Refer to Connection list F for No. 2.

## Connection Example 1

Use with HD61202 (RAM type segment driver)
a. $1 / 64$ duty ratio (See Connection List D)


Figure 1 Example 1
Note: The values of R1 and R2 vary with the LCD panel used.
When bias factor is $1 / 9$, the values of R1 and R2 should satisfy

$$
\frac{R_{1}}{4 R_{1}+R_{2}}=\frac{1}{9}
$$

For example,

$$
R 1=3 \mathrm{k} \Omega, R 2=15 \mathrm{k} \Omega
$$



Figure 2 Example 1 Waveform (RAM Type, 1/64 Duty Cycle)
HITACHI

## HD61203

## Connection Example 2

Use with HD6́1830 (Dispiay controiier)
a. $1 / 64$ duty ratio (See Connection List A)


Figure 3 Example 2 (1/64 Duty Ratio)


Figure 4 Example 2 Waveform (1/64 Duty Ratio)
b. 1/100 duty ratio (See Connection List B, C)


Figure 5 Example 2 (1/100 Duty Ratio)
HITACHI


Figure 6 Example 2 Waveform (1/100 Duty Ratio)
HITACHI

## Description

The HD61830 is a dot matrix liquid crystal graphic display controller LSI that stores the display data sent from an 8-bit microcontroller in the external RAM to generate dot matrix liquid crystal driving signals. It has a graphic mode in which 1-bit data in the external RAM corresponds to the on/off state of 1 dot on liquid crystal display and a character mode in which characters are displayed by storing character codes in the external RAM and developing them into the dot patterns with the internal character generator ROM. Both modes can be provided for various applications. The HD61830 is produced by the CMOS process. Thus, combined with a CMOS microcontroller it can complete a liquid crystal display device with low power dissipation.

## Features

- Dot matrix liquid crystal graphic display controller
- Display control capacity
-Graphic mode: 512 k dots ( $2^{16}$ bytes)
-Character mode: 4096 characters (2 $2^{12}$ characters)
- Internal character generator ROM: 7360 bits
-160 types of $5 \times 7$ dot characters
-32 types of $5 \times 11$ dot characters Total 192 characters
- Can be extended to 256 characters ( 4 k bytes max.) by external ROM
- Interfaces to 8-bit MPU
- Display duty cycle (Can be selected by a program)
-Static to $1 / 128$ duty cycle
- Various instruction functions
-Scroll, Cursor on/off/blink, Character blink, Bit manipulation
- Display method: Selectable A or B types
- Internal oscillator (with external resistor and capacitor)
- Operating frequency: 1.1 MHz
- Low power dissipation
- Power supply: Single $+5 \mathrm{~V} \pm 10 \%$
- CMOS process
- Package: 60-pin plastic OFP (FP-60)

Pin Arrangement



## Block Functions

## Registers

The HD61830 has the five types of registers: instruction register (IR), data input register (DIR), data output register (DOR), dot registers (DR), and mode control register (MCR).

The IR is a 4 -bit register that stores the instruction codes for specifying MCR, DR, a start address register, a cursor address register, and so on. The lower order 4 bits DBO to DB3 of data buses are written in it.

The DIR is an 8 -bit register used to temporarily store the data written into the external RAM, DR, MCR, and so on.

The DOR is an 8 -bit register used to temporarily store the data read from the external RAM. Cursor address information is written into the cursor address counter (CAC) through the DIR. When the memory read instruction is set in the IR (latched at the falling edge of E signal), the data of external RAM is read to DOR by an internal operation. The data is transferred to the MPU by reading the DOR with the next instruction (the contents of DOR are output to the data bus when $E$ is at the high level).

The DR are registers used to store dot information such as character pitches and the number of vertical dots, and so on. The information sent from the MPU is written into the DR via the DIR.

The MCR is a 6-bit register used to store the data which specifies states of display such as display on/off and cursor on/off/blink. The information sent from the MPU is written in it via the DIR.

## Busy flag (BF)

The busy flag $=1$ indicates the HD61830 is performing an internal operation. Instructions cannot be accepted. As shown in Control Instruction, read busy flag, the busy flag is output on DB7 under the conditions of RS = $1, R / W=1$, and $E=1$. Make sure the busy flag is 0 before writing the next instruction.

## Dot Counters (DC)

The dot counters are counters that generate liquid crystal display timing according to the contents of DR.

## Refresh Address Counters (RAC1/RAC2)

The refresh address counters, RAC1 and RAC2, control the addresses of external RAM, character generator ROM (CGROM), and extended external ROM. The RAC1 is used for the upper half of the screen and the RAC2 for the lower half. In the graphic mode, 16 -bit data is output and used as the address signal of external RAM. In the character mode, the high order 4 bits (MA12-MA15) are ignored. The 4 bits of line address counter are output instead and used as the address of extended ROM.

## Character Generator ROM

The character generator ROM has 7360 bits in total and stores 192 types of character data. A character code ( 8 bits ) from the external RAM and a line code ( 4 bits) from the line address counter are applied to its address signals, and it outputs 5 -bit dot data.

The character font is $5 \times 7$ ( 160 characters) or $5 \times 11$ ( 32 characters). The use of extended ROM allows $8 \times 16$ ( 256 characters max.) to be used.

## Cursor Address Counter

The cursor address counter is a 16 -bit counter that can be preset by instruction. It holds an address when the data of external RAM is read or written (when display dot data or a character code is read or written). The value of the cursor address counter is automatically increased by 1 after the display data is read or written and after the set/clear bit instruction is executed.

## Cursor Signal Generator

The cursor can be displayed by instruction in character mode. The cursor is automatically generated on the display specified by the cursor address and cursor position.

## Parallel/Serial Conversion

The parallel data sent from the external RAM, character generator ROM, or extended ROM is converted into serial data by two parallel/ serial conversion circuits and transferred to the liquid crystal driver circuits for upper screen and lower screen simultaneously.

## Terminal Functions

| Name | Function |
| :---: | :---: |
| DB0-DB7 | Data bus: Three-state I/O common terminal Data is transferred to MPU through DBO to DB7 |
| $\overline{\text { CS }}$ | Chip select: Selected state with $\overline{\mathbf{C S}}=0$ |
| R/W | $\begin{aligned} \text { Read/Write: } & \text { R/W } \end{aligned}=1: \text { MPU } \leftarrow \text { HD61830 }$ |
| RS | $\begin{aligned} \text { Register select: } & \text { RS }=1: \text { Instruction register } \\ \text { RS } & =0: \text { Data register } \end{aligned}$ |
| E | Enable: Data is written at the fall of E Data can be read while $E$ is 1 |
| CR, R, C | CR oscillator |
| $\overline{\text { RES }}$ | Reset: Reset $=0$ results in display off, slave mode and $\mathrm{Hp}=6$ |
| MAO-MA15 | External RAM address output <br> In character mode, the line code for external CG is output through MA12 to MA15 ( $0:$ Character 1 st line, F: Character 16 th line) |
| MD0-MD7 | Display data bus: Three-state I/O common terminal |
| RD0-RD7 | ROM data input: Dot data from external character generator is input |
| $\overline{\text { WE }}$ | Write enable: Write signal for external RAM |
| CL2 | Display data shift clock for LCD drivers |
| CL1 | Display data latch signal for LCD drivers |
| FLM | Frame signal for display synchronization |
| MA | Signal for converting liquid crystal driving signal into AC, A type |
| MB | Signal for converting liquid crystal driving signal into AC, B type |
| D1, D2 | Display data serial output <br> D1: For upper half of screen <br> D2: For lower half of screen |
| CPO | Clock signal for HD61830 in slave mode |
| $\overline{\text { SYNC }}$ | Synchronous signal for parallel operation <br> Three-state I/O common terminal (with pull-up MOS) <br> Master: Synchronous signal is output <br> Slave: Synchronous signal is input |

## Absolute Maximum Ratings

| Item | Symbol | Value | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{V}_{\mathrm{T}}$ | -0.3 to +0.7 | V |
| Terminal voltage | $\mathrm{T}_{\mathrm{opr}}$ | -0.3 to $\mathrm{V}_{\mathrm{cc}}+0.3$ | $\mathrm{1}, 2$ |  |
| Operating temperature | -20 to +75 | V | 1,2 |  |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. All voltages are referenced to GND $=0 \mathrm{~V}$.
2. If LSIs are used beyond absolute maximum ratings, they may be permanently destroyed. We strongly recommend that you use the LSIs within electrical characteristic limits for normal operation, because use beyond these conditions will cause malfunction and poor reliability.

## Electrical Characteristics

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage (TTL) | $\mathrm{V}_{\mathrm{IH}}$ | 2.2 | - | V cc | V |  | 1 |
| Input low voltage (TTL) | VIL | 0 | - | 0.8 | V |  | 2 |
| Input high voltage | $\mathrm{V}_{\mathrm{IHR}}$ | 3.0 | - | V cc | V |  | 3 |
| Input high voltage (CMOS) | V IHC | 0.7 VCC | - | Vcc | V |  | 4 |
| Input low voltage (CMOS) | VILC | 0 | - | 0.3 VCC | V |  | 4 |
| Output high voltage (TTL) | V OH | 2.4 | - | V cc | V | $-\mathrm{l}_{\mathrm{OH}}=0.6 \mathrm{~mA}$ | 5 |
| Output low voltage (TTL) | VoL | 0 | - | 0.4 | V | $\mathrm{IOL}^{\text {a }}=1.6 \mathrm{~mA}$ | 5 |
| Output high voltage (CMOS) | V ${ }_{\text {OHC }}$ | $V_{c c}-0.4$ | - | V cc | V | $\mathrm{l}_{\mathrm{OH}}=0.6 \mathrm{~mA}$ | 6 |
| Output low voltage (CMOS) | Volc | 0 | - | 0.4 | V | $\mathrm{I}_{\mathrm{OL}}=0.6 \mathrm{~mA}$ | 6 |
| Input leakage current | lin | - 5 | - | 5 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=0-\mathrm{V}_{\mathrm{CC}}$ | 7 |
| Three-state leakage current | $I_{\text {TSL }}$ | $-10$ | - | 10 | $\mu \mathrm{A}$ | $V_{\text {OUT }}=0-V_{\text {cc }}$ | 8 |
| Power dissipation (1) | $\mathrm{P}_{\mathrm{w}} 1$ | - | 10 | 15 | mW | CR oscillation fosc $=500 \mathrm{kHz}$ | 9 |
| Power dissipation (2) | $\mathrm{P}_{\mathrm{w}} 2$ | - | 20 | 30 | mW | External clock $\mathrm{fcp}=1 \mathrm{MHz}$ | 9 |

Internal clock operation

| Clock oscillation frequency | $f_{\text {osc }}$ | 400 | 500 | 600 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |$\quad \mathrm{kHz}$| Cf $=15 \mathrm{pF} \pm 5 \%$ |
| :--- |
| $\mathrm{Rf}=39 \mathrm{k} \Omega \pm 2 \%$ |


| External clock operation |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| External clock operating frequency | $\mathrm{f}_{\mathrm{cp}}$ | 100 | 500 | 1100 | kHz |  | 11 |
| External clock duty | Duty | 47.5 | 50 | 52.5 | \% |  | 11 |
| External clock rise time | trcp | - | - | 0.05 | $\mu \mathrm{S}$ |  | 11 |
| External clock fall time | $\mathrm{t}_{\text {fop }}$ | - | - | 0.05 | $\mu \mathrm{S}$ |  | 11 |
| Pull-up current | IPL | 2 | 10 | 20 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ | 12 |

Note: The I/O terminals have the following configuration:

## HD61830

## Input Terminal

Appiicabie terminai: $\overline{\mathrm{CS}}, \overline{\mathrm{E}}, \mathrm{RS}, \mathrm{R} / \mathrm{W}, \overline{\mathrm{RES}}, \mathbf{C R}$ (Without pull-up MOS)


Applicable terminal: RD0-RD7 (With pull-up MOS)


## Output Terminal

Âpplicable terminal: CL1, CL2, MA, MB, FLM, CPO, D1, D2, WE, $\overline{\mathrm{OE}}, \overline{\mathrm{CE}}, \mathrm{MAO}-\mathrm{MA15}$


## I/O Common Terminal

Applicable terminal: DB0-DB7, $\overline{\text { SYNC }}$ (with pull-up MOS), MD0-MD7 (without pull-up MOS)


Notes: 1. Applied to input terminals and I/O common terminals, except terminals $\overline{\text { SYNC }}$, CR, and $\overline{R E S}$.
2. Applied to input terminals and $I / O$ common terminals, except terminals $\overline{S Y N C}$ and CR.
3. Applied to terminal RES.
4. Applied to terminals $\overline{S Y N C}$ and CR.
5. Applied to terminals DBO-DB7, WE, MAO-MA15, and MDO-MD7.

7. Applied to input terminals.
8. Applied to $I / O$ common terminals. However, the current which flows into the output drive MOS is excluded.
9. The current which flows into the input and output circuits is excluded. When the input of CMOS is in the intermediate level, current flows through the input circuit, resulting in the increase of power supply current. To avoid this, input must be fixed at high or low.

The relationship between the operating frequency and the power dissipation is given below.

10. Applied to the operation of the internal oscillator when oscillation resistor $R_{f}$ and oscillation capacity $\mathrm{C}_{\mathrm{f}}$ are used.

$\mathrm{C}_{\mathrm{f}}=15 \mathrm{pF} \pm 5 \%$
$R_{f}=39 k \Omega \pm 2 \%$
(when $\mathrm{f}_{\mathrm{Osc}}=$ 500 kHz typ)

The relationship among oscillation frequency,
$R_{f}$ and $C_{f}$ is given below.

11. Applied to external clock operation.

12. Applied to $\overline{\text { SYNC, DBO-DB7, and RDO-RD7. }}$

## Timing Characteristics

MPU Interface

| Item | Symbol | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Enable cycle time | tcYC | 1.0 | - | - | $\mu \mathrm{s}$ |
| Enable pulse width | High level | $\mathrm{t}_{\mathrm{WEH}}$ | 0.45 | - | - |
|  | Low level | $\mathrm{t}_{\mathrm{WEL}}$ | 0.45 | - | - |
| Enable rise time | $\mathrm{t}_{\mathrm{Er}}$ | - | - | 25 | ns |
| Enable fall time | $\mathrm{t}_{\mathrm{Ef}}$ | - | - | 25 | ns |
| Setup time | $\mathrm{t}_{\mathrm{AS}}$ | 140 | - | - | ns |
| Data setup time | $\mathrm{t}_{\mathrm{DSW}}$ | 225 | - | - | ns |
| Data delay time ${ }^{(N o t e)}$ | $\mathrm{t}_{\mathrm{DDR}}$ | - | - | 225 | ns |
| Data hold time | $\mathrm{t}_{\mathrm{H}}$ | 10 | - | - | ns |
| Address hold time | $\mathrm{t}_{\mathrm{AH}}$ | 10 | - | - | ns |
| Data hold time | $\mathrm{t}_{\mathrm{DH}}$ | 20 | - | - | ns |

Note: The following load circuit is connected for specification:


## HITACHI



## External RAM and ROM Interface

| Item | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { SYNC delay time }}$ | tosy | - | - | 200 | ns |
| $\overline{\text { SYNC }}$ pulse width High level | twsy | 900 | - | - | ns |
| CPO cycle time | tccpo | 900 | - | - | ns |
| CPO pulse width High level | twCPOH | 450 | - | - | ns |
| Low level | twCPOL | 450 | - | - | ns |
| MAO to MA15 refresh delay time , | $t_{\text {DMAR }}$ | - | - | 200 | ns |
| MAO to MA15 write address delay time | tomaw | - | - | 200 | ns |
| MDO to MD7 write data delay time | tomdw | - | - | 200 | ns |
| MD0 to MD7, RDO to RD7 setup time | tsMD $^{\text {d }}$ | 900 | - | - | ns |
| Memory address setup time | tsmaw | 250 | - | - | ns |
| Memory data setup time | tsMDW | 250 | - | - | ns |
| $\overline{\overline{W E} \text { delay time }}$ | towe | - | - | 200 | ns |
| $\overline{\overline{W E} \text { pulse width (low level) }}$ | twwe | 450 | - | - | ns |



Notes: 1. No load is applied to all the output terminals.
2. "*" indicates the delay time of RAM and ROM.

## HD61830

## LCD Driver Interface

| Item | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clock pulse width (high level) | twCL1 | 450 | - | - | ns |
| Clock delay time | $t_{\text {DCL2 }}$ | - | - | 200 | ns |
| Clock cycle time | twCL2 | 900 | - | - | ns |
| Clock pulse width High level | ${ }_{\text {twCH }}$ | 450 | - | - | ns |
| Low level | twCL | 450 | - | - | ns |
| MA, MB delay time | $\mathrm{t}_{\mathrm{MD}}$ | - | - | 300 | ns |
| FLM delay time | $t_{\text {DF }}$ | - | - | 300 | ns |
| Data delay time | $t_{D D}$ | - | - | 200 | ns |
| Data setup time | tso | 250 | - | - | ns |

Note: No load is applied to all the output terminals (MA, MB, FLM, D1, and D2).


## HITACHI

## Display Control Instructions

Display is controlled by writing data into the instruction register and 13 data registers. The RS signal distinguishes the instruction register from the data registers. 8-bit data is written into the instruction register with RS $=1$, and the data register code is specified. After that, the 8-bit data is written in the data register and the specified instruction is executed with RS $=0$.

During the execution of the instruction, no new instruction can be accepted. Since the busy flag is set during this, read the busy flag and make sure it is 0 before writing the next instruction.

## 1. Mode control

Code \$"00" (hexadecimal) written into the instruction register specifies the mode control register.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Mode control reg. | 0 | 0 | 0 | 0 | Mode data |  |  |  |  |  |



## HD61830

## 2. Set character pitch

Vp indicates the number of vertical dots per character. The space between the verticallydisplayed characters is included in the determination. This value is meaningful only during character display (in the character mode) and becomes invalid in the graphic mode.

Hp indicates the number of horizontal dots per character in display, including the space between horizontaily-displayed characters. In the graphic mode, the Hp indicates the number of bits of 1-byte display data to be displayed.

There are three Hp values (table 1).

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| Character pitch reg. | 0 | 0 | $\left(V_{p}-1\right)$ binary |  |  |  |  | 0 | $\left(H_{p}-1\right)$ binary |  |

Table $1 \quad H_{p}$ Values

| Hp | DB2 | DB1 | DB0 | Horizontal character pitch |
| :--- | :--- | :--- | :--- | :--- |
| 6 | 1 | 0 | 1 | 6 |
| 7 | 1 | 1 | 0 | 7 |
| 8 | 1 | 1 | 1 | 8 |

## HITACHI

## 3. Set number of characters

$\mathrm{H}_{\mathrm{N}}$ indicates the number of horizontal characters in the character mode or the number of horizontal bytes in the graphic mode. If the total sum of horizontal dots on the screen is taken as n ,

$$
\mathrm{n}=\mathrm{Hp} \times \mathrm{H}_{\mathrm{N}}
$$

$\mathrm{H}_{\mathrm{N}}$ can be set to an even number from 2 to 128 (decimal).

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |  |
| Number-of-characters reg. | 0 | 0 | 0 | $\left(H_{N}-1\right)$ binary |  |  |  |  |  |  |  |

## 4. Set number of time divisions (inverse of display duty ratio)

Ny indicates the number of time divisions in
multiplex display.
$1 / \mathrm{Nx}$ is the display duty ratio.
A value of 1 to 128 (decimal) can be set to Nx .

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| Number-of-time-divisions <br> reg. | 0 | 0 | 0 | $\left(N_{x}-1\right)$ binary |  |  |  |  |  |  |

## 5. Set cursor position

Cp indicates the position in a character where the cursor is displayed in the character mode. For example, in $5 \times 7$ dot font, the cursor is displayed under a character by specifying $\mathrm{Cp}=8$ (decimal). The cursor horizontal length is equal to the horizontal character pitch Hp . A value of 1 to 16 (decimal)
can be set to Cp . If a smaller value than the vertical character pitch Vp is set ( $\mathrm{Cp} \leqq \mathrm{Vp}$ ), and a character overlaps with the cursor, the cursor has higher priority of display (at cursor display on). If Cp is greater than Vp , no cursor is displayed. The cursor horizontal length is equal to Hp .

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| Cursor position reg. | 0 | 0 | 0 | 0 | 0 | 0 | $\left(C_{p}-1\right)$ binary |  |  |  |

## 6. Set display start low order address

Cause display start addresses to be written in the display start address registers. The display start address indicates a RAM address at which the data displayed at the top left end on the screen is stored. In the graphic mode,
the start address is composed of high/low order 16 bits. In the character display, it is composed of the lower 4 bits of high order address ( $\mathrm{DB}_{3}-\mathrm{DB}_{0}$ ) and 8 bits of low order address. The upper 4 bits of high order address are ignored.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| Display start address reg. <br> (low order byte) | 0 | 0 | (Start low order address) binary |  |  |  |  |  |  |  |

## Set display start high order address

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DS1 | DBO |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| Display start address reg. <br> (high order byte) | 0 | 0 |  |  |  |  |  |  |  |  |

## 7. Set cursor address (low order) (RAM write low order address)

Cause cursor addresses to be written in the cursor address counters. The cursor address indicates and address for sending or receiving display data and character codes to or from the RAM.

That is, data at the address specified by the cursor address are read/written. In the character mode, the cursor is displayed at the character specified by the cursor address.

A cursor address consists of the low-order
address ( 8 bits) and the high-order address ( 8 bits). Satisfy the following requirements setting the cursor address (table 2).

The cursor address counter is a 16 -bit upcounter with set and reset functions. When bit N changes from 1 to 0 , bit $\mathrm{N}+1$ is inclemented by 1 . When setting the low order address, the LSB (bit 1) of the high order address is inclemented by 1 if the MSB (bit 8) of the low order address changes from 1 to 0. Therefore, set both the low order address and the high order address as shown in the table 2.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |
| Cursor address counter <br> (low order byte) | 0 | 0 | (Cursor low order address) binary |  |  |  |  |  |  |  |

## Set cursor address (high order) (RAM write high order address)

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |
| Cursor address counter <br> (high order byte) | 0 | 0 | (Cursor high order address) binary |  |  |  |  |  |  |  |

## Table 2 Cursor Address Setting

Condition
When you want to rewrite (set) both the low order address and the high order address.

When you want to rewrite only the low order address.

## Requirement

Set the low order address and then set the high order address.

Don't fail to set the high order address again after setting the low order address.

When you want to rewrite only the high order address.

Set the high order address. You don't have to set the low order address again.

## 8. Write display data

After the code \$"OC" is written into the instruction register with $\mathrm{RS}=1$, 8 -bit data with $\mathrm{RS}=0$ should be written into the data
register. This data is transferred to the RAM specified by the cursor address as display data or character code. The cursor address is increased by 1 after this operation.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |
| RAM | 0 | 0 | MSB (pattern data, character code) LSB |  |  |  |  |  |  |  |

## 9. Read display data

Data can be read from the RAM with RS $=0$ after writing code \$"OD" into the instruction register. Figure 1 shows the read procedure.

This instruction outputs the contents of data output register on the data bus (DB0 to DB7)
and then transfers RAM data specified by the cursor address to the data output register, also increasing the cursor address by 1. After setting the cursor address, correct data is not output at the first read but at the second one. Thus, make one dummy read when reading data after setting the cursor address.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |
| RAM | 1 | 0 | MBS (pattern data, character code) LSB |  |  |  |  |  |  |  |



Figure 1 Read Procedure

## 10. Clear bit

The clear/set bit instruction sets 1 bit in a byte of display data RAM to 0 or 1, respectively. The position of the bit in a byte is specified by $\mathrm{N}_{\mathrm{B}}$ and RAM address is specified
by cursor address. After the execution of the instruction, the cursor address is automatically increased by 1. $N_{B}$ is a value from 1 to 8. $\mathrm{N}_{\mathrm{B}}=1$ and $\mathrm{N}_{\mathrm{B}}=8$ indicates LSB and MSB, respectively.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |
| Bit clear reg. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\left(N_{B}-1\right)$ binary |  |  |

## Set bit

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |  |  |  |  |
| Bit set reg. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\left(N_{B}-1\right)$ binary |  |  |  |  |  |  |  |

## 11. Read busy flag

When the read mode is set with $\mathrm{RS}=1$, the busy flag is output to DB7. The busy flag is set to 1 during the execution of any of the other instructions. After the execution, it is set to 0 . The next instruction can be accepted. No instruction can be acceped when busy flag = 1. Before executing an instruction or writing data, perform a busy flag check to make sure
the busy flag is 0 . When data is written in the register ( $\mathrm{RS}=1$ ), no busy flag changes. Thus, no busy flag check is required just after the write operation into the instruction register with $\mathrm{RS}=1$.

The busy flag can be read without specifying any instruction register.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Busy flag | 1 | 1 | $1 / 0$ |  |  |  |  |  |  |  |


| Symbol | Name | Meaning | Value |
| :--- | :--- | :--- | :--- |
| $H_{f}$ | Horizontal character pitch | Horizontal character pitch | 6 to 8 dots |
| $H_{N}$ | Number of horizontal <br> characters | Number of horizountal characters per line (number <br> of digits) in the character mode or number of bytes <br> per line in the graphic mode. | (an to 128 digits <br> even |
| $V_{p}$ | Vertical character pitch | Vertical character pitch | 1 to 16 dots |
| $C_{p}$ | Cursor position | Line number on which the cursor can be displayed | 1 to 16 lines |
| $N_{x}$ | Number of time divisions | Inverse of display duty ratio | 1 to 128 lines |

Note: If the number of vertical dots on the screen is $m$, and the number of horizontal dots is $n$,

$$
\begin{aligned}
& 1 / m=1 / N_{x}=\text { display duty ratio } \\
& n=H_{p} \times H_{N}, m / V_{p}=\text { Number of display lines } \\
& C_{p} \leqq V_{p}
\end{aligned}
$$

Figure 2 Display Variables

## HITACHI



## Internal Character Generator Patterns and Character Codes



## HITACHI


Application (Character Mode, External CG, Character Font $8 \times 8$ )

## Application 2 (Graphic Mode)



5

## HD61830

## Configuration Examples

## Graphic Mode



## Character Mode (1) (Internal Character Generator)



## Character Mode (2) (External Character Generator)



## Parallel Operation



## HD61830B LCTC (LCD Timing Controller)

## Description

The HD61830B is a dot matrix liquid crystal graphic display controller LSI that stores the display data sent from an 8-bit microcontroller in the external RAM to generate dot matrix liquid crystal driving signals.

It has a graphic mode in which 1-bit data in the external RAM corresponds to the on/off state of 1 dot on liquid crystal display and a character mode in which characters are displayed by storing character codes in the external RAM and developing them into the dot patterns with the internal character generator ROM. Both modes can be provided for various applications.

The HD61830B is produced by the CMOS process. Thus, combined with a CMOS microcontroller it can complete a liquid crystal display device with lower power dissipation.

## Features

- Dot matrix liquid crystal graphic display controller
- Display control capacity
- Graphic mode: 512 k dots ( $2^{16}$ bytes)
-Character mode: 4096 characters ( $2^{12}$ characters)
- Internal character generator ROM: 7360 bits
-160 types of $5 \times 7$ dot characters
-32 types of $5 \times 11$ dot characters Total 192 characters
- Can be extended to 256 characters ( 4 k bytes max.) by external ROM
- Interfaces to 8-bit MPU
- Display duty cycle (Can be selected by a program) Static to $1 / 128$ duty cycle
- Various instruction functions
-Scroll, Cursor on/off/blink, Character blink, Bit manipulation
- Display method: Selectable A or B types
- Operating frequency: 2.4 MHz
- Low power dissipation
- Power supply: Single +5 V $\pm 10 \%$
- CMOS process
- Package: 60-pin plastic OFP (FP-60)


## Pin Arrangement




## Block Functions

## Registers

The HD61830B has the five types of registers: instruction register (IR), data input register (DIR), data output register (DOR), dot registers (DR), and mode control register (MCR).

The IR is a 4-bit register that stores the instruction codes for specifying MCR, DR, a start address register, a cursor address register, and so on. The lower order 4 bits DBO to DB3 of data buses are written in it.

The DIR is an 8-bit register used to temporarily store the data written into the external RAM, DR, MCR, and so on.

The DOR is an 8-bit register used to temporarily store the data read from the external RAM. Cursor address information is written into the cursor address counter (CAC) through the DIR. When the memory read instruction is set in the IR (latched at the falling edge of E segnal), the data of external RAM is read to DOR by an internal operation. The data is transferred to the MPU by reading the DOR with the next instruction (the contents of DOR are output to the data bus when $E$ is at the High level).

The DR are registers used to store dot information such as character pitches and the number of vertical dots and so on. The information sent from the MPU is written into the DR via the DIR.

The MCR is a 6-bit register used to store the data which specifies states of display such as display on/off and cursor on/off/blink. The information sent from the MPU is written in it via the DIR.

## Busy Flag (BF)

The busy flag $=1$ indicates the HD61830B is performing an internal operation. Instructions cannot be accepted. As shown in Control Instruction, read busy flag, the busy flag is output on DB7 under the conditions of RS = $1, R / W=1$, and $E=1$. Make sure the busy flag is 0 before writing the next instruction.

## Dot Counters (DC)

The dot counters are counters that generate liquid crystal display timing according to the contents of DR.

## Refresh Address Counters (RAC1/RAC2)

The refresh address counters RAC1 and RAC2 control the addresses of external RAM, character generator ROM (CGROM), and extended external ROM. The RAC1 is used for upper half of the screen and the RAC2 for the lower half. In the graphic mode, 16-bit data is output and used as the address signal of external RAM. In the character mode, the high order 4 bits (MA12-MA15) are ignored. The 4 bits of line address counter are output instead and used as the address of extended ROM.

## Character Generator ROM

The character generator ROM has 7360 bits in total and stores 192 types of character data. A character code ( 8 bits ) from the external RAM and a line code ( 4 bits) from the line address counter are applied to its address signals, and it outputs 5-bit dot data.

The charater font is $5 \times 7$ ( 160 characters) or $5 \times 11$ ( 32 characters). The use of extended ROM allows $8 \times 16$ ( 256 characters max.) to be used.

## Cursor Address Counter

The cursor address counter is a 16-bit counter that can be preset by instruction. It holds an address when the data of external RAM is read or written (when display dot data or a character code is read or written). The value of the cursor address counter is automatically increased by 1 after the display data is read or written and after the set/clear bit instruction is executed.

## Cursor Signal Generator

The cursor can be displayed by instruction in character mode. The cursor is automatically generated on the display specified by the cursor address and cursor position.

## Parallel/Serial Conversion

The parallel data sent from the external RAM, character generator ROM, or extended ROM is converted into serial data by two parallel/ serial conversion circuits and transferred to the liquid crystal driver circuits for upper screen and lower screen simultaneously.

## Terminal Functions

| Name | Function |
| :---: | :---: |
| DB0-DB7 | Data bus: Three-state I/O common terminal Data is transferred to MPU through DBO to DB7. |
| $\overline{\mathrm{CS}}$ | Chip select: Selected state with $\overline{\mathrm{CS}}=0$ |
| R/W | $\text { Read/Write: } \begin{aligned} \text { R/W } & =1: \text { MPU } \leftarrow \text { HD61830B } \\ \text { R/W } & =0: M P U \rightarrow H D 61830 B \end{aligned}$ |
| RS | $\begin{aligned} & \text { Register select: } \text { RS }=1: \text { Instruction register } \\ & \text { RS }=0: \text { Data register } \end{aligned}$ |
| E | Enable: Data is written at the fall of E Data can be read while $E$ is 1 |
| CR | External clock input |
| $\overline{\text { RES }}$ | Reset: $\overline{\mathrm{RES}}=0$ results in display off, slave mode and $\mathrm{Hp}=6$ |
| MAO-MA15 | External RAM address output <br> In character mode, the lane code for external CG is output through MA12 to MA15 (O: Character 1st line, <br> F: Character 16th line) |
| MDO-MD7 | Display data bus: Three-state 1/O common terminal |
| RDO-RD7 | ROM data input: Dot data from external character generator is input |
| $\overline{\text { WE }}$ | Write enable: Write signal for external RAM |
| CL2 | Display data shift clock for LCD drivers |
| CL1 | Display data latch signal for LCD drivers |
| FLM | Frame signal for display synchronization |
| MA | Signal for converting liquid crystal driving signal into AC, A type |
| MB | Signal for converting liquid crystal driving signal into AC, B type |
| D1, D2 | Display data serial output <br> D1: For upper half of screen <br> D2: For lower half of screen |
| $\overline{\text { SYNC }}$ | Synchronous signal for parallel operation Three-state I/O common terminal (with pull-up MOS) |
|  | Master: Synchronous signal is output <br> Slave: Synchronous signal is input |
| $\overline{C E}$ | Chip enable $\overline{\mathrm{CE}}=0$ : Chip enables make external RAM in active |
| $\overline{\mathrm{OE}}$ | Output enable <br> $\overline{O E}=1$ : Output enable informs external RAM that HD61830B requires data bus |
| NC | Unused terminal. Don't connect any wires to this terminal |

## Absolute Maximum Ratings

| Item | Symbol | Value | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage | $V_{c c}$ | -0.3 to +0.7 | V | 1,2 |
| Terminal voltage | $\mathrm{V}_{\mathrm{T}}$ | -0.3 to $\mathrm{V}_{\mathrm{cc}}+0.3$ | V | 1,2 |
| Operating temperature | $\mathrm{T}_{\text {opr }}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. All voltage is referred to GND $=0 \mathrm{~V}$.
2. If LSIs are used beyond absolute maximum ratings, they may be permanently destroyed. We strongly recommend that you use the LSIs within electrical characteristic limits for normal operation, because use beyond these conditions will cause malfunction and poor reliability.

Electrical Characteristics

| Item | Symbol | Min | Typ | Max | Unit | Test Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage (TTL) | $\mathrm{V}_{\mathrm{IH}}$ | 2.2 | - | $V_{c c}$ | V |  | 1 |
| Input low voltage (TTL) | VIL | 0 | - | 0.8 | V |  | 2 |
| Input high voltage | VIHR | 3.0 | - | $\mathrm{V}_{\mathrm{cc}}$ | v |  | 3 |
| Input high voltage (CMOS) | $\mathrm{V}_{\text {IHC }}$ | 0.7 Vcc | - | $\mathrm{V}_{\mathrm{cc}}$ | V |  | 4 |
| Input low voltage (CMOS) | VILC | 0 | - | 0.3 Vcc | V |  | 4 |
| Output high voltage (TTL) | VOH | 2.4 | - | V cc | V | $-\mathrm{IOH}=0.6 \mathrm{~mA}$ | 5 |
| Output low voltage (TTL) | Vol | 0 | - | 0.4 | V | $\mathrm{loL}=1.6 \mathrm{~mA}$ | 5 |
| Output high voltage (CMOS) | Vorc | $\mathrm{v}_{\mathrm{cc}}-0.4$ | - | V cc | v | $-\mathrm{IOH}=0.6 \mathrm{~mA}$ | 6 |
| Output low voltage (CMOS) | Volc | 0 | - | 0.4 | V | $\mathrm{lOI}=0.6 \mathrm{~mA}$ | 6 |
| Input leakage current | In | - 5 | - | 5 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=0-\mathrm{V}_{\text {cc }}$ | 7 |
| Three-state leakage current | 1 TSL | -10 | - | 10 | $\mu \mathrm{A}$ | $V_{\text {OUT }}=0-V_{\text {cc }}$ | 8 |
| Pull-up current | $\mathrm{IPL}^{\text {L }}$ | 2 | 10 | 20 | $\mu \mathrm{A}$ | $V_{\text {in }}=\mathrm{GND}$ | 9 |
| Power dissipation | Pw | - | - | 50 | mW | External clock $\mathrm{f}_{\mathrm{cp}}=2.4 \mathrm{MHz}$ | 10 |

Notes: 1. Applied to input terminals and I/O common terminals, except terminals $\overline{\text { SYNC }}, \mathrm{CR}$, and RES.
2. Applied to input terminals and $\mathrm{I} / \mathrm{O}$ common terminals, except terminals $\overline{\mathrm{SYNC}}$ and CR.
3. Applied to terminal RES.
4. Applied to terminals SYNC and CR.
5. Applied to terminals DBO-DB7, $\overline{W E}, M A O-M A 15, \overline{O E}, \overline{C E}$, and MDO-MD7.
6. Applied to terminals SYNC, FLM, CL1, CL2, D1, D2, MA, and MB.
7. Applied to input terminals.
8. Applied to $\mathrm{I} / \mathrm{O}$ common terminals. However, the current which flows into the output drive MOS is excluded.
9. Applied to SYNC, DBO-DB7, and RDO-RD7.
10. The current which flows into the input and output circuits is excluded. When the input of CMOS is in the intermediate level, current flows through the input circuit, resulting in the increase of power supply current. To avoid this, input must be fixed at high or low.

## Input Terminal

Applicable terminal: $\overline{\mathrm{CS}}, \mathrm{E}, \mathrm{RS}, \mathrm{R} / \mathrm{W}, \overline{\mathrm{RES}}, \mathrm{CR}$ (Without pull-up MOS)


Applicable terminal: RDO-RD7 (With pull-up MOS)


## Output Terminal

Applicable terminal: CL1, CL2, MA, MB, FLM, D1, D2, $\overline{W E}, \overline{\mathrm{OE}, ~ \overline{C E}, ~ M A 0-M A 15 ~}$


## I/O Common Terminal

Applicable terminal: DB0-DB7, $\overline{\text { SYNC, MDO- }}$ MD7 (MD0-MD7 have no pull-up MOS)


## HITACHI

## Clock Operation

| Item | Symbol | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| External clock operating frequency | $\mathrm{f}_{\mathrm{cp}}$ | 100 | - | 2400 | kHz | 1 |
| External clock duty | Duty | 47.5 | 50 | 52.5 | \% | 1 |
| External clock rise time | trcp | - | - | 25.0 | ns | 1 |
| External clock fall time | $\mathrm{t}_{\text {fop }}$ | - | - | 25.0 | ns | 1 |
| $\overline{\text { SYNC output hold time }}$ | $\mathrm{t}_{\text {HSYO }}$ | 30 | - | - | ns | 2, 3 |
| SYNC output delay time | tosy | - | - | 210 | ns | 2, 3 |
| $\overline{\text { SYNC input hold time }}$ | $\mathrm{t}_{\mathrm{HSY}}$ | 10 | - | - | ns | 2 |
| $\overline{\text { SYNC input set-up time }}$ | tssy | - | - | 180 | ns | 2 |

Notes: 1. Applied to external clock input terminal.

2. Applied to $\overline{\text { SYNC }}$ terminal.

3. Testing load circuit.


MPU Interface

| Item |  | Symbol <br> tcyc | $\frac{\text { Min }}{1.0}$ | Тур | Max | Unit $\mu \mathrm{S}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable cycle time |  |  |  |  |  |  |
| Enable pulse width | High level | twer | 0.45 | - | - | $\mu \mathrm{S}$ |
|  | Low level | twel | 0.45 | - | - | $\mu \mathrm{s}$ |
| Enable rise time |  | $\mathrm{t}_{\mathrm{Er}}$ | - | - | 25 | ns |
| Enable fall time |  | $\mathrm{t}_{\mathrm{Ef}}$ | - | - | 25 | ns |
| Setup time |  | $t_{\text {AS }}$ | 140 | - | - | ns |
| Data setup time |  | tosw | 225 | - | - | ns |
| Data delay time |  | t ${ }_{\text {DDR }}$ | - | - | 225 | ns (Note) |
| Data hold time |  | $t_{\text {DHW }}$ | 10 | - | - | ns |
| Address hold time |  | $t_{\text {AH }}$ | 10 | - | - | ns |
| Data hold time |  | $t_{\text {DH }}$ | 20 | - | - | ns |

Note: The following load circuit is connected for specification:


HITACHI

## External RAM and ROM Interface

| Item | Symbol | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MAO-MA15 delay time | tDMA | - | - | 300 | ns | 1, 2, 3 |
| MAO-MA15 hold time | $\mathrm{t}_{\text {HMA }}$ | 40 | - | - | ns | 1, 2, 3 |
| $\overline{\mathrm{CE}}$ delay time | toce | - | - | 300 | ns | 1,2,3 |
| $\overline{\mathrm{CE}}$ hold time | $\mathbf{t h c e}^{\text {l }}$ | 40 | - | - | ns | 1,2,3 |
| $\overline{\mathrm{OE}}$ delay time | tooe | - | - | 300 | ns | 1, 3 |
| $\overline{\mathrm{OE}}$ hold time | $t_{\text {thoe }}$ | 40 | - | - | ns | 1, 3 |
| MD output delay time | $t_{\text {DMD }}$ | - | - | 150 | ns | 1, 3 |
| MD output hold time | thMow | 10 | - | - | ns | 1, 3 |
| $\overline{\text { WE delay time }}$ | towe | - | - | 150 | ns | 1, 3 |
| $\overline{\overline{W E} \text { clock pules width }}$ | twwe | 150 | - | - | ns | 1, 3 |
| MD output high impedance time (1) | tzMDF | 10 | - | - | ns | 1, 3 |
| MD output high impedance time (2) | $\mathrm{t}_{\text {ZMDR }}$ | 50 | - | - | ns | 1, 3 |
| RD data set-up time | tsRD | 50 | - | - | ns | 2 |
| RD data hold time | $t_{\text {HRD }}$ | 40 | - | - | ns | 2 |
| MD data set-up time | ${ }^{\text {tsMD }}$ | 50 | - | - | ns | 2 |
| MD data hold time | $\mathrm{t}_{\text {HMD }}$ | 40 | - | - | ns | 2 |

Notes: 1. RAM write timing


T1: Memory data refresh timing for upper screen
T2: Memory data refresh timing for lower screen
T3: Memory read/write timing

Notes: 2. ROM/RAM read timing


* 1 This figure shows the timing for $\mathrm{Hp}=8$.

For $\mathrm{Hp}=7$, time shown by " $b$ " becomes zero. For $\mathrm{Hp}=6$, time shown by " $a$ " and " $b$ " become zero.
Therefore, the number of clock pulses during T1 become 4, 3, or 2 in the case of $\mathrm{Hp}=$ $8, \mathrm{Hp}=7$, or $\mathrm{Hp}=6$ respectively.
*2 The waveform for instructions with memory read is shown with a dash line. In other cases, the waveform shown with a solid line is generated.

* 3 When an instruction with RAM read/write is excuted, the value of cursor address is output. In other cases, invalid data is output.
* 4 When an instruction with RAM read is excuted, HD61830B latches the data at this timing. In other cases, this data is invalid.

3. Test load circuit

$\mathrm{R}_{\mathrm{L}}=2.4 \mathrm{k} \Omega$
$\mathrm{R}=11 \mathrm{k} \Omega$
$\mathrm{C}=50 \mathrm{pF}$ ( C includes iig capacitance)
Diodes $D_{1}$ to $D_{4}$ : $1 \mathrm{~S} 2074(H)$

## LCD Driver Interface

| Item | Symbol | Min | Typ | Max | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock cycle time | twCL2 | 416 | - | - | ns | 1, 3 |
| Clock pulse width (High level) | twCh | 150 | - | - | ns | 1, 3 |
| Clock pulse width (Low level) | twCL | 150 | - | - | ns | 1, 3 |
| Data delay time | $t_{\text {DD }}$ | - | - | 50 | ns | 1, 3 |
| Data hold time | $t_{\text {DH }}$ | 100 | - | - | ns | 1, 3 |
| Clock phase difference (1) | $\mathrm{t}_{\mathrm{CL} 1}$ | 100 | - | - | ns | 1, 3 |
| Clock phase difference (2) | tcl2 | 100 | - | - | ns | 1, 3 |
| Clock phase difference (3) | ${ }_{\text {tcl3 }}$ | 100 | - | - | ns | 1, 3 |
| MA, MB delay time | $t_{\text {DM }}$ | -200 | - | 200 | ns | 1, 3 |
| FLM set-up time | $\mathrm{t}_{\text {SF }}$ | 400 | - | - | ns | 2, 3 |
| FLM hold time | $\mathrm{t}_{\mathrm{HF}}$ | 1000 | - | - | ns | 2, 3 |
| MA set-up time | tsma | 400 | - | - | ns | 2, 3 |
| MA hold time | $t_{\text {HMA }}$ | 1000 | - | - | ns | 2, 3 |

Notes: 1.

2.

3. Test load circuit

$C L=100 \mathrm{pF}\binom{C_{\mathrm{L}}$ includes iig }{ capacitance }

## Display Control Instructions

Display is controlled by writing data into the instruction register and 13 data registers. The RS signal distinguishes the instruction register from the data registers. 8-bit data is written into the instruction register with RS $=1$, and the data register code is specified. After that, the 8-bit data is written in the data register and the specified instruction is executed with RS $=0$.

During the execution of the instruction, no new instruction can be accepted. Since the busy flag is set during this, read the busy flag and make sure it is 0 before writing the next instruction.

## 1. Mode control

Code \$"00" (hexadecimal) written into the instruction register specifies the mode control register.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Mode control reg. | 0 | 0 | 0 | 0 | Mode data |  |  |  |  |  |


| DB5 | DB4 | DB3 | DB2 | DB1 | DBO | Cursor/blink | CG | Graphic/character display |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1/0 | 1/0 | 0 | 0 | 0 | 0 | Cursor off |  | Character display (Character mode) |
|  |  | 0 | 1 |  |  | Cursor on |  |  |
|  |  | 1 | 0 |  |  | Cursor off, Character blink |  |  |
|  |  | 1 | 1 |  |  | Cursor blink |  |  |
|  |  | 0 | 0 |  | 1 | Cursor off |  |  |
|  |  | 0 | 1 |  |  | Cursor on |  |  |
|  |  | 1 | 0 |  |  | Cursor off, character blink |  |  |
|  |  | 1 | 1 |  |  | Cursor blink |  |  |
|  |  | 0 | 0 | 1 | 0 |  |  | Graphic mode |
| $\begin{aligned} & \text { ü } \\ & \stackrel{0}{0} \\ & \vdots \\ & 0 \\ & \frac{त}{0} \\ & \frac{0}{0} \end{aligned}$ |  | $\text { - } \frac{\text { 訔 }}{\text {. }}$ |  |  |  |  |  |  |
| $\longrightarrow \begin{aligned} & \text { 1: Master mode } \\ & \text { 0: Slave mode } \end{aligned}$ |  |  |  |  |  |  |  |  |

## 2. Set character pitch

Vp indicates the number of vertical dots per character. The spece between the verticallydisplayed characters is considered for determination. This value is meaningful only during character display (in the character mode) and becomes invalid in the graphic mode.

Hp indicates the number of horizontal dots per character in display, including the space between horizontaily-displayed characters. In the graphic mode, the Hp indicates the number of bits of 1-byte display data to be displayed.

There are three Hp values (Table 1).

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| Character pitch reg. | 0 | 0 | $\left(V_{p}-1\right)$ binary |  |  |  |  | 0 | $\left(H_{p}-1\right)$ binary |  |

## 3. Set number of characters

$\mathrm{H}_{\mathrm{N}}$ indicates the number of horizontal characters in the character mode or the number of horizontal bytes in the graphic mode. If the total sum of horizontal dots on the screen is taken as n,

$$
\mathrm{n}=\mathrm{Hp} \times \mathrm{H}_{\mathrm{N}}
$$

$\mathrm{H}_{\mathrm{N}}$ can be set to an even number from 2 to 128 (decimal).

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| Number-of-characters reg. | 0 | 0 | 0 | $\left(H_{N}-1\right)$ binary |  |  |  |  |  |  |

Table $1 \quad H_{p}$ Values

| Hp | DB2 | DB1 | DB0 | Horizontal character pitch |
| :--- | :--- | :--- | :--- | :--- |
| 6 | 1 | 0 | 1 | 6 |
| 7 | 1 | 1 | 0 | 7 |
| 8 | 1 | 1 | 1 | 8 |

## 4. Set number of time divisions (inverse of display duty ratio)

Nx indicates the number of time divisions in multiplex display. $1 / \mathrm{Nx}$ is the display duty
ratio.
A value of 1 to 128 (decimal) can be set to Nx .

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |  |  |  |  |  |  |
| Number-of-time shares reg. | 0 | 0 | 0 | $\left(N_{\times}-1\right)$ binary |  |  |  |  |  |  |  |  |  |  |  |  |

## 5. Set cursor position

Cp indicates the position in a character where the cursor is displayed in the character mode. For example, in $5 \times 7$ dot font, the cursor is displayed under a character by specifying $\mathrm{Cp}=8$ (decimal). The cursor horizontal length is equal to the horizontal character pitch Hp. A value of 1 to 16 (decimal)
can be set to Cp . If a smaller value than the vertical character pitch Vp is set ( $\mathrm{Cp} \leqq \mathrm{Vp}$ ), and a character overlaps with the cursor, the cursor has higher priority of display (at cursor display on). If Cp is greater than Vp , no cursor is displayed. The cursor horizontal length is equal to Hp .

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| Cursor position reg. | 0 | 0 | 0 | 0 | 0 | 0 | $\left(C_{p}-1\right)$ binary |  |  |  |

## 6. Set display start low order addres

Cause display start addresses to be written in the display start address registers. The display start address indicates a RAM address at which the data displayed at the top left end on the screen is stored. In the graphic mode,
the start address is composed of high/low order 16 bits. In the character display, it is composed of the lower 4 bits of high order address ( $\mathrm{DB}_{3}-\mathrm{DB}_{0}$ ) and 8 bits of low order address. The upper 4 bits of high order address are ignored.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| Display start address reg. <br> (low order byte) | 0 | 0 | (Start low order address) binary |  |  |  |  |  |  |  |

## Set display start high order address

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| Display start address reg. <br> (high order byte) | 0 | 0 | (Start high order address) binary |  |  |  |  |  |  |  |

## 7. Set cursor address (low order) (RAM write low order address)

Cause cursor addresses to be wititien in the cursor address counters. The cursor address indicates an address for sending or receiving display data and character codes to or from the RAM.

That is, data at the address specified by the cursor address are read/written. In the character mode, the cursor is displayed at the character specified by the cursor address.

A cursor address consists of the low-order
address (8 bits) and the high-order address (8 bits). Satisfy the following requirements when setting the cursor address (Table 2).

The cursor address counter is a 16 -bit upcounter with set and reset functions. When bit $\mathbf{N}$ changes from 1 to 0 , bit $N+1$ is incremented by 1 . When setting the low order address, the LSB (bit 1) of the high order address is added by 1 if the MSB (bit 8) of the low order address changes from 1 to 0. Therefore, set both the low order address and the high order address as shown in table 2.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |
| Cursor address counter <br> (low order byte) | 0 | 0 | (Cursor low order address) binary |  |  |  |  |  |  |  |

## Set cursor address (high order) (RAM write high order address)

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |
| Cursor address counter <br> (high order byte) | 0 | 0 | (Cursor high order address) binary |  |  |  |  |  |  |  |

## Table 2 Cursor Address Setting

## Condition

## Requirement

Set the low order address and then set the high order address.

Don't fail to set the high order address again after setting the low order address.

Set the high order address. You don't have to set the low order address again.

## 8. Write display data

After the code $\${ }^{\prime \prime} 0 C^{\prime \prime}$ is written into the instruction register with $\mathrm{RS}=1,8$ bit data with $\mathrm{RS}=0$ should be written into the data
register. This data is transferred to the RAM specified by the cursor address as display data or character code. The cursor address is increased by 1 after this operation.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |
| RAM | 0 | 0 | MSB (pattern data, character code) LSB |  |  |  |  |  |  |  |

## 9. Read display data

Data can be read from the RAM with RS $=0$
after writing code $\$$ " $0 C$ " into the instruction register. Figure 1 shows the read procedure.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |
| RAM | 1 | 0 | MBS (pattern data, character code) LSB |  |  |  |  |  |  |  |

This instruction outputs the contents of data output register on the data bus (DB0 to DB7) and then transfers RAM data specified by the cursor address to the data output register, also increasing the cursor address by 1. After
setting the cursor address, correct data is not output at the first read but at the second one. Thus, make one dummy read when reading data after setting the cursor address.


Figure 1 Read Procedure
HITACHI
10. Clear bit

The clear/set bit instruction sets 1 bit in a byte of display data RAM to 0 or 1 , respectively. The position of the bit in a byte is specified by $\mathrm{N}_{\mathrm{B}}$ and RAM address is specified
by cursor address. After the execution of the instruction, the cursor address is automatically increased by 1. $\mathrm{N}_{\mathrm{B}}$ is a value from 1 to 8. $\mathrm{N}_{\mathrm{B}}=1$ and $\mathrm{N}_{\mathrm{B}}=8$ indicates LSB and MSB, respectively.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |
| Bit clear reg. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\left(N_{B}-1\right)$ binary |  |  |

## Set bit

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction reg. | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| Bit set reg. | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\left(N_{B}-1\right)$ binary |  |  |

## 11. Read busy flag

When the read mode is set with RS = 1 , the busy flag is output to DB7. The busy flag is set to 1 during the execution of any of the other instructions. After the execution, it is set to 0 . The next instruction can be accepted. No instruction can be accepted when busy flag $=1$. Before executing an instruction or writing data, perform a busy flag check to make
sure the busy flag is 0 . When data is written in the register ( $\mathrm{RS}=1$ ), busy flag doesn't change. Thus, no busy flag check is required just after the write operation into the instruction register with $\mathrm{RS}=1$.

The busy flag can be read without specifying any instruction register.

| Register | R/W | RS | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DBO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Busy flag | 1 | 1 | 1/0 | * |  |  |  |  |  |  |



| Symbol | Name | Meaning | Value |
| :--- | :--- | :--- | :--- |
| $H_{p}$ | Horizontal character fitch | Horizontal character pitch | 6 to 8 dots |
| $H_{N}$ | Number of horizontal <br> characters | Number of horizontal characters per line (number of <br> digits) in the character mode or number of bytes per <br> line in the graphic mode | 2 to 128 digits <br> (an even |
| $V_{p}$ | Vertical character pitch | Vertical character pitch | 1 to 16 dots |
| $C_{p}$ | Cursor position | Line number on which the cursor can be displayed 1 to 16 lines |  |
| $N_{x}$ | Number of time divisions | Inverse of dispqay duty ratio | 1 to 128 lines |

Note: if the number of vertical dots on the screen is $m$, and the number of horizontal dots is $n$,
$1 / m=1 / N_{x}=$ display duty ratio
$n=H_{p} \times H_{N}, m / V_{p}=$ Number of display lines
$\mathrm{C}_{\mathrm{p}} \leqq \mathrm{V}_{\mathrm{p}}$

## Internal Character Generator Patterns and Character Codes



## Application (Character Mode, External CG, Character Font $8 \times 8$ )



## Application (Graphic Mode)



HITACHI

## Example of Configuration

## Graphic Mode



## Character Mode (1) (Internal Character Generator)



## Character Mode (2) (External Character Generator)



## Parallel Operation



HITACHI

## HD63645F/HD64645F LCD Timing Controller (LCTC)

## Description

The HD63645F/HD64645F LCTC is a control LSI for large size dot matrix liquid crystal displays. The LCTC is software compatible with the HD6845 CRTC, since its programming method of internal registers and memory addresses is based on the CRTC. A display system can be easily converted from a CRT to an LCD.

The LCTC offers a variety of functions and performance features such as vertical and horizontal scrolling, and various types of character attribute functions such as reverse video, blinking, nondisplay (white or black), and an OR function for simple superimposition of character and graphic displays. The LCTC also provides DRAM refresh address output.

A compact LCD system with a large screen can be configured by connecting the LCTC with the HD61104 (column driver) and the HD61105 (common driver) by utilizing 4-bit $\times$ 2 data outputs. Power dissipation has been lowered by adopting the CMOS process.

## Features

- Software compatible with the HD6845 CRTC
- Programmable screen size:
-Up to 1024 dots (height)
-Up to 4096 dots (width)
- High-speed data transfer:
-Up to $20 \mathrm{Mbits} / \mathrm{s}$ in character mode
-Up to $40 \mathrm{Mbits} / \mathrm{s}$ in graphic mode
- Selectable single or dual screen configuration
- Programmable multiplexing duty ratio: static to $1 / 512$ duty cycle
- Programmable character font:
-1-32 dots (height)
-8 dots (width)
- Versatile character attributes: reverse video, blinking, nondisplay (white), nondisplay (black)
- OR function: superimposing characters and graphics display
- Cursor with programmable height, blink rate, display position, and on/off switch
- Vertical smooth scrolling and horizontal scrolling by the character


## Pin Arrangement



- Versatile display modes programmable by mode register or external pins: display on/off, graphic or character, normal or wide, attributes, and blink enable
- Refresh address output for dynamic RAM
- 4- or 8-bit parallel data transfer between LCTC and LCD driver
- Recommended LCD driver: HD61104 (column) and HD61105 (common), HD66204 (column) and HD66205 (common), HD66106, HD66107T (common/column)
- CPU interface: 68 family (HD63645F), 80 family (HD64645F)
- CMOS process
- Single $+5 \mathrm{~V} \pm 10 \%$
- 80-pin plastic OFP (FP-80)


## Ordering Information

| Type No. | Bus Timing | Bus Interface | Package |
| :--- | :--- | :--- | :--- |
| HD63645 | 2 MHz | 68 System | 80-pin Plastic QFP (FP-80) |
| HD64645 | 4 MHz | 80 System | 80-pin Plastic QFP (FP-80) |
| HD64646 | 4 MHz | 80 System | 80 -pin Plastic QFP (FP-80B) |

Note: See HD64646 data sheet in this data book.

## Pin Description

| Symbol | Pin Number | Name | 1/0 |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{cc}} 1, \mathrm{~V}_{\mathrm{cc}} 2$ | 17, 32 | Vcc | - |
| GND1, GND2 | 37, 59 | Ground | - |
| LU0-LU3 | 22-25 | LCD Up Panel Data 0-3 | 0 |
| LD0-LD3 | 18-21 | LCD Down Panel Data 0-3 | 0 |
| CL1 | 28 | Clock One | 0 |
| CL2 | 29 | Clock Two | 0 |
| FLM | 27 | First Line Marker | 0 |
| M | 26 | M | 0 |
| MAO-MA15 | 65-80 | Memory Address 0-15 | 0 |
| RAO-RA4 | 60-64 | Raster Address 0-4 | 0 |
| MD0-MD7 | 1-8 | Memory Data 0-7 | 1 |
| MD8-MD15 | 9-16 | Memory Data 8-15 | 1 |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ | 43-50 | Data Bus 0-7 | 1/0 |
| $\overline{\overline{C S}}$ | 39 | Chip Select | 1 |
| E | 41 | Enable (HD63645 Only) | 1 |
| R/W | 42 | Read/Write (HD63645 Only) | 1 |
| $\overline{\overline{W R}}$ | 41 | Write (HD64645 Only) | 1 |
| $\overline{\overline{R D}}$ | 42 | Read (HD64645 Only) | 1 |
| RS | 40 | Register Select | 1 |
| RES | 38 | Reset | 1 |
| DCLK | 33 | D Clock | 1 |
| MCLK | 34 | M Clock | 0 |
| DISPTMG | 35 | Display Timing | 0 |
| CUDISP | 36 | Cursor Display | 0 |
| SKO | 30 | Skew 0 | 1 |
| SK1 | 31 | Skew 1 | 1 |
| ON/ $\overline{O F F}$ | 53 | On/Off | 1 |
| BLE | 51 | Blink Enable | 1 |
| AT | 57 | Attribute | 1 |
| G/C | 58 | Graphic/Character | 1 |
| WIDE | 54 | Wide | 1 |
| LS | 56 | Large Screen | 1 |
| D/S | 55 | Dual/Single | 1 |
| MODE | 52 | Mode | 1 |

## Pin Functions

## Power Supply (Vcc1, Vcc2, GND)

Power Supply Pin ( +5 V): Connect $\mathrm{V}_{\mathrm{cc}} 1$ and $V_{c c} 2$ with +5 V power supply circuit.

Ground Pin (OV): Connect GND1 and GND2 with 0 V .

## LCD Interface

LCD Up Panel Data (LUO-LU3), LCD Down Panel Data (LD0-LD3): LUO-LU3 and LDO-LD3 output LCD data as shown in table 1.

Clock One (CL1): CL1 supplies timing clocks for display data latch.

Clock Two (CL2): CL2 supplies timing clock for display data shift.

First Line Marker (FLM): FLM supplies first line marker.
$\mathbf{M}$ ( $\mathbf{M}$ ): $\mathbf{M}$ converts liquid crystal drive output to AC.

## Memory Interface

Memory Address (MA0-MA15): MAOMA15 supply the display memory address.

Raster Address (RA0-RA4): RA0-RA4 supply the raster address.

Memory Data (MD0-MD7): MD0-MD7 receive the character dot data and bitmapped data.

Memory Data (MD8-MD15): MD8-MD15 receive attribute code data and bit-mapped data.

## MPU Interface

Data Bus (DB0-DB7): DB0-DB7 send/ receive data as a three-state I/O common bus.

Chip Select ( $\overline{\mathbf{C S}}$ ): $\overline{\mathrm{CS}}$ selects a chip. Low level enables MPU read/write of the LCTC internal registers.

Enable (E): E receives an enable clock. (HD63645F only).

Read/Write (R/产): R/ $\bar{W}$ enables MPU read of the LCTC internal registers when $R / \bar{W}$ is high, and MPU write when low (HD63634F only).

Write ( $\overline{\mathbf{W R}}$ ): $\overline{\mathrm{WR}}$ receives MPU write signal (HD64645F only).

Read ( $\overline{\mathbf{R D}}$ ): $\overline{\mathrm{RD}}$ receives MPU read signal (HD64645F only).

Register Select (RS): RS selects registers. (Refer to table 5.)

Reset ( $\overline{\mathrm{RES}}$ ): $\overline{\mathrm{RES}}$ performs external reset of the LCTC. Low level of RES stops and zeroclears the LCTC internal counter. No register contents are affected.

## Timing Signal

D Clock (DCLK): DCLK inputs the system clock.

M Clock (MCLK): MCLK indicates memory cycle; DCLK is divided by four.

Display Timing (DISPTMG): DISPTMG high indicates that the LCTC is reading display data.

Cursor Display (CUDISP): CUDISP supplies cursor display timing; connect with MD12 in character mode.

Skew 0 (SK0)/Skew 1 (SK1): SKO and SK1 control skew timing. Refer to table 2.

## Mode Select

The mode select pins ON/ $\overline{\mathrm{OFF}}, \mathrm{BLE}, \mathrm{AT}, \mathrm{G} / \overline{\mathrm{C}}$,

## Table 1 LCD Up Panel Data and LCD Down Panel Data

|  | Single Screen |  |  |
| :--- | :--- | :--- | :--- |
| Pin name | 4-Bit Data | 8-Bit Data | Dual Screen |
| LUO-LU3 | Data output | Data output | Data output for upper screen |
| LDO-LD3 | Disconnected | Data output | Data output for lower screen |

## HITACHI

and WIDE are ORed with the mode register (R22) to determine the mode.

On/Off (ON/ $\overline{\mathrm{OFF}}$ ): ON/ $\overline{\mathrm{OFF}}$ switches display on and off (High = display on).

Blink Enable (BLE): BLE high level enables attribute code "blinking" (MD13) and provides normal/blank blinking of specified characters for 32 frames each.

Attribute (AT): AT controls character attribute functions.

Graphic/Character (G/(̄): G/C switches between graphic and character display mode (graphic display when high).

Wide (WIDE): WIDE switches between
normal and wide display mode (high $=$ wide display, low = normal display).

Large Screen (LS): LS controls a large screen. LS high provides a data transfer rate of $40 \mathrm{Mbits} / \mathrm{s}$ for a graphic display. Also used to specify 8-bit LCD interface mode. For more details, refer to table 10.

Dual/Single (D/(̄): D/S switches between single and dual screen display (dual screen display when high).

Mode (MODE): MODE controls easy mode. MODE high sets duty ratio, maximum number of rasters, cursor start/end rasters, etc. (Refer to table 9.)

## Table 2 Skew Signals

| SK0 | SK1 | Skew Function |
| :--- | :--- | :--- |
| 0 | 0 | No skew |
| 1 | 0 | 1-character time skew |
| 0 | 1 | 2-character time skew |
| 1 | 1 | Prohibited combination |

## Function Overview

## LCD and CRT Display Systems

Figure 1 shows a system using both LCD and CRT displays.

## Main Features of HD63645F/HD64645F

Main features of the LCTC are:

- High-resolution liquid crystal display screen control (up to $720 \times 512$ dots)
- Software compatible with HD6845 (CRTC)
- Built-in character attribute control circuit

Table 3 shows how the LCTC can be used.

## Table 3 Functions, Application, and Configuration

| Classification | Item | Description |
| :---: | :---: | :---: |
| Functions | Screen Format | - Programmable horizontal scanning cycle by the character clock period <br> - Programmable multiplexing duty ratio from static up to $1 / 512$ <br> - Programmable number of vertical displayed characters per character row <br> - Programmable number of rasters per character row (number of vertical dots within a character row + space between character rows) |
|  | Cursor Control | - Programmable cursor display position, corresponding to RAM address <br> - Programmable cursor height by setting display start/end rasters <br> - Programmable blink rate, $1 / 32$ or 1/64 frame rate |
|  | Memory Rewriting | - Time for rewriting memory set either by specifying number of horizontal total characters or by cycle steal utilizing MCLK |
|  | Memory Addressing | - 16-bit memory address output, up to 64 kbytes $\times 2$ memory accessible <br> - DRAM refresh address output |
|  | Paging and Scrolling | - Paging by updating start address <br> - Horizontal scrolling by the character, by setting horizontal virtual screen width <br> - Vertical smooth scrolling by updating display start raster |
|  | Character Attributes | - Reverse video, blinking, nondisplay (white or black), display ON/ OFF |
| Application | CRTC Compatible | - Facilitates system replacement of CRT display with LCD |
|  | OR Function | Enables superimposing display of character screen and graphic screen |
| Configuration | LCTC Configuration | - Single 5 V power supply <br> - I/O TTL compatible except $\overline{R E S}$, MODE, SKO, SK1 <br> - Bus connectable with HMCS 6800 family (HD63645) <br> - Bus connectable with 80 family (HD64645) <br> - CMOS process <br> - Internal logic fully static <br> -80-pin flat plastic package |



Figure 1 LCD and CRT Displays

## Internal Block Diagram




Figure 2 LCTC Block Diagram
HITACHI

## System Block Configuration Examples

Figure 3 is a block diagram of a character/ graphic display system. Figure 5 shows two examples using LCD drivers.


Figure 3 Character/Graphic Display System Example

## HITACHI

## Interface to MPU



Note: HD6301 is set in mode 5. P10-P17 are used as output ports, and P30-P37 as data buses. SC2 outputs R/W here.

Interface between HD6301 and HD63645F


Note: In 80 family MPUs, I/O space is separate from memory space in software. Thus the LCTC, a part of I/O, needs the ORed signals of the interface signals and IOE. So $\overline{\overline{O E}}$ and $\overline{R D}$, and $\overline{\mathrm{OE}}$ and $\overline{W R}$ should be ORed to satisfy $t_{A S}$, the timing of $\overline{C S}, \overline{R D}$, and $\overline{W R}$.

Interface between HD64180 and HD64645F
Figure 4 Interface to MPU

## HITACHI



Figure 5 LCD Driver Examples

## HITACHI

## Registers

rapie 4 snows the register mapping. Table 5 describes their function. Table 6 shows the
differences between CRTC and LCTC registers.

## Table 4 Registers Mapping

Address

| CS RS |  | Register | Reg. | Register Name | Program Unit | Symbol R/W |  | Data Bit |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 43210 |  |  |  |  |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 1 | - | ----- |  | Invalid | - | - | - |  |  |  | , | , |  |  |  |
| 0 | 0 |  | AR | Address Register | - | - | W |  |  | 2 |  |  |  |  |  |
| 0 | 1 | 00000 | RO | Horizontal Total Characters | Character ${ }^{3}$ | Nht | W |  |  |  |  |  |  |  |  |
| 0 | 1 | 00001 | R1 | Horizontal Displayed Char.s | Character | Nhd | W |  |  |  |  |  |  |  |  |
| 0 | 1 | 01001 | R9 | Maximum Raster Address | Raster | Nr | W |  |  |  |  |  |  |  |  |
| 0 | 1 | 01010 | R10 | Cursor Start Raster | Raster ${ }^{4}$ | Ncs | W | * | B | P |  |  |  |  |  |
| 0 | 1 | 01011 | R11 | Cursor End Raster | Raster | Nce | W | , |  |  |  |  |  |  |  |
| 0 | 1 | 01100 | R12 | Start Address ( H ) | Memory Address | - | R/W |  |  |  |  |  |  |  |  |
| 0 | 1 | 01101 | R13 | Start Address (L) | Memory Address | - | R/W |  |  |  |  |  |  |  |  |
| 0 | 1 | 01110 | R14 | Cursor Address (H) | Memory Address | - | R/W |  |  |  |  |  |  |  |  |
| 0 | 1 | 01111 | R15 | Cursor Address (L) | Memory Address | - | R/W |  |  |  |  |  |  |  |  |
| 0 | 1 | 10010 | R18 | Horizontal Virtual Screen Width | hCharacter | Nir | W |  |  |  |  |  |  |  |  |
| 0 | 1 | 10011 | R19 | Multiplexing Duty Ratio (H) | Raster ${ }^{3}$ | Ndh | W |  | 8 | - |  |  |  | - |  |
| 0 | 1 | 10100 | R20 | Multiplexing Duty Ratio (L) | Raster ${ }^{3}$ | NdI | W |  |  |  |  |  |  |  |  |
| 0 | 1 | 10101 | R21 | Display Start Raster | Raster | Nsr | W | \% |  | $\bigcirc$ |  |  |  |  |  |
| 0 | 1 | 10110 | R22 | Mode Register | -Note ${ }^{5}$ | - | W |  |  |  | $\begin{aligned} & \mathrm{ON} / \\ & \mathrm{OFF} \end{aligned}$ | G/C | WIDE | BLE | AT |

Notes: 1. $\square$ : Invalid data bits
2. R/W indicates whether write access or read access is enabled to/from each register.

W: Only write accessible
R/W: Both read and write accessible
3. The "value to be specified minus 1 " should be programmed in these registers: RO, R1 and R2O.
4. Data bits $\mathbf{5}$ and $\mathbf{6}$ of cursor start register control the cursor status as shown below. (For more details, refer to page 27).

| B | P | Cursor Blink Mode |
| :---: | :---: | :--- |
| 0 | 0 | Cursor on; without blinking |
| 0 | 1 | Cursor off |
| 1 | 0 | Blinking once every 32 frames |
| 1 | 1 | Blinking once every 64 frames |

5. The OR of mode pin status and mode register data determines the mode.
6. Registers R2-R8, R16, and R17 are not assigned for the LCTC. Programming to these registers will be ignored.

## Table 5 Internal Register Description

| Reg. <br> No. | Register Name | Size(Bits) | Description <br> AR Address Register |
| :--- | :--- | :--- | :--- |
| R0 | Horizontal Total Characters | $\mathbf{5}$ | Specifies the internal control registers (RO, R1, <br> R9-R15, R18-R22) address to be accessed |
| R1 | Horizontal Displayed Characters | 8 | Specifies the horizontal scanning period <br> Specifies the number of displayed characters per <br> character row |
| R9 | Maximum Raster Address | 5 | Specifies the number of rasters per character row, <br> including the space between character rows |
| R10 | Cursor Start Raster | $5+2$ | Specifies the cursor start raster address and its <br> blink mode |
| R11 | Cursor End Raster | 5 | Specifies the cursor end raster address |
| R12 | Start Address (H) <br> Start Address (L) | 16 | Specify the display start address |
| R14 | Cursor Address (H) <br> Cursor Address (L) | 16 | Specify the cursor display address <br> R18 |
| Horizontal Virtual Screen Width | $\mathbf{8}$ | Specifies the length of one row in memory space <br> for horizontal scrolling |  |
| R19 <br> R20 | Multiplexing Duty Ratio (H) <br> Multiplexing Duty Ratio (L) | 9 | Specify the number of rasters for one screen |
| R21 | Display Start Raster | 5 | Specifies the display start raster within a character <br> row for smooth scrolling |
| R22 | Mode Register | 5 | Controls the display mode |

Note: For more details of registers, refer to "Internal Registers".

## HD63645F/HD64645F

| noy. <br> No. | LCTC HD63645/HD64645 | Comparison | CRTC HD6845 |
| :---: | :---: | :---: | :---: |
| AR | Address Register | Equivalent to CRTC | Address Register |
| RO | Horizontal Total Characters |  | Horizontal Total Characters |
| R1 | Horizontal Displayed Characters |  | Horizontal Displayed Characters |
| R2 | - | Particular to CRTC ; | Horizontal Sync Position |
| R3: |  | unnecessary for LCTC | Sync Width |
| R4 |  |  | Vertical Total Characters |
| R5 |  |  | Vertical Total Adjust |
| R6 |  |  | Vertical Displayed Characters |
| R7 |  |  | Vertical Sync Position |
| R8 |  |  | Interlace and Skew |
| R9 | Maximum Raster Address | Equivalent to CRTC | Maximum Raster Address |
| R10 | Cursor Start Raster |  | Cursor Start Raster |
| R1.1 | Cursor End Raster |  | Cursor End Raster |
| R12 | Start Address (H) |  | Start Address (H) |
| R13 | Start Address (L) |  | Start Address (L) |
| R14 | Cursor Address (H) |  | Cursor (H) |
| R15 | Cursor Address (L) |  | Cursor (L) |
| R16 |  | Particular to CRTC ; | Light Pen (H) |
| R17 |  | unnecessary for LCTC | Light Pen (L) |
| R18 | Horizontal Virtual Screen Width | Additional registers for LCTC |  |
| R19 | Multiplexing Duty Ratio (H) |  |  |
| R20 | Multiplexing Duty Ratio (L) |  |  |
| R21 | Display Start Raster |  |  |
| R22 | Mode Register |  |  |

## Functional Description

## Programmable Screen Format

Figure 6 illustrates the relation between LCD
display screen and registers. Figure 7 shows a timing chart of signals output from the LCTC in mode 5 as an example.


Figure 6 Relation between Display Screen and Registers


Figure $7 \quad \begin{aligned} & \text { LCTC Timing Chart (In Mode 5: Single Screen, 4-Bit Transfer, Normal } \\ & \\ & \text { Character Display) }\end{aligned}$

## Cursor Control

The following cursor functions (figure 8) can be controlled by programming specific registers.

Cursor display position

- Cursor height
- Cursor blink mode

A cursor can be displayed only in character mode. Also, CUDISP pin must be connected to MD12 pin to display a cursor.


Figure 8 Cursor Display

## Character Mode and Graphic Mode

The T.C.TC sunnorts tinen tryos of dienlay modes; character mode and graphic mode. Graphic mode 2 is provided to utilize software for a system using the CRTC (HD6845).

The display mode is controlled by an OR between the mode select pins ( $D / \bar{S}, G / \bar{C}, L S$, WIDE, AT) and mode register (R22).

Character Mode: Character mode displays characters by using CG-ROM. The display data supplied from memory is accessed in 8bit units. A variety of character attribute functions are provided, such as reverse video, blinking, nondisplay (white or black), by storing the attribute data in attribute RAM (ARAM).

Figure 9 illustrates the relation between character display screen and memory contents.

Graphic Mode 1: Graphic mode 1 directly displays data stored in a graphic memory huffor. The dionlov doto gunnlied from mamory is accessed in 16-bit units. Character attribute functions or wide mode are not provided. Figure 10 illustrates the relation between graphic display screen and memory contents.

Graphic Mode 2: Graphic mode 2 utilizes software for a system using the CRTC (HD6845). The display data supplied from memory is accessed in 16-bit units. Character attribute functions or wide mode are not provided. The same memory addresses are output repeatedly the number of times specified by maximum raster register (R9). The raster address is output in the same way as in character mode.


Figure 9 Relation between Character Screen and Memory Contents

## Horizontal Virtual Screen Width

Horizontal virtual screen width can be specified by the character in addition to the number of horizontal displayed characters (figure 11).

The display screen can be scrolled in any
direction by the character, by setting the horizontal virtual screen width and updating the start address. This function is enabled by programming the horizontal virtual screen width register (R18).

Figure 12 shows an example.


Figure 10 Relation between Graphic Screen and Memory Contents


Figure 11 Horizontal Virtual Screen Width


Figure 12 Example of Horizontal Scroll by Setting Horizontal Virtual Screen Width

## HITACHI

## Smooth Scroll

Vertical smooth scrolling (figure 13) is performed by updating the display start raster, as specified by the start raster register (R21). This function is offered only in character mode.

## Wide Display

The character to be displayed can be doubled in width, by supplying the same data twice (figure 14). This function is offered only in character mode, and controlled either by bit 2 of the mode register (R22) or by the WIDE pin.

Raster Address


Display start raster address

$$
(R 21)=0
$$

$($ R21 $)=1$
$(R 21)=2$

Figure 13 Example of Smooth Scroll by Setting Display Start Raster Address


Figure 14 Example of Wide Display

HITACHI

## Attribute Functions

A vaniety or cnaracter atmioute runctions such as reverse video, blinking, nondisplay (white) or nondisplay (black) can be implemented by storing the attribute data in ARAM (attribute RAM). Figure 15 shows a display example using each attribute function.

The attribute functions are offered only in character mode, and controlled either by bit 0 or the mode register (KZZ) or the AT pin. As shown in figure 15, a character attribute can be specified by placing the character code on MD0-MD7, and the attribute code on MD11MD15. MD8-MD10 are invalid.


Figure 15 Display Example Using Attribute Functions

| MD Input | 15 | 14 | 13 | 12 | 11 | $10-8$ | $7-0$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Function | Non- <br> display <br> (black) | Non- <br> display <br> (white) | Blinking | Cursor | Reverse <br> video. | $* *$ | Character Code |

Figure 16 Attribute Code

## OR Function-Superimposing Characters and Graphics

The OR function (figure 17) generates the OR of the data entered into MD0-MD7 (e.g. character data) and the data into MD8-MD15 (e.g. graphic data) in the LCTC and transfers
this data as 1 byte.
This function is offered only in character mode, and controlled by bit 0 of the mode register (R22) or by the AT pin. Any attribute functions are disabled when using the OR function.


Figure 17 OR Function

## DRAM Refresh Address Output Function

 refresh while CL1 is high, as shown in figure 18. The 16 refresh addresses per scanned line are output 16 times, from $\$ 00-\$ F F$.

## Skew Function

The LCTC can specify the skew (delay) for CUDISP, DISPTMG, CL2 outputs and MD inputs.

If buffer memory and character generator ROM cannot be accessed within one hori-
zontal character display period, the access is retarded to the next cycle by inserting a latch $\therefore$ mamory ニddrocs aיtmint and huffor mom. ory output. The skew function retards the CUDISP, DISPTMG, CL2 outputs, and MD inputs in the LCTC to match phase with the display data signal.

By utilizing this function, a low-speed memory can be used as a buffer RAM or a character generator ROM.

This function is controlled by pins SKO and SK1 as shown in table 7.

## Table 7 Skew Function

| SKO | SK1 | Skew Function |
| :--- | :--- | :--- |
| 0 | 0 | No skew |
| 1 | 0 | 1 character time skew |
| 0 | 1 | 2 character time skew |
| 1 | 1 | Inhibited combination |



Figure 18 DRAM Refresh Address Output

## Easy Mode

This mode utilizes software for systems using the CRTC (HD6845). By setting MODE pin to high, the display mode and screen format are fixed as shown in table 8. With this mode, software for a CRT screen can be utilized in a system using the LCTC, without changing the BIOS.

## Automatic Correction of Down Panel Raster Address

When the LCTC mode is set for character display and dual screen, memory addresses (MA) and raster addresses (RA) are output in such a way as to keep continuity of a display spread over the two panels. Therefore users can use the LCTC without considering the multiplexing duty ratio (the number of vertical dots of a screen) or the character font. (See figure 19.)

Table 8 Fixed Values in Easy Mode

| Reg. No. | Register Name | Fixed Value (decimal) |
| :--- | :--- | :--- |
| R9 | Maximum raster address | 7 |
| R10 | Cursor start raster | 6 |
| R11 | Cursor end raster | 7 |
| R18 | Horizontal virtual screen width | Same value as (R1) |
| R19 | Multiplexing duty ratio (H) | 99 (in dual screen mode) |
| R20 | Multiplexing duty ratio (L) | 199 (in single screen mode) |
| R21 | Display start raster | 0 |
| R22 | Mode register | 0 |



Figure 19 Example of the Display in the Character Mode

## System Configuration and Mode Setting

## LCD System Configuration

The screen configuration, single or dual, must be specified when using the LCD system (figure 20).

Using the single screen configuration, you can construct an LCD system with lower cost than a dual screen system, since the required number of column drivers is smaller and the manufacturing process for mounting them is simpler. However, there are some limitations, such as duty ratio, breakdown voltage of a driver, and display quality of the liquid crystal, in single screen configuration. Thus, a dual screen configuration may be more suitable to an application.

The LCTC also offers an 8 -bit LCD data transfer function to support an LCD screen with a smaller interval of signal input terminals. For a general size LCD screen, such as $640 \times 200$ single, or $640 \times 400$ dual, the usual 4 -bit LCD data transfer is satisfactory.

## Hardware Configuration and Mode Setting

The LCTC supports the following hardware configurations:

- Single or dual screen configuration
- 4-or 8-bit LCD data transfer
and the following screen format:
- Character, graphic 1, or graphic 2 display
- Normal or wide display (only in character mode)
- OR or attribute display (only in character mode)

Also, the LCTC supports up to $40 \mathrm{Mbits} / \mathrm{s}$ of large screeen mode (mode 13) for large screen display. This mode is provided only in graphic 1 mode.

Table 9 shows the mode selection method according to hardware configuration and screen format. Table 10 shows how they are specified.


Figure 20 Hardware Configuration According to Screen Format

Table 9 Mode Selection

| Hardware Configuration |  |  | Screen Format |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LCD Data Transfor | Screan Configuration | Screen Size | Character/ Graphic | Normal/ Wide | Attribute/ OR | Maximum data transfor speed(Mbps) | Mode No. |
| 4-bit | Single | Normal | Character | Normal | $\frac{\mathrm{AT}}{\mathrm{OR}}$ | 20 | 5 |
|  |  |  |  | Wide | $\frac{A T}{O R}$ | 10 | 6 |
|  |  |  | Graphic 1 |  |  | 20 | 7 |
|  |  |  | Graphic 2 |  |  | 20 | 8 |
|  | Dual | Normal | Character | Normal | $\frac{A T}{O R}$ | 20 | 1 |
|  |  |  |  | Wide | $\frac{\mathrm{AT}}{\mathrm{OR}}$ | 10 | 2 |
|  |  |  | Graphic 1 |  |  | 20 | 3 |
|  |  |  | Graphic 2 |  |  | 20 | 4 |
|  |  | Large | Graphic 1 |  |  | 40 | 13 |
| 8-bit | Single | Normal | Character | Normal | $\frac{A T}{O R}$ | 20 | 9 |
|  |  |  |  | Wide | $\frac{A T}{O R}$ | 10 | 10 |
|  |  |  | Graphic 1 |  |  | 20 | 11 |
|  |  |  | Graphic 2 |  |  | 20 | 12 |

Note: Maximum data transfer speed indicates amount of the data read out of a memory. Thus, the data transfer speed sent to the LCD driver in wide function is 20 Mbps .

## Mode List

## Table 10 Mode List

| No. | Mode Name | $\frac{\text { Pin Name }}{\mathbf{D} / \overline{\mathbf{S}} \mathbf{G} / \overline{\mathbf{C}} \text { LS WIDE AT }}$ |  |  |  |  | Screen Confg. | Graphic/ Character | Data <br> Transfor | Wide <br> Display | Attribute |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |  |
| 1 | Dual-screen | 1 | 0 | 0 |  | 0 | Dual screen | Character | $\begin{gathered} \text { 4-bit } \\ \times 2 \end{gathered}$ | Normal | OR |
|  |  | 1 | 0 | 0 | 0 | 1 |  |  |  |  | AT |
| 2 | Dual-screen wide character | 1 | 0 | 0 | 1 | 0 |  |  |  | Wide | OR |
|  |  | 1 | 0 | 0 | 1 | 1 |  |  |  |  | AT |
| 3 | Dual-screen graphic 1 | 1 | 1 | 0 | 0 | 1 |  | Graphic |  | - | - |
| 4 | Dual-screen graphic 2 | 1 | 1 | 0 | 0 | 0 |  |  |  |  |  |
| 5 | Single-screen character | 0 | 0 | 0 | 0 | 0 | Single screen | Character | 4-bit | Normal | OR |
|  |  | 0 | 0 | 0 | 0 | 1 |  |  |  |  | AT |
| 6 | Single-screen wide character | 0 | 0 | 0 | 1 | 0 |  |  |  | Wide | OR |
|  |  | 0 | 0 | 0 | 1 | 1 |  |  |  |  | AT |
| 7 | Single-screen graphic 1 | 0 | 1 | 0 | 0 | 1 |  | Graphic |  | - | - |
| 8 | Single-screen graphic 2 | 0 | 1 | 0 | 0 | 0 |  |  |  |  |  |
| 9 | 8-bit character | 0 | 0 | 1 | 0 | 0 | Single screen | Character | 8-bit | Normal | OR |
|  |  | 0 | 0 | 1 | 0 | 1 |  |  |  |  | AT |
| 10 | 8-bit wide character | 0 | 0 | 1 | 1 | 0 |  |  |  | Wide | OR |
|  |  | 0 | 0 | 1 | 1 | 1 |  |  |  |  | AT |
| 11 | 8-bit graphic 1 | 0 | 1 | 1 | 0 | 1 |  | Graphic |  | - | - |
| 12 | 8-bit graphic 2 | 0 | 1 | 1 | 0 | 0 |  |  |  |  |  |
| 13 | Large screen | 1 | 1 | 1 | 0 | 1 | Dual screen |  | $\begin{gathered} \text { 4-bit } \\ \times 2 \end{gathered}$ |  |  |

The LCTC display mode is determined by pins $\mathrm{D} / \overline{\mathrm{S}}$ (pin 55), G/C (pin 58), LS (pin 56), WIDE (pin 54), and AT (pin 57). As for G/C, WIDE, and AT, the OR is taken between data bits 0,2 , and 3 of the mode register (R22). The display mode can be controlled by either one of the external pins or the data bits of R22.

Note: The above 5 pins have 32 status combinations (high and low). Any combinations other than the above are prohibited, because they may cause malfunctions. If you set an prohibited combination, set the right combination again.

## Internal Registers

The HD63645F/HD64645F has one address register and fourteen data registers. In order to select one out of fourteen data registers, the address of the data register to be selected must be written into the address register. The MPU can transfer data to/from the data register corresponding to the written address.

To be software compatible with the CRTC (HD6845), registers R2-R8, R16, and R17, which are not necessary for an LCD are defined as invalid for the LCTC.

## Address Register (AR)

AR register (figure 21) specifies one out of 14 data registers. Address data is written into the address register when RS is low. If no register corresponding to a specified address exists, the address data is invalid.

## Horizontal Total Characters Register (R0)

R0 register (figure 22) specifies a horizontal scanning period. The total number of horizontal characters less 1 must be programmed into this 8-bit register in character units. Nht indicates the horizontal scanning period including the period when the CPU occupies memory (total number of horizontal characters minus the number of horizontal displayed characters). Its units are, then, converted from time into the number of characters. This value should be specified according to the specification of the LCD system to be used.

Note the following restrictions

$$
\text { Nhd }+\frac{16}{m} \leq N h t+1
$$

| Mode No. | $\mathbf{m}$ |
| :--- | :--- |
| 5,9 | 1 |
| $1,6,7,8,10,11,12,13$ | 2 |
| $2,3,4$ | 4 |

## Horizontal Displayed Characters Register (R1)

R1 register (figure 23) specifies the number of characters displayed per row. The horizontal character pitches are 8 bits for normal character display and 16 dots for wide character display and graphic display.

Nhd must be less than the total number of horizontal characters.

## Maximum Raster Address Register (R9)

R9 register (figure 24) specifies the number of rasters per row in characters mode, consisting of 5 bits. The programmable range is 0 (1 raster/row) to 31 ( 32 rasters/row).

## Cursor Start Raster Register (R10)

R10 register (figure 25) specifies the cursor start raster address and its blink mode. Refer to table 11.


Figure 21 Address Register


Figure 22 Horizontal Total Characters Register


Figure 23 Horizontal Displayed Characters Register


Figure 24 Maximum Raster Address Register


32- or 64-frame

## Cursor End Raster Register (R11)

R11 register (figure 26) specifies the cursor end raster address.

## Start Address Register (H/L)(R12/R13)

R12/R13 register (figure 27) specifies a buffer memory read start address. Updating this register facilitates paging and scrolling. R14/ R15 register can be read and written to/from the MPU.

## Cursor Address Register (H/L)(R14/R15)

R14/R15 register (figure 28) specifies a cursor display address. Cusor display requires setting R10 and R11, and CUDISP should be connected with MD12 (in character mode). This register can be read from and written to the MPU.

## Horizontal Virtual Screen Width Register (R18)

R18 register (figure 29) specifies the memory width to determine the start address of the next row. By using this register, memory width can be specified larger than the number of horizontal displayed characters. Updating the display start address facilitates scrolling in any direction within a memory space.

The start address of the next row is that of the previous row plus Nir. If a larger memory width than display width is unnecessary, Nir should be set equal to the number of horizontal displayed characters.

## Multiplexing Duty Ratio Register (H/L) (R19/R20)

R19/R20 register (figure 30) specifies the number of vertical dots of the display screen. The programmed value differs according to the LCD screen configuration.

In single screen configuration:

$$
(\text { Programmed value })=(\text { Number of vertical }
$$ dots) -1 .

Table 11 Cursor Blink Mode

| B | $\mathbf{P}$ | Cursor blink mode |
| :---: | :---: | :--- |
| 0 | 0 | Cursor on; without blinking |
| 0 | 1 | Cursor off |
| 1 | 0 | Blinking once every 32 frames |
| 1 | 1 | Blinking once every 64 frames |


| Data Bit |  |  |  |  |  | Program Unit | R/W |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|  | B | P | Ncs (Raster address) | Raster | W |  |  |  |  |

Figure 25 Cursor Start Raster Register


## Figure 26 Cursor End Raster Register



Figure 27 Start Address Register


Figure 28 Cursor Address Register

In dual screen configuration :
(Programmed value) $=$ $\frac{\text { (Number of vertical dots) }}{2}-1$.

## Display Start Raster Register (R21)

R21 register (figure 31) specifies the start raster of the character row displayed on the top of the screen. The programmed value
should be equal or less than the maximum raster address. Updating this register allows smooth scrolling in character mode.

## Mode Register (R22)

The Or of the data bits of R22 (figure 32) register and the external terminals of the same name determines a particular mode. (figure 33)

| Data Bit |  |  |  |  | Program Unit | R/W |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| Nir (No. of chars. of virtual width) | Character | W |  |  |  |  |  |  |  |

Figure 29 Horizontal Virtual Screen Width Register


* : Number of rasters

Figure 30 Multiplexing Duty Ratio Register


Figure 31 Display Start Raster Register


Figure 32 Mode Register


Notes: 1. AT (valid only when $G / \bar{C}$ is low (character mode))
AT = High: Attribute functions enabled, OR function disabled. $A T=$ Low : OR function enabled, attribute functions disabled.
2. BLE (valid only when $\mathrm{G} / \overline{\mathrm{C}}$ is low (character mode))

BLE $=$ High: Blinking enable on the character specified by attribute RAM BLE = Low: No blinking
3. WIDE (valid only when $\mathrm{G} / \overline{\mathrm{C}}$ is low (character mode))

WIDE $=$ High: Wide display enabled
WIDE = Low : Normal display
4. $\mathrm{G} / \overline{\mathrm{C}}$

G/C = High: Graphic 1 display (when AT = Low) or Graphic 2 display (when AT = High)
$\mathrm{G} / \mathrm{C}=$ Low : Character display
5. $\mathrm{ON} / \overline{\mathrm{OFF}}$

ON/OFF $=$ High: Display on state ON/ $\overline{\text { PFF }}=$ Low : Display off state

Figure 33 Correspondence between Mode Register and External Pins

## Restrictions on Programming Internal Registers

Note when programming that the values you can write into the internal registers are restricted as shown in Table 12.

Table 12 Restrictions on Writing Values into the Internal Registers

| Function | Restrictions | Register |
| :---: | :---: | :---: |
| Display Format | $1<$ Nhd $<$ Nht + $1 \leq 256$ | RO, R1 |
|  | $\text { Nhd }+\frac{16}{m} * 1 \leq N h t+1$ |  |
|  | (No. of vertical dots) $x$ (no. of horizontal dots) $x$ (frame frequency;ffRM) $\leq$ (data transfer speed; V) | R1, R19, R20 |
|  | $\left\{\begin{array}{l} 1 \\ 2 \end{array}\right\} * 2 \times(N d+1) \times N h d x\left\{\begin{array}{c} 8 \\ 16 \end{array}\right\} * 3 f_{F R M} \leq V$ |  |
|  | Nhd $\leq$ Nir | R1, R18 |
|  | $0 \leq \mathrm{Nd} \leq 511$ | R19, R20 |
| Cursor Control | $0 \leq$ Ncs $\leq$ Nce | R10, R11 |
|  | Nce $\leq \mathrm{Nr}$ | R10, R9 |
| Smooth Scroll | $\mathrm{Nsr} \leq \mathrm{Nr}$ | R21, R9 |
| Memory Width Set | $0 \leq$ Nir $\leq 255$ | R18 |

Notes' $* 1 \mathrm{~m}$ varies according to the modes. See the following table.

| Mode No. | $\mathbf{m}$ |
| :--- | :--- |
| 5,9 | 1 |
| $1,6,7,8,10,11,12,13$ | 2 |
| $2,3,4$ | 4 |

*2 Set 1 when an LCD screen is a single screen, and set 2 when dual. Modes are classified as shown in the following table.

| Mode No. | Value |
| :--- | :--- |
| $5,6,7,8,9,10,11,12$ | 1 |
| $1,2,3,4,13$ | 2 |

* 3 Set 8 when a character is constructed with 8 dots, and set 16 when with 16 dots. Modes are classified as shown in the following table.

| Mode No. | Value |
| :--- | :--- |
| $1,5,9$ | 8 |
| $2,3,4,6,7,8,10,11,12,13$ | 16 |

## Reset

RES pin determines the internal state of LSI counters and the like. This pin does not affect register contents nor does it basically control output terminals.

Reset is defined as follows (Figure 34):

- At reset: the time when RES goes low
- During reset: the period while RES remains low
- After reset: the period on and after the $\overline{\text { RES }}$ transition from low to high
- Make sure to hold the reset signal low for at least $1 \mu \mathrm{~s}$

RES pin should be pulled high by users during operation.

## Reset State of Pins

RES pin does not basically control output pins, and operates regardless of other input pins.

1. Preserve states before reset: LU0-LU3, LD0-LD3, FLM, CL1, RA0-RA4
2. Fixed at high level:

MT.CK
3. Preserve states before reset or fixed at low level according to the timing when the reset signal is input:
DISPTMG, CUDISP, MA0-MA15
4. Fixed at high or low according to mode: CL2
5. Unaffected:
$\mathrm{DB}_{0}-\mathrm{DB}_{7}$

## Reset State of Registers

RES pin does not affect register contents. Therefore, registers can be read or written even during a reset state; their contents will be preserved regardless of reset until they are rewritten to.

## Notes for HD63645F/HD64645F

1. The HD63645/HD64645 are CMOS LSIs, and it should be noted that input pins must not be left disconnected, etc.
2. At power-on, the state of internal registers becomes undefined. The LSI operation is undefined until all internal registers have been programmed.


Figure 34 Reset Definition

## HITACHI

## Absolute Maximum Ratings

| Item | Symbol | Value | Note |
| :--- | :--- | :--- | :--- |
| Supply voltage | $\mathrm{V}_{\mathrm{cc}}$ | -0.3 to +7.0 V | 2 |
| Terminal voltage | $\mathrm{V}_{\text {in }}$ | -0.3 to $\mathrm{V}_{\mathrm{cc}}+0.3 \mathrm{~V}$ | 2 |
| Operating temperature | $\mathrm{T}_{\mathrm{opr}}$ | $-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |

Notes: 1. Permanent LSI damage may occur if maximum ratings are exceeded. Normal operation should be under recommended operating conditions ( $\mathrm{Vcc}=5.0 \mathrm{~V} \pm 10 \%$, GND $=0 \mathrm{~V}$, Ta $=-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ ). If these conditions are exceeded, it could affect reliability of LSI.
2. With respect to ground (GND $=0 \mathrm{~V}$ )

## Electrical Characteristics

DC Characteristics ( $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

| Item |  | Symbol | Min | Typ | Max | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\begin{aligned} & \overline{\text { RES, }} \text { MODE, } \\ & \text { SK1 } \end{aligned}$ | $\mathrm{SKO}, \mathrm{~V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{cc}}-0.5$ |  | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |  |
|  | DCLK, ON/ $\overline{O F F}$ |  | 2.2 |  | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |  |
|  | All others |  | 2.0 |  | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |  |
| Input low voltage | All others | VIL | -0.3 |  | 0.8 | V |  |
| Output high voltage | TTL interface ${ }^{1}$ | VOH | 2.4 |  |  | V | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ |
|  | CMOS interface ${ }^{1}$ |  | $\mathrm{V}_{\mathrm{cc}}-0.8$ |  |  | V | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ |
| Output low voltage | TTL interface | VoL |  |  | 0.4 | V | $\mathrm{bL}^{2}=1.6 \mathrm{~mA}$ |
|  | CMOS interface |  |  |  | 0.8 | V | $\mathrm{bLL}^{2}=400 \mu \mathrm{~A}$ |
| Input leakage current | All inputs except $D B_{0}-D B_{7}$ | IIL | -2.5 |  | +2.5 | $\mu \mathrm{A}$ |  |
| Three state (off-state) leakage current | $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ | ITSL | -10 |  | $+10$ | $\mu \mathrm{A}$ |  |
| Current dissipation ${ }^{2}$ |  | Icc |  |  | 10 | mA |  |

Notes: 1. TTL Interface; MAO-MA15, RAO-RA4, DISPTMG, CUDISP, DBO-DB7, MCLK C-MOS Interface; LUO-LU3, LDO-LD3, CL1, CL2, M, FLM
2. Input/output current is excluded. When input is at the intermediate level with CMOS, excessive current flows through the input circuit to power supply. Input level must be fixed at high or low to avoid this condition.
3. If the capacitive loads of LUO-LU3 and LDO-LD3 exceed the rating, noise over 0.8 V may be produced on CUDISP, DISPTMG, MCLK, FLM and M. In case the loads of LUO-LU3 and LDO-LD3 are larger than the ratings, supply signals to the LCD module through buffers.

## HD63645F/HD64645F

## AC Characteristics

| Item | Symbol | Min | Typ | Max | Unit | Figure |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable cycle time | $t_{\text {cyce }}$ | 500 |  |  | ns | 35 |
| Enable pulse width (high) | Pweh | 220 |  |  | ns |  |
| Enable pulse width (low) | Pwel | 220 |  |  | ns |  |
| Enable rise time | $\mathrm{t}_{\mathrm{Er}}$ |  |  | 25 | ns |  |
| Enable fall time | $t_{\text {Ef }}$ |  |  | 25 | ns |  |
| $\overline{\overline{C S}}, \mathrm{RS}, \mathrm{R} / \overline{\mathrm{W}}$ setup time | $\mathrm{t}_{\text {AS }}$ | 70 |  |  | ns |  |
| $\overline{\overline{C S}}, \mathrm{RS}, \mathrm{R} / \bar{W}$ hold time | $\mathrm{taH}_{\text {A }}$ | 10 |  |  | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ setup time | $t_{\text {DS }}$ | 60 |  |  | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ hold time | $\mathrm{t}_{\text {DHW }}$ | 10 |  |  | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ output delay time | $t_{\text {DDR }}$ |  |  | 150 | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ output hold time | $\mathrm{t}_{\text {DHR }}$ | 20 |  |  | ns |  |



Figure 35 CPU Interface (HD63645)

## HITACHI

CPU Interface (HD64645 - 80 family)

| Item | Symbol | Min | Typ | Max | Unit | Figure |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{RD}}$ high level width | twrdh | 190 |  |  | ns | 36 |
| $\overline{\mathrm{RD}}$ low level width | twrdL | 190 |  |  | ns |  |
| $\overline{\mathrm{WR}}$ high level width | twWrH | 190 |  |  | ns |  |
| $\overline{\overline{W R}}$ low level width | twwrl | 190 |  |  | ns |  |
| $\overline{\overline{C S}}$, RS setup time | $t_{\text {AS }}$ | 0 |  |  | ns |  |
| $\overline{\overline{C S}, ~ R S ~ h o l d ~ t i m e ~}$ | $t_{\text {AH }}$ | 0 |  |  | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ setup time | tosw | 100 |  |  | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ hold time | tDHW | 0 |  |  | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ output delay time | todr |  |  | 150 | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ output hold time | $\mathrm{t}_{\text {DHR }}$ | 20 |  |  | ns |  |



5

Figure 36 CPU Interface (HD64645)

## AC Characteristics (Cont)



| Item | Symbol | Min | Typ | Max | Unit | Figure |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DCLK cycle time | tcycd | 100 | - | - | ns | 37 |
| DCLK high level width | twDH | 30 | - | - | ns |  |
| DCLK low level width | twDL | 30 | - | - | ns |  |
| DCLK rise time | $\mathrm{t}_{\mathrm{Dr}}$ | - | - | 20 | ns |  |
| DCLK fall time | tbf | - | - | 20 | ns |  |
| MCLK delay time | tDMD | - | - | 60 | ns |  |
| MCLK rise time | $\mathrm{t}_{\mathrm{Mr}}$ | - | - | 30 | ns |  |
| MCLK fall time | $\mathrm{t}_{\text {Mf }}$ | - | - | 30 | ns |  |
| MA0-MA15 delay time | $\mathrm{t}_{\text {MAD }}$ | - | - | 150 | ns |  |
| MAO-MA15 hold time | $\mathrm{t}_{\text {MAH }}$ | 10 | - | - | ns |  |
| RAO-RA4 delay time | $\mathrm{t}_{\text {RAD }}$ | - | - | 150 | ns |  |
| RAO-RA4 hold time | $\mathrm{t}_{\text {RAH }}$ | 10 | - | - | ns |  |
| DISPTMG delay time | tDTD | - | - | 150 | ns |  |
| DISPTMG hold time | $t_{\text {DTH }}$ | 10 | - | - | ns |  |
| CUDISP delay time | tCDD | - | - | 150 | ns |  |
| CUDISP hold time | ${ }_{\text {t }}$ CDH | 10 | - | - | ns |  |
| CL1 delay time | tCL1D | - | - | 150 | ns |  |
| CL1 hold time | tclit | 10 | - | - | ns |  |
| CL1 rise time | ${ }_{\text {tclir }}$ | - | - | 50 | ns |  |
| CL1 fall time | tCL1f | - | - | 50 | ns |  |
| MDO-MD15 setup time | $\mathrm{t}_{\text {MDS }}$ | 30 | - | - | ns |  |
| MDO-MD15 hold time | $\mathrm{t}_{\text {MDH }}$ | 15 | - | - | ns |  |



5

Figure 37 Memory Interface

## AC Characteristics (Cont)

## LCi inioniace

| Item | Symbol | Min | Typ | Max | Unit | Figure |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Display data setup time | tLDS | 50 | - | - | ns | 38 |
| Display data hold time | tioh | 100 | - | - | ns |  |
| CL2 high level width | twCL2H | 100 | - | - | ns |  |
| CL2 low level width | twCL2L | 100 | - | - | ns |  |
| FLM setup time | tfs | 500 | - | - | ns |  |
| FLM hold time | $\mathrm{t}_{\mathrm{FH}}$ | 300 | - | - | ns |  |
| CL1 rise time | tclir | - | - | 50 | ns |  |
| CL1 fall time | tclif | - | - | 50 | ns |  |
| CL2 rise time | $\mathrm{tcL2r}$ | - | - | 50 | ns |  |
| CL2 fall time | ${ }_{\text {tcl2f }}$ | - | - | 50 | ns |  |

Note: At fCL2 $=3 \mathrm{MHz}$


Figure 38 LCD Interface

## AC Characteristics

## TTL Load

| Terminal | $\mathbf{R}_{\mathbf{L}}$ | $\mathbf{R}$ | $\mathbf{C}$ | Remarks |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ | $2.4 \mathrm{k} \Omega$ | $11 \mathrm{k} \Omega$ | 130 pF | $\mathrm{tr}, \mathrm{tf}:$ Not specified |
| MAO-MA15, RAO-RA4, DISPTMG, CUDISP | $2.4 \mathrm{k} \Omega$ | $11 \mathrm{k} \Omega$ | 40 pF |  |
| MCLK | $2.4 \mathrm{k} \Omega$ | $11 \mathrm{k} \Omega$ | 30 pF | $\mathrm{tr}, \mathrm{tf}:$ Specified |



All diodes: 1S2074 $®$

## Capacitive Load

| Terminal | C | Remarks |
| :--- | :--- | :--- |
| CL2 | 150 pF | tr, tf: Specified |
| CL1 | 200 pF | $\mathrm{tr}, \mathrm{tf}:$ Not specified |
| LUO-LU3, LDO-LD3, M | 150 pF |  |
| FLM | 50 pF |  |



Refer to user's manual (No. 68-1-160) and application note (No. ADE-502-003) for detail of this product.

## Description

The HD64646F LCTC is a modified version of the HD64645F LCTC with different LCD interface timing.

The HD64646F is a control LSI for large size dot matrix liquid crystal displays. The LCTC is software compatible with the HD6845 CRTC, since its programming method of internal registers and memory addresses is based on the CRTC. A display system can be easily converted from a CRT to an LCD.

The LCTC offers a variety of functions and performance features such as vertical and horizontal scrolling, and various types of character attribute functions such as reverse video, blinking, nondisplay (white or black), and an OR function for simple superimposition of character and graphic displays. The LCTC also provides DRAM refresh address output.

A compact LCD system with a large screen can be configured by connecting the LCTC with the HD61104 (column driver) and the HD61105 (common driver) by utilizing 4 -bit $\times$ 2 data outputs. Power dissipation has been lowered by adopting the CMOS process.

## Features

- Software compatible with the HD6845 CRTC
- Programmable screen size: -Up to 1024 dots (height) -Up to 4096 dots (width)
- High-speed data transfer: -Up to $20 \mathrm{Mbits} / \mathrm{s}$ in character mode -Up to $40 \mathrm{Mbits} / \mathrm{s}$ in graphic mode
- Selectable single or dual screen configuration
- Programmable multiplexing duty ratio: static to $1 / 512$ duty cycle
- Programmable character font:
$-1-32$ dots (height)
-8 dots (width)
- Versatile character attributes: reverse video, blinking, nondisplay (white), nondisplay (black)
- OR function: superimposing characters and graphics display
- Cursor with programmable height, blink rate, display position, and on/off switch


## Pin Arrangement



- Vertical smooth scrolling and horizontal scrolling by the character
- Versatile display modes programmable by mode register or external pins: display on/off, graphic or character, normal or wide, attributes, and blink enable
- Refresh address output for dynamic RAM
- 4- or 8-bit parallel data transfer between LCTC and LCD driver
- Recommended LCD driver: HD61104 (column) and HD61105 (common), HD66204 (column) and HD66205 (common), HD66106 (column/common)
- CPU interface:

80 family

- CMOS process
- Single $+5 \mathrm{~V} \pm 10 \%$
- 80-pin plastic OFP (FP-80B)


## Ordering Information

| Type No. | Bus Timing | Bus Interface Package |  |
| :--- | :--- | :--- | :--- |
| HD63645F | 2 MHz | 68 System | FP-80 |
| HD64645F | 4 MHz | 80 System | FP-80 |
| HD64646FS | 4 MHz | 80 System | FP-80B |

## Differences Between HD64645F and HD64646FS

Figure 1 and figure 2 show the relation between display data transfer period, when display data shift clock CL2 changes, and display data latch clock CL1. Figure 1 shows the case without skew function and figure 2 shows the case with skew function.

In figure 1, high period between CL2 and CL1 of HD64645F overlap. HD64646FS has no
overlap like HD64645F, and except for this overlap. HD64646FS is the same as HD64645F functionally.

Also for the skew function, phase relation between CL1 and CL2 changes. As figure 2 shows, data transfer period and CL1 high period of HD64646FS never overlap with the skew function.


Figure 1 Differences between HD64645F and HD64646FS (no skew)

## HD64646FS



Figure 2 Differences between HD64645F and HD64646FS (skew)

## Absolute Maximum Ratings

| Item | Symbol | Value | Note |
| :--- | :--- | :--- | :--- |
| Supply voltage | $\mathrm{V}_{\mathrm{cc}}$ | -0.3 to +7.0 V | 2 |
| Terminal voltage | $\mathrm{V}_{\text {in }}$ | -0.3 to $\mathrm{Vcc}+0.3 \mathrm{~V}$ | 2 |
| Operating temperature | $\mathrm{T}_{\text {opr }}$ | $-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |

Notes: 1. Permanent LSI damage may occur if maximum ratings are exceeded. Normal operation should be under recommended operating conditions (Vcc $=5.0 \mathrm{~V} \pm 10 \%$, GND $=0 \mathrm{~V}, \mathrm{Ta}$ $=-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ ). If these conditions are exceeded, it could affect reliability of LSI.
2. With respect to ground (GND $=0 \mathrm{~V}$ )

## Electrical Characteristics

DC Characteristics ( $\mathrm{V}_{\mathrm{cc}}=5.0 \mathrm{~V} \pm 10 \%$, $\mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

| Item |  | Symbol | Min | Typ | Max | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\begin{aligned} & \overline{\text { RES, }} \text { MODE, SKO, } \\ & \text { SK1 } \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{cc}}-0.5$ |  | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |  |
|  | DCLK, ON/ $\overline{\text { OFF }}$ |  | 2.2 |  | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |  |
|  | All others |  | 2.0 |  | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |  |
| Input low voltage | All others | V IL. | -0.3 |  | 0.8 | V |  |
| Output high voltage | TTL Interface ${ }^{1}$ | VOH | 2.4 |  |  | V | $\mathrm{BHH}=-400 \mu \mathrm{~A}$ |
|  | CMOS Interface ${ }^{1}$ |  | $\mathrm{V}_{\mathrm{cc}}-0.8$ |  |  | V | $\mathrm{lOH}=-400 \mu \mathrm{~A}$ |
| Output low voltage | TTL Interface | VoL |  |  | 0.4 | V | $\mathrm{b}_{\mathrm{L}}=1.6 \mathrm{~mA}$ |
|  | CMOS Interface |  |  |  | 0.8 | V | $\mathrm{bL}=400 \mu \mathrm{~A}$ |
| Input leakage current | All inputs except $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ | IIL | -2.5 |  | +2.5 | $\mu \mathrm{A}$ |  |
| Three state (off-state) leakage current | $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ | ItsL | $-10$ |  | +10 | $\mu \mathrm{A}$ |  |
| Current dissipation ${ }^{2}$ |  | Icc |  |  | 10 | mA |  |

Notes: 1. TTL Interface: MAO-MA15, RAO-RA4, DISPTMG, CUDISP, DBO-DB7, MCLK CMOS Interface: LUO-LU3, LDO-LD3, CL1, CL2, M, FLM
2. Input/output current is excluded. When input is at the intermediate level with CMOS, excessive current flows through the input circuit to power supply. Input level must be fixed at high or low to avoid this condition.
3. If the capacitive loads of LUO-LU3 and LDO-LD3 exceed the rating, noise over 0.8 V may be produced on CUDISP, DISPTMG, MCLK, FLM and M. In case the loads of LUO-LU3 and LDO-LD3 are larger than the ratings, supply signals to the LCD module through buffers.

## AC Characteristics

CPIT Tnterfors

| Item | Symbol | Min | Typ | Max | Unit | Figure |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{RD}}$ high level width | twrde | 190 | - | - | ns | 3 |
| $\overline{\overline{R D}}$ low level width | twrdi | 190 | - | - | ns |  |
| $\overline{\overline{W R}}$ high level width | twwry | 190 | - | - | ns |  |
| $\overline{\text { WR }}$ low level width | tWWRL | 190 | - | - | ns |  |
| $\overline{\overline{C S}}$, RS setup time | $t_{\text {AS }}$ | 0 | - | - | ns |  |
| $\overline{\overline{C S}, ~ R S ~ h o l d ~ t i m e ~}$ | $\mathrm{taH}_{\text {A }}$ | 0 | - | - | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ setup time | tosw | 100 | - | - | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ hold time | t ${ }_{\text {DHW }}$ | 0 | - | - | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ output delay time | todr | - | - | 150 | ns |  |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ output hold time | tDHR | 20 | - | - | ns |  |



Figure 3 CPU Interface

## AC Characteristics (Cont)

## Memory Interface

| Item | Symbol | Min | Typ | Max | Unit | Figure |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DCLK cycle time | tCYCD | 100 | - | - | ns | 4 |
| DCLK high level width | tWDH | 30 | - | - | ns |  |
| DCLK low level width | twDL | 30 | - | - | ns |  |
| DCLK rise time | $\mathrm{t}_{\mathrm{Dr}}$ | - | - | 20 | ns |  |
| DCLK fall time | $t_{\text {bf }}$ | - | - | 20 | ns |  |
| MCLK delay time | $\mathrm{t}_{\text {DMD }}$ | - | - | 60 | ns |  |
| MCLK rise time | $\mathrm{t}_{\mathrm{Mr}}$ | - | - | 30 | ns |  |
| MCLK fall time | $\mathrm{t}_{\text {Mf }}$ | - | - | 30 | ns |  |
| MA0-MA15 delay time | $\mathrm{t}_{\text {MAD }}$ | - | - | 150 | ns |  |
| MAO-MA15 hold time | $t_{\text {MAH }}$ | 10 | - | - | ns |  |
| RA0-RA4 delay time | $\mathrm{t}_{\text {RAD }}$ | - | - | 150 | ns |  |
| RAO-RA4 hold time | $t_{\text {RAH }}$ | 10 | - | - | ns |  |
| DISPTMG delay time | tDTD | - | - | 150 | ns |  |
| DISPTMG hold time | $\mathrm{t}_{\text {DTH }}$ | 10 | - | - | ns |  |
| CUDISP delay time | $\mathrm{t}_{\text {CDD }}$ | - | - | 150 | ns |  |
| CUDISP hold time | ${ }^{\text {t }}$ CDH | 10 | - | - | ns |  |
| CL1 delay time | tCL1D | - | - | 150 | ns |  |
| CL1 hold time | $\mathrm{tcL1H}$ | 10 | - | - | ns |  |
| CL1 rise time | tclir | - | - | 50 | ns |  |
| CL1 fall time | tclif | - | - | 50 | ns |  |
| MDO-MD15 setup time | $\mathrm{t}_{\text {MDS }}$ | 30 | - | - | ns |  |
| MDO-MD15 hold time | $\mathrm{t}_{\text {MDH }}$ | 15 | - | - | ns |  |



Figure 4 Memory Interface

## HD64646FS

## AC Characteristics (Cont)

LCD Interface 1 (at $\mathbf{f}_{\mathbf{C L} 2}=\mathbf{3} \mathbf{M H z}$ )

| Item | Symbol | Min | Typ | Max | Unit | Figure |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FLM stetup time | $\mathrm{t}_{\mathrm{Fs}}$ | 500 | - | - | ns | 5 |
| FLM hold time | $\mathrm{t}_{\mathrm{FH}}$ | 300 | - | - | ns |  |
| M delay time | $t_{\text {DM }}$ | - | - | 200 | ns |  |
| CL1 high level width | $\mathrm{tcL1H}^{\text {che }}$ | 300 | - | - | ns |  |
| Clock setup time | tscl | 500 | - | - | ns |  |
| Clock hold time | $\mathrm{t}_{\mathrm{HCL}}$ | 100 | - | - | ns |  |
| Phase difference 1 | tPD1 | 100 | - | - | ns |  |
| Phase difference 2 | tPD2 | 500 | - | - | ns |  |
| CL2 high level width | ${ }_{\text {t }}$ L2 2 H | 100 | - | - | ns |  |
| CL2 low level width | tcle 2 L | 100 | - | - | ns |  |
| CL2 rise time | tcl2r | - | - | 50 | ns |  |
| CL2 fall time | $\mathrm{tcl2f}^{\text {f }}$ | - | - | 50 | ns |  |
| Display data setup time | tLDS | 80 | - | - | ns |  |
| Display data hold time | tLDH | 100 | - | - | ns |  |
| Display data delay time | tLDD | - | - | 30 | ns |  |

LCD Interface 2 (at $\mathbf{f c L}^{\mathbf{c L}}=5 \mathbf{M H z}$ )

| Item | Symbol | Min | Typ | Max | Unit | Figure |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FLM setup time | $\mathrm{t}_{\mathrm{Fs}}$ | 500 | - | - | ns | Figure 5 |
| FLM hold time | $\mathrm{t}_{\text {FH }}$ | 500 | - | - | ns |  |
| M delay time | tDM | - | - | 200 | ns |  |
| CL1 high level width | tclit | 300 | - | - | ns |  |
| Clock setup time | tscl | 500 | - | - | ns |  |
| Clock hold time | $\mathrm{t}_{\mathrm{HCL}}$ | 100 | - | - | ns |  |
| Phase difference 1 | tpD1 | 70 | - | - | ns |  |
| Phase difference 2 | tpD2 | 500 | - | - | ns |  |
| CL2 high level width | tcl2 ${ }^{\text {H }}$ | 50 | - | - | ns |  |
| CL2 low level width | tcl2L | 50 | - | - | ns |  |
| CL2 rise time | tcler | - | - | 50 | ns |  |
| CL2 fall time | ${ }_{\text {t }}^{\text {CL2 }}$ f | - | - | 50 | ns |  |
| Display data setup time | tLDS | 30 | - | - | ns |  |
| Display data hold time | tLDH | 30 | - | - | ns |  |
| Display data delay time | tLDD | - | - | 30 | ns |  |



Figure 5 LCD Interface

## AC Characteristics

TTLL Load

| Terminal | $\mathbf{R}_{\mathbf{L}}$ | $\mathbf{R}$ | $\mathbf{C}$ | Remarks |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ | $2.4 \mathrm{k} \Omega$ | $11 \mathrm{k} \Omega$ | 130 pF | $\mathrm{tr}, \mathrm{tf}:$ Not specified |
| MAO-MA15, RA0-RA4, DISPTMG, CUDISP | $2.4 \mathrm{k} \Omega$ | $11 \mathrm{k} \Omega$ | 40 pF |  |
| MCLK | $2.4 \mathrm{k} \Omega$ | $11 \mathrm{k} \Omega$ | 30 pF | $\mathrm{tr}, \mathrm{tf}:$ Specified |



All diodes: $1 \mathrm{~S} 2074(H)$

## Capacitive Load

| Terminal | C | Remarks |
| :--- | :--- | :--- |
| CL2 | 150 pF | tr, tf: Specified |
| CL1 | 200 pF | tr, tf: Not specified |
| LUO-LU3, LDO-LD3, M | 150 pF |  |
| FLM | 50 pF |  |



## HD66106F (LCD Driver for High Voltage)

## Description

The HD66106F LCD driver has a high duty ratio and many outputs for driving a large capacity dot matrix LCD panel.

It includes 80 LCD drive circuits and can drive at up to $1 / 480$ duty cycle. For example, only 14 drivers are enough to drive an LCD panel of $640 \times 480$ dots. It also easily interfaces with various LCD controllers because of its internal automatic chip enable signal generator.

Using this LSI sharply lowers the cost of an LCD system.

## Features

- Column and row driver
- 80 LCD drive circuits
- Multiplexing duty ratios: $1 / 100$ to $1 / 480$
- 4-bit parallel data transfer
- Internal automatic chip enable signal generator
- Internal standby function
- Recommended LCD controller LSIs:

HD63645F and HD64645F (LCTC)

- Power supply: $+5 \mathrm{~V} \pm 10 \%$ for the internal logic, and 14.0 V to 37.0 V for LCD drive circuits
- Operation frequency: 6.0 MHz (max.)
- CMOS process
- 100-pin flat plastic package (FP-100)


## Pin Arrangement



## Pin Description

## Power supply

$\mathbf{V}_{\mathbf{C C}}$, GND: $\mathbf{V}_{\mathbf{C C}}$ supplies power to the internal logic circuit. GND is the logic and drive ground.
$\mathbf{V}_{\mathbf{L C D}}: \mathrm{V}_{\mathbf{L C D}}$ supplies power to the LCD drive circuit.
$\mathbf{V}_{\mathbf{1}}, \mathbf{V}_{2}, \mathbf{V}_{\mathbf{3}}$, and $\mathbf{V}_{\mathbf{4}}$ : $\mathrm{V}_{1}-\mathrm{V}_{4}$ supply power for driving LCD (figure 1).

## Control signals

CL1: The LSI latches data at the negative edge of CL1 when the LSI is used as a column driver. Fix to GND when the LSI is used as a row driver.

CL2: The LSI latches display data at the negative edge of CL2 when the LSI is used as a column driver, and shifts line select data at the negative edge when it is used as a row driver.

M: M changes LCD drive outputs to AC.
$D_{0}-D_{3}: D_{0}-D_{3}$ input display data for the column driver (table 2).

Table 1 Pin Function

| Symbol | Pin No. | Pin Name | 1/0 |
| :---: | :---: | :---: | :---: |
| $V_{\text {cc }}$ | 49 | $\mathrm{V}_{\mathrm{Cc}}$ | 1 |
| GND | 37 | Ground | 1 |
| $V_{\text {LCD }}$ | 31,36 | $V_{\text {LCD }}$ | 1 |
| $V_{1}$ | 32 | LCD voltage 1 | 1 |
| $\mathrm{V}_{2}$ | 33 | $V_{2}$ LCD voltage 2 | 1 |
| $V_{3}$ | 34 | $V_{3}$ LCD voltage 3 | 1 |
| $\mathrm{V}_{4}$ | 35 | $\mathrm{V}_{4}$ LCD voltage 4 | 1 |
| CL1 | 38 | Clock 1 | 1 |
| CL2 | 40 | Clock 2 | 1 |
| M | 42 | M | 1 |
| $\mathrm{D}_{0}-\mathrm{D}_{3}$ | 46-43 | Data 0 to data 3 | 1 |
| SHL | 39 | Shift left | 1 |
| $\overline{\mathrm{E}}$ | 47 | Enable | 1 |
| $\overline{\text { CAR }}$ | 48 | Carry | 0 |
| CH 1 | 41 | Channel 1 | 1 |
| $\mathrm{Y}_{1}-\mathrm{Y}_{80}$ | 30-1, 100-51 | Drive outputs 1-80 | 0 |
| NC | 50 | No connection | - |

Table 2 Relation between Display Data and LCD State

| Display Data | LCD Outputs | LCD |
| :--- | :--- | :--- |
| 1 (= high level) | Selected level | On |
| 0 (= low level) | Nonselected level | Off |

Figure 1 Power Supply for Driving LCD

## HITACHI

SHL: SHL controls the shift direction of display data and line select data (figure 2, table 3).
$\overline{\mathbf{E}}$ : $\overline{\mathrm{E}}$ inputs the enable signal when the LSI is used as a column driver $\left(\mathrm{CH} 1=\mathrm{V}_{\mathrm{CC}}\right)$. The LSI is disabled when $\overline{\mathrm{E}}$ is high and enabled when low. $\overline{\mathrm{E}}$ inputs scan data when the LSI is used as a row driver (CH1 = GND). When HD66106Fs are connected in cascade, E connects with $\overline{\mathrm{CAR}}$ of the preceding LSI.
$\overline{\mathbf{C A R}} \overline{\mathrm{CAR}}$ outputs the enable signal when the

LSI is used as a column driver $\left(\mathrm{CH} 1=\mathrm{V}_{\mathrm{CC}}\right) . \overline{\mathrm{CAR}}$ outputs scan data when the ISI is used ac a rour driver $(\mathrm{CH} 1=\mathrm{GND})$. When HD66106Fs are connected in cascade, $\overline{\mathrm{CAR}}$ connects with $\overline{\mathrm{E}}$ of the next LSI.

CH1: CH1 selects the driver function. The chip drives columns when $\mathrm{CH} 1=\mathrm{V}_{\mathrm{CC}}$, and rows when $\mathrm{CH} 1=\mathrm{GND}$.
$Y_{1}-Y_{80}$ : Each $Y$ outputs one of the four voltage levels- $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$, or $\mathrm{V}_{4}$-according to the combination of $M$ and display data (figure 3).

NC : NC is not used. Do not connect any wire.

Table 3 Relation between SHL and Scan Direction of Selected Line (When LSI is Used as a Row Driver)

| SHL | Shift Direction of Shift Register |  |  |  | Scan Direction of Selected Line |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | $\overline{\mathrm{E}}$ | $\rightarrow 1$ | $\rightarrow 2$ | $\rightarrow 3 \times \cdots \cdots \cdots \cdots \cdots \rightarrow 80$ | $Y_{1}$ | $\rightarrow Y_{2}$ | $\rightarrow Y_{3}$ | $\cdots \cdots \cdots \cdots \cdots \cdots \rightarrow Y_{80}$ |
| GND | $\bar{E}$ | $\rightarrow 80$ | $\rightarrow 79$ | $\rightarrow 78$.............. 1 | $Y_{80}$ | $\rightarrow Y_{79}$ | $\rightarrow Y_{78}$ | $\ldots \ldots \ldots . . . . . . . . . . . \rightarrow Y_{1}$ |



Figure 2 Relation between SHL and Data Output (When LSI is Used as a Column Driver)


Figure 3 Selection of LCD Drive Output Level

## Internal Block Diagram

## LCD Drive Circuits

The HD66106F (figure 4) begins latching data when $\overline{\mathrm{E}}$ goes low, which enables the data latching operation. It latches 4 bits of data simultaneously at the fall of CL2 and stops automatically ( $=$ standby state) when it has latched 80 bits.

## Latch Circuit 2

When the LSI is used as a column driver, latch circuit 2 functions as an 80 -bit latch circuit. It latches the data sent from latch circuit 1 at the fall of CL1 and transfers its outputs to the LCD drive circuits.

When the LSI is used as a row driver, this circuit functions as an 80 -bit bidirectional shift register. The data sent from the $\overline{\mathrm{E}}$ pin shifts at the fall of CL2. When $\mathrm{SHL}=\mathrm{V}_{\mathrm{CC}}$, the data shifts from bit 1 to bit 80 in order of entry. When SHL = GND, the data shifts from bit 80 to bit 1 .

## Latch Circuit 1

Latch circuit 1 is composed of twenty 4-bit parallel data latches. It latches the display data $D_{0}-D_{3}$ at the fall of CL2 when the LSI is used as a column driver. The signals sent from the selector determine which 4 -bit latch should latch the data.

## Selector

The selector is composed of a 5 -bit up and down counter and a decoder. When the LSI is used as a column driver, it generates the latch signal to be sent to latch circuit 1 , incrementing the counter at the negative edge of CL2.

## Controller

The controller operates when the LSI is used as a column driver. It stops data latching when twenty pulses of CL2 have been input (= power-down function) and automatically generates the chip enable signal announcing the start of data latching into the next LSI.


Figure 4 Block Diagram

## Functional Description


The HD66106F begins latching data when $\bar{E}$ goes low, which enables the data latching operation. It latches 4 bits of data simultaneously at the fall of CL2 and stops automatically ( $=$ standby state) when it has latched 80 bits.

Data outnuts change at the fall of CI 1 Iatched data $d_{1}$ is transferred to the output pin $Y_{1}$ and $d_{\mathbf{8 0}}$ to $Y_{\mathbf{8 0}}$ when $\mathrm{SHL}=\mathrm{GND}$. Conversely, $\mathrm{d}_{\mathbf{8 0}}$ is transferred to $Y_{1}$ and $d_{1}$ to $Y_{80}$ when $S H L=V_{C C}$. The output level is selected out of $\mathrm{V}_{1}-\mathrm{V}_{4}$ according to the combination of display data and the alternating signal M (figure 5 ).


Figure 5 Column Driver Timing Chart

## When Used as a Row Driver

The HD66106F shifts the line scan data sent from the pin $\overline{\mathrm{E}}$ in order at the fall of CL2. When SHL $=$ $V_{C C}$, data is shifted from $Y_{1}$ to $Y_{80}$ and $Y_{80}$ to $Y_{1}$ when SHL = GND.

In both cases, the data delayed for 80 bits by the shift register is output from the $\overline{\mathrm{CAR}}$ pin to become the line scan data for the next LSI (figure 6).


Figure 6 Row Driver Timing Chart

## LCD Power Supply

This cection explaine the rance of nowor surply voltage for driving LCD. $\mathrm{V}_{1}$ and $\mathrm{V}_{3}$ voltages should be near $V_{L C D}$, and $V_{2}$ and $V_{4}$ should be
near GND (figure 7). Each voltage must be within $\Delta \mathrm{V} . \Delta \mathrm{V}$ determines the range within which $\mathrm{R}_{\mathrm{ON}}$, impeciance oí uriver's output, is stable. Note that $\Delta \mathrm{V}$ depends on power supply voltage $\mathrm{V}_{\mathrm{LCD}}-\mathrm{GND}$ (figure 8).


Figure 7 Driver's Output Waveform and Each Level of Voltage


Figure 8 Power Supply Voltage $V_{\text {LCD }}$-GND and $\Delta V$

## Application Example

## Application Diagram

of $640 \times 400$ dots driven by HD66106Fs.
Figure 9 shows an example of an LCD panel


Notes: 1. $R_{1}$ and $R_{2}$ depend on the LCD panel in use. When using an LCD panel with $\mathbf{1 / 2 0}$ bias, $\mathbf{R}_{1} /\left(4 R_{1}+\right.$ $R_{2}$ ) should be $1 / 20$. For example, $R_{1}=3 \mathrm{k} \Omega$ and $R_{2}=48 \mathrm{k} \Omega$.
2. Use bypass capacitors to stabilize power supply when designing a board. It is desirable to use two capacitors with some $0.1 \mu \mathrm{~F}$ per LS!, putting one between $\mathrm{V}_{\text {LCD }}$ and GND, and the other between $V_{\text {Cc }}$ and GND.

Figure 9 Application Example

## HITACHI




5

Figure 11 Timing Waveform for Row Drivers (LSI 1-LSI 5)

## Absolute Maximum Ratings

|  | Item | Symbol | Rating | Unit | Notes |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Supply <br> Voltage | Logic circuits | LCD drive circuits | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{LCD}}$ | -0.3 to +7.0 |
| V | -0.3 to +38 | V | 1 |  |  |
| Input voltage (Logic) | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1 |  |
| Input voltage (LCD drive) | $\mathrm{V}_{\mathrm{T} 2}$ | -0.3 to $\mathrm{V}_{\mathrm{LCD}}+0.3$ | V | 1,2 |  |
| Operation temperature | $\mathrm{T}_{\mathrm{opr}}$ | -20 to +75 | 1,3 |  |  |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | ${ }^{\circ} \mathrm{C}$ |  |  |  |

Notes: 1. Reference point is GND $(=0 \mathrm{~V})$.
2. Applies to the input pins for logic circuits.
3. Applies to the input pins for LCD drive circuits.
4. Using an LSI beyond its maximum rating may result in its permanent destruction. LSIs should usually be used under electrical characteristics for normal operations. Exceeding any of these limits may adversely affect reliability.

## Electrical Characteristics

DC Characteristics ( $\mathrm{V}_{\mathrm{CC}}=\mathbf{5 V} \pm 10 \%, \mathrm{~V}_{\mathrm{LCD}}=14 \mathrm{~V}$ to $\mathbf{3 7} \mathrm{V}, \mathrm{Ta}=-20^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ unless otherwise noted)


Notes: 1. Input and output current is excluded. When the input is at the intermediate level in CMOS, excessive current flows from the power supply through the input circuit. $V_{\text {IH }}$ and $V_{\text {IL }}$ must be fixed at $V_{C C}$ and GND respectively to avoid it.
2. Applies when the LSI is used as a column driver.
3. Applies when the LSi is used as a row driver.
4. Indicates the resistance between $Y$ pin and $V$ pin (one of $V_{1}, V_{2}, V_{3}$, and $V_{4}$ ) when it supplies load current to one of $Y_{1}-Y_{80}$ pins.
Conditions: $\mathrm{V}_{\mathrm{LCD}}-\mathrm{GND}=37 \mathrm{~V}$

$$
\begin{aligned}
& V_{1}, V_{3}=V_{L C D}-2 / 20\left(V_{L C D}-G N D\right) \\
& V_{2}, V_{4}=G N D+2 / 20\left(V_{L C D}-G N D\right)
\end{aligned}
$$



AC Characteristics ( $\mathrm{V}_{\mathrm{CC}}=\mathbf{5 V} \pm \mathbf{1 0} \%, \mathrm{~V}_{\mathrm{LCD}}=14 \mathrm{~V}$ to $\mathbf{3 7} \mathrm{V}, \mathrm{Ta}=-\mathbf{2 0}{ }^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ unless otherwise noted)

## Column Driver

| Item | Symbol | Pin | Min | Typ | Max | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock cycle time | $\mathrm{t}_{\text {cyc }}$ | CL2 | 166 | - | - | ns |  |
| Clock high level width | ${ }^{\text {t }}$ CWH | CL2 | 50 | - | - | ns |  |
| Clock low level width | ${ }^{\text {t }}$ CWL | CL2 | 50 | - | - | ns |  |
| Clock setup time | ${ }^{\text {t SCL }}$ | CL2 | 200 | - | - | ns |  |
| Clock hold time | $t_{\text {HCL }}$ | CL2 | 200 | - | - | ns |  |
| Clock rise/fall time | $t_{\text {ct }}$ | CL1, CL2 | - | - | 30 | ns |  |
| Data setup time | ${ }_{\text {tosu }}$ | $\mathrm{D}_{0}-\mathrm{D}_{3}$ | 30 | - | - | ns |  |
| Data hold time | ${ }^{\text {t }}$ D | $\mathrm{D}_{0}-\mathrm{D}_{3}$ | 30 | - | - | ns |  |
| $\overline{\text { E setup time }}$ | $\mathrm{t}_{\text {ESU }}$ | $\bar{E}$ | 50 | - | - | ns |  |
| Output delay time | $t_{\text {DCAR }}$ | $\overline{\text { CAR }}$ | - | - | 80 | ns | 1 |
| M phase difference | ${ }^{\text {t }}$ CM | M, CL1 | - | - | 300 | ns |  |

## Row Driver

| Item | Symbol | Pin | Min | Typ | Max | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock low level width | $t_{W L 1}$ | CL2 | 5 | - | - | $\mu \mathrm{s}$ |  |
| Clock high level width | ${ }^{\text {twH1 }}$ | CL2 | 125 | - | - | ns |  |
| Data setup time | ${ }^{\text {t }}$ DS | $\overline{\mathrm{E}}$ | 100 | - | - | ns |  |
| Data hold time | ${ }^{\text {t }}$ D | $\bar{E}$ | 30 | - | - | ns |  |
| Data output delay time | ${ }^{\text {t }}$ D | $\overline{\text { CAR }}$ | - | - | 3 | $\mu \mathrm{s}$ | 1 |
| Data output hold time | ${ }^{\text {t DHW }}$ | $\overline{\text { CAR }}$ | 30 | - | - | ns | 1 |
| Clock rise/fall time | $\mathrm{t}_{\mathbf{c t}}$ | CL2 | - | - | 30 | ns |  |

Note: 1. Values when the following load circuit is connected:


## Column Driver



Figure 12 Controller Interface of Column Driver

## HD66106F

## Row Driver



Figure 13 Controller Interface of Row Driver

# HD66107T (LCD Driver for High Voltage) 

## Description

The HD66107T is a multi-output, high duty ratio LCD driver used for large capacity dot matrix LCD panels. It consists of 160 LCD drive circuits with a display duty ratio up to 1/480: the seven HD66107Ts can drive a $640 \times$ 480 dots LCD panel. Moreover, the LCD driver enables interfaces with various LCD controllers due to a built-in automatic generator of chip enable signals. Use of the HD66107T can help reduce the cost of an LCD-panel configuration, since it reduces the number of LCD drivers, compared with use of the HD61104 and HD61105.

## Features

- Column and row driver
- 160 LCD drive circuits
- Multiplexing duty ratios: $1 / 100$ to $1 / 480$
- 4-bit and 8-bit parallel data transfer
- Internal automatic chip enable signal generator
- Internal standby mode
- Recommended LCD controller LSIs: HD63645F, HD64645F, and HD64646FS (LCTC), HD66840/HD66841 (LVIC), HD66850 (CLINE)
- Power supply voltage
-internal logic: $+5 \mathrm{~V} \pm 10 \%$
-LCD drive circuit : 14.0 to 37.0 V
- Operation frequency: 8.0 MHz (max.)
- CMOS Process
- 192-pin TCP (Tape Carrier Package)


## Pin Description

## Power Supply

VCC, GND: VCC supplies power to the internal logic circuits. GND is the logic and drive ground.
$\mathbf{V}_{\text {LCD }}$ : $\mathrm{V}_{\text {LCD }}$ supplies power to the LCD drive circuit.

## Table 1 Pin Function

| Symbol | Pin No. | Pin name | Input/output |
| :---: | :---: | :---: | :---: |
| VCC | 167 | $\mathrm{V}_{\mathrm{cc}}$ |  |
| GND | 161, 186, 187 | Ground |  |
| V ${ }_{\text {LCD }}$ | 166, 192 | VLCD |  |
| V1L, R | 191, 165 | V1L, V1R |  |
| V2L, R | 188, 162 | V2L, V2R |  |
| V3L, R | 190, 164 | V3L, V3R |  |
| V4L, R | 189, 163 | V4L, V4R |  |
| CL1 | 183 | Clock 1 | Input |
| CL2 | 184 | Clock 2 | Input |
| M | 182 | M | Input |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | 174-181 | DATAO-DATA7 | Input |
| SHL | 172 | Shift left | Input |
| CH2 | 171 | Channel 2 | Input |
| BS | 173 | Bus Select | Input |
| TEST | 185 | TEST | Input |
| Y1-Y160 | 1-160 | Y1-Y160 | Output |
| SHL | 172 | Shift left | Input |
| $\overline{\bar{E}}$ | 169 | Enable | Input |
| $\overline{\overline{C A R}}$ | 168 | Carry | Onput |
| CH1 | 170 | Channel 1 | Input |

$\mathbf{V}_{\mathbf{1 L}}, \mathbf{V}_{\mathbf{1 R}}, \mathbf{V}_{\mathbf{2 L}}, \mathbf{V}_{\mathbf{2 R}}, \mathbf{V}_{\mathbf{3 L}}, \mathbf{V}_{\mathbf{3 R}}, \mathbf{V}_{\mathbf{4 L}}, \mathbf{V}_{\mathbf{4 R}}: \mathrm{V}_{1}$ to $\mathrm{V}_{\mathbf{4}}$ supply power for driving an LCD (figure 1).

## Control Signal

CL1: The LSI latches data at the negative edge of CL1 when the LSI is used as a column driver. Fix to GND when the LSI is used as a row driver.

CL2: The LSI latches display data at the negative edge of CL2 when the LSI is used as a column driver, and shifts line select data at the negative edge when it is used as a row driver.

M: M changes LCD drive outputs to AC.
$D_{0}-D_{7}: D_{0}-D_{7}$ input display data for the column drivar (tahle?)

SHL: SHL controls the shift direction of display data and line select data (figure 2, table $3)$.
$\overline{\mathrm{E}}: \overline{\mathrm{E}}$ inputs the enable signal when the LSI is used as a column driver ( $\mathrm{CH} 1=\mathrm{V}_{\mathrm{CC}}$ ).

The LSI is disabled when $\overline{\mathrm{E}}$ is high and enabled when low. Einputs scan data when the LSI is used as a row driver (CH1 = GND). When HD66107Ts are connected in cascade, $\bar{E}$ connects with $\overline{\mathrm{CAR}}$ of the preceding LSI.
$\overline{\text { CAR: }} \overline{\mathrm{CAR}}$ outputs the enable signal when the LSI is used as a column driver ( $\mathrm{CH} 1=\mathrm{V}$ Cc ).

Table 2 Relation between Display data and LCD state

| Display Data | LCD Output | LCD |
| :--- | :--- | :--- |
| 1 (=high level) | V1L, R/V2L, R | On |
| $0(=$ low level $)$ | Nonselected level | Off |



V1, V2: selected level
V3, V4: nonselected level

Figure 1 Power Supply for Driving an LCD


Figure 2 Relation between SHL and Data Output

## HITACHI

$\overline{\mathrm{CAR}}$ outputs scan data when the LSI is used as a row driver ( $\mathrm{CH} 1=\mathrm{GND}$ ). When HD66107Ts are connected in cascade, $\overline{\mathrm{CAR}}$ connects with $\overline{\mathrm{E}}$ of the next LSI.

CH1: CH1 selects the driver function. The chip devices are columns when $\mathrm{CH} 1=\mathrm{V}_{\mathrm{CC}}$, and commons when CH1 = GND.

CH2: CH2 selects the number of output data bits. The number of output data bits is 160 when $\mathrm{CH} 2=\mathrm{GND}$, and 80 when $\mathrm{CH} 2=\mathrm{V}_{\mathrm{Cc}}$.

BS: BS selects the number of input data bits. When $\mathrm{BS}=\mathrm{Vcc}$, the chip latches 8-bits data. When BS = GND, the chip latches 4-bits data via $D_{0}$ to $D_{3}$. Fix $D_{4}$ through $D_{7}$ to GND.

TEST: Used for testing. Fixed to GND, other wise.

## LCD Drive Interface

Y1-Y160: Each Y outputs one of the four voltage levels- $V_{1}, V_{2}, V_{3}, V_{4}$-according to the combination of M and display data (figure 3 ).

Table 3 Relation between SHL and Scan Direction of Selected Line (When LSI is Used as Common Driver)

SHL Shift Direction of Shift Register

## Scan Direction of Selected Line

| VCC | $\mathrm{E} \rightarrow$ | $1 \rightarrow$ | $2 \rightarrow$ | $3 \rightarrow$ | $4------\rightarrow 160$ | $\mathrm{Y} 1 \rightarrow$ | $\mathrm{Y} 2 \rightarrow$ | $\mathrm{Y} 3 \rightarrow$ | $\mathrm{Y} 4-----\rightarrow \mathrm{Y} 160$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| GND | $\mathrm{E} \rightarrow 160 \rightarrow 159 \rightarrow 158 \rightarrow 157------\rightarrow 1$ | $\mathrm{Y} 160 \rightarrow \mathrm{Y} 159 \rightarrow \mathrm{Y} 158 \rightarrow \mathrm{Y} 157------\rightarrow \mathrm{Y} 1$ |  |  |  |  |  |  |  |



Figure 3 Selection of LCD Driver Output Level


## Function

## LCD Drive Circuits

The LCD drive circuits generate four levels of voltages $-\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$, and $\mathrm{V}_{4}$-for driving an LCD. They select and transfer one of the four levels to the output circuit according to the combination of M and the data in the latch circuit 2.

## Latch Circuit 2

Latch circuit 2 is used as a 160 -bit latch circuit during column driving. Latch circuit 2 latches data input from latch circuit 1 at the falling edge of CL1 and outputs latched data to the drive circuits.

In the case of row driving, latch circuit 2 is used as a 160 -bit bidirectional shift register. Data input from $\overline{\mathrm{E}}$ is shifted at the falling edge of CL2. When SHL = $\mathrm{V}_{\mathrm{CC}}$, data is shifted in input order from bit 1 to bit 160 of the shift register. When SHL = GND, data is shifted from bit 160 to bit 1 of the reister. Moreover, this latch circuit can be used as an 80-bit shift register. In this case, $\mathrm{Y}_{41}$ through $\mathrm{Y}_{120}$ are enabled, while the other bits remain unchanged.

## Latch Circuit 1

Latch circuit 1 consists of twenty 8-bit parallel data latch circuits. It latches data $D_{0}$ through $D_{7}$ at the falling edge of CL2 during
column driving. The selector signals specify which 8-bit circuit latches data. Moreover, this circuit can be used as forty 4-bit parallel data latch circuits by switching BS, in which case the circuit latches data $D_{0}$ through $D_{3}$. Moreover, this latch circuit can be used as an 80-bit shift register. In this case $\mathrm{Y}_{41}$ through $\mathrm{Y}_{120}$ are enabled, while the other bits remain unchanged.

## Selector

The selector consists of a 6-bit up and down counter and a decoder. During column driving it generates a latch signal for latch circuit 1 , incrementing the counter at the falling edge of CL2.

## Controller

This controller is enabled during column driving. It provides a power-down function which detects completion of data latch and stops LSI operations.

Moreover, the controller automatically generates a chip enable signal ( $\overline{\mathrm{CAR}}$ ) which starts next-stage data latching.

## Test Circuit

The test circuit divides the external clock and generates test signals.

## HD66107T

## Fundamental Operations

## Column Driving (1)

- CH2 $=$ GND (160-bit data output mode)
- $\mathrm{BS}=\mathrm{V}_{\mathrm{CC}}$ (8-bit data latch mode)

The HD66107T starts data latch when $\bar{E}$ is at low level. In this case, 8-bit parallel data is latched at the falling edge of CL2. When 160bit data latch is completed, the HD66107T automatically stops and enters standby mode and $\overline{\mathrm{CAR}}$ is goes to low level. If $\overline{\mathrm{CAR}}$ is con-
nected with $\overline{\mathrm{E}}$ of the next-stage LSI, this nextstage LSI is activated when CAR of the previous LSI goes low.

Data is output at the falling edge of CL1. When SHL = GND, data $\mathrm{d}_{1}$ is output to pin Y1 and $d_{160}$ to $Y_{160}$. On the other hand, when SHL $=V_{C C}$, data $d_{160}$ is output to pin Y 1 and d1 to $\mathrm{Y}_{160}$. The output level is selected from among $\mathrm{V}_{1}-\mathrm{V}_{4}$ according to the combination of display data and alternating signal M. See figure 4.


Figure 4 Column Driver Timing Chart (1)

## Column Driving (2)

- CH2 = GND (160-bit data output mode) - BS = GND (4-bit data latch mode)

4 -bit display data ( $\mathrm{D}_{0}-\mathrm{D}_{3}$ ) is latched at the falling edge of CL2. Other operations are performed in the same way as described in "Column Driving (1)". See figure 5.


Figure 5 Column Driver Timing Chart (2)

## Column Driving (3)

- $\mathrm{CH} 2=\mathrm{V}_{\mathrm{CC}}$ (80-bit data output mode)
- $\mathrm{BS}=\mathrm{V}_{\mathrm{CC}}$ (8-bit data latch mode)

When CH2 is high ( $\mathrm{V}_{\mathrm{CC}}$ ), the HD66107T can be used as an 80-bit column driver. In this case, $Y_{41}$ through $Y_{120}$ are enabled, the states of
$Y_{1}$ through $Y_{40}$ and $Y_{121}$ through $Y_{160}$ remain uncnanged.

When SHL = GND, data d1 is output to pin $\mathrm{Y}_{41}$ and $\mathrm{d}_{80}$ is output to $\mathrm{Y}_{120}$. Conversely, when SHL $=V_{C C}$, data $d_{80}$ is output to $Y_{41}$ and $d_{1}$ is output to $\mathrm{Y}_{120}$. See figure 6.


Figure 6 Column Driver Timing Chart (3)

## HITACHI

## Column Driving (4)

- $\mathrm{CH} 2=\mathrm{V}_{\text {cc }}$ (80-bit data output mode)
- BS = GND (4-bit data latch mode)

When CH2 $=\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{BS}=$ GND, 4-bit parallel data is latched, while 80-bit data is output. The output of latched data is performed in described in "Column Driving (3)". See figure 7.


Figure 7 Column Driver Timing Chart (4)

## Common Driving (1)

- CH2 = GND (160-bit data output mode)

The HD66107T shifts line scan data input through $\bar{E}$ at the falling edge of CL2.

When SHL $=\mathrm{V}_{\mathrm{CC}}, 160$-bit data is shifted from $Y_{1}$ に $Y_{100}$, shifted from $Y_{160}$ to $Y_{1}$. In both cases the HD66107T outputs the data delayed for 160 bits by the shift register through $\overline{\mathrm{CAR}}$, becoming line scan data for the next IC driver. See figure 8.


Figure 8 Common Driver Timing Chart (1)

## Common Driving (2)

- $\mathrm{CH} 2=\mathrm{V}_{\mathrm{CC}}$ (80-bit data output mode)

When CH2 is high, the HD66107T can be used as an 80-bit row driver. In this case, $\mathrm{Y}_{41}$ to $\mathrm{Y}_{120}$ are enabled, while the other bits remain unchanged.

Line scan data input through $\overline{\mathrm{E}}$ is shifted at the falling edge of CL2. When SHL $=\mathrm{V}_{\mathrm{cc}}$, data is shifted from $\mathrm{Y}_{41}$ to $\mathrm{Y}_{120}$. Conversely, when SHL = GND, data is shifted from $Y_{120}$ to $\mathrm{Y}_{41}$. In both cases the HD66107T outputs the data delayed for 80 bits by the shift register through CAR, becoming line scan data for the next LSI. See figure 9.


Figure 9 Common Driver Timing Chart (2)
HITACHI

## HD66107T

## LCD Power Supply

This section exnlainc the ronge $\approx f$ ñwここ supply voltage for driving LCD. $V_{1}$ and $V_{3}$ voltages should be near $V_{L D C}$, and $V_{2}$ and $V_{4}$
should be near GND (figure 10). Each voltage must be within $\Delta V . \Delta V$ determines the range
 output, is stable. Note that $\Delta \mathrm{V}$ depends on power supply voltage $\mathrm{V}_{\text {LCD }}-G N D$ (figure 11).


Figure 10 Driver's Output Waveform and Each Level of Voltage


Figure 11 Power Supply Voltage $V_{\text {LCD }}$-GND and $\Delta V$


Waveform Examples
Colum


Figure 13 Column Driver Timing Chart (1) HITACHI

## Common Driving



Figure 14 Common Driver Timing Chart HITACHI

## Absolute Maximum Rating

| Item | Svmbol | Ratina | Unit | Nate |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Power supply voltage | Logic circuit | $\mathrm{V}_{\mathrm{CC}}$ | $-0.3-+7.0$ | V | 1 |
|  | LCD drive circuit | $\mathrm{V}_{\mathrm{LCD}}$ | $-0.5-+38$ | V | 1 |
| Input voltage (1) |  | $\mathrm{V}_{\mathrm{T} 1}$ | $-0.3-\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,2 |
| Input voltage (2) | $\mathrm{V}_{\mathrm{T} 2}$ | $-0.3-\mathrm{V}_{\mathrm{LCD}}+0.3$ | V | 1,3 |  |
| Operation temperature | $\mathrm{T}_{\text {opr }}$ | $-20-+75$ | ${ }^{\circ} \mathrm{C}$ |  |  |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | $-55-+125$ | ${ }^{\circ} \mathrm{C}$ |  |  |

Notes:1. Reference point is GND (=OV).
2. Applies to input pins for logic circuit.
3. Applies to input pins for LCD drive circuits.
4. If the LSI is used beyond absolute maximum ratings, it may be permanently damaged. It should always be used within the above electrical characteristics to prevent malfunction or degradation of the LSI's reliability.

## Electrical Characteristics

DC Characteristics ( $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LcD}}=14$ to $37 \mathrm{~V}, \mathrm{Ta}=-20$ to $75^{\circ} \mathrm{C}$ )

| Item | Symbol | Pins | Min. | Max. | Unit | Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | $\begin{aligned} & \text { CL1, CL2, M } \\ & \text { SHL, BS, CH2, } \end{aligned}$ | $0.8 \times \mathrm{Vcc}$ | $V_{\text {cc }}$ | V |  |  |
| Input low voltage | VIL | $\begin{aligned} & \text { TEST, } D_{0}-D_{7}, \\ & \bar{E}, \mathrm{CH} 1 \end{aligned}$ |  | $0.2 \times$ | V |  |  |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\overline{\text { CAR }}$ | $\mathrm{V}_{\mathrm{cc}}-0.4$ | - | V | $\mathrm{IOH}=-0.4 \mathrm{~mA}$ |  |
| Output low voltage | V OL |  | - | 0.4 | V | $\mathrm{l}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ |  |
| $\mathrm{Vi}-\mathrm{Yj}$ on resistance | Ron | $\begin{aligned} & Y 1-Y 160, \\ & V 1-V 4 \end{aligned}$ | - | 3.0 | k $\Omega$ | $\mathrm{I}_{\text {ON }}=150 \mu \mathrm{~A}$ |  |
| Input leak current (1) | ILI | $\begin{aligned} & \text { CL1, CL2, M } \\ & \text { SHL, BS, CH2, } \\ & \text { TEST, Do-D } \\ & \bar{E}, C H 1 \end{aligned}$ | -5.0 | 5.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}-\mathrm{GND}$ |  |
| Input leak current (2) | ILL2 | V 1 -V4 | $-100$ | 100 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{LCD}}-\mathrm{GND}$ |  |
| Power dissipation (1) | ICC1 |  | - | 5.0 | mA | $\mathrm{f}_{\mathrm{CL} 2}=8 \mathrm{MHz}$ | 1 |
| Power dissipation (2) | ILCD1 |  | - | 2.0 | mA | $\mathrm{f}_{\mathrm{CL} 1}=28 \mathrm{kHz}$ | 2 |
| Power dissipation (3) | ISt |  | - | 0.5 | mA | In standby mode: $\begin{aligned} \mathrm{f}_{\mathrm{CL} 2} & =8 \mathrm{MHz}, \\ \mathrm{f}_{\mathrm{CL} 1} & =28 \mathrm{kHz} \end{aligned}$ | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ |
| Power dissipation (4) | ICC2 |  | - | 1.0 | mA | $\mathrm{ffcL1}=28 \mathrm{kHz}$ | 1 |
| Power dissipation (5) | ILCD2 |  | - | 0.5 | mA | $\mathrm{fm}=35 \mathrm{~Hz}$ | 3 |

Notes: 1 . Input and output current is excluded. When an input is at the intermediate level is CMOS, excessive current flows from the power supply though the input circuit. To avoid it, $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ must be fixed to $\mathrm{V}_{\mathrm{cc}}$ and GND respectively.
2. Applies to column driving.
3. Applies to row driving.

AC Characteristics ( $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LCD}}=14$ to 37 V , $\mathbf{T a}=-20$ to $75^{\circ} \mathrm{C}$ )
Columin Exiviny

| Item | Symbol | Pin name | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock cycle time | $\mathrm{t}_{\text {cyc }}$ | CL2 | 125 | - | ns |  |
| Clock high-level width | tcWh | CL2 | 30 | - | ns |  |
| Clock low-level width | $\mathrm{t}_{\text {CWL }}$ | CL2 | 30 | - | ns |  |
| Clock setup time | $\mathrm{tsCL}^{\text {S }}$ | CL2 | 200 | - | ns |  |
| Clock hold time | tHCL | CL2 | 200 | - | ns |  |
| Clock rising/falling time | tct | CL1, CL2 | - | 30 | ns |  |
| Data setup time | tosu | $\mathrm{D}_{0}-\mathrm{D}_{7}$ | 30 | - | ns |  |
| Data hold time | $\mathrm{t}_{\mathrm{DH}}$ | $\mathrm{D}_{0}-\mathrm{D}_{7}$ | 30 | - | ns |  |
| $\overline{\bar{E} \text { setup time }}$ | tesu | $\overline{\mathrm{E}}$ | 25 | - | ns |  |
| Output delay time | tocar | $\overline{\text { CAR }}$ | - | 70 | ns | 1 |
| $M$ phase difference | tCM | M, CL1 | - | 300 | ns |  |

Notes:1. Specified when connecting the load circuit shown in figure 15.


Figure 15 Test Circuit


Figure 16 Controller Interface of Column Driver

## Common Driving

| Item | Symbol | Pin name | Min. | Max. | Hinit | None |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock low-level width | twL1 | CL2 | 5 | - | $\mu \mathrm{S}$ |  |
| Clock high-level width | twh1 | CL2 | 60 | - | ns |  |
| Data setup time | tos | $\overline{\mathrm{E}}$ | 100 | - | ns |  |
| Data hold time | $t_{\text {DH }}$ | $\overline{\mathrm{E}}$ | 30 | - | ns |  |
| Data output delay time | tDD | $\overline{\text { CAR }}$ | - | 3 | $\mu \mathrm{s}$ | 1 |
| Data output hold time | tDHW | $\overline{\text { CAR }}$ | 30 | - | ns | 1 |
| Clock rising/falling time | $\mathrm{tct}^{\text {t }}$ | CL2 | - | 30 | ns |  |



Figure 17 Controller Interface of Common Driver

# HD66108T (RAM-Provided 165-Channel LCD Driver for Liquid-Crystal Dot Matrix Graphics) 

## Description

The HD66108T under control of an 8-bit MPU can drive a dot matrix graphic LCD (liquid-crystal display) employing bit-mapped display with support of an 8 -bit MPU.
Use of the HD66108T enables a simple LCD system to be configured with only a small number of chips, since it has all the functions required for driving the display.
The HD66108T also enables highly-flexible display selection due to the bit-mapped method, in which one bit of data in a display RAM turns one dot of an LCD panel on or off. A single HD66108T can display a maximum of $100 \times 65$ dots by using its on-chip 165 $\times 65$-bit RAM. Also, by using several HD66108T's, a display can be further expanded.
The HD66108T employs the CMOS process and TAB package. Thus, if used together with an MPU, it can provide the means for a battery-driven pocketsize graphic display device utilizing the low current consumption of LCDs.

## Features

- Four types of LCD driving circuit configurations can be selected:

| Configuration Type | No. of <br> Column <br> Outputs | No. of Row <br> Outputs |
| :--- | :--- | :--- |
| Column outputs only | 165 | 0 |
| Row outputs from the <br> left and right sides | 100 | 65 (from left: 32, <br> from right: 33) |
| Row outputs from the <br> right side 1 | 100 | 65 |
| Row outputs from the <br> right side 2 | 132 | 33 |

- Seven types of multiplexing duty ratios can be selected: $1 / 32,1 / 34,1 / 36,1 / 48,1 / 50,1 / 64,1 / 66$
Notes: The maximum number of row outputs is 65 .
- Built-in bit-mapped display RAM: 10 kbits ( $165 \times$ 65 bits)
- The word length of display data can be selected according to the character font: 8-bit or 6-bit
- A standby operation is available
- The display can be extended through a multi-chip operation
- A built-in CR oscillator
- An 80 -system CPU interface: $\Phi=4 \mathrm{MHz}$
- Power supply voltage for operation: 2.7 V to 6.0 V
- LCD driving voltage: 6.0 V to 15.0 V
- Low current consumption: $400 \mu \mathrm{~A}$ max (at $\mathrm{f}_{\text {osc }}=$ $500 \mathrm{kHz}, \mathrm{f}_{\text {osc }}$ is external clock frequency)
- Package: 208-pin TCP (Tape-Carrier Package)


## Chip terminals



Note: The above view is seen from the grinded surface of the chip, not TCP.

## Pin Description

| Classification | No. of Pins | Symbol | 1/0 | No. of Pin | s Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power | 8, 9, 35, 36 | $\mathrm{V}_{\mathrm{cc}} 1-\mathrm{V}_{\mathrm{cc}} 4$ | - | 4 | Connect these pins to $\mathrm{V}_{\mathrm{cc}}$. |
| Supply | 12~14 | GND1-GND3 | - | 3 | Ground these pins. |
|  | 1,43 | $\mathrm{V}_{E E} 1, \mathrm{~V}_{\mathrm{EE}}{ }^{2}$ | - | 2 | These pins supply power to the LCD driving circuits and should usually be set to the V6 level. |
|  | $\begin{aligned} & \hline 2,7 \\ & 3,42 \\ & 4,5 \\ & 6,39,38 \\ & 3,40,41 \\ & \hline \end{aligned}$ | V6L, V1L, V1R, V6R, V4, V3, VMH1-VMH3, VML1-VML3 | - | 12 | Apply an LCD driving voltage V1 to V6 to these pins. |
| CPU Interface | 23 | $\overline{\mathrm{CS}}$ | 1 | 1 | Input a chip select signal via this pin. A CPU can access the HD66108T's internal registers only while the $\overline{\mathrm{CS}}$ signal is low. |
|  | 25 | $\bar{W}$ | 1 | 1 | Input a write enable signal via this pin. |
|  | 26 | $\overline{\mathrm{RD}}$ | 1 | 1 | Input a read enable signal via this pin. |
|  | 24 | RS | 1 | 1 | Input a register select signal via this pin. |
|  | 27~34 | DB0-DB7 | 1/0 | 8 | Data is transferred between the HD66108T and a CPU via these pins. |
| LCD Driving Output | 44~208 | X0-X164 | 0 | 165 | These pins output LCD driving signals. The X0-X31 and X100-X164 pins are column /row common pins and output row driving signals when so programmed. X32X99 pins are column pins. |
| $\overline{L C D}$ Interface | 21 | FLM | 1/0 | 1 | This pin outputs a first line marker when the HD66108T is a master chip and inputs the signal when the chip is a slave chip. |
|  | 20 | CL1 | 1/0 | 1 | This pin outputs latch clock pulses of display data when the chip is a master chip and inputs clock CL1 pulses when the chip is a slave chip. |
|  | 22 | M | 1/0 | 1 | This pin outputs or inputs an $M$ signal, which converts LCD driving outputs to AC; it outputs the signal when the HD66108T is a master chip and inputs the signal when the chip is a slave chip. |
| Control | 10 | OSC1 | 1 | 1 | Input system clock pulses via this pin. |
| Signals | 11 | OSC2 | 0 | 1 | This pin outputs clock pulses generated by the internal CR oscillator. |
|  | 19 | CO | 0 | 1 | This pin outputs the same clock pulses as the system clock pulses, the OSC1 pin of a slave chip. <br> Connect with the OSC1 pin of a slave chip. |
|  | 18 | $\bar{M} / \mathrm{S}$ | 1 | 1 | This pin specifies master/slave. Set this pin low when the HD66108T is a master chip and set high when the chip is a slave chip; must not be changed after power-on. |
|  | 17 | RESET | 1 | 1 | Input a reset signal via this pin. Setting this pin low initializes the HD66108T. |
|  | 15, 16 | $\begin{aligned} & \text { TEST1, } \\ & \text { TEST2 } \end{aligned}$ | 1 | 2 | These pins input a test signal and should usually be set low. |

## Internal Block Diagram



## Register List



Notes: 1. Shaded bits are invalid. Writing 1 or 0 to invalid bits does not affect LSI operation. Reading these bits returns 0 .
2. DRAM is not actually a register but can be handled as one.
3. Setting the WLS bit of control register to 1 invalidates D7 and D6 bits of the display memory register.
4. DRAM must not be written to or read from until a time period of $t_{\mathrm{CL}}$, has elapsed rewriting the DUTY bit of FCR or the FFS bit of MDR. $t_{c L 1}$ can be obtained from the following equation; in general, a time period of 1 ms or greater is sufficient if the frame frequency is $60-90 \mathrm{~Hz}$.

$$
\mathrm{t}_{\mathrm{cL} 1}=\frac{\mathrm{D} 2}{\mathrm{Ni} \cdot \mathrm{f}_{\mathrm{CLK}}(\mathrm{kHz})}(\mathrm{ms})-- \text { Equation } 1
$$

D2 (duty correction value 2) : 192 (duty $=1 / 32,1 / 34$, or $1 / 36$ ) 128 (duty $=1 / 48$ or $1 / 50$ ) 96 (duty $=1 / 64$ or $1 / 66$ )
Ni (frequency-division ratio specified by the mode register's FFS bits)

$$
: \quad 2,1,1 / 2,1 / 3,1 / 4,1 / 6 \text {, or } 1 / 8
$$

Refer to "6. Clock and Frame Frequency."
$\mathrm{f}_{\mathrm{cLK}}$ : Input clock frequency ( kHz )

## System Description

The HDK6108T can accion a movimum af 65 vüt of 165 channels to row outputs for LCD driving . It also incorporates a timing generator and display memory, which are necessary to drive an LCD.

If connected to an MPU and supplied with LCD driving voltage, one HD66108T chip can be used to configure an LCD system with a $100 \times 65$ dot panel (figure 1). In this case, clock pulses should be supplied by the internal CR oscillator or the MPU.

Using LCD expansiun signais Clí, $\overline{\text { LLivi, ana m }}$ enables the display size to be expanded. In this case, LCD expansion signal pins output corresponding signals when pin $\bar{M} / S$ is set low for master mode and conversely input corresponding signals when pin $\overline{\mathrm{M}} / \mathrm{S}$ is set high for slave mode; LCD expansion signal pins of both master chip and slave chips must be mutually connected. Figure 2 shows a basic system configuration using two HD66108T chips.


Figure 1 Basic System Configuration (1)


Figure 2 Basic System Configuration (2)

## Functional Description

## 1. Display Size Programming

A variety of display sizes can be programmed by changing the system configuration and internal register settings.

## (1) System Configuration Using 1 HD66108T Chip

When the 65 -row-output mode is selected by internal register settings, a maximum of 100 dots in the $X$ direction can be displayed (figure 3 (a)). Display size in the $Y$ direction can be selected from 32 , $34,36,48,50,64$, and 65 dots according to display duty setting. Note that $Y$ direction settings does not affect those in the X direction ( 100 dots).

When the 33-row-output mode is selected by internal register settings, a maximum of 132 dots in the $\mathbf{X}$ direction can be displayed (figure 3 (b)).
sizes and the control register's (FCR) ROS and DUTY bits. ROS and DUTY bit settings determine the function of X pins. For more details, refer to " 4.1 Row Output Pin Selection."

## (2) System Configuration Using 1 HD66108T

 Chip and 1 HD61203 Chip as Row Driver A maximum of 64 dots in the $Y$ direction and 165 dots in the X direction can be displayed. 48 or 64 dots in the Y direction can be selected by HD61203 pin settings (figure 3 (c)).
## (3) System Configuration Using 2 or more HD66108T Chips

X direction size can be expanded by 165 dots per chip. Figure 3 (d) shows a $265 \times 65$-dot display. Y direction size can be expanded up to 130 dots with 2 chips; a $100 \times 130$-dot display provided by 2 chips is shown in figure 3 (e).

Table 1 shows the relationship between display

Table 1 Relationship between Display Size and Register Settings (No. of Dots)

| ROS Bit Setting (X0-X164 Pin Function) | Duty Bit Setting (Multiplexing Duty Ratio) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1/32 | 1/34 | 1/36 | 1/48 | 1/50 | 1/64 | 1/66 |
| 165-column-output | Specified by a row driver |  |  |  |  |  |  |
| 65-row-output from the right side | $\begin{aligned} & \text { X: } 100 \\ & \text { Y: } 32 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 100 \\ & \mathrm{Y}: 34 \end{aligned}$ | $\begin{aligned} & \text { X: } 100 \\ & \text { Y: } 36 \end{aligned}$ | $\begin{aligned} & X: 100 \\ & Y: 48 \end{aligned}$ | $\begin{aligned} & \text { X: } 100 \\ & \text { Y: } 50 \end{aligned}$ | $\begin{aligned} & \text { X: } 100 \\ & \text { Y: } 64 \end{aligned}$ | $\begin{aligned} & \text { X: } 100 \\ & \text { Y: } 65 \end{aligned}$ |
| 65-row-output from the left and right sides | $\begin{aligned} & \mathrm{X}: 100 \\ & \mathrm{Y}: 32 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 100 \\ & \mathrm{Y}: 34 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 100 \\ & \mathrm{Y}: 36 \end{aligned}$ | $\begin{aligned} & X: 100 \\ & Y: 48 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 100 \\ & \mathrm{Y}: 50 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 100 \\ & \mathrm{Y}: 64 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 100 \\ & \mathrm{Y}: 65 \end{aligned}$ |
| 33-row-output from the right side | $\begin{aligned} & \mathrm{X}: 132 \\ & \mathrm{Y}: 32 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 132 \\ & \mathrm{Y}: 33 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 132 \\ & \mathrm{Y}: 33 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 132 \\ & \mathrm{Y}: 33 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 132 \\ & \mathrm{Y}: 33 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 132 \\ & \mathrm{Y}: 33 \end{aligned}$ | $\begin{aligned} & \mathrm{X}: 132 \\ & \mathrm{Y}: 33 \end{aligned}$ |


(b) Configuration Using 1 HD66108T Chip (2) (33-Row Output from the Right Side)
(a) Configuration Using 1 HD66108T Chip (1) (65-Row Output from the Right Side)

(c) Configuration Using 1 HD66108T Chip and 1 HD61203 as Row Driver (165-Column Output)

(d) Configuration Using 2 HD66108T Chips (1)
$\longmapsto X: 100$ dots $\longrightarrow$


Figure 3 Relationship between System Configurations and Display Sizes HITACHI

## 2. Display Memory Construction and Word Length Setting

The HD66108T has a bit-mapped display memory of $165 \times 65$ bits. As shown in figure 4, data from the MPU is stored in the display memory, with the MSB (most significant bit) on the left and the LSB (least significant bit) on the right.

The sections on the LCD panel corresponding to the display memory bits in which 1's are written will be displayed as on (black).

Display area size of the internal RAM is determined by control register (FCR) settings (refer to table 1 ).

The start address in the Y direction for the display area is always Y 0 , independent of the register setting. In contrast, the start address in the X direction is X 0 in the modes for 165 -column-output, 65 -rowoutput from the right side, and 33-row-output from
the right side, and is X32 in the 65 -row-output mode from the left and right sides.

Each display area contains the number of dots shown in table 1, beginning from each start address.

For more detail, refer to " 4.2 Row Output Data Setting, " figures 15 to 19.

In the display memory, one $\mathbf{X}$ address is assigned to each word of 8 or 6 bits long in X direction. (Either 8 or 6 bits can be selected as word length of display data.) Similarly, one $Y$ address is assigned to each row in $Y$ direction.

Accordingly, X address 20 in the case of 8 -bit word and $X$ address 27 in the case of 6 -bit word have 5 and 3 bits of display data, respectively. Nevertheless, data is also stored here with the MSB on the left (figure 5).


Figure 4 Relationship between Memory Construction and Display


Figure 5 Display Memory Addresses

## HITACHI

## 3. Display Data Write



## (1) Access

Figure 6 shows the relationship between the address register (AR) and internal registers and display memory in the HD66108T. Display memory shall be referred to as a data register since it can be handled as other registers.

To access a data register, the register address assigned to the desired register must be written into the address register's Register No.bits. The MPU will access only that register until the register address is updated.
(2) Busy Check

A busy time period appears after display memory read/write or X or Y address register write, since post-access processing is performed synchronously with internal clock pulses. Updating data in registers other than the address register is disabled during this time. Subsequent data must be input after confirming ready mode by reading the address register. The busy time period is a maximum of 8 clock pulses after display memory read/ write and a maximum of 1.5 clock pulses after X or Y address register write (figure 7).
(3) Dummy Read

When reading out display data, the data which is read out immediately after setting the $X$ and Y addresses is invalid. Valid data can be read out after one dummy read, which is performed after setting the X and Y addresses desired (figure 8).
(4) Limitations on Access
 be rewritten until a time period of $\mathrm{t}_{\mathrm{cL} 1}$ or longer has elapsed after rewriting the control register's DUTY bits or the mode register's FFS bits. However, display memory and registers other than the control register and mode register can be accessed even during this time period. $\mathrm{t}_{\mathrm{CL} 1}$ can be obtained from the following equation. If using an LSI with a frame frequency of 60 Hz or greater, a time period of 1 ms should be sufficient.
$\mathrm{t}_{\mathrm{CL} 1}=\frac{\mathrm{D} 2}{{\mathrm{Ni} \cdot \mathrm{f}_{\mathrm{CLK}}}(\mathrm{kHz})} \quad(\mathrm{ms}) \quad .$. Equation 1
D2 (duty correction value 2 ):
192 ( duty $=1 / 32,1 / 34$, or $1 / 36$ )
128 ( duty $=1 / 48$ or $1 / 50$ )
96 ( duty $=1 / 64$ or $1 / 66$ )
Ni ( frequency-division ratio specified by the mode register's FFS bits )
: $2,1,1 / 2,1 / 3,1 / 4,1 / 6$, or $1 / 8$
$\mathrm{f}_{\mathrm{cLK}} \quad:$ Input clock frequency $(\mathrm{kHz})$

Registers accessible with pin RS $=0$
Address register


Figure 6 Relationship between Address Register and Register No.


Figure 7 Relationship between Clock Pulses and Busy Time ( Updating Display Data )
HITACHI
Hitachi America, Ltd. • Hitachi Plaza • 2000 Sierra Point Pkwy. • Brisbane, CA 94005-1819 • (415) 589-8300



Figure 9 Rewriting Display Memory after Rewriting Registers

### 3.2 X and Y Address Counter Auto-Incrementing Function

As described in " 2 . Display Memory Construction and Word Length Setting, " the HD66108T display memory has X and Y addresses. Internal X address counter and Y address counter both employ an autoincrementing function. After display data is read or written, the X or Y address is incremented according to the address increment direction selected by internal register.

Although X addresses up to 20 are valid when 8 bits make up one word ( up to 27 when 6 bits make up one word ), the X address counter can count up to 31 since it is a 5-bit free counter. Similarly, although Y addresses up to 64 are valid, the $Y$ address counter can count up to 127. Consequently, X or Y address must be re-set at an appropriate point as shown in figure 10.

X address counted

(1) Example of $X$ Address Counter Increment (Word Length: 8 bits)

Y address counted

(2) Example of $Y$ Address Counter Increment (Multiplexing duty ratio: 1/32)

Figure $10 \mathrm{X} / \mathrm{Y}$ Address Counter Increment HITACHI

## 4. Selection for LCD Driving Circuit Configuration

### 4.1 Row Output Pin Selection

The HD 66108 T can assign a maximum of 65 pins for row outputs among the 165 pins named X0-X164. The X0-X164 pins can be classified into four blocks labeled A, B, C, and D (figure 11 (a)). Blocks A, C, and $D$ consist of row/column common pins and block B consists of column pins only. The output function of the LCD driving pins and the combination of blocks can be selected by internal registers.

Figure 11 shows an example of 165 -column-output mode. This configuration is useful when using more than 1 HD66108T chip or using the HD66108T as a slave chip of the HD61203.

Figure 12 shows an example of 65 -row-output mode from the right side. Blocks A and B are used for column output and blocks C and D (X100-X164 pins) for row output. This configuration offers an easy way
of connecting row output lines in the case of using one or more HD66108T chips.

Figure 13 shows an example of 65 -row-output mode from the left and right sides. 32 pins of $\mathrm{X} 0-\mathrm{X} 31$ and 33 pins of X132-X164 are used for row output here. This configuration offers an easy way of connecting row output lines in the case of using only one HD66108T chip.

Figure 14 shows an example of 33 -row-output mode from the right side. Block D, i.e., X132-X164 pins, is used for row outputs. This configuration provides a means for assigning many pins to column outputs when $1 / 32$ or $1 / 34$ multiplexing duty ratio is desired.

In all modes, it is row data and multiplexing duty ratio that determine which pins are actually used among the pins assigned to row output. Y values shown in table 1 indicate the numbers of pins that are actually used. Pins not used must be left disconnected.


Figure 11 165-Column-Output Mode

(a) LCD Driving Circuit Configuration

(b) System Configuration

Figure 12 65-Row-Output Mode from the Right Side

## HITACHI



Figure 13 65-Row-Output Mode from the Left and Right Sides

(b) System Configuration

Figure 14 33-Row-Output-Mode from the Right Side

## HITACHI

## HD66108T

### 4.2 Row Output Data Setting

If certain LCD driving output pins are assigned to row output, data must be written to display memory for row output. The specific area to which this data must be written depends on the row-output mode and the procedure of writing row data to the display memory ( 0 or 1 to which bits?) depends on which $X$ pin drives which line of the LCD. Row data area is determined by the control register's (FCR) ROS and DUTY bits and is identical to the protected area, which will be described below. ( 165 -column-output mode has no protected area, thus requiring no row data to be written (figure 15).)

Procedure of writing row data to the display memory is as follows. First, 1 must be written to the bit at the intersection between line Yj and line (column) Xi (column). Line Yj is filled with data to be displayed on the first line of the LCD and line Xi is connected to pin Xn , which drives the first line of the LCD. Following this, 0 s must be written to the remaining bits on line Yj in the row data area. This rule applies to subsequent lines on the LCD.
and protected areas.
Figure 16 shows the relationship between row data and display. Here the mode is 65 -row output from the right side. Display data on Y 0 is displayed on the first line of the LCD and data on Y64 is displayed on the 65th line of the LCD. If X164 is connected to the first line of the LCD and X100 is connected to the 65 th line of the LCD, 1s must be written to the bits on the diagonal line between coordinates (X164, Y0) and (X100, Y64) and Os to the remaining bits. Row data protect function must be turned off before writing row data and be turned on after writing row data. Turning on the row data protect function disables read/write of display memory area corresponding to the row output pins, i.e., prevents row data from being destroyed. In figure 16, display memory area corresponding to pins X100 to X164 is protected.

Figures 17 to 19 show examples of row data settings. Some multiplexing duty ratios resultin invalid display areas. Although an invalid display area can be read from or written to, it will not be displayed.

Table 2 shows the relationship between FCR settings

Table 2 Relationship between FCR Settings and Protected Areas
Control Register (FCR)

|  | ROS |  |  | LCD Driving Signal Output Pins Connected to |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| PON | 4 | 3 | Mode |  | Protected Area of Display Memory | Figures |
| 1 | 0 | 0 | 165-column |  | No area protected | 15 |
| 1 | 0 | 1 | 65-row (R) |  | X100-X164 | 16,19 |
| 1 | 1 | 0 | 65-row (LR) | X0-X31 and X132-X164 | 17 |  |
| 1 | 1 | 1 | 33-row (R) | X132-X164 | 18 |  |

65-row (R) : 65-row-output mode from the right side
65-row (L/R) : 65-row-output mode from the left and right sides
33-row (R) : 33-row-output mode from the right side

Control registerROS bit $=00$

$$
\text { DUTY bit = } 101
$$

LCD drving voltages:
VMH1 = V3, VML1 = V4,

$$
\text { VMH2 }=\text { V3 }, ~ V M L 2=V 4
$$

$$
V M H 3=V 3, V M L 3=V 4
$$





Figure 15 Relationship between Row Data and Display (165-Column Output, 1/64 Multiplexing Duty Ratio) HITACHI

Control register ROS bit $=01$
DUTY bit $=110$
LCD driving voltages:
$\mathrm{VMH} 1=\mathrm{V} 3, \mathrm{VML} 1=\mathrm{V} 4$,
$\mathrm{VMH} 2=\mathrm{V} 2, \mathrm{VML} 2=\mathrm{V} 5$,
$\mathrm{VMH3}=\mathrm{V} 2, \mathrm{VML} 3=\mathrm{V} 5$




Figure 16 Relationship between Row Data and Display
(65-Row Output from the Right Side, 1/66 Multiplexing Duty Ratio) HITACHI


Figure 17 Relationship between Row Data and Display
(65-Row Output from the Left and Right Sides, 1/66 Multiplexing Duty Ratio) HITACHI

Control register ROS bit = 11 DUTY bit $=001$ LCD driving voltages:
$\mathrm{VMH} 1=\mathrm{V} 3, \mathrm{VML} 1=\mathrm{V} 4$, $\mathrm{VMH} 2=\mathrm{V} 3, \quad \mathrm{VML} 2=\mathrm{V} 4$,
$\mathrm{VMH} 3=\mathrm{V} 2, \quad$ VML $3=\mathrm{V} 5$


Figure 18 Relationship between Row Data and Display (33-Row Output from the Right Side, 1/34 Multiplexing Duty Ratio)


Note: Pins X100-X116 are left disconnected here.
Figure 19 Relationship between Row Data and Display (65-Row Output from the Right Side, $1 / 48$ Multiplexing Duty Ratio)

### 4.3 LCD Driving Voltage Setting

There are 6 levels of LCD driving voltages ranging from V1 to V6; V1 is the highest and V6 is the lowest. As shown in figure 20, column output waveform is made up of a combination of V1, V3, V4, and V6 while row output waveform is made up of $\mathrm{V} 1, \mathrm{~V} 2, \mathrm{~V} 5$, and V6. This means that V1 and V6 are common to both waveforms while mid-voltages are different.

To accommodate this situation, each block of the HD66108T is provided with power supply pins for
mid-voltages as shown in figure 21. Each pair of V1R and V1L and V6R and V6L are internally connected and must be applied the same level of voltage. Block B is fixed for column output and must be applied V3 and V4 as mid-voltages. The other blocks must be applied different levels of voltages according to the function of their LCD driving output pins; if the LCD driving output pins are set for row output, VMHn and VMLn must be applied V2 and V5, respectively, while they must be applied V3 and V4, respectively, if the pins are set for column output ( $\mathrm{n}=1$ to 3 ).

Table 3 Relationship between FCR settings and LCD Driving Voltages


65-row (R) : 65-row-output mode from the right side
65-row (L/R) : 65-row-output mode from the left and right sides
33-row (R) : 33-row-output mode from the right side



Figure 21 Relationship between Blocks and LCD Driving Voltages

## 5. Multiplexing Duty Ratio and LCD Driving Waveform Settings

A multiplexing duty ratio and LCD driving waveform can be selected via internal registers.

A multiplexing duty ratio of $1 / 32,1 / 34,1 / 36,1 / 48,1 /$ $50,1 / 64$, or $1 / 66$ can be selected according to the LCD panel used. However, since there are only 65 rowoutput pins, only 65 lines will be displayed even if $1 /$ 66 multiplexing duty ratio is selected.

There are three types of LCD driving waveforms, as shown in figure 22: A-type waveform, B-type waveform, and C-type waveform.

The A-type waveform is called per-half-line inversion. Here, the waveforms of $M$ signal and CL1 signal are the same and alternate every LCD line.

The B-type waveform is called per-frame inversion; in this case, the M signal inverts its polarity every
frame so as to alternate every two LCD frames. This is the most common type.

The C-type waveform is called per-n-line inversion and inverts its polarity every $n$ lines ( $n$ can be set as needed within 1 to 31 via the internal registers). The C-type waveform combines the advantages of the Aand B-types of waveforms. However, some lines will not be alternated depending on the multiplexing duty ratio and n . To avoid this, another C-type waveform is available which is generated from the EOR of the C type waveform M signal mentioned above and the B type waveform M signal. Since the relationship between $n$ and display quality usually depends on the LCD panel, n must be determined by observing actual display results.

The B-type waveform should be used if the LCD panel specifies no particular type of waveform. However, in some cases, the C-type waveform may create a better display.


## 6. Clock and Frame Frequency

An input clock with a $200-\mathrm{kHz}$ to $4-\mathrm{MHz}$ frequency can be used for the HD66108T. Note that raising clock frequency increases current consumption although it reduces busy time and enables high-speed operations. An optimum system clock frequency should thus be selected within 200 kHz to 4 MHz .

The clock frequency driving the LCD panel (= frame frequency) is usually 70 Hz to 90 Hz . Accordingly, the HD66108T is so designed that the frequencydivision ratio of the input clock can be selected. The HD66108T generates around $80-\mathrm{Hz}$ LCD frame frequency if the frequency-division ratio is 1 . The frequency-division ratio can be obtained from the following equation.

$$
\mathrm{Ni}=\frac{\mathrm{f}_{\mathrm{F}}}{\mathrm{f}_{\mathrm{CLK}}} \times \frac{500}{80} \times \mathrm{D} 1
$$

$\mathrm{Ni} \quad$ : Frequency-division ratio
$f_{F} \quad$ : Frame frequency required for the LCD panel (Hz)
$\mathrm{f}_{\mathrm{CLK}}$ : Input clock frequency $(\mathrm{kHz})$
D1 : Duty correction value 1
$\mathrm{D} 1=1$ when multiplexing duty ratio is $1 / 32$, $1 / 48$ or $1 / 64$
D1 $=32 / 34$ when multiplexing duty ratio is 1/34
D1 $=32 / 36$ when multiplexing duty ratio is 1/36
D1 $=48 / 50$ when multiplexing duty ratio is 1/50
$D 1=64 / 66$ when multiplexing duty ratio is 1/66

The frequency-division ratio nearest the value obtained from the above equation must be selected; selectable frequency-division ratios by internal registers are 2 , $1,1 / 2,1 / 3,1 / 4,1 / 6$, and $1 / 8$.

## 7. Display Off function

The HD66108Thas a display off function which turns off display by rewriting the contents of the internal register. This prevents random display at power-on until display memory is initialized.

## 8. Standby Function

The HD66108T has a standby function provinding low-power dissipation. Writing a 1 to bit 6 of the address register starts up the standby function.

The LCD driving voltages, ranking from V1 to V6, must be set to $\mathrm{V}_{\mathrm{cc}}$ to prevent DC voltage from beging applied to an LCD panel during standby state.

The HD66108T operates as follows in standby mode.
(1) Stops oscillation and external clock input
(2) Resets all registers to 0's except the STBY bit

Here, note that the display memory will not preserve data if the standby function is turned on; the display memory as well as registers must be set again after the standby function is terminated.

Table 4 shows the standby status of pins and table 5 shows the status of registers after standby function termination.

Writing a 0 to bit 6 of the address register terminates the standby function. Writing values into the DISP and Register No. bits at this time is ignored; these bits need to be set after the standby function has been completely terminated.

Figure 23 shows the flow for start-up and termination of the standby function and related operations.

Table 4 Standby Status of Pins

| Pin | Status |
| :--- | :--- |
| OSC2 | High |
| CO | Low |
| CL 1 | Low (master chip) or high-impedance (slave chip) |
| FLM | Low (master chip) or high-impedance (slave chip) |
| M | Low (master chip) or high-impedance (slave chip) |
| Xn (column output pins) | V4 |
| Xn (row output pins) | V 5 |

Table 5 Register Status after Standby Function Termination

| Register Name | Status after Standby Function Termination |
| :--- | :--- |
| Address register | Reset to O's except for the STBY bit |
| X address register | Reset to O's |
| Y address register | Reset to O's |
| Control register | Reset to O's |
| Mode register | Reset to O's |
| C select register | Reset to O's |
| Display memory | Data not preserved |



Notes: 1. Not necessary in the case of using internal oscillation
2. Refer to equation 1 (section 3.1).

Figure 23 Start-Up and Termination of Standby Function and Related Operations HITACHI

## 9. Multi-Chip Operation

Using multiple HD66108T chips (= multi-chip operation) provides the means for extending the number of disply dots. Note the following items when using the multi-chip operation.
(1) The master chip and the slave chips must be determined; the $\overline{\mathrm{M}} / \mathrm{S}$ pin of the master chip must be set low and the $\bar{M} / \mathrm{S}$ pin of the slave chips must be set high.
(2) All the HD66108T chips will be slave chips if HD61203 or its equivalent is used as a row driver.
(3) The master chip supplies the FLM, CL1, and M signals to the slave chips via the corresponding pins, which synchronizes the slave chips with the master chip.
(4) Since a master chip outputs synchronization signals, all data registers must be set.
(5) The following bits for slave chips must always be set:
INC, WLS, PON, and ROS (control register) FFS (mode register)
It is not necessary to set the control register's DUTY bits, the mode register's DWS bits, or the C select register. Forother registers' settings, refer to table 6.
(6) All chips must be set to LCD off in order to turn off the display.
(7) The standby function of slave chips must be started up first while that of the master chip must be terminated first.

Figure 24 to 26 show the connections of the synchronization signals for different system configurations and table 6 lists the differences between master mode and slave mode.


Note: Clock pulses for the slave chip can be supplied from the master chip CO pin.
Figure 24 Configuration Using 2 HD66108T Chips (1)


Note: Clock pulses for the slave chip can be supplied from the master chip CO pin.
Figure 25 Configuration Using 2 HD66108T Chips (2)


Note: 1. The slave chip can oscillate CR clock pulses. In this case, the clock pulses must be supplied to the HD61203 from the HD66108T's CO pin.
2. The HD61203's control pins must be set in accordance with the type of RAMs.

Figure 26 Configuration Using 1 HD66108T Chip with Another Row Driver (HD61203)

## HITACHI

Table 6 Comparison between Master and Slave Mode

| Item |  | Master Mode | Slave Mode <br> Must be set high |
| :---: | :---: | :---: | :---: |
| Pin: | $\bar{M} / \mathrm{S}$ |  |  |
|  | OSC1, OSC2 | Oscillation is possible | Oscillation is possible |
|  | CO | = OSC1 | = OCS1 |
|  | FLM, CL1, M | Output signals | Input signals |
| Register: | AR | Valid | Valid |
|  | XAR | Valid | Valid |
|  | YAR | Valid | Valid |
|  | FCR | Valid | Valid except for the DUTY bits |
|  | MDR | Valid | Valid except for the DWS bits |
|  | CSR | Valid (only if the DWS bits are set for the C-tye waveform) | Invalid |

Notes

- Valid : Needs to be set
- Invaid: Need not be set


## Internal Registers

All HD66108T's registers can be read from and written into. However, the BUSY FLAG and invalid bits cannot be written to and reading invalid bits or registers returns 0's.

1. Address Register (AR) (Accessed with RS = 0)

This register (figure 27) contains Register No. bits,

BUSY FLAG bit, STBY bit, and DISP bit. Register No. bits select one of the data registers according to the register number written. The BUSY FLAG bit indicates the internal operation state if read. The STBY bit activates the standby function. The DISP bit turns the display on or off. This register is selected when RS pin is 0 .

Bits D4 and D3 are invalid.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BUSY | STBY | DISP |  | - |  |  | Register No. |
| FLAG |  |  |  |  |  |  |  |

(1) STBY

- 1: Standby function on
- 0: Normal (standby function off)
*When standby function is on, all registers are reset to 0's
(2) DISP
- 1: LCD on
- 0: LCD off
(3) Register No.

|  | Bit |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  |  |  |  |  |
| No. | $\frac{2}{2}$ | 1 | 0 |  |
| 0 | 0 | 0 | 0 |  |
| 1 | 0 | 0 | 1 | Register |
| 2 | 0 | 1 | 0 | Y address register |
| 3 | 0 | 1 | 1 | Control register |
| 4 | 1 | 0 | 0 | Mode register |
| 5 | 1 | 0 | 1 | C select register |

(4) BUSY FLAG (Can be read only)

- 1: Busy state
- 0: Ready state

Figure 27 Address Register
2. Display Memory (DRAM) (Accessed with RS $=1$, register number $=\left(\mathbf{0 0 0} \mathbf{)}_{2}\right.$ )

Although display memory (figure 28 ) is not a register, it can be handled as one. 8 - or 6 -bit data can be selected by the control register WLS bit according to the character font in use. If 6-bit data is selected, D7 and D6 bits are invalid.
3. X Address Register (XAR) (Accessed with RS $=\mathbf{1}$, register number $\left.=(\mathbf{0 0 1})_{2}\right)$

This register (figure 29) contains 3 invalid bits (D7 to D5) and 5 valid bits (D4 to D0). It sets X addresses and confirms X addresses after writing or reading to or from the display memory.
4. Y Address Register (YAR) (Accessed with RS = 1 , register number $=(010)_{2}$ )

This register (figure 30) contains 1 invalid bit (D7) and 7 valid bits ( D 6 to D 0 ). It sets Y addresses and confirms Y addresses after writing or reading to or from the display memory.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 8-Bit Data |  |  |  |  |  |  |
|  | * |  |  | 6-Bi | Data |  |  |

Reading bits marked with * return Os and writing them is invalid.

Figure 28 Display Memory


XAD: 0 to 20 ( $\$ 00$ to $\$ 14$ ) when display data is 8 bits long and 0 to $27(\$ 00$ to $\$ 1 \mathrm{~B})$ when display data is 6 bits long. A maximum of $\$ 1 \mathrm{~F}$ is programmable.

Figure 29 X Address Register


Figure 30 Y Address Register

## HD66108T

5. Control Register (FCR) (Accessed with RS = 1, register number $=(011)_{\mathbf{2}}$ )

This register (figure 31), containing eight bits, has a variety of functions such as specifying the method for accessing RAM, determining RAM valid area, and selecting the function of the LCD driving signal output pins. It must be initialized as soon as possible
after power-on since it determines the overall operation of the HD66108T. The PON bit may have to be re-set afterwards. If the DUTY bits are rewritten after initialization at power-on (if values other than the initial values are desired), the display memory will not preserve data; the display memory must be set again after a time period of $\mathrm{t}_{\mathrm{c}, 1}$ or longer. For determining $\mathrm{t}_{\mathrm{cL}}$, refer to equation 1 (section 3.1).

(5) DUTY (Multiplexing duty ratio)

|  |  | Bit |  |  |
| :--- | :--- | :--- | :--- | :--- |
| Noltiplexing |  |  |  |  |
|  | 2 | 1 | 0 | Duty Ratio |
| 0 | 0 | 0 | 0 | $1 / 32$ |
| 1 | 0 | 0 | 1 | $1 / 34$ |
| 2 | 0 | 1 | 0 | $1 / 36$ |
| 3 | 0 | 1 | 1 | $1 / 48$ |
| 4 | 1 | 0 | 0 | $1 / 50$ |
| 5 | 1 | 0 | 1 | $1 / 64$ |
| 6 | 1 | 1 | 0 | $1 / 66$ |
| 7 | 1 | 1 | 1 | Testing mode |

Figure 31 Control Register
6. Mode Register (MDR) (Accessed with $R S=1$, register number $\left.=(\mathbf{1 0 0})_{2}\right)$

This register (figure 32), containing 3 invalid bits (D7 to D5) and 5 valid bits (D4 to D0), selects a system clock and type of LCD driving waveform. It must also be initialized after power-on since it determines overall HD66108T operation like the FCR register. If
the FFS bits are rewritten after initialization at poweron (if values other than the initial values are desired), the display memory will not preserve data; the display memory must be set again after a time period of $\mathrm{t}_{\mathrm{cL} 1}$ or longer. For determining $\mathrm{t}_{\mathrm{CL}}$, refer to equation 1 (section 3.1).

| D7 | D6 |  | D5 |  | D1 D0 | : |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | - |  |  |  | DWS |  |
| (1) | FFS (Frame frequency select) |  |  |  |  |  |
|  |  | 4 |  | Frequency- <br> Division Ratio |  |  |
|  |  | 0 | 0 | 1 |  |  |
|  |  | 0 | 0 | 1/2 |  |  |
|  | 2 | 0 | 1 | 1/3 |  |  |
|  | 3 | 0 | 1 | 1/4 |  |  |
|  | 4 | 1 | 0 | 1/6 |  |  |
|  | 5 | 1 | 0 | 1/8 |  |  |
|  | 6 | 1 | 1 | 2 |  |  |
|  | 7 | 1 | 1 | - |  |  |
| (2) | DWS (LCD driving waveform select) |  |  |  |  |  |
|  | Bit |  |  |  |  |  |
|  | No. | 1 | 0 | Driving Waveform |  |  |
|  | 0 | 0 | 0 | A-type waveform |  |  |
|  | 1 | 0 | 1 | B-type waveform |  |  |
|  |  | 1 | 0 | C-type waveform |  |  |
|  | 3 | 1 | 1 | - |  |  |

Figure 32 Mode Register

## HD66108T

7. $\mathbf{C ~ S e l e c t ~ R e g i s t e r ~ ( C S R ) ~ ( A c c e s s e d ~ w i t h ~ R S ~}=$ 1, register number $\left.=(101)_{2}\right)$
and D6) and 5 valid bits (D5 to D0). It controls C-type waveforms and is activated only when MDR register's DWS bits are set for this type of waveform.
This register (figure 33) contains 2 invalid bits (D7


Figure 33 C Select Register

## Reset Function

The RESET pin starts the HD66108T after poweron. A RESET signal must be input via this pin for at least $20 \mu \mathrm{~s}$ to prevent system failure due to excessive current created after power-on. Figure 34 shows the reset definition.
(1) Reset Status of Pins

Table 7 shows the reset status of output pins. The pins return to normal operation after reset.
(2) Reset Status of Registers The RESET signal has no effect on registers
or register bits except for the address register's STBY bit and the $X$ and $Y$ address registers, which are reset to 0 's by the signal. Table 8 shows the reset status of registers.

## (3) Status after Reset

The display memory does not preserve data which has been written to it before reset; it must be set again after reset.

A $\overline{\text { RESET }}$ signal terminates the standby mode.

Table 7 Reset Status of Pins

| Pin | Status |
| :--- | :--- |
| OSC2 | Outputs clock pulses or oscillates |
| CO | Outputs clock pulses |
| CL1 | Low (master chip) or high-impedance (slave chip) |
| FLM | Low (master chip) or high-impedance (slave chip) |
| M | Low (master chip) or high-impedance (slave chip) |
| Xn (column output pins) | V4 |
| Xn (Row output pins) | V5 |

Table 8 Reset Status of Registers

| Register | Status |
| :--- | :--- |
| Address register | Pre-reset status with the STBY bit reset to 0 |
| $X$ address register | Reset to O's |
| Y address register | Reset to O's |
| Control register | Pre-reset status |
| Mode register | Pre-reset status |
| C select register | Pre-reset status |
| Display memory | Preserves no pre-reset data |



Figure 34 Reset Definition

## HITACHI

## Precautionary Notes When Using the HD66108T

(1) Install a $0.1-\mu \mathrm{F}$ bypass capacitor as close to the LSI as possible to reduce power supply impedance ( $\mathrm{V}_{\mathrm{CC}}$-GND and $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ).
(2) Do not leave input pins open since the HD66108T is a CMOS LSI; refer to "Pin Functions" on how to deal with each pin.
(3) When using the internal oscillation clock, attach an oscillation resistor as close to the LSI as possible to reduce coupling capacitance.
(4) Make sure to input the reset signal at poweron so that internal units operate as specified.
(5) Maintain the LCD driving power at $\mathrm{V}_{\mathrm{cc}}$ during standby state so that DC is not applied to an LCD, in which Xn pins are fixed at V4 or V5 level.

## Programming Restrictions

(1) After busy time is terminated, an $X$ or $Y$
address is not incremented until 0.5 -clock time has passed. If an $X$ or $Y$ address is read during this time period, non-updated data will be read. (The addresses are incremented even in this case.) In addition, the address increment direction should not be changed during this time since it will cause malfunctions.
(2) Although the maximum output rows is 33 when 33 -row-output mode from the right side is specified, any multiplexing duty ratio can be specified. Therefore, row output data sufficient to fill the specified duty must be input in the Y direction. Figure 35 shows how to set row data in the case of $1 / 34$ multiplexing duty ratio. In this case, 0s must be set in Y33 since data for the 34th row (Y33) are not output.
(3) Do not set the C select register's CLN bits to 0 for the M signal of C-type waveform.


Figure 35 How to Set Row Data for 33-Row Output from the Right Side

## Absolute Maximum Ratings

| Item | Symboi | Ratings | Unit |
| :--- | :--- | :--- | :--- |
| Power Supply Voltage (1) | $\mathrm{V}_{\mathrm{CC}}{ }^{1}$ to $\mathrm{V}_{\mathrm{CC}}{ }^{3}$ | -0.3 to +7.0 | V |
| Power Supply Voltage (2) | $\mathrm{V}_{\mathrm{cC}}-\mathrm{V}_{\mathrm{EE}}$ | -0.3 to +16.5 | V |
| Input Voltage | $\mathrm{V}_{\mathrm{tn}}$ | -0.3 to $\mathrm{VCC}+0.3$ | V |
| Operating Temperature | $\mathrm{T}_{\text {op }}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | $\mathrm{T}_{\mathrm{stg}}$ | -20 to +85 | ${ }^{\circ} \mathrm{C}$ |

Notes: 1. Permanent LSI damage may occur if the maximum ratings are exceeded. Normal operation should be under recommended operating conditions ( $\mathrm{V}_{\mathrm{cc}}=2.7$ to $6.0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{Ta}=-20$ to $+75^{\circ} \mathrm{C}$ ). If these conditions are exceeded, LSI malfunctions could occur.
2. Power supply voltages are referenced to $\mathrm{GND}=0 \mathrm{~V}$. Power supply voltage (2) indicates the difference between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$.

## Electrical Characteristics

DC Characteristics (1) ( $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 20 \%, G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{Cc}}-\mathrm{V}_{\mathrm{EE}}=6.0$ to $15 \mathrm{~V}, \mathbf{T a}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

| Item |  | Symbol Min |  | Typ | Max | Unit | Test Conditions | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input High Voltage | OSC1 | $\mathrm{V}_{\mathbf{H}} 1$ | $0.8 \times \mathrm{V}_{\text {c }}$ | - | $V_{c c}+0.3$ | V |  |  |
|  | $\bar{M} / \mathrm{S}, \mathrm{CL} 1, ~ F L M$, M, TEST1, TEST2 | $\mathrm{V}_{1 \mathrm{H}^{2}}$ | $0.7 \times \mathrm{V}_{\text {cc }}$ | - | $\mathrm{V}_{c c}+0.3$ | V |  |  |
|  | RESET | $\mathrm{V}_{\mathrm{H}} 3$ | $0.85 \times \mathrm{V}_{\text {cc }}$ | - | $V_{c c}+0.3$ | V |  |  |
|  | The other inputs | $\mathrm{V}_{\mathrm{HH}} 4$ | 2.0 | - | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V | $V_{c c}=5 \mathrm{~V} \pm 10 \%$ | 5 |
| Input Low Voltage | OSC1 | $V_{1} 1$ | -0.3 | - | $0.2 \times V_{c c}$ | V |  |  |
|  | $\overline{\bar{M}} / \mathrm{S}, \mathrm{CL} 1$, FLM, M, TEST1, TEST2 | $\mathrm{V}_{11}{ }^{2}$ | -0.3 | - | $0.3 \times \mathrm{V}_{\text {cc }}$ | V |  |  |
|  | RESET | $V_{14}{ }^{3}$ | -0.3 | - | $0.15 \times V_{\text {cc }}$ | V |  |  |
|  | The other inputs | $\mathrm{V}_{\mathrm{k}}{ }^{4}$ | -0.3 | - | 0.8 | V | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%$ | 6 |
| Output High Voltage | CO, CL1, FLM, M | $\mathrm{V}_{\mathrm{OH}} 1$ | $0.9 \times \mathrm{V}_{\text {cc }}$ | - | - | V | $-^{-\mathrm{OH}}=0.1 \mathrm{~mA}$ |  |
|  | DB7-DB0 | $\mathrm{VOH}^{2}$ | 2.4 | - |  | V | $\begin{aligned} & -\mathrm{I}_{\mathrm{OH}}=0.2 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \% \end{aligned}$ | 7 |
| Output Low Voltage | CO, CLI, FLM, M | $V_{0}{ }^{1}$ | - | - | $0.1 \times \mathrm{V}_{\text {cc }}$ | V | $\mathrm{J}_{\mathrm{a}}=0.1 \mathrm{~mA}$ |  |
|  | DB7-DB0 | $\mathrm{V}_{\mathrm{a}}{ }^{2}$ | - | - | 0.4 | V | $\begin{aligned} & \mathrm{I}_{\mathrm{a}}=1.6 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \% \end{aligned}$ | 8 |
| Input Leakage Current | $\begin{aligned} & \text { All except DB7-DB0, } \\ & \text { CL1, FLM, M } \end{aligned}$ | $I_{\text {IIL }}$ | -2.5 | - | 2.5 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{in}}=0$ to $\mathrm{V}_{\mathrm{cc}}$ |  |
| Tri-State Leakage Current | DB7-DB0, CL1, FLM, M | $\mathrm{I}_{\text {TSL }}$ | -10 | - | 10 | $\mu \mathrm{A}$ | $V_{\text {in }}=0$ to $V_{\text {cc }}$ |  |
| $V$ Pins Leakage Current | V1, V3, V4, V6, VMHn, VMLn | $I_{V}$ | -10 | - | 10 | $\mu \mathrm{A}$ | $V_{\text {in }}=V_{\text {EE }}$ to $V_{c c}$ |  |
| Current Consumption | During display | $\mathrm{Icc}^{1}$ | - | - | 400 | $\mu \mathrm{A}$ | External clock $\mathrm{f}_{\mathrm{osc}}=500 \mathrm{kHz}$ | 1 |
|  |  | $\mathrm{lcc}^{2}$ | - | - | 1.0 | mA | Internal oscillation $\mathbf{R f}=91 \mathbf{k} \Omega$ | 1 |
|  | During standby data | $\mathrm{l}_{\text {sB }}$ | - | - | 10 | $\mu \mathrm{A}$ |  | 1,2 |
| ON Resistance between Vi and Xj | X0-X164 | $\mathrm{R}_{\text {ON }}$ | - | - | 10 | $k \Omega$ | $\begin{aligned} & \pm \mathrm{L}_{\mathrm{LD}}=50 \mu \mathrm{~A} \\ & \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=10 \mathrm{~V} \end{aligned}$ | 3 |
| $\checkmark$ Pins Voltage Range |  | $\Delta V$ | - | - | 35 | \% |  | 4 |
| Oscillating Frequency |  | $\mathrm{f}_{\text {osc }}$ | 315 | 450 | 585 | kHz | $R \mathrm{f}=91 \mathrm{k} \Omega$ |  |

Notes: 1. When voltage applied to input pins is fixed to $\mathrm{V}_{\mathrm{cc}}$ or to GND and output pins have no load capacity.
2. When the LSI is not exposed to light and $\mathrm{Ta}=0$ to $40^{\circ} \mathrm{C}$ with the STBY bit $=1$. If using external clock pulses, input pins must be fixed high or low. Exposing the LSI to light increases current consumption.
3. I Io indicates the current supplied to one measured pin.
4. $\Delta \mathrm{V}=0.35 \times\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)$. For levels $\mathrm{V} 1, \mathrm{~V} 2$, and V 3 , the voltage employed should fall between the $\mathrm{V}_{\mathrm{cC}}$ and the $\Delta V$ and for levels $\mathrm{V} 4, \mathrm{~V} 5$, and V 6 , the voltage employed should fall between the $\mathrm{V}_{\mathrm{EE}}$ and the $\Delta \mathrm{V}$ (figure 36).
5. $V_{11} 3(\min )=0.7 \times V_{c c}$ when used under conditions other than $V_{c c}=5 \mathrm{~V} \pm 10 \%$.
6. $\mathrm{V}_{\mathrm{LL}} 3$ (max) $=0.15 \times \mathrm{V}_{\mathrm{cc}}$ when used under conditions other than $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 10 \%$.
7. $\mathrm{V}_{\mathrm{OH}} 2(\mathrm{~min})=0.9 \times \mathrm{V}_{\mathrm{CC}}\left(-\mathrm{I}_{\mathrm{OH}}=0.1 \mathrm{~mA}\right)$ when used under conditions other than $\mathrm{V}_{\mathrm{cC}}=5 \mathrm{~V} \pm 10 \%$.
8. $V_{o L} 2(\max )=0.1 \times V_{c c}\left(I_{a}=0.1 \mathrm{~mA}\right)$ when used under conditions other than $V_{c c}=5 \mathrm{~V} \pm 10 \%$.

DC Characteristics (2) $\left(\mathrm{V}_{\mathrm{cc}}=2.7\right.$ to $4.0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{Cc}}-\mathrm{V}_{\mathrm{EE}}=6.0$ to $15 \mathrm{~V}, \mathrm{Ta}=-20$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

| Item |  | Symbol Min |  | Typ |  |  | Test Conditions | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input High | RESET | $\mathrm{V}_{\mathrm{tH}}{ }^{1}$ | $0.85 \times V_{\text {cc }}$ | - | $V_{c c}+0.3$ | V |  |  |
| Voltage | The other inputs | $\mathrm{V}_{\mathrm{tH}}{ }^{2}$ | $0.7 \times \mathrm{V}_{\mathrm{cc}}$ | - | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |  |  |
| Input Low Voltage | $\bar{M} / \mathrm{S}, \mathrm{OSC} 1, \mathrm{CL1}, \mathrm{FLM}$, TEST1, TEST2, M | $\mathrm{V}_{11} 1$ | -0.3 | - | $0.3 \times \mathrm{V}_{\mathrm{cc}}$ | V |  |  |
|  | The other inputs | $\mathrm{V}_{\mathrm{LL}} 2$ | -0.3 | - | $0.15 \times V_{\text {cc }}$ | V |  |  |
| Output High Voltage |  | $\mathrm{VoL}^{1}$ | $0.9 \times \mathrm{V}_{\mathrm{cc}}$ | - | - | V | $-^{\mathrm{OH}}=50 \mu \mathrm{~A}$ |  |
| Output Low Voltage |  | $\mathrm{Vol}^{1}$ | - | - | $0.1 \times \mathrm{V}_{\mathrm{cc}}$ | V | $\mathrm{I}_{\mathrm{a}}=50 \mu \mathrm{~A}$ |  |
| Input Leakage Current | All except DB7-DB0, CL1, FLM, M | ${ }_{111}$ | -2.5 | - | 2.5 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{in}}=0$ to $\mathrm{V}_{\mathrm{cc}}$ |  |
| Tri-State Leakage Current | DB7-DB0, CL1, FLM, M | $\mathrm{I}_{\text {Tst }}$ | -10 | - | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{n}}=0$ to $\mathrm{V}_{\mathrm{cc}}$ |  |
| $\checkmark$ Pins Leakage Current | V1, V3, V4, V6, VMHn, VMLn | $\mathrm{I}_{\mathrm{vL}}$ | -10 | - | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{m}}=\mathrm{V}_{\mathrm{EE}}$ to $\mathrm{V}_{\mathrm{Cc}}$ |  |
| Current Consumption | During display | lcc 1 | - | - | 260 | $\mu \mathrm{A}$ | External clock $\mathrm{f}_{\mathrm{osC}}=500 \mathrm{kHz}$ | 1 |
|  |  | $\mathrm{Icc}^{2}$ | - | - | 700 | $\mu \mathrm{A}$ | Internal oscillation $R f=75 \mathrm{k} \Omega$ | 1 |
|  | During standby state | $\mathrm{I}_{\text {sb }}$ | - | - | 10 | $\mu \mathrm{A}$ |  | 1,2 |
| ON Resistance X0-X164 between Vi and Xj |  | $\mathrm{R}_{\text {on }}$ | - | - | 10 | k $\Omega$ | $\begin{aligned} & \pm \mathrm{I}_{\mathrm{L}}=50 \mu \mathrm{~A} \\ & \mathrm{~V}_{\mathrm{cc}}-\mathrm{V}_{\mathrm{EE}}=10 \mathrm{~V} \end{aligned}$ | 3 |
| V Pins Voltage Range |  | $\Delta \mathrm{V}$ | - | - | 35 | \% |  | 4 |
| Oscillating Frequency |  | $\mathrm{f}_{\text {osc }}$ | 315 | 450 | 585 | kHz | $\mathrm{Rf}=75 \mathrm{k} \Omega$ |  |

Notes: 1. When voltage applied to input pins is fixed to $\mathrm{V}_{\mathrm{cc}}$ or to GND and output pins have no load capacity. Exposing the LSI to light increases current consumption.
2. When the LSI is not exposed to light and $\mathrm{Ta}=0$ to $40^{\circ} \mathrm{C}$ with the STBY bit $=1$. If using external clock pulses, input pins must be fixed high or low.
3. $I_{\infty}$ indicates the current supplied to one measured pin.
4. $\Delta V=0.35 \times\left(V_{C C}-V_{E E}\right)$. For levels $\mathrm{V} 1, \mathrm{~V} 2$, and V 3 , the voltage employed should fall between the $\mathrm{V}_{\mathrm{CC}}$ and the $\Delta V$ and for levels $V 4$, $V 5$, and $V 6$, the voltage employed should fall between the $V_{E E}$ and the $\Delta V$ (figure 36)


Figure 36 Driver Output Waveform and Voltage Levels

AC Characteristics (1) $\left(\mathrm{V}_{\mathrm{cc}}=4.5\right.$ to $6.0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{Ta}=-20$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

1. CPU Bus Timing (figure 37)

| Item | Symbol | Min | Max | Unit |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{RD}}$ High-Level Pulse Width | $\mathrm{t}_{\text {wRH }}$ | 190 | - | ns |  |
| $\overline{\overline{R D}}$ Low-Level Pulse Width | $t_{\text {wRL }}$ | 190 | - | ns |  |
| WR High-Level Pulse Width | $\mathrm{t}_{\text {wwh }}$ | 190 | - | ns |  |
| $\overline{\text { WR Low-Level Pulse Width }}$ | $\mathrm{t}_{\text {wwL }}$ | 190 | - | ns |  |
| $\overline{\overline{W R}-\overline{R D} \text { High-Level Pulse Width }}$ | $t_{\text {wwRH }}$ | 190 | - | ns |  |
| $\overline{\text { CS, RS Setup Time }}$ | $\mathrm{t}_{\text {As }}$ | 0 | - | ns |  |
| $\overline{\text { CS, RS Hold Time }}$ | $\mathrm{t}_{\text {AH }}$ | 0 | - | ns |  |
| Write Data Setup Time | $\mathrm{t}_{\text {osw }}$ | 100 | - | ns |  |
| Write Data Hold Time | $\mathrm{t}_{\text {DHW }}$ | 0 | - | ns |  |
| Read Data Output Delay Time | $t_{\text {DDR }}$ | - | 150 | ns | Note |
| Read Data Hold Time | $\mathrm{t}_{\text {DHR }}$ | 20 | - | ns | Note |
| External Clock Cycle Time | $\mathrm{t}_{\mathrm{crc}}$ | 0.25 | 5.0 | $\mu \mathrm{s}$ |  |
| External Clock High-Level Pulse Width | $\mathrm{t}_{\text {wCH }}$ | 0.1 | - | $\mu \mathrm{s}$ |  |
| External Clock Low-Level Pulse Width | $t_{\text {wcL }}$ | 0.1 | - | $\mu \mathrm{s}$ |  |
| External Clock Rise and Fall time | tr, tf | - | 20 | ns |  |

Note: Measured by test circuit 1 (figure 39).

## 2. LCD Interface Timing (figure 38)

| item |  | Symbol | Min | Max | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{M}} / \mathrm{S}=0$ | CL1 High-Level Pulse Width | $t_{\text {WCH }} 1$ | 35 | - | 1, 4, 5 |
|  | CL1 Low-Level Pulse Width | $t_{\text {wcL }}{ }^{1}$ | 35 | - | 1,4,5 |
|  | FLM Delay Time | $\mathrm{t}_{\text {DFL }} 1$ | -2.0 | +2.0 | 4,5 |
|  | FLM Hold Time | $\mathrm{t}_{\text {HFL }} 1$ | -2.0 | +2.0 | 4,5 |
|  | M Output Delay Time | $\mathrm{t}_{\text {DMO }} 1$ | -2.0 | +2.0 | 4,5 |
| $\overline{\bar{M} / \mathrm{S}}=1$ | CL1 High-Level Pulse Width | $t_{\text {wch }^{2}}$ | 35 | - | 4,5 |
|  | CL1 Low-Level Pulse Width | $t_{\text {wcl }}{ }^{2}$ | $11 \times \mathrm{t}_{\mathrm{crc}}$ | - | 2, 4, 5 |
|  | FLM Delay Time | $\mathrm{t}_{\mathrm{DFL}}{ }^{2}$ | -2.0 | $1.5 \times \mathrm{t}_{\text {crc }}$ | 3, 4, 5 |
|  | FLM Hold Time | $\mathrm{t}_{\mathrm{HFL}}{ }^{2}$ | -2.0 | +2.0 | 4,5 |
|  | M Delay Time | $\mathrm{t}_{\text {DMI }}$ | -2.0 | +2.0 | 4,5 |

Notes: 1. When $R_{o s c}$ is $91 \mathrm{k} \Omega\left(\mathrm{V}_{\mathrm{cc}}=4.0\right.$ to 6 V$)$ or $75 \mathrm{k} \Omega\left(\mathrm{V}_{\mathrm{cc}}=2.0\right.$ to 4.0 V$)$ and bits FFS are set for 1.
2. When bits FFS are set for 1 or 2 . The value is $19 \times \mathrm{t}_{\mathrm{crc}}$ in other cases.
3. When bitgs FFS are set for 1 or 2 . The value is $8.5 \times \mathrm{t}_{\mathrm{crc}}$ in other cases.
4. Measured by test circuit 2 (figure 39).
5. Units are $\mu \mathrm{s}$.

AC Characteristics (2) ( $\mathrm{V}_{\mathrm{cc}}=\mathbf{2 . 7}$ to $\mathbf{4 . 5} \mathrm{V}, \mathrm{GND}=\mathbf{0} \mathrm{V}, \mathbf{T a}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

## 1. CPU Bus Timing (figure 37)

| Item | Symbol | Min | Max | Unit |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\overline{\mathrm{RD}} \text { High-Level Pulse Width }}$ | $\mathrm{t}_{\text {WRH }}$ | 1.0 | - | $\mu \mathrm{s}$ |  |
| RD Low-Level Pulse Width | $t_{\text {wri }}$ | 1.0 | - | $\mu \mathrm{s}$ |  |
| WR High-Level Pulse Width | $t_{\text {wwH }}$ | 1.0 | - | $\mu \mathrm{s}$ |  |
| $\overline{\text { WR Low-Level Pulse Width }}$ | $\mathrm{t}_{\text {wwL }}$ | 1.0 | - | $\mu \mathrm{s}$ |  |
| $\overline{\text { WR}-R D ~ H i g h-L e v e l ~ P u l s e ~ W i d t h ~}$ | $t_{\text {wwRH }}$ | 1.0 | - | $\mu \mathrm{s}$ |  |
| $\overline{\mathrm{CS}}$, RS Setup Time | $t_{\text {AS }}$ | 0.5 | - | $\mu \mathrm{s}$ |  |
| $\overline{C S}$, RS Hold Time | $t_{\text {AH }}$ | 0.1 | - | $\mu \mathrm{s}$ |  |
| Write Data Setup Time | $\mathrm{t}_{\text {DSw }}$ | 1.0 | - | $\mu \mathrm{s}$ |  |
| Write Data Hold Time | $\mathrm{t}_{\text {DHW }}$ | 0 | - | $\mu \mathrm{s}$ |  |
| Read Data Output Delay Time | $\mathrm{t}_{\text {DDR }}$ | - | 0.5 | $\mu \mathrm{s}$ | Note |
| Read Data Hold Time | $\mathrm{t}_{\text {DHR }}$ | 20 | - | ns | Note |
| External Clock Cycle Time | $\mathrm{t}_{\mathrm{crc}}$ | 1.6 | 5.0 | $\mu \mathrm{s}$ |  |
| External Clock High-Level Pulse Width | $\mathrm{t}_{\text {wCH }}$ | 0.7 | - | $\mu \mathrm{s}$ |  |
| External Clock Low-Level Pulse Width | $\mathrm{t}_{\text {wcl }}$ | 0.7 | - | $\mu \mathrm{s}$ |  |
| External Clock Rise and Fall time | tr, tf | - | 0.1 | $\mu \mathrm{s}$ |  |

Note: Measured by test circuit 2 (figure 39).

## 2. LCD Interface Timing (figure 38)

| $\frac{\text { item }}{\overline{\bar{M}} / \mathrm{S}=0}$ |  | Symbol | Min | Max | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | CL1 High-Level Pulse Width | $t_{\text {WCH }} 1$ | 35 | - | 1,4,5 |
|  | CL1 Low-Level Pulse Width | $t_{\text {wCL }}{ }^{1}$ | 35 | - | 1,4,5 |
|  | FLM Delay Time | $\mathrm{t}_{\mathrm{DFL}} 1$ | -2.0 | +2.0 | 4,5 |
|  | FLM Hold Time | $\mathrm{t}_{\text {HFL }}{ }^{1}$ | -2.0 | +2.0 | 4,5 |
|  | M Output Delay Time | t омо $^{1}$ | -2.0 | +2.0 | 4,5 |
| $\overline{\mathrm{M}} / \mathrm{S}=1$ | CL1 High-Level Pulse Width | $\mathrm{twch}^{2}$ | 35 | - | 4,5 |
|  | CL1 Low-Level Pulse Width | $t_{\text {wcL }}{ }^{2}$ | $11 \times \mathrm{t}_{\text {crc }}$ | - | 2, 4, 5 |
|  | FLM Delay Time | $\mathrm{t}_{\mathrm{DFL}}{ }^{2}$ | -2.0 | $1.5 \times \mathrm{t}_{\mathrm{crc}}$ | 3,4,5 |
|  | FLM Hold Time | $\mathrm{t}_{\mathrm{HFL}}{ }^{2}$ | -2.0 | +2.0 | 4,5 |
|  | M Delay Time | $\mathrm{t}_{\mathrm{DMI}}$ | -2.0 | +2.0 | 4,5 |

Notes: 1. When $R_{\text {osc }}$ is $91 \mathrm{k} \Omega\left(\mathrm{V}_{\mathrm{cc}}=4.0\right.$ to 6 V$)$ or $75 \mathrm{k} \Omega\left(\mathrm{V}_{\mathrm{cc}}=2.7\right.$ to 4.0 V$)$ and bits FFS are set for 1 .
2. When bits FFS are set for 1 or 2 . The value is $19 \times \mathrm{t}_{\mathrm{crc}}$ in other cases.
3. When bits FFS are set for 1 or 2 . The value is $8.5 \times \mathrm{t}_{\mathrm{crc}}$ in other cases.
4. Measured by test circuit 2 (figure 39).
5. Units are $\mu \mathrm{s}$.


Figure 37 CPU Bus Timing


Figure 38 LCD Interface Timing


Test Circuit 2

Figure 39 Load Circuits

## TCP Sketches and Mounting

The following shows TCP sketches and TCP mounting on a printed circuit board. These drawings do not restrict TCP shape.


TCP Rough Sketch


## A-A' Cross-Sectional View



Pattern-formed surface

## TCP Mounting on PC Board

## Description

The HD66840F LVIC interface controller converts the standard video signals $R, G, B$ for CRT display into LCD data. It enables a CRT display system to be replaced by an LCD system without any changes. It also enables the software originally intended for CRT display to control the LCD.

Since the LVIC can control TFT-type LCDs in addition to the current TN-type LCD, it can support color display as well as monochrome display. It can program screen size and can control a large-panel LCD of 720 dots $\times 512$ dots (max).

## Features

- Converts video R, G, B signals for CRT display into LCD data:
-Monochrome display data
-8-level gray scale display data
-8-color display data
- Can select LVIC control method:
-Pin programming method
-Internal register programming method (either with MPU or ROM)
- Can program screen size:
$-200,350,400,480,512$, or 540 dots (lines) in height and 640, or 720 dots (80, or 90 characters) in width by pin programming method
-4-1024 dots (lines) in height and 324048 dots (4-506 characters) in width by internal register programming method
- Can regenerate the display timing signal from HSYNC and VSYNC
- Internal PLL circuit can generate the dot clock (external charge pump, low pass filter (LPF), and voltage-controlled oscillator (VCO) required)
- Can control both TN-type LCD and TFTtype LCD
- Maximum operating frequency: 25 MHz (dot clock for CRT display)
- LCD driver interface: 4-, 8-, or 12-bit (4 bits each for R, G, B) parallel data transfer
- Recommended LCD drivers: HD61104 (column) and HD61105 (common), HD66204 (column) and HD66205 (common), HD66106 and HD66107T (column/ common)
- CMOS $1.3 \mu \mathrm{~m}$ process
- Single power supply: $+5 \mathrm{~V} \pm 10 \%$
- 100-pin plastic OFP (FP-100A)


## Pin Arrangement



## Ordering Information

| Type No. | Dot clock <br> $(\mathbf{M H z})$ | Package |
| :--- | :--- | :--- |
| HD66840F | $\mathbf{2 5 ~ M H z}$ | 100-pin |

## Pin Description

Table 1 describes the pins.

## Table 1 Pin Description

| Symbol | Pin Number | Pin Name | 1/0 |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{cc}} 1-\mathrm{V}_{\mathrm{cc}} 3$ | 96, 30, 76 | $\mathrm{V}_{c c} 1, \mathrm{~V}_{\mathrm{cc}} 2, \mathrm{~V}_{\mathrm{cc}} 3$ | - |
| GND1-GND6 | $\begin{aligned} & 88,9,23, \\ & 37,50,65 \end{aligned}$ | Ground 1-6 | - |
| R, G, ${ }^{1}$ | 91, 92, 93 | Red, green, blue serial data | 1 |
| HSYNC | 89 | Horizontal synchronization | 1 |
| VSYNC | 90 | Vertical synchronization | 1 |
| DISPTMG ${ }^{2}$ | 95 | Display timing | 1 |
| DOTCLK | 94 | Dot clock | 1 |
| RO-R3 ${ }^{3}$ | 69-66 | LCD red data 0-3 | 0 |
| LU0-LU3 ${ }^{4}$ | 69-66 | LCD up panel data 0-3 | 0 |
| GO-G3 ${ }^{\text {, }}$ | 64-61 | LCD green data 0-3 | 0 |
| LDO-LD3 ${ }^{4}$, ${ }^{\text {a }}$ | 64-61 | LCD down panel data 0-3 | 0 |
| B0-B3 ${ }^{3}$, ${ }^{6}$ | 60-57 | LCD blue data 0-3 | 0 |
| CL1 | 72 | LCD data line clock | 0 |
| CL2 | 73 | LCD data shift clock | 0 |
| CL3 ${ }^{7}$ | 74 | Y-driver shift clock 1 | 0 |
| CL4 ${ }^{7}$ | 75 | Y-driver shift clock 2 | 0 |
| FLM | 71 | First line marker | 0 |
| M | 70 | LCD driving signal alternation | 0 |
| LDOTCK | 77 | LCD dot clock | 1 |
| $\overline{\overline{M C S O}}$, $\overline{\mathrm{MCS1}}{ }^{8}$ | 27, 28 | Memory chip select 0, 1 | 0 |
| $\overline{\text { MWE }}^{9}$ | 29 | Memory write enable | 0 |
| MAO-MA15 ${ }^{9}$ | $\begin{aligned} & 10-22, \\ & 24-26 \end{aligned}$ | Memory address 0-15 | 0 |
| RDO-RD7 ${ }^{9}$ | $\begin{aligned} & 31-36, \\ & 38-39 \end{aligned}$ | Memory red data 0-7 | 1/0 |
| GD0-GD79, ${ }^{10}$ | 40-47 | Memory green data 0-7 | 1/0 |
| BD0-BD7 ${ }^{9}$, 10 | $\begin{aligned} & 48,49 \\ & 51-56 \end{aligned}$ | Memory blue data 0-7 | 1/0 |

Table 1 Pin Description (cont)

| Symbol | Pin Number | Pin Name | 1/0 |
| :---: | :---: | :---: | :---: |
| PMODO, PMOD1 | 78, 79 | Program mode 0, 1 | I |
| DOTE | 80 | Dot clock edge change | I |
| SPS | 81 | Synchronization polarity select | I |
| DMO-DM3 | 82-85 | Display mode 0-3 | I |
| $\overline{\mathrm{CS}}$ (MPU programming) ${ }^{11}$ | 98 | Chip select | 1 |
| MSO (pin programming) ${ }^{11}$ | 98 | Memory select 0 | 1 |
| $\overline{\text { WR }}$ (MPU programming) ${ }^{11}$, 12 | 99 | Write | 1 |
| MS1 (pin programming) ${ }^{11}$ | 99 | Memory select 1 | 1 |
| $\overline{\mathrm{RD}}$ (MPU programming) ${ }^{12}$ | 1 | Read | 1 |
| AO (ROM programming) | 1 | Address 0 | 0 |
| XDOT (pin programming) | 1 | X-dot | 1 |
| RS (MPU programming) ${ }^{11}$ | 100 | Register select | 1 |
| ADJ (pin programming) ${ }^{11}$ | 100 | Adjust | 1 |
| DO-D3 (MPU programming) | 5-8 | Data 0-3 | 1/0 |
| DO-D3 (ROM programming) | 5-8 | Data 0-3 | 1 |
| FO-F3 (pin programming) | 5-8 | Fine adjust 0-3 | 1 |
| A1-A3 (ROM programming) ${ }^{13}$ | 2-4 | Address 1-3 | 0 |
| YLO-YL2 (pin programming) ${ }^{13}$ | 2-4 | Y-line 0-2 | 1 |
| $\overline{\mathrm{RES}}{ }^{14}$ | 97 | Reset | 1 |
| $\overline{C D}$ | 86 | Charge down | 0 |
| $\overline{C U}$ | 87 | Charge up | 0 |

Notes: 1. When CRT display data is monochrome, G and B pins should be fixed low.
2. Fix high or low when regenerating the display timing signal internally.
3. For 8 -color display modes.
4. For monochrome and 8 -level gray scale display modes.
5. Leave disconnected in 4 -bit/single screen data transfer modes.
6. Leave disconnected in monochrome and 8-level gray scale display modes.
7. Leave disconnected when controlling TN-type LCD.
8. Leave disconnected when using no buffer memories.
9. Leave disconnected when using no buffer memories.
10. In monochrome display modes, the LVIC writes the OR of R, G, B signals into R-plane RAMs. Thus, no RAMs are required for $G$ and $B$ planes in these modes.
Pull up these pins with $20-\mathrm{k} \Omega$ resistance. If G and B plane RAMs are connected in monochrome display modes, the LVIC writes G and B signals into each RAM. However, it does not affect the display or the contents of R-plane RAM whether G- and B-plane RAMs are connected or not.
11. Fix high or low when controlling the LVIC by ROM programming method.
12. $\overline{W R}$ and $\overline{R D}$ must not be low at the same time.
13. Fix high or low when controlling the LVIC by MPU programming method.
14. Make sure to input RES signal after power-on.

## Power Supply

Vcc1-Vcc3: Connect $\mathrm{Vcc}_{\mathrm{cc}} 1-\mathrm{V}_{\mathrm{cc}} 3$ with +5 V .
GND1-GND6: Ground GND1-GND6.

## CRT Display Interface

R, G, B: Input CRT display R, G, B signals on $\mathrm{R}, \mathrm{G}$ and B respectively.

HSYNC: Input the CRT horizontal synchronization on HSYNC.

VSYNC: Input the CRT vertical synchronization on VSYNC.

DISPTMG: Input the display timing signal, which announces the horizontal or vertical display period, on DISPTMG.

DOTCLK: Input the dot clock for CRT display on DOTCLK.

## LCD Interface

R0-R3: R0-R3 output R data for the LCD.
LUO-LU3: LUO-LU3 output LCD up panel data.

G0-G3: G0-G3 output G data for the LCD.
LDO-LD3: LDO-LD3 output LCD down panel data.

B0-B3: B0-B3 output B data for the LCD.
CL1: CL1 outputs the line select clock for LCD data.

CL2: CL2 outputs the shift clock for LCD data.

CL3: CL3 outputs the line select and shift clock when a Y-driver is set on one side of an LCD screen (see "LCD System Configuration").

CL4: CL4 outputs the line select and shift clock when Y-drivers are set on both sides of an LCD screen (see "LCD System Configuration").

FLM: FLM outputs the first line marker for a Y-driver.

M: The M output signal converts the LCD drive signal to AC.

LDOTCK: LDOTCK outputs the LCD dot clock.

## Buffer Memory Interface

$\overline{\text { MCSO }}, \overline{\text { MCS1: }} \overline{\text { MCSO }}$ and $\overline{\text { MCS1 }}$ output the buffer memory chip select signal.
$\overline{\text { MWE: }} \overline{\text { MWE }}$ outputs the write enable signal of buffer memories.

MA0-MA15: MA0-MA15 output buffer memory addresses.

RD0-RD7: RD0-RD7 transfer data between R data buffer memory and the LVIC.

GD0-GD7: GD0-GD7 transfer data between G data buffer memory and the LVIC.

BD0-BD7: BD0-BD7 transfer data between B data buffer memory and the LVIC.

## Mode Setting

PMOD0, PMOD1: The PMOD0-PMOD1 input signals select a programming method (table $6)$.

DOTE: The DOTE input signal switches the timing of the data latch. The LVIC latches R, G, B signal at the falling edge of DOTCLK when DOTE is high, and at the rising edge when low.

SPS: The SPS input signal selects the polarity of VSYNC. (The polarity of HSYNC is fixed.) VSYNC is high active when SPS is high, and low active when low.

DM0-DM3: The DMO-DM3 input signals select a display mode (table 8).

MS0-MS1: The MSO-MS1 input signals select the kind of buffer memories (table 2).

XDOT: The XDOT input signal specifies the number of horizontal displayed characters. The number is 90 when XDOT is high, and 80 when low.

YLO-YL2: The YLO-YL2 input signals specify the number of vertical displayed lines (table 3).

ADJ: The ADJ input signal determines whether F0-F3 pins adjust the number of vertical displayed lines or the display timing signal. F0-F3 pins adjust the display timing signal when ADJ is high, and adjust the number of vertical displayed lines when low.

F0-F3: F0-F3 input data for adjusting the number of vertical displayed lines (table 4), or the display timing signal (see "Fine

Adjustment of Display Timing Signal").

## MPU Interface

$\overline{\mathrm{CS}}$ : The MPU selects the LVIC when $\overline{\mathrm{CS}}$ is low.

WR: The MPU inputs the $\overline{\mathrm{WR}}$ write signal to write data into internal registers of the LVIC. The MPU can write data when $\overline{W R}$ is low and cannot write data when high.
$\overline{R D}:$ The MPU inputs the $\overline{R D}$ read signal to read data from internal registers of the LVIC. The MPU can read data when $\overline{R D}$ is low and cannot read data when high.

RS: The MPU inputs the RS signal together with $\overline{\mathrm{CS}}$ to select internal registers. The MPU selects data registers (R0-R15) when RS is high and $\overline{C S}$ is low, and selects the address register (AR) when $R S$ is low and $\overline{C S}$ is low.

D0-D3: D0-D3 transfer internal register data between the MPU and LVIC.

RES: $\overline{\mathrm{RES}}$ inputs the external reset signal.

## ROM Interface

A0-A3: A0-A3 output address 0 to address 3 to an external ROM.

D0-D3: D0-D3 input data from an external ROM to internal registers.

## PLL Circuit Interface

CD: $\overline{C D}$ outputs the charge down signal to an external charge pump.
$\overline{C U}: \overline{C U}$ outputs the charge up signal to an external charge pump.

## Table 2 Memory Type and MS1, MS0

 Pins| MS1 | MSO | Memory Type |
| :--- | :--- | :--- |
| 0 | 0 | No memory |
| 0 | 1 | 8-kbytes memory |
| 1 | 0 | 32-kbytes memory |
| 1 | 1 | 64-kbytes memory |

Table 3 Number of Vertical Displayed Lines and YL0-YL2 Pins

| YL2 | YL1 | YLO | Number of <br> played Lines |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 200 |
| 0 | 0 | 1 | 350 |
| 0 | 1 | 0 | 400 |
| 0 | 1 | 1 | 480 |
| 1 | 0 | 0 | 512 |
| 1 | 0 | 1 | 540 |
| 1 | 1 | 0 | Prohibited |
| 1 | 1 | 1 |  |

Table 4 Fine Adjustment of Vertical Displayed Lines

| F3 | F2 | F1 | F0 | Number <br> Adjusted | of Lines |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | $\pm 0$ |  |
| 0 | 0 | 0 | 1 | +1 |  |
| 0 | 0 | 1 | 0 | +2 |  |
| $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ |  |
| 1 | 1 | 1 | 0 | +14 |  |
| 1 | 1 | 1 | 1 | +15 |  |



## HD66840F

## Registers

Table 5 lists the internal registers and figure 1 illustrates the bit assignment to the registers.

## Table 5 Register List

| $\overline{\mathbf{C S}}$ | RS | Address Register |  |  |  | Reg. No. | Register Name | Program Unit | Read/ Write |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 3 | 2 | 1 | 0 |  |  |  |  |
| 1 | - | - | - | - | - | - | Invalid | - | - |
| 0 | 0 | - | - | - | - | AR | Address register ${ }^{1}$ | - | W |
| 0 | 1 | 0 | 0 | 0 | 0 | RO | Control register 1 | - | R/W |
| 0 | 1 | 0 | 0 | 0 | 1 | R1 | Control register 2 | - | R/W |
| 0 | 1 | 0 | 0 | 1 | 0 | R2 | Vertical displayed lines register (middle-order) ${ }^{\mathbf{2}}$ | Line | R/W |
| 0 | 1 | 0 | 0 | 1 | 1 | R3 | Vertical displayed lines register (low-order) ${ }^{2}$ | Line | R/W |
| 0 | 1 | 0 | 1 | 0 | 0 | R4 | Vertical displayed lines register (high-order) ${ }^{2}$ | Line | R/W |
|  |  |  |  |  |  |  | CL3 period register (high-order) ${ }^{3}$ | Char | R/W |
| 0 | 1 | 0 | 1 | 0 | 1 | R5 | CL3 period register (low-order) ${ }^{3}$ | Char | R/W |
| 0 | 1 | 0 | 1 | 1 | 0 | R6 | Horizontal displayed characters register (highorder) ${ }^{4}$ | Char | R/W |
| 0 | 1 | 0 | 1 | 1 | 1 | R7. | Horizontal displayed characters register (low-order) | Char | R/W |
| 0 | 1 | 1 | 0 | 0 | 0 | R8 | CL3 pulse width register | Char | R/W |
| 0 | 1 | 1 | 0 | 0 | 1 | R9 | Fine adjust register ${ }^{5}$ | Dot | R/W |
| 0 | 1 | 1 | 0 | 1 | 0 | R10 | PLL frequency-dividing ratio register (high-order) ${ }^{6}$ | - | R/W |
| 0 | 1 | 1 | 0 | 1 | 1 | R11 | PLL frequency-dividing ratio register (low-order) ${ }^{6}$ | - | R/W |
| 0 | 1 | 1 | 1 | 0 | 0 | R12 | Vertical backporch register (high-order) ${ }^{\mathbf{2}, 7}$ | Line | R/W |
| 0 | 1 | 1 | 1 | 0 | 1 | R13 | Vertical backporch register (low-order) ${ }^{\mathbf{2}, 7}$ | Line | R/W |
| 0 | 1. | 1 | 1 | 1 | 0 | R14 | Horizontal backporch register (high-order) ${ }^{2,7}$ | Dot | R/W |
| 0 | 1 | 1 | 1 | 1 | 1 | R15 | Horizontal backporch register (low-order) ${ }^{2}, 7$ | Dot | R/W |

Notes: 1. If you attempt to read data from the register with $\mathrm{RS}=0$, the bus is driven to highimpedance state and the output data is indefinite.
2. (The specified value -1 ) should be written into these registers.
3. Valid only in 8 -color display modes with horizontal stripes.
4. The most significant bit is invalid in dual screen configuration modes.
5. Valid only when the display timing signal is supplied externally.
6. Valid only when generating the dot clock.
7. Valid only when generating the display timing signal internally.


Note: indicates invalid bits. Attempting to read data from these register bits returns indefinite output data.

Figure 1 Register Bit Assignment

## System Configuration

Figure 2 is the block diagram of a system in which the LVIC is used outside of a personal computer.

The LVIC converts the R, G, B serial data sent from the personal computer into parallel data and writes them into the buffer memories once. It reads out the data in turn and outputs them to LCD drivers to drive an LCD. Here the latch clock of the serial data, namely the dot clock (DOTCLK) is generated by a PLL
circuit, using HSYNC as a basic clock. The frequency of the dot clock is specified by the PLL frequency-dividing ratio register (R10, R11).

The user may also configure a system without VCO and LPF if supplying the dot clock externally and may configure a system without the MPU if the LVIC is controlled by the pin programming method.


Figure 2 System Block Diagram (MPU Programming Method, Regenerates DOTCLK)

## Functional Description

## Programming Method

The user may select one of two methods to control the LVIC functions: by pin programming method or by internal registers (internal register programming method). The internal register programming method can be divided into the MPU programming method and the ROM programming method. The MPU writes data into internal registers in the MPU programming method and ROM writes the data in the ROM programming method. Table 6 lists the relation between programming method and pins.

Pin Programming Method: LVIC mode setting pins control functions in the pin programming method.

Internal Register Programming Method: In the internal register programming method, an MPU or ROM writes data into internal registers to control functions. Figure 3 illustrates the connections of MPU or ROM and the LVIC. Figure 3 (1) is an example of using a 4-bit microprocessor, but since the LVIC's MPU bus is compatible with the $4-\mathrm{MHz} 80-$ family controller bus, it can also be connected directly with the bus of host MPU.

## Table 6 Programming Method Selection

Pins
PMOD1 PMODO Programming Method

| 0 | 0 | Pin programming |  |
| :--- | :--- | :--- | :--- |
| 0 | 1 | Internal register | With MPU |
| 1 | 0 | Programming | With ROM |
| 1 | 1 | Prohibited (Note) |  |

Note: This combination is for a test mode and disables display.


Figure 3 Connection of MPU or ROM and LVIC

## Screen Size

Screen size can be programmed either by pins or internal registers.

In the pin programming method, the user may select either 640 dots or 720 dots ( 80 characters or 90 characters) as the number of horizontal displayed characters with the XDOT pin, and $200,350,400,480,512$, or 540 lines as the number of vertical displayed lines with YL2-YL0 pins. The number of vertical displayed lines can be adjusted with ADJ and F3-FO pins within +0 to +15 lines.

In the internal register programming method,
the user may select any even number from 32 dots to 4048 dots ( $=4$ characters up to 506 characters) with the horizontal displayed characters register (R6, R7), and any even number from 4 lines up to 1028 lines with the vertical displayed lines register (R2, R3 and the high-order two bits of R4). However, odd number of lines can also be selected when screen configuration is single and a Y -driver (scan driver) is set on one side of an LCD screen.

Figure 4 illustrates the relation between an LCD screen and pins and internal registers controlling screen size.


Figure 4 Relation between LCD Screen and Pins and Internal Registers

## Memory Selection

The user may select 8 -, 32-, or 64 -kbyte SRAMs as buffer memory for the LVIC. Since the LVIC has a chip selector for these memories, no external decoder is required. The user selects the memory with pins MS1 and MSO or with data bits MS1 and MSO of the control register 2 (R1). Table 7 lists the kinds of memories and pin address assignments.

Memory capacity required depends on screen size and can be obtained with the following expression:

Memory capacity (bytes) $=$ Nhd $\times$ Nvd
Nhd: number of horizontal displayed characters

Nvd: number of vertical displayed lines
For example, a screen of $640 \times 200$ dots requires 16 -kbyte memory capacity since 80 characters $\times 200$ lines is 16 kbytes. ( 8 dots compose a character.) Therefore, each plane needs two HM6264s, which have 8 -kbyte memory capacity, in 8-level gray scale display modes. Connect MCSO with one of the memories of each plane and MCS1 with the other (figure 5 (a)).

When the screen size is $640 \times 400$ dots, 32kbyte memory capacity is required (figure 5 (b)). Therefore, each plane needs a HM62256, which have 32-kbyte memory capacity.

Connect $\overline{\text { MCSO }}$ with $\overline{\mathrm{CS}}$ of the memories here.

## Table 7 Memories and Pin Address Assignment

| Pins or Bits |  | Memory | Address Output Pins | Chip Select Pins | Address Assignment |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MS1 | MSO |  |  |  |  |
| 0 | 0 | No memory ${ }^{1}$ | - | - | - |
| 0 | 1 | 8-kbytes | MAO-MA12 | $\overline{\text { MCSO }}$ | \$0000-\$1 FFF |
|  |  |  |  | MCS 1 | \$2000-\$3FFF |
|  |  |  |  | MA13 | \$4000-\$5FFF |
|  |  |  |  | MA14 | \$6000-\$7FFF |
|  |  |  |  | MA15 | \$8000-\$9FFF |
| 1 | 0 | 32-kbytes | MAO-MA14 | $\overline{\text { MCSO }}$ | \$00000-\$07FFF |
|  |  |  | * | $\overline{\text { MCS } 1}$ | \$08000-\$0FFFF |
|  |  |  |  | MA15 | \$10000-\$17FFF |
| 1 | 1 | 64-kbytes | MAO-MA15 | $\overline{\text { MCSO }}$ | \$00000-\$0FFFF |
|  |  |  |  | $\overline{\text { MCS } 1}$ | \$10000-\$1 FFFF |

Note: 1. There are some limitations when the user uses no memory. Refer to "User Precautions."


Figure 5 Relation between Display Screen Memories

## Display Modes

The LVIC supports 16 display modes, depending on the state of the DM3-DMO pins. The display mode consists of display color, type of

LCD data output, how to set LCD drivers around an LCD screen, how to arrange color data ( = type of stripes), and how to output M signal (= type of alternating signal). Table 8 lists display modes.

Table 8 Modes List

| Mode No. | Pins |  |  |  | Display Color | LCD Data Output |  | LCD Driver Setting |  | Stripe ${ }^{4}$ | Alternating |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Data | Screen |  |  |  |  |
|  | DM3 | DM2 | DM1 | DMO |  | Transfor | Config. | X-Driver ${ }^{2}$ | Y-Driver ${ }^{3}$ |  |  |
| 1 | 0 | 0 | 0 | 0 |  | Monochrome | 4-bits | Dual <br> Single | One side | One side | - | Per frame |
| 2 | 0 | 0 | 0 | 1 |  |  |  |  |  |  |  |  |
| 31 | 0 | 0 | 1 | 0 | $\overline{\text { Both sides }}$ |  |  |  |  |  |  |  |
| 4 | 0 | 0 | 1 | 1 | 8-bits |  | One side |  |  |  |  |  |
| $5!$ | 0 | 1 | 0 | 0 |  |  | Both sides |  |  |  |  |  |
| 6 | 0 | 1 | 0 | 1 | 8-level gray scale | 4-bits | $\begin{aligned} & \hline \text { Dual } \\ & \hline \text { Single } \end{aligned}$ | One side |  |  |  |  |
| 7 | 0 | 1 | 1 | 0 |  |  |  |  |  |  |  |  |
| 8 | 0 | 1 | 1 | 1 |  | 8-bits |  |  |  |  |  |  |
| 91 | 1 | 0 | 0 | 0 | 8-color | 12-bits <br> (4 bits <br> for R,G,B <br> each) |  |  |  | Vertical | Per line |  |
| $10^{1}$ | 1 | 0 | 0 | 1 |  |  |  | $\overline{\text { Both sides }}$ |  |  |  |  |
| $11^{1}$ | 1 | 0 | 1 | 0 |  |  |  | Both sides | One side |  |  |  |
| $12^{1}$ | 1 | 0 | 1 | 1 |  |  |  |  | $\overline{\text { Both sides }}$ |  |  |  |
| $13^{1}$ | 1 | 1 | 0 | 0 |  |  |  | One side | One side | Horizontal |  |  |
| $14{ }^{1}$ | 1 | 1 | 0 | 1 |  |  |  |  | Both sides |  |  |  |
| $15^{1}$ | 1 | 1 | 1 | 0 |  |  |  | Both sides | One side |  |  |  |
| $16^{1}$ | 1 | 1 | 1 | 1 |  |  |  |  | Both sides |  | " |  |

Notes: 1. For TFT-type LCD
2. Data output driver
3. Scan driver
4. Refer to "Display Color, 8-Color Display"

## Display Color

The LVIC converts R, G, B, the color data for CRT display, into the monochrome, 8-level gray scale, or 8 -color display data.

## Monochrome Display (Mode 1 to Mode 5):

 In monochrome modes 1-5, the LVIC displays two colors, namely black ( = display on) and white ( = display off). As shown in table 9, the OR of CRT display R, G, B data determines the display color.8-Level Gray Scale Display (Mode 6 to Mode 8): In 8-level gray scale modes 6-8, the LVIC thins out data on certain lines to display an 8-level gray scale according to CRT display
color (luminosity). Table 10 shows the relation between CRT display color (luminosity) and LCD color (contrast).

8-Color Display (Mode 9 to Mode 16): In 8color modes $9-16$, the LVIC displays 8 colors with red (R), green (G), and blue (B) filters on liquid crystal cells. The eight colors are the same as those provided by CRT display. As illustrated in figure 5, 8-color display has of two stripe modes: horizontal stripe mode and vertical stripe mode. In the former mode, the LVIC arranges R, G, B data horizontally, with horizontal filters. In the latter mode, the LVIC arranges $\mathrm{R}, \mathrm{G}, \mathrm{B}$ data vertically, with vertical filters. Three cells express a dot in both modes.

Table 9 Monochrome Display

| CRT Display Data |  |  | CRT Display Color | LCD |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R | G | B |  | On/Off | Color |  |
| 1 | 1 | 1 | White | On | Black |  |
| 1 | 1 | 0 | Yellow | On | Black |  |
| 0 | 1 | 1 | Cyan | On | Black |  |
| 0 | 1 | 0 | Green | On | Black |  |
| 1 | 0 | 1 | Magenta | On | Black |  |
| 1 | 0 | 0 | Red | On | Black |  |
| 0 | 0 | 1 | Blue | On | Black |  |
| 0 | 0 | 0 | Black | Off | White |  |

Table 10 8-Level Gray Scale Display

|  | pla |  | CRT |  | LCD |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R | G | B | Color | Luminosity | Color | Contrast |  |
| 1 | 1 | 1 | White | High | Black | Strong |  |
| 1 | 1 | 0 | Yellow |  |  |  |  |
| 0 | 1 | 1 | Cyan |  |  |  |  |
| 0 | 1 | 0 | Green |  |  |  |  |
| 1 | 0 | 1 | Magenta |  |  |  |  |
| 1 | 0 | 0 | Red |  |  |  |  |
| 0 | 0 | 1 | Blue |  |  |  | 3 |
| 0 | 0 | 0 | Black | Low | White | Weak |  |



Figure 6 Stripe Modes in 8-Color Display

## LCD System Configuration

The LVIC supports the following system configurations for LCD:

- Types of LCD data output:
-Data transfer: 4-bit, 8-bit, or 12-bits (4 bits for R, G, B each)
-Screen configuration: Single or dual
- How to set LCD drivers around LCD screen:
-X-driver: On one side or on both sides
-Y-driver: On one side or on both sides
Figure 7 illustrates these system configurations by mode.


System Configuration for Mode 1 and Mode 6 (4Bits Data Transfer, Dual Screen, X-Driver and YDriver on One Side Each) (Note)


System Configuration for Modes 3, 5, 10, and 14 (4-, 8-, or 12-Bits Data Transfer, Single Screen, XDriver on One Side and Y-Driver on Both Sides)


System Configuration for Modes 2, 4, 7, 8, 9, and 13 (4-, 8-, or 12-Bits Data Transfer, Single Screen, X-Driver and Y-Driver on One Side Each)


System Configuration for Mode 11 and Mode 15 (12-Bits Data Transfer, Single Screen, X-Driver on Both Sides and Y-Driver on One Side)

Note: Although there are two $X$-drivers, the $X$-driver is considered to be set on one side, not on both sides, because the LCD up panel and down panel are each regarded as one screen.

## Calculation of LDOTCK

LDOTCK frequency $f_{L}$ is calculated from the following expression:
$\mathrm{f}_{\mathrm{L}}=(\mathrm{Nhd}+6) \times 8 \times \mathrm{Nvd} \times \mathrm{f}_{\mathrm{F}}$
Nhd: number of horizontal characters displayed on LCD
Nvd: number of virtical displayed lines on LCD

## $\mathrm{f}_{\mathrm{F}}$ : FLM frequency

Here $f_{L}$ must hold the following relation, where $f_{D}$ is frequency of dot clock for CRT display (= DOTCLK).
$\mathrm{f}_{\mathrm{L}}<\mathrm{f}_{\mathrm{D}} \times 15 / 16$ or
$\mathrm{f}_{\mathrm{L}}=\mathrm{f}_{\mathrm{D}}$ (The LDOTCK phase must be inverse
of the DOTCLK phase in this case)


System Configuration for Mode 12 and Mode 16 (12-Bit Data Transfer, Single Screen, X-Driver and Y-Driver on Both Sides Each)

Notes: 1. X-drivers on both sides: Data output wires run from up and down X-drivers alternately, which widens the interval between wires to twice that for an X -driver an one side (figure 8).
2. Y-drivers on both sides: Line select signal output wires run from right and left $Y$ drivers alternately, which widens the interval between wires to twice that for $Y$ driver on one side (figure 9).

Figure 7 System Configurations by Mode (cont)


Figure 8 X-Drivers on Both Sides


Figure 9 Y-Drivers on Both Sides

## HD66840F

## Display Timing Signal Generation

CRT display data is classified into display period data and retrace period data. Only display period data is necessary for LCD. Therefore, the LVIC needs a signal announcing whether the CRT display data transferred is for the display period or not. This signal is the display timing signal.

The LVIC can generate the display timing signal from HSYNC and VSYNC. Figure 10 illustrates the relation between HSYNC, VSYNC, the display timing signal (DISPTMG), and display data. $Y$ lines and $X$ dots in the figure are specified by the vertical backporch register (R12, R13) and the horizontal backporch register (R14, R15) respectively.


Figure 10 Relation between HSYNC, VSYNC, DISPTMG, and Display Data

## Dot Clock Generation

The dot clock, which is a data latch clock, is not a standard video signal and does not appear from the CRT display plug. Thus it is necessary to generate the dot clock. The LVIC has a programmable counter and a phase comparator which are parts of a PLL circuit, and can generate the dot clock from HSYNC if a charge pump, a lowpass filter (LPF), and a voltage-controlled oscillator (VCO) are externally attached.

Figure 11 is a block diagram of a PLL circuit. A PLL (phase-locked loop) circuit is a feedback controller regenerating a clock whose frequency and phase are the same as those of a basic clock. The basic clock is HSYNC here.

At power-on, VCO outputs to the programmable counter a signal whose frequency depends on the voltage at the time. The
counter divides the frequency of the signal according to the value in the PLL frequencydividing ratio register (R10, R11) and outputs it to the phase comparator. This is the frequency-divided clock.

The comparator compares the edges of the clock and HSYNC and outputs $\overline{C U}$ or $\overline{C D}$ signal to the charge pump and LPF according to the result. The comparator outputs $\overline{\mathrm{CU}}$ when the frequency of the clock is lower than that of HSYNC or when the phase of the clock is behind that of HSYNC, while it outputs $\overline{C D}$ in the contrary case. The charge pump and LPF apply voltage to the VCO according to $\overline{C U}$ or $\overline{C D}$ signal.

This operation is repeated until the phase and the frequency of the frequency-divided clock coincide with those of HSYNC, making it a stable dot clock.


Figure 11 PLL Circuit Block Diagram
HITACHI

## HD66840F

## Doubled-in-Height Display

Doubled-in-height display doubles characters and pictures in height as illustrated in figure 12.

In TN-type LCD modes ( $=$ modes $1,2,4,6,7$, and 8), CL3 frequency is twice as high as CL1 frequency (figure 13). As a result, using CL3 instead of CL1 as a shift clock (figure 14) enables two lines to be selected while an Xdriver (data output driver) is outputting the same data, realizing doubled-in height dis-
play. However, the following procedures are necessary in this display since multiplexing duty ratio becomes twice as great as the value specified as the number of vertical displayed lines.

1. Halve the frequency of the LCD dot clock (= LDOTCK)
2. Halve the number of vertical displayed lines

This function is provided only for TN-type LCD.


Doubled-in-height display

Figure 12 Doubled-in-Height Display Example


Figure 13 Relation between CL1 and CL3 in Modes 1, 2, 4, 6, 7, and 8


Figure 14 Connection for Doubled-in-Height Display

## Display Timing Signal Fine Adjusment

When the display timing signal is supplied externally, a phase shift might appear between CRT data and the display timing signal. This is because each signal has its own peculiar lag. The LVIC can adjust the display timing signal with the FO-F3 pins or the fine adjust register (R9) to correct this phase shift.

Table 11 shows the relation between F3-F0 pins, data bit 3 to data bit 0 of the fine adjust register, and fine adjustment. Concerning the polarity of the number of dots adjusted, indicates advancing the phase of the display timing signal and + indicates delaying it. F3
pin or data bit 3 of R9 selects the polarity. The adjustment reference point is the display start position.

Figure 15 shows examples of adjusting the display timing signal. Since the signal is two dots ahead of the display start position in case (1), (F3, F2, F1, F0) or (data bits 3, 2, 1, 0 of R9) should be set to ( $1,0,1,0$ ) to delay the signal for two dots. Since the signal is two dots behind the display start position in case (2), they should be set to ( $0,0,1,0$ ) to advance the signal for two dots. When there is no need to adjust the signal, settings of either ( $0,0,0$, 0 ) or ( $1,0,0,0$ ) will do.

Table 11 Pins, Data Bits of R9, and Fine Adjustment

| Pin: | F3 | F2 | F1 | F0 | Number of Dots |
| :--- | :---: | :---: | :---: | :---: | :---: |
| R9 Bit: | 3 | 2 | 1 | 0 | Adjusted |
|  | 0 | 0 | 0 | 0 | 0 |
|  | 0 | 0 | 1 | -1 |  |
|  |  | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ |
|  | 1 | 1 | 0 | -6 |  |
|  | 1 | 1 | 1 | -7 |  |
|  | 1 | 0 | 0 | 0 | 0 |
|  | 0 | 0 | 1 | +1 |  |
|  |  | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ |
|  | 1 | 1 | 0 | +6 |  |
|  | 1 | 1 | 1 | +7 |  |

Note: When adjusting the display timing signal with pins, set ADJ pin to 1 .


## Figure 15 Adjustment of Display Timing Signal

## HITACHI

## Internal Registers

The LVIC has an address register (AR) and sixteen data registers (R0-R15). In order to specify one of the sixteen data registers, write its register address into the address register. The MPU transfers data to the data register corresponding to the written address.

All the registers are valid only when the LVIC is controlled by the internal register programming method and are invalid (don't care) when by the pin programming method.

## Address Register (AR)

The address register (figure 16) is composed of four bits and specifies one data register out of sixteen. This register is selected by the MPU when RS pin is low and specifies any data register with the register address written by the MPU.

## Control Register 1 (R0)

Control register 1 (figure 17) is composed of four bits, including two invalid bits. Each of two valid bits has its own function. Reading from and writing into invalid bits are possible. However, these operations do not affect the LSI function.

- DSP Bit
-DSP = 1: LVIC generates the display timing signal
- DSP $=0$ : LVIC does not generate the display timing signal
(If $\mathrm{DCK}=1$, the display timing signal is generated in spite that $\mathrm{DSP}=0$ )
- DCK Bit
- DCK = 1: LVIC generates the dot clock
$-\mathrm{DCK}=0$ : LVIC does not generate the dot clock


Figure 16 Address Register


Figure 17 Control Register 1

## Control Register 2 (R0)

Control register 2 (figure 18) is composed of four bits and has three functions.

- MC Bit
$-\mathbf{M C}=1: \mathbf{M}$ signal alternates per line
$-\mathrm{MC}=0: \mathrm{M}$ signal alternates per frame
- DON Bit
-DON = 1: Display on
$-\mathrm{DON}=0$ : Display off
- MS1 and MSO Bits
-Select the memory type (table 12)
Vertical Displayed Lines Register (R2, R3, High-Order 2 Bits of R4), CL3 Period Register (Low-order 2 Bits of R4, R5)

The vertical displayed lines register (figure 19 ) is composed of ten bits (R2 + R3 + high-
order two bits of R4) and specifies the number of vertical displayed lines. This register can specify both even and odd numbers in modes for a Y-driver on one side and single screen configuration, but even numbers only in the other modes. The value to be written into this register is (Nvd - 1), where Nvd = number of vertical displayed lines.

The CL3 period register is composed of six bits (low-order two bits of R4 + R5) and specifies the period of CL3 in 8-color display modes with horizontal stripes. Thus this register is invalid in the other modes. CL3 is a clock for the LVIC to output R, G, B data separately to LCD drivers. The value to be written into this register is ( $\mathrm{Nh} \mathbf{d}+6$ ) $\times 1 / 3-$ 1, where Nhd $=$ number of horizontal displayed characters. When (Nhd +6 ) is not divisible by 3, the quotient should be rounded up or rounded down.

Table 12 Memory Type and MS1, MSO

| MS1 | MS0 | Memory Type |
| :--- | :--- | :--- |
| 0 | 0 | No memory |
| 0 | 1 | 8 -kbytes |
| 1 | 0 | 32-kbytes |
| 1 | 1 | 64-kbytes |



Figure 18 Control Register 2

| $\text { R4 } \quad \text { R2 }$ |  |  |  |  |  |  | R3 |  |  |  | R4 R5 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | I |
| Data Bit | 3 | 2 | 3 | 2 | 1 | 0 | 3 | 2 | 1 | 0 | 1 | 0 | 3 | 2 | 1 | 0 |
| Value | Nvd - 1 (Unit: Lines) |  |  |  |  |  |  |  |  |  | $(\text { Nhd }+6) \times 1 / 3-1$ <br> (Unit: Characters) |  |  |  |  |  |
| Vertical Displayed Lines Register |  |  |  |  |  |  |  |  |  |  |  |  | Peri | Re | te |  |

Figure 19 Vertical Displayed Lines Register and CL3 Period Register

## HD66840F

## Horizontal Displayed Characters Register (R6, R7)

The horizontal displayed characters register (figure 20) is composed of eight bits (R6 + R7) and specifies the number of horizontal displayed characters. This register can specify even numbers only. The most significant bit of R6 is invalid in the modes for dual screen configuration. When writing into this register, shift (Nhd - 1) in the low-order direction for one bit to cut off the least significant bit. Figure 20 shows how to write a value into the register when Nhd $=90$.

## CL3 Pulse Width Register (R8)

The CL3 period register (figure 22) is composed of four bits and specifies the high-level pulse width of CL3. When controlling TFTtype LCDs, each gate of the LCD has to hold data from the time a Y-driver outputs the line select and shift signal to the time an X-driver the outputs next display data. Data must be held while CL3 is high. However, even when the LVIC is not controlling TFT-type LCDs, CL3 appears with the high-level pulse width specified by this register.


Figure 20 Horizontal Displayed Characters Register


Figure 21 How to Write The Number of Horizontal Displayed Characters


Figure 22 CL3 Pulse Width Register

## Fine Adjust Register (R9)

The fine adjust register (figure 23) is composed of four bits and adjusts the externally supplied display timing signal to synchronize its phase with that of LCD data. The value to be written into this register is determined by the interval between the positive edge of the display timing signal and the display start position. For more details, refer to "Display Timing Signal Fine Adjustment." This register is invalid when the display timing signal is generated internally.

## PLL Frequency-Dividing Ratio Register (R10, R11)

The PLL frequency-dividing ratio register (figure 24) is composed of eight bits (R10 +

R11) and specifies the PLL frequency-dividing ratio for generating a dot clock by a PLL circuit. The value to be written into this register is determined by the ratio of the frequency of HSYNC to that of the dot clock which the user wants. This register is invalid when the dot clock is supplied externally and is valid only when the LVIC is controlled by the internal register programming method and the DCK bit of control register 1 (R0) is 1. The written value in this register ( $\mathrm{N}_{\mathrm{PLL}}$ ) is obtained with the following expression:

$$
N_{\text {PLL }}=\text { NCht } \times 8-731
$$

Ncht: total number of characters for CRT
Ncht can be obtained as follows from the specifications of a CRT monitor:
Ncht $=1 / 8 \times$ (DOTCLK frequency)/ (HSYNC frequency)


Figure 23 Fine Adjust Register


Figure 24 PLL Frequency-Dividing Ratio Register

## Vertical Backporch Register (R12, R13)

The vertical backporch register (figure 25) is composed of eight bits (R12 + R13) and specifies the vertical backporch. The vertical backporch is the number of lines between the positive edge of VSYNC and that of the display timing signal (DISPTMG). For more details, refer to "Display Timing Signal Generation." This register is invalid when the display timing signal is supplied externally and is valid only in a system which controls the LVIC by the internal register programming method and where the DSP bit of control register 1 (RO) is 1 . (If the DCK bit of control register 1 (RO) is 1, DISPTMG will always be regenerated and the register is enabled even when DSP $=0$.)

## Horizontal Backporch Register (R14, R15)

The horizontal backporch register (figure 26) is composed of eight bits (R14 + R15) and specifies the horizontal backporch. The horizontal backporch is the number of characters between the positive edge of HSYNC and that of the display timing signal (DISPTMG). For more details, refer to "Display Timing Signal Generation". This register is invalid when the display timing signal is supplied externally and is valid only in a system which controls the LVIC by the internal register programming method and where the DSP bit of control register 1 (RO) is 1 . (If the DCK bit of control register 1 (RO) is 1 , DISPTMG will always be generated and this register is enabled even when DSP $=0$.)


Figure 25 Vertical Backporch Register


Figure 26 Horizontal Backporch Register

## Reset

$\overline{\text { RES }}$ pin resets and starts the LVIC. Make sure to hold the reset signal low for at least $1 \mu \mathrm{~s}$ after power-on.

Reset is defined as shown in figure 27.

## State of Pins During Reset

$\overline{\text { RES }}$ basically does not control output pins and operates regardless of the other input pins. Output pins can be classified into the following five groups depending on their reset state.

1. Keeps state before reset: CL2
2. Driven to high-impedance state (fixed low when using no memory): RD0-RD7, GD0-GD7, BD0-BD7
3. Fixed high: $\overline{\mathrm{MWE}}, \mathrm{CL} 4, \mathrm{M}, \overline{\mathrm{CD}}, \overline{\mathrm{MCS}}$
4. Fixed low: MA0-MA12, R0-R3, G0-G3, B0B3, CS, CL1, CL3, FLM, A0-A3, CU
5. Fixed high or low depending on the memory in use (table 13): MA13-MA15, $\overline{\mathrm{MCSO}}$

## State of Registers During Reset

$\overline{\text { RES }}$ pin does not affect register contents. Therefore, registers can be both read and written by the MPU even during reset. Registers keep the contents they had before reset until they are rewritten.

## Memory Clear Function

After reset, the LVIC writes 0 in the memory area specified by MSELO and MSEL1 (table 7) regardless of $\mathrm{R}, \mathrm{G}, \mathrm{B}$ data.

Table 13 Memory Type and State of Pins During Reset

| Kind of Memories | MA13 | MA14 | MA15 | MCS0 |
| :--- | :--- | :--- | :--- | :--- |
| No memory | Low | Low | High | High |
| 8 -kbyte memory | High | High | High | Low |
| 32-kbyte memory | Low | Low | High | Low |
| 64-kbyte memory | Low | Low | Low | Low |



Figure 27 Reset Definition

## User Precautions

1. There are the following limitations when the user uses no memory (MSELO $=0$, MSEL1 = 1).

- The display modes for dual screen configuration ( $=$ mode 1 and mode 6) are disabled.
- The LVIC cannot support the LCD systems with Y-drivers on both sides. Even if the user selects the mode for a system with Y-drivers on both sides ( $=$ mode $3,5,10,12,14$, or 16 ), the operation of the LVIC is exactly the same as that in the mode for the system with a Y-driver on one side ( $=$ mode $2,4,9,11,13$, or 15 ).

Leave CL4 terminal disconnected in this case.
2. The LVIC might operate irregularly until the internal registers have been written after reset in the system which controls the LVIC by internal register programming method.
3. Memory clear function might not work normally at power-on or after reset if MSELO and MSEL1 are not properly set to the value corresponding to the memories in use.
4. Since the LVIC is a CMOS LSI, input pins must not be left disconnected. Refer to table 1 concerning how to deal with each pin.

## Programming

The values written in internal registers have the limits listed in table 14. The symbols in the
table are defined as shown in table 15 and figure 27.

## Table 14 Limit on Values Written in Registers

| Function | Limit | Notes | Applicable Registers |
| :---: | :---: | :---: | :---: |
| Screen Configuration | $4 \leqq$ Nvd $\leqq$ (Ncvbp + Ncvsp) - $1 \leqq 1024$ |  | R2, R3, R4, R6, R7 |
|  | $4 \leqq$ Nhd $\leqq$ (Nchbp $\times 1 / \mathrm{n}+$ Nchsp) $-1 \leqq 506$ | 1,8 |  |
|  | $(\mathrm{Nhd}+6) \times \mathrm{n} \times \mathrm{Nvd} \times \mathrm{f}_{\mathrm{F}} \leqq \mathrm{f}_{\mathrm{D}} \leqq 30 \mathrm{MHz}$ | 2, 8 | R2, R3, R4, R6, R7 |
| CL3 Control | $1 \leqq$ Npw $\leqq$ (Nhd + 6) $\times 1 / 2-1$ | 3 | R4, R5, R6, R7, R8 |
|  | $1 \leqq$ Npw $\leqq$ Nhd | 4 |  |
|  | $1 \leqq$ Npw $\leqq$ Npc - 1 | 5 |  |
| DISPTMG | $1 \leqq$ Nchbp $\leqq 256$ | 6 | R12, R13, R14, R15 |
| Regeneration | $1 \leqq \mathrm{Ncvbp} \leqq 256$ | 6 |  |
| Without | $4 \leqq$ Nhd § Nchsp - 4 | 7 | R2, R3, R4, R6, R7 |
| Buffer Memory | $4 \leqq$ Nvd $\leqq$ Ncvsp - 4 | 7 |  |

Notes: 1. Nhd $\leqq 256$ in dual screen configuration ( $=$ mode 1 and mode 6)
2. $f_{F}$ : FLM frequency, $f_{D}$ : frequency of CRT dot clock, $f_{L}$ : frequency of LCD dot clock for LCD $f_{L}<f_{D} \times 15 / 16$, or $f_{L}=f_{D}$
3. In modes 1, 2, 4, 6, 7, and 8
4. In modes 3, 5, 9, 10, 11, and $12(\mathrm{Npw}=($ value in R8) +5$)$
5. In modes 13, 14, 15, and 16 (Npw $=$ (value in R8) +5 )
6. Value in R14, R15 $\leqq($ Nchsp $\times n+$ Nchbp $)-$ Nhd $\times n-2$

Value in R12, R13 (Ncvsp + Ncvbp) - Nvd - 2
7. $N h t=$ Nchsp + Nchbp $\times 1 / n, N d=$ Ncvbp + Ncvsp
(Nht $=$ Nhd $+6, \mathrm{Nd}=$ Nvd when using buffer memory)
8. n : Horizontal character pitch (the number of horizontal dots in one character).

## HITACHI

## Table 15 Symbol Definition

| Symbol | Definition |
| :--- | :--- |
| Nchd | Number of horizontal displayed characters on CRT display |
| Nchsp | Number of characters between the positive edge of DISPTMG and that of HSYNC ( = Horizon- <br> tal sync position) |
| Nchbp | Number of dots between the positive edge of HSYNC and that of DISPTMG ( = horizontal <br> backporch) |
| Ncvbp | Number of lines between the negative edge (positive edge when VSYNC is high in active state) <br> of VSYNC and the first positive edge of DISPTMG ( = vertical backporch) |
| Ncvsp | Number of lines between the first positive edge of DISPTMG and the next negative edge of <br> VSYNC ( = vertical sync position) |
| Ncvd | Number of vertical displayed lines on CRT display |
| Nhd | Number of horizontal displayed characters (on LCD) |
| Npc | Number of characters during CL3 period (= CL3 pulse cycle) |
| Npw | Number of characters while CL3 is high (= CL3 pulse width) |
| Nht | Total number of horizontal characters |
| Nvd | Number of vertical displayed lines (on LCD) |



Figure 28 Symbol Definition

## Absolute Maximum Ratings

| Item | Symbol | Ratings | Unit |
| :--- | :--- | :--- | :--- |
| Power supply voltage | $\mathrm{V}_{\mathrm{cc}}$ | -0.3 to +7.0 | V |
| Input voltage | $\mathrm{V}_{\text {in }}$ | -0.3 to $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| Operating temperature | $\mathrm{T}_{\text {opr }}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

Notes: 1. Permanent LSI damage may occur if maximum ratings are exceeded. Normal operation should be under recommended operating conditions ( $\mathrm{Vcc}=5.0 \mathrm{~V} \pm 10 \%$, GND $=0 \mathrm{~V}$, Ta $=-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ ). If these conditions are exceeded, it could affect reliability of the LSI.
2. All voltages are referenced to $\mathrm{GND}=0 \mathrm{~V}$.

## Electrical Characteristics

DC Characteristics $1\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}, \mathrm{Ta}=-20^{\circ} \mathrm{C}\right.$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)


Notes: 1. TTL interface inputs: R, G, B, HSYNC, VSYNC, DISPTMG, RDO-RD7, GDO-GD7, BDOBD7, DO-D3, A0/RD/XDOT, $\overline{\text { RS/ADJ, }} \overline{\mathrm{CS}} / \mathrm{MSO}$
CMOS interface inputs: DMO-DM3, DOTE, PMODO, PMOD1, A1/YLO-A2/YL2
2. TTL interface outputs: $\mathrm{A} 0 / \overline{\mathrm{RD}} / \mathrm{XDOT}, \mathrm{A} 1 / \mathrm{YLO}-\mathrm{A} 3 / \mathrm{YL2}, \mathrm{D} 0-\mathrm{D} 3, \mathrm{RD0}-\mathrm{RD} 7, \mathrm{GDO}-\mathrm{GD7}$, BDO-BD7, MAO-MA15, MCSO, MCS1, MWE
CMOS interface outputs: $\overline{C U}, \overline{C D}$, RO/LUO-R3/LU3, GO/LDO-G3/LD3, BO-B3, M, FLM, CL1, CL2, CL3, CL4
3. I/O common pins: AO/ $\overline{R D} / X D O T, A 1 / Y L O-A 3 / Y L 2, D 0-D 3, R D O-R D 7, G D O-G D 7, B D O-$ BD7
Inputs except I/O common pins: HSYNC, VSYNC, PMODO, PMOD1, RS/ADJ, $\overline{C S} / M S O$, WR/MS1, RES, DOTE, DMO-DM3, LDOTCK, DOTCLK, R, G, B, DISPTMG
4. TTL interface: $\bar{W} / \mathbf{M S} 1$, LDOTCK, DOTCLK
5. TTL interface: $\overline{W R} / M S 1$

DC Characteristics $2\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{Ta}=-20^{\circ} \mathrm{C}\right.$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)
$\left.\begin{array}{lllllll}\text { Item } & & \text { Symbol } & \text { Min } & \text { Max } & \text { Unit } & \text { Test Conditions } \\ \hline \text { Input high voltage } & \overline{R E S} & & V_{I H} & V_{C C}-0.5 & V_{C C}+0.3 & \mathrm{~V} \\ & \text { TTL interface }{ }^{1}, \overline{R E S} & & 2.0 & V_{C C}+0.3\end{array}\right)$

Notes: 1. TTL interface inputs: R, G, B, HSYNC, VSYNC, DISPTMG, DOTCLK, LDOTCK, RDO-RD7, GD0-GD7, BDO-BD7, DO-D3, A0/ $\overline{\mathrm{RD}} / \mathrm{XDOT}, \overline{\mathrm{RS}} / \mathrm{ADJ}, \overline{\mathrm{CS}} / \mathrm{MSO}, \overline{\mathrm{WR}} / \mathrm{MS} 1$
CMOS interface inputs: DMO-DM3, DOTE, PMODO, PMOD1, A1/YLO-A2/YL2
2. TTL interface outputs: $A 0 / \overline{R D} / X D O T, A 1 / Y L O-A 3 / Y L 2, D 0-D 3, R D O-R D 7, G D 0-G D 7$, BDO-BD7, MAO-MA15, MCSO, MCS1, MWE CMOS interface outputs: $\overline{C U}, \overline{C D}$, RO/LUO-R3/LU3, GO/LDO-G3/LD3, BO-B3, M, FLM, CL1, CL2, CL3, CL4
3. $1 / \mathrm{O}$ common pins: $\mathrm{AO} / \overline{\mathrm{RD}} / \mathrm{XDOT}, \mathrm{A} 1 / \mathrm{YLO}-\mathrm{A} 3 / \mathrm{YL2}, \mathrm{DO}-\mathrm{D} 3$, RDO-RD7, GD0-GD7, BDOBD7
Inputs except I/O common pins: HSYNC, VSYNC, PMODO, PMOD1, RS/ADJ, $\overline{C S} / M S O$, WR/MS1, RES, DOTE, DMO-DM3, LDOTCK, DOTCLK, R, G, B, DISPTMG

Video Signal Interface

| Item | Symbol | Min | Max | Unit | Remark |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DOTCLK cycle time | ${ }_{\text {t }}^{\text {CYCD }}$ | 40 | 1000 | ns |  |
| DOTCLK high-level pulse width | tWDH | 20 | - | ns |  |
| DOTCLK low-level pulse width | twDL | 20 | - | ns |  |
| DOTCLK rise time | $t_{\text {Dr } 1}$ | - | 5 | ns |  |
| DOTCLK fall time | $t_{\text {df1 }}$ | - | 5 | ns |  |
| R, G, B, setup time | tvos | 10 | - | ns |  |
| R, G, B, hold time | $t_{\text {VDH }}$ | 10 | - | ns |  |
| DISPTMG setup time | tots | 10 | - | ns |  |
| DISPTMG hold time | tDTH | 10 | - | ns |  |
| HSYNC setup time | $\mathrm{t}_{\text {HSS }}$ | 10 | - | ns |  |
| HSYNC hold time | $\mathrm{t}_{\mathrm{HSH}}$ | 10 | - | ns |  |
| Phase shift setup time | tpDS | $2 \mathrm{t}_{\mathrm{CYCD}}$ | - | ns |  |
| Phase shift hold time | tPDH | 2 tcYCD | - | ns |  |
| Input signal rise time | $\mathrm{t}_{\mathrm{D} 2}$ | - | 10 | ns | Except DOTCLK |
| Input signal fall time | $t_{\text {df2 }}$ | - | 10 | ns | Except DOTCLK |

## HITACHI

## HD66840F



Figure 29 Video Signal Interface

## HITACHI

## Buffer Memory Interface

| Item | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Read cycle time | $\mathrm{t}_{\mathrm{RC}}$ | $5 \mathrm{tcYCD}^{-50}$ | - | ns |
| RD0-RD7, GD0-GD7, BD0-BD7 data setup time | tSMD | 25 | - | ns |
| RDO-RD7, GD0-GD7, BD0-BD7 data hold time | thmo | 0 | - | ns |
| Write cycle time | twc | 6 tcycd - 50 | - | ns |
| Address setup time | $t_{\text {AS }}$ | $t_{\text {CYCD }}-30$ | - | ns |
| Address hoid time | twr | $t_{\text {CYCD }}-30$ | - | ns |
| Chip select time | tcw | $4 \mathrm{tcycd}^{-40}$ | - | ns |
| Write pulse width | twp | $4 \mathrm{tcYCD}^{-40}$ | - | ns |
| RD0-RD7, GD0-GD7, BD0-BD7 output setup time | TSMDW | $2 \mathrm{t}_{\text {CYCD }}-25$ | - | ns |
| RD0-RD7, GD0-GD7, BD0-BD7 output hold time | thmow | 0 | - | ns |

Note: tcrco indicates DOTCLK cycle time ( $\min 40 \mathrm{~ns}, \max 1000 \mathrm{~ns}$ ).

Figure 30 Buffer Memory Interface (RAM Read Timing)

HITACHI


LCD Driver Interface (TN-Type LCD Driver)

| Item | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| CL2 cycle time | twCL2 | 166 | - | ns |
| CL2 high-level pulse width | twCL2H | 50 | - | ns |
| CL2 low-level pulse width | twCL2L | 50 | - | ns |
| CL2 rise time | $\mathrm{t}_{\mathrm{CL} 2 \mathrm{r}}$ | - | 30 | ns |
| CL2 fall time | ${ }_{\text {tcl2f }}$ | - | 30 | ns |
| CL1 high-level pulse width | twCLiH | 200 | - | ns |
| CL1 rise time | $\mathrm{tcLl}^{1 r}$ | - | 30 | ns |
| CL1 fall time | $\mathrm{t}_{\text {CLIf }}$ | - | 30 | ns |
| CL1 setup time | ${ }_{\text {tsCL1 }}$ | 500 | - | ns |
| CL1 hold time | $t_{\text {HCL1 }}$ | 200 | - | ns |
| FLM hold time | $\mathrm{t}_{\mathrm{HF}}$ | 200 | - | ns |
| M output delay time | $t_{\text {DM }}$ | - | 300 | ns |
| Data delay time | $t_{D D}$ | -20 | 20 | ns |
| LDOTCK cycle time | twLoot | 41 | - | ns |

Note: All the values are measured at $\mathrm{f}_{\mathrm{CL} 2}=6 \mathrm{MHz}$.

LCD Driver Interface (TFT-Type LCD Driver)

| Item | Symbol | Min | Max | Unit | Remark |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CL2 cycle time ( $X$ drivers on one side) | $\mathrm{t}_{\text {TCL2S }}$ | 160 | - | ns | Figure 34, 35 |
| CL2 high-level width ( X drivers on one side) | ${ }_{\text {tTCL2 }}$ HS | 30 | - | ns |  |
| CL2 low-level width (X drivers on one side) | tTCL2LS | 30 | - | ns |  |
| CL2 cycle time ( X drivers on both side) | ttcl2d | 320 | - | ns |  |
| CL2 high-level width ( X drivers on both side) | ${ }_{\text {tTCL2 }}$ HD | 80 | - | ns |  |
| CL2 low-level width (X drivers on both side) | $\mathrm{t}_{\text {TCL2LD }}$ | 80 | - | ns |  |
| CL2 rise time | $\mathrm{t}_{\mathrm{CL} 2 \mathrm{r}}$ | - | 30 | ns |  |
| CL2 fall time | $\mathrm{t}_{\text {cl2f }}$ | - | 30 | ns |  |
| CL1 high-level width | $\mathbf{t}_{\text {TCL1 }}{ }^{\text {H }}$ | 200 | - | ns |  |
| CL1 rise time | tclir | - | 30 | ns |  |
| CL1 fall time | tclif | - | 30 | ns |  |
| Data delay time | $\mathrm{t}_{\mathrm{DD1}}$ | -20 | 20 | ns |  |
| Data set up time | tios | 15 | - | ns |  |
| Data hold time | $\mathrm{t}_{\text {LDH }}$ | 15 | - | ns |  |
| CL1 setup time | $\mathrm{t}_{\text {TSCL1 }}$ | 500 | - | ns |  |
| CL1 hold time | $\mathrm{t}_{\text {THCL1 }}$ | 200 | - | ns |  |
| CL3 delay time | $\mathrm{t}_{\mathrm{DCL}}$ | 50 | - | ns |  |
| M delay time | $\mathrm{t}_{\mathrm{DM}}$ | - | 300 | ns |  |
| FLM hold time | $\mathrm{t}_{\text {TFH }}$ | 200 | - | ns |  |
| LDOTCK cycle time | twldot | 40 | - | ns |  |



Figure 33 CL1, FLM and M (Reduced View of Figure 32)


Figure 34 LCD Driver Interface (TFT-type LCD Driver Interface)


Figure 35 CL1, CL3, CL4, FLM, M (Reduced view of figure 34 in the horizontal stripe mode)

## HD66840F

## Register Programming, MPU Write

| Item | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{RD}}$ high-level pulse width | twrde | 190 | - | ns |
| $\overline{\mathrm{RD}}$ low-level pulse width | twrdi | 190 | - | ns |
| $\overline{\text { WE }}$ high-level pulse width | twwer | 190 | - | ns |
| $\overline{W E}$ low-level pulse width | twwel | 190 | - | ns |
| $\overline{\overline{C S}}$, RS setup time | $t_{\text {AS }}$ | 0 | - | ns |
| $\overline{\mathrm{CS}}, \mathrm{RS}$ hold time | $\mathrm{t}_{\text {AH }}$ | 0 | - | ns |
| DO-D3 setup time | tosw | 100 | - | ns |
| DO-D3 hold time | tDHW | 0 | - | ns |
| DO-D3 output delay time | todr | - | 150 | ns |
| DO-D3 output hold time | tDHR | 10 | - | ns |



Figure 36 MPU Interface

## Register Programming, ROM Write

| Item | Symbol | Min | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| A cycle time | $t_{C Y C A}$ | 528 | - | $n$ |
| A rise time | $t_{\text {Ar }}$ | - | 100 | ns |
| A fall time | $\mathrm{t}_{\text {Af }}$ | - | 100 | ns |
| D ROM data setup time | $\mathrm{t}_{\text {DSWD }}$ | 120 | - | ns |
| D ROM data hold time | $\mathrm{t}_{\text {DHWD }}$ | 0 | - | ns |

Note: $\mathrm{t}_{\mathrm{CYCA}}=16 \mathrm{t}_{\mathrm{CYCD}}$


Figure 37 ROM Interface

PLL Interface

| Item | Symbol | Min | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| $\overline{\overline{C U}}$ fall delay time | tuf | - | 80 | ns |
| $\overline{\overline{C U}}$ rise delay time | tur | - | 80 | ns |
| $\overline{\overline{C D}}$ fall delay time | tof $^{\overline{C D}}$ rise delay time | tor | - | 80 |

Reset Input

| Item | Symbol | Min | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| $\overline{\text { RES }}$ input pulse width | $\bar{t} \overline{\text { RES }}$ | 1 | - | $\mu \mathrm{s}$ |



Figure 38 PLL Interface


Figure 39 Reset Input

## HITACHI

## Load Circuits

TTL Load

| Pin | $\mathbf{R}_{\mathbf{L}}$ | R | $C_{L}$ | Remarks |
| :---: | :---: | :---: | :---: | :---: |
| MAO-MA15, $\overline{\text { MWE }}, \overline{M C S O}, \overline{M C S 1}$, RDO-RD7, GD0-GD7, BD0-BD7 | $2.4 \mathrm{k} \Omega$ | $11 \mathrm{k} \Omega$ | 40 pF | tr, tf: Not specified |
| A0/RD/XDOT, A1/YLO-A3/YL2 | $2.4 \mathrm{k} \Omega$ | $11 \mathrm{k} \Omega$ | 40 pF | tr, tf: Specified |
| Capacitive Load |  |  |  |  |
| Pin | c |  | Remarks |  |
| CL1, CL2, CL3, CL4 | 40 pF |  | tr, tf: Specified |  |
| $\begin{aligned} & \text { RO-R3, GO-G3, BO-B3, } \\ & \text { FLM } \overline{C U}, \overline{C D}, ~ M \end{aligned}$ | 40 pF |  | tr, tf: Not specified |  |



Figure 40 TTL Load Circuit


Figure 41 Capacitive Load Circuit

Refer to application note (No. ADE-502-011) for detail of this product.

## LCD Video Interface Controller II (LVIC-II)

## Description

The HD66841F LCD video interface controller (LVIC-II) converts standard RGB video signals for CRT display into LCD data. It enables a CRT display system to be replaced by an LCD system without any changes, and it also enables software originally intended for CRT display to control an LCD.

Since the LVIC-II can control TFT-type LCDs in addition to current TN-type LCDs, it can support monochrome, 8 -level gray-scale, and 8 -color displays. Thanks to a gray-scale palette, any 8 levels can be selected from 13 gray-scale levels, depending on the LCD panel used.

The LVIC-II also features a programmable screen size and can control a large-panel LCD of up to 720 $\times 512$ dots.

## Features

- Conversion of RGB video signals used for CRT display into LCD data:
- Monochrome display data
- 8-level gray-scale data
- 8-color display data
- Selectable LVIC-II control method:
- Pin programming method
- Internal register programming method (either with MPU or ROM)
- Programmable screen size:
- 640 or 720 dots ( 80 or 90 characters) wide by $200,350,400,480,512$, or 540 dots (lines) high, using the pin programming method
-32 to 4048 dots ( 4 to 506 characters) wide by 4 to 1024 dots (lines) high, using the internal register programming method
- Double-height display capability
- Generation of display timing signal (DISPTMG) from horizontal synchronization (HSYNC) and vertical synchronization (VSYNC) signals
- Internal PLL circuit capable of generating a CRT display dot clock (DOTCLK) (external charge pump, low pass filter (LPF), and voltagecontrolled oscillator (VCO) required)
- Control of both TN-type LCDs and TFT-type LCDs
- Gray-scale level selection from gray-scale palette
- Maximum operating frequency: 30 MHz (DOTCLK)
- LCD driver interface: 4 -, 8 -, or 12 -bit (4 bits each for R, G, and B) parallel data transfer
- Recommended LCD drivers: HD61104 (column), HD61105 (row), HD61106 and HD66107T (column/row)
- Direct interface with buffer memory (no external decoder required)
- $1.3-\mu \mathrm{m}$ CMOS processing
- Single power supply: $+5 \mathrm{~V} \pm 10 \%$
- Package: 100-pin plastic QFP (FP-100A)


## Pin Arrangement



## HD66841F

## Pin Description

The LVIC-II's pins are listed in table 1 and their functions are described below.

Table 1 Pin Description

| Classification | Symbol | Pin Number | Pin Name | //O | Note(s) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power supply | $\mathrm{V}_{\mathrm{CC}} 1-\mathrm{V}_{\mathrm{CC}} 3$ | 96, 30, 76 | $\mathrm{V}_{\mathrm{CC}}{ }^{1}$ to $\mathrm{V}_{\mathrm{CC}}{ }^{3}$ | - |  |
|  | GND1-GND6 | 88, 9, 23, | Ground 1 to Ground 6 | - |  |
|  |  | 37, 50, 65 |  |  |  |
| Video signal interface | R, G, B | 91, 92, 93 | Red, green, and blue serial data | 1 | 1 |
|  | HSYNC | 89 | Horizontal synchronization | 1 |  |
|  | VSYNC | 90 | Vertical synchronization | 1 |  |
|  | DISPTMG | 95 | Display timing | 1 | 2 |
|  | DOTCLK | 94 | Dot clock | 1 |  |
| LCD interface | RO-R3 | 69-66 | LCD red data 0-3 | 0 | 3 |
|  | LU0-LU3 | 69-66 | LCD upper panel data 0-3 | 0 | 4 |
|  | G0-G3 | 64-61 | LCD green data 0-3 | 0 | 3, 5 |
|  | LD0-LD3 | 64-61 | LCD lower panel data 0-3 | 0 | 4,5 |
|  | B0-B3 | 60-57 | LCD blue data 0-3 | 0 | 3, 6 |
|  | CL1 | 72 | LCD data line select clock | 0 |  |
|  | CL2 | 73 | LCD data shift clock | 0 |  |
|  | CL3 | 74 | Y-driver shift clock 1 | 0 | 7 |
|  | CL4 | 75 | Y-driver shift clock 2 | 0 | 7 |
|  | FLM | 71 | First line marker | 0 |  |
|  | M | 70 | LCD driving signal alternation | 0 |  |
|  | LDOTCK | 77 | LCD dot clock | 1 |  |
| Buffer memory interface | $\overline{\text { MCSO, }}$ MCS1 | 27, 28 | Memory chip select 0, 1 | 0 | 8 |
|  | MWE | 29 | Memory write enable | 0 | 8 |
|  | MA0-MA15 | 10-22, 24-26 | Memory address 0-15 | 0 | 8 |
|  | RD0-RD7 | 31-36, 38, 39 | Memory red data 0-7 | IVO | 8 |
|  | GDO-GD7 | 40-47 | Memory green data 0-7 | IVO | 8,9 |
|  | BD0-BD7 | 48, 49, 51-56 | Memory blue data 0-7 | I/O | 8,9 |
| Mode setting | PMODO, PMOD1 | 78, 79 | Program mode 0, 1 | 1 |  |
|  | DOTE | 80 | Dot clock edge change | 1 |  |
|  | SPS | 81 | Synchronization polarity select | 1 |  |
|  | DM0-DM3 | 82-85 | Display mode 0-3 | 1 |  |
|  | MSO, MS1 | 98, 99 | Memory select 0, 1 | 1 | 10, 11 |
|  | XDOT | 1 | X-dot | 1 | 10 |
|  | YLO-YL2 | 2-4 | Y-line 0-2 | 1 | 10, 12 |

Table 1 Pin Description(cont)

| Classification | Symbol | Pin Number | Pin Name | vo | Note(s) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Mode setting | ADJ | 100 | Adjust | 1 | 10 |
|  | F0-F3 | 5-8 | Fine adjust 0-3 | 1 | 10 |
| MPU interface | CS | 98 | Chip select | 1 | 10, 11 |
|  | WR | 99 | Write | 1 | 10, 11, 13 |
|  | RD | 1 | Read | 1 | 10, 13 |
|  | RS | 100 | Register select | 1 | 10 |
|  | D0-D3 | 5-8 | Data 0-3 | 1/0 | 10 |
|  | RES | 97 | Reset | 1 | 14 |
| ROM interface | A0-A4 | 1-4, 100 | Address 0-4 | 0 | 10 |
|  | D0-D3 | 5-8 | Data 0-3 | 1 | 10 |
| PLL interface | $\overline{C D}$ | 86 | Charge down | 0 |  |
|  | $\overline{C U}$ | 87 | Charge up | 0 |  |

Notes: 1. Fix $G$ and $B$ pins low if CRT display data is monochrome.
2. Fix high or low if the display timing signal is generated internally.
3. For 8 -color display modes.
4. For monochrome or 8-level gray-scale display modes.
5. Leave disconnected in 4-bit/single-screen data transfer modes.
6. Leave disconnected in monochrome or 8 -level gray-scale display modes.
7. Leave disconnected in TN-type LCD modes.
8. Leave disconnected if no buffer memory is used.
9. Pull up with a resistor of about $20 \mathrm{k} \Omega$ in monochrome display modes.

The LVIC-II writes the OR of RGB signals into R-plane RAM, so no RAM is required for the G and B planes in these modes. (If G- or B-plane RAM is connected in monochrome display modes, the LVIC-II writes $G$ or $B$ signals into each RAM. However, this does not affect the display or the contents of R-plane RAM.)
10. Multiplexed pins.
11. Fix high or low when using the ROM programming method.
12. Fix high or low when using the MPU programming method.
13. Do not set pins $\overline{W R}$ and $\overline{\mathrm{RD}}$ low simultaneously.
14. A reset signal must be input after power-on.

## Power Supply

$\mathbf{V}_{\mathbf{C C}}{ }^{1-} \mathbf{V}_{\mathbf{C C}}{ }^{3}$ : Must be connected to a +5 V power supply.

GND1-GND6: Must be grounded.

## CRT Display Interface

R, G, B: Input R, G, and B signals for CRT display.

HSYNC: Inputs the CRT horizontal synchronization signal.

VSYNC: Inputs the CRT vertical synchronization signal.

DISPTMG: Inputs the display timing signal which indicates the horizontal or vertical display period.

DOTCLK: Inputs dot clock pulses used for CRT display.

## LCD Interface

R0-R3: Output LCD R data
LU0-LU3: Output LCD upper panel data.
G0-G3: Output LCD G data.
LD0-LD3: Output LCD lower panel data.
B0-B3: Output LCD B data.
CL1: Outputs line select clock pulses for LCD data.

CL2: Outputs shift clock pulses for LCD data.
CL3: Outputs line select and shift clock pulses for LCD data if Y-drivers are positioned on one side of the LCD screen. Refer to the LCD System Configuration section for details.

CL4: Outputs line select and shift clock pulses for LCD data if Y-drivers are positioned on both sides of the LCD screen. Refer to the LCD System Configuration section for details.

FLM: Outputs a first line marker for Y-drivers.
M: Outputs an alternation signal for converting LCD driving signals to AC .

LDOTCK: Inputs LCD dot clock pulses.

## Buffer Memory Interface

$\overline{\text { MCS0 }}, \overline{\text { MCS1 }}$ : Output buffer memory chip select signals.

MWE: Outputs the buffer memory write enable signal.

MA0-MA15: Output buffer memory addresses.
RD0-RD7: Transfer data between R-data buffer memory and the LVIC-II.

GD0-GD7: Transfer data between G-data buffer memory and the LVIC-II.

BD0-BD7: Transfer data between B-data buffer memory and the LVIC-II.

## Mode Setting

PMOD0, PMOD1: Select the programming method for the LVIC-II (table 2).

DOTE: Switches data latch timing. The LVIC-II latches RGB signals at the falling edge of DOTCLK pulses if the DOTE pin is set high, or at the rising edge if it is set low.

SPS: Selects the polarity of the VSYNC signal. (The HSYNC signal's polarity is fixed.) The VSYNC signal is active-high if SPS is set high, or active-low if it is set low.

DM0-DM3: Select the display mode (table 8).
MS0-MS1: Select the buffer memory type (table 3).

XDOT: Specifies the number of characters displayed on the LCD screen in the horizontal direction (called the horizontal displayed characters). The number is 90 ( 720 dots) if XDOT is set high, or 80 ( 640 dots) if it is set low.

YL0-YL2: Specify the number of lines displayed on the LCD screen in the vertical direction (called the vertical displayed lines) (table 4).

ADJ: Determines whether the F0-F3 pins adjust the display timing signal or the number of vertical displayed lines. They pins adjust the display timing signal if ADJ is set high, or the number of vertical displayed lines if it is set low.

F0-F3: Adjust the number of vertical displayed lines (table 5) or the display timing signal. Refer to the Display Timing Signal Fine Adjustment section for details.

## MPU Interface

$\overline{\mathrm{CS}}$ : An MPU inputs the $\overline{\mathrm{CS}}$ signal through this pin to select the LVIC. An MPU can access the LVICII while this signal is low.
$\overline{\mathrm{WR}}$ : An MPU inputs the $\overline{\mathrm{WR}}$ signal through this pin to write data into the LVIC-II's internal registers. An MPU can write data while this signal is low.
$\overline{\mathbf{R D}}$ : An MPU inputs the $\overline{\mathrm{RD}}$ signal through this pin to read data from the LVIC-II's internal registers. An MPU can read data while this signal is low.

RS: An MPU inputs the RS signal through this pin to select the LVIC's internal registers. An MPU can access data registers (R0-R15) while this signal is high and the $\overline{\mathrm{CS}}$ signal is low, and can select the address register (AR) while both this signal and the $\overline{\mathrm{CS}}$ signal are low.

D0-D3: Transfer LVIC-II internal register data between an MPU and the LVIC-II.
$\overline{\text { RES: }}$ Externally resets the LVIC-II.

## ROM Interface

A0-A4: Output external ROM addresses.
D0-D3: Input external ROM data to the LVIC-II's internal registers.

## PLL Circuit Interface

$\overline{\mathbf{C D}}$ : Outputs charge-down signals to an external charge pump.
$\overline{\mathbf{C U}}$ : Outputs charge-up signals to an external charge pump.

## HD66841F

Table 2 Programming Method Selection

| PMOD1 | PMODO | Programming Method |  |
| :--- | :--- | :--- | :--- |
| 0 | 0 | Pin programming |  |
| 0 | 1 | Internal register | MPU |
| 1 | 0 | programming | ROM |
| 1 | 1 | Inhibited (Note) |  |

Note: This combination is for test mode: it disables display.

Table 3 Memory Type Selection

| MS1 | MS0 | Memory Type |
| :--- | :--- | :--- |
| 0 | 0 | No memory |
| 0 | 1 | 8 -kbytes memory |
| 1 | 0 | 32-kbytes memory |
| 1 | 1 | 64-kbytes memory |

Table 4 Number of Vertical Displayed Lines

| YL2 | YL1 | YLo | Number of Vertical <br> Displayed Lines |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 200 |
| 0 | 0 | 1 | 350 |
| 0 | 1 | 0 | 400 |
| 0 | 1 | 1 | 480 |
| 1 | 0 | 0 | 512 |
| 1 | 0 | 1 | 540 |
| 1 | 1 | 0 | Inhibited (Note) |
| 1 | 1 | 1 |  |

Note: 480 lines are displayed, but they are practically indistinguishable.

Table 5 Fine Adjustment of Vertical Displayed Lines

| F3 | F2 | F1 | F0 | Number of Adjusted Lines |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | $\pm 0$ |
| 0 | 0 | 0 | 1 | +1 |
| 0 | 0 | 1 | 0 | +2 |
| $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ | $\vdots$ |
| 1 | 1 | 1 | 0 | +14 |
| 1 | 1 | 1 | 1 | +15 |



## HD66841F

## Registers

The LVIC-II's registers are listed in table 6 and the bit assignments within the registers are shown in figure 1.

Table 6 Register List

|  |  |  | Reg. Address |  |  |  | Reg. <br> No. | Register Name | Program Unit | Specified Value Symbol | Read/ Write ${ }^{2}$ | Note(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CS | RS | PS1 | 3 | 2 | 1 | 0 |  |  |  |  |  |  |
| 1 | - |  | - | - | - | - | - | - | - | - | - |  |
| 0 | 0 |  | - | - | - | - | AR | Address register | - | - | W | 3 |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | Ro | Control register 1 | - | - | RW |  |
| 0 | 1 | 0 | 0 | 0 | 0 | 1 | R1 | Control register 2 | - | - | RW |  |
| 0 | 1 | 0 | 0 | 0 | 1 | 0 | R2 | Vertical displayed lines register (middle-order) | Lines | Nvd | RW | 4 |
| 0 | 1 | 0 | 0 | 0 | 1 | 1 | R3 | Vertical displayed lines register (low-order) | Lines | Nvd | RW | 4 |
| 0 | 1 | 0 | 0 | 1 | 0 | 0 | R4 | Vertical displayed lines register (high-order)/ CL3 period register (high-order) | Lines/ Chars. | $\begin{aligned} & \mathrm{Nvd} / \\ & \mathrm{Npc} \end{aligned}$ | RW | 4,5,6 |
| 0 | 1 | 0 | 0 | 1 | 0 | 1 | R5 | CL3 period register (low-order) | Chars. | Npc | RW | 4,5,6 |
| 0 | 1 | 0 | 0 | 1 | 1 | 0 | R6 | Horizontal displayed characters register (high-order) | Chars. | Nhd | R/W | 6 |
| 0 | 1 | 0 | 0 | 1 | 1 | 1 | R7 | Horizontal displayed characters register (low-order) | Chars. | Nhd | RW | 6 |
| 0 | 1 | 0 | 1 | 0 | 0 | 0 | R8 | CL3 pulse width register | Chars. | Npw | RW | 6 |
| 0 | 1 | 0 | 1 | 0 | 0 | 1 | R9 | Fine adjust register | Dots | Nda | R/W | 7 |
| 0 | 1 | 0 | 1 | 0 | 1 | 0 | R10 | PLL frequency-division ratio register (high-order) |  | $\mathrm{N}_{\text {PLL }}$ | R/W | 8 |
| 0 | 1 | 0 | 1 | 0 | 1 | 1 | R11 | PLL frequency-division ratio register (low-order) | - | $\mathrm{N}_{\text {PLL }}$ | RW | 8 |
| 0 | 1 | 0 | 1 | 1 | 0 | 0 | R12 | Vertical backporch register (high-order) | Lines | Ncubp | RW | 4, 9 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | R13 | Vertical backporch register (low-order) | Lines | Nevbp | RW | 4, 9 |
| 0 | 1 | 0 | 1 | 1 | 1 | 0 | R14 | Horizontal backporch register (high-order) | Dots | Nchbp | RW | 4,9 |
| 0 | 1 | 0 | 1 | 1 | 1 | 1 | R15 | Horizontal backporch register (low-order) | Dots | Nchbp | RW | 4,9 |

Table 6 Register List (cont)


Notes: 1. Corresponds to bit 2 of control register 1 (RO)
2. W indicates that the register can only be written to; RW indicates that the register can both be read from and written to.
3. Attempting to read data from this register when RS $=0$ drives the bus to high-impedance state; output data becomes undefined.
4. Write (the specified value - 1) into this register.
5. Valid only in 8 -color display modes with horizontal stripes.
6. One character consists of eight horizontal dots.
7. Valid only if the display timing signal is supplied externally.
8. Valid only if the dot clock signal is generated internally.
9. Valid only if the display timing signal is generated internally.


Notes: 1. Corresponds to bit 2 of control register 1 (R0).
2. Invalid bits. Attempting to read data from these bits returns undefined data.
3. The most significant bit is invalid in dual-screen configuration modes.
4. Bit values shown are default values at reset.
5. Reserved bits. Any attempt to write data into the register is invalid, although it has no affect on LSI operations. Any attempt to read data from the register returns undefined data.

Figure 1 Register Bit Assignment

## System Description

Figure 2 is a block diagram of a system in which the LVIC-II is used outside a personal computer.

The LVIC-II converts the RGB serial data sent from the personal computer into parallel data and temporarily writes it to the buffer memory. It then reads out the data in order and outputs it to LCD drivers to drive the LCD. In this case, the CRT display dot clock (DOTCLK), which is a latch clock for serial data, is generated by the PLL
cricuit from the horizontal synchronization signal (HSYNC). The DOTCLK signal frequency is specified by the PLL frequency-division ratio register (R10, R11).

The system can be configured without a VCO and LPF if the DOTCLK signal is supplied externally, and it can be configured without an MPU if the LVIC-II is controlled by the pin programming method.


VCO: Voltage-controlled oscillator
LPF: Low-pass filter

Figure 2 System Block Diagram (with MPU programming method and DOTCLK generated internally)

## HD66841F

## Functional Description

## Programming Method

One of two methods of controlling LVIC-II functions can be selected by setting pins PMODO and PMOD1. Control by pins is called the pin programming method and control by internal registers is called the internal register programming method. The internal register programming method can be further divided into the MPU programming method and the ROM programming method; an MPU is used to write data into internal registers in the MPU programming method and ROM is used to write data into internal registers in the ROM programming method.

Pin Programming Method: The LVIC-II's modesetting pins control functions.

Internal Register Programming Method: An MPU or ROM is used to write data into the LVICII's internal registers to control functions. Figure 3 shows the connection of either an MPU or ROM to the LVIC-II. Although figure 3 (1) shows an example of the use of a 4-bit microprocessor, the LVIC-II can also be connected directly to the host MPU bus since the LVIC-II MPU bus is compatible with the $4-\mathrm{MHz}$ bus of 80 -series microcomputers.


Figure 3 Connection of MPU or ROM to LVIC-II

## Screen Size

Screen size can be programmed either by pins or internal registers.

In the pin programming method, either 640 dots or 720 dots ( 80 characters or 90 characters) can be selected with the XDOT pin as the number of horizontal displayed characters, and either 200, $350,400,480,512$, or 540 lines can be selected with the YL2-YL0 pins as the number of vertical displayed lines. The number of vertical displayed lines can be adjusted by from +0 to +15 lines with the ADJ and F3-F0 pins.

In the internal register programming method, any even number of characters from 4 to 506 (from 32 to 4048 dots) can be selected with the horizontal displayed characters register (R6, R7), and any even number of lines from 4 to 1028 can be selected with the vertical displayed lines register (R2, R3, and the high-order two bits of R4). However, note that an odd number of lines can also be selected if the screen configuration is singlescreen and Y-drivers (scan drivers) are positioned on one side of the LCD screen.

The relationship between the LCD screen and the pins and internal registers controlling screen size is shown in figure 4.


Figure 4 Relationship between LCD Screen and Pins and Internal Registers

## HD66841F

## Memory Selection

8 -, 32 -, or $64-\mathrm{kbytes}$ SRAMs can be selected as buffer memory for the LVIC-II. Since the LVIC-II has a chip select circuit for memory, no external decoder is required. The memory type can be selected with the MS1 and MS0 pins or the MS1 and MS0 bits of control register 2 (R1). Memory types and corresponding pin address assignments are listed in table 7.

The memory capacity required depends on screen size and can be obtained from the following equation:

Memory capacity (bytes) $=$ Nhd $\times$ Nvd
Nhd: Number of horizontal displayed characters (where one character consists of 8 horizontal dots)

For example, a screen of $640 \times 200$ dots requires a 16 -kbytes memory capacity since 80 characters $\times$ 200 lines is 16 kbytes. Consequently, each plane requires two HM6264s (8-kbytes memories) in 8level gray-scale display modes. The MCSO pin must be connected to the CS pin of one of the memory chips in each plane, and the MCS1 pin must be connected to the $\overline{\mathrm{CS}}$ pin of the remaining memory chip in each plane (figure 5 (a)).

A screen of $640 \times 400$ dots requires a 32 -kbytes ( 256 -kbit) memory capacity, so each plane requires an HM62256, which is a 32-kbytes memory. In this case, the $\overline{M C S 0}$ pin must be connected to the $\overline{\mathrm{CS}}$ pin of each memory chip. (figure 5 (b)).

Nvd: Number of vertical displayed lines
Table 7 Memories and Pin Address Assignments

| Pins or Bits |  | Memory | Address Pins | Chip Select Pins | Address <br> Assignment |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MS1 | MSO |  |  |  |  |
| 0 | 0 | No memory (Note) | - | - | - |
| 0 | 1 | 8-kbyte | MAO-MA12 | MCSO | \$0000-\$1FFF |
|  |  |  |  | $\overline{\text { MCS1 }}$ | \$2000-\$3FFF |
|  |  |  |  | MA13 | \$4000-\$5FFF |
|  |  |  |  | MA14 | \$6000-\$7FFF |
|  |  |  |  | MA15 | \$8000-\$9FFF |
| 1 | 0 | 32-kbyte | MAO-MA14 | $\overline{\text { MCSO }}$ | \$00000-\$07FFF |
|  |  |  |  | $\overline{\text { MCS1 }}$ | \$08000-\$0FFFF |
|  |  |  |  | MA15 | \$10000-\$17FFF |
| 1 | 1 | 64-kbyte | MA0-MA15 | MCSO | \$00000-\$0FFFF |
|  |  |  |  | $\overline{\text { MCS1 }}$ | \$10000-\$1FFFF |

Note: There are some limitations if no memory is used. Refer to the User Notes section for details.


Figure 5 Screen Size and Memory Configuration

## Display Modes

The LVIC-II supports 16 display modes, depending on the states of the DM3-DM0 pins. The display mode controls display color, type of LCD data
output, positions of LCD drivers for the LCD screen, arrangement of color data (type of stripes), and method of M signal output (type of alternation signal). Display modes are listed in table 8.

Table 8 Display Mode List

| Mode No. | PIns |  |  |  | Display Color | Data Transfor Type | Screen Config. | LCD Driver Positions |  | Stripet | Alternation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DM3 | DM2 | DM1 | DMO |  |  |  | X-driver ${ }^{2}$ | Y-Driver ${ }^{3}$ |  |  |
| 1 | 0 | 0 | 0 | 0 | Monochrome | 4-bit | Dual | One side | One side | - | Every frame |
| 2 | 0 | 0 | 0 | 1 |  |  | Single |  |  |  |  |
| 31 | 0 | 0 | 1 | 0 |  |  |  |  | Both sides |  |  |
| 4 | 0 | 0 | 1 | 1 |  | 8-bit |  |  | One side |  |  |
| 51 | 0 | 1 | 0 | 0 |  |  |  |  | Both sides |  |  |
| 6 | 0 | 1 | 0 | 1 | 8-level gray scale | 4-bit | Dual |  | One side |  |  |
| 7 | 0 | 1 | 1 | 0 |  |  | Single |  | , |  |  |
| 8 | 0 | 1 | 1 | 1 |  | 8-bit |  |  |  |  |  |
| 91 | 1 | 0 | 0 | 0 | 8-color | 12-bit (4 bits each for R, G, and B) | Single | One side | Onse side | Vertical | Every line |
| 101 | 1 | 0 | 0 | 1 |  |  |  |  | Both sides |  |  |
| 111 | 1 | 0 | 1 | 0 |  |  |  | Both sides | One side |  |  |
| 121 | 1 | 0 | 1 | 1 |  |  |  |  | Both sides |  |  |
| 131 | 1 | 1 | 0 | 0 |  |  |  | One side | One side | Horizontal |  |
| 141 | 1 | 1 | 0 | 1 |  |  |  |  | Both sides |  |  |
| 151 | 1 | 1 | 1 | 0 |  |  |  | Both sides | One side |  |  |
| 16 | 1 | 1 | 1 | 1 |  |  | Dual | One side |  | Vertical | Every frame |

Notes: 1. For TFT-type LCDs.
2. Data output driver.
3. Scan driver.
4. Refer to the 8 -color Display section.

## Display Color

The LVIC-II converts the RGB color data normally used for CRT display into monochrome, 8 -level gray-scale, or 8 -color display data.

Monochrome Display (Modes 1 to 5): The LVICII displays two colors: black (display on) and white (display off). As shown in table 9, the CRT display RGB data is ORed to determine display on/off.

8-Level Gray Scale Display (Modes 6 to 8): The LVIC-II thins out data on certain lines or dots to provide an 8-level gray-scale display based on CRT display color (luminosity). The relationship between CRT display color (luminosity) and LCD gray scale (contrast) is shown in table 10.

This relationship corresponds to the default values in palette registers; the correspondence between color and gray scale can be changed by writing data into palette registers.

8-Color Display (Modes 9 to 16): The LVIC-II displays 8 colors through red (R), green (G), and blue (B) filters placed on liquid-crystal cells. The eight colors are the same as those provided by a CRT display. As shown in figure 6, 8 -color display has two stripe modes: horizontal stripe mode in which the LVIC-II arranges RGB data horizontally for horizontal filters and vertical stripe mode in which it arranges RGB data vertically for vertical filters. Three cells express one dot in both modes.

Table 9 Monochrome Display

| CRT Display Data |  |  | CRT Display Color | LCD |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| R | G | B |  | On/Off | Color |
| 1 | 1 | 1 | White | On | Black |
| 1 | 1 | 0 | Yellow | On | Black |
| 0 | 1 | 1 | Cyan | On | Black |
| 0 | 1 | 0 | Green | On | Black |
| 1 | 0 | 1 | Magenta | On | Black |
| 1 | 0 | 0 | Red | On | Black |
| 0 | 0 | 1 | Blue | On | Black |
| 0 | 0 | 0 | Black | Off | White |

Table 10 8-Level Gray-Scale Display

|  | Dis | y | CRT |  | LCD |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R | G | B | Color | Luminosity | Gray Scale | Contrast |  |
| 1 | 1 | 1 | White | High | Black | Strong |  |
| 1 | 1 | 0 | Yellow | 4 | 4 | 4 |  |
| 0 | 1 | 1 | Cyan |  |  |  |  |
| 0 | 1 | 0 | Green |  |  |  |  |
| 1 | 0 | 1 | Magenta |  |  |  |  |
| 1 | 0 | 0 | Red |  |  |  | 2 |
| 0 | 0 | 1 | Blue | $\nabla$ | $\nabla$ | $\nabla$ | -20. |
| 0 | 0 | 0 | Black | Low | White | Weak |  |



Figure 6 Stripe Modes in 8-Color Display

## LCD System Configuration

The LVIC-II supports the following LCD system configurations:

- Types of LCD data output:
- Data transfer: 4-bit, 8-bit, or 12-bit (4 bits each for $R, G$, and $B$ )
- Screen configuration: Single or dual
- LCD driver positions around LCD screen:
- X-drivers: On one side or on both sides
- Y-drivers: On one side or on both sides

System configurations for different modes are shown in figure 7, and configurations of X - and Y drivers positioned on both sides of an LCD screen are shown in figure 8.


System configuretion for mode 1 and mode 6 (4-blt data transfer, dual screen, X-driver and Y-drlver each on one side) Note


System configureaton fo rmodes 3, 5, 10, and 14 (4-, 8-, or 12-bit data transfer, single screen, X-driver on one side and Y-driver on both sides)

System configureation for modes, 2, 4, 7, 8, 9, and 13 (4-, 8-, or 12-blt data transfer, single screen, X-driver and Y -driver each on one side)


System configureation for mode 11 and mode 15 (12-bit data transfer, single screen, X-edriver on both sides and Y-driver on one side)

Note: Since the LCD upper panel and lower panel are each regarded as one screen, the X-drivers are considered to be positioned on one side, not on both sides.

Figure 7 System Configurations by Mode



System configuration for mode 16 (12-bit data transfer, dual screen, X-driver and Y-driver each on one side) ${ }^{\text {Note }}$

Note: Since the LCD upper panel and lower panel are each regarded as one screen, the X-drivers are considered to be positioned on one side, not on both sides.

Figure 7 System Configurations by Mode (cont)

(1) X-drivers set on both sides

Data output lines run alternately from upper and lower X-drivers, increasing the pitch of the lines to twice that for X -drivers positioned on one side.

(2) Y-drivers set on both sides

Line select signal output lines run alternately from right and left Y -drivers, increasing the pitch of the lines to twice that for Y -drivers positioned on one side.

Figure 8 X- and Y-Drivers Set on Both Sides

## LDOTCK Frequency Calculation

The frequency $f_{L}$ of the LCD dot clock (LDOTCK) can be obtained from the following equation:
$\mathrm{f}_{\mathrm{L}}=(\mathrm{Nhd}+6) \times 8 \times \mathrm{Nvd} \times \mathrm{f}_{\mathrm{F}}$
Nhd: Number of horizontal displayed characters on LCD $=$ (number of horizontal displayed dots on LCD) $\times 1 / 8$
Nvd: Number of vertical displayed lines on LCD
$\mathrm{f}_{\mathrm{F}}$ : Frame frequency (FLM frequency)
In this case, $\mathrm{f}_{\mathrm{L}}$ must satisfy the following relationships, where $f_{D}$ is the frequency of the dot clock for CRT display (DOTCLK):
$\mathrm{f}_{\mathrm{L}}<\mathrm{f}_{\mathrm{D}} \times 15 / 16$ or
$\mathrm{f}_{\mathrm{L}}=\mathrm{f}_{\mathrm{D}}$ (the phase of LDOTCK must be opposite to that of DOTCLK in this case)

## Display Timing Signal Generation

CRT display data is divided into display period data and retrace period data, so the LVIC-II needs a signal indicating whether the CRT display data that has just been transferred is display period data or not. This signal is called the display timing signal.

The LVIC-II can generate the display timing signal from the HSYNC and VSYNC signals. The relationships between HSYNC, VSYNC, the display timing signal (DISPTMG), and display data are shown in figure 9. $Y$ lines and $X$ dots in the figure are specified by the vertical backporch register (R12, R13) and the horizontal backporch register (R14, R15), respectively.


Figure 9 Relationships between HSYNC, VSYNC, DISPTMG, and Display Data

## Dot Clock Generation

The dot clock, which is a data latch clock, is not a standard video signal, so it is not usually output from the CRT display plug. Therefore, the LVICII must generate it. The LVIC-II has a programmable counter and a phase comparator which are parts of a phase-locked loop (PLL) circuit, and it can generate the dot clock from the HSYNC signal if a charge pump, a low-pass filter (LPF), and a voltage-controlled oscillator (VCO) are externally attached.

A block diagram of the PLL circuit is shown in figure 10. A PLL circuit is a feedback controller that generates a clock whose frequency and phase are the same as those of a basic clock. The basic clock is the HSYNC signal in this case.

At power-on, the VCO outputs to the programmable counter a signal whose frequency is determined by the voltage at that time. The counter
divides the frequency of the signal according to the value in the PLL frequency-division ratio register (R10, R11), and outputs it to the phase comparator. This is the frequency-divided clock.

The comparator compares the edges of the clock pulses and the HSYNC signal pulses and outputs the $\overline{\mathrm{CU}}$ or $\overline{\mathrm{CD}}$ signal to the charge pump and LPF according to the result. The comparator outputs the $\overline{\mathrm{CU}}$ signal if the frequency of the clock is lower than that of the HSYNC signal or if the phase of the clock is behind that of the HSYNC signal; otherwise it outputs the $\overline{\mathrm{CD}}$ signal. The charge pump and LPF apply a voltage to the VCO according to the $\overline{\mathrm{CU}}$ or $\overline{\mathrm{CD}}$ signal.

This operation is repeated until the phase and frequency of the frequency-divided clock match those of the HSYNC signal, making it a stable dot clock.


Figure 10 PLL Circuit Block Diagram

## Gray-Scale Palette

The HD66841F thins out LCD data on certain dots or lines of an LCD panel every frame, changing integral voltages applied to liquid-crystal cells, to generate intermediate levels of luminosities. Consequently, the difference in depth between adjacent gray-scale shades may not be uniform in some cases since voltage-transmittance characteristics vary with different panels. To allow for this, the HD66841F is designed to generate 13 gray-scale levels and provide palette registers that assign desired levels to certain of the eight CRT display colors.

The relationships between gray scales and corresponding effective applied voltages are shown in figure 11 (a). Each gray scale is displayed according to the characteristics of its effective applied voltage and the optical transmittance of the panel (figure 11 (b)). Using the palette registers to select any 8 out of 13 levels of applied voltages enables an optimal gray-scale display conforming to the characteristics of the LCD panel. The palette registers can also be used to provide 4-level grayscale display and reverse display.

Table 11 Default Values of Palette Registers

| Register No. | CRT Display Data |  |  | Register Name | Default Value |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | R | G | B |  |  |  |  |  |
| P1 | 0 | 0 | 0 | Black palette | 0 | 0 | 0 | 0 |
| P2 | 0 | 0 | 1 | Blue palette | 0 | 0 | 1 | 0 |
| P3 | 1 | 0 | 0 | Red palette | 0 | 1 | 0 | 1 |
| P4 | 1 | 0 | 1 | Magenta palette | 0 | 1 | 1 | 0 |
| P5 | 0 | 1 | 0 | Green palette | 0 | 1 | 1 | 1 |
| P6 | 0 | 1 | 1 | Cyan palette | 1 | 0 | 0 | 0 |
| P7 | 1 | 1 | 0 | Yellow palette | 1 | 0 | 1 | 0 |
| P8 | 1 | 1 | 1 | White palette | 1 | 1 | 0 | 0 |



Figure 11 Relationships between Gray Scale, Transmittance, and Effective Applied Voltage HITACHI

## HD66841F

## Pin Programming Method

The palette registers cannot be used in the pin programming method.

## MPU Programming Method

To change the contents of palette registers in the MPU programming method, set bit 2 (the PS bit) of control register 1 (R0), to 1 . Since data registers (R1-R15) cannot be accessed while this bit is 1 , set in to 0 before accessing the data registers again. However, note that control register 1 (R0) can be accessed regardless of the setting of the PS bit if \$0 is set in the address register (AR).

## ROM Programming Method

In the ROM programming method, the HD66841F accesses ROM sequentially from address $\$ 0000$ to $\$ 001 \mathrm{~F}$. In this case, write 0 to bit 2 of address $\$ 0000$ (PS bit) before writing data register values to addresses $\$ 0001-\$ 000 \mathrm{~F}$, and write 1 to bit 2 of
address $\$ 0010$ (PS bit) before writing palette register values to addresses \$0011-\$0018.

## DIZ Function

The HD66841F thins out data on certain lines or dots every frame to enable gray-scale display. If a checker-board pattern consisting of alternately arranged gray scales of different levels (figure 12) is displayed by a simple dot-basis gray-scale display control method, the display might sometimes seem to "flow" horizontally, depending on the gray-scale and LCD panel characteristics.

The HD66841F automatically checks for such a checker-board section and changes the gray-scale display control method of dot-based data thinning to that of frame-based data thinning, to reduce display flow. Setting bit 3 (DIZ) of control register 1 (R0) to 1 enables this function. In frame-based data thinning, however, flickering might appear with some LCD panels; in that case, select the control method that generates the better display.


Figure 12 Checker-Board Display

## Double-Height Display

The LVIC-II provides double-height display which doubles the vertical size of characters and pictures (figure 13).

In the TN-type LCD modes (display modes $1,2,4$, and 6-8), the CL3 signal period is half as long as the CL1 signal period, as shown in figure 14. Consequently, using the CL3 signal instead of the CL1 signal (figure 15) as a line shift clock enables two lines to be selected while X-drivers (data output drivers) are outputting identical data, thus realizing double-height display. However, it should be noted that this display requires the following procedure since the LVIC-II displays twice as many lines as specified by pins or internal registers:

1. Halve the LCD dot clock (LDOTCK) frequency calculated from the number of vertical displayed lines of the LCD panel.
2. Specify half the number of vertical displayed lines of the LCD panel as the number of vertical displayed lines. (For instance, if the number of vertical displayed lines of the LCD panel is 400 , specify 200 with the YL2-YLO pins or the vertical displayed lines register.)

This function is available only in the TN-type LCD modes; it is disabled in the TFT-type LCD modes.


Figure 13 Double-Height Display Example

## HD66841F



Figure 14 Relationship between CL1 and CL3 in Modes 1, 2, 4, 6, 7, and 8


Figure 15 Connection for Double-Height Display

## HITACHI

## Display Timing Signal Fine Adjustment

If the display timing signal is supplied externally, a phase shift between CRT data and the display timing signal may appear. This is because each signal has its own specific lag. The LVIC-II can adjust the display timing signal according to pins F0-F3 or the fine adjust register (R9) to correct the phase shift.

The relationships between pins F3-F0, data bits 3 to 0 of the fine adjust register, and the resultant fine adjustments are shown in table 12. The polarity of the number of dots adjusted is given by - (minus) indicating advancing the phase of the display timing signal or + (plus) indicating delaying it. Pin

F3 or data bit 3 of R9 selects the polarity. The adjustment reference point is the display start position.

Examples of adjusting the display timing signal are shown in figure 16. Since the signal is two dots ahead of the display start position in case (1), F3, F2, F1, and F0 or data bits 3,2,1, and 0 of R9 should be set to $(1,0,1,0)$ to delay the signal by two dots. Conversely, since the signal is two dots behind the display start position in case (2), they should be set to $(0,0,1,0)$ to advance the signal by two dots. If there is no need to adjust the signal, a setting of either $(0,0,0,0)$ or $(1,0,0,0)$ will do.

Table 12 Pins, Data Bits of R9, and Fine Adjustment

| Pin | F3 | F2 | F1 | F0 | Number of Dots Adjusted |
| :---: | :---: | :---: | :---: | :---: | :---: |
| R9 Blt | 3 | 2 | 1 | 0 |  |
|  | 0 | 0 | 0 | 0 | 0 |
|  |  | 0 | 0 | 1 | -1 |
|  |  | : | ; | : | : |
|  |  | 1 | 1 | 0 | -6 |
|  |  | 1 | 1 | 1 | -7 |
|  | 1 | 0 | 0 | 0 | 0 |
|  |  | 0 | 0 | 1 | +1 |
|  |  | : | : | : | : |
|  |  | 1 | 1 | 0 | +6 |
|  |  | 1 | 1 | 1 | +7 |

Note: To use pins to adjust the display timing signal, set the ADJ pin to 1.


Figure 16 Adjustment of Display Timing Signal

## Internal Registers

The HD66841F has an address register (AR), 16 data registers (R0-R15), and 8 palette registers (P1-P8). Write the address of a register to be used into the address register (AR), but only after setting the PS bit of control register 1 (R0) to 0 for a data register or 1 for a palette register. The MPU transfers data to the register corresponding to the written address.

Registers are valid only in the internal register programming method, they are invalid (don't care) in the pin programming method.

The 4-bit address register (figure 17) is used to select one of the 16 data registers or 8 palette registers. It can select any data register or palette register according to the register address written to it by the MPU. The addres register itself is selected if the RS signal is set low.

Control register 1 (figure 18) is composed of four bits whose functions are described below.

- DIZ bit: Changes the method used to control the gray-scale display of a checker-board pattern.
- DIZ = 0: Data thinned out on a dot basis every frame
- DIZ = 1: Data thinned out on a frame basis every frame
- PS bit: Specifies access to data registers (R0-R15) or palette registers (P1-P8).

In MPU programming mode:
$-\mathrm{PS}=0$ : Specifies access to data registers (R0-R15) only.

- PS = 1: Specifies access to palette registers (P1-P8) only.


## Address Register (AR)



Figure 17 Address Register

Control Register 1 (R0)


Figure 18 Control Register 1

This register can be always accessed regardless of the PS bit setting, but it cannot be read after the PS bit is set to 1 . Read it when PS is 0 .

In ROM programming mode: Data for LVIC-II internal data registers can be written into $\$ 0001$ to $\$ 000 \mathrm{~F}$ when bit 2 (the PS bit) of $\$ 0000$ is set to 0 . Data to be set into palette registers can be written into $\$ 0011$ to $\$ 0018$ when the PS bit of $\$ 0010$ is set to 1 (figure 19 (a)).

- DSP bit
- DSP = 1: The DISPTMG signal is generated internally.
- DSP $=0$ : The DISPTMG signal is supplied externally. (However, note that if DCK is 1 , the DISPTMG signal is generated internally even if DSP is 0 .)
- DCK bit
- DCK = 1: The DOTCLK signal is generated internally.
- DCK = 0: The DOTCLK signal is supplied externally.


Figure 19 PS Bit Functions in ROM Programming Method

## Control Register 2 (R1)

Control register 2 (figure 20) is composed of four bits whose functions are described below.

- MC bit: Specifies M signal alternation.
$-\mathrm{MC}=1$ : The M signal alternates every line.
- $M C=0$ : The $M$ signal alternates every frame.
- DON bit: Specifies whether the LCD is on or off.
$-\mathrm{DON}=1$ : LCD on
- DON $=0:$ LCD off
- MS1, MS0 bits: Specify buffer memory type.
$-($ MS1, MS0 $)=(0,0)$ : No memory
$-($ MS1, MSO $)=(0,1): 8$-kbytes memory
$-($ MS1, MSO $)=(1,0): 32$-kbytes memory
$-($ MS1, MSO $)=(1,1): 64$-kbytes memory
Vertical Displayed Lines Register (R2, R3, HighOrder 2 Bits of R4)

The vertical displayed lines register (figure 21) is composed of ten bits (R2, R3, and the high-order
two bits of R4). It specifies the number of lines displayed from top to bottom of the screen, called the number of vertical displayed lines. This register can specify both even and odd numbers in single screen modes with Y-drivers positioned on one side, i.e., in display modes 2,4 , and $7-9$, but can specify only even numbers in other modes. The value to be written into this register is Nvd -1 , where Nvd is the number of vertical displayed lines.

## CL3 Period Register (Low-Order 2 Bits of R4, R5)

The CL3 period register (figure 21), is composed of six bits (R5 and the low-order two bits of R4). It specifies the CL3 signal period in 8-color display modes with horizontal stripes (display modes 13-15), so it is invalid in other modes. CL3 is the clock signal used by the LVIC-II to output RGB data separately to LCD drivers. The value to be written into this register is $\mathrm{Npc}-1$, i.e., ( $\mathrm{Nhd}+6$ ) $\times 1 / 3-1$, where Nhd is the number of horizontal displayed dots $\times 1 / 8$. If $(\mathrm{Nhd}+6)$ is not divisible by 3 , round it off.


Figure 20 Control Register 2


Figure 21 Vertical Displayed Lines Register and CL3 Period Register

## Horizontal Displayed Characters Register (R6, R7)

The horizontal displayed characters register (figure 22 ) is composed of eight bits (R6, R7). It specifies the number of characters displayed on one horizontal line, called the number of horizontal displayed characters.

This register can specify even numbers only. In dual-screen modes (display modes 1,6 , and 16), the most significant bit of this register is invalid. When writing into this register, shift ( $\mathrm{Nhd}-1$ ) in the low-order direction for one bit to cut off the least significant bit. Figure 23 shows how to write a value into the register when $\mathrm{Nhd}=90$.


Figure 22 Horizontal Displayed Characters Register


Figure 23 How to Write the Number of Horizontal Displayed Characters

## CL3 Pulse Width Register (R8)

The 4-bit CL3 pulse width register (figure 24) specifies the high-level pulse width of the CL3 signal. In TFT-type LCD modes, a data hold time is necessary and it is determined by the high-level pulse width of the CL3 signal. The CL3 signal is output with the high-level pulse width specified by this register even when the LVIC-II is not in a TFTtype LCD mode.

## Fine Adjust Register (R9)

The 4-bit fine adjust register (figure 25) adjusts the externally supplied display timing signal (DISPTMG) to synchronize its phase with that of LCD data. The value to be written into this register depends on the interval between the rising edge of the DISPTMG signal and the display start position. For more details, refer to the Display Timing Signal Fine Adjustment section and table 12. This register is invalid if the DISPTMG signal is generated internally, that is, if either the DCK bit or the DSP bit of control register $1(\mathrm{R} 0)$ is 1 .


Figure 24 CL3 Pulse Width Resister


Nda: Number of dots adjusted
Figure 25 Fine Adjust Register

## PLL Frequency-Division Ratio Register (R10, R11)

The 8-bit PLL frequency-division ratio register (figure 26) specifies the PLL frequency-division ratio used for generating dot clock pulses by a PLL circuit. The PLL frequency-division ratio is the ratio of the DOTCLK signal's frequency to the horizontal synchronization signal's (HSYNC) frequency. The LVIC-II generates the DOTCLK signal according to this ratio. This register is invalid if the DOTCLK signal is supplied externally, i.e., it is valid only in the internal register programming method when the DCK bit of control register 1 (R0) is 0 .

The value to be written into this register is $\mathrm{N}_{\text {PLL }}-$ 731, where $\mathrm{N}_{\text {PLL }}$ is the PLL frequency-division ratio which can be obtained from the following equation:
$\mathrm{N}_{\text {PLL }}-731=$ Ncht $\times \mathrm{n}-731$
Ncht: Total number of horizontal characters on CRT (Total number of horizontal dots on CRT $\times 1 / \mathrm{n}$ )
n : Horizontal character pitch (number of horizontal dots making up a character)

Ncht can be also obtained from the CRT monitor specifications as follows;

## Ncht $=1 / \mathrm{n} \times$ (DOTCLK frequency/HSYNC frequency) <br> Vertical Backporch Register (R12, R13)

The 8-bit vertical backporch register (figure 27) specifies the vertical backporch which is the number of lines between the active edge of the vertical synchronization signal (VSYNC) and the rising edge of the display timing signal (DISPTMG), if the DISPTMG signal is generated internally. For details on the vertical backporch, refer to the Display Timing Signal Generation section and figure 9.

This register is invalid if the DISPTMG signal is supplied externally. It is valid only in the internal register programming method when the DSP bit of control register 1 (R0) is 1 . However, note that if the DCK bit of control register 1 (R0) is 1 , the DISPTMG signal will always be generated internally so this register is enabled even if the DSP bit of control register 1 (R0) is 0 .

$N_{\text {PLL }}$ : PLL frequency-division ratio
= DOTCLK frequency/HSYNC frequency
Figure 26 PLL Frequency-Division Ratio Register

(Unit: Lines)
Ncvbp: Vertical backporch = number of lines between the active edge of the VSYNC signal and the rising edge of the DISPTMG signal (the SPS pin must be set high if the VSYNC signal is active-high or low If it is active-low)

Figure 27 Vertical Backporch Register

## Horizontal Backporch Register (R14, R15)

The 8-bit horizontal backporch register (figure 28) specifies the horizontal backporch which is the number of dots between the rising edge of the HSYNC signal and that of the display timing signal (DISPTMG), if the DISPTMG signal is generated internally. For details on the horizontal backporch, refer to the Display Timing Signal Generation section and figure 9.

This register is invalid if the DISPTMG signal is supplied externally. It is valid only in the internal register programming method when the DSP bit of control register 1 (R0) is 1 . However, note that if the DCK bit of control register $1(\mathrm{R} 0)$ is 1 , the DISPTMG signal will always be generated internally so this register is enabled even if the DSP bit of control register $1(\mathrm{R} 0)$ is 0 .


Nchbp: Horizontal backporch = number of dots between the rising edge of the HSYNC signal (just before the rising edge of the DISPTMG signal) and the rising edge of the DISPTMG signal

Figure 28 Horizontal Backproch Registers

## Palette Registers (P1-P8)

The eight 4-bit palette registers (figure 29) each specify one of 13 gray-scale levels for one of the
eight colors provided by RGB signals. Use these registers to enable an 8 -level gray-scale display appropriate to the characteristics of the LCD panel.


Figure 29 Palette Registers

## Reset

The $\overline{\mathrm{RES}}$ signal resets and starts the LVIC-II. The reset signal must be held low for at least $1 \mu \mathrm{~s}$ after power-on.
Reset is defined as shown in figure 30.

## State of Pins after Reset

In principle, the $\overline{\mathrm{RES}}$ signal does not control output signals and it operates regardless of other input signals. Output signals can be classified into the following five groups, depending on their reset states:

- Retains pre-reset state: CL2, A0-A4
- Driven to high-impedance state (or fixed low if no memory is used): RD0-RD7, GD0-GD7, BD0-BD7
- Fixed high: $\overline{\mathrm{MWE}}, \mathrm{CL} 4, \mathrm{M}, \overline{\mathrm{CU}}, \overline{\mathrm{CD}}, \overline{\mathrm{MCS}}$,
- Fixed low: MA0-MA12, R0-R3, G0-G3, B0-B3, CL3, FLM
- Fixed high or low, depending on memory used (table 13): MA13-MA15, MCS0


## State of Registers after Reset

The $\overline{\operatorname{RES}}$ signal does not affect data register contents, so the MPU can both read from and write to data registers, even after reset. Registers will retain their pre-reset contents until they are rewritten.

The palette registers, however, are usually set to their default values by a reset. For the default values, refer to the Gray-Scale Palette section and table 11.

## Memory Clear Function

After a reset, the LVIC-II writes 0 s in the memory area specified by pins or register bits MSO and MS1 (table 7).


Figure 30 Reset Definition
Table 13 State of Pins after Reset and Memory Type

| Memory Type | MA13 | MA14 | MA15 | MCSO |
| :--- | :--- | :--- | :--- | :--- |
| No memory | Low | Low | High | High |
| 8 -kbytes memory | High | High | High | Low |
| 32 -kbytes memory | Low | Low | High | Low |
| 64-kbytes memory | Low | Low | Low | Low |

## User Notes

1. The following limitations are imposed if no memory is used (MS0 $=0$, MS1 $=0$ ):

- Dual-screen display modes (modes 1,6 , and 16) are disabled.
- LCD systems with Y-drivers on both sides are disabled, even if a mode for a system with Y drivers on both sides (mode $3,5,10,12$, or 14) is selected; the LVIC-II operates in exactly the same way as in the corresponding mode for a system with Y-drivers on one side (mode $2,4,9,11$, or 13 ). The CL4 pin must be left disconnected in this case.

2. With the internal register programming method, the operation of the LVIC-II after a reset cannot be guaranteed until its internal registers have been written to.
3. The memory clear function might not work normally at power-on or after a reset if the MS0 and MS1 pins or bits are not set correctly to the value corresponding to the type of memory being used.
4. Since the LVIC-II is a CMOS LSI, input pins must not be left disconnected. Refer to the Pin Description and table 1 for details on pin handling.

## Programming Restrictions

The values written into the LVIC-II's internal registers have the limits listed in table 14. The symbols used in table 14 are defined in table 15 and figure 31.

Table 14 Limits on Register Values

| Item | Limits | Notes | Applicable Reglsters |
| :---: | :---: | :---: | :---: |
| Screen configuration | $4 \leqq$ Nvd $\leqq$ (Ncvbp + Ncvsp) - 1 § 1024 |  | R2, R3, R4, |
|  | $4 \leqq$ Nhd | 1,2 | R6, R7 |
|  | $(\mathrm{Nhd}+6) \times \mathrm{n} \times$ Nvd $\times \mathrm{f}_{\text {FLM }} \leqq \mathrm{f}_{\text {DOTCLK }} \leqq$ | 1,3 | R2, R3, R4, |
|  | 30MHz |  | R6, R7 |
| CL3 signal control | $1 \leqq \mathrm{Npw} \leqq(\mathrm{Nhd}+6) / 2-1$ | 4 | R4, R5, R6, |
|  | $1 \leqq$ Npw $\leqq$ Nhd | 5 | R7, R8 |
|  | $1 \leqq \mathrm{Npw}$ § $\mathrm{NpC}-1$ | 6 |  |
| DISPTMG signal generation | 1 \Nchbp§ 256 | 7 | R12, R13 |
|  | $1 \leqq$ Ncybp $\leqq 256$ | 7 | R14, R15 |
| No memory | $4 \leqq$ Nhd $\leqq$ Nchsp - 4 | 8 | R2, R3, R4, |
|  | $4 \leqq$ Nvd $\leqq$ Ncvsp - 1 | 8 | R6, R7 |

Notes: 1. Lowercase $n$ indicates the horizontal character pitch which is the number of horizontal dots composing a character.
2. Nhd $\leqq 250$ in the dual screen modes (display modes 1,6 , and 16).
3. $f_{F L M}$ is the FLM signal frequency and $f_{\text {DOTCLK }}$ is the CRT display dot clock (DOTCLK) frequency. $f_{\text {LDOTCK }}<$ f $_{\text {DOTCLK }} \times 15 / 16$ or f $_{\text {LDOTCK }}=f_{\text {DOTCLK }}$ (flDOTCK is the LCD dot clock (LDOTCK) frequency)
4. In display modes $1,2,4$, and 6-8
5. In display modes 3,5 , and $9-12$ when $\mathrm{Npw}=$ (value in R8) +5
6. In display modes $13-15$ when $\mathrm{Npw}=$ (value in R8) +5
7. (Value in R14 and R15) $\leqq($ Nchsp $\times n+$ Nchbp) $-N h d \times n-2$
( $\mathrm{n}=$ horizontal character pitch)
(Value in R12 and R13) $\leq($ Ncvsp + Ncvbp) - Nvd -2
8. $\mathrm{Nht}=\mathrm{Nchsp}+(\mathrm{Nchbp} \times 1 / \mathrm{n}), \mathrm{Nvd}<\mathrm{Ncvbp}+\mathrm{Ncvsp}$
( $\mathrm{Nht}=$ ( $\mathrm{Nhd}+6$ ) if buffer memory is used)
( $\mathrm{n}=$ horizontal character pitch)

## HD66841F

Table 15 Symbol Definitions

| Symbol | Definition |
| :--- | :--- |
| Nchd | Number of horizontal displayed characters on the CRT display (number of horizontal <br> displayed dots on the CRT display $\times 1 / 8)$ |
| Nchsp | Number of characters between the rising edge of the DISPTMG signal and that of the HSYNC <br> signal (number of dots between the rising edge of the DISPTMG signal and that of the <br> HSYNC signal $\times 1 / 8$ ) (= horizontal synchronization position) |
| Nchbp | Number of dots between the rising edge of the HSYNC signal and that of the DISPTMG <br> signal (just after the rising edge of the HSYNC signal) ( $=$ horizontal backporch) |
| Ncvbp | Number of lines between the active edge of the VSYNC signal and the rising edge of the <br> DISPTMG signal (just after the active edge of the VȘYNC signal) ( $=$ vertical backporch) |
| Ncvsp | Number of lines between the rising edge of the DISPTMG signal and the active edge of the <br> VSYNC signal (= vertical synch position) |
| Ncvd | Number of vertical displayed lines on the CRT display <br> Number of horizontal displayed characters on the LCD (number of horizontal displayed dots <br> on the LCD $\times 1 / 8$ ) |
| Nhd | Number of characters during one CL3 signal period (number of dots during one CL3 signal <br> period $\times 1 / 8)$ |
| Npc | Number of characters while the CL3 signal is high (number of dots while the CL3 signal is <br> high $\times 1 / 8)$ |
| Npw | Number of characters during a CL1 signal period (number of dots during a CL1 signal period <br> $\times 1 / 8)$ |
| Number of vertical displayed lines on the LCD |  |



Note: For a dual screen, the Nvd period is doubled.

Figure 31 Symbol Definitions

## Comparisons with HD66840F

## Gray-Scale Generation Method

The HD66840F shifts display data so that data on different lines will be thinned out in different frames, but the HD66841F shifts display data further so that data on different dots will be thinned out in different frames. This reduces deterioration of display contrast.

## Display Mode

Mode 16 of the HD66840F (for 8-color display with horizontal stripes and X - and Y-drivers positioned on both sides of the LCD) has been modified into the following new mode in the HD66841F:

Mode number: 16
Pin setting: $\quad(D M 3, D M 2, D M 1, D M 0)=$ (1, 1, 1, 1)
Display colors:
LCD data output:
8 colors
-12-bit-based data transfer
-Dual screen configuration
LCD driver settings: X -drivers and Y -drivers set on one side
Stripes: Vertical
Alternation mode: Every frame
In this mode, the HD66841F outputs upper screen data and lower screen data alternately, as shown in figure 32. In this case, the CL2 frequency is one quarter of the LDOTCK frequency.


Figure 32 Operation in New HD66841F Mode 16
Table 16 Gray-Scale Palette

|  | HD66840F | HD66841F |
| :--- | :--- | :--- |
| Numbers of registers | 16 | 24 |
|  |  | (palette registers have been added to the <br> HD66840's registers) |
|  |  | Possible <br> (any of 13 levels assignable to each <br> Selection of correspondence <br> between CRT display colors <br> and gray-scale levels |
|  |  | of 8 colors) |

## Absolute Maximum Ratings

| Item | Symbol | Ratings | Unit |
| :--- | :--- | :--- | :--- |
| Power supply voltage | $\mathrm{V}_{\mathrm{cc}}$ | -0.3 to 7.0 | V |
| Input voltage | $\mathrm{V}_{\text {in }}$ | -0.3 to $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| Operating temperature | $\mathrm{T}_{\text {opr }}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

Notes: 1. Permanent LSI damage may occur if maximum ratings are exceeded.
Normal operation should be under recommended operating conditions ( $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$, $\mathrm{GND}=0 \mathrm{~V}, \mathrm{Ta}=-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$ ). If these conditions are exceeded, LSI reliability may be affected.
2. All voltages are referenced to $\mathrm{GND}=0 \mathrm{~V}$.

## Electrical Characteristics

DC Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=\mathbf{5 . 0} \mathrm{V} \pm \mathbf{1 0 \%}, \mathrm{GND}=\mathbf{0 V}, \mathbf{T a}=\mathbf{- 2 0}{ }^{\circ} \mathrm{C}\right.$ to $+\mathbf{7 5}^{\circ} \mathrm{C}$, unless otherwise noted)

| Item | Symbol | Min | Max | Unit | Test Conditions | Note(s) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage |  |  |  |  |  |  |
| $\overline{\text { RES }}$ pin | $\mathrm{V}_{\text {IH }}$ | $V_{c c}-0.5$ | $V_{c c}+0.3$ | v |  |  |
| TTL interface pins |  | 2.0 | $V_{c c}+0.3$ |  |  | 1 |
| TTL interface pins |  | 2.2 | $V_{c c}+0.3$ |  |  | 4 |
| CMOS interface pins |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{cc}}+0.3$ |  |  | 1 |
| Input low voltage |  |  |  |  |  |  |
| TTL interface pins, $\overline{\mathrm{RES}}$ pin | $V_{\text {IL }}$ | -0.3 | 0.8 | V |  | 1 |
| TTL interface pins |  | -0.3 | 0.6 |  |  | 5 |
| CMOS interface pins |  | -0.3 | $0.3 \mathrm{~V}_{\text {c }}$ |  |  | 1 |
| Output high voltage |  |  |  |  |  |  |
| TTL interface pins | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | V | $\mathrm{IOH}^{\text {a }}=-200 \mu \mathrm{~A}$ | 2 |
| CMOS interface pins |  | $\mathrm{V}_{C C}-0.8$ | - |  | $\mathrm{IOH}=-200 \mu \mathrm{~A}$ |  |
| Output low voltage |  |  |  |  |  |  |
| TTL interface pins | $\mathrm{V}_{\mathrm{OL}}$ | - | 0.4 | V | $\mathrm{laL}=1.6 \mathrm{~mA}$ | 2 |
| CMOS interface pins |  | - | 0.8 |  | $\mathrm{lOL}^{2}=200 \mu \mathrm{~A}$ |  |
| Input leakage current |  |  |  |  |  |  |
| All inputs expect | IIL | -2.5 | 2.5 | $\mu \mathrm{A}$ |  | 3 |
| I/O common pins |  |  |  |  |  |  |
| Three-state (off-state) leakage current |  |  |  |  |  |  |
| 1/O common pins | $\mathrm{I}_{\text {TSL }}$ | -10.0 | 10.0 | $\mu \mathrm{A}$ |  | 3 |
| Power dissipation | Icc | - | 250 | mW | $f_{\text {DOTCLK }}=30 \mathrm{MHz}$, output pins left disconnected |  |

## HD66841F

Notes: 1. TTL interface inputs: R, G, B, HSYNC, VSYNC, DISPTMG, RD0-RD7, GDO-GD7, BD0-BD7, DO-D3, A0/ $\overline{R D} / X D O T, ~ R S / A D J / A 4, \overline{C S} / M S O$
CMOS interface inputs: DMO-DM3, DOTE, PMOD0, PMOD1, A1/NLO-A3/YL2
2. TTL interface inputs: $A 0 / \overline{R D} / X D O T, A 1 / Y L O-A 3 / Y L 2, D 0-D 3, R D 0-R D 7, G D 0-G D 7, B D 0-B D 7$, MA0-MA15, MCSO, MCS1, MWE, RS/ADJ/A4
CMOS interface inputs: $\overline{C U}, \overline{C D}$, RO/LUO-R3/LU3, GO/LD0-G3/LD3, BO-B3, M, FLM, CL1, CL2, CL3, CL4
3. I/O common pins: $\mathrm{A} 0 / \overline{\mathrm{RD}} / X D O T, \mathrm{~A} 1 / \mathrm{YLO}-\mathrm{A} 3 / \mathrm{YL2}, \mathrm{DO}-\mathrm{D} 3$, RDO-RD7, GD0-GD7, BDO-BD7, RS/ADJ/A4
Inputs other than I/O common pins: HSYNC, VSYNC, PMODO, PMOD1, $\overline{\mathrm{CS}} / \mathrm{MSO}, \overline{\mathrm{WR}} / \mathrm{MS} 1$, RES, DOTE , DMO-DM3, LDOTCK, DOTCLK, R, G, B, DISPTMG
4. TTL interface inputs: WR/MS1, LDOTCK, DOTCLK
5. TTL interface inputs: $\overline{W R} / M S 1$

AC Characteristics $\left(V_{\mathbf{C C}}=\mathbf{5 . 0} \mathrm{V} \pm \mathbf{1 0 \%}, \mathrm{GND}=\mathbf{0 V}, \mathbf{T a}=-\mathbf{2 0}{ }^{\circ} \mathrm{C}\right.$ to $+\mathbf{7 5}^{\circ} \mathrm{C}$ )
Video Signal Interface

| Item | Symbol | Min | Max | Unit | Reference |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DOTCLK cycle time | ${ }^{\text {t }}$ CYCD | 33 | 1000 | ns | Figure 33 |
| DOTCLK high-level pulse width | ${ }^{\text {W WDH }}$ | 16.5 | - | ns |  |
| DOTCLK low-level pulse width | $t_{\text {WDL }}$ | 16.5 | - | ns |  |
| DOTCLK rise time | ${ }^{\text {b }}$ ¢ 1 | - | 5 | ns |  |
| DOTCLK fall time | $\mathrm{t}_{\mathrm{D} 11}$ | - | 5 | ns |  |
| RGB setup time | tvos | 10 | - | ns |  |
| RGB hold time | $\mathrm{t}_{\text {VDH }}$ | 10 | - | ns |  |
| DISPTMG setup time | ${ }_{\text {d }}$ ds | 10 | - | ns |  |
| DISPTMG hold time | ${ }_{\text {I DTH }}$ | 10 | - | ns |  |
| HSYNC setup time | $\mathrm{t}_{\text {HSS }}$ | 10 | - | ns |  |
| HSYNC hold time | $\mathrm{t}_{\mathrm{HSH}}$ | 10 | - | ns |  |
| Phase shift setup time | $t_{\text {PDS }}$ | $2 \mathrm{t}_{\mathrm{CYCD}}$ | - | ns |  |
| Phase shift hold time | ${ }_{\text {t PDH }}$ | $2 \mathrm{t}_{\mathrm{CYCD}}$ | - | ns |  |
| Input signal rise time | $\mathrm{t}_{\mathrm{D} 2}$ | - | 10 | ns | Figure 33 |
| Input signal fall time | ${ }_{\text {d }}$ +2 | - | 10 | ns | except for DOTCLK |



HSYNC

VSYNC


Figure 33 Video Signal Interface

Buffer Memory Interface

| Item | Symbol | Min | Unit | Reference |
| :---: | :---: | :---: | :---: | :---: |
| Read cycle time | $t_{\text {RC }}$ | $5 \mathrm{t}_{\mathrm{CYCD}}-50$ | ns | Figures 34 and 35 |
| RDO-RD7, GD0-GD7, BDO-BD7 data setup time | ${ }^{\text {tSMD }}$ | 25 | ns |  |
| RD0-RD7, GD0-GD7, BD0-BD7 data hold time | $t_{\text {HMD }}$ | 0 | ns |  |
| Write cycle time | ${ }^{\text {tw }}$ | $6 \mathrm{t}_{\mathrm{CYCD}}-50$ | ns |  |
| Address setup time | $t_{\text {MAS }}$ | $\mathrm{t}_{\text {CYCD }} \mathbf{3 0}$ | ns |  |
| Address hold time | $t_{\text {WR }}$ | $\mathrm{t}_{\text {CYCD }} \mathbf{3 0}$ | ns |  |
| Chip select time | $\mathrm{t}_{\mathrm{cW}}$ | $4 \mathrm{t}_{\text {CYCD }}-40$ | ns |  |
| Write pulse width | $t_{\text {wp }}$ | $4 \mathrm{t}_{\text {CYCD }}-40$ | ns |  |
| RDO-RD7, GD0-GD7, BD0-BD7 output setup time | ${ }^{\text {tSMDW }}$ | $2 \mathrm{t}_{\text {CYCD }}-25$ | ns |  |
| RD0-RD7, GD0-GD7, BD0-BD7 output hold time | tHMDW | 0 | ns |  |

Note: $\mathrm{t}_{\mathrm{CYCD}}$ is the DOTCLK cycle time ( $\min 33 \mathrm{~ns}, \max 1000 \mathrm{~ns}$ ).


5

Figure 34 Buffer Memory Interface (RAM read timing)

## HD66841F



Figure 35 Buffer Memory Interface (RAM write timing)

## LCD Driver Interface

TN-Type LCD Driver

| Item | Symbol | Min | Max | Unit | Reference |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CL2 cycle time | ${ }^{\text {W WCL2 }}$ | 166 | - | ns | Figures 36 and 37 |
| CL2 high-level pulse width | $\mathrm{t}_{\text {WCL2 }}$ | 50 | - | ns |  |
| CL2 low-level pulse width | ${ }^{\text {WCLL2L }}$ | 50 | - | ns |  |
| CL2 rise time | ${ }_{\text {tcler }}$ | - | 30 | ns |  |
| CL2 fall time | ${ }^{\text {t }}$ CL2f | - | 30 | ns |  |
| CL1 high-level pulse width | ${ }^{\text {WCLITH }}$ | 200 | - | ns |  |
| CL1 rise time | ${ }_{\text {tclir }}$ | - | 30 | ns |  |
| CL1 fall time | ${ }^{\text {t }}$ L. 17 | - | 30 | ns |  |
| CL1 setup time | ${ }_{\text {t }} \mathrm{CL} 1$ | 500 | - | ns |  |
| CL1 hold time | ${ }_{\text {HCL1 }}$ | 200 | - | ns |  |
| FLM hold time | $\mathrm{t}_{\mathrm{HF}}$ | 200 | - | ns |  |
| M output delay time | ${ }^{\text {t }}$ D | - | 300 | ns |  |
| Data delay time | $t_{\text {DD }}$ | -20 | 20 | ns |  |
| LDOTCK cycle time | ${ }_{\text {twLDOT }}$ | 41 | - | ns |  |

Note: All values are measured at $\mathrm{f}_{\mathrm{CL} 2}=6 \mathrm{MHz}$.

TFT-Type LCD Driver

| Item | Symbol | Min | Max | Unit | Reference |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CL2 cycle time (X-drivers on one side) | ${ }_{\text {tcles }}$ | 133 | - | ns | Figures 38 and 39 |
| CL2 high-level pulse width ( X -drivers on one side)) | ${ }_{\text {t }}^{\text {TCL2 }}$ HS | 30 | - | ns |  |
| CL2 low-level pulse width (X-drivers on one side) | ${ }_{\text {TCL2LS }}$ | 30 | - | ns |  |
| CL2 cycle time (X-drivers on both sides) | ${ }_{\text {ITCL2D }}$ | 266 | - | ns |  |
| CL2 high-level pulse width (X-drivers on both sides) | ${ }^{\text {TCLL2 }}$ HD | 80 | - | ns |  |
| CL2 low-level pulse width (X-drivers on both sides) | ${ }^{\text {tclele }}$ | 80 | - | ns |  |
| CL2 rise time | $\mathrm{tcLer}^{\text {r }}$ | - | 30 | ns |  |
| CL2 fall time | $\mathrm{t}_{\text {cle } 2 f}$ | - | 30 | ns |  |
| CL1 high-level pulse width | ${ }_{\text {t }}^{\text {CLL }}$ + ${ }^{\text {H }}$ | 200 | - | ns |  |
| CL1 rise time | ${ }_{\text {tclir }}$ | - | 30 | ns |  |
| CL1 fall time | ${ }_{\text {tclif }}$ | - | 30 | ns |  |
| Data delay time | $t_{\text {DD1 }}$ | -20 | 20 | ns |  |
| Data setup time | tids | 15 | - | ns |  |
| Data hold time | tLDH | 15 | - | ns |  |
| CL1 setup time | ${ }_{1}{ }_{\text {TSCL1 }}$ | 500 | - | ns |  |
| CL1 hold time | ${ }_{\text {theL1 }}$ | 200 | - | ns |  |
| CL3 delay time | ${ }_{\text {t }}{ }^{\text {cl3 }}$ | 50 | - | ns |  |
| M delay time | ${ }^{\text {t }}$ DM | - | 300 | ns |  |
| FLM hold time | ${ }^{1}$ TFH | 200 | - | ns |  |
| LDOTCK cycle time | twLDOT | 33 | - | ns |  |



Figure 36 TN-Type LCD Driver Interface


Figure 37 CL1, FLM, and M (expanded detail of figure 36)

## HITACHI



Figure 38 TFT-Type LCD Driver Interface


Figure 39 CL1, CL3, CL4, FLM, and M in Horizontal Stripe Modes (expanded detail of figure 38) HITACHI

## Register Programming

MPU Interface

| Item | Symbol | Min | Max | Unit | Reference |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{RD}}$ high-level pulse width | ${ }^{\text {W }}$ WRDH | 190 | - | ns | Figure 40 |
| $\overline{\mathrm{RD}}$ low-level pulse width | ${ }^{\text {WhRDL }}$ | 190 | - | ns |  |
| $\overline{\text { WR }}$ high-level pulse width | twwrh | 190 | - | ns |  |
| $\overline{\text { WR }}$ low-level pulse width | ${ }^{\text {w }}$ WWRL | 190 | - | ns |  |
| $\overline{\text { CS, RS setup time }}$ | $\mathrm{t}_{\text {AS }}$ | 0 | - | ns |  |
| $\overline{\text { CS, RS hold time }}$ | $\mathrm{t}_{\text {AH }}$ | 0 | - | ns |  |
| D0-D3 setup time | ${ }^{\text {t }}$ SSW | 100 | - | ns |  |
| D0-D3 hold time | ${ }^{\text {t }}$ DHW | 0 | - | ns |  |
| D0-D3 output delay time | tDDR | - | 150 | ns |  |
| D0-D3 output hold time | tDHR | 10 | - | ns |  |



Figure 40 MPU Interface

## ROM Interface

| Item | Symbol | Min | Max | Unit | Reference |
| :--- | :--- | :--- | :--- | :--- | :--- |
| A signal cycle time | $\mathrm{t}_{\text {CYCA }}$ | 528 | - | $n s$ | Figure 41 |
| A signal rise time | $\mathrm{t}_{\text {Ar }}$ | - | 100 | ns |  |
| A signal fall time | $\mathrm{t}_{\text {Af }}$ | - | 100 | ns |  |
| D signal ROM data setup time | $\mathrm{t}_{\text {DSWD }}$ | 120 | - | ns |  |
| D signal ROM data hold time | $\mathrm{t}_{\text {DHWD }}$ | 0 | - | ns |  |

Note: $\mathrm{t}_{\mathrm{CYCA}}=16 \mathrm{t}_{\mathrm{CYCD}}$ ( $\mathrm{t}_{\mathrm{CYCD}}$ : DOTCLK cycle time)


Figure 41 ROM Interface

## PLL Interface

| Item | Symbol | Min | Max | Unit | Referenc2 |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\overline{\overline{C U}}$ fall delay time | $\mathrm{t}_{\mathrm{Uf}}$ | - | 80 | ns | Figure 42 |
| $\overline{\overline{C U}}$ rise delay time | $\mathrm{t}_{\mathrm{Ur}}$ | - | 80 | ns |  |
| $\overline{\overline{C D}}$ fall delay time | $\mathrm{t}_{\mathrm{Df}}$ | - | 80 | ns |  |
| $\overline{\mathrm{CD}}$ rise delay time | $\mathrm{t}_{\mathrm{Dr}}$ | - | 80 | ns |  |
| Reset Input |  |  |  |  |  |
| Item | Symbol | Min | Max | Unit | Reference |
| Reset input pulse width | $\mathrm{t}_{\overline{\text { RES }}}$ | 1 | - | $\mu \mathrm{s}$ | Figure 43 |

## HITACHI



Figure 42 PLL Interface


Figure 43 Reset Input

## Load Circuits

## TTL Load

| Pins | $\mathbf{R}_{\mathrm{L}}$ | R | C | Remarks |
| :---: | :---: | :---: | :---: | :---: |
| MA0-MA15, $\overline{M W E}, \overline{M C S O}, \overline{M C S 1}$, BD0-BD7, GD0-GD7, RD0-RD7 | $2.4 \mathrm{k} \Omega$ | $11 \mathrm{k} \Omega$ | 40 pF | tr, tf: Not specified |
| A0/RD/XDOT, A1/YLO-A3/YL2, A4/RS/ADJ | $2.4 \mathrm{k} \Omega$ | $11 \mathrm{k} \Omega$ | 40 pF | tr, tf: Specified |

## Capacitive Load

| Pins | C | Remarks |
| :--- | :--- | :--- |
| CL1, CL2 | 40 pF | tr, tf: Specified |
| R0-R3, G0-G3, B0-B3, FLM, | 40 pF | tr, tf: Not specified |
| M, CU, $\overline{\text { CD }}, \mathrm{CL3}, \mathrm{CL4}$ |  |  |

## HITACHI



Figure 44 TTL Load Circuit


Figure 45 Capacitive Load Circuit

## HD66850F Color LCD Interface Engine (CLINE)

## Description

The HD66850F CLINE interface controller converts multi-color video signals for CRT display into color or monochrome LCD data.

This device enables an LCD system to replace a CRT display system without any changes to the original display system. It automatically adapts to display modes of the IBM-VGA (Video Graphics Array ${ }^{\text {TM }}$ ) system, facilitating the configuration of an LCD system.

The CLINE can control TN-type (Twisted rematic) color and monochrome LCDs and can display a maximum of 4096 color levels or 16 gray levels.

Note: Video Graphics Array is a trademark of International Business Machines Corporation, U.S.A.

## Features

- Various LCD panel sizes supported
- 640 or 720 dots wide
- 32 to 512 lines high
- Programmable display size
- 32 to 720 dots wide
- 32 to 512 lines high
- Easy-to-see display
- Centering
- Stretching (display stretched to fill out the panel)
- Improved gradation display quality using the pulse width modulation method
- Desired gradation levels assignable to each display color through the use of internal gradation level palettes
- Changeable LCD frame frequency
- Through the use of a multi-port RAM frame buffer
- Within the range of $1 / 2$ to 2 times of CRT display dot clock frequency
- High-speed operating frequency: 32 MHz (CRT display dot clock)
- Recommended LCD drivers: HD66106 and HD66107T (column and common drivers)
- Single power supply: +5 V
- 136-pin flat plastic package (FP-136)


## Pin Arrangement



## Pin Description

| Type | Symbol | Pin No. | Pin Name | vo | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power supply | $\begin{aligned} & \mathrm{V}_{\mathrm{cc}^{1}}- \\ & \mathrm{V}_{\mathrm{cc}}{ }^{7} \end{aligned}$ | $\begin{aligned} & 14,34,53,76, \\ & 88,115,124 \end{aligned}$ | $\mathrm{Vcc}^{1}-\mathrm{V}_{\mathrm{cc}}{ }^{7}$ | - | All of these pins must be connected to a +5 V supply |
|  | $\begin{aligned} & \text { GND1 - } \\ & \text { GND8 } \end{aligned}$ | $\begin{aligned} & 16,46,70,82, \\ & 97,102,131,136 \end{aligned}$ | GND1-GND7 | - | All of these pins must be grounded. |
| MPU/ROM or program interface | DO-D7* | (M) 116-123 | Data 0-7 | $1 / 0$ | Transfer data between internal registers and MPU |
|  | DO-D7* | (R) $116-123$ | Data 0-7 | 1 | Input data to internal registers from external ROM |
|  | DOTE | (P) 130 | Dot clock edge change | 1 | Switches RGB data latch timing High: Data latched at the rising edge of DOTCLK pulses <br> Low: Data latched at the falling edge of DOTCLK pulses |
|  | $\overline{\text { RD }}$ | (M) 130 | Read | 1 | Inputs a read signal for reading data from internal registers |
|  | A5 | (R) 130 | Address 5 | 0 | Outputs external ROM address 5 |
|  | SP | (P) 129 | Spread display select I | 1 | Selects either of the following display size modes High: Double - width display Low: Normal display |
|  | $\overline{\text { WR }}$ | (M) 129 | Write | 1 | Inputs a write signal for writing data to internal registers |
|  | A4 | (R) 129 | Address 4 | 0 | Outputs external ROM address 4 |
|  | AJ3 | (P) 128 | Adjust 3 | 1 | Adjusts the display timing signal (table 1) |
|  | $\overline{\text { CS }}$ | (M) 128 | Chip select | 1 | Inputs a chip select signal to select the CLINE <br> High: The CLINE not selected Low: The CLINE selected |
|  | A3 | (R) 128 | Address 3 | 0 | Outputs external ROM address 3 |
|  | AJ2 | (P) 127 | Adjust 2 | 1 | Adjusts the display timing signal (table 1) |
|  | RS | (M) 127 | Register select | 1 | Inputs a register select signal to select either CLINE data registers or index register <br> High: Data registers <br> Low: The index register |
|  | A2 | (R) 127 | Address 2 | 0 | Outputs external ROM address 2 |
|  | AJO, AJ1 ${ }^{\circ}$ | (P) 125, 126 | Adjust 0,1 | 1 | Adjust the display timing signal (table 1) |
|  | AO, A1 ${ }^{2}$ | (R) 125, 126 | Address 0,1 | 0 | Output external ROM addresses 0 and 1 , respectively |

$\begin{array}{llll}\text { (M): For MPU programming method } & (R) \text { : For ROM programming method } & (P) \text { : For pin programming method }\end{array}$ I/O: Input/Output

## Pin Description (cont.)

| Type | Symbol | Pin No. | Pin Name | I/O | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CRT interface | R0-R3*3 | 1-4 | Red serial data 0-3 | 1 | Input CRT display R data |
|  | G0-G3*3 | 5-8 | Green serial data 0-3 | 1 | Input CRT display G data or monochrome data |
|  | B0 - B3*3 | 10-13 | Blue serial data 0-3 | 1 | Input CRT display B data: For monochrome display, B1 selects 16-gray-scale display and B0 indicates the type of CRT display data input. <br> B1 $=$ high: Prohibited <br> B1 = low: 16 -level gray scale display <br> $\mathrm{BO}=$ high: 64 -color data input <br> BO $=$ low: $\quad 16$-level gray scale data input |
|  | DOTCLK | 15 | Dot clock | 1 | Inputs the dot clock pulses for CRT display |
|  | HSYNC | 134 | Horizontal synchronization | 1 | Inputs the CRT horizontal synchronization signal |
|  | VSYNC | 133 | Vertical synchronization | 1 | Inputs the CRT vertical synchronization signal |
|  | BLANK | 135 | Blanking | I | Inputs a display timing siganl indicating horizontal or vertical display period, or a blank signal indicating the display period with border area period |
| $\begin{aligned} & \overline{L C D} \\ & \text { interface } \end{aligned}$ | $\begin{aligned} & \text { UD4- } \\ & \text { UD7*4 } \end{aligned}$ | 111-114 | LCD upper panel data 4-7 | 0 | Output LCD upper panel data or $R$ data |
|  | $\begin{aligned} & \hline \text { UDO- } \\ & \text { UD3 }{ }^{* 4} \end{aligned}$ | 107-110 | LCD upper panel data $0-3$ | 0 | Output LCD upper panel data or G data |
|  | $\begin{aligned} & \text { LD4- } \\ & \text { LD7* } \end{aligned}$ | 103-106 | LCD lower panel data 4-7 | 0 | Output LCD lower panel data or B data |
|  | $\begin{aligned} & \text { LDO- } \\ & \text { LD3 }^{* 4} \end{aligned}$ | 98-101 | LCD lower panel data $0-3$ | 0 | Output LCD lower panel data or I data |
|  | XCL1 ${ }^{+4}$ | 96 | X-driver latch clock | 0 | Outputs the LCD data latch clock pulses for X-drivers |
|  | YCL1 | 95 | Y-driver shift clock | 0 | Outputs the LCD data line shift clock pulses for Y-drivers |
|  | CL2 | 94 | Y-driver shift clock | 0 | Outputs the LCD data line shift clock pulses for $Y$-drivers |
|  | $\overline{\text { FLM }}$ | 93 | First line maker | 0 | Outputs the first line maker for Y-drivers |

I/O: Input/Output

## Pin Description (cont.)

| Type | Symbol | Pin No. | Pin Name | vo | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LCD interface | M | 92 | M | 0 | Outputs a signal for converting LCD drive signals to AC |
|  | SCLK | 91 | Shitt lock | 0 | Outputs clock pulse with a frequency identical to CL2 but without a retrace period |
|  | DATAE*4 | 90 | Data enable | 0 | Indicates LCD data display period |
|  | DISPON ${ }^{4}$ | 89 | Display on | 0 | Controls LCD on/off |
|  | LDOTCK | 17 | LCD dot clock | 1 | Inputs LCD dot clock pulses |
| Buffer memory interface | $\begin{aligned} & \text { MDO - } \\ & \text { MD15 } 5 \end{aligned}$ | 54-69 | Memory data 0-15 | 0 | Output data to be written to buffer memory |
|  | $\begin{aligned} & \text { MSO - } \\ & \text { MS15 } 6 \end{aligned}$ | 18-33 | Memory serial data 0-15 | 1 | Input data read from buffer memory |
|  | $\begin{aligned} & \text { MAO - } \\ & \text { MA7 } 5 \end{aligned}$ | 38-45 | Memory address $0-7$ | 0 | Output buffer memory addresses 0-7 |
|  | $\frac{\text { MA } 8 /}{\text { SOE1 }} \cdot 5$ | 37 | Memory address 8 / serial output enable 1 | 0 | Outputs buffer memory address 8 when 1-Mbit RAMs are used or outputs a serial data output enable signal when 256 -kbit RAMs are used |
|  | $\overline{\text { SOEO }}{ }^{\circ} 5$ | 36 | Serial output enable 0 | 0 | Output a serial data output enable signal for buffer memory |
|  | $\overline{\overline{W E}{ }^{*} 5}$ | 48 | Write enable | 0 | Outputs a write enable signal for buffer memory |
|  | $\overline{\overline{\mathrm{DT}} / \overline{\mathrm{OE}} \times 5}$ | 47 | Data transfer/output enable | 0 | Outputs a data transfer signal or an output enable signal for buffer memory |
|  | $\begin{aligned} & \overline{\text { RASO }}_{1} \\ & \overline{\text { RAS }} 1 \cdot 5^{2} \end{aligned}$ | 51, 52 | Row address strobe 0 , row address strobe 1 | 0 | Outputs a row address strobe signal for buffer memory |
|  | $\overline{\overline{\overline{\mathrm{CAS}}_{1}+5}}$ | 49, 50 | Column address strobe | 0 | Outputs a column address strobe signal for buffer memory |
|  | SC*5 | 35 | Serial clock | 0 | Outputs serial read clock pulses for buffer memory |
| Mode control | PMODEO, PMODE1 | 74,75 | Program mode 0, program mode 1 | 1 | Select a CLINE programming method (table 2) |
|  | $\begin{aligned} & \text { LMODE0 - } \\ & \text { LMODE4 } \end{aligned}$ | 83-87 | LCD mode 0-4 | 1 | Select a display mode (table 7) |
|  | MMODEO, MMODE1 | 77, 78 | Memory mode 0, 1 | I | Select a memory configuration (table 3) |
|  | SYNC | 73 | Synchronization | I | Select a basic clock for LCD <br> High: DOTCLK <br> Low: LDOTCK |

//O: Input/Output

## HITACHI

## Pin Description (cont.)

| Type | Symbol | Pin No. | Pin Name | I/O | Function |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Mode <br> control <br> (cont) | VMODE | 79 | VGA mode | I | Specifies a CRT display system <br> High: Non-VGA system <br> Low: VGA system |
|  | VSIZE | 80 | LCD vertical size | I | Specifies the vertical size of the <br> LCD panel <br> High: 480 lines <br> Low: 400 lines |
|  | HSIZE | 81 | LCD horizontal size | I | Specifies the horizontal size of the <br> LCD panel <br> High: 720 dots <br> Low: 640 dots |
|  |  |  |  | Reset | I |

I/O: Input/Output
Notes: 1. Must be fixed low for pin programming method.
2. Must be fixed low for MPU programming method.
3. Must be fixed low when not used.
4. Must be left disconnected when not used.
5. Must be left disconnected when buffer memory is not used.
6. Must be fixed low when buffer memory is not used.

Table 1 Display Timing Signal Fine Adjustment

|  | Pin |  |  | Number of Dots <br> Adjusted |
| :--- | :--- | :--- | :--- | :--- |
| AJ3 | AJ2 | AJ1 | AJO | 0 |
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | -1 |
| 0 | 0 | 1 | 0 | -2 |
| 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | +1 |
| 1 | 0 | 1 | 0 | +2 |
| 1 | 0 | 1 | 1 | +3 |
| 1 | 1 | 0 | 0 | +4 |
| 1 | 1 | 0 | 1 | +5 |
| 1 | 1 | 1 | 0 | +6 |

Note: - (minus) indicates advancing the phase of the display timing signal,

+ (plus) indicates delaying the phase of the display timing signal.


## HD66850F

Table 2 Programming Method Selection

| Pin |  |  |
| :--- | :--- | :--- |
| PMODE1 | PMODEO | Programming Method |
| 0 | 0 | Pin |
| 0 | 1 | Internal registers (MPU) |
| 1 | 0 | Internal registers (ROM) |
| 1 | 1 | Prohibited |

Table 3 Memory Configuration Selection

| Pin |  |  |
| :--- | :--- | :--- |
| MMODE1 | MMODEO | Memory Configuration |
| 0 | 0 | 1-Mbit RAM |
| 0 | 1 | 256-kbit RAM |
| 1 | 0 | No memory |
| 1 | 1 | No memory (when the CRT controller <br> supports dual screen display) |

## HITACHI

## Block Diagram



|  | Index Reg |  |  |  |  | Reg. No. | Register Name | Program Units | Read/ Write | Data Bits |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { CS }}$ | RS | $\overline{3}$ | 2 | 1 | 0 |  |  |  |  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 1 | - | - | - | - | - | - | - | - | - | * | * | * | * | * | * | * | * |
| 0 | 0 | 0 | 0 | 0 | 0 | IR | Index | - | W | - | - | - | - | IA3 | IA2 | IA1 | IAO |
| 0 | 1 | 0 | 0 | 0 | 0 | RO | Control | - | R/W | - | - | - | STE | CRE | CCE | SP | $\begin{aligned} & \text { DISP } \\ & \text { ON } \end{aligned}$ |
| 0 | 1 | 0 | 0 | 0 | 1 | R1 | Input timing control | Dot | RWW | - | - | - | DOTE | AJ3 | AJ2 | AJ1 | AJO |
| 0 | 1 | 0 | 0 | 1 | 0 | R2 | Horizontal display size | Character | RW | - | DH6 | DH5 | DH4 | DH3 | DH2 | DH1 | DHO |
| 0 | 1 | 0 | 0 | 1 | 1 | R3 | Vertical display size (high-order) | Line | R/W | - | - | - | - | - | - | - | DV8 |
| 0 | 1 | 0 | 1 | 0 | 0 | R4 | Vertical display size (low-order) | Line | R/W | DV7 | DV6 | DV5 | DV4 | DV3 | DV2 | DV1 | DVo |
| 0 | 1 | 0 | 1 | 0 | 1 | R5 | Centering raster | Line (Raster) | R/W | CR7 | CR6 | CR5 | CR4 | CR3 | CR2 | CR1 | CRO |
| 0 | 1 | 0 | 1 | 1 | 0 | R6 | Centering character | Character | RWW | - | - | - | CC4 | CC3 | CC2 | CC1 | CCO |
| 0 | 1 | 0 | 1 | 1 | 1 | R7 | Border color control | - | RWW | - | - | - | BM | BCl | BCR | BCG | BCB |
| 0 | 1 | 1 | 0 | 0 | 0 | R8 | Stretching control | Line | RWW | - | - | - | - | SF3 | SF2 | SF1 | SFO |
| 0 | 1 | 1 | 0 | 0 | 1 | R9 | Stretching index (high-order) | Line | RWW | Sl15 | S114 | S113 | Sl12 | Sl11 | SI10 | S19 | S18 |
| 0 | 1 | 1 | 0 | 1 | 0 | R10 | Stretching index (low-order) | Line | RWW | S17 | S16 | S15 | S14 | SI3 | SI2 | SI1 | SIO |
| 0 | 1 | 1 | 0 | 1 | 1 | R11 | Gradation level palette address | - | W | - | - | PS1 | PSO | PA3 | PA2 | PA1 | PAO |
| 0 | 1 | 1 | 1 | 0 | 0 | R12 | Gradation level palette data | - | RW | - | - | PD5 | PD4 | PD3 | PD2 | PD1 | PDO |
| 0 | 1 | 1 | 1 | 0 | 1 | R13 | Gradation display clock period (high-order) | Dot | RW | - | - | - | - | - | - | - | GC8 |
| 0 | 1 | 1 | 1 | 1 | 0 | R14 | Gradation display clock period (low-order) | Dot | R/W | GC7 | GC6 | GC5 | GC4 | GC3 | GC2 | GC1 | GCO |
| 0 | 1 | 1 | 1 | 1 | 1 | R15 | Reserved | - | - | - | - | - | - | - | - | - | - |

Notes: 1. Bits marked with * cannot either read from or written to.
2. Bits marked with - are invalid and must be initialized to 0 s ; they cannot be read.

## System Description

Figure 1 shows an example of a VGA-compatible display system implemented with the CLINE. In this system, a color palette HD153119 (Hitachi), which is capable of digital output, is used with a VGA-compatible CRT controller. The CLINE receives digital color data and display sychronization signals from the color pallette and the CRT controller, respectively, and displays 4096color images on a color LCD, or $16-\mathrm{level}$ grayscale images on a monochrome LCD. With minor modification of the existing CRT display system, simultaneous LCD and CRT display is possible.

Addition of an external frame buffer memory (dual-port RAM) allows the LCD frame frequency to be increased above that of a CRT. This enables easy-to-see gradation display and the control of LCDs having a dual screen configuration.

CLINE operation may be controlled by internal registers through the 80 -family MPU bus or an external ROM (as shown in the figure), or simply by pins.


Figure 1 System Block Diagram

## Functional Description

## Programming Methods

To control CLINE functions, set the appropriate pins and/or internal registers according to the functions used. Controlling methods include pin and internal register programming methods. Internal register programming includes the MPU and ROM programming methods. Any of the three methods can be selected by the combined setting of pins PMODE0 and PMODE1 (table 2).

The pin programming method uses pins to control CLINE functions, and the internal register programming method uses data written to the internal registers to control the functions.

Figure 2 (a) shows a connection example of the CLINE and MPU buses for the MPU programming method. The CLINE bus, which is compatible with the 80 -family microprocessor bus, can be directly connected to the host MPU bus.

Figure 2 (b) shows a connection example of the CLINE and ROM for the ROM programming method. In this case, data is automatically loaded into internal registers from the external ROM attached for this purpose. Note that with the ROM programming method, the reset signal must be applied before rewriting the internal registers or gradation level palettes.


Figure 2 Connection of MPU Bus or ROM with CLINE

## Automatic Adaptation to VGA Display Modes

VGA CRT display system display size varies depending on the display mode. (VGA display sizes are: $320,360,640$, or 720 dots wide and 350 , 400 , or 480 lines high.) The CLINE identifies the current display mode from VSYNC and HSYNC signal polarities and the display period length, and changes the display size automatically (tables 5 and 6). This function is enabled by setting the VMODE pin low. The CLINE, based on this function, automatically sets the necessary registers (R0, R2, R3, R4, R5, R6, R8, R9, and/or R10) corresponding to the parameters of the display size, double-width display, gradation display clock, and stretching/centering display functions. (In MPU or ROM programming method, selection of vertical centering (bit 3 of R0) or stretching (bit

4 of R0) is not automatic.) Consequently, in VGA display modes, rewriting these registers is disabled.

Note that display stretching and centering are unavailable when buffer memory is not used in the system, even in VGA display modes. In these cases, a display of different vertical size would be placed in the upper section of the LCD panel, resulting in a blank area in the lower section. Centering the display in a system without memory requires external circuits or BIOS tuning.

When displaying an image 720 dots wide ( 9 dots $\times$ 80 characters) on an LCD panel 640 dots wide, the CLINE removes the ninth horizontal dot of each character to prevent losing the far-right portion of the image.

Table 5 Automatic Vertical Display Size Settings for VGA Display Modes

| VSYNC | HSYNC | Display Size | Border Rasters | Displayed Rasters |
| :--- | :--- | :--- | :--- | :--- |
| Negative | Positive | 350 lines | $1-6$ | $7-356$ |
| Positive | Negative | 400 lines | $1-7$ | $8-407$ |
| Negative | Negative | 480 lines | $1-8$ | $9-488$ |

Table 6 Automatic Horizontal Display Size Settings for VGA Display Modes
BLANK Signal High Level

| Pulse Width | Display Size | Border Dots | Displayed Dots |
| :--- | :--- | :--- | :--- |
| $256-335$ dots | 320 dots (256-color) | $1-5$ | $6-325$ |
| $336-359$ dots | 320 dots (16-color) | $1-8$ | $9-328$ |
| $360-511$ dots | 360 dots | $1-9$ | $10-369$ |
| $640-703$ dots | 640 dots | $1-8$ | $9-648$ |
| $704-767$ dots | 720 dots | $1-9$ | $10-729$ |

## HD66850F

## LCD Panel Size

LCD panel size is specified by either pins or internal registers.

For VGA modes, vertical panel size of 400 or 480 lines can be selected by the VSIZE pin and horizontal panel size of 640 or 720 lines by the HSIZE pin.

For non-VGA modes, the panel size is also specified by the VSIZE and HSIZE pins in pin programming method. In internal register programming method, vertical display size is specified by the vertical display size register (R3 and R4), within the range of 2 to 512 lines. Here, note that the vertical display size specified by R3 and R4 is the CRT display vertical size. When this size differs from the LCD panel vertical size, centering or stretching function must be used. Refer to the following equations for calculating the number of centering rasters and the stretching ratio. For the definition of the centering rasters, see figure 23, Centering Rasters,

- For centering

LCD panel vertical size (line) =
CRT display vertical size (line) + centering rasters (lines) $\times 2$

- For stretching

LCD panel vertical size (line) $=$
CRT display vertical size (line) $\times$ stretching ratio

Since LCD panel horizontal size is limited to 640 or 720 dots even in internal register programming method, centering function must be used as well so that the total number of horizontal dots including the CRT display area and border areas become 640 or 720 . Refer to the following equation to calculate the number of centering characters. For the definition of the border areas and centering characters, see figure 25 , Centering Characters.

LCD panel horizontal size (dot) $=$ (number of horizontal display characters + (number of centering characters $\times 2$ ) \} $\times 8$

## Double-Width Display

Some CRT display systems have a low-resolution display mode of 320 horizontal dots in addition to a high-resolution display mode of 640 horizontal dots. In this case, the CRT display system lowers the dot clock frequency to reduce one line of data to 320 dots. If such data is supplied to the LCD system of 640 horizontal dots as-is, the entire display will be placed on the left section of the panel with the right half blank. To accommodate this situation, the CLINE doubles the width of the low-resolution display. This function is enabled by the SP/ $\overline{W R} / A 4$ pin in pin programming method or the SP bit (bit 1) of the control register (R0) in internal register programming method (table 7). In either method, for VGA display systems, the CLINE detects low-resolution display mode and automatically enables double-width display.

Table 7 Double-Width Display Usage

| Programming Method | CRT System Mode | Setting |
| :--- | :--- | :--- |
| Pin: SP | VGA | Automatic |
|  | Non-VGA | 0: Normal display |
|  |  | 1: Double-width display |
| Internal register: <br> Control register bit 1 <br> (SP bit) | VGA | Automatic |

## Stretching and Centering Display

When the display size differs from the LCD panel size, data will be displayed on the upper-left section of the LCD panel with blank space to the right and/or below if no countermeasures are taken. To provide a user-friendly display, the CLINE can stretch a display to fill out the panel or center a display. Both stretching and centering functions are enabled by control register (R0) bits 2,3 , and 4.

Note that stretching and centering functions are available only in a system where buffer memory is used. This is because these functions are realized through adjustment of memory access. Similarly, stretching and centering functions are unavailable in non-VGA modes when the CLINE is controlled by the pin programming method. Simultaneous use of the vertical centering and stretching functions is also impossible.

In the internal register programming method, horizontal centering function is controlled by the centering character register (R6) within the range of 1 to 32 characters ( 8 to 256 dots), while vertical centering function is controlled by the centering raster register (R5) within the range of 1 to 256 lines.

Stretching function is controlled by the stretching control register (R8) and the stretching index register (R9 and R10) so as to double the vertical display size at most.

Figure 3 shows display examples using stretching/ centering functions. In these examples, a display of 640 dots $\times 350$ lines is displayed on an LCD panel of 720 dots $\times 400$ lines, using stretching/centering functions.

For VGA modes, in both internal register programming and pin programming methods, necessary parameters are automatically calculated from the relationship between display size and the LCD panel size and set in the appropriate registers. Consequently, there is no need to account for display size.

However, the vertical centering or stretching function can be selected in the internal register programming method. (In pin programming method, the stretching function is automatically selected.) Table 8 describes the use of the stretching and centering function.


Figure 3 Display Examples Using Stretching/Centering Functions

## HD66850F

Table 8 Stretching and Centering Function Usage

| Direction | Programming Method | CRT System Mode | Display Arranging Function | Setting |
| :---: | :---: | :---: | :---: | :---: |
| Vertical | Pin | VGA | Stretching | Automatic |
|  |  | Non-VGA | None | - ${ }^{1}$ |
|  | Internal register | VGA | Stretching or centering | Automatic ${ }^{2}$ |
|  |  | Non-VGA | Stretching or centering | Necessary |
| Horizontal | Pin | VGA | Centering | Automatic |
|  |  | Non-VGA | None | -* ${ }^{\text {a }}$ |
|  | Internal register | VGA | Centering | Automatic |
|  |  | Non-VGA | Centering | Necessary |

Notes: 1. Display size must be LCD panel size.
2. Either stretching or centering function must be selected by the internal register.

## Display Modes

Display Mode Settings and LCD Module Configurations: The CLINE supports 20 display modes, depending on the settings of the LMODE4 to LMODE0 pins. The display mode includes display color mode (color or monochrome), screen
configuration (single or dual), gradation display method, and width of data transfer to LCD drivers. Table 9 lists the display modes and figures 4 (a) to 4 (g) show the corresponding LCD module configurations.

Table 9 Display Modes and LCD Module Configurations

| Mode No. | Pin: LMODE |  |  |  |  | Display Color Mode (Gradation Display Method) | Screen <br> Config. | Data <br> Width | LCD Module Config. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
| 1 | 0 | 0 | 0 | 0 | 0 | Monochrome: black and white | Single | 4 | Fig. 4 (a) |
| 2 | 0 | 0 | 0 | 0 | 1 |  | Dual | 4 | Fig. 4 (b) |
| 3 | 0 | 0 | 0 | 1 | 0 |  | Single | 8 | Fig. 4 (c) |
| 4 | 0 | 0 | 0 | 1 | 1 |  | Dual | 8 | Fig. 4 (d) |
| 5 | 0 | 0 | 1 | 0 | 0 | Monochrome: 16 gray levels (Frame-based data thinning) | Single | 4 | Fig. 4 (a) |
| 6 | 0 | 0 | 1 | 0 | 1 |  | Dual | 4 | Fig. 4 (b) |
| 7 | 0 | 0 | 1 | 1 | 0 |  | Single | 8 | Fig. 4 (c) |
| 8 | 0 | 0 | 1 | 1 | 1 |  | Dual | 8 | Fig. 4 (d) |
| 9 | 0 | 1 | 0 | 0 | 0 | Monochrome: 16 gray levels (1/2 pulse width modulation) | Single | 4 | Fig. 4 (a) |
| 10 | 0 | 1 | 0 | 0 | 1 |  | Dual | 4 | Fig. 4 (b) |
| 11 | 0 | 1 | 0 | 1 | 0 |  | Singale | 8 | Fig. 4 (c) |
| 12 | 0 | 1 | 0 | 1 | 1 |  | Dual | 8 | Fig. 4 (d) |
| 13 | 1 | 0 | 0 | 0 | 0 | 16 colors | Single | 2 | Fig. 4 (e) |
| 14 | 1 | 0 | 0 | 1 | 0 |  | Single | 4 | Fig. 4 (f) |
| 15 | 1 | 0 | 0 | 1 | 1 | 8 colors | Single | 8 | Fig. 4 (g) |
| 16 | 1 | 0 | 1 | 0 | 0 | 4096 color levels (Frame-based data thinning) | Single | 2 | Fig. 4 (e) |
| 17 | 1 | 0 | 1 | 1 | 0 |  | Single | 4 | Fig. 4 (f) |
| 18 | 1 | 0 | 1 | 1 | 1 |  | Single | 8 | Fig. 4 (g) |
| 19 | 1 | 1 | 0 | 1 | 0 | 4096 color levels ( $1 / 2$ pulse width modulation) | Sing;le | 4 | Fig. 4 (f) |
| 20 | 1 | 1 | 0 | 1 | 1 |  | Single | 8 | Fig. 4 (g) |

Note: Modes 15, 18, and 20 are interleaving structure modes.

(a) Single screen, 4-bit data width

(c) Single screen, 8 -bit data width

(e) Single screen, 2-bit data width, color drivers

(g) Single screen, 8 -bit data width, interleaving structure

(b) Dual screen, 4-bit data width

(d) Dual screen, 8-bit data width

(f) Single screen, 4-bit data width, color drivers

Gradation Level Reduction: Although a CRT display system can represent information for over 100,000 color levels, an LCD cannot handle so much information.

Consequently, CRT color or gradation level information must be reduced in order for the CLINE to display it. Reduction methods vary depending on the input color or gradation level information, the LCD panel (color or monochrome), and other factors. Table 10 lists gradation level reduction for CLINE modes, where "Input Bits" indicates CRT display color data and "Reduced Data" indicates input to the gradation level palettes.

Input Display Data Connection: Input display data connection and pin settings depend on the CRT input mode (color or gradation level information) and the LCD panel used.

- When monochrome LCD panel is used (LMODE4 = 0 )
- 64-color input and 16-level grayscale output (modes 5-12)

The B0 pin must be set to 1 , and the B1 pin to 0 . Unused display data input pins must be fixed to 0 . See figure 5 (a).

- 16-level grayscale input and 16 -level grayscale output (modes 5-12)

Both B0 and B1 pins must be set to 0 . Unused display data input pins must be fixed to 0 . See figure 5 (b).

- When color LCD panel is used (LMODE4 = 1)
- 64-color input and 16- or 8-color output (modes13-15)

Two-bit R, G, and B data must be input to the R2-R3, G2-G3, and B2-B3 pins, respectively. Unused display data input pins must be fixed to 0 ). See figure 6 (a).

- 4096-color input and 4096-color output (modes 16-20)

Four-bit R, G, and B data must be input to the R0R3, G0-G3, and B0-B3 pins, respectively. If the input has more than 4096 colors, use the highorder four bits of each color. See figure 6 (b).

Table 10 Gradation Level Reduction for CLINE Display Modes

| Input Mode | Input Bits |  |  | CLINE Display Mode | Reduced Data |  |  |  | LCD <br> Panel | Gradation Level Reduction (Blis) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | R | G | B |  | 3 | 2 | 1 | 0 |  |  |
| 4096 colors | 4 | 4 | 4 | 4096 color levels | D3 | D2 | D1 | Do | Color | $12 \rightarrow 12$ |
| 64 colors | 2 | 2 | 2 | 16 colors | R | G | B | 1 | Color | $6 \rightarrow 4$ |
| 64 colors | 2 | 2 | 2 | 16 gray levels | D3 | D2 | D1 | Do | Monochrome | $6 \rightarrow 4$ |
| 16 gray levels | - | 4 | - | 16 gray levels | D3 | D2 | D1 | Do | Monochrome | $4 \rightarrow 4$ |
| 16 gray levels | - | 4 | - | Monochrome (black \& white) | All 0 | s or a | Il is |  | Monochrome | $4 \rightarrow 1$ |



Figure 5 Input Display Data Connection and Pin Settings when a Monochrome LCD Panel is Used

(a) 64-color input and 16- or 8-color output

(b) 4096-color input and 4096-color output

Figure 6 Input Display Data Connection and Pin Settings when a Color LCD Panel is Used

LCD Data Output: The CLINE uses pins UD7-UD0 and LD7-LD0 for display data output. Output data from these pins depend on the display mode, as shown in table 11. However, data output timings are basically the same in all display modes. Display data output timing for modes 15 and 18 (8-bit color data transfer, bidirectional connection, without pulse width modulation) is shown in figure 7. Display data output timing for
the LCD display modes with pulse width modulation is slightly different. This type of example is shown in figure 8 . Figure 8 shows the display data output timing in mode 10 ( $1 / 2$ pulse width modulation, 4 -bit monochrome data transfer, and dual screen configuration).

However, LCD lower panel data LD3-LD0 are not shown in the figure.

Table 11 LCD Data Output Pins and Display Data by Display Modes

| Pin | Monochrome Modes |  |  |  | Color Modes |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 4-Bit/ Single Screen | 4-Bit/ Dual Screen | $\begin{aligned} & \hline \text { 8-Bit/ } \\ & \text { Single } \\ & \text { Screen } \\ & \hline \end{aligned}$ | 8-Bit/ <br> Dual <br> Screen |  |  |  |  |  |
|  |  |  |  |  | 2-Bit | 4-Bit | 8-Bit |  |  |
| UD7 | - | - | D7 | UD7 | - | R3 | R15 | G10 | B5 |
| UD6 | - | - | D6 | UD6 | - | R2 | B15 | R9 | G4 |
| UD5 | - | - | D5 | UD5 | R1 | R1 | G14 | B9 | R3 |
| UD4 | - | - | D4 | UD4 | Ro | Ro | R13 | G8 | B3 |
| UD3 | D3 | UD3 | D3 | UD3 | - | G3 | B13 | R7 | G2 |
| UD2 | D2 | UD2 | D2 | UD2 | - | G2 | G12 | B7 | R1 |
| UD1 | D1 | UD1 | D1 | UD1 | G1 | G1 | R11 | G6 | B1 |
| UDO | D0 | UDO | Do | UDO | G0 | G0 | B11 | R5 | G0 |
| LD7 | - | - | - | LD7 | - | B3 | G15 | B10 | R4 |
| LD6 | - | - | - | LD6 | - | B2 | R14 | G9 | B4 |
| LD5 | - | - | - | LD5 | B1 | B1 | B14 | R8 | G3 |
| LD4 | - | - | - | LD4 | B0 | B0 | G13 | B8 | R2 |
| LD3 | - | LD3 | - | LD3 | - | (13) | R12 | G7 | B2 |
| LD2 | - | LD2 | - | LD2 | - | (12) | B12 | R6 | G1 |
| LD1 | - | LD1 | - | LD1 | (11) | (11) | G11 | B6 | Ro |
| LDO | - | LDO | - | LDO | (10) | (10) | R10 | G5 | B0 |

Notes: 1. The left bit corresponds to MSB.
2. U and L indicate upper panel and lower panel data, respectively.
3. Data in parentheses are for 16 -color display.
4. - indicates that the corresponding pins are not used; must be left disconnected.


Figure 7 Display Data Output Timing in Display Modes Without Pulse Width Modulation (Modes 15 and 18)

In figure 8, data P0-0, P4-0, ... P636-0 make up the first set of data for one line to be output to LCD drivers via pin UD3. Likewise, data P0-1, P4-1, ... P636-1 make up the second set of data. The combination of the first and second sets of
data determines the display status as follows: (first data, second data) $=(0,0)$ : display off; $(1,0): 1 / 2$ pulse width modulation; and (1, 1): display on. For more details, refer to the Gradation Display Methods section.


Figure 8 Display Data Output Timing in Display Modes with Pulse Width Modulation (Mode 10)

## HITACHI

## Gradation Display Methods

The CLINE supports the frame-based data thinning method and pulse width modulation method for gradation display.

Frame-Based Data Thinning Method: In the frame-based data thinning method, the CLINE thins out the display data in line or dot units in the specified frames.

Pulse Width Modulation Method: In the pulse width modulation method, the CLINE combines $1 / 2$ pulse width modulation and frame-based data thinning. In this case, data is output from X-drivers twice in one line-selection period (figure 9).
Consequently, the X-driver latch clock must be
different from the Y-driver shift clock, and a conventional LCD module configuration cannot be used. Therefore, clock XCL1 must be supplied to X-drivers and clock YCL1 to Y-drivers (figure 10).

The XCL1 period is specified by the gradation display clock period register (R13 and R14) when no buffer memory is used in non-VGA modes and in the internal register programming method. (Pulse width modulation is unavailable when buffer memory is not used in non-VGA modes, pin programming method.) In the other cases, the register is automatically set, since the YCL1 period is fixed (table 12).


Figure 9 Driver Clock and Display Data Timing for Gradation Display with $\mathbf{1 / 2}$ Pulse Width Modulation


Figure 10 X- and Y-Driver Clock Connection for Pulse Width Modulation Method
Table 12 XCL1 Period Setting

| Memory Mode |  | XCL Period | Setting |
| :--- | :--- | :--- | :--- |
| With-memory |  | Half of YCL1 period for 1/2 pulse with <br> modulation method | Automatic |
| Without-memory | VGA | Half of YCL1 period for 1/2 pulse width <br> modulation method | Automatic <br> (See note below) |
|  | Non-VGA <br> Internal register <br> programming | Conforms to gradation display clock <br> register (R13, R14) settings | Required (R13, R14) |
|  | Pin programming | - |  |

Note: Total number of horizontal dots must be $\mathbf{4 0 0}, \mathbf{4 5 0}, \mathbf{8 0 0}$, or 900 for displaying $\mathbf{3 2 0}, \mathbf{3 6 0}, \mathbf{6 4 0}$, or 720 dots, respectively.

## HITACHI

## Gradation Level Palettes

Gradation display quality depends greatly on LCD panel characteristics.
Consequently, uniform gradation display may be impossible for some panels. To accommodate this situation, the CLINE incorporates a set of gradation level palettes that can assign any gradation level to any CRT display color as desired.
16 levels are available for gradation display using the frame-based data thinning method and 31 levels using $1 / 2$ pulse width modulation method. Appropriate levels can be selected for the LCD panel used.

The R-, G-, and B-palettes are used for color level display modes, while only the R-palette is used for 16 -level grayscale display modes.

In pin programming and MPU programming methods, these palettes are automatically loaded after reset with appropriate data for frame-based data thinning modes and $1 / 2$ pulse width modulation modes. The automatically set data cannot be rewritten in the pin programming method, but can be rewritten, any time after 100 $\mu$ s have elapsed after reset, in MPU programming method.

By contrast, in the ROM programming method, these palettes are not automatically set. Thus writing the necessary data to the palettes is always required.

Table 13 shows the relationship between the values set in the palettes (through R12) and gradation levels. Values other than those shown here disable correct display.

## HD66850F

Table 13 Relationship between Gradation Levels and Palette (R12) Values
(a) Frame-based data thinning modes
(b) $1 / 2$ pulse width modulation modes

| Grada- <br> tion <br> Level |
| :--- |
| Palette Data (R12 Data Blts) <br> No. |
| 5 |
| 0 |

Grada-

| tion Level No. | Palette Data (R12 Data Blts) |  |  |  |  |  | Grada tion Level |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 5 | 4 | 3 | 2 | 1 | 0 |  |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0.00 |
| 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0.07 |
| 2 | 0 | 1 | 0 | 0 | 1 | 0 | 0.10 |
| 3 | 0 | 1 | 0 | 0 | 1 | 1 | 0.14 |
| 4 | 0 | 1 | 0 | 1 | 0 | 0 | 0.17 |
| 5 | 0 | 1 | 0 | 1 | 0 | 1 | 0.20 |
| 6 | 0 | 1 | 0 | 1 | 1 | 0 | 0.21 |
| 7 | 0 | 1 | 0 | 1 | 1 | 1 | 0.25 |
| 8 | 0 | 1 | 1 | 0 | 0 | 0 | 0.29 |
| 9 | 0 | 1 | 1 | 0 | 0 | 1 | 0.30 |
| 10 | 0 | 1 | 1 | 0 | 1 | 0 | 0.33 |
| 11 | 0 | 1 | 1 | 0 | 1 | 1 | 0.36 |
| 12 | 0 | 1 | 1 | 1 | 0 | 0 | 0.38 |
| 13 | 0 | 1 | 1 | 1 | 0 | 1 | 0.40 |
| 14 | 0 | 1 | 1 | 1 | 1 | 0 | 0.43 |
| 15 | 0 | 1 | 1 | 1 | 1 | 1 | 0.50 |
| 16 | 1 | 1 | 0 | 0 | 0 | 0 | 0.50 |
| 17 | 1 | 1 | 0 | 0 | 0 | 1 | 0.57 |
| 18 | 1 | 1 | 0 | 0 | 1 | 0 | 0.60 |
| 19 | 1 | 1 | 0 | 0 | 1 | 1 | 0.64 |
| 20 | 1 | 1 | 0 | 1 | 0 | 0 | 0.67 |
| 21 | 1 | 1 | 0 | 1 | 0 | 1 | 0.70 |
| 22 | 1 | 1 | 0 | 1 | 1 | 0 | 0.71 |
| 23 | 1 | 1 | 0 | 1 | 1 | 1 | 0.75 |
| 24 | 1 | 1 | 1 | 0 | 0 | 0 | 0.79 |
| 25 | 1 | 1 | 1 | 0 | 0 | 1 | 0.80 |
| 26 | 1 | 1 | 1 | 0 | 1 | 0 | 0.83 |
| 27 | 1 | 1 | 1 | 0 | 1 | 1 | 0.86 |
| 28 | 1 | 1 | 1 | 1 | 0 | 0 | 0.88 |
| 29 | 1 | 1 | 1 | 1 | 0 | 1 | 0.90 |
| 30 | 1 | 1 | 1 | 1 | 1 | 0 | 0.93 |
| 31 | 1 | 1 | 1 | 1 | 1 | 1 | 1.00 |

## Display On/Off Control

When the LCD drivers used have an LCD on/off control pin, display can be controlled with the CLINE DISPON signal. When the LCD drivers used do not have an LCD on/off control pin, the CLINE can turn off display by transferring all-0 display data to the drivers.

Display will be turned on with the DISPON pin $=$ 1 , turns the display off while DISPON $=0$. The DISPON pin is equivalent to the DISPON bit (bit 0 ) of the control register.

In the pin programming method, display is on except for four frames after reset. The four frame display-off time period prevents random display at power-on. In the MPU programming method, display is turned off at reset, but can be freely turned on or off after four frames after reset by rewriting the corresponding register bit. In the ROM programming method, a 1 must be written to the DISPON bit to turn on display. Like in other programming methods, display is off for four frames after reset.

## LDOTCK Frequency and Data Transfer Rate

The LDOTCK frequency ( $\mathrm{f}_{\text {LDOTCK }}$ ) for asynchronous mode is calculated from the following equation:
$\mathrm{f}_{\text {LDOTCK }}=(\mathrm{Nhd}+48) \times \mathbf{N v d} \times \mathrm{f}_{\mathrm{F}}$
Nhd: Number of dots contained in one horizontal line of the LCD panel
Nvd: Number of horizontal lines from the LCD panel top to bottom
$\mathrm{f}_{\mathrm{F}}$ : Frame frequency
In this case, the following relationship must hold true:

$$
1 / 2 \times \mathrm{f}_{\text {DOTCLK }}<\mathrm{f}_{\text {LDOTCK }}<2 \times \mathrm{f}_{\text {DOTCLK }}
$$

$f_{\text {DOTCLK }}$ : Dot clock frequency
The data transfer rate to LCD drivers depends on the mode in which the CLINE is used. Specifically, the rate depends on screen configura-
tion (single or dual), data transfer width (bit count), and gradation display methods. For example, the data transfer rate will be doubled for $1 / 2$ pulse width gradation display. This is because data must be transferred two times during one lineselection period. The data transfer rate (f $\mathrm{f}_{\mathrm{CL} 2}$ : CL2 frequency) is calculated from the following equation ( $\mathrm{f}_{\text {LDOTCK }}=\mathrm{f}_{\text {DOTCLK }}$ for synchronous mode):
$\mathrm{f}_{\mathrm{CL} 2}=\frac{\mathrm{f}_{\mathrm{LDOTCK}} \times 1}{\mathrm{n} \times \mathrm{m}}$
n : Number of panels composing one screen

- 1 for modes $1,3,5,7,9,11,13-20$
- 2 for modes $2,4,6,8,10,12$
m : Number of bits transferred at one time
-2 for modes 13,16
- 4 for modes $1,2,5,6,9,10,14,15,17-20$
-8 for modes $3,4,7,8,11,12$
1: Constant for each gradation display
-1 for modes 1-8, 13-18
- 2 for modes 9-12, 19, 20


## Synchronous/Asynchronous Modes and Memory

The CLINE has two timing modes: asynchronous and synchronous.

In asynchronous mode, dot clock pulses for the CRT system (DOTCLK) are different from those for the LCD system (LDOTCK) in frequency to accommodate frame frequency conversion. This requires buffer memory as shown in figure 11 (a). In this mode, dual screen LCD panels can be used.

In synchronous mode, dot clock pulses for the CRT system are identical to those for the LCD system, thus requiring no buffer memory in principle (synchronous without-memory mode (figure 11 (b)). However, synchronous without-memory mode cannot support dual screen LCD panels.

The CLINE has another mode in which dual screen LCD panels can be used and fewer memory. devices are required. This is called "synchronous with-memory mode" (figure 11 (c)). In this mode, the number of memory devices can be reduced to a half or a third that of asynchronous mode. This is because RGB data sent from the CRT system is processed for gradation display before being written into buffer memory. (In asynchronous mode, on the other hand, $R, G$, and $B$ data sent from the CRT system is separately written into the R-plane, G-plane, and B-plane memories, respectively.)

Table 14 summarizes these modes.


Figure 11 Signal Flow for Synchronous/Asynchronous With-/Without-Memory Modes

The CLINE uses dual port RAMs for buffer memory, enabling high-speed display and independent use of an LCD dot clock and a CRT dot clock.

The CIINE supports three types of memory configurations: $64 \mathrm{k} \times 4$ bits ( 256 k ), $256 \mathrm{k} \times 4$ bits ( 1 M ), and $128 \mathrm{k} \times 8$ bits ( 1 M ), any of which can be selected with the MMODE0 and MMODE1 pins (table 3).

The number of memory devices required depends on the LCD panel size and the display mode. However, it depends only on LCD panel vertical size and not on horizontal size since the CLINE uses memory as shown in figure 12. For example, one 256 -kbit memory device is required for the panel having 256 or less lines and two for that having 257 to 512 lines. Table 15 lists the number of memory devices required for each mode.

Table 14 Memory Mode Summary

|  | Asynchronous With- <br> Memory Mode | Synchronous WIth- <br> Memory Mode | Synchronous Without <br> Memory Mode |
| :--- | :--- | :--- | :--- |
| Centering/stretching | Possible | Possible | Impossible |
| Max number of gray levels | 16 | 16 | 16 |
| Max number of color levels | 16 | 4096 (frame-based <br> data thinning) | 4096 (pulse width <br> modulation) |
| Dual screen | Possible | Possible | Impossible |
| Max number of <br> display lines | 512 | 512 | 1024 |
| Frame frequency <br> conversion | Possible | Impossible | Impossible |



Figure 12 Display Sizes and Memory Area Used

## HD66850F

Table 15 Number of Memory Devices for Different Display modes

| Display Mode | Number of Memory Devices Required |  |  |  |  | $128 \mathrm{k} \times 8$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Asynchronous |  |  | Synchronous |  |  |
|  | $64 \mathrm{k} \times 4$ | $256 \mathrm{k} \times 4$ | $128 \mathrm{k} \times 8$ | $64 \mathrm{k} \times 4$ | 256 k $\times 4$ |  |
| Monochrome Modes 1-4 | 2 | 1 | 1 | 2 | 1 | 1 |
| 16-level grayscale (frame-based) Modes 5-8 | 8 | 4 | 2 | 2 | 1 | 1 |
| 16-level grayscale (1/2 pulse width) Modes 9-12 | 8 | 4 | 2 | 4 | 2 | 1 |
| 8-color Mode 15 | 6 | 3 | 2 | 6 | 3 | 2 |
| 16-color Modes 13, 14 | 8 | 4 | 2 | 8 | 4 | 2 |
| 4096-color-scale (frame-based) Modes 16-18 | - | - | - | 6 | 3 | 2 |

Frame-based: Frame-based data thinning method
1/2 pulse width: $1 / 2$ pulse width modulation method
Note: With-memory mode does not support color level display using the pulse width modulation method.

## HITACHI

## Display Timing Signal Fine Adjustment

When the display timing signal is supplied externally, a phase shift may appear between CRT data and the display timing signal, since each signal has its own peculiar lag. The CLINE can adjust the display timing signal with pins AJ3-AJO (in pin programming method) or with the input timing control register (R1) (in internal register programming method) to compensate the phase shift (table 1).

Figure 13 (a) shows an example of adjusting a display timing signal that is two dots ahead of the display start position. In this case, pins (AJ3, AJ2, AJ1, AJO) or data bits $(3,2,1,0)$ of R1 must be set to $(1,0,1,0)$ to delay the signal for two dots. Conversely, they must be set to $(0,0,1,0)$ to
advance the signal for two dots for the case of figure 13 (b), where the display timing signal is two dots behind.

When there is no need to adjust the signal, a setting of either $(0,0,0,0)$ or $(1,0,0,0)$ will work.

It should be noted that the VGA CRT system applies the BLANK signal, which includes the border area period, as the display timing signal, and that the CLINE removes the border area period. Consequently, the border area period must be considered for adjusting the display timing signal.


Figure 13 Display Timing Signal Fine Adjustment

## HITACHI

## Border Color Control

In the internal register programming method, the CLINE can specify the color of a blank area that is left on a centered display (figure 14). Any of 16 colors or the color of the dot immediately before the valid display data can be specified by the border color control register (R7). However, the
desired color can be specified only in asynchronous mode.

In the pin programming method, the specified color is always the same color as the dot immediately before the valid display data.


Figure 14 Border Area and an LCD Panel

## Internal Registers

The CLINE has one index register (IR) and 15 data registers (R0-R14). In the MPU programming method, the desired register address must be written in one cycle into the index register before writing or reading data to/from the register in the following cycle. By contrast, in the ROM programming method, the index register is not used; the CLINE automatically reads data from the ROM, in which data has been written to the ROM addresses corresponding to the desired data registers, and writes it to the data register.

Registers are valid only for the internal register
programming method and are invalid (don't care) for the pin programming method. Since all data registers are reset to 0 s , they must be rewritten after reset.

## Register Access for MPU Programming Method

First write the desired data register address into the index register with $\overline{C S}=0, R S=0$, and $\overline{W R}=0$, then write/read data to/from the register with $\overline{\mathbf{C S}}=$ $0, \mathrm{RS}=1$, and $\overline{\mathrm{WR}}=0$ or $\overline{\mathrm{RD}}=0$. Figure 15 shows the timing for writing data into an internal register.


Figure 15 Internal Register Write by MPU

## ROM Data Setting for ROM Programming Method

The desired data must have been previously written to the ROM addresses corresponding to the data register addresses; that is, to ROM addresses $\$ 0000-\$ 000 \mathrm{~F}$. Data for the gradation level palettes
must have been written to ROM addresses $\$ 0010-\$ 003 F$. Consequently, data written for internal registers R11 and R12 are invalid. Figure 16 shows the ROM address map.


Figure 16 ROM Address Map

## Register Function

Index Register (IR): The index register (figure 17), composed of four valid bits, selects one of the 15 data registers. The index register itself is selected by the MPU while the RS signal is low and selects a data register with the register address written.

Control Register (R0): The control register (figure 18) is composed of five valid bits, each with a particular function.

- STE bit
- STE $=1$ : Stretching function enabled
$-S T E=0$ : Stretching function disabled
- CRE bit
$-\mathrm{CRE}=1:$ Vertical centering function enabled
$-\mathrm{CRE}=0:$ Vertical centering function disabled

Simultaneous use of stretching and vertical centering functions is impossible; if both the CRE
and STE bits are set to 1 at the same time, correct display will be disabled.

## - CCE bit

$-\mathrm{CCE}=1$ : Horizontal centering function enabled
$-\mathrm{CCE}=0$ : Horizontal entering function disabled

- SP bit
$-S P=1$ : Double-width display
$-S P=0$ : Normal display
- DISPON bit
- DISPON $=1$ : Display on
- DISPON $=0$ : Display off

DISPON is always cleared at reset. In the MPU programming method, rewriting this bit can always be rewritten. However, display will be off for four frames after reset, regardless of the status of this bit.


Figure 17 Index Register


Figure 18 Control Register

Input Timing Control Register: The input timing control register (figure 19) has five valid bits, having two different functions.

- DOTE bit : Switches RGB data latch timing.
- DOTE $=1$ : Latches data at the rising edge of the dot clock pulses
$-\mathrm{DOTE}=0$ : Latches data at the falling edge of the dot clock pulses
- AJ3-AJ0 bits: Adjust the externally supplied display timing signal to synchronize its phase with that of LCD data. Write the shift, represented in dots, between the display timing signal and the display start position to these bits. The absolute value of the number of dots to be shifted must be written to the AJ2-AJ0 bits and shift polarity to the AJ3 bit. If there is no need to adjust the display timing signal, these bits may be set to either $(1,0,0,0)$ or $(0$, $0,0,0)$.


Note: - (minus) and + (plus) in the Number of Dots Adjusted column indicate advancing and delaying the display timing signal, respectively.

Figure 19 Input Timing Control Register

## HD66850F

Horizontal Display Size Register: The horizontal display size register (figure 20), composed of seven valid bits, specifies the horizontal display size in units of characters (eight dots). The value to write to this register is "number of characters displayed on one horizontal line - 1." A maximum of 90 characters ( 720 dots) can be specified.
This register is set automatically in VGA mode.

Vertical Display Size Register: The vertical display size register (figure 21), composed of nine valid bits, specifies the vertical display size in units of lines. The value to write to this register is "number of lines displayed from display screen top to bottom - 1." A maximum of 512 lines can be specified.
This register is set automatically in VGA mode.


Figure 20 Horizontal Display Size Register

| R3 |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - |  |  |  |  |  |  |  |  |
| Data bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Value |  |  |  |  |  |  |  |  |
| Data bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Value | DV7 | DV6 | DV5 | DV4 | DV3 | DV2 | DV1 | DVo |
| R4 |  |  |  |  |  |  |  |  |

Figure 21 Vertical Display Size Register

Centering Raster Register: The centering raster register (figure 22), composed of eight bits, specifies the number of rasters for vertically centering the display within the range of 1 to 256. The value to write to this register is "number of rasters for centering - 1." As shown in figure 23, the number here indicates the number of rasters in either the upper border area or lower border area, not
the total number. Since the LCD panel size is determined by this number and the display size, the number of rasters must be correctly written if the display size differs from the LCD panel size. Incorrect setting disables correct display. This register is enabled the control register's CRE bit is 1. This register is set automatically in VGA mode.


Figure 22 Centering Raster Register


Figure 23 Centering Rasters

Centering Character Register: The centering character register (figure 24), composed of five valid bits, specifies the number of characters for horizontally centering the display within the range of 1 to 32. The value to write to this register is "number of characters for centering - 1." As shown in figure 25 , the number here indicates the number of characters in either the left border area
or right border area, not the total number. Since the LCD panel size is determined by this number and the display size, the number of characters must be correctly written when the display size differs from the LCD panel size. Incorrect setting disables correct display. This register is enabled when the control register's CCE bit is 1 .
This register is set automatically in VGA mode.

| R6 |  |  |  |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |
| Data bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| Value | - | - | - | CC4 | CC3 | CC2 | CC1 | CC0 |  |

Figure 24 Centering Character Register


Figure 25 Centering Characters

Border Color Control Register: The border color control register (figure 26), has five valid bite having two different functions. These functions are available only in with-memory mode.

- BM bit: Specifies border control mode; reset to 0 . This bit must be 1 in asynchronous mode.
- $\mathrm{BM}=1$ : Displays the color specified by the $B C I, B C R, B C G$, and BCB bits in the border area (disabled in synchronous mode)
$-\mathrm{BM}=0$ : Displays the color of the dot immediately before the display period on the border area
- BCI, BCR, BCG, and BCB bits: Specify the color to be displayed on the border area. These bits are enabled when the BM bit is 1 ; reset to Os.

Stretching Control Register: The stretching control register (figure 27), composed of four valid bits, is used in combination with the stretching index register (R9 and R10). It specifies the period for stretching in units of lines. The value to write to this register is "number of lines -1 ." This register is enabled when the control register's STE bit is 1 .
This register is set automatically in VGA mode.


Figure 26 Border Color Control Register


Figure 27 Stretching Control Register

Stretching Index Register: The stretching index register (figure 28), composed of 16 valid bits, is used in combination with the stretching control register (R8). It specifies the lines to be displayed twice among those specified by R8. The lines represented by the SI bits which are set to 1s will
be displayed twice. Although this register has 16 bits, only the bits within the period specified by R8 are enabled. For example, when R8 is set to four, only five bits of SI0 to SI4 of this register are enabled (figure 29).
This register is set automatically in VGA mode.


| Data bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Value | SI 7 | $\mathrm{~S} \mid 6$ | S 15 | S 14 | S 13 | S 12 | S 11 | S 10 |

R10

Figure 28 Stretching Index Register


Figure 29 Stretching Display

Gradation Level Palette Address Register: The gradation level palette address register (figure 30) is composed of six valid bits with two different functions.

- PS1 and FS0 bits: Specify a method of selecting the plane of the gradation level palettes (R, G, or B).
$-($ PS 1, PS0 $)=(0,0)$ : Every time the gradation level palette data register (R12) is read from or written to, either R-, G-, or Bpalette is automatically selected, in that order
$-(\mathrm{PS} 1, \mathrm{PS} 0)=(0,1):$ R-palette is selected
$-($ PS $1, P S 0)=(1,0)$ : G-palette is selected
$-($ PS $1, \mathrm{PS} 0)=(1,1):$ B-palette is selected
- PA3-PA0 bits: Specify the desired gradation level palette using the address written to these bits. After palette address specification, data is read from or written to the specified palette and the address is automatically incremented by 1. The address increment manner depends on PS1 and PSO settings.
- $(\mathrm{PS} 1, \mathrm{PS} 0)=(0,0):$ Gradation level palette address is automatically incremented by 1 after reading/writing data from/to $R, G$, and $B$ gradation level palettes in that order, through the gradation level palette data register
-Other settings: Gradation level palette address is automatically incremented by 1 after reading/writing data from/to any one gradation level palette, through the gradation level palette data register


Figure 30 Gradation Level Palette Address Register

## HD66850F

Gradation Level Palette Data Register: The gradation level palette data register (figure 31), composed of six valid bits, contains data which is read from or written to the gradation level palette specified with the gradation level palette address register (R11).

Gradation level palettes must be set according to the display mode used (16-level grayscale display or 4096-color-scale display); the R-palette must be used for 16 -level grayscale display, and R-, G-, and B-palettes for 4096-color-scale display. PD5 bit must be 1 and PD4 bit must be 0 in framebased data thinning mode. PD4 bit must be 1 in $1 / 2$ pulse width modulation mode. Show table 13.

In the MPU programming method, the gradation level palettes must be read/written after 100 ms
have elapsed after reset. Note that display is scattered during palette read/write.

In the MPU programming method, gradation level palettes are not directly read from, but are read from via this register. Consequently, any data that happens to be in this register at that time is read out in the first read cycle, and then data corresponding to the specified address is transferred to this register and read from this register in the following read cycle. The address is incremented (or R-, G-, and B-palettes are switched) at the same time. In other words, after address setting, the first data read is incorrect, and the second data read is correct. Consequently, one dummy read is required after setting a gradation level palette address. Figure 32 shows the timing for reading a gradation level palette.


Figure 31 Gradation Level Palette Data Register


Figure 32 Gradation Level Palette Data Read

Gradation Display Clock Period Register: The gradation display clock period register (figure 33), composed of nine valid bits, specifies the period of XCL1, the LCD data latch clock, when pulse width modulation method is used for gradation display. The value to write to this register is "specified number - 1," in units of dots. Eight through 512 dots can be specified. Note that this register is invalid in with-memory mode.
This register is set automatically in VGA mode.

- GC8-GC0 bits: Specify the number of dots for T 1 ; T 1 is the period of XCL1 for $1 / 2$ pulse width gradation display. When the total number of dots for one period of the YCL1 clock pulse cannot be divided by two for $1 / 2$ pulse width gradation display, the remainder is added to T 1 as T 1 ', where T 1 ' $=\mathrm{T}_{\mathrm{L}}-\mathrm{T} 1$ (figure 34).


| Data bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Value | GC7 | GC6 | GC5 | GC4 | GC3 | GC2 | GC1 | GC0 |

R14
Figure 33 Gradation Display Clock Period Register


Figure $34 T_{L}, T 1$, and $T^{\prime}$

## HD66850F

## Reset Description

The RES signal resets and starts the CLINE. The RES signal must be supplied at each power-on. Reset is defined as shown in figure 35.

Pin: In principle, the $\overline{\operatorname{RES}}$ signal does not control output signals and it operates regardless of other input signals. The reset states of input/output pins are described below.

- D0-D7: Not affected by reset. These pins output data even during the reset state when $\overline{\mathrm{RD}}=0, \overline{\mathrm{CS}}=0, \mathrm{RS}=1$, and $\overline{\mathrm{WR}}=1$, in the MPU programming method.
- A0-A5: Always output 0s during the reset state in the ROM programming method. Otherwise, these pins serve as input pins.

Registers: The contents of all internal registers are lost and cleared; the desired data must be rewritten after reset.

Palettes: Palettes are automatically loaded after reset with the appropriate data according to the display mode. When data different from the automatically set data is needed, the data must be overwritten $100 \mu \mathrm{~s}$ or more after reset. ( $100 \mu \mathrm{~s}$ is required for automatic data setting.)


Figure 35 Reset Definition

There are some restrictions and notices in the HD66850F. Please check the following content, and use it.

## Input Signal Timing

HSYNC, VSYNC Asserted Width: The HSYNC and VSYNC input signals have the minimum asserted width to operate correctly, please keep the asserted width with the below value or more.

HSYNC to VSYNC, HSYNC to BLANK Phase Shift: There are some restrictions between HSYNC and VSYNC, and HSYNC and BLANK. Don't input them within the restricted phase shift.

Table 16 HSYNC, VSYNC Asserted Width

| Condition | Item | Symbol | Minimum Dots |
| :--- | :--- | :--- | :--- |
| All mode | Asserted HSYNC | a | 12 dots or more |
|  | Asserted VSYNC | b | 2 rasters or mode |

Table 17 VSYNC, $\overline{\text { BLANK Phase Shift }}$

| Condition | Item | Symbol | Avallable Dots |
| :--- | :--- | :--- | :--- |
| All mode | VSYNC | c | 3 dots or less, 16 dots or <br> more |
|  | BLANK | d | 1 dot or more |

Note: In VGA mode, the polarities of HSYNC and VSYNC depend on the display resolution on CRT, but we will explain them as the active-high input in this document.


Figure 36 HSYNC, VSYNC Asserted Width
$\square$
Figure 37 VSYNC, BLANK Phase Shift

Total Horizontal Dots: HD66850F needs 48 dots for the horizontal retrace period, and the HSYNC period must be 688 dots or more when 640 dots display, 768 dots or more when 720 dots display.

Horizontal Front Porch: There is a restriction about the horizontal front porch (from negated $\bar{B} \overline{L A N K}$ to asserted HSYNC) as the below in VGA mode. Please input them with the minimum value or more. Especially in 320 or 360 dots wide, period of the front porch is usually just 3 or 4 dots. Please delay HSYNC asserted timing, and hold the minimum value. Otherwise the first line on a panel will be incorrect.

Table 18 Total Horizontal Dots

| Condition | Symbol | Minimum Dots |
| :--- | :--- | :--- |
| All mode | e | 688 dots. (when 640 dots display) |
|  |  | 768 dots. (when 720 dots display) |

Table 19 Horizontal Front Porch

| Condition | Symbol | Item | Dot Adjust |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | -2 | -1 | $\pm 0$ | +1 | +2 | +3 | +4 | +5 | +6 |
| VGA mode | f | Horizontal 320 or 640 dots display | 1 dot or more |  |  |  | 3 dots or more |  |  |  | 7 dots or more |
|  |  | Horizontal 360 or 720 dots display | 1 dot or more |  |  |  | 5 dots or more |  |  |  |  |

Note: The BLANK 'High' width (g) must be 328 or 336 dots in 320 dots display, 376 dots in 360 dots display, 656 dots in 640 dots display, and 738 dots display in 720 dots display.


Figure 38 Total Horizontal Dots


Figure 39 Horizontal Front Porch

When it displays 720 dots wide (text mode) on 640 dots panel in VGA mode, HD66850F removes 1 dot from each 9 dots. It may not display correctly according to the combination of the dot ajust and the period from negated $\overline{\text { BLANK }}$ to asserted HSYNC (h in figure 4). In this case, please change the dot adjust, or delay asserted timing of HSYNC.

This restriction causes trouble when the below equation is satisfied. When the total horizontal dot is 900 dots wide, and the period between negated $\overline{\text { BLANK }}$ to asserted HSYNC is ' h ' dots,
$4 \times[(\mathrm{h}-2) / 4 \uparrow]=9 \times \mathrm{M}+\mathrm{A}$
( $\uparrow$ : revaluation, $M$ and $A$ : integer)
The ' A ' which causes trouble depends on the dot ajust as below.

Table 20 Display Period + Horizontal Front Porch

| Condition | Symbol | Item |  | Dot Adjust |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | -2 | -1 | $\pm 0$ | +1 | +2 | +3 | +4 | +5 | +6 |
| VGA mode \& with buffer memory mode, 720 dots display on 640 dots panel | h | Monochrome or $8 / 16$ colors mode | 743 to 746 dots | NG | ok | ok | ok | ok | NG | ok | ok | ok |
|  |  |  | 747 to 750 dots | NG | ok | ok | ok | NG | ok | ok | ok | ok |
|  |  |  | 751 to 754 dots | ok | ok | ok | ok | NG | ok | ok | ok | NG |
|  |  |  | 755 to 758 dots | ok | ok | ok | NG | ok | ok | ok | ok | NG |
|  |  |  | 759 to 762 dots | ok | ok | ok | NG | ok | ok | ok | NG | ok |
|  |  |  | 763 to 766 dots | ok | ok | NG | ok | ok | ok | ok | NG | ok |
|  |  | 64/512/4096 colors mode | 743 to 764 dots | ok | NG | ok | ok | ok | ok | NG | ok | ok |
|  |  |  | 747 to 750 dots | ok | NG | ok | ok | ok | NG | ok | ok | ok |
|  |  |  | 751 to 754 dots | NG | ok | ok | ok | ok | NG | ok | ok | ok |
|  |  |  | 755 to 758 dots | NG | ok | ok | ok | NG | ok | ok | ok | ok |
|  |  |  | 759 to 762 dots | ok | ok | ok | ok | NG | ok | ok | ok | NG |
|  |  |  | 763 to 766 dots | ok | ok | ok | NG | ok | ok | ok | ok | NG |

NGte: The total horizontal dot must be 900 dots wide.

| Parameter | Item | Dot Adjust |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | -2 | -1 | $\pm 0$ | +1 | +2 | +3 | +4 | +5 | +6 |
| A | Monochrome or $8 / 16$ colors mode | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 0 |
|  |  | 6 | 7 | 8 | 0 | 1 | 2 | 3 | 4 | 5 |
|  | 64/512/4096 colors mode | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
|  |  | 5 | 6 | 7 | 8 | 0 | 1 | 2 | 3 | 4 |

Automatic Judgement of VGA Display Resolution: In VGA mode, HD66850 judges the current display resolution from the polarities of

VSYNC, and HSYNC, and the width of BLANK ' H ' automatically. Please input these signals as below to judge the correct resolution.

Table 21 BLANK 'High' Level Width

| Condition | Symbol | VGA Mode No. | Horizontal Resolution | BLANK H Width |
| :--- | :--- | :--- | :--- | :--- |
| VGA mode | j | O/1 | 360 wide | 378 dots |
|  | $2 / 3,7$ | 720 wide | 738 dots |  |
|  | $4 / 5$ | 320 wide | 336 dots |  |
|  | 6, F, 10, 11, 12 | 640 wide | 656 dots |  |
| $13(256$ col) | 320 wide | 328 dots |  |  |

Table 22 Polarities of HSYNC and VSYNC

| Condition | VGA Mode No. | Vertical Resolution | HSYNC | VSYNC |
| :--- | :--- | :--- | :--- | :--- |
| VGA mode | F, 10 | 350 raster high | Positive | Negative |
|  | $0 / 1,2 / 3,4 / 5,6,7,13$ | 400 raster high | Negative | Positive |
|  | 11,12 | 480 raster high | Negative | Negative |

BLANK $\leftrightarrows \mathrm{L} \rightarrow$

Figure 40 BLANK High Level Width

Border Area: In VGA mode, there is border area around display area. When the border and display area is scanned, BLANK is 'high' level. HD66850 internally generates the display timing which
indicates just the display area from BLANK input. So, please input the BLANK with the horizontal border dot wide and vertical border high raster as below.

Table 23 Number of Horizontal Border Dot

| Condition | Symbol | VGA Mode No. | Resolution | Border |
| :--- | :--- | :--- | :--- | :--- |
| VGA mode | $k$ | $0 / 1$ | 360 | 9 dots |
|  | $2 / 3,7$ | 720 | 9 dots |  |
|  | $4 / 5$ | 320 | 8 dots |  |
|  | 6, F, 10, 11, 12 | 640 | 8 dots |  |
|  | $13(256 \mathrm{col})$ | 320 | 4 dots |  |

Table 24 Number of Vertical Border Raster

| Condition | Symbol | VGA Mode No. | Resolution | Border |
| :--- | :--- | :--- | :--- | :--- |
| VGA mode | m | $\mathrm{F}, 10$ | 350 | 6 rasters |
|  |  | $0 / 1,2 / 3,4 / 5,6,7,13$ | 400 | 7 rasters |
|  |  | 11,12 | 480 | 8 rasters |



Figure 41 Number of Horizontal Border Dot


Figure 42 Number of Vertical Border Raster

When $64 \mathrm{k} \times 4$ bit ( 256 k ) or $128 \mathrm{k} \times 8$ (1M) bit memory is attached for buffer memory, please satisfy the below relationship about vertical display and border raster.
$\left[\begin{array}{l}\text { Vertical } \\ \text { display raster }\end{array}\right]+\left[\begin{array}{l}\text { Vertical border } \\ \text { raster after display }\end{array}\right] \leq \begin{aligned} & 512 \\ & \text { raster }\end{aligned}$

Usually, the vertical 480 rasters mode (VGA mode 11,12 ) has 6 or 7 border rasters, so this limitation will be no problem.

Table 25 Vertical Display Raster + Vertical Border Raster After Display

| Condition | Symbol | Vertical Display Raster + <br> Vertical Border Raster after Display |
| :--- | :--- | :--- |
| VGA and with memory mode | $n$ | 512 rasters or less |



Figure 43 Vertical Display Raster

## Asynchronous Mode

In asynchronous mode, the set data in the gradation palette is broken owing to the dot adjust during display. To avoid this problem, in MPU and ROM programming method, please write ' 1 ' to bit 4 (BM mode) of the border control register (R7), and all ' 0 ' to bit 3-0 (border color) of R7. The register R7 must be ' 10 H '. In pin programming method, please adjust display timing with AJ3-

AJO pins, and start to display just from left edge on an LCD panel without border dot, rfse the $\overline{B L A N K}$ input at same DOTCLK edge as change of the video data ( $\mathrm{R} / \mathrm{G} / \mathrm{B}$ ).
In $8 / 16$ colors mode, this restriction is no problem in any mode because HD66850F does not access the gradation palette. In 64 / 512 / 4096 colors mode, it does not support asynchronous mode.


Figure 44 Countermeasure in the Pin Programming Method

## Frame Period

In synchronous with-memory mode, DOTCLK and frame period for CRT are same as one for LCD. When it displays on a full screen with stretching or centering function, HD66850F needs to extend the frame period for displaying on LCD. If this frame period for LCD were longer than one for CRT, HD66850F can not work correctly.
HD66850F needs 48 dots period for the horizontal retrace, and number of the total horizontal dot for LCD is number of the horizontal display dot +48 dots. This minimum frame period which is necessary to display on LCD is shown as below.
$\begin{aligned} & \text { Minimum frame } \\ & \text { period for } L C D\end{aligned}=\left(\begin{array}{l}\text { Number of horizontal } \\ \text { display dot }\end{array}+48\right)$ $\times$ Vertical panel size [dots]

The frame period for CRT must be longer than the above minimum one for LCD.
For example, when HD66850F stretchs CRT resolution with $640 \times 350$ dots to the LCD panel with $640 \times 480$ dots, the minimum frame period for $\operatorname{LCD}$ is $(640+48) \times 480=330,240$ dots.

On the other hand, when number of the total horizontal dot for CRT is 800 dots wide, 330, $240 / 800=412.8$ rasters, so HD66850F needs 413 or more rasters high as the total vertical raster for CRT.

In asynchronous mode, HD66850F separates LCD clock (LDOTCK) from CRT clock (DOTCK), and the both frame period are different. So, this limitation is no problem.

## LCD Alternating Signal M

When LCD alternating signal $M$ is changed at same line in each frame, brightness of the line differs from one of another line. To avoid this problem, the signal $M$ is ususally controlled to
change at different line in each frame. But period of the signal M may synchronize with the frame period according to the total vertical raster. In this case, adjust period of the $M$, and don't synchronize them.

Especially, it is easy to synchronize them in VGA $720 \times 400$ dots mode. For example, when it displays $720 \times 400$ dots in synchronous withmemory mode, usaually number of the total horizontal dot for CRT is 900 dots wide, and number of the total vertical raster is 448 rasters high, so the frame period for CRT is $900 \times 448=$ 403,200 [dots]. On the other hand, number of the total horizontal dot for LCD is $720+48=768$ dots wide, and the frame period (403,200 dots) divided by a total horizontal dot for LCD ( 766 dots) is 512 which is interger. So, when line number of period of the $M$ equals to the following divisor of 512 :
[ $1,3,5,7,15,21,25,35,75,105,175]$ (lines),
period of the $M$ synchronizes with the frame period, and a horizontal bright line is appeared when the M is changed.

## Vertical Centering

Number of vertical centering line depends on 'the value in register (R5) $+1^{\prime}$ in non-VGA mode, or on the VSIZE pin and display resolution in VGA mode. But when ' 0 ' is written in the register (R5) and the vertical centering is enabled, HD66850F can not works correctly. Don't set ' 0 ' in the register (R5). And when number of vertical display raster is same as the vertical panel size (VSIZE), the vertical centering enable bit (bit 3 in R0) must be cleared. Especially in VGA mode, please update the enable bit according to selected VGA display mode.
When stretching function is selected, there is no restriction about setting ' 0 ' in the stretching registers (R8, R9, R10).

Table 26 Notes on VGA Mode Usage by LCD Panel Size

| Horizontal <br> Size (dots) | Vertical <br> Size (lines) | Notes |
| :--- | :--- | :--- | | 640 | - | - In VGA text modes ( $0 / 1,2 / 3,7$ ), there is no space between characters. |
| :--- | :--- | :--- |
| 720 | - | - In VGA graphic modes $(4 / 5,6, F, 10,11,12,13)$, horizontal centering is |
| necessary. (Display is automatically centered horizontally in with- |  |  |
| memory mode. See note below.) |  |  |

Note: For without-memory mode, external circuits or BIOS tuning are required.

## HD66850F

Table 27 Notes on Internal Register Settings

| Register |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :---: |
| No. |  |  |  | Notes |  |
| R0 | Bits | Register or Bit Function | Stretching enable | 1 |  |
| RO | CRE | Vertical centering enable | Non-VGA |  |  |
| R0 | CCE | Horizontal centering enable | 2 | 2 |  |
| R0 | SP | Double-width display set | 3 | 4 |  |
| R0 | DISPON | Display on | 5 | 4 |  |
| R1 | DOTE | Dot clock phase select | 6 | 6 |  |
| R1 | AJ3-AJ0 | Display timing adjust | 4 | 4 |  |
| R2 | DH6-DH0 | Display horizontal size set | 4 | 4 |  |
| R3-R4 | DV8-DV0 | Display vertical size set | 7 | 4 |  |
| R5 | CR7-CR0 | Centering raster set | 8 | 4 |  |
| R6 | CC4-CC0 | Centering character set | 8 | 4 |  |
| R7 | BM | Border control mode select | 3 | 4 |  |
| R7 | BCI, BCR, BCG, BCB | Border color select | 9 | 9 |  |
| R8 | SF3-SF0 | Stretching period | 10 | 10 |  |
| R9-R10 | SI15-SI0 | Stretching index set | 8 | 4 |  |
| R11 | PS1-PS0 | Gradation display palette select | 11 | 11 |  |
| R11 | PA3-PA0 | Gradation display palette address set |  |  |  |
| R12 | PD5-PD0 | Gradation level palette data set |  |  |  |
| R13-R14 | GC8-GC0 | Gradation display clock period set | 7 | 12 |  |

Notes: 1. Simultaneous use with vertical centering function is impossible.
2. Simultaneous use with stretching function is impossible.
3. Automatically set for a 640 - or 320 -dot-wide display on a 720 -dot-wide LCD panel; cannot be rewritten.
4. Must be set after reset.
5. Automatically set for a middle-resolution display; cannot be rewritten.
6. Display will turn on four frames after reset. Display will not turn on during four frames after reset.
7. Automatically set according to the horizontal panel size and number of displayed horizontal dots; cannot be rewritten.
8. Automatically set according to the vertical panel size and polarity of HSYNC and VSYNC signals; cannot be rewritten.
9. Available only in with-memory mode.
10. Available only in asynchronous with-memory mode.
11. In the MPU programming method, automatically set for 16 -level display after reset; can be rewritten $100 \mu \mathrm{~s}$ after reset. In ROM programming method, appropriate data must be written.
12. In with-memory mode, automatically set according to the horizontal panel size and number of displayed horizontal dots; cannot be rewritten. For without-memory mode, appropriate data must be written after reset.

Table 28 Limits on Register Values

| Register Function | Applied to | Limits |
| :---: | :---: | :---: |
| Horizontal display size control | R2 | $\begin{aligned} & 4 \leq \text { Nchd } \leq(R 2+1) \leq 90 \quad(\text { HSIZE }=1) \\ & 4 \leq \text { Nchd } \leq(R 2+1) \leq 80 \quad(\text { HSIZE }=0) \end{aligned}$ |
| Vertical display size control | R3, R4 | $4 \leq \operatorname{cvvd} \leq(R 3, R 4+1) \leq 512$ |
| Vertical centering | R3, R4, R5 | $\begin{aligned} & 2 \leq(R 5+1) \leq 256 \\ & (R 5+1) \times 2+N c v d=(R 3, R 4+1) \end{aligned}$ |
| Horizontal centering | R2, R6 | $\begin{aligned} & 2 \leq(R 6+1) \leq 32 \\ & (R 6+1) \times 2+N c h d=(R 2+1) \end{aligned}$ |
| Gradation display clock period control | R13, R14 | $($ R13, R14 +1$)=($ Ncht $\times 8) / \mathrm{n}($ MMODE1 $=1)$ $\mathrm{n}: 2$ for $1 / 2$ pulse width gradation display $(R 2+1)+8 \leq \operatorname{Ncht}($ NMODE1 $=0)$ |
| Miscellaneous | R2, R3, R4 | $1 / 2$ BOTCLK $\leq\{(\mathrm{R}+1)+6\} \times 8 \times$ (R3, R4 + 1) $\times \mathrm{f}_{\text {FLM }} \leq 2 \mathrm{f}_{\text {DOTCLK }}$ (SYNC = 0) |
| $\begin{array}{ll}\text { Ncht: } & \text { Total number of characters on a CRT horizontal line } \\ & \text { (total number of dots on a CRT horizontal line } \times 1 / 8 \text { ) }\end{array}$ |  |  |
| Nchd: $\quad \begin{aligned} & \text { Number of } \\ & \text { (number of }\end{aligned}$ | characters dis dots displayed | ayed on a CRT horizontal line on a CRT horizontal line $\times 1 / 8$ ) |
| Ncvd: Number of $\mathrm{f}_{\text {LDOTCK: }}$ LCD dot clock $f_{\text {DOTCLK }}$ CRT dot c $\mathrm{f}_{\text {FLM: }}$ : Frame freq | lines displayed ck frequency ck frequency uency | rom screen top to bottom on the CRT display |

## Absolute Maximum Ratings

| Item | Symbol | Ratings | Unit |
| :--- | :--- | :--- | :--- |
| Power supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to 7.0 | V |
| Input voltage | Vin | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| Operating temperature | $\mathrm{T}_{\text {opr }}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

Notes: 1. Permanent LSI damage may occur if maximum ratings are exceeded.
Normal operation should be under recommended operating conditions ( $\mathrm{V}_{\mathrm{cc}}=5.0 \pm 10 \%$, $\mathrm{GND}=\mathrm{OV}, \mathrm{Ta}=-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$. (If these conditions are exceeded, LSI reliability may be affected.
2. All voltages are referenced to $\mathrm{GND}=0 \mathrm{~V}$.

## Electrical Characteristics

DC Characteristics $\left(\mathbf{V}_{\mathbf{C C}}=\mathbf{5 . 0} \mathrm{V} \pm \mathbf{1 0 \%}, \mathbf{G N D}=\mathbf{0 ~ V}, \mathbf{T a}=\mathbf{- 2 0}\right.$ to $+\mathbf{7 5}{ }^{\circ} \mathrm{C}$, unless otherwise specified)

| Item |  | Symbol | Min | Max | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input highlevel voltage | $\overline{\text { RES }}$ pin | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{cc}}-0.5$ | - | V |  |
|  | DOTE/RD/A5, SP/ $\overline{\mathrm{WR}} / \mathrm{A} 4$ |  | 2.2 | - | V |  |
|  | Other input pins ${ }^{*}$ |  | 2.0 | - | V |  |
| Input low-level voltage |  | $\mathrm{V}_{\text {IL }}$ | - | 0.8 | V |  |
| Output highlevel voltage | TTL interface pins ${ }^{2}$ | $\mathrm{V}_{\mathrm{OH}}$ | 2.4 | - | V | $\mathrm{IOH}=-200 \mu \mathrm{~A}$ |
|  | CMOS interface pins ${ }^{3}$ |  | $\mathrm{V}_{C C}-0.8$ | - | V | $\mathrm{IOH}=-200 \mu \mathrm{~A}$ |
| Output lowlevel voltage | TTL interface pins ${ }^{2}$ | $\mathrm{V}_{\mathrm{a}}$ | - | 0.4 | V | $\mathrm{loL}=1.6 \mathrm{~mA}$ |
|  | CMOS interface pins ${ }^{3}$ |  | - | 0.8 | V | $\mathrm{loL}=200 \mu \mathrm{~A}$ |
| Input leakage current |  | $\mathrm{ITL}^{\text {L }}$ | -2.5 | +2.5 | $\mu \mathrm{A}$ |  |
| Three-state leakage current |  | $\mathrm{I}_{\text {TSL }}$ | -10.0 | 10.0 | $\mu \mathrm{A}$ |  |
| Current consumption |  | Icc | - | 100 | mA | Output pins open |

Notes: 1. Other input pins: DOTCLK, HSYNC, VSYNC, BLANK, MS0-MS15, LDOTCK, D0-D7, AJ3/ट̄ड/A3, AJ2/RS/A2, AJ1/A1, AJ0/AO, R0-R3, G0-G3, B0-B3, PMODE1, PMODE0, LMODEO-LMODE4, MMODE1, MMODEO, SYNC, VMODE, VSIZE, HSIZE, TEST1, TEST0
2. TTL interface output pins: D0-D7, DOTE/RD/A5, SP/WR/A4, AJ3/CS/A3, AJ2/RS/A2, AJ1/A1, AJO/AO, MD0-MD15, MAO-MA7, MA8/SOE1, SOEO, WE, DT/OE, RAS1, RASO, CAS, CASL, SC
3. CMOS interface output pins: UD0-UD7, LD0-LD7, XCL1, YCL1, CL2, FLM, M, SCLK, DISPON, DATAE

AC Characteristics ( $\mathbf{V}_{\mathbf{C C}}=\mathbf{5 . 0} \mathrm{V} \pm \mathbf{1 0 \%}, \mathrm{GND}=\mathbf{0} \mathrm{V}, \mathbf{T a}=\mathbf{- 2 0}$ to $+\mathbf{7 5}{ }^{\circ} \mathrm{C}$, unless otherwise specified)
Video interface

| No. | Item | Symbol | Min | Max | Unit | Reference |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | DOTCLK cycle time | TCYCD | 31.2 | 62.5 | ns | Figure 45 |
| 2 | DOTCLK low-level pulse width | ${ }^{\text {w }}$ WL | 15 | - | ns |  |
| 3 | DOTCLK high-level pulse width | ${ }_{\text {W WDH }}$ | 15 | - | ns |  |
| 4 | DOTCLK rise time | $\mathrm{t}_{\mathrm{Dr}}$ | - | 5 | ns |  |
| 5 | DOTCLK fall time | $t_{\text {bf }}$ | - | 5 | ns |  |
| 6 | Video data setup time | tvos | 10 | - | ns |  |
| 7 | Video data hold time | $\mathrm{t}_{\text {VDH }}$ | 10 | - | ns |  |
| 8 | $\overline{\text { BLANK setup time }}$ | $\mathrm{t}_{\text {BLS }}$ | 10 | - | ns |  |
| 9 | BLANK hold time | $t_{\text {BLH }}$ | 10 | - | ns |  |
| 10 | BLANK low-level pulse width | $t_{\text {BLW }}$ | 12 | - | $\mu \mathrm{s}$ |  |
| 11 | $\overline{\text { BLANK }}$ phase shift | $\mathrm{t}_{\text {BLPD }}$ | 2 c | - | ns |  |
| 12 | Phase shift setup time | $t_{\text {PDS }}$ | 2 c | - | ns |  |
| 13 | Phase shift hold time | ${ }_{\text {tPDH }}$ | 2 Cc | - | ns |  |

Tc: DOTCLK cycle time


Figure 45 Video Interface

## HITACHI

Memory interface

| No. | Item | Symbol | Min | Max | Unit | Reference |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 14 | $\overline{\text { RAS }}$ cycle time | $\mathrm{t}_{\mathrm{RC}}$ | 12Tc - 10 | - | ns | Figure 46 |
| 15 | $\overline{\mathrm{RAS}}$ low-level pulse width | $t_{\text {RAS }}$ | 5Tc | 128Tc - 20 | ns |  |
| 16 | $\overline{\mathrm{RAS}}$ high-level pulse width | $\mathrm{t}_{\mathrm{RP}}$ | 4Tc-40 | - | ns |  |
| 17 | $\overline{\text { CAS }}$ hold time | $\mathrm{t}_{\text {cSH }}$ | $6 \mathrm{Tc}-50$ | - | ns |  |
| 18 | $\overline{\mathrm{RAS}}, \overline{\mathrm{CAS}}$ delay time | $t_{\text {RCD }}$ | 3Tc-40 | - | ns |  |
| 19 | $\overline{\text { CAS }}$ low-level pulse width | ${ }_{\text {t }}$ CAS 1 | 3Tc-35 | - | ns |  |
| 20 | $\overline{\text { CASL }}$ low-level pulse width | $t_{\text {cas2 }}$ | 2Tc-30 | - | ns |  |
| 21 | $\overline{\mathrm{CAS}}$ high-level pulse width | ${ }_{\mathrm{t}_{\mathrm{CP} 1}}$ | 1Tc-20 | - | ns |  |
| 22 | $\overline{\text { CASL }}$ high-level pulse width | ${ }_{\text {teP2 }}$ | 2Tc-20 | - | ns |  |
| 23 | $\overline{\text { CAS }}$ cycle time | $t_{\text {PC }}$ | 4Tc-20 | - | ns |  |
| 24 | $\overline{\text { RAS }}$ hold time | $t_{\text {RSH }}$ | 4Tc-40 | - | ns |  |
| 25 | Row address setup time | $t_{\text {ASR }}$ | $2 \mathrm{Tc}-50$ | - | ns |  |
| 26 | Row address hold time | $t_{\text {RAH }}$ | 2Tc-30 | - | ns |  |
| 27 | Column address setup time | $t_{\text {ASC }}$ | 17c-30 | - | ns |  |
| 28 | Column address hold time | ${ }_{\text {t }}{ }_{\text {cah }}$ | $2 \mathrm{Tc}-40$ | - | ns |  |
| 29 | $\overline{\text { WE }}$ setup time | $t_{\text {ws }}$ | 2Tc-50 | - | ns |  |
| 30 | $\overline{\text { WE }}$ hold time | $t_{\text {WH }}$ | 2Tc-40 | - | ns |  |
| 31 | Memory data setup time | ${ }^{\text {M MDS }}$ | 1Tc-30 | - | ns |  |
| 32 | Memory data hold time | ${ }^{\text {M MDH }}$ | 2Tc-35 | - | ns |  |
| 33 | Data transfer $\overline{\mathrm{DT}} / \overline{\mathrm{OE}}$ setup time | ${ }^{\text {t }}$ DTS | 2Tc-50 | - | ns | Figure 47 |
| 34 | Data transfer $\overline{\mathrm{DT}} / \overline{\mathrm{OE}}$ hold time | ${ }_{\text {t }}$ | $6 \mathrm{Tc}-50$ | - | ns |  |
| 35 | Phase shift between $\overline{\mathrm{CAS}}$ and $\overline{\mathrm{DT}} / \overline{\mathrm{OE}}$ | ${ }^{\text {t }}$ CDH | 2Tc-40 | - | ns |  |
| 36 | Phase shift between $\overline{\mathrm{CAS}}$ and $\overline{\mathrm{DT}} / \overline{\mathrm{OE}}$ | totR | 2Tc-50 | - | ns |  |
| 37 | $\overline{\text { CAS }}$ setup time | $\mathrm{t}_{\text {CSR }}$ | 2Tc-50 | - | ns | Figure 48 |
| 38 | $\overline{\text { CAS }}$ hold time | $\mathrm{t}_{\text {CHR }}$ | 6Tc-50 | - | ns |  |
| 39 | Phase shift between $\overline{\mathrm{RAS}}$ and $\overline{\mathrm{CAS}}$ | $t_{\text {RPC }}$ | 2Tc-50 | - | ns |  |
| 40 | SC cycle time | ${ }_{\text {tscc }}$ | $4 \mathrm{~T}_{\mathrm{L}}-10$ | - | ns | Figure 49 |
| 41 | SC high-level pulse width | ${ }_{\text {tsc }}$ | $2 \mathrm{~T}_{\mathrm{L}}-50$ | - | ns |  |
| 42 | SC low-level pulse width | ${ }^{\text {t }}$ SPP | $2 \mathrm{~T}_{\mathrm{L}}-50$ | - | ns |  |
| 43 | Memory data read setup time | $\mathrm{t}_{\text {RDS }}$ | 40 | - | ns |  |
| 44 | Memory data read hold time | $\mathrm{t}_{\text {RDH }}$ | 5 | - | ns |  |
| 45 | Phase shitt between $\overline{S O E}$ and SC | ${ }^{\text {t }}$ SE | 20 | - | ns |  |

$T_{C}$ : DOTCLK cycle time
$T_{L}$ : LDOTCK cycle time ( $=T_{C}$ for synchronous mode)


Figure 46 Memory Interface (write)


Figure 47 Memory Interface (data transfer)

## HITACHI



Figure 48 Memory Interface (refresh)


Figure 49 Memory Interface (serial read)

LCD driver interface

| No. | Item | Symbol | Min | Max | Unit | Reference |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 46 | CL2 cycle time | ${ }^{\text {twCL2 }}$ | $2 \mathrm{~T}_{\mathrm{L}}-10^{\circ} 1$ | - | ns | Figure 50 |
|  |  |  | $4 \mathrm{~T}_{\mathrm{L}}-10^{\circ} 2$ |  |  |  |
|  |  |  | $8 \mathrm{~T}_{\mathrm{L}}-10^{\circ} 3$ |  |  |  |
|  |  |  | $16 T_{L}-10^{4} 4$ |  |  |  |
| 47 | CL2 high-level pulse width | ${ }^{\text {twCL2H }}$ | $1 T_{L}-40^{* 1}$ | - | ns |  |
|  |  |  | $2 \mathrm{~T}_{\mathrm{L}}-40^{\circ} 2$ |  |  |  |
|  |  |  | $4 \mathrm{~T}_{\mathrm{L}}-40^{\circ} 3$ |  |  |  |
|  |  |  | $8 \mathrm{~T}_{\mathrm{L}}-40^{4} 4$ |  |  |  |
| 48 | CL2 low-level pulse width | ${ }^{\text {tw }}$ WCL2L | $1 T_{L}-40^{\circ} 1$ | - | ns |  |
|  |  |  | $2 \mathrm{~T}_{\mathrm{L}}-40^{\circ} 1$ |  |  |  |
|  |  |  | $4 \mathrm{~T}_{\mathrm{L}}-40^{\circ} 2$ |  |  |  |
|  |  |  | $8 \mathrm{~T}_{\mathrm{L}}-40^{\circ} 4$ |  |  |  |
| 49 | CL1 high-level pulse width | $t_{\text {wClin }}$ | 150 | - | ns |  |
| 50 | LCD data delay time | $t_{\text {DD }}$ | - | 30 | ns |  |
| 51 | CL1 setup time | ${ }_{\text {t }}{ }_{\text {CL1 }}$ | 200 | - | ns |  |
| 52 | CL1 hold time | $\mathrm{t}_{\mathrm{HCL} 1}$ | 200 | - | ns |  |
| 53 | M output delay time | ${ }^{\text {b }}$ M | - | 100 | ns |  |
| 54 | FLM setup time | $\mathrm{t}_{\mathrm{HF}}$ | 100 | - | ns |  |
| 55 | LDOTCK cycle time | $\mathrm{t}_{\mathrm{CYCL}}$ | 31.2 | 100 | ns |  |
| 56 | LDOTCK high-level pulse width | twLL | 15 | - | ns |  |
| 57 | LDOTCK low-level pulse width | ${ }^{\text {twin }}$ | 15 | - | ns |  |
| 58 | LDOTCK rise time | $\mathrm{t}_{\mathrm{Lr}}$ | - | 5 | ns |  |
| 59 | LDOTCK fall time | $\mathrm{t}_{\mathrm{Lf}}$ | - | 5 | ns |  |

$T_{L}$ : LDOTCK cycle time ( $=T_{C}$ for synchronous mode)
Notes: 1. For display modes $9,13,16,19$, and 20
2. For display modes $1,5,10,11,14,15,17$, and 18
3. For display modes $2,3,6,7$, and 12
4. For display modes 4 , and 8


Figure 50 LCD Driver Interface

MPU interface

| No. | Item | Symbol | Min | Max | Unit | Reference |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 60 | $\overline{\mathrm{RD}}$ low-level pulse width | ${ }^{\text {W }}$ WRDL | $4 T_{C}$ | - | ns | Figure 51 |
| 61 | $\overline{\mathrm{RD}}$ high-level pulse width | ${ }^{\text {W }}$ WRDH | $4 \mathrm{~T}_{\mathrm{C}}$ | - | ns |  |
| 62 | $\overline{\text { WR }}$ low-level pulse width | $I_{\text {WWRL }}$ | $4 \mathrm{~T}_{\mathrm{c}}$ | - | ns |  |
| 63 | $\overline{\text { WR }}$ high-level pulse width | ${ }^{\text {twWRH }}$ | $4 \mathrm{~T}_{\mathrm{C}}$ | - | ns |  |
| 64 | $\overline{\mathrm{RD}}$ input inhibited time | ${ }_{\text {til }}$ | $4 \mathrm{~T}_{\mathrm{C}}$ | - | ns |  |
| 65 | $\overline{\text { WR }}$ input inhibited time | ${ }_{\text {twiH }}$ | $4 \mathrm{~T}_{\mathrm{c}}$ | - | ns |  |
| 66 | Address setup time | $t_{\text {AS }}$ | 0 | - | ns |  |
| 67 | Address hold time | $t_{\text {AH }}$ | 0 | - | ns |  |
| 68 | Data delay time | t DDR | - | 100 | ns |  |
| 69 | Data output hold time | $\mathrm{t}_{\text {DHR }}$ | 10 | - | ns |  |
| 70 | Data setup time | ${ }^{\text {t }}$ SSW | 0 | - | ns |  |
| 71 | Data hold time | ${ }_{\text {thHW }}$ | 0 | - | ns |  |
|  | TCLK cycle time |  |  |  |  |  |



Figure 51 MPU Interface

ROM interface

| No. | Item | Symbol | Min | Max | Unit | Reference |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 72 | ROM address cycle time | t $_{\text {CYCA }}$ | $16 T_{C}-20$ | - | ns | Figure 52 |
| 73 | ROM data setup time | t $_{\text {DSWD }}$ | 150 | - | ns |  |
| 74 | ROM data hold time | $\mathrm{t}_{\text {DHWD }}$ | 10 | - | ns |  |

$\mathrm{T}_{\mathrm{C}}$ : DOTCLK cycle time


Figure 52 ROM Interface

RES timing

| No. | Item | Symbol | .Min | Max | Unit | Reference |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 75 | $\overline{R E S}$ | low-level pulse width | $\mathfrak{t}_{\text {RES }}$ | 1 | - | $\mu \mathrm{s}$ |



Figure 53 Reset Timing

## HD66850F

Load circuit



Applicable MAO-MA7, MA8/ $\overline{S O E 1}, \overline{D T} / \overline{O E}, \overline{W E}, \overline{C A S}, \overline{C A S L}, \overline{R A S O}, \overline{R A S} 1, \overline{S O E O}, M D 0-M D 15$, pins: $\quad$ DO-D7, A0/AJ0, A1/AJ1, A2/RS/AJ2, A3/ $\overline{\mathrm{CS}} / \mathrm{A} J 3, \mathrm{~A} 4 \overline{\mathrm{WR}} / \mathrm{SP}, \mathrm{A} 5 / \overline{\mathrm{RD}} / \mathrm{DOTE}$

Figure 54 TTL Load Circuit


Applicable pins: DISPON, DATAE, SCLK, M, FLM, CL2, YCL1, XCL1, LD0 - LD7, UDO - UD7

Figure 55 Capacitive Load Circuit

## HITACHI

## LCD CONTROLLER/DRIVER LSI DATA BOOK

Section Six

# Segment Type LCD Controller/Driver 

6

# HD61602/HD61603 (Segment Type LCD Driver) 

## Descripition

The HD61602 and the HD61603 are liquid crystal display driver LSIs with a TTL and CMOS compatible interface. Each of the LSIs can be connected to various microprocessors such as the HMCS6800 series.

The HD61602 incorporates the power supply circuit for the liquid crystal display driver. Using the software-controlled liquid crystal driving method, several types of liquid crystals can be connected according to the applications.

The HD61603 is a liquid crystal display driver LSI only for static drive and has 64 segment outputs that can display 8 digits per chip.

## Features

- Wide-range operating voltage
-Operates in a wide range of supply voltage: 2.2 V to 5.5 V
-Compatible with TTL interface at 4.5 V to 5.5 V
- Low current consumption
-Can run from a battery power supply ( $100 \mu \mathrm{~A}$ max. at 5 V )
-Standby input enables standby operation at lower current consumption (5 $\mu \mathrm{A}$ max. on 5 V )
- Internal power supply circuit for liquid crystal display driver (HD61602)
-Internal power supply circuit for liquid crystal display driver facilitates the connection to a microprocessor system


## Versatile segment driving capacity

| Type No. | Driving Method |  | Display Segments | Example of | Use | Frame Freq. (Hz) at $\mathrm{f}_{\text {osc }}=100 \mathrm{kHz}$ | Package |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HD61602 | Static |  | 51 | 8 segments | $\times 6$ digits +3 marks | 33 | $\begin{aligned} & \text { 80-pin } \\ & - \text { Plastic } \\ & \text { QFP } \\ & -(\text { FP-80 } \\ & -(\text { FP-80A }) \\ & \text { TFP-80 } \\ & \hline \end{aligned}$ |
|  | 1/2 bias | 1/2 duty | 102 | 8 segments | $\times 12$ digits +6 marks | 65 |  |
|  | 1/3 bias | 1/3 duty | 153 | 9 segments | $\times 17$ digits | 208 |  |
|  |  | 1/4 duty | 204 | 8 segments | $\times 25$ digits +4 marks | 223 |  |
| HD61603 | Static |  | 64 | 8 segments | $\times 8$ digits | 33 | 80-pin Plastic QFP <br> (FP-80) |

## Ordering Information

| Type No. | Package |
| :--- | :--- |
| HD61602R | 80-pin plastic QFP (FP-80) |
| HD61602RH | 80-pin plastic QFP (FP-80A) |
| HD61602TF | 80-pin thin plastic QFP (TFP-80)* |
| HD61603R | 80-pin plastic QFP (FP-80) |

[^1]
## Pin Arrangement (Top View)



6

## HITACHI

## Block Diagram

## HD61602



## HD61603



## Absolute Maximum Ratings

| Item | Symbol | Limit | Unit |
| :--- | :--- | :--- | :--- |
| Power supply voltage $*$ | $V_{D D}, V_{1}, V_{2}, V_{3}$ | 0.3 to +7.0 | V |
| Terminal voltage $*$ | $V_{T}$ | 0.3 to $V_{D D}-0.3$ | V |
| Operating temperature | Topr | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | Tstg | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

## * Value referenced to $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$.

Note: If LSIs are used above absolute maximum ratings, they may be permanently destroyed. Using them within electrical characteristics limits is strongly recommended for normal operation. Use beyond these conditions will cause malfunction and poor reliability.

## Recommended Operating Conditions

|  |  | Limit |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Item | Symbol | Min | Typ | Max | Unit |
| Power supply voltage | $V_{D D}$ | 2.2 | - | 5.5 | $V$ |
|  | $V_{1}, V_{2}, V_{3}$ | 0 | - | $V_{D D}$ | $V$ |
| Terminal voltage $*$ | $V_{T}$ | 0 | - | $V_{D D}$ | $V$ |
| Operating temperature | Topr | -20 | - | 75 | ${ }^{\circ} \mathrm{C}$ |

* Value referenced to $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$.


## Electrical Characteristics

DC Characteristics (1)
$\left(V_{S S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{Ta}=-20$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

| Item |  | Symbol | Limit |  |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Input high voltage | $\mathrm{OSC}_{1}$ | $\mathrm{V}_{\mathrm{H} 1}$ | $0.8 \mathrm{~V}_{\text {DD }}$ | - | $V_{D D}$ | V |  |
|  | Others | $\mathrm{V}_{\mathrm{H} 2}$ | 2.0 | - | $V_{D D}$ | V |  |
| Input low voltage | $\mathrm{OSC}_{1}$ | $\mathrm{V}_{\text {LI }}$ | 0 | - | $0.2 V_{D D}$ | V |  |
|  | Others | $\mathrm{V}_{\text {LL2 }}$ | 0 | - | 0.8 | V |  |
| Output leakage current | READY | IOH | - | - | 5 | $\mu \mathrm{A}$ | $V_{0}=V_{D D}$ |
| Output low voltage | READY | VoL | - | - | 0.4 | V | $\mathrm{loL}=0.4 \mathrm{~mA}$ |
| Input leakage current$\text { * } 1$ | Input terminal | ILI | -1.0 | - | 1.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=0-\mathrm{V}_{\mathrm{DD}}$ |
|  | $\mathrm{V}_{1}$ | ILL2 | -20 | - | 20 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=0-\mathrm{V}_{3}$ |
|  | $\mathrm{V}_{2}, \mathrm{~V}_{3}$ | IL3 | -5.0 | - | 5.0 | $\mu \mathrm{A}$ |  |
| LCD driver voltage drop | $\mathrm{COM}_{0}-\mathrm{COM}_{3}$ | $\mathrm{V}_{\mathrm{d} 1}$ | - | - | 0.3 | V | $\begin{aligned} & \pm \mathrm{Id}=3 \mu \mathrm{~A} \text { for each } \\ & \text { COM }, \mathrm{V}_{3}=\mathrm{V}_{\mathrm{DD}}-3 \mathrm{~V} \end{aligned}$ |
|  | $\mathrm{SEG}_{0}-\mathrm{SEG} 50$ | $V_{\text {d2 }}$ | - | - | 0.6 | V | $\pm \mathrm{ld}=3 \mu \mathrm{~A}$ for each SEG, $V_{3}=V_{D D}-3 \mathrm{~V}$ |
| Power supply current |  | IDD | - | - | 100 | $\mu \mathrm{A}$ | During display* $\mathrm{R}_{\mathrm{OSC}}=360 \mathrm{k} \Omega$ |
|  |  | IDD | - | - | 5 | $\mu \mathrm{A}$ | At standby |
| Internal driving voltage drop | $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$ | $\mathrm{V}_{\text {TR }}$ | - | - | 0.4 | V | $\begin{aligned} & V_{\mathrm{REF} 2}=V_{\mathrm{DD}}-1 \mathrm{~V}, \\ & \mathrm{C}_{1}-\mathrm{C}_{4}=0.3 \mu \mu \mathrm{~F}, \\ & \mathrm{RL}=3 \mathrm{M} \Omega \end{aligned}$ |

[^2]*1 $\mathrm{V}_{1}, \mathrm{~V}_{2}$ : apply only to HD61602.

DC Characteristics (2)
$\left(\mathrm{V}_{\mathrm{Ss}}=\mathbf{0 ~ V}, \mathrm{V}_{\mathrm{DD}}=2.2\right.$ to $\mathbf{3 . 8} \mathrm{V}, \mathrm{Ta}=-20$ to $+\mathbf{7 5}{ }^{\circ} \mathrm{C}$, unless otherwise noted)

| Item |  | Limit |  |  |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Symbol | Min | Typ | Max |  |  |
| Input high voltage |  | $\mathrm{V}_{\mathrm{IH}}$ | $0.8 \mathrm{~V} D$ | - | $V_{D D}$ | V |  |
| Input low voltage |  | $\mathrm{V}_{\text {IL }}$ | 0 | - | $0.1 \mathrm{~V}_{\text {D }}$ | V |  |
| Output leakage current | READY | IOH | - | - | 5 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}$ |
| Output low voltage | READY | VoL | - | - | $0.1 \mathrm{~V}_{\text {D }}$ | V | $1 \mathrm{OL}=0.04 \mathrm{~mA}$ |
| Input leakage current * 1 | Input terminal | ILL | -1.0 | 0 | 1.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=0-\mathrm{V}_{\mathrm{DD}}$ |
|  | $\mathrm{V}_{1}$ | ILL2 | -20 | - | 20 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=0-\mathrm{V}_{3}$ |
|  | $\mathrm{V}_{2}, \mathrm{~V}_{3}$ | ILL3 | -5.0 | - | 5.0 | $\mu \mathrm{A}$ |  |
| LCD driver voltage drop | $\mathrm{COM}_{0}-\mathrm{COM}_{3}$ | $\mathrm{V}_{\mathrm{d} 1}$ | - | - | 0.3 | V | $\begin{aligned} & \pm 1 \mathrm{ld}=3 \mu \mathrm{~A} \text { for each } \\ & \text { COM, } \mathrm{V}_{3}=V_{D D}-3 \mathrm{~V} \end{aligned}$ |
|  | $\overline{S E G}_{0}-$ SEG $_{50}$ | $V_{\mathrm{d} 2}$ | - | - | 0.6 | V | $\begin{aligned} & \pm \mathrm{Id}=3 \mu \mathrm{~A} \text { for each } \\ & \text { SEG, } \mathrm{V}_{3}=\mathrm{V}_{\mathrm{DD}}-3 \mathrm{~V} \end{aligned}$ |
| Power supply current |  | Iss | - | - | 50 | $\mu \mathrm{A}$ | During display* $\mathrm{R}_{\mathrm{OSC}}=330 \mathrm{k} \Omega$ |
|  |  | Is | - | - | 5 | $\mu \mathrm{A}$ | At standby |
| Internal driving voltage drop | $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$ | $V_{T R}$ | - | - | 0.4 | V | $\begin{aligned} & \mathrm{V}_{\text {REF2 }}=\mathrm{V}_{\mathrm{D}}-1 \mathrm{~V}, \\ & \mathrm{C}_{1}-\mathrm{C}_{4}=0.3 \mu \mathrm{~F} \\ & R L=3 \mathrm{M}, \\ & \mathrm{~V}_{\mathrm{DD}}=3-3.8 \mathrm{~V} \\ & \hline \end{aligned}$ |

* Except the transfer operation of display data and bit data.
* $1 \mathrm{~V}_{1}, \mathrm{~V}_{2}$ : apply only to HD61602.


## HITACHI

## AC Characteristics (1)

$\left(V_{S S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.5\right.$ to $5.5 \mathrm{~V}, \mathrm{Ta}=-20$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

| Item |  | Symbol | Limit |  |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |
| Oscillation frequency | $\mathrm{OSC}_{2}$ |  | $\mathrm{f}_{\text {osc }}$ | 70 | 100 | 130 | kHz | $\mathrm{R}_{\text {osc }}=360 \mathrm{k} \Omega$ |
| External clock frequency | $\mathrm{OSC}_{1}$ | $\mathrm{f}_{\text {osc }}$ | 70 | 100 | 130 | kHz |  |
| External clock duty | $\mathrm{OSC}_{1}$ | Duty | 40 | 50 | 60 | \% |  |
| 1/O signal timing |  | ts | 400 | - | - | ns |  |
|  |  | ${ }_{\text {th }}$ | 10 | - | - | ns |  |
|  |  | twh | 300 | - | - | ns |  |
|  |  | twL | 400 | - | - | ns |  |
|  |  | twr | 400 | - | - | ns |  |
|  |  | $t_{\text {DL }}$ | - | - | 1.0 | $\mu \mathrm{s}$ | Figure 5 |
|  |  | ten | 400 | - | - | ns |  |
|  |  | top1 | 9.5 | - | 10.5 | Clock | For display data transfer |
|  |  | top2 | 2.5 | - | 3.5 | Clock | For bit and mode data transfer |
| Input signal rise time and fall time |  | $t_{r}, t_{f}$ | - | - | 25 | ns |  |

## AC Characteristics (2)

( $\mathrm{V}_{\mathrm{Ss}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=2.2$ to $3.8 \mathrm{~V}, \mathrm{Ta}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

| Item |  | Limit |  |  |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Symbol | Min | Typ | Max |  |  |
| Oscillation frequency | $\mathrm{OSC}_{2}$ | $\mathrm{f}_{\text {osc }}$ | 70 | 100 | 130 | kHz | $\mathrm{R}_{\text {osc }}=330 \mathrm{k} \Omega$ |
| External clock frequency | $\mathrm{OSC}_{1}$ | $\mathrm{f}_{\text {osc }}$ | 70 | 100 | 130 | kHz |  |
| External clock duty | $\mathrm{OSC}_{1}$ | Duty | 40 | 50 | 60 | \% |  |
| 1/O signal timing |  | ts | 1.5 | - | - | $\mu \mathrm{s}$ |  |
| $\left(\mathrm{V}_{\mathrm{DD}}=3.0-3.8 \mathrm{~V}\right)$ |  | $\mathrm{tH}_{\mathrm{H}}$ | 1.0 | - | - | $\mu \mathrm{s}$ |  |
|  |  | twh | 1.5 | - | - | $\mu \mathrm{s}$ |  |
|  |  | twL | 1.5 | - | - | $\mu \mathrm{S}$ |  |
|  |  | $t_{\text {dL }}$ | - | - | 2.0 | $\mu \mathrm{s}$ | Figure 6 |
|  |  | twr | 1.5 | - | - | $\mu \mathrm{s}$ |  |
|  |  | ten | 2.0 | - | - | $\mu \mathrm{s}$ |  |
|  |  | top1 | 9.5 | - | 10.5 | Clock | For display data transfer |
|  |  | top2 | 2.5 | - | 3.5 | Clock | For bit and mode data transfer |
| Input signal rise time | and fall time | $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 25 | ns |  |



Figure 1 Write Timing
( $\overline{R E}$ is fixed at high level, and SYNC at low level)


Figure 2 Reset/Read Timing
(CS and SYNC are fixed at low level)


Figure 3 READY Timing (When the READY output is always available)


Figure 4 SYNC Timing



Figure 6 Bus Timing Load Circuit (CMOS Load)

## Terminal Functions

HD61602 Terminal Functions

| Terminal Name | No. of Lines | Input/Output | Connected to | Function |
| :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ | 1 | Power supply |  | Positive power supply. |
| READY | 1 | NMOS open drain output | MCU | While data is being set in the display data RAM and mode setting latch in the LSI after data transfer, low is output from the READY terminal to inhibit the next data input. <br> There are two modes: one in which low is output only when both of $\overline{C S}$ and $\overline{R E}$ are low, and the other in which low is output regardless of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$. |
| $\overline{\text { CS }}$ | 1 | Input | MCU | Chip select input. Data can be written only when this terminal is low. |
| $\overline{W E}$ | 1 | Input | MCU | Write enable input. Input data of DO to D7 is latched at the rising edge of $\overline{W E}$. |
| $\overline{\mathrm{RE}}$ | 1 | Input | MCU | Resets the input data byte counter. After both $\overline{\mathrm{CS}}$ and $\overline{R E}$ are low, the first data is recognized as the 1st byte data. |


| SB 1 | Input | MCU | High level input stops LSI operations. |
| :--- | :--- | :--- | :--- |
|  |  | 1. Stops oscillation and clock input. |  |
|  |  | 2. Stops LCD driver. |  |
|  |  | 3. Stops writing data into display RAM. |  |


| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | 8 | Input | MCU | Data input terminal for 8-bit $\times$ 2-byte data. |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{SS}}$ | 1 | Power supply |  | Negative power supply. |
| $V_{\text {REF1 }}$ | 1 | Output | External <br> $R$ | Reference voltage output. Generates LCD driving <br> voltage. |


| $V_{\text {REF2 }}$ | 1 | Input | External <br> $R$ | Divides the reference voltage of $V_{R E F 1}$ with external <br> $R$ to determine LCD driving voltage. $V_{R E F 2} \leftrightharpoons V_{1}$. |
| :--- | :--- | :--- | :--- | :--- |
| $V_{C 1}, V_{C 2}$ | 2 | Output | External <br> $C$ | Connection terminals for boosting $C$ of LCD driving <br> voltage generator. An external $C$ is connected <br> between $V_{C 1}$ and $V_{C 2}$. |
| $V_{1}, V_{2}, V_{3}$ | 3 | Output <br> (Input) | External <br> $C$ | LCD driving voltage outputs. An external $C$ is con- <br> nected to each terminal. |
| COM $_{0}-$ COM $_{3} 4$ | Output | LCD | LCD common (backplate) driving output. |  |


| OSC $_{1}$ | 2 | Input | External | Attach external $R$ to these terminals for oscillation. |
| :--- | :--- | :--- | :--- | :--- |
| OSC $_{2}$ | Output | $R$ | An external clock $(100 \mathrm{kHz})$ can be input to OSC1. |  |

Note: Logic polarity is positive. $1=$ high $=$ active.

## HD61603 Terminal Functions

| Terminal Name | No. of Lines | Input/Output | Connected to | Function |
| :---: | :---: | :---: | :---: | :---: |
| VDD | 1 | Power supply |  | Positive power supply. |
| READY | 1 | NMOS open drain output | MCU | While data is being set in the display data RAM and mode setting latch in the LSI after data transfer, low is output from the READY terminal to inhibit the next data input. <br> There are two modes: one in which low is output only when both of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ are low, and the other in which low is output regardless of $\overline{C S}$ and $\overline{R E}$. |
| $\overline{\text { CS }}$ | 1 | Input | MCU | Chip select input. Data can be written only when this terminal is low. |
| $\overline{W E}$ | 1 | Input | MCU | Write enable input. Input data of $D_{0}$ to $D_{3}$ is latched at the rising edge of $\overline{W E}$. |
| $\overline{\mathrm{RE}}$ | 1 | Input | MCU | Reset the input data byte counter. After both of $\overline{\mathrm{CS}}$ and $\overline{R E}$ are low, the first data is recognized as the 1 st byte data. |
| SB | 1 | Input | MCU | High level input stops the LSI operations. <br> 1. Stops oscillation and clock input. <br> 2. Stops LCD driver. <br> 3. Stops writing data into display RAM. |
| $\mathrm{D}_{0}-\mathrm{D}_{3}$ | 4 | Input | MCU | Data input terminal from where 4-bit $\times 4$ data are input. |
| Vss | 1 | Power supply |  | Negative power supply. |
| $V_{3}$ | 1 | Input | Power supply | Power supply input for LCD drive. Voltage between $V_{D D}$ and $V_{3}$ is used as driving voltage. |
| COMo | 1 | Output | LCD | LCD common (backplate) driving output. |
| SEG0-SEG63 | 64 | Output | LCD | LCD segment driving output. |
| SYNC | 1 | Input | MCU | Synchronous input for 2 or more chips applications. LCD driver timing circuit is reset by high input. LCD is off. |
| $\begin{aligned} & \text { OSC }_{1} \\ & \text { OSC }_{2} \end{aligned}$ | 2 | Input Output | External R | Attach external $\mathbf{R}$ to these terminals for oscillation. An external clock ( 100 kHz ) can be input to $\mathrm{OSC}_{1}$. |

Note: Logic polarity is positive. $1=$ high $=$ active.

## Display RAM

## HD61602 Display RAM

The HD61602 has an internal display RAM shown in figure 7. Display data is stored in the RAM, or is read according to the LCD
driving timing to display on the LCD. One bit of the RAM corresponds to 1 segment of the LCD. Note that some bits of the RAM cannot be displayed depending on LCD driving mode.

Common address
$\left(\mathrm{COM}_{0}-\mathrm{COM}_{3}\right.$ )


Figure 7 Display RAM

Reading Data from Display RAM: A display RAM segment address corresponds to a segment output. The data at segment address SEGn is output to segment output SEGn terminal.

A common address corresponds to the output timing of a common output and a segment output. The same common address data is simultaneously read. The data of display RAM
is reproduced on the LCD panel. When a 7 -segment type LCD driver is connected, for example, the correspondence between the display RAM and the display pattern in each mode is as follows:

1. Static drive

In the static drive, only the column of $\mathrm{COM}_{0}$ of display RAM is output. $\mathrm{COM}_{1}$ to $\mathrm{COM}_{3}$ are not displayed.

2. $1 / 2$ duty cycle drive

In the $1 / 2$ duty cycle drive, the columns of
$\mathrm{COM}_{0}$ and $\mathrm{COM}_{1}$ of display RAM are output in time sharing. The columns of $\mathrm{COM}_{2}$ and $\mathrm{COM}_{3}$ are not displayed.
3. $1 / 3$ duty cycle drive

In the $1 / 3$ duty cycle drive, the columns of $\mathrm{COM}_{0}$ to $\mathrm{COM}_{2}$ are output in time sharing. No column of $\mathrm{COM}_{3}$ is displayed.
" $Y$ " cannot be rewritten by display data (input on an 8-segment basis). Please use bit manipulation to turn on/off the display of "Y".


| $\mathrm{COM}_{3}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{COM}_{2}$ | Y | a | b |  |  |
| $\mathrm{COM}_{1}$ | $f$ | g | c |  |  |
| $\mathrm{COM}_{0}$ | $e$ | d | DP |  |  |

$\begin{array}{llll}\mathrm{SEG}_{3} & \mathrm{SEG}_{4} & \mathrm{SEG}_{5} & \mathrm{SEG}_{8}\end{array}$
4. $1 / 4$ duty cycle drive

In the $1 / 4$ duty cycle drive, all the columns of $\mathrm{COM}_{0}$ to $\mathrm{COM}_{3}$ are displayed.

| LCD connection |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| COM $_{3}$ | $f$ | $a$ |  |  |
| $\mathrm{COM}_{2}$ | g | b |  |  |
| $\mathrm{COM}_{1}$ | e | c |  |  |
| $\mathrm{COM}_{0}$ | d | DP |  |  |

## HITACHI

Writing Data into Display RAM: Data is written into the display RAM in the following five methods:

1. Bit manipulation

Data is written into any bit of RAM on a bit basis.
2. Static display mode

8-bit data is written on a digit basis according to the 7-segment type LCD pattern of static drive.
3. $1 / 2$ duty cycle display mode

8 -bit data is written on a digit basis according to the 7 -segment type LCD pattern of $1 / 2$ duty cycle drive.
4. $1 / 3$ duty cycle display mode 8-bit data is written on a digit basis according to the 7 -segment type LCD pattern of $1 / 3$ duty cycle drive.
5. $1 / 4$ duty cycle display mode

8-bit data is written on a digit basis according to the 7 -segment type LCD pattern of $1 / 4$ duty cycle drive.

The RAM area and the alocation of the segment data for 1-digit display depend on the driving methods as described in "Reading Data from Display RAM".

8-bit data is written on a digit basis corresponding to the above duty cycle driving methods. The digits are allocated as shown figure 8 (allocation of digits). As the data can be transferred on a digit basis from a microprocessor, transfer efficiency is improved by allocating the LCD pattern according to the allocation of each bit data of the digit in the data RAM.
Figure 8 shows the digit address (displayed


Figure 8 Allocation of Digit (HD61602)
HITACHI
as Adn) to specify the store address of the transferred 8-bit data on a digit basis.
Figure 9 shows the correspondence between each segment in an Adn and the 8-bit input data.
When data is transferred on a digit basis, 8bit display data and digit address should be specified as described above.

However, when the digit address is Ad6 for static, Ad12 for $1 / 2$ duty cycle, or Ad25 for 1/ 4 duty cycle, display RAM does not have enough bits for the data.

Thus the extra bits of the input 8-bit data are ignored.

In bit manipulation, any one bit of display RAM can be written. When data is transferred on a bit basis, 1-bit display data, a segment address ( 6 bits) and a common address ( 2 bits) should be specified.

## HD61603 Display RAM

The HD61603 has an internal display RAM an shown in figure 10. Display data is stored in the RAM and output to the segment output terminal.


Figure 9 Bit Assignment in an Adn (HD61602)


Figure 10 Display RAM (HD61603)

HITACHI

Reading Data from Display RAM: Each bit of the display RAM corresponds to an LCD segment. The data at segment address SEGn is output to segment output SEGn terminal. Figure 11 shows an example of the correspondence between the display RAM bit and the display pattern when a 7 -segment type LCD is connected.

Writing Data into Display RAM: Data is written into the display RAM in the following two methods:

1. Bit manipulation

Data is written into any bit of RAM on a
bit basis.
2. Static display mode

8-bit data is written on a digit basis according to the 7-segment type LCD pattern of static drive.

The 8-bit data is written on a digit basis into the digit address (displayed as Adn) shown in figure 12. When data is transferred from a microprocessor, four 4-bit data are needed to specify the digit address and an 8-bit display data. Figure 13 shows the correspondence between each segment in an Adn and the transferred 8-bit data.


Figure 11 Example of Correspondence between Display RAM Bit and Display Pattern (HD61603)

In bit manipulation, any one bit of display RAM can be written. When data is transfer-
red on a bit basis, 1-bit display data and a segment address ( 6 bits) should be specified.


Figure 12 Allocation of Digits (HD61603)


Figure 13 Bit Assignment in an Adn (HD61603)

## OPERATING MODES

## HD61602 Operating Modes

The HD61602 has the following operating modes:

1. LCD drive mode

Determines the LCD driving method.
a. Static drive mode

LCD is driven statically.
b. $1 / 2$ duty cycle drive mode

LCD is driven at $1 / 2$ duty cycle and 1 / 2 bias.
c. $1 / 3$ duty cycle drive mode LCD is driven at $1 / 3$ duty cycle and $1 /$ 3 bias.
d. $1 / 4$ duty cycle drive mode

LCD is driven at $1 / 4$ duty cycle and $1 /$ 3 bias.
2. Data display mode Determines how to write display data into the data RAM.
a. Static display mode

8-bit data is written into the display
RAM according to the digit in static
drive.
b. $1 / 2$ duty cycle display mode 8-bit data is written into the display RAM according to the digit in $1 / 2$ duty cycle drive.
c. $1 / 3$ duty cycle display mode

8 -bit data is written into the display RAM according to the digit in $1 / 3$ duty cycle drive.
d. 1/4 duty cycle display mode

8-bit data is written into the display RAM according to the digit in $1 / 4$ duty cycle drive.

## 3. READY output mode

Determines the READY output timing. After a data set is transferred, the data is processed internally. The next data cannot be acknowledged during the processing period. The READY output reports the period to the MPU. The timing when the READY is output can be selected from the following two modes:
a. READY is mode always available.

b. READY is mode available by $\overline{\mathrm{CS}}$ and

RE.

4. LCD OFF mode

In this mode, the HD61602 stops driving LCD and turns it off.
5. External driving voltage mode

A mode for using external driving voltage $\left(V_{1}, V_{2}\right.$, and $\left.V_{3}\right)$.

The above 5 modes are specified by mode setting data. The modes are independent of each other and can be used in any combina-
tion. Bit manipulation is independent of data display mode and can be used regardless of it.

## HD61603 Operating Modes

The HD61603 has the following modes:

1. READY output mode

Determines the READY output timing. After a data set is transferred, the data is processed internally. The next data can-
not be acknowledged during the processing period. The READY output reports the period to the MPU. The timing when READY is output can be selected from the following two modes:
a. READY is always available.

b. READY is mode available by $\overline{\mathrm{CS}}$ and RE.

2. LCD OFF mode

In this mode, the HD61603 stops driving the LCD and turns it off.

## INPUT DATA FORMATS

HD61602 Input Data Formats
Input data is composed of 8 bits $\times 2$. Input them as 2-byte data after READY output changes from low to high or low pulse is entered into $\overline{\mathrm{RE}}$ terminal.

1. Display data (Updates display on an 8segment basis)


2nd byte

a. Display address: Digit address Adn in accordance with display mode
b. Display data: Pattern data that is written into the display RAM according to display mode and the address
2. Bit manipulation data (Updates display on a segment basis)
1st byte


2nd byte

a. Display data: Data that is written into 1 bit of the specified display RAM
b. COM address: Common address of display RAM
c. SEG address: Segment address of display RAM
3. Mode setting data


2nd byte

a. Display mode bits:

00: Static display mode
01: $1 / 2$ duty cycle display mode
10: $1 / 3$ duty cycle display mode
11: $1 / 4$ duty cycle display mode
b. OFF/ON bit:

1: LCD off (set to 1 when SYNC is entered.)
0 : LCD on
c. Drive mode bits:

00: Static drive
01: $1 / 2$ duty cycle drive
10: $1 / 3$ duty cycle drive
11: $1 / 4$ duty cycle drive
d. READY bit:

O: READY bus mode; READY outputs 0 only while $\overline{C S}$ and $\overline{R E}$ are 0 . (reset to 0 when SYNC is entered.)
1: READY port mode; READY outputs 0 regardless of $\overline{\mathrm{CS}}$ and RE.
e. External power supply bit:

0 : Driving voltage is generated internally.
1: Driving voltage is supplied externally. (set to 1 when SYNC is entered.)
4. 1-byte instruction

1st byte


The first data (first byte) is ignored when bit 6 and bit 7 in the byte are 1.

## HD61603 Input Data Formats

Input data is composed of 4 bits $\times 4$. Input them as four 4-bit data after READY output changes from low to high or low pulse is entered into $\overline{\mathrm{RE}}$ terminal.

1. Display data (Updates display on an 8segment basis.)

2. Bit manipulation data (Updates display on a segment basis.)

1st byte


3rd byte

a. Display data:
b. SEG address:

2nd byte


4th byte

| SEG address |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit 3, | 2, | 1 | 0 |
| 3 | 2 | 1 | 0 |

Data that is written into 1 bit of the specified display RAM.
Segment address of display RAM (segment output).
3. Mode setting data


3rd byte

a. OFF/ON bit:

1: LCD off (set to 1 when SYNC is entered.)
0 : LCD on
b. READY bits:

0: READY bus mode; READY outputs 0 only while $\overline{C S}$ and $\overline{R E}$ are 0 . (reset to 0 when SYNC is entered.)
1: READY port mode; READY outputs 0 regardless of $\overline{C S}$ and RE.
4. 1-byte instruction


The first data ( 4 bits) is ignored when bit 3 and 2 in the data are 1.

## How To Input Data

How to Input HD61602 Data
Input data is composed of 8 bits $\times 2$. Take care that the data transfer is not interrupted, because the first 8-bit data is distinguished from the second one by the sequence only.

If data transfer is interrupted, or at power on, the following two methods can be used to reset the count of the number of bytes (count of the first and second bytes):

1. Set $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ inputs low (no display data
changes).
2. Input 2 or more "1-byte instruction" data in which bit 7 and 6 are 1 (display data may change).
The data input method via data input terminals ( $\overline{\mathrm{CS}}, \overline{\mathrm{WE}}, \mathrm{D}_{0}$ to $\mathrm{D}_{7}$ ) is similar to that of static RAM such as HM6116. An access of the LSI can be made through the same bus line as ROM and RAM. When output ports of a microprocessor are used for an access, refer to the timing specifications and figure 14.


Figure 14 Example of Data Transfer Sequence

How to Input HD61603 Data
Input data is composed of 4 bits $\times 4$. Take care that data transfer is not interrupted, because the first 4-bit data to the fourth 4-bit data are distinguished from each other by the sequence only.

If data transfer is interrupted, or at power on, the following two methods can be used to reset the count of the number of data (count of the first 4-bit data to the fourth 4-bit data):

1. Set $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ low.
2. Input 4 or more "1-byte instruction" data (4-bit data) in which bit 3 and 2 are 1 (display data may change).
The data input method via data input terminals ( $\overline{\mathrm{CS}}, \overline{\mathrm{WE}}, \mathrm{DO}$ to D 3 ) is similar to that of static RAM such as HM6116. An access of the LSI can be made through the same bus line as ROM and RAM. When output ports of a microprocessor are used for an access, refer to the timing specifications and figure 15.

Figure 15 Example of Data Transfer Sequence

## Notes on READY Output

Note that the READY output will be unsettled during 1.5 clocks (max) after inpytting the first 2-byte data for setting the mode after turning the power on. This is because the READY bit data of mode setting latches and the mode of READY pin (READY bus or port mode) are unsettled until the completion of mode setting.

There are two kinds of the READY output waveforms depending of the modes:

1. READY bus mode (READY bit $=0$ )
2. READY port mode (READY bit $=1$ )

However, if you input SYNC before mode setting, waveform will be determined; when you choose READY bus mode, (1) a in figure 16 will be output, and when you choose READY port mode, (2) a will be output. The figures can be applied both to HD61602 and HD61603.


Figure 16 ReADY Output According to Modes
HITACHI
Hitachi America, Ltd. • Hitachi Plaza • 2000 Sierra Point Pkwy. • Brisbane, CA 94005-1819 • (415) 589-8300

## Standby Operation

Standby operation with low power consumption can be activated when pin $S B$ is used. Normal operation of the LSI is activated when pin SB is low level, and the LSI goes into the standby state when pin SB is high level. The standby state of the LSI is as follows:

1. LCD driver is stopped (LCD is off).
2. Display data and operating mode are held.
3. The operation is suspended while display changes (while READY is outputting low.) In this case, READY outputs high within 10.5 clocks or 3.5 clocks after release from the standby mode.
4. Oscillation is stopped.

When this mode is not used, connect pin SB to Vss.

## Multichip Operation

When an LCD is driven with two or more chips, the driving timing of the LCD must be synchronized. In this case, the chips are synchronized with each other by using SYNC input. If SYNC input is high, the LCD driver timing circuit is reset. Apply high pulse to the SYNC input after the operating mode is set.

A high pulse to the SYNC input changes the mode setting data. (The OFF/ON bit is set and the READY bit is reset. See 3. Mode Setting Data in "Input Data Formats".) Transfer the mode setting data into the LSI after
every SYNC operation.
If a power on reset signal is applied to the SYNC pin, the LCD can be off-state when the power is turned on.

When SYNC input is not used, connect pin SYNC to Vss.

When SB input is used, after standby mode is released, a high pulse must be applied to the SYNC input, and mode setting data must be set again.

## Restriction on Usage

Minimize the noise by inserting a noise bypass capacitor ( $\geqq 1 \mu \mathrm{~F}$ ) between $V_{D D}$ and $V_{\text {SS }}$ pins. (Insert one as near chip as possible.)

## Liquid Crystal Display Drive Voltage Circuit (HD61602)

## What is LCD Voltage?

HD61602 drives liquid crystal display using four levels of voltages (figure 17); $V_{D D}, V_{1}, V_{2}$, and $V_{3}$ ( $V_{D D}$ is the highest and $V_{3}$ is the lowest). The voltage between $V_{D D}$ and $V_{3}$ is called $V_{\text {LCD }}$ and it is necessary to apply the appropriate $V_{\text {LCD }}$ according to the liquid crystal display. $V_{3}$ always needs to be supplied regardless of the display duty ratio since it supplies the voltage to the LCD drive circuit of HD61602.


Figure 17 LCD Output Waveform and Output Levels

## When Internal Drive Power Supply is Used

When the internal drive power supply is used, attach $\mathrm{C}_{1}-\mathrm{C}_{4}$ for charge pump circuits and variable resistance $R_{1}$ for deciding display drive voltage to HD61602 as shown in figure 18.

Internal voltage is available by setting external voltage switching bits of mode setting data 0.

Figure 19 shows voltage characteristics between $V_{D D}$ and $V_{\text {REF1 }}$. Voltage is divided at $\mathrm{R}_{1}$, and then input into $\mathrm{V}_{\mathrm{REF} 2}$. Voltage between $V_{D D}$ and $V_{R E F 2}$ is equivalent to $\Delta V$ in
figure 19 , and so $V_{\text {LCD }}$ can be changed by regulating the voltage.
$V_{\text {REF2 }}$ is usually regulated by variable resistance, but when replacing $R_{1}$ with two nonvariable resistances take $V_{\text {ReFi }}$ between max and min into consideration as shown in figure 19.

Internal drive power supply is generated by using capacitance, and so large current cannot flow. When large liquid crystal display panel is used, examine the external drive power supply.


Figure 18 Example

## HD61602/HD61603

## When External Drive Power Supply is Used

An external power supply can be used by setting external voltage switching bits of mode setting data to 1 . When a large liquid crystal display panel is used, in multichip designs, which need accurate liquid crystal drive voltage, use the external power supply. See figure 20.
$\mathbf{R}_{\mathbf{2}}-\mathbf{R}_{\mathbf{5}}$ is connected in series between $\mathrm{V}_{\mathrm{DD}}$
and $V_{\text {SS }}$, and by these resistance ratio each voltage of $\Delta V$ and $V_{L C D}$ is generated and then supplied to $V_{1}, V_{2}$, and $V_{3} . C_{2}-C_{4}$ are smoothing capacitors.

When regulating brightness, change the resistance value by setting $R_{5}$ variable resistance.


Figure 19 Voltage Characteristics between $V_{D D}$ and $V_{\text {refl }}$

(1) Static Drive

(2) $1 / 2$ Duty Cycle Drive

(3) $1 / 3$ and $1 / 4$ Duty Cycle Drive

Note: 1. When standby mode is used, a transistor is required.
2. $R_{2}-R_{5}$ should be some $k \Omega$-some tens of $k \Omega$, and $C_{2}-C_{4}$ should be $0.1 \mu \mathrm{~F}-0.3 \mu \mathrm{~F}$.

Figure 20 Example when External Drive Voltage is Used

## HITACHI

## Liquid Crystal Display Drive Voltage (HD61603)

As shown in figure 21, apply LCD drive voltage from the external power supply.

## Oscillation Circuit

## When Internal Oscillation Circuit is Used

When the internal oscillation circuit is used, attach an external resister Rosc as shown in figure 22. (Insert Rosc as near chip as possible, and make the OSC1 side shorter.)

## When External Clock is Used

When an external clock of 100 kHz with CMOS level is provided, pin OSC $_{1}$ can be used for the input pin. In this case, open pin $\mathrm{OSC}_{2}$.


$$
C_{6} \geqq 1 \mu \mathrm{~F}
$$

Note: When standby mode is used, a transistor is required.

## Figure 21 Example of Drive Voltage Generator



Figure 22 Example of Oscillation Circuit

## Applications



Figure 23 Example (1)


Figure 24 Example (2)

## HITACHI

# HD61604/HD61605 (Segment Type LCD Driver) 

## Description

The HD61604 and the HD61605 are liquid crystal display driver LSIs with TTL and CMOS compatible interface. Each of the LSIs can be connected to various microprocessors such as the HMCS6800 series.

Several types of liquid crystal displays can be connected to the HD61604 according to the applications because of the softwarecontrolled liquid crystal dispay drive method.

The HD61605 is a liquid crystal display driver LSI only for static drive and has 64 segment outputs that can display 8 digits per chip.

## Features

- Low current consumption
-Can drive from a battery power supply (100 $\mu \mathrm{A}$ max on 5 V ).
-Standby input enables a standby operation at lower current consumption (5 $\mu \mathrm{A} \max$ on 5 V ).
- Versatile segment drive capacity

| Type No. | Drive Method | Display <br> Segments | Example of Use | Frame Freq (Hz) <br> at fose $=100 \mathrm{kHz}$ |
| :--- | :--- | :--- | :--- | :--- |
| HD61604 | Static | 51 | 8 segments $\times 6$ digits +3 marks | 98 |
|  | $1 / 2$ bias $1 / 2$ duty cycle | 102 | 8 segments $\times 12$ digits +6 marks | 195 |
| $1 / 3$ bias $\frac{1 / 3 \text { duty cycle }}{} 153$ | 9 segments $\times 17$ digits | 521 |  |  |
| HD61605 | Static | 6 duty cycle | 204 | 8 segments $\times 25$ digits +4 marks |

## Pin Arrangement



## Block Diagram



Figure 1 HD61604 Block Diagram


Figure 2 HD61605 Block Diagram

## Pin Functions

Table 1 shows the HD61604 pin description. Table 2 shows the HD61605 pin description.

## HD61604 Pin Function

READY (Ready): During data setting in the display data RAM and mode setting latch in the LSI after data transfer, low is output to the READY pin to inhibit the next data input.

There are two modes: one in which low is output only when both of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ are low, and the other in which low is output regardless of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$.

CS (Chip Select): Chip select input. Data can be written only when this pin is low.

WE (Write Enable): Write enable input. Input data of $D_{0}$ to $D_{7}$ is latched at the positive edge of $\overline{W E}$.
$\overline{\mathbf{R E}}$ (Reset): Resets the input data byte counter. After both of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ are low, the first data is recognized as the 1st byte data.

SB (Standby): High level input stops the LSI operations.

1. Stops oscillation and clock input.
2. Stops LCD driver.
3. Stops writing data into display RAM.
$D_{0}-D_{7}$ (Data Bus): Data input pin from which 8 -bit $\times 2$-byte data is input.

SYNC (Synchronous): Synchronous input for 2 or more chip applications. LCD drive timing generator is reset by high input. LCD is off.

COM $_{0}-$ COM $_{3}$ (Common): LCD common (backplate) drive output.

SEG ${ }_{0}$-SEG ${ }_{50}$ (Segment): LCD segment drive output.
$\mathbf{V}_{\mathbf{1}}, \mathbf{V}_{\mathbf{2}}, \mathbf{V}_{\mathbf{3}}$ (LCD Voltage): Power supply for LCD drive.

OSC1, OSC2 (Oscillator): Attach external R to these pins for oscillation. An external clock ( 100 kHz ) can be input from OSC1.
$\mathbf{V}_{\text {c1 }}, \mathbf{V}_{\text {c2 }}$ : Do not connect any wire.
Vrefi: Connect this pin to V1 pin.
$\mathbf{V}_{\text {REF2: }}$ Hold at $V_{D D}$ level.
$V_{D D}$ : Positive power supply.
Vss: Negative power supply.

## HD61605 Pin Function

READY (Ready): During data setting in the display data RAM and mode setting latch in the LSI after data transfer, low is output to the READY pin to inhibit the next data input.

There are two modes: one in which low is output only when both of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ are low, and the other in which low is output regardless of $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$.

CS (Chip Select): Chip select input. Data can be written only when this pin is low.

WE (Write Enable): Write enable input. Input data of $D_{0}$ to $D_{3}$ is latched at the positive edge of $\overline{\mathrm{WE}}$.
$\overline{R E}$ (Reset): Resets the input data byte counter. After both of $\overline{C S}$ and $\overline{R E}$ are low, the first data is recognized as the first byte data.

SB (Standby): High level input stops the LSI operations.

1. Stops oscillation and clock input.
2. Stops LCD driver.
3. Stops writing data into display RAM.
$\mathbf{D}_{0}-\mathbf{D}_{3}$ : Data input pin from which 4-bit $\times 4$ byte data is input.

SYNC (Synchronous): Synchronous input for 2 or more chips application. LCD drive timing generator is reset by high input. LCD is off.

COM $_{0}$ (Common): LCD common (backplate) drive output.

SEG ${ }_{0}$-SEG $_{63}$ (Segment): LCD segment drive output.

OSC1, OSC2 (Oscillator): Attach external R to these pins for oscillation. An external clock ( 100 kHz ) can be input from OSC1.
$V_{3}$ (LCD Voltage): Power supply input for LCD drive.

Voltage between $V_{D D}$ and $V_{3}$ is used as drive voltage.
$\mathbf{V}_{\text {ss: }}$ Negative power supply.

## HD61604/HD61605

$V_{D D}$ Positive power supply.

## Table 1 HD61604 Pin Description

| Pin Name | No. of Lines | Input/Output | Connected to |
| :---: | :---: | :---: | :---: |
| READY | 1 | NMOS open drain output | MCU |
| $\overline{\overline{C S}}$ | 1 | Input | MCU |
| $\overline{\text { WE }}$ | 1 | Input | MCU |
| $\overline{\overline{R E}}$ | 1 | Input | MCU |
| SB | 1 | Input | MCU |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | 8 | Input | MCU |
| SYNC | 1 | Input | MCU |
| $\begin{aligned} & \hline \mathrm{COM}_{\mathrm{o}}- \\ & \mathrm{COM}_{3} \end{aligned}$ | 4 | Output | LCD |
| $\begin{aligned} & \mathbf{S E G}_{0}- \\ & \text { SEG }_{50} \end{aligned}$ | 51 | Output | LCD |
| $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$ | 3 | Power supply | External R |
| $\begin{aligned} & \overline{\mathrm{OSC}} 1, \\ & \mathrm{OSC2} \end{aligned}$ | 2 | Input, output | External R |
| $\mathrm{V}_{\mathrm{C} 1}, \mathrm{~V}_{\mathrm{C} 2}$ | 2 | Output |  |
| $\mathrm{V}_{\text {REF1 }}$ | 1 | Input | $\mathrm{V}_{1}$ |
| $\mathrm{V}_{\text {REF } 2}$ | 1 | Input | $V_{D D}$ |
| $\mathrm{V}_{\mathrm{DD}}$ | 1 | Power supply |  |
| $\mathrm{V}_{\text {ss }}$ | 1 | Power supply |  |

Note: Logic polarity is positive. $1=$ high $=$ active.

Table 2 HD61605 Pin Description

| Pin Name | No. of Lines | Input/Output | Connected to |
| :---: | :---: | :---: | :---: |
| READY | 1 | NMOS open drain output | MCU |
| $\overline{\mathrm{CS}}$ | 1 | Input | MCU |
| WE | 1 | Input | MCU |
| $\overline{\overline{R E}}$ | 1 | Input | MCU |
| SB | 1 | Input | MCU |
| $\mathrm{D}_{0}-\mathrm{D}_{3}$ | 4 | Input | MCU |
| SYNC | 1 | Input | MCU |
| $\mathrm{COM}_{0}$ | 1 | Output | LCD |
| SEG $_{0}-$ SEG $_{63}$ | 64 | Output | LCD |
| $\begin{aligned} & \text { OSC1, } \\ & \text { OSC2 } \end{aligned}$ | 2 | Input, output | External R |
| $V_{3}$ | 1 | Input | Power supply |
| $\mathrm{V}_{\text {ss }}$ | 1 | Power supply |  |
| VDD | 1 | Power supply |  |

Note: Logic polarity is positive.

$$
1 \text { = high = active. }
$$

## HITACHI

## HD61604/HD61605

## Display RAM

## HD61604 Display RAM

The HD61604 has an internal display RAM shown in figure 3. Display data is stored in the RAM, or is read according to the LCD drive timing to display on the LCD. One bit of the RAM corresponds to 1 segment of LCD. Note that some bits of the RAM cannot be displayed depending on LCD drive modes.

## Reading Data from HD61604 Display RAM

A display RAM segment address corresponds to a segment output. The data at segment address SEGn is output to segment output SEGn pin.

A common address corresponds to the output
timings of a common output and a segment output. The same common address data is simultaneously read. The data of display RAM is reproduced on the LCD panel.

The following shows the correspondence between the 7 -segment type LCD connection and the display RAM in each mode.

1. Static Drive: In static drive, only the column of $\mathrm{COM}_{0}$ of display RAM is output. $\mathrm{COM}_{1}$ to $\mathrm{COM}_{3}$ are not displayed (figure 4).
2. $\mathbf{1 / 2}$ Duty Cycle Drive: In the $1 / 2$ duty cycle drive, the columns of $\mathrm{COM}_{0}$ and $\mathrm{COM}_{1}$ of display RAM are output in time sharing. The columns of $\mathrm{COM}_{2}$ and $\mathrm{COM}_{3}$ are not displayed (figure 5).


Figure 3 Display RAM (HD61604)


Figure 4 Example of Correspondence between LCD Connection and Display RAM (Static Drive, HD61604)
3. $1 / 3$ Duty Cycle Drive: In the $1 / 3$ duty cycle drive, the columns of $\mathrm{COM}_{0}$ to COM ${ }_{2}$ are output in time sharing. No column of $\mathrm{COM}_{3}$ is displayed. " y " cannot be rewritten by display data (input on an 8-segment basis). Please use bit manipulation
in turning on/off the display of " $y$ " cycle (figure 6).
4. $\mathbf{1} / 4$ Duty Cycle Drive: In the $1 / 4$ duty cycle drive, all the columns of $\mathrm{COM}_{0}$ to $\mathrm{COM}_{3}$ are displayed (figure 7).


Figure 5 Example of Correspondence between LCD Connection and Display RAM (1/2 Duty Cycle, HD61604)


Figure 6 Example of Correspondence between LCD Connection and Display RAM (1/3 Duty Cycle, HD61604)


Figure 7 Example of Correspondence between LCD Connection and Display RAM (1/4 Duty Cycle, HD61604)

## Writing Data into HD61604 Display RAM

Data is written into the display RAM in the following five methods:

1. Bit Manipulation: Data is written into any bit of RAM on a bit basis.
2. Static Display Mode: 8-bit data is written on a digit basis according to the 7segment type LCD pattern of static drive.
3. 1/2 Duty Cycle Display Mode: 8-bit data is written on a digit basis according to the 7-segment type LCD pattern of $1 / 2$ duty cycle drive.
4. 1/3 Duty Cycle Display Mode: 8-bit data is written on a digit basis according to the 7-segment type LCD pattern of $1 / 3$ duty cycle drive.
5. 1/4 Duty Cycle Display Mode: 8-bit data is written on a digit basis according to the 7-segment type LCD pattern of $1 / 4$ duty cycle drive.

The RAM area and the allocation of the segment data for 1-digit display depend on the drive methods as described in the section of "Reading Data from Display RAM".

8-bit data is written on a digit basis corresponding to the above duty drive methods. The digits are allocated as shown in figure 8.


Figure 8 Allocation of Digits (HD61604)

As the data can be transferred on a digit basis from a microprocessor, transfer efficiency is improved by allocating the LCD pattern according to the allocation of each bit data of the digit in the data RAM.

Figure 8 shows the digit address (displayed as Adn) to specify the store address of the transferred 8-bit data on a digit basis.

Figure 9 shows the correspondence between each segment in an Adn and the 8-bit input data.

When data is transferred on a digit basis, 8bit display data and digit address should be specified as described above.

However, when the digit address is Ad6 of static, Ad12 of $1 / 2$ duty cycle, or Ad25 of $1 / 4$ duty cycle, display RAM does not have enough bits for the data. Thus the extra bits of the input 8-bit data are ignored.

In bit manipulation, any one bit of display RAM can be written. When data is transferred on a bit basis, 1-bit display data, a segment address ( 6 bits)s and a common address (2 bits) should be specified.

## HD61605 Display RAM

The HD61605 has an internal display RAM as shown in figure 10. Display data is stored in the RAM and output to the segment output pin.


## Figure 9 Bit Assignment in an Adn (HD61604)



Figure 10 Display RAM (HD61605)
HITACHI

## Reading Data from HD61605 Display RAM

Each bit of the display RAM corresponds to an LCD segment. The data at segment address SEGn is output to segment output SEGn pin. Figure 11 shows the correspondence between the 7 -segment type LCD connection and the display RAM .

## Writing Data into HD61605 Display RAM

Data is written into the display RAM in the following two methods:

1. Bit Manipulation: Data is written into any bit of RAM on a bit basis.
2. Static Display Mode: 8-bit data is written on a digit basis according to the 7segment type LCD pattern of static drive.

The 8-bit data is written on a digit basis into the digit address (displayed as Adn) shown in figure 12. When data is transferred from a microprocessor, four 4-bit data are needed to specify the digit address and an 8-bit display data. Figure 13 shows the correspondence between each segment in an Adn and the transferred 8-bit data.

In bit manipulation, any one bit of display RAM can be written. When data is transferred on a bit basis, 1-bit display data and a segment address ( 6 bits) should be specified.


Figure 11 Example of Correspondence between LCD Connection and Display RAM (HD61605)

## HD61604/HD61605



Figure 12 Allocation of Digits (HD61605)


Figure 13 Bit Assignment in an Adn (HD 61605)

## Operating Modes

## HD61604 Operating Modes

The HD61604 has the following operating modes:

1. LCD Drive Mode: Determines the LCD drive method.

- Static drive mode: LCD is driven statically.
- $1 / 2$ duty cycle drive mode: LCD is driven with $1 / 2$ duty cycle and $1 / 2$ bias.
- $1 / 3$ duty cycle drive mode: LCD is driven with $1 / 3$ duty cycle and $1 / 3$ bias.
- $1 / 4$ duty cycle drive mode: LCD is driven with $1 / 4$ duty cycle and $1 / 3$ bias.

2. Data Display Mode: Determines how to write display data into the data RAM.

- Static display mode: 8-bit data is written into the display RAM according to the digit in static drive.
- $1 / 2$ duty cycle display mode: 8 -bit data is written into the display RAM according to the digit in $1 / 2$ duty cycle drive.
- 1/3 duty cycle display mode: 8-bit data is written into the display RAM according to the digit in $1 / 3$ duty cycle drive.
- 1/4 duty cycle display mode: 8 -bit data is written into the display RAM according to the digit in $1 / 4$ duty cycle display drive.

3. READY Output Mode: Determines the READY output timing.

After a data set is transferred, the data is processed internally. The next data cannot be acknowledged during the processing period. The READY output reports the period to the MPU. The timing when READY is output can be selected from the following two modes:

- READY is always available (figure 14).
- READY is made available by $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ (figure 15).


Figure 14 READY Output Timing (When It is Always Available)


Figure 15 READY Output Timing (When It is Made Available by CS and $\overline{\mathbf{R E}}$ )
4. LCD Off Mode: In this mode, the HD61604 stops driving the LCD and turns it off.

The above 4 modes are specified by mode setting data. The modes are independent of each other and can be used in any combination. The bit manipulation is independent of data display mode and can be used regardless of it.

## HD61605 Operating Modes

The HD61605 has the following operating modes:

1. READY Output Mode: Determines the READY output timing.

After a data set is transferred, the data is processed internally. The next data cannot be acknowledged during the processing period. The READY output reports the period to the MPU. The timing when READY is output can be selected from the following two modes:

- READY is always available (figure 16).
- READY is made available by $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ (figure 17).

2. LCD Off Mode: In this mode, the HD61605 stops driving the LCD and turns it off.


Figure 16 READY Output Timing (When It is Always Available)


Figure 17 READY Output Timing (When It is Made Available by CS and $\overline{\mathrm{RE}}$. )

## Input Data Formats

## HD61604 Input Data Formats

Input data is composed of 8 bits $\times 2$ bytes. Input them as 2-byte data after READY output changes from low to high or low pulse enters into $\overline{\mathrm{RE}}$ pin.

1. Display Data: Updates display on an 8segment basis.

1st byte


- Display address: Digit address Adn in accordance with display mode
- Display data: Pattern data written into the display RAM according to display mode and the address

2. Bit Manipulation Data: Updates display on a segment basis.

1st byte


2nd byte


- Display data: Data written into 1 bit of the specified display RAM
- COM address: Common address of display RAM
- SEG address: Segment address of display RAM


## 3. Mode Setting Data:

1st byte


2nd byte


- Display mode bits:

00: Static display mode
01: $1 / 2$ duty cycle display mode
10: $1 / 3$ duty cycle display mode
11: $1 / 4$ duty cycle display mode

- OFF/ON bit:

1: LCD off (set to 1 when SYNC is entered)
0: LCD on

- Drive mode bits:

00: Static drive
01: $1 / 2$ duty cycle drive
10: $1 / 3$ duty cycle drive
11: $1 / 4$ duty cycle drive

- READY bit:

0: READY bus mode: READY outputs 0 only while CS and $\overline{\mathrm{RE}}$ are 0 (reset to 0 when SYNC is entered)
1: READY port mode: READY outputs 0 regardless of $\overline{C S}$ and $\overline{R E}$

Note: Input the same data to display mode bits and drive mode bits.
4. 1-Byte Instruction: The first data (first byte) is ignored when the bit 6 and bit 7 in the data are 1.

1st byte


## HD61605 Input Data Formats

Input data is composed of 4 bits $\times 4$ bytes. Input them as four 4-bit data after READY output changes from low to high or low pulse enters into $\overline{\mathrm{RE}}$ pin.

1. Display Data: Updates display on an 8segment basis.


4th byte


- Display address: Digit address Adn shown in figure 12.
- Display data: Pattern data written into the display RAM as shown in figure 13.

2. Bit Manipulation Data: Updates display on a segment basis.


2nd byte


3rd byte
4th byte


- Display data: Data written into the 1 bit of the specified display RAM.
- SEG address: Segment address of display RAM (segment output).


## 3. Mode Setting Data:



- OFF/ON bit:

1: LCD off (It is set to 1 when SYNC is entered)
0 : LCD on

- READY bit:

0: READY bus mode: READY outputs 0 only while $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ are 0 (reset to 0 when SYNC is entered)
1: READY port mode: READY outputs 0 regardless of $\overline{C S}$ and $\overline{\mathrm{RE}}$
4. 1-Byte Instruction: The first data (4 bits) is ignored when the bit 3 and bit 2 in the data are 1.

1st byte


## How to Input Data

## How to Input Data into HD61604

Input data is composed of 8 bits $\times 2$ bytes. Take care that the data transfer is not interrupted because the first 8 -bit data is distinguished from the second one by the sequence only.

When data transfer is interrupted, or at power on, the following two methods can be used to reset the count of the number of bytes (count of the first and second bytes):

1. Set $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ to low (no display data changes).
2. Input 2 or more 1-byte instruction data whose bit 7 and 6 are high (display data may change).

The data input method via data input pins ( $\overline{\mathrm{CS}}, \overline{\mathrm{WE}}, \mathrm{D}_{0}$ to $\mathrm{D}_{7}$ ) is similar to that of static RAM such as HM6116. Access to the LSI can be made through the same bus line as ROM and RAM. When output ports of a microprocessor are used for access, refer to the timing specifications and figure 18.


Figure 18 Example of Data Transfer Sequence

## How to Input Data into HD61605

Input data is composed of 4 bits $\times 4$ bytes. Take care that the data transfer is not interrupted because the first 4-bit data to the fourth 4-bit data are distinguished from each other by the sequence only.

When data transfer is interrupted, or at power on, the following two methods can be used to reset the count of the number of data (count of the first 4-bit data to the fourth 4bit data):

1. Set $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RE}}$ to low (no display data changes.)
2. Input 4 or more 1-byte instruction data (4-bit data) whose bit 3 and 2 are high (display data may change).

The data input method via data input pins ( $\overline{\mathrm{CS}}, \overline{\mathrm{WE}} \mathrm{D}_{0}$ to $\mathrm{D}_{3}$ ) is similar to that of static RAM such as HM6116. Access to the LSI can be made through the same bus line as ROM and RAM. When output ports of a microprocessor are used for access, refer to the timing specifications and figure 19.


Figure 19 Example of Data Transfer Sequence

## Notes on READY Output

Note that the READY output will be unsettled during 1.5 clocks (max) after inputting the first 2 -byte data for setting the mode after turning the power on. This is because the READY bit data of mode setting latches and the mode of READY pin (READY bus or port mode) are unsettled untill the completion of mode setting.

There are two kinds of the READY output waveforms depending on the modes.

1. READY bus mode (READY bit $=0$ )
2. READY port mode (READY bit $=1$ )

However, if you input SYNC before mode setting, waveform will be determined; when you choose READY bus mode, (1) a in figure 20 will be output, and when you choose READY port mode, (2) a will be output. The figures can be applied both to HD61604 and HD61605.


Figure 20 READY Output According to Modes HITACHI

## Standby Operation

Standby operation with low power consumption can be activated when pin SB is used. Normal operation of the LSI is activated when pin SB is low level, and the LSI goes into the standby state when pin SB is high level. The standby state of the LSI is as follows:

1. LCD driver is stopped (LCD is off).
2. Display data and operating mode are
held.
3. The operation is suspended while display changes (while READY is outputting low.) In this case, READY outputs high within 10.5 clocks or 3.5 clocks after release from the standby mode.
4. Oscillation is stopped.

When this mode is not used, connect pin SB to Vss.

## Multi Chip Operation

When an LCD is driven with the two or more chips, the driving timing of LCD must be synchronized. In this case, the chips are synchronized with each other by using SYNC input. If SYNC input is high, the LCD driver timing circuit is reset. Apply high pulse to the SYNC input after the operating mode is set.

A high pulse to the SYNC input changes the mode setting data. (The OFF/ON bit is set and the READY bit is reset. See (3) Mode Setting Data in "Input Data Formats".) Transfer the mode setting data into the LSI after
every SYNC operation.
If a power on reset signal is applied to the SYNC pin, the LCD can be off-state when the power is turned on.

When SYNC input is not used, connect pin SYNC to VSs.

When SB input is used, after standby mode is released, high pulse must be applied to the SYNC input, and mode setting data must be set again.

## Restriction on Usage

Minimize the noise by inserting a noise bypass capacitor ( $\geqq 1 \mu F)$ between $V_{D D}$ and VSS pins. (Insert one as near chip as possible.)

## Liquid Crystal Display Drive Voltage Circuit (HD61604)

## What is LCD Voltage?

HD61604 drives liquid crystal display using four levels of voltages (figure 21); $V_{D D}, V_{1}, V_{2}$, and $V_{3}$ ( $V_{D D}$ is the highest and $V_{3}$ is the lowest). The voltage between $V_{D D}$ and $V_{3}$ is called $V_{\text {LCD }}$ and it is necessary to apply the appropriate $V_{\text {LCD }}$ according to the liquid crystal display. $V_{3}$ always needs to be supplied regardless of the display duty ratio sin-
ce it supplies the voltage to the LCD drive circuit of HD61604.

Connecting R2-R5 in series between $V_{D D}$ and $V_{S S}$ (figure 22) generates $\Delta V$ or $V_{\text {LCD }}$ by using the resistance ratio to supply these voltage to pins $V_{1}, V_{2}, V_{3} . C 2-C 4$ are the smoothing capacitors. Connect a trimmer potentiometer for R5 and change its resistance value to control the contrast.


Figure 21 LCD Output Waveform and Output Levels (1/3 Duty Cycle, 1/3 Bias)

(1) Static Drive

(2) $1 / 2$ Duty Cycle Drive

(3) $1 / 3$ and $1 / 4$ Duty Cycle Drive

Note: 1 When standby mode is used, a transistor is required.
$2 \mathrm{R} 2-\mathrm{R} 5$ should be some $\mathrm{k} \Omega$-some tens of $\mathrm{k} \Omega$, and $\mathrm{C} 2-\mathrm{C} 4$ should be $0.1 \mu \mathrm{~F}-0.3 \mu \mathrm{~F}$.

Figure 22 Example when External Drive Voltage is Used

## Liquid Crystal Display Drive Voltage (HD61605)

As shown in figure 23, apply LCD drive voltage from the external power supply.

## Oscillation Circuit

## When Internal Oscillation Circuit is Used

When the internal oscillation circuit is used, attach an external resistor Rosc as shown in figure 24. (Insert Rosc as near chip as possible, and make the OSC1 side shorter.)

## When External Clock is Used

When an external clock of 100 kHz with CMOS level is provided, pin OSC1 can be used for the input pin. In this case, open pin OSC2.


$$
\mathrm{C}_{6} \geqq 1 \mu \mathrm{~F}
$$

Note: When standby mode is used, a transistor is required.

Figure 23 Example of Drive Voltage Generator


Figure 24 Example of Oscillation Circuit

## Applications



Figure 25 Example (1)


Figure 26 Example (2)

## Absolute Maximum Ratings

| Item | Symbol | Limit | Unit |
| :--- | :--- | :--- | :--- |
| Power supply voltage* | $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$ | -0.3 to +7.0 | V |
| Pin voltage* | $\mathrm{V}_{\mathrm{T}}$ | -0.3 to $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| Operating temperature | $\mathrm{T}_{\mathrm{op}}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |

${ }^{*}$ Value referenced to $\mathrm{V}_{\mathbf{S s}}=0 \mathrm{~V}$.
Note: If LSIs are used above absolute maximum ratings, they may be permanently destroyed. Using them within electrical characteristics limits is strongly recommended for normal operation. Use beyond these conditions will cause malfunction and poor reliability.

## Recommended Operating Conditions

|  |  | Limit |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Item | Symbol | Min | Typ | Max | Unit |
| Power supply voltage* | $\mathrm{V}_{\mathrm{DD}}$ | 4.5 | - | 5.5 | V |
| Pin voltage* | $\mathrm{V}_{1}, \mathrm{~V}_{2}, \mathrm{~V}_{3}$ | 0 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
|  | $\mathrm{V}_{\mathrm{T}}$ | 0 | - | $\mathrm{V}_{\mathrm{DD}}$ | V |

Value referenced to $V_{S S}=0 \mathrm{~V}$.

## Electrical Characteristics

DC Characteristics
( $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{Ta}=-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

| Item |  | Symbol | Limit |  |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Input high voltage | OSC1 | $\mathrm{V}_{\mathrm{H} 1}$ | $0.8 \mathrm{~V}_{\text {DD }}$ | - | VDD | V |  |
|  | Others | $\mathrm{V}_{\mathrm{H} 2}$ | 2.0 | - | $V_{D D}$ | V |  |
| Input low voltage | OSC1 | $\mathrm{V}_{\text {IL1 }}$ | 0 | - | 0.2VDD | V |  |
|  | Others | $\mathrm{V}_{\text {IL2 }}$ | 0 | - | 0.8 | V |  |
| Output leakage current | READY | IOH | - | - | 5 | $\mu \mathrm{A}$ | Pull up the pin to $V_{D D}$ |
| Output low voltage | READY | VoL | - | - | 0.4 | V | $\mathrm{l}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ |
| Input leakage current * 1 | Input pin | IL1 | -1.0 |  | 1.0 | $\mu \mathrm{A}$ | $V_{I N}=0$ to $V_{D D}$ |
|  | $\mathrm{V}_{1}$ | ILL2 | -20 | - | 20 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{3}$ |
|  | $\mathrm{V}_{2}, \mathrm{~V}_{3}$ | ILL3 | -5.0 | - | 5.0 | $\mu \mathrm{A}$ |  |
| LCD driver voltage drop | $\mathrm{COM}_{0}-\mathrm{COM}_{3}$ | $\mathrm{V}_{\mathrm{d} 1}$ | - | - | 0.3 | V | $\pm \mathrm{ld}=3 \mu \mathrm{~A}$ for each COM, $V_{3}=V_{D D}$ to 3 V |
|  | SEG $_{0}-$ SEG $_{50}$ | $\mathrm{V}_{\mathrm{d} 2}$ | - | - | 0.6 | V | $\pm \mathrm{ld}=3 \mu \mathrm{~A}$ for each SEG, $V_{3}=V_{D D}$ to 3 V |
| Current consumptio |  | IDD | - | - | 100 | $\mu \mathrm{A}$ | During display * $\mathrm{R}_{\mathrm{osc}}=360 \mathrm{k} \Omega$ |
|  |  | IDD | - | - | 5 | $\mu \mathrm{A}$ | At standby |

[^3]
## AC Characteristics

( $\mathrm{V}_{\mathrm{Ss}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{Ta}=-20^{\circ} \mathrm{C}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted)

| Item |  | Symbol | Limit |  |  | Unit | Test Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |
| Oscillation frequency | OSC2 | fosc | 70 | 100 | 130 | kHz | $\mathrm{R}_{\text {OSC }}=360 \mathrm{k} \Omega$ |
| External clock frequency | OSC1 | fosc | 70 | 100 | 130 | kHz |  |
| External clock duty | OSC1 | Duty | 40 | 50 | 60 | \% |  |
| I/O signal timing |  | $t_{s}$ | 400 | - | - | ns |  |
|  |  | $t_{H}$ | 10 | - | - | ns |  |
|  |  | $t_{\text {WH }}$ | 300 | - | - | ns |  |
|  |  | $t_{\text {WL }}$ | 400 | - | - | ns |  |
|  |  | $t_{\text {WR }}$ | 400 | - | - | ns |  |
|  |  | $t_{\text {dL }}$ | - | - | 1.0 | $\mu \mathrm{s}$ | Figure 31 |
|  |  | $t_{\text {EN }}$ | 400 | - | - | ns |  |
|  |  | $t_{\text {OP1 }}$ | 9.5 | - | 10.5 | Clock | For display data transfer |
|  |  | $\mathrm{t}_{\mathrm{OP} 2}$ | 2.5 | - | 3.5 | Clock | For bit and mode data transfer |


| Input signal rise and fall time | $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | - | - | 25 | ns |
| :--- | :--- | :--- | :--- | :--- | :--- |



Figure 27 Write Timing ( $\overline{\mathrm{RE}}$ is fixed high and SYNC low)


Figure 28 Reset/Read Timing ( $\overline{C S}$ and SYNC are fixed low)


Figure 29 (READY Timing (When the READY Output is Always Available)


Figure 30 SYNC Timing


Figure 31 Bus Timing Load Circuit (LS-TTL Load)

## HITACHI

## LCD CONTROLLER/DRIVER LSI DATA BOOK

## Section Seven

## Special Application Drivers

## HD66300T (Horizontal Driver for TFT-Type LCD Color TV)

The HD66300T is a horizontal driver used for TFTtype (Thin Film Transistor) LCD color TVs. Specifically, it drives the drain bus signals of a TFT-type LCD panel.

The HD66300T receives as in put three video signals $R$, $G, B$, and their inverted signals $\bar{R}, \bar{G}$ and $\bar{B}$. Internal sample and hold circuitry then samples and holds these signals before outputting them via voltage followers to drive a TFT-type LCD panel.

The HD66300T can drive LCD panels from $480 \times 240$ pixels middle-resolution up to $720 \times 480$ pixels highresolution. It has 120 LCD drive outputs and enables design of a compact LCDTV due to TCP (Tape Carrier Package) technology.

Available in TCP packaging only.
Recommended for high volume applications only.

## Features

- LCD drive outputs: 120
- Internal sample and hold circuits: 480 (4 circuits per output)
- Support of single-rate sequential drive mode and double-rate sequential drive mode
- Support of various types of color filter arrangements through an internal color sequence controller
- Vertical pixels: 240 (middle-resolution) or 480 (high-resolution)
- Horizontal pixels: 480 to 720
- Support of monodirectional connection mode and interleaved connection mode through a bidirectional shift register
- Dynamic range: $15 \mathrm{~V}_{\mathrm{PP}}$
- Package: 156-pin TCP
- Power supply: +5 V and -15 V
- CMOS process


## Pin Arrangement



Note: This does not apply to TCP dimensions.

## HD66300T

## Pin Description

## Pin List

| Pin Name | Number of Pins | Input/Output | Connected to | Functions (Refer to) |
| :---: | :---: | :---: | :---: | :---: |
| D1-D120 | 120 | 0 | LCD panel | 1. |
| HCK1, HCK2, HCK3 | 3 | 1 | Controller | 2. |
| DL, DR | 2 | I/O | Controller or next HD66300T | 3. |
| FD | 1 | 1 | Controller | 4. |
| RS | 1 | 1 | GND | 5. |
| OE | 1 | 1 | Controller | 6. |
| SHL | 1 | 1 | $\mathrm{V}_{\text {CC }}$ or GND | 7. |
| D/S | 1 | I | $V_{C C}$ or GND | 8. |
| L/F | 1 | 1 | $V_{C C}$ or GND | 9. |
| MSF1, MSF2 | 2 | 1 | $V_{C C}$ or GND | 10. |
| TEST1, TEST2 | 2 | 1 | GND | 11. |
| $\begin{aligned} & \text { Vx1, Vx2, Vx3, } \\ & \text { Vy1, Vy2, Vy } \\ & \hline \end{aligned}$ | 6 | 1 | Inverter | 12. |
| $V_{b o}$ | 1 | 1 | Power source | 13. |
| $V_{\text {bsB }} \mathrm{V}_{\text {bsH }}$ | 2 | I | Power source | 14. |
| $\begin{aligned} & \mathrm{V}_{\mathrm{LC}^{1}, \mathrm{~V}_{\mathrm{LC}}{ }^{2}} \\ & \mathrm{~V}_{\mathrm{LC}} 3, \mathrm{~V}_{\mathrm{LC}}{ }^{4} \\ & \hline \end{aligned}$ | 4 | - | Power source | 15. |
| $\begin{aligned} & \mathrm{v}_{\mathrm{cc}^{1,}, \mathrm{v}_{\mathrm{cc}}{ }^{2}} \\ & \mathrm{v}_{\mathrm{cc}}{ }^{3} \end{aligned}$ | 3 | - | Power source | 16. |
| GND | 1 | - | Power source | 17. |
| $\begin{aligned} & \overline{V_{B B}^{1,} V_{B B} 2} \\ & V_{B B} 3, V_{B B}{ }^{4} \end{aligned}$ | 4 | - | Power source | 18. |

## Pin Functions

1. D1-D120: These pins output LCD drive signals.
2. HCK1, HCK2, HCK3: These pins input three-phase clock pulses, which determine the signal sampling timing for sample and hold circuits.
3. DL, DR: These pins input or output data into or from the internal bidirectional shift register. The state of pin SHL determines whether these pins input or output data.

| SHL | DL | DR |
| :--- | :--- | :--- |
| $V_{\text {CC }}$ | Output | Input |
| GND | Input | Output |

4. FD: This pin inputs the field determination signal, which allows the sample and hold circuitry and the shift matrix circuit to operate synchronously with TV signals, at its rising and falling edge.

> FD $=$ high: First field
> FD $=$ low: Second field

When a non-interlace signal is applied, it must be inverted every field.

When an interlace signal is applied in double-rate sequential drive mode with per-line inversion (mode $1,2,3$ ), the signal must be set high in both fields. The signal must be set low, however, in each field's horizontal retrace period.
5. RS: This pin inputs a test signal and should be connected to pin GND.
6. OE: This pin inputs the signal which controls the controller of the shift matrix circuit; it changes the selection of a sample and hold circuit and the shift matrix (combination of color data), at its rising edge. It also switches the bias current of the output buffer, as shown in the following table.

| OE | Blas Current of Output Buffer |
| :--- | :--- |
| High | Large current (determined by VbsB) |
| Low | Small current (determined by VbsH) |

7. SHL: This pin selects the shift direction of the shift register.

| SHL | Shift Direction |
| :--- | :--- |
| High | DL $\leftarrow D R$ |
| Low | $D L \rightarrow D R$ |

8. D/S: This pin selects the LCD drive mode.

| D/S | Mode |
| :--- | :--- |
| High | Double-rate sequential drive mode |
| Low | Single-rate sequential drive mode |

9. L/F: This pin selects the inversion mode of LCD drive signals.

| LF | Mode |
| :--- | :--- |
| High | Per-line inversion mode |
| Low | Per-field inversion mode |

10. MSF1, MSF2: These pins select the function of the shift matrix circuit; they should be set according to both the type of color filter arrangement on a TFT-type LCD panel and the drive mode.

| Filter Arrangement | Drive Mode | MSF1 | MSF2 |
| :---: | :---: | :---: | :---: |
| Diagonal mosaic | Single-rate | GND | $V_{c c} /$ GND |
| pattern | Double-rate | GND | $\mathrm{V}_{\text {cc }}$ /GND |
| Vertical stripe | Single-rate | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{V}_{\mathrm{cc}}$ |
| pattern | Double-rate | $V_{\text {cc }}$ | $\mathrm{V}_{\mathrm{cc}}$ |
| Unicolor triangular | Single-rate | $V_{c c}$ | $\mathrm{V}_{\text {cc }}$ |
| pattern | Double-rate | $V_{c c}$ | GND |
| Bicolor triangular | Single-rate | $V_{c c}$ | GND |
| pattern | Double-rate | $\mathrm{V}_{\mathrm{cc}}$ | GND |

Single-rate: Single-rate sequential drive mode
Double-rate: Double-rate sequential drive mode
11. TEST1, TEST2: These pins input test signals and should be connected to pin GND.
12. Vx1, Vx2, Vx3, Vy1, Vy2, Vy3: Video signals are applied to these pins; in general, positive video signals are connected to pins Vxi and negative video signals to pins Vyi.
13. $\mathrm{V}_{\mathrm{bo}}$ : Bias voltage is applied to this pin for the differential amplifier in the sample and hold circuitry.
14. $\mathrm{V}_{\mathrm{bsB} B^{\prime}} \mathrm{V}_{\mathrm{bsH}}$ : Bias voltage is applied to this pin for the two power sources of the output buffer.

VbsB : The voltage for driving a capacitive load VbsH : The voltage for holding the output voltage
15. $\mathrm{V}_{\mathrm{LC}} 1, \mathrm{~V}_{\mathrm{LC}}{ }^{2}, \mathrm{~V}_{\mathrm{LC}} 3, \mathrm{~V}_{\mathrm{LC}}$ 4: +5 V LCD drive voltage is applied to these pins.
16. $V_{C c}{ }^{1}, V_{C c^{2}}, V_{C C}{ }^{3}, V_{C C}{ }^{4:+5} \mathrm{~V}$ is applied to these pins for the logic and the analog units.
17. GND: 0 V is applied to this pin for the logic unit.
18. $\mathrm{V}_{\mathrm{BB}} 1, \mathrm{~V}_{\mathrm{BB}} 2$ : -15 V is applied to these pins for the LCD drive unit.
19. $\mathrm{V}_{\mathrm{BB}}{ }^{3}, \mathrm{~V}_{\mathrm{BB}}$ 4: -15 V is applied to these pins for the LCD drive unit.



## Block Functions

Shift Register: The shift register generates the sampling timing for video signals. It is driven by threephase clocks HCK1, HCK2, and HCK3, whose phases are different from each other by $120^{\circ}$; each clock determines the sampling timing for onecolor signal so that three clocks support the three color signals R, G, and $B$. The shift direction of this register canbechanged.

Level Shifter: The level shifter changes 5-V signals into $20-\mathrm{V}$ signals.

Sample and Hold Circuitry: In double-rate sequential drive mode, two sample and hold circuits are selected to sample video signals during one horizontal scanning period out of the four circuits attached to one LCD drive signal. One of the two selected circuits is read out in the first half of the following horizontal
scanning period, and the other selected circuit is read out in the second half. While the two circuits are being read out, the other two circuits sample signals and are alternately read out in the same procedure mentioned above.

In single-rate sequential drive mode, one sample and hold circuit samples a signal during one horizontal scanning period, and is read out in the following horizontal scanning period. While it is being read out, one circuit out of the other three samples a signal.

Shift Matrix Circuit: The shift matrix circuit, a color sequence controller, changes over the sampled video signal every horizontal scanning period.

Output Buffer: The output buffer consists of a source follower circuit and can change the through-rate of an output signal by changing the external bias voltage.

## System Block Configuration Example



## Example of HD66300T Connection to LCD Panel



Figure 1 Example of HD66300T Connection to LCD Panel
HITACHI

HCK1, HCK2, and HCK3 are three-phase clocks having a mutual phase difference of $120^{\circ}$.
Due to a 1.5-pixel position shift between even number lines and odd number lines, a 1.5pixel phase shift must be generated between the clocks for even number lines and those for odd number lines when an LCD panel of unicolor triangular pattern is used.

Figure 2 Timing chart

## HITACHI

## HD66300T

## Functional Description

## Screen Size

Number of horizontal pixels:

- 120, 240, 360, 600, and 720 in monodirectional connection mode
$-240,480$, and 720 in bidirectional connection mode
Number of vertical pixels:
- 240 in single-rate sequential drive mode
- 480 in double-rate sequential drive mode


## Single-Rate Sequential Drive Mode and DoubleRate Sequential Drive Mode

Single-Rate Sequential Drive Mode: A typical TV signal (Note) has 525 scanning lines, 480 of which are part of the valid display period. In interlace scanning mode, 480 scanning lines are equally divided into a first field and a second field.

In single-rate sequential drive mode, a 240 -pixel-high LCD panel is used. 240 scanning lines of the first and second fields of the TV signal are respectively assigned to the 240 lines of the LCD panel.

One line of an LCD panel is driven every horizontal scanning period in this mode.

Double-Rate Sequential Drive Mode: To obtain a high-resolution display, a 480-pixel-high LCD panel is used. If 480 scanning lines are respectively assigned to the 480 lines of the LCD panel, the LCD alternating frequency becomes 15 Hz , which causes flickering and degrades display quality. To avoid this problem, the following method is employed. In the first field, the first scanning line is assigned to the first and second lines of the LCD panel, the second scanning line is assigned to the third and fourth lines, and so on. In the second field, the first scanning line is assigned to the second and third lines, the second scanning line is assigned to the fourth and fifth lines, and so on.

Two lines of an LCD panel are driven every horizontal scanning period in this mode.

Note:
Refer to the index for the further information of NTSC TV system signals and LCD.

## Supportable Types of Color Filter Arrangements

The order and timing for the HD66300T to output color signals depend on the color filter arrangement on a TFT-type LCD panel. The HD66300T can support

TFT-type LCD panels having the following color filter arrangements by specifying the operation of the internal color sequence controller and by changing the external signals to be supplied.

(a) Diagonal from top-left to bottom-right mosaic pattern

(b) Diagonal from top-right to bottom-left mosaic pattern

(c) Vertical stripe pattern

(d) Unicolor triangular pattern

(e) Bicolor triangular pattern

Figure 3 Supportable Types of Color Filter Arrangements HITACHI

## Mode Setting Pins

Mode setting pins MSF1, MSF2, and D/S must be set according to both the type of color filter arrangement on the TFT-typeLCD paneland thedrivemode (singlerate sequential drive mode or double-rate sequential drive mode). These pins activate the internal color sequence controller, which changes the sequence of color video signals corresponding to each sample and hold circuit and allows the LSI to output color data in the right order for the LCD panel being used.

## Per-Field Inversion and Per-Line Inversion

The inversion mode of LCD drive signals can be selected by pin L/F.

## Per-Field Inversion (available with L/F = low)

In a certain field, all LCD drive signals have one polarity and in the following field, they all have the inverted polarity.

## Per-Line Inversion (available with L/F = high)

In a certain field, all LCD drive signals have positive polarity in odd number lines and negative polarity in even number lines, while in the following field, the situation is reversed, that is, negative polarity in odd number lines and positive polarity in even number lines.

## Table 1 Mode Setting Pins

| Filter Arrangement | Drive Mode | D/S | MSF1 | MSF2 | Referential Timing Charts |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Diagonal mosaic | Single-rate | GND | GND | $V_{C C}$, GND | MODES 15, 16, 18, and 19 |
| pattern | Double-rate | $\mathrm{v}_{\mathrm{cc}}$ | GND | $\mathrm{V}_{\mathrm{CC}}$, GND | MODES $1,2,5,6,8,9$, 12 , and 13 |
| Vertical stripe | Single-rate | GND | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | MODES 17 and 20 |
| pattern | Double-rate | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{v}_{\mathrm{cc}}$ | $\mathrm{V}_{\mathrm{cc}}$ | MODES 3, 7, 10, and 14 |
| Unicolor triangular | Single-rate | GND | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ | MODES 17 and 20 |
| pattern | Double-rate | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{V}_{\mathrm{CC}}$ | GND | MODES 4 and 11 |
| Bicolor triangular | Single-rate | GND | $\mathrm{V}_{\mathrm{CC}}$ | GND | MODE 17 |
| pattern | Double-rate | $\mathrm{v}_{\mathrm{cc}}$ | $\mathrm{V}_{\mathrm{cc}}$ | GND | MODES 4 and 11 |

Single-rate: Single-rate sequential drive mode
Double-rate: Double-rate sequential drive mode

## Interface

## Video Signals Connection

Video signals must be connected to pins Vx1, Vx2, $V x 3, \mathrm{Vy} 1, \mathrm{Vy} 2$, and Vy 3 ; in principle, positive video signals $R, G$, and $B$ signals must be input to pins $V \times 1$, $V \times 2$, and $V \times 3$, and negative video signals $\bar{R}, \bar{G}$, and $\bar{B}$ to pins Vy1, Vy2, and Vy3. For actual connection between an LCD panel and the LCD drive signal
output pins, refer to the following example.
In the case of Diagonal from top-left to bottom-right mosaic pattern.

This example describes the case in which an LCD panel having a diagonal from top-left to bottom-right mosaic pattern is driven in double-rate sequential drive mode and monodirectional connection mode.

The Color Sequence for Each Output Pin

| Output Pin | Color Sequence |
| :--- | :--- |
| D1 $(=D 3 k+1)$ | $\mathrm{R} \rightarrow \mathrm{B} \rightarrow \mathrm{G} \rightarrow \mathrm{R} \rightarrow$ |
| $\mathrm{D} 2(=\mathrm{D} 3 \mathrm{k}+2)$ | $\mathrm{G} \rightarrow \mathrm{R} \rightarrow \mathrm{B} \rightarrow \mathrm{G} \rightarrow$ |
| $\mathrm{D} 3(=\mathrm{D} 3 \mathrm{k}+3)$ | $\mathrm{B} \rightarrow \mathrm{G} \rightarrow \mathrm{R} \rightarrow \mathrm{B} \rightarrow$ |



The Signal Sequence for Each Output Pin

Output Pin Color Sequence

| D1 $(=D 3 k+1)$ | $V \times 1 \rightarrow V \times 3 \rightarrow V \times 2 \rightarrow V \times 1 \rightarrow$ |
| :--- | :--- |
| $D 2(=D 3 k+2)$ | $V \times 2 \rightarrow V \times 1 \rightarrow V \times 3 \rightarrow V \times 2 \rightarrow$ |
| $D 3(=D 3 k+3)$ | $V \times 3 \rightarrow V \times 2 \rightarrow V \times 1 \rightarrow V \times 3 \rightarrow$ |

(Refer to MODE 5)

The Connection of Signals

| Signal | Color |
| :--- | :--- |
| $V \times 1$ | $R$ |
| $V \times 2$ | $G$ |
| $V \times 3$ | $B$ |
| $V y 1$ | $\bar{R}$ |
| $V y 2$ | $\bar{G}$ |
| $V y 3$ | $\bar{B}$ |

In the case of Diagonal from top-right to bottom-left mosaic pattern, Vertical stripe pattern

Thesame procedure for video signal connection applies to the case in which a TFT-type LCD panel having a diagonal from top-right to bottom-left mosaic pattern or a vertical stripe pattern is used, as well as to the cases where a panel of any pattern is used through the bidirectional connection mode.

## Triangular Pattern, Single-Rate Sequential Drive Mode

The following procedures are required when a panel of unicolor or bicolor triangular pattern is used:

## 1.UnicolorTriangular Pattern, Single-RateSequential Drive Mode

The clock phase must be changed every line because of the 1.5 -pixel phase shift between even number lines and odd number lines. (Refer to the explanation of sampling clocks.)
The connection of signals here is the same as that described above.

## 2. Bicolor Triangular Pattern, Single-Rate Sequential Drive Mode

The clock phase must be changed every line because of the 0.5 -pixel phase shift between even number lines and odd number lines. (Refer to the explanation of sampling clocks.)
The connection of video signals in the second field must be changed from that in the first field. See the following tables.

## The Color Sequence for Each Output Pin



| Output Pin | Color Sequence |
| :--- | :--- |
| $D 1(=D 3 k+1)$ | $R \rightarrow B \rightarrow R \rightarrow B \rightarrow$ |
| $D 2(=D 3 k+2)$ | $G \rightarrow R \rightarrow G \rightarrow R \rightarrow$ |
| $D 3(=D 3 k+3)$ | $B \rightarrow G \rightarrow B \rightarrow G \rightarrow$ |

The Signal Sequence for Each Output Pin

|  | Output Pin | Signal Sequence |
| :--- | :--- | :--- |
| 1st | $D 1(=D 3 k+1)$ | $V \times 1 \rightarrow V y 1 \rightarrow V \times 1 \rightarrow V y 1 \rightarrow$ |
| field | $D 2(=D 3 k+2)$ | $V x 2 \rightarrow V y 2 \rightarrow V \times 2 \rightarrow V y 2 \rightarrow$ |
|  | $D 3(=D 3 k+3)$ | $V x 3 \rightarrow V y 3 \rightarrow V \times 3 \rightarrow V y 3 \rightarrow$ |
| 2nd | $D 1(=D 3 k+1)$ | $V y 1 \rightarrow V x 1 \rightarrow V y 1 \rightarrow V \times 1 \rightarrow$ |
| field | $D 2(=D 3 k+2)$ | $V y 2 \rightarrow V x 2 \rightarrow V y 2 \rightarrow V x 2 \rightarrow$ |
|  | $D 3(=D 3 k+3)$ | $V y 3 \rightarrow V x 3 \rightarrow V y 3 \rightarrow V x 3 \rightarrow$ |

## The Connection of Signal In Each Field

|  | Per-Field Inversion Mode (LF = low) |  | Per-Line Inversion Mode (LF =high) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 1 st Field | 2nd Field | 1 st Field | 2nd Field |
| Vx1 | R | $\bar{B}$ | R | B |
| Vx2 | G | $\overline{\mathrm{R}}$ | G | R |
| Vx3 | B | G | B | G |
| Vy1 | B | $\overline{\mathrm{R}}$ | $\bar{B}$ | $\overline{\mathrm{R}}$ |
| Vy2 | R | $\overline{\mathrm{G}}$ | $\overline{\mathrm{R}}$ | $\overline{\mathbf{G}}$ |
| Vy3 | G | $\bar{B}$ | $\overline{\mathbf{G}}$ | $\bar{B}$ |

## Triangular Pattern, Double-Rate Sequential Drive Mode

Changing the phase of the sampling clocks is sufficient when the panel is driven in single-rate sequential drive mode. However, when the panel is driven in double-rate sequentialdrive mode, the abovecounter-
measure does not work, since the display data for two lines is sampled at one time here. Consequently, delaying the input video signal for a time period corresponding to the shift between pixels is required.


Figure 4


Figure 5

## HD66300T

1. Unicolor Triangular Pattern, Double-Rate Sequential Drive Mode

(Refer to MODE 4)

The Signal Sequence for Each Output Pin (In non-interlace mode)

|  | Output Pin | Signal Sequence |
| :--- | :--- | :--- |
| 1st | $D 1(=D 3 k+1)$ | $V x 1 \rightarrow V y 1 \rightarrow V x 1 \rightarrow V y 1 \rightarrow$ |
| field | $D 2(=D 3 k+2)$ | $V x 2 \rightarrow V y 2 \rightarrow V x 2 \rightarrow V y 2 \rightarrow$ |
|  | $D 3(=D 3 k+3)$ | $V x 3 \rightarrow V y 3 \rightarrow V x 3 \rightarrow V y 3 \rightarrow$ |
| 2nd | $D 1(=D 3 k+1)$ | $V x 1 \rightarrow V y 1 \rightarrow V x 1 \rightarrow V y 1 \rightarrow$ |
| field | $D 2(=D 3 k+2)$ | $V x 2 \rightarrow V y 2 \rightarrow V x 2 \rightarrow V y 2 \rightarrow$ |
|  | $D 3(=D 3 k+3)$ | $V x 3 \rightarrow V y 3 \rightarrow V x 3 \rightarrow V y 3 \rightarrow$ |

(Refer to MODE 11)

## HITACHI

1. Unicolor Triangular Pattern, Double-Rate Sequential Drive Mode (Cont.)

The Connection of Signals in Each Field In Interlace Mode

|  | Per-Field Inversion Mode (L/F = low) |  | Per-Line Inversion Mode (LF =high) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 1st Field | 2nd Field | 1st Field | 2nd Field |
| $v \times 1$ | Delayed R | $\overline{\mathrm{R}}$ | Delayed R | R |
| $v \times 2$ | Delayed G | $\overline{\mathbf{G}}$ | Delayed G | G |
| vx3 | Delayed B | $\bar{B}$ | Delayed B | B |
| Vy1 | R | Delayed $\overline{\mathrm{R}}$ | $\overline{\mathbf{R}}$ | Delayed $\overline{\mathrm{R}}$ |
| Vy2 | G | Delayed $\overline{\mathbf{G}}$ | $\overline{\mathbf{G}}$ | Delayed $\overline{\mathbf{G}}$ |
| Vy3 | B | Delayed $\bar{B}$ | $\bar{B}$ | Delayed $\bar{B}$ |

The Connection of Signals in Each Field In Non-interlace Mode

|  | Per-Field InversionMode (L/F = low) |  | Per-Line Inversion Mode (LF =high) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 1st Field | 2nd Field | 1st Field | 2nd Field |
| Vx1 | Delayed R | Delayed $\overline{\mathrm{R}}$ | Delayed R | Delayed $\overline{\mathrm{R}}$ |
| Vx2 | Delayed G | Delayed $\overline{\mathrm{G}}$ | Delayed G | Delayed $\overline{\mathbf{G}}$ |
| Vx3 | Delayed B | Delayed $\overline{\mathbf{B}}$ | Delayed B | Delayed $\bar{B}$ |
| Vy1 | R | $\overline{\mathrm{R}}$ | $\overline{\mathrm{B}}$ | R |
| Vy2 | G | $\overline{\mathbf{G}}$ | $\overline{\mathbf{G}}$ | G |
| Vy3 | B | $\bar{B}$ | $\bar{B}$ | B |

2. Bicolor Triangular Pattern, Double-Rate Sequential Drive Mode


The Signal Sequence for Each Output Pin (In interlace mode)

|  | Output Pin | Signal Sequence |
| :--- | :--- | :--- |
| 1st | D1 (=D3k + 1) | $V \times 1 \rightarrow V y 1 \rightarrow V x 1 \rightarrow V y 1 \rightarrow$ |
| field | $\mathrm{D} 2(=D 3 k+2)$ | $V x 2 \rightarrow V y 2 \rightarrow V x 2 \rightarrow V y 2 \rightarrow$ |
|  | $D 3(=D 3 k+3)$ | $V x 3 \rightarrow V y 3 \rightarrow V x 3 \rightarrow V y 3 \rightarrow$ |
| 2nd | $D 1(=D 3 k+1)$ | $V y 1 \rightarrow V x 1 \rightarrow V y 1 \rightarrow V x 1 \rightarrow$ |
| field | $D 2(=D 3 k+2)$ | $V y 2 \rightarrow V x 2 \rightarrow V y 2 \rightarrow V x 2 \rightarrow$ |
|  | $D 3(=D 3 k+3)$ | $V y 3 \rightarrow V x 3 \rightarrow V y 3 \rightarrow V x 3 \rightarrow$ |

(Refer to MODE 4)
The Signal Sequence for Each Output Pin (In non-Interlace mode)

|  | Output Pin | Signal Sequence |
| :---: | :---: | :---: |
| 1st | D1 (=D3k + 1) | $\mathrm{Vx} 1 \rightarrow \mathrm{Vy} 1 \rightarrow \mathrm{Vx} 1 \rightarrow \mathrm{Vy} 1 \rightarrow$ |
| field | D2 (=D3k + 2) | $\mathrm{Vx} 2 \rightarrow \mathrm{Vy2} \rightarrow \mathrm{Vx} 2 \rightarrow \mathrm{Vy} 2 \rightarrow$ |
|  | D3 ( $=$ D3k + 3) | $\mathrm{Vx} 3 \rightarrow \mathrm{Vy3} \rightarrow \mathrm{Vx} 3 \rightarrow \mathrm{Vy3} \rightarrow$ |
| 2nd | D1 (=D3k + 1) | $\mathrm{Vx} 1 \rightarrow \mathrm{Vy} 1 \rightarrow \mathrm{Vx} 1 \rightarrow \mathrm{Vy} 1 \rightarrow$ |
| field | D2 (=D3k + 2) | $\mathrm{Vx} 2 \rightarrow \mathrm{Vy2} \rightarrow \mathrm{Vx} 2 \rightarrow \mathrm{Vy2} \rightarrow$ |
|  | D3 (=D3k + 3) | $\mathrm{Vx} 3 \rightarrow \mathrm{Vy3} \rightarrow \mathrm{Vx3} \rightarrow \mathrm{Vy3} \rightarrow$ |

(Refer to MODE 11)
2. Bicolor Triangular Pattern, Double-Rate Sequential Drive Mode (Cont.)

The Connection of Signals in Each Field In Interlace Mode

|  | Per-Field Inversion Mode (LF = low) |  | Per-Line Inversion <br> Mode (L/F =high) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 1st Field | 2nd Field | 1st Field | 2nd Field |
| Vx1 | Delayed R | $\bar{B}$ | Delayed R | B |
| vx2 | Delayed G | $\overline{\mathbf{R}}$ | Delayed G | R |
| Vx3 | Delayed B | $\overline{\mathbf{G}}$ | Delayed B | G |
| Vy1 | B | Delayed $\overline{\mathrm{R}}$ | $\bar{B}$ | Delayed $\overline{\mathrm{R}}$ |
| Vy2 | R | Delayed $\overline{\mathrm{G}}$ | $\overline{\mathbf{R}}$ | Delayed $\overline{\mathbf{G}}$ |
| Vy3 | G | Delayed $\bar{B}$ | $\overline{\mathrm{G}}$ | Delayed $\bar{B}$ |

The Connection of Signals In Each Field In Non-interlace Mode

|  | Per-Field Inversion Mode (L/F = low) |  | Per-Line Inversion <br> Mode (LF =high) |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 1st Field | 2nd Field | 1st Field | 2nd Field |
| Vx1 | Delayed R | Delayed $\overline{\mathrm{R}}$ | Delayed R | Delayed $\overline{\mathrm{R}}$ |
| Vx2 | Delayed G | Delayed $\overline{\mathrm{G}}$ | Delayed G | Delayed $\overline{\mathbf{G}}$ |
| Vx3 | Delayed B | Delayed $\bar{B}$ | Delayed B | Delayed $\overline{\mathrm{B}}$ |
| Vy1 | B | $\bar{B}$ | $\bar{B}$ | B |
| Vy2 | R | $\overline{\mathbf{R}}$ | $\bar{R}$ | R |
| Vy3 | G | $\overline{\mathrm{G}}$ | $\overline{\mathrm{G}}$ | G |

## Connection to LCD Panels

There are two modes of connecting HD66300T chips to an LCD panel:

1) monodirectional connection mode
2) interleaved connection mode

In the former mode, the HD66300Ts are set on either the upper side or lower side of the panel, while in the latter mode, the HD66300Ts are set on both sides and the upper drivers and the lower drivers are alternately connected to each pixel-column.


Figure 6 Monodirectional Connection Mode


Figure 7 Interleaved Connection Mode
HITACHI

## Internal Operation

The HD66300T has four sample and hold circuits for each outputs as shown in the block diagram, and its internal bidirectional shift register controls which circuits to sample data.

It has three-phase shift clocks with mutual phase difference of $120^{\circ}$ to drive the shift register, which enables driving an LCD panel with mosaic pattern and triangular pattern.

The operation of sample and hold circuits and sampling operation are described below followed by the description of the relationship between three-phase shift clock phases and frequencies.

After the above description, determination of bias voltage is described; bias voltage controls driving characteristics of a differential amplifier and output buffer of the sample and hold circuits.

Finally, the OE and FD signals are described; they determine the operation of the sample and hold shift matrix circuit. Timing charts for each mode follow the description.

## Sample and Hold Circuitry

## Operation of Sample and Hold Circuitry

The HD66300T has four sample and hold circuits A, B, $C$, and $D$ per LCD drive signal output. Sample and hold circuit pair A and B is supplied with the same sampling clock pulses as circuit pair C and D . One of the signals output by these circuits is connected to an output driver.

These sample and hold circuits repeat sampling and outputting of signals alternately to drive an TFT-type LCD panel.


Figure 8 Sample and Hold Circuitry

## HD66300T

In single-rate sequential drive mode, sample and hold circuits A and D are alternately used; circuits B and C perform sampling operation, but are not used since they are not connected to the output driver.

In single-rate sequential drive mode, one sample and hold circuit samples the signal during one horizontal scanning period, and outputs it as an LCD drive signal in the following horizontal scanning period.

In double-rate sequential drive mode, all sample and
hold circuits A, B, C, and D are alternately used.
In double-rate sequential drive mode, two sample and hold circuits sample two signals during one horizontal scanning period, and output one of them as an LCD drive signal in the first half of the following horizontal scanning period, and output the other signal in the second half.

The following shows the timing charts of sampling and outputting operation.


Figure 9 Sampling Timing charts of Single-Rate Sequential Drive Mode


Figure 10 Sampling Timing charts of Double-Rate Sequential Drive Mode HITACHI

## Sampling Operation

The HD66300T has a bidirectional shift register composed of 120 bits and each bit of the shift register generates the sampling pulses to control the sampling operation of the four sample and hold circuits connected to each LCD drive signal output pin. When a bit of the shift register is 1 , the corresponding sample and hold circuits are in the sampling state; when it is 0 , the corresponding sample and hold circuits are in the hold state. Consequently, shifting a 1 into the shift
register activates in turn the sample and hold circuits corresponding to each LCD drive signal output pin.

Figure 11 is a shift register sketch illustrating the relationship between the shift register and the shift clocks HCK1, HCK2, and HCK3. Note that the order of sampling pulse generation depends on the state of pin SHL. D1 corresponds to DL and D120 to DR.

Figure 12 is a timing chart of sampling pulses generated by the shift register.


Figure 11 Shift Register Sketch

(a) $\mathrm{SHL}=\mathrm{High}$

(b) SHL=Low

Figure 12 Sampling Pulse Timing Chart

## Three-Phase Shift Clocks

## Three-Phase Shift Clocks and Sample Start Signal

Shift clocks HCK1, HCK2, and HCK3, which are operation clocks for the shift register, must be threephase clocks with 50 -percent duty. The HCK2 clock must be generated $120^{\circ}$ after the HCK1 clock, and the HCK3 clock $240^{\circ}$ after the HCK1 clock. Sampling
operation starts when 1 is input from pin DL or DR at a rising edge of the HCK1 clock pulse.

In monodirectional connection mode, all the HD66300T chips must be supplied with the same three-phase shift clock pulses. In interleaved connection mode, the frequency of the three-phase shift clocks must be half of that in monodirectional connection mode, and the phase shift between the upper drivers clocks and the lower drivers clocks must be one pixel.


Figure 13 Three-Phase Shift Clocks and Sample Start Signal

Some position shift exists between the pixels of even number lines and those of odd number lines for LCD panels having triangular patterns. This requires generating a phase shift between the three-phase clocks
for even number lines and those for odd number lines. The required phase shift is 1.5 pixels for LCD panels having a unicolor triangular pattern, while it is 0.5 pixels for those having a bicolor triangular pattern.

(a) Unicolor Triangular Pattern

(b) Bicolor Triangular Pattern

Figure 14

## HD66300T

## How to Generate Three-Phase Shift Clocks

Three-phase shift clocks can be generated by dividing the base clock, which is generated from a horizontal synchronizing clock, through the use of a frequency multiplier such as a PLL circuit.

The number of horizontal pixels of the LCD panel and the valid display ratio determines the base clock frequency $f$.

If the number of horizontal pixels is 480 and the
valid display ratio is $95 \%$ in the NTSC system, the base clock frequency $f$ is about 9.59 MHz according to the following equation.
$f=$ (1/valid display period) $\times$ (no. of horizontal pixels/valid display ratio)
$=480 /(52.7 \mu \mathrm{sec} \times 0.95)$
$=9.59(\mathrm{MHz})$
The three-phase clocks can be generated by dividing $f$ by 3 (in the monodirectional connection mode) or 6 (in the interleaved connection mode).


Figure 15 Base Clock


Figure 16 Three-Phase Shift Clocks

## HITACHI

## Bias Voltage

Voltages $\mathrm{V}_{\mathrm{bsB}}, ~ \mathrm{~V}_{\mathrm{bsH}}$, and $\mathrm{V}_{\mathrm{bo}}$ control the drive capability of the output buffer and differential amplifier. Here the LSI must be used in the range of

$$
\mathrm{V}_{\mathrm{cc}}-4.0 \mathrm{~V} \leqq \mathrm{~V}_{\mathrm{bsB}}, \mathrm{~V}_{\mathrm{bsH}}, \mathrm{~V}_{\mathrm{bo}} \leqq \mathrm{~V}_{\mathrm{cc}}-2.0 \mathrm{~V}
$$

$\mathrm{V}_{\mathrm{bsB}}$ controls the drive current capability of the output buffer when OE is high $\left(\mathrm{IV}_{\mathrm{sB}}\right)$ and $\mathrm{V}_{\text {bsH }}$ controls the leakage correction current of when OE is low $\left(\mathrm{IV}_{\mathrm{sH}}\right)$. Figure 17 and figure 18 show the relationship between $\mathrm{IV}_{\mathrm{sB}}$ and $\mathrm{V}_{\mathrm{bsB}}$ and the relationship between $\mathrm{IV}_{\mathrm{sH}}$ and $\mathrm{V}_{\mathrm{bsH}}$, respectively.
$\mathrm{V}_{\mathrm{bsB}}$ and $\mathrm{V}_{\mathrm{bsH}}$ should be to an appropriate level for the electrical characteristics of the LCD panel used.

The rise time ( $t_{D D R}$ ) and the fall time ( $t_{D D F}$ ) of the output buffer depend on the input level of $V_{b s B}$.
Figure 19 shows the relationship between $t_{\text {DDR }}{ }^{\prime} t_{\text {DDF }}$ and $V_{b s B}$.
$\mathrm{V}_{\mathrm{bo}}$ controls the bias current of the differential amplifier ( $\mathrm{IV}_{\mathrm{bo}}$ ).
Figure 20 shows the relationship between the rise and fall times ( $\mathrm{t}_{\mathrm{DDR}}{ }^{\prime} \mathrm{t}_{\mathrm{DDF}}$ ) of the output buffer and $\mathrm{V}_{\mathrm{bo}}$. $\mathrm{V}_{\mathrm{bo}}$ should be adjusted to an appropriate level for the electrical characteristics of the LCD panel used.
The increase of total current consumption is 120 times larger than that of $\mathrm{IV}_{\mathrm{bsB}}, \mathrm{IV}_{\mathrm{bsH}}$ and $\mathrm{IV}_{\mathrm{bo}}$, because figure 17,18 and 21 each shows the case of one output and HD66300T has 120 outputs.
Figure 17, 18, 19, 20 and 21 are just for reference and do not guarantee the characteristics.


Figure $17 \mathrm{IV}_{\text {bsB }}$ vs $\mathbf{V}_{\mathrm{cc}}-\mathbf{V}_{\text {bs }}$


Figure $18 \mathrm{IV}_{\mathrm{bsH}}$ vs $\mathrm{V}_{\mathrm{cc}}-\mathbf{V}_{\text {bsH }}$


Figure $19 \mathrm{t}_{\mathrm{DDR}}{ }^{\prime} \mathrm{t}_{\mathrm{DDF}}$ vs $\mathbf{V}_{\mathrm{bsB}}$


Figure $20 t_{D D R^{\prime}} t_{D D F}$ vs $V_{b o}$


Figure $21 \mathbf{I V}_{\text {bo }}$ vs $\mathbf{V}_{\mathbf{c c}}-\mathbf{V}_{\text {bo }}$


Figure 22 Definition of $t_{D D R}$ and $t_{D D F}$

## OE Signal

The OE signal has the following functions:
Clock for internal circuits: Controls the sample and hold circuitry and the controller of the shift matrix circuit, and switches the output signal at the OE signal rising edge.

Switching of drive capability of the output buffer: Determines the current drive capability of the output buffer;
$\mathrm{OE}=$ high: Drives with large current $(300 \mu \mathrm{~A}$, typ $)$
$\mathrm{OE}=\mathrm{low}$ : Drives with small current ( $20 \mu \mathrm{~A}$, typ)
This function allows the output buffer to operate with large current during the transition of an output signal, thus shortening its falling time. At the same time it allows the output buffer to operate with small current while an output signal is stable, lowering current consumption.

The drive current is controlled by bias voltages $\mathrm{V}_{\mathrm{bsB}}$ (large current) and $\mathrm{V}_{\mathrm{bsH}}$ (small current).


Figure 23 Switching of Drive Capability of the Output Buffer

## FD Signal

The FD signal is the field determination signal; a field is determined by the state of this signal at the rising edge of the OE signal. This signal synchronizes the internal controllers with TV signals.

The order of outputting signals is determined at the fourth rising edge of the OE signal after the rising or falling edge of the FD signal in double-rate sequential drive mode, while it is determined at the third rising edge in single-rate sequential drive mode; hereinafter, as long as the FD signal is not changed, signals will be output in the determined order at most every 12
pulses of the OE signal in double-rate sequential drive mode, while at most every 6 pulses in single-rate sequential drive mode.

The FD signal should usually be high in the first field and low in the second field. In some modes, however, it should be high in both fields, but low for at least onepulse time period of the OE signal during the horizontal scanning period.

The order of outputting signals and the timing of inputting the FD signal vary depending on the mode. For more details, refer to the appropriate timing charts.

## Timing Charts for Each Mode

Table 2 Reference timing charts for each mode

| Filter Arrangement |  |  | Single (D/S = Low) |  | Double (D/S = High) |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Per-Line | Per-Field | Interlace |  | Non-Interlace |  |
|  |  |  | Per-Line |  | Per-Field | Per-Line | Per-Field |
| Mosaic | Topleft to bottomright | Inter- <br> leaved |  | MODE 15 | MODE 18 | MODE 2 | MODE 6 | MODE 9 | MODE 13 |
|  |  | Monodirectional | MODE 16 | MODE 19 | MODE 1 | MODE 5 | MODE 8 | MODE 12 |
|  | Topright to bottomleft | Inter- <br> leaved | MODE 16 | MODE 19 | MODE 1 | MODE 5 | MODE8 | MODE 12 |
|  |  | Monodirectional | MODE 15 | MODE 18 | MODE 2 | MODE 6 | MODE 9 | MODE 13 |


| Vertical stripe | MODE 17 | MODE 20 | MODE 3 | MODE 7 | MODE 10 | MODE 14 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Unicolor triangular | MODE 17 | MODE 20 | MODE 4 | MODE 4 | MODE 11 | MODE 11 |
| Bicolor triangular | MODE 17 | MODE 17 | MODE 4 | MODE 4 | MODE 11 | MODE 11 |

Single: Single-rate sequential drive mode
Double: Double-rate sequential drive mode
Per-Line: Per-line inversion mode
Per-Field: Per-field inversion mode
Interleaved: Interleaved connection mode
Monodirectional: Monodirectional connection mode


## HITACHI



## HD66300T



## HITACHI



## HD66300T



## HITACHI




| MODE $\mathbf{8}$ |  |
| :---: | :---: |
| $\mathrm{D} / \mathrm{S}$ | $\mathrm{V}_{\mathrm{cc}}$ |
| $\mathrm{L} / \mathrm{F}$ | $\mathrm{V}_{\mathrm{cc}}$ |
| MSF1 | GND |
| MSF2 | $\mathrm{V}_{\mathrm{CC}}$ |


Video 283
 FD







| MODE 9 |  |
| :---: | :---: |
| D/S | V $_{\text {cc }}$ |
| L/F | V cc $^{2}$ |
| MSF1 | GND |
| MSF2 | GND |


| $\begin{aligned} & \text { video } \\ & \text { DL/DR } \end{aligned}$ | $22$ |
| :---: | :---: |
|  |  |
|  |  |
|  |  |
| ${ }_{\substack{\text { Sample } \\ \text { hold ciru}}}$ |  |
|  |  |
|  |  |
| 03k+ |  |
| 03k+ | $X \times X \times X=1$ |
|  | $X \times X \times 1$ |
|  | $\checkmark$ |
|  |  |
|  |  |

Video
 FD $\longrightarrow \longrightarrow$
 ${ }^{2} 3 k+1$ XXXXXV ${ }^{23}+2=X X X X X=1$



## HITACHI

| MODE10 |  |
| :---: | :---: |
| $\mathrm{D} / \mathrm{S}$ | $\mathrm{V}_{\mathrm{cc}}$ |
| $\mathrm{L} / \mathrm{F}$ | $\mathrm{V}_{\mathrm{cc}}$ |
| MSF1 | $\mathrm{V}_{\mathrm{cc}}$ |
| MSF2 | $\mathrm{V}_{\mathrm{cc}}$ |



 FD

 hold circuits


$D 3 k+2$ X X X X
${ }^{2} 3 k+3 \times X X X=1$


Ga-2
Gáa
$\vdots$


## HITACHI

| MODE11 |  |
| :---: | :---: |
| D/S | $V_{\mathbf{C c}}$ |
| L/F | $\mathrm{V}_{\mathbf{C c}} /$ GND |
| MSF1 | $\mathrm{V}_{\mathbf{c c}}$ |
| MSF2 | GND |




## HITACHI



HITACHI


## HITACHI

| MODE14 |  |
| :---: | :---: |
| D/S | V $_{\text {cc }}$ |
| L/F | GND |
| MSF1 | $V_{\text {cc }}$ |
| MSF2 | $V_{\text {cc }}$ |


|  |  |
| :---: | :---: |
|  |  |
|  |  |
|  |  |
| Sample andhodd cirutit |  |
|  |  |
|  |  |
|  |  |
| ${ }^{03}+{ }^{2} \mathrm{I}$ |  |
|  |  |
|  |  |
| Ga-2 |  |
| -880 |  |


| video $\sqrt[283]{284}$ |  |
| :---: | :---: |
|  |  |
| fo |  |
|  |  |
|  |  |
|  |  |
|  |  |
| ${ }^{03 k+1}$ |  |
| ${ }^{3} 3^{2}+2 \times X X X X$ |  |
|  |  |
|  |  |
| $\mathrm{G}_{\mathrm{a}-2}$ |  |
|  |  |


| MODE15 |  |
| :---: | :---: |
| D/S | GND |
| L/F | V CC |
| MSF1 | GND |
| MSF2 | $V_{\text {CC }}$ |




## HITACHI

| MODE16 |  |
| :---: | :---: |
| D/S | GND |
| L/F | V CC $^{\prime 2}$ |
| MSF1 | GND |
| MSF2 | GND |



## HD66300T

| MODE17 |  |
| :---: | :---: |
| D/S | GND |
| L/F | $V_{C C}$ |
| MJF1 | $V_{C C}$ |
| MSF2 | $V_{C C}$ |






## HITACHI

| MODE18 |  |
| :---: | :---: |
| D/S | GND |
| L/F | GND |
| MSF1 | GND |
| MSF2 | V CC |



| MODE19 |  |
| :---: | :---: |
| D/S | GND |
| L/F | GND |
| MSF1 | GND |
| MSF2 | GND |



## HITACHI

| MODE2O |  |
| :---: | :---: |
| D/S | GND |
| L/F | GND |
| MSF1 | $V_{\text {cc }}$ |
| MSF2 | $V_{\text {cc }}$ |



## NTSC System TV Signals and LCD

A TV screen display, which is updated 30 times per second, is called a "frame" and is composed of 525 scanning lines. One frame contains two fields; scanning lines 1 to 262.5 scan the display in the first field, and scanning lines 262.5 to 525 scan the display in the second field to fill the gaps which are left unscanned in the first field. This scanning mode is called an "interlace scan."

The time period in which one scanning line scans the display is called a "horizontal scanning period" and is about $63.5 \mu \mathrm{~s}$. Within the horizontal scanning period, the time period that display operation is actually performed is called the "valid display period". The other period is called the "horizontal retrace period".

There aretwo modes for displaying a TV screen image on an LCD panel. In the first mode, each scanning line in the two fields is assigned to one line of the LCD panel; thus, each of the 240 lines of the panel aredriven by the positive signal in the first field and by the negative signal in the second field. Here, $30-\mathrm{Hz}$ alternating frequency is available, but the number of vertical pixels is limited to 240.

## (Single-rate sequential drive mode)

In the second mode, every other line of the LCD panel can be driven by the first field and the remaining lines
can be driven likewise by the second field. In this case, if one pixel of the LCD panel is considered, it is recognized that the pixel is driven by signals with opposite polarity every frame. This lowers the alternating frequency to 15 MHz , which is only half of the frame frequency. Driving LCD elements with signals of such low alternating frequency causes flickering and degrades display quality. To raise the alternating frequency to 30 MHz , a method can be employed in which LCD elements are driven once every field instead of once every frame.

Specifically, in the first field, the first and second lines of the LCD panel are driven respectively during the first half and second half of the complete horizontal scanning period. The same rule is repeated for the following lines. In the second field, on the other hand, the combination of two lines is different. The first line is driven during the second half of the horizontal scanning period, and then the second and third lines are driven respectively during the first and second half of the following horizontal scanning period. The same rule is repeated for the following lines.

Employing this method enables the implementation of 480 vertical pixels.
(Double-rate sequential drive mode)


Figure 24 Example of NTSC System TV Signals Scanning


Figure 25 Middle-Resolution Display by Single-Rate Sequential Drive Mode
in the 2nd field


Figure 26 High-Resolution Display by Double-Rate Sequential Drive Mode

## Absolute Maximum Ratings

| Item | Symbol | Ratings | Unit Remarks | Note |
| :--- | :--- | :--- | :--- | :--- |
| Power supply for | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V |  |

logic unit
Power supply for $\quad V_{B B} \quad V_{C C^{-23}}$ to $V_{C C^{+}} 0.3 \quad \mathrm{~V}$
analog unit

| Input voltage for | $V_{T C}$ | -0.3 to $V_{\mathrm{CC}^{+}} 0.3$ | V | 3 |
| :--- | :--- | :--- | :--- | :--- |

logic unit

| Input voltage for | $V_{T B}$ | $V_{B B}-0.3$ to $V_{C C}+0.3$ | $V$ |
| :--- | :--- | :--- | :--- |

analog unit

| Operating <br> temperature | $\mathrm{T}_{\mathrm{opr}}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |
| :--- | :--- | :--- | :--- |
| Storage | $\mathrm{T}_{\mathrm{stg}}$ | -20 to +85 | ${ }^{\circ} \mathrm{C}$ |
| temperature |  |  |  |

Notes: 1. Value referred to $\mathrm{GND}=0 \mathrm{~V}$.
2. If LSIs are used above absolute maximum ratings, they may be permanently destroyed. Using them within electrical characteristics limits is strongly recommended for normal operation. Use beyond these conditions will cause malfunction and poor reliability.
3. Applies to pins HCK1, HCK2, HCK3, DL, DR, FD, RS, OE, SHL, D/S, L/F, MSF1, MSF2, TEST1, TEST2, Vbo, VbsH, and VbsB.
4. Applies to pins Vx1,Vx2, Vx3, Vy1, Vy2, and Vy3.

## Electrical Characteristics



DC Characteristics $\left(\mathrm{V}_{\mathrm{LCD}}=\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{BB}}=16\right.$ to $20 \mathrm{~V}, \mathrm{Ta}=-20$ to $\left.+75^{\circ} \mathrm{C}\right)$ (Cont.)

| Item | Symbol | Min | Typ | Max | Unit | Test Conditions |  | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Offset voltage | $\mathrm{V}_{\text {off (L) }}$ | -5-180 | - | $-5+180$ | mV | $\begin{aligned} & V_{C C}-V_{B B}=20 V \\ & T_{a}=-10 \text { to }+60^{\circ} \mathrm{C} \end{aligned}$ | $\mathrm{V}_{\text {in }}=-11 \mathrm{~V}$ | 5, 8, 9 |
|  | $\mathrm{V}_{\text {off (H) }}$ | +55-180 | - | +55+180 | mV | $\begin{aligned} & \mathrm{f}_{\mathrm{ck}}=2.5 \mathrm{MHz} \\ & \mathrm{~V}_{\mathrm{bo}}=\mathrm{V}_{\mathrm{bsH}}=\mathrm{V}_{\mathrm{bsB}} \\ & =\mathrm{V}_{\mathrm{cc}}-3 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {in }}=-1 \mathrm{~V}$ |  |

Notes: 1. Applies to pins HCK1, HCK2, HCK3, DL, DR, FD, RS, OE, SHL, D/S, L/F, MSF1, MSF2, TEST1, TEST2, $\mathrm{V}_{\mathrm{bo}}{ }^{\prime} \mathrm{V}_{\mathrm{bsH}}{ }^{\prime}$ and $\mathrm{V}_{\mathrm{bsB}}{ }^{\cdot}$
2. Applies to pins Vx1,Vx2, Vx3, Vy1,Vy2, and Vy3.
3. Applies to pins HCK1, HCK2, HCK3, DL, DR, FD, RS, OE, SHL, D/S, L/F, MSF1, MSF2, TEST1, and TEST2.
4. Applies to pins DL and DR.
5. Applies to pins D1-D120.
6. The shift register is constantly shifting one 1 .

Mode setting: $\mathrm{L} / \mathrm{F}=\mathrm{V}_{\mathrm{CC}^{\prime}} \mathrm{D} / \mathrm{S}=\mathrm{V}_{\mathrm{CC}^{\prime}}$ MSF1 $=\mathrm{GND}, \mathrm{MSF} 2=\mathrm{V}_{\mathrm{CC}}$
(The other input pins must be $\mathrm{V}_{\mathrm{CC}}$ or GND level.)
7. The operations are the same as those when offset voltage is measured.
8. Definition of "offset voltage" is shown figure 27.
9. These characteristics are defined within the temperature which is shown in the test condition.

AC Characteristics $\left(V_{L C D}=V_{C C}=5 \mathrm{~V} \pm 10 \%, G N D=0 V, V_{C C}-V_{B B}=16\right.$ to $20 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20$ to $\left.+75^{\circ} \mathrm{C}\right)$

| Item | Symbol | Min | Max | Unit | Test Condition | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Three-phase clock period | ${ }^{\text {ckek }}$ | 210 | 1000 | ns |  |  |
| Three-phase clock pulse width | $\mathrm{t}_{\mathrm{cWH}}$ ${ }^{t_{\mathrm{cWL}}}$ | 100 | - | ns |  |  |
| Interval between three-phase clock falling edge and rising edge | $\begin{aligned} & t_{\mathrm{fr} 1} \\ & t_{\mathrm{fr} 2} \\ & t_{\mathrm{f} \mathrm{r} 3} \end{aligned}$ | 30 | - | ns |  | 1 |
| Interval between three-phase clock rising edge and falling edge | $\mathrm{t}_{\mathrm{tf}}$ | 20 | - | ns |  | 2 |


| Clock rise and fall times | $\mathrm{t}_{\mathrm{ct}}$ | - | 30 | ns |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| DL, DR input setup time | $\mathrm{t}_{\mathrm{su}}$ | 50 | - | ns |  |
| DL, DR input hold time | $\mathrm{t}_{\mathrm{HLI}}$ | 20 | - | ns |  |
| DL, DR output delay time | $\mathrm{t}_{\mathrm{pd}}$ | - | 90 | ns | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ |
| DL, DR output hold time | $\mathrm{t}_{\mathrm{HLO}}$ | 5 | - | ns |  |
| OE input period | $\mathrm{t}_{\mathrm{CYCO}}$ | 30 | 80 | $\mu \mathrm{~s}$ |  |
| OE input high-level pulse <br> width | $\mathrm{t}_{\mathrm{OWH}}$ | 3 | 15 | $\mu \mathrm{~s}$ |  |
| OE rise and fall times | $\mathrm{t}_{\mathrm{or}}$ | - | 30 | ns |  |
|  | $\mathrm{t}_{\mathrm{of}}$ | $\mathrm{t}_{\mathrm{FS}}$ | 100 | - | ns |
| FD input setup time | $\mathrm{t}_{\mathrm{FH}}$ | 100 | - | ns |  |

Note: 1. Necessary for preventing the three-phase shift register from racing.
2. $\mathrm{t}_{\mathrm{rf}}$ must satisfy the DR and DL input hold time ( $\mathrm{t}_{\mathrm{HLI}}$ ) of the next horizontal driver.
$\left(t_{\mathrm{rf}}+\mathrm{t}_{\mathrm{HLO}}>\mathrm{t}_{\mathrm{HLI}}\right)$


Figure 27 Offset Voltage


Figure 28 Three-Phase Clock Timing

## HITACHI



Figure 29 Input and Output Timing


Figure 30 OE, FD Input Timing, Driver Output Timing

# HD66310T <br> (TFT-Type LCD Driver for VDT) 

## Description

The HD66310T is a drain bus driver for TFT-type (thin film transistor) LCDs. It receives 3-bit digital data for one dot, selects a level from eight voltage levels, and outputs the level to an LCD.

The HD66310T can drive an LCD panel with an RGBW filter to display a maximum of 4096 colors.

## Features

- Full color display: a maximum of 4096 colors RGB color filter: 512 colors, 8 gray scales RGBW color filter: 4096 colors, 8 gray scales
- High-speed operation

Number of input data bits: 3 bits $\times 4$ Maximum operation clock frequency:

- 12 MHz (HD66310T**12)
- 15 MHz (HD66310T**15)

Maximum pixels: $480 \times 640$ dots

- 160 internal driver circuits
- Bidirectional shift
- Internal chip enable signal generator
- Stand-by function
- LCD driving voltage: 15 V to 23 V
- CMOS process
- Package: 203-pin TCP

Available in TCP packaging only.
Recommended for high volume applications only.

Difference between HD66310T**12 and HD66310T**15

| Item | HD66310T**12 | HD66310T**15 |
| :--- | :--- | :--- |
| Maximum operating clock frequency | 12 MHz | 15 MHz |
| Power supply for logic unit | $5 \mathrm{~V} \pm 10 \%$ | $5 \mathrm{~V} \pm 5 \%$ |
| Operating temperature | -20 to $+75^{\circ} \mathrm{C}$ | -20 to $+65^{\circ} \mathrm{C}$ |

## Pin Arrangement



Note: This does not apply to TCP dimensions.

## Pin Description

Pin List

| Pin Name | Number of Pins | Input/Output | Functions (Refer to) |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}} 1, \mathrm{~V}_{\mathrm{CC}} 2$ | 2 | Power supply | 1. |
| GND | 1 | Power supply |  |
| $\mathrm{V}_{\mathrm{EE}}$ | 1 | Power supply |  |
| $\begin{aligned} & \text { VOL-V7L, } \\ & \text { VOR-V7R } \end{aligned}$ | 16 | Power supply | 2. |
| CL1 | 1 | Input | 3. |
| CL2 | 1 | Input | 4. |
| $\begin{aligned} & \text { D00, D10, D20, } \\ & \text { to } \\ & \text { D03, D13, D23 } \end{aligned}$ | 12 | Input | 5. |
| RVS | 1 | Input | 6. |
| SHL | 1 | Input | 7. |
| ElO1, ElO2 | 2 | Input/output | 8. |
| TEST, BS | 2 | Input | 9. |
| Y1-Y160 | 160 | Output | 10. |
| DMY0-DMY2 | 3 | - | 11. |

HITACHI

## Pin Functions

1. $\mathbf{V}_{\mathbf{C C}}{ }^{1}, \mathrm{~V}_{\mathbf{C C}}{ }^{2}, G \mathrm{GND}, \mathrm{V}_{\mathrm{EE}}$ : These pins are used for the power supply.
$\mathrm{V}_{\mathrm{CC}}-\mathrm{GND}$ : Power supply of low voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ : Power supply of high voltage
2. V0L-V7L, V0R-V7R: 8 -level LCD driving voltage is applied to these pins. One of the eight levels is selected according to the value of the 3-bit input display data. The $L$ and $R$ pins of the same
voltage level are connected in the driver.
3. CL1: Inputs clock pulses, which determine the output timing of the LCD driving voltage. The output changes at the CL1 rising edge.
4. CL2: Inputs clock pulses, which determine the input timing of display data. The driver samples data at the CL2 falling edge.

Table 1 Voltage Level Selection According to Display Data Value

|  | Display Data |  | Voltage Level |  |
| :---: | :---: | :---: | :---: | :---: |
| D2] | D1] | D0] | $\overline{\text { RVS }}=1$ | $\overline{\mathrm{RVS}}=0$ |
| 0 | 0 | 0 | Vo | V7 |
| 0 | 0 | 1 | V1 | V6 |
| 0 | 1 | 0 | V2 | V5 |
| 0 | 1 | 1 | V3 | V4 |
| 1 | 0 | 0 | V4 | V3 |
| 1 | 0 | 1 | V5 | V2 |
| 1 | 1 | 0 | V6 | V1 |
| 1 | 1 | 1 | V7 | Vo |



Figure 1 Power Supply for the Device
5. D00-D03, D10-D13, D20-D23: Input display data. See table 1 for the voltage level selection by the display data.
6. $\overline{\text { RVS: }}$ Determines if logical I/O display data is reversed. Display data is reversed when RVS is low.
7. SHL: Selects the shift direction of display data.
8. EIO1, EIO2: Inputs/outputs chip enable signals. The SHL signal selects which pin is for input
or output. When the chip enable input signal is low, data input starts. When display data corresponding to 160 outputs are input, the chip enable output signal changes from high to low.
9. TEST, BS: Used for test purposes only. Connect to a low level for normal operation.
10. Y1-Y160: Output LCD driving signals.
11. DMY0-DMY2: Reserved pins that should be left open.

Table 2 Input/Output Selection for EIO1 and EIO2

| SHL | EIO1 | EIO2 |
| :--- | :--- | :--- |
| GND | Input | Output |
| $V_{\text {CC }}$ | Output | Input |



Figure 2 Display Data and Output Direction

## HD66310T

## Internal Block Diagram



## HITACHI

## Block Functions

Latch Address Selector: Contains a 6-bit up/ down counter and a decoder, and sends the latch signals to latch circuit (1) at the CL2 falling edge.

Data Reverse Circuit: Reverses the input display data when $\overline{\mathrm{RVS}}=0$, and does not reverse data when $\overline{\mathrm{RVS}}=1$.

Latch Circuit (1): Consists of three planes of 160 -bit latch circuit. Each bit of 3-bit data is separately latched in its corresponding plane depending on its significance. Each plane is divided into forty 4-bit blocks, and all four bits are latched into the block at once, as specified by the latch signal from the address selector. In total, the 3-plane circuit latches 12 bits of data at one time.

Latch Circuit (2): Consists of three planes of 160-bit latch circuit, which latches the data from latch circuit (1) at the timing determined by CL1, and holds the data for one line scanning period.

Level Shifter: Raises the driving voltage of 5 V to the appropriate LCD driving voltage.

LCD Driving Circuit: Outputs an 8-level LCD driving voltage. This circuit receives 3-bit data for one dot from latch circuit (2) and selects one level from eight voltage levels.

Test Circuit: Generates test signals.

## System Configuration

A block configuration of the TFT-type color display system using the HD66310 is shown in figure 3.

The HD66310 receives 3-bit data for one pixel and selects one of the eight LCD driving voltage levels to send to the LCD. The LCD driving output
circuit, which is produced by the CMOS structure, can use any LCD driving voltage level from $V_{C C}$ to $\mathrm{V}_{\mathrm{EE}}$. When the LCD panel uses an RGB color filter (the Triad arrangement), $512\left(8^{3}\right)$ colors can be displayed. When using an RGBW color filter (the Quad arrangement), 4096 ( $8^{4}$ ) colors can be displayed.


Figure 3 TFT-Type Multiple Color Display System

## Internal Operation

## 8-Level Output

The HD66310 internal circuit unit for one data output is shown in figure 4. The circuit receives 3-bit data ( $\mathrm{D} 0 \mathrm{j}, \mathrm{D} 1 \mathrm{j}, \mathrm{D} 2 \mathrm{j}$ ) and selects one of eight voltage levels (VO-V7) to output to the LCD.

The transfer gates of the output circuit are produced by the CMOS structure. Therefore, any voltage level between $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ can be applied to lines V0 to V7.

The HD66310 has 160 of the above circuits.

## Operation Timing

The HD66310 operation timing is shown in figure 5.

When the SHL signal is at the GND level, data input is started by a low EIO1 (data input enable)
signal. At the CL2 falling edge, 12 bits of data, which are for four outputs ( 3 bits for gray scales $\times$ 4 outputs), are input together. When the data input corresponding to 160 outputs are completed, the HD66310 automatically enters the stand-by mode, and the EIO2 signal changes to low.

The LCD driving output changes at the CL1 rising edge. The voltage level selected by data d 1 is output from pin Y1, and the level selected by d160 is output from Y160. See table 1 for the voltage level selection by the input data.

When the SHL signal is at the $\mathrm{V}_{\mathrm{CC}}$ level, data input is started by a low EIO2 signal. When the data input for 160 outputs are completed, the EIO1 signal changes to low. The voltage level selected by data d1 is output from pin Y160, and the level selected by d 160 is output from Y1.


Figure 4 LCD Driving Circuit


Figure 5 Basic Operation Timing Chart

## Cascade Connection

When the SHL signal is at the GND level, the HD66310 begins to input data when the EIO1 signal goes low. When the data input is completed, the EIO2 signal changes to low. By connecting the EIO2 pin of the first HD66310 to the EIO1 pin of the next HD66310, the low EIO2 signal activates
the next HD66310. Figure 6 shows a connection example.

When the SHL signal is at the $\mathrm{V}_{\mathrm{CC}}$ level, the EIO2 pin of the first HD66310 is connected to GND, and the EIO1 pin is connected to the next HD66310 EIO2 pin.


Figure 6 Chip Enable Operation (SHL = GND)

## HITACHI

## LCD Driving Power Supply Circuitry

## Multiple-Level Driving Voltage Method

AC voltage must be applied to the LCD, since DC voltage deteriorates the LCD. To display eight gray scales, 16 voltage levels, shown in figure 7, must be applied.

Although the HD66310 has eight LCD driving voltage input levels, it can output 16 driving voltage levels using the level selector shown in figure 8, since the transfer gates of the output circuit are produced by the CMOS structure.

## External Power Supply Circuitry

Figures 8 and 9 show the external power supply circuit when displaying 512 colors in the Triad
arrangement, and figure 10 shows the circuit for displaying 64 colors in the Triad arrangement. Table 3 shows the specifications of the LCD panel and the HD66310 pins for each power supply circuit.

The circuit shown in figure 8 is the basic one used when displaying 512 colors in the Triad arrangement. However, the HD66310 can dispense with the level selector, as shown in figure 9, using the internal $\overline{\mathrm{RVS}}$ (output reverse) pin. See table 1 for detailed $\overline{\mathrm{RVS}}$ functions.

When displaying 64 colors in the Triad arrangement, the $\overline{\mathrm{RVS}}$ pin functions as the alternating signal input pin, as shown in figure 10.


Figure 7 HD66310 Output Waveform

Table 3 Color Display and Pin Specifications

| Output <br> Level | Panel Spec. | Display Data |  |  | RVS pin | Power Supply (Refer to) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | D12 | DI1 | DIO |  |  |
| $\begin{aligned} & 8 \times 2 \\ & (\mathrm{AC}) \\ & \hline \end{aligned}$ | Quad: 4096 colors <br> Triad: 512 colors | $\begin{aligned} & 1 / 0 \\ & \text { (upper bit) } \end{aligned}$ | 1/0 | $\begin{aligned} & 1 / 0 \\ & \text { (lower bit) } \end{aligned}$ | 1 | Fig. 8 |
| $\begin{aligned} & 8 \times 2 \\ & (A C) \\ & \hline \end{aligned}$ | Quad: 4096 colors <br> Triad: 512 colors | $\begin{aligned} & \hline 1 / 0 \\ & \text { (upper bit) } \\ & \hline \end{aligned}$ | 1/0 | $\begin{aligned} & \hline 1 / 0 \\ & \text { (lower bit) } \\ & \hline \end{aligned}$ | Alternating signal | Fig. 9 |
| $\begin{aligned} & 4 \times 2 \\ & (A C) \\ & \hline \end{aligned}$ | Quad: 256 colors <br> Triad: 64 colors | 1 | 1/0 (upper bit) | 1/0 (lower bit) | Alternating signal | Fig. 10 |

1: $\mathrm{V}_{\mathrm{CC}}$ level voltage
0 : GND level voltage


Figure 8 External Power Supply Example 1


Figure 9 External Power Supply Example 2


Figure 10 External Power Supply Example 3

## HITACHI

## Design for Timing

When using the $\overline{\mathrm{RVS}}$ pins to simplify the power source, as shown in figures 9 and 10, it is recommended to add a vertical retrace period, (a scanning period in which no scan electrode is selected) at the end of a frame scanning period, as shown in figure 12 , for the following two reasons.

- As shown in figure 4, the data reverse circuit is before the latch circuit (1). The LCD driving output is reversed one CL1 period after a transition of the $\overline{\text { RVS }}$ signal, as shown in figure

11. However, the power supply lines immediately reverses polarity after a transition of the $\overline{\mathrm{RVS}}$ signal, as shown in figures 9 and 10. Therefore, the HD66310 outputs invalid data during the last CL1 of a frame period.

- In the power supply circuits shown in figures 9 and 10 , voltage temporarily becomes unstable just after the RVS transition, causing the LCD display to become jumbled.


Figure 11 RVS and LCD Driving Signals Timing


Figure 12 Vertical Retrace Period HITACHI


Figure 13 Application System Connection Example

Figure 14 Timing Chart

## Absolute Maximum Ratings

| Item | Symbol | Ratings | Unit | Notes |
| :---: | :---: | :---: | :---: | :---: |
| Power supply for logic unit | V cc | -0.3 to +7.0 | V | 2 |
| Power supply for LCD driving unit | $V_{\text {EE }}$ | $\mathrm{V}_{C C}-25$ to $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |  |
| Input voltage (1) | $\mathrm{V}_{11}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 2, 3 |
| Input voltage (2) | $V_{T 2}$ | $\mathrm{V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |  |
| Operating temperature | $\mathrm{T}_{\text {opr }}$ | $\begin{aligned} & -20 \text { to +75 (HD66310T**12) } \\ & -20 \text { to }+65(\text { HD66310T** } 15) \end{aligned}$ | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\text {stg }}$ | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. Exceeding the absolute maximum ratings could result in permanent damage to the LSI. The recommended operating conditions are within the electrical characteristic limits listed on the following pages. Exceeding these limits may cause malfunctions and affect reliability.
2. Values are in reference to GND $=0 \mathrm{~V}$.
3. Applies to input pins SHL, CL1, CL2, BS, $\overline{R V S}$, TEST, and D00-D23. Also applies to input/ output pins EIO1 and EIO2 when these pins function as input pins.

## HITACHI

## Electrical Characteristics

DC Characteristics
$\left(V_{C C}=+5 \mathrm{~V} \pm 10 \%, G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=15\right.$ to $23 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20$ to $+\mathbf{7 5} 5^{\circ} \mathrm{C}$ in 12 MHz version)
$\left(\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%, G N D=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=15\right.$ to $23 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20$ to $+65^{\circ} \mathrm{C}$ in 15 MHz version)

| Item | Symbol | Min. | Typ. | Max. | Unit | Test Conditions | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LCD driving power supply voltage | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ |  |  | 23 | V |  | 1 |
| Input high-level voltage | $\mathrm{V}_{\mathrm{IH}}$ | $0.8 \times V_{c c}$ |  | $\mathrm{V}_{\mathrm{cc}}$ | V |  | 2 |
| Input low-level voltage | $\mathrm{V}_{\text {IL }}$ | 0 |  | $0.2 \times$ | V |  | 2 |
| Output high-level voltage | $\mathrm{V}_{\mathrm{OH}}$ | $V_{c c}-0.4$ |  |  | V | $\mathrm{l}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ | 3 |
| Output low-level voltage | $\mathrm{V}_{\mathrm{OL}}$ |  |  | 0.4 | V | $\mathrm{IOL}^{\prime}=0.4 \mathrm{~mA}$ | 3 |
| Input leakage current (1) | $\mathrm{l}_{\mathrm{L}}$ | -5.0 |  | +5.0 | $\mu \mathrm{A}$ | $V_{I N}=V_{C C}$ to $G N D$ | 4 |
| Input leakage current (2) | $\mathrm{I}_{\mathrm{L} 2}$ | -10 |  | +10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ to GND | 5 |
| Input leakage current (3) | $\mathrm{l}_{2}$ | -100 |  | +100 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ | 6 |
| LCD driver on resistance | RON |  |  | 2.5 | k $\Omega$ | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=20 \mathrm{~V}$ | 7 |
| Current consumption (1) | $-_{p 1}$ |  |  | $\begin{aligned} & 25 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | Data fetch 12 MHz <br> Data fetch 15 MHz | 8,10 |
| Current consumption (2) | $-l_{p 2}$ |  |  | $\begin{aligned} & 2 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ | Stand-by 12 MHz Stand-by 15 MHz | 8,10 |
| Current consumption (3) | $-l_{p 3}$ |  |  | $\begin{aligned} & 3 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 12 \mathrm{MHz} \\ & 15 \mathrm{MHz} \end{aligned}$ | 9, 10 |

Notes: 1. Voltage between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$.
2. Applies to CL1, CL2, SHL, Dij, $\overline{\text { RVS, EIO1 (input), EIO2 (input), TEST, and BS. }}$
3. Applies to EIO1 (output) and EIO2 (output).
4. Applies to CL1, CL2, SHL, $\overline{\text { RVS, Dij, TEST, and BS. }}$
5. Applies to EIO1 (input) and EIO2 (input).
6. Applies to V0L to V7L and V0R to V7R.
7. Applies to Y 1 to Y 160 .
8. Current between $\mathrm{V}_{\mathrm{CC}}$ and GND under the conditions of $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$, and no load on the output pins.
9. Current between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ under the conditions of $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$, and no load on the output pins.
10. $\mathrm{f}_{\mathrm{CL} 2}$ and $\mathrm{f}_{\mathrm{CL} 1}$ are $15 \mathrm{MHz}, 37.5 \mathrm{kHz}$ respectively in 15 MHz version.

## HD66310T

## AC Characteristics

$\left(\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%\right.$, GND $=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20$ to $+75^{\circ} \mathrm{C}$ in 12 MHz version)
$\left(\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 5 \%, G \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{a}}=-20\right.$ to $+65^{\circ} \mathrm{C}$ in 15 MHz version)

| Item | Symbol | Min. | Typ. | Max. | Unit | Test Conditions | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock period | ${ }^{\text {terc }}$ | 83 (66) |  |  | ns |  | 1 |
| Clock high-level pulse width | ${ }^{\text {t }}$ WH | 30 (23) |  |  | ns |  | 1 |
| Clock low-level pulse width | ${ }^{\text {t }}$ WWL | 30 (23) |  |  | ns |  | 1 |
| Clock rise time | $t_{\text {R }}$ |  |  | 10 (10) | ns |  | 2 |
| Clock fall time | $t_{F}$ |  |  | 10 (10) | ns |  | 2 |
| Clock setup time | $\mathrm{t}_{\text {SU }}$ | 100 (100) |  |  | ns |  | 2 |
| Clock hold time | $t_{H}$ | 100 (100) |  |  | ns |  | 2 |
| Data setup time | $t_{\text {DSU }}$ | 20 (10) |  |  | ns |  | 3 |
| Data hold time | $t_{\text {DH }}$ | 30 (25) |  |  | ns |  | 3 |
| Enable input setup time | ${ }^{\text {teSU }}$ | 20 (10) |  |  | ns |  | 4 |
| Enable output delay time | $t_{E D}$ |  |  | 53 (46) | ns | See figure 16 for test load | 4 |
| CL1 high-level pulse width | $t_{\text {WH }}$ | 100 (100) |  |  | ns |  | 5 |
| $\overline{\mathrm{RVS}}$ setup time | $t_{\text {RSU }}$ | 50 (50) |  |  | ns |  | 6 |
| RVS hold time | $t_{\text {RH }}$ | 50 (50) |  |  | ns |  | 6 |

Data in () is the characteristics in 15 MHz version.
Notes: 1. Applies to CL2.
2. Applies to CL1 and CL2.
3. Applies to Dij and CL2.
4. Applies to EIO1, EIO2, and CL2.
5. Applies to CL1.
6. Applies to $\overline{\mathrm{RVS}}$ and CL2.


Figure 15 Timing Chart

Chip enable output

$$
30 \mathrm{pF} \frac{1}{\pi}
$$

Figure 16 Test Load

## LCD CONTROLLER/DRIVER LSI DATA BOOK

## Section Eight

New Product Information

# HD66110T Column Driver 

## Description

The HD66110T, the column driver for a large liquid crystal display (LCD) panel, features as many as 160 LCD outputs powered by 160 internal LCD drive circuits, and a high duty cycle. This device can interface to various LCD controllers by using an internal automatic chip enable signal generator. Its strip shape enables a slim tape carrier package (TCP).

## Features

- 186-pin TCP
- CMOS fabrication process
- High voltage
- LCD drive: 28 - 40 V
- High speed
- Maximum clock speed: 12 MHz
- 4- and 8-bit data bus interface
- Display off function
- Standby function
- Various LCD controller interfaces
- LCTC series: HD63645, HD64645, HD64646
— LVIC series: HD66840, HD66841
— CLINE: HD66850


## Pin Arrangement



## HITACHI

## Pin Description

| Symbol | Pin No. | Pin Name | Input/Output | Classification |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {cc }}$ | 175 | $\mathrm{V}_{C C}$ | - | Power supply |
| GND | 186 | GND | - | Power supply |
| $\mathrm{V}_{\text {LCD }}$ | 164 | $V_{\text {LCD }}$ | - | Power supply |
| V1 | 166 | V1 | Input | Power supply |
| V2 | 162 | V2 | Input | Power supply |
| V3 | 165 | V3 | Input | Power supply |
| V4 | 163 | V4 | Input | Power supply |
| CL1 | 179 | Clock 1 | Input | Control signal |
| CL2 | 178 | Clock 2 | Input | Control signal |
| M | 180 | M | Input | Control signal |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | 167-174 | Data 0-data 7 | Input | Control signal |
| SHL | 183 | Shift left | Input | Control signal |
| El/O1, El/O2 | 177, 176 | Enable 10 1, enable 102 | Input/output | Control signal |
| DISP | 181 | Display off | Input | Control signal |
| BS | 184 | Bus select | Input | Control signal |
| $\overline{\text { TEST1 }}$, TEST2 | 182, 185 | Test 1, test 2 | Input | Control signal |
| $\underline{Y_{1}-Y_{160}}$ | 1-160 | $Y_{1}-Y_{160}$ | Output | LCD drive output |

## Pin Functions

## Power Supply

$\mathbf{V}_{\mathbf{C C}}, \mathbf{V}_{\mathbf{L C D}}$, GND: $\mathrm{V}_{\mathrm{CC}}-$ GND supplies power to the intemal logic circuits. $\mathrm{V}_{\mathrm{LCD}}$ - GND supplies power to the LCD drive circuits. See figure 1.

V1, V2, V3, V4: Supply different levels of power to drive the LCD. V1 and V2 are selected levels, and V3 and V4 are non-selected levels.

## Control Signals

CL1: Inputs display data latch pulses for latch circuit 2. Latch circuit 2 latches display data input from latch circuit 1, and outputs LCD drive signals corresponding to the latched data, both at the falling edge of each CL1 pulse.

CL2: Inputs display data latch pulses for latch circuit 1 . Latch circuit 1 latches display data input via $D_{0}-D_{7}$ at the falling edge of each CL2 pulse.

M: Changes LCD drive outputs to AC.
$\mathbf{D}_{\mathbf{0}}-\mathbf{D}_{7}$ : Input display data. High-voltage level ( $\mathrm{V}_{\mathrm{CC}}$ level) of data corresponds to a selected level and turns an LCD pixel on, and low-voltage level (GND level) data corresponds to a non-selected level and turns an LCD pixel off.

SHL: Shifts the destinations of display data output, and determines which chip enable pin $(\overline{\mathrm{EI} / \mathrm{O} 1}$ or $\overline{\mathrm{EI} / \mathrm{O} 2})$ is an input and which is an output. See figure 2.
$\overline{\mathbf{E I} / \mathbf{O 1}}, \overline{\mathrm{EI} / \mathbf{O 2}}$ : If SHL is GND level, $\overline{\mathrm{EI} / \mathrm{O1}}$ inputs the chip enable signal, and $\overline{\mathrm{EI} / \mathrm{O} 2}$ outputs the signal. If SHL is Vcc level, $\overline{\mathrm{EI} / \mathrm{O} 1}$ outputs the chip enable signal, and $\overline{\mathrm{EI} / \mathrm{O} 2}$ inputs the signal. The chip enable input pin of the first HD66110T must be grounded, and those of the other HD66110Ts must be connected to the chip enable output pin of the previous HD66110T. The chip enable output pin of the last HD66110T must be open.
$\overline{\text { DISP: }}$ A low $\overline{\text { DISP }}$ sets LCD drive outputs $\mathrm{Y}_{1}-\mathrm{Y}_{160}$ to V2 level.

BS: Selects either the 4-bit or 8 -bit display data bus interface. If BS is $\mathrm{V}_{\mathrm{CC}}$ level, the 8 -bit bus is selected, and if BS is GND level, the 4-bit bus is selected. In 4-bit bus mode, data is latched via $\mathrm{D}_{0}-\mathrm{D}_{3} ; \mathrm{D}_{4}-\mathrm{D}_{7}$ must be grounded.

TEST1, TEST2: Used to test the LSI, and must be connected to $\mathrm{V}_{\mathrm{CC}}$ level.

## LCD Drive Output

$\mathbf{Y}_{1}-\mathbf{Y}_{160}$ : Each Y outputs one of the four voltage levels V1, V2, V3, or V4, depending on a combination of the M signal and display data levels. See figure 3.


Figure 1 Power Supply for Logic and LCD Drive Circuits


Figure 2 Selection of Destinations of Display Data Output


Figure 3 Selection of LCD Drive Output Level

## Block Functions

## LCD Drive Circuit

The 160-bit LCD drive circuit generates four voltage levels $\mathrm{V} 1, \mathrm{~V} 2, \mathrm{~V} 3$, and V 4 , for driving an LCD panel. One of the four levels is output to the corresponding Y pin, depending on a combination of the M signal and the data in the latch circuit 2.

## Level Shifter

The level shifter changes $5-\mathrm{V}$ signals into highvoltage signals for the LCD drive circuit.

## Latch Circuit 2

160-bit latch circuit 2 latches data input from latch circuit 1 , and outputs the latched data to the level shifter, both at the falling edge of each clock 1 (CL1) pulse.

## Latch Circuit 1

160 -bit latch circuit 1 latches 4 -bit or 8-bit parallel data input via the $D_{0}$ to $D_{7}$ pins at the timing generated by the shift register.

## Shift Register

The 40-bit shift register generates and outputs data latch signals for latch circuit 1 at the falling edge of each clock 2 (CL2) pulse.

## Data Shifter

The data shifter shifts the destinations of display data output, when necessary.

## Test Circuit

The test circuit divides the external clock pulses and generates test signals ( $\overline{\text { TEST1 }}$ and TEST2).

## Block Diagram



## HD66110T

## Comparison of the HD66110T with the HD66107T

| Item | HD66110T | HD66107T |
| :--- | :--- | :--- |
| Common LCD drive circuits | Not provided | 160 |
| Column LCD drive circuits | 160 | 160 or 80 |
| LCD drive voltage range | 28 to 40 V | 14 to 37 V |
| Speed | 12 MHz | 8 MHz |
| Clock hold time (tHCL) definition | From the falling edge of CL1 to <br> the rising edge of CL2 (figure 1) | From the falling edge of CL1 to <br> the falling edge of CL2 (figure 1) |
| Test pin level at normal operation | V CC $^{\text {Cisplay off function }}$ | Provided |



Figure 4 thCL Definitions of the HD66110T and HD66107T

## Operation Timing

## 4-Bit Bus Mode (BS = GND)

Figure 5 shows 4-bit data latch timing when SHL = GND, that is, the $\overline{\mathrm{EI} / \mathrm{O1}}$ pin is a chip enable input and $\overline{\mathrm{EI} / \mathrm{O} 2}$ pin is a chip enable output. When $\mathrm{SHL}=\mathrm{V}_{\mathrm{CC}}$, the $\mathrm{EI} / \mathrm{O1}$ pin is a chip enable output and $\overline{E I / O 2}$ pin is a chip enable input.

When a low chip enable signal is input via the EI/O1 pin, the HD66110T is first released from data standby state, and, at the falling edge of the following CL2 pulse, it is released entirely from standby state and starts latching data.

It simultaneously latches 4 bits of data at the falling edge of each CL2 pulse. When it has latched 156 bits of data, it sets the $\overline{\mathrm{EI} / \mathrm{O} 2}$ signal low. When it has latched 160 bits of data, it automatically stops and enters standby state, initiating the next HD66110T, as long as its $\overline{\mathrm{EI} / \mathrm{O} 2}$ pin is connected to the $\overline{\mathrm{EI} / \mathrm{O} 1} \mathrm{pin}$ of the next HD66110T.

The HD66110Ts output one line of data from the $\mathrm{Y}_{1}-\mathrm{Y}_{160}$ pins at the falling edge of each CL1 pulse. Data $d_{1}$ is output from $Y_{1}$, and $d_{160}$ from $\mathrm{Y}_{160}$ when SHL $=$ GND, and $\mathrm{d}_{1}$ is output from $\mathrm{Y}_{160}$, and $\mathrm{d}_{160}$ from $\mathrm{Y}_{1}$ when $\mathrm{SHL}=\mathrm{V}_{\mathrm{CC}}$.

## HD66110T



Figure 5 4-Bit Data Latch Timing (SHL = GND)

## 8-Bit Bus Mode $\left(\mathbf{B S}=\mathbf{V}_{\mathbf{C C}}\right.$ )

Figure 6 shows 8-bit data latch timing when SHL $=$ GND, that is, the EI/O1 pin is a chip enable input and $\overline{\mathrm{EI} / \mathrm{O} 2}$ pin is a chip enable output.

When $\mathrm{SHL}=\mathrm{V}_{\mathrm{CC}}$, the $\mathrm{EI} / \mathrm{O} 1$ pin is a chip enable output and $\overline{\mathrm{EI} / \mathrm{O} 2}$ pin is a chip enable input.

The operation is the same as that in 4-bit bus mode except that 8 bits of data are latched simultaneously.


Figure 6 8-Bit Data Latch Timing (SHL = GND)

## Application Example



Notes: 1. The resistances of R1 and R2 depend on the type of the LCD panel used. For example, for an LCD panel with a $1 / 20$ bias, R1 and R2 must be $3 \mathrm{k} \Omega$ and $48 \mathrm{k} \Omega$, respectively. That is, $R 1 /(4 \cdot R 1+R 2$ ) should be $1 / 20$.
2. To stabilize the power supply, place two $0.1-\mu \mathrm{F}$ capacitors near each LCD driver: one between the Vcc and GND pins, and the other between the V $\mathrm{V}_{\mathrm{LCD}}$ and GND pins.
3. The load must be less than 30 pF between the $\overline{\mathrm{El} / \mathrm{O} 2}$ and $\overline{\mathrm{El} / \mathrm{O} 1}$ connections of HD66110Ts.

## Absolute Maximum Ratings

| Item | Symbol | Rating | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Power supply voltage for logic circuits | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 1,5 |
| Power supply voltage for LCD drive circuits | $\mathrm{V}_{\mathrm{LCD}}$ | -0.3 to +42 | V | $1,2,5$ |
| Input voltage 1 | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,3 |
| Input voltage 2 | $\mathrm{V}_{\mathrm{T} 2}$ | -0.3 to $\mathrm{V}_{\mathrm{LCD}}+0.3$ | V | 1,4 |
| Operating temperature | $\mathrm{T}_{\text {opr }}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\text {sta }}$ | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. The reference point is GND ( 0 V ).
2. Indicates the voltage between GND and $\mathrm{V}_{\mathrm{LCD}}$.
3. Applies to input pins for logic circuits, that is, control signal pins.
4. Applies to input pins for LCD drive level voltages, that is, V1-V4 pins.
5. If the LSI is used beyond its absolute maximum ratings, it may be permanently damaged. It should always be used within its electrical characteristics in order to prevent malfunctioning or degradation of reliability.

## Electrical Characteristics

DC Characteristics ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{LCD}}-\mathrm{GND}=\mathbf{2 8}$ to $\mathbf{4 0} \mathrm{V}$, and $\mathrm{T}_{\mathrm{a}}=\mathbf{- 2 0}$ to $+\mathbf{7 5} 5^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit | Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{1 H}$ | 1 | $0.8 \times V_{c c}$ | $V_{C C}$ | V |  |  |
| Input low voltage | $\mathrm{V}_{\text {IL }}$ | 1 | 0 | $0.2 \times V_{C C}$ | V |  |  |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | 2 | $\mathrm{V}_{C C}-0.4$ | - | V | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ |  |
| Output low voltage | $\mathrm{V}_{\mathrm{OL}}$ | 2 | - | 0.4 | V | $\mathrm{l}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ |  |
| Vi-Yj on resistance | $\mathrm{R}_{\mathrm{ON}}$ | 3 | - | 3.0 | $\mathrm{k} \Omega$ | $\mathrm{I}_{\mathrm{ON}}=150 \mu \mathrm{~A}$ | 1 |
| Input leakage current 1 | $\mathrm{ILL}_{1}$ | 1 | -5.0 | 5.0 | $\mu \mathrm{A}$ | $V_{\text {IN }}=V_{C C}$ to GND |  |
| Input leakage current 2 | $\mathrm{ILL}^{2}$ | 4 | -100 | 100 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {LCD }}$ to GND |  |
| Current consumption 1 | ICC | - | - | 5.0 | mA | $\begin{aligned} & \mathrm{f}_{\mathrm{CL} 2}=12 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{CL} 1}=28 \mathrm{kHz} \end{aligned}$ | 2 |
| Current consumption 2 | LCD | - | - | 3.0 | mA | Same as above | 2 |
| Current consumption 3 | $\mathrm{I}_{\text {ST }}$ | - | - | 0.7 | mA | Same as above | 2, 3 |

Pins and notes on next page.

Pins: 1. CL1, CL2, M, SHL, BS, El/O1, El/O2, DISP, TEST1, TEST2, $D_{0}-D_{7}$
2. EI/O1, EI/O2
3. $Y_{1}-Y_{160}, V_{1}-V_{4}$
4. V1-V4

Notes: 1. Indicates the resistance between one pin from $Y_{1}-Y_{160}$ and another pin from $\mathrm{V} 1-\mathrm{V} 4$ when load current is applied to the Y pin; defined under the following conditions.

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{LCD}}-\mathrm{GND}=40 \mathrm{~V} \\
& \mathrm{~V} 1, \mathrm{~V} 3=\mathrm{V}_{\mathrm{LCD}}-\left\{1 / 20\left(\mathrm{~V}_{\mathrm{LCD}}-\mathrm{GND}\right)\right\} \\
& \mathrm{V} 2, \mathrm{~V}_{4}=\mathrm{V}_{\mathrm{LCD}}+\left\{1 / 20\left(\mathrm{~V}_{\mathrm{LCD}}-\mathrm{GND}\right)\right\}
\end{aligned}
$$

V1 and V3 should be near VLCD level, and V2 and V4 should be near GND level (figure 7). All voltage must be within $\Delta \mathrm{V} . \Delta \mathrm{V}$ is the range within which RON, the LCD drive circuits' output impedance, is stable. Note that $\Delta \mathrm{V}$ depends on power supply voltage $\mathrm{V}_{\mathrm{LCD}}-\mathrm{GND}$ (figure 8).
2. Input and output current is excluded. When a CMOS input is floating, excess current flows from the power supply through the input circuit. To avoid this, $\mathrm{V}_{\mathrm{iH}}$ and $\mathrm{V}_{\mathrm{IL}}$ must be held to $V_{\mathrm{CC}}$ and GND levels, respectively.
3. Applies to standby mode.


Figure 7 Relation between Driver Output Waveform and Level Voltages


Figure 8 Relation between $V_{L C D}$ - GND and $\Delta V$

AC Characteristics ( $\mathrm{V}_{\mathrm{CC}}=\mathbf{5} \mathrm{V} \pm \mathbf{1 0 \%}, \mathrm{V}_{\mathrm{LCD}}-\mathrm{GND}=\mathbf{2 8}$ to $\mathbf{4 0} \mathrm{V}$, and $\mathrm{T}_{\mathrm{a}}=\mathbf{- 2 0}$ to $+\mathbf{7 5}{ }^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clock cycle time | $\mathrm{t}_{\text {cre }}$ | CL2 | 83 | - | ns |
| Clock high-level width 1 | $\mathrm{t}_{\text {CWH2 }}$ | CL2 | 20 | - | ns |
| Clock low-level width | $\mathrm{t}_{\text {CWL2 }}$ | CL2 | 20 | - | ns |
| Clock high-level width 2 | $\mathrm{t}_{\text {CWH }}$ | CL1 | 50 | - | ns |
| Clock setup time | ${ }_{\text {t }}^{\text {SCL }}$ | CL1, CL2 | 100 | - | ns |
| Clock hold time | thCL | CL1, CL2 | 100 | - | ns |
| Clock rise time | $\mathrm{t}_{\mathrm{r}}$ | CL1, CL2 | - | 20 | ns |
| Clock fall time | $t_{\text {f }}$ | CL1, CL2 | - | 20 | ns |
| Data setup time | $t_{\text {DS }}$ | $\mathrm{D}_{0}-\mathrm{D}_{7}, \mathrm{CL2}$ | 20 | - | ns |
| Data hold time | $t_{\text {DH }}$ | $\mathrm{D}_{0}-\mathrm{D}_{7}, \mathrm{CL2}$ | 20 | - | ns |
| M phase difference time | $\mathrm{t}_{\mathrm{CM}}$ | M, CL1 | - | 300 | ns |

Note: The load must be less than 30 pF between the EI/O2 and EITOI connections of HD66110Ts.


Figure 9 LCD Controller Interface Timing

# HD66204 <br> (Dot Matrix Liquid Crystal Graphic Display Column Driver with 80-Channel Outputs) 

## Description

The HD66204F/HD66204FL/HD66204TF/HD 66204 TFL , the column driver for a large liquid crystal graphic display, features as many as 80 LCD outputs powered by 80 internal LCD drive circuits. This device latches 4-bit parallel data sent from an LCD controller, and generates LCD drive signals. In standby mode provided by its internal standby function, only one drive circuit operates, lowering power dissipation. The HD66204 has a complete line-up: the HD66204F, a standard device powered by $5 \mathrm{~V} \pm 10 \%$; the HD66204FL, a $2.7-5.5 \mathrm{~V}$, low power dissipation device suitable for battery-driven portable equipment such as "notebook" personal computers and palm-top personal computers; and the HD66204TF and HD66204TFL, thin package devices powered by $5 \mathrm{~V} \pm 10 \%$ and $2.7-5.5 \mathrm{~V}$, respectively.

## Features

- Duty cycle: $1 / 64$ to $1 / 240$
- High voltage
_ LCD drive: $10-28 \mathrm{~V}$
- High clock speed
- 8 MHz max under 5-V operation (HD66204F/HD66204TF)
- 4 MHz max under 3-V operation (HD66204FL/HD66204TFL)
- Display off function
- Internal automatic chip enable signal generator
- Various LCD controller interfaces
- LCTC series: HD63645, HD64645, HD64646
— LVIC series: HD66840, HD66841
— CLINE: HD66850


## Ordering Information

| Type No. | Voltage Range | Package |
| :--- | :--- | :--- |
| HD66204F | $5 \mathrm{~V} \pm 10 \%$ | FP-100 (flat package) |
| HD66204TF | $5 \mathrm{~V} \pm 10 \%$ | TFP-100 (thin flat package) |
| HD66204FL | $2.7-5.5 \mathrm{~V}$ | FP-100 (flat package) |
| HD66204TFL | $2.7-5.5 \mathrm{~V}$ | TFP-100 (thin flat package) |

## HD66204

## Pin Arrangement



Top view

## HITACHI

## Pin Description

| Symbol | Pin No. | Pin Name | Input/Output | Classification |
| :--- | :--- | :--- | :--- | :--- |
| $V_{\text {CC }}$ | 40 | $V_{\text {CC }}$ | - | Power supply |
| GND | 38 | GND | - | Power supply |
| $V_{\text {EE }}$ | 35 | $V_{\text {EE }}$ | - | Power supply |
| V1 | 32 | V1 | Input | Power supply |
| V3 | 33 | V3 | Input | Power supply |
| V4 | 34 | V4 | Clock 1 | Input |
| CL1 | 37 | Clock 2 | Power supply |  |
| CL2 | 49 | M | Control signal |  |
| M | 36 | Data 0-data 3 | Input | Control signai |
| $D_{0}-D_{3}$ | $48-45$ | Shift left | Input | Control signal |
| SHL | 41 | Enable | Input | Control signal |
| $\overline{\text { E }}$ | 31 | Carry | Input | Control signal |
| CAR | 50 | Display off | Output | Control signal |
| DISPOFF | 39 | Input | Control signal |  |
| $Y_{1}-Y_{80}$ | $51-100,1-30$ | Y1-Y80 | Output | LCD drive output |
| NC | $42,43,44$ | No connection | - | - |

## HD66204

## Pin Functions

## Power Supply

$\mathbf{V}_{\mathbf{C C}}, \mathbf{V}_{\text {EE }}$, $\mathbf{G N D}: \mathrm{V}_{\mathbf{C C}}-\mathrm{GND}$ supplies power to the internal logic circuits. $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ supplies power to the LCD drive circuits.

V1, V3, V4: Supply different levels of power to drive the LCD. V1 and $\mathrm{V}_{\mathrm{EE}}$ are selected levels, and V3 and V4 are non-selected levels. See figure 1.

## Control Signal

CL1: Inputs display data latch pulses for the line data latch circuit. The line data latch circuit latches display data input from the 4-bit latch circuit, and outputs LCD drive signals corresponding to the latched data, both at the falling edge of each CL1 pulse.

CL2: Inputs display data latch pulses for the 4-bit latch circuit. The 4-bit latch circuit latches display data input via $D_{0}-D_{3}$ at the falling edge of each CL2 pulse.

M: Changes LCD drive outputs to AC.
$\mathbf{D}_{0}-\mathbf{D}_{3}$ : Input display data. High-voltage level of data corresponds to a selected level and turns an LCD pixel on, and low-voltage level data corresponds to a non-selected level and turns an LCD pixel off.

SHL: Shifts the destinations of display data output. See figure 2.
$\overline{\mathbf{E}}:$ A low $\overline{\mathrm{E}}$ enables the chip, and a high $\overline{\mathrm{E}}$ disables the chip.
$\overline{\text { CAR: }}$ : Outputs the $\overline{\mathrm{E}}$ signal to the next HD66204 if HD66204s are connected in cascade.
$\overline{\text { DISPOFF }}$ : A low $\overline{\text { DISP }}$ sets LCD drive outputs $Y_{1}-Y_{80}$ to V1 level.

## LCD Drive Output

$Y_{1}-Y_{80}$ : Each $Y$ outputs one of the four voltage levels V1, V3, V4, or $\mathrm{V}_{\mathrm{EE}}$, depending on a combination of the $M$ signal and display data levels. See figure 3.

NC: Must be open.


Figure 1 Different Power Supply Voltage Levels for LCD Drive Circuits


Figure 2 Selection of Destinations of Display Data Output


Figure 3 Selection of LCD Drive Output Level

## HD66204

## Block Functions

## LCD Drive Circuit

Controller: The controller generates the latch signal at the falling edge of each CL2 pulse for the 4 -bit latch circuit.

## 4-Bit Latch Circuit

The 4-bit latch circuit latches 4-bit parallel data input via the $D_{0}$ to $D_{3}$ pins at the timing generated by the control circuit.

## Line Data Latch Circuit

The 80 -bit line data latch circuit latches data input from the 4-bit latch circuit, and outputs the latched data to the level shifter, both at the falling edge of each clock 1 (CL1) pulse.

## Level Shifter

The level shifter changes $5-\mathrm{V}$ signals into highvoltage signals for the LCD drive circuit.

## LCD Drive Circuit

The 80 -bit LCD drive circuit generates four voltage levels V1, V3, V4, and VEE, for driving an LCD panel. One of the four levels is output to the corresponding Y pin, depending on a combination of the M signal and the data in the line data latch circuit.

## Block Diagram



## HITACHI

Comparison of the HD66204 with the HD61104

| Item | HD66204 | HD61104 |
| :--- | :--- | :--- |
| Clock speed | 8.0 MHz max. | 3.5 MHz max. |
| Display off function | Provided | Not provided |
| LCD drive voltage range | $10-28 \mathrm{~V}$ | $10-26 \mathrm{~V}$ |
| Relation between SHL and <br> LCD output destinations | See figure 4 | See figure 4 |
| Relation between LCD output <br> levels, M, and data | See figure 5 | See figure 5 |
| LCD drive V pins | V1, V3, V4 <br> (V2 level is the same as VEE level) | V1, V2, V3, V4 |



Note the exact reverse relation for the two devices.
Figure 4 Relation between SHL and LCD Output Destinations for the HD66204 and HD61104


Figure 5 Relation between LCD Output Levels, M, and Data for the HD66204 and HD61104

## HD66204

## Operation Timing



## HITACHI

## Application Example



Notes: 1. The resistances of R1 and R2 depend on the type of the LCD panel used. For example, for an LCD panel with a $1 / 15$ bias, R1 and R2 must be $3 \mathrm{k} \Omega$ and $33 \mathrm{k} \Omega$, respectively. That is, $R 1 /(4 \cdot R 1+R 2)$ should be $1 / 15$.
2. To stabilize the power supply, place two $0.1-\mu \mathrm{F}$ capacitors near each LCD driver: one between the $\mathrm{V}_{\mathrm{CC}}$ and GND pins, and the other between the $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ pins.

## Absolute Maximum Ratings

|  | Symbol | Rating | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Power supply voltage for logic circuits | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 1 |
| Power supply voltage for LCD drive circuits | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-30.0$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |  |
| Input voltage 1 | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,2 |
| Input voltage 2 | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,3 |
| Operating temperature | $\mathrm{T}_{\text {opr }}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. The reference point is GND ( 0 V ).
2. Applies to pins CL1, CL2, M, SHL, $\bar{E}, D_{0}-D_{3}, \overline{\text { DISPOFF }}$.
3. Applies to pins V1, V3, and V4.
4. If the LSI is used beyond its absolute maximum ratings, it may be permanently damaged. It should always be used within its electrical characteristics in order to prevent malfunctioning or degradation of reliability.

## Electrical Characteristics

DC Characteristics for the HD66204F/HD66204TF ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=10$ to $\mathbf{2 8} \mathrm{V}$, and $\mathbf{T a}=\mathbf{- 2 0}$ to $+\mathbf{7 5}{ }^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbo | Pins | Min. | Typ. | Max. | Unit | Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | 1 | $0.7 \times V_{c c}$ | - | V | V |  |  |
| Input low voltage | $\mathrm{V}_{\text {IL }}$ | 1 | 0 | - | $0.3 \times$ | V |  |  |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | 2 | $V_{c c}-0.4$ | - | - | V | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ |  |
| Output low voltage | $\mathrm{V}_{\mathrm{OL}}$ | 2 | - | - | 0.4 | V | $\mathrm{l}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ |  |
| Vi-Yj on resistance | $\mathrm{R}_{\mathrm{ON}}$ | 3 | - | - | 4.0 | $\mathrm{k} \Omega$ | $\mathrm{I}_{\mathrm{ON}}=100 \mu \mathrm{~A}$ | 1 |
| Input leakage current 1 | $\mathrm{I}_{1 / 1}$ | 1 | -1.0 | - | 1.0 | $\mu \mathrm{A}$ | $V_{\mathbb{I N}}=V_{C C}$ to $G N D$ |  |
| Input leakage current 2 | $1{ }_{\text {IL2 }}$ | 4 | -25 | - | 25 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\text {CC }}$ to $\mathrm{V}_{\text {EE }}$ |  |
| Current consumption 1 | $\mathrm{I}_{\text {GND }}$ | - | - | - | 3.0 | mA | $\begin{aligned} & \mathrm{f}_{\mathrm{CL} 2}=8.0 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{CL1}}=20 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=28 \mathrm{~V} \end{aligned}$ | 2 |
| Current consumption 2 | $\mathrm{I}_{\mathrm{EE}}$ | - | - | 150 | 500 | $\mu \mathrm{A}$ | Same as above | 2 |
| Current consumption 3 | $\mathrm{I}_{\text {ST }}$ | - | - | - | 200 | $\mu \mathrm{A}$ | Same as above | 2,3 |

[^4]DC Characteristics for the HD66204FL/HD66204TFL ( $\mathrm{V}_{\mathrm{CC}}=2.7$ to $5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=$ 10 to $\mathbf{2 8} \mathrm{V}$, and $\mathbf{T a}=\mathbf{- 2 0}$ to $+\mathbf{7 5}{ }^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit | Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | 1 | $0.7 \times V_{C C}$ | $V_{C C}$ | V |  |  |
| Input low voltage | $\mathrm{V}_{\text {IL }}$ | 1 | 0 | $0.3 \times V_{c c}$ | V |  |  |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | 2 | $\mathrm{V}_{C C}-0.4$ | - | V | $\mathrm{l}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ |  |
| Output low voltage | $\mathrm{V}_{\mathrm{OL}}$ | 2 | - | 0.4 | V | $\mathrm{l}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ |  |
| $\mathrm{Vi} \mathrm{-Yj}$ on resistance | $\mathrm{R}_{\text {ON }}$ | 3 | - | 4.0 | k $\Omega$ | $\mathrm{I}_{\mathrm{ON}}=100 \mu \mathrm{~A}$ | 1 |
| Input leakage current 1 | $\mathrm{ILL}_{1}$ | 1 | -1.0 | 1.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ to GND |  |
| Input leakage current 2 | $\mathrm{ILL2}$ | 4 | -25 | 25 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ |  |
| Current consumption 1 | $\mathrm{I}_{\text {GND }}$ | - | - | 1.0 | mA | $\begin{aligned} & \mathrm{f}_{\mathrm{CL} 2}=4.0 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{CL} 1}=16.8 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{M}}=35 \mathrm{~Hz} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=28 \mathrm{~V} \\ & \text { Checker-board } \\ & \text { pattern } \end{aligned}$ | 2 |
| Current consumption 2 | $l_{\text {EE }}$ | - | - | 500 | $\mu \mathrm{A}$ | Same as above | 2 |
| Current consumption 3 | $\mathrm{I}_{\text {ST }}$ | - | - | 50 | $\mu \mathrm{A}$ | Same as above | 2, 3 |

Pins: 1. CL1, CL2, M, SHL, $\bar{E}, D_{0}-D_{3}, \overline{D I S P O F F}$
2. $\overline{\mathrm{CAR}}$
3. $Y_{1}-Y_{80}, V 1, V 3, V 4$
4. V1, V3, V4

Notes: 1. Indicates the resistance between one pin from $Y_{1}-Y_{80}$ and another pin from $V_{1,}, V 3, V 4$, and $\mathrm{V}_{\mathrm{EE}}$, when load current is applied to the Y pin; defined under the following conditions.
$V_{C C}-G N D=28 V$
$\mathrm{V} 1, \mathrm{~V} 3=\mathrm{V}_{\mathrm{CC}}-\left\{2 / 10\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)\right\}$
$\mathrm{V} 4=\mathrm{V}_{\mathrm{EE}}+\left\{2 / 10\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)\right\}$
V1 and V3 should be near $\mathrm{V}_{\mathrm{CC}}$ level, and V4 should be near $\mathrm{V}_{\mathrm{EE}}$ level (figure 6). All voltage must be within $\Delta \mathrm{V} . \Delta \mathrm{V}$ is the range within which $\mathrm{R}_{\mathrm{ON}}$, the LCD drive circuits' output impedance, is stable. Note that $\Delta V$ depends on power supply voltage $V_{C C}-V_{E E}$ (figure 7).
2. Input and output current is excluded. When a CMOS input is floating, excess current flows from the power supply through the input circuit. To avoid this, $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ must be held to $\mathrm{V}_{\mathrm{CC}}$ and GND levels, respectively.
3. Applies to standby mode.


Figure 6 Relation between Driver Output Waveform and Level Voltages


Figure 7 Relation between $V_{C C}-V_{E E}$ and $\Delta V$

## HITACHI

AC Characteristics for the HD66204F/HD66204TF ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm \mathbf{1 0 \%}$, GND $=\mathbf{0} \mathrm{V}$, and $\mathrm{Ta}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock cycle time | $\mathrm{t}_{\mathrm{CYC}}$ | CL2 | 125 | - | ns |  |
| Clock high-level width 1 | $\mathrm{t}_{\text {cwh }}$ | CL1, CL2 | 45 | - | ns |  |
| Clock low-level width | $\mathrm{t}_{\mathrm{CWL}}$ | CL2 | 45 | - | ns |  |
| Clock setup time | ${ }^{\text {t }}$ CL | CL1, CL2 | 80 | - | ns |  |
| Clock hold time | $t_{\text {HCL }}$ | CL1, CL2 | 80 | - | ns |  |
| Clock rise time | $\mathrm{t}_{\mathrm{r}}$ | CL1, CL2 | - | Note 1 | ns | 1 |
| Clock fall time | $\mathrm{t}_{\mathrm{f}}$ | CL1, CL2 | - | Note 1 | ns | 1 |
| Data setup time | $t_{\text {DS }}$ | $\mathrm{D}_{0}-\mathrm{D}_{3}, \mathrm{CL2}$ | 20 | - | ns |  |
| Data hold time | $t_{\text {DH }}$ | $\mathrm{D}_{0}-\mathrm{D}_{3}, \mathrm{CL} 2$ | 20 | - | ns |  |
| Enable (E) setup time | $\mathrm{t}_{\text {ESU }}$ | $\overline{\mathrm{E}}, \mathrm{CL2}$ | 30 | - | ns |  |
| Carry ( $\overline{\text { CAR }}$ ) output delay time | $\mathrm{t}_{\text {car }}$ | CAR, CL2 | - | 80 | ns | 2 |
| M phase difference time | ${ }^{\text {chm }}$ | M, CL2 | - | 300 | ns |  |
| CL1 cycle time | ${ }_{\text {t }}$ | CL1 | $\mathrm{t}_{\mathrm{CYC}} \times 50$ | - | ns |  |

AC Characteristics for the HD66204FL/HD66204TFL ( $\mathrm{V}_{\mathrm{CC}}=2.7$ to $\mathbf{5 . 5 V}$, $\mathbf{G N D}=\mathbf{0} \mathrm{V}$, and $\mathbf{T a}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock cycle time | $\mathrm{t}_{\mathrm{CrC}}$ | CL2 | 250 | - | ns |  |
| Clock high-level width 1 | $\mathrm{t}_{\text {cWH }}$ | CL1, CL2 | 95 | - | ns |  |
| Clock low-level width | $\mathrm{t}_{\mathrm{CWL}}$ | CL2 | 95 | - | ns |  |
| Clock setup time | ${ }_{\text {tscl }}$ | CL1, CL2 | 80 | - | ns |  |
| Clock hold time | $\mathrm{t}_{\mathrm{HCL}}$ | CL1, CL2 | 80 | - | ns |  |
| Clock rise time | $\mathrm{t}_{\mathrm{r}}$ | CL1, CL2 | - | Note 1 | 1 |  |
| Clock fall time | $t_{f}$ | CL1, CL2 | - | Note 1 | 1 |  |
| Data setup time | $t_{\text {DS }}$ | $\mathrm{D}_{0}-\mathrm{D}_{3}, \mathrm{CL2}$ | 50 | - | ns |  |
| Data hold time | $t_{\text {DH }}$ | $\mathrm{D}_{0}-\mathrm{D}_{3}, \mathrm{CL} 2$ | 50 | - | ns |  |
| Enable (E) setup time | $t_{\text {ESU }}$ | $\overline{\mathrm{E}, \mathrm{CL} 2}$ | 65 | - | ns |  |
| Carry ( $\overline{\mathrm{CAR}})$ output delay time | $\mathrm{t}_{\text {car }}$ | $\overline{\mathrm{CAR}}, \mathrm{CL} 2$ | - | 155 | ns | 2 |
| $M$ phase difference time | ${ }_{\text {t }}$ | M, CL2 | - | 300 | ns |  |
| CL1 cycle time | ${ }_{\text {t }}$ L1 | CL1 | $\mathrm{t}_{\mathrm{CYC}} \times 50$ | - | ns |  |

Notes: 1. $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}<\left(\mathrm{t}_{\mathrm{CYC}}-\mathrm{t}_{\mathrm{CWH}}-\mathrm{t}_{\mathrm{CWL}}\right) / 2$ and $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}} \leq 50 \mathrm{~ns}$
2. The load circuit shown in figure 8 is connected.

## HITACHI

## HD66204

Test point 0 攻 30 pF

Figure 8 Load Circuit


Figure 9 LCD Controller Interface Timing

## HD66205 (Dot Matrix Liquid Crystal Graphic Display Column Driver with 80-Channel Outputs)

## Description

The HD66205F/HD66205FL/HD66205TF/HD 66205TFL/HD66205T/HD66205TL, the row LCD driver, features low output impedance and as many as 80 LCD outputs powered by 80 internal LCD drive circuits, and can drive a large liquid crystal graphic display. Because this device is fabricated by the CMOS process, it is suitable for batterydriven portable equipment, which fully utilizes the low power dissipation of liquid crystal elements. The HD66205 has a complete line-up: the HD66205F, a standard device powered by $5 \mathrm{~V} \pm$ $10 \%$; the HD66205FL, a $2.7-5.5 \mathrm{~V}$, low power dissipation device; the HD66205TF and HD66205TFL, thin film package devices each powered by $5 \mathrm{~V} \pm 10 \%$ and $2.7-5.5 \mathrm{~V}$; and the HD66205T and HD66205TL, tape carrier package (TCP) devices powered by $5 \mathrm{~V} \pm 10 \%$ and 2.7-5.5 V , respectively.

## Features

- Duty cycle: $1 / 64$ to $1 / 240$
- High voltage — LCD drive: $10-28 \mathrm{~V}$
- Display off function
- Internal 80-bit shift register
- Various LCD controller interfaces
— LCTC series: HD63645, HD64645, HD64646
— LVIC series: HD66840, HD66841
— CLINE: HD66850


## Ordering Information

| Type No. | Voltage Range | Package |
| :--- | :--- | :--- |
| HD66205F | $5 \mathrm{~V} \pm 10 \%$ | FP-100 (flat package) |
| HD66205FL | $2.7-5.5 \mathrm{~V}$ | FP-100 (flat package) |
| HD66205TF | $5 \mathrm{~V} \pm 10 \%$ | TFP-100 (thin flat package) |
| HD66205TFL | $2.7-5.5 \mathrm{~V}$ | TFP-100 (thin flat package) |
| HD66205T | $5 \mathrm{~V} \pm 10 \%$ | TCP-92 (tape carrier package) |
| HD66205TL | $2.7-5.5 \mathrm{~V}$ | TCP-92 (tape carrier package) |

## HD66205

## Pin Arrangement



Top view

## Pin Description

| Symbol | Pin No. | Pin Name | Input/Output | Classification |
| :--- | :--- | :--- | :--- | :--- |
| $V_{\text {CC }}$ | 40 | $V_{\text {CC }}$ | - | Power supply |
| GND | 42 | GND | - | Power supply |
| $V_{\text {EE }}$ | 34 | $V_{\text {EE }}$ | - | Power supply |
| V1 | 37 | V1 | Input | Power supply |
| V5 | 35 | V5 | Input | Power supply |
| V6 | 36 | Clock | Input | Power supply |
| CL | 46 | M | Input | Control signal |
| M | 44 | Data in | Input | Control signal |
| DI | 48 | Data out | Output | Control signal |
| DO | 32 | Shift left | Input | Control signal |
| SHL | 41 | Display off | Input | Control signal |
| DISPOFF | 39 | X1-X80 | Output | LCD drive output |
| $X_{1}-X_{80}$ | $51-100,1-30$ | No connection | - | - |
| NC | $31,33,38,43$, |  |  |  |

## HD66205

## Pin Functions

## Power Supply

$\mathbf{V}_{\mathbf{C C}}, \mathbf{V}_{\text {EE }}, \mathbf{G N D}: \mathrm{V}_{\mathbf{C C}}-G N D$ supplies power to the internal logic circuits. $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ supplies power to the LCD drive circuits.

V1, V5, V6: Supply different levels of power to drive the LCD. V1 and $\mathrm{V}_{\mathrm{EE}}$ are selected levels, and V5 and V6 are non-selected levels. See figure 1.

## Control Signal

CL: Inputs data shift clock pulses for the shift register. At the falling edge of each CL pulse, the shift register shifts display data input via the DI pin.

M: Changes LCD drive outputs to AC.
DI: Inputs display data. DI of the first HD66205 must be connected to an LCD controller, and those of the other HD66205s must be connected to DI of the previous HD66205.

DO: Outputs display data. DO of the last HD66205 must be open, and those of the other HD66205s must be connected to DI of the next HD66205.

SHL: Selects the data shiftt direction for the shift register. See figure 2.
$\overline{\text { DISPOFF: }}$ A low $\overline{\text { DISP }}$ sets LCD drive outputs $\mathrm{X}_{1}-\mathrm{X}_{80}$ to V 1 level.

## LCD Drive Output

$\mathrm{X}_{1}-\mathrm{X}_{80}$ : Each X outputs one of the four voltage levels V1, V5, V6, or $\mathrm{V}_{\mathrm{EE}}$, depending on a combination of the M signal and display data levels. See figure 3.

Other
NC: Must be open.


Figure 1 Different Power Supply Voltage Levels for LCD Drive Circuits

| SHL level | Data shift directior | Common signa <br> scan direction |
| :--- | :---: | :---: |
| Low | $\mathrm{DI} \rightarrow \mathrm{SR} 1 \rightarrow \mathrm{SR} 2 \rightarrow \mathrm{SR} 80$ | $\mathrm{X} 1 \rightarrow \mathrm{X} 80$ |
| High | $\mathrm{DI} \rightarrow \mathrm{SR} 80 \rightarrow \mathrm{SR} 79 \rightarrow \mathrm{SR} 1$ | $\mathrm{X} 80 \rightarrow \mathrm{X} 1$ |

Figure 2 Selection of Display Data Shift Direction


Figure 3 Selection of LCD Drive Output Level

## HD66205

## Block Functions

## LCD Drive Circuit

The 80-bit LCD drive circuit generates four voltage levels $\mathrm{V} 1, \mathrm{~V} 5, \mathrm{~V} 6$, and $\mathrm{V}_{\mathrm{EE}}$, for driving an LCD panel. One of the four levels is output to the corresponding Y pin, depending on a combination of the M signal and the data in the shift register

## Shift Register

The 80 -bit shift register shifts data input via the DI pin by one bit, and the one bit of shifted-out data is output from the DO pin. Both actions occur simultaneously at the falling edge of each shift clock (CL) pulse

## Level Shifter

The level shifter changes $5-\mathrm{V}$ signals into highvoltage signals for the LCD drive circuit.

## Block Diagram



Comparison of the HD66205 with the HD61105

| Item | HD66205 | HD61105 |
| :--- | :--- | :--- |
| Display off function | Provided | Not provided |
| LCD drive voltage range | $10-28$ V | 10-26 V |
| Shift clock phase selection function | Not provided | Provided (FCS pin) |
| Relation between SHL and <br> LCD output destinations | See figure 4 | See figure 4 |
| Relation between LCD output <br> levels, M, and data | See figure 5 | See figure 5 |
| LCD drive V pins | V1, V5, V6 <br> (V2 level is the same as VEE level) | V1, V2, V5, V6 |


| SHL level | Data shift directior | Common signa <br> scan direction |
| :--- | :---: | :---: |
| Low | $\mathrm{DI} \rightarrow \mathrm{SR} 1 \rightarrow \mathrm{SR} 2 \rightarrow \mathrm{SR} 80$ | $\mathrm{X} 1 \rightarrow \mathrm{X} 80$ |
| High | $\mathrm{DI} \rightarrow \mathrm{SR} 80 \rightarrow \mathrm{SR} 79 \rightarrow \mathrm{SR} 1$ | $\mathrm{X} 80 \rightarrow \mathrm{X} 1$ |


| SHL level | Data shift directior | Common signa <br> scan direction |
| :--- | :---: | :---: |
| Low | DI $\rightarrow$ SR80 $\rightarrow$ SR79 $\rightarrow$ SR1 | $\mathrm{X} 80 \rightarrow \mathrm{X1}$ |
| High | DI $\rightarrow$ SR1 $\rightarrow$ SR2 $\rightarrow$ SR80 | $\mathrm{X} 1 \rightarrow \mathrm{X} 80$ |

Note the exact reverse relation for the two devices.

Figure 4 Relation between SHL and LCD Output Destinations for the HD66205 and HD61105
(

Figure 5 Relation between LCD Output Levels, M, and Data for the HD66205 and HD61105

## HITACHI

## Operation Timing

Figure 6 shows the operation timing for the Application Example.


Figure 6 Relation between SHL and LCD Output Destinations

## Application Example



Notes: 1. The resistances of R1 and R2 depend on the type of the LCD panel used. For example, for an LCD panel with a $1 / 15$ bias, R1 and R2 must be $3 \mathrm{k} \Omega$ and $33 \mathrm{k} \Omega$, respectively. That is, $R 1 /(4 \cdot R 1+R 2)$ should be $1 / 15$.
2. To stabilize the power supply, place two $0.1-\mu \mathrm{F}$ capacitors near each LCD driver: one between the $\mathrm{V}_{\mathrm{CC}}$ and GND pins, and the other between the $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ pins.

## Absolute Maximum Ratings

|  | Symbol | Rating | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Item | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 1 |
| Power supply voltage for logic circuits | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-30.0$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |  |
| Input voltage 1 | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,2 |
| Input voltage 2 | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,3 |
| Operating temperature | $\mathrm{T}_{\mathrm{opr}}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | -55 to +125 | ${ }^{\circ} \mathrm{C}$ | 4 |

Notes: 1. The reference point is GND ( 0 V ).
2. Applies to pins CL, M, SHL, DI, DISPOFF.
3. Applies to pins V1, V5, and V6.
4. -40 to $+125^{\circ} \mathrm{C}$ for TCP devices.
5. If the LSI is used beyond its absolute maximum ratings, it may be permanently damaged. It should always be used within its electrical characteristics in order to prevent malfunctioning or degradation of reliability.

## Electrical Characteristics

DC Characteristics for the HD66205F/HD66205TF/HD66205T ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ $-V_{E E}=10$ to 28 V , and $\mathbf{T a}=-\mathbf{2 0}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Typ. Max. | Unit | Condition | Note |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | 1 | $0.7 \times \mathrm{V}_{\mathrm{CC}}$ | - | $\mathrm{V}_{\mathrm{CC}}$ | V |  |  |
| Input low voltage | $\mathrm{V}_{\mathrm{IL}}$ | 1 | 0 | - | $0.3 \times \mathrm{V}_{\mathrm{CC}} \mathrm{V}$ |  |  |  |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | 2 | $\mathrm{~V}_{\mathrm{CC}}-0.4$ | - | - | V | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ |  |
| Output low voltage | $\mathrm{V}_{\mathrm{OL}}$ | 2 | - | - | 0.4 | V | $\mathrm{I}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ |  |
| $\mathrm{Vi-Yj}$ on resistance | $\mathrm{R}_{\mathrm{ON}}$ | 3 | - | - | 2.0 | $\mathrm{k} \Omega$ | $\mathrm{I}_{\mathrm{ON}}=100 \mu \mathrm{~A}$ | 1 |
| Input leakage current 1 | $\mathrm{I}_{\mathrm{ILI}}$ | 1 | -1.0 | - | 1.0 | $\mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ to GND |  |
| Input leakage current 2 | $\mathrm{I}_{\mathrm{IL2}}$ | 4 | -25 | - | 25 | $\mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ |  |
| Current consumption 1 | $\mathrm{I}_{\mathrm{GND}}$ | - | - | - | 100 | $\mu \mathrm{~A}$ | $\mathrm{f}_{\mathrm{CL}}=20 \mathrm{kHz}$ | 2 |
| Current consumption 2 | $\mathrm{I}_{\mathrm{EE}}$ | - | - | 150 | 500 | $\mu \mathrm{~A}$ | Same |  |

Pins and notes on next page.

DC Characteristics for the HD66204FL/HD66204TFL/HD66204TL (VC $\mathbf{V}_{\mathbf{C C}}=\mathbf{7}$ to $5.5 \mathrm{~V}, \mathrm{GND}=\mathbf{0} \mathrm{V}$, $V_{C C}-V_{\text {EE }}=10$ to $\mathbf{2 8} \mathbf{V}$, and $\mathbf{T a}=\mathbf{- 2 0}$ to $+\mathbf{7 5}{ }^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit | Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{\text {IH }}$ | 1 | $0.7 \times V_{c c}$ | $V_{\text {cc }}$ | V |  |  |
| Input low voltage | $\mathrm{V}_{\text {IL }}$ | 1 | 0 | $0.3 \times$ | V |  |  |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | 2 | $V_{c c}-0.4$ | - | V | $\mathrm{IOH}^{\text {a }}=-0.4 \mathrm{~mA}$ |  |
| Output low voltage | Va | 2 | - | 0.4 | V | $\mathrm{IOL}=0.4 \mathrm{~mA}$ |  |
| Vi-Yj on resistance | $\mathrm{R}_{\text {ON }}$ | 3 | - | 2.0 | $\mathrm{k} \Omega$ | $\mathrm{I}_{\mathrm{ON}}=100 \mathrm{~mA}$ | 1 |
| Input leakage current 1 | $\mathrm{ILL}^{1}$ | 1 | -1.0 | 1.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ to GND |  |
| Input leakage current 2 | $\mathrm{I}_{\text {LL2 }}$ | 4 | -25 | 25 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CCO}}$ to $\mathrm{V}_{\mathrm{EE}}$ |  |
| Current consumption 1 | $\mathrm{I}_{\text {GND }}$ | - | - | 100 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{CL}}=16.8 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{M}}=35 \mathrm{~Hz} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=28 \mathrm{~V} \end{aligned}$ | 2 |
| Current consumption 2 | $\mathrm{I}_{\mathrm{EE}}$ | - | - | 250 | $\mu \mathrm{A}$ | Same as above | 2 |

Pins: 1. CL, M, SHL, DI, DISPOFF
2. DO
3. $\mathrm{X}_{1}-\mathrm{X}_{80}, \mathrm{~V} 1, \mathrm{~V} 5, \mathrm{~V} 6$
4. V1, V5, V6

Notes: 1. Indicates the resistance between one pin from $X_{1}-X_{80}$ and another pin from $V_{1}, V 5, V 6$, and $V_{E E}$, when load current is applied to the X pin; defined under the following conditions.
$V_{C C}-V_{E E}=28 \mathrm{~V}$
$\mathrm{V} 1, \mathrm{~V} 6=\mathrm{V}_{\mathrm{CC}}-\left\{1 / 10\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)\right\}$
$V 5=V_{E E}+\left\{1 / 10\left(V_{C C}-V_{E E}\right)\right\}$
V1 and V6 should be near $\mathrm{V}_{\mathrm{CC}}$ level, and V5 should be near $\mathrm{V}_{\mathrm{EE}}$ level (figure 7). All voltage must be within $\Delta \mathrm{V} . \Delta \mathrm{V}$ is the range within which $\mathrm{R}_{\mathrm{ON}}$, the LCD drive circuits' output impedance, is stable. Note that $\Delta \mathrm{V}$ depends on power supply voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ (figure 8).
2. Input and output current is excluded. When a CMOS input is floating, excess current flows from the power supply through the input circuit. To avoid this, $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ must be held to $\mathrm{V}_{\mathrm{CC}}$ and GND levels, respectively.
3. Applies to standby mode.


Figure 7 Relation between Driver Output Waveform and Level Voltages


Figure 8 Relation between $V_{C C}-V_{E E}$ and $\Delta V$

AC Characteristics for the HD66205F/HD66205TF/HD66205T (VCC $\mathbf{V}_{\mathrm{CC}} \mathbf{V} \pm 10 \%$, GND $=0 \mathrm{~V}$, and $\mathrm{Ta}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit | Note |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Clock cycle time | $\mathrm{t}_{\mathrm{CYC}}$ | CL | 10 | - | $\mu \mathrm{s}$ |  |
| Clock high-level width 1 | $\mathrm{t}_{\mathrm{CWH}}$ | CL | 50 | - | ns |  |
| Clock low-level width | $\mathrm{t}_{\mathrm{CWL}}$ | CL | 1.0 | - | $\mu \mathrm{s}$ |  |
| Clock rise time | $\mathrm{t}_{\mathrm{r}}$ | CL | - | 30 | ns |  |
| Clock fall time | $\mathrm{t}_{\mathrm{t}}$ | CL | - | 30 | ns |  |
| Data setup time | $\mathrm{t}_{\mathrm{DS}}$ | $\mathrm{DI,CL}$ | 100 | - | ns |  |
| Data hold time | $\mathrm{t}_{\mathrm{DH}}$ | $\mathrm{DI}, \mathrm{CL}$ | 100 | - | ns |  |
| Data output delay time | $\mathrm{t}_{\mathrm{DD}}$ | $\mathrm{DO}, \mathrm{CL}$ | - | 3.0 | $\mu \mathrm{~s}$ | 1 |
| Data output hold time | $\mathrm{t}_{\mathrm{DHW}}$ | $\mathrm{DO}, \mathrm{CL}$ | 100 | - | ns |  |

AC Characteristics for the HD66205FL/HD66205TFL/HD66205TL ( $\mathrm{V}_{\mathrm{CC}}=2.7$ to 5.5 V , GND $=0 \mathrm{~V}$, and $\mathbf{T a}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit | Note |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Clock cycle time | $\mathrm{t}_{\mathrm{C} Y \mathrm{C}}$ | CL | 10 | - | $\mu \mathrm{s}$ |  |
| Clock high-level width 1 | $\mathrm{t}_{\mathrm{CWH}}$ | CL | 80 | - | ns |  |
| Clock low-level width | $\mathrm{t}_{\mathrm{CWL}}$ | CL | 1.0 | - | $\mu \mathrm{s}$ |  |
| Clock rise time | $\mathrm{t}_{\mathrm{r}}$ | CL | - | 30 | ns |  |
| Clock fall time | $\mathrm{t}_{\mathrm{f}}$ | CL | - | 30 | ns |  |
| Data setup time | $\mathrm{t}_{\mathrm{DS}}$ | $\mathrm{DI}, \mathrm{CL}$ | 100 | - | ns |  |
| Data hold time | $\mathrm{t}_{\mathrm{DH}}$ | $\mathrm{DI}, \mathrm{CL}$ | 100 | - | ns |  |
| Data output delay time | $\mathrm{t}_{\mathrm{DD}}$ | $\mathrm{DO}, \mathrm{CL}$ | - | 7.0 | $\mu \mathrm{~s}$ | 1 |
| Data output hold time | $\mathrm{t}_{\mathrm{DHW}}$ | $\mathrm{DO}, \mathrm{CL}$ | 100 | - | ns |  |

Notes: 1. The load circuit shown in figure 9 is connected.
test point
 30 pF

Figure 9 Load Circuit

## HD66205



Figure 10 LCD Controller Interface Timing

# HD66214T/HD66214TL (Micro-TAB)-(80-Channel Column Driver in Micro-TCP) 

## Description

The HD66214T/HD66214TL, the column driver for a large liquid crystal graphic display, features as many as 80 LCD outputs powered by 80 internal LCD drive circuits. This device latches 4bit parallel data sent from an LCD controller, and generates LCD drive signals. In standby mode provided by its internal standby function, only one drive circuit operates, lowering power dissipation. The HD66214, packaged in an 8 -mm-wide microtape carrier package (micro-TCP), enables a compact LCD system with a narrower frame (peripheral areas for LCD drivers) -about half as large as that os an existing system. The HD66214 provides HD66214T, a standard device powered by $5 \mathrm{~V} \pm 10 \%$, and HD66214TL, a low power dissipation device powered by 2.7-5.5 V suitable for battery-driven portable equipment such as notebook personal computers and palm-top personal computers.

## Features

- Duty cycle: $1 / 64$ to $1 / 240$
- High voltage
— LCD drive: 10-28 V
- High clock speed
- 8 MHz max under 5-V operation (HD66214T)
- 4 MHz max under 3-V operation (HD66244TL)
- Display off function
- Internal automatic chip enable signal generator
- Various LCD controller interfaces
- LCTC series: HD63645, HD64645, HD64646
— LVIC series: HD66840, HD66841
- CLINE: HD66850
- 98-pin TCP


## Pin Arrangement



## Pin Description

| Symbol | Pin No. | Pin Name | Input/Output | Classification |
| :--- | :--- | :--- | :--- | :--- |
| $V_{\text {CC }}$ | 1,12 | $V_{\text {CC }}$ | - | Power supply |
| GND | 14 | GND | - | Power supply |
| $V_{\text {EE }}$ | 15 | $V_{\text {EE }}$ | - | Power supply |
| V1 | 18 | V1 | Input | Power supply |
| V3 | 17 | V3 | Input | Power supply |
| V4 | 16 | Clock 1 | Input | Control signal |
| CL1 | 8 | Clock 2 | Input | Control signal |
| CL2 | 7 | M | Input | Control signal |
| $M$ | 9 | Data 0-data 3 | Input | Control signal |
| $D_{0}-D_{3}$ | $3-6$ | Shift left | Input | Control signal |
| SHL | 13 | Enable | Input | Control signal |
| $\bar{E}$ | 2 | Carry | Output | Control signal |
| $\overline{C A R}$ | 11 | Display off | Input | Control signal |
| DISPOFF | 10 | Y1-Y80 | Output | LCD drive output |
| $Y_{1}-Y_{80}$ | $19-98$ |  |  |  |

## HITACHI

## HD66214T/HD66214TL (Micro-TAB)

## Pin Functions

## Power Supply

$\mathbf{V}_{\mathbf{C C}}, \mathbf{V}_{\text {EE }}, \mathbf{G N D}: \mathrm{V}_{\mathrm{CC}}-\mathrm{GND}$ supplies power to the internal logic circuits. Vcc-VEE supplies power to the LCD drive circuits.

V1, V3, V4: Supply different levels of power to drive the LCD. V1 and $\mathrm{V}_{\mathrm{EE}}$ are selected levels, and V3 and V4 are non-selected levels. See figure 1.

## Control Signal

CL1: Inputs display data latch pulses for the line data latch circuit. The line data latch circuit latches display data input from the 4 -bit latch circuit, and outputs LCD drive signals corresponding to the latched data, both at the falling edge of each CL1 pulse.

CL2: Inputs display data latch pulses for the 4-bit latch circuit. The 4-bit latch circuit latches display data input via $D_{0}-D_{3}$ at the falling edge of each CL2 pulse.

## M: Changes LCD drive outputs to AC.

$\mathbf{D}_{\mathbf{0}}-\mathbf{D}_{3}$ : Input display data. High-voltage level of data corresponds to a selected level and turns an LCD pixel on, and low-voltage level data corresponds to a non-selected level and turns an LCD pixel off.

SHL: Shifts the destinations of display data output. See figure 2.
$\overline{\mathrm{E}}$ : A low $\overline{\mathrm{E}}$ enables the chip, and a high $\overline{\mathrm{E}}$ disables the chip.

CAR: Outputs the $\overline{\mathrm{E}}$ signal to the next HD66214 if HD66214s are connected in cascade.
 $\mathrm{Y}_{1}-\mathrm{Y}_{80}$ to V1 level.

## LCD Drive Output

$\mathbf{Y}_{\mathbf{1}}-\mathbf{Y}_{\mathbf{8 0}}$ : Each Y outputs one of the four voltage levels V1, V3, V4, or $\mathrm{V}_{\mathrm{EE}}$, depending on a combination of the M signal and display data levels. See figure 3.


Figure 1 Different Power Supply Voltage Levels for LCD Drive Circuits


Figure 2 Selection of Destinations of Display Data Output


Figure 3 Selection of LCD Drive Output Level

## HITACHI

## Block Functions

Controller: The controller generates the latch signal at the falling edge of each CL2 pulse for the 4-bit latch circuit.

## 4-Bit Latch Circuit

The 4-bit latch circuit latches 4-bit parallel data input via the D0 to D3 pins at the timing generated by the control circuit.

## Line Data Latch Circuit

The 80-bit line data latch circuit latches data input from the 4-bit latch circuit, and outputs the latched data to the level shifter, both at the falling edge of each clock 1 (CL1) pulse.

## Level Shifter

The level shifter changes $5-\mathrm{V}$ signals into highvoltage signals for the LCD drive circuit.

## LCD Drive Circuit

The 80-bit LCD drive circuit generates four voltage levels V1, V3, V4, and VEE, for driving an LCD panel. One of the four levels is output to the corresponding Y pin, depending on a combination of the M signal and the data in the line data latch circuit.

## Block Diagram



## Ordering Information

| Type No. | Voltage Range | Outer Lead Pitch 1 | Outer Lead Pitch 2 | Device Length |
| :--- | :--- | :--- | :--- | :--- |
| HD66214TA1 | $5 \mathrm{~V} \pm 10 \%$ | 0.15 mm | 0.80 mm | 3 sprocket holes |
| HD66214TA1L | $2.7-5.5 \mathrm{~V}$ | 0.15 mm | 0.80 mm | 3 sprocket holes |
| HD66214TA2 | $5 \mathrm{~V} \pm 10 \%$ | 0.18 mm | 0.80 mm | 3 sprocket holes |
| HD66214TA2L | $2.7-5.5 \mathrm{~V}$ | 0.18 mm | 0.80 mm | 3 sprocket holes |
| HD66214TA3 | $5 \mathrm{~V} \pm 10 \%$ | 0.20 mm | 0.80 mm | 3 sprocket holes |
| HD66214TA3L | $2.7-5.5 \mathrm{~V}$ | 0.20 mm | 0.80 mm | 3 sprocket holes |
| HD66214TA4 | $5 \mathrm{~V} \pm 10 \%$ | 0.22 mm | 0.80 mm | 3 sprocket holes |
| HD66214TA4L | $2.7-5.5 \mathrm{~V}$ | 0.22 mm | 0.80 mm | 3 sprocket holes |
| HD66214TA5 | $5 \mathrm{~V} \pm 10 \%$ | 0.25 mm | 0.80 mm | 3 sprocket holes |
| HD66214TA5L | $2.7-5.5 \mathrm{~V}$ | 0.25 mm | 0.80 mm | 3 sprocket holes |
| HD66214TA6 | $5 \mathrm{~V} \pm 10 \%$ | 0.20 mm | 0.45 mm | 3 sprocket holes |
| HD66214TA6L | $2.7-5.5 \mathrm{~V}$ | 0.20 mm | 0.45 mm | 3 sprocket holes |
| HD66214TA7 | $5 \mathrm{~V} \pm 10 \%$ | 0.22 mm | 0.45 mm | 3 sprocket holes |
| HD66214TA7L | $2.7-5.5 \mathrm{~V}$ | 0.22 mm | 0.45 mm | 3 sprocket holes |
| HD66214TA8 | $5 \mathrm{~V} \pm 10 \%$ | 0.25 mm | 0.55 mm | 3 sprocket holes |
| HD66214TA8L | $2.7-5.5 \mathrm{~V}$ | 0.25 mm | 0.55 mm | 3 sprocket holes |

Notes: 1. Outer lead pitch 1 is for LCD drive output pins, and outer lead pitch 2 for the other pins.
2. Device length includes test pad areas.
3. Spacing between two sprocket holes is 4.75 mm .
4. Tape film is Upirex (a trademark of Ube Industries, Ltd.).
5. 35 -mm-wide tape is used.
6. Leads are plated with Sn .

Comparison of the HD66214 with the HD61104

| Item | HD66214 | HD61104 |
| :--- | :--- | :--- |
| Clock speed | 8.0 MHz max. | 3.5 MHz max. |
| Display off function | Provided | Not provided |
| LCD drive voltage range | $10-28 \mathrm{~V}$ | $10-26 \mathrm{~V}$ |
| Relation between SHL and <br> LCD output destinations | See figure 4 | See figure 4 |
| Relation between LCD output <br> levals, M, and data | See figure 5 | See figure 5 |
| LCD drive V pins | V1, V3, V4 <br> (V2 level is the same as VEE level) | V1, V2, V3, V4 |
| Storage temperature | -40 to 125² | -55 to 125 ${ }^{\circ} \mathrm{C}$ |
| Package | TCP (tape carrier package) | QFP (quad flat package) |



Note the exact reverse relation for the two devices.

Figure 4 Relation between SHL and LCD Output Destinations for the HD66214 and HD61104


Figure 5 Relation between LCD Output Levels, M, and Data for the HD66214 and HD61104

## Operation Timing



## HITACHI

## Application Example



Notes: 1. The resistances of R1 and R2 depend on the type of the LCD panel used. For example, for an LCD panel with a $1 / 15$ bias, R1 and R2 must be $3 \mathrm{k} \Omega$ and $33 \mathrm{k} \Omega$, respectively. That is, $\mathrm{R} 1 /(4 \cdot \mathrm{R} 1+\mathrm{R} 2)$ should be $1 / 15$.
2. To stabilize the power supply, place two $0.1-\mu \mathrm{F}$ capacitors near each LCD driver: one between the $\mathrm{V}_{\mathrm{CC}}$ and GND pins, and the other between the $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{EE}}$ pins.

## HD66214T/HD66214TL (Micro-TAB)

## Absolute Maximum Ratings

|  | Symbol | Rating | Unit | Note |
| :--- | :--- | :--- | :--- | :--- |
| Power supply voltage for logic circuits | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +7.0 | V | 1 |
| Power supply voltage for LCD drive circuits | $\mathrm{V}_{\mathrm{EE}}$ | $\mathrm{V}_{\mathrm{CC}}-30.0$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |  |
| Input voltage 1 | $\mathrm{V}_{\mathrm{T} 1}$ | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,2 |
| Input voltage 2 | $\mathrm{V}_{\mathrm{T} 2}$ | $\mathrm{~V}_{\mathrm{EE}}-0.3$ to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | 1,3 |
| Operating temperature | $\mathrm{T}_{\text {opr }}$ | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |  |
| Storage temperature | $\mathrm{T}_{\text {sto }}$ | -40 to +125 | ${ }^{\circ} \mathrm{C}$ |  |

Notes: 1. The reference point is GND ( 0 V ).
2. Applies to pins CL1, CL2, M, SHL, $\bar{E}, D_{0}-D_{3}, \overline{\text { DISPOFF }}$.
3. Applies to pins V1, V3, and V4.
4. If the LSI is used beyond its absolute maximum ratings, it may be permanently damaged. It should always be used within its electrical characteristics in order to prevent malfunctioning or degradation of reliability.

## Electrical Characteristics

DC Characteristics for the HD66214T ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{GND}=\mathbf{0} \mathrm{V}, \mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=10$ to 28 V , and $\mathrm{Ta}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Typ. Max. | Unit | Condition | Note |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | 1 | $0.7 \times \mathrm{V}_{\mathrm{CC}}$ | - | $\mathrm{V}_{\mathrm{CC}}$ | V |  |  |  |
| Input low voltage | $\mathrm{V}_{\mathrm{IL}}$ | 1 | 0 | - | $0.3 \times \mathrm{V}_{\mathrm{CC}} \mathrm{V}$ |  |  |  |  |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | 2 | $\mathrm{~V}_{\mathrm{CC}}-0.4$ | - | - | V | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ |  |  |
| Output low voltage | $\mathrm{V}_{\mathrm{OL}}$ | 2 | - | - | 0.4 | V | $\mathrm{I}_{\mathrm{OL}}=0.4 \mathrm{~mA}$ |  |  |
| Vi-Yj on resistance | $\mathrm{R}_{\mathrm{ON}}$ | 3 | - | - | 4.0 | $\mathrm{k} \Omega$ | $\mathrm{I}_{\mathrm{ON}}=100 \mu \mathrm{~A}$ | 1 |  |
| Input leakage current 1 | $\mathrm{I}_{\mathrm{IL} 1}$ | 1 | -1.0 | - | 1.0 | $\mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ to GND |  |  |
| Input leakage current 2 | $\mathrm{I}_{\mathrm{IL} 2}$ | 4 | -25 | - | 25 | $\mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ |  |  |
| Current consumption 1 | $\mathrm{I}_{\mathrm{GND}}$ | - | - | - | 3.0 | mA | $\mathrm{f}_{\mathrm{CL} 2}=8.0 \mathrm{MHz}$ | 2 |  |
|  |  |  |  |  |  |  | $f_{\mathrm{CL} 1}=20 \mathrm{kHz}$ |  |  |
| Current consumption 2 | $\mathrm{I}_{\mathrm{EE}}$ | - | - | 150 | 500 | $\mu \mathrm{~A}$ | Same as above | 2 |  |
| Current consumption 3 | $\mathrm{I}_{\mathrm{ST}}$ | - | - | - | 200 | $\mu \mathrm{~A}$ | Same as above | 2,3 |  |

Pins and notes on next page.

DC Characteristics for the HD66214TL ( $\mathrm{V}_{\mathbf{C C}}=2.7$ to $5.5 \mathrm{~V}, \mathrm{GND}=\mathbf{0} \mathrm{V}, \mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=10$ to 28 V , and $\mathbf{T a}=\mathbf{- 2 0}$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit | Condition | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage | $\mathrm{V}_{\text {IH }}$ | 1 | $0.7 \times V_{C C}$ | $V_{C C}$ | V |  |  |
| Input low voltage | $\mathrm{V}_{\text {IL }}$ | 1 | 0 | $0.3 \times V_{C C}$ | V |  |  |
| Output high voltage | $\mathrm{V}_{\mathrm{OH}}$ | 2 | $\mathrm{V}_{\mathrm{CC}}-0.4$ | - | V | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA}$ |  |
| Output low voltage | $\mathrm{V}_{\mathrm{OL}}$ | 2 | - | 0.4 | V | $\mathrm{IOL}^{2}=0.4 \mathrm{~mA}$ |  |
| Vi-Yj on resistance | $\mathrm{R}_{\text {ON }}$ | 3 | - | 4.0 | $\mathrm{k} \Omega$ | $\mathrm{I}_{\mathrm{ON}}=100 \mu \mathrm{~A}$ | 1 |
| Input leakage current 1 | $\mathrm{ILL}_{1}$ | 1 | -1.0 | 1.0 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\text {CC }}$ to GND |  |
| Input leakage current 2 | ILL2 | 4 | -25 | 25 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{EE}}$ |  |
| Current consumption 1 | $\mathrm{I}_{\text {GND }}$ | - | - | 1.0 | mA | $\begin{aligned} & \mathrm{f}_{\mathrm{CL2} 2}=4.0 \mathrm{MHz} \\ & \mathrm{f}_{\mathrm{CL1}}=16.8 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{M}}=35 \mathrm{~Hz} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=28 \mathrm{~V} \\ & \text { Checker-board } \\ & \text { pattern } \end{aligned}$ | 2 |
| Current consumption 2 | $\mathrm{I}_{\mathrm{EE}}$ | - | - | 500 | $\mu \mathrm{A}$ | Same as above | 2 |
| Current consumption 3 | $\mathrm{I}_{\text {ST }}$ | - | - | 50 | $\mu \mathrm{A}$ | Same as above | 2,3 |

Pins: 1. CL1, CL2, M, SHL, $\bar{E}, D_{0}-D_{3}, \overline{D I S P O F F}$
2. $\overline{C A R}$
3. $Y_{1}-Y_{80}, V 1, V 3, V_{4}$
4. V1, V3, V4

Notes: 1. Indicates the resistance between one pin from $Y_{1}-Y_{80}$ and another pin from V1, V3, V4, and $\mathrm{V}_{\mathrm{EE}}$, when load current is applied to the Y pin; defined under the following conditions.
$V_{C C}-G N D=28 \mathrm{~V}$
$\mathrm{V} 1, \mathrm{~V} 3=\mathrm{V}_{\mathrm{CC}}-\left\{2 / 10\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)\right\}$
$\mathrm{V} 4=\mathrm{V}_{\mathrm{EE}}+\left\{2 / 10\left(\mathrm{~V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}\right)\right\}$
V1 and V3 should be near Vcc level, and V4 should be near $\mathrm{V}_{\mathrm{EE}}$ level (figure 6). All voltage must be within $\Delta \mathrm{V}$. $\Delta \mathrm{V}$ is the range within which $\mathrm{R}_{\mathrm{ON}}$, the LCD drive circuits' output impedance, is stable. Note that $\Delta \mathrm{V}$ depends on power supply voltage $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ (figure 7 ).
2. Input and output current is excluded. When a CMOS input is floating, excess current flows from the power supply through the input circuit. To avoid this, $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ must be held to $\mathrm{V}_{\mathrm{CC}}$ and GND levels, respectively.
3. Applies to standby mode.

## HD66214T/HD66214TL (Micro-TAB)



Figure 6 Relation between Driver Output Waveform and Level Voltages


Figure 7 Relation between $\mathbf{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ and $\Delta \mathrm{V}$

AC Characteristics for the HD66214T $\left(V_{C C}=5 \mathrm{~V} \pm 10 \%, G N D=0 V\right.$, and $\mathbf{T a}=-20$ to $+75^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock cycle time | ${ }^{\text {cher }}$ | CL2 | 125 | - | ns |  |
| Clock high-level width 1 | $\mathrm{t}_{\text {cWh }}$ | CL1, CL2 | 45 | - | ns |  |
| Clock low-level width | ${ }^{\text {t }}$ WL | CL2 | 45 | - | ns |  |
| Clock setup time | ${ }_{\text {t }}^{\text {SLL }}$ | CL1, CL2 | 80 | - | ns |  |
| Clock hold time | $\mathrm{t}_{\mathrm{HCL}}$ | CL1, CL2 | 80 | - | ns |  |
| Clock rise time | $\mathrm{t}_{\mathrm{r}}$ | CL1, CL2 | - | Note 1 | ns | 1 |
| Clock fall time | $t_{f}$ | CL1, CL2 | - | Note 1 | ns | 1 |
| Data setup time | $t_{\text {DS }}$ | $\mathrm{D}_{0}-\mathrm{D}_{3}, \mathrm{CL} 2$ | 20 | - | ns |  |
| Data hold time | ${ }^{\text {t }}$ t | $\mathrm{D}_{0}-\mathrm{D}_{3}, \mathrm{CL2}$ | 20 | - | ns |  |
| Enable ( $\overline{\mathbf{E}}$ ) setup time | $\mathrm{t}_{\text {ESU }}$ | $\overline{\mathrm{E}}, \mathrm{CL2}$ | 30 | - | ns |  |
| Carry ( $\overline{\mathrm{CAR}}$ ) output delay time | $\mathrm{t}_{\text {car }}$ | $\overline{\mathrm{CAR}}, \mathrm{CL} 2$ | - | 80 | ns | 2 |
| M phase difference time | $\mathrm{t}_{\mathrm{CM}}$ | M, CL2 | - | 300 | ns |  |
| CL1 cycle time | ${ }_{\text {cli }}$ | CL1 | $\mathrm{t}_{\mathrm{CYC}} \times 50$ | - | ns |  |

AC Characteristics for the HD66214TL ( $\mathrm{V}_{\mathrm{CC}}=2.7$ to $5.5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, and $\mathbf{T a}=\mathbf{- 2 0}$ to $+\mathbf{7 5}{ }^{\circ} \mathrm{C}$, unless otherwise noted.)

| Item | Symbol | Pins | Min. | Max. | Unit | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock cycle time | $\mathrm{t}_{\mathrm{CrC}}$ | CL2 | 250 | - | ns |  |
| Clock high-level width 1 | ${ }^{\text {t }}$ ( ${ }^{\text {WH }}$ | CL1, CL2 | 95 | - | ns |  |
| Clock low-level width | ${ }_{\text {t }}$ WL | CL2 | 95 | - | ns |  |
| Clock setup time | ${ }_{\text {t }}^{\text {SCL }}$ | CL1, CL2 | 80 | - | ns |  |
| Clock hold time | $\mathrm{t}_{\mathrm{HCL}}$ | CL1, CL2 | 120 | - | ns |  |
| Clock rise time | $\mathrm{t}_{\mathrm{r}}$ | CL1, CL2 | - | Note1 | ns | 1 |
| Clock fall time | $t_{f}$ | CL1, CL2 | - | Note1 | ns | 1 |
| Data setup time | $t_{\text {dS }}$ | $\mathrm{D}_{0}-\mathrm{D}_{3}, \mathrm{CL} 2$ | 50 | - | ns |  |
| Data hold time | $t_{\text {DH }}$ | $\mathrm{D}_{0}-\mathrm{D}_{3}, \mathrm{CL} 2$ | 50 | - | ns |  |
| Enable ( $\overline{\mathrm{E}}$ ) setup time | $\mathrm{t}_{\text {ESU }}$ | $\overline{\mathrm{E}}, \mathrm{CL2}$ | 65 | $\square$ | ns |  |
| Carry ( $\overline{\mathrm{CAR}}$ ) output delay time | $t_{\text {car }}$ | $\overline{\mathrm{CAR}, \mathrm{CL} 2}$ | - | 155 | ns | 2 |
| M phase difference time | ${ }_{\text {t }}{ }_{\text {cm }}$ | M, CL2 | - | 300 | ns |  |
| CL1 cycle time | $\mathrm{t}_{\mathrm{CL} 1}$ | CL1 | $\mathrm{t}_{\mathrm{CYC}} \times 50$ | - | ns |  |

Notes: 1. $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}<\left(\mathrm{t}_{\mathrm{CYC}}-\mathrm{t}_{\mathrm{CWH}}-\mathrm{t}_{\mathrm{CWL}}\right) / 2$ and $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}} \leq 50 \mathrm{~ns}$
2. The load circuit shown in figure 8 is connected.

Test poinl 0 $\frac{1}{1}{ }^{30 \mathrm{pF}}$

Figure 8 Load Circuit


Figure 9 LCD Controller Interface Timing

# HD66702 LCD-II/E20 (Dot Matrix Liquid Crystal Display Controller and Driver) 

## Description

The LCD-II/E20 (HD66702) dot matrix liquid crystal display controller and driver LSI displays alphanumerics, kana characters, and symbols. It drives a dot matrix liquid crystal display under 4bit or 8 -bit microprocessor control. Since all the functions required for dot matrix liquid crystal display drive are internally provided on one chip, a small system can be configured with this LSI.

A single LCD-II/E20 can display up to two lines, each of 20 characters. The addition of driver LSI HD44100s enables a maximum display of two lines, each of 40 characters.

The LCD-II/E20 of 3-V power supply (whose development is under consideration) is suitable for any portable battery-driven apparatus requiring low power dissipation.

| Ordering Information |  |  |
| :--- | :--- | :--- |
|  |  | Operating <br> Voltage |
| Type No. | Package | VCD66702 |
| 144-pin bare chip | 4.5 to 5.5 V |  |
| HCD66702L | 144-pin bare chip | 2.7 to 3.3 V |


| Display Type | Duty Cycle | When not Extended | When Extended <br> with an HD44100H | Maximum Extension |
| :--- | :--- | :--- | :--- | :--- |
| 1 -line display | $1 / 8$ | 20 characters $\times 1$ line | 28 characters $\times 1$ line | 80 characters $\times 1$ line |
|  | $1 / 11$ | 20 characters $\times 1$ line | 28 characters $\times 1$ line | 80 characters $\times 1$ line |
| 2 -line display | $1 / 16$ | 20 characters $\times 2$ lines | 28 characters $\times 2$ lines | 40 characters $\times 2$ lines |

## Block Diagram (LCD-II/E20 Interior)



## LCD-II/E20 Pad Arrangement



## LCD-II Family Comparison

| Item |  | $\begin{aligned} & \text { LCD-II } \\ & \text { (HD44780) } \end{aligned}$ | $\begin{aligned} & \text { LCD-II/A } \\ & \text { (HD66780) } \end{aligned}$ | $\begin{aligned} & \text { LCD-II/E20 } \\ & \text { (HD66702) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| Power supply voltage |  | $5 \mathrm{~V} \pm 10 \%$ | $5 \mathrm{~V} \pm 10 \%$ | $5 \mathrm{~V} \pm 10 \%$ for standard version; $3 \mathrm{~V} \pm 10 \%$ for low $\mathrm{V}_{\mathrm{cc}}$ version |
| Liquid crystal drive voltage VLCD | 1/4 bias | 3.0 to 11 V | 3.0 V to $\mathrm{V}_{\text {cc }}$ | 3.0 to 6.0 V |
|  | $1 / 5$ bias | 4.6 to 11 V | 3.0 V to $\mathrm{V}_{\mathrm{cc}}$ | 3.0 to 6.0 V |
| Max display digits per chip |  | 16 digits <br> ( 8 digits $\times 2$ lines) | 16 digits <br> ( 8 digits $\times 2$ lines) | 40 digits <br> (20 digits $\times 2$ lines) |
| Display duty cycle |  | 1/8, 1/11 and 1/16 | 1/8, 1/11 and 1/16 | 1/8, 1/11 and 1/16 |
| CG ROM |  | 7,200 bits <br> (160 character fonts of $5 \times 7$ dots and 32 character fonts of $5 \times 10$ dots) | 12,000 bits <br> (240 character fonts of $5 \times 10$ dots) | 7,200 bits <br> ( 160 character fonts of $5 \times 7$ dots and 32 character fonts of $5 \times 10$ dots) |
| CG RAM |  | 64 bytes | 64 bytes | 64 bytes |
| DD RAM |  | 80 bytes | 80 bytes | 80 bytes |
| Segment signals |  | 40 | 40 | 100 |
| Common signals |  | 16 | 16 | 16 |
| Liquid crystal drive waveform |  | A | B | B |
| Ladder resistor for liquid crystal drive power supply |  | External | External | External |
| Clock source |  | External resistor, external ceramic filter, or external clock | External resistor, external ceramic filter, or external clock | External resistor, or external clock |
| Rf oscillation frequency (frame frequency) |  | $270 \mathrm{kHz} \pm 30 \%$ ( 59 to 110 Hz for $1 / 8$ and $1 / 16$ duty cycles; 43 to 80 Hz for $1 / 11$ duty cycle) | $270 \mathrm{kHz} \pm 30 \%$ <br> ( 59 to 110 Hz for $1 / 8$ and $1 / 16$ duty cycles; 43 to 80 Hz for $1 / 11$ duty cycle) | $320 \mathrm{kHz} \pm 30 \%$ ( 69 to 128 Hz for $1 / 8$ and $1 / 16$ duty cycles; 50 to 93 Hz for $1 / 11$ duty cycle) |
| Rf resistance |  | $91 \mathrm{k} \Omega \pm 2 \%$ | $83 \mathrm{k} \Omega \pm 2 \%$ | $68 \mathrm{k} \Omega$ (T.B.D.) for standard version; $56 \mathrm{k} \Omega$ (T.B.D.) for low $\mathrm{V}_{\mathrm{cc}}$ version |
| Instructions |  | Fully compatible with | in the LCD-II family |  |
| CPU bus timing |  | 1 MHz | 2 MHz | 1 MHz |
| Package |  | QFP1420-80, QFP1414-80, and 80-pin bare chip | QFP1420-80 and QFP1414-80 | 144-pin bare chip (no package) |

Note: Development of QFP2020-144 (144-pin quad flat package) is under consideration.

## Electrical Characteristics

## Absolute Maximum Ratings for Low Vcc Version

| Item | Symbol | Unit | Rating | Note |
| :--- | :--- | :--- | :--- | :--- |
| Power supply voltage (1) | $\mathrm{V}_{\mathrm{cc}}$ | V | -0.3 to +7.0 |  |
| Power supply voltage (2) | $\mathrm{V}_{1}$ to $\mathrm{V}_{5}$ | V | -0.3 to +7.0 | 3 |
| Input voltage | $\mathrm{V}_{\mathrm{t}}$ | V | -0.3 to $\mathrm{V}_{\mathrm{cc}}+0.3$ |  |
| Operating temperature | $\mathrm{T}_{\mathrm{opr}}$ | ${ }^{\circ} \mathrm{C}$ | -20 to +75 | 4 |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | ${ }^{\circ} \mathrm{C}$ | -55 to +125 |  |

Notes: 1. If LSIs are used above absolute maximum ratings, they may be permanently destroyed. Using them within electrical characteristic limits is strongly recommended for normal operation. Use beyond these conditions will cause malfunction and poor reliability.
2. All voltage values are referenced to $\mathrm{GND}=0 \mathrm{~V}$.
3. Applies to $V_{1}$ to $V_{5}$; must maintain $V_{c c} \geq V_{1} \geq V_{2} \geq V_{3} \geq V_{4} \geq V_{5}$; see below.


The conditions of $\mathrm{V}_{1}$ and $\mathrm{V}_{5}$ voltages are for proper operation of the LSI and not for the LCD output level. The LCD drive voltage condition for the LCD output level is specified in "LCD voltage VLCD."
4. This temperature is for packaged devices; $+75^{\circ} \mathrm{C}$ is the guaranteed operating temperature for bare chip devices.

DC Characteristics for Low $V_{c c}$ Version ( $V_{c c}=\mathbf{3 V} \pm 10 \%, T_{a}=\mathbf{- 2 0} \mathbf{C}$ to $+\mathbf{7 5}^{\circ} \mathrm{C}^{* 1}$ )

| Item | Symbol | Unit | Test Conditions | min. | typ. | max. | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage (1) | $\mathrm{V}_{\mathrm{H} 1}$ | V |  | T.B.D. | - | $V_{c c}$ | 2 |
| Input low voltage (1) | $\mathrm{V}_{\text {LL1 }}$ | V |  | -0.3 | - | T.B.D. | 2 |
| Input high voltage (2) (OSC1) | $\mathrm{V}_{1 \mathrm{H} 2}$ | V |  | T.B.D. | - | $V_{c c}$ | 11 |
| Input low voltage (2) (OSC1) | VIL2 | V |  | - | - | T.B.D. | 11 |
| Output high voltage (1) ( $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ ) | $\mathrm{VOH}^{1}$ | V | $-\mathrm{OH}=0.1 \mathrm{~mA}$ | T.B.D. | - | - | 3 |
| Output low voltage (1) ( $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ ) | VOL1 | V | $\mathrm{lOL}=0.1 \mathrm{~mA}$ | - | - | T.B.D. | 3 |
| Output high voltage (2) (except DB0-DB7) | VOH2 | V | $-\mathrm{lOH}=0.04 \mathrm{~mA}$ | T.B.D. | - | - | 4 |
| Output low voltage (2) (except DB0-DB7) | VOL2 | V | $\mathrm{lOL}=0.04 \mathrm{~mA}$ | - | - | T.B.D. | 4 |
| Driver ON resistance (COM pin) | RCOM | k $\Omega$ | $\begin{aligned} & \pm \mathrm{ld}=0.05 \mathrm{~mA} \\ & \text { (all COM pins) } \end{aligned}$ | - | - | 20 | 9 |
| Driver ON resistance (SEG pin) | Rseg | k $\Omega$ | $\begin{aligned} & \pm \mathrm{ld}_{\mathrm{d}}=0.05 \mathrm{~mA} \\ & \text { (all SEG pins) } \\ & \hline \end{aligned}$ | - | - | 30 | 9 |
| Input/Output leakage current | ll | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {in }}=0$ to $\mathrm{V}_{\text {cc }}$ | -1 | - | 1 | 5 |
| Pull-up MOS current (RS, R/W) | $-l_{p}$ | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{cc}}=3 \mathrm{~V}$ | T.B.D. | T.B.D. | T.B.D. |  |
| Power supply current | lac | mA | Rf oscillation, external clock operation, $\mathrm{V}_{\mathrm{cc}}=3 \mathrm{~V}$ fosc $=320 \mathrm{kHz}$ |  | T.B.D. |  | 6,10 |
| LCD voltage | VLCD1 | V | $\mathrm{V}_{\mathrm{cc}}-\mathrm{V}_{5} \quad 1 / 5$ bias | 3.0 | - | 6.0 | 12 |
|  | VLCD2 | V | $\mathrm{V}_{\mathrm{cc}}-\mathrm{V}_{5} \quad 1 / 4$ bias | 3.0 | - | 6.0 | 12 |

Notes for DC Characteristics on pages 983 and 984.

AC Characteristics for Low $V_{c c}$ Version ( $\mathrm{V}_{\mathrm{cc}}=\mathbf{3} \mathrm{V} \pm \mathbf{1 0 \%}, \mathrm{T}_{\mathrm{a}}=\mathbf{- 2 0} \mathbf{C}$ to $\mathbf{+ 7 5}^{\circ} \mathbf{C}^{\boldsymbol{*}} \mathbf{1}$ ) Clock Characteristics

| Item | Symbol | Unit | Test Conditions | min. | typ. | max. | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| External clock operating frequency | $f_{\text {cp }}$ | kHz |  | 125 | - | 410 | 7 |
| External clock duty cycle | Duty | \% |  | 45 | 50 | 55 | 7 |
| External clock rise time | trcp | $\mu \mathrm{s}$ |  | - | - | 0.2 | 7 |
| External clock fall time | trcp | $\mu \mathrm{s}$ |  | - | - | 0.2 | 7 |
| Rf oscillation internal clock operating frequency | fosc | kHz | Rf = T.B.D. | 230 | 320 | 410 | 8 |

Notes on pages 983 and 984

## Bus Timing Characteristics

## Write Operation

| Item | Symbol | Unit | Test Conditions | min. | typ. | max. |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Enable cycle time | tCYCE | ns | Figure 1 | 1000 | - | - |
| Enable pulse high level width | PWEH | ns | Figure 1 | 450 | - | - |
| Enable rise/fall time | tEr, tEf | ns | Figure 1 | - | - | 25 |
| Setup time for RS, R/W, E | tAS | ns | Figure 1 | 40 | - | - |
| Address hold time | tAH | ns | Figure 1 | 10 | - | - |
| Data setup time | tDSW | ns | Figure 1 | 195 | - | - |
| Data hold time | tH | ns | Figure 1 | 10 | - | - |

## Read Operation

| Item | Symbol | Unit | Test Conditions | min. | typ. | max. |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Enable cycle time | tCYCE | ns | Figure 2 | 1000 | - | - |
| Enable pulse high level width | PWEH | ns | Figure 2 | 450 | - | - |
| Enable rise/fall time | tEr, tEf | ns | Figure 2 | - | - | 25 |
| Setup time for RS, R/W, E | tAS | ns | Figure 2 | 40 | - | - |
| Address hold time | tAH | ns | Figure 2 | 10 | - | - |
| Data delay time | tDDR | ns | Figure 2 | - | - | 320 |
| Data hold time | tDHR | ns | Figure 2 | 20 | - | - |

Segment extension signal timing

| Item | Symbol | Unit | Test Conditions | min. | typ. | max. |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Clock pulse high level width | tCWH | ns | Figure 3 | 800 | - | - |
| Clock pulse low level width | tCWL | ns | Figure 3 | 800 | - | - |
| Clock setup time | tCSU | ns | Figure 3 | 500 | - | - |
| Data setup time | tSU | ns | Figure 3 | 300 | - | - |
| Data hold time | tDH | ns | Figure 3 | 300 | - | - |
| M delay time | tDM | ns | Figure 3 | -1000 | - | 1000 |
| Clock rise/fall time | tct | ns | Figure 3 |  | - | 100 |

Power supply conditions for using internal reset circuit
Since the internal reset circuit will not operate normally in the 3-V Vcc LCD-II/E20, initialize the LSI by instruction.

## HITACHI

## Bus Timing Characteristics

| Absolute Maximum Ratings for Standard $\mathbf{V}_{\mathbf{c c}}$ Version |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  | Symbol | Unit | Rating | Note |
| Item | $\mathrm{V}_{\mathrm{cc}}$ | V | -0.3 to +7.0 |  |
| Power supply voltage (1) |  |  |  |  |
| Power supply voltage (2) | $\mathrm{V}_{1}$ to $\mathrm{V}_{5}$ | V | -0.3 to +7.0 | 3 |
| Input voltage | $\mathrm{V}_{\mathrm{t}}$ | V | -0.3 to $\mathrm{V}_{\mathrm{cc}}+0.3$ |  |
| Operating temperature | $\mathrm{T}_{\mathrm{opr}}$ | ${ }^{\circ} \mathrm{C}$ | -20 to +75 | 4 |
| Storage temperature | $\mathrm{T}_{\mathrm{stg}}$ | ${ }^{\circ} \mathrm{C}$ | -55 to +125 |  |

Notes: 1. If LSls are used above absolute maximum ratings, they may be permanently destroyed. Using them within electrical characteristic limits is strongly recommended for normal operation. Use beyond these conditions will cause malfunction and poor reliability.
2. All voltage values are referenced to $\mathrm{GND}=0 \mathrm{~V}$.
3. Applies to $\mathrm{V}_{1}$ to $\mathrm{V}_{5}$; must maintain $\mathrm{V}_{\mathrm{cc}} \mathrm{V}_{1} \geq \mathrm{V}_{2} \geq \mathrm{V}_{3} \geq \mathrm{V}_{4} \geq \mathrm{V}_{5}$; see below.

(A) $=V_{C C}-V_{5}$
(B) $=V_{C C}-V_{1}$

The conditions of $\mathrm{V}_{1}$ and $\mathrm{V}_{5}$ voltages are for proper
(A) $\geqq 1.5 \mathrm{~V}$
(B) $\leqq 0.25 \times(A)$ operation of the LSI and not for the LCD output level. The LCD drive voltage condition for the LCD output level is specified in "LCD voltage VLCD."
4. This temperature is for packaged devices; $+75^{\circ} \mathrm{C}$ is the guaranteed operating temperature for bare chip devices.

DC Characteristics for Standard Version ( $\mathrm{V}_{\mathbf{c c}}=5 \mathrm{~V} \pm \mathbf{1 0 \%}, \mathrm{T}_{\mathrm{a}}=\mathbf{- 2 0}{ }^{\circ} \mathrm{C}$ to $+\mathbf{7 5}^{\circ} \mathrm{C}^{\boldsymbol{*}} \mathbf{1}$ )

| Item | Symbol | Unit | Test Conditions |  | min. | typ. | max. | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage (1) | $\mathrm{V}_{\mathrm{H} 1}$ | V |  |  | 2.2 | - | $V_{c c}$ | 2 |
| Input low voltage (1) | $\mathrm{V}_{\text {LL1 }}$ | V |  |  | -0.3 | - | 0.6 | 2 |
| Input high voltage (2) (OSC1) | $\mathrm{V}_{1 \mathrm{H} 2}$ | V |  |  | $\mathrm{V}_{\mathrm{cc}}-1$ | - | $\mathrm{V}_{\mathrm{cc}}$ | 11 |
| Input low voltage (2) (OSC1) | $\mathrm{V}_{\text {IL2 }}$ | V |  |  | - | - | 1.0 | 11 |
| Output high voltage (1) ( $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ ) | VOH1 | V | $-\mathrm{OH}=0.205 \mathrm{~mA}$ |  | 2.4 | - | - | 3 |
| Output low voltage (1) ( $\mathrm{DB}_{0}-\mathrm{DB}_{7}$ ) | VoL1 | V | $\mathrm{lOL}=1.6 \mathrm{~mA}$ |  | - | - | 0.4 | 3 |
| Output high voltage (2) (except DB0-DB7) | VOH2 | V | $-\mathrm{IOH}=0.04 \mathrm{~mA}$ |  | 0.9 Vcc | - | - | 4 |
| Output low voltage (2) (except DB0-DB7) | VOL2 | V | $\mathrm{lOL}=0.04 \mathrm{~mA}$ |  | - | - | $0.1 \mathrm{~V}_{\mathrm{cc}}$ | 4 |
| Driver ON resistance (COM pin) | Rcom | k $\Omega$ | $\begin{aligned} & \pm \mathrm{ld}=0.05 \mathrm{~mA} \\ & \text { (all COM pins) } \end{aligned}$ |  | - | - | 20 | 9 |
| Driver ON resistance (SEG pin) | Rseg | k $\Omega$ | $\pm l_{d}=0.05 \mathrm{~mA}$(all SEG pins) |  | - | - | 30 | 9 |
| Input/Output leakage current | 1 l | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {in }}=0$ to $\mathrm{V}_{\text {cc }}$ |  | -1 | - | 1 | 5 |
| Pull-up MOS current (RS, RW) | $-l_{p}$ | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ |  | T.B.D. | 125 | T.B.D. |  |
| Power supply current for RS, RW | lcc | mA | Rf oscillation, external clock operation, $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ fosc $=320 \mathrm{kHz}$ |  |  | T.B.D |  | 6,10 |
| LCD voltage | VLCD1 | V | $\mathrm{V}_{\mathrm{cc}}-\mathrm{V}_{5}$ | 1/5 bias | 3.0 | - | 6.0 | 12 |
|  | VLCD2 | V | $\mathrm{V}_{\mathrm{cc}}-\mathrm{V}_{5}$ | 1/4 bias | 3.0 | - | 6.0 | 12 |

Notes for DC Characteristics on pages 983 and 984.

## AC Characteristics for Standard Version ( $\mathrm{V}_{\mathbf{c c}}=\mathbf{5} \mathrm{V} \pm \mathbf{1 0 \%}, \mathrm{T}_{\mathrm{a}}=\mathbf{- 2 0} \mathbf{C}$ to $\mathbf{7 5}^{\circ} \mathrm{C}^{\boldsymbol{*}} \mathbf{1}$ )

Clock Characteristics

| Item | Symbo | Unit | Test Conditions | min. | typ. | max. | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| External clock operating frequency | $f_{C p}$ | kHz |  | 125 | - | 410 | 7 |
| External clock duty cycle | Duty | \% |  | 45 | 50 | 55 | 7 |
| External clock rise time | trap | $\mu \mathrm{s}$ |  | - | - | 0.2 | 7 |
| External clock fall time | trcp | $\mu \mathrm{s}$ |  | - | - | 0.2 | 7 |
| Rf oscillation internal clock operating frequency | fosc | kHz | Rf = T.B.D. | 230 | 320 | 410 | 8 |

Notes on pages 983 and 984

## Bus Timing Characteristics (see note on page 14 for load circuits)

## Write Operation

| Item | Symbol | Unit | Test Conditions | min. | typ. | max. |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Enable cycle time | tCYCE | ns | Figure 1 | 1000 | - | - |
| Enable pulse high level width | PWEH | ns | Figure 1 | 450 | - | - |
| Enable rise/fall time | tEr, tEf | ns | Figure 1 | - | - | 25 |
| Setup time for RS, R/W, E | tAS | ns | Figure 1 | 40 | - | - |
| Address hold time | tAH | ns | Figure 1 | 10 | - | - |
| Data setup time | tDSW | ns | Figure 1 | 195 | - | - |
| Data hold time | tH | ns | Figure 1 | 10 | - | - |

## Read Operation

| Item | Symbol | Unit | Test Conditions | min. | typ. | max. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable cycle time | tCYCE | ns | Figure 2 | 1000 | - | - |
| Enable pulse high level width | PWEH | ns | Figure 2 | 450 | - | - |
| Enable rise/fall time | tEr, tef | ns | Figure 2 | - | - | 25 |
| Setup time for RS, R/W, E | tas | ns | Figure 2 | 40 | - | - |
| Address hold time | taH | ns | Figure 2 | 10 | - | - |
| Data delay time | tDDR | ns | Figure 2 | - | - | 320 |
| Data hold time | tDHR | ns | Figure 2 | 20 | - | - |

Segment extension signal timing

| Item | Symbol | Unit | Test Conditions | min. | typ. | max. |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Clock pulse high level width | tCWH | ns | Figure 3 | 800 | - | - |
| Clock pulse low level width | tCWL | ns | Figure 3 | 800 | - | - |
| Clock setup time | tCSU | ns | Figure 3 | 500 | - | - |
| Data setup time | tSU | ns | Figure 3 | 300 | - | - |
| Data hold time | tDH | ns | Figure 3 | 300 | - | - |
| M delay time | tDM | ns | Figure 3 | -1000 | - | 1000 |
| Clock rise/fall time | tct | ns | Figure 3 | - | - | 100 |

## Power supply conditions for using internal reset circuit

| Item | Symbol | Unit | Test Conditions | min. | typ. | max. |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Power supply rise time | trCC | ms | Figure 4 | 0.1 | - | 10 |
| Power supply off time | tOFF | ms | Figure 4 | 1 | - | - |

Note: 1. The following are //O terminal configurations except for liquid crystal display output.

- Input Terminal Applicable Terminals: E (MOS without pull up)

- Applicable Terminals: RS, RW
(MOS with pull up)

- Output Terminal

Applicable Terminals: $\mathrm{CL}_{1}, \mathrm{CL}_{2}, \mathrm{M}, \mathrm{D}$


- I/O Terminal

Applicable Terminals: $\mathrm{DB}_{0}$ to $\mathrm{DB}_{7}$


Note: 2. Input terminals and $\mathrm{I} / \mathrm{O}$ terminals. Excludes $\mathrm{OSC}_{1}$ terminals.
Note: 3. I/O terminals.
Note: 4. Output terminals.
Note: 5. Current flowing through pull-up MOSs and output drive MOSs is excluded.
Note: 6. Input/output current is excluded. When CMOS input is at an intermediate level, excessive current flows through the input circuit to the power supply. To avoid this, input level must be fixed at high or low.

Note: 7. External clock operation.


Note: 8. Internal oscillator operation using oscillation resistor Rf.


$$
\begin{aligned}
& R_{\mathrm{f}} 56 \mathrm{k} \Omega \pm 2 \%\left(\mathrm{~V}_{\mathrm{cc}}=3 \mathrm{~V}\right) \\
& \mathrm{Rf}_{\mathrm{f}} 68 \mathrm{k} \Omega \pm 2 \%\left(\mathrm{~V}_{\mathrm{cc}}=5 \mathrm{~V}\right)
\end{aligned} \quad \text { Reference values (T.B.D.) }
$$

Since oscillation frequency varies depending on $O S C_{1}$ and $O S C_{2}$ terminal capacitance, wiring length for these terminals should be minimized.
Note: 9. Applies to both VCOM and VSEG voltage drops.
VCOM: From power suply terminal $\mathrm{V}_{\mathrm{cc}}, \mathrm{V}_{1}, \mathrm{~V}_{4}, \mathrm{~V}_{5}$ to each common signal terminal (COM1 to COM16)
VSEG: From power suply terminal $\mathbf{V}_{\mathbf{c c}}, \mathbf{V}_{\mathbf{2}}, \mathbf{V}_{\mathbf{3}}, \mathbf{V}_{6}$ to each segment signal terminal ( $\mathrm{SEG}_{1}$ to $\mathrm{SEG}_{40}$ )
Note: 10. Relation between operation frequency and current consumption is shown in this diagram ( $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$ ).


Note: 11. Applied to $O S C_{1}$ terminal.
Note: 12. The condition for COM pin voltage drop (VCOM) and SEG pin voltage drop (VSEG).

## Timing Characteristics

## Write operation



Figure 1 Write Operation

## Read operation



Figure 2 Read Operation

## Interface signals with driver LSI HD44100H



Figure 3 Extension Driver Interface Timing

## Power on sequence



Figure 4 Power on Sequence
Notes: 1. toff defines the time of power off for momentary power supply dip or when power supply is repeatedly turned on and off.
2. 2.7 when $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V}$, and 4.5 V when $\mathrm{V}_{\mathrm{cc}}=3 \mathrm{~V}$.
3. Since the internal reset circuit will not operate normally if the above conditions are not satisfied, initialize the LSI by instruction. Refer to "Initializing by Instruction."

## HITACHI

## Note: Load Circuits

Data bus DB0-DB7


Segment extention signals


## Terminal Function

Table 1 Functional Description of Terminals

| Signal Name | No. of Lines | Input/ Output | Connected to | Function |
| :---: | :---: | :---: | :---: | :---: |
| RS | 1 | Input | MPU | Signal to select registers. <br> 0 : Instruction register (for write) <br> Busy flag: address counter (for read) <br> 1: Data register (for read and write) |
| R/W | 1 | Input | MPU | Signal to select read (R) and write (W). <br> 0 : Write <br> 1: Read |
| E | 1 | Input | MPU | Operation start signal for data read/write. |
| DB4-DB7 | 4 | Input/Output | MPU | Higher order 4 bidirectional three-state data bus lines. Used for data transfer between the MPU and the LCD-II/E20. DB7 can be used as a BUSY flag. |
| $\overline{\mathrm{DB}} 0-\mathrm{DB3}$ | 4 | Input/Output | MPU | Lower order 4 bidirectional three-state data bus lines. Used for data transfer between the MPU and the LCD-II/E20. These four are not used during 4-bit operation. |
| $\mathrm{CL}_{1}$ | 1 | Output | HD44100H | Clock to latch serial data $D$ sent to the driver LSI HD44100H. |
| $\mathrm{CL}_{2}$ | 1 | Output | HD44100H | Clock to shift serial data D. |
| M | 1 | Output | HD44100H | Switch signal to convert liquid crystal drive waveform to AC. |
| D | 1 | Output | HD44100H | Sends character pattern data corresponding to each common signal serially. |
| $\mathrm{COM}_{1}-\mathrm{COM}_{16}$ | 16 | Output | Liquid crystal display | Common signals that are not used are changed to non-selection waveforms. That is, $\mathrm{COM}_{9}-\mathrm{COM}_{10}$ are non-selection waveforms at $1 / 8$ duty factor, and $\mathrm{COM}_{12}-\mathrm{COM}_{16}$ are non-selection waveforms at $1 / 11$ duty factor. |
| SEG1-SEG100 | 100 | Output | Liquid crystal display | Segment signal. |
| $V_{1}-V_{5}$ | 5 |  | Power supply | Power supply for liquid crystal display drive. |
| $\mathrm{V}_{\mathrm{cc},}$ GND | 2 |  | Power supply | $\mathrm{V}_{\mathrm{cc}}$ : +5 V , GND: 0 V . |
| TEST | 1 | Input | - | Test pin; to be grounded. |
| EXT | 1 | Input | - | Test pin; to be grounded. |

## Function Of Each Block

## Register

The HD66702 had two 8-bit registers, an instruction register (IR), and a data register (DR).

The IR stores instruction codes such as display clear and cursor shift, and address information for display data RAM (DD RAM) and character generator RAM (CG RAM). The IR can be written from the MPU but not read by the MPU.

The DR temporarily stores data to be written into the DD RAM or the CG RAM and data to be read out from DD RAM or CG RAM. Data written into the DR from the MPU is automatically written into the DD RAM or the CG RAM by internal operation. The DR is also used for data storage when reading data is read from the DD RAM or the CG RAM. When address information is written into the IR, data is read into the DR from the DD RAM or the CG RAM by internal operation. Data transfer to the MPU is then completed by the MPU reading DR. After the MPU reads the DR, data in the DD RAM or CG RAM at the next address is sent to the DR for the next read from the MPU. Register selector (RS)
signals make their selection from these two registers.

## Busy flag (BF)

When the busy flag is 1 , the HD66702 is in the internal operation mode, and the next instruction will not be accepted. As table 2 shows, the busy flag is output to $\mathrm{DB}_{7}$ when $\mathrm{RS}=0$ and $\mathrm{R} / \mathrm{W}=1$. The next instruction must be written after ensuring that the busy flag is 0 .

Address counter (AC)
The address counter (AC) assigns addresses to DD and CG RAMs. When an instruction for address is written in IR, the address information is sent from IR to AC. Selection of either DD or CG RAM is also determined concurrently by the instruction.

After writing into (or reading from) DD or CG RAM display data, $A C$ is automatically incremented by +1 (or decremented by -1 ). AC contents are output to $\mathrm{DB}_{0}-\mathrm{DB}_{6}$ when $\mathrm{RS}=0$ and $\mathrm{R} / \mathrm{W}=1$, as shown in table 2 .

Table 2 Register Selection

| RS | R/W | Operation |
| :--- | :--- | :--- |
| 0 | 0 | IR write as internal operation (Display clear, etc.) |
| 0 | 1 | Read busy flag ( $\mathrm{DB}_{7}$ ) and address counter ( $\mathrm{DB}_{0}-\mathrm{DB}_{6}$ ) |
| 1 | 0 | DR write as internal operation (DR to DD or CG RAM) |
| 1 | 1 | DR read as internal operation (DD or CG RAM to DR) |

## HD66702 LCD-II/E20

## Display data RAM (DD RAM)

The display data RAM (DD RAM) stores display data represented in 8 -bit character codes. Its capacity is $80 \times 8$ bits, or 80 characters. The display data RAM (DD RAM) that is not used for display can be used as a general data RAM.

Relations between DD RAM addresses and positions on the liquid crystal display are shown below.

The DD RAM address (ADD) is set in the address counter (AC) and is represented in hexadecimal.

(Example) DD RAM address 4E

| 1 | 0 | 0 | 1 | 1 | 1 | 0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |



1-Line Display ( $\mathrm{N}=0$ )

| (digit) | 1 | 2 | 3 | 4 | 5 |  | 79 | 80 | $\leftarrow$ | Display Position |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1-line | 00 | 01 | 02 | 03 | 04 | ..................... | 4E | 4F | $\leftarrow$ | DD RAM |

1. When there are fewer than 80 display characters, the display begins at the head position. For example, 20 characters using an HD66702 are displayed as:


When the display shift operation is performed, the
DD RAM address moves as:

$$
\begin{array}{|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|}
\hline 01 & 02 & 03 & 04 & 05 & 06 & 07 & 08 & 09 & \mathrm{OA} & \mathrm{OB} & \mathrm{OC} & \mathrm{OD} & \mathrm{OE} & \mathrm{OF} & 10 & 11 & 12 & 13 & 14 \\
\hline
\end{array} \begin{array}{l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|}
\text { (Shift left) } \\
\hline 4 \mathrm{AF} & 00 & 01 & 02 & 03 & 04 & 05 & 06 & 07 & 08 & \mathrm{OQ} & \mathrm{OA} & \mathrm{OB} & \mathrm{OC} & \mathrm{OD} & 0 \mathrm{EE} & \mathrm{OF} & 10 & 11 & 12 \\
\text { (Shift right) }
\end{array}
$$

2. 28-character display using an HD66702 and an HD 44100 H is as shown below:


When the display shift operation is performed, the DD RAM address moves as:

$$
\begin{array}{|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|l|}
\hline 01 & 02 & 03 & 04 & 05 & 06 & 07 & 08 & 09 & \mathrm{OA} & \mathrm{OB} & \mathrm{OC} & \mathrm{OD} & \mathrm{OE} & \mathrm{OF} & 10 & 11 & 12 & 13 & 14 & 15 & 16 & 17 & 18 & 19 & 1 \mathrm{~A} & 1 \mathrm{~B} \\
\hline 1 \mathrm{C} \\
\text { (Shift left) } \\
\hline
\end{array}
$$


3. The relation between display position and DD RAM address when the number of display digits is increased through the use of one HD66702 and two or more HD44100H's can be considered an extension of 2.

Since the increase can be 8 digits for each additional HD 44100 H , up to 80 digits can be displayed by externally connecting 8 HD44100H's.


2-Line Display ( $\mathrm{N}=1$ )

| Digit | 1 | 2 | 3 | 4 | 5 |  | 3940 |  | « Display |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1st line | 00 | 01 | 02 | 03 | 04 | ...... | 26 | 27 | DD RAM address |
| 2nd line | 40 | 41 | 42 | 43 | 44 |  | 66 | 67 |  |

1. When the number of display characters is less than $40 \times 2$ lines, the 2 lines are displayed from the head. Note that the first line end
address and the second line start address are not consecutive. For example, when an HD66702 is used, 20 characters $\times 2$ lines are displayed as:


When display shift is performed, the DD RAM address moves as:


HITACHI
2. 28 characters $\times 2$ lines are displayed when an HD66702 and an HD44100H are used.


When display shift is performed, the DD RAM address moves as follows:

3. The relation between display position and DD RAM address when the number of display digits is increased by using one HD66702 and two or more HD 44100 H 's, can be considered an extension of 2.

Since the increase can be 8 digits $\times 2$ lines for each additional HD44100H, up to 40 digits 2 lines can be displayed by connecting three HD44100H's externally.


## Character Generator ROM (CG ROM)

The character generator ROM generates $5 \times 7$ dot or $5 \times 10$ dot character patterns from 8 -bit character codes. It can generate $1605 \times 7$ dot character patterns and $325 \times 10$ dot character patterns. Table 5 shows the relation between character codes and character patterns in the Hitachi standard HD66702. User defined character patterns are also available by mask-programmed ROM.

## Character Generator RAM (CG RAM)

In the character generator RAM, the user can rewrite character patterns by program. With $5 \times 7$
dots, 8 character patterns can be written and with 5 $\times 10$ dots, 4 characters can be written.

Write the character codes in the left column of table 5 to display character patterns stored in CG RAM.

Table 6 shows the relation between CG RAM addresses and data and display patterns.

As table 6 shows, an area that is not used for display can be used as a general data RAM.

## HITACHI

## Modifying Character Patterns

1. Character Pattern Development Procedure


Figure 5 Character Pattern Development Procedure

The numbers in figure 5 correspond to the following operations:
(1) Determine the correspondence between character codes and character patterns.
(2) Create a listing indicating the correspondence between EPROM addresses and data.
(3) Program character patterns in the EPROM.
(1) Send the EPROM to Hitachi.
(5) Hitachi performs computer processing with the EPROM to create a character pattern listing and sends it to the user.
(6) If there is no problem in the character pattern listing, Hitachi creates a trial LSI and sends samples to the user. The user evaluates the samples. When it is confirmed that character
patterns are correctly written, Hitachi starts mass production of the LSI.

## 2. Programming Character Patterns

This section explains the correspondence between addresses and data used to program character patterns in EPROM. The LCD-II/E20 character generator ROM can generate $1605 \times$ 70 -dot character patterns and $325 \times 10$-dot character patterns for a total of 192 different character patterns.

## a. 5×7-dot Character Pattern

For a $5 \times 7$-dot character pattern, EPROM address data and character pattern correspond with each other as shown below. Table 3 is an example of the correspondence between EPROM address data and character pattern ( $5 \times$ 7 dots).

Table 3 Example of Correspondence between EPROM Address Data and Character Pattern ( $5 \times 7$ dots)

(1) EPROM address A10 to $\mathrm{A}_{3}$ correspond to a character code.
(2) EPROM addresses $\mathrm{A}_{2}$ to $\mathrm{A}_{0}$ specify a line position of character pattern.
(3) EPROM data $\mathrm{O}_{4}$ to $\mathrm{O}_{0}$ correspond to character pattern data.
(4) A lit display position (black) corresponds to 1.
(5) Fill line 8 (cursor position) of character pattern with 0 .
(6) EPROM data $\mathrm{O}_{5}$ to $\mathrm{O}_{7}$ are not used.

## b. $5 \times 10$-dot Character Pattern

For a $5 \times 10$-dot character pattern, EPROM address data and character pattern correspond with each other as shown in table 4.
(1) EPROM addresses $\mathrm{A}_{10}$ to $\mathrm{A}_{3}$ correspond to a character code. Set A8 and A9 of character pattern line 9 and later lines to 0 .
(2) EPROM addresses $A_{2}$ to $A_{0}$ specify a line position of character pattern.
(3) EPROM data $\mathrm{O}_{4}$ to $\mathrm{O}_{0}$ correspond to character pattern data.
(4) A lit display position (black) corresponds to 1 .
(5) Fill line 11 (cursor position) of character pattern with 0 .
(6) EPROM data $\mathrm{O}_{5}$ to $\mathrm{O}_{7}$ are not used.
c. Handling Unused Character Patterns
(1) EPROM data outside the character pattern area
Ignored by the character generator ROM for display operation so it can be 0 or 1 .
(2) EPROM data in CG RAM area Ignored by the character generator ROM for display operation so it can be 0 or 1 .
(3) EPROM data used when the user does not use any HD66702 character pattern
Handled in one of the two ways explained below. Select one of the two ways according to the user application.
(a) When unused character patterns are not programed
If an unused character code is written in the LCD-II/E20 DD RAM, all dots are lit. No programming for a character pattern is equivalent to all bits lit. (This is because EPROM is filled with 1s when the EPROM is erased.)
(b) Program 0 for unused character patterns
Nothing is displayed even if unused character codes are written in LCDII/E20 DD RAM. (This is equivalent to space.)

Table 4 Example of Correspondence between EPROM Address Data and Character Pattern ( $5 \times 10$ dots)


Table 5 Correspondence between Character Codes and Character Pattern (Hitachi Standard HD66702)

| $\begin{aligned} & \text { Higher } \\ & \text { Lower } 4 \text { bits } \\ & 4 \text { bits } \end{aligned}$ | 0000 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\times \times \times \times 0000$ | CG RAM (1) |  | $\mathrm{con}^{-2}$ | \% 0 | gand | ${ }^{0}$ | 5000 |  | -name |  | men | 8 | $\mathrm{F}_{\mathrm{men}}^{\infty}$ |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| $\times \times \times \times 0001$ | (2) |  | I |  | $\ln _{6}$ | men |  | IE |  |  | $8{ }^{\text {a }}$ | comblen |  |
| $\times \times \times 0010$ | (3) | $\pi$ |  |  |  | $\mathrm{Sen}^{\text {ma }}$ | ${ }^{\circ \pi}$ |  | $=5^{8}$ |  |  | \%axas. | \%osem |
| $\times \times \times \times 0011$ | (4) |  |  | 8 |  | $t^{\infty}$ | ana |  |  |  |  | $0_{000}^{\infty 000}$ | 80 |
| $\times \times \times \times 0100$ | (5) |  |  | $\mathrm{Sa}^{8}$ |  |  |  | ${ }^{\text {con }}$ |  | 0. | $\mathrm{Ca}^{1}$ | 8 | ${ }_{5}^{800}$ |
| $\times \times \times \times 0101$ | (6) |  | meme | neme | 8 | giomal | 8 | \% ${ }^{\text {\% }}$ |  | - ${ }^{0}$ | men | 8 |  |
| $\times \times \times \times 0110$ | (7) |  | ${ }^{\text {minem }}$ |  | 1 | $\%^{\circ}$ | ${ }^{6}$ | - masen | - ${ }^{-6}$ | $\square$ | camal |  | 50em |
| $\times \times \times \times 0111$ | (8) | $\cdots$ |  | 8 | If |  | 18 |  |  |  |  |  | ${ }^{0} 0^{4}$ |
| $\times \times \times \times 1000$ | (1) | $8^{\circ}$ |  |  |  |  | -0 | $\cdots$ |  |  | 3 | - ${ }^{000}$ |  |
| $\times \times \times \times 1001$ | (2) | ${ }^{\circ}$ |  |  |  |  | Ene |  |  | 1 | 18 | - 8 | 1 |
| $\times \times \times \times 1010$ | (3) | - | E |  |  | ${ }^{8} 8$ |  |  |  | ${ }^{\circ}$ | $80^{\circ}$ | 1 | $\operatorname{cose}^{\circ}$ |
| $\times \times \times \times 1011$ | (4) | $=$ | 18 <br>  <br>  | $\mathrm{Co}^{\circ}$ |  | \% | ${ }^{8}$ | mex | cio | \%ame | 8-a ${ }^{\text {and }}$ | -" | aram |
| $\times \times \times \times 1100$ | (5) | ${ }^{2}$ | 0 | - | ${ }^{20}$ | 1 |  |  | -0, |  | 80 | ${ }^{8}$ |  |
| $\times \times \times \times 1101$ | (6) | esene | conees | $\mathrm{Sa}^{4}$ | - |  | ${ }^{5}$ | nem |  | ${ }^{-6}$ | $\mathrm{man}^{80}$ | -5 | - |
| $\times \times \times \times 1110$ | (7) |  |  | Col | $0 \cdot 0$ |  | sem |  | - ${ }^{0}$ |  | $00_{0}^{0}$ | $8^{00}$ |  |
| $\times \times \times \times 1111$ | (8) | $0^{-0}$ |  |  | Onas | ${ }^{300}$ | -0.0. | 188 | 8. ${ }^{8}$ |  | H | 8 | +14 |

Note: The user can specify any pattern for character-generator RAM.

Table 6 Relation between CG RAM Addresses and Character Codes (DD RAM) and Character
Patterns (CG RAM Data)
For $5 \times 7$ dot character patterns


Notes: 1. Character code bits 0-2 correspond to CG RAM address bits 3-5 (3 bits: 8 types).
2. CG RAM address bits $0-2$ designate character pattern line position. The 8 th line is the cursor position and display is formed by logical OR with the cursor.
Maintain the 8 th line data, corresponding to the cursor display position, in the 0 state for cursor display. When the 8 th line data is 1 , bit 1 lights up regardless of cursor presence.
3. Character pattern row positions correspond to CG RAM data bits $0-4$, as shown in the figure (bit 4 being at the left end).
Since CG RAM data bits 5-7 are not used for display, they can be used for the general data RAM.
4. As shown in tables 3 and 4, CG RAM character patterns are salected when character code bits $4-7$ are all 0 . However, since character code bit 3 has no effect, the " R " display in the character pattern example is selected by character code " 00 " (hexadecimal) or " 08 " (hexadecimal).
5. 1 for CG RAM data corresponds to display selection and 0 to non-selection.

Table 6 Relation between CG RAM Addresses and Character Codes (DD RAM) and Character Patterns (CG RAM Data) (Continued)

For $5 \times 10$ dot character patterns


Notes: 1. Character code bits 1, 2 correspond to CG RAM address bits 4, 5 (2 bits: 4 types).
2. CG RAM address bits $0-3$ designate character pattern line position. The 11 th line is the cursor position and display is formed by logical OR with the cursor.
Maintain the 11 th line data corresponding to the cursor display position in the 0 state for cursor display. When the 11 th line data is 1 , bit 1 lights up regardless of cursor presence. Since the 12 th-16th lines are not used for display, they can be used for general data RAM.
3. Character pattern row positions are the same as $5 \times 7$ dot character pattern positions.
4. CG RAM character patterns are selected when character code bits 4-7 are all 0 . However, since character code bit 0 and 3 have no effect, " $P$ " display in the character pattern example is selected by character codes "00", " 01 ", " 08 " and " 09 " (hexadecimal).
5. 1 for CG RAM data corresponds to display selection and 0 to non-selection.

## Timing Generation Circuit

The timing generation circuit generates timing signals to operate internal circuits such as DD RAM, CG ROM, and CG RAM. RAM read timing needed for display and internal operation timing by MPU access are separately generated so they do not interfere with each other. Therefore, when writing data to the DD RAM, for example, there will be no undesirable influence, such as flickering, in areas other than the display area. This circuit also generates timing signals to operate the externally connected driver LSI HD44100H.

## Liquid Crystal Display Driver Circuit

The liquid crystal display driver circuit consists of 16 common signal drivers and 100 segment signal drivers. When character font and number of lines are selected by a program, the required common signal drivers automatically output drive waveforms, the other common signal drivers continue to output non-selection waveforms.

The segment signal driver has essentially the same configuration as the driver LSI HD 44100 H . Character pattern data is sent serially through a

100 -bit shift register and latched when all needed data has arrived. The latched data controls the driver for generating drive waveform outputs. The serial data can be sent to HD44100H's, externally connected in cascade, used for display digit number extension.

Serial data send always starts at the display data character pattern corresponding to the last address of the display data RAM (DD RAM).

Since serial data is latched when the display data character pattern corresponding to the starting address enters the internal shift register, the HD66702 drives the head display. The rest displays, corresponding to latter addresses, are added with each additional HD44100H.

## Cursor/Blink Control Circuit

The cursor/blink control circuit generates the cursor or blink. The cursor or the blink appear in the digit at the display data RAM (DD RAM) address set in the address counter (AC).

When the address counter is $(08)_{16}$, the cursor position is:


In a 1-line display


In a 2-line display


Note: The cursor or blink appears when the address counter (AC) selects the character generator RAM (CG RAM). But the cursor and blink are meaningless.
The cursor or blink is displayed in the meaningless position when AC is a CG RAM address.

## Interfacing To MPU

In the HD66702, data can be sent in either two 4bit operations or one 8 -bit operations so it can interface to both 4 - and 8 -bit MPUs.

1. When interface data is 4 -bits long, data is transferred using only 4 buslines: $\mathrm{DB}_{4}-\mathrm{DB}_{7}$. $\mathrm{DB}_{0}-\mathrm{DB}_{3}$ are not used. Data transfer between the HD66702 and the MPU completes when 4bit data is transferred twice. Data of the higher order 4 bits (contents of $\mathrm{DB}_{4}-\mathrm{DB}_{7}$ when interface data is 8 bits long) is transferred first, then the lower order 4 bits (contents of $\mathrm{DB}_{0}-\mathrm{DB}_{3}$ when interface data is 8 bits long) is transferred.

Check the busy flag after 4-bit data has been transferred twice (one instruction). Two 4-bit operations will then transfer the busy flag and address counter data.
2. When interface data is 8 bits long, data is transferred using the 8 data buslines $\mathrm{DB}_{0}-\mathrm{DB}_{7}$.

## Reset Function

Initializing by Internal Reset Circuit
The HD66702 automatically initializes (resets) when power is turned on using the internal reset
circuit. The following instructions are executed during initialization. The busy flag (BF) is kept in busy state until initialization ends ( $\mathrm{BF}=1$ ). The busy state is 10 ms after $\mathrm{V}_{\mathrm{cc}}$ rises to 4.5 V .

1. Display clear
2. Function set:

$$
\begin{aligned}
\mathrm{DL} & =1: 8 \text {-bit-long interface data } \\
\mathrm{N} & =0: 1 \text {-line display } \\
\mathrm{F} & =0: 5 \times 7 \text { dot character font }
\end{aligned}
$$

3. Display on/off control:
$\mathrm{D}=0$ : Display off
C=0: Cursor off
$\mathrm{B}=0$ : Blink off
4. Entry mode set:

$$
\begin{aligned}
\mathrm{I} / \mathrm{D} & =1:+1 \text { (increment) } \\
S & =0: \text { No shift }
\end{aligned}
$$

Note: When conditions in "Power Supply Conditions Using Internal Reset Circuit" are not met, the internal reset circuit will not operate normally and initialization will not be performed. In this case initialize by MPU according to "Initializing by Instruction".


Figure 6 4-Bit Data Transfer Example

## Instructions

## Outline

Only two HD66702 registers, the instruction register (IR) and the data register (DR) can be directly controlled by the MPU. Prior to internal operation start, control information is temporarily stored in these registers, to allow interface from HD66702 internal operation to various types of MPUs that operate in different speeds or to allow interface to peripheral control ICs. HD66702 internal operation is determined by signals sent from the MPU. These signals include register selection signals (RS), read/write signals (R/W) and data bus signals $\left(\mathrm{OB}_{0}-\mathrm{DB}_{7}\right)$, and are here called instructions. Table 7 shows the instructions and their execution time. Details are explained in subsequent sections.

Instructions are of 4 types, those that,

1. Designate HD66702 functions such as display format, data length, etc.
2. Give internal RAM addresses
3. Perform data transfer with internal RAM
4. Others

In normal use, category 3 instructions are used most frequently. However, automatic incrementing by +1 (or decrementing by-1) of HD66702 internal RAM addresses after each data write lessens the MPU program load. The display shift especially can perform concurrently with display data write, enabling the user to develop systems in minimum time with maximum programing efficiency. For an explanation of the shift function in its relation to display, see table 12.

When an instruction is executing during internal operation, no instruction other than the busy flag/address read instruction will be executed.

Because the busy flag is set to 1 while an instruction is being executed, check to make sure it is 1 before sending an instruction from the MPU.

Note: Make sure the HD66702 is not in the busy state ( $B F=0$ ) before sending the instruction from the MPU to the HD66702. If the instruction is sent without checking the busy flag, the time between first and next instructions is much longer than the instruction time. See table 7 for a list of each instruction execution time.

Table 7 Instructions

| Instruction | RS | R/W | DB7 | $\mathrm{DB}_{6}$ | Code |  |  |  |  |  |  | Execution Time (max) (when $f_{\text {cp }}$ or fose is 320 kHz ) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Description |  |
| Clear Display | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Clears entire display and sets DD RAM address 0 in address counter. | 1.28 ms |
| Return Home | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | Sets DD RAM address 0 in address counter. Also returns display being shifted to original position. DD RAM contents remain unchanged. | 1.28 ms |
| Entry Mode Set | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | I/D | S | Sets cursor move direction and specifies shift of display. These operations are performed during data write and read. | $31 \mu \mathrm{~s}$ |
| Display On/Off Control | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D | C | B | Sets On/OFF of entire display (D), cursor ON/OFF (C), and blink of cursor position character (B). | $31 \mu \mathrm{~s}$ |
| Cursor or <br> Display Shift | 0 | 0 | 0 | 0 | 0 | 1 | S/C | R/ | * | * | Moves cursor and shifts display without changing DD RAM contents. | $31 \mu s$ |
| Function Set | 0 | 0 | 0 | 0 | 1 | DL | $N$ | F | - | * | Sets interface data length (DL), number of display lines (L) and character font (F). | $31 \mu \mathrm{~s}$ |
| Set CG RAM Address | 0 | 0 | 0 | 1 |  |  | ACG |  |  |  | Sets CG RAM address. CG RAM data is sent and received after this setting. | $31 \mu \mathrm{~s}$ |
| Set DD RAM Address | 0 | 0 | 1 |  |  |  | ADD |  |  |  | Sets DD RAM address. DD RAM data is sent and received after this setting. | $31 \mu \mathrm{~s}$ |
| Read Busy Flag \& Address | 0 | 1 | BF |  |  |  | AC |  |  |  | 'Reads Busy flag (BF) indicating internal operation is being performed and reads address counter contents. | $0 \mu \mathrm{~s}$ |
| Write Data to CG or DD RAM | 1 | 0 |  |  |  | Write | Data |  |  |  | Writes data into DD RAM or CG RAM. | $\begin{aligned} & 31 \mu \mathrm{~s} \\ & \text { tadD }^{2} .7 \mu \mathrm{~s} \text { (Note) } \end{aligned}$ |
| Read Data from CG or DD RAM | 1 | 1 |  |  |  | Read | Data |  |  |  | Reads data from DD RAM or CG RAM. | $\begin{aligned} & 31 \mu \mathrm{~s} \\ & \mathrm{t}_{\mathrm{ADD}}=4.7 \mu \mathrm{~s} \text { (Note) } \end{aligned}$ |
|  | I/D I/D S S/C S/C R/ R/ DL $N$ F BF BF | $\begin{aligned} & =1: \mathrm{Ir} \\ & =0: \mathrm{D} \\ & =1: \mathrm{A} \\ & =1: \mathrm{D} \\ & =0: \mathrm{C} \\ & =1: \mathrm{S} \\ & =0: \mathrm{S} \\ & =1: 8 \\ & =1: 2 \\ & =1: 5 \\ & =1: \mathrm{Ir} \\ & =0: \mathrm{C} \end{aligned}$ | ncreme Decrem Accomp Display ursor hift to hift to bits, lines, $\times 10$ nternal an ac | ent <br> ment <br> panies <br> shift <br> move <br> the rig <br> the left <br> $\mathrm{DL}=0$ : <br> $\mathrm{N}=0$ : <br> dots, $F$ <br> lly oper <br> cept in | display <br> ht <br> $: 4$ bits 1 line $=0: 5$ rating structio | ay shift $5 \times 7 d$ |  |  |  |  | DD RAM: Display data RAM CG RAM: Character generator RAM <br> ACG: CG RAM address <br> ADD: DD RAM address: Corresponds to cursor address <br> AC: Address counter used for both DD and CG RAM address. | Execution time changes when frequency changes Example: When ficD or Fosc is 270 kHz : $31 \mu \mathrm{~s} \times \frac{320}{270}=37 \mu \mathrm{~s}$ |

*No effect
Note: After execution of a CG RAM/DD RAM data write or read instruction, the RAM address counter is increased or decreased by 1. The RAM address counter is updated after the busy flag turns off. In figure 7, tADD is the time elapsed after the busy flag turns off until the address counter is updated.


Figure 7 Address Counter Update

## Description of Details

## 1. Clear Display



Writes space code 20 (hexadecimal) (character pattern for character code 20 must be blank pattern) into all DD RAM addresses. Sets DD RAM address 0 in address counter. Returns display to its original status if it was shifted. In
other words, the display disappears and the cursor or blink go to the left edge of the display (the first line if 2 lines are displayed). Set I/D = 1 (increment mode) in entry mode. S of entry mode doesn't change.
2. Return Home


Sets the DD RAM address 0 in address counter. Returns display to its original status if it was shifted. DD RAM contents do not change.

The cursor or blink go to the left edge of the display (the first line if 2 lines are displayed).
3. Entry Mode Set


I/D: Increments $(I / D=1)$ or decrements $(I / D=0)$ the DD RAM address by 1 when a character code is written into or read from the DD RAM.

The cursor or blink moves to the right when incremented by 1 and to the left when decremented by 1 . The same applies to writing and reading of CG RAM.

S: Shifts the entire display either to the right or to the left when $S$ is 1 ; to the left when $I / D=$ 1 and to the right when $\mathrm{I} / \mathrm{D}=0$.

Thus it looks as if the cursor stands still and the display moves. The display does not shift when reading from the DD RAM when writing into or reading out from the CG RAM causes a shift when $S=0$.

## HD66702 LCD-II/E20

## 4. Display On/Off Control



D: The display is on when $\mathrm{D}=1$ and off when $\mathrm{D}=0$. When off due to $\mathrm{D}=0$, display data remains in the DD RAM. It can be displayed instantly by setting $\mathrm{D}=1$.

C: The cursor is dispiayed when $\mathrm{C}=1$ and is not displayed when $\mathrm{C}=0$. Even if the cursor disappears, the function of $I / D$, etc. does not change during display data write. The cursor is displayed using 5 dots in the 8th line when the $5 \times 7$ dot character font is selected and 5 dots in the 11th line when the $5 \times 10$ dot character font is selected (Figure 8).

B: The character indicated by the cursor blinks when $B=1$ (Figure 8). The blink is displayed by switching between all blank dots and display characters at 320 ms intervals when $f_{\text {cp }}$ or $f_{\text {osc }}=320 \mathrm{kHz}$. The cursor and the blink can be set to display simultaneously. (The blink frequency changes according to the reciprocal of $\mathrm{f}_{\mathrm{cp}}$ or $\mathrm{f}_{\mathrm{osc}}$.

$$
\left.320 \times \frac{320}{270}=379.2 \mathrm{~ms} \text { when } \mathrm{f}_{\mathrm{cp}}=270 \mathrm{kHz} .\right)
$$

5. Cursor or Display Shift


Shifts cursor position or display to the right or left without writing or reading display data (Table 8). This function is used to correct or search for the display. In a 2 -line display, the cursor moves to the 2nd line when it passes the 40th digit of the 1st line. Notice that the 1 st and 2nd line displays will shift at the same time.

When the displayed data is shifted repeatedly each line only moves hirizontally. The 2nd line display does not shift into the 1st line position.

Address counter (AC) contents do not change if the only action performed is display shift.
6. Function Set


DL: Sets interface data length. Data is sent or received in 8 bit lengths ( $\mathrm{DB}_{7}-\mathrm{DB}_{0}$ ) when $\mathrm{DL}=1$ and in 4 bit lengths ( $\mathrm{DB}_{7}-\mathrm{DB}_{4}$ ) when $\mathrm{DL}=0$.

When the 4 bit length is selected, data must be sent or received twice.
N : Sets number of display lines.
F: Sets character font.

Note: Perform the function at the head of the program before executing any instructions (except "Busy flag/address read"). From this point, the function set instruction cannot be executed unless the interface data length is changed.

## 7. Set CG RAM Address



Sets the CG RAM address binary AAAAAA into the address counter.

Data is then written or read from the MPU for the CG RAM.


Figure 8 Cursor and Blink

## 8. Set DD RAM Address



Sets the DD RAM address binary AAAAAAA into the address counter.

Data is then written or read from the MPU for the DD RAM.

However, when $\mathrm{N}=0$ (1-line display), AAAAAAA can be $00-4 \mathrm{~F}$ (hexadecimal). When $\mathrm{N}=1$ (2-line display), AAAAAAA can be 00-27 (hexadecimal) for the first line, and 40-67 (hexadecimal) for the second line.
9. Read Busy Flag and Address


Reads the busy flag (BF) that indicates that the system is now internally operating on a previously received instruction. $\mathrm{BF}=1$ indicates that internal operation is in progress. The next instruction will not accepted until BF is set to 0 . Check the BF status before the next wire
operation. At the same, the value of the address counter expressed in binary as AAAAAAAA is read out. The address counter is used by both CG and DD RAM addresses, and its value is determined by the previous instruction. Address contents are the same as in items 7 and 8.

## HD66702 LCD-II/E20

## Table 8 Shift Function

| S/C | R/L |  |
| :--- | :--- | :--- |
| 0 | 0 | Shifts the cursor position to the left. (AC is decremented by one.) |
| 0 | 1 | Shifts the cursor position to the right. (AC is incremented by one.) |
| 1 | 0 | Shifts the entire display to the left. The cursor follows the display shift. |
| 1 | 1 | Shifts the entire display to the right. The cursor follows the display shift. |

## Table 9 Function Set

| N | F | No. of <br> Display Lines | Character <br> Font | Duty <br> Factor | Remarks |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 1 | $5 \times 7$ dots | $1 / 8$ |  |
| 0 | 1 | 1 | $5 \times 10$ dots | $1 / 11$ |  |
| 1 | $*$ | 2 | $5 \times 7$ dots | $1 / 16$ | Cannot display 2 lines with $5 \times 10$ dot character font |
| "Don't care |  |  |  |  |  |

*Don't care

## 10. Write Data to CG or DD RAM



Writes binary 8-bit data DDDDDDDD to the CG or the DD RAM.

Whether the CG or DD RAM is to be written into is determined by the previous specification
of CG RAM or DD RAM address setting. After write, the address is automatically incremented or decremented by 1 according to entry mode. The entry mode also determines display shift.

## 11. Read Data from CG or DD RAM



## HITACHI

## Reads binary 8-bit data DDDDDDDD from the

 CG or DD RAM.The previous designation determines whether the CG or DD RAM is to be read. Before entering either the CG RAM or DD RAM address set instruction, If you don't. the first read data will be invalidated. When serially executing read instructions, the next address data is normally read from the second read. The address set instruction need not be executed just before the read instruction when shifting the cursor by cursor shift instruction (when reading out DD RAM). The cursor shift instruction operation is the same as that of the DD RAM's address set instruction.

After a read, the entry mode automatically increases or decreases the address by 1 . However, display shift is not executed no matter what the entry mode is.

Note: The address counter (AC) is automatically incremented or decremented by 1 after write instructions to either CG RAM or DD RAM. RAM data selected by the AC cannot then be read out even if read instructions are executed. The conditions for correct data readout are: execute either the address set instruction or cursor shift instruction (only with DD RAM), then just before reading out execute the "read" instruction from the second time the "read" instruction is sent.

Connecting directly to the 8 -bit MPU bus line


Figure 11 8-Bit MPU Interface
Example of intcrfacing to the HD6805


Figure 12 HD6805 Interface

Example of interfacing to the HD6301


Figure 13 HD6301 Interface

## How To Use The HD66702

## Interface to MPU

1. Interface to 8 -Bit MPU

When connecting to 8 -bit MPU through PIA
Figure 15 is an example of using a PIA or I/O port (for single chip microcomputer) as an
interface device. Input and output of the device is TTL compatible.

In the example, $\mathrm{PB}_{0}$ to $\mathrm{PB}_{7}$ are connected to the data buses $\mathrm{DB}_{0}$ to $\mathrm{DB}_{7}$ and $\mathrm{PA}_{0}$ to $\mathrm{PA}_{2}$ are connected to $\mathrm{E}, \mathrm{R} / \mathrm{W}$ and RS respectively.

Pay attention to the timing relation between E and other signals when reading or writing data and using PIA as an interface.


Figure 14 Example of Busy Flag Check Timing Sequence


Figure 15 Example of Interface to HD68B00 Using PIA (HD68B21)

## 2. Interface to 4-bit MPU

The HD66702 can be connected to a 4-bit MPU through the 4-bit MPU I/O port. If the I/O port has enough bits, data can be transferred in 8 -bit lengths, but if there are insufficient bits, the transfer is made in two operations of 4 bit each (with designation of interface data length for 4 bits). In the latter case, the timing sequence becomes somewhat complex (See figure 16).

Figure 17 shows an example of interface to the HMCS43C.

Note: that 2 cycles are needed for the busy flag check as well as the data trnsfer. 4-bit operation is selected by program.


Figure 16 An Example of 4-Bit Data Transfer Timing Sequence


Figure 17 Example of Interface to the HMCS43C

## Interface to Liquid Crystal Display

1. Character Font and Number of Lines

The HD66702 can perform 2 types of display, 5 $\times 7$ dots and $5 \times 10$ dots character font, with a cursor on each.

Up to 2 lines are displayed with $5 \times 7$ dots and

1 line with $5 \times 10$ dots. Therefore, three types of common signals are available (Table 10).

Number of line and font types can be selected by program. (See Table 7, Instructions).
2. Connection to HD67702 and Liquid Crystal Display

Figure 18 shows connection examples.

Table 10 Common Signals

| Number of <br> Lines | Character Font | Number of <br> Common Signals | Duty <br> Factor |
| :--- | :--- | :--- | :--- |
| 1 | $5 \times 7$ dots + Cursor | 8 | $1 / 8$ |
| 1 | $5 \times 10$ dots + Cursor | 11 | $1 / 11$ |
| 2 | $5 \times 7$ dots + Cursor | 16 | $1 / 16$ |


(a) Example of a $5 \times 7$ dot, 8 character $\times 1$ line Display (1/4 Bias, 1/8 Duty Cycle)

(b) Example of $5 \times 10$ dot, 20 character $\times 1$ line Display ( $1 / 4$ Bias, 1/8 Duty Cycle)

Figure 18 Liquid Crystal Display and Connections to HD66702

Since 5 SEG signal lines can display one digit, one HD66702 can display up to 20 digits for 1line display and 40 digits for 2 -line display.

In Figure 19 examples (a) and (b), there are unused common signal terminals, which always
output non-selection waveforms. When the liquid crystal display panel has unused extra scanning lines, avoid undesirable influences due to crosstalk in the floating state by connecting the extra scanning lines to these common signal terminals (Figure 20).

(c) Example of $5 \times 7$ dot, 20 character $\times 2$ lines Display ( $1 / 5$ Bias, $1 / 16$ Duty Cycle)

Figure 19 Liquid Crystal Display and Connections to HD66702 (Cont'd.)


Figure 20 Using COM9 to Avoid Crosstalk on Unneeded Scanning Line

## 3. Connection of Changed Matrix Layout

In the preceding examples, the number of lines matched the number of scanning lines. The display types Figure 21 are made possible by changing the matrix layout in the liquid crystal display panel. In either case, the only change is
the layout. Display characteristics and the number of liquid crystal display characters depend on the number of common signals (or duty factor). Note that the display data RAM (DD RAM) addresses for 10 characters $\times 2$ lines and 40 characters $\times 1$ line are the same as shown in Figure 19.

$5 \times 7$ dot, 40 character $\times 1$ line Display
( $1 / 5$ Bias, $1 / 16$ Duty Cycle)

$5 \times 7$ dot, 4 character $\times 2$ line Display
(1/4 Bias, 1/8 Duty Cycle)
Figure 21 Changed Matrix Layout Displays

## HITACHI

Power Supply for Liquid Crystal Display Drive

Various voltage levels must be applied to HD66702 terminals $\mathrm{V}_{1}$ to $\mathrm{V}_{5}$ to obtain liquid crystal display drive waveforms. The voltages
must be changed according to duty factor. Table 11 shows the relation.

VLCD gives the peak values for liquid crystal display drive waveforms. Resistance dividing provides each voltage as shown in Figure 22.

Table 11 Duty Factor and Power Supply for Liquid Crystal Display Drive

| Duty Factor | $1 / 8,1 / 11$ | $1 / 16$ |
| :---: | :---: | :---: |
| Power Supply | Blas | $1 / 4$ |
| $1 / 5$ |  |  |
| $\mathrm{~V}_{1}$ | $\mathrm{~V}_{\mathrm{cc}}-1 / 4 \mathrm{~V}_{\mathrm{LCD}}$ | $\mathrm{Vcc}-1 / 5 \mathrm{~V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{2}$ | $\mathrm{~V}_{\mathrm{cc}}-1 / 2 \mathrm{~V}_{\mathrm{LCD}}$ | $\mathrm{Vcc}-2 / 5 \mathrm{~V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{3}$ | $\mathrm{~V}_{\mathrm{cc}}-1 / 2 \mathrm{~V}_{\mathrm{LCD}}$ | $\mathrm{Vcc}-3 / 5 \mathrm{~V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{4}$ | $\mathrm{~V}_{\mathrm{cc}}-3 / 4 \mathrm{~V}_{\mathrm{LCD}}$ | $\mathrm{VCc}-4 / 5 \mathrm{~V}_{\mathrm{LCD}}$ |
| $\mathrm{V}_{5}$ | $\mathrm{~V}_{\mathrm{cc}}-\mathrm{V}_{\mathrm{LCD}}$ | $\mathrm{Vcc}-\mathrm{V}_{\mathrm{LCD}}$ |



Figure 22 Drive Voltage Supply Example

## Relation between Oscillation Frequency and Liquid Crystal Display Frame Frequency

The examples in Figure 23 of liquid crystal display frame frequency apply only when oscillation frequency is 320 kHz ( 1 clock pulse $=3.125 \mu \mathrm{~s}$ ).

1. 1/8 Duty Cycle


1 frame $=3.125(\mu \mathrm{~s}) \times 400 \times 8=10000(\mu \mathrm{~s})=10(\mathrm{~ms})$
Frame frequency $=\frac{1}{10(\mathrm{~ms})}=100(\mathrm{~Hz})$
2. 1/11 Duty Cycle


1 frame $=3.125(\mu \mathrm{~s}) \times 400 \times 11=13750(\mu \mathrm{~s})=13.75(\mathrm{~ms})$
Frame frequency $=\frac{1}{13.75(\mathrm{~ms})}=72.7(\mathrm{~Hz})$
3. 1/16 Duty Cycle


1 frame $=3.125(\mu \mathrm{~s}) \times 200 \times 16=10000(\mu \mathrm{~s})=10(\mathrm{~ms})$
Frame frequency $=\frac{1}{10(\mathrm{~ms})}=100(\mathrm{~Hz})$
Figure 23 Frame Frequency

## Connection with Driver LSI HD44100H

You can increase the number of display digits by externally connecting an HD44100H liquid crystal display driver LSI to the HD66702. When connected to the HD66702, the HD44100H is used as segment signal driver. The HD44100H can be connected to the HD66702 directly since it supplies $\mathrm{CL}_{1}, \mathrm{CL}_{2}, \mathrm{M}$, and D signals and power for liquid crystal display drive. Figure 24 shows a connection example.

Caution: Connection of voltage supply terminals $\mathrm{V}_{1}$ through $\mathrm{V}_{6}$ for liquid crystal display drive is complicated. The EXT pin must be fixed low if the HD 44100 H is connected to the HD66702.

Up to 8 HD 44100 H units can be connected for 1 line display (duty factor $1 / 8$ or $1 / 11$ ) and up to 3 units for the 2 -line display (duty factor $1 / 16$ ). RAM size limits the HD66702 to a maximum of 80 character display digits. The connection method in figure 22 remains unchanged for both 1 -line and 2 line display or $5 \times 7$ and $5 \times 10$ dot character fonts.


Figure 24 Example of Connecting HD44100H to HD66702

## Instruction and Display Correspondence

1. 8 -bit operation, 20 -digit $\times 1$-line display (using internal reset)

Table 12 shows an example of 8 -bit $\times 1$-line display in 8 -bit operation. The HD66702 functions must be set by function set instruction prior to display. Since the display data RAM can store data for 80 characters, as explained before, the RAM can be used for displays like a lighting board when combined with display shift operation.

Since the display shift operation changes display position only and DD RAM contents remain unchanged, display data entered first can be output when the return home operation is performed.
2. 4-bit operation, 20 -digit $\times 1$-line display (using internal reset)

The program must set functions prior to 4-bit operation. Table 13 shows an example. When power is turned on, 8 -bit operation is automatically selected and the first write is performed as an 8 -bit operation. Since nothing is connected to $\mathrm{DB}_{0}-\mathrm{DB}_{3}$, a rewrite is then required. However, since one operation is completed in two accesses of 4-bit operation, a
rewrite is needed as function (see table 13). Thus, $\mathrm{DB}_{4}-\mathrm{DB}_{7}$ of the function set is written twice.
3. 8-bit operation, 20 -digit $\times 2$-line display

For 2-line display, the cursor automatically moves from the first to the second line after the 40th digit of the 1st line has been written. Thus, if there are only 20 characters in the first line, the DD RAM address must again be set after the 20th character is completed. (See table 14). Note that the first and second lines of the display shift are performed. In the example, the display shift is performed when the cursor is on the second line. However, if the shift operation is performed when the cursor is on the first line, both the first and the second lines move together. When you repeat the shift, the display of the second line will not move to the first line, the same display will only move within each line many times.

Note: When using the internal reset, the conditions in "Power Supply Condition Using Internal Reset Circuit" must be satisfied. If not, the LCD-II/E20 must be initialized by instruction. (As the internal reset does not function correctly in the 3-V LCD-II/E20, it must always be initialized by instruction.) See "Initializing by Instruction."

Table 12 8-Bit Operation, 20-Digit 1-Line Display Example (Using Internal Reset)


Table 13 4-Bit Operation, 20-Digit 1-Line Display Example (Using Internal Reset)


After this, control is the same as 8-bit operation.

Table 14 8-Bit Operation, 20-Digit $\times 2$-Line Display Example (Using Internal Reset)


## HITACHI

## Initializing by Instruction

If the power supply conditions for correctly operating the internal reset circuit are not met, initialization by instruction is required. Use the procedure in Figures 25 and 26 for initialization.

1 :


Figure 25 8-Bit Interface

2:


Figure 26 4-Bit Interface

## HITACHI

# Hitachi America, Ltd. 

SEMICONDUCTOR \& I.C. DIVISION
Hitachi Plaza
2000 Sierra Point Parkway
Brisbane, CA 94005-1819
Telephone: 415-589-8300
Fax: 415-583-4207

## REGIONAL OFFICES

## NORTHEAST REGION

Hitachi America, Ltd.
77 South Bedford Street
Burlington, MA 01803
Telephone: 617-229-2150
Fax: 617-229-6554
NORTH CENTRAL REGION
Hitachi America, Ltd.
500 Park Boulevard, Suite 415
Itasca, IL 60143
Telephone: 708-773-4864
Fax: 708-773-9006

## NORTHWEST REGION

Hitachi America, Ltd.
1900 McCarthy Boulevard, Suite 310
Milpitas, CA 95035
Telephone: 408-954-8100
Fax: 408-954-0499

## SOUTHEAST REGION

Hitachi America, Ltd
5511 Capital Center Drive, Suite 204
Raleigh, NC 27606
Telephone: 919-233-0800
Fax: 919-233-0508

## SOUTH CENTRAL REGION

Hitachi America, Ltd
Two Lincoln Centre, Suite 865
5420 LBJ Freeway
Dallas, TX 75240
Telephone: 214-991-4510
Fax: 214-991-6151

## SOUTHWEST REGION

Hitachi America, Ltd. 2030 Main Street, Suite 450
Irvine, CA 92714
Telephone: 714-553-8500
Fax: 714-553-8561

## PACIFIC MOUNTAIN REGION

Hitachi America, Ltd.
4600 S. Ulster Street, Suite 700
Denver, CO 80237
Telephone: 303-740-6644
Fax: 303-740-6609

## AUTOMOTIVE REGION

Hitachi America, Ltd.
330 Town Center Drive, Suite 311
Dearborn, MI 48126
Telephone: 313-271-4410
Fax: 313-271-5707

## TELECOM REGION

Hitachi America, Ltd. 325 Columbia Turnpike, Suite 203
Florham Park, NJ 07932
Telephone: 201-514-2100
Fax: 201-514-2020

## DISTRICT OFFICES

## CANADA

Hitachi (Canadian) Ltd.
320 March Road, Suite 602
Kanata, Ontario, Canada K2K 2E3
Telephone: 613-591-1990
Fax: 613-591-1994
FLORIDA
Hitachi America, Ltd.
4901 N.W. 17th Way, Suite 302
Fort Lauderdale, FL 33309
Telephone: 305-491-6154
Fax: 305-771-7217

## MINNESOTA

Hitachi America, Ltd.
3800 W. 80th Street, Suite 1050
Bloomington, MN 55431
Telephone: 612-896-3444
Fax: 612-896-3443
NEW YORK
Hitachi America, Ltd
21 Old Main Street, Suite 104
Fishkill, NY 12524
Telephone: 914-897-3000
Fax: 914-897-3007

## TEXAS

Hitachi America, Ltd.
10777 Westheimer, Suite 1040
Houston, TX 77042
Telephone: 713-974-0534
Fax: 713-974-0587

## IBM ENGINEERING

Hitachi America, Ltd. 9600 Great Hills Trail, Ste. 150W Austin, TX 77042
Telephone: 512-345-9983
Fax: 512-343-2759

## MANUFACTURING FACILITY <br> Hitachi Semiconductor (America) Inc. 6321 East Campus Circle Drive Irving, TX 75063-2712

## ENGINEERING FACILITY

Hitachi Micro Systems, Inc. 179 East Tasman Drive San Jose, CA 95134

Technical product or pricing questions can be answered by your nearest Hitachi office.
You may order product literature either by calling your nearest Hitachi office or by calling 1-800-285-1601.

## HITACHI

Our Standards Set Standards
(10) Hitachi America, Ltd.

Semiconductor \& I.C. Division
Hitachi Plaza
2000 Sierra Point Parkway, Brisbane, CA 94005-1819 1-415-589-8300


[^0]:    $\stackrel{\text { Display }}{ }$ Position
    DD RAM
    Address
    (Hexadecimal)

[^1]:    * Under development

[^2]:    * Except the transfer operation of display data and bit data.

[^3]:    * Except the transfer operation of display data and bit data.
    *1 $\mathrm{V}_{1}, \mathrm{~V}_{2}$ : applied only to HD61604.
    *2 Do not connect any wire to the output pins and connect the input pins to $V_{D D}$ or $V_{s s}$.

[^4]:    Pins and notes on next page.

