# FUĴĨTSU

# **MB86689A** Address Translation Controller (ATC)

# Address Translation Controller

The FUJITSU MB86689A Address Translation Controller provides an autonomous high speed translation function of ATM cell header information in real time at 155Mb/s. The translation supports replacement of ATM virtual path and virtual channel identifiers, and also allows a 24 bit routing tag to be appended. The device is designed to interface directly to the MB86683 Network Termination Controller (NTC), which will be located at ATM switch input/output ports. It also incorporates an 8-bit parallel cell stream interface which facilitates autonomous in-line address translation.

# FEATURES

- 1024 entry content addressable memory.
- Full 28 bit comparison for each entry.
- Selectable VPI and VCI mask for each entry.
- Supports UNI and NNI cell header formats.
- Supports multiple matches (NTC Mode only).
- Supports Flexible tag sizes.
- Supports the provision of translation data suitable for Usage Parameter Control.
- Supports CLP and congestion indication and removal for each entry.
- Multiple ATCs can be cascaded to support larger translation tables (NTC mode only).
- Translation is completed in less than one cell period at 155Mb/s.
- Entries can be updated on-the-fly without affecting the translation process.
- Provides selectable UTOPIA compatibility.
- JTAG pins compatible with IEEE1149.1 are provided.
- Fabricated in sub-micron CMOS technology with CMOS/TTL compatible I/O and single +5V power supply.





or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit.

# TABLE OF CONTENTS

| 1. OVERVIEW                          | 2  |
|--------------------------------------|----|
| 2. EXTERNAL INTERFACES               | 3  |
| 2.2. Detailed Description            | 4  |
| 3. FUNCTIONAL DESCRIPTION            | 9  |
| 3.1. General                         | 9  |
| 3.2. NTC Interface mode              | 9  |
| 3.3. Cell Stream Interface mode      | 15 |
| 3.4. Basic ATC Translation Functions | 17 |
| 3.5. JTAG<br>3.6. Test Instructions  | 22 |
|                                      | 22 |
| 4. Developers notes                  | 24 |
| 4.1. Programming and Control         | 24 |
| APPENDICES                           |    |
| A – Register Table                   | 27 |
| B – Register Map                     | 28 |
|                                      |    |

| C - Ratings                   | 30 |
|-------------------------------|----|
| C1. ABSOLUTE MAXIMUM RATINGS  | 30 |
| C2. DC CHARACTERISTICS        | 30 |
| D - AC CHARACTERISTICS        | 31 |
| E – JTAG                      | 36 |
| E 1. JTAG Boundary Scan Cells | 36 |
| F – Physical pin diagram      | 39 |
| F 1. Pin Assignment           | 39 |
| G – PACKAGE DIMENSIONS        | 42 |

# TABLES

| Table 1 – Microprocessor Interface – AC Timing | 32 |
|------------------------------------------------|----|
| Table 2 – NTC Interface – AC Timing            | 33 |
| Table 3 – Cell Stream Interface – AC Timing    | 34 |

# ILLUSTRATIONS

| Fig 1 – External Interfaces                               | 3  |
|-----------------------------------------------------------|----|
| Fig 2 – ATC Block Diagram                                 | 11 |
| Fig 3 – ATM Cell Format                                   | 11 |
| Fig 4 – NTC to ATC Data Format                            | 12 |
| Fig 5 – ATC to NTC Data Format                            | 12 |
| Fig 7 – Multiple Match format                             | 14 |
| Fig 8 – Cascade Configuration                             | 14 |
| Fig 9 – No Match (NTC Mode Only)                          | 14 |
| Fig 10 - Cell Stream Transmission Timing                  | 16 |
| Fig 11 – Translation Function                             | 17 |
| Fig 12 – NNI Mode VP Mask Operation                       | 18 |
| Fig 13 – UNI Mode VP Mask Operation                       | 19 |
| Fig 14 – VC Mask Operation                                | 19 |
| Fig 15 – Tag Byte Transmission Order                      | 20 |
| Fig 16 – Cell Stream C Bit Summary                        | 21 |
| Fig 17 – UPC Port Timing                                  | 21 |
| Fig 18 – Initialisation on Power–Up                       | 24 |
| Fig 19 – Status Register Format                           | 28 |
| Fig 20 – Control Registers and Format                     | 29 |
| Fig 21 – Microprocessor Interface – READ Timing           | 31 |
| Fig 22 – Microprocessor Interface – WRITE Timing          | 31 |
| Fig 23 – Microprocessor Interface – WRITE to WRITE Timing | 32 |
| Fig 24 – Microprocessor Interface – Reset Timing          | 32 |
| Fig 25 – NTC Interface Port Timing – Input                | 33 |
| Fig 26 – NTC Interface Port Timing – Output               | 33 |
| Fig 27 – Cell Stream Interface Transmit Port Timing       | 34 |
| Fig 28 – Cell Stream Interface Receive Port Timing        | 34 |
| Fig 29 – Input/Output Timing – Cell Stream Mode           | 35 |
| Fig 30 – Input/Output Timing – UTOPIA Mode                | 35 |
| Fig 31 – Pin Assignment                                   | 39 |
|                                                           |    |

# **1. OVERVIEW**

The Address Translation Controller (ATC) comprises the following major components :-

- Input and output data formatters
- Content addressable memory array
- Output RAM
- Controller
- Microprocessor Interface

Immediately following a power-on reset, the ATC executes an internal initialisation sequence. During this mode of operation, the ATC clears the contents of its CAM Array, thereby disabling all the entries in the CAM table. Match/Translation entries in the CAM Array and Output Ram table are enabled via a control bit in the VPI Match and Control field of Word 3 in Fig 20. See section 4.1.6.

The ATC permits two interface modes of operation, the NTC Interface and the Cell Stream Interface mode. When operating in the NTC interface mode, the ATC receives 28-bit source data from the NTC and will compares the data against each active match entry in the CAM Array. If a match is found, then the ATC will output 54 bits of data which are stored in the output RAM for the associated match location. The maximum time required to read the input data, perform a search, and output the associated RAM data is less than 53 clock cycles, and hence is less than 1 ATM cell period.

If more than 1 match is detected for the same input data, then the ATC will sequentially output associated RAM data for each match (NTC interface mode only). A four wire handshake mechanism is used to control the transfer of data between the ATC and NTC.

Multiple ATCs may be cascaded by using dedicated cascade pins. Multiple matches are supported across multiple ATCs (NTC interface mode only).

In the case of the cell based interface, the ATC will format the output data into a new header and will output the header followed by a re-calculated HEC and the associated cell payload. Cell copying for multiple matches is not supported in the cell based interface mode.

ATC entries may be updated on-the-fly without affecting real-time performance.

# **2. EXTERNAL INTERFACES**

# 2.1. Logical Outline

A logical view of the ATC's external pins is illustrated in Fig 1, a physical pin assignment diagram is shown in Appendix F, Fig. 31 together with a designated pin table.



# 2.2. Detailed Description

A brief description of each of the ATC's input and output pins shall now be given.

# RESET

An active low pulse applied to the RESET input pin shall cause the ATC to enter it's power-up reset state.

# CLK

Data present on the input ports IPD0–IPD7, and the bidirectional ports NTCD0–NTCD7 is sampled on the rising edge of the clock signal present on this pin.

# 2.2.1. Cell Stream Interface

All cell stream interface input / output data comprises 8 data bits together with a Start of Cell (SOC) bit. The data for one cell period comprises a 0 to 3 byte tag field followed by a 52/53 byte ATM cell. The cell stream may be continuous or discontinuous. In both cases the SOC bit marks the first byte associated with a cell period.

# IPSOC

This pin indicates the start of an incoming cell and causes the ATC to receive and process the cell. When not in use this pin should be tied to VSS.

# IPD0 - IPD7

These pins provide 8-bit parallel input data for the cell stream mode of operation. Data is sampled on the rising edge of CLK.

# OPSOC

This pin is used by the ATC to indicate the commencement of cell transmission on the output pins OPD0–OPD7.

The signal pin OPSOC shall remain in it's active high state for the duration of 1 clock cycle and in it's active low state for the transmission of the remainder of the cell.

When operating in the Fujitsu Cell Stream mode, data transitions on the signal pin OPSOC are synchronized to the falling edge of the clock present on the CLK pin.

When operating in the UTOPIA Cell Stream mode, data transitions on the signal pin OPSOC are synchronized to the rising edge of the clock present on the CLK pin.

Immediately following an active low transition on the RESET pin the OPSOC output pin is driven to it's inactive low state.

# OPD0 - OPD7

These pins provide 8-bit parallel output data for the cell stream mode of operation.

When operating in the Fujitsu Cell Stream mode, data transitions on the signal pins OPD0-OPD7 are synchronized to the falling edge of the clock present on the CLK pin.

When operating in the UTOPIA Cell Stream mode, data transitions on the signal pins OPD0-OPD7 are synchronized to the rising edge of the clock present on the CLK pin.

Immediately following an active low transition on the RESET pin the output pins OPD0-OPD7 are driven low to their logic "0" state.

#### 2.2.2. NTC Interface

This interface is used to transfer data between the NTC and ATC. The interface comprises the following signals:-

#### NTCD0-NTCD7

8 bit bi-directional data bus between the NTC and ATC.

Immediately following an active low transition on the RESET pin the bi-directional data bus, NTCD0-NTCD7, is driven to it's inactive high impedance state.

#### ATC\_RFD

The ATC's ready for Data, active high single bit control output pin, ATC\_RFD, is used by the ATC to inform the NTC that it is ready to receive any data that may be transferred across the NTC interface data bus pins, NTCD0-NTCD7.

Immediately following an active low transition on the RESET pin the output pin ATC\_RFD is driven to it's active high state.

#### NTC\_DAV

The active high single bit control input pin, NTC\_DAV, is used by the ATC to determine the start of data transfer across the NTC interface data bus pins, NTCD0-NTCD7, from the NTC to the ATC.

#### ATC\_DAV

The ATC's Data Available, active high single bit control output pin, ATC\_DAV, is used by the ATC to inform the connected NTC that the ATC has found a match and is prepared to commence data transfer across the NTC interface data bus pins, NTCD0–NTCD7. Immediately following an active low transition on the RESET pin the output pin ATC\_DAV is driven to it's inactive low state.

# NTC\_RFD

The NTC's Ready for Data, active high single bit control input pin, NTC\_RFD, is used by the ATC to initiate the transfer of data across the NTC interface data bus pins, NTCD0-NTCD7, from the ATC to the NTC.

#### 2.2.3. Cascade Interface

This interface facilitates the control of multiple ATCs when they are cascaded to form a larger translation table (ie. more than 1024 entries).

The Cascade interface signals are only applicable when operating in the NTC interface mode of operation.

The ATC provides 3 signals which are dedicated to providing this function. The signals are listed below:-

#### CRFDI

The Cascade Ready For Data Input pin is used by the ATC to determine whether or not the previous ATC is ready to accept input data.

Consequently when cascading ATCs the CRFDI input pin should connected to the RFD output of the previous ATC.

When not in use CRFDI should be tied to VDD.

#### CDAVI

The Cascade Data Available Input pin is used by the ATC to determine whether or not the previous ATC has data available for output. Consequently when cascading ATCs the CDAVI input pin should connected to the DAV output pin of the previous ATC.

When not in use CDAVI should be tied to VSS.

## CRFDO

The Cascade Ready For Data Output pin is used by the ATC to inform the ATC Cascaded to it that it is ready to accept input data.

Consequently when cascading ATCs the CRFDO output pin should connected to the RFD input pin of the previous ATC.

Immediately following an active low transition on the RESET pin the output pin CRFDO is driven to it's inactive low state.

#### 2.2.4. ATC mode control signals

The primary function of the ATC mode control signal pins is to provide the user with a number of selectable / flexible interface functions that may be carried out / performed on the translated data and incoming cell.

# CSMODE

The Cell stream mode select pin is used by the ATC to select the appropriate active interface mode of operation.

When the CSMODE pin is tied low, this pin shall enable the NTC interface to be selected for cell translation purposes.

When the CSMODE pin is tied high, this pin shall enable the Fujitsu Cell Stream interface to be selected for cell translation purposes.

#### TAGSEL

The input pin TAGSEL is used by the ATC (only in the NTC mode) to enable / disable the Flexible tag size mode of operation.

When the TAGSEL pin is tied low, the ATC's Flexible tag size mode of operation is enabled permitting variations in the tag size from no tag to a 3 byte tag to be appended to the start of a cell.

When the TAGSEL pin is tied high, the ATC's Flexible tag size mode of operation is disabled permitting only a 3 byte tag to be appended to the start of each cell.

#### TSIZE0 - TSIZE1

The Tag size select pins TSIZE0-TSIZE1 are used by the ATC to select the length of tag to be appended to the start of each cell.

The two Tag size input pins are interpreted as follows:-

| Tsize1 | Tsize0 | Tag        |
|--------|--------|------------|
| 0      | 0      | no tag     |
| 0      | 1      | 1 byte tag |
| 1      | 0      | 2 byte tag |
| 1      | 1      | 3 byte tag |

When operating in the NTC interface mode of operation, with the TAGSEL pin tied high, a 3 byte tag is appended to the start of a cell irrespective of the status of the two Tag size input pins.

#### HEC

The input pin HEC, shall only be used by the ATC when operating in the Cell Stream interface mode of operation

This pin is used by the ATC to determine whether or not to include or exclude an

#### MB86689A

HEC byte to the ATM Cell header of outgoing ATM cells.

When the HEC pin is tied low, the standard HEC field is assumed to be present on incoming data, and is therefore recalculated on all outgoing data. The recalculated HEC field is internally exclusively "OR"ed with HEX 55 before being appended to the ATM Cell header as recommended in **ITU-T I.432**.

When the HEC pin is tied high, the HEC field is excluded from the ATM Cell header appended to outgoing cells (ie. 52 byte cells).

#### OPCTL

Output control. This input pin is used by the ATC to determine whether the output pin DREQ and the UPC output port pins UPCO\_1 to UPCO\_3, are tri-stateable or operate as a normal outputs. For cascade purposes both DREQ and the UPC port pins must be configured as 3-state.

A '0' selects 3-state and a '1' selects normal.

# CS\_UTS

This single bit input pin is used by the ATC to select the format of data transmission on the Cell Stream interface output signal pins.

When tied high, the Fujitsu Cell Stream mode of data transmission is selected with all the data present on these output pins being transmitted on the falling edge of the clock present on the CLK input pin.

When tied low, the UTOPIA Cell Stream mode of data transmission is selected,

with all the data present on these output pins being transmitted on the rising edge of the clock present on the CLK input pin.

#### 2.2.5. Usage Parameter Control Interface

#### UPCO\_0-UPCO\_3

The 4-bit UPC interface output pins are used by the ATC to convey the 10-bit Output Ram address at which a successful translation has occurred and the 2-bit ID code identifying the Cascaded ATC from whence the translation came.

Immediately following a master reset the status of the UPC port pins is dependent on the status of the OPCTL pin.

If the OPCTL pin indicates that normal outputs are to be selected the ATC will drive the UPC port pins to Hex F.

Else the UPC port is driven to it's inactive high impedance state.

#### 2.2.6. Microprocessor Interface

The microprocessor interface is a slave interface which only supports 16-bit word transfers. It comprises the following signals:-

#### D0-D15

These pins comprise a 16-bit bi-directional data bus that may be used to write data to and read data from the ATC internal registers.

Immediately following an active low transition on the RESET pin the bi-directional data bus, D0 - D15, is driven to it's inactive high impedance state.

#### CS

The active low Chip select input is used

by the ATC to enable read and write operations to internal ATC registers.

# RD

The active low  $\overline{RD}$  input signal is used by the ATC as a Microprocessor bus read signal. A read operation of the ATC's Status register is only permissible when both the  $\overline{RD}$  and  $\overline{CS}$  input signal pins are active.

# WR

The active low  $\overline{WR}$  input signal is used by the ATC as a Microprocessor bus write signal. Write operations to internal ATC registers are only permissible when both the  $\overline{WR}$  and  $\overline{CS}$  input signal pins are active.

# DREQ

The DREQ output pin represents an active high DMA or Microprocessor request signal. This signal pin is used by the ATC to control the rate at which CAM entries may be updated by the host Microprocessor.

Immediately following a master reset the status of the DREQ pin is dependant on the status of the OPCTL pin.

If the OPCTL pin indicates that normal outputs are to be selected DREQ will be driven to its inactive low state.

Else the UPC port is driven to it's inactive high impedance state.

# 2.2.7. JTAG Interface

# TDO

The TDO output pin represents a tri-stateable serial output port through which test instructions and data from the internal test logic may be conveyed.

Changes in the state of the signal driven through TDO shall only occur following the falling edge of TCK.

When no signal is being driven through the TDO port the output pin should revert to it's tri-state condition.

Immediately following an active low transition on the RESET pin the output pin TDO is driven to it's inactive high impedance state.

# тск

The TCK input pin provides the clock signal for the internal test logic. Data received on the TDI input pin is sampled on the rising edge of TCK clock signal.

## TMS

The TMS input pin is sampled on the rising edge of the TCK clock and decoded by the internal test logic to control test operations.

An External pull-up should be connected to this input to ensure that when this input is not driven a response identical to the application of a logical 1 results.

# TDI

The TDI input pin shall provide a port through which JTAG serial test data and instructions may be received by the internal test logic.

An External pull-up should be connected to this input to ensure that when this input is not driven a response identical to the application of a logical 1 results.

# TEST

This input pin is used for internal test purposes only and should be permanently tied low by the user via a 2K7 resistor.

# **3. FUNCTIONAL DESCRIPTION**

# 3.1. General

A block diagram of the ATC is shown in Fig 2.

The ATC is designed to process and translate various fields within an ATM cell header. The format of an ATM cell is illustrated in Fig 3.

The ATC provides two interface modes, the NTC interface mode and the Cell Stream interface mode.

# 3.2. NTC Interface mode

An ATC may be configured to use it's NTC interface by tie-ing it's CSMODE input pin to VSS. This is known as the NTC mode of operation. The ATC's NTC interface allows the ATC to communicate directly with an NTC (MB86683). In this operational interface mode the transfer of ATM header information across the dedicated bi-directional data bus is controlled via a 4-signal handshake mechanism. During the transfer of data across this interface no cell payload data is transferred.

# 3.2.1. NTC Mode Input Data

In NTC mode, the input data provided by an NTC comprises the VPI/VCI fields of an ATM cell header only. No cell payload data is transferred across this interface.

The VPI/VCI fields are transferred from the NTC to the ATC in a contiguous 4-byte burst, as shown in Fig 4, via the bi-directional NTC-ATC data bus, NTCD0-D7. The ATC indicates that it is ready to accept these bytes by activating it's ATC\_RFD pin. Data transferral from the NTC to the ATC only commences when the NTC activates the NTC\_DAV pin.

# 3.2.2. NTC Mode Output Data

On receiving data across the NTC interface, the ATC commences an internal search. On finding a match for the received VPI/VCI field, the ATC activates it's ATC\_DAV pin, as shown in Fig 5.

When the NTC is ready to receive the translated fields it will activate the NTC\_RFD pin. On detecting an active NTC\_RFD signal the ATC immediately commences the transfer of the translated field data from the ATC to the NTC via the NTC-ATC data bus, NTCD0-D7.

The ATC will drive the bi-directional NTC-ATC data bus when the ATC\_DAV and NTC\_RFD signal pins are both active.

Depending on the status of the TAGSEL and TSIZE pins the output data from the ATC may comprise anything from between 4 to 7 bytes, which includes 0 to 3 tag bytes together with 4 bytes for VPI/VCI. In conjunction with the aforementioned data the ATC will also transfer CLP and congestion bits as shown in Fig 5. An example of a complete NTC-ATC data transfer is illustrated in Fig 6.

# 3.2.3. NTC Mode Multiple Match Operation

In normal operation an incoming VPI/VCI should match one unique entry in the CAM. In Cell Stream mode this is the only permitted mode of operation. However, in NTC mode multiple matches are allowed. In this case the ATC transfers the output data for each match sequentially on to the NTC-ATC data bus in accordance with the timing diagram shown in Fig 7.

The ATC activates it's ATC DAV pin each time a match is detected, on completing the data transfer on the NTC-ATC data bus, the ATC recommences it's internal search mechanism to determine if any other matches are present. The ATC only activates it's ATC\_RFD signal pin when the search is complete and no more matches have been detected. An example of the status of the data transfer handshake pins during a Multiple match operation is illustrated in Fig 7.

#### 3.2.4. NTC Mode Cascade Operation

In NTC mode only, multiple ATCs can be connected together to form a larger translation table. In this case each ATC will search in parallel and hence there will be no overall increase in search time. Cascaded ATCs are also permitted to perform multiple match operations as detailed in section 3.2.3. Cascade operation is controlled by external pins CRFDI, CDAVI, and CFRDO. These pins should be interconnected as shown in Fig 8 if the cascade mode of operation is to be invoked.

#### **3.2.5. NTC mode No match indication.**

In NTC mode, the ATC indicates that no match has been detected for a particular VPI/VCI field by keeping it's ATC\_DAV signal pin in it's inactive state and by re-activating it's ATC\_RFD signal pin as shown in Fig 9.









MB86689A

Edition 2.0



13







#### 3.3. Cell Stream Interface mode

The ATC's other interface mode, namely the Cell Stream Interface is selected by tie-ing the pin CSMODE to VDD. In Cell Stream Mode, the ATC buffers and processes complete ATM cells received across the 9-bit cell based interface.

In this Cell Stream mode the ATC buffers the payload data of incoming ATM cells, and re-constructs the outgoing cells with appropriately modified headers. In Cell Stream mode ATM cells may include between 0 to 3 tag bytes, and may include or exclude an HEC field.

If an HEC field is included then it will be re-calculated and exclusively "OR"ed with HEX 55 on transmission.

#### 3.3.1. Cell Stream Mode

In Cell Stream mode input data is received on pins IPD0–IPD7, and output data is sent on pins OPD0–OPD7. Input data is sampled on the rising edge of the clock after activation of the IPSOC pin, which indicates the start of an ATM cell.

The first data byte is interpreted as the byte which accompanies the active IPSOC signal. The same protocol is used for data transmission, with OPSOC indicating the start of an outgoing cell. The number of bytes which are received and transmitted by the ATC's Cell Stream interface, and the way these bytes are interpreted is dependent on the input pins; TSIZE0, TSIZE1, and HEC.

In Cell Stream mode the ATC may be configured to transmit the translated ATM cell on either the rising or the falling edge of the clock depending on the status of the CS\_UTS pin. When the CS\_UTS pin is tied to VDD, translated Cell Stream data is transmitted by the ATC on the falling edge of the clock. This is defined as Fujitsu Cell Stream mode.

When the CS\_UTS pin is tied to VSS, translated Cell Stream data is transmitted by the ATC on the rising edge of the clock. This is defined as the UTOPIA Cell Stream mode.

The timing and format of the cell stream data for both transmission modes are illustrated in Fig 10.

# 3.3.2. Cell Stream mode No match operation.

The ATC's Cell Stream interface only outputs ATM cells that cause a match. ATM cells that do not cause a match are discarded by the ATC. The Cell Stream interface pins OPSOC and OPD0-D7 remain in their inactive states.



# 3.4. Basic ATC Translation functions

Irrespective of the selected interface mode the following functions are provided by the ATC:-

- Generation of translated VPI/VCI address fields.
- Generation of the ATM cell routing tag bytes.
- Generation of CLP bit.
- Generation of congestion indication (indicated in PTI field).
- Generation of a 10-bit Output RAM address for UPC.

These functions are realized through a content addressable memory (CAM), together with an output RAM as illustrated in Fig 2. and summarised in Fig 11.

For each cell, the VPI/VCI field is compared against each entry in the CAM. If a match is found, then the match address is used to index the output RAM, which provides new values for the VPI/VCI, together with tag, CLP, and congestion fields.

The CAM and output RAM must be initialised by an external microprocessor, and individual entries may be updated on-the-fly. Hence the device can process a continuous cell stream at 155Mb/s. The maximum time required to complete a search and output the associated information is less than 1 ATM cell period.

Outgoing cell VPI, VCI, and CLP fields are generated directly from data stored in the output RAM. However, the outgoing PT field is formed by a combination of the incoming PT field and the congestion bit from the output RAM.

A more detailed description of the functions mentioned above is now given in the following section.



# 3.4.1. Generation of translated VPI/VCI address fields

The content addressable memory section of the ATC comprises 1024 28-bit entries, where each entry represents a VPI/VCI address field. Each incoming VPI/VCI is compared against each entry in the CAM. If a match occurs, then the CAM match address will be used to index a 1024 location RAM, which contains the required output parameters.

Various mask facilities are provided, which determine which bits of the incoming VPI/VCI take part in the comparison process. The mask facilities are listed below:-

**VP Mask**. The first 12 bits of the cell header can be masked on a per entry basis. This allows the entire VP field to be masked and hence allows virtual circuits to be treated in a common way regardless of which VP they are contained in. This facility could be used, for example, for routing signalling VC's to a common destination using a single CAM entry. This is illustrated in Fig 12

VC Mask. The last 16 bits of the VPI/VCI field can be masked on a per entry basis. This allows the entire VC field to be masked and hence allows a complete VP to be routed with a single CAM entry. This is illustrated in Fig 14.

In the case of VP and VC masking, the associated incoming bits are ignored for comparison purposes, but are fed forward and re-combined to form the output VCI/VPI. However, in UNI mode the GFC field is always masked and these bits are not fed forward to the output.

**GFC Field Translation.** In UNI mode, the GFC field plays no part in the ATC's CAM Array VPI/VCI comparison operation. When operating in UNI mode the received GFC field contents are replaced by the contents of the ATC's output RAM as shown in Fig 13, irrespective of the status of the programmed VPI Mask bit.







# 3.4.2. Generation of the ATM Cell Routing tag

Irespective of the selected interface mode the number of tag bytes appended to the ATM cell header is selectable via the pins TAGSEL, TSIZE0 and TSIZE1.

A maximum of 3 tag bytes may be appended to the ATM cell header and a minimum of 0 tag bytes.

In NTC mode, if TAGSEL is activated i.e by tie-ing it to VDD, the NTC interface will always append a 3 byte routing tag to the translated VPI/VCI data irrespective of the status of the input pins TSIZE0 and TSIZE1.

If the TAGSEL pin is inactive i.e tied to VSS, then irrespective of the interface mode the number of tag bytes appended to the ATM cell header is given by the status of the TSIZE0 and TSIZE1 pins. The order of tag byte transmission with respect to the status of the TSIZE pins is illustrated in Fig 15.

| TSIZE1 | TSIZE0 | Tag byte<br>transmission order |
|--------|--------|--------------------------------|
| 1      | 1      | 1 2 3                          |
| 1      | 0      | 2 3                            |
| 0      | 1      | 3                              |
| 0      | 0      | No Tag bytes transmitted       |

Fig 15 – Tag byte transmission order

# 3.4.3. Generation of the ATM Cell Cell Loss Priority (CLP) bit

The ATC permits a per virtual circuit CLP bit to be programmed. The CLP bit is

stored in the Output RAM shown in Fig 2 and is interpretted by the ATC in the following manner.

In NTC mode, if the CLP bit for a particular virtual circuit is set to "0" in the Output RAM, then the regenerated CLP bit shown in Fig 5, is set to "0" for each translation carried out on that particular virtual circuit. If the programmed CLP bit is set to "1", then the translated CLP bit shown in Fig 5 is also set to "1".

In Cell Stream mode, if the CLP bit for a particular virtual circuit entry in the Output RAM is set to "0" then the CLP bit in the received ATM cell header is allowed to pass through the ATC untouched. If the programmed CLP bit in the Output RAM is set to "1", then CLP bit in the received ATM cell header is set to "1".

# 3.4.4. Generation of the ATM Cell Congestion control (C) bit

Like the CLP bit function described in the previous section, the ATC also permits per virtual circuit manipulation of the Congestion control (C) bit of the PT field shown in Fig 3. Like the programmable CLP bit the C bit is also stored in the ATC's Output RAM. Both the ATC's CLP and C bits are configurable via the ATC's microprocessor interface.

Like the CLP bit the C bit has different meanings in the NTC and Cell Stream interface modes of operation.

In NTC mode, the ATC sets the Congestion bit shown in Fig 5 equal to the per virtual circuit programmed C bit.

In Cell Stream mode, if the MSB of the received ATM cell header's PT field is set to "0" then the C bit for the received ATM

cell header's PT field is allowed to pass through the ATC untouched irrespective of the status of the ATC's Output RAM C bit.

If the MSB of the received ATM cell header's PT field is set to "1" then the ATC shall interpret the programmed C bit as follows. If the per virtual circuit programmed C bit in the Output RAM is set to "0", then the C bit for the received ATM cell header's PT field is allowed to pass through the ATC untouched irrespective of the status of the ATC's Output RAM C bit.

If the per virtual circuit programmed C bit in the Output RAM is set to "1", then Congestion bit in the received ATM cell header's PT field is set to "1". Fig 16 summarizes the C bit Cell Stream operations permissable on the received ATM cell header's PT field.

# 3.4.5. UPC Port

The 4-bit UPC port may be configured as a tri-state or as a normal output port depending upon the status of the OPCTL pin (see Section 2.2.4.). When configured as a normal output port the ATC will drive the port to Hex F. As shown in Fig 17 one clock cycle after ATC\_DAV

| <b></b>               |                                                                                |                                                     |
|-----------------------|--------------------------------------------------------------------------------|-----------------------------------------------------|
| RAM                   | Incoming PT                                                                    | Outgoing PT                                         |
| C=0                   | P2 P1 P0                                                                       | P2 P1 P0                                            |
| C=1                   | 0 P1 P0                                                                        | 0 1 P0                                              |
|                       | 1 P1 P0                                                                        | 1 P1 P0                                             |
|                       |                                                                                |                                                     |
| Whe<br>PT fi<br>P2, F | re P1 represent<br>eld Congestion<br>>1, P0 = Incon<br>code<br>C = Cong<br>RAM | s the<br>bit:<br>ning 3-bit PT<br>estion bit in O/P |
| Fig 16                | - Cell Stream                                                                  | C bit summary                                       |

is asserted, a start nibble, Hex 0 is followed by the ATC code (set up in the Control Register – Word 1) and a 10-bit output RAM address as 3 nibbles.

A 2-bit ATC code (identifies the ATC when multiple ATC's are cascaded to form a translation table of up to 4096 entries) is concatenated with the 2 MSB's of the output RAM address to form the second nibble. The third nibble consists of the next 4 MSB's of the output RAM address and the fourth nibble consists of the remaining 4 bits of the output RAM address. The port then returns to Hex F



# 3.5. JTAG

#### 3.5.1. Introduction

This device now contains Boundary Scan Test Circuitry compliant with IEEE 1149.1 (JTAG). This requires the addition of the 4 pins identified below. The JTAG circuitry is internally reset at power on, and hence the optional JTAG reset pin (TRST) is not required.

The JTAG circuitry allows easier board level testing by allowing the signal pins on the device to form a serial scan chain around the device. The test modes are controlled by accessing an internal Test Access Port Controller (TAP), which is in turn controlled from the TAP.

## 3.5.2. Test Access Port (TAP)

Four pins are dedicated to JTAG: TDO; TDI; TMS & TCK.

The functions of these signals are described in Section 2 of this datasheet.

# **3.6. Test Instructions**

The following JTAG instructions are implemented :-

BYPASS SAMPLE/PRELOAD EXTEST INTEST

# **BYPASS**

The BYPASS instruction is used to bypass a component that is connected in series with other components. This allows more rapid movement of test data through the components of the board, bypassing the ones that do not need to be tested. The BYPASS operation enables the bypass register, which is a single stage shift register, between TDI and TDO.

- 1. The binary code for the BYPASS instruction is 11.
- The BYPASS instruction is forced into the instruction register output latches during the Test\_Logic\_Reset state. Note the distinction between the "01" content of the instruction shift register and the "11" of the instruction register output latch. Therefore, at the start of the instruction-shift cycle, a "01" pattern will be seen instead of "11".
- 3. The BYPASS operation does not interfere with the component operation at all. If the TDI input trace to component somehow the is disconnected, the test logic will see a "11" at TDI input during the instruction-shift state. Therefore, no unwarranted interference with the on-chip system logic occurs.

#### SAMPLE/PRELOAD

The SAMPLE/PRELOAD instruction is used to sample the state of the component pins. The sampled values can be examined by shifting out the data through TDO. This instruction selects the boundary scan-cell output latches with specific values. The preloaded values are then enabled to the output pins by the EXTEST.

- 1. The binary code for the instruction is 01.
- 2. The SAMPLE/PRELOAD instruction selects the boundary-scan cells to be connected between TDI and TDO in the Shift\_DRTAP controller state.
- 3. The values of the component pins are sampled on the rising edge of TCK in the Capture\_DR TAP controller state.
- 4. The preload values shifted in the boundary-scan cells are latched into the boundary-scan output latch at the falling edge of TCK in the Update\_DR TAP controller state.

## EXTEST

EXTEST instruction allows testing of off-chip circuitry and board level interconnections. The PRELOAD/SAMPLE instruction is used to preload the data into the latched parallel outputs of the boundary-scan shift register stages. Then, the EXTEST instruction enables the preloaded values to the components output pins.

1. The binary code for the instruction is 00.

- 2. The device outputs the preloaded data to the pins at the falling edge of TCK in the Update\_IR TAP controller state at which point the JTAG instruction register is updated with the EXTEST.
- 3. The EXTEST instruction selects the boundary-scan cells to be connected between TDI and TDO in the SHIFT-DR test logic controller state.
- 4. Once the EXTEST instruction is effective, the output pins can change at the falling edge of TCK in the Update\_DR TAP controller state.

#### INTEST

This instruction allows testing of the on-chip system logic. Test stimuli are shifted in, one at a time, and applied to the on-chip logic. The test results are captured into the boundary-scan register (BSR) and are examined by subsequent shifting. The PRELOAD/SAMPLE instruction is used to preload the data into the latched parallel outputs of the boundary-scan shift register stages prior to INTEST being selected.

The binary code for the instruction is 10.

# **4. DEVELOPERS NOTES**

#### 4.1. Programming and Control

#### 4.1.1. Introduction

The ATC provides a 16 bit bi-directional microprocessor interface. The microprocessor permits entries in the ATC's CAM and Output RAM to be updated on the fly without affecting the translation process. The operation of the ATC's processor interface is controlled via 4 single bit pins:  $\overline{CS}$ , DREQ, WR and RD.

Immediately following an active low transition on the RESET pin, the ATC activates an internal initialisation sequence. During this operation the contents of the CAM are completely cleared. The whole operation takes approximately 68 clock cycles and is designated to be complete when the DREQ signal pin becomes active as shown in Fig 18.

On DREQ becoming active the user is now at liberty to configure the ATC's CAM and Output RAM structures as required via the microprocessor interface.

# 4.1.2. Updating ATC CAM / Output RAM entries

The ATC provides 7 write only control registers to enable the user to configure the ATC's CAM and Output RAM structures.

Individual entries are updated by carrying out 7 write operations to the control registers shown in Appendix B Fig 20. No addressing mechanism is required to carry out this operation since the ATC updates these registers on successive write operations. All write operations must be qualified by the ATC's CS pin being in it's active low state.

The ATC is responsive to the seventh write operation and on detecting this operation the ATC will deactivate it's DREQ pin and commence entry update operations in parallel to both the CAM and Output RAM structures simultaneously, thereby minimizing the time required to carry out an update.



Update requests are only carried out instantly when no translation processes are currently being activated. In the case where a translation process is currently in progress and an entry update request is received, the ATC will complete it's translation process and then service the update request. During this non service interval the DREQ pin remains in it's inactive low state permitting no more update requests to be carried out until the current one has been serviced. The servicing of an update request by the ATC is signified by the ATC's DREQ pin returning to it's active state.

As shown in Appendix B Fig 20 the CAM Address and control register permits the ATC's CAM and Output RAM structures to be programmed with the same match and translation values for each and every entry. This unique configuration mode is activated by setting the I bit in the CAM Address and control register. On carrying out the seventh write operation the ATC will commence updating all 1024 entry locations in both the CAM and Output RAM simultaneously. Once all 1024 locations have been initialised, the I bit is reset internally by the ATC and the DREQ pin and status bit are both activated.

The format of all the internal control registers is illustrated in Appendix B Fig 20. A description of each register is contained in the following paragraphs.

#### 4.1.3. Status Register

The status register may be used as a means of obtaining the original VPI/VCI. On a match being found the ATC\_DAV bit in the status register will be activated indicating that the 10 bit address of the match location is available. This may be used as a pointer to a copy of the CAM table kept in in software external to the ATC. The Status Register format is illustrated in Appendix B Fig 19.

#### 4.1.4. Control Word 1

This register identifies the CAM entry which is to be programmed. Bits A0 through A9 uniquely identify one of 1024 possible locations. In addition, this register includes two control bits, I and NU.

#### ID Code (ID0-ID1)

The two ID code bits, ID0–ID1, permit the user to identify which ATC is currently carrying out a translation when ATCs are cascaded together as described in section 3.2.4. The two bit ATC ID code is presented at the UPC output port pins when a successful match has been detected and the translation process initiated. The ID code is interpretted as follows :-

#### ID1 ID0 Translating ATC

| 0 | 0 | ATC 1  |
|---|---|--------|
| 0 | 1 | ATC 2  |
| 1 | 0 | ATC 3  |
| 1 | 1 | ATC 4. |

#### Initialisation (I bit)

This bit invokes an internal initialisation sequence which will program each entry with the parameters defined in control words 2 through 7. The initialisation sequence will commence after control word 7 is written to the ATC. Completion of the initialisation sequence will be indicated by activation of the DREQ pin / status register bit.

#### Network/User Select (NU bit)

This bit selects between UNI and NNI ATM cell formats. The only difference between the two is the way in which the first 4 header bits are processed. In UNI mode (NU=0) the first 4 bits will always be masked, but in NNI mode masking is determined solely by the VPM bit in control word 3.

# 4.1.5. Control Word 2

This register defines the VCI value which is to be programmed into the CAM at the associated entry address. Incoming VCIs will be compared against the VCI value in each active CAM entry.

#### 4.1.6. Control Word 3

This register defines the VPI value which is to be written into the associated entry address, together with various control information which is to be associated with the entry. The least significant 12 bits define a VPI value, but the most significant 4 bits will automatically be masked in UNI mode and hence will be ignored. Control bit functions are described below.

#### Enable bit (E)

This bit enables the individual CAM entry. No match will be generated for entries which are not enabled.

#### Virtual Path Mask (VPM)

This bit controls whether the VP field of the associated entry is to be masked or not. If the VP field is masked then it will be excluded from the comparison process (ie. any VPI will cause a match).

#### Virtual Channel Mask (VCM)

This bit controls whether the VC field of the associated entry is to be masked or not. If the VC field is masked then it will be excluded from the comparison process (ie. any VCI will cause a match).

#### 4.1.7. Control Word 4

This register defines a new VCI value which will be generated when a match occurs at the associated entry address.

#### 4.1.8. Control Word 5

This register defines a new VPI value which will be generated when a match occurs at the associated entry address.

#### 4.1.9. Control Words 6 and 7

These registers define three tag bytes which may be appended to the start of each cell by the ATC or NTC. The order of transmission is as follows:-

| Tag Size | Order                  |
|----------|------------------------|
| 0        | not applicable         |
| 1        | byte 3 only            |
| 2        | byte 2, byte 3         |
| 3        | byte 1, byte 2, byte 3 |

Control word 7 also includes two control bits as described below.

#### **Congestion (C)**

This bit may be used to indicate congestion for the associated entry. When this bit is set to '1' the ATC or NTC will modify the PT field in the ATM cell header in order to indicate congestion, see section 3.4.4. for a more complete description on the usage of this control bit.

#### Cell Loss Priority (CLP)

This bit defines the state of the CLP bit which will be inserted into the outgoing ATM cell header by the ATC or NTC, see section 3.4.3. for a more complete description on the usage of this control bit..

# A – REGISTER TABLE

| ADDRESS | TYPE | FUNCTION                      | REF    |
|---------|------|-------------------------------|--------|
| N/A     | RO   | Status Register               | Fig 19 |
|         |      |                               |        |
|         |      |                               |        |
|         |      | Control Registers             | Fig 20 |
| N/A     | WO   | Word 1: CAM Address & Control |        |
| N/A     | WO   | Word 2: VCI Match             |        |
| N/A     | WO   | Word 3: VPI Match & Control   |        |
| N/A     | WO   | Word 4: VCI Output            |        |
| N/A     | WO   | Word 5: VPI Output            |        |
| N/A     | WO   | Word 6: Tag Output Low        |        |
| N/A     | WO   | Word 7: Tag Output High       |        |
|         |      |                               |        |
|         |      |                               |        |

# **B – REGISTER MAP**

| х       | X         | х         | X           | DAVO      | MA9        | MA8       | MA7  |
|---------|-----------|-----------|-------------|-----------|------------|-----------|------|
| MA6     | MA5       | MA4       | МАЗ         | MA2       | MA1        | MAO       | DREQ |
| Match a | ddress (M | A0-9) qua | lified when | ATC_DAV g | oes active | ). Mimino |      |

| <u>x</u>                                                                                       | x                                                                                                                                                       | ID1                                                                                   | ID0                                                                      | <u> </u>            | NU                                                     | A9                                             | A8                 |
|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------|--------------------------------------------------------|------------------------------------------------|--------------------|
| A7                                                                                             | A6                                                                                                                                                      | A5                                                                                    | A4                                                                       | A3                  | A2                                                     | A1                                             | A0                 |
| Word 2                                                                                         | l: 0 =<br>1 =<br>2: VCI Ma                                                                                                                              | Normal Op<br>Initialise<br><b>tch</b>                                                 | peration                                                                 |                     | NU: 0 = U<br>1 = N                                     | NI Mode<br>INI Mode                            |                    |
| 015<br>                                                                                        | VOID                                                                                                                                                    | VOID                                                                                  | Volte                                                                    | VOID                | VCHO                                                   | VCID                                           |                    |
|                                                                                                | VCI14                                                                                                                                                   | VCIIS                                                                                 | VCH                                                                      | VCITI               | VCID                                                   | VCIS                                           | VCIO               |
| VGI/                                                                                           | VCID                                                                                                                                                    | VCID                                                                                  | VG14                                                                     | VCB                 | VCIZ                                                   | VOIT                                           | VOID               |
| E. (                                                                                           | v = Location                                                                                                                                            |                                                                                       | u                                                                        | V                   |                                                        |                                                | ru -               |
| 1<br>Word 4                                                                                    | = Locatio                                                                                                                                               | on enabled                                                                            | 1                                                                        | v                   | 1 = 1<br>CM : 0 = 1<br>1 =                             | Masked<br>Not maske<br>Masked                  | ed                 |
| 1<br>Word 4<br>D15<br>VCl15                                                                    | = Location<br>VCI Outp<br>VCI Outp<br>VCI14                                                                                                             | on enabled                                                                            | VCI12                                                                    | V<br>VCI11          | 1 = 1<br>CM : 0 = N<br>1 =                             | Masked<br>Not maske<br>Masked                  |                    |
| 1<br>Word 4<br>D15<br>VCl15<br>VCl7                                                            | = Location       VCI Outp       VCI14       VCI6                                                                                                        | vciis                                                                                 | VCI12<br>VCI4                                                            | V<br>VCl11<br>VCl3  | 1 = 1<br>CM : 0 = N<br>1 =<br>VCI10<br>VCI2            | Masked<br>Not maske<br>Masked                  | VCI8<br>VCI0       |
| 1<br>Word 4<br>VCl15<br>VCl7<br>Word 5<br>D15<br>X                                             | = Location                                                                                                                                              | on enabled<br>out<br>VCI13<br>VCI5<br>put<br>X                                        | VCI12<br>VCI4<br>X                                                       | V<br>VCl11<br>VCl3  | 1 = 1<br>CM : 0 = N<br>1 =<br>VCI10<br>VCI2<br>VPI/GFC | Masked<br>Not maske<br>Masked<br>VCI9<br>VCI1  | ed<br>VCI8<br>VCI0 |
| 1<br>Word 4<br>VCI15<br>VCI7<br>Word 5<br>D15<br>X<br>Word 6                                   | <ul> <li>Location</li> <li>VCI Outp</li> <li>VCI14</li> <li>VCI6</li> <li>VPI Outp</li> <li>X</li> <li>Tag Outp</li> </ul>                              | on enabled<br>out<br>vcli3<br>vcl5<br>put<br>x                                        | VCI12<br>VCI4<br>X<br>VPI                                                | V<br>VCI11<br>VCI3  | 1 = 1<br>CM : 0 = N<br>1 =<br>VCI10<br>VCI2<br>VPI/GFC | Masked<br>Not maske<br>Masked<br>VCI9<br>VCI1  |                    |
| 1<br>Word 4<br>VCl15<br>VCl7<br>Word 5<br>D15<br>X<br>Word 6<br>D15                            | = Locatio                                                                                                                                               | on enabled<br>out<br>vcii3<br>vci5<br>put<br>x<br>put low                             | VCI12<br>VCI4<br>X<br>VPI<br>Tag Byte 2                                  | VCI11<br>VCI3       | 1 = 1<br>CM : 0 = N<br>1 =<br>VCI10<br>VCI2            | Masked<br>Not maske<br>Masked<br>VCI9<br>VCI1  |                    |
| 1<br>Word 4<br>VCI15<br>VCI7<br>Word 5<br>D15<br>X<br>Word 6<br>D15                            | <ul> <li>Location</li> <li>VCI Outp</li> <li>VCI14</li> <li>VCI6</li> <li>VPI Outp</li> <li>X</li> <li>Tag Outp</li> </ul>                              | on enabled<br>out<br>vciii3<br>vci5<br>put<br>x<br>put low                            | VCI12<br>VCI4<br>X<br>VPI<br>Tag Byte 2<br>Tag Byte 3                    | V<br>VCI11<br>VCI3  | 1 = 1<br>CM : 0 = N<br>1 =<br>VCI10<br>VCI2<br>VPI/GFC | Masked<br>Not maske<br>Masked<br>VCI9<br>VCI1  |                    |
| 1<br>Word 4<br>VCl15<br>VCl7<br>Word 5<br>D15<br>X<br>Word 6<br>D15<br>Word 7<br>D15           | = Location                                                                                                                                              | put<br>vcii3<br>vci5<br>put<br>x<br>put low                                           | VCI12<br>VCI4<br>X<br>VPI<br>Tag Byte 2<br>Tag Byte 3                    | V<br>VCI11<br>VCI3  | 1 = 1<br>CM : 0 = N<br>1 =<br>VCI10<br>VCI2<br>VPI/GFC | Masked<br>Not maske<br>Masked<br>VCI9<br>VCI1  |                    |
| 1<br>Word 4<br>VCI15<br>VCI7<br>Word 5<br>D15<br>X<br>Word 6<br>D15<br>X<br>Word 7<br>D15<br>X | <ul> <li>Location</li> <li>VCI Outp</li> <li>VCI14</li> <li>VCI6</li> <li>VPI Outp</li> <li>X</li> <li>Tag Outp</li> <li>Tag Outp</li> <li>X</li> </ul> | on enabled<br>out<br>vcli3<br>vcl5<br>put<br>x<br>put low                             | VCI12<br>VCI4<br>X<br>VPI<br>Tag Byte 2<br>Tag Byte 3                    | V<br>VCl111<br>VCl3 | 1 = 1<br>CM : 0 = N<br>1 =<br>VCI10<br>VCI2<br>VPI/GFC | Masked<br>Not maske<br>Masked<br>VCI9<br>VCI1  | ed<br>VCI8<br>VCI0 |
| 1<br>Word 4<br>VCl15<br>VCl7<br>Word 5<br>D15<br>X<br>Word 6<br>D15<br>X<br>Word 7<br>D15<br>X | = Location                                                                                                                                              | on enabled<br>out<br>VCI13<br>VCI5<br>put<br>x<br>put low<br>put low<br>put High<br>X | VCI12<br>VCI4<br>X<br>VPI<br>Tag Byte 2<br>Tag Byte 3<br>X<br>Tag Byte 1 | V<br>VCl111<br>VCl3 | 1 = 1<br>CM : 0 = N<br>1 =<br>VCI10<br>VCI2<br>VPI/GFC | Masked<br>Not masked<br>Masked<br>VCI9<br>VCI1 | ed<br>VCI8<br>VCI0 |

# **C – RATINGS**

# **C1. ABSOLUTE MAXIMUM RATINGS**

| Rating                  | Symbol           | Va    | Units                 |    |
|-------------------------|------------------|-------|-----------------------|----|
|                         |                  | Min   | Max                   | 1  |
| Positive Supply Voltage | +V <sub>DD</sub> | -0.5  | 6.0                   | V  |
| Input Voltage           | V <sub>DIN</sub> | -0.5  | +V <sub>DD</sub> +0.5 | V  |
| Output Voltage          | V <sub>O1</sub>  | -0.5  | +V <sub>DD</sub> +0.5 | V  |
| Input Current           | IMAX             | -10.0 | 10.0                  | μA |
| Storage Temperature     | T <sub>STG</sub> | -40   | 125                   | °C |
|                         |                  |       |                       |    |

NOTE: Permanent device damage may occur if the above **Absolute Maximum Ratings** are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this datasheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **C2. DC CHARACTERISTICS**

| Parameter                     | Symbol           | Pin | Test Condition                       |       | Value |       | Units |  |
|-------------------------------|------------------|-----|--------------------------------------|-------|-------|-------|-------|--|
|                               |                  |     |                                      | Min.  | Тур.  | Max.  |       |  |
| Positive Supply Voltage       | V <sub>DD</sub>  |     | +4.75                                | +4.75 | +5.0  | +5.25 | V     |  |
| Positive Supply Current       | +l <sub>VS</sub> |     | Static no load                       | -     | -     | 100   | μΑ    |  |
| Input High Voltage (TTL)      | VIH              |     |                                      | 2.2   | -     | +VDD  | V     |  |
| Input Low Voltage (TTL)       | VIL              |     |                                      | 0     | -     | 0.8   | V     |  |
| Input Leakage Current         | ۱ <u>ـ</u>       |     | 0<=V <sub>i</sub> <=+V <sub>DD</sub> | -10   | -     | 10    | μΑ    |  |
| Output Low Voltage            | V <sub>OL</sub>  |     | I <sub>OL</sub> =3.2mA               | VSS   | -     | 0.4   | V     |  |
| Output high Voltage           | V <sub>OH</sub>  |     | I <sub>OH</sub> =-2mA                | 4.2   | -     | VDD   | V     |  |
| Output Off Leakage Current    | LO               |     |                                      | -10   | -     | 10    | μΑ    |  |
| Input Pin Capacitance         | C <sub>in</sub>  |     |                                      | -     | -     | 8     | pF    |  |
| Output Pin Capacitance        | Cout             |     |                                      | -     | -     | 16    | pF    |  |
| I/O Pin Capacitance           | C <sub>i/o</sub> |     |                                      | -     | -     | 21    | рF    |  |
| Operating Temperature         | T <sub>A</sub>   |     |                                      | 0     | -     | +70   | °C    |  |
| Power Dissipation (operating) | PO               |     | @20MHz                               |       | 220   |       | mW    |  |
|                               |                  |     |                                      |       |       |       |       |  |
|                               |                  |     |                                      |       |       |       |       |  |

# **D – AC CHARACTERISTICS**









# Fig 24 – Microprocessor Interface – RESET Timing

| Parameter                        | Ref    | Abrev             |     | Values  |     | Units |
|----------------------------------|--------|-------------------|-----|---------|-----|-------|
|                                  | Signal |                   | Min | Typical | Max | 1     |
| Reset Pulse Width                | RESET  | t <sub>RST</sub>  | 100 |         |     | ns    |
| Read Pulse Width                 | RD     | t <sub>RDW</sub>  | 30  |         |     | ns    |
| CS Valid to Read Active          | RD     | tCSRD             | 0   |         |     | ns    |
| Read Active to Valid Data        | RD     | t <sub>RDD</sub>  |     |         | 20  | ns    |
| Read Inactive to Invalid data    | RD     | t <sub>DRD</sub>  | 5   |         | 30  | ns    |
| Read Inactive to CS<br>Inactive  | RD     | t <sub>RDCS</sub> | 0   |         |     | ns    |
| DREQ Active to Write Active      | WR     | t <sub>DQWR</sub> | 100 |         |     | ns    |
| Write Pulse Width                | WR     | t <sub>WRW</sub>  | 30  |         |     | ns    |
| CS Valid to Write Active         | WR     | t <sub>CSWR</sub> | 0   |         |     | ns    |
| Data Setup Time                  | WR     | t <sub>DS</sub>   | 10  |         |     | ns    |
| Data Hold Time                   | WR     | t <sub>DH</sub>   | 0   |         |     | ns    |
| Write Inactive to CS<br>Inactive | WR     | twRCS             | 0   |         |     | ns    |
| Write to Write Delay             | WR     | twwD              | 30  |         |     | ns    |

Note: These figures are not 100% tested. Guaranteed by design characterisation.

Table 1 – Microprocessor Interface – AC Timing





| Parameter                 | Ref     | Abrev             |     | Units   |     |    |
|---------------------------|---------|-------------------|-----|---------|-----|----|
|                           | Signal  |                   | Min | Typical | Max |    |
| ATC_RFD delay             | ATC_RFD | tATC_RFD          | 5   |         |     | ns |
| Data Setup time           | NTCD0-7 | t <sub>DS</sub>   |     |         |     | ns |
| Data Hold Time            | NTCD0-7 | <b>t</b> DH       |     |         |     | ns |
| DAVO Delay                | ATC_DAV | tATC_DAV          | 6   |         |     | ns |
| Data Out Delay to NTC_RFD | NTCD0-7 | t <sub>DRFD</sub> |     |         |     | ns |
| Data Out delay to Clock   | NTCD0-7 | toc               | 8   |         |     | ns |

Note: These figures are not 100% tested. Guaranteed by design characterisation.

Table 2 – NTC Interface – AC Timing



| Parameter               | Ref    | Abrev           |       | Units   |     |    |
|-------------------------|--------|-----------------|-------|---------|-----|----|
|                         | Signal |                 | Min   | Typical | Max |    |
| Data Setup Time         | IPD0-7 | t <sub>DS</sub> | ····· |         |     | ns |
| Data Hold Time          | IPD0-7 | t <sub>DH</sub> |       |         |     | ns |
| Data Out Delay to clock | IPD0-7 | toc             | 8     |         |     | ns |

Note: These figures are not 100% tested. Guaranteed by design characterisation.

Table 3 – Cell Stream Interface – AC Timing





# E – JTAG

# E 1. JTAG Boundary Scan Cells

The Boundary Scan Register (BSR) consists of 95 registers, which form a serial shift register starting from pin 1 (DREQ), moving in an anticlockwise direction around the chip to finish at pin 80 (CLK).

It should be noted that none of the internal D-types which form the BSR are

reset, and hence are initially undefined. A valid pattern needs to be shifted into the register prior to any testing. However, while the JTAG TAP controller is reset, the I/O pins are connected through to the system logic.

# I / O Pin Type:

- I = Input
- C = Clock input
- O = Output
- B = Bidirectional,
- T = Tristate
- lu = Input with pull-up resistor.

# **BSR Cell Type:**

BSI1 allows capture of device input pin and control of logic input pin.

BSI3 allows capture of device input pin only.

BSO allows capture of logic output pin and control of device output pin ( = BSI1 ).

BSOE allows control of tristate-able output pin (presettable).

BSDI allows control of bidirectional pin ( = BSOE ).

BSBI allows capture and control of bidirectional input and output pin ( = BSI1 + BSO ).

- **Control Group No.:** Denotes a JTAG BSR cell which controls a (group of) tristate-able output(s) or bidirectional pin(s).
- **Controlled Group No.:** Denotes a JTAG BSR cell which connects to a tristate-able output or bidirectional pin which is controlled by the JTAG BSR cell numbered in the previous column.

| Pin<br>No. | Pin<br>Name | Pin<br>Type | BSR<br>Cell<br>No. | BSR<br>Cell<br>Type | Control<br>Group<br>No. | Controlled<br>Group<br>No. |
|------------|-------------|-------------|--------------------|---------------------|-------------------------|----------------------------|
| 1          | DREQ        | Т           | 1                  | BSO                 |                         | 1                          |
|            |             |             | 2                  | BSOE                | 1                       |                            |
| 3          | D0          | В           | 33 & 34            | BSBI                |                         | 2                          |
| 4          | D1          | В           | 31 & 32            | BSBI                |                         | 2                          |
| 5          | D2          | В           | 29 & 30            | BSBI                |                         | 2                          |
| 6          | D3          | В           | 27 & 28            | BSBI                |                         | 2                          |
| 7          | D4          | В           | 25 & 26            | BSBI                |                         | 2                          |
| 8          | D5          | В           | 23 & 24            | BSBI                |                         | 2                          |
| 9          | D6          | В           | 21 & 22            | BSBI                |                         | 2                          |
| 10         | D7          | В           | 19 & 20            | BSBI                |                         | 2                          |
| 11         | D8          | В           | 17 & 18            | BSBI                |                         | 2                          |
| 13         | D9          | В           | 15 & 16            | BSBI                |                         | 2                          |
| 14         | D10         | В           | 13 & 14            | BSBI                |                         | 2                          |
| 15         | D11         | В           | 11 & 12            | BSBI                |                         | 2                          |
| 16         | D12         | В           | 9 & 10             | BSBI                |                         | 2                          |
| 17         | D13         | В           | 7&8                | BSBI                |                         | 2                          |
| 18         | D14         | В           | 5&6                | BSBI                |                         | 2                          |
| 19         | D15         | В           | 3&4                | BSBI                |                         | 2                          |
|            |             |             | 35                 | BSDI                | 2                       |                            |
| 20         | RD          | 1           | 36                 | BSI1                |                         |                            |
| 21         | WR          | I           | 37                 | BSI1                |                         |                            |
| 22         | CS          | 1           | 38                 | BSI1                |                         |                            |
| 24         | CS_UTS      | lu          | 39                 | BSI1                |                         |                            |
| 25         | DRFDI       | ļ           | 40                 | BSI1                |                         |                            |
| 26         | CDAVI       | 1           | 41                 | BSI1                |                         |                            |
| 27         | CRFDO       | 1           | 42                 | BSO                 |                         |                            |
| 28         | RES         | lu          |                    |                     |                         |                            |
| 29         | TCK         | С           |                    |                     |                         |                            |
| 30         | TMS         | 1           |                    |                     |                         |                            |
| 31         | TDI         | l           |                    |                     |                         |                            |
| 32         | TDO         | Т           |                    |                     |                         |                            |
| 34         | TAGSEL      | 1           | 43                 | BSI1                |                         |                            |
| 35         | UPCO_0      | Т           | 44                 | BSO                 |                         | 3                          |
|            |             |             | 45                 | BSOE                | 3                       |                            |
| 36         | TEST        | 1           | 46                 | BSI1                |                         |                            |
| 37         | NTC_DAV     | I           | 47                 | BSI1                |                         |                            |
| 38         | NTC_RFD     | 1           | 48                 | BSI1                |                         |                            |
| 39         | ATC_DAV     | 0           | 49                 | BSO                 |                         |                            |
| 40         | ATC_RFD     | 0           | 50                 | BSO                 |                         |                            |
| 41         | RESET       | I           | 51                 | BSI1                |                         |                            |
| 43         | UPCO_1      | Т           | 52                 | BSO                 | 3                       | 3                          |

| 44 | OPD7   | 0 | 53      | BSO  |   |   |
|----|--------|---|---------|------|---|---|
| 45 | OPD6   | 0 | 54      | BSO  |   |   |
| 46 | OPD5   | 0 | 55      | BSO  |   |   |
| 47 | OPSOC  | 0 | 61      | BSO  |   |   |
| 48 | OPD4   | 0 | 56      | BSO  |   |   |
| 49 | OPD3   | 0 | 57      | BSO  |   |   |
| 50 | OPSD2  | 0 | 58      | BSO  |   |   |
| 51 | OPD1   | 0 | 59      | BSO  |   |   |
| 53 | OPD0   | 0 | 60      | BSO  |   |   |
| 54 | UPCO_2 | Т | 62      | BSO  | 3 | 3 |
| 55 | UPCO_3 | Т | 63      | BSO  | 3 | 3 |
| 56 | NTCD7  | В | 64 & 65 | BSBI |   | 4 |
| 57 | NTCD6  | В | 66 & 67 | BSBI |   | 4 |
| 58 | NTCD5  | В | 68 & 69 | BSBI |   | 4 |
| 59 | NTCD4  | В | 70 & 71 | BSBI |   | 4 |
| 60 | NTCD3  | В | 72 & 73 | BSBI |   | 4 |
| 61 | NTCD2  | В | 74 & 75 | BSBI |   | 4 |
| 62 | NTCD1  | В | 76 & 77 | BSBI |   | 4 |
| 64 | NTCD0  | В | 78 & 79 | BSBI |   | 4 |
|    |        |   | 80      | BSDI | 4 |   |
| 65 | IPD0   | I | 88      | BSI1 |   |   |
| 66 | IPD1   | I | 87      | BSI1 |   |   |
| 67 | IPD2   | I | 86      | BSI1 |   |   |
| 68 | IPD3   | 1 | 85      | BSI1 |   |   |
| 69 | IPD4   | I | 84      | BSI1 |   |   |
| 70 | IPSOC  | 1 | 89      | BSI1 |   |   |
| 71 | IPD5   | 1 | 83      | BSI1 |   |   |
| 72 | IPD6   |   | 82      | BSI1 |   |   |
| 74 | IPD7   | 1 | 81      | BSI1 |   |   |
| 75 | TSIZE0 | 1 | 91      | BSI1 |   |   |
| 76 | TSIZE1 | 1 | 90      | BSI1 |   |   |
| 77 | HEC    |   | 92      | BSI1 |   |   |
| 78 | CSMODE |   | 93      | BSI1 |   |   |
| 79 | OPCTL  | I | 94      | BSI1 |   |   |
| 80 | CLK    | С | 95      | BSI3 |   |   |
|    |        |   |         |      |   |   |
| 2  | VSS    |   |         |      |   |   |
| 12 | VSS    |   |         |      |   |   |
| 23 | VSS    |   |         |      |   |   |
| 42 | VSS    |   |         |      |   |   |
| 52 | VSS    |   |         |      |   |   |
| 63 | VSS    |   |         |      |   |   |
| 33 | VDD    |   |         |      |   |   |
| 73 | VDD    |   |         |      |   |   |

# F - PHYSICAL PIN DIAGRAM

# F 1. Pin Assignment



Fig. 31 Pin Assignment

| Pin No.  | Pin Name  | Туре     | Function                                       |
|----------|-----------|----------|------------------------------------------------|
| 1        | DREQ      | 0        | DMA Request signal output                      |
| ///2///  | //XSS///  |          |                                                |
| 3        | D0        | I/O      | Microprocessor data bus, bit 0                 |
| 4        | D1        | I/O      | Microprocessor data bus, bit 1                 |
| 5        | D2        | I/O      | Microprocessor data bus, bit 2                 |
| 6        | D3        | I/O      | Microprocessor data bus, bit 3                 |
| 7        | D4        | I/O      | Microprocessor data bus, bit 4                 |
| 8        | D5        | I/O      | Microprocessor data bus, bit 5                 |
| 9        | D6        | I/O      | Microprocessor data bus, bit 6                 |
| 10       | D7        | I/O      | Microprocessor data bus, bit 7                 |
| 11       | D8        | I/O      | Microprocessor data bus, bit 8                 |
| //12///  | VSS       |          |                                                |
| 13       | D9        | I/O      | Microprocessor data bus, bit 9                 |
| 14       | D10       | I/O      | Microprocessor data bus, bit 10                |
| 15       | D11       | I/O      | Microprocessor data bus, bit 11                |
| 16       | D12       | I/O      | Microprocessor data bus, bit 12                |
| 17       | D13       | I/O      | Microprocessor data bus, bit 13                |
| 18       | D14       | I/O      | Microprocessor data bus, bit 14                |
| 19       | D15       | 1/0      | Microprocessor data bus, bit 15                |
| 20       | RD        | I        | Microprocessor Read input                      |
| 21       | WR        | I        | Microprocessor Write input                     |
| 22       | CS        | I        | Chip Select                                    |
| //23///  | ///vss/// | ///4///  |                                                |
| 24       | CS_UTS    | I        | Cell Stream / Utopia select input              |
| 25       | CRFD1     | 1        | Cascade RFD in                                 |
| 26       | CDAVI     | I        | Cascade DAV in                                 |
| 27       | CRFDO     | 0        | Cascade RFD out                                |
| 28       | RES       | <u> </u> | Reserved. This pin should be left unconnected. |
| 29       | ТСК       |          | JTAG Test Clock                                |
| 30       | TMS       | I        | JTAG Test Mode Select                          |
| 31       | TDI       | 1        | JTAG Test Data Input                           |
| 32       | TDO       | 0        | JTAG Test Data Output                          |
| ///33/// | VDD       |          | <u> </u>                                       |
| 34       | TAGSEL    | I        | Tag Select input                               |
| 35       | UPCO_0    | 0        | Usage Parameter Control, bit 0                 |
| 36       | TEST      | 1        | Internal test pin, connect to VSS              |
| 37       | NTC_DAV   | I        | Data available input from NTC                  |
| 38       | NTC_RFD   | I        | Ready for data input from NTC                  |
| 39       | ATC_DAV   | 0        | Data available output to NTC                   |
| 40       | ATC BED   | 0        | Beady for data output to NTC                   |

| Pin No. | Pin Name             | Туре                                    | Function                               |
|---------|----------------------|-----------------------------------------|----------------------------------------|
| 41      | RESET                | 1                                       | Master reset input                     |
| 42      | VSS                  | UHUU                                    |                                        |
| 43      | UPCO_1               | 0                                       | Usage Parameter Control, bit 1         |
| 44      | OPD7                 | 0                                       | Cell stream output data, bit 7         |
| 45      | OPD6                 | 0                                       | Cell stream output data, bit 6         |
| 46      | OPD5                 | 0                                       | Cell stream output data, bit 5         |
| 47      | OPSOC                | 0                                       | Cell stream output data sync           |
| 48      | OPD4                 | 0                                       | Cell stream output data, bit 4         |
| 49      | OPD3                 | 0                                       | Cell stream output data, bit 3         |
| 50      | OPD2                 | 0                                       | Cell stream output data, bit 2         |
| 51      | OPD1                 | 0                                       | Cell stream output data, bit 1         |
| 52///   | /// <b>V</b> \$\$/// |                                         |                                        |
| 53      | OPD0                 | 0                                       | Cell stream output data, bit 0         |
| 54      | UPCO_2               | 0                                       | Usage Parameter Control, bit 2         |
| 55      | UPCO_3               | 0                                       | Usage Parameter Control, bit 3         |
| 56      | NTCD7                | 1/0                                     | NTC-ATC data bus, bit 7                |
| 57      | NTCD6                | 1/0                                     | NTC-ATC data bus, bit 6                |
| 58      | NTCD5                | I/O                                     | NTC-ATC data bus, bit 5                |
| 59      | NTCD4                | 1/0                                     | NTC-ATC data bus, bit 4                |
| 60      | NTCD3                | I/O                                     | NTC-ATC data bus, bit 3                |
| 61      | NTCD2                | I/O                                     | NTC-ATC data bus, bit 2                |
| 62      | NTCD1                | I/O                                     | NTC-ATC data bus, bit 1                |
| 63      | VSS///               |                                         |                                        |
| 64      | NTCD0                | I/O                                     | NTC-ATC data bus, bit 0                |
| 65      | IPD0                 | I                                       | Cell stream input data, bit 0          |
| 66      | IPD1                 | 1                                       | Cell stream input data, bit 1          |
| 67      | IPD2                 | 1                                       | Cell stream input data, bit 2          |
| 68      | IPD3                 | I                                       | Cell stream input data, bit 3          |
| 69      | IPD4                 | 1                                       | Cell stream input data, bit 4          |
| 70      | IPSOC                | I                                       | Cell stream input data sync            |
| 71      | IPD5                 | 1                                       | Cell stream input data, bit            |
| 72      | IPD6                 | 1                                       | Cell stream input data, bit            |
| //73/// | VDD///               | /////////////////////////////////////// |                                        |
| 74      | IPD7                 | 1                                       | Cell stream input data, bit            |
| 75      | TSIZE0               | I                                       | Tag size select input 0                |
| 76      | TSIZE1               | 1                                       | Tag size select input 1                |
| 77      | HEC                  | I                                       | HEC/NO HEC select, [0] = HEC           |
| 78      | CSMODE               | I                                       | Cell stream/NTC mode select, [0] = NTC |
| 79      | OPCTL                | I                                       | Output control for RXD0 - 7 and DREQ   |
| 80      | CLK                  | I                                       | Clock input                            |

# **G – PACKAGE DIMENSIONS**



All Rights Reserved.

Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical applications. Complete information sufficient for construction purposes is not necessarily given.

This information contained in this document does not convey any license under copyrights, patent rights, software rights or trademarks claimed by Fujitsu.

The information contained in this document has been carefully checked and believed to be reliable. However Fujitsu assumes no responsibility for inaccuracies.

Fujitsu reserves the right to change the product specifications without notice.

No part of this publication may be copied or reproduced in any form without the prior written consent of Fujitsu.

# FUĴITSU

VLSI Communication Architectures Lab, Fujitsu Microelectronics Ltd, Vaughan Street, West Gorton Manchester M12 5DU UK Tel : +44 61 230 6262 Fax : +44 62 230 6276

# ENHANCEMENT SUMMARY

Address Translation Controller (ATC)

MB86689/MB86689A

Edition 1.0, May 1994

Copyright © 1994 by Fujitsu Microelectronics Limited

# MB86689/MB86689A Enhancement Summary Edition 1.0

4

## ERRATA LIST

1) Section 2.3 Fujitsu Cell Stream / UTOPIA Cell Stream Mode

. -

Should read :-

| CS/UTS   | Cell Stream / UTOPIA<br>(with internal pull-up) | (pin 24)          |
|----------|-------------------------------------------------|-------------------|
| CS/UTS=1 | Fujitsu Cell Stream Moo                         | de of Operation.  |
| CS/UTS=0 | UTOPIA Cell Stream M                            | ode of Operation. |

en en en en en en

\*

.

1

1 1 1

2

- •

i

| 1. |                                                     |
|----|-----------------------------------------------------|
|    | 1.1. Document Change History                        |
|    | 1.2. Purpose of Document                            |
|    | 1.3. Disclosure                                     |
| 2. | HARDWARE CHANGES                                    |
|    | 2.1. JTAG Test Port                                 |
|    | 2.2. Tag Length Selection                           |
|    | 2.3. Fujitsu Cell Stream / Utopia Cell Stream Mode  |
|    | 2.4. Usage Port Controller (UPC) Interface          |
| 3. | FUNCTIONAL CHANGES                                  |
|    | 3.1. Flexible Tag Select                            |
|    | 3.2. Fujitsu Cell Stream or Utopia Cell Stream Mode |
|    | 3.3. Usage Port Controller (UPC) Parameter Control  |
|    | 3.4. Internal Initialisation                        |

.

.

- :

• • • •

#### 1. INTRODUCTION

#### 1.1. Document Change History

Edition 1.0, initial release, May 25th 1994.

#### 1.2. Purpose of Document

This document details both the hardware and functional changes between the engineering sample version of the Address Translation Controller, MB86689, and the production version, MB86689A.

# 1.3. Disclosure

All Rights Reserved.

Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical applications. Complete information sufficient for construction purposes is not necessarily given.

• •

The information contained in this document does not convey any license under copyrights, patent rights, software rights or trademarks claimed by Fujitsu.

The information contained in this document has been carefully checked and believed to be reliable. However Fujitsu assumes no responsibility for inaccuracies.

Fujitsu reserves the rights to change the product specification without notice.

No part of this publication may be copied or reproduced in any form without the prior written consent of Fujitsu.

1

2 **1** 1 1

والمحاجب المراز

#### 2. HARDWARE CHANGES

#### 2.1. JTAG Test Port

• "

et tii

MB86689B now contains Boundary Scan Test Circuitry compliant with IEEE 1149.1 (JTAG). The addition of JTAG functionality simplifies board level testing and requires the additional pins:

| TDO – test data output | (pin 32) |
|------------------------|----------|
| TDI – test data input  | (pin 31) |
| TMS – test mode select | (pin 30) |
| TCK – test clock input | (pin 29) |

The Test Access Port (TAP) pins: TDO; TDI; TMS & TCK controls the test modes by accessing the internal Test Access Port Controller. The JTAG instructions BYPASS, SAMPLE/PRELOAD, EXTEST and INTEST are implemented.

The JTAG circuitry is internally reset at power on, and hence the optional JTAG reset pin (TRST) is not required.

#### 2.2. Tag Length Selection

The addition of the TAGSEL pin enables variable tag length in NTC mode.

TAGSEL – tag selection input (pin 34) (with internal pull up)

#### 2.3. Fujitsu Cell Stream/Utopia Cell Stream Mode

An additional pin is used to select the clock edge on which the outputs are changed.

CS/UTS - Cell Stream/Utopia (pin 24) (with internal pull down)

#### 2.4. UPC Interface

The addition of the following UPC pins allow transfer of header information to an external policing device.

UPC00 - Bit1 of match address to UPC (pin 35)

UPC01 - Bit2 of match address to UPC (pin 43)

UPC02 - Bit3 of match address to UPC (pin 54)

UPC03 - Bit4 of match address to UPC (pin 55)

#### 3. FUNCTIONAL CHANGES

#### 3.1. Flexible Tag Select

The TAG length is now set by the TSIZE pins in both Cell Stream/Utopia mode and in NTC mode. The additional pin, TAGSEL, is used to determine the TAG length:

TAGSEL=0TAG length set by TSIZE0 & TSIZE1 pinsTAGSEL=1(Unconnected) TAG length set to 3.

#### 3.2. CS/UTS – Fujitsu Cell Stream or Utopia Cell Stream Mode

Utopia timings have been implemented for interconnection (as an option).

CS/UTS (Pin 24) is used to select the clock edge on which the outputs are changed.

In Utopia Cell Stream mode the data is both clocked out and in on the rising edge whilst in Fujitsu Cell Stream mode data is clocked in on the rising edge but clocked out on the falling edge.



#### CS Mode of Operation for ATC

NTC Mode is illustrated on the following page.

الما يعرف الهولي

4

NTC Mode of Operation for ATC



#### 3.3. UPC – Usage Parameter Control

A 4 bit communications port is added to allow transfer of header translation information to an external policing device.

The 4 bit port is normally Hex F. One clock cycle after DAV is asserted a start nibble, Hex 0 is preceded by the ATC code (set up in the Control Register – WORD1) and a 10 bit O/P Ram address as three nibbles.

A 2 bit ATC code is concatenated with the 2 MSBs of the O/P Ram address to form the second nibble. The third nibble consists of the next 4 MSBs of the O/P Ram address and the fourth nibble consists of the remaining 4 bits of the O/P Ram address. The port then returns to Hex F.



. . .

agtetelgerigere

5

| 1st nibble | - | Indicates Start nibble (Hex 0)             |
|------------|---|--------------------------------------------|
| 2nd nibble | - | 2 bit ATC code + 2 MSBs of O/P Ram address |
| 3rd nibble | - | Next 4 MSBs of O/P Ram address             |
| 4th nibble | - | Remaining 4 bits of O/P Ram address        |

The 2 bit ATC code identifies the ATC when multiple ATCs are cascaded to form a translation table of up to 4096 entries.

#### 3.4. Internal Initialisation

The initialisation sequence is now automatic, previously 7 writes had to be made for each location. All content addressable memory arrays are initialised to '0s' after reset. The completion of this process can be detected by reading the value of DREQ bit in the Status register, or by monitoring the value of the DREQ output pin.

Soft initialisation, as before enables the user to quickly program the RAM with the same 7 words by setting the 'l' bit in the first word.